blob: 71f9612d5f508585e9ab3afffa312af35e098afe [file] [log] [blame]
Brian Swetland2eb44eb2008-09-29 16:00:48 -07001/* arch/arm/mach-msm/smd_private.h
2 *
3 * Copyright (C) 2007 Google, Inc.
4 * Copyright (c) 2007 QUALCOMM Incorporated
5 *
6 * This software is licensed under the terms of the GNU General Public
7 * License version 2, as published by the Free Software Foundation, and
8 * may be copied, distributed, and modified under those terms.
9 *
10 * This program is distributed in the hope that it will be useful,
11 * but WITHOUT ANY WARRANTY; without even the implied warranty of
12 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
13 * GNU General Public License for more details.
14 *
15 */
16#ifndef _ARCH_ARM_MACH_MSM_MSM_SMD_PRIVATE_H_
17#define _ARCH_ARM_MACH_MSM_MSM_SMD_PRIVATE_H_
18
19struct smem_heap_info
20{
21 unsigned initialized;
22 unsigned free_offset;
23 unsigned heap_remaining;
24 unsigned reserved;
25};
26
27struct smem_heap_entry
28{
29 unsigned allocated;
30 unsigned offset;
31 unsigned size;
32 unsigned reserved;
33};
34
35struct smem_proc_comm
36{
37 unsigned command;
38 unsigned status;
39 unsigned data1;
40 unsigned data2;
41};
42
43#define PC_APPS 0
44#define PC_MODEM 1
45
Brian Swetland5b0f5a32009-04-26 18:38:49 -070046#define VERSION_SMD 0
Brian Swetland2eb44eb2008-09-29 16:00:48 -070047#define VERSION_QDSP6 4
48#define VERSION_APPS_SBL 6
49#define VERSION_MODEM_SBL 7
50#define VERSION_APPS 8
51#define VERSION_MODEM 9
52
53struct smem_shared
54{
55 struct smem_proc_comm proc_comm[4];
56 unsigned version[32];
57 struct smem_heap_info heap_info;
Brian Swetland5b0f5a32009-04-26 18:38:49 -070058 struct smem_heap_entry heap_toc[512];
Brian Swetland2eb44eb2008-09-29 16:00:48 -070059};
60
Brian Swetland5b0f5a32009-04-26 18:38:49 -070061#define SMSM_V1_SIZE (sizeof(unsigned) * 8)
Brian Swetland5b0f5a32009-04-26 18:38:49 -070062#define SMSM_V2_SIZE (sizeof(unsigned) * 4)
Brian Swetland2eb44eb2008-09-29 16:00:48 -070063
Arve Hjønnevågec9d3d12009-06-16 14:48:21 -070064#ifndef CONFIG_ARCH_MSM_SCORPION
Brian Swetland2eb44eb2008-09-29 16:00:48 -070065struct smsm_interrupt_info
66{
Arve Hjønnevågec9d3d12009-06-16 14:48:21 -070067 uint32_t interrupt_mask;
68 uint32_t pending_interrupts;
69 uint32_t wakeup_reason;
Brian Swetland2eb44eb2008-09-29 16:00:48 -070070};
Arve Hjønnevågec9d3d12009-06-16 14:48:21 -070071#else
72#define DEM_MAX_PORT_NAME_LEN (20)
73struct msm_dem_slave_data {
74 uint32_t sleep_time;
75 uint32_t interrupt_mask;
76 uint32_t resources_used;
77 uint32_t reserved1;
78
79 uint32_t wakeup_reason;
80 uint32_t pending_interrupts;
81 uint32_t rpc_prog;
82 uint32_t rpc_proc;
83 char smd_port_name[DEM_MAX_PORT_NAME_LEN];
84 uint32_t reserved2;
85};
86#endif
Brian Swetland2eb44eb2008-09-29 16:00:48 -070087
88#define SZ_DIAG_ERR_MSG 0xC8
89#define ID_DIAG_ERR_MSG SMEM_DIAG_ERR_MESSAGE
90#define ID_SMD_CHANNELS SMEM_SMD_BASE_ID
91#define ID_SHARED_STATE SMEM_SMSM_SHARED_STATE
92#define ID_CH_ALLOC_TBL SMEM_CHANNEL_ALLOC_TBL
93
Brian Swetland5b0f5a32009-04-26 18:38:49 -070094#define SMSM_INIT 0x00000001
95#define SMSM_SMDINIT 0x00000008
96#define SMSM_RPCINIT 0x00000020
97#define SMSM_RESET 0x00000040
98#define SMSM_RSA 0x00000080
99#define SMSM_RUN 0x00000100
100#define SMSM_PWRC 0x00000200
101#define SMSM_TIMEWAIT 0x00000400
102#define SMSM_TIMEINIT 0x00000800
103#define SMSM_PWRC_EARLY_EXIT 0x00001000
104#define SMSM_WFPI 0x00002000
105#define SMSM_SLEEP 0x00004000
106#define SMSM_SLEEPEXIT 0x00008000
107#define SMSM_APPS_REBOOT 0x00020000
108#define SMSM_SYSTEM_POWER_DOWN 0x00040000
109#define SMSM_SYSTEM_REBOOT 0x00080000
110#define SMSM_SYSTEM_DOWNLOAD 0x00100000
111#define SMSM_PWRC_SUSPEND 0x00200000
112#define SMSM_APPS_SHUTDOWN 0x00400000
113#define SMSM_SMD_LOOPBACK 0x00800000
114#define SMSM_RUN_QUIET 0x01000000
115#define SMSM_MODEM_WAIT 0x02000000
116#define SMSM_MODEM_BREAK 0x04000000
117#define SMSM_MODEM_CONTINUE 0x08000000
118#define SMSM_UNKNOWN 0x80000000
Brian Swetland2eb44eb2008-09-29 16:00:48 -0700119
120#define SMSM_WKUP_REASON_RPC 0x00000001
121#define SMSM_WKUP_REASON_INT 0x00000002
122#define SMSM_WKUP_REASON_GPIO 0x00000004
123#define SMSM_WKUP_REASON_TIMER 0x00000008
124#define SMSM_WKUP_REASON_ALARM 0x00000010
125#define SMSM_WKUP_REASON_RESET 0x00000020
126
Arve Hjønnevåg28379412009-05-20 16:52:36 -0700127#ifndef CONFIG_ARCH_MSM_SCORPION
128enum smsm_state_item {
129 SMSM_STATE_APPS = 1,
130 SMSM_STATE_MODEM = 3,
131 SMSM_STATE_COUNT,
132};
133#else
134enum smsm_state_item {
135 SMSM_STATE_APPS,
136 SMSM_STATE_MODEM,
137 SMSM_STATE_HEXAGON,
138 SMSM_STATE_APPS_DEM,
139 SMSM_STATE_MODEM_DEM,
140 SMSM_STATE_QDSP6_DEM,
141 SMSM_STATE_POWER_MASTER_DEM,
142 SMSM_STATE_TIME_MASTER_DEM,
143 SMSM_STATE_COUNT,
144};
145#endif
146
Brian Swetland2eb44eb2008-09-29 16:00:48 -0700147void *smem_alloc(unsigned id, unsigned size);
Arve Hjønnevåg28379412009-05-20 16:52:36 -0700148int smsm_change_state(enum smsm_state_item item, uint32_t clear_mask, uint32_t set_mask);
149uint32_t smsm_get_state(enum smsm_state_item item);
Brian Swetland2eb44eb2008-09-29 16:00:48 -0700150int smsm_set_sleep_duration(uint32_t delay);
Brian Swetland2eb44eb2008-09-29 16:00:48 -0700151void smsm_print_sleep_info(void);
152
153#define SMEM_NUM_SMD_CHANNELS 64
154
155typedef enum
156{
157 /* fixed items */
158 SMEM_PROC_COMM = 0,
159 SMEM_HEAP_INFO,
160 SMEM_ALLOCATION_TABLE,
161 SMEM_VERSION_INFO,
162 SMEM_HW_RESET_DETECT,
163 SMEM_AARM_WARM_BOOT,
164 SMEM_DIAG_ERR_MESSAGE,
165 SMEM_SPINLOCK_ARRAY,
166 SMEM_MEMORY_BARRIER_LOCATION,
167
168 /* dynamic items */
169 SMEM_AARM_PARTITION_TABLE,
170 SMEM_AARM_BAD_BLOCK_TABLE,
171 SMEM_RESERVE_BAD_BLOCKS,
172 SMEM_WM_UUID,
173 SMEM_CHANNEL_ALLOC_TBL,
174 SMEM_SMD_BASE_ID,
175 SMEM_SMEM_LOG_IDX = SMEM_SMD_BASE_ID + SMEM_NUM_SMD_CHANNELS,
176 SMEM_SMEM_LOG_EVENTS,
177 SMEM_SMEM_STATIC_LOG_IDX,
178 SMEM_SMEM_STATIC_LOG_EVENTS,
179 SMEM_SMEM_SLOW_CLOCK_SYNC,
180 SMEM_SMEM_SLOW_CLOCK_VALUE,
181 SMEM_BIO_LED_BUF,
182 SMEM_SMSM_SHARED_STATE,
183 SMEM_SMSM_INT_INFO,
184 SMEM_SMSM_SLEEP_DELAY,
185 SMEM_SMSM_LIMIT_SLEEP,
186 SMEM_SLEEP_POWER_COLLAPSE_DISABLED,
187 SMEM_KEYPAD_KEYS_PRESSED,
188 SMEM_KEYPAD_STATE_UPDATED,
189 SMEM_KEYPAD_STATE_IDX,
190 SMEM_GPIO_INT,
191 SMEM_MDDI_LCD_IDX,
192 SMEM_MDDI_HOST_DRIVER_STATE,
193 SMEM_MDDI_LCD_DISP_STATE,
194 SMEM_LCD_CUR_PANEL,
195 SMEM_MARM_BOOT_SEGMENT_INFO,
196 SMEM_AARM_BOOT_SEGMENT_INFO,
197 SMEM_SLEEP_STATIC,
198 SMEM_SCORPION_FREQUENCY,
199 SMEM_SMD_PROFILES,
200 SMEM_TSSC_BUSY,
201 SMEM_HS_SUSPEND_FILTER_INFO,
202 SMEM_BATT_INFO,
203 SMEM_APPS_BOOT_MODE,
204 SMEM_VERSION_FIRST,
205 SMEM_VERSION_LAST = SMEM_VERSION_FIRST + 24,
206 SMEM_OSS_RRCASN1_BUF1,
207 SMEM_OSS_RRCASN1_BUF2,
208 SMEM_ID_VENDOR0,
209 SMEM_ID_VENDOR1,
210 SMEM_ID_VENDOR2,
211 SMEM_HW_SW_BUILD_ID,
Brian Swetland5b0f5a32009-04-26 18:38:49 -0700212 SMEM_SMD_BLOCK_PORT_BASE_ID,
213 SMEM_SMD_BLOCK_PORT_PROC0_HEAP = SMEM_SMD_BLOCK_PORT_BASE_ID + SMEM_NUM_SMD_CHANNELS,
214 SMEM_SMD_BLOCK_PORT_PROC1_HEAP = SMEM_SMD_BLOCK_PORT_PROC0_HEAP + SMEM_NUM_SMD_CHANNELS,
215 SMEM_I2C_MUTEX = SMEM_SMD_BLOCK_PORT_PROC1_HEAP + SMEM_NUM_SMD_CHANNELS,
216 SMEM_SCLK_CONVERSION,
217 SMEM_SMD_SMSM_INTR_MUX,
218 SMEM_SMSM_CPU_INTR_MASK,
219 SMEM_APPS_DEM_SLAVE_DATA,
220 SMEM_QDSP6_DEM_SLAVE_DATA,
221 SMEM_CLKREGIM_BSP,
222 SMEM_CLKREGIM_SOURCES,
223 SMEM_SMD_FIFO_BASE_ID,
224 SMEM_USABLE_RAM_PARTITION_TABLE = SMEM_SMD_FIFO_BASE_ID + SMEM_NUM_SMD_CHANNELS,
225 SMEM_POWER_ON_STATUS_INFO,
226 SMEM_DAL_AREA,
227 SMEM_SMEM_LOG_POWER_IDX,
228 SMEM_SMEM_LOG_POWER_WRAP,
229 SMEM_SMEM_LOG_POWER_EVENTS,
230 SMEM_ERR_CRASH_LOG,
231 SMEM_ERR_F3_TRACE_LOG,
Brian Swetland2eb44eb2008-09-29 16:00:48 -0700232 SMEM_NUM_ITEMS,
233} smem_mem_type;
234
235#endif