blob: 46c9705cec095eda6faf5be5755baed439038f59 [file] [log] [blame]
Chaithrika U Sb67f4482009-06-05 06:28:40 -04001/*
2 * ALSA SoC McASP Audio Layer for TI DAVINCI processor
3 *
4 * Multi-channel Audio Serial Port Driver
5 *
6 * Author: Nirmal Pandey <n-pandey@ti.com>,
7 * Suresh Rajashekara <suresh.r@ti.com>
8 * Steve Chen <schen@.mvista.com>
9 *
10 * Copyright: (C) 2009 MontaVista Software, Inc., <source@mvista.com>
11 * Copyright: (C) 2009 Texas Instruments, India
12 *
13 * This program is free software; you can redistribute it and/or modify
14 * it under the terms of the GNU General Public License version 2 as
15 * published by the Free Software Foundation.
16 */
17
18#include <linux/init.h>
19#include <linux/module.h>
20#include <linux/device.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090021#include <linux/slab.h>
Chaithrika U Sb67f4482009-06-05 06:28:40 -040022#include <linux/delay.h>
23#include <linux/io.h>
Hebbar, Gururaja10884342012-08-08 20:40:32 +053024#include <linux/pm_runtime.h>
Hebbar, Gururaja3e3b8c32012-08-27 18:56:42 +053025#include <linux/of.h>
26#include <linux/of_platform.h>
27#include <linux/of_device.h>
Chaithrika U Sb67f4482009-06-05 06:28:40 -040028
29#include <sound/core.h>
30#include <sound/pcm.h>
31#include <sound/pcm_params.h>
32#include <sound/initval.h>
33#include <sound/soc.h>
34
35#include "davinci-pcm.h"
36#include "davinci-mcasp.h"
37
38/*
39 * McASP register definitions
40 */
41#define DAVINCI_MCASP_PID_REG 0x00
42#define DAVINCI_MCASP_PWREMUMGT_REG 0x04
43
44#define DAVINCI_MCASP_PFUNC_REG 0x10
45#define DAVINCI_MCASP_PDIR_REG 0x14
46#define DAVINCI_MCASP_PDOUT_REG 0x18
47#define DAVINCI_MCASP_PDSET_REG 0x1c
48
49#define DAVINCI_MCASP_PDCLR_REG 0x20
50
51#define DAVINCI_MCASP_TLGC_REG 0x30
52#define DAVINCI_MCASP_TLMR_REG 0x34
53
54#define DAVINCI_MCASP_GBLCTL_REG 0x44
55#define DAVINCI_MCASP_AMUTE_REG 0x48
56#define DAVINCI_MCASP_LBCTL_REG 0x4c
57
58#define DAVINCI_MCASP_TXDITCTL_REG 0x50
59
60#define DAVINCI_MCASP_GBLCTLR_REG 0x60
61#define DAVINCI_MCASP_RXMASK_REG 0x64
62#define DAVINCI_MCASP_RXFMT_REG 0x68
63#define DAVINCI_MCASP_RXFMCTL_REG 0x6c
64
65#define DAVINCI_MCASP_ACLKRCTL_REG 0x70
66#define DAVINCI_MCASP_AHCLKRCTL_REG 0x74
67#define DAVINCI_MCASP_RXTDM_REG 0x78
68#define DAVINCI_MCASP_EVTCTLR_REG 0x7c
69
70#define DAVINCI_MCASP_RXSTAT_REG 0x80
71#define DAVINCI_MCASP_RXTDMSLOT_REG 0x84
72#define DAVINCI_MCASP_RXCLKCHK_REG 0x88
73#define DAVINCI_MCASP_REVTCTL_REG 0x8c
74
75#define DAVINCI_MCASP_GBLCTLX_REG 0xa0
76#define DAVINCI_MCASP_TXMASK_REG 0xa4
77#define DAVINCI_MCASP_TXFMT_REG 0xa8
78#define DAVINCI_MCASP_TXFMCTL_REG 0xac
79
80#define DAVINCI_MCASP_ACLKXCTL_REG 0xb0
81#define DAVINCI_MCASP_AHCLKXCTL_REG 0xb4
82#define DAVINCI_MCASP_TXTDM_REG 0xb8
83#define DAVINCI_MCASP_EVTCTLX_REG 0xbc
84
85#define DAVINCI_MCASP_TXSTAT_REG 0xc0
86#define DAVINCI_MCASP_TXTDMSLOT_REG 0xc4
87#define DAVINCI_MCASP_TXCLKCHK_REG 0xc8
88#define DAVINCI_MCASP_XEVTCTL_REG 0xcc
89
90/* Left(even TDM Slot) Channel Status Register File */
91#define DAVINCI_MCASP_DITCSRA_REG 0x100
92/* Right(odd TDM slot) Channel Status Register File */
93#define DAVINCI_MCASP_DITCSRB_REG 0x118
94/* Left(even TDM slot) User Data Register File */
95#define DAVINCI_MCASP_DITUDRA_REG 0x130
96/* Right(odd TDM Slot) User Data Register File */
97#define DAVINCI_MCASP_DITUDRB_REG 0x148
98
99/* Serializer n Control Register */
100#define DAVINCI_MCASP_XRSRCTL_BASE_REG 0x180
101#define DAVINCI_MCASP_XRSRCTL_REG(n) (DAVINCI_MCASP_XRSRCTL_BASE_REG + \
102 (n << 2))
103
104/* Transmit Buffer for Serializer n */
105#define DAVINCI_MCASP_TXBUF_REG 0x200
106/* Receive Buffer for Serializer n */
107#define DAVINCI_MCASP_RXBUF_REG 0x280
108
Chaithrika U S6a99fb52009-08-11 16:58:52 -0400109/* McASP FIFO Registers */
110#define DAVINCI_MCASP_WFIFOCTL (0x1010)
111#define DAVINCI_MCASP_WFIFOSTS (0x1014)
112#define DAVINCI_MCASP_RFIFOCTL (0x1018)
113#define DAVINCI_MCASP_RFIFOSTS (0x101C)
Hebbar, Gururajae5ec69d2012-09-03 13:40:40 +0530114#define MCASP_VER3_WFIFOCTL (0x1000)
115#define MCASP_VER3_WFIFOSTS (0x1004)
116#define MCASP_VER3_RFIFOCTL (0x1008)
117#define MCASP_VER3_RFIFOSTS (0x100C)
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400118
119/*
120 * DAVINCI_MCASP_PWREMUMGT_REG - Power Down and Emulation Management
121 * Register Bits
122 */
123#define MCASP_FREE BIT(0)
124#define MCASP_SOFT BIT(1)
125
126/*
127 * DAVINCI_MCASP_PFUNC_REG - Pin Function / GPIO Enable Register Bits
128 */
129#define AXR(n) (1<<n)
130#define PFUNC_AMUTE BIT(25)
131#define ACLKX BIT(26)
132#define AHCLKX BIT(27)
133#define AFSX BIT(28)
134#define ACLKR BIT(29)
135#define AHCLKR BIT(30)
136#define AFSR BIT(31)
137
138/*
139 * DAVINCI_MCASP_PDIR_REG - Pin Direction Register Bits
140 */
141#define AXR(n) (1<<n)
142#define PDIR_AMUTE BIT(25)
143#define ACLKX BIT(26)
144#define AHCLKX BIT(27)
145#define AFSX BIT(28)
146#define ACLKR BIT(29)
147#define AHCLKR BIT(30)
148#define AFSR BIT(31)
149
150/*
151 * DAVINCI_MCASP_TXDITCTL_REG - Transmit DIT Control Register Bits
152 */
153#define DITEN BIT(0) /* Transmit DIT mode enable/disable */
154#define VA BIT(2)
155#define VB BIT(3)
156
157/*
158 * DAVINCI_MCASP_TXFMT_REG - Transmit Bitstream Format Register Bits
159 */
160#define TXROT(val) (val)
161#define TXSEL BIT(3)
162#define TXSSZ(val) (val<<4)
163#define TXPBIT(val) (val<<8)
164#define TXPAD(val) (val<<13)
165#define TXORD BIT(15)
166#define FSXDLY(val) (val<<16)
167
168/*
169 * DAVINCI_MCASP_RXFMT_REG - Receive Bitstream Format Register Bits
170 */
171#define RXROT(val) (val)
172#define RXSEL BIT(3)
173#define RXSSZ(val) (val<<4)
174#define RXPBIT(val) (val<<8)
175#define RXPAD(val) (val<<13)
176#define RXORD BIT(15)
177#define FSRDLY(val) (val<<16)
178
179/*
180 * DAVINCI_MCASP_TXFMCTL_REG - Transmit Frame Control Register Bits
181 */
182#define FSXPOL BIT(0)
183#define AFSXE BIT(1)
184#define FSXDUR BIT(4)
185#define FSXMOD(val) (val<<7)
186
187/*
188 * DAVINCI_MCASP_RXFMCTL_REG - Receive Frame Control Register Bits
189 */
190#define FSRPOL BIT(0)
191#define AFSRE BIT(1)
192#define FSRDUR BIT(4)
193#define FSRMOD(val) (val<<7)
194
195/*
196 * DAVINCI_MCASP_ACLKXCTL_REG - Transmit Clock Control Register Bits
197 */
198#define ACLKXDIV(val) (val)
199#define ACLKXE BIT(5)
200#define TX_ASYNC BIT(6)
201#define ACLKXPOL BIT(7)
Daniel Mack4ed8c9b2012-10-04 15:08:39 +0200202#define ACLKXDIV_MASK 0x1f
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400203
204/*
205 * DAVINCI_MCASP_ACLKRCTL_REG Receive Clock Control Register Bits
206 */
207#define ACLKRDIV(val) (val)
208#define ACLKRE BIT(5)
209#define RX_ASYNC BIT(6)
210#define ACLKRPOL BIT(7)
Daniel Mack4ed8c9b2012-10-04 15:08:39 +0200211#define ACLKRDIV_MASK 0x1f
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400212
213/*
214 * DAVINCI_MCASP_AHCLKXCTL_REG - High Frequency Transmit Clock Control
215 * Register Bits
216 */
217#define AHCLKXDIV(val) (val)
218#define AHCLKXPOL BIT(14)
219#define AHCLKXE BIT(15)
Daniel Mack4ed8c9b2012-10-04 15:08:39 +0200220#define AHCLKXDIV_MASK 0xfff
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400221
222/*
223 * DAVINCI_MCASP_AHCLKRCTL_REG - High Frequency Receive Clock Control
224 * Register Bits
225 */
226#define AHCLKRDIV(val) (val)
227#define AHCLKRPOL BIT(14)
228#define AHCLKRE BIT(15)
Daniel Mack4ed8c9b2012-10-04 15:08:39 +0200229#define AHCLKRDIV_MASK 0xfff
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400230
231/*
232 * DAVINCI_MCASP_XRSRCTL_BASE_REG - Serializer Control Register Bits
233 */
234#define MODE(val) (val)
235#define DISMOD (val)(val<<2)
236#define TXSTATE BIT(4)
237#define RXSTATE BIT(5)
Michal Bachraty2952b272013-02-28 16:07:08 +0100238#define SRMOD_MASK 3
239#define SRMOD_INACTIVE 0
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400240
241/*
242 * DAVINCI_MCASP_LBCTL_REG - Loop Back Control Register Bits
243 */
244#define LBEN BIT(0)
245#define LBORD BIT(1)
246#define LBGENMODE(val) (val<<2)
247
248/*
249 * DAVINCI_MCASP_TXTDMSLOT_REG - Transmit TDM Slot Register configuration
250 */
251#define TXTDMS(n) (1<<n)
252
253/*
254 * DAVINCI_MCASP_RXTDMSLOT_REG - Receive TDM Slot Register configuration
255 */
256#define RXTDMS(n) (1<<n)
257
258/*
259 * DAVINCI_MCASP_GBLCTL_REG - Global Control Register Bits
260 */
261#define RXCLKRST BIT(0) /* Receiver Clock Divider Reset */
262#define RXHCLKRST BIT(1) /* Receiver High Frequency Clock Divider */
263#define RXSERCLR BIT(2) /* Receiver Serializer Clear */
264#define RXSMRST BIT(3) /* Receiver State Machine Reset */
265#define RXFSRST BIT(4) /* Frame Sync Generator Reset */
266#define TXCLKRST BIT(8) /* Transmitter Clock Divider Reset */
267#define TXHCLKRST BIT(9) /* Transmitter High Frequency Clock Divider*/
268#define TXSERCLR BIT(10) /* Transmit Serializer Clear */
269#define TXSMRST BIT(11) /* Transmitter State Machine Reset */
270#define TXFSRST BIT(12) /* Frame Sync Generator Reset */
271
272/*
273 * DAVINCI_MCASP_AMUTE_REG - Mute Control Register Bits
274 */
275#define MUTENA(val) (val)
276#define MUTEINPOL BIT(2)
277#define MUTEINENA BIT(3)
278#define MUTEIN BIT(4)
279#define MUTER BIT(5)
280#define MUTEX BIT(6)
281#define MUTEFSR BIT(7)
282#define MUTEFSX BIT(8)
283#define MUTEBADCLKR BIT(9)
284#define MUTEBADCLKX BIT(10)
285#define MUTERXDMAERR BIT(11)
286#define MUTETXDMAERR BIT(12)
287
288/*
289 * DAVINCI_MCASP_REVTCTL_REG - Receiver DMA Event Control Register bits
290 */
291#define RXDATADMADIS BIT(0)
292
293/*
294 * DAVINCI_MCASP_XEVTCTL_REG - Transmitter DMA Event Control Register bits
295 */
296#define TXDATADMADIS BIT(0)
297
Chaithrika U S6a99fb52009-08-11 16:58:52 -0400298/*
299 * DAVINCI_MCASP_W[R]FIFOCTL - Write/Read FIFO Control Register bits
300 */
301#define FIFO_ENABLE BIT(16)
302#define NUMEVT_MASK (0xFF << 8)
303#define NUMDMA_MASK (0xFF)
304
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400305#define DAVINCI_MCASP_NUM_SERIALIZER 16
306
307static inline void mcasp_set_bits(void __iomem *reg, u32 val)
308{
309 __raw_writel(__raw_readl(reg) | val, reg);
310}
311
312static inline void mcasp_clr_bits(void __iomem *reg, u32 val)
313{
314 __raw_writel((__raw_readl(reg) & ~(val)), reg);
315}
316
317static inline void mcasp_mod_bits(void __iomem *reg, u32 val, u32 mask)
318{
319 __raw_writel((__raw_readl(reg) & ~mask) | val, reg);
320}
321
322static inline void mcasp_set_reg(void __iomem *reg, u32 val)
323{
324 __raw_writel(val, reg);
325}
326
327static inline u32 mcasp_get_reg(void __iomem *reg)
328{
329 return (unsigned int)__raw_readl(reg);
330}
331
332static inline void mcasp_set_ctl_reg(void __iomem *regs, u32 val)
333{
334 int i = 0;
335
336 mcasp_set_bits(regs, val);
337
338 /* programming GBLCTL needs to read back from GBLCTL and verfiy */
339 /* loop count is to avoid the lock-up */
340 for (i = 0; i < 1000; i++) {
341 if ((mcasp_get_reg(regs) & val) == val)
342 break;
343 }
344
345 if (i == 1000 && ((mcasp_get_reg(regs) & val) != val))
346 printk(KERN_ERR "GBLCTL write error\n");
347}
348
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400349static void mcasp_start_rx(struct davinci_audio_dev *dev)
350{
351 mcasp_set_ctl_reg(dev->base + DAVINCI_MCASP_GBLCTLR_REG, RXHCLKRST);
352 mcasp_set_ctl_reg(dev->base + DAVINCI_MCASP_GBLCTLR_REG, RXCLKRST);
353 mcasp_set_ctl_reg(dev->base + DAVINCI_MCASP_GBLCTLR_REG, RXSERCLR);
354 mcasp_set_reg(dev->base + DAVINCI_MCASP_RXBUF_REG, 0);
355
356 mcasp_set_ctl_reg(dev->base + DAVINCI_MCASP_GBLCTLR_REG, RXSMRST);
357 mcasp_set_ctl_reg(dev->base + DAVINCI_MCASP_GBLCTLR_REG, RXFSRST);
358 mcasp_set_reg(dev->base + DAVINCI_MCASP_RXBUF_REG, 0);
359
360 mcasp_set_ctl_reg(dev->base + DAVINCI_MCASP_GBLCTLR_REG, RXSMRST);
361 mcasp_set_ctl_reg(dev->base + DAVINCI_MCASP_GBLCTLR_REG, RXFSRST);
362}
363
364static void mcasp_start_tx(struct davinci_audio_dev *dev)
365{
Chaithrika U S6a99fb52009-08-11 16:58:52 -0400366 u8 offset = 0, i;
367 u32 cnt;
368
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400369 mcasp_set_ctl_reg(dev->base + DAVINCI_MCASP_GBLCTLX_REG, TXHCLKRST);
370 mcasp_set_ctl_reg(dev->base + DAVINCI_MCASP_GBLCTLX_REG, TXCLKRST);
371 mcasp_set_ctl_reg(dev->base + DAVINCI_MCASP_GBLCTLX_REG, TXSERCLR);
372 mcasp_set_reg(dev->base + DAVINCI_MCASP_TXBUF_REG, 0);
373
374 mcasp_set_ctl_reg(dev->base + DAVINCI_MCASP_GBLCTLX_REG, TXSMRST);
375 mcasp_set_ctl_reg(dev->base + DAVINCI_MCASP_GBLCTLX_REG, TXFSRST);
376 mcasp_set_reg(dev->base + DAVINCI_MCASP_TXBUF_REG, 0);
Chaithrika U S6a99fb52009-08-11 16:58:52 -0400377 for (i = 0; i < dev->num_serializer; i++) {
378 if (dev->serial_dir[i] == TX_MODE) {
379 offset = i;
380 break;
381 }
382 }
383
384 /* wait for TX ready */
385 cnt = 0;
386 while (!(mcasp_get_reg(dev->base + DAVINCI_MCASP_XRSRCTL_REG(offset)) &
387 TXSTATE) && (cnt < 100000))
388 cnt++;
389
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400390 mcasp_set_reg(dev->base + DAVINCI_MCASP_TXBUF_REG, 0);
391}
392
393static void davinci_mcasp_start(struct davinci_audio_dev *dev, int stream)
394{
Chaithrika U S539d3d82009-09-23 10:12:08 -0400395 if (stream == SNDRV_PCM_STREAM_PLAYBACK) {
Vaibhav Bedia0d624272012-08-08 20:40:31 +0530396 if (dev->txnumevt) { /* enable FIFO */
Hebbar, Gururajae5ec69d2012-09-03 13:40:40 +0530397 switch (dev->version) {
398 case MCASP_VERSION_3:
399 mcasp_clr_bits(dev->base + MCASP_VER3_WFIFOCTL,
Vaibhav Bedia0d624272012-08-08 20:40:31 +0530400 FIFO_ENABLE);
Hebbar, Gururajae5ec69d2012-09-03 13:40:40 +0530401 mcasp_set_bits(dev->base + MCASP_VER3_WFIFOCTL,
Chaithrika U S539d3d82009-09-23 10:12:08 -0400402 FIFO_ENABLE);
Hebbar, Gururajae5ec69d2012-09-03 13:40:40 +0530403 break;
404 default:
405 mcasp_clr_bits(dev->base +
406 DAVINCI_MCASP_WFIFOCTL, FIFO_ENABLE);
407 mcasp_set_bits(dev->base +
408 DAVINCI_MCASP_WFIFOCTL, FIFO_ENABLE);
409 }
Vaibhav Bedia0d624272012-08-08 20:40:31 +0530410 }
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400411 mcasp_start_tx(dev);
Chaithrika U S539d3d82009-09-23 10:12:08 -0400412 } else {
Vaibhav Bedia0d624272012-08-08 20:40:31 +0530413 if (dev->rxnumevt) { /* enable FIFO */
Hebbar, Gururajae5ec69d2012-09-03 13:40:40 +0530414 switch (dev->version) {
415 case MCASP_VERSION_3:
416 mcasp_clr_bits(dev->base + MCASP_VER3_RFIFOCTL,
Vaibhav Bedia0d624272012-08-08 20:40:31 +0530417 FIFO_ENABLE);
Hebbar, Gururajae5ec69d2012-09-03 13:40:40 +0530418 mcasp_set_bits(dev->base + MCASP_VER3_RFIFOCTL,
Chaithrika U S539d3d82009-09-23 10:12:08 -0400419 FIFO_ENABLE);
Hebbar, Gururajae5ec69d2012-09-03 13:40:40 +0530420 break;
421 default:
422 mcasp_clr_bits(dev->base +
423 DAVINCI_MCASP_RFIFOCTL, FIFO_ENABLE);
424 mcasp_set_bits(dev->base +
425 DAVINCI_MCASP_RFIFOCTL, FIFO_ENABLE);
426 }
Vaibhav Bedia0d624272012-08-08 20:40:31 +0530427 }
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400428 mcasp_start_rx(dev);
Chaithrika U S539d3d82009-09-23 10:12:08 -0400429 }
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400430}
431
432static void mcasp_stop_rx(struct davinci_audio_dev *dev)
433{
434 mcasp_set_reg(dev->base + DAVINCI_MCASP_GBLCTLR_REG, 0);
435 mcasp_set_reg(dev->base + DAVINCI_MCASP_RXSTAT_REG, 0xFFFFFFFF);
436}
437
438static void mcasp_stop_tx(struct davinci_audio_dev *dev)
439{
440 mcasp_set_reg(dev->base + DAVINCI_MCASP_GBLCTLX_REG, 0);
441 mcasp_set_reg(dev->base + DAVINCI_MCASP_TXSTAT_REG, 0xFFFFFFFF);
442}
443
444static void davinci_mcasp_stop(struct davinci_audio_dev *dev, int stream)
445{
Chaithrika U S539d3d82009-09-23 10:12:08 -0400446 if (stream == SNDRV_PCM_STREAM_PLAYBACK) {
Hebbar, Gururajae5ec69d2012-09-03 13:40:40 +0530447 if (dev->txnumevt) { /* disable FIFO */
448 switch (dev->version) {
449 case MCASP_VERSION_3:
450 mcasp_clr_bits(dev->base + MCASP_VER3_WFIFOCTL,
Chaithrika U S539d3d82009-09-23 10:12:08 -0400451 FIFO_ENABLE);
Hebbar, Gururajae5ec69d2012-09-03 13:40:40 +0530452 break;
453 default:
454 mcasp_clr_bits(dev->base +
455 DAVINCI_MCASP_WFIFOCTL, FIFO_ENABLE);
456 }
457 }
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400458 mcasp_stop_tx(dev);
Chaithrika U S539d3d82009-09-23 10:12:08 -0400459 } else {
Hebbar, Gururajae5ec69d2012-09-03 13:40:40 +0530460 if (dev->rxnumevt) { /* disable FIFO */
461 switch (dev->version) {
462 case MCASP_VERSION_3:
463 mcasp_clr_bits(dev->base + MCASP_VER3_RFIFOCTL,
Chaithrika U S539d3d82009-09-23 10:12:08 -0400464 FIFO_ENABLE);
Hebbar, Gururajae5ec69d2012-09-03 13:40:40 +0530465 break;
466
467 default:
468 mcasp_clr_bits(dev->base +
469 DAVINCI_MCASP_RFIFOCTL, FIFO_ENABLE);
470 }
471 }
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400472 mcasp_stop_rx(dev);
Chaithrika U S539d3d82009-09-23 10:12:08 -0400473 }
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400474}
475
476static int davinci_mcasp_set_dai_fmt(struct snd_soc_dai *cpu_dai,
477 unsigned int fmt)
478{
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +0000479 struct davinci_audio_dev *dev = snd_soc_dai_get_drvdata(cpu_dai);
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400480 void __iomem *base = dev->base;
481
Daniel Mack5296cf22012-10-04 15:08:42 +0200482 switch (fmt & SND_SOC_DAIFMT_FORMAT_MASK) {
483 case SND_SOC_DAIFMT_DSP_B:
484 case SND_SOC_DAIFMT_AC97:
485 mcasp_clr_bits(dev->base + DAVINCI_MCASP_TXFMCTL_REG, FSXDUR);
486 mcasp_clr_bits(dev->base + DAVINCI_MCASP_RXFMCTL_REG, FSRDUR);
487 break;
488 default:
489 /* configure a full-word SYNC pulse (LRCLK) */
490 mcasp_set_bits(dev->base + DAVINCI_MCASP_TXFMCTL_REG, FSXDUR);
491 mcasp_set_bits(dev->base + DAVINCI_MCASP_RXFMCTL_REG, FSRDUR);
492
493 /* make 1st data bit occur one ACLK cycle after the frame sync */
494 mcasp_set_bits(dev->base + DAVINCI_MCASP_TXFMT_REG, FSXDLY(1));
495 mcasp_set_bits(dev->base + DAVINCI_MCASP_RXFMT_REG, FSRDLY(1));
496 break;
497 }
498
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400499 switch (fmt & SND_SOC_DAIFMT_MASTER_MASK) {
500 case SND_SOC_DAIFMT_CBS_CFS:
501 /* codec is clock and frame slave */
502 mcasp_set_bits(base + DAVINCI_MCASP_ACLKXCTL_REG, ACLKXE);
503 mcasp_set_bits(base + DAVINCI_MCASP_TXFMCTL_REG, AFSXE);
504
505 mcasp_set_bits(base + DAVINCI_MCASP_ACLKRCTL_REG, ACLKRE);
506 mcasp_set_bits(base + DAVINCI_MCASP_RXFMCTL_REG, AFSRE);
507
Daniel Mack5b66aa22012-10-04 15:08:41 +0200508 mcasp_set_bits(base + DAVINCI_MCASP_PDIR_REG, ACLKX | AFSX);
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400509 break;
Chaithrika U S517ee6c2009-08-11 16:59:12 -0400510 case SND_SOC_DAIFMT_CBM_CFS:
511 /* codec is clock master and frame slave */
Ben Gardinera90f5492011-04-21 14:19:03 -0400512 mcasp_clr_bits(base + DAVINCI_MCASP_ACLKXCTL_REG, ACLKXE);
Chaithrika U S517ee6c2009-08-11 16:59:12 -0400513 mcasp_set_bits(base + DAVINCI_MCASP_TXFMCTL_REG, AFSXE);
514
Ben Gardinera90f5492011-04-21 14:19:03 -0400515 mcasp_clr_bits(base + DAVINCI_MCASP_ACLKRCTL_REG, ACLKRE);
Chaithrika U S517ee6c2009-08-11 16:59:12 -0400516 mcasp_set_bits(base + DAVINCI_MCASP_RXFMCTL_REG, AFSRE);
517
Ben Gardinerdb92f432011-04-21 14:19:04 -0400518 mcasp_clr_bits(base + DAVINCI_MCASP_PDIR_REG,
519 ACLKX | ACLKR);
Ben Gardiner9595c8f2011-04-21 14:19:02 -0400520 mcasp_set_bits(base + DAVINCI_MCASP_PDIR_REG,
Ben Gardinerdb92f432011-04-21 14:19:04 -0400521 AFSX | AFSR);
Chaithrika U S517ee6c2009-08-11 16:59:12 -0400522 break;
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400523 case SND_SOC_DAIFMT_CBM_CFM:
524 /* codec is clock and frame master */
525 mcasp_clr_bits(base + DAVINCI_MCASP_ACLKXCTL_REG, ACLKXE);
526 mcasp_clr_bits(base + DAVINCI_MCASP_TXFMCTL_REG, AFSXE);
527
528 mcasp_clr_bits(base + DAVINCI_MCASP_ACLKRCTL_REG, ACLKRE);
529 mcasp_clr_bits(base + DAVINCI_MCASP_RXFMCTL_REG, AFSRE);
530
Ben Gardiner9595c8f2011-04-21 14:19:02 -0400531 mcasp_clr_bits(base + DAVINCI_MCASP_PDIR_REG,
532 ACLKX | AHCLKX | AFSX | ACLKR | AHCLKR | AFSR);
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400533 break;
534
535 default:
536 return -EINVAL;
537 }
538
539 switch (fmt & SND_SOC_DAIFMT_INV_MASK) {
540 case SND_SOC_DAIFMT_IB_NF:
541 mcasp_clr_bits(base + DAVINCI_MCASP_ACLKXCTL_REG, ACLKXPOL);
542 mcasp_clr_bits(base + DAVINCI_MCASP_TXFMCTL_REG, FSXPOL);
543
544 mcasp_set_bits(base + DAVINCI_MCASP_ACLKRCTL_REG, ACLKRPOL);
545 mcasp_clr_bits(base + DAVINCI_MCASP_RXFMCTL_REG, FSRPOL);
546 break;
547
548 case SND_SOC_DAIFMT_NB_IF:
549 mcasp_set_bits(base + DAVINCI_MCASP_ACLKXCTL_REG, ACLKXPOL);
550 mcasp_set_bits(base + DAVINCI_MCASP_TXFMCTL_REG, FSXPOL);
551
552 mcasp_clr_bits(base + DAVINCI_MCASP_ACLKRCTL_REG, ACLKRPOL);
553 mcasp_set_bits(base + DAVINCI_MCASP_RXFMCTL_REG, FSRPOL);
554 break;
555
556 case SND_SOC_DAIFMT_IB_IF:
557 mcasp_clr_bits(base + DAVINCI_MCASP_ACLKXCTL_REG, ACLKXPOL);
558 mcasp_set_bits(base + DAVINCI_MCASP_TXFMCTL_REG, FSXPOL);
559
560 mcasp_set_bits(base + DAVINCI_MCASP_ACLKRCTL_REG, ACLKRPOL);
561 mcasp_set_bits(base + DAVINCI_MCASP_RXFMCTL_REG, FSRPOL);
562 break;
563
564 case SND_SOC_DAIFMT_NB_NF:
565 mcasp_set_bits(base + DAVINCI_MCASP_ACLKXCTL_REG, ACLKXPOL);
566 mcasp_clr_bits(base + DAVINCI_MCASP_TXFMCTL_REG, FSXPOL);
567
568 mcasp_clr_bits(base + DAVINCI_MCASP_ACLKRCTL_REG, ACLKRPOL);
569 mcasp_clr_bits(base + DAVINCI_MCASP_RXFMCTL_REG, FSRPOL);
570 break;
571
572 default:
573 return -EINVAL;
574 }
575
576 return 0;
577}
578
Daniel Mack4ed8c9b2012-10-04 15:08:39 +0200579static int davinci_mcasp_set_clkdiv(struct snd_soc_dai *dai, int div_id, int div)
580{
581 struct davinci_audio_dev *dev = snd_soc_dai_get_drvdata(dai);
582
583 switch (div_id) {
584 case 0: /* MCLK divider */
585 mcasp_mod_bits(dev->base + DAVINCI_MCASP_AHCLKXCTL_REG,
586 AHCLKXDIV(div - 1), AHCLKXDIV_MASK);
587 mcasp_mod_bits(dev->base + DAVINCI_MCASP_AHCLKRCTL_REG,
588 AHCLKRDIV(div - 1), AHCLKRDIV_MASK);
589 break;
590
591 case 1: /* BCLK divider */
592 mcasp_mod_bits(dev->base + DAVINCI_MCASP_ACLKXCTL_REG,
593 ACLKXDIV(div - 1), ACLKXDIV_MASK);
594 mcasp_mod_bits(dev->base + DAVINCI_MCASP_ACLKRCTL_REG,
595 ACLKRDIV(div - 1), ACLKRDIV_MASK);
596 break;
597
Daniel Mack1b3bc062012-12-05 18:20:38 +0100598 case 2: /* BCLK/LRCLK ratio */
599 dev->bclk_lrclk_ratio = div;
600 break;
601
Daniel Mack4ed8c9b2012-10-04 15:08:39 +0200602 default:
603 return -EINVAL;
604 }
605
606 return 0;
607}
608
Daniel Mack5b66aa22012-10-04 15:08:41 +0200609static int davinci_mcasp_set_sysclk(struct snd_soc_dai *dai, int clk_id,
610 unsigned int freq, int dir)
611{
612 struct davinci_audio_dev *dev = snd_soc_dai_get_drvdata(dai);
613
614 if (dir == SND_SOC_CLOCK_OUT) {
615 mcasp_set_bits(dev->base + DAVINCI_MCASP_AHCLKXCTL_REG, AHCLKXE);
616 mcasp_set_bits(dev->base + DAVINCI_MCASP_AHCLKRCTL_REG, AHCLKRE);
617 mcasp_set_bits(dev->base + DAVINCI_MCASP_PDIR_REG, AHCLKX);
618 } else {
619 mcasp_clr_bits(dev->base + DAVINCI_MCASP_AHCLKXCTL_REG, AHCLKXE);
620 mcasp_clr_bits(dev->base + DAVINCI_MCASP_AHCLKRCTL_REG, AHCLKRE);
621 mcasp_clr_bits(dev->base + DAVINCI_MCASP_PDIR_REG, AHCLKX);
622 }
623
624 return 0;
625}
626
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400627static int davinci_config_channel_size(struct davinci_audio_dev *dev,
Daniel Mackba764b32012-12-05 18:20:37 +0100628 int word_length)
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400629{
Daniel Mackba764b32012-12-05 18:20:37 +0100630 u32 fmt;
Michal Bachratydde109f2013-01-18 10:17:00 +0100631 u32 rotate = (word_length / 4) & 0x7;
Daniel Mackba764b32012-12-05 18:20:37 +0100632 u32 mask = (1ULL << word_length) - 1;
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400633
Daniel Mack1b3bc062012-12-05 18:20:38 +0100634 /*
635 * if s BCLK-to-LRCLK ratio has been configured via the set_clkdiv()
636 * callback, take it into account here. That allows us to for example
637 * send 32 bits per channel to the codec, while only 16 of them carry
638 * audio payload.
639 * The clock ratio is given for a full period of data (both left and
640 * right channels), so it has to be divided by 2.
641 */
642 if (dev->bclk_lrclk_ratio)
643 word_length = dev->bclk_lrclk_ratio / 2;
644
Daniel Mackba764b32012-12-05 18:20:37 +0100645 /* mapping of the XSSZ bit-field as described in the datasheet */
646 fmt = (word_length >> 1) - 1;
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400647
648 mcasp_mod_bits(dev->base + DAVINCI_MCASP_RXFMT_REG,
649 RXSSZ(fmt), RXSSZ(0x0F));
650 mcasp_mod_bits(dev->base + DAVINCI_MCASP_TXFMT_REG,
651 TXSSZ(fmt), TXSSZ(0x0F));
Chaithrika U S0c31cf32009-09-15 18:13:29 -0400652 mcasp_mod_bits(dev->base + DAVINCI_MCASP_TXFMT_REG, TXROT(rotate),
653 TXROT(7));
654 mcasp_mod_bits(dev->base + DAVINCI_MCASP_RXFMT_REG, RXROT(rotate),
655 RXROT(7));
656 mcasp_set_reg(dev->base + DAVINCI_MCASP_TXMASK_REG, mask);
657 mcasp_set_reg(dev->base + DAVINCI_MCASP_RXMASK_REG, mask);
658
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400659 return 0;
660}
661
Michal Bachraty2952b272013-02-28 16:07:08 +0100662static int davinci_hw_common_param(struct davinci_audio_dev *dev, int stream,
663 int channels)
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400664{
665 int i;
Chaithrika U S6a99fb52009-08-11 16:58:52 -0400666 u8 tx_ser = 0;
667 u8 rx_ser = 0;
Michal Bachraty2952b272013-02-28 16:07:08 +0100668 u8 ser;
669 u8 slots = dev->tdm_slots;
670 u8 max_active_serializers = (channels + slots - 1) / slots;
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400671 /* Default configuration */
672 mcasp_set_bits(dev->base + DAVINCI_MCASP_PWREMUMGT_REG, MCASP_SOFT);
673
674 /* All PINS as McASP */
675 mcasp_set_reg(dev->base + DAVINCI_MCASP_PFUNC_REG, 0x00000000);
676
677 if (stream == SNDRV_PCM_STREAM_PLAYBACK) {
678 mcasp_set_reg(dev->base + DAVINCI_MCASP_TXSTAT_REG, 0xFFFFFFFF);
679 mcasp_clr_bits(dev->base + DAVINCI_MCASP_XEVTCTL_REG,
680 TXDATADMADIS);
681 } else {
682 mcasp_set_reg(dev->base + DAVINCI_MCASP_RXSTAT_REG, 0xFFFFFFFF);
683 mcasp_clr_bits(dev->base + DAVINCI_MCASP_REVTCTL_REG,
684 RXDATADMADIS);
685 }
686
687 for (i = 0; i < dev->num_serializer; i++) {
688 mcasp_set_bits(dev->base + DAVINCI_MCASP_XRSRCTL_REG(i),
689 dev->serial_dir[i]);
Michal Bachraty2952b272013-02-28 16:07:08 +0100690 if (dev->serial_dir[i] == TX_MODE &&
691 tx_ser < max_active_serializers) {
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400692 mcasp_set_bits(dev->base + DAVINCI_MCASP_PDIR_REG,
693 AXR(i));
Chaithrika U S6a99fb52009-08-11 16:58:52 -0400694 tx_ser++;
Michal Bachraty2952b272013-02-28 16:07:08 +0100695 } else if (dev->serial_dir[i] == RX_MODE &&
696 rx_ser < max_active_serializers) {
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400697 mcasp_clr_bits(dev->base + DAVINCI_MCASP_PDIR_REG,
698 AXR(i));
Chaithrika U S6a99fb52009-08-11 16:58:52 -0400699 rx_ser++;
Michal Bachraty2952b272013-02-28 16:07:08 +0100700 } else {
701 mcasp_mod_bits(dev->base + DAVINCI_MCASP_XRSRCTL_REG(i),
702 SRMOD_INACTIVE, SRMOD_MASK);
Chaithrika U S6a99fb52009-08-11 16:58:52 -0400703 }
704 }
705
Daniel Mackecf327c2013-03-08 14:19:38 +0100706 if (stream == SNDRV_PCM_STREAM_PLAYBACK)
707 ser = tx_ser;
708 else
709 ser = rx_ser;
710
711 if (ser < max_active_serializers) {
712 dev_warn(dev->dev, "stream has more channels (%d) than are "
713 "enabled in mcasp (%d)\n", channels, ser * slots);
714 return -EINVAL;
715 }
716
Chaithrika U S6a99fb52009-08-11 16:58:52 -0400717 if (dev->txnumevt && stream == SNDRV_PCM_STREAM_PLAYBACK) {
718 if (dev->txnumevt * tx_ser > 64)
719 dev->txnumevt = 1;
720
Hebbar, Gururajae5ec69d2012-09-03 13:40:40 +0530721 switch (dev->version) {
722 case MCASP_VERSION_3:
723 mcasp_mod_bits(dev->base + MCASP_VER3_WFIFOCTL, tx_ser,
Chaithrika U S6a99fb52009-08-11 16:58:52 -0400724 NUMDMA_MASK);
Hebbar, Gururajae5ec69d2012-09-03 13:40:40 +0530725 mcasp_mod_bits(dev->base + MCASP_VER3_WFIFOCTL,
Chaithrika U S6a99fb52009-08-11 16:58:52 -0400726 ((dev->txnumevt * tx_ser) << 8), NUMEVT_MASK);
Hebbar, Gururajae5ec69d2012-09-03 13:40:40 +0530727 break;
728 default:
729 mcasp_mod_bits(dev->base + DAVINCI_MCASP_WFIFOCTL,
730 tx_ser, NUMDMA_MASK);
731 mcasp_mod_bits(dev->base + DAVINCI_MCASP_WFIFOCTL,
732 ((dev->txnumevt * tx_ser) << 8), NUMEVT_MASK);
733 }
Chaithrika U S6a99fb52009-08-11 16:58:52 -0400734 }
735
736 if (dev->rxnumevt && stream == SNDRV_PCM_STREAM_CAPTURE) {
737 if (dev->rxnumevt * rx_ser > 64)
738 dev->rxnumevt = 1;
Hebbar, Gururajae5ec69d2012-09-03 13:40:40 +0530739 switch (dev->version) {
740 case MCASP_VERSION_3:
741 mcasp_mod_bits(dev->base + MCASP_VER3_RFIFOCTL, rx_ser,
Chaithrika U S6a99fb52009-08-11 16:58:52 -0400742 NUMDMA_MASK);
Hebbar, Gururajae5ec69d2012-09-03 13:40:40 +0530743 mcasp_mod_bits(dev->base + MCASP_VER3_RFIFOCTL,
Chaithrika U S6a99fb52009-08-11 16:58:52 -0400744 ((dev->rxnumevt * rx_ser) << 8), NUMEVT_MASK);
Hebbar, Gururajae5ec69d2012-09-03 13:40:40 +0530745 break;
746 default:
747 mcasp_mod_bits(dev->base + DAVINCI_MCASP_RFIFOCTL,
748 rx_ser, NUMDMA_MASK);
749 mcasp_mod_bits(dev->base + DAVINCI_MCASP_RFIFOCTL,
750 ((dev->rxnumevt * rx_ser) << 8), NUMEVT_MASK);
751 }
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400752 }
Michal Bachraty2952b272013-02-28 16:07:08 +0100753
754 return 0;
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400755}
756
757static void davinci_hw_param(struct davinci_audio_dev *dev, int stream)
758{
759 int i, active_slots;
760 u32 mask = 0;
761
762 active_slots = (dev->tdm_slots > 31) ? 32 : dev->tdm_slots;
763 for (i = 0; i < active_slots; i++)
764 mask |= (1 << i);
765
Chaithrika U S6a99fb52009-08-11 16:58:52 -0400766 mcasp_clr_bits(dev->base + DAVINCI_MCASP_ACLKXCTL_REG, TX_ASYNC);
767
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400768 if (stream == SNDRV_PCM_STREAM_PLAYBACK) {
769 /* bit stream is MSB first with no delay */
770 /* DSP_B mode */
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400771 mcasp_set_reg(dev->base + DAVINCI_MCASP_TXTDM_REG, mask);
772 mcasp_set_bits(dev->base + DAVINCI_MCASP_TXFMT_REG, TXORD);
773
Ben Gardiner049cfaa2011-04-21 14:19:01 -0400774 if ((dev->tdm_slots >= 2) && (dev->tdm_slots <= 32))
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400775 mcasp_mod_bits(dev->base + DAVINCI_MCASP_TXFMCTL_REG,
776 FSXMOD(dev->tdm_slots), FSXMOD(0x1FF));
777 else
778 printk(KERN_ERR "playback tdm slot %d not supported\n",
779 dev->tdm_slots);
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400780 } else {
781 /* bit stream is MSB first with no delay */
782 /* DSP_B mode */
783 mcasp_set_bits(dev->base + DAVINCI_MCASP_RXFMT_REG, RXORD);
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400784 mcasp_set_reg(dev->base + DAVINCI_MCASP_RXTDM_REG, mask);
785
Ben Gardiner049cfaa2011-04-21 14:19:01 -0400786 if ((dev->tdm_slots >= 2) && (dev->tdm_slots <= 32))
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400787 mcasp_mod_bits(dev->base + DAVINCI_MCASP_RXFMCTL_REG,
788 FSRMOD(dev->tdm_slots), FSRMOD(0x1FF));
789 else
790 printk(KERN_ERR "capture tdm slot %d not supported\n",
791 dev->tdm_slots);
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400792 }
793}
794
795/* S/PDIF */
796static void davinci_hw_dit_param(struct davinci_audio_dev *dev)
797{
798 /* Set the PDIR for Serialiser as output */
799 mcasp_set_bits(dev->base + DAVINCI_MCASP_PDIR_REG, AFSX);
800
801 /* TXMASK for 24 bits */
802 mcasp_set_reg(dev->base + DAVINCI_MCASP_TXMASK_REG, 0x00FFFFFF);
803
804 /* Set the TX format : 24 bit right rotation, 32 bit slot, Pad 0
805 and LSB first */
806 mcasp_set_bits(dev->base + DAVINCI_MCASP_TXFMT_REG,
807 TXROT(6) | TXSSZ(15));
808
809 /* Set TX frame synch : DIT Mode, 1 bit width, internal, rising edge */
810 mcasp_set_reg(dev->base + DAVINCI_MCASP_TXFMCTL_REG,
811 AFSXE | FSXMOD(0x180));
812
813 /* Set the TX tdm : for all the slots */
814 mcasp_set_reg(dev->base + DAVINCI_MCASP_TXTDM_REG, 0xFFFFFFFF);
815
816 /* Set the TX clock controls : div = 1 and internal */
817 mcasp_set_bits(dev->base + DAVINCI_MCASP_ACLKXCTL_REG,
818 ACLKXE | TX_ASYNC);
819
820 mcasp_clr_bits(dev->base + DAVINCI_MCASP_XEVTCTL_REG, TXDATADMADIS);
821
822 /* Only 44100 and 48000 are valid, both have the same setting */
823 mcasp_set_bits(dev->base + DAVINCI_MCASP_AHCLKXCTL_REG, AHCLKXDIV(3));
824
825 /* Enable the DIT */
826 mcasp_set_bits(dev->base + DAVINCI_MCASP_TXDITCTL_REG, DITEN);
827}
828
829static int davinci_mcasp_hw_params(struct snd_pcm_substream *substream,
830 struct snd_pcm_hw_params *params,
831 struct snd_soc_dai *cpu_dai)
832{
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +0000833 struct davinci_audio_dev *dev = snd_soc_dai_get_drvdata(cpu_dai);
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400834 struct davinci_pcm_dma_params *dma_params =
Troy Kisky92e2a6f2009-09-11 14:29:03 -0700835 &dev->dma_params[substream->stream];
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400836 int word_length;
Chaithrika U S4fa9c1a2009-09-30 17:32:27 -0400837 u8 fifo_level;
Michal Bachraty2952b272013-02-28 16:07:08 +0100838 u8 slots = dev->tdm_slots;
839 int channels;
840 struct snd_interval *pcm_channels = hw_param_interval(params,
841 SNDRV_PCM_HW_PARAM_CHANNELS);
842 channels = pcm_channels->min;
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400843
Michal Bachraty2952b272013-02-28 16:07:08 +0100844 if (davinci_hw_common_param(dev, substream->stream, channels) == -EINVAL)
845 return -EINVAL;
Chaithrika U S6a99fb52009-08-11 16:58:52 -0400846 if (substream->stream == SNDRV_PCM_STREAM_PLAYBACK)
Chaithrika U S4fa9c1a2009-09-30 17:32:27 -0400847 fifo_level = dev->txnumevt;
Chaithrika U S6a99fb52009-08-11 16:58:52 -0400848 else
Chaithrika U S4fa9c1a2009-09-30 17:32:27 -0400849 fifo_level = dev->rxnumevt;
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400850
851 if (dev->op_mode == DAVINCI_MCASP_DIT_MODE)
852 davinci_hw_dit_param(dev);
853 else
854 davinci_hw_param(dev, substream->stream);
855
856 switch (params_format(params)) {
Ben Gardiner0a9d1382011-08-26 12:02:44 -0400857 case SNDRV_PCM_FORMAT_U8:
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400858 case SNDRV_PCM_FORMAT_S8:
859 dma_params->data_type = 1;
Daniel Mackba764b32012-12-05 18:20:37 +0100860 word_length = 8;
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400861 break;
862
Ben Gardiner0a9d1382011-08-26 12:02:44 -0400863 case SNDRV_PCM_FORMAT_U16_LE:
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400864 case SNDRV_PCM_FORMAT_S16_LE:
865 dma_params->data_type = 2;
Daniel Mackba764b32012-12-05 18:20:37 +0100866 word_length = 16;
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400867 break;
868
Daniel Mack21eb24d2012-10-09 09:35:16 +0200869 case SNDRV_PCM_FORMAT_U24_3LE:
870 case SNDRV_PCM_FORMAT_S24_3LE:
Daniel Mack21eb24d2012-10-09 09:35:16 +0200871 dma_params->data_type = 3;
Daniel Mackba764b32012-12-05 18:20:37 +0100872 word_length = 24;
Daniel Mack21eb24d2012-10-09 09:35:16 +0200873 break;
874
Daniel Mack6b7fa012012-10-09 11:56:40 +0200875 case SNDRV_PCM_FORMAT_U24_LE:
876 case SNDRV_PCM_FORMAT_S24_LE:
Ben Gardiner0a9d1382011-08-26 12:02:44 -0400877 case SNDRV_PCM_FORMAT_U32_LE:
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400878 case SNDRV_PCM_FORMAT_S32_LE:
879 dma_params->data_type = 4;
Daniel Mackba764b32012-12-05 18:20:37 +0100880 word_length = 32;
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400881 break;
882
883 default:
884 printk(KERN_WARNING "davinci-mcasp: unsupported PCM format");
885 return -EINVAL;
886 }
Chaithrika U S6a99fb52009-08-11 16:58:52 -0400887
Chaithrika U S4fa9c1a2009-09-30 17:32:27 -0400888 if (dev->version == MCASP_VERSION_2 && !fifo_level)
889 dma_params->acnt = 4;
890 else
Chaithrika U S6a99fb52009-08-11 16:58:52 -0400891 dma_params->acnt = dma_params->data_type;
892
Chaithrika U S4fa9c1a2009-09-30 17:32:27 -0400893 dma_params->fifo_level = fifo_level;
Michal Bachraty2952b272013-02-28 16:07:08 +0100894 dma_params->active_serializers = (channels + slots - 1) / slots;
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400895 davinci_config_channel_size(dev, word_length);
896
897 return 0;
898}
899
900static int davinci_mcasp_trigger(struct snd_pcm_substream *substream,
901 int cmd, struct snd_soc_dai *cpu_dai)
902{
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +0000903 struct davinci_audio_dev *dev = snd_soc_dai_get_drvdata(cpu_dai);
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400904 int ret = 0;
905
906 switch (cmd) {
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400907 case SNDRV_PCM_TRIGGER_RESUME:
Chaithrika U Se473b842010-01-20 17:06:33 +0530908 case SNDRV_PCM_TRIGGER_START:
909 case SNDRV_PCM_TRIGGER_PAUSE_RELEASE:
Hebbar, Gururaja10884342012-08-08 20:40:32 +0530910 ret = pm_runtime_get_sync(dev->dev);
911 if (IS_ERR_VALUE(ret))
912 dev_err(dev->dev, "pm_runtime_get_sync() failed\n");
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400913 davinci_mcasp_start(dev, substream->stream);
914 break;
915
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400916 case SNDRV_PCM_TRIGGER_SUSPEND:
Chaithrika U Sa47979b2009-12-03 18:56:56 +0530917 davinci_mcasp_stop(dev, substream->stream);
Hebbar, Gururaja10884342012-08-08 20:40:32 +0530918 ret = pm_runtime_put_sync(dev->dev);
919 if (IS_ERR_VALUE(ret))
920 dev_err(dev->dev, "pm_runtime_put_sync() failed\n");
Chaithrika U Sa47979b2009-12-03 18:56:56 +0530921 break;
922
923 case SNDRV_PCM_TRIGGER_STOP:
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400924 case SNDRV_PCM_TRIGGER_PAUSE_PUSH:
925 davinci_mcasp_stop(dev, substream->stream);
926 break;
927
928 default:
929 ret = -EINVAL;
930 }
931
932 return ret;
933}
934
Chris Paulson-Ellisbedad0c2010-11-16 12:27:09 +0000935static int davinci_mcasp_startup(struct snd_pcm_substream *substream,
936 struct snd_soc_dai *dai)
937{
938 struct davinci_audio_dev *dev = snd_soc_dai_get_drvdata(dai);
939
940 snd_soc_dai_set_dma_data(dai, substream, dev->dma_params);
941 return 0;
942}
943
Lars-Peter Clausen85e76522011-11-23 11:40:40 +0100944static const struct snd_soc_dai_ops davinci_mcasp_dai_ops = {
Chris Paulson-Ellisbedad0c2010-11-16 12:27:09 +0000945 .startup = davinci_mcasp_startup,
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400946 .trigger = davinci_mcasp_trigger,
947 .hw_params = davinci_mcasp_hw_params,
948 .set_fmt = davinci_mcasp_set_dai_fmt,
Daniel Mack4ed8c9b2012-10-04 15:08:39 +0200949 .set_clkdiv = davinci_mcasp_set_clkdiv,
Daniel Mack5b66aa22012-10-04 15:08:41 +0200950 .set_sysclk = davinci_mcasp_set_sysclk,
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400951};
952
Ben Gardiner0a9d1382011-08-26 12:02:44 -0400953#define DAVINCI_MCASP_PCM_FMTS (SNDRV_PCM_FMTBIT_S8 | \
954 SNDRV_PCM_FMTBIT_U8 | \
955 SNDRV_PCM_FMTBIT_S16_LE | \
956 SNDRV_PCM_FMTBIT_U16_LE | \
Daniel Mack21eb24d2012-10-09 09:35:16 +0200957 SNDRV_PCM_FMTBIT_S24_LE | \
958 SNDRV_PCM_FMTBIT_U24_LE | \
959 SNDRV_PCM_FMTBIT_S24_3LE | \
960 SNDRV_PCM_FMTBIT_U24_3LE | \
Ben Gardiner0a9d1382011-08-26 12:02:44 -0400961 SNDRV_PCM_FMTBIT_S32_LE | \
962 SNDRV_PCM_FMTBIT_U32_LE)
963
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +0000964static struct snd_soc_dai_driver davinci_mcasp_dai[] = {
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400965 {
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +0000966 .name = "davinci-mcasp.0",
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400967 .playback = {
968 .channels_min = 2,
Michal Bachraty2952b272013-02-28 16:07:08 +0100969 .channels_max = 32 * 16,
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400970 .rates = DAVINCI_MCASP_RATES,
Ben Gardiner0a9d1382011-08-26 12:02:44 -0400971 .formats = DAVINCI_MCASP_PCM_FMTS,
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400972 },
973 .capture = {
974 .channels_min = 2,
Michal Bachraty2952b272013-02-28 16:07:08 +0100975 .channels_max = 32 * 16,
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400976 .rates = DAVINCI_MCASP_RATES,
Ben Gardiner0a9d1382011-08-26 12:02:44 -0400977 .formats = DAVINCI_MCASP_PCM_FMTS,
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400978 },
979 .ops = &davinci_mcasp_dai_ops,
980
981 },
982 {
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +0000983 "davinci-mcasp.1",
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400984 .playback = {
985 .channels_min = 1,
986 .channels_max = 384,
987 .rates = DAVINCI_MCASP_RATES,
Ben Gardiner0a9d1382011-08-26 12:02:44 -0400988 .formats = DAVINCI_MCASP_PCM_FMTS,
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400989 },
990 .ops = &davinci_mcasp_dai_ops,
991 },
992
993};
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400994
Hebbar, Gururaja3e3b8c32012-08-27 18:56:42 +0530995static const struct of_device_id mcasp_dt_ids[] = {
996 {
997 .compatible = "ti,dm646x-mcasp-audio",
998 .data = (void *)MCASP_VERSION_1,
999 },
1000 {
1001 .compatible = "ti,da830-mcasp-audio",
1002 .data = (void *)MCASP_VERSION_2,
1003 },
Hebbar, Gururajae5ec69d2012-09-03 13:40:40 +05301004 {
1005 .compatible = "ti,omap2-mcasp-audio",
1006 .data = (void *)MCASP_VERSION_3,
1007 },
Hebbar, Gururaja3e3b8c32012-08-27 18:56:42 +05301008 { /* sentinel */ }
1009};
1010MODULE_DEVICE_TABLE(of, mcasp_dt_ids);
1011
1012static struct snd_platform_data *davinci_mcasp_set_pdata_from_of(
1013 struct platform_device *pdev)
1014{
1015 struct device_node *np = pdev->dev.of_node;
1016 struct snd_platform_data *pdata = NULL;
1017 const struct of_device_id *match =
1018 of_match_device(of_match_ptr(mcasp_dt_ids), &pdev->dev);
1019
1020 const u32 *of_serial_dir32;
1021 u8 *of_serial_dir;
1022 u32 val;
1023 int i, ret = 0;
1024
1025 if (pdev->dev.platform_data) {
1026 pdata = pdev->dev.platform_data;
1027 return pdata;
1028 } else if (match) {
1029 pdata = devm_kzalloc(&pdev->dev, sizeof(*pdata), GFP_KERNEL);
1030 if (!pdata) {
1031 ret = -ENOMEM;
1032 goto nodata;
1033 }
1034 } else {
1035 /* control shouldn't reach here. something is wrong */
1036 ret = -EINVAL;
1037 goto nodata;
1038 }
1039
1040 if (match->data)
1041 pdata->version = (u8)((int)match->data);
1042
1043 ret = of_property_read_u32(np, "op-mode", &val);
1044 if (ret >= 0)
1045 pdata->op_mode = val;
1046
1047 ret = of_property_read_u32(np, "tdm-slots", &val);
Michal Bachraty2952b272013-02-28 16:07:08 +01001048 if (ret >= 0) {
1049 if (val < 2 || val > 32) {
1050 dev_err(&pdev->dev,
1051 "tdm-slots must be in rage [2-32]\n");
1052 ret = -EINVAL;
1053 goto nodata;
1054 }
1055
Hebbar, Gururaja3e3b8c32012-08-27 18:56:42 +05301056 pdata->tdm_slots = val;
Michal Bachraty2952b272013-02-28 16:07:08 +01001057 }
Hebbar, Gururaja3e3b8c32012-08-27 18:56:42 +05301058
1059 ret = of_property_read_u32(np, "num-serializer", &val);
1060 if (ret >= 0)
1061 pdata->num_serializer = val;
1062
1063 of_serial_dir32 = of_get_property(np, "serial-dir", &val);
1064 val /= sizeof(u32);
1065 if (val != pdata->num_serializer) {
1066 dev_err(&pdev->dev,
1067 "num-serializer(%d) != serial-dir size(%d)\n",
1068 pdata->num_serializer, val);
1069 ret = -EINVAL;
1070 goto nodata;
1071 }
1072
1073 if (of_serial_dir32) {
1074 of_serial_dir = devm_kzalloc(&pdev->dev,
1075 (sizeof(*of_serial_dir) * val),
1076 GFP_KERNEL);
1077 if (!of_serial_dir) {
1078 ret = -ENOMEM;
1079 goto nodata;
1080 }
1081
1082 for (i = 0; i < pdata->num_serializer; i++)
1083 of_serial_dir[i] = be32_to_cpup(&of_serial_dir32[i]);
1084
1085 pdata->serial_dir = of_serial_dir;
1086 }
1087
1088 ret = of_property_read_u32(np, "tx-num-evt", &val);
1089 if (ret >= 0)
1090 pdata->txnumevt = val;
1091
1092 ret = of_property_read_u32(np, "rx-num-evt", &val);
1093 if (ret >= 0)
1094 pdata->rxnumevt = val;
1095
1096 ret = of_property_read_u32(np, "sram-size-playback", &val);
1097 if (ret >= 0)
1098 pdata->sram_size_playback = val;
1099
1100 ret = of_property_read_u32(np, "sram-size-capture", &val);
1101 if (ret >= 0)
1102 pdata->sram_size_capture = val;
1103
1104 return pdata;
1105
1106nodata:
1107 if (ret < 0) {
1108 dev_err(&pdev->dev, "Error populating platform data, err %d\n",
1109 ret);
1110 pdata = NULL;
1111 }
1112 return pdata;
1113}
1114
Chaithrika U Sb67f4482009-06-05 06:28:40 -04001115static int davinci_mcasp_probe(struct platform_device *pdev)
1116{
1117 struct davinci_pcm_dma_params *dma_data;
1118 struct resource *mem, *ioarea, *res;
1119 struct snd_platform_data *pdata;
1120 struct davinci_audio_dev *dev;
Julia Lawall96d31e22011-12-29 17:51:21 +01001121 int ret;
Chaithrika U Sb67f4482009-06-05 06:28:40 -04001122
Hebbar, Gururaja3e3b8c32012-08-27 18:56:42 +05301123 if (!pdev->dev.platform_data && !pdev->dev.of_node) {
1124 dev_err(&pdev->dev, "No platform data supplied\n");
1125 return -EINVAL;
1126 }
1127
Julia Lawall96d31e22011-12-29 17:51:21 +01001128 dev = devm_kzalloc(&pdev->dev, sizeof(struct davinci_audio_dev),
1129 GFP_KERNEL);
Chaithrika U Sb67f4482009-06-05 06:28:40 -04001130 if (!dev)
1131 return -ENOMEM;
1132
Hebbar, Gururaja3e3b8c32012-08-27 18:56:42 +05301133 pdata = davinci_mcasp_set_pdata_from_of(pdev);
1134 if (!pdata) {
1135 dev_err(&pdev->dev, "no platform data\n");
1136 return -EINVAL;
1137 }
1138
Chaithrika U Sb67f4482009-06-05 06:28:40 -04001139 mem = platform_get_resource(pdev, IORESOURCE_MEM, 0);
1140 if (!mem) {
1141 dev_err(&pdev->dev, "no mem resource?\n");
Julia Lawall96d31e22011-12-29 17:51:21 +01001142 return -ENODEV;
Chaithrika U Sb67f4482009-06-05 06:28:40 -04001143 }
1144
Julia Lawall96d31e22011-12-29 17:51:21 +01001145 ioarea = devm_request_mem_region(&pdev->dev, mem->start,
Vaibhav Bediad852f4462011-02-09 18:39:52 +05301146 resource_size(mem), pdev->name);
Chaithrika U Sb67f4482009-06-05 06:28:40 -04001147 if (!ioarea) {
1148 dev_err(&pdev->dev, "Audio region already claimed\n");
Julia Lawall96d31e22011-12-29 17:51:21 +01001149 return -EBUSY;
Chaithrika U Sb67f4482009-06-05 06:28:40 -04001150 }
1151
Hebbar, Gururaja10884342012-08-08 20:40:32 +05301152 pm_runtime_enable(&pdev->dev);
Chaithrika U Sb67f4482009-06-05 06:28:40 -04001153
Hebbar, Gururaja10884342012-08-08 20:40:32 +05301154 ret = pm_runtime_get_sync(&pdev->dev);
1155 if (IS_ERR_VALUE(ret)) {
1156 dev_err(&pdev->dev, "pm_runtime_get_sync() failed\n");
1157 return ret;
1158 }
Chaithrika U Sb67f4482009-06-05 06:28:40 -04001159
Julia Lawall96d31e22011-12-29 17:51:21 +01001160 dev->base = devm_ioremap(&pdev->dev, mem->start, resource_size(mem));
Vaibhav Bedia4f82f022011-02-09 18:39:54 +05301161 if (!dev->base) {
1162 dev_err(&pdev->dev, "ioremap failed\n");
1163 ret = -ENOMEM;
1164 goto err_release_clk;
1165 }
1166
Chaithrika U Sb67f4482009-06-05 06:28:40 -04001167 dev->op_mode = pdata->op_mode;
1168 dev->tdm_slots = pdata->tdm_slots;
1169 dev->num_serializer = pdata->num_serializer;
1170 dev->serial_dir = pdata->serial_dir;
Chaithrika U S6a99fb52009-08-11 16:58:52 -04001171 dev->version = pdata->version;
1172 dev->txnumevt = pdata->txnumevt;
1173 dev->rxnumevt = pdata->rxnumevt;
Hebbar, Gururaja10884342012-08-08 20:40:32 +05301174 dev->dev = &pdev->dev;
Chaithrika U Sb67f4482009-06-05 06:28:40 -04001175
Troy Kisky92e2a6f2009-09-11 14:29:03 -07001176 dma_data = &dev->dma_params[SNDRV_PCM_STREAM_PLAYBACK];
Sekhar Nori48519f02010-07-19 12:31:16 +05301177 dma_data->asp_chan_q = pdata->asp_chan_q;
1178 dma_data->ram_chan_q = pdata->ram_chan_q;
Matt Porterb8ec56d2012-10-17 16:08:03 +02001179 dma_data->sram_pool = pdata->sram_pool;
Ben Gardinera0c83262011-05-18 09:27:45 -04001180 dma_data->sram_size = pdata->sram_size_playback;
Troy Kisky92e2a6f2009-09-11 14:29:03 -07001181 dma_data->dma_addr = (dma_addr_t) (pdata->tx_dma_offset +
Vaibhav Bedia4f82f022011-02-09 18:39:54 +05301182 mem->start);
Chaithrika U Sb67f4482009-06-05 06:28:40 -04001183
1184 /* first TX, then RX */
1185 res = platform_get_resource(pdev, IORESOURCE_DMA, 0);
1186 if (!res) {
1187 dev_err(&pdev->dev, "no DMA resource\n");
Julia Lawall02ffc5f2010-10-18 16:11:13 +02001188 ret = -ENODEV;
Julia Lawall96d31e22011-12-29 17:51:21 +01001189 goto err_release_clk;
Chaithrika U Sb67f4482009-06-05 06:28:40 -04001190 }
1191
Troy Kisky92e2a6f2009-09-11 14:29:03 -07001192 dma_data->channel = res->start;
1193
1194 dma_data = &dev->dma_params[SNDRV_PCM_STREAM_CAPTURE];
Sekhar Nori48519f02010-07-19 12:31:16 +05301195 dma_data->asp_chan_q = pdata->asp_chan_q;
1196 dma_data->ram_chan_q = pdata->ram_chan_q;
Matt Porterb8ec56d2012-10-17 16:08:03 +02001197 dma_data->sram_pool = pdata->sram_pool;
Ben Gardinera0c83262011-05-18 09:27:45 -04001198 dma_data->sram_size = pdata->sram_size_capture;
Troy Kisky92e2a6f2009-09-11 14:29:03 -07001199 dma_data->dma_addr = (dma_addr_t)(pdata->rx_dma_offset +
Vaibhav Bedia4f82f022011-02-09 18:39:54 +05301200 mem->start);
Chaithrika U Sb67f4482009-06-05 06:28:40 -04001201
1202 res = platform_get_resource(pdev, IORESOURCE_DMA, 1);
1203 if (!res) {
1204 dev_err(&pdev->dev, "no DMA resource\n");
Julia Lawall02ffc5f2010-10-18 16:11:13 +02001205 ret = -ENODEV;
Julia Lawall96d31e22011-12-29 17:51:21 +01001206 goto err_release_clk;
Chaithrika U Sb67f4482009-06-05 06:28:40 -04001207 }
1208
Troy Kisky92e2a6f2009-09-11 14:29:03 -07001209 dma_data->channel = res->start;
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +00001210 dev_set_drvdata(&pdev->dev, dev);
1211 ret = snd_soc_register_dai(&pdev->dev, &davinci_mcasp_dai[pdata->op_mode]);
Chaithrika U Sb67f4482009-06-05 06:28:40 -04001212
1213 if (ret != 0)
Julia Lawall96d31e22011-12-29 17:51:21 +01001214 goto err_release_clk;
Hebbar, Gururajaf08095a2012-08-27 18:56:39 +05301215
1216 ret = davinci_soc_platform_register(&pdev->dev);
1217 if (ret) {
1218 dev_err(&pdev->dev, "register PCM failed: %d\n", ret);
1219 goto err_unregister_dai;
1220 }
1221
Chaithrika U Sb67f4482009-06-05 06:28:40 -04001222 return 0;
1223
Hebbar, Gururajaf08095a2012-08-27 18:56:39 +05301224err_unregister_dai:
1225 snd_soc_unregister_dai(&pdev->dev);
Vaibhav Bediaeef6d7b2011-02-09 18:39:53 +05301226err_release_clk:
Hebbar, Gururaja10884342012-08-08 20:40:32 +05301227 pm_runtime_put_sync(&pdev->dev);
1228 pm_runtime_disable(&pdev->dev);
Chaithrika U Sb67f4482009-06-05 06:28:40 -04001229 return ret;
1230}
1231
1232static int davinci_mcasp_remove(struct platform_device *pdev)
1233{
Chaithrika U Sb67f4482009-06-05 06:28:40 -04001234
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +00001235 snd_soc_unregister_dai(&pdev->dev);
Hebbar, Gururajaf08095a2012-08-27 18:56:39 +05301236 davinci_soc_platform_unregister(&pdev->dev);
Hebbar, Gururaja10884342012-08-08 20:40:32 +05301237
1238 pm_runtime_put_sync(&pdev->dev);
1239 pm_runtime_disable(&pdev->dev);
Chaithrika U Sb67f4482009-06-05 06:28:40 -04001240
Chaithrika U Sb67f4482009-06-05 06:28:40 -04001241 return 0;
1242}
1243
1244static struct platform_driver davinci_mcasp_driver = {
1245 .probe = davinci_mcasp_probe,
1246 .remove = davinci_mcasp_remove,
1247 .driver = {
1248 .name = "davinci-mcasp",
1249 .owner = THIS_MODULE,
Hebbar, Gururaja3e3b8c32012-08-27 18:56:42 +05301250 .of_match_table = of_match_ptr(mcasp_dt_ids),
Chaithrika U Sb67f4482009-06-05 06:28:40 -04001251 },
1252};
1253
Axel Linf9b8a512011-11-25 10:09:27 +08001254module_platform_driver(davinci_mcasp_driver);
Chaithrika U Sb67f4482009-06-05 06:28:40 -04001255
1256MODULE_AUTHOR("Steve Chen");
1257MODULE_DESCRIPTION("TI DAVINCI McASP SoC Interface");
1258MODULE_LICENSE("GPL");
1259