blob: cb9709ad66fd8566b49e95f466a5713791e1d18e [file] [log] [blame]
Mark Browna9ba6152011-06-24 12:10:44 +01001/*
2 * wm8996.c - WM8996 audio codec interface
3 *
4 * Copyright 2011 Wolfson Microelectronics PLC.
5 * Author: Mark Brown <broonie@opensource.wolfsonmicro.com>
6 *
7 * This program is free software; you can redistribute it and/or modify it
8 * under the terms of the GNU General Public License as published by the
9 * Free Software Foundation; either version 2 of the License, or (at your
10 * option) any later version.
11 */
12
13#include <linux/module.h>
14#include <linux/moduleparam.h>
15#include <linux/init.h>
16#include <linux/completion.h>
17#include <linux/delay.h>
18#include <linux/pm.h>
19#include <linux/gcd.h>
20#include <linux/gpio.h>
21#include <linux/i2c.h>
Mark Brown79172742011-09-19 16:15:58 +010022#include <linux/regmap.h>
Mark Browna9ba6152011-06-24 12:10:44 +010023#include <linux/regulator/consumer.h>
24#include <linux/slab.h>
25#include <linux/workqueue.h>
26#include <sound/core.h>
27#include <sound/jack.h>
28#include <sound/pcm.h>
29#include <sound/pcm_params.h>
30#include <sound/soc.h>
31#include <sound/initval.h>
32#include <sound/tlv.h>
33#include <trace/events/asoc.h>
34
35#include <sound/wm8996.h>
36#include "wm8996.h"
37
38#define WM8996_AIFS 2
39
40#define HPOUT1L 1
41#define HPOUT1R 2
42#define HPOUT2L 4
43#define HPOUT2R 8
44
Mark Brownc83495a2011-09-11 10:05:18 +010045#define WM8996_NUM_SUPPLIES 3
Mark Browna9ba6152011-06-24 12:10:44 +010046static const char *wm8996_supply_names[WM8996_NUM_SUPPLIES] = {
47 "DBVDD",
48 "AVDD1",
49 "AVDD2",
Mark Browna9ba6152011-06-24 12:10:44 +010050};
51
52struct wm8996_priv {
Mark Brownee5f3872011-09-19 19:51:07 +010053 struct regmap *regmap;
Mark Browna9ba6152011-06-24 12:10:44 +010054 struct snd_soc_codec *codec;
55
56 int ldo1ena;
57
58 int sysclk;
59 int sysclk_src;
60
61 int fll_src;
62 int fll_fref;
63 int fll_fout;
64
65 struct completion fll_lock;
66
67 u16 dcs_pending;
68 struct completion dcs_done;
69
70 u16 hpout_ena;
71 u16 hpout_pending;
72
73 struct regulator_bulk_data supplies[WM8996_NUM_SUPPLIES];
74 struct notifier_block disable_nb[WM8996_NUM_SUPPLIES];
Mark Brownc83495a2011-09-11 10:05:18 +010075 struct regulator *cpvdd;
Mark Brownded71dc2011-09-19 18:50:05 +010076 int bg_ena;
Mark Browna9ba6152011-06-24 12:10:44 +010077
78 struct wm8996_pdata pdata;
79
80 int rx_rate[WM8996_AIFS];
81 int bclk_rate[WM8996_AIFS];
82
83 /* Platform dependant ReTune mobile configuration */
84 int num_retune_mobile_texts;
85 const char **retune_mobile_texts;
86 int retune_mobile_cfg[2];
87 struct soc_enum retune_mobile_enum;
88
89 struct snd_soc_jack *jack;
90 bool detecting;
91 bool jack_mic;
92 wm8996_polarity_fn polarity_cb;
93
94#ifdef CONFIG_GPIOLIB
95 struct gpio_chip gpio_chip;
96#endif
97};
98
99/* We can't use the same notifier block for more than one supply and
100 * there's no way I can see to get from a callback to the caller
101 * except container_of().
102 */
103#define WM8996_REGULATOR_EVENT(n) \
104static int wm8996_regulator_event_##n(struct notifier_block *nb, \
105 unsigned long event, void *data) \
106{ \
107 struct wm8996_priv *wm8996 = container_of(nb, struct wm8996_priv, \
108 disable_nb[n]); \
109 if (event & REGULATOR_EVENT_DISABLE) { \
Mark Brownee5f3872011-09-19 19:51:07 +0100110 regcache_cache_only(wm8996->regmap, true); \
Mark Browna9ba6152011-06-24 12:10:44 +0100111 } \
112 return 0; \
113}
114
115WM8996_REGULATOR_EVENT(0)
116WM8996_REGULATOR_EVENT(1)
117WM8996_REGULATOR_EVENT(2)
Mark Browna9ba6152011-06-24 12:10:44 +0100118
Mark Brown79172742011-09-19 16:15:58 +0100119static struct reg_default wm8996_reg[] = {
120 { WM8996_SOFTWARE_RESET, 0x8996 },
121 { WM8996_POWER_MANAGEMENT_1, 0x0 },
122 { WM8996_POWER_MANAGEMENT_2, 0x0 },
123 { WM8996_POWER_MANAGEMENT_3, 0x0 },
124 { WM8996_POWER_MANAGEMENT_4, 0x0 },
125 { WM8996_POWER_MANAGEMENT_5, 0x0 },
126 { WM8996_POWER_MANAGEMENT_6, 0x0 },
127 { WM8996_POWER_MANAGEMENT_7, 0x10 },
128 { WM8996_POWER_MANAGEMENT_8, 0x0 },
129 { WM8996_LEFT_LINE_INPUT_VOLUME, 0x0 },
130 { WM8996_RIGHT_LINE_INPUT_VOLUME, 0x0 },
131 { WM8996_LINE_INPUT_CONTROL, 0x0 },
132 { WM8996_DAC1_HPOUT1_VOLUME, 0x88 },
133 { WM8996_DAC2_HPOUT2_VOLUME, 0x88 },
134 { WM8996_DAC1_LEFT_VOLUME, 0x2c0 },
135 { WM8996_DAC1_RIGHT_VOLUME, 0x2c0 },
136 { WM8996_DAC2_LEFT_VOLUME, 0x2c0 },
137 { WM8996_DAC2_RIGHT_VOLUME, 0x2c0 },
138 { WM8996_OUTPUT1_LEFT_VOLUME, 0x80 },
139 { WM8996_OUTPUT1_RIGHT_VOLUME, 0x80 },
140 { WM8996_OUTPUT2_LEFT_VOLUME, 0x80 },
141 { WM8996_OUTPUT2_RIGHT_VOLUME, 0x80 },
142 { WM8996_MICBIAS_1, 0x39 },
143 { WM8996_MICBIAS_2, 0x39 },
144 { WM8996_LDO_1, 0x3 },
145 { WM8996_LDO_2, 0x13 },
146 { WM8996_ACCESSORY_DETECT_MODE_1, 0x4 },
147 { WM8996_ACCESSORY_DETECT_MODE_2, 0x0 },
148 { WM8996_HEADPHONE_DETECT_1, 0x20 },
149 { WM8996_HEADPHONE_DETECT_2, 0x0 },
150 { WM8996_MIC_DETECT_1, 0x7600 },
151 { WM8996_MIC_DETECT_2, 0xbf },
152 { WM8996_CHARGE_PUMP_1, 0x1f25 },
153 { WM8996_CHARGE_PUMP_2, 0xab19 },
154 { WM8996_DC_SERVO_1, 0x0 },
155 { WM8996_DC_SERVO_2, 0x0 },
156 { WM8996_DC_SERVO_3, 0x0 },
157 { WM8996_DC_SERVO_5, 0x2a2a },
158 { WM8996_DC_SERVO_6, 0x0 },
159 { WM8996_DC_SERVO_7, 0x0 },
160 { WM8996_ANALOGUE_HP_1, 0x0 },
161 { WM8996_ANALOGUE_HP_2, 0x0 },
162 { WM8996_CONTROL_INTERFACE_1, 0x8004 },
163 { WM8996_WRITE_SEQUENCER_CTRL_1, 0x0 },
164 { WM8996_WRITE_SEQUENCER_CTRL_2, 0x0 },
165 { WM8996_AIF_CLOCKING_1, 0x0 },
166 { WM8996_AIF_CLOCKING_2, 0x0 },
167 { WM8996_CLOCKING_1, 0x10 },
168 { WM8996_CLOCKING_2, 0x0 },
169 { WM8996_AIF_RATE, 0x83 },
170 { WM8996_FLL_CONTROL_1, 0x0 },
171 { WM8996_FLL_CONTROL_2, 0x0 },
172 { WM8996_FLL_CONTROL_3, 0x0 },
173 { WM8996_FLL_CONTROL_4, 0x5dc0 },
174 { WM8996_FLL_CONTROL_5, 0xc84 },
175 { WM8996_FLL_EFS_1, 0x0 },
176 { WM8996_FLL_EFS_2, 0x2 },
177 { WM8996_AIF1_CONTROL, 0x0 },
178 { WM8996_AIF1_BCLK, 0x0 },
179 { WM8996_AIF1_TX_LRCLK_1, 0x80 },
180 { WM8996_AIF1_TX_LRCLK_2, 0x8 },
181 { WM8996_AIF1_RX_LRCLK_1, 0x80 },
182 { WM8996_AIF1_RX_LRCLK_2, 0x0 },
183 { WM8996_AIF1TX_DATA_CONFIGURATION_1, 0x1818 },
184 { WM8996_AIF1TX_DATA_CONFIGURATION_2, 0 },
185 { WM8996_AIF1RX_DATA_CONFIGURATION, 0x1818 },
186 { WM8996_AIF1TX_CHANNEL_0_CONFIGURATION, 0x0 },
187 { WM8996_AIF1TX_CHANNEL_1_CONFIGURATION, 0x0 },
188 { WM8996_AIF1TX_CHANNEL_2_CONFIGURATION, 0x0 },
189 { WM8996_AIF1TX_CHANNEL_3_CONFIGURATION, 0x0 },
190 { WM8996_AIF1TX_CHANNEL_4_CONFIGURATION, 0x0 },
191 { WM8996_AIF1TX_CHANNEL_5_CONFIGURATION, 0x0 },
192 { WM8996_AIF1RX_CHANNEL_0_CONFIGURATION, 0x0 },
193 { WM8996_AIF1RX_CHANNEL_1_CONFIGURATION, 0x0 },
194 { WM8996_AIF1RX_CHANNEL_2_CONFIGURATION, 0x0 },
195 { WM8996_AIF1RX_CHANNEL_3_CONFIGURATION, 0x0 },
196 { WM8996_AIF1RX_CHANNEL_4_CONFIGURATION, 0x0 },
197 { WM8996_AIF1RX_CHANNEL_5_CONFIGURATION, 0x0 },
198 { WM8996_AIF1RX_MONO_CONFIGURATION, 0x0 },
199 { WM8996_AIF1TX_TEST, 0x7 },
200 { WM8996_AIF2_CONTROL, 0x0 },
201 { WM8996_AIF2_BCLK, 0x0 },
202 { WM8996_AIF2_TX_LRCLK_1, 0x80 },
203 { WM8996_AIF2_TX_LRCLK_2, 0x8 },
204 { WM8996_AIF2_RX_LRCLK_1, 0x80 },
205 { WM8996_AIF2_RX_LRCLK_2, 0x0 },
206 { WM8996_AIF2TX_DATA_CONFIGURATION_1, 0x1818 },
207 { WM8996_AIF2RX_DATA_CONFIGURATION, 0x1818 },
208 { WM8996_AIF2RX_DATA_CONFIGURATION, 0x0 },
209 { WM8996_AIF2TX_CHANNEL_0_CONFIGURATION, 0x0 },
210 { WM8996_AIF2TX_CHANNEL_1_CONFIGURATION, 0x0 },
211 { WM8996_AIF2RX_CHANNEL_0_CONFIGURATION, 0x0 },
212 { WM8996_AIF2RX_CHANNEL_1_CONFIGURATION, 0x0 },
213 { WM8996_AIF2RX_MONO_CONFIGURATION, 0x0 },
214 { WM8996_AIF2TX_TEST, 0x1 },
215 { WM8996_DSP1_TX_LEFT_VOLUME, 0xc0 },
216 { WM8996_DSP1_TX_RIGHT_VOLUME, 0xc0 },
217 { WM8996_DSP1_RX_LEFT_VOLUME, 0xc0 },
218 { WM8996_DSP1_RX_RIGHT_VOLUME, 0xc0 },
219 { WM8996_DSP1_TX_FILTERS, 0x2000 },
220 { WM8996_DSP1_RX_FILTERS_1, 0x200 },
221 { WM8996_DSP1_RX_FILTERS_2, 0x10 },
222 { WM8996_DSP1_DRC_1, 0x98 },
223 { WM8996_DSP1_DRC_2, 0x845 },
224 { WM8996_DSP1_RX_EQ_GAINS_1, 0x6318 },
225 { WM8996_DSP1_RX_EQ_GAINS_2, 0x6300 },
226 { WM8996_DSP1_RX_EQ_BAND_1_A, 0xfca },
227 { WM8996_DSP1_RX_EQ_BAND_1_B, 0x400 },
228 { WM8996_DSP1_RX_EQ_BAND_1_PG, 0xd8 },
229 { WM8996_DSP1_RX_EQ_BAND_2_A, 0x1eb5 },
230 { WM8996_DSP1_RX_EQ_BAND_2_B, 0xf145 },
231 { WM8996_DSP1_RX_EQ_BAND_2_C, 0xb75 },
232 { WM8996_DSP1_RX_EQ_BAND_2_PG, 0x1c5 },
233 { WM8996_DSP1_RX_EQ_BAND_3_A, 0x1c58 },
234 { WM8996_DSP1_RX_EQ_BAND_3_B, 0xf373 },
235 { WM8996_DSP1_RX_EQ_BAND_3_C, 0xa54 },
236 { WM8996_DSP1_RX_EQ_BAND_3_PG, 0x558 },
237 { WM8996_DSP1_RX_EQ_BAND_4_A, 0x168e },
238 { WM8996_DSP1_RX_EQ_BAND_4_B, 0xf829 },
239 { WM8996_DSP1_RX_EQ_BAND_4_C, 0x7ad },
240 { WM8996_DSP1_RX_EQ_BAND_4_PG, 0x1103 },
241 { WM8996_DSP1_RX_EQ_BAND_5_A, 0x564 },
242 { WM8996_DSP1_RX_EQ_BAND_5_B, 0x559 },
243 { WM8996_DSP1_RX_EQ_BAND_5_PG, 0x4000 },
244 { WM8996_DSP2_TX_LEFT_VOLUME, 0xc0 },
245 { WM8996_DSP2_TX_RIGHT_VOLUME, 0xc0 },
246 { WM8996_DSP2_RX_LEFT_VOLUME, 0xc0 },
247 { WM8996_DSP2_RX_RIGHT_VOLUME, 0xc0 },
248 { WM8996_DSP2_TX_FILTERS, 0x2000 },
249 { WM8996_DSP2_RX_FILTERS_1, 0x200 },
250 { WM8996_DSP2_RX_FILTERS_2, 0x10 },
251 { WM8996_DSP2_DRC_1, 0x98 },
252 { WM8996_DSP2_DRC_2, 0x845 },
253 { WM8996_DSP2_RX_EQ_GAINS_1, 0x6318 },
254 { WM8996_DSP2_RX_EQ_GAINS_2, 0x6300 },
255 { WM8996_DSP2_RX_EQ_BAND_1_A, 0xfca },
256 { WM8996_DSP2_RX_EQ_BAND_1_B, 0x400 },
257 { WM8996_DSP2_RX_EQ_BAND_1_PG, 0xd8 },
258 { WM8996_DSP2_RX_EQ_BAND_2_A, 0x1eb5 },
259 { WM8996_DSP2_RX_EQ_BAND_2_B, 0xf145 },
260 { WM8996_DSP2_RX_EQ_BAND_2_C, 0xb75 },
261 { WM8996_DSP2_RX_EQ_BAND_2_PG, 0x1c5 },
262 { WM8996_DSP2_RX_EQ_BAND_3_A, 0x1c58 },
263 { WM8996_DSP2_RX_EQ_BAND_3_B, 0xf373 },
264 { WM8996_DSP2_RX_EQ_BAND_3_C, 0xa54 },
265 { WM8996_DSP2_RX_EQ_BAND_3_PG, 0x558 },
266 { WM8996_DSP2_RX_EQ_BAND_4_A, 0x168e },
267 { WM8996_DSP2_RX_EQ_BAND_4_B, 0xf829 },
268 { WM8996_DSP2_RX_EQ_BAND_4_C, 0x7ad },
269 { WM8996_DSP2_RX_EQ_BAND_4_PG, 0x1103 },
270 { WM8996_DSP2_RX_EQ_BAND_5_A, 0x564 },
271 { WM8996_DSP2_RX_EQ_BAND_5_B, 0x559 },
272 { WM8996_DSP2_RX_EQ_BAND_5_PG, 0x4000 },
273 { WM8996_DAC1_MIXER_VOLUMES, 0x0 },
274 { WM8996_DAC1_LEFT_MIXER_ROUTING, 0x0 },
275 { WM8996_DAC1_RIGHT_MIXER_ROUTING, 0x0 },
276 { WM8996_DAC2_MIXER_VOLUMES, 0x0 },
277 { WM8996_DAC2_LEFT_MIXER_ROUTING, 0x0 },
278 { WM8996_DAC2_RIGHT_MIXER_ROUTING, 0x0 },
279 { WM8996_DSP1_TX_LEFT_MIXER_ROUTING, 0x0 },
280 { WM8996_DSP1_TX_RIGHT_MIXER_ROUTING, 0x0 },
281 { WM8996_DSP2_TX_LEFT_MIXER_ROUTING, 0x0 },
282 { WM8996_DSP2_TX_RIGHT_MIXER_ROUTING, 0x0 },
283 { WM8996_DSP_TX_MIXER_SELECT, 0x0 },
284 { WM8996_DAC_SOFTMUTE, 0x0 },
285 { WM8996_OVERSAMPLING, 0xd },
286 { WM8996_SIDETONE, 0x1040 },
287 { WM8996_GPIO_1, 0xa101 },
288 { WM8996_GPIO_2, 0xa101 },
289 { WM8996_GPIO_3, 0xa101 },
290 { WM8996_GPIO_4, 0xa101 },
291 { WM8996_GPIO_5, 0xa101 },
292 { WM8996_PULL_CONTROL_1, 0x0 },
293 { WM8996_PULL_CONTROL_2, 0x140 },
294 { WM8996_INTERRUPT_STATUS_1_MASK, 0x1f },
295 { WM8996_INTERRUPT_STATUS_2_MASK, 0x1ecf },
296 { WM8996_LEFT_PDM_SPEAKER, 0x0 },
297 { WM8996_RIGHT_PDM_SPEAKER, 0x1 },
298 { WM8996_PDM_SPEAKER_MUTE_SEQUENCE, 0x69 },
299 { WM8996_PDM_SPEAKER_VOLUME, 0x66 },
300 { WM8996_WRITE_SEQUENCER_0, 0x1 },
301 { WM8996_WRITE_SEQUENCER_1, 0x1 },
302 { WM8996_WRITE_SEQUENCER_3, 0x6 },
303 { WM8996_WRITE_SEQUENCER_4, 0x40 },
304 { WM8996_WRITE_SEQUENCER_5, 0x1 },
305 { WM8996_WRITE_SEQUENCER_6, 0xf },
306 { WM8996_WRITE_SEQUENCER_7, 0x6 },
307 { WM8996_WRITE_SEQUENCER_8, 0x1 },
308 { WM8996_WRITE_SEQUENCER_9, 0x3 },
309 { WM8996_WRITE_SEQUENCER_10, 0x104 },
310 { WM8996_WRITE_SEQUENCER_12, 0x60 },
311 { WM8996_WRITE_SEQUENCER_13, 0x11 },
312 { WM8996_WRITE_SEQUENCER_14, 0x401 },
313 { WM8996_WRITE_SEQUENCER_16, 0x50 },
314 { WM8996_WRITE_SEQUENCER_17, 0x3 },
315 { WM8996_WRITE_SEQUENCER_18, 0x100 },
316 { WM8996_WRITE_SEQUENCER_20, 0x51 },
317 { WM8996_WRITE_SEQUENCER_21, 0x3 },
318 { WM8996_WRITE_SEQUENCER_22, 0x104 },
319 { WM8996_WRITE_SEQUENCER_23, 0xa },
320 { WM8996_WRITE_SEQUENCER_24, 0x60 },
321 { WM8996_WRITE_SEQUENCER_25, 0x3b },
322 { WM8996_WRITE_SEQUENCER_26, 0x502 },
323 { WM8996_WRITE_SEQUENCER_27, 0x100 },
324 { WM8996_WRITE_SEQUENCER_28, 0x2fff },
325 { WM8996_WRITE_SEQUENCER_32, 0x2fff },
326 { WM8996_WRITE_SEQUENCER_36, 0x2fff },
327 { WM8996_WRITE_SEQUENCER_40, 0x2fff },
328 { WM8996_WRITE_SEQUENCER_44, 0x2fff },
329 { WM8996_WRITE_SEQUENCER_48, 0x2fff },
330 { WM8996_WRITE_SEQUENCER_52, 0x2fff },
331 { WM8996_WRITE_SEQUENCER_56, 0x2fff },
332 { WM8996_WRITE_SEQUENCER_60, 0x2fff },
333 { WM8996_WRITE_SEQUENCER_64, 0x1 },
334 { WM8996_WRITE_SEQUENCER_65, 0x1 },
335 { WM8996_WRITE_SEQUENCER_67, 0x6 },
336 { WM8996_WRITE_SEQUENCER_68, 0x40 },
337 { WM8996_WRITE_SEQUENCER_69, 0x1 },
338 { WM8996_WRITE_SEQUENCER_70, 0xf },
339 { WM8996_WRITE_SEQUENCER_71, 0x6 },
340 { WM8996_WRITE_SEQUENCER_72, 0x1 },
341 { WM8996_WRITE_SEQUENCER_73, 0x3 },
342 { WM8996_WRITE_SEQUENCER_74, 0x104 },
343 { WM8996_WRITE_SEQUENCER_76, 0x60 },
344 { WM8996_WRITE_SEQUENCER_77, 0x11 },
345 { WM8996_WRITE_SEQUENCER_78, 0x401 },
346 { WM8996_WRITE_SEQUENCER_80, 0x50 },
347 { WM8996_WRITE_SEQUENCER_81, 0x3 },
348 { WM8996_WRITE_SEQUENCER_82, 0x100 },
349 { WM8996_WRITE_SEQUENCER_84, 0x60 },
350 { WM8996_WRITE_SEQUENCER_85, 0x3b },
351 { WM8996_WRITE_SEQUENCER_86, 0x502 },
352 { WM8996_WRITE_SEQUENCER_87, 0x100 },
353 { WM8996_WRITE_SEQUENCER_88, 0x2fff },
354 { WM8996_WRITE_SEQUENCER_92, 0x2fff },
355 { WM8996_WRITE_SEQUENCER_96, 0x2fff },
356 { WM8996_WRITE_SEQUENCER_100, 0x2fff },
357 { WM8996_WRITE_SEQUENCER_104, 0x2fff },
358 { WM8996_WRITE_SEQUENCER_108, 0x2fff },
359 { WM8996_WRITE_SEQUENCER_112, 0x2fff },
360 { WM8996_WRITE_SEQUENCER_116, 0x2fff },
361 { WM8996_WRITE_SEQUENCER_120, 0x2fff },
362 { WM8996_WRITE_SEQUENCER_124, 0x2fff },
363 { WM8996_WRITE_SEQUENCER_128, 0x1 },
364 { WM8996_WRITE_SEQUENCER_129, 0x1 },
365 { WM8996_WRITE_SEQUENCER_131, 0x6 },
366 { WM8996_WRITE_SEQUENCER_132, 0x40 },
367 { WM8996_WRITE_SEQUENCER_133, 0x1 },
368 { WM8996_WRITE_SEQUENCER_134, 0xf },
369 { WM8996_WRITE_SEQUENCER_135, 0x6 },
370 { WM8996_WRITE_SEQUENCER_136, 0x1 },
371 { WM8996_WRITE_SEQUENCER_137, 0x3 },
372 { WM8996_WRITE_SEQUENCER_138, 0x106 },
373 { WM8996_WRITE_SEQUENCER_140, 0x61 },
374 { WM8996_WRITE_SEQUENCER_141, 0x11 },
375 { WM8996_WRITE_SEQUENCER_142, 0x401 },
376 { WM8996_WRITE_SEQUENCER_144, 0x50 },
377 { WM8996_WRITE_SEQUENCER_145, 0x3 },
378 { WM8996_WRITE_SEQUENCER_146, 0x102 },
379 { WM8996_WRITE_SEQUENCER_148, 0x51 },
380 { WM8996_WRITE_SEQUENCER_149, 0x3 },
381 { WM8996_WRITE_SEQUENCER_150, 0x106 },
382 { WM8996_WRITE_SEQUENCER_151, 0xa },
383 { WM8996_WRITE_SEQUENCER_152, 0x61 },
384 { WM8996_WRITE_SEQUENCER_153, 0x3b },
385 { WM8996_WRITE_SEQUENCER_154, 0x502 },
386 { WM8996_WRITE_SEQUENCER_155, 0x100 },
387 { WM8996_WRITE_SEQUENCER_156, 0x2fff },
388 { WM8996_WRITE_SEQUENCER_160, 0x2fff },
389 { WM8996_WRITE_SEQUENCER_164, 0x2fff },
390 { WM8996_WRITE_SEQUENCER_168, 0x2fff },
391 { WM8996_WRITE_SEQUENCER_172, 0x2fff },
392 { WM8996_WRITE_SEQUENCER_176, 0x2fff },
393 { WM8996_WRITE_SEQUENCER_180, 0x2fff },
394 { WM8996_WRITE_SEQUENCER_184, 0x2fff },
395 { WM8996_WRITE_SEQUENCER_188, 0x2fff },
396 { WM8996_WRITE_SEQUENCER_192, 0x1 },
397 { WM8996_WRITE_SEQUENCER_193, 0x1 },
398 { WM8996_WRITE_SEQUENCER_195, 0x6 },
399 { WM8996_WRITE_SEQUENCER_196, 0x40 },
400 { WM8996_WRITE_SEQUENCER_197, 0x1 },
401 { WM8996_WRITE_SEQUENCER_198, 0xf },
402 { WM8996_WRITE_SEQUENCER_199, 0x6 },
403 { WM8996_WRITE_SEQUENCER_200, 0x1 },
404 { WM8996_WRITE_SEQUENCER_201, 0x3 },
405 { WM8996_WRITE_SEQUENCER_202, 0x106 },
406 { WM8996_WRITE_SEQUENCER_204, 0x61 },
407 { WM8996_WRITE_SEQUENCER_205, 0x11 },
408 { WM8996_WRITE_SEQUENCER_206, 0x401 },
409 { WM8996_WRITE_SEQUENCER_208, 0x50 },
410 { WM8996_WRITE_SEQUENCER_209, 0x3 },
411 { WM8996_WRITE_SEQUENCER_210, 0x102 },
412 { WM8996_WRITE_SEQUENCER_212, 0x61 },
413 { WM8996_WRITE_SEQUENCER_213, 0x3b },
414 { WM8996_WRITE_SEQUENCER_214, 0x502 },
415 { WM8996_WRITE_SEQUENCER_215, 0x100 },
416 { WM8996_WRITE_SEQUENCER_216, 0x2fff },
417 { WM8996_WRITE_SEQUENCER_220, 0x2fff },
418 { WM8996_WRITE_SEQUENCER_224, 0x2fff },
419 { WM8996_WRITE_SEQUENCER_228, 0x2fff },
420 { WM8996_WRITE_SEQUENCER_232, 0x2fff },
421 { WM8996_WRITE_SEQUENCER_236, 0x2fff },
422 { WM8996_WRITE_SEQUENCER_240, 0x2fff },
423 { WM8996_WRITE_SEQUENCER_244, 0x2fff },
424 { WM8996_WRITE_SEQUENCER_248, 0x2fff },
425 { WM8996_WRITE_SEQUENCER_252, 0x2fff },
426 { WM8996_WRITE_SEQUENCER_256, 0x60 },
427 { WM8996_WRITE_SEQUENCER_258, 0x601 },
428 { WM8996_WRITE_SEQUENCER_260, 0x50 },
429 { WM8996_WRITE_SEQUENCER_262, 0x100 },
430 { WM8996_WRITE_SEQUENCER_264, 0x1 },
431 { WM8996_WRITE_SEQUENCER_266, 0x104 },
432 { WM8996_WRITE_SEQUENCER_267, 0x100 },
433 { WM8996_WRITE_SEQUENCER_268, 0x2fff },
434 { WM8996_WRITE_SEQUENCER_272, 0x2fff },
435 { WM8996_WRITE_SEQUENCER_276, 0x2fff },
436 { WM8996_WRITE_SEQUENCER_280, 0x2fff },
437 { WM8996_WRITE_SEQUENCER_284, 0x2fff },
438 { WM8996_WRITE_SEQUENCER_288, 0x2fff },
439 { WM8996_WRITE_SEQUENCER_292, 0x2fff },
440 { WM8996_WRITE_SEQUENCER_296, 0x2fff },
441 { WM8996_WRITE_SEQUENCER_300, 0x2fff },
442 { WM8996_WRITE_SEQUENCER_304, 0x2fff },
443 { WM8996_WRITE_SEQUENCER_308, 0x2fff },
444 { WM8996_WRITE_SEQUENCER_312, 0x2fff },
445 { WM8996_WRITE_SEQUENCER_316, 0x2fff },
446 { WM8996_WRITE_SEQUENCER_320, 0x61 },
447 { WM8996_WRITE_SEQUENCER_322, 0x601 },
448 { WM8996_WRITE_SEQUENCER_324, 0x50 },
449 { WM8996_WRITE_SEQUENCER_326, 0x102 },
450 { WM8996_WRITE_SEQUENCER_328, 0x1 },
451 { WM8996_WRITE_SEQUENCER_330, 0x106 },
452 { WM8996_WRITE_SEQUENCER_331, 0x100 },
453 { WM8996_WRITE_SEQUENCER_332, 0x2fff },
454 { WM8996_WRITE_SEQUENCER_336, 0x2fff },
455 { WM8996_WRITE_SEQUENCER_340, 0x2fff },
456 { WM8996_WRITE_SEQUENCER_344, 0x2fff },
457 { WM8996_WRITE_SEQUENCER_348, 0x2fff },
458 { WM8996_WRITE_SEQUENCER_352, 0x2fff },
459 { WM8996_WRITE_SEQUENCER_356, 0x2fff },
460 { WM8996_WRITE_SEQUENCER_360, 0x2fff },
461 { WM8996_WRITE_SEQUENCER_364, 0x2fff },
462 { WM8996_WRITE_SEQUENCER_368, 0x2fff },
463 { WM8996_WRITE_SEQUENCER_372, 0x2fff },
464 { WM8996_WRITE_SEQUENCER_376, 0x2fff },
465 { WM8996_WRITE_SEQUENCER_380, 0x2fff },
466 { WM8996_WRITE_SEQUENCER_384, 0x60 },
467 { WM8996_WRITE_SEQUENCER_386, 0x601 },
468 { WM8996_WRITE_SEQUENCER_388, 0x61 },
469 { WM8996_WRITE_SEQUENCER_390, 0x601 },
470 { WM8996_WRITE_SEQUENCER_392, 0x50 },
471 { WM8996_WRITE_SEQUENCER_394, 0x300 },
472 { WM8996_WRITE_SEQUENCER_396, 0x1 },
473 { WM8996_WRITE_SEQUENCER_398, 0x304 },
474 { WM8996_WRITE_SEQUENCER_400, 0x40 },
475 { WM8996_WRITE_SEQUENCER_402, 0xf },
476 { WM8996_WRITE_SEQUENCER_404, 0x1 },
477 { WM8996_WRITE_SEQUENCER_407, 0x100 },
Mark Browna9ba6152011-06-24 12:10:44 +0100478};
479
480static const DECLARE_TLV_DB_SCALE(inpga_tlv, 0, 100, 0);
481static const DECLARE_TLV_DB_SCALE(sidetone_tlv, -3600, 150, 0);
482static const DECLARE_TLV_DB_SCALE(digital_tlv, -7200, 75, 1);
483static const DECLARE_TLV_DB_SCALE(out_digital_tlv, -1200, 150, 0);
484static const DECLARE_TLV_DB_SCALE(out_tlv, -900, 75, 0);
485static const DECLARE_TLV_DB_SCALE(spk_tlv, -900, 150, 0);
486static const DECLARE_TLV_DB_SCALE(eq_tlv, -1200, 100, 0);
susan gao18a4eef2011-08-26 12:14:14 -0700487static const DECLARE_TLV_DB_SCALE(threedstereo_tlv, -1600, 183, 1);
Mark Browna9ba6152011-06-24 12:10:44 +0100488
489static const char *sidetone_hpf_text[] = {
490 "2.9kHz", "1.5kHz", "735Hz", "403Hz", "196Hz", "98Hz", "49Hz"
491};
492
493static const struct soc_enum sidetone_hpf =
Mark Brown18036b52011-08-24 16:35:32 +0100494 SOC_ENUM_SINGLE(WM8996_SIDETONE, 7, 7, sidetone_hpf_text);
Mark Browna9ba6152011-06-24 12:10:44 +0100495
496static const char *hpf_mode_text[] = {
497 "HiFi", "Custom", "Voice"
498};
499
500static const struct soc_enum dsp1tx_hpf_mode =
501 SOC_ENUM_SINGLE(WM8996_DSP1_TX_FILTERS, 3, 3, hpf_mode_text);
502
503static const struct soc_enum dsp2tx_hpf_mode =
504 SOC_ENUM_SINGLE(WM8996_DSP2_TX_FILTERS, 3, 3, hpf_mode_text);
505
506static const char *hpf_cutoff_text[] = {
507 "50Hz", "75Hz", "100Hz", "150Hz", "200Hz", "300Hz", "400Hz"
508};
509
510static const struct soc_enum dsp1tx_hpf_cutoff =
511 SOC_ENUM_SINGLE(WM8996_DSP1_TX_FILTERS, 0, 7, hpf_cutoff_text);
512
513static const struct soc_enum dsp2tx_hpf_cutoff =
514 SOC_ENUM_SINGLE(WM8996_DSP2_TX_FILTERS, 0, 7, hpf_cutoff_text);
515
516static void wm8996_set_retune_mobile(struct snd_soc_codec *codec, int block)
517{
518 struct wm8996_priv *wm8996 = snd_soc_codec_get_drvdata(codec);
519 struct wm8996_pdata *pdata = &wm8996->pdata;
520 int base, best, best_val, save, i, cfg, iface;
521
522 if (!wm8996->num_retune_mobile_texts)
523 return;
524
525 switch (block) {
526 case 0:
527 base = WM8996_DSP1_RX_EQ_GAINS_1;
528 if (snd_soc_read(codec, WM8996_POWER_MANAGEMENT_8) &
529 WM8996_DSP1RX_SRC)
530 iface = 1;
531 else
532 iface = 0;
533 break;
534 case 1:
535 base = WM8996_DSP1_RX_EQ_GAINS_2;
536 if (snd_soc_read(codec, WM8996_POWER_MANAGEMENT_8) &
537 WM8996_DSP2RX_SRC)
538 iface = 1;
539 else
540 iface = 0;
541 break;
542 default:
543 return;
544 }
545
546 /* Find the version of the currently selected configuration
547 * with the nearest sample rate. */
548 cfg = wm8996->retune_mobile_cfg[block];
549 best = 0;
550 best_val = INT_MAX;
551 for (i = 0; i < pdata->num_retune_mobile_cfgs; i++) {
552 if (strcmp(pdata->retune_mobile_cfgs[i].name,
553 wm8996->retune_mobile_texts[cfg]) == 0 &&
554 abs(pdata->retune_mobile_cfgs[i].rate
555 - wm8996->rx_rate[iface]) < best_val) {
556 best = i;
557 best_val = abs(pdata->retune_mobile_cfgs[i].rate
558 - wm8996->rx_rate[iface]);
559 }
560 }
561
562 dev_dbg(codec->dev, "ReTune Mobile %d %s/%dHz for %dHz sample rate\n",
563 block,
564 pdata->retune_mobile_cfgs[best].name,
565 pdata->retune_mobile_cfgs[best].rate,
566 wm8996->rx_rate[iface]);
567
568 /* The EQ will be disabled while reconfiguring it, remember the
569 * current configuration.
570 */
571 save = snd_soc_read(codec, base);
572 save &= WM8996_DSP1RX_EQ_ENA;
573
574 for (i = 0; i < ARRAY_SIZE(pdata->retune_mobile_cfgs[best].regs); i++)
575 snd_soc_update_bits(codec, base + i, 0xffff,
576 pdata->retune_mobile_cfgs[best].regs[i]);
577
578 snd_soc_update_bits(codec, base, WM8996_DSP1RX_EQ_ENA, save);
579}
580
581/* Icky as hell but saves code duplication */
582static int wm8996_get_retune_mobile_block(const char *name)
583{
584 if (strcmp(name, "DSP1 EQ Mode") == 0)
585 return 0;
586 if (strcmp(name, "DSP2 EQ Mode") == 0)
587 return 1;
588 return -EINVAL;
589}
590
591static int wm8996_put_retune_mobile_enum(struct snd_kcontrol *kcontrol,
592 struct snd_ctl_elem_value *ucontrol)
593{
594 struct snd_soc_codec *codec = snd_kcontrol_chip(kcontrol);
595 struct wm8996_priv *wm8996 = snd_soc_codec_get_drvdata(codec);
596 struct wm8996_pdata *pdata = &wm8996->pdata;
597 int block = wm8996_get_retune_mobile_block(kcontrol->id.name);
598 int value = ucontrol->value.integer.value[0];
599
600 if (block < 0)
601 return block;
602
603 if (value >= pdata->num_retune_mobile_cfgs)
604 return -EINVAL;
605
606 wm8996->retune_mobile_cfg[block] = value;
607
608 wm8996_set_retune_mobile(codec, block);
609
610 return 0;
611}
612
613static int wm8996_get_retune_mobile_enum(struct snd_kcontrol *kcontrol,
614 struct snd_ctl_elem_value *ucontrol)
615{
616 struct snd_soc_codec *codec = snd_kcontrol_chip(kcontrol);
617 struct wm8996_priv *wm8996 = snd_soc_codec_get_drvdata(codec);
618 int block = wm8996_get_retune_mobile_block(kcontrol->id.name);
619
620 ucontrol->value.enumerated.item[0] = wm8996->retune_mobile_cfg[block];
621
622 return 0;
623}
624
625static const struct snd_kcontrol_new wm8996_snd_controls[] = {
626SOC_DOUBLE_R_TLV("Capture Volume", WM8996_LEFT_LINE_INPUT_VOLUME,
627 WM8996_RIGHT_LINE_INPUT_VOLUME, 0, 31, 0, inpga_tlv),
628SOC_DOUBLE_R("Capture ZC Switch", WM8996_LEFT_LINE_INPUT_VOLUME,
629 WM8996_RIGHT_LINE_INPUT_VOLUME, 5, 1, 0),
630
631SOC_DOUBLE_TLV("DAC1 Sidetone Volume", WM8996_DAC1_MIXER_VOLUMES,
632 0, 5, 24, 0, sidetone_tlv),
633SOC_DOUBLE_TLV("DAC2 Sidetone Volume", WM8996_DAC2_MIXER_VOLUMES,
634 0, 5, 24, 0, sidetone_tlv),
635SOC_SINGLE("Sidetone LPF Switch", WM8996_SIDETONE, 12, 1, 0),
636SOC_ENUM("Sidetone HPF Cut-off", sidetone_hpf),
637SOC_SINGLE("Sidetone HPF Switch", WM8996_SIDETONE, 6, 1, 0),
638
639SOC_DOUBLE_R_TLV("DSP1 Capture Volume", WM8996_DSP1_TX_LEFT_VOLUME,
640 WM8996_DSP1_TX_RIGHT_VOLUME, 1, 96, 0, digital_tlv),
641SOC_DOUBLE_R_TLV("DSP2 Capture Volume", WM8996_DSP2_TX_LEFT_VOLUME,
642 WM8996_DSP2_TX_RIGHT_VOLUME, 1, 96, 0, digital_tlv),
643
644SOC_SINGLE("DSP1 Capture Notch Filter Switch", WM8996_DSP1_TX_FILTERS,
645 13, 1, 0),
646SOC_DOUBLE("DSP1 Capture HPF Switch", WM8996_DSP1_TX_FILTERS, 12, 11, 1, 0),
647SOC_ENUM("DSP1 Capture HPF Mode", dsp1tx_hpf_mode),
648SOC_ENUM("DSP1 Capture HPF Cutoff", dsp1tx_hpf_cutoff),
649
650SOC_SINGLE("DSP2 Capture Notch Filter Switch", WM8996_DSP2_TX_FILTERS,
651 13, 1, 0),
652SOC_DOUBLE("DSP2 Capture HPF Switch", WM8996_DSP2_TX_FILTERS, 12, 11, 1, 0),
653SOC_ENUM("DSP2 Capture HPF Mode", dsp2tx_hpf_mode),
654SOC_ENUM("DSP2 Capture HPF Cutoff", dsp2tx_hpf_cutoff),
655
656SOC_DOUBLE_R_TLV("DSP1 Playback Volume", WM8996_DSP1_RX_LEFT_VOLUME,
657 WM8996_DSP1_RX_RIGHT_VOLUME, 1, 112, 0, digital_tlv),
658SOC_SINGLE("DSP1 Playback Switch", WM8996_DSP1_RX_FILTERS_1, 9, 1, 1),
659
660SOC_DOUBLE_R_TLV("DSP2 Playback Volume", WM8996_DSP2_RX_LEFT_VOLUME,
661 WM8996_DSP2_RX_RIGHT_VOLUME, 1, 112, 0, digital_tlv),
662SOC_SINGLE("DSP2 Playback Switch", WM8996_DSP2_RX_FILTERS_1, 9, 1, 1),
663
664SOC_DOUBLE_R_TLV("DAC1 Volume", WM8996_DAC1_LEFT_VOLUME,
665 WM8996_DAC1_RIGHT_VOLUME, 1, 112, 0, digital_tlv),
666SOC_DOUBLE_R("DAC1 Switch", WM8996_DAC1_LEFT_VOLUME,
667 WM8996_DAC1_RIGHT_VOLUME, 9, 1, 1),
668
669SOC_DOUBLE_R_TLV("DAC2 Volume", WM8996_DAC2_LEFT_VOLUME,
670 WM8996_DAC2_RIGHT_VOLUME, 1, 112, 0, digital_tlv),
671SOC_DOUBLE_R("DAC2 Switch", WM8996_DAC2_LEFT_VOLUME,
672 WM8996_DAC2_RIGHT_VOLUME, 9, 1, 1),
673
674SOC_SINGLE("Speaker High Performance Switch", WM8996_OVERSAMPLING, 3, 1, 0),
675SOC_SINGLE("DMIC High Performance Switch", WM8996_OVERSAMPLING, 2, 1, 0),
676SOC_SINGLE("ADC High Performance Switch", WM8996_OVERSAMPLING, 1, 1, 0),
677SOC_SINGLE("DAC High Performance Switch", WM8996_OVERSAMPLING, 0, 1, 0),
678
679SOC_SINGLE("DAC Soft Mute Switch", WM8996_DAC_SOFTMUTE, 1, 1, 0),
680SOC_SINGLE("DAC Slow Soft Mute Switch", WM8996_DAC_SOFTMUTE, 0, 1, 0),
681
susan gao18a4eef2011-08-26 12:14:14 -0700682SOC_SINGLE("DSP1 3D Stereo Switch", WM8996_DSP1_RX_FILTERS_2, 8, 1, 0),
683SOC_SINGLE("DSP2 3D Stereo Switch", WM8996_DSP2_RX_FILTERS_2, 8, 1, 0),
684
685SOC_SINGLE_TLV("DSP1 3D Stereo Volume", WM8996_DSP1_RX_FILTERS_2, 10, 15,
686 0, threedstereo_tlv),
687SOC_SINGLE_TLV("DSP2 3D Stereo Volume", WM8996_DSP2_RX_FILTERS_2, 10, 15,
688 0, threedstereo_tlv),
689
Mark Browna9ba6152011-06-24 12:10:44 +0100690SOC_DOUBLE_TLV("Digital Output 1 Volume", WM8996_DAC1_HPOUT1_VOLUME, 0, 4,
691 8, 0, out_digital_tlv),
692SOC_DOUBLE_TLV("Digital Output 2 Volume", WM8996_DAC2_HPOUT2_VOLUME, 0, 4,
693 8, 0, out_digital_tlv),
694
695SOC_DOUBLE_R_TLV("Output 1 Volume", WM8996_OUTPUT1_LEFT_VOLUME,
696 WM8996_OUTPUT1_RIGHT_VOLUME, 0, 12, 0, out_tlv),
697SOC_DOUBLE_R("Output 1 ZC Switch", WM8996_OUTPUT1_LEFT_VOLUME,
698 WM8996_OUTPUT1_RIGHT_VOLUME, 7, 1, 0),
699
700SOC_DOUBLE_R_TLV("Output 2 Volume", WM8996_OUTPUT2_LEFT_VOLUME,
701 WM8996_OUTPUT2_RIGHT_VOLUME, 0, 12, 0, out_tlv),
702SOC_DOUBLE_R("Output 2 ZC Switch", WM8996_OUTPUT2_LEFT_VOLUME,
703 WM8996_OUTPUT2_RIGHT_VOLUME, 7, 1, 0),
704
705SOC_DOUBLE_TLV("Speaker Volume", WM8996_PDM_SPEAKER_VOLUME, 0, 4, 8, 0,
706 spk_tlv),
707SOC_DOUBLE_R("Speaker Switch", WM8996_LEFT_PDM_SPEAKER,
708 WM8996_RIGHT_PDM_SPEAKER, 3, 1, 1),
709SOC_DOUBLE_R("Speaker ZC Switch", WM8996_LEFT_PDM_SPEAKER,
710 WM8996_RIGHT_PDM_SPEAKER, 2, 1, 0),
711
712SOC_SINGLE("DSP1 EQ Switch", WM8996_DSP1_RX_EQ_GAINS_1, 0, 1, 0),
713SOC_SINGLE("DSP2 EQ Switch", WM8996_DSP2_RX_EQ_GAINS_1, 0, 1, 0),
Karl Tsoubcec2672011-09-28 01:47:18 +0800714
715SOC_SINGLE("DSP1 DRC TXL Switch", WM8996_DSP1_DRC_1, 0, 1, 0),
716SOC_SINGLE("DSP1 DRC TXR Switch", WM8996_DSP1_DRC_1, 1, 1, 0),
717SOC_SINGLE("DSP1 DRC RX Switch", WM8996_DSP1_DRC_1, 2, 1, 0),
718
719SOC_SINGLE("DSP2 DRC TXL Switch", WM8996_DSP2_DRC_1, 0, 1, 0),
720SOC_SINGLE("DSP2 DRC TXR Switch", WM8996_DSP2_DRC_1, 1, 1, 0),
721SOC_SINGLE("DSP2 DRC RX Switch", WM8996_DSP2_DRC_1, 2, 1, 0),
Mark Browna9ba6152011-06-24 12:10:44 +0100722};
723
724static const struct snd_kcontrol_new wm8996_eq_controls[] = {
725SOC_SINGLE_TLV("DSP1 EQ B1 Volume", WM8996_DSP1_RX_EQ_GAINS_1, 11, 31, 0,
726 eq_tlv),
727SOC_SINGLE_TLV("DSP1 EQ B2 Volume", WM8996_DSP1_RX_EQ_GAINS_1, 6, 31, 0,
728 eq_tlv),
729SOC_SINGLE_TLV("DSP1 EQ B3 Volume", WM8996_DSP1_RX_EQ_GAINS_1, 1, 31, 0,
730 eq_tlv),
731SOC_SINGLE_TLV("DSP1 EQ B4 Volume", WM8996_DSP1_RX_EQ_GAINS_2, 11, 31, 0,
732 eq_tlv),
733SOC_SINGLE_TLV("DSP1 EQ B5 Volume", WM8996_DSP1_RX_EQ_GAINS_2, 6, 31, 0,
734 eq_tlv),
735
736SOC_SINGLE_TLV("DSP2 EQ B1 Volume", WM8996_DSP2_RX_EQ_GAINS_1, 11, 31, 0,
737 eq_tlv),
738SOC_SINGLE_TLV("DSP2 EQ B2 Volume", WM8996_DSP2_RX_EQ_GAINS_1, 6, 31, 0,
739 eq_tlv),
740SOC_SINGLE_TLV("DSP2 EQ B3 Volume", WM8996_DSP2_RX_EQ_GAINS_1, 1, 31, 0,
741 eq_tlv),
742SOC_SINGLE_TLV("DSP2 EQ B4 Volume", WM8996_DSP2_RX_EQ_GAINS_2, 11, 31, 0,
743 eq_tlv),
744SOC_SINGLE_TLV("DSP2 EQ B5 Volume", WM8996_DSP2_RX_EQ_GAINS_2, 6, 31, 0,
745 eq_tlv),
746};
747
Mark Brownded71dc2011-09-19 18:50:05 +0100748static void wm8996_bg_enable(struct snd_soc_codec *codec)
749{
750 struct wm8996_priv *wm8996 = snd_soc_codec_get_drvdata(codec);
751
752 wm8996->bg_ena++;
753 if (wm8996->bg_ena == 1) {
754 snd_soc_update_bits(codec, WM8996_POWER_MANAGEMENT_1,
755 WM8996_BG_ENA, WM8996_BG_ENA);
756 msleep(2);
757 }
758}
759
760static void wm8996_bg_disable(struct snd_soc_codec *codec)
761{
762 struct wm8996_priv *wm8996 = snd_soc_codec_get_drvdata(codec);
763
764 wm8996->bg_ena--;
765 if (!wm8996->bg_ena)
766 snd_soc_update_bits(codec, WM8996_POWER_MANAGEMENT_1,
767 WM8996_BG_ENA, 0);
768}
769
Mark Brown8259df12011-09-16 17:55:06 +0100770static int bg_event(struct snd_soc_dapm_widget *w,
771 struct snd_kcontrol *kcontrol, int event)
772{
Mark Brownded71dc2011-09-19 18:50:05 +0100773 struct snd_soc_codec *codec = w->codec;
Mark Brown8259df12011-09-16 17:55:06 +0100774 int ret = 0;
775
776 switch (event) {
Mark Brownded71dc2011-09-19 18:50:05 +0100777 case SND_SOC_DAPM_PRE_PMU:
778 wm8996_bg_enable(codec);
779 break;
780 case SND_SOC_DAPM_POST_PMD:
781 wm8996_bg_disable(codec);
Mark Brown8259df12011-09-16 17:55:06 +0100782 break;
783 default:
784 BUG();
785 ret = -EINVAL;
786 }
787
788 return ret;
789}
790
Mark Browna9ba6152011-06-24 12:10:44 +0100791static int cp_event(struct snd_soc_dapm_widget *w,
792 struct snd_kcontrol *kcontrol, int event)
793{
Mark Brownc83495a2011-09-11 10:05:18 +0100794 struct snd_soc_codec *codec = w->codec;
795 struct wm8996_priv *wm8996 = snd_soc_codec_get_drvdata(codec);
796 int ret = 0;
797
Mark Browna9ba6152011-06-24 12:10:44 +0100798 switch (event) {
Mark Brownc83495a2011-09-11 10:05:18 +0100799 case SND_SOC_DAPM_PRE_PMU:
800 ret = regulator_enable(wm8996->cpvdd);
801 if (ret != 0)
802 dev_err(codec->dev, "Failed to enable CPVDD: %d\n",
803 ret);
804 break;
Mark Browna9ba6152011-06-24 12:10:44 +0100805 case SND_SOC_DAPM_POST_PMU:
806 msleep(5);
807 break;
Mark Brownc83495a2011-09-11 10:05:18 +0100808 case SND_SOC_DAPM_POST_PMD:
809 regulator_disable_deferred(wm8996->cpvdd, 20);
810 break;
Mark Browna9ba6152011-06-24 12:10:44 +0100811 default:
812 BUG();
Mark Brownc83495a2011-09-11 10:05:18 +0100813 ret = -EINVAL;
Mark Browna9ba6152011-06-24 12:10:44 +0100814 }
815
Mark Brownc83495a2011-09-11 10:05:18 +0100816 return ret;
Mark Browna9ba6152011-06-24 12:10:44 +0100817}
818
819static int rmv_short_event(struct snd_soc_dapm_widget *w,
820 struct snd_kcontrol *kcontrol, int event)
821{
822 struct wm8996_priv *wm8996 = snd_soc_codec_get_drvdata(w->codec);
823
824 /* Record which outputs we enabled */
825 switch (event) {
826 case SND_SOC_DAPM_PRE_PMD:
827 wm8996->hpout_pending &= ~w->shift;
828 break;
829 case SND_SOC_DAPM_PRE_PMU:
830 wm8996->hpout_pending |= w->shift;
831 break;
832 default:
833 BUG();
834 return -EINVAL;
835 }
836
837 return 0;
838}
839
840static void wait_for_dc_servo(struct snd_soc_codec *codec, u16 mask)
841{
842 struct i2c_client *i2c = to_i2c_client(codec->dev);
843 struct wm8996_priv *wm8996 = snd_soc_codec_get_drvdata(codec);
Mark Brownf998f252011-09-15 10:52:11 +0100844 int ret;
Mark Browna9ba6152011-06-24 12:10:44 +0100845 unsigned long timeout = 200;
846
847 snd_soc_write(codec, WM8996_DC_SERVO_2, mask);
848
849 /* Use the interrupt if possible */
850 do {
851 if (i2c->irq) {
852 timeout = wait_for_completion_timeout(&wm8996->dcs_done,
853 msecs_to_jiffies(200));
854 if (timeout == 0)
855 dev_err(codec->dev, "DC servo timed out\n");
856
857 } else {
858 msleep(1);
Mark Brownf998f252011-09-15 10:52:11 +0100859 timeout--;
Mark Browna9ba6152011-06-24 12:10:44 +0100860 }
861
862 ret = snd_soc_read(codec, WM8996_DC_SERVO_2);
863 dev_dbg(codec->dev, "DC servo state: %x\n", ret);
Mark Brownf998f252011-09-15 10:52:11 +0100864 } while (timeout && ret & mask);
Mark Browna9ba6152011-06-24 12:10:44 +0100865
866 if (timeout == 0)
867 dev_err(codec->dev, "DC servo timed out for %x\n", mask);
868 else
869 dev_dbg(codec->dev, "DC servo complete for %x\n", mask);
870}
871
872static void wm8996_seq_notifier(struct snd_soc_dapm_context *dapm,
873 enum snd_soc_dapm_type event, int subseq)
874{
875 struct snd_soc_codec *codec = container_of(dapm,
876 struct snd_soc_codec, dapm);
877 struct wm8996_priv *wm8996 = snd_soc_codec_get_drvdata(codec);
878 u16 val, mask;
879
880 /* Complete any pending DC servo starts */
881 if (wm8996->dcs_pending) {
882 dev_dbg(codec->dev, "Starting DC servo for %x\n",
883 wm8996->dcs_pending);
884
885 /* Trigger a startup sequence */
886 wait_for_dc_servo(codec, wm8996->dcs_pending
887 << WM8996_DCS_TRIG_STARTUP_0_SHIFT);
888
889 wm8996->dcs_pending = 0;
890 }
891
892 if (wm8996->hpout_pending != wm8996->hpout_ena) {
893 dev_dbg(codec->dev, "Applying RMV_SHORTs %x->%x\n",
894 wm8996->hpout_ena, wm8996->hpout_pending);
895
896 val = 0;
897 mask = 0;
898 if (wm8996->hpout_pending & HPOUT1L) {
899 val |= WM8996_HPOUT1L_RMV_SHORT;
900 mask |= WM8996_HPOUT1L_RMV_SHORT;
901 } else {
902 mask |= WM8996_HPOUT1L_RMV_SHORT |
903 WM8996_HPOUT1L_OUTP |
904 WM8996_HPOUT1L_DLY;
905 }
906
907 if (wm8996->hpout_pending & HPOUT1R) {
908 val |= WM8996_HPOUT1R_RMV_SHORT;
909 mask |= WM8996_HPOUT1R_RMV_SHORT;
910 } else {
911 mask |= WM8996_HPOUT1R_RMV_SHORT |
912 WM8996_HPOUT1R_OUTP |
913 WM8996_HPOUT1R_DLY;
914 }
915
916 snd_soc_update_bits(codec, WM8996_ANALOGUE_HP_1, mask, val);
917
918 val = 0;
919 mask = 0;
920 if (wm8996->hpout_pending & HPOUT2L) {
921 val |= WM8996_HPOUT2L_RMV_SHORT;
922 mask |= WM8996_HPOUT2L_RMV_SHORT;
923 } else {
924 mask |= WM8996_HPOUT2L_RMV_SHORT |
925 WM8996_HPOUT2L_OUTP |
926 WM8996_HPOUT2L_DLY;
927 }
928
929 if (wm8996->hpout_pending & HPOUT2R) {
930 val |= WM8996_HPOUT2R_RMV_SHORT;
931 mask |= WM8996_HPOUT2R_RMV_SHORT;
932 } else {
933 mask |= WM8996_HPOUT2R_RMV_SHORT |
934 WM8996_HPOUT2R_OUTP |
935 WM8996_HPOUT2R_DLY;
936 }
937
938 snd_soc_update_bits(codec, WM8996_ANALOGUE_HP_2, mask, val);
939
940 wm8996->hpout_ena = wm8996->hpout_pending;
941 }
942}
943
944static int dcs_start(struct snd_soc_dapm_widget *w,
945 struct snd_kcontrol *kcontrol, int event)
946{
947 struct wm8996_priv *wm8996 = snd_soc_codec_get_drvdata(w->codec);
948
949 switch (event) {
950 case SND_SOC_DAPM_POST_PMU:
951 wm8996->dcs_pending |= 1 << w->shift;
952 break;
953 default:
954 BUG();
955 return -EINVAL;
956 }
957
958 return 0;
959}
960
961static const char *sidetone_text[] = {
962 "IN1", "IN2",
963};
964
965static const struct soc_enum left_sidetone_enum =
966 SOC_ENUM_SINGLE(WM8996_SIDETONE, 0, 2, sidetone_text);
967
968static const struct snd_kcontrol_new left_sidetone =
969 SOC_DAPM_ENUM("Left Sidetone", left_sidetone_enum);
970
971static const struct soc_enum right_sidetone_enum =
972 SOC_ENUM_SINGLE(WM8996_SIDETONE, 1, 2, sidetone_text);
973
974static const struct snd_kcontrol_new right_sidetone =
975 SOC_DAPM_ENUM("Right Sidetone", right_sidetone_enum);
976
977static const char *spk_text[] = {
978 "DAC1L", "DAC1R", "DAC2L", "DAC2R"
979};
980
981static const struct soc_enum spkl_enum =
982 SOC_ENUM_SINGLE(WM8996_LEFT_PDM_SPEAKER, 0, 4, spk_text);
983
984static const struct snd_kcontrol_new spkl_mux =
985 SOC_DAPM_ENUM("SPKL", spkl_enum);
986
987static const struct soc_enum spkr_enum =
988 SOC_ENUM_SINGLE(WM8996_RIGHT_PDM_SPEAKER, 0, 4, spk_text);
989
990static const struct snd_kcontrol_new spkr_mux =
991 SOC_DAPM_ENUM("SPKR", spkr_enum);
992
993static const char *dsp1rx_text[] = {
994 "AIF1", "AIF2"
995};
996
997static const struct soc_enum dsp1rx_enum =
998 SOC_ENUM_SINGLE(WM8996_POWER_MANAGEMENT_8, 0, 2, dsp1rx_text);
999
1000static const struct snd_kcontrol_new dsp1rx =
1001 SOC_DAPM_ENUM("DSP1RX", dsp1rx_enum);
1002
1003static const char *dsp2rx_text[] = {
1004 "AIF2", "AIF1"
1005};
1006
1007static const struct soc_enum dsp2rx_enum =
1008 SOC_ENUM_SINGLE(WM8996_POWER_MANAGEMENT_8, 4, 2, dsp2rx_text);
1009
1010static const struct snd_kcontrol_new dsp2rx =
1011 SOC_DAPM_ENUM("DSP2RX", dsp2rx_enum);
1012
1013static const char *aif2tx_text[] = {
1014 "DSP2", "DSP1", "AIF1"
1015};
1016
1017static const struct soc_enum aif2tx_enum =
1018 SOC_ENUM_SINGLE(WM8996_POWER_MANAGEMENT_8, 6, 3, aif2tx_text);
1019
1020static const struct snd_kcontrol_new aif2tx =
1021 SOC_DAPM_ENUM("AIF2TX", aif2tx_enum);
1022
1023static const char *inmux_text[] = {
1024 "ADC", "DMIC1", "DMIC2"
1025};
1026
1027static const struct soc_enum in1_enum =
1028 SOC_ENUM_SINGLE(WM8996_POWER_MANAGEMENT_7, 0, 3, inmux_text);
1029
1030static const struct snd_kcontrol_new in1_mux =
1031 SOC_DAPM_ENUM("IN1 Mux", in1_enum);
1032
1033static const struct soc_enum in2_enum =
1034 SOC_ENUM_SINGLE(WM8996_POWER_MANAGEMENT_7, 4, 3, inmux_text);
1035
1036static const struct snd_kcontrol_new in2_mux =
1037 SOC_DAPM_ENUM("IN2 Mux", in2_enum);
1038
1039static const struct snd_kcontrol_new dac2r_mix[] = {
1040SOC_DAPM_SINGLE("Right Sidetone Switch", WM8996_DAC2_RIGHT_MIXER_ROUTING,
1041 5, 1, 0),
1042SOC_DAPM_SINGLE("Left Sidetone Switch", WM8996_DAC2_RIGHT_MIXER_ROUTING,
1043 4, 1, 0),
1044SOC_DAPM_SINGLE("DSP2 Switch", WM8996_DAC2_RIGHT_MIXER_ROUTING, 1, 1, 0),
1045SOC_DAPM_SINGLE("DSP1 Switch", WM8996_DAC2_RIGHT_MIXER_ROUTING, 0, 1, 0),
1046};
1047
1048static const struct snd_kcontrol_new dac2l_mix[] = {
1049SOC_DAPM_SINGLE("Right Sidetone Switch", WM8996_DAC2_LEFT_MIXER_ROUTING,
1050 5, 1, 0),
1051SOC_DAPM_SINGLE("Left Sidetone Switch", WM8996_DAC2_LEFT_MIXER_ROUTING,
1052 4, 1, 0),
1053SOC_DAPM_SINGLE("DSP2 Switch", WM8996_DAC2_LEFT_MIXER_ROUTING, 1, 1, 0),
1054SOC_DAPM_SINGLE("DSP1 Switch", WM8996_DAC2_LEFT_MIXER_ROUTING, 0, 1, 0),
1055};
1056
1057static const struct snd_kcontrol_new dac1r_mix[] = {
1058SOC_DAPM_SINGLE("Right Sidetone Switch", WM8996_DAC1_RIGHT_MIXER_ROUTING,
1059 5, 1, 0),
1060SOC_DAPM_SINGLE("Left Sidetone Switch", WM8996_DAC1_RIGHT_MIXER_ROUTING,
1061 4, 1, 0),
1062SOC_DAPM_SINGLE("DSP2 Switch", WM8996_DAC1_RIGHT_MIXER_ROUTING, 1, 1, 0),
1063SOC_DAPM_SINGLE("DSP1 Switch", WM8996_DAC1_RIGHT_MIXER_ROUTING, 0, 1, 0),
1064};
1065
1066static const struct snd_kcontrol_new dac1l_mix[] = {
1067SOC_DAPM_SINGLE("Right Sidetone Switch", WM8996_DAC1_LEFT_MIXER_ROUTING,
1068 5, 1, 0),
1069SOC_DAPM_SINGLE("Left Sidetone Switch", WM8996_DAC1_LEFT_MIXER_ROUTING,
1070 4, 1, 0),
1071SOC_DAPM_SINGLE("DSP2 Switch", WM8996_DAC1_LEFT_MIXER_ROUTING, 1, 1, 0),
1072SOC_DAPM_SINGLE("DSP1 Switch", WM8996_DAC1_LEFT_MIXER_ROUTING, 0, 1, 0),
1073};
1074
1075static const struct snd_kcontrol_new dsp1txl[] = {
1076SOC_DAPM_SINGLE("IN1 Switch", WM8996_DSP1_TX_LEFT_MIXER_ROUTING,
1077 1, 1, 0),
1078SOC_DAPM_SINGLE("DAC Switch", WM8996_DSP1_TX_LEFT_MIXER_ROUTING,
1079 0, 1, 0),
1080};
1081
1082static const struct snd_kcontrol_new dsp1txr[] = {
1083SOC_DAPM_SINGLE("IN1 Switch", WM8996_DSP1_TX_RIGHT_MIXER_ROUTING,
1084 1, 1, 0),
1085SOC_DAPM_SINGLE("DAC Switch", WM8996_DSP1_TX_RIGHT_MIXER_ROUTING,
1086 0, 1, 0),
1087};
1088
1089static const struct snd_kcontrol_new dsp2txl[] = {
1090SOC_DAPM_SINGLE("IN1 Switch", WM8996_DSP2_TX_LEFT_MIXER_ROUTING,
1091 1, 1, 0),
1092SOC_DAPM_SINGLE("DAC Switch", WM8996_DSP2_TX_LEFT_MIXER_ROUTING,
1093 0, 1, 0),
1094};
1095
1096static const struct snd_kcontrol_new dsp2txr[] = {
1097SOC_DAPM_SINGLE("IN1 Switch", WM8996_DSP2_TX_RIGHT_MIXER_ROUTING,
1098 1, 1, 0),
1099SOC_DAPM_SINGLE("DAC Switch", WM8996_DSP2_TX_RIGHT_MIXER_ROUTING,
1100 0, 1, 0),
1101};
1102
1103
1104static const struct snd_soc_dapm_widget wm8996_dapm_widgets[] = {
1105SND_SOC_DAPM_INPUT("IN1LN"),
1106SND_SOC_DAPM_INPUT("IN1LP"),
1107SND_SOC_DAPM_INPUT("IN1RN"),
1108SND_SOC_DAPM_INPUT("IN1RP"),
1109
1110SND_SOC_DAPM_INPUT("IN2LN"),
1111SND_SOC_DAPM_INPUT("IN2LP"),
1112SND_SOC_DAPM_INPUT("IN2RN"),
1113SND_SOC_DAPM_INPUT("IN2RP"),
1114
1115SND_SOC_DAPM_INPUT("DMIC1DAT"),
1116SND_SOC_DAPM_INPUT("DMIC2DAT"),
1117
1118SND_SOC_DAPM_SUPPLY_S("SYSCLK", 1, WM8996_AIF_CLOCKING_1, 0, 0, NULL, 0),
1119SND_SOC_DAPM_SUPPLY_S("SYSDSPCLK", 2, WM8996_CLOCKING_1, 1, 0, NULL, 0),
1120SND_SOC_DAPM_SUPPLY_S("AIFCLK", 2, WM8996_CLOCKING_1, 2, 0, NULL, 0),
1121SND_SOC_DAPM_SUPPLY_S("Charge Pump", 2, WM8996_CHARGE_PUMP_1, 15, 0, cp_event,
Mark Brownded71dc2011-09-19 18:50:05 +01001122 SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
1123SND_SOC_DAPM_SUPPLY("Bandgap", SND_SOC_NOPM, 0, 0, bg_event,
1124 SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
Mark Browna9ba6152011-06-24 12:10:44 +01001125SND_SOC_DAPM_SUPPLY("LDO2", WM8996_POWER_MANAGEMENT_2, 1, 0, NULL, 0),
Mark Brown889c85c2011-08-20 19:00:50 +01001126SND_SOC_DAPM_SUPPLY("MICB1 Audio", WM8996_MICBIAS_1, 4, 1, NULL, 0),
1127SND_SOC_DAPM_SUPPLY("MICB2 Audio", WM8996_MICBIAS_2, 4, 1, NULL, 0),
Mark Browna9ba6152011-06-24 12:10:44 +01001128SND_SOC_DAPM_MICBIAS("MICB2", WM8996_POWER_MANAGEMENT_1, 9, 0),
1129SND_SOC_DAPM_MICBIAS("MICB1", WM8996_POWER_MANAGEMENT_1, 8, 0),
1130
1131SND_SOC_DAPM_PGA("IN1L PGA", WM8996_POWER_MANAGEMENT_2, 5, 0, NULL, 0),
1132SND_SOC_DAPM_PGA("IN1R PGA", WM8996_POWER_MANAGEMENT_2, 4, 0, NULL, 0),
1133
Mark Brown7691cd742011-08-20 16:59:27 +01001134SND_SOC_DAPM_MUX("IN1L Mux", WM8996_POWER_MANAGEMENT_7, 2, 0, &in1_mux),
1135SND_SOC_DAPM_MUX("IN1R Mux", WM8996_POWER_MANAGEMENT_7, 3, 0, &in1_mux),
1136SND_SOC_DAPM_MUX("IN2L Mux", WM8996_POWER_MANAGEMENT_7, 6, 0, &in2_mux),
1137SND_SOC_DAPM_MUX("IN2R Mux", WM8996_POWER_MANAGEMENT_7, 7, 0, &in2_mux),
Mark Browna9ba6152011-06-24 12:10:44 +01001138
1139SND_SOC_DAPM_SUPPLY("DMIC2", WM8996_POWER_MANAGEMENT_7, 9, 0, NULL, 0),
1140SND_SOC_DAPM_SUPPLY("DMIC1", WM8996_POWER_MANAGEMENT_7, 8, 0, NULL, 0),
1141
1142SND_SOC_DAPM_ADC("DMIC2L", NULL, WM8996_POWER_MANAGEMENT_3, 5, 0),
1143SND_SOC_DAPM_ADC("DMIC2R", NULL, WM8996_POWER_MANAGEMENT_3, 4, 0),
1144SND_SOC_DAPM_ADC("DMIC1L", NULL, WM8996_POWER_MANAGEMENT_3, 3, 0),
1145SND_SOC_DAPM_ADC("DMIC1R", NULL, WM8996_POWER_MANAGEMENT_3, 2, 0),
1146
1147SND_SOC_DAPM_ADC("ADCL", NULL, WM8996_POWER_MANAGEMENT_3, 1, 0),
1148SND_SOC_DAPM_ADC("ADCR", NULL, WM8996_POWER_MANAGEMENT_3, 0, 0),
1149
1150SND_SOC_DAPM_MUX("Left Sidetone", SND_SOC_NOPM, 0, 0, &left_sidetone),
1151SND_SOC_DAPM_MUX("Right Sidetone", SND_SOC_NOPM, 0, 0, &right_sidetone),
1152
1153SND_SOC_DAPM_AIF_IN("DSP2RXL", NULL, 0, WM8996_POWER_MANAGEMENT_3, 11, 0),
1154SND_SOC_DAPM_AIF_IN("DSP2RXR", NULL, 1, WM8996_POWER_MANAGEMENT_3, 10, 0),
1155SND_SOC_DAPM_AIF_IN("DSP1RXL", NULL, 0, WM8996_POWER_MANAGEMENT_3, 9, 0),
1156SND_SOC_DAPM_AIF_IN("DSP1RXR", NULL, 1, WM8996_POWER_MANAGEMENT_3, 8, 0),
1157
1158SND_SOC_DAPM_MIXER("DSP2TXL", WM8996_POWER_MANAGEMENT_5, 11, 0,
1159 dsp2txl, ARRAY_SIZE(dsp2txl)),
1160SND_SOC_DAPM_MIXER("DSP2TXR", WM8996_POWER_MANAGEMENT_5, 10, 0,
1161 dsp2txr, ARRAY_SIZE(dsp2txr)),
1162SND_SOC_DAPM_MIXER("DSP1TXL", WM8996_POWER_MANAGEMENT_5, 9, 0,
1163 dsp1txl, ARRAY_SIZE(dsp1txl)),
1164SND_SOC_DAPM_MIXER("DSP1TXR", WM8996_POWER_MANAGEMENT_5, 8, 0,
1165 dsp1txr, ARRAY_SIZE(dsp1txr)),
1166
1167SND_SOC_DAPM_MIXER("DAC2L Mixer", SND_SOC_NOPM, 0, 0,
1168 dac2l_mix, ARRAY_SIZE(dac2l_mix)),
1169SND_SOC_DAPM_MIXER("DAC2R Mixer", SND_SOC_NOPM, 0, 0,
1170 dac2r_mix, ARRAY_SIZE(dac2r_mix)),
1171SND_SOC_DAPM_MIXER("DAC1L Mixer", SND_SOC_NOPM, 0, 0,
1172 dac1l_mix, ARRAY_SIZE(dac1l_mix)),
1173SND_SOC_DAPM_MIXER("DAC1R Mixer", SND_SOC_NOPM, 0, 0,
1174 dac1r_mix, ARRAY_SIZE(dac1r_mix)),
1175
1176SND_SOC_DAPM_DAC("DAC2L", NULL, WM8996_POWER_MANAGEMENT_5, 3, 0),
1177SND_SOC_DAPM_DAC("DAC2R", NULL, WM8996_POWER_MANAGEMENT_5, 2, 0),
1178SND_SOC_DAPM_DAC("DAC1L", NULL, WM8996_POWER_MANAGEMENT_5, 1, 0),
1179SND_SOC_DAPM_DAC("DAC1R", NULL, WM8996_POWER_MANAGEMENT_5, 0, 0),
1180
Mark Brown32d2a0c2011-09-10 22:36:17 -07001181SND_SOC_DAPM_AIF_IN("AIF2RX1", "AIF2 Playback", 0,
Mark Browna9ba6152011-06-24 12:10:44 +01001182 WM8996_POWER_MANAGEMENT_4, 9, 0),
Mark Brown32d2a0c2011-09-10 22:36:17 -07001183SND_SOC_DAPM_AIF_IN("AIF2RX0", "AIF2 Playback", 1,
Mark Browna9ba6152011-06-24 12:10:44 +01001184 WM8996_POWER_MANAGEMENT_4, 8, 0),
1185
Axel Linff39dbe2011-10-20 12:16:31 +08001186SND_SOC_DAPM_AIF_OUT("AIF2TX1", "AIF2 Capture", 0,
Mark Browna9ba6152011-06-24 12:10:44 +01001187 WM8996_POWER_MANAGEMENT_6, 9, 0),
Axel Linff39dbe2011-10-20 12:16:31 +08001188SND_SOC_DAPM_AIF_OUT("AIF2TX0", "AIF2 Capture", 1,
Mark Browna9ba6152011-06-24 12:10:44 +01001189 WM8996_POWER_MANAGEMENT_6, 8, 0),
1190
1191SND_SOC_DAPM_AIF_IN("AIF1RX5", "AIF1 Playback", 5,
1192 WM8996_POWER_MANAGEMENT_4, 5, 0),
1193SND_SOC_DAPM_AIF_IN("AIF1RX4", "AIF1 Playback", 4,
1194 WM8996_POWER_MANAGEMENT_4, 4, 0),
1195SND_SOC_DAPM_AIF_IN("AIF1RX3", "AIF1 Playback", 3,
1196 WM8996_POWER_MANAGEMENT_4, 3, 0),
1197SND_SOC_DAPM_AIF_IN("AIF1RX2", "AIF1 Playback", 2,
1198 WM8996_POWER_MANAGEMENT_4, 2, 0),
1199SND_SOC_DAPM_AIF_IN("AIF1RX1", "AIF1 Playback", 1,
1200 WM8996_POWER_MANAGEMENT_4, 1, 0),
1201SND_SOC_DAPM_AIF_IN("AIF1RX0", "AIF1 Playback", 0,
1202 WM8996_POWER_MANAGEMENT_4, 0, 0),
1203
1204SND_SOC_DAPM_AIF_OUT("AIF1TX5", "AIF1 Capture", 5,
1205 WM8996_POWER_MANAGEMENT_6, 5, 0),
1206SND_SOC_DAPM_AIF_OUT("AIF1TX4", "AIF1 Capture", 4,
1207 WM8996_POWER_MANAGEMENT_6, 4, 0),
1208SND_SOC_DAPM_AIF_OUT("AIF1TX3", "AIF1 Capture", 3,
1209 WM8996_POWER_MANAGEMENT_6, 3, 0),
1210SND_SOC_DAPM_AIF_OUT("AIF1TX2", "AIF1 Capture", 2,
1211 WM8996_POWER_MANAGEMENT_6, 2, 0),
1212SND_SOC_DAPM_AIF_OUT("AIF1TX1", "AIF1 Capture", 1,
1213 WM8996_POWER_MANAGEMENT_6, 1, 0),
1214SND_SOC_DAPM_AIF_OUT("AIF1TX0", "AIF1 Capture", 0,
1215 WM8996_POWER_MANAGEMENT_6, 0, 0),
1216
1217/* We route as stereo pairs so define some dummy widgets to squash
1218 * things down for now. RXA = 0,1, RXB = 2,3 and so on */
1219SND_SOC_DAPM_PGA("AIF1RXA", SND_SOC_NOPM, 0, 0, NULL, 0),
1220SND_SOC_DAPM_PGA("AIF1RXB", SND_SOC_NOPM, 0, 0, NULL, 0),
1221SND_SOC_DAPM_PGA("AIF1RXC", SND_SOC_NOPM, 0, 0, NULL, 0),
1222SND_SOC_DAPM_PGA("AIF2RX", SND_SOC_NOPM, 0, 0, NULL, 0),
1223SND_SOC_DAPM_PGA("DSP2TX", SND_SOC_NOPM, 0, 0, NULL, 0),
1224
1225SND_SOC_DAPM_MUX("DSP1RX", SND_SOC_NOPM, 0, 0, &dsp1rx),
1226SND_SOC_DAPM_MUX("DSP2RX", SND_SOC_NOPM, 0, 0, &dsp2rx),
1227SND_SOC_DAPM_MUX("AIF2TX", SND_SOC_NOPM, 0, 0, &aif2tx),
1228
1229SND_SOC_DAPM_MUX("SPKL", SND_SOC_NOPM, 0, 0, &spkl_mux),
1230SND_SOC_DAPM_MUX("SPKR", SND_SOC_NOPM, 0, 0, &spkr_mux),
1231SND_SOC_DAPM_PGA("SPKL PGA", WM8996_LEFT_PDM_SPEAKER, 4, 0, NULL, 0),
1232SND_SOC_DAPM_PGA("SPKR PGA", WM8996_RIGHT_PDM_SPEAKER, 4, 0, NULL, 0),
1233
1234SND_SOC_DAPM_PGA_S("HPOUT2L PGA", 0, WM8996_POWER_MANAGEMENT_1, 7, 0, NULL, 0),
1235SND_SOC_DAPM_PGA_S("HPOUT2L_DLY", 1, WM8996_ANALOGUE_HP_2, 5, 0, NULL, 0),
1236SND_SOC_DAPM_PGA_S("HPOUT2L_DCS", 2, WM8996_DC_SERVO_1, 2, 0, dcs_start,
1237 SND_SOC_DAPM_POST_PMU),
1238SND_SOC_DAPM_PGA_S("HPOUT2L_OUTP", 3, WM8996_ANALOGUE_HP_2, 6, 0, NULL, 0),
1239SND_SOC_DAPM_PGA_S("HPOUT2L_RMV_SHORT", 3, SND_SOC_NOPM, HPOUT2L, 0,
1240 rmv_short_event,
1241 SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_PRE_PMD),
1242
1243SND_SOC_DAPM_PGA_S("HPOUT2R PGA", 0, WM8996_POWER_MANAGEMENT_1, 6, 0,NULL, 0),
1244SND_SOC_DAPM_PGA_S("HPOUT2R_DLY", 1, WM8996_ANALOGUE_HP_2, 1, 0, NULL, 0),
1245SND_SOC_DAPM_PGA_S("HPOUT2R_DCS", 2, WM8996_DC_SERVO_1, 3, 0, dcs_start,
1246 SND_SOC_DAPM_POST_PMU),
1247SND_SOC_DAPM_PGA_S("HPOUT2R_OUTP", 3, WM8996_ANALOGUE_HP_2, 2, 0, NULL, 0),
1248SND_SOC_DAPM_PGA_S("HPOUT2R_RMV_SHORT", 3, SND_SOC_NOPM, HPOUT2R, 0,
1249 rmv_short_event,
1250 SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_PRE_PMD),
1251
1252SND_SOC_DAPM_PGA_S("HPOUT1L PGA", 0, WM8996_POWER_MANAGEMENT_1, 5, 0, NULL, 0),
1253SND_SOC_DAPM_PGA_S("HPOUT1L_DLY", 1, WM8996_ANALOGUE_HP_1, 5, 0, NULL, 0),
1254SND_SOC_DAPM_PGA_S("HPOUT1L_DCS", 2, WM8996_DC_SERVO_1, 0, 0, dcs_start,
1255 SND_SOC_DAPM_POST_PMU),
1256SND_SOC_DAPM_PGA_S("HPOUT1L_OUTP", 3, WM8996_ANALOGUE_HP_1, 6, 0, NULL, 0),
1257SND_SOC_DAPM_PGA_S("HPOUT1L_RMV_SHORT", 3, SND_SOC_NOPM, HPOUT1L, 0,
1258 rmv_short_event,
1259 SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_PRE_PMD),
1260
1261SND_SOC_DAPM_PGA_S("HPOUT1R PGA", 0, WM8996_POWER_MANAGEMENT_1, 4, 0, NULL, 0),
1262SND_SOC_DAPM_PGA_S("HPOUT1R_DLY", 1, WM8996_ANALOGUE_HP_1, 1, 0, NULL, 0),
1263SND_SOC_DAPM_PGA_S("HPOUT1R_DCS", 2, WM8996_DC_SERVO_1, 1, 0, dcs_start,
1264 SND_SOC_DAPM_POST_PMU),
1265SND_SOC_DAPM_PGA_S("HPOUT1R_OUTP", 3, WM8996_ANALOGUE_HP_1, 2, 0, NULL, 0),
1266SND_SOC_DAPM_PGA_S("HPOUT1R_RMV_SHORT", 3, SND_SOC_NOPM, HPOUT1R, 0,
1267 rmv_short_event,
1268 SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_PRE_PMD),
1269
1270SND_SOC_DAPM_OUTPUT("HPOUT1L"),
1271SND_SOC_DAPM_OUTPUT("HPOUT1R"),
1272SND_SOC_DAPM_OUTPUT("HPOUT2L"),
1273SND_SOC_DAPM_OUTPUT("HPOUT2R"),
1274SND_SOC_DAPM_OUTPUT("SPKDAT"),
1275};
1276
1277static const struct snd_soc_dapm_route wm8996_dapm_routes[] = {
1278 { "AIFCLK", NULL, "SYSCLK" },
1279 { "SYSDSPCLK", NULL, "SYSCLK" },
1280 { "Charge Pump", NULL, "SYSCLK" },
1281
1282 { "MICB1", NULL, "LDO2" },
Mark Brown889c85c2011-08-20 19:00:50 +01001283 { "MICB1", NULL, "MICB1 Audio" },
Mark Brown8259df12011-09-16 17:55:06 +01001284 { "MICB1", NULL, "Bandgap" },
Mark Browna9ba6152011-06-24 12:10:44 +01001285 { "MICB2", NULL, "LDO2" },
Mark Brown889c85c2011-08-20 19:00:50 +01001286 { "MICB2", NULL, "MICB2 Audio" },
Mark Brown8259df12011-09-16 17:55:06 +01001287 { "MICB2", NULL, "Bandgap" },
Mark Browna9ba6152011-06-24 12:10:44 +01001288
1289 { "IN1L PGA", NULL, "IN2LN" },
1290 { "IN1L PGA", NULL, "IN2LP" },
1291 { "IN1L PGA", NULL, "IN1LN" },
1292 { "IN1L PGA", NULL, "IN1LP" },
Mark Brown8259df12011-09-16 17:55:06 +01001293 { "IN1L PGA", NULL, "Bandgap" },
Mark Browna9ba6152011-06-24 12:10:44 +01001294
1295 { "IN1R PGA", NULL, "IN2RN" },
1296 { "IN1R PGA", NULL, "IN2RP" },
1297 { "IN1R PGA", NULL, "IN1RN" },
1298 { "IN1R PGA", NULL, "IN1RP" },
Mark Brown8259df12011-09-16 17:55:06 +01001299 { "IN1R PGA", NULL, "Bandgap" },
Mark Browna9ba6152011-06-24 12:10:44 +01001300
1301 { "ADCL", NULL, "IN1L PGA" },
1302
1303 { "ADCR", NULL, "IN1R PGA" },
1304
1305 { "DMIC1L", NULL, "DMIC1DAT" },
1306 { "DMIC1R", NULL, "DMIC1DAT" },
1307 { "DMIC2L", NULL, "DMIC2DAT" },
1308 { "DMIC2R", NULL, "DMIC2DAT" },
1309
1310 { "DMIC2L", NULL, "DMIC2" },
1311 { "DMIC2R", NULL, "DMIC2" },
1312 { "DMIC1L", NULL, "DMIC1" },
1313 { "DMIC1R", NULL, "DMIC1" },
1314
1315 { "IN1L Mux", "ADC", "ADCL" },
1316 { "IN1L Mux", "DMIC1", "DMIC1L" },
1317 { "IN1L Mux", "DMIC2", "DMIC2L" },
1318
1319 { "IN1R Mux", "ADC", "ADCR" },
1320 { "IN1R Mux", "DMIC1", "DMIC1R" },
1321 { "IN1R Mux", "DMIC2", "DMIC2R" },
1322
1323 { "IN2L Mux", "ADC", "ADCL" },
1324 { "IN2L Mux", "DMIC1", "DMIC1L" },
1325 { "IN2L Mux", "DMIC2", "DMIC2L" },
1326
1327 { "IN2R Mux", "ADC", "ADCR" },
1328 { "IN2R Mux", "DMIC1", "DMIC1R" },
1329 { "IN2R Mux", "DMIC2", "DMIC2R" },
1330
1331 { "Left Sidetone", "IN1", "IN1L Mux" },
1332 { "Left Sidetone", "IN2", "IN2L Mux" },
1333
1334 { "Right Sidetone", "IN1", "IN1R Mux" },
1335 { "Right Sidetone", "IN2", "IN2R Mux" },
1336
1337 { "DSP1TXL", "IN1 Switch", "IN1L Mux" },
1338 { "DSP1TXR", "IN1 Switch", "IN1R Mux" },
1339
1340 { "DSP2TXL", "IN1 Switch", "IN2L Mux" },
1341 { "DSP2TXR", "IN1 Switch", "IN2R Mux" },
1342
1343 { "AIF1TX0", NULL, "DSP1TXL" },
1344 { "AIF1TX1", NULL, "DSP1TXR" },
1345 { "AIF1TX2", NULL, "DSP2TXL" },
1346 { "AIF1TX3", NULL, "DSP2TXR" },
1347 { "AIF1TX4", NULL, "AIF2RX0" },
1348 { "AIF1TX5", NULL, "AIF2RX1" },
1349
1350 { "AIF1RX0", NULL, "AIFCLK" },
1351 { "AIF1RX1", NULL, "AIFCLK" },
1352 { "AIF1RX2", NULL, "AIFCLK" },
1353 { "AIF1RX3", NULL, "AIFCLK" },
1354 { "AIF1RX4", NULL, "AIFCLK" },
1355 { "AIF1RX5", NULL, "AIFCLK" },
1356
1357 { "AIF2RX0", NULL, "AIFCLK" },
1358 { "AIF2RX1", NULL, "AIFCLK" },
1359
Mark Brown4f41adf2011-08-20 10:23:38 +01001360 { "AIF1TX0", NULL, "AIFCLK" },
1361 { "AIF1TX1", NULL, "AIFCLK" },
1362 { "AIF1TX2", NULL, "AIFCLK" },
1363 { "AIF1TX3", NULL, "AIFCLK" },
1364 { "AIF1TX4", NULL, "AIFCLK" },
1365 { "AIF1TX5", NULL, "AIFCLK" },
1366
1367 { "AIF2TX0", NULL, "AIFCLK" },
1368 { "AIF2TX1", NULL, "AIFCLK" },
1369
Mark Browna9ba6152011-06-24 12:10:44 +01001370 { "DSP1RXL", NULL, "SYSDSPCLK" },
1371 { "DSP1RXR", NULL, "SYSDSPCLK" },
1372 { "DSP2RXL", NULL, "SYSDSPCLK" },
1373 { "DSP2RXR", NULL, "SYSDSPCLK" },
1374 { "DSP1TXL", NULL, "SYSDSPCLK" },
1375 { "DSP1TXR", NULL, "SYSDSPCLK" },
1376 { "DSP2TXL", NULL, "SYSDSPCLK" },
1377 { "DSP2TXR", NULL, "SYSDSPCLK" },
1378
1379 { "AIF1RXA", NULL, "AIF1RX0" },
1380 { "AIF1RXA", NULL, "AIF1RX1" },
1381 { "AIF1RXB", NULL, "AIF1RX2" },
1382 { "AIF1RXB", NULL, "AIF1RX3" },
1383 { "AIF1RXC", NULL, "AIF1RX4" },
1384 { "AIF1RXC", NULL, "AIF1RX5" },
1385
1386 { "AIF2RX", NULL, "AIF2RX0" },
1387 { "AIF2RX", NULL, "AIF2RX1" },
1388
1389 { "AIF2TX", "DSP2", "DSP2TX" },
1390 { "AIF2TX", "DSP1", "DSP1RX" },
1391 { "AIF2TX", "AIF1", "AIF1RXC" },
1392
1393 { "DSP1RXL", NULL, "DSP1RX" },
1394 { "DSP1RXR", NULL, "DSP1RX" },
1395 { "DSP2RXL", NULL, "DSP2RX" },
1396 { "DSP2RXR", NULL, "DSP2RX" },
1397
1398 { "DSP2TX", NULL, "DSP2TXL" },
1399 { "DSP2TX", NULL, "DSP2TXR" },
1400
1401 { "DSP1RX", "AIF1", "AIF1RXA" },
1402 { "DSP1RX", "AIF2", "AIF2RX" },
1403
1404 { "DSP2RX", "AIF1", "AIF1RXB" },
1405 { "DSP2RX", "AIF2", "AIF2RX" },
1406
1407 { "DAC2L Mixer", "DSP2 Switch", "DSP2RXL" },
1408 { "DAC2L Mixer", "DSP1 Switch", "DSP1RXL" },
1409 { "DAC2L Mixer", "Right Sidetone Switch", "Right Sidetone" },
1410 { "DAC2L Mixer", "Left Sidetone Switch", "Left Sidetone" },
1411
1412 { "DAC2R Mixer", "DSP2 Switch", "DSP2RXR" },
1413 { "DAC2R Mixer", "DSP1 Switch", "DSP1RXR" },
1414 { "DAC2R Mixer", "Right Sidetone Switch", "Right Sidetone" },
1415 { "DAC2R Mixer", "Left Sidetone Switch", "Left Sidetone" },
1416
1417 { "DAC1L Mixer", "DSP2 Switch", "DSP2RXL" },
1418 { "DAC1L Mixer", "DSP1 Switch", "DSP1RXL" },
1419 { "DAC1L Mixer", "Right Sidetone Switch", "Right Sidetone" },
1420 { "DAC1L Mixer", "Left Sidetone Switch", "Left Sidetone" },
1421
1422 { "DAC1R Mixer", "DSP2 Switch", "DSP2RXR" },
1423 { "DAC1R Mixer", "DSP1 Switch", "DSP1RXR" },
1424 { "DAC1R Mixer", "Right Sidetone Switch", "Right Sidetone" },
1425 { "DAC1R Mixer", "Left Sidetone Switch", "Left Sidetone" },
1426
1427 { "DAC1L", NULL, "DAC1L Mixer" },
1428 { "DAC1R", NULL, "DAC1R Mixer" },
1429 { "DAC2L", NULL, "DAC2L Mixer" },
1430 { "DAC2R", NULL, "DAC2R Mixer" },
1431
1432 { "HPOUT2L PGA", NULL, "Charge Pump" },
Mark Brown8259df12011-09-16 17:55:06 +01001433 { "HPOUT2L PGA", NULL, "Bandgap" },
Mark Browna9ba6152011-06-24 12:10:44 +01001434 { "HPOUT2L PGA", NULL, "DAC2L" },
1435 { "HPOUT2L_DLY", NULL, "HPOUT2L PGA" },
1436 { "HPOUT2L_DCS", NULL, "HPOUT2L_DLY" },
1437 { "HPOUT2L_OUTP", NULL, "HPOUT2L_DCS" },
1438 { "HPOUT2L_RMV_SHORT", NULL, "HPOUT2L_OUTP" },
1439
1440 { "HPOUT2R PGA", NULL, "Charge Pump" },
Mark Brown8259df12011-09-16 17:55:06 +01001441 { "HPOUT2R PGA", NULL, "Bandgap" },
Mark Browna9ba6152011-06-24 12:10:44 +01001442 { "HPOUT2R PGA", NULL, "DAC2R" },
1443 { "HPOUT2R_DLY", NULL, "HPOUT2R PGA" },
1444 { "HPOUT2R_DCS", NULL, "HPOUT2R_DLY" },
1445 { "HPOUT2R_OUTP", NULL, "HPOUT2R_DCS" },
1446 { "HPOUT2R_RMV_SHORT", NULL, "HPOUT2R_OUTP" },
1447
1448 { "HPOUT1L PGA", NULL, "Charge Pump" },
Mark Brown8259df12011-09-16 17:55:06 +01001449 { "HPOUT1L PGA", NULL, "Bandgap" },
Mark Browna9ba6152011-06-24 12:10:44 +01001450 { "HPOUT1L PGA", NULL, "DAC1L" },
1451 { "HPOUT1L_DLY", NULL, "HPOUT1L PGA" },
1452 { "HPOUT1L_DCS", NULL, "HPOUT1L_DLY" },
1453 { "HPOUT1L_OUTP", NULL, "HPOUT1L_DCS" },
1454 { "HPOUT1L_RMV_SHORT", NULL, "HPOUT1L_OUTP" },
1455
1456 { "HPOUT1R PGA", NULL, "Charge Pump" },
Mark Brown8259df12011-09-16 17:55:06 +01001457 { "HPOUT1R PGA", NULL, "Bandgap" },
Mark Browna9ba6152011-06-24 12:10:44 +01001458 { "HPOUT1R PGA", NULL, "DAC1R" },
1459 { "HPOUT1R_DLY", NULL, "HPOUT1R PGA" },
1460 { "HPOUT1R_DCS", NULL, "HPOUT1R_DLY" },
1461 { "HPOUT1R_OUTP", NULL, "HPOUT1R_DCS" },
1462 { "HPOUT1R_RMV_SHORT", NULL, "HPOUT1R_OUTP" },
1463
1464 { "HPOUT2L", NULL, "HPOUT2L_RMV_SHORT" },
1465 { "HPOUT2R", NULL, "HPOUT2R_RMV_SHORT" },
1466 { "HPOUT1L", NULL, "HPOUT1L_RMV_SHORT" },
1467 { "HPOUT1R", NULL, "HPOUT1R_RMV_SHORT" },
1468
1469 { "SPKL", "DAC1L", "DAC1L" },
1470 { "SPKL", "DAC1R", "DAC1R" },
1471 { "SPKL", "DAC2L", "DAC2L" },
1472 { "SPKL", "DAC2R", "DAC2R" },
1473
1474 { "SPKR", "DAC1L", "DAC1L" },
1475 { "SPKR", "DAC1R", "DAC1R" },
1476 { "SPKR", "DAC2L", "DAC2L" },
1477 { "SPKR", "DAC2R", "DAC2R" },
1478
1479 { "SPKL PGA", NULL, "SPKL" },
1480 { "SPKR PGA", NULL, "SPKR" },
1481
1482 { "SPKDAT", NULL, "SPKL PGA" },
1483 { "SPKDAT", NULL, "SPKR PGA" },
1484};
1485
Mark Brown79172742011-09-19 16:15:58 +01001486static bool wm8996_readable_register(struct device *dev, unsigned int reg)
Mark Browna9ba6152011-06-24 12:10:44 +01001487{
1488 /* Due to the sparseness of the register map the compiler
1489 * output from an explicit switch statement ends up being much
1490 * more efficient than a table.
1491 */
1492 switch (reg) {
1493 case WM8996_SOFTWARE_RESET:
1494 case WM8996_POWER_MANAGEMENT_1:
1495 case WM8996_POWER_MANAGEMENT_2:
1496 case WM8996_POWER_MANAGEMENT_3:
1497 case WM8996_POWER_MANAGEMENT_4:
1498 case WM8996_POWER_MANAGEMENT_5:
1499 case WM8996_POWER_MANAGEMENT_6:
1500 case WM8996_POWER_MANAGEMENT_7:
1501 case WM8996_POWER_MANAGEMENT_8:
1502 case WM8996_LEFT_LINE_INPUT_VOLUME:
1503 case WM8996_RIGHT_LINE_INPUT_VOLUME:
1504 case WM8996_LINE_INPUT_CONTROL:
1505 case WM8996_DAC1_HPOUT1_VOLUME:
1506 case WM8996_DAC2_HPOUT2_VOLUME:
1507 case WM8996_DAC1_LEFT_VOLUME:
1508 case WM8996_DAC1_RIGHT_VOLUME:
1509 case WM8996_DAC2_LEFT_VOLUME:
1510 case WM8996_DAC2_RIGHT_VOLUME:
1511 case WM8996_OUTPUT1_LEFT_VOLUME:
1512 case WM8996_OUTPUT1_RIGHT_VOLUME:
1513 case WM8996_OUTPUT2_LEFT_VOLUME:
1514 case WM8996_OUTPUT2_RIGHT_VOLUME:
1515 case WM8996_MICBIAS_1:
1516 case WM8996_MICBIAS_2:
1517 case WM8996_LDO_1:
1518 case WM8996_LDO_2:
1519 case WM8996_ACCESSORY_DETECT_MODE_1:
1520 case WM8996_ACCESSORY_DETECT_MODE_2:
1521 case WM8996_HEADPHONE_DETECT_1:
1522 case WM8996_HEADPHONE_DETECT_2:
1523 case WM8996_MIC_DETECT_1:
1524 case WM8996_MIC_DETECT_2:
1525 case WM8996_MIC_DETECT_3:
1526 case WM8996_CHARGE_PUMP_1:
1527 case WM8996_CHARGE_PUMP_2:
1528 case WM8996_DC_SERVO_1:
1529 case WM8996_DC_SERVO_2:
1530 case WM8996_DC_SERVO_3:
1531 case WM8996_DC_SERVO_5:
1532 case WM8996_DC_SERVO_6:
1533 case WM8996_DC_SERVO_7:
1534 case WM8996_DC_SERVO_READBACK_0:
1535 case WM8996_ANALOGUE_HP_1:
1536 case WM8996_ANALOGUE_HP_2:
1537 case WM8996_CHIP_REVISION:
1538 case WM8996_CONTROL_INTERFACE_1:
1539 case WM8996_WRITE_SEQUENCER_CTRL_1:
1540 case WM8996_WRITE_SEQUENCER_CTRL_2:
1541 case WM8996_AIF_CLOCKING_1:
1542 case WM8996_AIF_CLOCKING_2:
1543 case WM8996_CLOCKING_1:
1544 case WM8996_CLOCKING_2:
1545 case WM8996_AIF_RATE:
1546 case WM8996_FLL_CONTROL_1:
1547 case WM8996_FLL_CONTROL_2:
1548 case WM8996_FLL_CONTROL_3:
1549 case WM8996_FLL_CONTROL_4:
1550 case WM8996_FLL_CONTROL_5:
1551 case WM8996_FLL_CONTROL_6:
1552 case WM8996_FLL_EFS_1:
1553 case WM8996_FLL_EFS_2:
1554 case WM8996_AIF1_CONTROL:
1555 case WM8996_AIF1_BCLK:
1556 case WM8996_AIF1_TX_LRCLK_1:
1557 case WM8996_AIF1_TX_LRCLK_2:
1558 case WM8996_AIF1_RX_LRCLK_1:
1559 case WM8996_AIF1_RX_LRCLK_2:
1560 case WM8996_AIF1TX_DATA_CONFIGURATION_1:
1561 case WM8996_AIF1TX_DATA_CONFIGURATION_2:
1562 case WM8996_AIF1RX_DATA_CONFIGURATION:
1563 case WM8996_AIF1TX_CHANNEL_0_CONFIGURATION:
1564 case WM8996_AIF1TX_CHANNEL_1_CONFIGURATION:
1565 case WM8996_AIF1TX_CHANNEL_2_CONFIGURATION:
1566 case WM8996_AIF1TX_CHANNEL_3_CONFIGURATION:
1567 case WM8996_AIF1TX_CHANNEL_4_CONFIGURATION:
1568 case WM8996_AIF1TX_CHANNEL_5_CONFIGURATION:
1569 case WM8996_AIF1RX_CHANNEL_0_CONFIGURATION:
1570 case WM8996_AIF1RX_CHANNEL_1_CONFIGURATION:
1571 case WM8996_AIF1RX_CHANNEL_2_CONFIGURATION:
1572 case WM8996_AIF1RX_CHANNEL_3_CONFIGURATION:
1573 case WM8996_AIF1RX_CHANNEL_4_CONFIGURATION:
1574 case WM8996_AIF1RX_CHANNEL_5_CONFIGURATION:
1575 case WM8996_AIF1RX_MONO_CONFIGURATION:
1576 case WM8996_AIF1TX_TEST:
1577 case WM8996_AIF2_CONTROL:
1578 case WM8996_AIF2_BCLK:
1579 case WM8996_AIF2_TX_LRCLK_1:
1580 case WM8996_AIF2_TX_LRCLK_2:
1581 case WM8996_AIF2_RX_LRCLK_1:
1582 case WM8996_AIF2_RX_LRCLK_2:
1583 case WM8996_AIF2TX_DATA_CONFIGURATION_1:
1584 case WM8996_AIF2TX_DATA_CONFIGURATION_2:
1585 case WM8996_AIF2RX_DATA_CONFIGURATION:
1586 case WM8996_AIF2TX_CHANNEL_0_CONFIGURATION:
1587 case WM8996_AIF2TX_CHANNEL_1_CONFIGURATION:
1588 case WM8996_AIF2RX_CHANNEL_0_CONFIGURATION:
1589 case WM8996_AIF2RX_CHANNEL_1_CONFIGURATION:
1590 case WM8996_AIF2RX_MONO_CONFIGURATION:
1591 case WM8996_AIF2TX_TEST:
1592 case WM8996_DSP1_TX_LEFT_VOLUME:
1593 case WM8996_DSP1_TX_RIGHT_VOLUME:
1594 case WM8996_DSP1_RX_LEFT_VOLUME:
1595 case WM8996_DSP1_RX_RIGHT_VOLUME:
1596 case WM8996_DSP1_TX_FILTERS:
1597 case WM8996_DSP1_RX_FILTERS_1:
1598 case WM8996_DSP1_RX_FILTERS_2:
1599 case WM8996_DSP1_DRC_1:
1600 case WM8996_DSP1_DRC_2:
1601 case WM8996_DSP1_DRC_3:
1602 case WM8996_DSP1_DRC_4:
1603 case WM8996_DSP1_DRC_5:
1604 case WM8996_DSP1_RX_EQ_GAINS_1:
1605 case WM8996_DSP1_RX_EQ_GAINS_2:
1606 case WM8996_DSP1_RX_EQ_BAND_1_A:
1607 case WM8996_DSP1_RX_EQ_BAND_1_B:
1608 case WM8996_DSP1_RX_EQ_BAND_1_PG:
1609 case WM8996_DSP1_RX_EQ_BAND_2_A:
1610 case WM8996_DSP1_RX_EQ_BAND_2_B:
1611 case WM8996_DSP1_RX_EQ_BAND_2_C:
1612 case WM8996_DSP1_RX_EQ_BAND_2_PG:
1613 case WM8996_DSP1_RX_EQ_BAND_3_A:
1614 case WM8996_DSP1_RX_EQ_BAND_3_B:
1615 case WM8996_DSP1_RX_EQ_BAND_3_C:
1616 case WM8996_DSP1_RX_EQ_BAND_3_PG:
1617 case WM8996_DSP1_RX_EQ_BAND_4_A:
1618 case WM8996_DSP1_RX_EQ_BAND_4_B:
1619 case WM8996_DSP1_RX_EQ_BAND_4_C:
1620 case WM8996_DSP1_RX_EQ_BAND_4_PG:
1621 case WM8996_DSP1_RX_EQ_BAND_5_A:
1622 case WM8996_DSP1_RX_EQ_BAND_5_B:
1623 case WM8996_DSP1_RX_EQ_BAND_5_PG:
1624 case WM8996_DSP2_TX_LEFT_VOLUME:
1625 case WM8996_DSP2_TX_RIGHT_VOLUME:
1626 case WM8996_DSP2_RX_LEFT_VOLUME:
1627 case WM8996_DSP2_RX_RIGHT_VOLUME:
1628 case WM8996_DSP2_TX_FILTERS:
1629 case WM8996_DSP2_RX_FILTERS_1:
1630 case WM8996_DSP2_RX_FILTERS_2:
1631 case WM8996_DSP2_DRC_1:
1632 case WM8996_DSP2_DRC_2:
1633 case WM8996_DSP2_DRC_3:
1634 case WM8996_DSP2_DRC_4:
1635 case WM8996_DSP2_DRC_5:
1636 case WM8996_DSP2_RX_EQ_GAINS_1:
1637 case WM8996_DSP2_RX_EQ_GAINS_2:
1638 case WM8996_DSP2_RX_EQ_BAND_1_A:
1639 case WM8996_DSP2_RX_EQ_BAND_1_B:
1640 case WM8996_DSP2_RX_EQ_BAND_1_PG:
1641 case WM8996_DSP2_RX_EQ_BAND_2_A:
1642 case WM8996_DSP2_RX_EQ_BAND_2_B:
1643 case WM8996_DSP2_RX_EQ_BAND_2_C:
1644 case WM8996_DSP2_RX_EQ_BAND_2_PG:
1645 case WM8996_DSP2_RX_EQ_BAND_3_A:
1646 case WM8996_DSP2_RX_EQ_BAND_3_B:
1647 case WM8996_DSP2_RX_EQ_BAND_3_C:
1648 case WM8996_DSP2_RX_EQ_BAND_3_PG:
1649 case WM8996_DSP2_RX_EQ_BAND_4_A:
1650 case WM8996_DSP2_RX_EQ_BAND_4_B:
1651 case WM8996_DSP2_RX_EQ_BAND_4_C:
1652 case WM8996_DSP2_RX_EQ_BAND_4_PG:
1653 case WM8996_DSP2_RX_EQ_BAND_5_A:
1654 case WM8996_DSP2_RX_EQ_BAND_5_B:
1655 case WM8996_DSP2_RX_EQ_BAND_5_PG:
1656 case WM8996_DAC1_MIXER_VOLUMES:
1657 case WM8996_DAC1_LEFT_MIXER_ROUTING:
1658 case WM8996_DAC1_RIGHT_MIXER_ROUTING:
1659 case WM8996_DAC2_MIXER_VOLUMES:
1660 case WM8996_DAC2_LEFT_MIXER_ROUTING:
1661 case WM8996_DAC2_RIGHT_MIXER_ROUTING:
1662 case WM8996_DSP1_TX_LEFT_MIXER_ROUTING:
1663 case WM8996_DSP1_TX_RIGHT_MIXER_ROUTING:
1664 case WM8996_DSP2_TX_LEFT_MIXER_ROUTING:
1665 case WM8996_DSP2_TX_RIGHT_MIXER_ROUTING:
1666 case WM8996_DSP_TX_MIXER_SELECT:
1667 case WM8996_DAC_SOFTMUTE:
1668 case WM8996_OVERSAMPLING:
1669 case WM8996_SIDETONE:
1670 case WM8996_GPIO_1:
1671 case WM8996_GPIO_2:
1672 case WM8996_GPIO_3:
1673 case WM8996_GPIO_4:
1674 case WM8996_GPIO_5:
1675 case WM8996_PULL_CONTROL_1:
1676 case WM8996_PULL_CONTROL_2:
1677 case WM8996_INTERRUPT_STATUS_1:
1678 case WM8996_INTERRUPT_STATUS_2:
1679 case WM8996_INTERRUPT_RAW_STATUS_2:
1680 case WM8996_INTERRUPT_STATUS_1_MASK:
1681 case WM8996_INTERRUPT_STATUS_2_MASK:
1682 case WM8996_INTERRUPT_CONTROL:
1683 case WM8996_LEFT_PDM_SPEAKER:
1684 case WM8996_RIGHT_PDM_SPEAKER:
1685 case WM8996_PDM_SPEAKER_MUTE_SEQUENCE:
1686 case WM8996_PDM_SPEAKER_VOLUME:
1687 return 1;
1688 default:
1689 return 0;
1690 }
1691}
1692
Mark Brown79172742011-09-19 16:15:58 +01001693static bool wm8996_volatile_register(struct device *dev, unsigned int reg)
Mark Browna9ba6152011-06-24 12:10:44 +01001694{
1695 switch (reg) {
1696 case WM8996_SOFTWARE_RESET:
1697 case WM8996_CHIP_REVISION:
1698 case WM8996_LDO_1:
1699 case WM8996_LDO_2:
1700 case WM8996_INTERRUPT_STATUS_1:
1701 case WM8996_INTERRUPT_STATUS_2:
1702 case WM8996_INTERRUPT_RAW_STATUS_2:
1703 case WM8996_DC_SERVO_READBACK_0:
1704 case WM8996_DC_SERVO_2:
1705 case WM8996_DC_SERVO_6:
1706 case WM8996_DC_SERVO_7:
1707 case WM8996_FLL_CONTROL_6:
1708 case WM8996_MIC_DETECT_3:
1709 case WM8996_HEADPHONE_DETECT_1:
1710 case WM8996_HEADPHONE_DETECT_2:
1711 return 1;
1712 default:
1713 return 0;
1714 }
1715}
1716
Mark Brownee5f3872011-09-19 19:51:07 +01001717static int wm8996_reset(struct wm8996_priv *wm8996)
Mark Browna9ba6152011-06-24 12:10:44 +01001718{
Mark Brownee5f3872011-09-19 19:51:07 +01001719 if (wm8996->pdata.ldo_ena > 0) {
1720 gpio_set_value_cansleep(wm8996->pdata.ldo_ena, 0);
1721 return 0;
1722 } else {
1723 return regmap_write(wm8996->regmap, WM8996_SOFTWARE_RESET,
1724 0x8915);
1725 }
Mark Browna9ba6152011-06-24 12:10:44 +01001726}
1727
1728static const int bclk_divs[] = {
1729 1, 2, 3, 4, 6, 8, 12, 16, 24, 32, 48, 64, 96
1730};
1731
1732static void wm8996_update_bclk(struct snd_soc_codec *codec)
1733{
1734 struct wm8996_priv *wm8996 = snd_soc_codec_get_drvdata(codec);
1735 int aif, best, cur_val, bclk_rate, bclk_reg, i;
1736
1737 /* Don't bother if we're in a low frequency idle mode that
1738 * can't support audio.
1739 */
1740 if (wm8996->sysclk < 64000)
1741 return;
1742
1743 for (aif = 0; aif < WM8996_AIFS; aif++) {
1744 switch (aif) {
1745 case 0:
1746 bclk_reg = WM8996_AIF1_BCLK;
1747 break;
1748 case 1:
1749 bclk_reg = WM8996_AIF2_BCLK;
1750 break;
1751 }
1752
1753 bclk_rate = wm8996->bclk_rate[aif];
1754
1755 /* Pick a divisor for BCLK as close as we can get to ideal */
1756 best = 0;
1757 for (i = 0; i < ARRAY_SIZE(bclk_divs); i++) {
1758 cur_val = (wm8996->sysclk / bclk_divs[i]) - bclk_rate;
1759 if (cur_val < 0) /* BCLK table is sorted */
1760 break;
1761 best = i;
1762 }
1763 bclk_rate = wm8996->sysclk / bclk_divs[best];
1764 dev_dbg(codec->dev, "Using BCLK_DIV %d for actual BCLK %dHz\n",
1765 bclk_divs[best], bclk_rate);
1766
1767 snd_soc_update_bits(codec, bclk_reg,
1768 WM8996_AIF1_BCLK_DIV_MASK, best);
1769 }
1770}
1771
1772static int wm8996_set_bias_level(struct snd_soc_codec *codec,
1773 enum snd_soc_bias_level level)
1774{
1775 struct wm8996_priv *wm8996 = snd_soc_codec_get_drvdata(codec);
1776 int ret;
1777
1778 switch (level) {
1779 case SND_SOC_BIAS_ON:
Mark Browna9ba6152011-06-24 12:10:44 +01001780 case SND_SOC_BIAS_PREPARE:
Mark Browna9ba6152011-06-24 12:10:44 +01001781 break;
1782
1783 case SND_SOC_BIAS_STANDBY:
1784 if (codec->dapm.bias_level == SND_SOC_BIAS_OFF) {
1785 ret = regulator_bulk_enable(ARRAY_SIZE(wm8996->supplies),
1786 wm8996->supplies);
1787 if (ret != 0) {
1788 dev_err(codec->dev,
1789 "Failed to enable supplies: %d\n",
1790 ret);
1791 return ret;
1792 }
1793
1794 if (wm8996->pdata.ldo_ena >= 0) {
1795 gpio_set_value_cansleep(wm8996->pdata.ldo_ena,
1796 1);
1797 msleep(5);
1798 }
1799
Mark Brown79172742011-09-19 16:15:58 +01001800 regcache_cache_only(codec->control_data, false);
1801 regcache_sync(codec->control_data);
Mark Browna9ba6152011-06-24 12:10:44 +01001802 }
Mark Browna9ba6152011-06-24 12:10:44 +01001803 break;
1804
1805 case SND_SOC_BIAS_OFF:
Mark Brown79172742011-09-19 16:15:58 +01001806 regcache_cache_only(codec->control_data, true);
Mark Browna9ba6152011-06-24 12:10:44 +01001807 if (wm8996->pdata.ldo_ena >= 0)
1808 gpio_set_value_cansleep(wm8996->pdata.ldo_ena, 0);
1809 regulator_bulk_disable(ARRAY_SIZE(wm8996->supplies),
1810 wm8996->supplies);
1811 break;
1812 }
1813
1814 codec->dapm.bias_level = level;
1815
1816 return 0;
1817}
1818
1819static int wm8996_set_fmt(struct snd_soc_dai *dai, unsigned int fmt)
1820{
1821 struct snd_soc_codec *codec = dai->codec;
1822 int aifctrl = 0;
1823 int bclk = 0;
1824 int lrclk_tx = 0;
1825 int lrclk_rx = 0;
1826 int aifctrl_reg, bclk_reg, lrclk_tx_reg, lrclk_rx_reg;
1827
1828 switch (dai->id) {
1829 case 0:
1830 aifctrl_reg = WM8996_AIF1_CONTROL;
1831 bclk_reg = WM8996_AIF1_BCLK;
1832 lrclk_tx_reg = WM8996_AIF1_TX_LRCLK_2;
1833 lrclk_rx_reg = WM8996_AIF1_RX_LRCLK_2;
1834 break;
1835 case 1:
1836 aifctrl_reg = WM8996_AIF2_CONTROL;
1837 bclk_reg = WM8996_AIF2_BCLK;
1838 lrclk_tx_reg = WM8996_AIF2_TX_LRCLK_2;
1839 lrclk_rx_reg = WM8996_AIF2_RX_LRCLK_2;
1840 break;
1841 default:
1842 BUG();
1843 return -EINVAL;
1844 }
1845
1846 switch (fmt & SND_SOC_DAIFMT_INV_MASK) {
1847 case SND_SOC_DAIFMT_NB_NF:
1848 break;
1849 case SND_SOC_DAIFMT_IB_NF:
1850 bclk |= WM8996_AIF1_BCLK_INV;
1851 break;
1852 case SND_SOC_DAIFMT_NB_IF:
1853 lrclk_tx |= WM8996_AIF1TX_LRCLK_INV;
1854 lrclk_rx |= WM8996_AIF1RX_LRCLK_INV;
1855 break;
1856 case SND_SOC_DAIFMT_IB_IF:
1857 bclk |= WM8996_AIF1_BCLK_INV;
1858 lrclk_tx |= WM8996_AIF1TX_LRCLK_INV;
1859 lrclk_rx |= WM8996_AIF1RX_LRCLK_INV;
1860 break;
1861 }
1862
1863 switch (fmt & SND_SOC_DAIFMT_MASTER_MASK) {
1864 case SND_SOC_DAIFMT_CBS_CFS:
1865 break;
1866 case SND_SOC_DAIFMT_CBS_CFM:
1867 lrclk_tx |= WM8996_AIF1TX_LRCLK_MSTR;
1868 lrclk_rx |= WM8996_AIF1RX_LRCLK_MSTR;
1869 break;
1870 case SND_SOC_DAIFMT_CBM_CFS:
1871 bclk |= WM8996_AIF1_BCLK_MSTR;
1872 break;
1873 case SND_SOC_DAIFMT_CBM_CFM:
1874 bclk |= WM8996_AIF1_BCLK_MSTR;
1875 lrclk_tx |= WM8996_AIF1TX_LRCLK_MSTR;
1876 lrclk_rx |= WM8996_AIF1RX_LRCLK_MSTR;
1877 break;
1878 default:
1879 return -EINVAL;
1880 }
1881
1882 switch (fmt & SND_SOC_DAIFMT_FORMAT_MASK) {
1883 case SND_SOC_DAIFMT_DSP_A:
1884 break;
1885 case SND_SOC_DAIFMT_DSP_B:
1886 aifctrl |= 1;
1887 break;
1888 case SND_SOC_DAIFMT_I2S:
1889 aifctrl |= 2;
1890 break;
1891 case SND_SOC_DAIFMT_LEFT_J:
1892 aifctrl |= 3;
1893 break;
1894 default:
1895 return -EINVAL;
1896 }
1897
1898 snd_soc_update_bits(codec, aifctrl_reg, WM8996_AIF1_FMT_MASK, aifctrl);
1899 snd_soc_update_bits(codec, bclk_reg,
1900 WM8996_AIF1_BCLK_INV | WM8996_AIF1_BCLK_MSTR,
1901 bclk);
1902 snd_soc_update_bits(codec, lrclk_tx_reg,
1903 WM8996_AIF1TX_LRCLK_INV |
1904 WM8996_AIF1TX_LRCLK_MSTR,
1905 lrclk_tx);
1906 snd_soc_update_bits(codec, lrclk_rx_reg,
1907 WM8996_AIF1RX_LRCLK_INV |
1908 WM8996_AIF1RX_LRCLK_MSTR,
1909 lrclk_rx);
1910
1911 return 0;
1912}
1913
1914static const int dsp_divs[] = {
1915 48000, 32000, 16000, 8000
1916};
1917
1918static int wm8996_hw_params(struct snd_pcm_substream *substream,
1919 struct snd_pcm_hw_params *params,
1920 struct snd_soc_dai *dai)
1921{
1922 struct snd_soc_codec *codec = dai->codec;
1923 struct wm8996_priv *wm8996 = snd_soc_codec_get_drvdata(codec);
1924 int bits, i, bclk_rate;
1925 int aifdata = 0;
1926 int lrclk = 0;
1927 int dsp = 0;
1928 int aifdata_reg, lrclk_reg, dsp_shift;
1929
1930 switch (dai->id) {
1931 case 0:
1932 if (substream->stream == SNDRV_PCM_STREAM_PLAYBACK ||
1933 (snd_soc_read(codec, WM8996_GPIO_1)) & WM8996_GP1_FN_MASK) {
1934 aifdata_reg = WM8996_AIF1RX_DATA_CONFIGURATION;
1935 lrclk_reg = WM8996_AIF1_RX_LRCLK_1;
1936 } else {
1937 aifdata_reg = WM8996_AIF1TX_DATA_CONFIGURATION_1;
1938 lrclk_reg = WM8996_AIF1_TX_LRCLK_1;
1939 }
1940 dsp_shift = 0;
1941 break;
1942 case 1:
1943 if (substream->stream == SNDRV_PCM_STREAM_PLAYBACK ||
1944 (snd_soc_read(codec, WM8996_GPIO_2)) & WM8996_GP2_FN_MASK) {
1945 aifdata_reg = WM8996_AIF2RX_DATA_CONFIGURATION;
1946 lrclk_reg = WM8996_AIF2_RX_LRCLK_1;
1947 } else {
1948 aifdata_reg = WM8996_AIF2TX_DATA_CONFIGURATION_1;
1949 lrclk_reg = WM8996_AIF2_TX_LRCLK_1;
1950 }
1951 dsp_shift = WM8996_DSP2_DIV_SHIFT;
1952 break;
1953 default:
1954 BUG();
1955 return -EINVAL;
1956 }
1957
1958 bclk_rate = snd_soc_params_to_bclk(params);
1959 if (bclk_rate < 0) {
1960 dev_err(codec->dev, "Unsupported BCLK rate: %d\n", bclk_rate);
1961 return bclk_rate;
1962 }
1963
1964 wm8996->bclk_rate[dai->id] = bclk_rate;
1965 wm8996->rx_rate[dai->id] = params_rate(params);
1966
1967 /* Needs looking at for TDM */
1968 bits = snd_pcm_format_width(params_format(params));
1969 if (bits < 0)
1970 return bits;
1971 aifdata |= (bits << WM8996_AIF1TX_WL_SHIFT) | bits;
1972
1973 for (i = 0; i < ARRAY_SIZE(dsp_divs); i++) {
1974 if (dsp_divs[i] == params_rate(params))
1975 break;
1976 }
1977 if (i == ARRAY_SIZE(dsp_divs)) {
1978 dev_err(codec->dev, "Unsupported sample rate %dHz\n",
1979 params_rate(params));
1980 return -EINVAL;
1981 }
1982 dsp |= i << dsp_shift;
1983
1984 wm8996_update_bclk(codec);
1985
1986 lrclk = bclk_rate / params_rate(params);
1987 dev_dbg(dai->dev, "Using LRCLK rate %d for actual LRCLK %dHz\n",
1988 lrclk, bclk_rate / lrclk);
1989
1990 snd_soc_update_bits(codec, aifdata_reg,
1991 WM8996_AIF1TX_WL_MASK |
1992 WM8996_AIF1TX_SLOT_LEN_MASK,
1993 aifdata);
1994 snd_soc_update_bits(codec, lrclk_reg, WM8996_AIF1RX_RATE_MASK,
1995 lrclk);
1996 snd_soc_update_bits(codec, WM8996_AIF_CLOCKING_2,
Axel Lin3205e662011-10-21 10:44:07 +08001997 WM8996_DSP1_DIV_MASK << dsp_shift, dsp);
Mark Browna9ba6152011-06-24 12:10:44 +01001998
1999 return 0;
2000}
2001
2002static int wm8996_set_sysclk(struct snd_soc_dai *dai,
2003 int clk_id, unsigned int freq, int dir)
2004{
2005 struct snd_soc_codec *codec = dai->codec;
2006 struct wm8996_priv *wm8996 = snd_soc_codec_get_drvdata(codec);
2007 int lfclk = 0;
2008 int ratediv = 0;
2009 int src;
2010 int old;
2011
2012 if (freq == wm8996->sysclk && clk_id == wm8996->sysclk_src)
2013 return 0;
2014
2015 /* Disable SYSCLK while we reconfigure */
2016 old = snd_soc_read(codec, WM8996_AIF_CLOCKING_1) & WM8996_SYSCLK_ENA;
2017 snd_soc_update_bits(codec, WM8996_AIF_CLOCKING_1,
2018 WM8996_SYSCLK_ENA, 0);
2019
2020 switch (clk_id) {
2021 case WM8996_SYSCLK_MCLK1:
2022 wm8996->sysclk = freq;
2023 src = 0;
2024 break;
2025 case WM8996_SYSCLK_MCLK2:
2026 wm8996->sysclk = freq;
2027 src = 1;
2028 break;
2029 case WM8996_SYSCLK_FLL:
2030 wm8996->sysclk = freq;
2031 src = 2;
2032 break;
2033 default:
2034 dev_err(codec->dev, "Unsupported clock source %d\n", clk_id);
2035 return -EINVAL;
2036 }
2037
2038 switch (wm8996->sysclk) {
2039 case 6144000:
2040 snd_soc_update_bits(codec, WM8996_AIF_RATE,
2041 WM8996_SYSCLK_RATE, 0);
2042 break;
2043 case 24576000:
2044 ratediv = WM8996_SYSCLK_DIV;
2045 case 12288000:
2046 snd_soc_update_bits(codec, WM8996_AIF_RATE,
2047 WM8996_SYSCLK_RATE, WM8996_SYSCLK_RATE);
2048 break;
2049 case 32000:
2050 case 32768:
2051 lfclk = WM8996_LFCLK_ENA;
2052 break;
2053 default:
2054 dev_warn(codec->dev, "Unsupported clock rate %dHz\n",
2055 wm8996->sysclk);
2056 return -EINVAL;
2057 }
2058
2059 wm8996_update_bclk(codec);
2060
2061 snd_soc_update_bits(codec, WM8996_AIF_CLOCKING_1,
2062 WM8996_SYSCLK_SRC_MASK | WM8996_SYSCLK_DIV_MASK,
2063 src << WM8996_SYSCLK_SRC_SHIFT | ratediv);
2064 snd_soc_update_bits(codec, WM8996_CLOCKING_1, WM8996_LFCLK_ENA, lfclk);
2065 snd_soc_update_bits(codec, WM8996_AIF_CLOCKING_1,
2066 WM8996_SYSCLK_ENA, old);
2067
2068 wm8996->sysclk_src = clk_id;
2069
2070 return 0;
2071}
2072
2073struct _fll_div {
2074 u16 fll_fratio;
2075 u16 fll_outdiv;
2076 u16 fll_refclk_div;
2077 u16 fll_loop_gain;
2078 u16 fll_ref_freq;
2079 u16 n;
2080 u16 theta;
2081 u16 lambda;
2082};
2083
2084static struct {
2085 unsigned int min;
2086 unsigned int max;
2087 u16 fll_fratio;
2088 int ratio;
2089} fll_fratios[] = {
2090 { 0, 64000, 4, 16 },
2091 { 64000, 128000, 3, 8 },
2092 { 128000, 256000, 2, 4 },
2093 { 256000, 1000000, 1, 2 },
2094 { 1000000, 13500000, 0, 1 },
2095};
2096
2097static int fll_factors(struct _fll_div *fll_div, unsigned int Fref,
2098 unsigned int Fout)
2099{
2100 unsigned int target;
2101 unsigned int div;
2102 unsigned int fratio, gcd_fll;
2103 int i;
2104
2105 /* Fref must be <=13.5MHz */
2106 div = 1;
2107 fll_div->fll_refclk_div = 0;
2108 while ((Fref / div) > 13500000) {
2109 div *= 2;
2110 fll_div->fll_refclk_div++;
2111
2112 if (div > 8) {
2113 pr_err("Can't scale %dMHz input down to <=13.5MHz\n",
2114 Fref);
2115 return -EINVAL;
2116 }
2117 }
2118
2119 pr_debug("FLL Fref=%u Fout=%u\n", Fref, Fout);
2120
2121 /* Apply the division for our remaining calculations */
2122 Fref /= div;
2123
2124 if (Fref >= 3000000)
2125 fll_div->fll_loop_gain = 5;
2126 else
2127 fll_div->fll_loop_gain = 0;
2128
2129 if (Fref >= 48000)
2130 fll_div->fll_ref_freq = 0;
2131 else
2132 fll_div->fll_ref_freq = 1;
2133
2134 /* Fvco should be 90-100MHz; don't check the upper bound */
2135 div = 2;
2136 while (Fout * div < 90000000) {
2137 div++;
2138 if (div > 64) {
2139 pr_err("Unable to find FLL_OUTDIV for Fout=%uHz\n",
2140 Fout);
2141 return -EINVAL;
2142 }
2143 }
2144 target = Fout * div;
2145 fll_div->fll_outdiv = div - 1;
2146
2147 pr_debug("FLL Fvco=%dHz\n", target);
2148
2149 /* Find an appropraite FLL_FRATIO and factor it out of the target */
2150 for (i = 0; i < ARRAY_SIZE(fll_fratios); i++) {
2151 if (fll_fratios[i].min <= Fref && Fref <= fll_fratios[i].max) {
2152 fll_div->fll_fratio = fll_fratios[i].fll_fratio;
2153 fratio = fll_fratios[i].ratio;
2154 break;
2155 }
2156 }
2157 if (i == ARRAY_SIZE(fll_fratios)) {
2158 pr_err("Unable to find FLL_FRATIO for Fref=%uHz\n", Fref);
2159 return -EINVAL;
2160 }
2161
2162 fll_div->n = target / (fratio * Fref);
2163
2164 if (target % Fref == 0) {
2165 fll_div->theta = 0;
2166 fll_div->lambda = 0;
2167 } else {
2168 gcd_fll = gcd(target, fratio * Fref);
2169
2170 fll_div->theta = (target - (fll_div->n * fratio * Fref))
2171 / gcd_fll;
2172 fll_div->lambda = (fratio * Fref) / gcd_fll;
2173 }
2174
2175 pr_debug("FLL N=%x THETA=%x LAMBDA=%x\n",
2176 fll_div->n, fll_div->theta, fll_div->lambda);
2177 pr_debug("FLL_FRATIO=%x FLL_OUTDIV=%x FLL_REFCLK_DIV=%x\n",
2178 fll_div->fll_fratio, fll_div->fll_outdiv,
2179 fll_div->fll_refclk_div);
2180
2181 return 0;
2182}
2183
2184static int wm8996_set_fll(struct snd_soc_codec *codec, int fll_id, int source,
2185 unsigned int Fref, unsigned int Fout)
2186{
2187 struct wm8996_priv *wm8996 = snd_soc_codec_get_drvdata(codec);
2188 struct i2c_client *i2c = to_i2c_client(codec->dev);
2189 struct _fll_div fll_div;
2190 unsigned long timeout;
Mark Brown27b6d922011-09-04 09:35:47 -07002191 int ret, reg, retry;
Mark Browna9ba6152011-06-24 12:10:44 +01002192
2193 /* Any change? */
2194 if (source == wm8996->fll_src && Fref == wm8996->fll_fref &&
2195 Fout == wm8996->fll_fout)
2196 return 0;
2197
2198 if (Fout == 0) {
2199 dev_dbg(codec->dev, "FLL disabled\n");
2200
2201 wm8996->fll_fref = 0;
2202 wm8996->fll_fout = 0;
2203
2204 snd_soc_update_bits(codec, WM8996_FLL_CONTROL_1,
2205 WM8996_FLL_ENA, 0);
2206
Mark Brownded71dc2011-09-19 18:50:05 +01002207 wm8996_bg_disable(codec);
2208
Mark Browna9ba6152011-06-24 12:10:44 +01002209 return 0;
2210 }
2211
2212 ret = fll_factors(&fll_div, Fref, Fout);
2213 if (ret != 0)
2214 return ret;
2215
2216 switch (source) {
2217 case WM8996_FLL_MCLK1:
2218 reg = 0;
2219 break;
2220 case WM8996_FLL_MCLK2:
2221 reg = 1;
2222 break;
2223 case WM8996_FLL_DACLRCLK1:
2224 reg = 2;
2225 break;
2226 case WM8996_FLL_BCLK1:
2227 reg = 3;
2228 break;
2229 default:
2230 dev_err(codec->dev, "Unknown FLL source %d\n", ret);
2231 return -EINVAL;
2232 }
2233
2234 reg |= fll_div.fll_refclk_div << WM8996_FLL_REFCLK_DIV_SHIFT;
2235 reg |= fll_div.fll_ref_freq << WM8996_FLL_REF_FREQ_SHIFT;
2236
2237 snd_soc_update_bits(codec, WM8996_FLL_CONTROL_5,
2238 WM8996_FLL_REFCLK_DIV_MASK | WM8996_FLL_REF_FREQ |
2239 WM8996_FLL_REFCLK_SRC_MASK, reg);
2240
2241 reg = 0;
2242 if (fll_div.theta || fll_div.lambda)
2243 reg |= WM8996_FLL_EFS_ENA | (3 << WM8996_FLL_LFSR_SEL_SHIFT);
2244 else
2245 reg |= 1 << WM8996_FLL_LFSR_SEL_SHIFT;
2246 snd_soc_write(codec, WM8996_FLL_EFS_2, reg);
2247
2248 snd_soc_update_bits(codec, WM8996_FLL_CONTROL_2,
2249 WM8996_FLL_OUTDIV_MASK |
2250 WM8996_FLL_FRATIO_MASK,
2251 (fll_div.fll_outdiv << WM8996_FLL_OUTDIV_SHIFT) |
2252 (fll_div.fll_fratio));
2253
2254 snd_soc_write(codec, WM8996_FLL_CONTROL_3, fll_div.theta);
2255
2256 snd_soc_update_bits(codec, WM8996_FLL_CONTROL_4,
2257 WM8996_FLL_N_MASK | WM8996_FLL_LOOP_GAIN_MASK,
2258 (fll_div.n << WM8996_FLL_N_SHIFT) |
2259 fll_div.fll_loop_gain);
2260
2261 snd_soc_write(codec, WM8996_FLL_EFS_1, fll_div.lambda);
2262
Mark Brownded71dc2011-09-19 18:50:05 +01002263 /* Enable the bandgap if it's not already enabled */
2264 ret = snd_soc_read(codec, WM8996_FLL_CONTROL_1);
2265 if (!(ret & WM8996_FLL_ENA))
2266 wm8996_bg_enable(codec);
2267
Mark Browna4161942011-08-16 16:57:58 +09002268 /* Clear any pending completions (eg, from failed startups) */
2269 try_wait_for_completion(&wm8996->fll_lock);
2270
Mark Browna9ba6152011-06-24 12:10:44 +01002271 snd_soc_update_bits(codec, WM8996_FLL_CONTROL_1,
2272 WM8996_FLL_ENA, WM8996_FLL_ENA);
2273
2274 /* The FLL supports live reconfiguration - kick that in case we were
2275 * already enabled.
2276 */
2277 snd_soc_write(codec, WM8996_FLL_CONTROL_6, WM8996_FLL_SWITCH_CLK);
2278
2279 /* Wait for the FLL to lock, using the interrupt if possible */
2280 if (Fref > 1000000)
2281 timeout = usecs_to_jiffies(300);
2282 else
2283 timeout = msecs_to_jiffies(2);
2284
Mark Brown27b6d922011-09-04 09:35:47 -07002285 /* Allow substantially longer if we've actually got the IRQ, poll
2286 * at a slightly higher rate if we don't.
2287 */
Mark Browna9ba6152011-06-24 12:10:44 +01002288 if (i2c->irq)
Mark Brown27b6d922011-09-04 09:35:47 -07002289 timeout *= 10;
2290 else
2291 timeout /= 2;
Mark Browna9ba6152011-06-24 12:10:44 +01002292
Mark Brown27b6d922011-09-04 09:35:47 -07002293 for (retry = 0; retry < 10; retry++) {
2294 ret = wait_for_completion_timeout(&wm8996->fll_lock,
2295 timeout);
2296 if (ret != 0) {
2297 WARN_ON(!i2c->irq);
2298 break;
2299 }
Mark Browna9ba6152011-06-24 12:10:44 +01002300
Mark Brown27b6d922011-09-04 09:35:47 -07002301 ret = snd_soc_read(codec, WM8996_INTERRUPT_RAW_STATUS_2);
2302 if (ret & WM8996_FLL_LOCK_STS)
2303 break;
2304 }
2305 if (retry == 10) {
Mark Browna9ba6152011-06-24 12:10:44 +01002306 dev_err(codec->dev, "Timed out waiting for FLL\n");
2307 ret = -ETIMEDOUT;
Mark Browna9ba6152011-06-24 12:10:44 +01002308 }
2309
2310 dev_dbg(codec->dev, "FLL configured for %dHz->%dHz\n", Fref, Fout);
2311
2312 wm8996->fll_fref = Fref;
2313 wm8996->fll_fout = Fout;
2314 wm8996->fll_src = source;
2315
2316 return ret;
2317}
2318
2319#ifdef CONFIG_GPIOLIB
2320static inline struct wm8996_priv *gpio_to_wm8996(struct gpio_chip *chip)
2321{
2322 return container_of(chip, struct wm8996_priv, gpio_chip);
2323}
2324
2325static void wm8996_gpio_set(struct gpio_chip *chip, unsigned offset, int value)
2326{
2327 struct wm8996_priv *wm8996 = gpio_to_wm8996(chip);
2328 struct snd_soc_codec *codec = wm8996->codec;
2329
2330 snd_soc_update_bits(codec, WM8996_GPIO_1 + offset,
2331 WM8996_GP1_LVL, !!value << WM8996_GP1_LVL_SHIFT);
2332}
2333
2334static int wm8996_gpio_direction_out(struct gpio_chip *chip,
2335 unsigned offset, int value)
2336{
2337 struct wm8996_priv *wm8996 = gpio_to_wm8996(chip);
2338 struct snd_soc_codec *codec = wm8996->codec;
2339 int val;
2340
2341 val = (1 << WM8996_GP1_FN_SHIFT) | (!!value << WM8996_GP1_LVL_SHIFT);
2342
2343 return snd_soc_update_bits(codec, WM8996_GPIO_1 + offset,
2344 WM8996_GP1_FN_MASK | WM8996_GP1_DIR |
2345 WM8996_GP1_LVL, val);
2346}
2347
2348static int wm8996_gpio_get(struct gpio_chip *chip, unsigned offset)
2349{
2350 struct wm8996_priv *wm8996 = gpio_to_wm8996(chip);
2351 struct snd_soc_codec *codec = wm8996->codec;
2352 int ret;
2353
2354 ret = snd_soc_read(codec, WM8996_GPIO_1 + offset);
2355 if (ret < 0)
2356 return ret;
2357
2358 return (ret & WM8996_GP1_LVL) != 0;
2359}
2360
2361static int wm8996_gpio_direction_in(struct gpio_chip *chip, unsigned offset)
2362{
2363 struct wm8996_priv *wm8996 = gpio_to_wm8996(chip);
2364 struct snd_soc_codec *codec = wm8996->codec;
2365
2366 return snd_soc_update_bits(codec, WM8996_GPIO_1 + offset,
2367 WM8996_GP1_FN_MASK | WM8996_GP1_DIR,
2368 (1 << WM8996_GP1_FN_SHIFT) |
2369 (1 << WM8996_GP1_DIR_SHIFT));
2370}
2371
2372static struct gpio_chip wm8996_template_chip = {
2373 .label = "wm8996",
2374 .owner = THIS_MODULE,
2375 .direction_output = wm8996_gpio_direction_out,
2376 .set = wm8996_gpio_set,
2377 .direction_input = wm8996_gpio_direction_in,
2378 .get = wm8996_gpio_get,
2379 .can_sleep = 1,
2380};
2381
2382static void wm8996_init_gpio(struct snd_soc_codec *codec)
2383{
2384 struct wm8996_priv *wm8996 = snd_soc_codec_get_drvdata(codec);
2385 int ret;
2386
2387 wm8996->gpio_chip = wm8996_template_chip;
2388 wm8996->gpio_chip.ngpio = 5;
2389 wm8996->gpio_chip.dev = codec->dev;
2390
2391 if (wm8996->pdata.gpio_base)
2392 wm8996->gpio_chip.base = wm8996->pdata.gpio_base;
2393 else
2394 wm8996->gpio_chip.base = -1;
2395
2396 ret = gpiochip_add(&wm8996->gpio_chip);
2397 if (ret != 0)
2398 dev_err(codec->dev, "Failed to add GPIOs: %d\n", ret);
2399}
2400
2401static void wm8996_free_gpio(struct snd_soc_codec *codec)
2402{
2403 struct wm8996_priv *wm8996 = snd_soc_codec_get_drvdata(codec);
2404 int ret;
2405
2406 ret = gpiochip_remove(&wm8996->gpio_chip);
2407 if (ret != 0)
2408 dev_err(codec->dev, "Failed to remove GPIOs: %d\n", ret);
2409}
2410#else
2411static void wm8996_init_gpio(struct snd_soc_codec *codec)
2412{
2413}
2414
2415static void wm8996_free_gpio(struct snd_soc_codec *codec)
2416{
2417}
2418#endif
2419
2420/**
2421 * wm8996_detect - Enable default WM8996 jack detection
2422 *
2423 * The WM8996 has advanced accessory detection support for headsets.
2424 * This function provides a default implementation which integrates
2425 * the majority of this functionality with minimal user configuration.
2426 *
2427 * This will detect headset, headphone and short circuit button and
2428 * will also detect inverted microphone ground connections and update
2429 * the polarity of the connections.
2430 */
2431int wm8996_detect(struct snd_soc_codec *codec, struct snd_soc_jack *jack,
2432 wm8996_polarity_fn polarity_cb)
2433{
2434 struct wm8996_priv *wm8996 = snd_soc_codec_get_drvdata(codec);
2435
2436 wm8996->jack = jack;
2437 wm8996->detecting = true;
2438 wm8996->polarity_cb = polarity_cb;
2439
2440 if (wm8996->polarity_cb)
2441 wm8996->polarity_cb(codec, 0);
2442
2443 /* Clear discarge to avoid noise during detection */
2444 snd_soc_update_bits(codec, WM8996_MICBIAS_1,
2445 WM8996_MICB1_DISCH, 0);
2446 snd_soc_update_bits(codec, WM8996_MICBIAS_2,
2447 WM8996_MICB2_DISCH, 0);
2448
2449 /* LDO2 powers the microphones, SYSCLK clocks detection */
2450 snd_soc_dapm_force_enable_pin(&codec->dapm, "LDO2");
2451 snd_soc_dapm_force_enable_pin(&codec->dapm, "SYSCLK");
2452
2453 /* We start off just enabling microphone detection - even a
2454 * plain headphone will trigger detection.
2455 */
2456 snd_soc_update_bits(codec, WM8996_MIC_DETECT_1,
2457 WM8996_MICD_ENA, WM8996_MICD_ENA);
2458
2459 /* Slowest detection rate, gives debounce for initial detection */
2460 snd_soc_update_bits(codec, WM8996_MIC_DETECT_1,
2461 WM8996_MICD_RATE_MASK,
2462 WM8996_MICD_RATE_MASK);
2463
2464 /* Enable interrupts and we're off */
2465 snd_soc_update_bits(codec, WM8996_INTERRUPT_STATUS_2_MASK,
Mark Brown0b684cc2011-09-04 07:50:31 -07002466 WM8996_IM_MICD_EINT | WM8996_HP_DONE_EINT, 0);
Mark Browna9ba6152011-06-24 12:10:44 +01002467
2468 return 0;
2469}
2470EXPORT_SYMBOL_GPL(wm8996_detect);
2471
Mark Brown0b684cc2011-09-04 07:50:31 -07002472static void wm8996_hpdet_irq(struct snd_soc_codec *codec)
2473{
2474 struct wm8996_priv *wm8996 = snd_soc_codec_get_drvdata(codec);
2475 int val, reg, report;
2476
2477 /* Assume headphone in error conditions; we need to report
2478 * something or we stall our state machine.
2479 */
2480 report = SND_JACK_HEADPHONE;
2481
2482 reg = snd_soc_read(codec, WM8996_HEADPHONE_DETECT_2);
2483 if (reg < 0) {
2484 dev_err(codec->dev, "Failed to read HPDET status\n");
2485 goto out;
2486 }
2487
2488 if (!(reg & WM8996_HP_DONE)) {
2489 dev_err(codec->dev, "Got HPDET IRQ but HPDET is busy\n");
2490 goto out;
2491 }
2492
2493 val = reg & WM8996_HP_LVL_MASK;
2494
2495 dev_dbg(codec->dev, "HPDET measured %d ohms\n", val);
2496
2497 /* If we've got high enough impedence then report as line,
2498 * otherwise assume headphone.
2499 */
2500 if (val >= 126)
2501 report = SND_JACK_LINEOUT;
2502 else
2503 report = SND_JACK_HEADPHONE;
2504
2505out:
2506 if (wm8996->jack_mic)
2507 report |= SND_JACK_MICROPHONE;
2508
2509 snd_soc_jack_report(wm8996->jack, report,
2510 SND_JACK_LINEOUT | SND_JACK_HEADSET);
2511
2512 wm8996->detecting = false;
2513
2514 /* If the output isn't running re-clamp it */
2515 if (!(snd_soc_read(codec, WM8996_POWER_MANAGEMENT_1) &
2516 (WM8996_HPOUT1L_ENA | WM8996_HPOUT1R_RMV_SHORT)))
2517 snd_soc_update_bits(codec, WM8996_ANALOGUE_HP_1,
2518 WM8996_HPOUT1L_RMV_SHORT |
2519 WM8996_HPOUT1R_RMV_SHORT, 0);
2520
2521 /* Go back to looking at the microphone */
2522 snd_soc_update_bits(codec, WM8996_ACCESSORY_DETECT_MODE_1,
2523 WM8996_JD_MODE_MASK, 0);
2524 snd_soc_update_bits(codec, WM8996_MIC_DETECT_1, WM8996_MICD_ENA,
2525 WM8996_MICD_ENA);
2526
2527 snd_soc_dapm_disable_pin(&codec->dapm, "Bandgap");
2528 snd_soc_dapm_sync(&codec->dapm);
2529}
2530
2531static void wm8996_hpdet_start(struct snd_soc_codec *codec)
2532{
2533 /* Unclamp the output, we can't measure while we're shorting it */
2534 snd_soc_update_bits(codec, WM8996_ANALOGUE_HP_1,
2535 WM8996_HPOUT1L_RMV_SHORT |
2536 WM8996_HPOUT1R_RMV_SHORT,
2537 WM8996_HPOUT1L_RMV_SHORT |
2538 WM8996_HPOUT1R_RMV_SHORT);
2539
2540 /* We need bandgap for HPDET */
2541 snd_soc_dapm_force_enable_pin(&codec->dapm, "Bandgap");
2542 snd_soc_dapm_sync(&codec->dapm);
2543
2544 /* Go into headphone detect left mode */
2545 snd_soc_update_bits(codec, WM8996_MIC_DETECT_1, WM8996_MICD_ENA, 0);
2546 snd_soc_update_bits(codec, WM8996_ACCESSORY_DETECT_MODE_1,
2547 WM8996_JD_MODE_MASK, 1);
2548
2549 /* Trigger a measurement */
2550 snd_soc_update_bits(codec, WM8996_HEADPHONE_DETECT_1,
2551 WM8996_HP_POLL, WM8996_HP_POLL);
2552}
2553
Mark Browna9ba6152011-06-24 12:10:44 +01002554static void wm8996_micd(struct snd_soc_codec *codec)
2555{
2556 struct wm8996_priv *wm8996 = snd_soc_codec_get_drvdata(codec);
2557 int val, reg;
2558
2559 val = snd_soc_read(codec, WM8996_MIC_DETECT_3);
2560
2561 dev_dbg(codec->dev, "Microphone event: %x\n", val);
2562
2563 if (!(val & WM8996_MICD_VALID)) {
2564 dev_warn(codec->dev, "Microphone detection state invalid\n");
2565 return;
2566 }
2567
2568 /* No accessory, reset everything and report removal */
2569 if (!(val & WM8996_MICD_STS)) {
2570 dev_dbg(codec->dev, "Jack removal detected\n");
2571 wm8996->jack_mic = false;
2572 wm8996->detecting = true;
2573 snd_soc_jack_report(wm8996->jack, 0,
Mark Brown0b684cc2011-09-04 07:50:31 -07002574 SND_JACK_LINEOUT | SND_JACK_HEADSET |
2575 SND_JACK_BTN_0);
2576
Mark Browna9ba6152011-06-24 12:10:44 +01002577 snd_soc_update_bits(codec, WM8996_MIC_DETECT_1,
2578 WM8996_MICD_RATE_MASK,
2579 WM8996_MICD_RATE_MASK);
2580 return;
2581 }
2582
Mark Brown0b684cc2011-09-04 07:50:31 -07002583 /* If the measurement is very high we've got a microphone,
2584 * either we just detected one or if we already reported then
2585 * we've got a button release event.
Mark Browna9ba6152011-06-24 12:10:44 +01002586 */
2587 if (val & 0x400) {
Mark Brown0b684cc2011-09-04 07:50:31 -07002588 if (wm8996->detecting) {
2589 dev_dbg(codec->dev, "Microphone detected\n");
2590 wm8996->jack_mic = true;
2591 wm8996_hpdet_start(codec);
Mark Browna9ba6152011-06-24 12:10:44 +01002592
Mark Brown0b684cc2011-09-04 07:50:31 -07002593 /* Increase poll rate to give better responsiveness
2594 * for buttons */
2595 snd_soc_update_bits(codec, WM8996_MIC_DETECT_1,
2596 WM8996_MICD_RATE_MASK,
2597 5 << WM8996_MICD_RATE_SHIFT);
2598 } else {
2599 dev_dbg(codec->dev, "Mic button up\n");
2600 snd_soc_jack_report(wm8996->jack, 0, SND_JACK_BTN_0);
2601 }
2602
2603 return;
Mark Browna9ba6152011-06-24 12:10:44 +01002604 }
2605
2606 /* If we detected a lower impedence during initial startup
2607 * then we probably have the wrong polarity, flip it. Don't
2608 * do this for the lowest impedences to speed up detection of
2609 * plain headphones.
2610 */
2611 if (wm8996->detecting && (val & 0x3f0)) {
2612 reg = snd_soc_read(codec, WM8996_ACCESSORY_DETECT_MODE_2);
2613 reg ^= WM8996_HPOUT1FB_SRC | WM8996_MICD_SRC |
2614 WM8996_MICD_BIAS_SRC;
2615 snd_soc_update_bits(codec, WM8996_ACCESSORY_DETECT_MODE_2,
2616 WM8996_HPOUT1FB_SRC | WM8996_MICD_SRC |
2617 WM8996_MICD_BIAS_SRC, reg);
2618
2619 if (wm8996->polarity_cb)
2620 wm8996->polarity_cb(codec,
2621 (reg & WM8996_MICD_SRC) != 0);
2622
2623 dev_dbg(codec->dev, "Set microphone polarity to %d\n",
2624 (reg & WM8996_MICD_SRC) != 0);
2625
2626 return;
2627 }
2628
2629 /* Don't distinguish between buttons, just report any low
2630 * impedence as BTN_0.
2631 */
2632 if (val & 0x3fc) {
2633 if (wm8996->jack_mic) {
2634 dev_dbg(codec->dev, "Mic button detected\n");
Mark Brown0b684cc2011-09-04 07:50:31 -07002635 snd_soc_jack_report(wm8996->jack, SND_JACK_BTN_0,
Mark Browna9ba6152011-06-24 12:10:44 +01002636 SND_JACK_BTN_0);
Mark Brown0b684cc2011-09-04 07:50:31 -07002637 } else if (wm8996->detecting) {
2638 dev_dbg(codec->dev, "Headphone detected\n");
2639 wm8996_hpdet_start(codec);
Mark Browna9ba6152011-06-24 12:10:44 +01002640
2641 /* Increase the detection rate a bit for
2642 * responsiveness.
2643 */
2644 snd_soc_update_bits(codec, WM8996_MIC_DETECT_1,
2645 WM8996_MICD_RATE_MASK,
2646 7 << WM8996_MICD_RATE_SHIFT);
Mark Browna9ba6152011-06-24 12:10:44 +01002647 }
2648 }
2649}
2650
2651static irqreturn_t wm8996_irq(int irq, void *data)
2652{
2653 struct snd_soc_codec *codec = data;
2654 struct wm8996_priv *wm8996 = snd_soc_codec_get_drvdata(codec);
2655 int irq_val;
2656
2657 irq_val = snd_soc_read(codec, WM8996_INTERRUPT_STATUS_2);
2658 if (irq_val < 0) {
2659 dev_err(codec->dev, "Failed to read IRQ status: %d\n",
2660 irq_val);
2661 return IRQ_NONE;
2662 }
2663 irq_val &= ~snd_soc_read(codec, WM8996_INTERRUPT_STATUS_2_MASK);
2664
Mark Brown2fde6e82011-08-20 19:28:59 +01002665 if (!irq_val)
2666 return IRQ_NONE;
2667
Mark Brown84497092011-07-20 13:49:58 +01002668 snd_soc_write(codec, WM8996_INTERRUPT_STATUS_2, irq_val);
2669
Mark Browna9ba6152011-06-24 12:10:44 +01002670 if (irq_val & (WM8996_DCS_DONE_01_EINT | WM8996_DCS_DONE_23_EINT)) {
2671 dev_dbg(codec->dev, "DC servo IRQ\n");
2672 complete(&wm8996->dcs_done);
2673 }
2674
2675 if (irq_val & WM8996_FIFOS_ERR_EINT)
2676 dev_err(codec->dev, "Digital core FIFO error\n");
2677
2678 if (irq_val & WM8996_FLL_LOCK_EINT) {
2679 dev_dbg(codec->dev, "FLL locked\n");
2680 complete(&wm8996->fll_lock);
2681 }
2682
2683 if (irq_val & WM8996_MICD_EINT)
2684 wm8996_micd(codec);
2685
Mark Brown0b684cc2011-09-04 07:50:31 -07002686 if (irq_val & WM8996_HP_DONE_EINT)
2687 wm8996_hpdet_irq(codec);
2688
Mark Brown2fde6e82011-08-20 19:28:59 +01002689 return IRQ_HANDLED;
Mark Browna9ba6152011-06-24 12:10:44 +01002690}
2691
2692static irqreturn_t wm8996_edge_irq(int irq, void *data)
2693{
2694 irqreturn_t ret = IRQ_NONE;
2695 irqreturn_t val;
2696
2697 do {
2698 val = wm8996_irq(irq, data);
2699 if (val != IRQ_NONE)
2700 ret = val;
2701 } while (val != IRQ_NONE);
2702
2703 return ret;
2704}
2705
2706static void wm8996_retune_mobile_pdata(struct snd_soc_codec *codec)
2707{
2708 struct wm8996_priv *wm8996 = snd_soc_codec_get_drvdata(codec);
2709 struct wm8996_pdata *pdata = &wm8996->pdata;
2710
2711 struct snd_kcontrol_new controls[] = {
2712 SOC_ENUM_EXT("DSP1 EQ Mode",
2713 wm8996->retune_mobile_enum,
2714 wm8996_get_retune_mobile_enum,
2715 wm8996_put_retune_mobile_enum),
2716 SOC_ENUM_EXT("DSP2 EQ Mode",
2717 wm8996->retune_mobile_enum,
2718 wm8996_get_retune_mobile_enum,
2719 wm8996_put_retune_mobile_enum),
2720 };
2721 int ret, i, j;
2722 const char **t;
2723
2724 /* We need an array of texts for the enum API but the number
2725 * of texts is likely to be less than the number of
2726 * configurations due to the sample rate dependency of the
2727 * configurations. */
2728 wm8996->num_retune_mobile_texts = 0;
2729 wm8996->retune_mobile_texts = NULL;
2730 for (i = 0; i < pdata->num_retune_mobile_cfgs; i++) {
2731 for (j = 0; j < wm8996->num_retune_mobile_texts; j++) {
2732 if (strcmp(pdata->retune_mobile_cfgs[i].name,
2733 wm8996->retune_mobile_texts[j]) == 0)
2734 break;
2735 }
2736
2737 if (j != wm8996->num_retune_mobile_texts)
2738 continue;
2739
2740 /* Expand the array... */
2741 t = krealloc(wm8996->retune_mobile_texts,
2742 sizeof(char *) *
2743 (wm8996->num_retune_mobile_texts + 1),
2744 GFP_KERNEL);
2745 if (t == NULL)
2746 continue;
2747
2748 /* ...store the new entry... */
2749 t[wm8996->num_retune_mobile_texts] =
2750 pdata->retune_mobile_cfgs[i].name;
2751
2752 /* ...and remember the new version. */
2753 wm8996->num_retune_mobile_texts++;
2754 wm8996->retune_mobile_texts = t;
2755 }
2756
2757 dev_dbg(codec->dev, "Allocated %d unique ReTune Mobile names\n",
2758 wm8996->num_retune_mobile_texts);
2759
2760 wm8996->retune_mobile_enum.max = wm8996->num_retune_mobile_texts;
2761 wm8996->retune_mobile_enum.texts = wm8996->retune_mobile_texts;
2762
2763 ret = snd_soc_add_controls(codec, controls, ARRAY_SIZE(controls));
2764 if (ret != 0)
2765 dev_err(codec->dev,
2766 "Failed to add ReTune Mobile controls: %d\n", ret);
2767}
2768
Mark Brown79172742011-09-19 16:15:58 +01002769static const struct regmap_config wm8996_regmap = {
2770 .reg_bits = 16,
2771 .val_bits = 16,
2772
2773 .max_register = WM8996_MAX_REGISTER,
2774 .reg_defaults = wm8996_reg,
2775 .num_reg_defaults = ARRAY_SIZE(wm8996_reg),
2776 .volatile_reg = wm8996_volatile_register,
2777 .readable_reg = wm8996_readable_register,
2778 .cache_type = REGCACHE_RBTREE,
2779};
2780
Mark Browna9ba6152011-06-24 12:10:44 +01002781static int wm8996_probe(struct snd_soc_codec *codec)
2782{
2783 int ret;
2784 struct wm8996_priv *wm8996 = snd_soc_codec_get_drvdata(codec);
2785 struct i2c_client *i2c = to_i2c_client(codec->dev);
2786 struct snd_soc_dapm_context *dapm = &codec->dapm;
2787 int i, irq_flags;
2788
2789 wm8996->codec = codec;
2790
2791 init_completion(&wm8996->dcs_done);
2792 init_completion(&wm8996->fll_lock);
2793
2794 dapm->idle_bias_off = true;
Mark Browna9ba6152011-06-24 12:10:44 +01002795
Mark Brownee5f3872011-09-19 19:51:07 +01002796 codec->control_data = wm8996->regmap;
Mark Brown79172742011-09-19 16:15:58 +01002797
2798 ret = snd_soc_codec_set_cache_io(codec, 16, 16, SND_SOC_REGMAP);
Mark Browna9ba6152011-06-24 12:10:44 +01002799 if (ret != 0) {
2800 dev_err(codec->dev, "Failed to set cache I/O: %d\n", ret);
Mark Brownee5f3872011-09-19 19:51:07 +01002801 goto err;
Mark Browna9ba6152011-06-24 12:10:44 +01002802 }
2803
2804 wm8996->disable_nb[0].notifier_call = wm8996_regulator_event_0;
2805 wm8996->disable_nb[1].notifier_call = wm8996_regulator_event_1;
2806 wm8996->disable_nb[2].notifier_call = wm8996_regulator_event_2;
Mark Brownc83495a2011-09-11 10:05:18 +01002807
Mark Browna9ba6152011-06-24 12:10:44 +01002808 /* This should really be moved into the regulator core */
2809 for (i = 0; i < ARRAY_SIZE(wm8996->supplies); i++) {
2810 ret = regulator_register_notifier(wm8996->supplies[i].consumer,
2811 &wm8996->disable_nb[i]);
2812 if (ret != 0) {
2813 dev_err(codec->dev,
2814 "Failed to register regulator notifier: %d\n",
2815 ret);
2816 }
2817 }
2818
Mark Brown79172742011-09-19 16:15:58 +01002819 regcache_cache_only(codec->control_data, true);
Mark Browna9ba6152011-06-24 12:10:44 +01002820
2821 /* Apply platform data settings */
2822 snd_soc_update_bits(codec, WM8996_LINE_INPUT_CONTROL,
2823 WM8996_INL_MODE_MASK | WM8996_INR_MODE_MASK,
2824 wm8996->pdata.inl_mode << WM8996_INL_MODE_SHIFT |
2825 wm8996->pdata.inr_mode);
2826
2827 for (i = 0; i < ARRAY_SIZE(wm8996->pdata.gpio_default); i++) {
2828 if (!wm8996->pdata.gpio_default[i])
2829 continue;
2830
2831 snd_soc_write(codec, WM8996_GPIO_1 + i,
2832 wm8996->pdata.gpio_default[i] & 0xffff);
2833 }
2834
2835 if (wm8996->pdata.spkmute_seq)
2836 snd_soc_update_bits(codec, WM8996_PDM_SPEAKER_MUTE_SEQUENCE,
2837 WM8996_SPK_MUTE_ENDIAN |
2838 WM8996_SPK_MUTE_SEQ1_MASK,
2839 wm8996->pdata.spkmute_seq);
2840
2841 snd_soc_update_bits(codec, WM8996_ACCESSORY_DETECT_MODE_2,
2842 WM8996_MICD_BIAS_SRC | WM8996_HPOUT1FB_SRC |
2843 WM8996_MICD_SRC, wm8996->pdata.micdet_def);
2844
2845 /* Latch volume update bits */
2846 snd_soc_update_bits(codec, WM8996_LEFT_LINE_INPUT_VOLUME,
2847 WM8996_IN1_VU, WM8996_IN1_VU);
2848 snd_soc_update_bits(codec, WM8996_RIGHT_LINE_INPUT_VOLUME,
2849 WM8996_IN1_VU, WM8996_IN1_VU);
2850
2851 snd_soc_update_bits(codec, WM8996_DAC1_LEFT_VOLUME,
2852 WM8996_DAC1_VU, WM8996_DAC1_VU);
2853 snd_soc_update_bits(codec, WM8996_DAC1_RIGHT_VOLUME,
2854 WM8996_DAC1_VU, WM8996_DAC1_VU);
2855 snd_soc_update_bits(codec, WM8996_DAC2_LEFT_VOLUME,
2856 WM8996_DAC2_VU, WM8996_DAC2_VU);
2857 snd_soc_update_bits(codec, WM8996_DAC2_RIGHT_VOLUME,
2858 WM8996_DAC2_VU, WM8996_DAC2_VU);
2859
2860 snd_soc_update_bits(codec, WM8996_OUTPUT1_LEFT_VOLUME,
2861 WM8996_DAC1_VU, WM8996_DAC1_VU);
2862 snd_soc_update_bits(codec, WM8996_OUTPUT1_RIGHT_VOLUME,
2863 WM8996_DAC1_VU, WM8996_DAC1_VU);
2864 snd_soc_update_bits(codec, WM8996_OUTPUT2_LEFT_VOLUME,
2865 WM8996_DAC2_VU, WM8996_DAC2_VU);
2866 snd_soc_update_bits(codec, WM8996_OUTPUT2_RIGHT_VOLUME,
2867 WM8996_DAC2_VU, WM8996_DAC2_VU);
2868
2869 snd_soc_update_bits(codec, WM8996_DSP1_TX_LEFT_VOLUME,
2870 WM8996_DSP1TX_VU, WM8996_DSP1TX_VU);
2871 snd_soc_update_bits(codec, WM8996_DSP1_TX_RIGHT_VOLUME,
2872 WM8996_DSP1TX_VU, WM8996_DSP1TX_VU);
2873 snd_soc_update_bits(codec, WM8996_DSP2_TX_LEFT_VOLUME,
2874 WM8996_DSP2TX_VU, WM8996_DSP2TX_VU);
2875 snd_soc_update_bits(codec, WM8996_DSP2_TX_RIGHT_VOLUME,
2876 WM8996_DSP2TX_VU, WM8996_DSP2TX_VU);
2877
2878 snd_soc_update_bits(codec, WM8996_DSP1_RX_LEFT_VOLUME,
2879 WM8996_DSP1RX_VU, WM8996_DSP1RX_VU);
2880 snd_soc_update_bits(codec, WM8996_DSP1_RX_RIGHT_VOLUME,
2881 WM8996_DSP1RX_VU, WM8996_DSP1RX_VU);
2882 snd_soc_update_bits(codec, WM8996_DSP2_RX_LEFT_VOLUME,
2883 WM8996_DSP2RX_VU, WM8996_DSP2RX_VU);
2884 snd_soc_update_bits(codec, WM8996_DSP2_RX_RIGHT_VOLUME,
2885 WM8996_DSP2RX_VU, WM8996_DSP2RX_VU);
2886
2887 /* No support currently for the underclocked TDM modes and
2888 * pick a default TDM layout with each channel pair working with
2889 * slots 0 and 1. */
2890 snd_soc_update_bits(codec, WM8996_AIF1RX_CHANNEL_0_CONFIGURATION,
2891 WM8996_AIF1RX_CHAN0_SLOTS_MASK |
2892 WM8996_AIF1RX_CHAN0_START_SLOT_MASK,
2893 1 << WM8996_AIF1RX_CHAN0_SLOTS_SHIFT | 0);
2894 snd_soc_update_bits(codec, WM8996_AIF1RX_CHANNEL_1_CONFIGURATION,
2895 WM8996_AIF1RX_CHAN1_SLOTS_MASK |
2896 WM8996_AIF1RX_CHAN1_START_SLOT_MASK,
2897 1 << WM8996_AIF1RX_CHAN1_SLOTS_SHIFT | 1);
2898 snd_soc_update_bits(codec, WM8996_AIF1RX_CHANNEL_2_CONFIGURATION,
2899 WM8996_AIF1RX_CHAN2_SLOTS_MASK |
2900 WM8996_AIF1RX_CHAN2_START_SLOT_MASK,
2901 1 << WM8996_AIF1RX_CHAN2_SLOTS_SHIFT | 0);
2902 snd_soc_update_bits(codec, WM8996_AIF1RX_CHANNEL_3_CONFIGURATION,
2903 WM8996_AIF1RX_CHAN3_SLOTS_MASK |
2904 WM8996_AIF1RX_CHAN0_START_SLOT_MASK,
2905 1 << WM8996_AIF1RX_CHAN3_SLOTS_SHIFT | 1);
2906 snd_soc_update_bits(codec, WM8996_AIF1RX_CHANNEL_4_CONFIGURATION,
2907 WM8996_AIF1RX_CHAN4_SLOTS_MASK |
2908 WM8996_AIF1RX_CHAN0_START_SLOT_MASK,
2909 1 << WM8996_AIF1RX_CHAN4_SLOTS_SHIFT | 0);
2910 snd_soc_update_bits(codec, WM8996_AIF1RX_CHANNEL_5_CONFIGURATION,
2911 WM8996_AIF1RX_CHAN5_SLOTS_MASK |
2912 WM8996_AIF1RX_CHAN0_START_SLOT_MASK,
2913 1 << WM8996_AIF1RX_CHAN5_SLOTS_SHIFT | 1);
2914
2915 snd_soc_update_bits(codec, WM8996_AIF2RX_CHANNEL_0_CONFIGURATION,
2916 WM8996_AIF2RX_CHAN0_SLOTS_MASK |
2917 WM8996_AIF2RX_CHAN0_START_SLOT_MASK,
2918 1 << WM8996_AIF2RX_CHAN0_SLOTS_SHIFT | 0);
2919 snd_soc_update_bits(codec, WM8996_AIF2RX_CHANNEL_1_CONFIGURATION,
2920 WM8996_AIF2RX_CHAN1_SLOTS_MASK |
2921 WM8996_AIF2RX_CHAN1_START_SLOT_MASK,
2922 1 << WM8996_AIF2RX_CHAN1_SLOTS_SHIFT | 1);
2923
2924 snd_soc_update_bits(codec, WM8996_AIF1TX_CHANNEL_0_CONFIGURATION,
2925 WM8996_AIF1TX_CHAN0_SLOTS_MASK |
2926 WM8996_AIF1TX_CHAN0_START_SLOT_MASK,
2927 1 << WM8996_AIF1TX_CHAN0_SLOTS_SHIFT | 0);
2928 snd_soc_update_bits(codec, WM8996_AIF1TX_CHANNEL_1_CONFIGURATION,
2929 WM8996_AIF1TX_CHAN1_SLOTS_MASK |
2930 WM8996_AIF1TX_CHAN0_START_SLOT_MASK,
2931 1 << WM8996_AIF1TX_CHAN1_SLOTS_SHIFT | 1);
2932 snd_soc_update_bits(codec, WM8996_AIF1TX_CHANNEL_2_CONFIGURATION,
2933 WM8996_AIF1TX_CHAN2_SLOTS_MASK |
2934 WM8996_AIF1TX_CHAN0_START_SLOT_MASK,
2935 1 << WM8996_AIF1TX_CHAN2_SLOTS_SHIFT | 0);
2936 snd_soc_update_bits(codec, WM8996_AIF1TX_CHANNEL_3_CONFIGURATION,
2937 WM8996_AIF1TX_CHAN3_SLOTS_MASK |
2938 WM8996_AIF1TX_CHAN0_START_SLOT_MASK,
2939 1 << WM8996_AIF1TX_CHAN3_SLOTS_SHIFT | 1);
2940 snd_soc_update_bits(codec, WM8996_AIF1TX_CHANNEL_4_CONFIGURATION,
2941 WM8996_AIF1TX_CHAN4_SLOTS_MASK |
2942 WM8996_AIF1TX_CHAN0_START_SLOT_MASK,
2943 1 << WM8996_AIF1TX_CHAN4_SLOTS_SHIFT | 0);
2944 snd_soc_update_bits(codec, WM8996_AIF1TX_CHANNEL_5_CONFIGURATION,
2945 WM8996_AIF1TX_CHAN5_SLOTS_MASK |
2946 WM8996_AIF1TX_CHAN0_START_SLOT_MASK,
2947 1 << WM8996_AIF1TX_CHAN5_SLOTS_SHIFT | 1);
2948
2949 snd_soc_update_bits(codec, WM8996_AIF2TX_CHANNEL_0_CONFIGURATION,
2950 WM8996_AIF2TX_CHAN0_SLOTS_MASK |
2951 WM8996_AIF2TX_CHAN0_START_SLOT_MASK,
2952 1 << WM8996_AIF2TX_CHAN0_SLOTS_SHIFT | 0);
2953 snd_soc_update_bits(codec, WM8996_AIF1TX_CHANNEL_1_CONFIGURATION,
2954 WM8996_AIF2TX_CHAN1_SLOTS_MASK |
2955 WM8996_AIF2TX_CHAN1_START_SLOT_MASK,
2956 1 << WM8996_AIF1TX_CHAN1_SLOTS_SHIFT | 1);
2957
2958 if (wm8996->pdata.num_retune_mobile_cfgs)
2959 wm8996_retune_mobile_pdata(codec);
2960 else
2961 snd_soc_add_controls(codec, wm8996_eq_controls,
2962 ARRAY_SIZE(wm8996_eq_controls));
2963
2964 /* If the TX LRCLK pins are not in LRCLK mode configure the
2965 * AIFs to source their clocks from the RX LRCLKs.
2966 */
2967 if ((snd_soc_read(codec, WM8996_GPIO_1)))
2968 snd_soc_update_bits(codec, WM8996_AIF1_TX_LRCLK_2,
2969 WM8996_AIF1TX_LRCLK_MODE,
2970 WM8996_AIF1TX_LRCLK_MODE);
2971
2972 if ((snd_soc_read(codec, WM8996_GPIO_2)))
2973 snd_soc_update_bits(codec, WM8996_AIF2_TX_LRCLK_2,
2974 WM8996_AIF2TX_LRCLK_MODE,
2975 WM8996_AIF2TX_LRCLK_MODE);
2976
Mark Browna9ba6152011-06-24 12:10:44 +01002977 wm8996_init_gpio(codec);
2978
2979 if (i2c->irq) {
2980 if (wm8996->pdata.irq_flags)
2981 irq_flags = wm8996->pdata.irq_flags;
2982 else
2983 irq_flags = IRQF_TRIGGER_LOW;
2984
2985 irq_flags |= IRQF_ONESHOT;
2986
2987 if (irq_flags & (IRQF_TRIGGER_RISING | IRQF_TRIGGER_FALLING))
2988 ret = request_threaded_irq(i2c->irq, NULL,
2989 wm8996_edge_irq,
2990 irq_flags, "wm8996", codec);
2991 else
2992 ret = request_threaded_irq(i2c->irq, NULL, wm8996_irq,
2993 irq_flags, "wm8996", codec);
2994
2995 if (ret == 0) {
2996 /* Unmask the interrupt */
2997 snd_soc_update_bits(codec, WM8996_INTERRUPT_CONTROL,
2998 WM8996_IM_IRQ, 0);
2999
3000 /* Enable error reporting and DC servo status */
3001 snd_soc_update_bits(codec,
3002 WM8996_INTERRUPT_STATUS_2_MASK,
3003 WM8996_IM_DCS_DONE_23_EINT |
3004 WM8996_IM_DCS_DONE_01_EINT |
3005 WM8996_IM_FLL_LOCK_EINT |
3006 WM8996_IM_FIFOS_ERR_EINT,
3007 0);
3008 } else {
3009 dev_err(codec->dev, "Failed to request IRQ: %d\n",
3010 ret);
3011 }
3012 }
3013
3014 return 0;
3015
Mark Browna9ba6152011-06-24 12:10:44 +01003016err:
3017 return ret;
3018}
3019
3020static int wm8996_remove(struct snd_soc_codec *codec)
3021{
3022 struct wm8996_priv *wm8996 = snd_soc_codec_get_drvdata(codec);
3023 struct i2c_client *i2c = to_i2c_client(codec->dev);
3024 int i;
3025
3026 snd_soc_update_bits(codec, WM8996_INTERRUPT_CONTROL,
3027 WM8996_IM_IRQ, WM8996_IM_IRQ);
3028
3029 if (i2c->irq)
3030 free_irq(i2c->irq, codec);
3031
3032 wm8996_free_gpio(codec);
3033
3034 for (i = 0; i < ARRAY_SIZE(wm8996->supplies); i++)
3035 regulator_unregister_notifier(wm8996->supplies[i].consumer,
3036 &wm8996->disable_nb[i]);
Mark Brownc83495a2011-09-11 10:05:18 +01003037 regulator_put(wm8996->cpvdd);
Mark Browna9ba6152011-06-24 12:10:44 +01003038 regulator_bulk_free(ARRAY_SIZE(wm8996->supplies), wm8996->supplies);
3039
3040 return 0;
3041}
3042
3043static struct snd_soc_codec_driver soc_codec_dev_wm8996 = {
3044 .probe = wm8996_probe,
3045 .remove = wm8996_remove,
3046 .set_bias_level = wm8996_set_bias_level,
3047 .seq_notifier = wm8996_seq_notifier,
Mark Browna9ba6152011-06-24 12:10:44 +01003048 .controls = wm8996_snd_controls,
3049 .num_controls = ARRAY_SIZE(wm8996_snd_controls),
3050 .dapm_widgets = wm8996_dapm_widgets,
3051 .num_dapm_widgets = ARRAY_SIZE(wm8996_dapm_widgets),
3052 .dapm_routes = wm8996_dapm_routes,
3053 .num_dapm_routes = ARRAY_SIZE(wm8996_dapm_routes),
3054 .set_pll = wm8996_set_fll,
3055};
3056
3057#define WM8996_RATES (SNDRV_PCM_RATE_8000 | SNDRV_PCM_RATE_16000 |\
3058 SNDRV_PCM_RATE_32000 | SNDRV_PCM_RATE_48000)
3059#define WM8996_FORMATS (SNDRV_PCM_FMTBIT_S8 | SNDRV_PCM_FMTBIT_S16_LE |\
3060 SNDRV_PCM_FMTBIT_S20_3LE | SNDRV_PCM_FMTBIT_S24_LE |\
3061 SNDRV_PCM_FMTBIT_S32_LE)
3062
3063static struct snd_soc_dai_ops wm8996_dai_ops = {
3064 .set_fmt = wm8996_set_fmt,
3065 .hw_params = wm8996_hw_params,
3066 .set_sysclk = wm8996_set_sysclk,
3067};
3068
3069static struct snd_soc_dai_driver wm8996_dai[] = {
3070 {
3071 .name = "wm8996-aif1",
3072 .playback = {
3073 .stream_name = "AIF1 Playback",
3074 .channels_min = 1,
3075 .channels_max = 6,
3076 .rates = WM8996_RATES,
3077 .formats = WM8996_FORMATS,
3078 },
3079 .capture = {
3080 .stream_name = "AIF1 Capture",
3081 .channels_min = 1,
3082 .channels_max = 6,
3083 .rates = WM8996_RATES,
3084 .formats = WM8996_FORMATS,
3085 },
3086 .ops = &wm8996_dai_ops,
3087 },
3088 {
3089 .name = "wm8996-aif2",
3090 .playback = {
3091 .stream_name = "AIF2 Playback",
3092 .channels_min = 1,
3093 .channels_max = 2,
3094 .rates = WM8996_RATES,
3095 .formats = WM8996_FORMATS,
3096 },
3097 .capture = {
3098 .stream_name = "AIF2 Capture",
3099 .channels_min = 1,
3100 .channels_max = 2,
3101 .rates = WM8996_RATES,
3102 .formats = WM8996_FORMATS,
3103 },
3104 .ops = &wm8996_dai_ops,
3105 },
3106};
3107
3108static __devinit int wm8996_i2c_probe(struct i2c_client *i2c,
3109 const struct i2c_device_id *id)
3110{
3111 struct wm8996_priv *wm8996;
Mark Brownee5f3872011-09-19 19:51:07 +01003112 int ret, i;
3113 unsigned int reg;
Mark Browna9ba6152011-06-24 12:10:44 +01003114
3115 wm8996 = kzalloc(sizeof(struct wm8996_priv), GFP_KERNEL);
3116 if (wm8996 == NULL)
3117 return -ENOMEM;
3118
3119 i2c_set_clientdata(i2c, wm8996);
3120
3121 if (dev_get_platdata(&i2c->dev))
3122 memcpy(&wm8996->pdata, dev_get_platdata(&i2c->dev),
3123 sizeof(wm8996->pdata));
3124
3125 if (wm8996->pdata.ldo_ena > 0) {
3126 ret = gpio_request_one(wm8996->pdata.ldo_ena,
3127 GPIOF_OUT_INIT_LOW, "WM8996 ENA");
3128 if (ret < 0) {
3129 dev_err(&i2c->dev, "Failed to request GPIO %d: %d\n",
3130 wm8996->pdata.ldo_ena, ret);
3131 goto err;
3132 }
3133 }
3134
Mark Brownee5f3872011-09-19 19:51:07 +01003135 for (i = 0; i < ARRAY_SIZE(wm8996->supplies); i++)
3136 wm8996->supplies[i].supply = wm8996_supply_names[i];
3137
3138 ret = regulator_bulk_get(&i2c->dev, ARRAY_SIZE(wm8996->supplies),
3139 wm8996->supplies);
3140 if (ret != 0) {
3141 dev_err(&i2c->dev, "Failed to request supplies: %d\n", ret);
3142 goto err_gpio;
3143 }
3144
3145 wm8996->cpvdd = regulator_get(&i2c->dev, "CPVDD");
3146 if (IS_ERR(wm8996->cpvdd)) {
3147 ret = PTR_ERR(wm8996->cpvdd);
3148 dev_err(&i2c->dev, "Failed to get CPVDD: %d\n", ret);
3149 goto err_get;
3150 }
3151
3152 ret = regulator_bulk_enable(ARRAY_SIZE(wm8996->supplies),
3153 wm8996->supplies);
3154 if (ret != 0) {
3155 dev_err(&i2c->dev, "Failed to enable supplies: %d\n", ret);
3156 goto err_cpvdd;
3157 }
3158
3159 if (wm8996->pdata.ldo_ena > 0) {
3160 gpio_set_value_cansleep(wm8996->pdata.ldo_ena, 1);
3161 msleep(5);
3162 }
3163
3164 wm8996->regmap = regmap_init_i2c(i2c, &wm8996_regmap);
3165 if (IS_ERR(wm8996->regmap)) {
3166 ret = PTR_ERR(wm8996->regmap);
3167 dev_err(&i2c->dev, "regmap_init() failed: %d\n", ret);
3168 goto err_enable;
3169 }
3170
3171 ret = regmap_read(wm8996->regmap, WM8996_SOFTWARE_RESET, &reg);
3172 if (ret < 0) {
3173 dev_err(&i2c->dev, "Failed to read ID register: %d\n", ret);
3174 goto err_regmap;
3175 }
3176 if (reg != 0x8915) {
3177 dev_err(&i2c->dev, "Device is not a WM8996, ID %x\n", ret);
3178 ret = -EINVAL;
3179 goto err_regmap;
3180 }
3181
3182 ret = regmap_read(wm8996->regmap, WM8996_CHIP_REVISION, &reg);
3183 if (ret < 0) {
3184 dev_err(&i2c->dev, "Failed to read device revision: %d\n",
3185 ret);
3186 goto err_regmap;
3187 }
3188
3189 dev_info(&i2c->dev, "revision %c\n",
3190 (reg & WM8996_CHIP_REV_MASK) + 'A');
3191
3192 regulator_bulk_disable(ARRAY_SIZE(wm8996->supplies), wm8996->supplies);
3193
3194 ret = wm8996_reset(wm8996);
3195 if (ret < 0) {
3196 dev_err(&i2c->dev, "Failed to issue reset\n");
3197 goto err_regmap;
3198 }
3199
Mark Browna9ba6152011-06-24 12:10:44 +01003200 ret = snd_soc_register_codec(&i2c->dev,
3201 &soc_codec_dev_wm8996, wm8996_dai,
3202 ARRAY_SIZE(wm8996_dai));
3203 if (ret < 0)
Mark Brownee5f3872011-09-19 19:51:07 +01003204 goto err_regmap;
Mark Browna9ba6152011-06-24 12:10:44 +01003205
3206 return ret;
3207
Mark Brownee5f3872011-09-19 19:51:07 +01003208err_regmap:
3209 regmap_exit(wm8996->regmap);
3210err_enable:
3211 if (wm8996->pdata.ldo_ena > 0)
3212 gpio_set_value_cansleep(wm8996->pdata.ldo_ena, 0);
3213 regulator_bulk_disable(ARRAY_SIZE(wm8996->supplies), wm8996->supplies);
3214err_cpvdd:
3215 regulator_put(wm8996->cpvdd);
3216err_get:
3217 regulator_bulk_free(ARRAY_SIZE(wm8996->supplies), wm8996->supplies);
Mark Browna9ba6152011-06-24 12:10:44 +01003218err_gpio:
3219 if (wm8996->pdata.ldo_ena > 0)
3220 gpio_free(wm8996->pdata.ldo_ena);
3221err:
3222 kfree(wm8996);
3223
3224 return ret;
3225}
3226
3227static __devexit int wm8996_i2c_remove(struct i2c_client *client)
3228{
3229 struct wm8996_priv *wm8996 = i2c_get_clientdata(client);
3230
3231 snd_soc_unregister_codec(&client->dev);
Mark Brownee5f3872011-09-19 19:51:07 +01003232 regulator_put(wm8996->cpvdd);
3233 regulator_bulk_free(ARRAY_SIZE(wm8996->supplies), wm8996->supplies);
3234 regmap_exit(wm8996->regmap);
3235 if (wm8996->pdata.ldo_ena > 0) {
3236 gpio_set_value_cansleep(wm8996->pdata.ldo_ena, 0);
Mark Browna9ba6152011-06-24 12:10:44 +01003237 gpio_free(wm8996->pdata.ldo_ena);
Mark Brownee5f3872011-09-19 19:51:07 +01003238 }
Axel Lin753ddf52011-10-24 11:31:12 +08003239 kfree(wm8996);
Mark Browna9ba6152011-06-24 12:10:44 +01003240 return 0;
3241}
3242
3243static const struct i2c_device_id wm8996_i2c_id[] = {
3244 { "wm8996", 0 },
3245 { }
3246};
3247MODULE_DEVICE_TABLE(i2c, wm8996_i2c_id);
3248
3249static struct i2c_driver wm8996_i2c_driver = {
3250 .driver = {
3251 .name = "wm8996",
3252 .owner = THIS_MODULE,
3253 },
3254 .probe = wm8996_i2c_probe,
3255 .remove = __devexit_p(wm8996_i2c_remove),
3256 .id_table = wm8996_i2c_id,
3257};
3258
3259static int __init wm8996_modinit(void)
3260{
3261 int ret;
3262
3263 ret = i2c_add_driver(&wm8996_i2c_driver);
3264 if (ret != 0) {
3265 printk(KERN_ERR "Failed to register WM8996 I2C driver: %d\n",
3266 ret);
3267 }
3268
3269 return ret;
3270}
3271module_init(wm8996_modinit);
3272
3273static void __exit wm8996_exit(void)
3274{
3275 i2c_del_driver(&wm8996_i2c_driver);
3276}
3277module_exit(wm8996_exit);
3278
3279MODULE_DESCRIPTION("ASoC WM8996 driver");
3280MODULE_AUTHOR("Mark Brown <broonie@opensource.wolfsonmicro.com>");
3281MODULE_LICENSE("GPL");