blob: bf6abf14f04ac515e5612b701c3ef9501eea2b2d [file] [log] [blame]
Daniel Vetter76aaf222010-11-05 22:23:30 +01001/*
2 * Copyright © 2010 Daniel Vetter
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
21 * IN THE SOFTWARE.
22 *
23 */
24
David Howells760285e2012-10-02 18:01:07 +010025#include <drm/drmP.h>
26#include <drm/i915_drm.h>
Daniel Vetter76aaf222010-11-05 22:23:30 +010027#include "i915_drv.h"
28#include "i915_trace.h"
29#include "intel_drv.h"
30
Ben Widawsky6670a5a2013-06-27 16:30:04 -070031#define GEN6_PPGTT_PD_ENTRIES 512
32#define I915_PPGTT_PT_ENTRIES (PAGE_SIZE / sizeof(gen6_gtt_pte_t))
Ben Widawskyd31eb102013-11-02 21:07:17 -070033typedef uint64_t gen8_gtt_pte_t;
Ben Widawsky37aca442013-11-04 20:47:32 -080034typedef gen8_gtt_pte_t gen8_ppgtt_pde_t;
Ben Widawsky6670a5a2013-06-27 16:30:04 -070035
Ben Widawsky26b1ff32012-11-04 09:21:31 -080036/* PPGTT stuff */
37#define GEN6_GTT_ADDR_ENCODE(addr) ((addr) | (((addr) >> 28) & 0xff0))
Ben Widawsky0d8ff152013-07-04 11:02:03 -070038#define HSW_GTT_ADDR_ENCODE(addr) ((addr) | (((addr) >> 28) & 0x7f0))
Ben Widawsky26b1ff32012-11-04 09:21:31 -080039
40#define GEN6_PDE_VALID (1 << 0)
41/* gen6+ has bit 11-4 for physical addr bit 39-32 */
42#define GEN6_PDE_ADDR_ENCODE(addr) GEN6_GTT_ADDR_ENCODE(addr)
43
44#define GEN6_PTE_VALID (1 << 0)
45#define GEN6_PTE_UNCACHED (1 << 1)
46#define HSW_PTE_UNCACHED (0)
47#define GEN6_PTE_CACHE_LLC (2 << 1)
Chris Wilson350ec882013-08-06 13:17:02 +010048#define GEN7_PTE_CACHE_L3_LLC (3 << 1)
Ben Widawsky26b1ff32012-11-04 09:21:31 -080049#define GEN6_PTE_ADDR_ENCODE(addr) GEN6_GTT_ADDR_ENCODE(addr)
Ben Widawsky0d8ff152013-07-04 11:02:03 -070050#define HSW_PTE_ADDR_ENCODE(addr) HSW_GTT_ADDR_ENCODE(addr)
51
52/* Cacheability Control is a 4-bit value. The low three bits are stored in *
53 * bits 3:1 of the PTE, while the fourth bit is stored in bit 11 of the PTE.
54 */
55#define HSW_CACHEABILITY_CONTROL(bits) ((((bits) & 0x7) << 1) | \
56 (((bits) & 0x8) << (11 - 3)))
Ben Widawsky87a6b682013-08-04 23:47:29 -070057#define HSW_WB_LLC_AGE3 HSW_CACHEABILITY_CONTROL(0x2)
Ben Widawsky0d8ff152013-07-04 11:02:03 -070058#define HSW_WB_LLC_AGE0 HSW_CACHEABILITY_CONTROL(0x3)
Ben Widawsky4d15c142013-07-04 11:02:06 -070059#define HSW_WB_ELLC_LLC_AGE0 HSW_CACHEABILITY_CONTROL(0xb)
Chris Wilson651d7942013-08-08 14:41:10 +010060#define HSW_WT_ELLC_LLC_AGE0 HSW_CACHEABILITY_CONTROL(0x6)
Ben Widawsky26b1ff32012-11-04 09:21:31 -080061
Ben Widawsky459108b2013-11-02 21:07:23 -070062#define GEN8_PTES_PER_PAGE (PAGE_SIZE / sizeof(gen8_gtt_pte_t))
Ben Widawsky37aca442013-11-04 20:47:32 -080063#define GEN8_PDES_PER_PAGE (PAGE_SIZE / sizeof(gen8_ppgtt_pde_t))
64#define GEN8_LEGACY_PDPS 4
65
Ben Widawskyfbe5d362013-11-04 19:56:49 -080066#define PPAT_UNCACHED_INDEX (_PAGE_PWT | _PAGE_PCD)
67#define PPAT_CACHED_PDE_INDEX 0 /* WB LLC */
68#define PPAT_CACHED_INDEX _PAGE_PAT /* WB LLCeLLC */
69#define PPAT_DISPLAY_ELLC_INDEX _PAGE_PCD /* WT eLLC */
70
Ben Widawsky6f65e292013-12-06 14:10:56 -080071static void ppgtt_bind_vma(struct i915_vma *vma,
72 enum i915_cache_level cache_level,
73 u32 flags);
74static void ppgtt_unbind_vma(struct i915_vma *vma);
Ben Widawskyeeb94882013-12-06 14:11:10 -080075static int gen8_ppgtt_enable(struct i915_hw_ppgtt *ppgtt);
Ben Widawsky6f65e292013-12-06 14:10:56 -080076
Ben Widawsky94ec8f62013-11-02 21:07:18 -070077static inline gen8_gtt_pte_t gen8_pte_encode(dma_addr_t addr,
78 enum i915_cache_level level,
79 bool valid)
80{
81 gen8_gtt_pte_t pte = valid ? _PAGE_PRESENT | _PAGE_RW : 0;
82 pte |= addr;
Ben Widawskyfbe5d362013-11-04 19:56:49 -080083 if (level != I915_CACHE_NONE)
84 pte |= PPAT_CACHED_INDEX;
85 else
86 pte |= PPAT_UNCACHED_INDEX;
Ben Widawsky94ec8f62013-11-02 21:07:18 -070087 return pte;
88}
89
Ben Widawskyb1fe6672013-11-04 21:20:14 -080090static inline gen8_ppgtt_pde_t gen8_pde_encode(struct drm_device *dev,
91 dma_addr_t addr,
92 enum i915_cache_level level)
93{
94 gen8_ppgtt_pde_t pde = _PAGE_PRESENT | _PAGE_RW;
95 pde |= addr;
96 if (level != I915_CACHE_NONE)
97 pde |= PPAT_CACHED_PDE_INDEX;
98 else
99 pde |= PPAT_UNCACHED_INDEX;
100 return pde;
101}
102
Chris Wilson350ec882013-08-06 13:17:02 +0100103static gen6_gtt_pte_t snb_pte_encode(dma_addr_t addr,
Ben Widawskyb35b3802013-10-16 09:18:21 -0700104 enum i915_cache_level level,
105 bool valid)
Ben Widawsky54d12522012-09-24 16:44:32 -0700106{
Ben Widawskyb35b3802013-10-16 09:18:21 -0700107 gen6_gtt_pte_t pte = valid ? GEN6_PTE_VALID : 0;
Ben Widawsky54d12522012-09-24 16:44:32 -0700108 pte |= GEN6_PTE_ADDR_ENCODE(addr);
Ben Widawskye7210c32012-10-19 09:33:22 -0700109
110 switch (level) {
Chris Wilson350ec882013-08-06 13:17:02 +0100111 case I915_CACHE_L3_LLC:
112 case I915_CACHE_LLC:
113 pte |= GEN6_PTE_CACHE_LLC;
114 break;
115 case I915_CACHE_NONE:
116 pte |= GEN6_PTE_UNCACHED;
117 break;
118 default:
119 WARN_ON(1);
120 }
121
122 return pte;
123}
124
125static gen6_gtt_pte_t ivb_pte_encode(dma_addr_t addr,
Ben Widawskyb35b3802013-10-16 09:18:21 -0700126 enum i915_cache_level level,
127 bool valid)
Chris Wilson350ec882013-08-06 13:17:02 +0100128{
Ben Widawskyb35b3802013-10-16 09:18:21 -0700129 gen6_gtt_pte_t pte = valid ? GEN6_PTE_VALID : 0;
Chris Wilson350ec882013-08-06 13:17:02 +0100130 pte |= GEN6_PTE_ADDR_ENCODE(addr);
131
132 switch (level) {
133 case I915_CACHE_L3_LLC:
134 pte |= GEN7_PTE_CACHE_L3_LLC;
Ben Widawskye7210c32012-10-19 09:33:22 -0700135 break;
136 case I915_CACHE_LLC:
137 pte |= GEN6_PTE_CACHE_LLC;
138 break;
139 case I915_CACHE_NONE:
Kenneth Graunke91197082013-04-22 00:53:51 -0700140 pte |= GEN6_PTE_UNCACHED;
Ben Widawskye7210c32012-10-19 09:33:22 -0700141 break;
142 default:
Chris Wilson350ec882013-08-06 13:17:02 +0100143 WARN_ON(1);
Ben Widawskye7210c32012-10-19 09:33:22 -0700144 }
145
Ben Widawsky54d12522012-09-24 16:44:32 -0700146 return pte;
147}
148
Kenneth Graunke93c34e72013-04-22 00:53:50 -0700149#define BYT_PTE_WRITEABLE (1 << 1)
150#define BYT_PTE_SNOOPED_BY_CPU_CACHES (1 << 2)
151
Ben Widawsky80a74f72013-06-27 16:30:19 -0700152static gen6_gtt_pte_t byt_pte_encode(dma_addr_t addr,
Ben Widawskyb35b3802013-10-16 09:18:21 -0700153 enum i915_cache_level level,
154 bool valid)
Kenneth Graunke93c34e72013-04-22 00:53:50 -0700155{
Ben Widawskyb35b3802013-10-16 09:18:21 -0700156 gen6_gtt_pte_t pte = valid ? GEN6_PTE_VALID : 0;
Kenneth Graunke93c34e72013-04-22 00:53:50 -0700157 pte |= GEN6_PTE_ADDR_ENCODE(addr);
158
159 /* Mark the page as writeable. Other platforms don't have a
160 * setting for read-only/writable, so this matches that behavior.
161 */
162 pte |= BYT_PTE_WRITEABLE;
163
164 if (level != I915_CACHE_NONE)
165 pte |= BYT_PTE_SNOOPED_BY_CPU_CACHES;
166
167 return pte;
168}
169
Ben Widawsky80a74f72013-06-27 16:30:19 -0700170static gen6_gtt_pte_t hsw_pte_encode(dma_addr_t addr,
Ben Widawskyb35b3802013-10-16 09:18:21 -0700171 enum i915_cache_level level,
172 bool valid)
Kenneth Graunke91197082013-04-22 00:53:51 -0700173{
Ben Widawskyb35b3802013-10-16 09:18:21 -0700174 gen6_gtt_pte_t pte = valid ? GEN6_PTE_VALID : 0;
Ben Widawsky0d8ff152013-07-04 11:02:03 -0700175 pte |= HSW_PTE_ADDR_ENCODE(addr);
Kenneth Graunke91197082013-04-22 00:53:51 -0700176
177 if (level != I915_CACHE_NONE)
Ben Widawsky87a6b682013-08-04 23:47:29 -0700178 pte |= HSW_WB_LLC_AGE3;
Kenneth Graunke91197082013-04-22 00:53:51 -0700179
180 return pte;
181}
182
Ben Widawsky4d15c142013-07-04 11:02:06 -0700183static gen6_gtt_pte_t iris_pte_encode(dma_addr_t addr,
Ben Widawskyb35b3802013-10-16 09:18:21 -0700184 enum i915_cache_level level,
185 bool valid)
Ben Widawsky4d15c142013-07-04 11:02:06 -0700186{
Ben Widawskyb35b3802013-10-16 09:18:21 -0700187 gen6_gtt_pte_t pte = valid ? GEN6_PTE_VALID : 0;
Ben Widawsky4d15c142013-07-04 11:02:06 -0700188 pte |= HSW_PTE_ADDR_ENCODE(addr);
189
Chris Wilson651d7942013-08-08 14:41:10 +0100190 switch (level) {
191 case I915_CACHE_NONE:
192 break;
193 case I915_CACHE_WT:
194 pte |= HSW_WT_ELLC_LLC_AGE0;
195 break;
196 default:
Ben Widawsky4d15c142013-07-04 11:02:06 -0700197 pte |= HSW_WB_ELLC_LLC_AGE0;
Chris Wilson651d7942013-08-08 14:41:10 +0100198 break;
199 }
Ben Widawsky4d15c142013-07-04 11:02:06 -0700200
201 return pte;
202}
203
Ben Widawsky94e409c2013-11-04 22:29:36 -0800204/* Broadwell Page Directory Pointer Descriptors */
205static int gen8_write_pdp(struct intel_ring_buffer *ring, unsigned entry,
Ben Widawskye178f702013-12-06 14:10:47 -0800206 uint64_t val, bool synchronous)
Ben Widawsky94e409c2013-11-04 22:29:36 -0800207{
Ben Widawskye178f702013-12-06 14:10:47 -0800208 struct drm_i915_private *dev_priv = ring->dev->dev_private;
Ben Widawsky94e409c2013-11-04 22:29:36 -0800209 int ret;
210
211 BUG_ON(entry >= 4);
212
Ben Widawskye178f702013-12-06 14:10:47 -0800213 if (synchronous) {
214 I915_WRITE(GEN8_RING_PDP_UDW(ring, entry), val >> 32);
215 I915_WRITE(GEN8_RING_PDP_LDW(ring, entry), (u32)val);
216 return 0;
217 }
218
Ben Widawsky94e409c2013-11-04 22:29:36 -0800219 ret = intel_ring_begin(ring, 6);
220 if (ret)
221 return ret;
222
223 intel_ring_emit(ring, MI_LOAD_REGISTER_IMM(1));
224 intel_ring_emit(ring, GEN8_RING_PDP_UDW(ring, entry));
225 intel_ring_emit(ring, (u32)(val >> 32));
226 intel_ring_emit(ring, MI_LOAD_REGISTER_IMM(1));
227 intel_ring_emit(ring, GEN8_RING_PDP_LDW(ring, entry));
228 intel_ring_emit(ring, (u32)(val));
229 intel_ring_advance(ring);
230
231 return 0;
232}
233
Ben Widawskyeeb94882013-12-06 14:11:10 -0800234static int gen8_mm_switch(struct i915_hw_ppgtt *ppgtt,
235 struct intel_ring_buffer *ring,
236 bool synchronous)
Ben Widawsky94e409c2013-11-04 22:29:36 -0800237{
Ben Widawskyeeb94882013-12-06 14:11:10 -0800238 int i, ret;
Ben Widawsky94e409c2013-11-04 22:29:36 -0800239
240 /* bit of a hack to find the actual last used pd */
241 int used_pd = ppgtt->num_pd_entries / GEN8_PDES_PER_PAGE;
242
Ben Widawsky94e409c2013-11-04 22:29:36 -0800243 for (i = used_pd - 1; i >= 0; i--) {
244 dma_addr_t addr = ppgtt->pd_dma_addr[i];
Ben Widawskyeeb94882013-12-06 14:11:10 -0800245 ret = gen8_write_pdp(ring, i, addr, synchronous);
246 if (ret)
247 return ret;
Ben Widawsky94e409c2013-11-04 22:29:36 -0800248 }
Ben Widawskyd595bd42013-11-25 09:54:32 -0800249
Ben Widawskyeeb94882013-12-06 14:11:10 -0800250 return 0;
Ben Widawsky94e409c2013-11-04 22:29:36 -0800251}
252
Ben Widawsky459108b2013-11-02 21:07:23 -0700253static void gen8_ppgtt_clear_range(struct i915_address_space *vm,
254 unsigned first_entry,
255 unsigned num_entries,
256 bool use_scratch)
257{
258 struct i915_hw_ppgtt *ppgtt =
259 container_of(vm, struct i915_hw_ppgtt, base);
260 gen8_gtt_pte_t *pt_vaddr, scratch_pte;
261 unsigned act_pt = first_entry / GEN8_PTES_PER_PAGE;
262 unsigned first_pte = first_entry % GEN8_PTES_PER_PAGE;
263 unsigned last_pte, i;
264
265 scratch_pte = gen8_pte_encode(ppgtt->base.scratch.addr,
266 I915_CACHE_LLC, use_scratch);
267
268 while (num_entries) {
269 struct page *page_table = &ppgtt->gen8_pt_pages[act_pt];
270
271 last_pte = first_pte + num_entries;
272 if (last_pte > GEN8_PTES_PER_PAGE)
273 last_pte = GEN8_PTES_PER_PAGE;
274
275 pt_vaddr = kmap_atomic(page_table);
276
277 for (i = first_pte; i < last_pte; i++)
278 pt_vaddr[i] = scratch_pte;
279
280 kunmap_atomic(pt_vaddr);
281
282 num_entries -= last_pte - first_pte;
283 first_pte = 0;
284 act_pt++;
285 }
286}
287
Ben Widawsky9df15b42013-11-02 21:07:24 -0700288static void gen8_ppgtt_insert_entries(struct i915_address_space *vm,
289 struct sg_table *pages,
290 unsigned first_entry,
291 enum i915_cache_level cache_level)
292{
293 struct i915_hw_ppgtt *ppgtt =
294 container_of(vm, struct i915_hw_ppgtt, base);
295 gen8_gtt_pte_t *pt_vaddr;
296 unsigned act_pt = first_entry / GEN8_PTES_PER_PAGE;
297 unsigned act_pte = first_entry % GEN8_PTES_PER_PAGE;
298 struct sg_page_iter sg_iter;
299
300 pt_vaddr = kmap_atomic(&ppgtt->gen8_pt_pages[act_pt]);
301 for_each_sg_page(pages->sgl, &sg_iter, pages->nents, 0) {
302 dma_addr_t page_addr;
303
304 page_addr = sg_dma_address(sg_iter.sg) +
305 (sg_iter.sg_pgoffset << PAGE_SHIFT);
306 pt_vaddr[act_pte] = gen8_pte_encode(page_addr, cache_level,
307 true);
308 if (++act_pte == GEN8_PTES_PER_PAGE) {
309 kunmap_atomic(pt_vaddr);
310 act_pt++;
311 pt_vaddr = kmap_atomic(&ppgtt->gen8_pt_pages[act_pt]);
312 act_pte = 0;
313
314 }
315 }
316 kunmap_atomic(pt_vaddr);
317}
318
Ben Widawsky37aca442013-11-04 20:47:32 -0800319static void gen8_ppgtt_cleanup(struct i915_address_space *vm)
320{
321 struct i915_hw_ppgtt *ppgtt =
322 container_of(vm, struct i915_hw_ppgtt, base);
323 int i, j;
324
Ben Widawsky686e1f62013-11-25 09:54:34 -0800325 drm_mm_takedown(&vm->mm);
326
Ben Widawsky37aca442013-11-04 20:47:32 -0800327 for (i = 0; i < ppgtt->num_pd_pages ; i++) {
328 if (ppgtt->pd_dma_addr[i]) {
329 pci_unmap_page(ppgtt->base.dev->pdev,
330 ppgtt->pd_dma_addr[i],
331 PAGE_SIZE, PCI_DMA_BIDIRECTIONAL);
332
333 for (j = 0; j < GEN8_PDES_PER_PAGE; j++) {
334 dma_addr_t addr = ppgtt->gen8_pt_dma_addr[i][j];
335 if (addr)
336 pci_unmap_page(ppgtt->base.dev->pdev,
337 addr,
338 PAGE_SIZE,
339 PCI_DMA_BIDIRECTIONAL);
340
341 }
342 }
343 kfree(ppgtt->gen8_pt_dma_addr[i]);
344 }
345
Ben Widawsky230f9552013-11-07 21:40:48 -0800346 __free_pages(ppgtt->gen8_pt_pages, get_order(ppgtt->num_pt_pages << PAGE_SHIFT));
347 __free_pages(ppgtt->pd_pages, get_order(ppgtt->num_pd_pages << PAGE_SHIFT));
Ben Widawsky37aca442013-11-04 20:47:32 -0800348}
349
350/**
351 * GEN8 legacy ppgtt programming is accomplished through 4 PDP registers with a
352 * net effect resembling a 2-level page table in normal x86 terms. Each PDP
353 * represents 1GB of memory
354 * 4 * 512 * 512 * 4096 = 4GB legacy 32b address space.
355 *
356 * TODO: Do something with the size parameter
357 **/
358static int gen8_ppgtt_init(struct i915_hw_ppgtt *ppgtt, uint64_t size)
359{
360 struct page *pt_pages;
361 int i, j, ret = -ENOMEM;
362 const int max_pdp = DIV_ROUND_UP(size, 1 << 30);
363 const int num_pt_pages = GEN8_PDES_PER_PAGE * max_pdp;
364
365 if (size % (1<<30))
366 DRM_INFO("Pages will be wasted unless GTT size (%llu) is divisible by 1GB\n", size);
367
368 /* FIXME: split allocation into smaller pieces. For now we only ever do
369 * this once, but with full PPGTT, the multiple contiguous allocations
370 * will be bad.
371 */
372 ppgtt->pd_pages = alloc_pages(GFP_KERNEL, get_order(max_pdp << PAGE_SHIFT));
373 if (!ppgtt->pd_pages)
374 return -ENOMEM;
375
376 pt_pages = alloc_pages(GFP_KERNEL, get_order(num_pt_pages << PAGE_SHIFT));
377 if (!pt_pages) {
378 __free_pages(ppgtt->pd_pages, get_order(max_pdp << PAGE_SHIFT));
379 return -ENOMEM;
380 }
381
382 ppgtt->gen8_pt_pages = pt_pages;
383 ppgtt->num_pd_pages = 1 << get_order(max_pdp << PAGE_SHIFT);
384 ppgtt->num_pt_pages = 1 << get_order(num_pt_pages << PAGE_SHIFT);
385 ppgtt->num_pd_entries = max_pdp * GEN8_PDES_PER_PAGE;
Ben Widawsky94e409c2013-11-04 22:29:36 -0800386 ppgtt->enable = gen8_ppgtt_enable;
Ben Widawskyeeb94882013-12-06 14:11:10 -0800387 ppgtt->switch_mm = gen8_mm_switch;
Ben Widawsky459108b2013-11-02 21:07:23 -0700388 ppgtt->base.clear_range = gen8_ppgtt_clear_range;
Ben Widawsky9df15b42013-11-02 21:07:24 -0700389 ppgtt->base.insert_entries = gen8_ppgtt_insert_entries;
Ben Widawsky37aca442013-11-04 20:47:32 -0800390 ppgtt->base.cleanup = gen8_ppgtt_cleanup;
Ben Widawsky686e1f62013-11-25 09:54:34 -0800391 ppgtt->base.start = 0;
392 ppgtt->base.total = ppgtt->num_pt_pages * GEN8_PTES_PER_PAGE * PAGE_SIZE;
Ben Widawsky37aca442013-11-04 20:47:32 -0800393
394 BUG_ON(ppgtt->num_pd_pages > GEN8_LEGACY_PDPS);
395
396 /*
397 * - Create a mapping for the page directories.
398 * - For each page directory:
399 * allocate space for page table mappings.
400 * map each page table
401 */
402 for (i = 0; i < max_pdp; i++) {
403 dma_addr_t temp;
404 temp = pci_map_page(ppgtt->base.dev->pdev,
405 &ppgtt->pd_pages[i], 0,
406 PAGE_SIZE, PCI_DMA_BIDIRECTIONAL);
407 if (pci_dma_mapping_error(ppgtt->base.dev->pdev, temp))
408 goto err_out;
409
410 ppgtt->pd_dma_addr[i] = temp;
411
412 ppgtt->gen8_pt_dma_addr[i] = kmalloc(sizeof(dma_addr_t) * GEN8_PDES_PER_PAGE, GFP_KERNEL);
413 if (!ppgtt->gen8_pt_dma_addr[i])
414 goto err_out;
415
416 for (j = 0; j < GEN8_PDES_PER_PAGE; j++) {
417 struct page *p = &pt_pages[i * GEN8_PDES_PER_PAGE + j];
418 temp = pci_map_page(ppgtt->base.dev->pdev,
419 p, 0, PAGE_SIZE,
420 PCI_DMA_BIDIRECTIONAL);
421
422 if (pci_dma_mapping_error(ppgtt->base.dev->pdev, temp))
423 goto err_out;
424
425 ppgtt->gen8_pt_dma_addr[i][j] = temp;
426 }
427 }
428
Ben Widawskyb1fe6672013-11-04 21:20:14 -0800429 /* For now, the PPGTT helper functions all require that the PDEs are
430 * plugged in correctly. So we do that now/here. For aliasing PPGTT, we
431 * will never need to touch the PDEs again */
432 for (i = 0; i < max_pdp; i++) {
433 gen8_ppgtt_pde_t *pd_vaddr;
434 pd_vaddr = kmap_atomic(&ppgtt->pd_pages[i]);
435 for (j = 0; j < GEN8_PDES_PER_PAGE; j++) {
436 dma_addr_t addr = ppgtt->gen8_pt_dma_addr[i][j];
437 pd_vaddr[j] = gen8_pde_encode(ppgtt->base.dev, addr,
438 I915_CACHE_LLC);
439 }
440 kunmap_atomic(pd_vaddr);
441 }
442
Ben Widawsky459108b2013-11-02 21:07:23 -0700443 ppgtt->base.clear_range(&ppgtt->base, 0,
444 ppgtt->num_pd_entries * GEN8_PTES_PER_PAGE,
445 true);
446
Ben Widawsky37aca442013-11-04 20:47:32 -0800447 DRM_DEBUG_DRIVER("Allocated %d pages for page directories (%d wasted)\n",
448 ppgtt->num_pd_pages, ppgtt->num_pd_pages - max_pdp);
449 DRM_DEBUG_DRIVER("Allocated %d pages for page tables (%lld wasted)\n",
450 ppgtt->num_pt_pages,
451 (ppgtt->num_pt_pages - num_pt_pages) +
452 size % (1<<30));
Ben Widawsky28cf5412013-11-02 21:07:26 -0700453 return 0;
Ben Widawsky37aca442013-11-04 20:47:32 -0800454
455err_out:
456 ppgtt->base.cleanup(&ppgtt->base);
457 return ret;
458}
459
Ben Widawsky3e302542013-04-23 23:15:32 -0700460static void gen6_write_pdes(struct i915_hw_ppgtt *ppgtt)
Ben Widawsky61973492013-04-08 18:43:54 -0700461{
Ben Widawsky853ba5d2013-07-16 16:50:05 -0700462 struct drm_i915_private *dev_priv = ppgtt->base.dev->dev_private;
Ben Widawsky61973492013-04-08 18:43:54 -0700463 gen6_gtt_pte_t __iomem *pd_addr;
464 uint32_t pd_entry;
465 int i;
466
Ben Widawsky0a732872013-04-23 23:15:30 -0700467 WARN_ON(ppgtt->pd_offset & 0x3f);
Ben Widawsky61973492013-04-08 18:43:54 -0700468 pd_addr = (gen6_gtt_pte_t __iomem*)dev_priv->gtt.gsm +
469 ppgtt->pd_offset / sizeof(gen6_gtt_pte_t);
470 for (i = 0; i < ppgtt->num_pd_entries; i++) {
471 dma_addr_t pt_addr;
472
473 pt_addr = ppgtt->pt_dma_addr[i];
474 pd_entry = GEN6_PDE_ADDR_ENCODE(pt_addr);
475 pd_entry |= GEN6_PDE_VALID;
476
477 writel(pd_entry, pd_addr + i);
478 }
479 readl(pd_addr);
Ben Widawsky3e302542013-04-23 23:15:32 -0700480}
481
Ben Widawskyb4a74e32013-12-06 14:11:09 -0800482static uint32_t get_pd_offset(struct i915_hw_ppgtt *ppgtt)
483{
484 BUG_ON(ppgtt->pd_offset & 0x3f);
485
486 return (ppgtt->pd_offset / 64) << 16;
487}
488
Ben Widawskyeeb94882013-12-06 14:11:10 -0800489static int gen6_mm_switch(struct i915_hw_ppgtt *ppgtt,
490 struct intel_ring_buffer *ring,
491 bool synchronous)
492{
493 struct drm_device *dev = ppgtt->base.dev;
494 struct drm_i915_private *dev_priv = dev->dev_private;
495
496 I915_WRITE(RING_PP_DIR_DCLV(ring), PP_DIR_DCLV_2G);
497 I915_WRITE(RING_PP_DIR_BASE(ring), get_pd_offset(ppgtt));
498
499 POSTING_READ(RING_PP_DIR_DCLV(ring));
500
501 return 0;
502}
503
504static int gen8_ppgtt_enable(struct i915_hw_ppgtt *ppgtt)
505{
506 struct drm_device *dev = ppgtt->base.dev;
507 struct drm_i915_private *dev_priv = dev->dev_private;
508 struct intel_ring_buffer *ring;
509 int j, ret;
510
511 for_each_ring(ring, dev_priv, j) {
512 I915_WRITE(RING_MODE_GEN7(ring),
513 _MASKED_BIT_ENABLE(GFX_PPGTT_ENABLE));
514 ret = ppgtt->switch_mm(ppgtt, ring, true);
515 if (ret)
516 goto err_out;
517 }
518
519 return 0;
520
521err_out:
522 for_each_ring(ring, dev_priv, j)
523 I915_WRITE(RING_MODE_GEN7(ring),
524 _MASKED_BIT_DISABLE(GFX_PPGTT_ENABLE));
525 return ret;
526}
527
Ben Widawskyb4a74e32013-12-06 14:11:09 -0800528static int gen7_ppgtt_enable(struct i915_hw_ppgtt *ppgtt)
529{
530 struct drm_device *dev = ppgtt->base.dev;
531 drm_i915_private_t *dev_priv = dev->dev_private;
532 struct intel_ring_buffer *ring;
533 uint32_t ecochk, ecobits;
534 int i;
535
536 gen6_write_pdes(ppgtt);
537
538 ecobits = I915_READ(GAC_ECO_BITS);
539 I915_WRITE(GAC_ECO_BITS, ecobits | ECOBITS_PPGTT_CACHE64B);
540
541 ecochk = I915_READ(GAM_ECOCHK);
542 if (IS_HASWELL(dev)) {
543 ecochk |= ECOCHK_PPGTT_WB_HSW;
544 } else {
545 ecochk |= ECOCHK_PPGTT_LLC_IVB;
546 ecochk &= ~ECOCHK_PPGTT_GFDT_IVB;
547 }
548 I915_WRITE(GAM_ECOCHK, ecochk);
Ben Widawskyb4a74e32013-12-06 14:11:09 -0800549
550 for_each_ring(ring, dev_priv, i) {
Ben Widawskyeeb94882013-12-06 14:11:10 -0800551 int ret;
552 /* GFX_MODE is per-ring on gen7+ */
Ben Widawskyb4a74e32013-12-06 14:11:09 -0800553 I915_WRITE(RING_MODE_GEN7(ring),
554 _MASKED_BIT_ENABLE(GFX_PPGTT_ENABLE));
Ben Widawskyeeb94882013-12-06 14:11:10 -0800555 ret = ppgtt->switch_mm(ppgtt, ring, true);
556 if (ret)
557 return ret;
Ben Widawskyb4a74e32013-12-06 14:11:09 -0800558
Ben Widawskyb4a74e32013-12-06 14:11:09 -0800559 }
560 return 0;
561}
562
Ben Widawskya3d67d22013-12-06 14:11:06 -0800563static int gen6_ppgtt_enable(struct i915_hw_ppgtt *ppgtt)
Ben Widawsky3e302542013-04-23 23:15:32 -0700564{
Ben Widawskya3d67d22013-12-06 14:11:06 -0800565 struct drm_device *dev = ppgtt->base.dev;
Ben Widawsky3e302542013-04-23 23:15:32 -0700566 drm_i915_private_t *dev_priv = dev->dev_private;
Ben Widawsky3e302542013-04-23 23:15:32 -0700567 struct intel_ring_buffer *ring;
Ben Widawskyb4a74e32013-12-06 14:11:09 -0800568 uint32_t ecochk, gab_ctl, ecobits;
Ben Widawsky3e302542013-04-23 23:15:32 -0700569 int i;
570
Ben Widawsky3e302542013-04-23 23:15:32 -0700571 gen6_write_pdes(ppgtt);
Ben Widawsky61973492013-04-08 18:43:54 -0700572
Ben Widawskyb4a74e32013-12-06 14:11:09 -0800573 ecobits = I915_READ(GAC_ECO_BITS);
574 I915_WRITE(GAC_ECO_BITS, ecobits | ECOBITS_SNB_BIT |
575 ECOBITS_PPGTT_CACHE64B);
Ben Widawsky61973492013-04-08 18:43:54 -0700576
Ben Widawskyb4a74e32013-12-06 14:11:09 -0800577 gab_ctl = I915_READ(GAB_CTL);
578 I915_WRITE(GAB_CTL, gab_ctl | GAB_CTL_CONT_AFTER_PAGEFAULT);
Ben Widawsky61973492013-04-08 18:43:54 -0700579
Ben Widawskyb4a74e32013-12-06 14:11:09 -0800580 ecochk = I915_READ(GAM_ECOCHK);
581 I915_WRITE(GAM_ECOCHK, ecochk | ECOCHK_SNB_BIT | ECOCHK_PPGTT_CACHE64B);
Ben Widawsky61973492013-04-08 18:43:54 -0700582
Ben Widawskyb4a74e32013-12-06 14:11:09 -0800583 I915_WRITE(GFX_MODE, _MASKED_BIT_ENABLE(GFX_PPGTT_ENABLE));
Ben Widawsky61973492013-04-08 18:43:54 -0700584
585 for_each_ring(ring, dev_priv, i) {
Ben Widawskyeeb94882013-12-06 14:11:10 -0800586 int ret = ppgtt->switch_mm(ppgtt, ring, true);
587 if (ret)
588 return ret;
Ben Widawsky61973492013-04-08 18:43:54 -0700589 }
Ben Widawskyb4a74e32013-12-06 14:11:09 -0800590
Ben Widawskyb7c36d22013-04-08 18:43:56 -0700591 return 0;
Ben Widawsky61973492013-04-08 18:43:54 -0700592}
593
Daniel Vetter1d2a3142012-02-09 17:15:46 +0100594/* PPGTT support for Sandybdrige/Gen6 and later */
Ben Widawsky853ba5d2013-07-16 16:50:05 -0700595static void gen6_ppgtt_clear_range(struct i915_address_space *vm,
Daniel Vetter1d2a3142012-02-09 17:15:46 +0100596 unsigned first_entry,
Ben Widawsky828c7902013-10-16 09:21:30 -0700597 unsigned num_entries,
598 bool use_scratch)
Daniel Vetter1d2a3142012-02-09 17:15:46 +0100599{
Ben Widawsky853ba5d2013-07-16 16:50:05 -0700600 struct i915_hw_ppgtt *ppgtt =
601 container_of(vm, struct i915_hw_ppgtt, base);
Ben Widawskye7c2b582013-04-08 18:43:48 -0700602 gen6_gtt_pte_t *pt_vaddr, scratch_pte;
Daniel Vettera15326a2013-03-19 23:48:39 +0100603 unsigned act_pt = first_entry / I915_PPGTT_PT_ENTRIES;
Daniel Vetter7bddb012012-02-09 17:15:47 +0100604 unsigned first_pte = first_entry % I915_PPGTT_PT_ENTRIES;
605 unsigned last_pte, i;
Daniel Vetter1d2a3142012-02-09 17:15:46 +0100606
Ben Widawskyb35b3802013-10-16 09:18:21 -0700607 scratch_pte = vm->pte_encode(vm->scratch.addr, I915_CACHE_LLC, true);
Daniel Vetter1d2a3142012-02-09 17:15:46 +0100608
Daniel Vetter7bddb012012-02-09 17:15:47 +0100609 while (num_entries) {
610 last_pte = first_pte + num_entries;
611 if (last_pte > I915_PPGTT_PT_ENTRIES)
612 last_pte = I915_PPGTT_PT_ENTRIES;
Daniel Vetter1d2a3142012-02-09 17:15:46 +0100613
Daniel Vettera15326a2013-03-19 23:48:39 +0100614 pt_vaddr = kmap_atomic(ppgtt->pt_pages[act_pt]);
Daniel Vetter7bddb012012-02-09 17:15:47 +0100615
616 for (i = first_pte; i < last_pte; i++)
617 pt_vaddr[i] = scratch_pte;
Daniel Vetter1d2a3142012-02-09 17:15:46 +0100618
619 kunmap_atomic(pt_vaddr);
Daniel Vetter1d2a3142012-02-09 17:15:46 +0100620
Daniel Vetter7bddb012012-02-09 17:15:47 +0100621 num_entries -= last_pte - first_pte;
622 first_pte = 0;
Daniel Vettera15326a2013-03-19 23:48:39 +0100623 act_pt++;
Daniel Vetter7bddb012012-02-09 17:15:47 +0100624 }
Daniel Vetter1d2a3142012-02-09 17:15:46 +0100625}
626
Ben Widawsky853ba5d2013-07-16 16:50:05 -0700627static void gen6_ppgtt_insert_entries(struct i915_address_space *vm,
Daniel Vetterdef886c2013-01-24 14:44:56 -0800628 struct sg_table *pages,
629 unsigned first_entry,
630 enum i915_cache_level cache_level)
631{
Ben Widawsky853ba5d2013-07-16 16:50:05 -0700632 struct i915_hw_ppgtt *ppgtt =
633 container_of(vm, struct i915_hw_ppgtt, base);
Ben Widawskye7c2b582013-04-08 18:43:48 -0700634 gen6_gtt_pte_t *pt_vaddr;
Daniel Vettera15326a2013-03-19 23:48:39 +0100635 unsigned act_pt = first_entry / I915_PPGTT_PT_ENTRIES;
Imre Deak6e995e22013-02-18 19:28:04 +0200636 unsigned act_pte = first_entry % I915_PPGTT_PT_ENTRIES;
637 struct sg_page_iter sg_iter;
Daniel Vetterdef886c2013-01-24 14:44:56 -0800638
Daniel Vettera15326a2013-03-19 23:48:39 +0100639 pt_vaddr = kmap_atomic(ppgtt->pt_pages[act_pt]);
Imre Deak6e995e22013-02-18 19:28:04 +0200640 for_each_sg_page(pages->sgl, &sg_iter, pages->nents, 0) {
641 dma_addr_t page_addr;
Daniel Vetterdef886c2013-01-24 14:44:56 -0800642
Imre Deak2db76d72013-03-26 15:14:18 +0200643 page_addr = sg_page_iter_dma_address(&sg_iter);
Ben Widawskyb35b3802013-10-16 09:18:21 -0700644 pt_vaddr[act_pte] = vm->pte_encode(page_addr, cache_level, true);
Imre Deak6e995e22013-02-18 19:28:04 +0200645 if (++act_pte == I915_PPGTT_PT_ENTRIES) {
646 kunmap_atomic(pt_vaddr);
Daniel Vettera15326a2013-03-19 23:48:39 +0100647 act_pt++;
648 pt_vaddr = kmap_atomic(ppgtt->pt_pages[act_pt]);
Imre Deak6e995e22013-02-18 19:28:04 +0200649 act_pte = 0;
Daniel Vetterdef886c2013-01-24 14:44:56 -0800650
Daniel Vetterdef886c2013-01-24 14:44:56 -0800651 }
Daniel Vetterdef886c2013-01-24 14:44:56 -0800652 }
Imre Deak6e995e22013-02-18 19:28:04 +0200653 kunmap_atomic(pt_vaddr);
Daniel Vetterdef886c2013-01-24 14:44:56 -0800654}
655
Ben Widawsky853ba5d2013-07-16 16:50:05 -0700656static void gen6_ppgtt_cleanup(struct i915_address_space *vm)
Daniel Vetter1d2a3142012-02-09 17:15:46 +0100657{
Ben Widawsky853ba5d2013-07-16 16:50:05 -0700658 struct i915_hw_ppgtt *ppgtt =
659 container_of(vm, struct i915_hw_ppgtt, base);
Daniel Vetter3440d262013-01-24 13:49:56 -0800660 int i;
661
Ben Widawsky93bd8642013-07-16 16:50:06 -0700662 drm_mm_takedown(&ppgtt->base.mm);
Ben Widawskyc8d4c0d2013-12-06 14:11:07 -0800663 drm_mm_remove_node(&ppgtt->node);
Ben Widawsky93bd8642013-07-16 16:50:06 -0700664
Daniel Vetter3440d262013-01-24 13:49:56 -0800665 if (ppgtt->pt_dma_addr) {
666 for (i = 0; i < ppgtt->num_pd_entries; i++)
Ben Widawsky853ba5d2013-07-16 16:50:05 -0700667 pci_unmap_page(ppgtt->base.dev->pdev,
Daniel Vetter3440d262013-01-24 13:49:56 -0800668 ppgtt->pt_dma_addr[i],
669 4096, PCI_DMA_BIDIRECTIONAL);
670 }
671
672 kfree(ppgtt->pt_dma_addr);
673 for (i = 0; i < ppgtt->num_pd_entries; i++)
674 __free_page(ppgtt->pt_pages[i]);
675 kfree(ppgtt->pt_pages);
676 kfree(ppgtt);
677}
678
679static int gen6_ppgtt_init(struct i915_hw_ppgtt *ppgtt)
680{
Ben Widawskyc8d4c0d2013-12-06 14:11:07 -0800681#define GEN6_PD_ALIGN (PAGE_SIZE * 16)
682#define GEN6_PD_SIZE (GEN6_PPGTT_PD_ENTRIES * PAGE_SIZE)
Ben Widawsky853ba5d2013-07-16 16:50:05 -0700683 struct drm_device *dev = ppgtt->base.dev;
Daniel Vetter1d2a3142012-02-09 17:15:46 +0100684 struct drm_i915_private *dev_priv = dev->dev_private;
Ben Widawskye3cc1992013-12-06 14:11:08 -0800685 bool retried = false;
Ben Widawskyc8d4c0d2013-12-06 14:11:07 -0800686 int i, ret;
Daniel Vetter1d2a3142012-02-09 17:15:46 +0100687
Ben Widawskyc8d4c0d2013-12-06 14:11:07 -0800688 /* PPGTT PDEs reside in the GGTT and consists of 512 entries. The
689 * allocator works in address space sizes, so it's multiplied by page
690 * size. We allocate at the top of the GTT to avoid fragmentation.
691 */
692 BUG_ON(!drm_mm_initialized(&dev_priv->gtt.base.mm));
Ben Widawskye3cc1992013-12-06 14:11:08 -0800693alloc:
Ben Widawskyc8d4c0d2013-12-06 14:11:07 -0800694 ret = drm_mm_insert_node_in_range_generic(&dev_priv->gtt.base.mm,
695 &ppgtt->node, GEN6_PD_SIZE,
696 GEN6_PD_ALIGN, 0,
697 0, dev_priv->gtt.base.total,
698 DRM_MM_SEARCH_DEFAULT);
Ben Widawskye3cc1992013-12-06 14:11:08 -0800699 if (ret == -ENOSPC && !retried) {
700 ret = i915_gem_evict_something(dev, &dev_priv->gtt.base,
701 GEN6_PD_SIZE, GEN6_PD_ALIGN,
702 I915_CACHE_NONE, false, true);
703 if (ret)
704 return ret;
705
706 retried = true;
707 goto alloc;
708 }
Ben Widawskyc8d4c0d2013-12-06 14:11:07 -0800709
710 if (ppgtt->node.start < dev_priv->gtt.mappable_end)
711 DRM_DEBUG("Forced to use aperture for PDEs\n");
Daniel Vetter1d2a3142012-02-09 17:15:46 +0100712
Chris Wilson08c45262013-07-30 19:04:37 +0100713 ppgtt->base.pte_encode = dev_priv->gtt.base.pte_encode;
Ben Widawsky6670a5a2013-06-27 16:30:04 -0700714 ppgtt->num_pd_entries = GEN6_PPGTT_PD_ENTRIES;
Ben Widawskyb4a74e32013-12-06 14:11:09 -0800715 if (IS_GEN6(dev))
716 ppgtt->enable = gen6_ppgtt_enable;
717 if (IS_GEN7(dev))
718 ppgtt->enable = gen7_ppgtt_enable;
719 else
720 BUG();
Ben Widawskyeeb94882013-12-06 14:11:10 -0800721 ppgtt->switch_mm = gen6_mm_switch;
Ben Widawsky853ba5d2013-07-16 16:50:05 -0700722 ppgtt->base.clear_range = gen6_ppgtt_clear_range;
723 ppgtt->base.insert_entries = gen6_ppgtt_insert_entries;
724 ppgtt->base.cleanup = gen6_ppgtt_cleanup;
725 ppgtt->base.scratch = dev_priv->gtt.base.scratch;
Ben Widawsky686e1f62013-11-25 09:54:34 -0800726 ppgtt->base.start = 0;
727 ppgtt->base.total = GEN6_PPGTT_PD_ENTRIES * I915_PPGTT_PT_ENTRIES * PAGE_SIZE;
Daniel Vettera1e22652013-09-21 00:35:38 +0200728 ppgtt->pt_pages = kcalloc(ppgtt->num_pd_entries, sizeof(struct page *),
Daniel Vetter1d2a3142012-02-09 17:15:46 +0100729 GFP_KERNEL);
Ben Widawskyc8d4c0d2013-12-06 14:11:07 -0800730 if (!ppgtt->pt_pages) {
731 drm_mm_remove_node(&ppgtt->node);
Daniel Vetter3440d262013-01-24 13:49:56 -0800732 return -ENOMEM;
Ben Widawskyc8d4c0d2013-12-06 14:11:07 -0800733 }
Daniel Vetter1d2a3142012-02-09 17:15:46 +0100734
735 for (i = 0; i < ppgtt->num_pd_entries; i++) {
736 ppgtt->pt_pages[i] = alloc_page(GFP_KERNEL);
737 if (!ppgtt->pt_pages[i])
738 goto err_pt_alloc;
739 }
740
Daniel Vettera1e22652013-09-21 00:35:38 +0200741 ppgtt->pt_dma_addr = kcalloc(ppgtt->num_pd_entries, sizeof(dma_addr_t),
Ben Widawsky8d2e6302013-01-18 12:30:33 -0800742 GFP_KERNEL);
743 if (!ppgtt->pt_dma_addr)
744 goto err_pt_alloc;
Daniel Vetter1d2a3142012-02-09 17:15:46 +0100745
Ben Widawsky8d2e6302013-01-18 12:30:33 -0800746 for (i = 0; i < ppgtt->num_pd_entries; i++) {
747 dma_addr_t pt_addr;
Daniel Vetter211c5682012-04-10 17:29:17 +0200748
Ben Widawsky8d2e6302013-01-18 12:30:33 -0800749 pt_addr = pci_map_page(dev->pdev, ppgtt->pt_pages[i], 0, 4096,
750 PCI_DMA_BIDIRECTIONAL);
Daniel Vetter1d2a3142012-02-09 17:15:46 +0100751
Ben Widawsky8d2e6302013-01-18 12:30:33 -0800752 if (pci_dma_mapping_error(dev->pdev, pt_addr)) {
753 ret = -EIO;
754 goto err_pd_pin;
Daniel Vetter1d2a3142012-02-09 17:15:46 +0100755
Daniel Vetter211c5682012-04-10 17:29:17 +0200756 }
Ben Widawsky8d2e6302013-01-18 12:30:33 -0800757 ppgtt->pt_dma_addr[i] = pt_addr;
Daniel Vetter1d2a3142012-02-09 17:15:46 +0100758 }
Daniel Vetter1d2a3142012-02-09 17:15:46 +0100759
Ben Widawsky853ba5d2013-07-16 16:50:05 -0700760 ppgtt->base.clear_range(&ppgtt->base, 0,
Ben Widawsky828c7902013-10-16 09:21:30 -0700761 ppgtt->num_pd_entries * I915_PPGTT_PT_ENTRIES, true);
Daniel Vetter1d2a3142012-02-09 17:15:46 +0100762
Ben Widawskyc8d4c0d2013-12-06 14:11:07 -0800763 DRM_DEBUG_DRIVER("Allocated pde space (%ldM) at GTT entry: %lx\n",
764 ppgtt->node.size >> 20,
765 ppgtt->node.start / PAGE_SIZE);
766 ppgtt->pd_offset =
767 ppgtt->node.start / PAGE_SIZE * sizeof(gen6_gtt_pte_t);
Daniel Vetter1d2a3142012-02-09 17:15:46 +0100768
Daniel Vetter1d2a3142012-02-09 17:15:46 +0100769 return 0;
770
771err_pd_pin:
772 if (ppgtt->pt_dma_addr) {
773 for (i--; i >= 0; i--)
774 pci_unmap_page(dev->pdev, ppgtt->pt_dma_addr[i],
775 4096, PCI_DMA_BIDIRECTIONAL);
776 }
777err_pt_alloc:
778 kfree(ppgtt->pt_dma_addr);
779 for (i = 0; i < ppgtt->num_pd_entries; i++) {
780 if (ppgtt->pt_pages[i])
781 __free_page(ppgtt->pt_pages[i]);
782 }
783 kfree(ppgtt->pt_pages);
Ben Widawskyc8d4c0d2013-12-06 14:11:07 -0800784 drm_mm_remove_node(&ppgtt->node);
Daniel Vetter3440d262013-01-24 13:49:56 -0800785
786 return ret;
787}
788
789static int i915_gem_init_aliasing_ppgtt(struct drm_device *dev)
790{
791 struct drm_i915_private *dev_priv = dev->dev_private;
792 struct i915_hw_ppgtt *ppgtt;
793 int ret;
794
795 ppgtt = kzalloc(sizeof(*ppgtt), GFP_KERNEL);
796 if (!ppgtt)
797 return -ENOMEM;
798
Ben Widawsky853ba5d2013-07-16 16:50:05 -0700799 ppgtt->base.dev = dev;
Daniel Vetter3440d262013-01-24 13:49:56 -0800800
Ben Widawsky3ed124b2013-04-08 18:43:53 -0700801 if (INTEL_INFO(dev)->gen < 8)
802 ret = gen6_ppgtt_init(ppgtt);
Daniel Vetter8fe6bd22013-11-02 21:07:01 -0700803 else if (IS_GEN8(dev))
Ben Widawsky37aca442013-11-04 20:47:32 -0800804 ret = gen8_ppgtt_init(ppgtt, dev_priv->gtt.base.total);
Ben Widawsky3ed124b2013-04-08 18:43:53 -0700805 else
806 BUG();
807
Daniel Vetter3440d262013-01-24 13:49:56 -0800808 if (ret)
809 kfree(ppgtt);
Ben Widawsky93bd8642013-07-16 16:50:06 -0700810 else {
Daniel Vetter3440d262013-01-24 13:49:56 -0800811 dev_priv->mm.aliasing_ppgtt = ppgtt;
Ben Widawsky93bd8642013-07-16 16:50:06 -0700812 drm_mm_init(&ppgtt->base.mm, ppgtt->base.start,
813 ppgtt->base.total);
814 }
Daniel Vetter1d2a3142012-02-09 17:15:46 +0100815
816 return ret;
817}
818
819void i915_gem_cleanup_aliasing_ppgtt(struct drm_device *dev)
820{
821 struct drm_i915_private *dev_priv = dev->dev_private;
822 struct i915_hw_ppgtt *ppgtt = dev_priv->mm.aliasing_ppgtt;
Daniel Vetter1d2a3142012-02-09 17:15:46 +0100823
824 if (!ppgtt)
825 return;
826
Ben Widawsky853ba5d2013-07-16 16:50:05 -0700827 ppgtt->base.cleanup(&ppgtt->base);
Ben Widawsky5963cf02013-04-08 18:43:55 -0700828 dev_priv->mm.aliasing_ppgtt = NULL;
Daniel Vetter1d2a3142012-02-09 17:15:46 +0100829}
830
Ben Widawsky6f65e292013-12-06 14:10:56 -0800831static void __always_unused
832ppgtt_bind_vma(struct i915_vma *vma,
833 enum i915_cache_level cache_level,
834 u32 flags)
Daniel Vetter7bddb012012-02-09 17:15:47 +0100835{
Ben Widawsky6f65e292013-12-06 14:10:56 -0800836 const unsigned long entry = vma->node.start >> PAGE_SHIFT;
837
838 WARN_ON(flags);
839
840 vma->vm->insert_entries(vma->vm, vma->obj->pages, entry, cache_level);
Daniel Vetter7bddb012012-02-09 17:15:47 +0100841}
842
Ben Widawsky6f65e292013-12-06 14:10:56 -0800843static void __always_unused ppgtt_unbind_vma(struct i915_vma *vma)
Daniel Vetter7bddb012012-02-09 17:15:47 +0100844{
Ben Widawsky6f65e292013-12-06 14:10:56 -0800845 const unsigned long entry = vma->node.start >> PAGE_SHIFT;
846
847 vma->vm->clear_range(vma->vm,
848 entry,
849 vma->obj->base.size >> PAGE_SHIFT,
850 true);
Daniel Vetter7bddb012012-02-09 17:15:47 +0100851}
852
Ben Widawskya81cc002013-01-18 12:30:31 -0800853extern int intel_iommu_gfx_mapped;
854/* Certain Gen5 chipsets require require idling the GPU before
855 * unmapping anything from the GTT when VT-d is enabled.
856 */
857static inline bool needs_idle_maps(struct drm_device *dev)
858{
859#ifdef CONFIG_INTEL_IOMMU
860 /* Query intel_iommu to see if we need the workaround. Presumably that
861 * was loaded first.
862 */
863 if (IS_GEN5(dev) && IS_MOBILE(dev) && intel_iommu_gfx_mapped)
864 return true;
865#endif
866 return false;
867}
868
Ben Widawsky5c042282011-10-17 15:51:55 -0700869static bool do_idling(struct drm_i915_private *dev_priv)
870{
871 bool ret = dev_priv->mm.interruptible;
872
Ben Widawskya81cc002013-01-18 12:30:31 -0800873 if (unlikely(dev_priv->gtt.do_idle_maps)) {
Ben Widawsky5c042282011-10-17 15:51:55 -0700874 dev_priv->mm.interruptible = false;
Ben Widawskyb2da9fe2012-04-26 16:02:58 -0700875 if (i915_gpu_idle(dev_priv->dev)) {
Ben Widawsky5c042282011-10-17 15:51:55 -0700876 DRM_ERROR("Couldn't idle GPU\n");
877 /* Wait a bit, in hopes it avoids the hang */
878 udelay(10);
879 }
880 }
881
882 return ret;
883}
884
885static void undo_idling(struct drm_i915_private *dev_priv, bool interruptible)
886{
Ben Widawskya81cc002013-01-18 12:30:31 -0800887 if (unlikely(dev_priv->gtt.do_idle_maps))
Ben Widawsky5c042282011-10-17 15:51:55 -0700888 dev_priv->mm.interruptible = interruptible;
889}
890
Ben Widawsky828c7902013-10-16 09:21:30 -0700891void i915_check_and_clear_faults(struct drm_device *dev)
892{
893 struct drm_i915_private *dev_priv = dev->dev_private;
894 struct intel_ring_buffer *ring;
895 int i;
896
897 if (INTEL_INFO(dev)->gen < 6)
898 return;
899
900 for_each_ring(ring, dev_priv, i) {
901 u32 fault_reg;
902 fault_reg = I915_READ(RING_FAULT_REG(ring));
903 if (fault_reg & RING_FAULT_VALID) {
904 DRM_DEBUG_DRIVER("Unexpected fault\n"
905 "\tAddr: 0x%08lx\\n"
906 "\tAddress space: %s\n"
907 "\tSource ID: %d\n"
908 "\tType: %d\n",
909 fault_reg & PAGE_MASK,
910 fault_reg & RING_FAULT_GTTSEL_MASK ? "GGTT" : "PPGTT",
911 RING_FAULT_SRCID(fault_reg),
912 RING_FAULT_FAULT_TYPE(fault_reg));
913 I915_WRITE(RING_FAULT_REG(ring),
914 fault_reg & ~RING_FAULT_VALID);
915 }
916 }
917 POSTING_READ(RING_FAULT_REG(&dev_priv->ring[RCS]));
918}
919
920void i915_gem_suspend_gtt_mappings(struct drm_device *dev)
921{
922 struct drm_i915_private *dev_priv = dev->dev_private;
923
924 /* Don't bother messing with faults pre GEN6 as we have little
925 * documentation supporting that it's a good idea.
926 */
927 if (INTEL_INFO(dev)->gen < 6)
928 return;
929
930 i915_check_and_clear_faults(dev);
931
932 dev_priv->gtt.base.clear_range(&dev_priv->gtt.base,
933 dev_priv->gtt.base.start / PAGE_SIZE,
934 dev_priv->gtt.base.total / PAGE_SIZE,
935 false);
936}
937
Daniel Vetter76aaf222010-11-05 22:23:30 +0100938void i915_gem_restore_gtt_mappings(struct drm_device *dev)
939{
940 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson05394f32010-11-08 19:18:58 +0000941 struct drm_i915_gem_object *obj;
Daniel Vetter76aaf222010-11-05 22:23:30 +0100942
Ben Widawsky828c7902013-10-16 09:21:30 -0700943 i915_check_and_clear_faults(dev);
944
Chris Wilsonbee4a182011-01-21 10:54:32 +0000945 /* First fill our portion of the GTT with scratch pages */
Ben Widawsky853ba5d2013-07-16 16:50:05 -0700946 dev_priv->gtt.base.clear_range(&dev_priv->gtt.base,
947 dev_priv->gtt.base.start / PAGE_SIZE,
Ben Widawsky828c7902013-10-16 09:21:30 -0700948 dev_priv->gtt.base.total / PAGE_SIZE,
949 true);
Chris Wilsonbee4a182011-01-21 10:54:32 +0000950
Ben Widawsky35c20a62013-05-31 11:28:48 -0700951 list_for_each_entry(obj, &dev_priv->mm.bound_list, global_list) {
Ben Widawsky6f65e292013-12-06 14:10:56 -0800952 struct i915_vma *vma = i915_gem_obj_to_vma(obj,
953 &dev_priv->gtt.base);
954 if (!vma)
955 continue;
956
Chris Wilson2c225692013-08-09 12:26:45 +0100957 i915_gem_clflush_object(obj, obj->pin_display);
Ben Widawsky6f65e292013-12-06 14:10:56 -0800958 /* The bind_vma code tries to be smart about tracking mappings.
959 * Unfortunately above, we've just wiped out the mappings
960 * without telling our object about it. So we need to fake it.
961 */
962 obj->has_global_gtt_mapping = 0;
963 vma->bind_vma(vma, obj->cache_level, GLOBAL_BIND);
Daniel Vetter76aaf222010-11-05 22:23:30 +0100964 }
965
Ben Widawskye76e9ae2012-11-04 09:21:27 -0800966 i915_gem_chipset_flush(dev);
Daniel Vetter76aaf222010-11-05 22:23:30 +0100967}
Daniel Vetter7c2e6fd2010-11-06 10:10:47 +0100968
Daniel Vetter74163902012-02-15 23:50:21 +0100969int i915_gem_gtt_prepare_object(struct drm_i915_gem_object *obj)
Daniel Vetter7c2e6fd2010-11-06 10:10:47 +0100970{
Chris Wilson9da3da62012-06-01 15:20:22 +0100971 if (obj->has_dma_mapping)
Daniel Vetter74163902012-02-15 23:50:21 +0100972 return 0;
Chris Wilson9da3da62012-06-01 15:20:22 +0100973
974 if (!dma_map_sg(&obj->base.dev->pdev->dev,
975 obj->pages->sgl, obj->pages->nents,
976 PCI_DMA_BIDIRECTIONAL))
977 return -ENOSPC;
978
979 return 0;
Daniel Vetter7c2e6fd2010-11-06 10:10:47 +0100980}
981
Ben Widawsky94ec8f62013-11-02 21:07:18 -0700982static inline void gen8_set_pte(void __iomem *addr, gen8_gtt_pte_t pte)
983{
984#ifdef writeq
985 writeq(pte, addr);
986#else
987 iowrite32((u32)pte, addr);
988 iowrite32(pte >> 32, addr + 4);
989#endif
990}
991
992static void gen8_ggtt_insert_entries(struct i915_address_space *vm,
993 struct sg_table *st,
994 unsigned int first_entry,
995 enum i915_cache_level level)
996{
997 struct drm_i915_private *dev_priv = vm->dev->dev_private;
998 gen8_gtt_pte_t __iomem *gtt_entries =
999 (gen8_gtt_pte_t __iomem *)dev_priv->gtt.gsm + first_entry;
1000 int i = 0;
1001 struct sg_page_iter sg_iter;
1002 dma_addr_t addr;
1003
1004 for_each_sg_page(st->sgl, &sg_iter, st->nents, 0) {
1005 addr = sg_dma_address(sg_iter.sg) +
1006 (sg_iter.sg_pgoffset << PAGE_SHIFT);
1007 gen8_set_pte(&gtt_entries[i],
1008 gen8_pte_encode(addr, level, true));
1009 i++;
1010 }
1011
1012 /*
1013 * XXX: This serves as a posting read to make sure that the PTE has
1014 * actually been updated. There is some concern that even though
1015 * registers and PTEs are within the same BAR that they are potentially
1016 * of NUMA access patterns. Therefore, even with the way we assume
1017 * hardware should work, we must keep this posting read for paranoia.
1018 */
1019 if (i != 0)
1020 WARN_ON(readq(&gtt_entries[i-1])
1021 != gen8_pte_encode(addr, level, true));
1022
1023#if 0 /* TODO: Still needed on GEN8? */
1024 /* This next bit makes the above posting read even more important. We
1025 * want to flush the TLBs only after we're certain all the PTE updates
1026 * have finished.
1027 */
1028 I915_WRITE(GFX_FLSH_CNTL_GEN6, GFX_FLSH_CNTL_EN);
1029 POSTING_READ(GFX_FLSH_CNTL_GEN6);
1030#endif
1031}
1032
Ben Widawskye76e9ae2012-11-04 09:21:27 -08001033/*
1034 * Binds an object into the global gtt with the specified cache level. The object
1035 * will be accessible to the GPU via commands whose operands reference offsets
1036 * within the global GTT as well as accessible by the GPU through the GMADR
1037 * mapped BAR (dev_priv->mm.gtt->gtt).
1038 */
Ben Widawsky853ba5d2013-07-16 16:50:05 -07001039static void gen6_ggtt_insert_entries(struct i915_address_space *vm,
Daniel Vetter7faf1ab2013-01-24 14:44:55 -08001040 struct sg_table *st,
1041 unsigned int first_entry,
1042 enum i915_cache_level level)
Ben Widawskye76e9ae2012-11-04 09:21:27 -08001043{
Ben Widawsky853ba5d2013-07-16 16:50:05 -07001044 struct drm_i915_private *dev_priv = vm->dev->dev_private;
Ben Widawskye7c2b582013-04-08 18:43:48 -07001045 gen6_gtt_pte_t __iomem *gtt_entries =
1046 (gen6_gtt_pte_t __iomem *)dev_priv->gtt.gsm + first_entry;
Imre Deak6e995e22013-02-18 19:28:04 +02001047 int i = 0;
1048 struct sg_page_iter sg_iter;
Ben Widawskye76e9ae2012-11-04 09:21:27 -08001049 dma_addr_t addr;
1050
Imre Deak6e995e22013-02-18 19:28:04 +02001051 for_each_sg_page(st->sgl, &sg_iter, st->nents, 0) {
Imre Deak2db76d72013-03-26 15:14:18 +02001052 addr = sg_page_iter_dma_address(&sg_iter);
Ben Widawskyb35b3802013-10-16 09:18:21 -07001053 iowrite32(vm->pte_encode(addr, level, true), &gtt_entries[i]);
Imre Deak6e995e22013-02-18 19:28:04 +02001054 i++;
Ben Widawskye76e9ae2012-11-04 09:21:27 -08001055 }
1056
Ben Widawskye76e9ae2012-11-04 09:21:27 -08001057 /* XXX: This serves as a posting read to make sure that the PTE has
1058 * actually been updated. There is some concern that even though
1059 * registers and PTEs are within the same BAR that they are potentially
1060 * of NUMA access patterns. Therefore, even with the way we assume
1061 * hardware should work, we must keep this posting read for paranoia.
1062 */
1063 if (i != 0)
Ben Widawsky853ba5d2013-07-16 16:50:05 -07001064 WARN_ON(readl(&gtt_entries[i-1]) !=
Ben Widawskyb35b3802013-10-16 09:18:21 -07001065 vm->pte_encode(addr, level, true));
Ben Widawsky0f9b91c2012-11-04 09:21:30 -08001066
1067 /* This next bit makes the above posting read even more important. We
1068 * want to flush the TLBs only after we're certain all the PTE updates
1069 * have finished.
1070 */
1071 I915_WRITE(GFX_FLSH_CNTL_GEN6, GFX_FLSH_CNTL_EN);
1072 POSTING_READ(GFX_FLSH_CNTL_GEN6);
Ben Widawskye76e9ae2012-11-04 09:21:27 -08001073}
1074
Ben Widawsky94ec8f62013-11-02 21:07:18 -07001075static void gen8_ggtt_clear_range(struct i915_address_space *vm,
1076 unsigned int first_entry,
1077 unsigned int num_entries,
1078 bool use_scratch)
1079{
1080 struct drm_i915_private *dev_priv = vm->dev->dev_private;
1081 gen8_gtt_pte_t scratch_pte, __iomem *gtt_base =
1082 (gen8_gtt_pte_t __iomem *) dev_priv->gtt.gsm + first_entry;
1083 const int max_entries = gtt_total_entries(dev_priv->gtt) - first_entry;
1084 int i;
1085
1086 if (WARN(num_entries > max_entries,
1087 "First entry = %d; Num entries = %d (max=%d)\n",
1088 first_entry, num_entries, max_entries))
1089 num_entries = max_entries;
1090
1091 scratch_pte = gen8_pte_encode(vm->scratch.addr,
1092 I915_CACHE_LLC,
1093 use_scratch);
1094 for (i = 0; i < num_entries; i++)
1095 gen8_set_pte(&gtt_base[i], scratch_pte);
1096 readl(gtt_base);
1097}
1098
Ben Widawsky853ba5d2013-07-16 16:50:05 -07001099static void gen6_ggtt_clear_range(struct i915_address_space *vm,
Daniel Vetter7faf1ab2013-01-24 14:44:55 -08001100 unsigned int first_entry,
Ben Widawsky828c7902013-10-16 09:21:30 -07001101 unsigned int num_entries,
1102 bool use_scratch)
Daniel Vetter7faf1ab2013-01-24 14:44:55 -08001103{
Ben Widawsky853ba5d2013-07-16 16:50:05 -07001104 struct drm_i915_private *dev_priv = vm->dev->dev_private;
Ben Widawskye7c2b582013-04-08 18:43:48 -07001105 gen6_gtt_pte_t scratch_pte, __iomem *gtt_base =
1106 (gen6_gtt_pte_t __iomem *) dev_priv->gtt.gsm + first_entry;
Ben Widawskya54c0c22013-01-24 14:45:00 -08001107 const int max_entries = gtt_total_entries(dev_priv->gtt) - first_entry;
Daniel Vetter7faf1ab2013-01-24 14:44:55 -08001108 int i;
1109
1110 if (WARN(num_entries > max_entries,
1111 "First entry = %d; Num entries = %d (max=%d)\n",
1112 first_entry, num_entries, max_entries))
1113 num_entries = max_entries;
1114
Ben Widawsky828c7902013-10-16 09:21:30 -07001115 scratch_pte = vm->pte_encode(vm->scratch.addr, I915_CACHE_LLC, use_scratch);
1116
Daniel Vetter7faf1ab2013-01-24 14:44:55 -08001117 for (i = 0; i < num_entries; i++)
1118 iowrite32(scratch_pte, &gtt_base[i]);
1119 readl(gtt_base);
1120}
1121
Ben Widawsky6f65e292013-12-06 14:10:56 -08001122
1123static void i915_ggtt_bind_vma(struct i915_vma *vma,
1124 enum i915_cache_level cache_level,
1125 u32 unused)
Daniel Vetter7faf1ab2013-01-24 14:44:55 -08001126{
Ben Widawsky6f65e292013-12-06 14:10:56 -08001127 const unsigned long entry = vma->node.start >> PAGE_SHIFT;
Daniel Vetter7faf1ab2013-01-24 14:44:55 -08001128 unsigned int flags = (cache_level == I915_CACHE_NONE) ?
1129 AGP_USER_MEMORY : AGP_USER_CACHED_MEMORY;
1130
Ben Widawsky6f65e292013-12-06 14:10:56 -08001131 BUG_ON(!i915_is_ggtt(vma->vm));
1132 intel_gtt_insert_sg_entries(vma->obj->pages, entry, flags);
1133 vma->obj->has_global_gtt_mapping = 1;
Daniel Vetter7faf1ab2013-01-24 14:44:55 -08001134}
1135
Ben Widawsky853ba5d2013-07-16 16:50:05 -07001136static void i915_ggtt_clear_range(struct i915_address_space *vm,
Daniel Vetter7faf1ab2013-01-24 14:44:55 -08001137 unsigned int first_entry,
Ben Widawsky828c7902013-10-16 09:21:30 -07001138 unsigned int num_entries,
1139 bool unused)
Daniel Vetter7faf1ab2013-01-24 14:44:55 -08001140{
1141 intel_gtt_clear_range(first_entry, num_entries);
1142}
1143
Ben Widawsky6f65e292013-12-06 14:10:56 -08001144static void i915_ggtt_unbind_vma(struct i915_vma *vma)
Chris Wilsond5bd1442011-04-14 06:48:26 +01001145{
Ben Widawsky6f65e292013-12-06 14:10:56 -08001146 const unsigned int first = vma->node.start >> PAGE_SHIFT;
1147 const unsigned int size = vma->obj->base.size >> PAGE_SHIFT;
Daniel Vetter7faf1ab2013-01-24 14:44:55 -08001148
Ben Widawsky6f65e292013-12-06 14:10:56 -08001149 BUG_ON(!i915_is_ggtt(vma->vm));
1150 vma->obj->has_global_gtt_mapping = 0;
1151 intel_gtt_clear_range(first, size);
Chris Wilsond5bd1442011-04-14 06:48:26 +01001152}
1153
Ben Widawsky6f65e292013-12-06 14:10:56 -08001154static void ggtt_bind_vma(struct i915_vma *vma,
1155 enum i915_cache_level cache_level,
1156 u32 flags)
Daniel Vetter7c2e6fd2010-11-06 10:10:47 +01001157{
Ben Widawsky6f65e292013-12-06 14:10:56 -08001158 struct drm_device *dev = vma->vm->dev;
Daniel Vetter7faf1ab2013-01-24 14:44:55 -08001159 struct drm_i915_private *dev_priv = dev->dev_private;
Ben Widawsky6f65e292013-12-06 14:10:56 -08001160 struct drm_i915_gem_object *obj = vma->obj;
1161 const unsigned long entry = vma->node.start >> PAGE_SHIFT;
Daniel Vetter7faf1ab2013-01-24 14:44:55 -08001162
Ben Widawsky6f65e292013-12-06 14:10:56 -08001163 /* If there is no aliasing PPGTT, or the caller needs a global mapping,
1164 * or we have a global mapping already but the cacheability flags have
1165 * changed, set the global PTEs.
1166 *
1167 * If there is an aliasing PPGTT it is anecdotally faster, so use that
1168 * instead if none of the above hold true.
1169 *
1170 * NB: A global mapping should only be needed for special regions like
1171 * "gtt mappable", SNB errata, or if specified via special execbuf
1172 * flags. At all other times, the GPU will use the aliasing PPGTT.
1173 */
1174 if (!dev_priv->mm.aliasing_ppgtt || flags & GLOBAL_BIND) {
1175 if (!obj->has_global_gtt_mapping ||
1176 (cache_level != obj->cache_level)) {
1177 vma->vm->insert_entries(vma->vm, obj->pages, entry,
1178 cache_level);
1179 obj->has_global_gtt_mapping = 1;
1180 }
1181 }
Daniel Vetter74898d72012-02-15 23:50:22 +01001182
Ben Widawsky6f65e292013-12-06 14:10:56 -08001183 if (dev_priv->mm.aliasing_ppgtt &&
1184 (!obj->has_aliasing_ppgtt_mapping ||
1185 (cache_level != obj->cache_level))) {
1186 struct i915_hw_ppgtt *appgtt = dev_priv->mm.aliasing_ppgtt;
1187 appgtt->base.insert_entries(&appgtt->base,
1188 vma->obj->pages, entry, cache_level);
1189 vma->obj->has_aliasing_ppgtt_mapping = 1;
1190 }
1191}
1192
1193static void ggtt_unbind_vma(struct i915_vma *vma)
1194{
1195 struct drm_device *dev = vma->vm->dev;
1196 struct drm_i915_private *dev_priv = dev->dev_private;
1197 struct drm_i915_gem_object *obj = vma->obj;
1198 const unsigned long entry = vma->node.start >> PAGE_SHIFT;
1199
1200 if (obj->has_global_gtt_mapping) {
1201 vma->vm->clear_range(vma->vm, entry,
1202 vma->obj->base.size >> PAGE_SHIFT,
1203 true);
1204 obj->has_global_gtt_mapping = 0;
1205 }
1206
1207 if (obj->has_aliasing_ppgtt_mapping) {
1208 struct i915_hw_ppgtt *appgtt = dev_priv->mm.aliasing_ppgtt;
1209 appgtt->base.clear_range(&appgtt->base,
1210 entry,
1211 obj->base.size >> PAGE_SHIFT,
1212 true);
1213 obj->has_aliasing_ppgtt_mapping = 0;
1214 }
Daniel Vetter74163902012-02-15 23:50:21 +01001215}
1216
1217void i915_gem_gtt_finish_object(struct drm_i915_gem_object *obj)
1218{
Ben Widawsky5c042282011-10-17 15:51:55 -07001219 struct drm_device *dev = obj->base.dev;
1220 struct drm_i915_private *dev_priv = dev->dev_private;
1221 bool interruptible;
1222
1223 interruptible = do_idling(dev_priv);
1224
Chris Wilson9da3da62012-06-01 15:20:22 +01001225 if (!obj->has_dma_mapping)
1226 dma_unmap_sg(&dev->pdev->dev,
1227 obj->pages->sgl, obj->pages->nents,
1228 PCI_DMA_BIDIRECTIONAL);
Ben Widawsky5c042282011-10-17 15:51:55 -07001229
1230 undo_idling(dev_priv, interruptible);
Daniel Vetter7c2e6fd2010-11-06 10:10:47 +01001231}
Daniel Vetter644ec022012-03-26 09:45:40 +02001232
Chris Wilson42d6ab42012-07-26 11:49:32 +01001233static void i915_gtt_color_adjust(struct drm_mm_node *node,
1234 unsigned long color,
1235 unsigned long *start,
1236 unsigned long *end)
1237{
1238 if (node->color != color)
1239 *start += 4096;
1240
1241 if (!list_empty(&node->node_list)) {
1242 node = list_entry(node->node_list.next,
1243 struct drm_mm_node,
1244 node_list);
1245 if (node->allocated && node->color != color)
1246 *end -= 4096;
1247 }
1248}
Ben Widawskyfbe5d362013-11-04 19:56:49 -08001249
Ben Widawskyd7e50082012-12-18 10:31:25 -08001250void i915_gem_setup_global_gtt(struct drm_device *dev,
1251 unsigned long start,
1252 unsigned long mappable_end,
1253 unsigned long end)
Daniel Vetter644ec022012-03-26 09:45:40 +02001254{
Ben Widawskye78891c2013-01-25 16:41:04 -08001255 /* Let GEM Manage all of the aperture.
1256 *
1257 * However, leave one page at the end still bound to the scratch page.
1258 * There are a number of places where the hardware apparently prefetches
1259 * past the end of the object, and we've seen multiple hangs with the
1260 * GPU head pointer stuck in a batchbuffer bound at the last page of the
1261 * aperture. One page should be enough to keep any prefetching inside
1262 * of the aperture.
1263 */
Ben Widawsky40d749802013-07-31 16:59:59 -07001264 struct drm_i915_private *dev_priv = dev->dev_private;
1265 struct i915_address_space *ggtt_vm = &dev_priv->gtt.base;
Chris Wilsoned2f3452012-11-15 11:32:19 +00001266 struct drm_mm_node *entry;
1267 struct drm_i915_gem_object *obj;
1268 unsigned long hole_start, hole_end;
Daniel Vetter644ec022012-03-26 09:45:40 +02001269
Ben Widawsky35451cb2013-01-17 12:45:13 -08001270 BUG_ON(mappable_end > end);
1271
Chris Wilsoned2f3452012-11-15 11:32:19 +00001272 /* Subtract the guard page ... */
Ben Widawsky40d749802013-07-31 16:59:59 -07001273 drm_mm_init(&ggtt_vm->mm, start, end - start - PAGE_SIZE);
Chris Wilson42d6ab42012-07-26 11:49:32 +01001274 if (!HAS_LLC(dev))
Ben Widawsky93bd8642013-07-16 16:50:06 -07001275 dev_priv->gtt.base.mm.color_adjust = i915_gtt_color_adjust;
Daniel Vetter644ec022012-03-26 09:45:40 +02001276
Chris Wilsoned2f3452012-11-15 11:32:19 +00001277 /* Mark any preallocated objects as occupied */
Ben Widawsky35c20a62013-05-31 11:28:48 -07001278 list_for_each_entry(obj, &dev_priv->mm.bound_list, global_list) {
Ben Widawsky40d749802013-07-31 16:59:59 -07001279 struct i915_vma *vma = i915_gem_obj_to_vma(obj, ggtt_vm);
Ben Widawskyb3a070c2013-07-05 14:41:02 -07001280 int ret;
Ben Widawskyedd41a82013-07-05 14:41:05 -07001281 DRM_DEBUG_KMS("reserving preallocated space: %lx + %zx\n",
Ben Widawskyc6cfb322013-07-05 14:41:06 -07001282 i915_gem_obj_ggtt_offset(obj), obj->base.size);
Chris Wilsoned2f3452012-11-15 11:32:19 +00001283
Ben Widawskyc6cfb322013-07-05 14:41:06 -07001284 WARN_ON(i915_gem_obj_ggtt_bound(obj));
Ben Widawsky40d749802013-07-31 16:59:59 -07001285 ret = drm_mm_reserve_node(&ggtt_vm->mm, &vma->node);
Ben Widawskyc6cfb322013-07-05 14:41:06 -07001286 if (ret)
Ben Widawskyb3a070c2013-07-05 14:41:02 -07001287 DRM_DEBUG_KMS("Reservation failed\n");
Chris Wilsoned2f3452012-11-15 11:32:19 +00001288 obj->has_global_gtt_mapping = 1;
1289 }
1290
Ben Widawsky853ba5d2013-07-16 16:50:05 -07001291 dev_priv->gtt.base.start = start;
1292 dev_priv->gtt.base.total = end - start;
Daniel Vetter644ec022012-03-26 09:45:40 +02001293
Chris Wilsoned2f3452012-11-15 11:32:19 +00001294 /* Clear any non-preallocated blocks */
Ben Widawsky40d749802013-07-31 16:59:59 -07001295 drm_mm_for_each_hole(entry, &ggtt_vm->mm, hole_start, hole_end) {
Ben Widawsky853ba5d2013-07-16 16:50:05 -07001296 const unsigned long count = (hole_end - hole_start) / PAGE_SIZE;
Chris Wilsoned2f3452012-11-15 11:32:19 +00001297 DRM_DEBUG_KMS("clearing unused GTT space: [%lx, %lx]\n",
1298 hole_start, hole_end);
Ben Widawsky828c7902013-10-16 09:21:30 -07001299 ggtt_vm->clear_range(ggtt_vm, hole_start / PAGE_SIZE, count, true);
Chris Wilsoned2f3452012-11-15 11:32:19 +00001300 }
1301
1302 /* And finally clear the reserved guard page */
Ben Widawsky828c7902013-10-16 09:21:30 -07001303 ggtt_vm->clear_range(ggtt_vm, end / PAGE_SIZE - 1, 1, true);
Ben Widawskye76e9ae2012-11-04 09:21:27 -08001304}
1305
Ben Widawskyd7e50082012-12-18 10:31:25 -08001306static bool
1307intel_enable_ppgtt(struct drm_device *dev)
1308{
1309 if (i915_enable_ppgtt >= 0)
1310 return i915_enable_ppgtt;
1311
1312#ifdef CONFIG_INTEL_IOMMU
1313 /* Disable ppgtt on SNB if VT-d is on. */
1314 if (INTEL_INFO(dev)->gen == 6 && intel_iommu_gfx_mapped)
1315 return false;
1316#endif
1317
1318 return true;
1319}
1320
1321void i915_gem_init_global_gtt(struct drm_device *dev)
1322{
1323 struct drm_i915_private *dev_priv = dev->dev_private;
1324 unsigned long gtt_size, mappable_size;
Ben Widawskyd7e50082012-12-18 10:31:25 -08001325
Ben Widawsky853ba5d2013-07-16 16:50:05 -07001326 gtt_size = dev_priv->gtt.base.total;
Ben Widawsky93d18792013-01-17 12:45:17 -08001327 mappable_size = dev_priv->gtt.mappable_end;
Ben Widawskyd7e50082012-12-18 10:31:25 -08001328
Ben Widawskyc8d4c0d2013-12-06 14:11:07 -08001329 i915_gem_setup_global_gtt(dev, 0, mappable_size, gtt_size);
Ben Widawskyd7e50082012-12-18 10:31:25 -08001330 if (intel_enable_ppgtt(dev) && HAS_ALIASING_PPGTT(dev)) {
Ben Widawskye78891c2013-01-25 16:41:04 -08001331 int ret;
Ben Widawsky3eb1c002013-04-08 18:43:52 -07001332
Ben Widawskyd7e50082012-12-18 10:31:25 -08001333 ret = i915_gem_init_aliasing_ppgtt(dev);
Ben Widawskyc8d4c0d2013-12-06 14:11:07 -08001334 if (ret)
1335 DRM_ERROR("Aliased PPGTT setup failed %d\n", ret);
Ben Widawskyd7e50082012-12-18 10:31:25 -08001336 }
Ben Widawskye76e9ae2012-11-04 09:21:27 -08001337}
1338
1339static int setup_scratch_page(struct drm_device *dev)
1340{
1341 struct drm_i915_private *dev_priv = dev->dev_private;
1342 struct page *page;
1343 dma_addr_t dma_addr;
1344
1345 page = alloc_page(GFP_KERNEL | GFP_DMA32 | __GFP_ZERO);
1346 if (page == NULL)
1347 return -ENOMEM;
1348 get_page(page);
1349 set_pages_uc(page, 1);
1350
1351#ifdef CONFIG_INTEL_IOMMU
1352 dma_addr = pci_map_page(dev->pdev, page, 0, PAGE_SIZE,
1353 PCI_DMA_BIDIRECTIONAL);
1354 if (pci_dma_mapping_error(dev->pdev, dma_addr))
1355 return -EINVAL;
1356#else
1357 dma_addr = page_to_phys(page);
1358#endif
Ben Widawsky853ba5d2013-07-16 16:50:05 -07001359 dev_priv->gtt.base.scratch.page = page;
1360 dev_priv->gtt.base.scratch.addr = dma_addr;
Ben Widawskye76e9ae2012-11-04 09:21:27 -08001361
1362 return 0;
1363}
1364
1365static void teardown_scratch_page(struct drm_device *dev)
1366{
1367 struct drm_i915_private *dev_priv = dev->dev_private;
Ben Widawsky853ba5d2013-07-16 16:50:05 -07001368 struct page *page = dev_priv->gtt.base.scratch.page;
1369
1370 set_pages_wb(page, 1);
1371 pci_unmap_page(dev->pdev, dev_priv->gtt.base.scratch.addr,
Ben Widawskye76e9ae2012-11-04 09:21:27 -08001372 PAGE_SIZE, PCI_DMA_BIDIRECTIONAL);
Ben Widawsky853ba5d2013-07-16 16:50:05 -07001373 put_page(page);
1374 __free_page(page);
Ben Widawskye76e9ae2012-11-04 09:21:27 -08001375}
1376
1377static inline unsigned int gen6_get_total_gtt_size(u16 snb_gmch_ctl)
1378{
1379 snb_gmch_ctl >>= SNB_GMCH_GGMS_SHIFT;
1380 snb_gmch_ctl &= SNB_GMCH_GGMS_MASK;
1381 return snb_gmch_ctl << 20;
1382}
1383
Ben Widawsky9459d252013-11-03 16:53:55 -08001384static inline unsigned int gen8_get_total_gtt_size(u16 bdw_gmch_ctl)
1385{
1386 bdw_gmch_ctl >>= BDW_GMCH_GGMS_SHIFT;
1387 bdw_gmch_ctl &= BDW_GMCH_GGMS_MASK;
1388 if (bdw_gmch_ctl)
1389 bdw_gmch_ctl = 1 << bdw_gmch_ctl;
Ben Widawsky3a2ffb62013-11-07 21:40:51 -08001390 if (bdw_gmch_ctl > 4) {
1391 WARN_ON(!i915_preliminary_hw_support);
1392 return 4<<20;
1393 }
1394
Ben Widawsky9459d252013-11-03 16:53:55 -08001395 return bdw_gmch_ctl << 20;
1396}
1397
Ben Widawskybaa09f52013-01-24 13:49:57 -08001398static inline size_t gen6_get_stolen_size(u16 snb_gmch_ctl)
Ben Widawskye76e9ae2012-11-04 09:21:27 -08001399{
1400 snb_gmch_ctl >>= SNB_GMCH_GMS_SHIFT;
1401 snb_gmch_ctl &= SNB_GMCH_GMS_MASK;
1402 return snb_gmch_ctl << 25; /* 32 MB units */
1403}
1404
Ben Widawsky9459d252013-11-03 16:53:55 -08001405static inline size_t gen8_get_stolen_size(u16 bdw_gmch_ctl)
1406{
1407 bdw_gmch_ctl >>= BDW_GMCH_GMS_SHIFT;
1408 bdw_gmch_ctl &= BDW_GMCH_GMS_MASK;
1409 return bdw_gmch_ctl << 25; /* 32 MB units */
1410}
1411
Ben Widawsky63340132013-11-04 19:32:22 -08001412static int ggtt_probe_common(struct drm_device *dev,
1413 size_t gtt_size)
1414{
1415 struct drm_i915_private *dev_priv = dev->dev_private;
1416 phys_addr_t gtt_bus_addr;
1417 int ret;
1418
1419 /* For Modern GENs the PTEs and register space are split in the BAR */
1420 gtt_bus_addr = pci_resource_start(dev->pdev, 0) +
1421 (pci_resource_len(dev->pdev, 0) / 2);
1422
1423 dev_priv->gtt.gsm = ioremap_wc(gtt_bus_addr, gtt_size);
1424 if (!dev_priv->gtt.gsm) {
1425 DRM_ERROR("Failed to map the gtt page table\n");
1426 return -ENOMEM;
1427 }
1428
1429 ret = setup_scratch_page(dev);
1430 if (ret) {
1431 DRM_ERROR("Scratch setup failed\n");
1432 /* iounmap will also get called at remove, but meh */
1433 iounmap(dev_priv->gtt.gsm);
1434 }
1435
1436 return ret;
1437}
1438
Ben Widawskyfbe5d362013-11-04 19:56:49 -08001439/* The GGTT and PPGTT need a private PPAT setup in order to handle cacheability
1440 * bits. When using advanced contexts each context stores its own PAT, but
1441 * writing this data shouldn't be harmful even in those cases. */
1442static void gen8_setup_private_ppat(struct drm_i915_private *dev_priv)
1443{
1444#define GEN8_PPAT_UC (0<<0)
1445#define GEN8_PPAT_WC (1<<0)
1446#define GEN8_PPAT_WT (2<<0)
1447#define GEN8_PPAT_WB (3<<0)
1448#define GEN8_PPAT_ELLC_OVERRIDE (0<<2)
1449/* FIXME(BDW): Bspec is completely confused about cache control bits. */
1450#define GEN8_PPAT_LLC (1<<2)
1451#define GEN8_PPAT_LLCELLC (2<<2)
1452#define GEN8_PPAT_LLCeLLC (3<<2)
1453#define GEN8_PPAT_AGE(x) (x<<4)
1454#define GEN8_PPAT(i, x) ((uint64_t) (x) << ((i) * 8))
1455 uint64_t pat;
1456
1457 pat = GEN8_PPAT(0, GEN8_PPAT_WB | GEN8_PPAT_LLC) | /* for normal objects, no eLLC */
1458 GEN8_PPAT(1, GEN8_PPAT_WC | GEN8_PPAT_LLCELLC) | /* for something pointing to ptes? */
1459 GEN8_PPAT(2, GEN8_PPAT_WT | GEN8_PPAT_LLCELLC) | /* for scanout with eLLC */
1460 GEN8_PPAT(3, GEN8_PPAT_UC) | /* Uncached objects, mostly for scanout */
1461 GEN8_PPAT(4, GEN8_PPAT_WB | GEN8_PPAT_LLCELLC | GEN8_PPAT_AGE(0)) |
1462 GEN8_PPAT(5, GEN8_PPAT_WB | GEN8_PPAT_LLCELLC | GEN8_PPAT_AGE(1)) |
1463 GEN8_PPAT(6, GEN8_PPAT_WB | GEN8_PPAT_LLCELLC | GEN8_PPAT_AGE(2)) |
1464 GEN8_PPAT(7, GEN8_PPAT_WB | GEN8_PPAT_LLCELLC | GEN8_PPAT_AGE(3));
1465
1466 /* XXX: spec defines this as 2 distinct registers. It's unclear if a 64b
1467 * write would work. */
1468 I915_WRITE(GEN8_PRIVATE_PAT, pat);
1469 I915_WRITE(GEN8_PRIVATE_PAT + 4, pat >> 32);
1470}
1471
Ben Widawsky63340132013-11-04 19:32:22 -08001472static int gen8_gmch_probe(struct drm_device *dev,
1473 size_t *gtt_total,
1474 size_t *stolen,
1475 phys_addr_t *mappable_base,
1476 unsigned long *mappable_end)
1477{
1478 struct drm_i915_private *dev_priv = dev->dev_private;
1479 unsigned int gtt_size;
1480 u16 snb_gmch_ctl;
1481 int ret;
1482
1483 /* TODO: We're not aware of mappable constraints on gen8 yet */
1484 *mappable_base = pci_resource_start(dev->pdev, 2);
1485 *mappable_end = pci_resource_len(dev->pdev, 2);
1486
1487 if (!pci_set_dma_mask(dev->pdev, DMA_BIT_MASK(39)))
1488 pci_set_consistent_dma_mask(dev->pdev, DMA_BIT_MASK(39));
1489
1490 pci_read_config_word(dev->pdev, SNB_GMCH_CTRL, &snb_gmch_ctl);
1491
1492 *stolen = gen8_get_stolen_size(snb_gmch_ctl);
1493
1494 gtt_size = gen8_get_total_gtt_size(snb_gmch_ctl);
Ben Widawskyd31eb102013-11-02 21:07:17 -07001495 *gtt_total = (gtt_size / sizeof(gen8_gtt_pte_t)) << PAGE_SHIFT;
Ben Widawsky63340132013-11-04 19:32:22 -08001496
Ben Widawskyfbe5d362013-11-04 19:56:49 -08001497 gen8_setup_private_ppat(dev_priv);
1498
Ben Widawsky63340132013-11-04 19:32:22 -08001499 ret = ggtt_probe_common(dev, gtt_size);
1500
Ben Widawsky94ec8f62013-11-02 21:07:18 -07001501 dev_priv->gtt.base.clear_range = gen8_ggtt_clear_range;
1502 dev_priv->gtt.base.insert_entries = gen8_ggtt_insert_entries;
Ben Widawsky63340132013-11-04 19:32:22 -08001503
1504 return ret;
1505}
1506
Ben Widawskybaa09f52013-01-24 13:49:57 -08001507static int gen6_gmch_probe(struct drm_device *dev,
1508 size_t *gtt_total,
Ben Widawsky41907dd2013-02-08 11:32:47 -08001509 size_t *stolen,
1510 phys_addr_t *mappable_base,
1511 unsigned long *mappable_end)
Ben Widawskye76e9ae2012-11-04 09:21:27 -08001512{
1513 struct drm_i915_private *dev_priv = dev->dev_private;
Ben Widawskybaa09f52013-01-24 13:49:57 -08001514 unsigned int gtt_size;
Ben Widawskye76e9ae2012-11-04 09:21:27 -08001515 u16 snb_gmch_ctl;
Ben Widawskye76e9ae2012-11-04 09:21:27 -08001516 int ret;
1517
Ben Widawsky41907dd2013-02-08 11:32:47 -08001518 *mappable_base = pci_resource_start(dev->pdev, 2);
1519 *mappable_end = pci_resource_len(dev->pdev, 2);
1520
Ben Widawskybaa09f52013-01-24 13:49:57 -08001521 /* 64/512MB is the current min/max we actually know of, but this is just
1522 * a coarse sanity check.
Ben Widawskye76e9ae2012-11-04 09:21:27 -08001523 */
Ben Widawsky41907dd2013-02-08 11:32:47 -08001524 if ((*mappable_end < (64<<20) || (*mappable_end > (512<<20)))) {
Ben Widawskybaa09f52013-01-24 13:49:57 -08001525 DRM_ERROR("Unknown GMADR size (%lx)\n",
1526 dev_priv->gtt.mappable_end);
1527 return -ENXIO;
Ben Widawskye76e9ae2012-11-04 09:21:27 -08001528 }
1529
Ben Widawskye76e9ae2012-11-04 09:21:27 -08001530 if (!pci_set_dma_mask(dev->pdev, DMA_BIT_MASK(40)))
1531 pci_set_consistent_dma_mask(dev->pdev, DMA_BIT_MASK(40));
Ben Widawskybaa09f52013-01-24 13:49:57 -08001532 pci_read_config_word(dev->pdev, SNB_GMCH_CTRL, &snb_gmch_ctl);
Ben Widawskybaa09f52013-01-24 13:49:57 -08001533
Ben Widawskyc4ae25e2013-05-01 11:00:34 -07001534 *stolen = gen6_get_stolen_size(snb_gmch_ctl);
Ben Widawskybaa09f52013-01-24 13:49:57 -08001535
Ben Widawsky63340132013-11-04 19:32:22 -08001536 gtt_size = gen6_get_total_gtt_size(snb_gmch_ctl);
Ben Widawskybaa09f52013-01-24 13:49:57 -08001537 *gtt_total = (gtt_size / sizeof(gen6_gtt_pte_t)) << PAGE_SHIFT;
1538
Ben Widawsky63340132013-11-04 19:32:22 -08001539 ret = ggtt_probe_common(dev, gtt_size);
Ben Widawskybaa09f52013-01-24 13:49:57 -08001540
Ben Widawsky853ba5d2013-07-16 16:50:05 -07001541 dev_priv->gtt.base.clear_range = gen6_ggtt_clear_range;
1542 dev_priv->gtt.base.insert_entries = gen6_ggtt_insert_entries;
Ben Widawskybaa09f52013-01-24 13:49:57 -08001543
1544 return ret;
1545}
1546
Ben Widawsky853ba5d2013-07-16 16:50:05 -07001547static void gen6_gmch_remove(struct i915_address_space *vm)
Ben Widawskybaa09f52013-01-24 13:49:57 -08001548{
Ben Widawsky853ba5d2013-07-16 16:50:05 -07001549
1550 struct i915_gtt *gtt = container_of(vm, struct i915_gtt, base);
Ben Widawsky5ed16782013-11-25 09:54:43 -08001551
1552 drm_mm_takedown(&vm->mm);
Ben Widawsky853ba5d2013-07-16 16:50:05 -07001553 iounmap(gtt->gsm);
1554 teardown_scratch_page(vm->dev);
Ben Widawskybaa09f52013-01-24 13:49:57 -08001555}
1556
1557static int i915_gmch_probe(struct drm_device *dev,
1558 size_t *gtt_total,
Ben Widawsky41907dd2013-02-08 11:32:47 -08001559 size_t *stolen,
1560 phys_addr_t *mappable_base,
1561 unsigned long *mappable_end)
Ben Widawskybaa09f52013-01-24 13:49:57 -08001562{
1563 struct drm_i915_private *dev_priv = dev->dev_private;
1564 int ret;
1565
Ben Widawskybaa09f52013-01-24 13:49:57 -08001566 ret = intel_gmch_probe(dev_priv->bridge_dev, dev_priv->dev->pdev, NULL);
1567 if (!ret) {
1568 DRM_ERROR("failed to set up gmch\n");
1569 return -EIO;
1570 }
1571
Ben Widawsky41907dd2013-02-08 11:32:47 -08001572 intel_gtt_get(gtt_total, stolen, mappable_base, mappable_end);
Ben Widawskybaa09f52013-01-24 13:49:57 -08001573
1574 dev_priv->gtt.do_idle_maps = needs_idle_maps(dev_priv->dev);
Ben Widawsky853ba5d2013-07-16 16:50:05 -07001575 dev_priv->gtt.base.clear_range = i915_ggtt_clear_range;
Ben Widawskybaa09f52013-01-24 13:49:57 -08001576
1577 return 0;
1578}
1579
Ben Widawsky853ba5d2013-07-16 16:50:05 -07001580static void i915_gmch_remove(struct i915_address_space *vm)
Ben Widawskybaa09f52013-01-24 13:49:57 -08001581{
1582 intel_gmch_remove();
1583}
1584
1585int i915_gem_gtt_init(struct drm_device *dev)
1586{
1587 struct drm_i915_private *dev_priv = dev->dev_private;
1588 struct i915_gtt *gtt = &dev_priv->gtt;
Ben Widawskybaa09f52013-01-24 13:49:57 -08001589 int ret;
Ben Widawskye76e9ae2012-11-04 09:21:27 -08001590
Ben Widawskybaa09f52013-01-24 13:49:57 -08001591 if (INTEL_INFO(dev)->gen <= 5) {
Ben Widawskyb2f21b42013-06-27 16:30:20 -07001592 gtt->gtt_probe = i915_gmch_probe;
Ben Widawsky853ba5d2013-07-16 16:50:05 -07001593 gtt->base.cleanup = i915_gmch_remove;
Ben Widawsky63340132013-11-04 19:32:22 -08001594 } else if (INTEL_INFO(dev)->gen < 8) {
Ben Widawskyb2f21b42013-06-27 16:30:20 -07001595 gtt->gtt_probe = gen6_gmch_probe;
Ben Widawsky853ba5d2013-07-16 16:50:05 -07001596 gtt->base.cleanup = gen6_gmch_remove;
Ben Widawsky4d15c142013-07-04 11:02:06 -07001597 if (IS_HASWELL(dev) && dev_priv->ellc_size)
Ben Widawsky853ba5d2013-07-16 16:50:05 -07001598 gtt->base.pte_encode = iris_pte_encode;
Ben Widawsky4d15c142013-07-04 11:02:06 -07001599 else if (IS_HASWELL(dev))
Ben Widawsky853ba5d2013-07-16 16:50:05 -07001600 gtt->base.pte_encode = hsw_pte_encode;
Ben Widawskyb2f21b42013-06-27 16:30:20 -07001601 else if (IS_VALLEYVIEW(dev))
Ben Widawsky853ba5d2013-07-16 16:50:05 -07001602 gtt->base.pte_encode = byt_pte_encode;
Chris Wilson350ec882013-08-06 13:17:02 +01001603 else if (INTEL_INFO(dev)->gen >= 7)
1604 gtt->base.pte_encode = ivb_pte_encode;
Ben Widawskyb2f21b42013-06-27 16:30:20 -07001605 else
Chris Wilson350ec882013-08-06 13:17:02 +01001606 gtt->base.pte_encode = snb_pte_encode;
Ben Widawsky63340132013-11-04 19:32:22 -08001607 } else {
1608 dev_priv->gtt.gtt_probe = gen8_gmch_probe;
1609 dev_priv->gtt.base.cleanup = gen6_gmch_remove;
Ben Widawskye76e9ae2012-11-04 09:21:27 -08001610 }
1611
Ben Widawsky853ba5d2013-07-16 16:50:05 -07001612 ret = gtt->gtt_probe(dev, &gtt->base.total, &gtt->stolen_size,
Ben Widawskyb2f21b42013-06-27 16:30:20 -07001613 &gtt->mappable_base, &gtt->mappable_end);
Ben Widawskya54c0c22013-01-24 14:45:00 -08001614 if (ret)
Ben Widawskybaa09f52013-01-24 13:49:57 -08001615 return ret;
Ben Widawskye76e9ae2012-11-04 09:21:27 -08001616
Ben Widawsky853ba5d2013-07-16 16:50:05 -07001617 gtt->base.dev = dev;
1618
Ben Widawskybaa09f52013-01-24 13:49:57 -08001619 /* GMADR is the PCI mmio aperture into the global GTT. */
Ben Widawsky853ba5d2013-07-16 16:50:05 -07001620 DRM_INFO("Memory usable by graphics device = %zdM\n",
1621 gtt->base.total >> 20);
Ben Widawskyb2f21b42013-06-27 16:30:20 -07001622 DRM_DEBUG_DRIVER("GMADR size = %ldM\n", gtt->mappable_end >> 20);
1623 DRM_DEBUG_DRIVER("GTT stolen size = %zdM\n", gtt->stolen_size >> 20);
Daniel Vetter7faf1ab2013-01-24 14:44:55 -08001624
Ben Widawskye76e9ae2012-11-04 09:21:27 -08001625 return 0;
Daniel Vetter644ec022012-03-26 09:45:40 +02001626}
Ben Widawsky6f65e292013-12-06 14:10:56 -08001627
1628static struct i915_vma *__i915_gem_vma_create(struct drm_i915_gem_object *obj,
1629 struct i915_address_space *vm)
1630{
1631 struct i915_vma *vma = kzalloc(sizeof(*vma), GFP_KERNEL);
1632 if (vma == NULL)
1633 return ERR_PTR(-ENOMEM);
1634
1635 INIT_LIST_HEAD(&vma->vma_link);
1636 INIT_LIST_HEAD(&vma->mm_list);
1637 INIT_LIST_HEAD(&vma->exec_list);
1638 vma->vm = vm;
1639 vma->obj = obj;
1640
1641 switch (INTEL_INFO(vm->dev)->gen) {
1642 case 8:
1643 case 7:
1644 case 6:
1645 vma->unbind_vma = ggtt_unbind_vma;
1646 vma->bind_vma = ggtt_bind_vma;
1647 break;
1648 case 5:
1649 case 4:
1650 case 3:
1651 case 2:
1652 BUG_ON(!i915_is_ggtt(vm));
1653 vma->unbind_vma = i915_ggtt_unbind_vma;
1654 vma->bind_vma = i915_ggtt_bind_vma;
1655 break;
1656 default:
1657 BUG();
1658 }
1659
1660 /* Keep GGTT vmas first to make debug easier */
1661 if (i915_is_ggtt(vm))
1662 list_add(&vma->vma_link, &obj->vma_list);
1663 else
1664 list_add_tail(&vma->vma_link, &obj->vma_list);
1665
1666 return vma;
1667}
1668
1669struct i915_vma *
1670i915_gem_obj_lookup_or_create_vma(struct drm_i915_gem_object *obj,
1671 struct i915_address_space *vm)
1672{
1673 struct i915_vma *vma;
1674
1675 vma = i915_gem_obj_to_vma(obj, vm);
1676 if (!vma)
1677 vma = __i915_gem_vma_create(obj, vm);
1678
1679 return vma;
1680}