blob: eee2a01f26912771b5d1bcf49816d97468bb8ad5 [file] [log] [blame]
Mark Brown9e6e96a2010-01-29 17:47:12 +00001/*
2 * wm8994.c -- WM8994 ALSA SoC Audio driver
3 *
Mark Brown656baae2012-05-23 12:39:07 +01004 * Copyright 2009-12 Wolfson Microelectronics plc
Mark Brown9e6e96a2010-01-29 17:47:12 +00005 *
6 * Author: Mark Brown <broonie@opensource.wolfsonmicro.com>
7 *
8 *
9 * This program is free software; you can redistribute it and/or modify
10 * it under the terms of the GNU General Public License version 2 as
11 * published by the Free Software Foundation.
12 */
13
14#include <linux/module.h>
15#include <linux/moduleparam.h>
16#include <linux/init.h>
17#include <linux/delay.h>
18#include <linux/pm.h>
Mark Brownd1a0a292013-05-10 21:40:10 +010019#include <linux/gcd.h>
Mark Brown9e6e96a2010-01-29 17:47:12 +000020#include <linux/i2c.h>
21#include <linux/platform_device.h>
Mark Brown39fb51a2010-11-26 17:23:43 +000022#include <linux/pm_runtime.h>
Mark Brown9e6e96a2010-01-29 17:47:12 +000023#include <linux/regulator/consumer.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090024#include <linux/slab.h>
Mark Brown9e6e96a2010-01-29 17:47:12 +000025#include <sound/core.h>
Mark Brown821edd22010-11-26 15:21:09 +000026#include <sound/jack.h>
Mark Brown9e6e96a2010-01-29 17:47:12 +000027#include <sound/pcm.h>
28#include <sound/pcm_params.h>
29#include <sound/soc.h>
Mark Brown9e6e96a2010-01-29 17:47:12 +000030#include <sound/initval.h>
31#include <sound/tlv.h>
Mark Brown2bbb5d62010-12-05 12:50:12 +000032#include <trace/events/asoc.h>
Mark Brown9e6e96a2010-01-29 17:47:12 +000033
34#include <linux/mfd/wm8994/core.h>
35#include <linux/mfd/wm8994/registers.h>
36#include <linux/mfd/wm8994/pdata.h>
37#include <linux/mfd/wm8994/gpio.h>
38
39#include "wm8994.h"
40#include "wm_hubs.h"
41
Mark Brownaf6b6fe2011-11-30 20:32:05 +000042#define WM1811_JACKDET_MODE_NONE 0x0000
43#define WM1811_JACKDET_MODE_JACK 0x0100
44#define WM1811_JACKDET_MODE_MIC 0x0080
45#define WM1811_JACKDET_MODE_AUDIO 0x0180
46
Mark Brown9e6e96a2010-01-29 17:47:12 +000047#define WM8994_NUM_DRC 3
48#define WM8994_NUM_EQ 3
49
Mark Brownbfd37bb2012-06-05 12:31:32 +010050static struct {
51 unsigned int reg;
52 unsigned int mask;
53} wm8994_vu_bits[] = {
54 { WM8994_LEFT_LINE_INPUT_1_2_VOLUME, WM8994_IN1_VU },
55 { WM8994_RIGHT_LINE_INPUT_1_2_VOLUME, WM8994_IN1_VU },
56 { WM8994_LEFT_LINE_INPUT_3_4_VOLUME, WM8994_IN2_VU },
57 { WM8994_RIGHT_LINE_INPUT_3_4_VOLUME, WM8994_IN2_VU },
58 { WM8994_SPEAKER_VOLUME_LEFT, WM8994_SPKOUT_VU },
59 { WM8994_SPEAKER_VOLUME_RIGHT, WM8994_SPKOUT_VU },
60 { WM8994_LEFT_OUTPUT_VOLUME, WM8994_HPOUT1_VU },
61 { WM8994_RIGHT_OUTPUT_VOLUME, WM8994_HPOUT1_VU },
62 { WM8994_LEFT_OPGA_VOLUME, WM8994_MIXOUT_VU },
63 { WM8994_RIGHT_OPGA_VOLUME, WM8994_MIXOUT_VU },
64
65 { WM8994_AIF1_DAC1_LEFT_VOLUME, WM8994_AIF1DAC1_VU },
66 { WM8994_AIF1_DAC1_RIGHT_VOLUME, WM8994_AIF1DAC1_VU },
67 { WM8994_AIF1_DAC2_LEFT_VOLUME, WM8994_AIF1DAC2_VU },
68 { WM8994_AIF1_DAC2_RIGHT_VOLUME, WM8994_AIF1DAC2_VU },
69 { WM8994_AIF2_DAC_LEFT_VOLUME, WM8994_AIF2DAC_VU },
70 { WM8994_AIF2_DAC_RIGHT_VOLUME, WM8994_AIF2DAC_VU },
71 { WM8994_AIF1_ADC1_LEFT_VOLUME, WM8994_AIF1ADC1_VU },
72 { WM8994_AIF1_ADC1_RIGHT_VOLUME, WM8994_AIF1ADC1_VU },
73 { WM8994_AIF1_ADC2_LEFT_VOLUME, WM8994_AIF1ADC2_VU },
74 { WM8994_AIF1_ADC2_RIGHT_VOLUME, WM8994_AIF1ADC2_VU },
75 { WM8994_AIF2_ADC_LEFT_VOLUME, WM8994_AIF2ADC_VU },
76 { WM8994_AIF2_ADC_RIGHT_VOLUME, WM8994_AIF1ADC2_VU },
77 { WM8994_DAC1_LEFT_VOLUME, WM8994_DAC1_VU },
78 { WM8994_DAC1_RIGHT_VOLUME, WM8994_DAC1_VU },
79 { WM8994_DAC2_LEFT_VOLUME, WM8994_DAC2_VU },
80 { WM8994_DAC2_RIGHT_VOLUME, WM8994_DAC2_VU },
81};
82
Mark Brown9e6e96a2010-01-29 17:47:12 +000083static int wm8994_drc_base[] = {
84 WM8994_AIF1_DRC1_1,
85 WM8994_AIF1_DRC2_1,
86 WM8994_AIF2_DRC_1,
87};
88
89static int wm8994_retune_mobile_base[] = {
90 WM8994_AIF1_DAC1_EQ_GAINS_1,
91 WM8994_AIF1_DAC2_EQ_GAINS_1,
92 WM8994_AIF2_EQ_GAINS_1,
93};
94
Mark Brownaf6b6fe2011-11-30 20:32:05 +000095static const struct wm8958_micd_rate micdet_rates[] = {
Mark Brownb00adf72011-08-13 11:57:18 +090096 { 32768, true, 1, 4 },
97 { 32768, false, 1, 1 },
Mark Brown604533d2011-12-01 12:51:25 +000098 { 44100 * 256, true, 7, 10 },
99 { 44100 * 256, false, 7, 10 },
Mark Brownb00adf72011-08-13 11:57:18 +0900100};
101
Mark Brownaf6b6fe2011-11-30 20:32:05 +0000102static const struct wm8958_micd_rate jackdet_rates[] = {
103 { 32768, true, 0, 1 },
104 { 32768, false, 0, 1 },
Mark Browne9d9a962012-04-26 16:07:32 +0100105 { 44100 * 256, true, 10, 10 },
106 { 44100 * 256, false, 7, 8 },
Mark Brownaf6b6fe2011-11-30 20:32:05 +0000107};
108
Mark Brownb00adf72011-08-13 11:57:18 +0900109static void wm8958_micd_set_rate(struct snd_soc_codec *codec)
110{
111 struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
Mark Brownd9dd4ad2012-10-08 18:36:09 +0900112 struct wm8994 *control = wm8994->wm8994;
Mark Brownb00adf72011-08-13 11:57:18 +0900113 int best, i, sysclk, val;
114 bool idle;
Mark Brownaf6b6fe2011-11-30 20:32:05 +0000115 const struct wm8958_micd_rate *rates;
116 int num_rates;
Mark Brownb00adf72011-08-13 11:57:18 +0900117
Mark Brownb00adf72011-08-13 11:57:18 +0900118 idle = !wm8994->jack_mic;
119
120 sysclk = snd_soc_read(codec, WM8994_CLOCKING_1);
121 if (sysclk & WM8994_SYSCLK_SRC)
122 sysclk = wm8994->aifclk[1];
123 else
124 sysclk = wm8994->aifclk[0];
125
Mark Brownd9dd4ad2012-10-08 18:36:09 +0900126 if (control->pdata.micd_rates) {
127 rates = control->pdata.micd_rates;
128 num_rates = control->pdata.num_micd_rates;
Mark Browncd1707a2011-12-01 13:44:25 +0000129 } else if (wm8994->jackdet) {
Mark Brownaf6b6fe2011-11-30 20:32:05 +0000130 rates = jackdet_rates;
131 num_rates = ARRAY_SIZE(jackdet_rates);
132 } else {
133 rates = micdet_rates;
134 num_rates = ARRAY_SIZE(micdet_rates);
135 }
136
Mark Brownb00adf72011-08-13 11:57:18 +0900137 best = 0;
Mark Brownaf6b6fe2011-11-30 20:32:05 +0000138 for (i = 0; i < num_rates; i++) {
139 if (rates[i].idle != idle)
Mark Brownb00adf72011-08-13 11:57:18 +0900140 continue;
Mark Brownaf6b6fe2011-11-30 20:32:05 +0000141 if (abs(rates[i].sysclk - sysclk) <
142 abs(rates[best].sysclk - sysclk))
Mark Brownb00adf72011-08-13 11:57:18 +0900143 best = i;
Mark Brownaf6b6fe2011-11-30 20:32:05 +0000144 else if (rates[best].idle != idle)
Mark Brownb00adf72011-08-13 11:57:18 +0900145 best = i;
146 }
147
Mark Brownaf6b6fe2011-11-30 20:32:05 +0000148 val = rates[best].start << WM8958_MICD_BIAS_STARTTIME_SHIFT
149 | rates[best].rate << WM8958_MICD_RATE_SHIFT;
Mark Brownb00adf72011-08-13 11:57:18 +0900150
Mark Brown3a334ad2012-04-26 17:02:16 +0100151 dev_dbg(codec->dev, "MICD rate %d,%d for %dHz %s\n",
152 rates[best].start, rates[best].rate, sysclk,
153 idle ? "idle" : "active");
154
Mark Brownb00adf72011-08-13 11:57:18 +0900155 snd_soc_update_bits(codec, WM8958_MIC_DETECT_1,
156 WM8958_MICD_BIAS_STARTTIME_MASK |
157 WM8958_MICD_RATE_MASK, val);
158}
159
Mark Brown9e6e96a2010-01-29 17:47:12 +0000160static int configure_aif_clock(struct snd_soc_codec *codec, int aif)
161{
Mark Brownb2c812e2010-04-14 15:35:19 +0900162 struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
Mark Brown9e6e96a2010-01-29 17:47:12 +0000163 int rate;
164 int reg1 = 0;
165 int offset;
166
167 if (aif)
168 offset = 4;
169 else
170 offset = 0;
171
172 switch (wm8994->sysclk[aif]) {
173 case WM8994_SYSCLK_MCLK1:
174 rate = wm8994->mclk[0];
175 break;
176
177 case WM8994_SYSCLK_MCLK2:
178 reg1 |= 0x8;
179 rate = wm8994->mclk[1];
180 break;
181
182 case WM8994_SYSCLK_FLL1:
183 reg1 |= 0x10;
184 rate = wm8994->fll[0].out;
185 break;
186
187 case WM8994_SYSCLK_FLL2:
188 reg1 |= 0x18;
189 rate = wm8994->fll[1].out;
190 break;
191
192 default:
193 return -EINVAL;
194 }
195
196 if (rate >= 13500000) {
197 rate /= 2;
198 reg1 |= WM8994_AIF1CLK_DIV;
199
200 dev_dbg(codec->dev, "Dividing AIF%d clock to %dHz\n",
201 aif + 1, rate);
202 }
Mark Brown5e5e2be2010-04-25 12:20:30 +0100203
Mark Brown9e6e96a2010-01-29 17:47:12 +0000204 wm8994->aifclk[aif] = rate;
205
206 snd_soc_update_bits(codec, WM8994_AIF1_CLOCKING_1 + offset,
207 WM8994_AIF1CLK_SRC_MASK | WM8994_AIF1CLK_DIV,
208 reg1);
209
210 return 0;
211}
212
213static int configure_clock(struct snd_soc_codec *codec)
214{
Mark Brownb2c812e2010-04-14 15:35:19 +0900215 struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
Axel Lin04f45c42011-10-04 20:07:03 +0800216 int change, new;
Mark Brown9e6e96a2010-01-29 17:47:12 +0000217
218 /* Bring up the AIF clocks first */
219 configure_aif_clock(codec, 0);
220 configure_aif_clock(codec, 1);
221
222 /* Then switch CLK_SYS over to the higher of them; a change
223 * can only happen as a result of a clocking change which can
224 * only be made outside of DAPM so we can safely redo the
225 * clocking.
226 */
227
228 /* If they're equal it doesn't matter which is used */
Mark Brownb00adf72011-08-13 11:57:18 +0900229 if (wm8994->aifclk[0] == wm8994->aifclk[1]) {
230 wm8958_micd_set_rate(codec);
Mark Brown9e6e96a2010-01-29 17:47:12 +0000231 return 0;
Mark Brownb00adf72011-08-13 11:57:18 +0900232 }
Mark Brown9e6e96a2010-01-29 17:47:12 +0000233
234 if (wm8994->aifclk[0] < wm8994->aifclk[1])
235 new = WM8994_SYSCLK_SRC;
236 else
237 new = 0;
238
Axel Lin04f45c42011-10-04 20:07:03 +0800239 change = snd_soc_update_bits(codec, WM8994_CLOCKING_1,
240 WM8994_SYSCLK_SRC, new);
Mark Brown52ac7ab2011-12-01 12:43:26 +0000241 if (change)
242 snd_soc_dapm_sync(&codec->dapm);
Mark Brown9e6e96a2010-01-29 17:47:12 +0000243
Mark Brownb00adf72011-08-13 11:57:18 +0900244 wm8958_micd_set_rate(codec);
245
Mark Brown9e6e96a2010-01-29 17:47:12 +0000246 return 0;
247}
248
249static int check_clk_sys(struct snd_soc_dapm_widget *source,
250 struct snd_soc_dapm_widget *sink)
251{
252 int reg = snd_soc_read(source->codec, WM8994_CLOCKING_1);
253 const char *clk;
254
255 /* Check what we're currently using for CLK_SYS */
256 if (reg & WM8994_SYSCLK_SRC)
257 clk = "AIF2CLK";
258 else
259 clk = "AIF1CLK";
260
261 return strcmp(source->name, clk) == 0;
262}
263
264static const char *sidetone_hpf_text[] = {
265 "2.7kHz", "1.35kHz", "675Hz", "370Hz", "180Hz", "90Hz", "45Hz"
266};
267
268static const struct soc_enum sidetone_hpf =
269 SOC_ENUM_SINGLE(WM8994_SIDETONE, 7, 7, sidetone_hpf_text);
270
Uk Kim146fd572010-12-07 13:58:40 +0000271static const char *adc_hpf_text[] = {
272 "HiFi", "Voice 1", "Voice 2", "Voice 3"
273};
274
275static const struct soc_enum aif1adc1_hpf =
276 SOC_ENUM_SINGLE(WM8994_AIF1_ADC1_FILTERS, 13, 4, adc_hpf_text);
277
278static const struct soc_enum aif1adc2_hpf =
279 SOC_ENUM_SINGLE(WM8994_AIF1_ADC2_FILTERS, 13, 4, adc_hpf_text);
280
281static const struct soc_enum aif2adc_hpf =
282 SOC_ENUM_SINGLE(WM8994_AIF2_ADC_FILTERS, 13, 4, adc_hpf_text);
283
Mark Brown9e6e96a2010-01-29 17:47:12 +0000284static const DECLARE_TLV_DB_SCALE(aif_tlv, 0, 600, 0);
285static const DECLARE_TLV_DB_SCALE(digital_tlv, -7200, 75, 1);
286static const DECLARE_TLV_DB_SCALE(st_tlv, -3600, 300, 0);
287static const DECLARE_TLV_DB_SCALE(wm8994_3d_tlv, -1600, 183, 0);
288static const DECLARE_TLV_DB_SCALE(eq_tlv, -1200, 100, 0);
Mark Brown1ddc07d2011-08-16 10:08:48 +0900289static const DECLARE_TLV_DB_SCALE(ng_tlv, -10200, 600, 0);
Mark Brown81204c82011-05-24 17:35:53 +0800290static const DECLARE_TLV_DB_SCALE(mixin_boost_tlv, 0, 900, 0);
Mark Brown9e6e96a2010-01-29 17:47:12 +0000291
292#define WM8994_DRC_SWITCH(xname, reg, shift) \
Lars-Peter Clausen6e065092013-06-19 19:33:59 +0200293 SOC_SINGLE_EXT(xname, reg, shift, 1, 0, \
294 snd_soc_get_volsw, wm8994_put_drc_sw)
Mark Brown9e6e96a2010-01-29 17:47:12 +0000295
296static int wm8994_put_drc_sw(struct snd_kcontrol *kcontrol,
297 struct snd_ctl_elem_value *ucontrol)
298{
299 struct soc_mixer_control *mc =
300 (struct soc_mixer_control *)kcontrol->private_value;
301 struct snd_soc_codec *codec = snd_kcontrol_chip(kcontrol);
302 int mask, ret;
303
304 /* Can't enable both ADC and DAC paths simultaneously */
305 if (mc->shift == WM8994_AIF1DAC1_DRC_ENA_SHIFT)
306 mask = WM8994_AIF1ADC1L_DRC_ENA_MASK |
307 WM8994_AIF1ADC1R_DRC_ENA_MASK;
308 else
309 mask = WM8994_AIF1DAC1_DRC_ENA_MASK;
310
311 ret = snd_soc_read(codec, mc->reg);
312 if (ret < 0)
313 return ret;
314 if (ret & mask)
315 return -EINVAL;
316
317 return snd_soc_put_volsw(kcontrol, ucontrol);
318}
319
Mark Brown9e6e96a2010-01-29 17:47:12 +0000320static void wm8994_set_drc(struct snd_soc_codec *codec, int drc)
321{
Mark Brownb2c812e2010-04-14 15:35:19 +0900322 struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
Mark Brownd9dd4ad2012-10-08 18:36:09 +0900323 struct wm8994 *control = wm8994->wm8994;
324 struct wm8994_pdata *pdata = &control->pdata;
Mark Brown9e6e96a2010-01-29 17:47:12 +0000325 int base = wm8994_drc_base[drc];
326 int cfg = wm8994->drc_cfg[drc];
327 int save, i;
328
329 /* Save any enables; the configuration should clear them. */
330 save = snd_soc_read(codec, base);
331 save &= WM8994_AIF1DAC1_DRC_ENA | WM8994_AIF1ADC1L_DRC_ENA |
332 WM8994_AIF1ADC1R_DRC_ENA;
333
334 for (i = 0; i < WM8994_DRC_REGS; i++)
335 snd_soc_update_bits(codec, base + i, 0xffff,
336 pdata->drc_cfgs[cfg].regs[i]);
337
338 snd_soc_update_bits(codec, base, WM8994_AIF1DAC1_DRC_ENA |
339 WM8994_AIF1ADC1L_DRC_ENA |
340 WM8994_AIF1ADC1R_DRC_ENA, save);
341}
342
343/* Icky as hell but saves code duplication */
344static int wm8994_get_drc(const char *name)
345{
346 if (strcmp(name, "AIF1DRC1 Mode") == 0)
347 return 0;
348 if (strcmp(name, "AIF1DRC2 Mode") == 0)
349 return 1;
350 if (strcmp(name, "AIF2DRC Mode") == 0)
351 return 2;
352 return -EINVAL;
353}
354
355static int wm8994_put_drc_enum(struct snd_kcontrol *kcontrol,
356 struct snd_ctl_elem_value *ucontrol)
357{
358 struct snd_soc_codec *codec = snd_kcontrol_chip(kcontrol);
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +0000359 struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
Mark Brownd9dd4ad2012-10-08 18:36:09 +0900360 struct wm8994 *control = wm8994->wm8994;
361 struct wm8994_pdata *pdata = &control->pdata;
Mark Brown9e6e96a2010-01-29 17:47:12 +0000362 int drc = wm8994_get_drc(kcontrol->id.name);
363 int value = ucontrol->value.integer.value[0];
364
365 if (drc < 0)
366 return drc;
367
368 if (value >= pdata->num_drc_cfgs)
369 return -EINVAL;
370
371 wm8994->drc_cfg[drc] = value;
372
373 wm8994_set_drc(codec, drc);
374
375 return 0;
376}
377
378static int wm8994_get_drc_enum(struct snd_kcontrol *kcontrol,
379 struct snd_ctl_elem_value *ucontrol)
380{
381 struct snd_soc_codec *codec = snd_kcontrol_chip(kcontrol);
Mark Brownb2c812e2010-04-14 15:35:19 +0900382 struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
Mark Brown9e6e96a2010-01-29 17:47:12 +0000383 int drc = wm8994_get_drc(kcontrol->id.name);
384
Vinod Koul7d6898b2013-05-28 15:06:42 +0530385 if (drc < 0)
386 return drc;
Mark Brown9e6e96a2010-01-29 17:47:12 +0000387 ucontrol->value.enumerated.item[0] = wm8994->drc_cfg[drc];
388
389 return 0;
390}
391
392static void wm8994_set_retune_mobile(struct snd_soc_codec *codec, int block)
393{
Mark Brownb2c812e2010-04-14 15:35:19 +0900394 struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
Mark Brownd9dd4ad2012-10-08 18:36:09 +0900395 struct wm8994 *control = wm8994->wm8994;
396 struct wm8994_pdata *pdata = &control->pdata;
Mark Brown9e6e96a2010-01-29 17:47:12 +0000397 int base = wm8994_retune_mobile_base[block];
398 int iface, best, best_val, save, i, cfg;
399
400 if (!pdata || !wm8994->num_retune_mobile_texts)
401 return;
402
403 switch (block) {
404 case 0:
405 case 1:
406 iface = 0;
407 break;
408 case 2:
409 iface = 1;
410 break;
411 default:
412 return;
413 }
414
415 /* Find the version of the currently selected configuration
416 * with the nearest sample rate. */
417 cfg = wm8994->retune_mobile_cfg[block];
418 best = 0;
419 best_val = INT_MAX;
420 for (i = 0; i < pdata->num_retune_mobile_cfgs; i++) {
421 if (strcmp(pdata->retune_mobile_cfgs[i].name,
422 wm8994->retune_mobile_texts[cfg]) == 0 &&
423 abs(pdata->retune_mobile_cfgs[i].rate
424 - wm8994->dac_rates[iface]) < best_val) {
425 best = i;
426 best_val = abs(pdata->retune_mobile_cfgs[i].rate
427 - wm8994->dac_rates[iface]);
428 }
429 }
430
431 dev_dbg(codec->dev, "ReTune Mobile %d %s/%dHz for %dHz sample rate\n",
432 block,
433 pdata->retune_mobile_cfgs[best].name,
434 pdata->retune_mobile_cfgs[best].rate,
435 wm8994->dac_rates[iface]);
436
437 /* The EQ will be disabled while reconfiguring it, remember the
Jesper Juhlc1a4ecd2012-04-09 00:40:32 +0200438 * current configuration.
Mark Brown9e6e96a2010-01-29 17:47:12 +0000439 */
440 save = snd_soc_read(codec, base);
441 save &= WM8994_AIF1DAC1_EQ_ENA;
442
443 for (i = 0; i < WM8994_EQ_REGS; i++)
444 snd_soc_update_bits(codec, base + i, 0xffff,
445 pdata->retune_mobile_cfgs[best].regs[i]);
446
447 snd_soc_update_bits(codec, base, WM8994_AIF1DAC1_EQ_ENA, save);
448}
449
450/* Icky as hell but saves code duplication */
451static int wm8994_get_retune_mobile_block(const char *name)
452{
453 if (strcmp(name, "AIF1.1 EQ Mode") == 0)
454 return 0;
455 if (strcmp(name, "AIF1.2 EQ Mode") == 0)
456 return 1;
457 if (strcmp(name, "AIF2 EQ Mode") == 0)
458 return 2;
459 return -EINVAL;
460}
461
462static int wm8994_put_retune_mobile_enum(struct snd_kcontrol *kcontrol,
463 struct snd_ctl_elem_value *ucontrol)
464{
465 struct snd_soc_codec *codec = snd_kcontrol_chip(kcontrol);
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +0000466 struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
Mark Brownd9dd4ad2012-10-08 18:36:09 +0900467 struct wm8994 *control = wm8994->wm8994;
468 struct wm8994_pdata *pdata = &control->pdata;
Mark Brown9e6e96a2010-01-29 17:47:12 +0000469 int block = wm8994_get_retune_mobile_block(kcontrol->id.name);
470 int value = ucontrol->value.integer.value[0];
471
472 if (block < 0)
473 return block;
474
475 if (value >= pdata->num_retune_mobile_cfgs)
476 return -EINVAL;
477
478 wm8994->retune_mobile_cfg[block] = value;
479
480 wm8994_set_retune_mobile(codec, block);
481
482 return 0;
483}
484
485static int wm8994_get_retune_mobile_enum(struct snd_kcontrol *kcontrol,
486 struct snd_ctl_elem_value *ucontrol)
487{
488 struct snd_soc_codec *codec = snd_kcontrol_chip(kcontrol);
Mark Brown4a8d9292011-02-16 14:57:17 -0800489 struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
Mark Brown9e6e96a2010-01-29 17:47:12 +0000490 int block = wm8994_get_retune_mobile_block(kcontrol->id.name);
491
Vinod Koul7d6898b2013-05-28 15:06:42 +0530492 if (block < 0)
493 return block;
494
Mark Brown9e6e96a2010-01-29 17:47:12 +0000495 ucontrol->value.enumerated.item[0] = wm8994->retune_mobile_cfg[block];
496
497 return 0;
498}
499
Mark Brown96b101e2010-11-18 15:49:38 +0000500static const char *aif_chan_src_text[] = {
Mark Brownf5548852010-08-31 19:39:48 +0100501 "Left", "Right"
502};
503
Mark Brown96b101e2010-11-18 15:49:38 +0000504static const struct soc_enum aif1adcl_src =
505 SOC_ENUM_SINGLE(WM8994_AIF1_CONTROL_1, 15, 2, aif_chan_src_text);
506
507static const struct soc_enum aif1adcr_src =
508 SOC_ENUM_SINGLE(WM8994_AIF1_CONTROL_1, 14, 2, aif_chan_src_text);
509
510static const struct soc_enum aif2adcl_src =
511 SOC_ENUM_SINGLE(WM8994_AIF2_CONTROL_1, 15, 2, aif_chan_src_text);
512
513static const struct soc_enum aif2adcr_src =
514 SOC_ENUM_SINGLE(WM8994_AIF2_CONTROL_1, 14, 2, aif_chan_src_text);
515
Mark Brownf5548852010-08-31 19:39:48 +0100516static const struct soc_enum aif1dacl_src =
Mark Brown96b101e2010-11-18 15:49:38 +0000517 SOC_ENUM_SINGLE(WM8994_AIF1_CONTROL_2, 15, 2, aif_chan_src_text);
Mark Brownf5548852010-08-31 19:39:48 +0100518
519static const struct soc_enum aif1dacr_src =
Mark Brown96b101e2010-11-18 15:49:38 +0000520 SOC_ENUM_SINGLE(WM8994_AIF1_CONTROL_2, 14, 2, aif_chan_src_text);
Mark Brownf5548852010-08-31 19:39:48 +0100521
522static const struct soc_enum aif2dacl_src =
Mark Brown96b101e2010-11-18 15:49:38 +0000523 SOC_ENUM_SINGLE(WM8994_AIF2_CONTROL_2, 15, 2, aif_chan_src_text);
Mark Brownf5548852010-08-31 19:39:48 +0100524
525static const struct soc_enum aif2dacr_src =
Mark Brown96b101e2010-11-18 15:49:38 +0000526 SOC_ENUM_SINGLE(WM8994_AIF2_CONTROL_2, 14, 2, aif_chan_src_text);
Mark Brownf5548852010-08-31 19:39:48 +0100527
Mark Brown154b26a2010-12-09 12:07:44 +0000528static const char *osr_text[] = {
529 "Low Power", "High Performance",
530};
531
532static const struct soc_enum dac_osr =
533 SOC_ENUM_SINGLE(WM8994_OVERSAMPLING, 0, 2, osr_text);
534
535static const struct soc_enum adc_osr =
536 SOC_ENUM_SINGLE(WM8994_OVERSAMPLING, 1, 2, osr_text);
537
Mark Brown9e6e96a2010-01-29 17:47:12 +0000538static const struct snd_kcontrol_new wm8994_snd_controls[] = {
539SOC_DOUBLE_R_TLV("AIF1ADC1 Volume", WM8994_AIF1_ADC1_LEFT_VOLUME,
540 WM8994_AIF1_ADC1_RIGHT_VOLUME,
541 1, 119, 0, digital_tlv),
542SOC_DOUBLE_R_TLV("AIF1ADC2 Volume", WM8994_AIF1_ADC2_LEFT_VOLUME,
543 WM8994_AIF1_ADC2_RIGHT_VOLUME,
544 1, 119, 0, digital_tlv),
545SOC_DOUBLE_R_TLV("AIF2ADC Volume", WM8994_AIF2_ADC_LEFT_VOLUME,
546 WM8994_AIF2_ADC_RIGHT_VOLUME,
547 1, 119, 0, digital_tlv),
548
Mark Brown96b101e2010-11-18 15:49:38 +0000549SOC_ENUM("AIF1ADCL Source", aif1adcl_src),
550SOC_ENUM("AIF1ADCR Source", aif1adcr_src),
Mark Brown49db7e72010-12-08 13:49:43 +0000551SOC_ENUM("AIF2ADCL Source", aif2adcl_src),
552SOC_ENUM("AIF2ADCR Source", aif2adcr_src),
Mark Brown96b101e2010-11-18 15:49:38 +0000553
Mark Brownf5548852010-08-31 19:39:48 +0100554SOC_ENUM("AIF1DACL Source", aif1dacl_src),
555SOC_ENUM("AIF1DACR Source", aif1dacr_src),
Mark Brown49db7e72010-12-08 13:49:43 +0000556SOC_ENUM("AIF2DACL Source", aif2dacl_src),
557SOC_ENUM("AIF2DACR Source", aif2dacr_src),
Mark Brownf5548852010-08-31 19:39:48 +0100558
Mark Brown9e6e96a2010-01-29 17:47:12 +0000559SOC_DOUBLE_R_TLV("AIF1DAC1 Volume", WM8994_AIF1_DAC1_LEFT_VOLUME,
560 WM8994_AIF1_DAC1_RIGHT_VOLUME, 1, 96, 0, digital_tlv),
561SOC_DOUBLE_R_TLV("AIF1DAC2 Volume", WM8994_AIF1_DAC2_LEFT_VOLUME,
562 WM8994_AIF1_DAC2_RIGHT_VOLUME, 1, 96, 0, digital_tlv),
563SOC_DOUBLE_R_TLV("AIF2DAC Volume", WM8994_AIF2_DAC_LEFT_VOLUME,
564 WM8994_AIF2_DAC_RIGHT_VOLUME, 1, 96, 0, digital_tlv),
565
566SOC_SINGLE_TLV("AIF1 Boost Volume", WM8994_AIF1_CONTROL_2, 10, 3, 0, aif_tlv),
567SOC_SINGLE_TLV("AIF2 Boost Volume", WM8994_AIF2_CONTROL_2, 10, 3, 0, aif_tlv),
568
569SOC_SINGLE("AIF1DAC1 EQ Switch", WM8994_AIF1_DAC1_EQ_GAINS_1, 0, 1, 0),
570SOC_SINGLE("AIF1DAC2 EQ Switch", WM8994_AIF1_DAC2_EQ_GAINS_1, 0, 1, 0),
571SOC_SINGLE("AIF2 EQ Switch", WM8994_AIF2_EQ_GAINS_1, 0, 1, 0),
572
573WM8994_DRC_SWITCH("AIF1DAC1 DRC Switch", WM8994_AIF1_DRC1_1, 2),
574WM8994_DRC_SWITCH("AIF1ADC1L DRC Switch", WM8994_AIF1_DRC1_1, 1),
575WM8994_DRC_SWITCH("AIF1ADC1R DRC Switch", WM8994_AIF1_DRC1_1, 0),
576
577WM8994_DRC_SWITCH("AIF1DAC2 DRC Switch", WM8994_AIF1_DRC2_1, 2),
578WM8994_DRC_SWITCH("AIF1ADC2L DRC Switch", WM8994_AIF1_DRC2_1, 1),
579WM8994_DRC_SWITCH("AIF1ADC2R DRC Switch", WM8994_AIF1_DRC2_1, 0),
580
581WM8994_DRC_SWITCH("AIF2DAC DRC Switch", WM8994_AIF2_DRC_1, 2),
582WM8994_DRC_SWITCH("AIF2ADCL DRC Switch", WM8994_AIF2_DRC_1, 1),
583WM8994_DRC_SWITCH("AIF2ADCR DRC Switch", WM8994_AIF2_DRC_1, 0),
584
585SOC_SINGLE_TLV("DAC1 Right Sidetone Volume", WM8994_DAC1_MIXER_VOLUMES,
586 5, 12, 0, st_tlv),
587SOC_SINGLE_TLV("DAC1 Left Sidetone Volume", WM8994_DAC1_MIXER_VOLUMES,
588 0, 12, 0, st_tlv),
589SOC_SINGLE_TLV("DAC2 Right Sidetone Volume", WM8994_DAC2_MIXER_VOLUMES,
590 5, 12, 0, st_tlv),
591SOC_SINGLE_TLV("DAC2 Left Sidetone Volume", WM8994_DAC2_MIXER_VOLUMES,
592 0, 12, 0, st_tlv),
593SOC_ENUM("Sidetone HPF Mux", sidetone_hpf),
594SOC_SINGLE("Sidetone HPF Switch", WM8994_SIDETONE, 6, 1, 0),
595
Uk Kim146fd572010-12-07 13:58:40 +0000596SOC_ENUM("AIF1ADC1 HPF Mode", aif1adc1_hpf),
597SOC_DOUBLE("AIF1ADC1 HPF Switch", WM8994_AIF1_ADC1_FILTERS, 12, 11, 1, 0),
598
599SOC_ENUM("AIF1ADC2 HPF Mode", aif1adc2_hpf),
600SOC_DOUBLE("AIF1ADC2 HPF Switch", WM8994_AIF1_ADC2_FILTERS, 12, 11, 1, 0),
601
602SOC_ENUM("AIF2ADC HPF Mode", aif2adc_hpf),
603SOC_DOUBLE("AIF2ADC HPF Switch", WM8994_AIF2_ADC_FILTERS, 12, 11, 1, 0),
604
Mark Brown154b26a2010-12-09 12:07:44 +0000605SOC_ENUM("ADC OSR", adc_osr),
606SOC_ENUM("DAC OSR", dac_osr),
607
Mark Brown9e6e96a2010-01-29 17:47:12 +0000608SOC_DOUBLE_R_TLV("DAC1 Volume", WM8994_DAC1_LEFT_VOLUME,
609 WM8994_DAC1_RIGHT_VOLUME, 1, 96, 0, digital_tlv),
610SOC_DOUBLE_R("DAC1 Switch", WM8994_DAC1_LEFT_VOLUME,
611 WM8994_DAC1_RIGHT_VOLUME, 9, 1, 1),
612
613SOC_DOUBLE_R_TLV("DAC2 Volume", WM8994_DAC2_LEFT_VOLUME,
614 WM8994_DAC2_RIGHT_VOLUME, 1, 96, 0, digital_tlv),
615SOC_DOUBLE_R("DAC2 Switch", WM8994_DAC2_LEFT_VOLUME,
616 WM8994_DAC2_RIGHT_VOLUME, 9, 1, 1),
617
618SOC_SINGLE_TLV("SPKL DAC2 Volume", WM8994_SPKMIXL_ATTENUATION,
619 6, 1, 1, wm_hubs_spkmix_tlv),
620SOC_SINGLE_TLV("SPKL DAC1 Volume", WM8994_SPKMIXL_ATTENUATION,
621 2, 1, 1, wm_hubs_spkmix_tlv),
622
623SOC_SINGLE_TLV("SPKR DAC2 Volume", WM8994_SPKMIXR_ATTENUATION,
624 6, 1, 1, wm_hubs_spkmix_tlv),
625SOC_SINGLE_TLV("SPKR DAC1 Volume", WM8994_SPKMIXR_ATTENUATION,
626 2, 1, 1, wm_hubs_spkmix_tlv),
627
628SOC_SINGLE_TLV("AIF1DAC1 3D Stereo Volume", WM8994_AIF1_DAC1_FILTERS_2,
629 10, 15, 0, wm8994_3d_tlv),
Mark Brown458350b2010-12-20 14:35:09 +0000630SOC_SINGLE("AIF1DAC1 3D Stereo Switch", WM8994_AIF1_DAC1_FILTERS_2,
Mark Brown9e6e96a2010-01-29 17:47:12 +0000631 8, 1, 0),
632SOC_SINGLE_TLV("AIF1DAC2 3D Stereo Volume", WM8994_AIF1_DAC2_FILTERS_2,
633 10, 15, 0, wm8994_3d_tlv),
634SOC_SINGLE("AIF1DAC2 3D Stereo Switch", WM8994_AIF1_DAC2_FILTERS_2,
635 8, 1, 0),
Mark Brown458350b2010-12-20 14:35:09 +0000636SOC_SINGLE_TLV("AIF2DAC 3D Stereo Volume", WM8994_AIF2_DAC_FILTERS_2,
Mark Brown9e6e96a2010-01-29 17:47:12 +0000637 10, 15, 0, wm8994_3d_tlv),
Mark Brown458350b2010-12-20 14:35:09 +0000638SOC_SINGLE("AIF2DAC 3D Stereo Switch", WM8994_AIF2_DAC_FILTERS_2,
Mark Brown9e6e96a2010-01-29 17:47:12 +0000639 8, 1, 0),
640};
641
642static const struct snd_kcontrol_new wm8994_eq_controls[] = {
643SOC_SINGLE_TLV("AIF1DAC1 EQ1 Volume", WM8994_AIF1_DAC1_EQ_GAINS_1, 11, 31, 0,
644 eq_tlv),
645SOC_SINGLE_TLV("AIF1DAC1 EQ2 Volume", WM8994_AIF1_DAC1_EQ_GAINS_1, 6, 31, 0,
646 eq_tlv),
647SOC_SINGLE_TLV("AIF1DAC1 EQ3 Volume", WM8994_AIF1_DAC1_EQ_GAINS_1, 1, 31, 0,
648 eq_tlv),
649SOC_SINGLE_TLV("AIF1DAC1 EQ4 Volume", WM8994_AIF1_DAC1_EQ_GAINS_2, 11, 31, 0,
650 eq_tlv),
651SOC_SINGLE_TLV("AIF1DAC1 EQ5 Volume", WM8994_AIF1_DAC1_EQ_GAINS_2, 6, 31, 0,
652 eq_tlv),
653
654SOC_SINGLE_TLV("AIF1DAC2 EQ1 Volume", WM8994_AIF1_DAC2_EQ_GAINS_1, 11, 31, 0,
655 eq_tlv),
656SOC_SINGLE_TLV("AIF1DAC2 EQ2 Volume", WM8994_AIF1_DAC2_EQ_GAINS_1, 6, 31, 0,
657 eq_tlv),
658SOC_SINGLE_TLV("AIF1DAC2 EQ3 Volume", WM8994_AIF1_DAC2_EQ_GAINS_1, 1, 31, 0,
659 eq_tlv),
660SOC_SINGLE_TLV("AIF1DAC2 EQ4 Volume", WM8994_AIF1_DAC2_EQ_GAINS_2, 11, 31, 0,
661 eq_tlv),
662SOC_SINGLE_TLV("AIF1DAC2 EQ5 Volume", WM8994_AIF1_DAC2_EQ_GAINS_2, 6, 31, 0,
663 eq_tlv),
664
665SOC_SINGLE_TLV("AIF2 EQ1 Volume", WM8994_AIF2_EQ_GAINS_1, 11, 31, 0,
666 eq_tlv),
667SOC_SINGLE_TLV("AIF2 EQ2 Volume", WM8994_AIF2_EQ_GAINS_1, 6, 31, 0,
668 eq_tlv),
669SOC_SINGLE_TLV("AIF2 EQ3 Volume", WM8994_AIF2_EQ_GAINS_1, 1, 31, 0,
670 eq_tlv),
671SOC_SINGLE_TLV("AIF2 EQ4 Volume", WM8994_AIF2_EQ_GAINS_2, 11, 31, 0,
672 eq_tlv),
673SOC_SINGLE_TLV("AIF2 EQ5 Volume", WM8994_AIF2_EQ_GAINS_2, 6, 31, 0,
674 eq_tlv),
675};
676
Mark Brown45a690f2012-08-15 19:20:54 +0100677static const struct snd_kcontrol_new wm8994_drc_controls[] = {
678SND_SOC_BYTES_MASK("AIF1.1 DRC", WM8994_AIF1_DRC1_1, 5,
679 WM8994_AIF1DAC1_DRC_ENA | WM8994_AIF1ADC1L_DRC_ENA |
680 WM8994_AIF1ADC1R_DRC_ENA),
681SND_SOC_BYTES_MASK("AIF1.2 DRC", WM8994_AIF1_DRC2_1, 5,
682 WM8994_AIF1DAC2_DRC_ENA | WM8994_AIF1ADC2L_DRC_ENA |
683 WM8994_AIF1ADC2R_DRC_ENA),
684SND_SOC_BYTES_MASK("AIF2 DRC", WM8994_AIF2_DRC_1, 5,
685 WM8994_AIF2DAC_DRC_ENA | WM8994_AIF2ADCL_DRC_ENA |
686 WM8994_AIF2ADCR_DRC_ENA),
687};
688
Mark Brown1ddc07d2011-08-16 10:08:48 +0900689static const char *wm8958_ng_text[] = {
690 "30ms", "125ms", "250ms", "500ms",
691};
692
693static const struct soc_enum wm8958_aif1dac1_ng_hold =
694 SOC_ENUM_SINGLE(WM8958_AIF1_DAC1_NOISE_GATE,
695 WM8958_AIF1DAC1_NG_THR_SHIFT, 4, wm8958_ng_text);
696
697static const struct soc_enum wm8958_aif1dac2_ng_hold =
698 SOC_ENUM_SINGLE(WM8958_AIF1_DAC2_NOISE_GATE,
699 WM8958_AIF1DAC2_NG_THR_SHIFT, 4, wm8958_ng_text);
700
701static const struct soc_enum wm8958_aif2dac_ng_hold =
702 SOC_ENUM_SINGLE(WM8958_AIF2_DAC_NOISE_GATE,
703 WM8958_AIF2DAC_NG_THR_SHIFT, 4, wm8958_ng_text);
704
Mark Brownc4431df2010-11-26 15:21:07 +0000705static const struct snd_kcontrol_new wm8958_snd_controls[] = {
706SOC_SINGLE_TLV("AIF3 Boost Volume", WM8958_AIF3_CONTROL_2, 10, 3, 0, aif_tlv),
Mark Brown1ddc07d2011-08-16 10:08:48 +0900707
708SOC_SINGLE("AIF1DAC1 Noise Gate Switch", WM8958_AIF1_DAC1_NOISE_GATE,
709 WM8958_AIF1DAC1_NG_ENA_SHIFT, 1, 0),
710SOC_ENUM("AIF1DAC1 Noise Gate Hold Time", wm8958_aif1dac1_ng_hold),
711SOC_SINGLE_TLV("AIF1DAC1 Noise Gate Threshold Volume",
712 WM8958_AIF1_DAC1_NOISE_GATE, WM8958_AIF1DAC1_NG_THR_SHIFT,
713 7, 1, ng_tlv),
714
715SOC_SINGLE("AIF1DAC2 Noise Gate Switch", WM8958_AIF1_DAC2_NOISE_GATE,
716 WM8958_AIF1DAC2_NG_ENA_SHIFT, 1, 0),
717SOC_ENUM("AIF1DAC2 Noise Gate Hold Time", wm8958_aif1dac2_ng_hold),
718SOC_SINGLE_TLV("AIF1DAC2 Noise Gate Threshold Volume",
719 WM8958_AIF1_DAC2_NOISE_GATE, WM8958_AIF1DAC2_NG_THR_SHIFT,
720 7, 1, ng_tlv),
721
722SOC_SINGLE("AIF2DAC Noise Gate Switch", WM8958_AIF2_DAC_NOISE_GATE,
723 WM8958_AIF2DAC_NG_ENA_SHIFT, 1, 0),
724SOC_ENUM("AIF2DAC Noise Gate Hold Time", wm8958_aif2dac_ng_hold),
725SOC_SINGLE_TLV("AIF2DAC Noise Gate Threshold Volume",
726 WM8958_AIF2_DAC_NOISE_GATE, WM8958_AIF2DAC_NG_THR_SHIFT,
727 7, 1, ng_tlv),
Mark Brownc4431df2010-11-26 15:21:07 +0000728};
729
Mark Brown81204c82011-05-24 17:35:53 +0800730static const struct snd_kcontrol_new wm1811_snd_controls[] = {
731SOC_SINGLE_TLV("MIXINL IN1LP Boost Volume", WM8994_INPUT_MIXER_1, 7, 1, 0,
732 mixin_boost_tlv),
733SOC_SINGLE_TLV("MIXINL IN1RP Boost Volume", WM8994_INPUT_MIXER_1, 8, 1, 0,
734 mixin_boost_tlv),
735};
736
Mark Brownaf6b6fe2011-11-30 20:32:05 +0000737/* We run all mode setting through a function to enforce audio mode */
738static void wm1811_jackdet_set_mode(struct snd_soc_codec *codec, u16 mode)
739{
740 struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
741
Mark Brown78b76db2012-11-22 17:02:09 +0900742 if (!wm8994->jackdet || !wm8994->micdet[0].jack)
Mark Brown28e33262012-03-03 00:10:02 +0000743 return;
744
Mark Brownaf6b6fe2011-11-30 20:32:05 +0000745 if (wm8994->active_refcount)
746 mode = WM1811_JACKDET_MODE_AUDIO;
747
Mark Brown4752a882012-03-04 02:16:01 +0000748 if (mode == wm8994->jackdet_mode)
Mark Brown1defde22012-03-03 20:02:49 +0000749 return;
750
Mark Brown4752a882012-03-04 02:16:01 +0000751 wm8994->jackdet_mode = mode;
752
753 /* Always use audio mode to detect while the system is active */
754 if (mode != WM1811_JACKDET_MODE_NONE)
755 mode = WM1811_JACKDET_MODE_AUDIO;
756
Mark Brownaf6b6fe2011-11-30 20:32:05 +0000757 snd_soc_update_bits(codec, WM8994_ANTIPOP_2,
758 WM1811_JACKDET_MODE_MASK, mode);
Mark Brownaf6b6fe2011-11-30 20:32:05 +0000759}
760
761static void active_reference(struct snd_soc_codec *codec)
762{
763 struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
764
765 mutex_lock(&wm8994->accdet_lock);
766
767 wm8994->active_refcount++;
768
769 dev_dbg(codec->dev, "Active refcount incremented, now %d\n",
770 wm8994->active_refcount);
771
Mark Brown1defde22012-03-03 20:02:49 +0000772 /* If we're using jack detection go into audio mode */
773 wm1811_jackdet_set_mode(codec, WM1811_JACKDET_MODE_AUDIO);
Mark Brownaf6b6fe2011-11-30 20:32:05 +0000774
775 mutex_unlock(&wm8994->accdet_lock);
776}
777
778static void active_dereference(struct snd_soc_codec *codec)
779{
780 struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
781 u16 mode;
782
783 mutex_lock(&wm8994->accdet_lock);
784
785 wm8994->active_refcount--;
786
787 dev_dbg(codec->dev, "Active refcount decremented, now %d\n",
788 wm8994->active_refcount);
789
790 if (wm8994->active_refcount == 0) {
791 /* Go into appropriate detection only mode */
Mark Brown1defde22012-03-03 20:02:49 +0000792 if (wm8994->jack_mic || wm8994->mic_detecting)
793 mode = WM1811_JACKDET_MODE_MIC;
794 else
795 mode = WM1811_JACKDET_MODE_JACK;
Mark Brownaf6b6fe2011-11-30 20:32:05 +0000796
Mark Brown1defde22012-03-03 20:02:49 +0000797 wm1811_jackdet_set_mode(codec, mode);
Mark Brownaf6b6fe2011-11-30 20:32:05 +0000798 }
799
800 mutex_unlock(&wm8994->accdet_lock);
801}
802
Mark Brown9e6e96a2010-01-29 17:47:12 +0000803static int clk_sys_event(struct snd_soc_dapm_widget *w,
804 struct snd_kcontrol *kcontrol, int event)
805{
806 struct snd_soc_codec *codec = w->codec;
Mark Brown99af79d2012-07-25 23:03:36 +0100807 struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
Mark Brown9e6e96a2010-01-29 17:47:12 +0000808
809 switch (event) {
810 case SND_SOC_DAPM_PRE_PMU:
811 return configure_clock(codec);
812
Mark Brown99af79d2012-07-25 23:03:36 +0100813 case SND_SOC_DAPM_POST_PMU:
814 /*
815 * JACKDET won't run until we start the clock and it
816 * only reports deltas, make sure we notify the state
817 * up the stack on startup. Use a *very* generous
818 * timeout for paranoia, there's no urgency and we
819 * don't want false reports.
820 */
821 if (wm8994->jackdet && !wm8994->clk_has_run) {
822 schedule_delayed_work(&wm8994->jackdet_bootstrap,
823 msecs_to_jiffies(1000));
824 wm8994->clk_has_run = true;
825 }
826 break;
827
Mark Brown9e6e96a2010-01-29 17:47:12 +0000828 case SND_SOC_DAPM_POST_PMD:
829 configure_clock(codec);
830 break;
831 }
832
833 return 0;
834}
835
Mark Brown4b7ed832011-08-10 17:47:33 +0900836static void vmid_reference(struct snd_soc_codec *codec)
837{
838 struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
839
Mark Browndb966f82012-02-06 12:07:08 +0000840 pm_runtime_get_sync(codec->dev);
841
Mark Brown4b7ed832011-08-10 17:47:33 +0900842 wm8994->vmid_refcount++;
843
844 dev_dbg(codec->dev, "Referencing VMID, refcount is now %d\n",
845 wm8994->vmid_refcount);
846
847 if (wm8994->vmid_refcount == 1) {
Mark Browncc6d5a82012-02-11 23:09:53 +0000848 snd_soc_update_bits(codec, WM8994_ANTIPOP_1,
Mark Browncc6d5a82012-02-11 23:09:53 +0000849 WM8994_LINEOUT1_DISCH |
Mark Brown22f8d052012-03-19 17:32:06 +0000850 WM8994_LINEOUT2_DISCH, 0);
Mark Browncc6d5a82012-02-11 23:09:53 +0000851
Mark Brownf7085642012-02-21 16:24:00 +0000852 wm_hubs_vmid_ena(codec);
853
Mark Brown22f8d052012-03-19 17:32:06 +0000854 switch (wm8994->vmid_mode) {
855 default:
Mark Browncbd71f32012-05-09 19:11:03 +0100856 WARN_ON(NULL == "Invalid VMID mode");
Mark Brown22f8d052012-03-19 17:32:06 +0000857 case WM8994_VMID_NORMAL:
858 /* Startup bias, VMID ramp & buffer */
859 snd_soc_update_bits(codec, WM8994_ANTIPOP_2,
860 WM8994_BIAS_SRC |
861 WM8994_VMID_DISCH |
862 WM8994_STARTUP_BIAS_ENA |
863 WM8994_VMID_BUF_ENA |
864 WM8994_VMID_RAMP_MASK,
865 WM8994_BIAS_SRC |
866 WM8994_STARTUP_BIAS_ENA |
867 WM8994_VMID_BUF_ENA |
Mark Browna3a1d9d2012-08-22 17:23:56 +0100868 (0x2 << WM8994_VMID_RAMP_SHIFT));
Mark Brown4b7ed832011-08-10 17:47:33 +0900869
Mark Brown22f8d052012-03-19 17:32:06 +0000870 /* Main bias enable, VMID=2x40k */
871 snd_soc_update_bits(codec, WM8994_POWER_MANAGEMENT_1,
872 WM8994_BIAS_ENA |
873 WM8994_VMID_SEL_MASK,
874 WM8994_BIAS_ENA | 0x2);
Mark Brown4b7ed832011-08-10 17:47:33 +0900875
Mark Browna3a1d9d2012-08-22 17:23:56 +0100876 msleep(300);
Mark Browncc6d5a82012-02-11 23:09:53 +0000877
Mark Brown22f8d052012-03-19 17:32:06 +0000878 snd_soc_update_bits(codec, WM8994_ANTIPOP_2,
879 WM8994_VMID_RAMP_MASK |
880 WM8994_BIAS_SRC,
881 0);
882 break;
883
884 case WM8994_VMID_FORCE:
885 /* Startup bias, slow VMID ramp & buffer */
886 snd_soc_update_bits(codec, WM8994_ANTIPOP_2,
887 WM8994_BIAS_SRC |
888 WM8994_VMID_DISCH |
889 WM8994_STARTUP_BIAS_ENA |
890 WM8994_VMID_BUF_ENA |
891 WM8994_VMID_RAMP_MASK,
892 WM8994_BIAS_SRC |
893 WM8994_STARTUP_BIAS_ENA |
894 WM8994_VMID_BUF_ENA |
895 (0x2 << WM8994_VMID_RAMP_SHIFT));
896
897 /* Main bias enable, VMID=2x40k */
898 snd_soc_update_bits(codec, WM8994_POWER_MANAGEMENT_1,
899 WM8994_BIAS_ENA |
900 WM8994_VMID_SEL_MASK,
901 WM8994_BIAS_ENA | 0x2);
902
903 msleep(400);
904
905 snd_soc_update_bits(codec, WM8994_ANTIPOP_2,
906 WM8994_VMID_RAMP_MASK |
907 WM8994_BIAS_SRC,
908 0);
909 break;
910 }
Mark Brown4b7ed832011-08-10 17:47:33 +0900911 }
912}
913
914static void vmid_dereference(struct snd_soc_codec *codec)
915{
916 struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
917
918 wm8994->vmid_refcount--;
919
920 dev_dbg(codec->dev, "Dereferencing VMID, refcount is now %d\n",
921 wm8994->vmid_refcount);
922
923 if (wm8994->vmid_refcount == 0) {
Mark Brown22f8d052012-03-19 17:32:06 +0000924 if (wm8994->hubs.lineout1_se)
925 snd_soc_update_bits(codec, WM8994_POWER_MANAGEMENT_3,
926 WM8994_LINEOUT1N_ENA |
927 WM8994_LINEOUT1P_ENA,
928 WM8994_LINEOUT1N_ENA |
929 WM8994_LINEOUT1P_ENA);
930
931 if (wm8994->hubs.lineout2_se)
932 snd_soc_update_bits(codec, WM8994_POWER_MANAGEMENT_3,
933 WM8994_LINEOUT2N_ENA |
934 WM8994_LINEOUT2P_ENA,
935 WM8994_LINEOUT2N_ENA |
936 WM8994_LINEOUT2P_ENA);
937
938 /* Start discharging VMID */
Mark Brown4b7ed832011-08-10 17:47:33 +0900939 snd_soc_update_bits(codec, WM8994_ANTIPOP_2,
940 WM8994_BIAS_SRC |
Mark Brown22f8d052012-03-19 17:32:06 +0000941 WM8994_VMID_DISCH,
Mark Brown4b7ed832011-08-10 17:47:33 +0900942 WM8994_BIAS_SRC |
Mark Brown22f8d052012-03-19 17:32:06 +0000943 WM8994_VMID_DISCH);
Mark Brown4b7ed832011-08-10 17:47:33 +0900944
Mark Brownf95be9d2012-08-22 17:25:37 +0100945 snd_soc_update_bits(codec, WM8994_POWER_MANAGEMENT_1,
946 WM8994_VMID_SEL_MASK, 0);
Mark Brown4b7ed832011-08-10 17:47:33 +0900947
Mark Brownf95be9d2012-08-22 17:25:37 +0100948 msleep(400);
Mark Browne85b26c2012-02-11 23:10:30 +0000949
Mark Brown22f8d052012-03-19 17:32:06 +0000950 /* Active discharge */
Mark Brown4b7ed832011-08-10 17:47:33 +0900951 snd_soc_update_bits(codec, WM8994_ANTIPOP_1,
952 WM8994_LINEOUT1_DISCH |
953 WM8994_LINEOUT2_DISCH,
954 WM8994_LINEOUT1_DISCH |
955 WM8994_LINEOUT2_DISCH);
956
Mark Brown22f8d052012-03-19 17:32:06 +0000957 snd_soc_update_bits(codec, WM8994_POWER_MANAGEMENT_3,
958 WM8994_LINEOUT1N_ENA |
959 WM8994_LINEOUT1P_ENA |
960 WM8994_LINEOUT2N_ENA |
961 WM8994_LINEOUT2P_ENA, 0);
962
Mark Brown4b7ed832011-08-10 17:47:33 +0900963 /* Switch off startup biases */
964 snd_soc_update_bits(codec, WM8994_ANTIPOP_2,
965 WM8994_BIAS_SRC |
966 WM8994_STARTUP_BIAS_ENA |
967 WM8994_VMID_BUF_ENA |
968 WM8994_VMID_RAMP_MASK, 0);
Mark Brown22f8d052012-03-19 17:32:06 +0000969
970 snd_soc_update_bits(codec, WM8994_POWER_MANAGEMENT_1,
Mark Brownf95be9d2012-08-22 17:25:37 +0100971 WM8994_VMID_SEL_MASK, 0);
Mark Brown4b7ed832011-08-10 17:47:33 +0900972 }
Mark Browndb966f82012-02-06 12:07:08 +0000973
974 pm_runtime_put(codec->dev);
Mark Brown4b7ed832011-08-10 17:47:33 +0900975}
976
977static int vmid_event(struct snd_soc_dapm_widget *w,
978 struct snd_kcontrol *kcontrol, int event)
979{
980 struct snd_soc_codec *codec = w->codec;
981
982 switch (event) {
983 case SND_SOC_DAPM_PRE_PMU:
984 vmid_reference(codec);
985 break;
986
987 case SND_SOC_DAPM_POST_PMD:
988 vmid_dereference(codec);
989 break;
990 }
991
992 return 0;
993}
994
Mark Brownc3403042012-04-26 21:29:29 +0100995static bool wm8994_check_class_w_digital(struct snd_soc_codec *codec)
Mark Brown9e6e96a2010-01-29 17:47:12 +0000996{
Mark Brown9e6e96a2010-01-29 17:47:12 +0000997 int source = 0; /* GCC flow analysis can't track enable */
998 int reg, reg_r;
999
Mark Brownc3403042012-04-26 21:29:29 +01001000 /* We also need the same AIF source for L/R and only one path */
Mark Brown9e6e96a2010-01-29 17:47:12 +00001001 reg = snd_soc_read(codec, WM8994_DAC1_LEFT_MIXER_ROUTING);
1002 switch (reg) {
1003 case WM8994_AIF2DACL_TO_DAC1L:
Mark Brownee839a22010-04-20 13:57:08 +09001004 dev_vdbg(codec->dev, "Class W source AIF2DAC\n");
Mark Brown9e6e96a2010-01-29 17:47:12 +00001005 source = 2 << WM8994_CP_DYN_SRC_SEL_SHIFT;
1006 break;
1007 case WM8994_AIF1DAC2L_TO_DAC1L:
Mark Brownee839a22010-04-20 13:57:08 +09001008 dev_vdbg(codec->dev, "Class W source AIF1DAC2\n");
Mark Brown9e6e96a2010-01-29 17:47:12 +00001009 source = 1 << WM8994_CP_DYN_SRC_SEL_SHIFT;
1010 break;
1011 case WM8994_AIF1DAC1L_TO_DAC1L:
Mark Brownee839a22010-04-20 13:57:08 +09001012 dev_vdbg(codec->dev, "Class W source AIF1DAC1\n");
Mark Brown9e6e96a2010-01-29 17:47:12 +00001013 source = 0 << WM8994_CP_DYN_SRC_SEL_SHIFT;
1014 break;
1015 default:
Mark Brownee839a22010-04-20 13:57:08 +09001016 dev_vdbg(codec->dev, "DAC mixer setting: %x\n", reg);
Mark Brownc3403042012-04-26 21:29:29 +01001017 return false;
Mark Brown9e6e96a2010-01-29 17:47:12 +00001018 }
1019
1020 reg_r = snd_soc_read(codec, WM8994_DAC1_RIGHT_MIXER_ROUTING);
1021 if (reg_r != reg) {
Mark Brownee839a22010-04-20 13:57:08 +09001022 dev_vdbg(codec->dev, "Left and right DAC mixers different\n");
Mark Brownc3403042012-04-26 21:29:29 +01001023 return false;
Mark Brown9e6e96a2010-01-29 17:47:12 +00001024 }
1025
Mark Brownc3403042012-04-26 21:29:29 +01001026 /* Set the source up */
1027 snd_soc_update_bits(codec, WM8994_CLASS_W_1,
1028 WM8994_CP_DYN_SRC_SEL_MASK, source);
Jesper Juhlc1a4ecd2012-04-09 00:40:32 +02001029
Mark Brownc3403042012-04-26 21:29:29 +01001030 return true;
Mark Brown9e6e96a2010-01-29 17:47:12 +00001031}
1032
Mark Brown1a383362012-04-12 19:47:11 +01001033static int aif1clk_ev(struct snd_soc_dapm_widget *w,
1034 struct snd_kcontrol *kcontrol, int event)
1035{
1036 struct snd_soc_codec *codec = w->codec;
Mark Brown79748cd2012-10-01 15:28:30 +01001037 struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
Vinod Kould3134e22013-05-28 15:41:57 +05301038 struct wm8994 *control = wm8994->wm8994;
Mark Brown1a383362012-04-12 19:47:11 +01001039 int mask = WM8994_AIF1DAC1L_ENA | WM8994_AIF1DAC1R_ENA;
Mark Brownbfd37bb2012-06-05 12:31:32 +01001040 int i;
Mark Brown1a383362012-04-12 19:47:11 +01001041 int dac;
1042 int adc;
1043 int val;
1044
1045 switch (control->type) {
1046 case WM8994:
1047 case WM8958:
1048 mask |= WM8994_AIF1DAC2L_ENA | WM8994_AIF1DAC2R_ENA;
1049 break;
1050 default:
1051 break;
1052 }
1053
1054 switch (event) {
1055 case SND_SOC_DAPM_PRE_PMU:
Mark Brown79748cd2012-10-01 15:28:30 +01001056 /* Don't enable timeslot 2 if not in use */
1057 if (wm8994->channels[0] <= 2)
1058 mask &= ~(WM8994_AIF1DAC2L_ENA | WM8994_AIF1DAC2R_ENA);
1059
Mark Brown1a383362012-04-12 19:47:11 +01001060 val = snd_soc_read(codec, WM8994_AIF1_CONTROL_1);
1061 if ((val & WM8994_AIF1ADCL_SRC) &&
1062 (val & WM8994_AIF1ADCR_SRC))
1063 adc = WM8994_AIF1ADC1R_ENA | WM8994_AIF1ADC2R_ENA;
1064 else if (!(val & WM8994_AIF1ADCL_SRC) &&
1065 !(val & WM8994_AIF1ADCR_SRC))
1066 adc = WM8994_AIF1ADC1L_ENA | WM8994_AIF1ADC2L_ENA;
1067 else
1068 adc = WM8994_AIF1ADC1R_ENA | WM8994_AIF1ADC2R_ENA |
1069 WM8994_AIF1ADC1L_ENA | WM8994_AIF1ADC2L_ENA;
1070
1071 val = snd_soc_read(codec, WM8994_AIF1_CONTROL_2);
1072 if ((val & WM8994_AIF1DACL_SRC) &&
1073 (val & WM8994_AIF1DACR_SRC))
1074 dac = WM8994_AIF1DAC1R_ENA | WM8994_AIF1DAC2R_ENA;
1075 else if (!(val & WM8994_AIF1DACL_SRC) &&
1076 !(val & WM8994_AIF1DACR_SRC))
1077 dac = WM8994_AIF1DAC1L_ENA | WM8994_AIF1DAC2L_ENA;
1078 else
1079 dac = WM8994_AIF1DAC1R_ENA | WM8994_AIF1DAC2R_ENA |
1080 WM8994_AIF1DAC1L_ENA | WM8994_AIF1DAC2L_ENA;
1081
1082 snd_soc_update_bits(codec, WM8994_POWER_MANAGEMENT_4,
1083 mask, adc);
1084 snd_soc_update_bits(codec, WM8994_POWER_MANAGEMENT_5,
1085 mask, dac);
1086 snd_soc_update_bits(codec, WM8994_CLOCKING_1,
1087 WM8994_AIF1DSPCLK_ENA |
1088 WM8994_SYSDSPCLK_ENA,
1089 WM8994_AIF1DSPCLK_ENA |
1090 WM8994_SYSDSPCLK_ENA);
1091 snd_soc_update_bits(codec, WM8994_POWER_MANAGEMENT_4, mask,
1092 WM8994_AIF1ADC1R_ENA |
1093 WM8994_AIF1ADC1L_ENA |
1094 WM8994_AIF1ADC2R_ENA |
1095 WM8994_AIF1ADC2L_ENA);
1096 snd_soc_update_bits(codec, WM8994_POWER_MANAGEMENT_5, mask,
1097 WM8994_AIF1DAC1R_ENA |
1098 WM8994_AIF1DAC1L_ENA |
1099 WM8994_AIF1DAC2R_ENA |
1100 WM8994_AIF1DAC2L_ENA);
1101 break;
1102
Mark Brownbfd37bb2012-06-05 12:31:32 +01001103 case SND_SOC_DAPM_POST_PMU:
1104 for (i = 0; i < ARRAY_SIZE(wm8994_vu_bits); i++)
1105 snd_soc_write(codec, wm8994_vu_bits[i].reg,
1106 snd_soc_read(codec,
1107 wm8994_vu_bits[i].reg));
1108 break;
1109
Mark Brown1a383362012-04-12 19:47:11 +01001110 case SND_SOC_DAPM_PRE_PMD:
1111 case SND_SOC_DAPM_POST_PMD:
1112 snd_soc_update_bits(codec, WM8994_POWER_MANAGEMENT_5,
1113 mask, 0);
1114 snd_soc_update_bits(codec, WM8994_POWER_MANAGEMENT_4,
1115 mask, 0);
1116
1117 val = snd_soc_read(codec, WM8994_CLOCKING_1);
1118 if (val & WM8994_AIF2DSPCLK_ENA)
1119 val = WM8994_SYSDSPCLK_ENA;
1120 else
1121 val = 0;
1122 snd_soc_update_bits(codec, WM8994_CLOCKING_1,
1123 WM8994_SYSDSPCLK_ENA |
1124 WM8994_AIF1DSPCLK_ENA, val);
1125 break;
1126 }
1127
1128 return 0;
1129}
1130
1131static int aif2clk_ev(struct snd_soc_dapm_widget *w,
1132 struct snd_kcontrol *kcontrol, int event)
1133{
1134 struct snd_soc_codec *codec = w->codec;
Mark Brownbfd37bb2012-06-05 12:31:32 +01001135 int i;
Mark Brown1a383362012-04-12 19:47:11 +01001136 int dac;
1137 int adc;
1138 int val;
1139
1140 switch (event) {
1141 case SND_SOC_DAPM_PRE_PMU:
1142 val = snd_soc_read(codec, WM8994_AIF2_CONTROL_1);
1143 if ((val & WM8994_AIF2ADCL_SRC) &&
1144 (val & WM8994_AIF2ADCR_SRC))
1145 adc = WM8994_AIF2ADCR_ENA;
1146 else if (!(val & WM8994_AIF2ADCL_SRC) &&
1147 !(val & WM8994_AIF2ADCR_SRC))
1148 adc = WM8994_AIF2ADCL_ENA;
1149 else
1150 adc = WM8994_AIF2ADCL_ENA | WM8994_AIF2ADCR_ENA;
1151
1152
1153 val = snd_soc_read(codec, WM8994_AIF2_CONTROL_2);
1154 if ((val & WM8994_AIF2DACL_SRC) &&
1155 (val & WM8994_AIF2DACR_SRC))
1156 dac = WM8994_AIF2DACR_ENA;
1157 else if (!(val & WM8994_AIF2DACL_SRC) &&
1158 !(val & WM8994_AIF2DACR_SRC))
1159 dac = WM8994_AIF2DACL_ENA;
1160 else
1161 dac = WM8994_AIF2DACL_ENA | WM8994_AIF2DACR_ENA;
1162
1163 snd_soc_update_bits(codec, WM8994_POWER_MANAGEMENT_4,
1164 WM8994_AIF2ADCL_ENA |
1165 WM8994_AIF2ADCR_ENA, adc);
1166 snd_soc_update_bits(codec, WM8994_POWER_MANAGEMENT_5,
1167 WM8994_AIF2DACL_ENA |
1168 WM8994_AIF2DACR_ENA, dac);
1169 snd_soc_update_bits(codec, WM8994_CLOCKING_1,
1170 WM8994_AIF2DSPCLK_ENA |
1171 WM8994_SYSDSPCLK_ENA,
1172 WM8994_AIF2DSPCLK_ENA |
1173 WM8994_SYSDSPCLK_ENA);
1174 snd_soc_update_bits(codec, WM8994_POWER_MANAGEMENT_4,
1175 WM8994_AIF2ADCL_ENA |
1176 WM8994_AIF2ADCR_ENA,
1177 WM8994_AIF2ADCL_ENA |
1178 WM8994_AIF2ADCR_ENA);
1179 snd_soc_update_bits(codec, WM8994_POWER_MANAGEMENT_5,
1180 WM8994_AIF2DACL_ENA |
1181 WM8994_AIF2DACR_ENA,
1182 WM8994_AIF2DACL_ENA |
1183 WM8994_AIF2DACR_ENA);
1184 break;
1185
Mark Brownbfd37bb2012-06-05 12:31:32 +01001186 case SND_SOC_DAPM_POST_PMU:
1187 for (i = 0; i < ARRAY_SIZE(wm8994_vu_bits); i++)
1188 snd_soc_write(codec, wm8994_vu_bits[i].reg,
1189 snd_soc_read(codec,
1190 wm8994_vu_bits[i].reg));
1191 break;
1192
Mark Brown1a383362012-04-12 19:47:11 +01001193 case SND_SOC_DAPM_PRE_PMD:
1194 case SND_SOC_DAPM_POST_PMD:
1195 snd_soc_update_bits(codec, WM8994_POWER_MANAGEMENT_5,
1196 WM8994_AIF2DACL_ENA |
1197 WM8994_AIF2DACR_ENA, 0);
Mark Brownc7f5f232012-05-15 18:13:00 +01001198 snd_soc_update_bits(codec, WM8994_POWER_MANAGEMENT_4,
Mark Brown1a383362012-04-12 19:47:11 +01001199 WM8994_AIF2ADCL_ENA |
1200 WM8994_AIF2ADCR_ENA, 0);
1201
1202 val = snd_soc_read(codec, WM8994_CLOCKING_1);
1203 if (val & WM8994_AIF1DSPCLK_ENA)
1204 val = WM8994_SYSDSPCLK_ENA;
1205 else
1206 val = 0;
1207 snd_soc_update_bits(codec, WM8994_CLOCKING_1,
1208 WM8994_SYSDSPCLK_ENA |
1209 WM8994_AIF2DSPCLK_ENA, val);
1210 break;
1211 }
1212
1213 return 0;
1214}
1215
1216static int aif1clk_late_ev(struct snd_soc_dapm_widget *w,
1217 struct snd_kcontrol *kcontrol, int event)
1218{
1219 struct snd_soc_codec *codec = w->codec;
1220 struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
1221
1222 switch (event) {
1223 case SND_SOC_DAPM_PRE_PMU:
1224 wm8994->aif1clk_enable = 1;
1225 break;
1226 case SND_SOC_DAPM_POST_PMD:
1227 wm8994->aif1clk_disable = 1;
1228 break;
1229 }
1230
1231 return 0;
1232}
1233
1234static int aif2clk_late_ev(struct snd_soc_dapm_widget *w,
1235 struct snd_kcontrol *kcontrol, int event)
1236{
1237 struct snd_soc_codec *codec = w->codec;
1238 struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
1239
1240 switch (event) {
1241 case SND_SOC_DAPM_PRE_PMU:
1242 wm8994->aif2clk_enable = 1;
1243 break;
1244 case SND_SOC_DAPM_POST_PMD:
1245 wm8994->aif2clk_disable = 1;
1246 break;
1247 }
1248
1249 return 0;
1250}
1251
Dimitris Papastamos173efa02011-02-11 16:32:11 +00001252static int late_enable_ev(struct snd_soc_dapm_widget *w,
1253 struct snd_kcontrol *kcontrol, int event)
1254{
1255 struct snd_soc_codec *codec = w->codec;
1256 struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
1257
1258 switch (event) {
1259 case SND_SOC_DAPM_PRE_PMU:
Dimitris Papastamosa3cff812011-02-28 17:24:11 +00001260 if (wm8994->aif1clk_enable) {
Mark Brownc8fdc1b2012-06-05 12:25:19 +01001261 aif1clk_ev(w, kcontrol, SND_SOC_DAPM_PRE_PMU);
Dimitris Papastamos173efa02011-02-11 16:32:11 +00001262 snd_soc_update_bits(codec, WM8994_AIF1_CLOCKING_1,
1263 WM8994_AIF1CLK_ENA_MASK,
1264 WM8994_AIF1CLK_ENA);
Mark Brownc8fdc1b2012-06-05 12:25:19 +01001265 aif1clk_ev(w, kcontrol, SND_SOC_DAPM_POST_PMU);
Dimitris Papastamosa3cff812011-02-28 17:24:11 +00001266 wm8994->aif1clk_enable = 0;
1267 }
1268 if (wm8994->aif2clk_enable) {
Mark Brownc8fdc1b2012-06-05 12:25:19 +01001269 aif2clk_ev(w, kcontrol, SND_SOC_DAPM_PRE_PMU);
Dimitris Papastamos173efa02011-02-11 16:32:11 +00001270 snd_soc_update_bits(codec, WM8994_AIF2_CLOCKING_1,
1271 WM8994_AIF2CLK_ENA_MASK,
1272 WM8994_AIF2CLK_ENA);
Mark Brownc8fdc1b2012-06-05 12:25:19 +01001273 aif2clk_ev(w, kcontrol, SND_SOC_DAPM_POST_PMU);
Dimitris Papastamosa3cff812011-02-28 17:24:11 +00001274 wm8994->aif2clk_enable = 0;
1275 }
Dimitris Papastamos173efa02011-02-11 16:32:11 +00001276 break;
1277 }
1278
Mark Brownc6b7b572011-03-11 18:13:12 +00001279 /* We may also have postponed startup of DSP, handle that. */
1280 wm8958_aif_ev(w, kcontrol, event);
1281
Dimitris Papastamos173efa02011-02-11 16:32:11 +00001282 return 0;
1283}
1284
1285static int late_disable_ev(struct snd_soc_dapm_widget *w,
1286 struct snd_kcontrol *kcontrol, int event)
1287{
1288 struct snd_soc_codec *codec = w->codec;
1289 struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
1290
1291 switch (event) {
1292 case SND_SOC_DAPM_POST_PMD:
Dimitris Papastamosa3cff812011-02-28 17:24:11 +00001293 if (wm8994->aif1clk_disable) {
Mark Brownc8fdc1b2012-06-05 12:25:19 +01001294 aif1clk_ev(w, kcontrol, SND_SOC_DAPM_PRE_PMD);
Dimitris Papastamos173efa02011-02-11 16:32:11 +00001295 snd_soc_update_bits(codec, WM8994_AIF1_CLOCKING_1,
1296 WM8994_AIF1CLK_ENA_MASK, 0);
Mark Brownc8fdc1b2012-06-05 12:25:19 +01001297 aif1clk_ev(w, kcontrol, SND_SOC_DAPM_POST_PMD);
Dimitris Papastamosa3cff812011-02-28 17:24:11 +00001298 wm8994->aif1clk_disable = 0;
Dimitris Papastamos173efa02011-02-11 16:32:11 +00001299 }
Dimitris Papastamosa3cff812011-02-28 17:24:11 +00001300 if (wm8994->aif2clk_disable) {
Mark Brownc8fdc1b2012-06-05 12:25:19 +01001301 aif2clk_ev(w, kcontrol, SND_SOC_DAPM_PRE_PMD);
Dimitris Papastamos173efa02011-02-11 16:32:11 +00001302 snd_soc_update_bits(codec, WM8994_AIF2_CLOCKING_1,
1303 WM8994_AIF2CLK_ENA_MASK, 0);
Mark Brownc8fdc1b2012-06-05 12:25:19 +01001304 aif2clk_ev(w, kcontrol, SND_SOC_DAPM_POST_PMD);
Dimitris Papastamosa3cff812011-02-28 17:24:11 +00001305 wm8994->aif2clk_disable = 0;
Dimitris Papastamos173efa02011-02-11 16:32:11 +00001306 }
1307 break;
1308 }
1309
1310 return 0;
1311}
1312
Dimitris Papastamos04d28682011-03-01 11:47:10 +00001313static int adc_mux_ev(struct snd_soc_dapm_widget *w,
1314 struct snd_kcontrol *kcontrol, int event)
1315{
1316 late_enable_ev(w, kcontrol, event);
1317 return 0;
1318}
1319
Dimitris Papastamosb462c6e2011-03-01 12:54:39 +00001320static int micbias_ev(struct snd_soc_dapm_widget *w,
1321 struct snd_kcontrol *kcontrol, int event)
1322{
1323 late_enable_ev(w, kcontrol, event);
1324 return 0;
1325}
1326
Dimitris Papastamosc52fd022011-02-11 16:32:12 +00001327static int dac_ev(struct snd_soc_dapm_widget *w,
1328 struct snd_kcontrol *kcontrol, int event)
1329{
1330 struct snd_soc_codec *codec = w->codec;
1331 unsigned int mask = 1 << w->shift;
1332
1333 snd_soc_update_bits(codec, WM8994_POWER_MANAGEMENT_5,
1334 mask, mask);
1335 return 0;
1336}
1337
Mark Brown9e6e96a2010-01-29 17:47:12 +00001338static const char *adc_mux_text[] = {
1339 "ADC",
1340 "DMIC",
1341};
1342
1343static const struct soc_enum adc_enum =
1344 SOC_ENUM_SINGLE(0, 0, 2, adc_mux_text);
1345
1346static const struct snd_kcontrol_new adcl_mux =
1347 SOC_DAPM_ENUM_VIRT("ADCL Mux", adc_enum);
1348
1349static const struct snd_kcontrol_new adcr_mux =
1350 SOC_DAPM_ENUM_VIRT("ADCR Mux", adc_enum);
1351
1352static const struct snd_kcontrol_new left_speaker_mixer[] = {
1353SOC_DAPM_SINGLE("DAC2 Switch", WM8994_SPEAKER_MIXER, 9, 1, 0),
1354SOC_DAPM_SINGLE("Input Switch", WM8994_SPEAKER_MIXER, 7, 1, 0),
1355SOC_DAPM_SINGLE("IN1LP Switch", WM8994_SPEAKER_MIXER, 5, 1, 0),
1356SOC_DAPM_SINGLE("Output Switch", WM8994_SPEAKER_MIXER, 3, 1, 0),
1357SOC_DAPM_SINGLE("DAC1 Switch", WM8994_SPEAKER_MIXER, 1, 1, 0),
1358};
1359
1360static const struct snd_kcontrol_new right_speaker_mixer[] = {
1361SOC_DAPM_SINGLE("DAC2 Switch", WM8994_SPEAKER_MIXER, 8, 1, 0),
1362SOC_DAPM_SINGLE("Input Switch", WM8994_SPEAKER_MIXER, 6, 1, 0),
1363SOC_DAPM_SINGLE("IN1RP Switch", WM8994_SPEAKER_MIXER, 4, 1, 0),
1364SOC_DAPM_SINGLE("Output Switch", WM8994_SPEAKER_MIXER, 2, 1, 0),
1365SOC_DAPM_SINGLE("DAC1 Switch", WM8994_SPEAKER_MIXER, 0, 1, 0),
1366};
1367
1368/* Debugging; dump chip status after DAPM transitions */
1369static int post_ev(struct snd_soc_dapm_widget *w,
1370 struct snd_kcontrol *kcontrol, int event)
1371{
1372 struct snd_soc_codec *codec = w->codec;
1373 dev_dbg(codec->dev, "SRC status: %x\n",
1374 snd_soc_read(codec,
1375 WM8994_RATE_STATUS));
1376 return 0;
1377}
1378
1379static const struct snd_kcontrol_new aif1adc1l_mix[] = {
1380SOC_DAPM_SINGLE("ADC/DMIC Switch", WM8994_AIF1_ADC1_LEFT_MIXER_ROUTING,
1381 1, 1, 0),
1382SOC_DAPM_SINGLE("AIF2 Switch", WM8994_AIF1_ADC1_LEFT_MIXER_ROUTING,
1383 0, 1, 0),
1384};
1385
1386static const struct snd_kcontrol_new aif1adc1r_mix[] = {
1387SOC_DAPM_SINGLE("ADC/DMIC Switch", WM8994_AIF1_ADC1_RIGHT_MIXER_ROUTING,
1388 1, 1, 0),
1389SOC_DAPM_SINGLE("AIF2 Switch", WM8994_AIF1_ADC1_RIGHT_MIXER_ROUTING,
1390 0, 1, 0),
1391};
1392
Mark Browna3257ba2010-07-19 14:02:34 +01001393static const struct snd_kcontrol_new aif1adc2l_mix[] = {
1394SOC_DAPM_SINGLE("DMIC Switch", WM8994_AIF1_ADC2_LEFT_MIXER_ROUTING,
1395 1, 1, 0),
1396SOC_DAPM_SINGLE("AIF2 Switch", WM8994_AIF1_ADC2_LEFT_MIXER_ROUTING,
1397 0, 1, 0),
1398};
1399
1400static const struct snd_kcontrol_new aif1adc2r_mix[] = {
1401SOC_DAPM_SINGLE("DMIC Switch", WM8994_AIF1_ADC2_RIGHT_MIXER_ROUTING,
1402 1, 1, 0),
1403SOC_DAPM_SINGLE("AIF2 Switch", WM8994_AIF1_ADC2_RIGHT_MIXER_ROUTING,
1404 0, 1, 0),
1405};
1406
Mark Brown9e6e96a2010-01-29 17:47:12 +00001407static const struct snd_kcontrol_new aif2dac2l_mix[] = {
1408SOC_DAPM_SINGLE("Right Sidetone Switch", WM8994_DAC2_LEFT_MIXER_ROUTING,
1409 5, 1, 0),
1410SOC_DAPM_SINGLE("Left Sidetone Switch", WM8994_DAC2_LEFT_MIXER_ROUTING,
1411 4, 1, 0),
1412SOC_DAPM_SINGLE("AIF2 Switch", WM8994_DAC2_LEFT_MIXER_ROUTING,
1413 2, 1, 0),
1414SOC_DAPM_SINGLE("AIF1.2 Switch", WM8994_DAC2_LEFT_MIXER_ROUTING,
1415 1, 1, 0),
1416SOC_DAPM_SINGLE("AIF1.1 Switch", WM8994_DAC2_LEFT_MIXER_ROUTING,
1417 0, 1, 0),
1418};
1419
1420static const struct snd_kcontrol_new aif2dac2r_mix[] = {
1421SOC_DAPM_SINGLE("Right Sidetone Switch", WM8994_DAC2_RIGHT_MIXER_ROUTING,
1422 5, 1, 0),
1423SOC_DAPM_SINGLE("Left Sidetone Switch", WM8994_DAC2_RIGHT_MIXER_ROUTING,
1424 4, 1, 0),
1425SOC_DAPM_SINGLE("AIF2 Switch", WM8994_DAC2_RIGHT_MIXER_ROUTING,
1426 2, 1, 0),
1427SOC_DAPM_SINGLE("AIF1.2 Switch", WM8994_DAC2_RIGHT_MIXER_ROUTING,
1428 1, 1, 0),
1429SOC_DAPM_SINGLE("AIF1.1 Switch", WM8994_DAC2_RIGHT_MIXER_ROUTING,
1430 0, 1, 0),
1431};
1432
1433#define WM8994_CLASS_W_SWITCH(xname, reg, shift, max, invert) \
Lars-Peter Clausen6e065092013-06-19 19:33:59 +02001434 SOC_SINGLE_EXT(xname, reg, shift, max, invert, \
1435 snd_soc_get_volsw, wm8994_put_class_w)
Mark Brown9e6e96a2010-01-29 17:47:12 +00001436
1437static int wm8994_put_class_w(struct snd_kcontrol *kcontrol,
1438 struct snd_ctl_elem_value *ucontrol)
1439{
Lars-Peter Clauseneee5d7f2013-07-29 17:13:57 +02001440 struct snd_soc_codec *codec = snd_soc_dapm_kcontrol_codec(kcontrol);
Mark Brown9e6e96a2010-01-29 17:47:12 +00001441 int ret;
1442
1443 ret = snd_soc_dapm_put_volsw(kcontrol, ucontrol);
1444
Mark Brownc3403042012-04-26 21:29:29 +01001445 wm_hubs_update_class_w(codec);
Mark Brown9e6e96a2010-01-29 17:47:12 +00001446
1447 return ret;
1448}
1449
1450static const struct snd_kcontrol_new dac1l_mix[] = {
1451WM8994_CLASS_W_SWITCH("Right Sidetone Switch", WM8994_DAC1_LEFT_MIXER_ROUTING,
1452 5, 1, 0),
1453WM8994_CLASS_W_SWITCH("Left Sidetone Switch", WM8994_DAC1_LEFT_MIXER_ROUTING,
1454 4, 1, 0),
1455WM8994_CLASS_W_SWITCH("AIF2 Switch", WM8994_DAC1_LEFT_MIXER_ROUTING,
1456 2, 1, 0),
1457WM8994_CLASS_W_SWITCH("AIF1.2 Switch", WM8994_DAC1_LEFT_MIXER_ROUTING,
1458 1, 1, 0),
1459WM8994_CLASS_W_SWITCH("AIF1.1 Switch", WM8994_DAC1_LEFT_MIXER_ROUTING,
1460 0, 1, 0),
1461};
1462
1463static const struct snd_kcontrol_new dac1r_mix[] = {
1464WM8994_CLASS_W_SWITCH("Right Sidetone Switch", WM8994_DAC1_RIGHT_MIXER_ROUTING,
1465 5, 1, 0),
1466WM8994_CLASS_W_SWITCH("Left Sidetone Switch", WM8994_DAC1_RIGHT_MIXER_ROUTING,
1467 4, 1, 0),
1468WM8994_CLASS_W_SWITCH("AIF2 Switch", WM8994_DAC1_RIGHT_MIXER_ROUTING,
1469 2, 1, 0),
1470WM8994_CLASS_W_SWITCH("AIF1.2 Switch", WM8994_DAC1_RIGHT_MIXER_ROUTING,
1471 1, 1, 0),
1472WM8994_CLASS_W_SWITCH("AIF1.1 Switch", WM8994_DAC1_RIGHT_MIXER_ROUTING,
1473 0, 1, 0),
1474};
1475
1476static const char *sidetone_text[] = {
1477 "ADC/DMIC1", "DMIC2",
1478};
1479
1480static const struct soc_enum sidetone1_enum =
1481 SOC_ENUM_SINGLE(WM8994_SIDETONE, 0, 2, sidetone_text);
1482
1483static const struct snd_kcontrol_new sidetone1_mux =
1484 SOC_DAPM_ENUM("Left Sidetone Mux", sidetone1_enum);
1485
1486static const struct soc_enum sidetone2_enum =
1487 SOC_ENUM_SINGLE(WM8994_SIDETONE, 1, 2, sidetone_text);
1488
1489static const struct snd_kcontrol_new sidetone2_mux =
1490 SOC_DAPM_ENUM("Right Sidetone Mux", sidetone2_enum);
1491
1492static const char *aif1dac_text[] = {
1493 "AIF1DACDAT", "AIF3DACDAT",
1494};
1495
Mark Brown50941962013-05-30 13:42:26 +01001496static const char *loopback_text[] = {
1497 "None", "ADCDAT",
1498};
1499
1500static const struct soc_enum aif1_loopback_enum =
1501 SOC_ENUM_SINGLE(WM8994_AIF1_CONTROL_2, WM8994_AIF1_LOOPBACK_SHIFT, 2,
1502 loopback_text);
1503
1504static const struct snd_kcontrol_new aif1_loopback =
1505 SOC_DAPM_ENUM("AIF1 Loopback", aif1_loopback_enum);
1506
1507static const struct soc_enum aif2_loopback_enum =
1508 SOC_ENUM_SINGLE(WM8994_AIF2_CONTROL_2, WM8994_AIF2_LOOPBACK_SHIFT, 2,
1509 loopback_text);
1510
1511static const struct snd_kcontrol_new aif2_loopback =
1512 SOC_DAPM_ENUM("AIF2 Loopback", aif2_loopback_enum);
1513
Mark Brown9e6e96a2010-01-29 17:47:12 +00001514static const struct soc_enum aif1dac_enum =
1515 SOC_ENUM_SINGLE(WM8994_POWER_MANAGEMENT_6, 0, 2, aif1dac_text);
1516
1517static const struct snd_kcontrol_new aif1dac_mux =
1518 SOC_DAPM_ENUM("AIF1DAC Mux", aif1dac_enum);
1519
1520static const char *aif2dac_text[] = {
1521 "AIF2DACDAT", "AIF3DACDAT",
1522};
1523
1524static const struct soc_enum aif2dac_enum =
1525 SOC_ENUM_SINGLE(WM8994_POWER_MANAGEMENT_6, 1, 2, aif2dac_text);
1526
1527static const struct snd_kcontrol_new aif2dac_mux =
1528 SOC_DAPM_ENUM("AIF2DAC Mux", aif2dac_enum);
1529
1530static const char *aif2adc_text[] = {
1531 "AIF2ADCDAT", "AIF3DACDAT",
1532};
1533
1534static const struct soc_enum aif2adc_enum =
1535 SOC_ENUM_SINGLE(WM8994_POWER_MANAGEMENT_6, 2, 2, aif2adc_text);
1536
1537static const struct snd_kcontrol_new aif2adc_mux =
1538 SOC_DAPM_ENUM("AIF2ADC Mux", aif2adc_enum);
1539
1540static const char *aif3adc_text[] = {
Mark Brownc4431df2010-11-26 15:21:07 +00001541 "AIF1ADCDAT", "AIF2ADCDAT", "AIF2DACDAT", "Mono PCM",
Mark Brown9e6e96a2010-01-29 17:47:12 +00001542};
1543
Mark Brownc4431df2010-11-26 15:21:07 +00001544static const struct soc_enum wm8994_aif3adc_enum =
Mark Brown9e6e96a2010-01-29 17:47:12 +00001545 SOC_ENUM_SINGLE(WM8994_POWER_MANAGEMENT_6, 3, 3, aif3adc_text);
1546
Mark Brownc4431df2010-11-26 15:21:07 +00001547static const struct snd_kcontrol_new wm8994_aif3adc_mux =
1548 SOC_DAPM_ENUM("AIF3ADC Mux", wm8994_aif3adc_enum);
1549
1550static const struct soc_enum wm8958_aif3adc_enum =
1551 SOC_ENUM_SINGLE(WM8994_POWER_MANAGEMENT_6, 3, 4, aif3adc_text);
1552
1553static const struct snd_kcontrol_new wm8958_aif3adc_mux =
1554 SOC_DAPM_ENUM("AIF3ADC Mux", wm8958_aif3adc_enum);
1555
1556static const char *mono_pcm_out_text[] = {
Jesper Juhlc1a4ecd2012-04-09 00:40:32 +02001557 "None", "AIF2ADCL", "AIF2ADCR",
Mark Brownc4431df2010-11-26 15:21:07 +00001558};
1559
1560static const struct soc_enum mono_pcm_out_enum =
1561 SOC_ENUM_SINGLE(WM8994_POWER_MANAGEMENT_6, 9, 3, mono_pcm_out_text);
1562
1563static const struct snd_kcontrol_new mono_pcm_out_mux =
1564 SOC_DAPM_ENUM("Mono PCM Out Mux", mono_pcm_out_enum);
1565
1566static const char *aif2dac_src_text[] = {
1567 "AIF2", "AIF3",
1568};
1569
1570/* Note that these two control shouldn't be simultaneously switched to AIF3 */
1571static const struct soc_enum aif2dacl_src_enum =
1572 SOC_ENUM_SINGLE(WM8994_POWER_MANAGEMENT_6, 7, 2, aif2dac_src_text);
1573
1574static const struct snd_kcontrol_new aif2dacl_src_mux =
1575 SOC_DAPM_ENUM("AIF2DACL Mux", aif2dacl_src_enum);
1576
1577static const struct soc_enum aif2dacr_src_enum =
1578 SOC_ENUM_SINGLE(WM8994_POWER_MANAGEMENT_6, 8, 2, aif2dac_src_text);
1579
1580static const struct snd_kcontrol_new aif2dacr_src_mux =
1581 SOC_DAPM_ENUM("AIF2DACR Mux", aif2dacr_src_enum);
Mark Brown9e6e96a2010-01-29 17:47:12 +00001582
Dimitris Papastamos173efa02011-02-11 16:32:11 +00001583static const struct snd_soc_dapm_widget wm8994_lateclk_revd_widgets[] = {
Mark Brown1a383362012-04-12 19:47:11 +01001584SND_SOC_DAPM_SUPPLY("AIF1CLK", SND_SOC_NOPM, 0, 0, aif1clk_late_ev,
Dimitris Papastamos173efa02011-02-11 16:32:11 +00001585 SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
Mark Brown1a383362012-04-12 19:47:11 +01001586SND_SOC_DAPM_SUPPLY("AIF2CLK", SND_SOC_NOPM, 0, 0, aif2clk_late_ev,
Dimitris Papastamos173efa02011-02-11 16:32:11 +00001587 SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
1588
1589SND_SOC_DAPM_PGA_E("Late DAC1L Enable PGA", SND_SOC_NOPM, 0, 0, NULL, 0,
1590 late_enable_ev, SND_SOC_DAPM_PRE_PMU),
1591SND_SOC_DAPM_PGA_E("Late DAC1R Enable PGA", SND_SOC_NOPM, 0, 0, NULL, 0,
1592 late_enable_ev, SND_SOC_DAPM_PRE_PMU),
1593SND_SOC_DAPM_PGA_E("Late DAC2L Enable PGA", SND_SOC_NOPM, 0, 0, NULL, 0,
1594 late_enable_ev, SND_SOC_DAPM_PRE_PMU),
1595SND_SOC_DAPM_PGA_E("Late DAC2R Enable PGA", SND_SOC_NOPM, 0, 0, NULL, 0,
1596 late_enable_ev, SND_SOC_DAPM_PRE_PMU),
Mark Brownb70a51b2011-06-29 00:21:09 -07001597SND_SOC_DAPM_PGA_E("Direct Voice", SND_SOC_NOPM, 0, 0, NULL, 0,
1598 late_enable_ev, SND_SOC_DAPM_PRE_PMU),
1599
1600SND_SOC_DAPM_MIXER_E("SPKL", WM8994_POWER_MANAGEMENT_3, 8, 0,
1601 left_speaker_mixer, ARRAY_SIZE(left_speaker_mixer),
1602 late_enable_ev, SND_SOC_DAPM_PRE_PMU),
1603SND_SOC_DAPM_MIXER_E("SPKR", WM8994_POWER_MANAGEMENT_3, 9, 0,
1604 right_speaker_mixer, ARRAY_SIZE(right_speaker_mixer),
1605 late_enable_ev, SND_SOC_DAPM_PRE_PMU),
Mark Brownc3403042012-04-26 21:29:29 +01001606SND_SOC_DAPM_MUX_E("Left Headphone Mux", SND_SOC_NOPM, 0, 0, &wm_hubs_hpl_mux,
Mark Brownb70a51b2011-06-29 00:21:09 -07001607 late_enable_ev, SND_SOC_DAPM_PRE_PMU),
Mark Brownc3403042012-04-26 21:29:29 +01001608SND_SOC_DAPM_MUX_E("Right Headphone Mux", SND_SOC_NOPM, 0, 0, &wm_hubs_hpr_mux,
Mark Brownb70a51b2011-06-29 00:21:09 -07001609 late_enable_ev, SND_SOC_DAPM_PRE_PMU),
Dimitris Papastamos173efa02011-02-11 16:32:11 +00001610
1611SND_SOC_DAPM_POST("Late Disable PGA", late_disable_ev)
1612};
1613
1614static const struct snd_soc_dapm_widget wm8994_lateclk_widgets[] = {
Mark Brown1a383362012-04-12 19:47:11 +01001615SND_SOC_DAPM_SUPPLY("AIF1CLK", WM8994_AIF1_CLOCKING_1, 0, 0, aif1clk_ev,
Mark Brownbfd37bb2012-06-05 12:31:32 +01001616 SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMU |
1617 SND_SOC_DAPM_PRE_PMD),
Mark Brown1a383362012-04-12 19:47:11 +01001618SND_SOC_DAPM_SUPPLY("AIF2CLK", WM8994_AIF2_CLOCKING_1, 0, 0, aif2clk_ev,
Mark Brownbfd37bb2012-06-05 12:31:32 +01001619 SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMU |
1620 SND_SOC_DAPM_PRE_PMD),
Mark Brownb70a51b2011-06-29 00:21:09 -07001621SND_SOC_DAPM_PGA("Direct Voice", SND_SOC_NOPM, 0, 0, NULL, 0),
1622SND_SOC_DAPM_MIXER("SPKL", WM8994_POWER_MANAGEMENT_3, 8, 0,
1623 left_speaker_mixer, ARRAY_SIZE(left_speaker_mixer)),
1624SND_SOC_DAPM_MIXER("SPKR", WM8994_POWER_MANAGEMENT_3, 9, 0,
1625 right_speaker_mixer, ARRAY_SIZE(right_speaker_mixer)),
Mark Brownc3403042012-04-26 21:29:29 +01001626SND_SOC_DAPM_MUX("Left Headphone Mux", SND_SOC_NOPM, 0, 0, &wm_hubs_hpl_mux),
1627SND_SOC_DAPM_MUX("Right Headphone Mux", SND_SOC_NOPM, 0, 0, &wm_hubs_hpr_mux),
Dimitris Papastamos173efa02011-02-11 16:32:11 +00001628};
1629
Dimitris Papastamosc52fd022011-02-11 16:32:12 +00001630static const struct snd_soc_dapm_widget wm8994_dac_revd_widgets[] = {
1631SND_SOC_DAPM_DAC_E("DAC2L", NULL, SND_SOC_NOPM, 3, 0,
1632 dac_ev, SND_SOC_DAPM_PRE_PMU),
1633SND_SOC_DAPM_DAC_E("DAC2R", NULL, SND_SOC_NOPM, 2, 0,
1634 dac_ev, SND_SOC_DAPM_PRE_PMU),
1635SND_SOC_DAPM_DAC_E("DAC1L", NULL, SND_SOC_NOPM, 1, 0,
1636 dac_ev, SND_SOC_DAPM_PRE_PMU),
1637SND_SOC_DAPM_DAC_E("DAC1R", NULL, SND_SOC_NOPM, 0, 0,
1638 dac_ev, SND_SOC_DAPM_PRE_PMU),
1639};
1640
1641static const struct snd_soc_dapm_widget wm8994_dac_widgets[] = {
1642SND_SOC_DAPM_DAC("DAC2L", NULL, WM8994_POWER_MANAGEMENT_5, 3, 0),
Mark Brown0627bd22011-03-09 19:09:17 +00001643SND_SOC_DAPM_DAC("DAC2R", NULL, WM8994_POWER_MANAGEMENT_5, 2, 0),
Dimitris Papastamosc52fd022011-02-11 16:32:12 +00001644SND_SOC_DAPM_DAC("DAC1L", NULL, WM8994_POWER_MANAGEMENT_5, 1, 0),
1645SND_SOC_DAPM_DAC("DAC1R", NULL, WM8994_POWER_MANAGEMENT_5, 0, 0),
1646};
1647
Dimitris Papastamos04d28682011-03-01 11:47:10 +00001648static const struct snd_soc_dapm_widget wm8994_adc_revd_widgets[] = {
Mark Brown87b86ad2011-08-14 13:39:20 +09001649SND_SOC_DAPM_VIRT_MUX_E("ADCL Mux", WM8994_POWER_MANAGEMENT_4, 1, 0, &adcl_mux,
1650 adc_mux_ev, SND_SOC_DAPM_PRE_PMU),
1651SND_SOC_DAPM_VIRT_MUX_E("ADCR Mux", WM8994_POWER_MANAGEMENT_4, 0, 0, &adcr_mux,
1652 adc_mux_ev, SND_SOC_DAPM_PRE_PMU),
Dimitris Papastamos04d28682011-03-01 11:47:10 +00001653};
1654
1655static const struct snd_soc_dapm_widget wm8994_adc_widgets[] = {
Mark Brown87b86ad2011-08-14 13:39:20 +09001656SND_SOC_DAPM_VIRT_MUX("ADCL Mux", WM8994_POWER_MANAGEMENT_4, 1, 0, &adcl_mux),
1657SND_SOC_DAPM_VIRT_MUX("ADCR Mux", WM8994_POWER_MANAGEMENT_4, 0, 0, &adcr_mux),
Dimitris Papastamos04d28682011-03-01 11:47:10 +00001658};
1659
Mark Brown9e6e96a2010-01-29 17:47:12 +00001660static const struct snd_soc_dapm_widget wm8994_dapm_widgets[] = {
1661SND_SOC_DAPM_INPUT("DMIC1DAT"),
1662SND_SOC_DAPM_INPUT("DMIC2DAT"),
Mark Brown66b47fd2010-07-08 11:25:43 +09001663SND_SOC_DAPM_INPUT("Clock"),
Mark Brown9e6e96a2010-01-29 17:47:12 +00001664
Dimitris Papastamosb462c6e2011-03-01 12:54:39 +00001665SND_SOC_DAPM_SUPPLY_S("MICBIAS Supply", 1, SND_SOC_NOPM, 0, 0, micbias_ev,
1666 SND_SOC_DAPM_PRE_PMU),
Mark Brown4b7ed832011-08-10 17:47:33 +09001667SND_SOC_DAPM_SUPPLY("VMID", SND_SOC_NOPM, 0, 0, vmid_event,
1668 SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
Dimitris Papastamosb462c6e2011-03-01 12:54:39 +00001669
Mark Brown9e6e96a2010-01-29 17:47:12 +00001670SND_SOC_DAPM_SUPPLY("CLK_SYS", SND_SOC_NOPM, 0, 0, clk_sys_event,
Mark Brown99af79d2012-07-25 23:03:36 +01001671 SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMU |
1672 SND_SOC_DAPM_PRE_PMD),
Mark Brown9e6e96a2010-01-29 17:47:12 +00001673
Mark Brown1a383362012-04-12 19:47:11 +01001674SND_SOC_DAPM_SUPPLY("DSP1CLK", SND_SOC_NOPM, 3, 0, NULL, 0),
1675SND_SOC_DAPM_SUPPLY("DSP2CLK", SND_SOC_NOPM, 2, 0, NULL, 0),
1676SND_SOC_DAPM_SUPPLY("DSPINTCLK", SND_SOC_NOPM, 1, 0, NULL, 0),
Mark Brown9e6e96a2010-01-29 17:47:12 +00001677
Mark Brown7f94de42011-02-03 16:27:34 +00001678SND_SOC_DAPM_AIF_OUT("AIF1ADC1L", NULL,
Mark Brown1a383362012-04-12 19:47:11 +01001679 0, SND_SOC_NOPM, 9, 0),
Mark Brown7f94de42011-02-03 16:27:34 +00001680SND_SOC_DAPM_AIF_OUT("AIF1ADC1R", NULL,
Mark Brown1a383362012-04-12 19:47:11 +01001681 0, SND_SOC_NOPM, 8, 0),
Mark Brownd6addcc2010-11-26 15:21:08 +00001682SND_SOC_DAPM_AIF_IN_E("AIF1DAC1L", NULL, 0,
Mark Brown1a383362012-04-12 19:47:11 +01001683 SND_SOC_NOPM, 9, 0, wm8958_aif_ev,
Mark Brownb2822a82010-11-30 16:59:29 +00001684 SND_SOC_DAPM_POST_PMU | SND_SOC_DAPM_POST_PMD),
Mark Brownd6addcc2010-11-26 15:21:08 +00001685SND_SOC_DAPM_AIF_IN_E("AIF1DAC1R", NULL, 0,
Mark Brown1a383362012-04-12 19:47:11 +01001686 SND_SOC_NOPM, 8, 0, wm8958_aif_ev,
Mark Brownb2822a82010-11-30 16:59:29 +00001687 SND_SOC_DAPM_POST_PMU | SND_SOC_DAPM_POST_PMD),
Mark Brown9e6e96a2010-01-29 17:47:12 +00001688
Mark Brown7f94de42011-02-03 16:27:34 +00001689SND_SOC_DAPM_AIF_OUT("AIF1ADC2L", NULL,
Mark Brown1a383362012-04-12 19:47:11 +01001690 0, SND_SOC_NOPM, 11, 0),
Mark Brown7f94de42011-02-03 16:27:34 +00001691SND_SOC_DAPM_AIF_OUT("AIF1ADC2R", NULL,
Mark Brown1a383362012-04-12 19:47:11 +01001692 0, SND_SOC_NOPM, 10, 0),
Mark Brownd6addcc2010-11-26 15:21:08 +00001693SND_SOC_DAPM_AIF_IN_E("AIF1DAC2L", NULL, 0,
Mark Brown1a383362012-04-12 19:47:11 +01001694 SND_SOC_NOPM, 11, 0, wm8958_aif_ev,
Mark Brownb2822a82010-11-30 16:59:29 +00001695 SND_SOC_DAPM_POST_PMU | SND_SOC_DAPM_POST_PMD),
Mark Brownd6addcc2010-11-26 15:21:08 +00001696SND_SOC_DAPM_AIF_IN_E("AIF1DAC2R", NULL, 0,
Mark Brown1a383362012-04-12 19:47:11 +01001697 SND_SOC_NOPM, 10, 0, wm8958_aif_ev,
Mark Brownb2822a82010-11-30 16:59:29 +00001698 SND_SOC_DAPM_POST_PMU | SND_SOC_DAPM_POST_PMD),
Mark Brown9e6e96a2010-01-29 17:47:12 +00001699
1700SND_SOC_DAPM_MIXER("AIF1ADC1L Mixer", SND_SOC_NOPM, 0, 0,
1701 aif1adc1l_mix, ARRAY_SIZE(aif1adc1l_mix)),
1702SND_SOC_DAPM_MIXER("AIF1ADC1R Mixer", SND_SOC_NOPM, 0, 0,
1703 aif1adc1r_mix, ARRAY_SIZE(aif1adc1r_mix)),
1704
Mark Browna3257ba2010-07-19 14:02:34 +01001705SND_SOC_DAPM_MIXER("AIF1ADC2L Mixer", SND_SOC_NOPM, 0, 0,
1706 aif1adc2l_mix, ARRAY_SIZE(aif1adc2l_mix)),
1707SND_SOC_DAPM_MIXER("AIF1ADC2R Mixer", SND_SOC_NOPM, 0, 0,
1708 aif1adc2r_mix, ARRAY_SIZE(aif1adc2r_mix)),
1709
Mark Brown9e6e96a2010-01-29 17:47:12 +00001710SND_SOC_DAPM_MIXER("AIF2DAC2L Mixer", SND_SOC_NOPM, 0, 0,
1711 aif2dac2l_mix, ARRAY_SIZE(aif2dac2l_mix)),
1712SND_SOC_DAPM_MIXER("AIF2DAC2R Mixer", SND_SOC_NOPM, 0, 0,
1713 aif2dac2r_mix, ARRAY_SIZE(aif2dac2r_mix)),
1714
1715SND_SOC_DAPM_MUX("Left Sidetone", SND_SOC_NOPM, 0, 0, &sidetone1_mux),
1716SND_SOC_DAPM_MUX("Right Sidetone", SND_SOC_NOPM, 0, 0, &sidetone2_mux),
1717
1718SND_SOC_DAPM_MIXER("DAC1L Mixer", SND_SOC_NOPM, 0, 0,
1719 dac1l_mix, ARRAY_SIZE(dac1l_mix)),
1720SND_SOC_DAPM_MIXER("DAC1R Mixer", SND_SOC_NOPM, 0, 0,
1721 dac1r_mix, ARRAY_SIZE(dac1r_mix)),
1722
1723SND_SOC_DAPM_AIF_OUT("AIF2ADCL", NULL, 0,
Mark Brown1a383362012-04-12 19:47:11 +01001724 SND_SOC_NOPM, 13, 0),
Mark Brown9e6e96a2010-01-29 17:47:12 +00001725SND_SOC_DAPM_AIF_OUT("AIF2ADCR", NULL, 0,
Mark Brown1a383362012-04-12 19:47:11 +01001726 SND_SOC_NOPM, 12, 0),
Mark Brownd6addcc2010-11-26 15:21:08 +00001727SND_SOC_DAPM_AIF_IN_E("AIF2DACL", NULL, 0,
Mark Brown1a383362012-04-12 19:47:11 +01001728 SND_SOC_NOPM, 13, 0, wm8958_aif_ev,
Mark Brownd6addcc2010-11-26 15:21:08 +00001729 SND_SOC_DAPM_POST_PMU | SND_SOC_DAPM_PRE_PMD),
1730SND_SOC_DAPM_AIF_IN_E("AIF2DACR", NULL, 0,
Mark Brown1a383362012-04-12 19:47:11 +01001731 SND_SOC_NOPM, 12, 0, wm8958_aif_ev,
Mark Brownd6addcc2010-11-26 15:21:08 +00001732 SND_SOC_DAPM_POST_PMU | SND_SOC_DAPM_PRE_PMD),
Mark Brown9e6e96a2010-01-29 17:47:12 +00001733
Mark Brown5567d8c2012-02-16 21:43:29 -08001734SND_SOC_DAPM_AIF_IN("AIF1DACDAT", NULL, 0, SND_SOC_NOPM, 0, 0),
1735SND_SOC_DAPM_AIF_IN("AIF2DACDAT", NULL, 0, SND_SOC_NOPM, 0, 0),
1736SND_SOC_DAPM_AIF_OUT("AIF1ADCDAT", NULL, 0, SND_SOC_NOPM, 0, 0),
1737SND_SOC_DAPM_AIF_OUT("AIF2ADCDAT", NULL, 0, SND_SOC_NOPM, 0, 0),
Mark Brown9e6e96a2010-01-29 17:47:12 +00001738
1739SND_SOC_DAPM_MUX("AIF1DAC Mux", SND_SOC_NOPM, 0, 0, &aif1dac_mux),
1740SND_SOC_DAPM_MUX("AIF2DAC Mux", SND_SOC_NOPM, 0, 0, &aif2dac_mux),
1741SND_SOC_DAPM_MUX("AIF2ADC Mux", SND_SOC_NOPM, 0, 0, &aif2adc_mux),
Mark Brown9e6e96a2010-01-29 17:47:12 +00001742
Mark Brown5567d8c2012-02-16 21:43:29 -08001743SND_SOC_DAPM_AIF_IN("AIF3DACDAT", NULL, 0, SND_SOC_NOPM, 0, 0),
1744SND_SOC_DAPM_AIF_OUT("AIF3ADCDAT", NULL, 0, SND_SOC_NOPM, 0, 0),
Mark Brown9e6e96a2010-01-29 17:47:12 +00001745
1746SND_SOC_DAPM_SUPPLY("TOCLK", WM8994_CLOCKING_1, 4, 0, NULL, 0),
1747
1748SND_SOC_DAPM_ADC("DMIC2L", NULL, WM8994_POWER_MANAGEMENT_4, 5, 0),
1749SND_SOC_DAPM_ADC("DMIC2R", NULL, WM8994_POWER_MANAGEMENT_4, 4, 0),
1750SND_SOC_DAPM_ADC("DMIC1L", NULL, WM8994_POWER_MANAGEMENT_4, 3, 0),
1751SND_SOC_DAPM_ADC("DMIC1R", NULL, WM8994_POWER_MANAGEMENT_4, 2, 0),
1752
1753/* Power is done with the muxes since the ADC power also controls the
1754 * downsampling chain, the chip will automatically manage the analogue
1755 * specific portions.
1756 */
1757SND_SOC_DAPM_ADC("ADCL", NULL, SND_SOC_NOPM, 1, 0),
1758SND_SOC_DAPM_ADC("ADCR", NULL, SND_SOC_NOPM, 0, 0),
1759
Mark Brown50941962013-05-30 13:42:26 +01001760SND_SOC_DAPM_MUX("AIF1 Loopback", SND_SOC_NOPM, 0, 0, &aif1_loopback),
1761SND_SOC_DAPM_MUX("AIF2 Loopback", SND_SOC_NOPM, 0, 0, &aif2_loopback),
1762
Mark Brown9e6e96a2010-01-29 17:47:12 +00001763SND_SOC_DAPM_POST("Debug log", post_ev),
1764};
1765
Mark Brownc4431df2010-11-26 15:21:07 +00001766static const struct snd_soc_dapm_widget wm8994_specific_dapm_widgets[] = {
1767SND_SOC_DAPM_MUX("AIF3ADC Mux", SND_SOC_NOPM, 0, 0, &wm8994_aif3adc_mux),
1768};
Mark Brown9e6e96a2010-01-29 17:47:12 +00001769
Mark Brownc4431df2010-11-26 15:21:07 +00001770static const struct snd_soc_dapm_widget wm8958_dapm_widgets[] = {
Mark Brown8c5b8422012-04-17 20:49:05 +01001771SND_SOC_DAPM_SUPPLY("AIF3", WM8994_POWER_MANAGEMENT_6, 5, 1, NULL, 0),
Mark Brownc4431df2010-11-26 15:21:07 +00001772SND_SOC_DAPM_MUX("Mono PCM Out Mux", SND_SOC_NOPM, 0, 0, &mono_pcm_out_mux),
1773SND_SOC_DAPM_MUX("AIF2DACL Mux", SND_SOC_NOPM, 0, 0, &aif2dacl_src_mux),
1774SND_SOC_DAPM_MUX("AIF2DACR Mux", SND_SOC_NOPM, 0, 0, &aif2dacr_src_mux),
1775SND_SOC_DAPM_MUX("AIF3ADC Mux", SND_SOC_NOPM, 0, 0, &wm8958_aif3adc_mux),
1776};
1777
1778static const struct snd_soc_dapm_route intercon[] = {
Mark Brown9e6e96a2010-01-29 17:47:12 +00001779 { "CLK_SYS", NULL, "AIF1CLK", check_clk_sys },
1780 { "CLK_SYS", NULL, "AIF2CLK", check_clk_sys },
1781
1782 { "DSP1CLK", NULL, "CLK_SYS" },
1783 { "DSP2CLK", NULL, "CLK_SYS" },
1784 { "DSPINTCLK", NULL, "CLK_SYS" },
1785
1786 { "AIF1ADC1L", NULL, "AIF1CLK" },
1787 { "AIF1ADC1L", NULL, "DSP1CLK" },
1788 { "AIF1ADC1R", NULL, "AIF1CLK" },
1789 { "AIF1ADC1R", NULL, "DSP1CLK" },
1790 { "AIF1ADC1R", NULL, "DSPINTCLK" },
1791
1792 { "AIF1DAC1L", NULL, "AIF1CLK" },
1793 { "AIF1DAC1L", NULL, "DSP1CLK" },
1794 { "AIF1DAC1R", NULL, "AIF1CLK" },
1795 { "AIF1DAC1R", NULL, "DSP1CLK" },
1796 { "AIF1DAC1R", NULL, "DSPINTCLK" },
1797
1798 { "AIF1ADC2L", NULL, "AIF1CLK" },
1799 { "AIF1ADC2L", NULL, "DSP1CLK" },
1800 { "AIF1ADC2R", NULL, "AIF1CLK" },
1801 { "AIF1ADC2R", NULL, "DSP1CLK" },
1802 { "AIF1ADC2R", NULL, "DSPINTCLK" },
1803
1804 { "AIF1DAC2L", NULL, "AIF1CLK" },
1805 { "AIF1DAC2L", NULL, "DSP1CLK" },
1806 { "AIF1DAC2R", NULL, "AIF1CLK" },
1807 { "AIF1DAC2R", NULL, "DSP1CLK" },
1808 { "AIF1DAC2R", NULL, "DSPINTCLK" },
1809
1810 { "AIF2ADCL", NULL, "AIF2CLK" },
1811 { "AIF2ADCL", NULL, "DSP2CLK" },
1812 { "AIF2ADCR", NULL, "AIF2CLK" },
1813 { "AIF2ADCR", NULL, "DSP2CLK" },
1814 { "AIF2ADCR", NULL, "DSPINTCLK" },
1815
1816 { "AIF2DACL", NULL, "AIF2CLK" },
1817 { "AIF2DACL", NULL, "DSP2CLK" },
1818 { "AIF2DACR", NULL, "AIF2CLK" },
1819 { "AIF2DACR", NULL, "DSP2CLK" },
1820 { "AIF2DACR", NULL, "DSPINTCLK" },
1821
1822 { "DMIC1L", NULL, "DMIC1DAT" },
1823 { "DMIC1L", NULL, "CLK_SYS" },
1824 { "DMIC1R", NULL, "DMIC1DAT" },
1825 { "DMIC1R", NULL, "CLK_SYS" },
1826 { "DMIC2L", NULL, "DMIC2DAT" },
1827 { "DMIC2L", NULL, "CLK_SYS" },
1828 { "DMIC2R", NULL, "DMIC2DAT" },
1829 { "DMIC2R", NULL, "CLK_SYS" },
1830
1831 { "ADCL", NULL, "AIF1CLK" },
1832 { "ADCL", NULL, "DSP1CLK" },
1833 { "ADCL", NULL, "DSPINTCLK" },
1834
1835 { "ADCR", NULL, "AIF1CLK" },
1836 { "ADCR", NULL, "DSP1CLK" },
1837 { "ADCR", NULL, "DSPINTCLK" },
1838
1839 { "ADCL Mux", "ADC", "ADCL" },
1840 { "ADCL Mux", "DMIC", "DMIC1L" },
1841 { "ADCR Mux", "ADC", "ADCR" },
1842 { "ADCR Mux", "DMIC", "DMIC1R" },
1843
1844 { "DAC1L", NULL, "AIF1CLK" },
1845 { "DAC1L", NULL, "DSP1CLK" },
1846 { "DAC1L", NULL, "DSPINTCLK" },
1847
1848 { "DAC1R", NULL, "AIF1CLK" },
1849 { "DAC1R", NULL, "DSP1CLK" },
1850 { "DAC1R", NULL, "DSPINTCLK" },
1851
1852 { "DAC2L", NULL, "AIF2CLK" },
1853 { "DAC2L", NULL, "DSP2CLK" },
1854 { "DAC2L", NULL, "DSPINTCLK" },
1855
1856 { "DAC2R", NULL, "AIF2DACR" },
1857 { "DAC2R", NULL, "AIF2CLK" },
1858 { "DAC2R", NULL, "DSP2CLK" },
1859 { "DAC2R", NULL, "DSPINTCLK" },
1860
1861 { "TOCLK", NULL, "CLK_SYS" },
1862
Mark Brown5567d8c2012-02-16 21:43:29 -08001863 { "AIF1DACDAT", NULL, "AIF1 Playback" },
1864 { "AIF2DACDAT", NULL, "AIF2 Playback" },
1865 { "AIF3DACDAT", NULL, "AIF3 Playback" },
1866
1867 { "AIF1 Capture", NULL, "AIF1ADCDAT" },
1868 { "AIF2 Capture", NULL, "AIF2ADCDAT" },
1869 { "AIF3 Capture", NULL, "AIF3ADCDAT" },
1870
Mark Brown9e6e96a2010-01-29 17:47:12 +00001871 /* AIF1 outputs */
1872 { "AIF1ADC1L", NULL, "AIF1ADC1L Mixer" },
1873 { "AIF1ADC1L Mixer", "ADC/DMIC Switch", "ADCL Mux" },
1874 { "AIF1ADC1L Mixer", "AIF2 Switch", "AIF2DACL" },
1875
1876 { "AIF1ADC1R", NULL, "AIF1ADC1R Mixer" },
1877 { "AIF1ADC1R Mixer", "ADC/DMIC Switch", "ADCR Mux" },
1878 { "AIF1ADC1R Mixer", "AIF2 Switch", "AIF2DACR" },
1879
Mark Browna3257ba2010-07-19 14:02:34 +01001880 { "AIF1ADC2L", NULL, "AIF1ADC2L Mixer" },
1881 { "AIF1ADC2L Mixer", "DMIC Switch", "DMIC2L" },
1882 { "AIF1ADC2L Mixer", "AIF2 Switch", "AIF2DACL" },
1883
1884 { "AIF1ADC2R", NULL, "AIF1ADC2R Mixer" },
1885 { "AIF1ADC2R Mixer", "DMIC Switch", "DMIC2R" },
1886 { "AIF1ADC2R Mixer", "AIF2 Switch", "AIF2DACR" },
1887
Mark Brown9e6e96a2010-01-29 17:47:12 +00001888 /* Pin level routing for AIF3 */
1889 { "AIF1DAC1L", NULL, "AIF1DAC Mux" },
1890 { "AIF1DAC1R", NULL, "AIF1DAC Mux" },
1891 { "AIF1DAC2L", NULL, "AIF1DAC Mux" },
1892 { "AIF1DAC2R", NULL, "AIF1DAC Mux" },
1893
Mark Brown50941962013-05-30 13:42:26 +01001894 { "AIF1DAC Mux", "AIF1DACDAT", "AIF1 Loopback" },
Mark Brown9e6e96a2010-01-29 17:47:12 +00001895 { "AIF1DAC Mux", "AIF3DACDAT", "AIF3DACDAT" },
Mark Brown50941962013-05-30 13:42:26 +01001896 { "AIF2DAC Mux", "AIF2DACDAT", "AIF2 Loopback" },
Mark Brown9e6e96a2010-01-29 17:47:12 +00001897 { "AIF2DAC Mux", "AIF3DACDAT", "AIF3DACDAT" },
1898 { "AIF2ADC Mux", "AIF2ADCDAT", "AIF2ADCL" },
1899 { "AIF2ADC Mux", "AIF2ADCDAT", "AIF2ADCR" },
1900 { "AIF2ADC Mux", "AIF3DACDAT", "AIF3ADCDAT" },
1901
1902 /* DAC1 inputs */
Mark Brown9e6e96a2010-01-29 17:47:12 +00001903 { "DAC1L Mixer", "AIF2 Switch", "AIF2DACL" },
1904 { "DAC1L Mixer", "AIF1.2 Switch", "AIF1DAC2L" },
1905 { "DAC1L Mixer", "AIF1.1 Switch", "AIF1DAC1L" },
1906 { "DAC1L Mixer", "Left Sidetone Switch", "Left Sidetone" },
1907 { "DAC1L Mixer", "Right Sidetone Switch", "Right Sidetone" },
1908
Mark Brown9e6e96a2010-01-29 17:47:12 +00001909 { "DAC1R Mixer", "AIF2 Switch", "AIF2DACR" },
1910 { "DAC1R Mixer", "AIF1.2 Switch", "AIF1DAC2R" },
1911 { "DAC1R Mixer", "AIF1.1 Switch", "AIF1DAC1R" },
1912 { "DAC1R Mixer", "Left Sidetone Switch", "Left Sidetone" },
1913 { "DAC1R Mixer", "Right Sidetone Switch", "Right Sidetone" },
1914
1915 /* DAC2/AIF2 outputs */
1916 { "AIF2ADCL", NULL, "AIF2DAC2L Mixer" },
Mark Brown9e6e96a2010-01-29 17:47:12 +00001917 { "AIF2DAC2L Mixer", "AIF2 Switch", "AIF2DACL" },
1918 { "AIF2DAC2L Mixer", "AIF1.2 Switch", "AIF1DAC2L" },
1919 { "AIF2DAC2L Mixer", "AIF1.1 Switch", "AIF1DAC1L" },
1920 { "AIF2DAC2L Mixer", "Left Sidetone Switch", "Left Sidetone" },
1921 { "AIF2DAC2L Mixer", "Right Sidetone Switch", "Right Sidetone" },
1922
1923 { "AIF2ADCR", NULL, "AIF2DAC2R Mixer" },
Mark Brown9e6e96a2010-01-29 17:47:12 +00001924 { "AIF2DAC2R Mixer", "AIF2 Switch", "AIF2DACR" },
1925 { "AIF2DAC2R Mixer", "AIF1.2 Switch", "AIF1DAC2R" },
1926 { "AIF2DAC2R Mixer", "AIF1.1 Switch", "AIF1DAC1R" },
1927 { "AIF2DAC2R Mixer", "Left Sidetone Switch", "Left Sidetone" },
1928 { "AIF2DAC2R Mixer", "Right Sidetone Switch", "Right Sidetone" },
1929
Mark Brown7f94de42011-02-03 16:27:34 +00001930 { "AIF1ADCDAT", NULL, "AIF1ADC1L" },
1931 { "AIF1ADCDAT", NULL, "AIF1ADC1R" },
1932 { "AIF1ADCDAT", NULL, "AIF1ADC2L" },
1933 { "AIF1ADCDAT", NULL, "AIF1ADC2R" },
1934
Mark Brown9e6e96a2010-01-29 17:47:12 +00001935 { "AIF2ADCDAT", NULL, "AIF2ADC Mux" },
1936
1937 /* AIF3 output */
1938 { "AIF3ADCDAT", "AIF1ADCDAT", "AIF1ADC1L" },
1939 { "AIF3ADCDAT", "AIF1ADCDAT", "AIF1ADC1R" },
1940 { "AIF3ADCDAT", "AIF1ADCDAT", "AIF1ADC2L" },
1941 { "AIF3ADCDAT", "AIF1ADCDAT", "AIF1ADC2R" },
1942 { "AIF3ADCDAT", "AIF2ADCDAT", "AIF2ADCL" },
1943 { "AIF3ADCDAT", "AIF2ADCDAT", "AIF2ADCR" },
1944 { "AIF3ADCDAT", "AIF2DACDAT", "AIF2DACL" },
1945 { "AIF3ADCDAT", "AIF2DACDAT", "AIF2DACR" },
1946
Mark Brown50941962013-05-30 13:42:26 +01001947 /* Loopback */
1948 { "AIF1 Loopback", "ADCDAT", "AIF1ADCDAT" },
1949 { "AIF1 Loopback", "None", "AIF1DACDAT" },
1950 { "AIF2 Loopback", "ADCDAT", "AIF2ADCDAT" },
1951 { "AIF2 Loopback", "None", "AIF2DACDAT" },
1952
Mark Brown9e6e96a2010-01-29 17:47:12 +00001953 /* Sidetone */
1954 { "Left Sidetone", "ADC/DMIC1", "ADCL Mux" },
1955 { "Left Sidetone", "DMIC2", "DMIC2L" },
1956 { "Right Sidetone", "ADC/DMIC1", "ADCR Mux" },
1957 { "Right Sidetone", "DMIC2", "DMIC2R" },
1958
1959 /* Output stages */
1960 { "Left Output Mixer", "DAC Switch", "DAC1L" },
1961 { "Right Output Mixer", "DAC Switch", "DAC1R" },
1962
1963 { "SPKL", "DAC1 Switch", "DAC1L" },
1964 { "SPKL", "DAC2 Switch", "DAC2L" },
1965
1966 { "SPKR", "DAC1 Switch", "DAC1R" },
1967 { "SPKR", "DAC2 Switch", "DAC2R" },
1968
1969 { "Left Headphone Mux", "DAC", "DAC1L" },
1970 { "Right Headphone Mux", "DAC", "DAC1R" },
1971};
1972
Dimitris Papastamos173efa02011-02-11 16:32:11 +00001973static const struct snd_soc_dapm_route wm8994_lateclk_revd_intercon[] = {
1974 { "DAC1L", NULL, "Late DAC1L Enable PGA" },
1975 { "Late DAC1L Enable PGA", NULL, "DAC1L Mixer" },
1976 { "DAC1R", NULL, "Late DAC1R Enable PGA" },
1977 { "Late DAC1R Enable PGA", NULL, "DAC1R Mixer" },
1978 { "DAC2L", NULL, "Late DAC2L Enable PGA" },
1979 { "Late DAC2L Enable PGA", NULL, "AIF2DAC2L Mixer" },
1980 { "DAC2R", NULL, "Late DAC2R Enable PGA" },
1981 { "Late DAC2R Enable PGA", NULL, "AIF2DAC2R Mixer" }
1982};
1983
1984static const struct snd_soc_dapm_route wm8994_lateclk_intercon[] = {
1985 { "DAC1L", NULL, "DAC1L Mixer" },
1986 { "DAC1R", NULL, "DAC1R Mixer" },
1987 { "DAC2L", NULL, "AIF2DAC2L Mixer" },
1988 { "DAC2R", NULL, "AIF2DAC2R Mixer" },
1989};
1990
Mark Brown6ed8f142011-02-03 16:27:35 +00001991static const struct snd_soc_dapm_route wm8994_revd_intercon[] = {
1992 { "AIF1DACDAT", NULL, "AIF2DACDAT" },
1993 { "AIF2DACDAT", NULL, "AIF1DACDAT" },
1994 { "AIF1ADCDAT", NULL, "AIF2ADCDAT" },
1995 { "AIF2ADCDAT", NULL, "AIF1ADCDAT" },
Mark Brownb793eb62011-07-14 18:21:37 +09001996 { "MICBIAS1", NULL, "CLK_SYS" },
1997 { "MICBIAS1", NULL, "MICBIAS Supply" },
1998 { "MICBIAS2", NULL, "CLK_SYS" },
1999 { "MICBIAS2", NULL, "MICBIAS Supply" },
Mark Brown6ed8f142011-02-03 16:27:35 +00002000};
2001
Mark Brownc4431df2010-11-26 15:21:07 +00002002static const struct snd_soc_dapm_route wm8994_intercon[] = {
2003 { "AIF2DACL", NULL, "AIF2DAC Mux" },
2004 { "AIF2DACR", NULL, "AIF2DAC Mux" },
Mark Brown4e04ada2011-07-15 15:12:31 +09002005 { "MICBIAS1", NULL, "VMID" },
2006 { "MICBIAS2", NULL, "VMID" },
Mark Brownc4431df2010-11-26 15:21:07 +00002007};
2008
2009static const struct snd_soc_dapm_route wm8958_intercon[] = {
2010 { "AIF2DACL", NULL, "AIF2DACL Mux" },
2011 { "AIF2DACR", NULL, "AIF2DACR Mux" },
2012
2013 { "AIF2DACL Mux", "AIF2", "AIF2DAC Mux" },
2014 { "AIF2DACL Mux", "AIF3", "AIF3DACDAT" },
2015 { "AIF2DACR Mux", "AIF2", "AIF2DAC Mux" },
2016 { "AIF2DACR Mux", "AIF3", "AIF3DACDAT" },
2017
Mark Brown8c5b8422012-04-17 20:49:05 +01002018 { "AIF3DACDAT", NULL, "AIF3" },
2019 { "AIF3ADCDAT", NULL, "AIF3" },
2020
Mark Brownc4431df2010-11-26 15:21:07 +00002021 { "Mono PCM Out Mux", "AIF2ADCL", "AIF2ADCL" },
2022 { "Mono PCM Out Mux", "AIF2ADCR", "AIF2ADCR" },
2023
2024 { "AIF3ADC Mux", "Mono PCM", "Mono PCM Out Mux" },
2025};
2026
Mark Brown9e6e96a2010-01-29 17:47:12 +00002027/* The size in bits of the FLL divide multiplied by 10
2028 * to allow rounding later */
2029#define FIXED_FLL_SIZE ((1 << 16) * 10)
2030
2031struct fll_div {
2032 u16 outdiv;
2033 u16 n;
2034 u16 k;
Mark Brownd1a0a292013-05-10 21:40:10 +01002035 u16 lambda;
Mark Brown9e6e96a2010-01-29 17:47:12 +00002036 u16 clk_ref_div;
2037 u16 fll_fratio;
2038};
2039
Mark Brownd1a0a292013-05-10 21:40:10 +01002040static int wm8994_get_fll_config(struct wm8994 *control, struct fll_div *fll,
Mark Brown9e6e96a2010-01-29 17:47:12 +00002041 int freq_in, int freq_out)
2042{
2043 u64 Kpart;
Mark Brownd1a0a292013-05-10 21:40:10 +01002044 unsigned int K, Ndiv, Nmod, gcd_fll;
Mark Brown9e6e96a2010-01-29 17:47:12 +00002045
2046 pr_debug("FLL input=%dHz, output=%dHz\n", freq_in, freq_out);
2047
2048 /* Scale the input frequency down to <= 13.5MHz */
2049 fll->clk_ref_div = 0;
2050 while (freq_in > 13500000) {
2051 fll->clk_ref_div++;
2052 freq_in /= 2;
2053
2054 if (fll->clk_ref_div > 3)
2055 return -EINVAL;
2056 }
2057 pr_debug("CLK_REF_DIV=%d, Fref=%dHz\n", fll->clk_ref_div, freq_in);
2058
2059 /* Scale the output to give 90MHz<=Fvco<=100MHz */
2060 fll->outdiv = 3;
2061 while (freq_out * (fll->outdiv + 1) < 90000000) {
2062 fll->outdiv++;
2063 if (fll->outdiv > 63)
2064 return -EINVAL;
2065 }
2066 freq_out *= fll->outdiv + 1;
2067 pr_debug("OUTDIV=%d, Fvco=%dHz\n", fll->outdiv, freq_out);
2068
2069 if (freq_in > 1000000) {
2070 fll->fll_fratio = 0;
Mark Brown7d48a6a2010-04-20 13:36:11 +09002071 } else if (freq_in > 256000) {
2072 fll->fll_fratio = 1;
2073 freq_in *= 2;
2074 } else if (freq_in > 128000) {
2075 fll->fll_fratio = 2;
2076 freq_in *= 4;
2077 } else if (freq_in > 64000) {
Mark Brown9e6e96a2010-01-29 17:47:12 +00002078 fll->fll_fratio = 3;
2079 freq_in *= 8;
Mark Brown7d48a6a2010-04-20 13:36:11 +09002080 } else {
2081 fll->fll_fratio = 4;
2082 freq_in *= 16;
Mark Brown9e6e96a2010-01-29 17:47:12 +00002083 }
2084 pr_debug("FLL_FRATIO=%d, Fref=%dHz\n", fll->fll_fratio, freq_in);
2085
2086 /* Now, calculate N.K */
2087 Ndiv = freq_out / freq_in;
2088
2089 fll->n = Ndiv;
2090 Nmod = freq_out % freq_in;
2091 pr_debug("Nmod=%d\n", Nmod);
2092
Mark Brownd1a0a292013-05-10 21:40:10 +01002093 switch (control->type) {
2094 case WM8994:
2095 /* Calculate fractional part - scale up so we can round. */
2096 Kpart = FIXED_FLL_SIZE * (long long)Nmod;
Mark Brown9e6e96a2010-01-29 17:47:12 +00002097
Mark Brownd1a0a292013-05-10 21:40:10 +01002098 do_div(Kpart, freq_in);
Mark Brown9e6e96a2010-01-29 17:47:12 +00002099
Mark Brownd1a0a292013-05-10 21:40:10 +01002100 K = Kpart & 0xFFFFFFFF;
Mark Brown9e6e96a2010-01-29 17:47:12 +00002101
Mark Brownd1a0a292013-05-10 21:40:10 +01002102 if ((K % 10) >= 5)
2103 K += 5;
Mark Brown9e6e96a2010-01-29 17:47:12 +00002104
Mark Brownd1a0a292013-05-10 21:40:10 +01002105 /* Move down to proper range now rounding is done */
2106 fll->k = K / 10;
Mark Brownf7dbd392013-05-28 12:52:09 +01002107 fll->lambda = 0;
Mark Brown9e6e96a2010-01-29 17:47:12 +00002108
Mark Brownd1a0a292013-05-10 21:40:10 +01002109 pr_debug("N=%x K=%x\n", fll->n, fll->k);
Dan Carpenter571ab6c2013-05-15 10:09:43 +03002110 break;
Mark Brownd1a0a292013-05-10 21:40:10 +01002111
2112 default:
2113 gcd_fll = gcd(freq_out, freq_in);
2114
2115 fll->k = (freq_out - (freq_in * fll->n)) / gcd_fll;
2116 fll->lambda = freq_in / gcd_fll;
2117
2118 }
Mark Brown9e6e96a2010-01-29 17:47:12 +00002119
2120 return 0;
2121}
2122
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +00002123static int _wm8994_set_fll(struct snd_soc_codec *codec, int id, int src,
Mark Brown9e6e96a2010-01-29 17:47:12 +00002124 unsigned int freq_in, unsigned int freq_out)
2125{
Mark Brownb2c812e2010-04-14 15:35:19 +09002126 struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
Mark Brown2a8a8562011-07-24 12:20:41 +01002127 struct wm8994 *control = wm8994->wm8994;
Mark Brown9e6e96a2010-01-29 17:47:12 +00002128 int reg_offset, ret;
2129 struct fll_div fll;
Mark Browne413ba82012-03-29 14:49:27 +01002130 u16 reg, clk1, aif_reg, aif_src;
Mark Brownc7ebf932011-07-12 19:47:59 +09002131 unsigned long timeout;
Mark Brown4b7ed832011-08-10 17:47:33 +09002132 bool was_enabled;
Mark Brown9e6e96a2010-01-29 17:47:12 +00002133
Mark Brown9e6e96a2010-01-29 17:47:12 +00002134 switch (id) {
2135 case WM8994_FLL1:
2136 reg_offset = 0;
2137 id = 0;
Mark Browne413ba82012-03-29 14:49:27 +01002138 aif_src = 0x10;
Mark Brown9e6e96a2010-01-29 17:47:12 +00002139 break;
2140 case WM8994_FLL2:
2141 reg_offset = 0x20;
2142 id = 1;
Mark Browne413ba82012-03-29 14:49:27 +01002143 aif_src = 0x18;
Mark Brown9e6e96a2010-01-29 17:47:12 +00002144 break;
2145 default:
2146 return -EINVAL;
2147 }
2148
Mark Brown4b7ed832011-08-10 17:47:33 +09002149 reg = snd_soc_read(codec, WM8994_FLL1_CONTROL_1 + reg_offset);
2150 was_enabled = reg & WM8994_FLL1_ENA;
2151
Mark Brown136ff2a2010-04-20 12:56:18 +09002152 switch (src) {
Mark Brown7add84a2010-04-22 02:29:01 +09002153 case 0:
2154 /* Allow no source specification when stopping */
2155 if (freq_out)
2156 return -EINVAL;
Mark Brown4514e892010-12-03 16:02:10 +00002157 src = wm8994->fll[id].src;
Mark Brown7add84a2010-04-22 02:29:01 +09002158 break;
Mark Brown136ff2a2010-04-20 12:56:18 +09002159 case WM8994_FLL_SRC_MCLK1:
2160 case WM8994_FLL_SRC_MCLK2:
2161 case WM8994_FLL_SRC_LRCLK:
2162 case WM8994_FLL_SRC_BCLK:
2163 break;
Mark Brownfbfe6982012-07-23 20:14:43 +01002164 case WM8994_FLL_SRC_INTERNAL:
2165 freq_in = 12000000;
2166 freq_out = 12000000;
2167 break;
Mark Brown136ff2a2010-04-20 12:56:18 +09002168 default:
2169 return -EINVAL;
2170 }
2171
Mark Brown9e6e96a2010-01-29 17:47:12 +00002172 /* Are we changing anything? */
2173 if (wm8994->fll[id].src == src &&
2174 wm8994->fll[id].in == freq_in && wm8994->fll[id].out == freq_out)
2175 return 0;
2176
2177 /* If we're stopping the FLL redo the old config - no
2178 * registers will actually be written but we avoid GCC flow
2179 * analysis bugs spewing warnings.
2180 */
2181 if (freq_out)
Mark Brownd1a0a292013-05-10 21:40:10 +01002182 ret = wm8994_get_fll_config(control, &fll, freq_in, freq_out);
Mark Brown9e6e96a2010-01-29 17:47:12 +00002183 else
Mark Brownd1a0a292013-05-10 21:40:10 +01002184 ret = wm8994_get_fll_config(control, &fll, wm8994->fll[id].in,
Mark Brown9e6e96a2010-01-29 17:47:12 +00002185 wm8994->fll[id].out);
2186 if (ret < 0)
2187 return ret;
2188
Mark Browne413ba82012-03-29 14:49:27 +01002189 /* Make sure that we're not providing SYSCLK right now */
2190 clk1 = snd_soc_read(codec, WM8994_CLOCKING_1);
2191 if (clk1 & WM8994_SYSCLK_SRC)
2192 aif_reg = WM8994_AIF2_CLOCKING_1;
2193 else
2194 aif_reg = WM8994_AIF1_CLOCKING_1;
2195 reg = snd_soc_read(codec, aif_reg);
2196
2197 if ((reg & WM8994_AIF1CLK_ENA) &&
2198 (reg & WM8994_AIF1CLK_SRC_MASK) == aif_src) {
2199 dev_err(codec->dev, "FLL%d is currently providing SYSCLK\n",
2200 id + 1);
2201 return -EBUSY;
2202 }
Mark Brown9e6e96a2010-01-29 17:47:12 +00002203
2204 /* We always need to disable the FLL while reconfiguring */
2205 snd_soc_update_bits(codec, WM8994_FLL1_CONTROL_1 + reg_offset,
2206 WM8994_FLL1_ENA, 0);
2207
Mark Brown20dc24a2012-04-05 12:55:20 +01002208 if (wm8994->fll_byp && src == WM8994_FLL_SRC_BCLK &&
Kyung-Kwee Ryue05854d2012-04-24 18:01:48 +01002209 freq_in == freq_out && freq_out) {
Mark Brown20dc24a2012-04-05 12:55:20 +01002210 dev_dbg(codec->dev, "Bypassing FLL%d\n", id + 1);
2211 snd_soc_update_bits(codec, WM8994_FLL1_CONTROL_5 + reg_offset,
2212 WM8958_FLL1_BYP, WM8958_FLL1_BYP);
2213 goto out;
2214 }
2215
Mark Brown9e6e96a2010-01-29 17:47:12 +00002216 reg = (fll.outdiv << WM8994_FLL1_OUTDIV_SHIFT) |
2217 (fll.fll_fratio << WM8994_FLL1_FRATIO_SHIFT);
2218 snd_soc_update_bits(codec, WM8994_FLL1_CONTROL_2 + reg_offset,
2219 WM8994_FLL1_OUTDIV_MASK |
2220 WM8994_FLL1_FRATIO_MASK, reg);
2221
Mark Brownb16db742012-03-03 15:33:23 +00002222 snd_soc_update_bits(codec, WM8994_FLL1_CONTROL_3 + reg_offset,
2223 WM8994_FLL1_K_MASK, fll.k);
Mark Brown9e6e96a2010-01-29 17:47:12 +00002224
2225 snd_soc_update_bits(codec, WM8994_FLL1_CONTROL_4 + reg_offset,
2226 WM8994_FLL1_N_MASK,
Mark Brown7435d4e2012-07-26 14:49:11 +01002227 fll.n << WM8994_FLL1_N_SHIFT);
Mark Brown9e6e96a2010-01-29 17:47:12 +00002228
Mark Brownd1a0a292013-05-10 21:40:10 +01002229 if (fll.lambda) {
2230 snd_soc_update_bits(codec, WM8958_FLL1_EFS_1 + reg_offset,
2231 WM8958_FLL1_LAMBDA_MASK,
2232 fll.lambda);
2233 snd_soc_update_bits(codec, WM8958_FLL1_EFS_2 + reg_offset,
2234 WM8958_FLL1_EFS_ENA, WM8958_FLL1_EFS_ENA);
2235 } else {
2236 snd_soc_update_bits(codec, WM8958_FLL1_EFS_2 + reg_offset,
2237 WM8958_FLL1_EFS_ENA, 0);
2238 }
2239
Mark Brown9e6e96a2010-01-29 17:47:12 +00002240 snd_soc_update_bits(codec, WM8994_FLL1_CONTROL_5 + reg_offset,
Mark Brownfbfe6982012-07-23 20:14:43 +01002241 WM8994_FLL1_FRC_NCO | WM8958_FLL1_BYP |
Mark Brown136ff2a2010-04-20 12:56:18 +09002242 WM8994_FLL1_REFCLK_DIV_MASK |
2243 WM8994_FLL1_REFCLK_SRC_MASK,
Mark Brownfbfe6982012-07-23 20:14:43 +01002244 ((src == WM8994_FLL_SRC_INTERNAL)
2245 << WM8994_FLL1_FRC_NCO_SHIFT) |
Mark Brown136ff2a2010-04-20 12:56:18 +09002246 (fll.clk_ref_div << WM8994_FLL1_REFCLK_DIV_SHIFT) |
2247 (src - 1));
Mark Brown9e6e96a2010-01-29 17:47:12 +00002248
Mark Brownf0f50392011-07-16 03:12:18 +09002249 /* Clear any pending completion from a previous failure */
2250 try_wait_for_completion(&wm8994->fll_locked[id]);
2251
Mark Brown9e6e96a2010-01-29 17:47:12 +00002252 /* Enable (with fractional mode if required) */
2253 if (freq_out) {
Mark Brown4b7ed832011-08-10 17:47:33 +09002254 /* Enable VMID if we need it */
2255 if (!was_enabled) {
Mark Brownaf6b6fe2011-11-30 20:32:05 +00002256 active_reference(codec);
2257
Mark Brown4b7ed832011-08-10 17:47:33 +09002258 switch (control->type) {
2259 case WM8994:
2260 vmid_reference(codec);
2261 break;
2262 case WM8958:
Mark Brownda445afe2013-03-12 17:46:09 +00002263 if (control->revision < 1)
Mark Brown4b7ed832011-08-10 17:47:33 +09002264 vmid_reference(codec);
2265 break;
2266 default:
2267 break;
2268 }
2269 }
2270
Mark Brownfbfe6982012-07-23 20:14:43 +01002271 reg = WM8994_FLL1_ENA;
2272
Mark Brown9e6e96a2010-01-29 17:47:12 +00002273 if (fll.k)
Mark Brownfbfe6982012-07-23 20:14:43 +01002274 reg |= WM8994_FLL1_FRAC;
2275 if (src == WM8994_FLL_SRC_INTERNAL)
2276 reg |= WM8994_FLL1_OSC_ENA;
2277
Mark Brown9e6e96a2010-01-29 17:47:12 +00002278 snd_soc_update_bits(codec, WM8994_FLL1_CONTROL_1 + reg_offset,
Mark Brownfbfe6982012-07-23 20:14:43 +01002279 WM8994_FLL1_ENA | WM8994_FLL1_OSC_ENA |
2280 WM8994_FLL1_FRAC, reg);
Mark Brown8e9ddf82011-07-01 17:24:46 -07002281
Mark Brownc7ebf932011-07-12 19:47:59 +09002282 if (wm8994->fll_locked_irq) {
2283 timeout = wait_for_completion_timeout(&wm8994->fll_locked[id],
2284 msecs_to_jiffies(10));
2285 if (timeout == 0)
2286 dev_warn(codec->dev,
2287 "Timed out waiting for FLL lock\n");
2288 } else {
2289 msleep(5);
2290 }
Mark Brown4b7ed832011-08-10 17:47:33 +09002291 } else {
2292 if (was_enabled) {
2293 switch (control->type) {
2294 case WM8994:
2295 vmid_dereference(codec);
2296 break;
2297 case WM8958:
Mark Brownda445afe2013-03-12 17:46:09 +00002298 if (control->revision < 1)
Mark Brown4b7ed832011-08-10 17:47:33 +09002299 vmid_dereference(codec);
2300 break;
2301 default:
2302 break;
2303 }
Mark Brownaf6b6fe2011-11-30 20:32:05 +00002304
2305 active_dereference(codec);
Mark Brown4b7ed832011-08-10 17:47:33 +09002306 }
Mark Brown9e6e96a2010-01-29 17:47:12 +00002307 }
2308
Mark Brown20dc24a2012-04-05 12:55:20 +01002309out:
Mark Brown9e6e96a2010-01-29 17:47:12 +00002310 wm8994->fll[id].in = freq_in;
2311 wm8994->fll[id].out = freq_out;
Mark Brown136ff2a2010-04-20 12:56:18 +09002312 wm8994->fll[id].src = src;
Mark Brown9e6e96a2010-01-29 17:47:12 +00002313
Mark Brown9e6e96a2010-01-29 17:47:12 +00002314 configure_clock(codec);
2315
Mark Browncd220002012-10-24 10:56:30 +01002316 /*
2317 * If SYSCLK will be less than 50kHz adjust AIFnCLK dividers
2318 * for detection.
2319 */
2320 if (max(wm8994->aifclk[0], wm8994->aifclk[1]) < 50000) {
2321 dev_dbg(codec->dev, "Configuring AIFs for 128fs\n");
Mark Brownd3725762013-01-29 23:17:12 +08002322
2323 wm8994->aifdiv[0] = snd_soc_read(codec, WM8994_AIF1_RATE)
2324 & WM8994_AIF1CLK_RATE_MASK;
2325 wm8994->aifdiv[1] = snd_soc_read(codec, WM8994_AIF2_RATE)
2326 & WM8994_AIF1CLK_RATE_MASK;
2327
Mark Browncd220002012-10-24 10:56:30 +01002328 snd_soc_update_bits(codec, WM8994_AIF1_RATE,
2329 WM8994_AIF1CLK_RATE_MASK, 0x1);
2330 snd_soc_update_bits(codec, WM8994_AIF2_RATE,
2331 WM8994_AIF2CLK_RATE_MASK, 0x1);
Mark Brownd3725762013-01-29 23:17:12 +08002332 } else if (wm8994->aifdiv[0]) {
2333 snd_soc_update_bits(codec, WM8994_AIF1_RATE,
2334 WM8994_AIF1CLK_RATE_MASK,
2335 wm8994->aifdiv[0]);
2336 snd_soc_update_bits(codec, WM8994_AIF2_RATE,
2337 WM8994_AIF2CLK_RATE_MASK,
2338 wm8994->aifdiv[1]);
2339
2340 wm8994->aifdiv[0] = 0;
2341 wm8994->aifdiv[1] = 0;
Mark Browncd220002012-10-24 10:56:30 +01002342 }
2343
Mark Brown9e6e96a2010-01-29 17:47:12 +00002344 return 0;
2345}
2346
Mark Brownc7ebf932011-07-12 19:47:59 +09002347static irqreturn_t wm8994_fll_locked_irq(int irq, void *data)
2348{
2349 struct completion *completion = data;
2350
2351 complete(completion);
2352
2353 return IRQ_HANDLED;
2354}
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +00002355
Mark Brown66b47fd2010-07-08 11:25:43 +09002356static int opclk_divs[] = { 10, 20, 30, 40, 55, 60, 80, 120, 160 };
2357
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +00002358static int wm8994_set_fll(struct snd_soc_dai *dai, int id, int src,
2359 unsigned int freq_in, unsigned int freq_out)
2360{
2361 return _wm8994_set_fll(dai->codec, id, src, freq_in, freq_out);
2362}
2363
Mark Brown9e6e96a2010-01-29 17:47:12 +00002364static int wm8994_set_dai_sysclk(struct snd_soc_dai *dai,
2365 int clk_id, unsigned int freq, int dir)
2366{
2367 struct snd_soc_codec *codec = dai->codec;
Mark Brownb2c812e2010-04-14 15:35:19 +09002368 struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
Mark Brown66b47fd2010-07-08 11:25:43 +09002369 int i;
Mark Brown9e6e96a2010-01-29 17:47:12 +00002370
2371 switch (dai->id) {
2372 case 1:
2373 case 2:
2374 break;
2375
2376 default:
2377 /* AIF3 shares clocking with AIF1/2 */
2378 return -EINVAL;
2379 }
2380
2381 switch (clk_id) {
2382 case WM8994_SYSCLK_MCLK1:
2383 wm8994->sysclk[dai->id - 1] = WM8994_SYSCLK_MCLK1;
2384 wm8994->mclk[0] = freq;
2385 dev_dbg(dai->dev, "AIF%d using MCLK1 at %uHz\n",
2386 dai->id, freq);
2387 break;
2388
2389 case WM8994_SYSCLK_MCLK2:
2390 /* TODO: Set GPIO AF */
2391 wm8994->sysclk[dai->id - 1] = WM8994_SYSCLK_MCLK2;
2392 wm8994->mclk[1] = freq;
2393 dev_dbg(dai->dev, "AIF%d using MCLK2 at %uHz\n",
2394 dai->id, freq);
2395 break;
2396
2397 case WM8994_SYSCLK_FLL1:
2398 wm8994->sysclk[dai->id - 1] = WM8994_SYSCLK_FLL1;
2399 dev_dbg(dai->dev, "AIF%d using FLL1\n", dai->id);
2400 break;
2401
2402 case WM8994_SYSCLK_FLL2:
2403 wm8994->sysclk[dai->id - 1] = WM8994_SYSCLK_FLL2;
2404 dev_dbg(dai->dev, "AIF%d using FLL2\n", dai->id);
2405 break;
2406
Mark Brown66b47fd2010-07-08 11:25:43 +09002407 case WM8994_SYSCLK_OPCLK:
2408 /* Special case - a division (times 10) is given and
Jesper Juhlc1a4ecd2012-04-09 00:40:32 +02002409 * no effect on main clocking.
Mark Brown66b47fd2010-07-08 11:25:43 +09002410 */
2411 if (freq) {
2412 for (i = 0; i < ARRAY_SIZE(opclk_divs); i++)
2413 if (opclk_divs[i] == freq)
2414 break;
2415 if (i == ARRAY_SIZE(opclk_divs))
2416 return -EINVAL;
2417 snd_soc_update_bits(codec, WM8994_CLOCKING_2,
2418 WM8994_OPCLK_DIV_MASK, i);
2419 snd_soc_update_bits(codec, WM8994_POWER_MANAGEMENT_2,
2420 WM8994_OPCLK_ENA, WM8994_OPCLK_ENA);
2421 } else {
2422 snd_soc_update_bits(codec, WM8994_POWER_MANAGEMENT_2,
2423 WM8994_OPCLK_ENA, 0);
2424 }
2425
Mark Brown9e6e96a2010-01-29 17:47:12 +00002426 default:
2427 return -EINVAL;
2428 }
2429
2430 configure_clock(codec);
2431
Mark Brown67300492012-10-24 10:56:30 +01002432 /*
2433 * If SYSCLK will be less than 50kHz adjust AIFnCLK dividers
2434 * for detection.
2435 */
2436 if (max(wm8994->aifclk[0], wm8994->aifclk[1]) < 50000) {
2437 dev_dbg(codec->dev, "Configuring AIFs for 128fs\n");
Mark Brownd3725762013-01-29 23:17:12 +08002438
2439 wm8994->aifdiv[0] = snd_soc_read(codec, WM8994_AIF1_RATE)
2440 & WM8994_AIF1CLK_RATE_MASK;
2441 wm8994->aifdiv[1] = snd_soc_read(codec, WM8994_AIF2_RATE)
2442 & WM8994_AIF1CLK_RATE_MASK;
2443
Mark Brown67300492012-10-24 10:56:30 +01002444 snd_soc_update_bits(codec, WM8994_AIF1_RATE,
2445 WM8994_AIF1CLK_RATE_MASK, 0x1);
2446 snd_soc_update_bits(codec, WM8994_AIF2_RATE,
2447 WM8994_AIF2CLK_RATE_MASK, 0x1);
Mark Brownd3725762013-01-29 23:17:12 +08002448 } else if (wm8994->aifdiv[0]) {
2449 snd_soc_update_bits(codec, WM8994_AIF1_RATE,
2450 WM8994_AIF1CLK_RATE_MASK,
2451 wm8994->aifdiv[0]);
2452 snd_soc_update_bits(codec, WM8994_AIF2_RATE,
2453 WM8994_AIF2CLK_RATE_MASK,
2454 wm8994->aifdiv[1]);
2455
2456 wm8994->aifdiv[0] = 0;
2457 wm8994->aifdiv[1] = 0;
Mark Brown67300492012-10-24 10:56:30 +01002458 }
2459
Mark Brown9e6e96a2010-01-29 17:47:12 +00002460 return 0;
2461}
2462
2463static int wm8994_set_bias_level(struct snd_soc_codec *codec,
2464 enum snd_soc_bias_level level)
2465{
Mark Brownb6b05692010-08-13 12:58:20 +01002466 struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
Mark Brown2a8a8562011-07-24 12:20:41 +01002467 struct wm8994 *control = wm8994->wm8994;
Mark Brownb6b05692010-08-13 12:58:20 +01002468
Mark Brown5f2f38902012-02-08 18:51:42 +00002469 wm_hubs_set_bias_level(codec, level);
2470
Mark Brown9e6e96a2010-01-29 17:47:12 +00002471 switch (level) {
2472 case SND_SOC_BIAS_ON:
2473 break;
2474
2475 case SND_SOC_BIAS_PREPARE:
Mark Brown500fa302011-11-29 19:58:19 +00002476 /* MICBIAS into regulating mode */
2477 switch (control->type) {
2478 case WM8958:
2479 case WM1811:
2480 snd_soc_update_bits(codec, WM8958_MICBIAS1,
2481 WM8958_MICB1_MODE, 0);
2482 snd_soc_update_bits(codec, WM8958_MICBIAS2,
2483 WM8958_MICB2_MODE, 0);
2484 break;
2485 default:
2486 break;
2487 }
Mark Brownaf6b6fe2011-11-30 20:32:05 +00002488
2489 if (codec->dapm.bias_level == SND_SOC_BIAS_STANDBY)
2490 active_reference(codec);
Mark Brown9e6e96a2010-01-29 17:47:12 +00002491 break;
2492
2493 case SND_SOC_BIAS_STANDBY:
Liam Girdwoodce6120c2010-11-05 15:53:46 +02002494 if (codec->dapm.bias_level == SND_SOC_BIAS_OFF) {
Mark Brown8bc3c2c2010-11-30 14:56:18 +00002495 switch (control->type) {
Mark Brown8bc3c2c2010-11-30 14:56:18 +00002496 case WM8958:
Mark Brownda445afe2013-03-12 17:46:09 +00002497 if (control->revision == 0) {
Mark Brown8bc3c2c2010-11-30 14:56:18 +00002498 /* Optimise performance for rev A */
Mark Brown8bc3c2c2010-11-30 14:56:18 +00002499 snd_soc_update_bits(codec,
2500 WM8958_CHARGE_PUMP_2,
2501 WM8958_CP_DISCH,
2502 WM8958_CP_DISCH);
2503 }
2504 break;
Mark Brown81204c82011-05-24 17:35:53 +08002505
Mark Brown462835e2012-01-21 12:11:53 +00002506 default:
Mark Brown81204c82011-05-24 17:35:53 +08002507 break;
Mark Brownb6b05692010-08-13 12:58:20 +01002508 }
Mark Brown9e6e96a2010-01-29 17:47:12 +00002509
2510 /* Discharge LINEOUT1 & 2 */
2511 snd_soc_update_bits(codec, WM8994_ANTIPOP_1,
2512 WM8994_LINEOUT1_DISCH |
2513 WM8994_LINEOUT2_DISCH,
2514 WM8994_LINEOUT1_DISCH |
2515 WM8994_LINEOUT2_DISCH);
Mark Brown9e6e96a2010-01-29 17:47:12 +00002516 }
2517
Mark Brownaf6b6fe2011-11-30 20:32:05 +00002518 if (codec->dapm.bias_level == SND_SOC_BIAS_PREPARE)
2519 active_dereference(codec);
2520
Mark Brown500fa302011-11-29 19:58:19 +00002521 /* MICBIAS into bypass mode on newer devices */
2522 switch (control->type) {
2523 case WM8958:
2524 case WM1811:
2525 snd_soc_update_bits(codec, WM8958_MICBIAS1,
2526 WM8958_MICB1_MODE,
2527 WM8958_MICB1_MODE);
2528 snd_soc_update_bits(codec, WM8958_MICBIAS2,
2529 WM8958_MICB2_MODE,
2530 WM8958_MICB2_MODE);
2531 break;
2532 default:
2533 break;
2534 }
Mark Brown9e6e96a2010-01-29 17:47:12 +00002535 break;
2536
2537 case SND_SOC_BIAS_OFF:
Mark Brown4105ab82011-12-05 15:17:36 +00002538 if (codec->dapm.bias_level == SND_SOC_BIAS_STANDBY)
Mark Brownfbbf5922011-03-11 18:09:04 +00002539 wm8994->cur_fw = NULL;
Mark Brown9e6e96a2010-01-29 17:47:12 +00002540 break;
2541 }
Mark Brown5f2f38902012-02-08 18:51:42 +00002542
Liam Girdwoodce6120c2010-11-05 15:53:46 +02002543 codec->dapm.bias_level = level;
Mark Brownaf6b6fe2011-11-30 20:32:05 +00002544
Mark Brown9e6e96a2010-01-29 17:47:12 +00002545 return 0;
2546}
2547
Mark Brown22f8d052012-03-19 17:32:06 +00002548int wm8994_vmid_mode(struct snd_soc_codec *codec, enum wm8994_vmid_mode mode)
2549{
2550 struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
2551
2552 switch (mode) {
2553 case WM8994_VMID_NORMAL:
2554 if (wm8994->hubs.lineout1_se) {
2555 snd_soc_dapm_disable_pin(&codec->dapm,
2556 "LINEOUT1N Driver");
2557 snd_soc_dapm_disable_pin(&codec->dapm,
2558 "LINEOUT1P Driver");
2559 }
2560 if (wm8994->hubs.lineout2_se) {
2561 snd_soc_dapm_disable_pin(&codec->dapm,
2562 "LINEOUT2N Driver");
2563 snd_soc_dapm_disable_pin(&codec->dapm,
2564 "LINEOUT2P Driver");
2565 }
2566
2567 /* Do the sync with the old mode to allow it to clean up */
2568 snd_soc_dapm_sync(&codec->dapm);
2569 wm8994->vmid_mode = mode;
2570 break;
2571
2572 case WM8994_VMID_FORCE:
2573 if (wm8994->hubs.lineout1_se) {
2574 snd_soc_dapm_force_enable_pin(&codec->dapm,
2575 "LINEOUT1N Driver");
2576 snd_soc_dapm_force_enable_pin(&codec->dapm,
2577 "LINEOUT1P Driver");
2578 }
2579 if (wm8994->hubs.lineout2_se) {
2580 snd_soc_dapm_force_enable_pin(&codec->dapm,
2581 "LINEOUT2N Driver");
2582 snd_soc_dapm_force_enable_pin(&codec->dapm,
2583 "LINEOUT2P Driver");
2584 }
2585
2586 wm8994->vmid_mode = mode;
2587 snd_soc_dapm_sync(&codec->dapm);
2588 break;
2589
2590 default:
2591 return -EINVAL;
2592 }
2593
2594 return 0;
2595}
2596
Mark Brown9e6e96a2010-01-29 17:47:12 +00002597static int wm8994_set_dai_fmt(struct snd_soc_dai *dai, unsigned int fmt)
2598{
2599 struct snd_soc_codec *codec = dai->codec;
Mark Brown2a8a8562011-07-24 12:20:41 +01002600 struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
2601 struct wm8994 *control = wm8994->wm8994;
Mark Brown9e6e96a2010-01-29 17:47:12 +00002602 int ms_reg;
2603 int aif1_reg;
Mark Brown435705e2013-05-20 11:16:10 -05002604 int dac_reg;
2605 int adc_reg;
Mark Brown9e6e96a2010-01-29 17:47:12 +00002606 int ms = 0;
2607 int aif1 = 0;
Mark Brown435705e2013-05-20 11:16:10 -05002608 int lrclk = 0;
Mark Brown9e6e96a2010-01-29 17:47:12 +00002609
2610 switch (dai->id) {
2611 case 1:
2612 ms_reg = WM8994_AIF1_MASTER_SLAVE;
2613 aif1_reg = WM8994_AIF1_CONTROL_1;
Mark Brown435705e2013-05-20 11:16:10 -05002614 dac_reg = WM8994_AIF1DAC_LRCLK;
2615 adc_reg = WM8994_AIF1ADC_LRCLK;
Mark Brown9e6e96a2010-01-29 17:47:12 +00002616 break;
2617 case 2:
2618 ms_reg = WM8994_AIF2_MASTER_SLAVE;
2619 aif1_reg = WM8994_AIF2_CONTROL_1;
Mark Brown435705e2013-05-20 11:16:10 -05002620 dac_reg = WM8994_AIF1DAC_LRCLK;
2621 adc_reg = WM8994_AIF1ADC_LRCLK;
Mark Brown9e6e96a2010-01-29 17:47:12 +00002622 break;
2623 default:
2624 return -EINVAL;
2625 }
2626
2627 switch (fmt & SND_SOC_DAIFMT_MASTER_MASK) {
2628 case SND_SOC_DAIFMT_CBS_CFS:
2629 break;
2630 case SND_SOC_DAIFMT_CBM_CFM:
2631 ms = WM8994_AIF1_MSTR;
2632 break;
2633 default:
2634 return -EINVAL;
2635 }
2636
2637 switch (fmt & SND_SOC_DAIFMT_FORMAT_MASK) {
2638 case SND_SOC_DAIFMT_DSP_B:
2639 aif1 |= WM8994_AIF1_LRCLK_INV;
Mark Brown435705e2013-05-20 11:16:10 -05002640 lrclk |= WM8958_AIF1_LRCLK_INV;
Mark Brown9e6e96a2010-01-29 17:47:12 +00002641 case SND_SOC_DAIFMT_DSP_A:
2642 aif1 |= 0x18;
2643 break;
2644 case SND_SOC_DAIFMT_I2S:
2645 aif1 |= 0x10;
2646 break;
2647 case SND_SOC_DAIFMT_RIGHT_J:
2648 break;
2649 case SND_SOC_DAIFMT_LEFT_J:
2650 aif1 |= 0x8;
2651 break;
2652 default:
2653 return -EINVAL;
2654 }
2655
2656 switch (fmt & SND_SOC_DAIFMT_FORMAT_MASK) {
2657 case SND_SOC_DAIFMT_DSP_A:
2658 case SND_SOC_DAIFMT_DSP_B:
2659 /* frame inversion not valid for DSP modes */
2660 switch (fmt & SND_SOC_DAIFMT_INV_MASK) {
2661 case SND_SOC_DAIFMT_NB_NF:
2662 break;
2663 case SND_SOC_DAIFMT_IB_NF:
2664 aif1 |= WM8994_AIF1_BCLK_INV;
2665 break;
2666 default:
2667 return -EINVAL;
2668 }
2669 break;
2670
2671 case SND_SOC_DAIFMT_I2S:
2672 case SND_SOC_DAIFMT_RIGHT_J:
2673 case SND_SOC_DAIFMT_LEFT_J:
2674 switch (fmt & SND_SOC_DAIFMT_INV_MASK) {
2675 case SND_SOC_DAIFMT_NB_NF:
2676 break;
2677 case SND_SOC_DAIFMT_IB_IF:
2678 aif1 |= WM8994_AIF1_BCLK_INV | WM8994_AIF1_LRCLK_INV;
Mark Brown435705e2013-05-20 11:16:10 -05002679 lrclk |= WM8958_AIF1_LRCLK_INV;
Mark Brown9e6e96a2010-01-29 17:47:12 +00002680 break;
2681 case SND_SOC_DAIFMT_IB_NF:
2682 aif1 |= WM8994_AIF1_BCLK_INV;
2683 break;
2684 case SND_SOC_DAIFMT_NB_IF:
2685 aif1 |= WM8994_AIF1_LRCLK_INV;
Mark Brown435705e2013-05-20 11:16:10 -05002686 lrclk |= WM8958_AIF1_LRCLK_INV;
Mark Brown9e6e96a2010-01-29 17:47:12 +00002687 break;
2688 default:
2689 return -EINVAL;
2690 }
2691 break;
2692 default:
2693 return -EINVAL;
2694 }
2695
Mark Brownc4431df2010-11-26 15:21:07 +00002696 /* The AIF2 format configuration needs to be mirrored to AIF3
2697 * on WM8958 if it's in use so just do it all the time. */
Mark Brown81204c82011-05-24 17:35:53 +08002698 switch (control->type) {
2699 case WM1811:
2700 case WM8958:
2701 if (dai->id == 2)
2702 snd_soc_update_bits(codec, WM8958_AIF3_CONTROL_1,
2703 WM8994_AIF1_LRCLK_INV |
2704 WM8958_AIF3_FMT_MASK, aif1);
2705 break;
2706
2707 default:
2708 break;
2709 }
Mark Brownc4431df2010-11-26 15:21:07 +00002710
Mark Brown9e6e96a2010-01-29 17:47:12 +00002711 snd_soc_update_bits(codec, aif1_reg,
2712 WM8994_AIF1_BCLK_INV | WM8994_AIF1_LRCLK_INV |
2713 WM8994_AIF1_FMT_MASK,
2714 aif1);
2715 snd_soc_update_bits(codec, ms_reg, WM8994_AIF1_MSTR,
2716 ms);
Mark Brown435705e2013-05-20 11:16:10 -05002717 snd_soc_update_bits(codec, dac_reg,
2718 WM8958_AIF1_LRCLK_INV, lrclk);
2719 snd_soc_update_bits(codec, adc_reg,
2720 WM8958_AIF1_LRCLK_INV, lrclk);
Mark Brown9e6e96a2010-01-29 17:47:12 +00002721
2722 return 0;
2723}
2724
2725static struct {
2726 int val, rate;
2727} srs[] = {
2728 { 0, 8000 },
2729 { 1, 11025 },
2730 { 2, 12000 },
2731 { 3, 16000 },
2732 { 4, 22050 },
2733 { 5, 24000 },
2734 { 6, 32000 },
2735 { 7, 44100 },
2736 { 8, 48000 },
2737 { 9, 88200 },
2738 { 10, 96000 },
2739};
2740
2741static int fs_ratios[] = {
2742 64, 128, 192, 256, 348, 512, 768, 1024, 1408, 1536
2743};
2744
2745static int bclk_divs[] = {
2746 10, 15, 20, 30, 40, 50, 60, 80, 110, 120, 160, 220, 240, 320, 440, 480,
2747 640, 880, 960, 1280, 1760, 1920
2748};
2749
2750static int wm8994_hw_params(struct snd_pcm_substream *substream,
2751 struct snd_pcm_hw_params *params,
2752 struct snd_soc_dai *dai)
2753{
2754 struct snd_soc_codec *codec = dai->codec;
Mark Brownb2c812e2010-04-14 15:35:19 +09002755 struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
Mark Brown3cf956e2013-03-20 10:12:10 +01002756 struct wm8994 *control = wm8994->wm8994;
2757 struct wm8994_pdata *pdata = &control->pdata;
Mark Brown9e6e96a2010-01-29 17:47:12 +00002758 int aif1_reg;
Mark Brownb1e43d92010-12-07 17:14:56 +00002759 int aif2_reg;
Mark Brown9e6e96a2010-01-29 17:47:12 +00002760 int bclk_reg;
2761 int lrclk_reg;
2762 int rate_reg;
2763 int aif1 = 0;
Mark Brownb1e43d92010-12-07 17:14:56 +00002764 int aif2 = 0;
Mark Brown9e6e96a2010-01-29 17:47:12 +00002765 int bclk = 0;
2766 int lrclk = 0;
2767 int rate_val = 0;
2768 int id = dai->id - 1;
2769
2770 int i, cur_val, best_val, bclk_rate, best;
2771
2772 switch (dai->id) {
2773 case 1:
2774 aif1_reg = WM8994_AIF1_CONTROL_1;
Mark Brownb1e43d92010-12-07 17:14:56 +00002775 aif2_reg = WM8994_AIF1_CONTROL_2;
Mark Brown9e6e96a2010-01-29 17:47:12 +00002776 bclk_reg = WM8994_AIF1_BCLK;
2777 rate_reg = WM8994_AIF1_RATE;
2778 if (substream->stream == SNDRV_PCM_STREAM_PLAYBACK ||
Mark Brown7d83d212010-08-23 10:54:43 +01002779 wm8994->lrclk_shared[0]) {
Mark Brown9e6e96a2010-01-29 17:47:12 +00002780 lrclk_reg = WM8994_AIF1DAC_LRCLK;
Mark Brown7d83d212010-08-23 10:54:43 +01002781 } else {
Mark Brown9e6e96a2010-01-29 17:47:12 +00002782 lrclk_reg = WM8994_AIF1ADC_LRCLK;
Mark Brown7d83d212010-08-23 10:54:43 +01002783 dev_dbg(codec->dev, "AIF1 using split LRCLK\n");
2784 }
Mark Brown9e6e96a2010-01-29 17:47:12 +00002785 break;
2786 case 2:
2787 aif1_reg = WM8994_AIF2_CONTROL_1;
Mark Brownb1e43d92010-12-07 17:14:56 +00002788 aif2_reg = WM8994_AIF2_CONTROL_2;
Mark Brown9e6e96a2010-01-29 17:47:12 +00002789 bclk_reg = WM8994_AIF2_BCLK;
2790 rate_reg = WM8994_AIF2_RATE;
2791 if (substream->stream == SNDRV_PCM_STREAM_PLAYBACK ||
Mark Brown7d83d212010-08-23 10:54:43 +01002792 wm8994->lrclk_shared[1]) {
Mark Brown9e6e96a2010-01-29 17:47:12 +00002793 lrclk_reg = WM8994_AIF2DAC_LRCLK;
Mark Brown7d83d212010-08-23 10:54:43 +01002794 } else {
Mark Brown9e6e96a2010-01-29 17:47:12 +00002795 lrclk_reg = WM8994_AIF2ADC_LRCLK;
Mark Brown7d83d212010-08-23 10:54:43 +01002796 dev_dbg(codec->dev, "AIF2 using split LRCLK\n");
2797 }
Mark Brown9e6e96a2010-01-29 17:47:12 +00002798 break;
2799 default:
2800 return -EINVAL;
2801 }
2802
Mark Brown79748cd2012-10-01 15:28:30 +01002803 bclk_rate = params_rate(params);
Mark Brown9e6e96a2010-01-29 17:47:12 +00002804 switch (params_format(params)) {
2805 case SNDRV_PCM_FORMAT_S16_LE:
2806 bclk_rate *= 16;
2807 break;
2808 case SNDRV_PCM_FORMAT_S20_3LE:
2809 bclk_rate *= 20;
2810 aif1 |= 0x20;
2811 break;
2812 case SNDRV_PCM_FORMAT_S24_LE:
2813 bclk_rate *= 24;
2814 aif1 |= 0x40;
2815 break;
2816 case SNDRV_PCM_FORMAT_S32_LE:
2817 bclk_rate *= 32;
2818 aif1 |= 0x60;
2819 break;
2820 default:
2821 return -EINVAL;
2822 }
2823
Mark Brown79748cd2012-10-01 15:28:30 +01002824 wm8994->channels[id] = params_channels(params);
Mark Brown3cf956e2013-03-20 10:12:10 +01002825 if (pdata->max_channels_clocked[id] &&
2826 wm8994->channels[id] > pdata->max_channels_clocked[id]) {
2827 dev_dbg(dai->dev, "Constraining channels to %d from %d\n",
2828 pdata->max_channels_clocked[id], wm8994->channels[id]);
2829 wm8994->channels[id] = pdata->max_channels_clocked[id];
2830 }
2831
2832 switch (wm8994->channels[id]) {
Mark Brown79748cd2012-10-01 15:28:30 +01002833 case 1:
2834 case 2:
2835 bclk_rate *= 2;
2836 break;
2837 default:
2838 bclk_rate *= 4;
2839 break;
2840 }
2841
Mark Brown9e6e96a2010-01-29 17:47:12 +00002842 /* Try to find an appropriate sample rate; look for an exact match. */
2843 for (i = 0; i < ARRAY_SIZE(srs); i++)
2844 if (srs[i].rate == params_rate(params))
2845 break;
2846 if (i == ARRAY_SIZE(srs))
2847 return -EINVAL;
2848 rate_val |= srs[i].val << WM8994_AIF1_SR_SHIFT;
2849
2850 dev_dbg(dai->dev, "Sample rate is %dHz\n", srs[i].rate);
2851 dev_dbg(dai->dev, "AIF%dCLK is %dHz, target BCLK %dHz\n",
2852 dai->id, wm8994->aifclk[id], bclk_rate);
2853
Mark Brown3cf956e2013-03-20 10:12:10 +01002854 if (wm8994->channels[id] == 1 &&
Mark Brownb1e43d92010-12-07 17:14:56 +00002855 (snd_soc_read(codec, aif1_reg) & 0x18) == 0x18)
2856 aif2 |= WM8994_AIF1_MONO;
2857
Mark Brown9e6e96a2010-01-29 17:47:12 +00002858 if (wm8994->aifclk[id] == 0) {
2859 dev_err(dai->dev, "AIF%dCLK not configured\n", dai->id);
2860 return -EINVAL;
2861 }
2862
2863 /* AIFCLK/fs ratio; look for a close match in either direction */
2864 best = 0;
2865 best_val = abs((fs_ratios[0] * params_rate(params))
2866 - wm8994->aifclk[id]);
2867 for (i = 1; i < ARRAY_SIZE(fs_ratios); i++) {
2868 cur_val = abs((fs_ratios[i] * params_rate(params))
2869 - wm8994->aifclk[id]);
2870 if (cur_val >= best_val)
2871 continue;
2872 best = i;
2873 best_val = cur_val;
2874 }
2875 dev_dbg(dai->dev, "Selected AIF%dCLK/fs = %d\n",
2876 dai->id, fs_ratios[best]);
2877 rate_val |= best;
2878
2879 /* We may not get quite the right frequency if using
2880 * approximate clocks so look for the closest match that is
2881 * higher than the target (we need to ensure that there enough
2882 * BCLKs to clock out the samples).
2883 */
2884 best = 0;
2885 for (i = 0; i < ARRAY_SIZE(bclk_divs); i++) {
Joonyoung Shim07cd8ad2010-02-02 18:53:19 +09002886 cur_val = (wm8994->aifclk[id] * 10 / bclk_divs[i]) - bclk_rate;
Mark Brown9e6e96a2010-01-29 17:47:12 +00002887 if (cur_val < 0) /* BCLK table is sorted */
2888 break;
2889 best = i;
2890 }
Joonyoung Shim07cd8ad2010-02-02 18:53:19 +09002891 bclk_rate = wm8994->aifclk[id] * 10 / bclk_divs[best];
Mark Brown9e6e96a2010-01-29 17:47:12 +00002892 dev_dbg(dai->dev, "Using BCLK_DIV %d for actual BCLK %dHz\n",
2893 bclk_divs[best], bclk_rate);
2894 bclk |= best << WM8994_AIF1_BCLK_DIV_SHIFT;
2895
2896 lrclk = bclk_rate / params_rate(params);
Mark Brownfc07ecd2011-11-28 21:16:56 +00002897 if (!lrclk) {
2898 dev_err(dai->dev, "Unable to generate LRCLK from %dHz BCLK\n",
2899 bclk_rate);
2900 return -EINVAL;
2901 }
Mark Brown9e6e96a2010-01-29 17:47:12 +00002902 dev_dbg(dai->dev, "Using LRCLK rate %d for actual LRCLK %dHz\n",
2903 lrclk, bclk_rate / lrclk);
2904
2905 snd_soc_update_bits(codec, aif1_reg, WM8994_AIF1_WL_MASK, aif1);
Mark Brownb1e43d92010-12-07 17:14:56 +00002906 snd_soc_update_bits(codec, aif2_reg, WM8994_AIF1_MONO, aif2);
Mark Brown9e6e96a2010-01-29 17:47:12 +00002907 snd_soc_update_bits(codec, bclk_reg, WM8994_AIF1_BCLK_DIV_MASK, bclk);
2908 snd_soc_update_bits(codec, lrclk_reg, WM8994_AIF1DAC_RATE_MASK,
2909 lrclk);
2910 snd_soc_update_bits(codec, rate_reg, WM8994_AIF1_SR_MASK |
2911 WM8994_AIF1CLK_RATE_MASK, rate_val);
2912
2913 if (substream->stream == SNDRV_PCM_STREAM_PLAYBACK) {
2914 switch (dai->id) {
2915 case 1:
2916 wm8994->dac_rates[0] = params_rate(params);
2917 wm8994_set_retune_mobile(codec, 0);
2918 wm8994_set_retune_mobile(codec, 1);
2919 break;
2920 case 2:
2921 wm8994->dac_rates[1] = params_rate(params);
2922 wm8994_set_retune_mobile(codec, 2);
2923 break;
2924 }
2925 }
2926
2927 return 0;
2928}
2929
Mark Brownc4431df2010-11-26 15:21:07 +00002930static int wm8994_aif3_hw_params(struct snd_pcm_substream *substream,
2931 struct snd_pcm_hw_params *params,
2932 struct snd_soc_dai *dai)
2933{
2934 struct snd_soc_codec *codec = dai->codec;
Mark Brown2a8a8562011-07-24 12:20:41 +01002935 struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
2936 struct wm8994 *control = wm8994->wm8994;
Mark Brownc4431df2010-11-26 15:21:07 +00002937 int aif1_reg;
2938 int aif1 = 0;
2939
2940 switch (dai->id) {
2941 case 3:
2942 switch (control->type) {
Mark Brown81204c82011-05-24 17:35:53 +08002943 case WM1811:
Mark Brownc4431df2010-11-26 15:21:07 +00002944 case WM8958:
2945 aif1_reg = WM8958_AIF3_CONTROL_1;
2946 break;
2947 default:
2948 return 0;
2949 }
Dan Carpenter4495e46f2013-04-30 10:24:41 +03002950 break;
Mark Brownc4431df2010-11-26 15:21:07 +00002951 default:
2952 return 0;
2953 }
2954
2955 switch (params_format(params)) {
2956 case SNDRV_PCM_FORMAT_S16_LE:
2957 break;
2958 case SNDRV_PCM_FORMAT_S20_3LE:
2959 aif1 |= 0x20;
2960 break;
2961 case SNDRV_PCM_FORMAT_S24_LE:
2962 aif1 |= 0x40;
2963 break;
2964 case SNDRV_PCM_FORMAT_S32_LE:
2965 aif1 |= 0x60;
2966 break;
2967 default:
2968 return -EINVAL;
2969 }
2970
2971 return snd_soc_update_bits(codec, aif1_reg, WM8994_AIF1_WL_MASK, aif1);
2972}
2973
Mark Brown9e6e96a2010-01-29 17:47:12 +00002974static int wm8994_aif_mute(struct snd_soc_dai *codec_dai, int mute)
2975{
2976 struct snd_soc_codec *codec = codec_dai->codec;
2977 int mute_reg;
2978 int reg;
2979
2980 switch (codec_dai->id) {
2981 case 1:
2982 mute_reg = WM8994_AIF1_DAC1_FILTERS_1;
2983 break;
2984 case 2:
2985 mute_reg = WM8994_AIF2_DAC_FILTERS_1;
2986 break;
2987 default:
2988 return -EINVAL;
2989 }
2990
2991 if (mute)
2992 reg = WM8994_AIF1DAC1_MUTE;
2993 else
2994 reg = 0;
2995
2996 snd_soc_update_bits(codec, mute_reg, WM8994_AIF1DAC1_MUTE, reg);
2997
2998 return 0;
2999}
3000
Mark Brown778a76e2010-03-22 22:05:10 +00003001static int wm8994_set_tristate(struct snd_soc_dai *codec_dai, int tristate)
3002{
3003 struct snd_soc_codec *codec = codec_dai->codec;
3004 int reg, val, mask;
3005
3006 switch (codec_dai->id) {
3007 case 1:
3008 reg = WM8994_AIF1_MASTER_SLAVE;
3009 mask = WM8994_AIF1_TRI;
3010 break;
3011 case 2:
3012 reg = WM8994_AIF2_MASTER_SLAVE;
3013 mask = WM8994_AIF2_TRI;
3014 break;
Mark Brown778a76e2010-03-22 22:05:10 +00003015 default:
3016 return -EINVAL;
3017 }
3018
3019 if (tristate)
3020 val = mask;
3021 else
3022 val = 0;
3023
Qiao Zhou78b3fb42011-01-19 19:10:47 +08003024 return snd_soc_update_bits(codec, reg, mask, val);
Mark Brown778a76e2010-03-22 22:05:10 +00003025}
3026
Mark Brownd09f3ec2011-08-15 11:01:02 +09003027static int wm8994_aif2_probe(struct snd_soc_dai *dai)
3028{
3029 struct snd_soc_codec *codec = dai->codec;
3030
3031 /* Disable the pulls on the AIF if we're using it to save power. */
3032 snd_soc_update_bits(codec, WM8994_GPIO_3,
3033 WM8994_GPN_PU | WM8994_GPN_PD, 0);
3034 snd_soc_update_bits(codec, WM8994_GPIO_4,
3035 WM8994_GPN_PU | WM8994_GPN_PD, 0);
3036 snd_soc_update_bits(codec, WM8994_GPIO_5,
3037 WM8994_GPN_PU | WM8994_GPN_PD, 0);
3038
3039 return 0;
3040}
3041
Mark Brown9e6e96a2010-01-29 17:47:12 +00003042#define WM8994_RATES SNDRV_PCM_RATE_8000_96000
3043
3044#define WM8994_FORMATS (SNDRV_PCM_FMTBIT_S16_LE | SNDRV_PCM_FMTBIT_S20_3LE |\
Ian Lartey3079aed2010-08-31 23:56:34 +01003045 SNDRV_PCM_FMTBIT_S24_LE | SNDRV_PCM_FMTBIT_S32_LE)
Mark Brown9e6e96a2010-01-29 17:47:12 +00003046
Lars-Peter Clausen85e76522011-11-23 11:40:40 +01003047static const struct snd_soc_dai_ops wm8994_aif1_dai_ops = {
Mark Brown9e6e96a2010-01-29 17:47:12 +00003048 .set_sysclk = wm8994_set_dai_sysclk,
3049 .set_fmt = wm8994_set_dai_fmt,
3050 .hw_params = wm8994_hw_params,
3051 .digital_mute = wm8994_aif_mute,
3052 .set_pll = wm8994_set_fll,
Mark Brown778a76e2010-03-22 22:05:10 +00003053 .set_tristate = wm8994_set_tristate,
Mark Brown9e6e96a2010-01-29 17:47:12 +00003054};
3055
Lars-Peter Clausen85e76522011-11-23 11:40:40 +01003056static const struct snd_soc_dai_ops wm8994_aif2_dai_ops = {
Mark Brown9e6e96a2010-01-29 17:47:12 +00003057 .set_sysclk = wm8994_set_dai_sysclk,
3058 .set_fmt = wm8994_set_dai_fmt,
3059 .hw_params = wm8994_hw_params,
3060 .digital_mute = wm8994_aif_mute,
3061 .set_pll = wm8994_set_fll,
Mark Brown778a76e2010-03-22 22:05:10 +00003062 .set_tristate = wm8994_set_tristate,
3063};
3064
Lars-Peter Clausen85e76522011-11-23 11:40:40 +01003065static const struct snd_soc_dai_ops wm8994_aif3_dai_ops = {
Mark Brownc4431df2010-11-26 15:21:07 +00003066 .hw_params = wm8994_aif3_hw_params,
Mark Brown9e6e96a2010-01-29 17:47:12 +00003067};
3068
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +00003069static struct snd_soc_dai_driver wm8994_dai[] = {
Mark Brown9e6e96a2010-01-29 17:47:12 +00003070 {
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +00003071 .name = "wm8994-aif1",
Mark Brown8c7f78b2010-10-12 15:56:09 +01003072 .id = 1,
Mark Brown9e6e96a2010-01-29 17:47:12 +00003073 .playback = {
3074 .stream_name = "AIF1 Playback",
Mark Brownb1e43d92010-12-07 17:14:56 +00003075 .channels_min = 1,
Mark Brown9e6e96a2010-01-29 17:47:12 +00003076 .channels_max = 2,
3077 .rates = WM8994_RATES,
3078 .formats = WM8994_FORMATS,
Mark Brown99b02922012-01-17 11:50:26 +00003079 .sig_bits = 24,
Mark Brown9e6e96a2010-01-29 17:47:12 +00003080 },
3081 .capture = {
3082 .stream_name = "AIF1 Capture",
Mark Brownb1e43d92010-12-07 17:14:56 +00003083 .channels_min = 1,
Mark Brown9e6e96a2010-01-29 17:47:12 +00003084 .channels_max = 2,
3085 .rates = WM8994_RATES,
3086 .formats = WM8994_FORMATS,
Mark Brown99b02922012-01-17 11:50:26 +00003087 .sig_bits = 24,
Mark Brown9e6e96a2010-01-29 17:47:12 +00003088 },
3089 .ops = &wm8994_aif1_dai_ops,
3090 },
3091 {
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +00003092 .name = "wm8994-aif2",
Mark Brown8c7f78b2010-10-12 15:56:09 +01003093 .id = 2,
Mark Brown9e6e96a2010-01-29 17:47:12 +00003094 .playback = {
3095 .stream_name = "AIF2 Playback",
Mark Brownb1e43d92010-12-07 17:14:56 +00003096 .channels_min = 1,
Mark Brown9e6e96a2010-01-29 17:47:12 +00003097 .channels_max = 2,
3098 .rates = WM8994_RATES,
3099 .formats = WM8994_FORMATS,
Mark Brown99b02922012-01-17 11:50:26 +00003100 .sig_bits = 24,
Mark Brown9e6e96a2010-01-29 17:47:12 +00003101 },
3102 .capture = {
3103 .stream_name = "AIF2 Capture",
Mark Brownb1e43d92010-12-07 17:14:56 +00003104 .channels_min = 1,
Mark Brown9e6e96a2010-01-29 17:47:12 +00003105 .channels_max = 2,
3106 .rates = WM8994_RATES,
3107 .formats = WM8994_FORMATS,
Mark Brown99b02922012-01-17 11:50:26 +00003108 .sig_bits = 24,
Mark Brown9e6e96a2010-01-29 17:47:12 +00003109 },
Mark Brownd09f3ec2011-08-15 11:01:02 +09003110 .probe = wm8994_aif2_probe,
Mark Brown9e6e96a2010-01-29 17:47:12 +00003111 .ops = &wm8994_aif2_dai_ops,
3112 },
3113 {
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +00003114 .name = "wm8994-aif3",
Mark Brown8c7f78b2010-10-12 15:56:09 +01003115 .id = 3,
Mark Brown9e6e96a2010-01-29 17:47:12 +00003116 .playback = {
3117 .stream_name = "AIF3 Playback",
Mark Brownb1e43d92010-12-07 17:14:56 +00003118 .channels_min = 1,
Mark Brown9e6e96a2010-01-29 17:47:12 +00003119 .channels_max = 2,
3120 .rates = WM8994_RATES,
3121 .formats = WM8994_FORMATS,
Mark Brown99b02922012-01-17 11:50:26 +00003122 .sig_bits = 24,
Mark Brown9e6e96a2010-01-29 17:47:12 +00003123 },
Dan Carpentera8462bd2010-03-24 14:58:34 +03003124 .capture = {
Mark Brown9e6e96a2010-01-29 17:47:12 +00003125 .stream_name = "AIF3 Capture",
Mark Brownb1e43d92010-12-07 17:14:56 +00003126 .channels_min = 1,
Mark Brown9e6e96a2010-01-29 17:47:12 +00003127 .channels_max = 2,
3128 .rates = WM8994_RATES,
3129 .formats = WM8994_FORMATS,
Mark Brown99b02922012-01-17 11:50:26 +00003130 .sig_bits = 24,
3131 },
Mark Brown778a76e2010-03-22 22:05:10 +00003132 .ops = &wm8994_aif3_dai_ops,
Mark Brown9e6e96a2010-01-29 17:47:12 +00003133 }
3134};
Mark Brown9e6e96a2010-01-29 17:47:12 +00003135
3136#ifdef CONFIG_PM
Mark Brown4752a882012-03-04 02:16:01 +00003137static int wm8994_codec_suspend(struct snd_soc_codec *codec)
Mark Brown9e6e96a2010-01-29 17:47:12 +00003138{
Mark Brownb2c812e2010-04-14 15:35:19 +09003139 struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
Mark Brown9e6e96a2010-01-29 17:47:12 +00003140 int i, ret;
3141
3142 for (i = 0; i < ARRAY_SIZE(wm8994->fll); i++) {
3143 memcpy(&wm8994->fll_suspend[i], &wm8994->fll[i],
Mark Brownf701a2e2011-03-09 19:31:01 +00003144 sizeof(struct wm8994_fll_config));
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +00003145 ret = _wm8994_set_fll(codec, i + 1, 0, 0, 0);
Mark Brown9e6e96a2010-01-29 17:47:12 +00003146 if (ret < 0)
3147 dev_warn(codec->dev, "Failed to stop FLL%d: %d\n",
3148 i + 1, ret);
3149 }
3150
3151 wm8994_set_bias_level(codec, SND_SOC_BIAS_OFF);
3152
3153 return 0;
3154}
3155
Mark Brown4752a882012-03-04 02:16:01 +00003156static int wm8994_codec_resume(struct snd_soc_codec *codec)
Mark Brown9e6e96a2010-01-29 17:47:12 +00003157{
Mark Brownb2c812e2010-04-14 15:35:19 +09003158 struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
Mark Brown9e6e96a2010-01-29 17:47:12 +00003159 int i, ret;
3160
Mark Brown9e6e96a2010-01-29 17:47:12 +00003161 for (i = 0; i < ARRAY_SIZE(wm8994->fll); i++) {
Mark Brown6a2f1ee2010-05-10 18:36:37 +01003162 if (!wm8994->fll_suspend[i].out)
3163 continue;
3164
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +00003165 ret = _wm8994_set_fll(codec, i + 1,
Mark Brown9e6e96a2010-01-29 17:47:12 +00003166 wm8994->fll_suspend[i].src,
3167 wm8994->fll_suspend[i].in,
3168 wm8994->fll_suspend[i].out);
3169 if (ret < 0)
3170 dev_warn(codec->dev, "Failed to restore FLL%d: %d\n",
3171 i + 1, ret);
3172 }
3173
3174 return 0;
3175}
3176#else
Mark Brown4752a882012-03-04 02:16:01 +00003177#define wm8994_codec_suspend NULL
3178#define wm8994_codec_resume NULL
Mark Brown9e6e96a2010-01-29 17:47:12 +00003179#endif
3180
3181static void wm8994_handle_retune_mobile_pdata(struct wm8994_priv *wm8994)
3182{
Mark Brown8cb8e832012-07-25 18:10:03 +01003183 struct snd_soc_codec *codec = wm8994->hubs.codec;
Mark Brownd9dd4ad2012-10-08 18:36:09 +09003184 struct wm8994 *control = wm8994->wm8994;
3185 struct wm8994_pdata *pdata = &control->pdata;
Mark Brown9e6e96a2010-01-29 17:47:12 +00003186 struct snd_kcontrol_new controls[] = {
3187 SOC_ENUM_EXT("AIF1.1 EQ Mode",
3188 wm8994->retune_mobile_enum,
3189 wm8994_get_retune_mobile_enum,
3190 wm8994_put_retune_mobile_enum),
3191 SOC_ENUM_EXT("AIF1.2 EQ Mode",
3192 wm8994->retune_mobile_enum,
3193 wm8994_get_retune_mobile_enum,
3194 wm8994_put_retune_mobile_enum),
3195 SOC_ENUM_EXT("AIF2 EQ Mode",
3196 wm8994->retune_mobile_enum,
3197 wm8994_get_retune_mobile_enum,
3198 wm8994_put_retune_mobile_enum),
3199 };
3200 int ret, i, j;
3201 const char **t;
3202
3203 /* We need an array of texts for the enum API but the number
3204 * of texts is likely to be less than the number of
3205 * configurations due to the sample rate dependency of the
3206 * configurations. */
3207 wm8994->num_retune_mobile_texts = 0;
3208 wm8994->retune_mobile_texts = NULL;
3209 for (i = 0; i < pdata->num_retune_mobile_cfgs; i++) {
3210 for (j = 0; j < wm8994->num_retune_mobile_texts; j++) {
3211 if (strcmp(pdata->retune_mobile_cfgs[i].name,
3212 wm8994->retune_mobile_texts[j]) == 0)
3213 break;
3214 }
3215
3216 if (j != wm8994->num_retune_mobile_texts)
3217 continue;
3218
3219 /* Expand the array... */
3220 t = krealloc(wm8994->retune_mobile_texts,
Jesper Juhlc1a4ecd2012-04-09 00:40:32 +02003221 sizeof(char *) *
Mark Brown9e6e96a2010-01-29 17:47:12 +00003222 (wm8994->num_retune_mobile_texts + 1),
3223 GFP_KERNEL);
3224 if (t == NULL)
3225 continue;
3226
3227 /* ...store the new entry... */
Jesper Juhlc1a4ecd2012-04-09 00:40:32 +02003228 t[wm8994->num_retune_mobile_texts] =
Mark Brown9e6e96a2010-01-29 17:47:12 +00003229 pdata->retune_mobile_cfgs[i].name;
3230
3231 /* ...and remember the new version. */
3232 wm8994->num_retune_mobile_texts++;
3233 wm8994->retune_mobile_texts = t;
3234 }
3235
3236 dev_dbg(codec->dev, "Allocated %d unique ReTune Mobile names\n",
3237 wm8994->num_retune_mobile_texts);
3238
3239 wm8994->retune_mobile_enum.max = wm8994->num_retune_mobile_texts;
3240 wm8994->retune_mobile_enum.texts = wm8994->retune_mobile_texts;
3241
Mark Brown8cb8e832012-07-25 18:10:03 +01003242 ret = snd_soc_add_codec_controls(wm8994->hubs.codec, controls,
Mark Brown9e6e96a2010-01-29 17:47:12 +00003243 ARRAY_SIZE(controls));
3244 if (ret != 0)
Mark Brown8cb8e832012-07-25 18:10:03 +01003245 dev_err(wm8994->hubs.codec->dev,
Mark Brown9e6e96a2010-01-29 17:47:12 +00003246 "Failed to add ReTune Mobile controls: %d\n", ret);
3247}
3248
3249static void wm8994_handle_pdata(struct wm8994_priv *wm8994)
3250{
Mark Brown8cb8e832012-07-25 18:10:03 +01003251 struct snd_soc_codec *codec = wm8994->hubs.codec;
Mark Brownd9dd4ad2012-10-08 18:36:09 +09003252 struct wm8994 *control = wm8994->wm8994;
3253 struct wm8994_pdata *pdata = &control->pdata;
Mark Brown9e6e96a2010-01-29 17:47:12 +00003254 int ret, i;
3255
3256 if (!pdata)
3257 return;
3258
3259 wm_hubs_handle_analogue_pdata(codec, pdata->lineout1_diff,
3260 pdata->lineout2_diff,
3261 pdata->lineout1fb,
3262 pdata->lineout2fb,
3263 pdata->jd_scthr,
3264 pdata->jd_thr,
Mark Brown02e79472012-08-21 17:54:52 +01003265 pdata->micb1_delay,
3266 pdata->micb2_delay,
Mark Brown9e6e96a2010-01-29 17:47:12 +00003267 pdata->micbias1_lvl,
3268 pdata->micbias2_lvl);
3269
3270 dev_dbg(codec->dev, "%d DRC configurations\n", pdata->num_drc_cfgs);
3271
3272 if (pdata->num_drc_cfgs) {
3273 struct snd_kcontrol_new controls[] = {
3274 SOC_ENUM_EXT("AIF1DRC1 Mode", wm8994->drc_enum,
3275 wm8994_get_drc_enum, wm8994_put_drc_enum),
3276 SOC_ENUM_EXT("AIF1DRC2 Mode", wm8994->drc_enum,
3277 wm8994_get_drc_enum, wm8994_put_drc_enum),
3278 SOC_ENUM_EXT("AIF2DRC Mode", wm8994->drc_enum,
3279 wm8994_get_drc_enum, wm8994_put_drc_enum),
3280 };
3281
3282 /* We need an array of texts for the enum API */
Mark Brown8cb8e832012-07-25 18:10:03 +01003283 wm8994->drc_texts = devm_kzalloc(wm8994->hubs.codec->dev,
Mark Brown7270ceb2011-12-01 14:00:19 +00003284 sizeof(char *) * pdata->num_drc_cfgs, GFP_KERNEL);
Mark Brown9e6e96a2010-01-29 17:47:12 +00003285 if (!wm8994->drc_texts) {
Mark Brown8cb8e832012-07-25 18:10:03 +01003286 dev_err(wm8994->hubs.codec->dev,
Mark Brown9e6e96a2010-01-29 17:47:12 +00003287 "Failed to allocate %d DRC config texts\n",
3288 pdata->num_drc_cfgs);
3289 return;
3290 }
3291
3292 for (i = 0; i < pdata->num_drc_cfgs; i++)
3293 wm8994->drc_texts[i] = pdata->drc_cfgs[i].name;
3294
3295 wm8994->drc_enum.max = pdata->num_drc_cfgs;
3296 wm8994->drc_enum.texts = wm8994->drc_texts;
3297
Mark Brown8cb8e832012-07-25 18:10:03 +01003298 ret = snd_soc_add_codec_controls(wm8994->hubs.codec, controls,
Mark Brown9e6e96a2010-01-29 17:47:12 +00003299 ARRAY_SIZE(controls));
Mark Brown9e6e96a2010-01-29 17:47:12 +00003300 for (i = 0; i < WM8994_NUM_DRC; i++)
3301 wm8994_set_drc(codec, i);
Mark Brown45a690f2012-08-15 19:20:54 +01003302 } else {
3303 ret = snd_soc_add_codec_controls(wm8994->hubs.codec,
3304 wm8994_drc_controls,
3305 ARRAY_SIZE(wm8994_drc_controls));
Mark Brown9e6e96a2010-01-29 17:47:12 +00003306 }
3307
Mark Brown45a690f2012-08-15 19:20:54 +01003308 if (ret != 0)
3309 dev_err(wm8994->hubs.codec->dev,
3310 "Failed to add DRC mode controls: %d\n", ret);
3311
3312
Mark Brown9e6e96a2010-01-29 17:47:12 +00003313 dev_dbg(codec->dev, "%d ReTune Mobile configurations\n",
3314 pdata->num_retune_mobile_cfgs);
3315
3316 if (pdata->num_retune_mobile_cfgs)
3317 wm8994_handle_retune_mobile_pdata(wm8994);
3318 else
Mark Brown8cb8e832012-07-25 18:10:03 +01003319 snd_soc_add_codec_controls(wm8994->hubs.codec, wm8994_eq_controls,
Mark Brown9e6e96a2010-01-29 17:47:12 +00003320 ARRAY_SIZE(wm8994_eq_controls));
Mark Brown48e028e2011-02-21 17:11:59 -08003321
3322 for (i = 0; i < ARRAY_SIZE(pdata->micbias); i++) {
3323 if (pdata->micbias[i]) {
3324 snd_soc_write(codec, WM8958_MICBIAS1 + i,
3325 pdata->micbias[i] & 0xffff);
3326 }
3327 }
Mark Brown9e6e96a2010-01-29 17:47:12 +00003328}
3329
Mark Brown88766982010-03-29 20:57:12 +01003330/**
3331 * wm8994_mic_detect - Enable microphone detection via the WM8994 IRQ
3332 *
3333 * @codec: WM8994 codec
3334 * @jack: jack to report detection events on
3335 * @micbias: microphone bias to detect on
Mark Brown88766982010-03-29 20:57:12 +01003336 *
3337 * Enable microphone detection via IRQ on the WM8994. If GPIOs are
3338 * being used to bring out signals to the processor then only platform
Mark Brown5ab230a2010-09-06 14:59:34 +01003339 * data configuration is needed for WM8994 and processor GPIOs should
Mark Brown88766982010-03-29 20:57:12 +01003340 * be configured using snd_soc_jack_add_gpios() instead.
3341 *
3342 * Configuration of detection levels is available via the micbias1_lvl
3343 * and micbias2_lvl platform data members.
3344 */
3345int wm8994_mic_detect(struct snd_soc_codec *codec, struct snd_soc_jack *jack,
Mark Brown87092e32012-02-06 18:50:39 +00003346 int micbias)
Mark Brown88766982010-03-29 20:57:12 +01003347{
Mark Brownb2c812e2010-04-14 15:35:19 +09003348 struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
Mark Brown88766982010-03-29 20:57:12 +01003349 struct wm8994_micdet *micdet;
Mark Brown2a8a8562011-07-24 12:20:41 +01003350 struct wm8994 *control = wm8994->wm8994;
Mark Brown87092e32012-02-06 18:50:39 +00003351 int reg, ret;
Mark Brown88766982010-03-29 20:57:12 +01003352
Mark Brown87092e32012-02-06 18:50:39 +00003353 if (control->type != WM8994) {
3354 dev_warn(codec->dev, "Not a WM8994\n");
Mark Brown3a423152010-11-26 15:21:06 +00003355 return -EINVAL;
Mark Brown87092e32012-02-06 18:50:39 +00003356 }
Mark Brown3a423152010-11-26 15:21:06 +00003357
Mark Brown88766982010-03-29 20:57:12 +01003358 switch (micbias) {
3359 case 1:
3360 micdet = &wm8994->micdet[0];
Mark Brown87092e32012-02-06 18:50:39 +00003361 if (jack)
3362 ret = snd_soc_dapm_force_enable_pin(&codec->dapm,
3363 "MICBIAS1");
3364 else
3365 ret = snd_soc_dapm_disable_pin(&codec->dapm,
3366 "MICBIAS1");
Mark Brown88766982010-03-29 20:57:12 +01003367 break;
3368 case 2:
3369 micdet = &wm8994->micdet[1];
Mark Brown87092e32012-02-06 18:50:39 +00003370 if (jack)
3371 ret = snd_soc_dapm_force_enable_pin(&codec->dapm,
3372 "MICBIAS1");
3373 else
3374 ret = snd_soc_dapm_disable_pin(&codec->dapm,
3375 "MICBIAS1");
Mark Brown88766982010-03-29 20:57:12 +01003376 break;
3377 default:
Mark Brown87092e32012-02-06 18:50:39 +00003378 dev_warn(codec->dev, "Invalid MICBIAS %d\n", micbias);
Mark Brown88766982010-03-29 20:57:12 +01003379 return -EINVAL;
Mark Brown87092e32012-02-06 18:50:39 +00003380 }
Mark Brown88766982010-03-29 20:57:12 +01003381
Mark Brown87092e32012-02-06 18:50:39 +00003382 if (ret != 0)
3383 dev_warn(codec->dev, "Failed to configure MICBIAS%d: %d\n",
3384 micbias, ret);
3385
3386 dev_dbg(codec->dev, "Configuring microphone detection on %d %p\n",
3387 micbias, jack);
Mark Brown88766982010-03-29 20:57:12 +01003388
3389 /* Store the configuration */
3390 micdet->jack = jack;
Mark Brown87092e32012-02-06 18:50:39 +00003391 micdet->detecting = true;
Mark Brown88766982010-03-29 20:57:12 +01003392
3393 /* If either of the jacks is set up then enable detection */
3394 if (wm8994->micdet[0].jack || wm8994->micdet[1].jack)
3395 reg = WM8994_MICD_ENA;
Mark Brown87092e32012-02-06 18:50:39 +00003396 else
Mark Brown88766982010-03-29 20:57:12 +01003397 reg = 0;
3398
3399 snd_soc_update_bits(codec, WM8994_MICBIAS, WM8994_MICD_ENA, reg);
3400
Chris Rattrayd9f34df2012-07-31 14:51:34 +01003401 /* enable MICDET and MICSHRT deboune */
3402 snd_soc_update_bits(codec, WM8994_IRQ_DEBOUNCE,
3403 WM8994_MIC1_DET_DB_MASK | WM8994_MIC1_SHRT_DB_MASK |
3404 WM8994_MIC2_DET_DB_MASK | WM8994_MIC2_SHRT_DB_MASK,
3405 WM8994_MIC1_DET_DB | WM8994_MIC1_SHRT_DB);
3406
Mark Brown87092e32012-02-06 18:50:39 +00003407 snd_soc_dapm_sync(&codec->dapm);
3408
Mark Brown88766982010-03-29 20:57:12 +01003409 return 0;
3410}
3411EXPORT_SYMBOL_GPL(wm8994_mic_detect);
3412
Mark Browne9b54de42012-05-09 19:20:59 +01003413static void wm8994_mic_work(struct work_struct *work)
Mark Brown88766982010-03-29 20:57:12 +01003414{
Mark Browne9b54de42012-05-09 19:20:59 +01003415 struct wm8994_priv *priv = container_of(work,
3416 struct wm8994_priv,
3417 mic_work.work);
Mark Brownfdfc4f32012-05-09 19:24:39 +01003418 struct regmap *regmap = priv->wm8994->regmap;
3419 struct device *dev = priv->wm8994->dev;
3420 unsigned int reg;
3421 int ret;
Mark Brown88766982010-03-29 20:57:12 +01003422 int report;
3423
Mark Brownb8176622012-07-24 15:48:57 +01003424 pm_runtime_get_sync(dev);
3425
Mark Brownfdfc4f32012-05-09 19:24:39 +01003426 ret = regmap_read(regmap, WM8994_INTERRUPT_RAW_STATUS_2, &reg);
3427 if (ret < 0) {
3428 dev_err(dev, "Failed to read microphone status: %d\n",
3429 ret);
Mark Brownb8176622012-07-24 15:48:57 +01003430 pm_runtime_put(dev);
Mark Browne9b54de42012-05-09 19:20:59 +01003431 return;
Mark Brown88766982010-03-29 20:57:12 +01003432 }
3433
Mark Brownfdfc4f32012-05-09 19:24:39 +01003434 dev_dbg(dev, "Microphone status: %x\n", reg);
Mark Brown88766982010-03-29 20:57:12 +01003435
3436 report = 0;
Mark Brown87092e32012-02-06 18:50:39 +00003437 if (reg & WM8994_MIC1_DET_STS) {
3438 if (priv->micdet[0].detecting)
3439 report = SND_JACK_HEADSET;
3440 }
3441 if (reg & WM8994_MIC1_SHRT_STS) {
3442 if (priv->micdet[0].detecting)
3443 report = SND_JACK_HEADPHONE;
3444 else
3445 report |= SND_JACK_BTN_0;
3446 }
3447 if (report)
3448 priv->micdet[0].detecting = false;
3449 else
3450 priv->micdet[0].detecting = true;
3451
Mark Brown88766982010-03-29 20:57:12 +01003452 snd_soc_jack_report(priv->micdet[0].jack, report,
Mark Brown87092e32012-02-06 18:50:39 +00003453 SND_JACK_HEADSET | SND_JACK_BTN_0);
Mark Brown88766982010-03-29 20:57:12 +01003454
3455 report = 0;
Mark Brown87092e32012-02-06 18:50:39 +00003456 if (reg & WM8994_MIC2_DET_STS) {
3457 if (priv->micdet[1].detecting)
3458 report = SND_JACK_HEADSET;
3459 }
3460 if (reg & WM8994_MIC2_SHRT_STS) {
3461 if (priv->micdet[1].detecting)
3462 report = SND_JACK_HEADPHONE;
3463 else
3464 report |= SND_JACK_BTN_0;
3465 }
3466 if (report)
3467 priv->micdet[1].detecting = false;
3468 else
3469 priv->micdet[1].detecting = true;
3470
Mark Brown88766982010-03-29 20:57:12 +01003471 snd_soc_jack_report(priv->micdet[1].jack, report,
Mark Brown87092e32012-02-06 18:50:39 +00003472 SND_JACK_HEADSET | SND_JACK_BTN_0);
Mark Brownb8176622012-07-24 15:48:57 +01003473
3474 pm_runtime_put(dev);
Mark Browne9b54de42012-05-09 19:20:59 +01003475}
3476
3477static irqreturn_t wm8994_mic_irq(int irq, void *data)
3478{
3479 struct wm8994_priv *priv = data;
Mark Brown8cb8e832012-07-25 18:10:03 +01003480 struct snd_soc_codec *codec = priv->hubs.codec;
Mark Browne9b54de42012-05-09 19:20:59 +01003481
3482#ifndef CONFIG_SND_SOC_WM8994_MODULE
3483 trace_snd_soc_jack_irq(dev_name(codec->dev));
3484#endif
3485
3486 pm_wakeup_event(codec->dev, 300);
3487
3488 schedule_delayed_work(&priv->mic_work, msecs_to_jiffies(250));
Mark Brown88766982010-03-29 20:57:12 +01003489
3490 return IRQ_HANDLED;
3491}
3492
Mark Brownf02b0de2012-10-01 16:41:09 +01003493static void wm1811_micd_stop(struct snd_soc_codec *codec)
Mark Brown821edd22010-11-26 15:21:09 +00003494{
Mark Brownf02b0de2012-10-01 16:41:09 +01003495 struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
3496
3497 if (!wm8994->jackdet)
3498 return;
3499
3500 mutex_lock(&wm8994->accdet_lock);
3501
3502 snd_soc_update_bits(codec, WM8958_MIC_DETECT_1, WM8958_MICD_ENA, 0);
3503
3504 wm1811_jackdet_set_mode(codec, WM1811_JACKDET_MODE_JACK);
3505
3506 mutex_unlock(&wm8994->accdet_lock);
3507
3508 if (wm8994->wm8994->pdata.jd_ext_cap)
3509 snd_soc_dapm_disable_pin(&codec->dapm,
3510 "MICBIAS2");
3511}
3512
Mark Brown78b76db2012-11-22 17:02:09 +09003513static void wm8958_button_det(struct snd_soc_codec *codec, u16 status)
Mark Brown821edd22010-11-26 15:21:09 +00003514{
Mark Brown821edd22010-11-26 15:21:09 +00003515 struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
Mark Brown4585790d2011-11-30 10:55:14 +00003516 int report;
Mark Brown821edd22010-11-26 15:21:09 +00003517
Mark Brown78b76db2012-11-22 17:02:09 +09003518 report = 0;
3519 if (status & 0x4)
3520 report |= SND_JACK_BTN_0;
3521
3522 if (status & 0x8)
3523 report |= SND_JACK_BTN_1;
3524
3525 if (status & 0x10)
3526 report |= SND_JACK_BTN_2;
3527
3528 if (status & 0x20)
3529 report |= SND_JACK_BTN_3;
3530
3531 if (status & 0x40)
3532 report |= SND_JACK_BTN_4;
3533
3534 if (status & 0x80)
3535 report |= SND_JACK_BTN_5;
3536
3537 snd_soc_jack_report(wm8994->micdet[0].jack, report,
3538 wm8994->btn_mask);
3539}
3540
Mark Brown70bd3b22013-05-29 20:28:16 +01003541static void wm8958_open_circuit_work(struct work_struct *work)
3542{
3543 struct wm8994_priv *wm8994 = container_of(work,
3544 struct wm8994_priv,
3545 open_circuit_work.work);
3546 struct device *dev = wm8994->wm8994->dev;
3547
3548 wm1811_micd_stop(wm8994->hubs.codec);
3549
3550 mutex_lock(&wm8994->accdet_lock);
3551
3552 dev_dbg(dev, "Reporting open circuit\n");
3553
3554 wm8994->jack_mic = false;
3555 wm8994->mic_detecting = true;
3556
3557 wm8958_micd_set_rate(wm8994->hubs.codec);
3558
3559 snd_soc_jack_report(wm8994->micdet[0].jack, 0,
3560 wm8994->btn_mask |
3561 SND_JACK_HEADSET);
3562
3563 mutex_unlock(&wm8994->accdet_lock);
3564}
3565
Mark Brown98869f62012-12-03 16:14:37 +09003566static void wm8958_mic_id(void *data, u16 status)
Mark Brown78b76db2012-11-22 17:02:09 +09003567{
Mark Brown98869f62012-12-03 16:14:37 +09003568 struct snd_soc_codec *codec = data;
Mark Brown78b76db2012-11-22 17:02:09 +09003569 struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
Mark Browna1691342011-11-30 14:56:40 +00003570
Mark Brownaf6b6fe2011-11-30 20:32:05 +00003571 /* Either nothing present or just starting detection */
Mark Brownb00adf72011-08-13 11:57:18 +09003572 if (!(status & WM8958_MICD_STS)) {
Mark Brownf02b0de2012-10-01 16:41:09 +01003573 /* If nothing present then clear our statuses */
3574 dev_dbg(codec->dev, "Detected open circuit\n");
Mark Brown821edd22010-11-26 15:21:09 +00003575
Mark Brown70bd3b22013-05-29 20:28:16 +01003576 schedule_delayed_work(&wm8994->open_circuit_work,
3577 msecs_to_jiffies(2500));
Mark Brownb00adf72011-08-13 11:57:18 +09003578 return;
3579 }
3580
3581 /* If the measurement is showing a high impedence we've got a
3582 * microphone.
3583 */
Mark Brown78b76db2012-11-22 17:02:09 +09003584 if (status & 0x600) {
Mark Brownb00adf72011-08-13 11:57:18 +09003585 dev_dbg(codec->dev, "Detected microphone\n");
3586
Mark Brown157a75e2011-11-30 13:43:51 +00003587 wm8994->mic_detecting = false;
Mark Brownb00adf72011-08-13 11:57:18 +09003588 wm8994->jack_mic = true;
3589
3590 wm8958_micd_set_rate(codec);
3591
3592 snd_soc_jack_report(wm8994->micdet[0].jack, SND_JACK_HEADSET,
3593 SND_JACK_HEADSET);
3594 }
3595
3596
Mark Brown78b76db2012-11-22 17:02:09 +09003597 if (status & 0xfc) {
Mark Brownb00adf72011-08-13 11:57:18 +09003598 dev_dbg(codec->dev, "Detected headphone\n");
Mark Brown157a75e2011-11-30 13:43:51 +00003599 wm8994->mic_detecting = false;
Mark Brownb00adf72011-08-13 11:57:18 +09003600
3601 wm8958_micd_set_rate(codec);
3602
Mark Brownaf6b6fe2011-11-30 20:32:05 +00003603 /* If we have jackdet that will detect removal */
Mark Brownf02b0de2012-10-01 16:41:09 +01003604 wm1811_micd_stop(codec);
Mark Brownecd17322012-03-12 16:34:35 +00003605
3606 snd_soc_jack_report(wm8994->micdet[0].jack, SND_JACK_HEADPHONE,
3607 SND_JACK_HEADSET);
Mark Brownb00adf72011-08-13 11:57:18 +09003608 }
Mark Brown821edd22010-11-26 15:21:09 +00003609}
Mark Brown9e6e96a2010-01-29 17:47:12 +00003610
Mark Brownc0cc3f12012-09-28 16:50:15 +01003611/* Deferred mic detection to allow for extra settling time */
3612static void wm1811_mic_work(struct work_struct *work)
3613{
3614 struct wm8994_priv *wm8994 = container_of(work, struct wm8994_priv,
3615 mic_work.work);
Mark Brownd9dd4ad2012-10-08 18:36:09 +09003616 struct wm8994 *control = wm8994->wm8994;
Mark Brownc0cc3f12012-09-28 16:50:15 +01003617 struct snd_soc_codec *codec = wm8994->hubs.codec;
Mark Brown821edd22010-11-26 15:21:09 +00003618
Mark Brownc0cc3f12012-09-28 16:50:15 +01003619 pm_runtime_get_sync(codec->dev);
Mark Brown821edd22010-11-26 15:21:09 +00003620
Mark Brownc0cc3f12012-09-28 16:50:15 +01003621 /* If required for an external cap force MICBIAS on */
Mark Brownd9dd4ad2012-10-08 18:36:09 +09003622 if (control->pdata.jd_ext_cap) {
Mark Brownc0cc3f12012-09-28 16:50:15 +01003623 snd_soc_dapm_force_enable_pin(&codec->dapm,
3624 "MICBIAS2");
3625 snd_soc_dapm_sync(&codec->dapm);
Mark Brown821edd22010-11-26 15:21:09 +00003626 }
Mark Brownc0cc3f12012-09-28 16:50:15 +01003627
3628 mutex_lock(&wm8994->accdet_lock);
3629
3630 dev_dbg(codec->dev, "Starting mic detection\n");
3631
Mark Brown63dd5452012-11-22 20:44:32 +09003632 /* Use a user-supplied callback if we have one */
3633 if (wm8994->micd_cb) {
3634 wm8994->micd_cb(wm8994->micd_cb_data);
3635 } else {
3636 /*
3637 * Start off measument of microphone impedence to find out
3638 * what's actually there.
3639 */
3640 wm8994->mic_detecting = true;
3641 wm1811_jackdet_set_mode(codec, WM1811_JACKDET_MODE_MIC);
Mark Brownc0cc3f12012-09-28 16:50:15 +01003642
Mark Brown63dd5452012-11-22 20:44:32 +09003643 snd_soc_update_bits(codec, WM8958_MIC_DETECT_1,
3644 WM8958_MICD_ENA, WM8958_MICD_ENA);
3645 }
Mark Brownc0cc3f12012-09-28 16:50:15 +01003646
3647 mutex_unlock(&wm8994->accdet_lock);
3648
3649 pm_runtime_put(codec->dev);
Mark Brown821edd22010-11-26 15:21:09 +00003650}
3651
Mark Brownaf6b6fe2011-11-30 20:32:05 +00003652static irqreturn_t wm1811_jackdet_irq(int irq, void *data)
3653{
3654 struct wm8994_priv *wm8994 = data;
Mark Brownd9dd4ad2012-10-08 18:36:09 +09003655 struct wm8994 *control = wm8994->wm8994;
Mark Brown8cb8e832012-07-25 18:10:03 +01003656 struct snd_soc_codec *codec = wm8994->hubs.codec;
Mark Brownc0cc3f12012-09-28 16:50:15 +01003657 int reg, delay;
Mark Brownc9865642012-03-12 16:31:50 +00003658 bool present;
Mark Brownaf6b6fe2011-11-30 20:32:05 +00003659
Mark Brownb8176622012-07-24 15:48:57 +01003660 pm_runtime_get_sync(codec->dev);
3661
Mark Brown2da1c4b2013-05-30 13:42:29 +01003662 cancel_delayed_work_sync(&wm8994->mic_complete_work);
3663
Mark Brownaf6b6fe2011-11-30 20:32:05 +00003664 mutex_lock(&wm8994->accdet_lock);
3665
3666 reg = snd_soc_read(codec, WM1811_JACKDET_CTRL);
3667 if (reg < 0) {
3668 dev_err(codec->dev, "Failed to read jack status: %d\n", reg);
3669 mutex_unlock(&wm8994->accdet_lock);
Mark Brownb8176622012-07-24 15:48:57 +01003670 pm_runtime_put(codec->dev);
Mark Brownaf6b6fe2011-11-30 20:32:05 +00003671 return IRQ_NONE;
3672 }
3673
3674 dev_dbg(codec->dev, "JACKDET %x\n", reg);
3675
Mark Brownc9865642012-03-12 16:31:50 +00003676 present = reg & WM1811_JACKDET_LVL;
Mark Brownaf6b6fe2011-11-30 20:32:05 +00003677
Mark Brownc9865642012-03-12 16:31:50 +00003678 if (present) {
3679 dev_dbg(codec->dev, "Jack detected\n");
Mark Brownaf6b6fe2011-11-30 20:32:05 +00003680
Mark Browne9d9a962012-04-26 16:07:32 +01003681 wm8958_micd_set_rate(codec);
3682
Mark Brown55a27782012-02-21 13:45:53 +00003683 snd_soc_update_bits(codec, WM8958_MICBIAS2,
3684 WM8958_MICB2_DISCH, 0);
3685
Mark Brown378ec0c2012-03-01 19:01:43 +00003686 /* Disable debounce while inserted */
3687 snd_soc_update_bits(codec, WM1811_JACKDET_CTRL,
3688 WM1811_JACKDET_DB, 0);
3689
Mark Brownd9dd4ad2012-10-08 18:36:09 +09003690 delay = control->pdata.micdet_delay;
Mark Brownc0cc3f12012-09-28 16:50:15 +01003691 schedule_delayed_work(&wm8994->mic_work,
3692 msecs_to_jiffies(delay));
Mark Brownaf6b6fe2011-11-30 20:32:05 +00003693 } else {
3694 dev_dbg(codec->dev, "Jack not detected\n");
3695
Mark Brownc0cc3f12012-09-28 16:50:15 +01003696 cancel_delayed_work_sync(&wm8994->mic_work);
3697
Mark Brown55a27782012-02-21 13:45:53 +00003698 snd_soc_update_bits(codec, WM8958_MICBIAS2,
3699 WM8958_MICB2_DISCH, WM8958_MICB2_DISCH);
3700
Mark Brown378ec0c2012-03-01 19:01:43 +00003701 /* Enable debounce while removed */
3702 snd_soc_update_bits(codec, WM1811_JACKDET_CTRL,
3703 WM1811_JACKDET_DB, WM1811_JACKDET_DB);
3704
Mark Brownaf6b6fe2011-11-30 20:32:05 +00003705 wm8994->mic_detecting = false;
3706 wm8994->jack_mic = false;
3707 snd_soc_update_bits(codec, WM8958_MIC_DETECT_1,
3708 WM8958_MICD_ENA, 0);
3709 wm1811_jackdet_set_mode(codec, WM1811_JACKDET_MODE_JACK);
3710 }
3711
3712 mutex_unlock(&wm8994->accdet_lock);
3713
Mark Brownc0cc3f12012-09-28 16:50:15 +01003714 /* Turn off MICBIAS if it was on for an external cap */
Mark Brownd9dd4ad2012-10-08 18:36:09 +09003715 if (control->pdata.jd_ext_cap && !present)
Mark Brownc0cc3f12012-09-28 16:50:15 +01003716 snd_soc_dapm_disable_pin(&codec->dapm, "MICBIAS2");
Mark Brownc9865642012-03-12 16:31:50 +00003717
3718 if (present)
3719 snd_soc_jack_report(wm8994->micdet[0].jack,
3720 SND_JACK_MECHANICAL, SND_JACK_MECHANICAL);
3721 else
3722 snd_soc_jack_report(wm8994->micdet[0].jack, 0,
3723 SND_JACK_MECHANICAL | SND_JACK_HEADSET |
3724 wm8994->btn_mask);
3725
Mark Brown99af79d2012-07-25 23:03:36 +01003726 /* Since we only report deltas force an update, ensures we
3727 * avoid bootstrapping issues with the core. */
3728 snd_soc_jack_report(wm8994->micdet[0].jack, 0, 0);
3729
Mark Brownb8176622012-07-24 15:48:57 +01003730 pm_runtime_put(codec->dev);
Mark Brownaf6b6fe2011-11-30 20:32:05 +00003731 return IRQ_HANDLED;
3732}
3733
Mark Brown99af79d2012-07-25 23:03:36 +01003734static void wm1811_jackdet_bootstrap(struct work_struct *work)
3735{
3736 struct wm8994_priv *wm8994 = container_of(work,
3737 struct wm8994_priv,
3738 jackdet_bootstrap.work);
3739 wm1811_jackdet_irq(0, wm8994);
3740}
3741
Mark Brown821edd22010-11-26 15:21:09 +00003742/**
3743 * wm8958_mic_detect - Enable microphone detection via the WM8958 IRQ
3744 *
3745 * @codec: WM8958 codec
3746 * @jack: jack to report detection events on
3747 *
3748 * Enable microphone detection functionality for the WM8958. By
3749 * default simple detection which supports the detection of up to 6
3750 * buttons plus video and microphone functionality is supported.
3751 *
3752 * The WM8958 has an advanced jack detection facility which is able to
3753 * support complex accessory detection, especially when used in
3754 * conjunction with external circuitry. In order to provide maximum
3755 * flexiblity a callback is provided which allows a completely custom
3756 * detection algorithm.
3757 */
3758int wm8958_mic_detect(struct snd_soc_codec *codec, struct snd_soc_jack *jack,
Mark Brown98869f62012-12-03 16:14:37 +09003759 wm1811_micdet_cb det_cb, void *det_cb_data,
3760 wm1811_mic_id_cb id_cb, void *id_cb_data)
Mark Brown821edd22010-11-26 15:21:09 +00003761{
3762 struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
Mark Brown2a8a8562011-07-24 12:20:41 +01003763 struct wm8994 *control = wm8994->wm8994;
Mark Brown4585790d2011-11-30 10:55:14 +00003764 u16 micd_lvl_sel;
Mark Brown821edd22010-11-26 15:21:09 +00003765
Mark Brown81204c82011-05-24 17:35:53 +08003766 switch (control->type) {
3767 case WM1811:
3768 case WM8958:
3769 break;
3770 default:
Mark Brown821edd22010-11-26 15:21:09 +00003771 return -EINVAL;
Mark Brown81204c82011-05-24 17:35:53 +08003772 }
Mark Brown821edd22010-11-26 15:21:09 +00003773
3774 if (jack) {
Mark Brown4cdf5e42011-11-29 14:36:17 +00003775 snd_soc_dapm_force_enable_pin(&codec->dapm, "CLK_SYS");
Mark Brown7d464b22012-03-03 18:46:06 +00003776 snd_soc_dapm_sync(&codec->dapm);
Mark Brown4cdf5e42011-11-29 14:36:17 +00003777
Mark Brown821edd22010-11-26 15:21:09 +00003778 wm8994->micdet[0].jack = jack;
Mark Brown821edd22010-11-26 15:21:09 +00003779
Mark Brown98869f62012-12-03 16:14:37 +09003780 if (det_cb) {
3781 wm8994->micd_cb = det_cb;
3782 wm8994->micd_cb_data = det_cb_data;
Mark Brown63dd5452012-11-22 20:44:32 +09003783 } else {
3784 wm8994->mic_detecting = true;
3785 wm8994->jack_mic = false;
3786 }
Mark Brownb00adf72011-08-13 11:57:18 +09003787
Mark Brown98869f62012-12-03 16:14:37 +09003788 if (id_cb) {
3789 wm8994->mic_id_cb = id_cb;
3790 wm8994->mic_id_cb_data = id_cb_data;
3791 } else {
3792 wm8994->mic_id_cb = wm8958_mic_id;
3793 wm8994->mic_id_cb_data = codec;
3794 }
Mark Brownb00adf72011-08-13 11:57:18 +09003795
3796 wm8958_micd_set_rate(codec);
3797
Mark Brown4585790d2011-11-30 10:55:14 +00003798 /* Detect microphones and short circuits by default */
Mark Brownd9dd4ad2012-10-08 18:36:09 +09003799 if (control->pdata.micd_lvl_sel)
3800 micd_lvl_sel = control->pdata.micd_lvl_sel;
Mark Brown4585790d2011-11-30 10:55:14 +00003801 else
3802 micd_lvl_sel = 0x41;
3803
3804 wm8994->btn_mask = SND_JACK_BTN_0 | SND_JACK_BTN_1 |
3805 SND_JACK_BTN_2 | SND_JACK_BTN_3 |
3806 SND_JACK_BTN_4 | SND_JACK_BTN_5;
3807
Mark Brownb00adf72011-08-13 11:57:18 +09003808 snd_soc_update_bits(codec, WM8958_MIC_DETECT_2,
Mark Brown4585790d2011-11-30 10:55:14 +00003809 WM8958_MICD_LVL_SEL_MASK, micd_lvl_sel);
Mark Brownb00adf72011-08-13 11:57:18 +09003810
Mark Brownaf6b6fe2011-11-30 20:32:05 +00003811 WARN_ON(codec->dapm.bias_level > SND_SOC_BIAS_STANDBY);
3812
3813 /*
3814 * If we can use jack detection start off with that,
3815 * otherwise jump straight to microphone detection.
3816 */
3817 if (wm8994->jackdet) {
Mark Brown99af79d2012-07-25 23:03:36 +01003818 /* Disable debounce for the initial detect */
3819 snd_soc_update_bits(codec, WM1811_JACKDET_CTRL,
3820 WM1811_JACKDET_DB, 0);
3821
Mark Brown55a27782012-02-21 13:45:53 +00003822 snd_soc_update_bits(codec, WM8958_MICBIAS2,
3823 WM8958_MICB2_DISCH,
3824 WM8958_MICB2_DISCH);
Mark Brownaf6b6fe2011-11-30 20:32:05 +00003825 snd_soc_update_bits(codec, WM8994_LDO_1,
3826 WM8994_LDO1_DISCH, 0);
3827 wm1811_jackdet_set_mode(codec,
3828 WM1811_JACKDET_MODE_JACK);
3829 } else {
3830 snd_soc_update_bits(codec, WM8958_MIC_DETECT_1,
3831 WM8958_MICD_ENA, WM8958_MICD_ENA);
3832 }
3833
Mark Brown821edd22010-11-26 15:21:09 +00003834 } else {
3835 snd_soc_update_bits(codec, WM8958_MIC_DETECT_1,
3836 WM8958_MICD_ENA, 0);
Mark Brownafaf1592012-03-03 18:46:36 +00003837 wm1811_jackdet_set_mode(codec, WM1811_JACKDET_MODE_NONE);
Mark Brown4cdf5e42011-11-29 14:36:17 +00003838 snd_soc_dapm_disable_pin(&codec->dapm, "CLK_SYS");
Mark Brown7d464b22012-03-03 18:46:06 +00003839 snd_soc_dapm_sync(&codec->dapm);
Mark Brown821edd22010-11-26 15:21:09 +00003840 }
3841
3842 return 0;
3843}
3844EXPORT_SYMBOL_GPL(wm8958_mic_detect);
3845
Mark Brown2da1c4b2013-05-30 13:42:29 +01003846static void wm8958_mic_work(struct work_struct *work)
3847{
3848 struct wm8994_priv *wm8994 = container_of(work,
3849 struct wm8994_priv,
3850 mic_complete_work.work);
3851 struct snd_soc_codec *codec = wm8994->hubs.codec;
3852
Mark Brown2da1c4b2013-05-30 13:42:29 +01003853 pm_runtime_get_sync(codec->dev);
3854
3855 mutex_lock(&wm8994->accdet_lock);
3856
3857 wm8994->mic_id_cb(wm8994->mic_id_cb_data, wm8994->mic_status);
3858
3859 mutex_unlock(&wm8994->accdet_lock);
3860
3861 pm_runtime_put(codec->dev);
Mark Brown2da1c4b2013-05-30 13:42:29 +01003862}
3863
Mark Brown821edd22010-11-26 15:21:09 +00003864static irqreturn_t wm8958_mic_irq(int irq, void *data)
3865{
3866 struct wm8994_priv *wm8994 = data;
Mark Brown8cb8e832012-07-25 18:10:03 +01003867 struct snd_soc_codec *codec = wm8994->hubs.codec;
Mark Brown2da1c4b2013-05-30 13:42:29 +01003868 int reg, count, ret, id_delay;
Mark Brown821edd22010-11-26 15:21:09 +00003869
Mark Brownaf6b6fe2011-11-30 20:32:05 +00003870 /*
3871 * Jack detection may have detected a removal simulataneously
3872 * with an update of the MICDET status; if so it will have
3873 * stopped detection and we can ignore this interrupt.
3874 */
Mark Brownc9865642012-03-12 16:31:50 +00003875 if (!(snd_soc_read(codec, WM8958_MIC_DETECT_1) & WM8958_MICD_ENA))
Mark Brownaf6b6fe2011-11-30 20:32:05 +00003876 return IRQ_HANDLED;
Mark Brownaf6b6fe2011-11-30 20:32:05 +00003877
Mark Brown2da1c4b2013-05-30 13:42:29 +01003878 cancel_delayed_work_sync(&wm8994->mic_complete_work);
Mark Brown70bd3b22013-05-29 20:28:16 +01003879 cancel_delayed_work_sync(&wm8994->open_circuit_work);
3880
Mark Brownb8176622012-07-24 15:48:57 +01003881 pm_runtime_get_sync(codec->dev);
3882
Mark Brown19940b32011-08-19 18:05:05 +09003883 /* We may occasionally read a detection without an impedence
3884 * range being provided - if that happens loop again.
3885 */
3886 count = 10;
3887 do {
3888 reg = snd_soc_read(codec, WM8958_MIC_DETECT_3);
3889 if (reg < 0) {
3890 dev_err(codec->dev,
3891 "Failed to read mic detect status: %d\n",
3892 reg);
Mark Brownb8176622012-07-24 15:48:57 +01003893 pm_runtime_put(codec->dev);
Mark Brown19940b32011-08-19 18:05:05 +09003894 return IRQ_NONE;
3895 }
Mark Brown821edd22010-11-26 15:21:09 +00003896
Mark Brown19940b32011-08-19 18:05:05 +09003897 if (!(reg & WM8958_MICD_VALID)) {
3898 dev_dbg(codec->dev, "Mic detect data not valid\n");
3899 goto out;
3900 }
3901
3902 if (!(reg & WM8958_MICD_STS) || (reg & WM8958_MICD_LVL_MASK))
3903 break;
3904
3905 msleep(1);
3906 } while (count--);
3907
3908 if (count == 0)
Masanari Iidaec8f53f2012-11-02 00:28:50 +09003909 dev_warn(codec->dev, "No impedance range reported for jack\n");
Mark Brown821edd22010-11-26 15:21:09 +00003910
Mark Brown7116f452010-12-29 13:05:21 +00003911#ifndef CONFIG_SND_SOC_WM8994_MODULE
Mark Brown2bbb5d62010-12-05 12:50:12 +00003912 trace_snd_soc_jack_irq(dev_name(codec->dev));
Mark Brown7116f452010-12-29 13:05:21 +00003913#endif
Mark Brown2bbb5d62010-12-05 12:50:12 +00003914
Mark Browne874de42012-12-03 15:58:55 +09003915 /* Avoid a transient report when the accessory is being removed */
3916 if (wm8994->jackdet) {
Mark Brown8afd0ef2012-12-07 17:10:05 +09003917 ret = snd_soc_read(codec, WM1811_JACKDET_CTRL);
3918 if (ret < 0) {
Mark Browne874de42012-12-03 15:58:55 +09003919 dev_err(codec->dev, "Failed to read jack status: %d\n",
Mark Brown8afd0ef2012-12-07 17:10:05 +09003920 ret);
3921 } else if (!(ret & WM1811_JACKDET_LVL)) {
Mark Browne874de42012-12-03 15:58:55 +09003922 dev_dbg(codec->dev, "Ignoring removed jack\n");
Mark Brown9e430882013-05-29 18:38:46 +01003923 goto out;
Mark Browne874de42012-12-03 15:58:55 +09003924 }
Mark Brown9767a582013-05-28 12:52:08 +01003925 } else if (!(reg & WM8958_MICD_STS)) {
3926 snd_soc_jack_report(wm8994->micdet[0].jack, 0,
3927 SND_JACK_MECHANICAL | SND_JACK_HEADSET |
3928 wm8994->btn_mask);
Mark Brown7afce3f2013-05-30 13:42:27 +01003929 wm8994->mic_detecting = true;
Mark Brown9767a582013-05-28 12:52:08 +01003930 goto out;
Mark Browne874de42012-12-03 15:58:55 +09003931 }
3932
Mark Brown2da1c4b2013-05-30 13:42:29 +01003933 wm8994->mic_status = reg;
3934 id_delay = wm8994->wm8994->pdata.mic_id_delay;
3935
Mark Brown78b76db2012-11-22 17:02:09 +09003936 if (wm8994->mic_detecting)
Mark Brown2da1c4b2013-05-30 13:42:29 +01003937 schedule_delayed_work(&wm8994->mic_complete_work,
3938 msecs_to_jiffies(id_delay));
Mark Brown821edd22010-11-26 15:21:09 +00003939 else
Mark Brown78b76db2012-11-22 17:02:09 +09003940 wm8958_button_det(codec, reg);
Mark Brown821edd22010-11-26 15:21:09 +00003941
3942out:
Mark Brownb8176622012-07-24 15:48:57 +01003943 pm_runtime_put(codec->dev);
Mark Brown821edd22010-11-26 15:21:09 +00003944 return IRQ_HANDLED;
3945}
3946
Mark Brown3b1af3f2011-07-14 12:38:18 +09003947static irqreturn_t wm8994_fifo_error(int irq, void *data)
3948{
3949 struct snd_soc_codec *codec = data;
3950
3951 dev_err(codec->dev, "FIFO error\n");
3952
3953 return IRQ_HANDLED;
3954}
3955
Mark Brownf0b182b2011-08-16 12:01:27 +09003956static irqreturn_t wm8994_temp_warn(int irq, void *data)
3957{
3958 struct snd_soc_codec *codec = data;
3959
3960 dev_err(codec->dev, "Thermal warning\n");
3961
3962 return IRQ_HANDLED;
3963}
3964
3965static irqreturn_t wm8994_temp_shut(int irq, void *data)
3966{
3967 struct snd_soc_codec *codec = data;
3968
3969 dev_crit(codec->dev, "Thermal shutdown\n");
3970
3971 return IRQ_HANDLED;
3972}
3973
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +00003974static int wm8994_codec_probe(struct snd_soc_codec *codec)
Mark Brown9e6e96a2010-01-29 17:47:12 +00003975{
Mark Brownd9a76662011-07-24 12:49:52 +01003976 struct wm8994 *control = dev_get_drvdata(codec->dev->parent);
Mark Brown2bc16ed2012-03-03 23:24:39 +00003977 struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
Liam Girdwoodce6120c2010-11-05 15:53:46 +02003978 struct snd_soc_dapm_context *dapm = &codec->dapm;
Mark Brownd9a76662011-07-24 12:49:52 +01003979 unsigned int reg;
Mark Brownec62dbd2010-08-15 14:56:40 +01003980 int ret, i;
Mark Brown9e6e96a2010-01-29 17:47:12 +00003981
Mark Brown8cb8e832012-07-25 18:10:03 +01003982 wm8994->hubs.codec = codec;
Mark Brownd9a76662011-07-24 12:49:52 +01003983 codec->control_data = control->regmap;
Mark Brown9e6e96a2010-01-29 17:47:12 +00003984
Mark Brownd9a76662011-07-24 12:49:52 +01003985 snd_soc_codec_set_cache_io(codec, 16, 16, SND_SOC_REGMAP);
Mark Brown2a8a8562011-07-24 12:20:41 +01003986
Mark Brownaf6b6fe2011-11-30 20:32:05 +00003987 mutex_init(&wm8994->accdet_lock);
Mark Brown99af79d2012-07-25 23:03:36 +01003988 INIT_DELAYED_WORK(&wm8994->jackdet_bootstrap,
3989 wm1811_jackdet_bootstrap);
Mark Brown70bd3b22013-05-29 20:28:16 +01003990 INIT_DELAYED_WORK(&wm8994->open_circuit_work,
3991 wm8958_open_circuit_work);
Mark Brownaf6b6fe2011-11-30 20:32:05 +00003992
Mark Brownc0cc3f12012-09-28 16:50:15 +01003993 switch (control->type) {
3994 case WM8994:
3995 INIT_DELAYED_WORK(&wm8994->mic_work, wm8994_mic_work);
3996 break;
3997 case WM1811:
3998 INIT_DELAYED_WORK(&wm8994->mic_work, wm1811_mic_work);
3999 break;
4000 default:
4001 break;
4002 }
4003
Mark Brown2da1c4b2013-05-30 13:42:29 +01004004 INIT_DELAYED_WORK(&wm8994->mic_complete_work, wm8958_mic_work);
4005
Mark Brownc7ebf932011-07-12 19:47:59 +09004006 for (i = 0; i < ARRAY_SIZE(wm8994->fll_locked); i++)
4007 init_completion(&wm8994->fll_locked[i]);
4008
Mark Brownd9dd4ad2012-10-08 18:36:09 +09004009 wm8994->micdet_irq = control->pdata.micdet_irq;
Mark Brown9b7c5252011-02-17 20:05:44 -08004010
Mark Brown39fb51a2010-11-26 17:23:43 +00004011 pm_runtime_enable(codec->dev);
Mark Brown5fab51742012-02-06 18:37:08 +00004012 pm_runtime_idle(codec->dev);
Mark Brown39fb51a2010-11-26 17:23:43 +00004013
Mark Brownf959dee2012-01-31 16:16:47 +00004014 /* By default use idle_bias_off, will override for WM8994 */
4015 codec->dapm.idle_bias_off = 1;
4016
Mark Brown9e6e96a2010-01-29 17:47:12 +00004017 /* Set revision-specific configuration */
Mark Brown3a423152010-11-26 15:21:06 +00004018 switch (control->type) {
4019 case WM8994:
Mark Brownf959dee2012-01-31 16:16:47 +00004020 /* Single ended line outputs should have VMID on. */
Mark Brownd9dd4ad2012-10-08 18:36:09 +09004021 if (!control->pdata.lineout1_diff ||
4022 !control->pdata.lineout2_diff)
Mark Brownf959dee2012-01-31 16:16:47 +00004023 codec->dapm.idle_bias_off = 0;
4024
Mark Brownda445afe2013-03-12 17:46:09 +00004025 switch (control->revision) {
Mark Brown3a423152010-11-26 15:21:06 +00004026 case 2:
4027 case 3:
Mark Brown4537c4e2011-08-01 13:10:16 +09004028 wm8994->hubs.dcs_codes_l = -5;
4029 wm8994->hubs.dcs_codes_r = -5;
Mark Brown3a423152010-11-26 15:21:06 +00004030 wm8994->hubs.hp_startup_mode = 1;
4031 wm8994->hubs.dcs_readback_mode = 1;
Mark Brownf9acf9f2011-06-07 23:23:52 +01004032 wm8994->hubs.series_startup = 1;
Mark Brown3a423152010-11-26 15:21:06 +00004033 break;
4034 default:
Mark Brown79ef0ab2011-08-01 13:02:17 +09004035 wm8994->hubs.dcs_readback_mode = 2;
Mark Brown3a423152010-11-26 15:21:06 +00004036 break;
4037 }
Mark Brown280ec8b2011-08-10 22:19:19 +09004038 break;
Mark Brown3a423152010-11-26 15:21:06 +00004039
4040 case WM8958:
Mark Brown8437f702010-03-29 17:09:45 +01004041 wm8994->hubs.dcs_readback_mode = 1;
Mark Brown29fdc362012-02-21 10:50:50 +00004042 wm8994->hubs.hp_startup_mode = 1;
Mark Brown20dc24a2012-04-05 12:55:20 +01004043
Mark Brownda445afe2013-03-12 17:46:09 +00004044 switch (control->revision) {
Mark Brown20dc24a2012-04-05 12:55:20 +01004045 case 0:
4046 break;
4047 default:
4048 wm8994->fll_byp = true;
4049 break;
4050 }
Mark Brown9e6e96a2010-01-29 17:47:12 +00004051 break;
Mark Brown3a423152010-11-26 15:21:06 +00004052
Mark Brown81204c82011-05-24 17:35:53 +08004053 case WM1811:
4054 wm8994->hubs.dcs_readback_mode = 2;
4055 wm8994->hubs.no_series_update = 1;
Mark Brown29fdc362012-02-21 10:50:50 +00004056 wm8994->hubs.hp_startup_mode = 1;
Mark Brownaf31a222012-04-26 20:06:56 +01004057 wm8994->hubs.no_cache_dac_hp_direct = true;
Mark Brown20dc24a2012-04-05 12:55:20 +01004058 wm8994->fll_byp = true;
Mark Brown81204c82011-05-24 17:35:53 +08004059
Mark Brown72222be32012-11-28 13:46:56 +00004060 wm8994->hubs.dcs_codes_l = -9;
4061 wm8994->hubs.dcs_codes_r = -7;
Mark Brown81204c82011-05-24 17:35:53 +08004062
4063 snd_soc_update_bits(codec, WM8994_ANALOGUE_HP_1,
4064 WM1811_HPOUT1_ATTN, WM1811_HPOUT1_ATTN);
4065 break;
4066
Mark Brown9e6e96a2010-01-29 17:47:12 +00004067 default:
4068 break;
4069 }
Mark Brown9e6e96a2010-01-29 17:47:12 +00004070
Mark Brown2a8a8562011-07-24 12:20:41 +01004071 wm8994_request_irq(wm8994->wm8994, WM8994_IRQ_FIFOS_ERR,
Mark Brown3b1af3f2011-07-14 12:38:18 +09004072 wm8994_fifo_error, "FIFO error", codec);
Mark Brown2a8a8562011-07-24 12:20:41 +01004073 wm8994_request_irq(wm8994->wm8994, WM8994_IRQ_TEMP_WARN,
Mark Brownf0b182b2011-08-16 12:01:27 +09004074 wm8994_temp_warn, "Thermal warning", codec);
Mark Brown2a8a8562011-07-24 12:20:41 +01004075 wm8994_request_irq(wm8994->wm8994, WM8994_IRQ_TEMP_SHUT,
Mark Brownf0b182b2011-08-16 12:01:27 +09004076 wm8994_temp_shut, "Thermal shutdown", codec);
Mark Brown3b1af3f2011-07-14 12:38:18 +09004077
Mark Brown2a8a8562011-07-24 12:20:41 +01004078 ret = wm8994_request_irq(wm8994->wm8994, WM8994_IRQ_DCS_DONE,
Mark Brownb30ead52011-07-12 15:47:17 +09004079 wm_hubs_dcs_done, "DC servo done",
4080 &wm8994->hubs);
4081 if (ret == 0)
4082 wm8994->hubs.dcs_done_irq = true;
4083
Mark Brown3a423152010-11-26 15:21:06 +00004084 switch (control->type) {
4085 case WM8994:
Mark Brown9b7c5252011-02-17 20:05:44 -08004086 if (wm8994->micdet_irq) {
4087 ret = request_threaded_irq(wm8994->micdet_irq, NULL,
4088 wm8994_mic_irq,
4089 IRQF_TRIGGER_RISING,
4090 "Mic1 detect",
4091 wm8994);
4092 if (ret != 0)
4093 dev_warn(codec->dev,
4094 "Failed to request Mic1 detect IRQ: %d\n",
4095 ret);
4096 }
Mark Brown88766982010-03-29 20:57:12 +01004097
Mark Brown2a8a8562011-07-24 12:20:41 +01004098 ret = wm8994_request_irq(wm8994->wm8994,
Mark Brown3a423152010-11-26 15:21:06 +00004099 WM8994_IRQ_MIC1_SHRT,
4100 wm8994_mic_irq, "Mic 1 short",
4101 wm8994);
4102 if (ret != 0)
4103 dev_warn(codec->dev,
4104 "Failed to request Mic1 short IRQ: %d\n",
4105 ret);
Mark Brown88766982010-03-29 20:57:12 +01004106
Mark Brown2a8a8562011-07-24 12:20:41 +01004107 ret = wm8994_request_irq(wm8994->wm8994,
Mark Brown3a423152010-11-26 15:21:06 +00004108 WM8994_IRQ_MIC2_DET,
4109 wm8994_mic_irq, "Mic 2 detect",
4110 wm8994);
4111 if (ret != 0)
4112 dev_warn(codec->dev,
4113 "Failed to request Mic2 detect IRQ: %d\n",
4114 ret);
Mark Brown88766982010-03-29 20:57:12 +01004115
Mark Brown2a8a8562011-07-24 12:20:41 +01004116 ret = wm8994_request_irq(wm8994->wm8994,
Mark Brown3a423152010-11-26 15:21:06 +00004117 WM8994_IRQ_MIC2_SHRT,
4118 wm8994_mic_irq, "Mic 2 short",
4119 wm8994);
4120 if (ret != 0)
4121 dev_warn(codec->dev,
4122 "Failed to request Mic2 short IRQ: %d\n",
4123 ret);
4124 break;
Mark Brown821edd22010-11-26 15:21:09 +00004125
4126 case WM8958:
Mark Brown81204c82011-05-24 17:35:53 +08004127 case WM1811:
Mark Brown9b7c5252011-02-17 20:05:44 -08004128 if (wm8994->micdet_irq) {
4129 ret = request_threaded_irq(wm8994->micdet_irq, NULL,
4130 wm8958_mic_irq,
4131 IRQF_TRIGGER_RISING,
4132 "Mic detect",
4133 wm8994);
4134 if (ret != 0)
4135 dev_warn(codec->dev,
4136 "Failed to request Mic detect IRQ: %d\n",
4137 ret);
Mark Brownb4046d02012-07-18 19:11:30 +01004138 } else {
4139 wm8994_request_irq(wm8994->wm8994, WM8994_IRQ_MIC1_DET,
4140 wm8958_mic_irq, "Mic detect",
4141 wm8994);
Mark Brown9b7c5252011-02-17 20:05:44 -08004142 }
Mark Brown3a423152010-11-26 15:21:06 +00004143 }
Mark Brown88766982010-03-29 20:57:12 +01004144
Mark Brownaf6b6fe2011-11-30 20:32:05 +00004145 switch (control->type) {
4146 case WM1811:
Mark Brownda445afe2013-03-12 17:46:09 +00004147 if (control->cust_id > 1 || control->revision > 1) {
Mark Brownaf6b6fe2011-11-30 20:32:05 +00004148 ret = wm8994_request_irq(wm8994->wm8994,
4149 WM8994_IRQ_GPIO(6),
4150 wm1811_jackdet_irq, "JACKDET",
4151 wm8994);
4152 if (ret == 0)
4153 wm8994->jackdet = true;
4154 }
4155 break;
4156 default:
4157 break;
4158 }
4159
Mark Brownc7ebf932011-07-12 19:47:59 +09004160 wm8994->fll_locked_irq = true;
4161 for (i = 0; i < ARRAY_SIZE(wm8994->fll_locked); i++) {
Mark Brown2a8a8562011-07-24 12:20:41 +01004162 ret = wm8994_request_irq(wm8994->wm8994,
Mark Brownc7ebf932011-07-12 19:47:59 +09004163 WM8994_IRQ_FLL1_LOCK + i,
4164 wm8994_fll_locked_irq, "FLL lock",
4165 &wm8994->fll_locked[i]);
4166 if (ret != 0)
4167 wm8994->fll_locked_irq = false;
4168 }
4169
Mark Brown27060b3c2012-02-06 18:42:14 +00004170 /* Make sure we can read from the GPIOs if they're inputs */
4171 pm_runtime_get_sync(codec->dev);
4172
Mark Brown9e6e96a2010-01-29 17:47:12 +00004173 /* Remember if AIFnLRCLK is configured as a GPIO. This should be
4174 * configured on init - if a system wants to do this dynamically
4175 * at runtime we can deal with that then.
4176 */
Mark Brownd9a76662011-07-24 12:49:52 +01004177 ret = regmap_read(control->regmap, WM8994_GPIO_1, &reg);
Mark Brown9e6e96a2010-01-29 17:47:12 +00004178 if (ret < 0) {
4179 dev_err(codec->dev, "Failed to read GPIO1 state: %d\n", ret);
Mark Brown88766982010-03-29 20:57:12 +01004180 goto err_irq;
Mark Brown9e6e96a2010-01-29 17:47:12 +00004181 }
Mark Brownd9a76662011-07-24 12:49:52 +01004182 if ((reg & WM8994_GPN_FN_MASK) != WM8994_GP_FN_PIN_SPECIFIC) {
Mark Brown9e6e96a2010-01-29 17:47:12 +00004183 wm8994->lrclk_shared[0] = 1;
4184 wm8994_dai[0].symmetric_rates = 1;
4185 } else {
4186 wm8994->lrclk_shared[0] = 0;
4187 }
4188
Mark Brownd9a76662011-07-24 12:49:52 +01004189 ret = regmap_read(control->regmap, WM8994_GPIO_6, &reg);
Mark Brown9e6e96a2010-01-29 17:47:12 +00004190 if (ret < 0) {
4191 dev_err(codec->dev, "Failed to read GPIO6 state: %d\n", ret);
Mark Brown88766982010-03-29 20:57:12 +01004192 goto err_irq;
Mark Brown9e6e96a2010-01-29 17:47:12 +00004193 }
Mark Brownd9a76662011-07-24 12:49:52 +01004194 if ((reg & WM8994_GPN_FN_MASK) != WM8994_GP_FN_PIN_SPECIFIC) {
Mark Brown9e6e96a2010-01-29 17:47:12 +00004195 wm8994->lrclk_shared[1] = 1;
4196 wm8994_dai[1].symmetric_rates = 1;
4197 } else {
4198 wm8994->lrclk_shared[1] = 0;
4199 }
4200
Mark Brown27060b3c2012-02-06 18:42:14 +00004201 pm_runtime_put(codec->dev);
4202
Mark Brownbfd37bb2012-06-05 12:31:32 +01004203 /* Latch volume update bits */
4204 for (i = 0; i < ARRAY_SIZE(wm8994_vu_bits); i++)
4205 snd_soc_update_bits(codec, wm8994_vu_bits[i].reg,
4206 wm8994_vu_bits[i].mask,
4207 wm8994_vu_bits[i].mask);
Mark Brown9e6e96a2010-01-29 17:47:12 +00004208
4209 /* Set the low bit of the 3D stereo depth so TLV matches */
4210 snd_soc_update_bits(codec, WM8994_AIF1_DAC1_FILTERS_2,
4211 1 << WM8994_AIF1DAC1_3D_GAIN_SHIFT,
4212 1 << WM8994_AIF1DAC1_3D_GAIN_SHIFT);
4213 snd_soc_update_bits(codec, WM8994_AIF1_DAC2_FILTERS_2,
4214 1 << WM8994_AIF1DAC2_3D_GAIN_SHIFT,
4215 1 << WM8994_AIF1DAC2_3D_GAIN_SHIFT);
4216 snd_soc_update_bits(codec, WM8994_AIF2_DAC_FILTERS_2,
4217 1 << WM8994_AIF2DAC_3D_GAIN_SHIFT,
4218 1 << WM8994_AIF2DAC_3D_GAIN_SHIFT);
4219
Mark Brown5b739672011-07-06 00:08:43 -07004220 /* Unconditionally enable AIF1 ADC TDM mode on chips which can
4221 * use this; it only affects behaviour on idle TDM clock
4222 * cycles. */
4223 switch (control->type) {
4224 case WM8994:
4225 case WM8958:
4226 snd_soc_update_bits(codec, WM8994_AIF1_CONTROL_1,
4227 WM8994_AIF1ADC_TDM, WM8994_AIF1ADC_TDM);
4228 break;
4229 default:
4230 break;
4231 }
Mark Brownd1ce6b22010-07-20 10:13:14 +01004232
Mark Brown500fa302011-11-29 19:58:19 +00004233 /* Put MICBIAS into bypass mode by default on newer devices */
4234 switch (control->type) {
4235 case WM8958:
4236 case WM1811:
4237 snd_soc_update_bits(codec, WM8958_MICBIAS1,
4238 WM8958_MICB1_MODE, WM8958_MICB1_MODE);
4239 snd_soc_update_bits(codec, WM8958_MICBIAS2,
4240 WM8958_MICB2_MODE, WM8958_MICB2_MODE);
4241 break;
4242 default:
4243 break;
4244 }
4245
Mark Brownc3403042012-04-26 21:29:29 +01004246 wm8994->hubs.check_class_w_digital = wm8994_check_class_w_digital;
4247 wm_hubs_update_class_w(codec);
Mark Brown9e6e96a2010-01-29 17:47:12 +00004248
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +00004249 wm8994_handle_pdata(wm8994);
Mark Brown9e6e96a2010-01-29 17:47:12 +00004250
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +00004251 wm_hubs_add_analogue_controls(codec);
Liam Girdwood022658b2012-02-03 17:43:09 +00004252 snd_soc_add_codec_controls(codec, wm8994_snd_controls,
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +00004253 ARRAY_SIZE(wm8994_snd_controls));
Liam Girdwoodce6120c2010-11-05 15:53:46 +02004254 snd_soc_dapm_new_controls(dapm, wm8994_dapm_widgets,
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +00004255 ARRAY_SIZE(wm8994_dapm_widgets));
Mark Brownc4431df2010-11-26 15:21:07 +00004256
4257 switch (control->type) {
4258 case WM8994:
4259 snd_soc_dapm_new_controls(dapm, wm8994_specific_dapm_widgets,
4260 ARRAY_SIZE(wm8994_specific_dapm_widgets));
Mark Brownda445afe2013-03-12 17:46:09 +00004261 if (control->revision < 4) {
Dimitris Papastamos173efa02011-02-11 16:32:11 +00004262 snd_soc_dapm_new_controls(dapm, wm8994_lateclk_revd_widgets,
4263 ARRAY_SIZE(wm8994_lateclk_revd_widgets));
Dimitris Papastamos04d28682011-03-01 11:47:10 +00004264 snd_soc_dapm_new_controls(dapm, wm8994_adc_revd_widgets,
4265 ARRAY_SIZE(wm8994_adc_revd_widgets));
Dimitris Papastamosc52fd022011-02-11 16:32:12 +00004266 snd_soc_dapm_new_controls(dapm, wm8994_dac_revd_widgets,
4267 ARRAY_SIZE(wm8994_dac_revd_widgets));
4268 } else {
Dimitris Papastamos173efa02011-02-11 16:32:11 +00004269 snd_soc_dapm_new_controls(dapm, wm8994_lateclk_widgets,
4270 ARRAY_SIZE(wm8994_lateclk_widgets));
Dimitris Papastamos04d28682011-03-01 11:47:10 +00004271 snd_soc_dapm_new_controls(dapm, wm8994_adc_widgets,
4272 ARRAY_SIZE(wm8994_adc_widgets));
Dimitris Papastamosc52fd022011-02-11 16:32:12 +00004273 snd_soc_dapm_new_controls(dapm, wm8994_dac_widgets,
4274 ARRAY_SIZE(wm8994_dac_widgets));
4275 }
Mark Brownc4431df2010-11-26 15:21:07 +00004276 break;
4277 case WM8958:
Liam Girdwood022658b2012-02-03 17:43:09 +00004278 snd_soc_add_codec_controls(codec, wm8958_snd_controls,
Mark Brownc4431df2010-11-26 15:21:07 +00004279 ARRAY_SIZE(wm8958_snd_controls));
4280 snd_soc_dapm_new_controls(dapm, wm8958_dapm_widgets,
4281 ARRAY_SIZE(wm8958_dapm_widgets));
Mark Brownda445afe2013-03-12 17:46:09 +00004282 if (control->revision < 1) {
Mark Brown780e2802011-03-11 18:00:19 +00004283 snd_soc_dapm_new_controls(dapm, wm8994_lateclk_revd_widgets,
4284 ARRAY_SIZE(wm8994_lateclk_revd_widgets));
4285 snd_soc_dapm_new_controls(dapm, wm8994_adc_revd_widgets,
4286 ARRAY_SIZE(wm8994_adc_revd_widgets));
4287 snd_soc_dapm_new_controls(dapm, wm8994_dac_revd_widgets,
4288 ARRAY_SIZE(wm8994_dac_revd_widgets));
4289 } else {
4290 snd_soc_dapm_new_controls(dapm, wm8994_lateclk_widgets,
4291 ARRAY_SIZE(wm8994_lateclk_widgets));
4292 snd_soc_dapm_new_controls(dapm, wm8994_adc_widgets,
4293 ARRAY_SIZE(wm8994_adc_widgets));
4294 snd_soc_dapm_new_controls(dapm, wm8994_dac_widgets,
4295 ARRAY_SIZE(wm8994_dac_widgets));
4296 }
Mark Brownc4431df2010-11-26 15:21:07 +00004297 break;
Mark Brown81204c82011-05-24 17:35:53 +08004298
4299 case WM1811:
Liam Girdwood022658b2012-02-03 17:43:09 +00004300 snd_soc_add_codec_controls(codec, wm8958_snd_controls,
Mark Brown81204c82011-05-24 17:35:53 +08004301 ARRAY_SIZE(wm8958_snd_controls));
4302 snd_soc_dapm_new_controls(dapm, wm8958_dapm_widgets,
4303 ARRAY_SIZE(wm8958_dapm_widgets));
4304 snd_soc_dapm_new_controls(dapm, wm8994_lateclk_widgets,
4305 ARRAY_SIZE(wm8994_lateclk_widgets));
4306 snd_soc_dapm_new_controls(dapm, wm8994_adc_widgets,
4307 ARRAY_SIZE(wm8994_adc_widgets));
4308 snd_soc_dapm_new_controls(dapm, wm8994_dac_widgets,
4309 ARRAY_SIZE(wm8994_dac_widgets));
4310 break;
Mark Brownc4431df2010-11-26 15:21:07 +00004311 }
Mark Brownc4431df2010-11-26 15:21:07 +00004312
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +00004313 wm_hubs_add_analogue_routes(codec, 0, 0);
Liam Girdwoodce6120c2010-11-05 15:53:46 +02004314 snd_soc_dapm_add_routes(dapm, intercon, ARRAY_SIZE(intercon));
Mark Brown9e6e96a2010-01-29 17:47:12 +00004315
Mark Brownc4431df2010-11-26 15:21:07 +00004316 switch (control->type) {
4317 case WM8994:
4318 snd_soc_dapm_add_routes(dapm, wm8994_intercon,
4319 ARRAY_SIZE(wm8994_intercon));
Mark Brown6ed8f142011-02-03 16:27:35 +00004320
Mark Brownda445afe2013-03-12 17:46:09 +00004321 if (control->revision < 4) {
Mark Brown6ed8f142011-02-03 16:27:35 +00004322 snd_soc_dapm_add_routes(dapm, wm8994_revd_intercon,
4323 ARRAY_SIZE(wm8994_revd_intercon));
Dimitris Papastamos173efa02011-02-11 16:32:11 +00004324 snd_soc_dapm_add_routes(dapm, wm8994_lateclk_revd_intercon,
4325 ARRAY_SIZE(wm8994_lateclk_revd_intercon));
4326 } else {
4327 snd_soc_dapm_add_routes(dapm, wm8994_lateclk_intercon,
4328 ARRAY_SIZE(wm8994_lateclk_intercon));
4329 }
Mark Brownc4431df2010-11-26 15:21:07 +00004330 break;
4331 case WM8958:
Mark Brownda445afe2013-03-12 17:46:09 +00004332 if (control->revision < 1) {
Chris Rattray15676932012-08-09 10:10:54 +01004333 snd_soc_dapm_add_routes(dapm, wm8994_intercon,
4334 ARRAY_SIZE(wm8994_intercon));
Mark Brown780e2802011-03-11 18:00:19 +00004335 snd_soc_dapm_add_routes(dapm, wm8994_revd_intercon,
4336 ARRAY_SIZE(wm8994_revd_intercon));
4337 snd_soc_dapm_add_routes(dapm, wm8994_lateclk_revd_intercon,
4338 ARRAY_SIZE(wm8994_lateclk_revd_intercon));
4339 } else {
4340 snd_soc_dapm_add_routes(dapm, wm8994_lateclk_intercon,
4341 ARRAY_SIZE(wm8994_lateclk_intercon));
4342 snd_soc_dapm_add_routes(dapm, wm8958_intercon,
4343 ARRAY_SIZE(wm8958_intercon));
4344 }
Mark Brownf701a2e2011-03-09 19:31:01 +00004345
4346 wm8958_dsp2_init(codec);
Mark Brownc4431df2010-11-26 15:21:07 +00004347 break;
Mark Brown81204c82011-05-24 17:35:53 +08004348 case WM1811:
4349 snd_soc_dapm_add_routes(dapm, wm8994_lateclk_intercon,
4350 ARRAY_SIZE(wm8994_lateclk_intercon));
4351 snd_soc_dapm_add_routes(dapm, wm8958_intercon,
4352 ARRAY_SIZE(wm8958_intercon));
4353 break;
Mark Brownc4431df2010-11-26 15:21:07 +00004354 }
4355
Mark Brown9e6e96a2010-01-29 17:47:12 +00004356 return 0;
4357
Mark Brown88766982010-03-29 20:57:12 +01004358err_irq:
Mark Brownaf6b6fe2011-11-30 20:32:05 +00004359 if (wm8994->jackdet)
4360 wm8994_free_irq(wm8994->wm8994, WM8994_IRQ_GPIO(6), wm8994);
Mark Brown2a8a8562011-07-24 12:20:41 +01004361 wm8994_free_irq(wm8994->wm8994, WM8994_IRQ_MIC2_SHRT, wm8994);
4362 wm8994_free_irq(wm8994->wm8994, WM8994_IRQ_MIC2_DET, wm8994);
4363 wm8994_free_irq(wm8994->wm8994, WM8994_IRQ_MIC1_SHRT, wm8994);
Mark Brown9b7c5252011-02-17 20:05:44 -08004364 if (wm8994->micdet_irq)
4365 free_irq(wm8994->micdet_irq, wm8994);
Mark Brownc7ebf932011-07-12 19:47:59 +09004366 for (i = 0; i < ARRAY_SIZE(wm8994->fll_locked); i++)
Mark Brown2a8a8562011-07-24 12:20:41 +01004367 wm8994_free_irq(wm8994->wm8994, WM8994_IRQ_FLL1_LOCK + i,
Mark Brownc7ebf932011-07-12 19:47:59 +09004368 &wm8994->fll_locked[i]);
Mark Brown2a8a8562011-07-24 12:20:41 +01004369 wm8994_free_irq(wm8994->wm8994, WM8994_IRQ_DCS_DONE,
Mark Brownb30ead52011-07-12 15:47:17 +09004370 &wm8994->hubs);
Mark Brown2a8a8562011-07-24 12:20:41 +01004371 wm8994_free_irq(wm8994->wm8994, WM8994_IRQ_FIFOS_ERR, codec);
4372 wm8994_free_irq(wm8994->wm8994, WM8994_IRQ_TEMP_SHUT, codec);
4373 wm8994_free_irq(wm8994->wm8994, WM8994_IRQ_TEMP_WARN, codec);
Mark Browna421a0e2011-12-29 11:08:34 +00004374
Mark Brown9e6e96a2010-01-29 17:47:12 +00004375 return ret;
4376}
4377
Jesper Juhl34ff0f92012-04-09 22:52:19 +02004378static int wm8994_codec_remove(struct snd_soc_codec *codec)
Mark Brown9e6e96a2010-01-29 17:47:12 +00004379{
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +00004380 struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
Mark Brown2a8a8562011-07-24 12:20:41 +01004381 struct wm8994 *control = wm8994->wm8994;
Mark Brownc7ebf932011-07-12 19:47:59 +09004382 int i;
Mark Brown9e6e96a2010-01-29 17:47:12 +00004383
4384 wm8994_set_bias_level(codec, SND_SOC_BIAS_OFF);
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +00004385
Mark Brown39fb51a2010-11-26 17:23:43 +00004386 pm_runtime_disable(codec->dev);
4387
Mark Brownc7ebf932011-07-12 19:47:59 +09004388 for (i = 0; i < ARRAY_SIZE(wm8994->fll_locked); i++)
Mark Brown2a8a8562011-07-24 12:20:41 +01004389 wm8994_free_irq(wm8994->wm8994, WM8994_IRQ_FLL1_LOCK + i,
Mark Brownc7ebf932011-07-12 19:47:59 +09004390 &wm8994->fll_locked[i]);
4391
Mark Brown2a8a8562011-07-24 12:20:41 +01004392 wm8994_free_irq(wm8994->wm8994, WM8994_IRQ_DCS_DONE,
Mark Brownb30ead52011-07-12 15:47:17 +09004393 &wm8994->hubs);
Mark Brown2a8a8562011-07-24 12:20:41 +01004394 wm8994_free_irq(wm8994->wm8994, WM8994_IRQ_FIFOS_ERR, codec);
4395 wm8994_free_irq(wm8994->wm8994, WM8994_IRQ_TEMP_SHUT, codec);
4396 wm8994_free_irq(wm8994->wm8994, WM8994_IRQ_TEMP_WARN, codec);
Mark Brownb30ead52011-07-12 15:47:17 +09004397
Mark Brownaf6b6fe2011-11-30 20:32:05 +00004398 if (wm8994->jackdet)
4399 wm8994_free_irq(wm8994->wm8994, WM8994_IRQ_GPIO(6), wm8994);
4400
Mark Brown3a423152010-11-26 15:21:06 +00004401 switch (control->type) {
4402 case WM8994:
Mark Brown9b7c5252011-02-17 20:05:44 -08004403 if (wm8994->micdet_irq)
4404 free_irq(wm8994->micdet_irq, wm8994);
Mark Brown2a8a8562011-07-24 12:20:41 +01004405 wm8994_free_irq(wm8994->wm8994, WM8994_IRQ_MIC2_DET,
Mark Brown3a423152010-11-26 15:21:06 +00004406 wm8994);
Mark Brown2a8a8562011-07-24 12:20:41 +01004407 wm8994_free_irq(wm8994->wm8994, WM8994_IRQ_MIC1_SHRT,
Mark Brown3a423152010-11-26 15:21:06 +00004408 wm8994);
Mark Brown2a8a8562011-07-24 12:20:41 +01004409 wm8994_free_irq(wm8994->wm8994, WM8994_IRQ_MIC1_DET,
Mark Brown3a423152010-11-26 15:21:06 +00004410 wm8994);
4411 break;
Mark Brown821edd22010-11-26 15:21:09 +00004412
Mark Brown81204c82011-05-24 17:35:53 +08004413 case WM1811:
Mark Brown821edd22010-11-26 15:21:09 +00004414 case WM8958:
Mark Brown9b7c5252011-02-17 20:05:44 -08004415 if (wm8994->micdet_irq)
4416 free_irq(wm8994->micdet_irq, wm8994);
Mark Brown821edd22010-11-26 15:21:09 +00004417 break;
Mark Brown3a423152010-11-26 15:21:06 +00004418 }
Jesper Juhl34ff0f92012-04-09 22:52:19 +02004419 release_firmware(wm8994->mbc);
4420 release_firmware(wm8994->mbc_vss);
4421 release_firmware(wm8994->enh_eq);
Axel Lin24fb2b12010-11-23 15:58:39 +08004422 kfree(wm8994->retune_mobile_texts);
Mark Brown9e6e96a2010-01-29 17:47:12 +00004423 return 0;
4424}
4425
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +00004426static struct snd_soc_codec_driver soc_codec_dev_wm8994 = {
4427 .probe = wm8994_codec_probe,
4428 .remove = wm8994_codec_remove,
Mark Brown4752a882012-03-04 02:16:01 +00004429 .suspend = wm8994_codec_suspend,
4430 .resume = wm8994_codec_resume,
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +00004431 .set_bias_level = wm8994_set_bias_level,
4432};
4433
Bill Pemberton7a79e942012-12-07 09:26:37 -05004434static int wm8994_probe(struct platform_device *pdev)
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +00004435{
Mark Brown2bc16ed2012-03-03 23:24:39 +00004436 struct wm8994_priv *wm8994;
4437
4438 wm8994 = devm_kzalloc(&pdev->dev, sizeof(struct wm8994_priv),
4439 GFP_KERNEL);
4440 if (wm8994 == NULL)
4441 return -ENOMEM;
4442 platform_set_drvdata(pdev, wm8994);
4443
4444 wm8994->wm8994 = dev_get_drvdata(pdev->dev.parent);
Mark Brown2bc16ed2012-03-03 23:24:39 +00004445
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +00004446 return snd_soc_register_codec(&pdev->dev, &soc_codec_dev_wm8994,
4447 wm8994_dai, ARRAY_SIZE(wm8994_dai));
4448}
4449
Bill Pemberton7a79e942012-12-07 09:26:37 -05004450static int wm8994_remove(struct platform_device *pdev)
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +00004451{
4452 snd_soc_unregister_codec(&pdev->dev);
4453 return 0;
4454}
4455
Mark Brown4752a882012-03-04 02:16:01 +00004456#ifdef CONFIG_PM_SLEEP
4457static int wm8994_suspend(struct device *dev)
4458{
4459 struct wm8994_priv *wm8994 = dev_get_drvdata(dev);
4460
4461 /* Drop down to power saving mode when system is suspended */
4462 if (wm8994->jackdet && !wm8994->active_refcount)
4463 regmap_update_bits(wm8994->wm8994->regmap, WM8994_ANTIPOP_2,
4464 WM1811_JACKDET_MODE_MASK,
4465 wm8994->jackdet_mode);
4466
4467 return 0;
4468}
4469
4470static int wm8994_resume(struct device *dev)
4471{
4472 struct wm8994_priv *wm8994 = dev_get_drvdata(dev);
4473
Mark Brown78b76db2012-11-22 17:02:09 +09004474 if (wm8994->jackdet && wm8994->jackdet_mode)
Mark Brown4752a882012-03-04 02:16:01 +00004475 regmap_update_bits(wm8994->wm8994->regmap, WM8994_ANTIPOP_2,
4476 WM1811_JACKDET_MODE_MASK,
4477 WM1811_JACKDET_MODE_AUDIO);
4478
4479 return 0;
4480}
4481#endif
4482
4483static const struct dev_pm_ops wm8994_pm_ops = {
4484 SET_SYSTEM_SLEEP_PM_OPS(wm8994_suspend, wm8994_resume)
4485};
4486
Mark Brown9e6e96a2010-01-29 17:47:12 +00004487static struct platform_driver wm8994_codec_driver = {
4488 .driver = {
Mark Brown4752a882012-03-04 02:16:01 +00004489 .name = "wm8994-codec",
4490 .owner = THIS_MODULE,
4491 .pm = &wm8994_pm_ops,
4492 },
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +00004493 .probe = wm8994_probe,
Bill Pemberton7a79e942012-12-07 09:26:37 -05004494 .remove = wm8994_remove,
Mark Brown9e6e96a2010-01-29 17:47:12 +00004495};
4496
Mark Brown5bbcc3c2011-11-23 22:52:08 +00004497module_platform_driver(wm8994_codec_driver);
Mark Brown9e6e96a2010-01-29 17:47:12 +00004498
4499MODULE_DESCRIPTION("ASoC WM8994 driver");
4500MODULE_AUTHOR("Mark Brown <broonie@opensource.wolfsonmicro.com>");
4501MODULE_LICENSE("GPL");
4502MODULE_ALIAS("platform:wm8994-codec");