blob: 15b23f0b83e8c5cc326175db4a2a4695782af54c [file] [log] [blame]
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -07001/*
2 * Copyright 2004-2007 Freescale Semiconductor, Inc. All Rights Reserved.
3 * Copyright (C) 2008 Juergen Beisert
4 *
5 * This program is free software; you can redistribute it and/or
6 * modify it under the terms of the GNU General Public License
7 * as published by the Free Software Foundation; either version 2
8 * of the License, or (at your option) any later version.
9 * This program is distributed in the hope that it will be useful,
10 * but WITHOUT ANY WARRANTY; without even the implied warranty of
11 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
12 * GNU General Public License for more details.
13 *
14 * You should have received a copy of the GNU General Public License
15 * along with this program; if not, write to the
16 * Free Software Foundation
17 * 51 Franklin Street, Fifth Floor
18 * Boston, MA 02110-1301, USA.
19 */
20
21#include <linux/clk.h>
22#include <linux/completion.h>
23#include <linux/delay.h>
Robin Gongf62cacc2014-09-11 09:18:44 +080024#include <linux/dmaengine.h>
25#include <linux/dma-mapping.h>
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -070026#include <linux/err.h>
27#include <linux/gpio.h>
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -070028#include <linux/interrupt.h>
29#include <linux/io.h>
30#include <linux/irq.h>
31#include <linux/kernel.h>
32#include <linux/module.h>
33#include <linux/platform_device.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090034#include <linux/slab.h>
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -070035#include <linux/spi/spi.h>
36#include <linux/spi/spi_bitbang.h>
37#include <linux/types.h>
Shawn Guo22a85e42011-07-10 01:16:41 +080038#include <linux/of.h>
39#include <linux/of_device.h>
40#include <linux/of_gpio.h>
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -070041
Robin Gongf62cacc2014-09-11 09:18:44 +080042#include <linux/platform_data/dma-imx.h>
Arnd Bergmann82906b12012-08-24 15:14:29 +020043#include <linux/platform_data/spi-imx.h>
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -070044
45#define DRIVER_NAME "spi_imx"
46
47#define MXC_CSPIRXDATA 0x00
48#define MXC_CSPITXDATA 0x04
49#define MXC_CSPICTRL 0x08
50#define MXC_CSPIINT 0x0c
51#define MXC_RESET 0x1c
52
53/* generic defines to abstract from the different register layouts */
54#define MXC_INT_RR (1 << 0) /* Receive data ready interrupt */
55#define MXC_INT_TE (1 << 1) /* Transmit FIFO empty interrupt */
56
Robin Gongf62cacc2014-09-11 09:18:44 +080057/* The maximum bytes that a sdma BD can transfer.*/
58#define MAX_SDMA_BD_BYTES (1 << 15)
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -070059struct spi_imx_config {
60 unsigned int speed_hz;
61 unsigned int bpw;
62 unsigned int mode;
Uwe Kleine-König3b2aa892010-09-10 09:42:29 +020063 u8 cs;
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -070064};
65
Uwe Kleine-Königf4ba6312010-09-09 15:29:01 +020066enum spi_imx_devtype {
Shawn Guo04ee5852011-07-10 01:16:39 +080067 IMX1_CSPI,
68 IMX21_CSPI,
69 IMX27_CSPI,
70 IMX31_CSPI,
71 IMX35_CSPI, /* CSPI on all i.mx except above */
72 IMX51_ECSPI, /* ECSPI on i.mx51 and later */
Uwe Kleine-Königf4ba6312010-09-09 15:29:01 +020073};
74
75struct spi_imx_data;
76
77struct spi_imx_devtype_data {
78 void (*intctrl)(struct spi_imx_data *, int);
79 int (*config)(struct spi_imx_data *, struct spi_imx_config *);
80 void (*trigger)(struct spi_imx_data *);
81 int (*rx_available)(struct spi_imx_data *);
Uwe Kleine-König1723e662010-09-10 09:19:18 +020082 void (*reset)(struct spi_imx_data *);
Shawn Guo04ee5852011-07-10 01:16:39 +080083 enum spi_imx_devtype devtype;
Uwe Kleine-Königf4ba6312010-09-09 15:29:01 +020084};
85
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -070086struct spi_imx_data {
87 struct spi_bitbang bitbang;
Sascha Hauer6aa800c2016-02-17 14:28:48 +010088 struct device *dev;
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -070089
90 struct completion xfer_done;
Uwe Kleine-Königcc4d22a2012-03-29 21:54:18 +020091 void __iomem *base;
Anton Bondarenkof12ae172016-02-24 09:20:29 +010092 unsigned long base_phys;
93
Sascha Haueraa29d842012-03-07 09:30:22 +010094 struct clk *clk_per;
95 struct clk *clk_ipg;
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -070096 unsigned long spi_clk;
Anton Bondarenko4bfe9272016-02-19 08:43:03 +010097 unsigned int spi_bus_clk;
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -070098
Anton Bondarenkof12ae172016-02-24 09:20:29 +010099 unsigned int bytes_per_word;
100
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -0700101 unsigned int count;
102 void (*tx)(struct spi_imx_data *);
103 void (*rx)(struct spi_imx_data *);
104 void *rx_buf;
105 const void *tx_buf;
106 unsigned int txfifo; /* number of words pushed in tx FIFO */
107
Robin Gongf62cacc2014-09-11 09:18:44 +0800108 /* DMA */
Robin Gongf62cacc2014-09-11 09:18:44 +0800109 unsigned int dma_finished;
110 bool usedma;
Anton Bondarenko0dfbaa82015-12-05 17:57:01 +0100111 u32 wml;
Robin Gongf62cacc2014-09-11 09:18:44 +0800112 struct completion dma_rx_completion;
113 struct completion dma_tx_completion;
114
Uwe Kleine-König80023cb2012-05-21 21:49:35 +0200115 const struct spi_imx_devtype_data *devtype_data;
Shawn Guoc2387cb2011-07-10 01:16:40 +0800116 int chipselect[0];
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -0700117};
118
Shawn Guo04ee5852011-07-10 01:16:39 +0800119static inline int is_imx27_cspi(struct spi_imx_data *d)
120{
121 return d->devtype_data->devtype == IMX27_CSPI;
122}
123
124static inline int is_imx35_cspi(struct spi_imx_data *d)
125{
126 return d->devtype_data->devtype == IMX35_CSPI;
127}
128
Anton Bondarenkof8a87612015-12-05 17:57:02 +0100129static inline int is_imx51_ecspi(struct spi_imx_data *d)
130{
131 return d->devtype_data->devtype == IMX51_ECSPI;
132}
133
Shawn Guo04ee5852011-07-10 01:16:39 +0800134static inline unsigned spi_imx_get_fifosize(struct spi_imx_data *d)
135{
Anton Bondarenkof8a87612015-12-05 17:57:02 +0100136 return is_imx51_ecspi(d) ? 64 : 8;
Shawn Guo04ee5852011-07-10 01:16:39 +0800137}
138
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -0700139#define MXC_SPI_BUF_RX(type) \
140static void spi_imx_buf_rx_##type(struct spi_imx_data *spi_imx) \
141{ \
142 unsigned int val = readl(spi_imx->base + MXC_CSPIRXDATA); \
143 \
144 if (spi_imx->rx_buf) { \
145 *(type *)spi_imx->rx_buf = val; \
146 spi_imx->rx_buf += sizeof(type); \
147 } \
148}
149
150#define MXC_SPI_BUF_TX(type) \
151static void spi_imx_buf_tx_##type(struct spi_imx_data *spi_imx) \
152{ \
153 type val = 0; \
154 \
155 if (spi_imx->tx_buf) { \
156 val = *(type *)spi_imx->tx_buf; \
157 spi_imx->tx_buf += sizeof(type); \
158 } \
159 \
160 spi_imx->count -= sizeof(type); \
161 \
162 writel(val, spi_imx->base + MXC_CSPITXDATA); \
163}
164
165MXC_SPI_BUF_RX(u8)
166MXC_SPI_BUF_TX(u8)
167MXC_SPI_BUF_RX(u16)
168MXC_SPI_BUF_TX(u16)
169MXC_SPI_BUF_RX(u32)
170MXC_SPI_BUF_TX(u32)
171
172/* First entry is reserved, second entry is valid only if SDHC_SPIEN is set
173 * (which is currently not the case in this driver)
174 */
175static int mxc_clkdivs[] = {0, 3, 4, 6, 8, 12, 16, 24, 32, 48, 64, 96, 128, 192,
176 256, 384, 512, 768, 1024};
177
178/* MX21, MX27 */
179static unsigned int spi_imx_clkdiv_1(unsigned int fin,
Shawn Guo04ee5852011-07-10 01:16:39 +0800180 unsigned int fspi, unsigned int max)
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -0700181{
Shawn Guo04ee5852011-07-10 01:16:39 +0800182 int i;
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -0700183
184 for (i = 2; i < max; i++)
185 if (fspi * mxc_clkdivs[i] >= fin)
186 return i;
187
188 return max;
189}
190
Uwe Kleine-König0b599602010-09-09 21:02:48 +0200191/* MX1, MX31, MX35, MX51 CSPI */
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -0700192static unsigned int spi_imx_clkdiv_2(unsigned int fin,
193 unsigned int fspi)
194{
195 int i, div = 4;
196
197 for (i = 0; i < 7; i++) {
198 if (fspi * div >= fin)
199 return i;
200 div <<= 1;
201 }
202
203 return 7;
204}
205
Anton Bondarenkof12ae172016-02-24 09:20:29 +0100206static int spi_imx_bytes_per_word(const int bpw)
207{
208 return DIV_ROUND_UP(bpw, BITS_PER_BYTE);
209}
210
Robin Gongf62cacc2014-09-11 09:18:44 +0800211static bool spi_imx_can_dma(struct spi_master *master, struct spi_device *spi,
212 struct spi_transfer *transfer)
213{
214 struct spi_imx_data *spi_imx = spi_master_get_devdata(master);
Anton Bondarenkof12ae172016-02-24 09:20:29 +0100215 unsigned int bpw = transfer->bits_per_word;
Robin Gongf62cacc2014-09-11 09:18:44 +0800216
Anton Bondarenkof12ae172016-02-24 09:20:29 +0100217 if (!master->dma_rx)
218 return false;
219
220 if (!bpw)
221 bpw = spi->bits_per_word;
222
223 bpw = spi_imx_bytes_per_word(bpw);
224
225 if (bpw != 1 && bpw != 2 && bpw != 4)
226 return false;
227
228 if (transfer->len < spi_imx->wml * bpw)
229 return false;
230
231 if (transfer->len % (spi_imx->wml * bpw))
232 return false;
233
234 return true;
Robin Gongf62cacc2014-09-11 09:18:44 +0800235}
236
Shawn Guo66de7572011-07-10 01:16:37 +0800237#define MX51_ECSPI_CTRL 0x08
238#define MX51_ECSPI_CTRL_ENABLE (1 << 0)
239#define MX51_ECSPI_CTRL_XCH (1 << 2)
Robin Gongf62cacc2014-09-11 09:18:44 +0800240#define MX51_ECSPI_CTRL_SMC (1 << 3)
Shawn Guo66de7572011-07-10 01:16:37 +0800241#define MX51_ECSPI_CTRL_MODE_MASK (0xf << 4)
242#define MX51_ECSPI_CTRL_POSTDIV_OFFSET 8
243#define MX51_ECSPI_CTRL_PREDIV_OFFSET 12
244#define MX51_ECSPI_CTRL_CS(cs) ((cs) << 18)
245#define MX51_ECSPI_CTRL_BL_OFFSET 20
Uwe Kleine-König0b599602010-09-09 21:02:48 +0200246
Shawn Guo66de7572011-07-10 01:16:37 +0800247#define MX51_ECSPI_CONFIG 0x0c
248#define MX51_ECSPI_CONFIG_SCLKPHA(cs) (1 << ((cs) + 0))
249#define MX51_ECSPI_CONFIG_SCLKPOL(cs) (1 << ((cs) + 4))
250#define MX51_ECSPI_CONFIG_SBBCTRL(cs) (1 << ((cs) + 8))
251#define MX51_ECSPI_CONFIG_SSBPOL(cs) (1 << ((cs) + 12))
Knut Wohlrabc09b8902012-09-25 13:21:57 +0200252#define MX51_ECSPI_CONFIG_SCLKCTL(cs) (1 << ((cs) + 20))
Uwe Kleine-König0b599602010-09-09 21:02:48 +0200253
Shawn Guo66de7572011-07-10 01:16:37 +0800254#define MX51_ECSPI_INT 0x10
255#define MX51_ECSPI_INT_TEEN (1 << 0)
256#define MX51_ECSPI_INT_RREN (1 << 3)
Uwe Kleine-König0b599602010-09-09 21:02:48 +0200257
Robin Gongf62cacc2014-09-11 09:18:44 +0800258#define MX51_ECSPI_DMA 0x14
259#define MX51_ECSPI_DMA_TX_WML_OFFSET 0
260#define MX51_ECSPI_DMA_TX_WML_MASK 0x3F
261#define MX51_ECSPI_DMA_RX_WML_OFFSET 16
262#define MX51_ECSPI_DMA_RX_WML_MASK (0x3F << 16)
263#define MX51_ECSPI_DMA_RXT_WML_OFFSET 24
264#define MX51_ECSPI_DMA_RXT_WML_MASK (0x3F << 24)
265
Sascha Hauer2b0fd062016-02-24 09:20:27 +0100266#define MX51_ECSPI_DMA_TEDEN (1 << 7)
267#define MX51_ECSPI_DMA_RXDEN (1 << 23)
268#define MX51_ECSPI_DMA_RXTDEN (1 << 31)
Robin Gongf62cacc2014-09-11 09:18:44 +0800269
Shawn Guo66de7572011-07-10 01:16:37 +0800270#define MX51_ECSPI_STAT 0x18
271#define MX51_ECSPI_STAT_RR (1 << 3)
Uwe Kleine-König0b599602010-09-09 21:02:48 +0200272
Fabio Estevam9f6aa422015-12-03 23:23:24 -0200273#define MX51_ECSPI_TESTREG 0x20
274#define MX51_ECSPI_TESTREG_LBC BIT(31)
275
Uwe Kleine-König0b599602010-09-09 21:02:48 +0200276/* MX51 eCSPI */
Sascha Hauer6aa800c2016-02-17 14:28:48 +0100277static unsigned int mx51_ecspi_clkdiv(struct spi_imx_data *spi_imx,
278 unsigned int fspi, unsigned int *fres)
Uwe Kleine-König0b599602010-09-09 21:02:48 +0200279{
280 /*
281 * there are two 4-bit dividers, the pre-divider divides by
282 * $pre, the post-divider by 2^$post
283 */
284 unsigned int pre, post;
Sascha Hauer6aa800c2016-02-17 14:28:48 +0100285 unsigned int fin = spi_imx->spi_clk;
Uwe Kleine-König0b599602010-09-09 21:02:48 +0200286
287 if (unlikely(fspi > fin))
288 return 0;
289
290 post = fls(fin) - fls(fspi);
291 if (fin > fspi << post)
292 post++;
293
294 /* now we have: (fin <= fspi << post) with post being minimal */
295
296 post = max(4U, post) - 4;
297 if (unlikely(post > 0xf)) {
Sascha Hauer6aa800c2016-02-17 14:28:48 +0100298 dev_err(spi_imx->dev, "cannot set clock freq: %u (base freq: %u)\n",
299 fspi, fin);
Uwe Kleine-König0b599602010-09-09 21:02:48 +0200300 return 0xff;
301 }
302
303 pre = DIV_ROUND_UP(fin, fspi << post) - 1;
304
Sascha Hauer6aa800c2016-02-17 14:28:48 +0100305 dev_dbg(spi_imx->dev, "%s: fin: %u, fspi: %u, post: %u, pre: %u\n",
Uwe Kleine-König0b599602010-09-09 21:02:48 +0200306 __func__, fin, fspi, post, pre);
Marek Vasut6fd8b852013-12-18 18:31:47 +0100307
308 /* Resulting frequency for the SCLK line. */
309 *fres = (fin / (pre + 1)) >> post;
310
Shawn Guo66de7572011-07-10 01:16:37 +0800311 return (pre << MX51_ECSPI_CTRL_PREDIV_OFFSET) |
312 (post << MX51_ECSPI_CTRL_POSTDIV_OFFSET);
Uwe Kleine-König0b599602010-09-09 21:02:48 +0200313}
314
Shawn Guo66de7572011-07-10 01:16:37 +0800315static void __maybe_unused mx51_ecspi_intctrl(struct spi_imx_data *spi_imx, int enable)
Uwe Kleine-König0b599602010-09-09 21:02:48 +0200316{
317 unsigned val = 0;
318
319 if (enable & MXC_INT_TE)
Shawn Guo66de7572011-07-10 01:16:37 +0800320 val |= MX51_ECSPI_INT_TEEN;
Uwe Kleine-König0b599602010-09-09 21:02:48 +0200321
322 if (enable & MXC_INT_RR)
Shawn Guo66de7572011-07-10 01:16:37 +0800323 val |= MX51_ECSPI_INT_RREN;
Uwe Kleine-König0b599602010-09-09 21:02:48 +0200324
Shawn Guo66de7572011-07-10 01:16:37 +0800325 writel(val, spi_imx->base + MX51_ECSPI_INT);
Uwe Kleine-König0b599602010-09-09 21:02:48 +0200326}
327
Shawn Guo66de7572011-07-10 01:16:37 +0800328static void __maybe_unused mx51_ecspi_trigger(struct spi_imx_data *spi_imx)
Uwe Kleine-König0b599602010-09-09 21:02:48 +0200329{
Robin Gongf62cacc2014-09-11 09:18:44 +0800330 u32 reg = readl(spi_imx->base + MX51_ECSPI_CTRL);
Uwe Kleine-König0b599602010-09-09 21:02:48 +0200331
Robin Gongf62cacc2014-09-11 09:18:44 +0800332 if (!spi_imx->usedma)
333 reg |= MX51_ECSPI_CTRL_XCH;
334 else if (!spi_imx->dma_finished)
335 reg |= MX51_ECSPI_CTRL_SMC;
336 else
337 reg &= ~MX51_ECSPI_CTRL_SMC;
Shawn Guo66de7572011-07-10 01:16:37 +0800338 writel(reg, spi_imx->base + MX51_ECSPI_CTRL);
Uwe Kleine-König0b599602010-09-09 21:02:48 +0200339}
340
Shawn Guo66de7572011-07-10 01:16:37 +0800341static int __maybe_unused mx51_ecspi_config(struct spi_imx_data *spi_imx,
Uwe Kleine-König0b599602010-09-09 21:02:48 +0200342 struct spi_imx_config *config)
343{
Sascha Hauer2b0fd062016-02-24 09:20:27 +0100344 u32 ctrl = MX51_ECSPI_CTRL_ENABLE, cfg = 0;
Fabio Estevam9f6aa422015-12-03 23:23:24 -0200345 u32 clk = config->speed_hz, delay, reg;
Uwe Kleine-König0b599602010-09-09 21:02:48 +0200346
Sascha Hauerf020c392011-02-08 21:08:59 +0100347 /*
348 * The hardware seems to have a race condition when changing modes. The
349 * current assumption is that the selection of the channel arrives
350 * earlier in the hardware than the mode bits when they are written at
351 * the same time.
352 * So set master mode for all channels as we do not support slave mode.
353 */
Shawn Guo66de7572011-07-10 01:16:37 +0800354 ctrl |= MX51_ECSPI_CTRL_MODE_MASK;
Uwe Kleine-König0b599602010-09-09 21:02:48 +0200355
356 /* set clock speed */
Sascha Hauer6aa800c2016-02-17 14:28:48 +0100357 ctrl |= mx51_ecspi_clkdiv(spi_imx, config->speed_hz, &clk);
Anton Bondarenko4bfe9272016-02-19 08:43:03 +0100358 spi_imx->spi_bus_clk = clk;
Uwe Kleine-König0b599602010-09-09 21:02:48 +0200359
360 /* set chip select to use */
Shawn Guo66de7572011-07-10 01:16:37 +0800361 ctrl |= MX51_ECSPI_CTRL_CS(config->cs);
Uwe Kleine-König0b599602010-09-09 21:02:48 +0200362
Shawn Guo66de7572011-07-10 01:16:37 +0800363 ctrl |= (config->bpw - 1) << MX51_ECSPI_CTRL_BL_OFFSET;
Uwe Kleine-König0b599602010-09-09 21:02:48 +0200364
Shawn Guo66de7572011-07-10 01:16:37 +0800365 cfg |= MX51_ECSPI_CONFIG_SBBCTRL(config->cs);
Uwe Kleine-König0b599602010-09-09 21:02:48 +0200366
367 if (config->mode & SPI_CPHA)
Shawn Guo66de7572011-07-10 01:16:37 +0800368 cfg |= MX51_ECSPI_CONFIG_SCLKPHA(config->cs);
Andrew Y. Kuksov14762532015-07-14 16:23:25 +0300369 else
370 cfg &= ~MX51_ECSPI_CONFIG_SCLKPHA(config->cs);
Uwe Kleine-König0b599602010-09-09 21:02:48 +0200371
Knut Wohlrabc09b8902012-09-25 13:21:57 +0200372 if (config->mode & SPI_CPOL) {
Shawn Guo66de7572011-07-10 01:16:37 +0800373 cfg |= MX51_ECSPI_CONFIG_SCLKPOL(config->cs);
Knut Wohlrabc09b8902012-09-25 13:21:57 +0200374 cfg |= MX51_ECSPI_CONFIG_SCLKCTL(config->cs);
Andrew Y. Kuksov14762532015-07-14 16:23:25 +0300375 } else {
376 cfg &= ~MX51_ECSPI_CONFIG_SCLKPOL(config->cs);
377 cfg &= ~MX51_ECSPI_CONFIG_SCLKCTL(config->cs);
Knut Wohlrabc09b8902012-09-25 13:21:57 +0200378 }
Uwe Kleine-König0b599602010-09-09 21:02:48 +0200379 if (config->mode & SPI_CS_HIGH)
Shawn Guo66de7572011-07-10 01:16:37 +0800380 cfg |= MX51_ECSPI_CONFIG_SSBPOL(config->cs);
Andrew Y. Kuksov14762532015-07-14 16:23:25 +0300381 else
382 cfg &= ~MX51_ECSPI_CONFIG_SSBPOL(config->cs);
Uwe Kleine-König0b599602010-09-09 21:02:48 +0200383
Anton Bondarenkof677f172015-12-08 07:43:43 +0100384 /* CTRL register always go first to bring out controller from reset */
385 writel(ctrl, spi_imx->base + MX51_ECSPI_CTRL);
386
Fabio Estevam9f6aa422015-12-03 23:23:24 -0200387 reg = readl(spi_imx->base + MX51_ECSPI_TESTREG);
388 if (config->mode & SPI_LOOP)
389 reg |= MX51_ECSPI_TESTREG_LBC;
390 else
391 reg &= ~MX51_ECSPI_TESTREG_LBC;
392 writel(reg, spi_imx->base + MX51_ECSPI_TESTREG);
393
Shawn Guo66de7572011-07-10 01:16:37 +0800394 writel(cfg, spi_imx->base + MX51_ECSPI_CONFIG);
Uwe Kleine-König0b599602010-09-09 21:02:48 +0200395
Marek Vasut6fd8b852013-12-18 18:31:47 +0100396 /*
397 * Wait until the changes in the configuration register CONFIGREG
398 * propagate into the hardware. It takes exactly one tick of the
399 * SCLK clock, but we will wait two SCLK clock just to be sure. The
400 * effect of the delay it takes for the hardware to apply changes
401 * is noticable if the SCLK clock run very slow. In such a case, if
402 * the polarity of SCLK should be inverted, the GPIO ChipSelect might
403 * be asserted before the SCLK polarity changes, which would disrupt
404 * the SPI communication as the device on the other end would consider
405 * the change of SCLK polarity as a clock tick already.
406 */
407 delay = (2 * 1000000) / clk;
408 if (likely(delay < 10)) /* SCLK is faster than 100 kHz */
409 udelay(delay);
410 else /* SCLK is _very_ slow */
411 usleep_range(delay, delay + 10);
412
Robin Gongf62cacc2014-09-11 09:18:44 +0800413 /*
414 * Configure the DMA register: setup the watermark
415 * and enable DMA request.
416 */
Robin Gongf62cacc2014-09-11 09:18:44 +0800417
Sascha Hauer2b0fd062016-02-24 09:20:27 +0100418 writel(spi_imx->wml << MX51_ECSPI_DMA_RX_WML_OFFSET |
419 spi_imx->wml << MX51_ECSPI_DMA_TX_WML_OFFSET |
420 spi_imx->wml << MX51_ECSPI_DMA_RXT_WML_OFFSET |
421 MX51_ECSPI_DMA_TEDEN | MX51_ECSPI_DMA_RXDEN |
422 MX51_ECSPI_DMA_RXTDEN, spi_imx->base + MX51_ECSPI_DMA);
Robin Gongf62cacc2014-09-11 09:18:44 +0800423
Uwe Kleine-König0b599602010-09-09 21:02:48 +0200424 return 0;
425}
426
Shawn Guo66de7572011-07-10 01:16:37 +0800427static int __maybe_unused mx51_ecspi_rx_available(struct spi_imx_data *spi_imx)
Uwe Kleine-König0b599602010-09-09 21:02:48 +0200428{
Shawn Guo66de7572011-07-10 01:16:37 +0800429 return readl(spi_imx->base + MX51_ECSPI_STAT) & MX51_ECSPI_STAT_RR;
Uwe Kleine-König0b599602010-09-09 21:02:48 +0200430}
431
Shawn Guo66de7572011-07-10 01:16:37 +0800432static void __maybe_unused mx51_ecspi_reset(struct spi_imx_data *spi_imx)
Uwe Kleine-König0b599602010-09-09 21:02:48 +0200433{
434 /* drain receive buffer */
Shawn Guo66de7572011-07-10 01:16:37 +0800435 while (mx51_ecspi_rx_available(spi_imx))
Uwe Kleine-König0b599602010-09-09 21:02:48 +0200436 readl(spi_imx->base + MXC_CSPIRXDATA);
437}
438
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -0700439#define MX31_INTREG_TEEN (1 << 0)
440#define MX31_INTREG_RREN (1 << 3)
441
442#define MX31_CSPICTRL_ENABLE (1 << 0)
443#define MX31_CSPICTRL_MASTER (1 << 1)
444#define MX31_CSPICTRL_XCH (1 << 2)
445#define MX31_CSPICTRL_POL (1 << 4)
446#define MX31_CSPICTRL_PHA (1 << 5)
447#define MX31_CSPICTRL_SSCTL (1 << 6)
448#define MX31_CSPICTRL_SSPOL (1 << 7)
449#define MX31_CSPICTRL_BC_SHIFT 8
450#define MX35_CSPICTRL_BL_SHIFT 20
451#define MX31_CSPICTRL_CS_SHIFT 24
452#define MX35_CSPICTRL_CS_SHIFT 12
453#define MX31_CSPICTRL_DR_SHIFT 16
454
455#define MX31_CSPISTATUS 0x14
456#define MX31_STATUS_RR (1 << 3)
457
458/* These functions also work for the i.MX35, but be aware that
459 * the i.MX35 has a slightly different register layout for bits
460 * we do not use here.
461 */
Uwe Kleine-Königf4ba6312010-09-09 15:29:01 +0200462static void __maybe_unused mx31_intctrl(struct spi_imx_data *spi_imx, int enable)
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -0700463{
464 unsigned int val = 0;
465
466 if (enable & MXC_INT_TE)
467 val |= MX31_INTREG_TEEN;
468 if (enable & MXC_INT_RR)
469 val |= MX31_INTREG_RREN;
470
471 writel(val, spi_imx->base + MXC_CSPIINT);
472}
473
Uwe Kleine-Königf4ba6312010-09-09 15:29:01 +0200474static void __maybe_unused mx31_trigger(struct spi_imx_data *spi_imx)
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -0700475{
476 unsigned int reg;
477
478 reg = readl(spi_imx->base + MXC_CSPICTRL);
479 reg |= MX31_CSPICTRL_XCH;
480 writel(reg, spi_imx->base + MXC_CSPICTRL);
481}
482
Shawn Guo2a64a902011-07-10 01:16:38 +0800483static int __maybe_unused mx31_config(struct spi_imx_data *spi_imx,
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -0700484 struct spi_imx_config *config)
485{
486 unsigned int reg = MX31_CSPICTRL_ENABLE | MX31_CSPICTRL_MASTER;
Uwe Kleine-König3b2aa892010-09-10 09:42:29 +0200487 int cs = spi_imx->chipselect[config->cs];
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -0700488
489 reg |= spi_imx_clkdiv_2(spi_imx->spi_clk, config->speed_hz) <<
490 MX31_CSPICTRL_DR_SHIFT;
491
Shawn Guo04ee5852011-07-10 01:16:39 +0800492 if (is_imx35_cspi(spi_imx)) {
Shawn Guo2a64a902011-07-10 01:16:38 +0800493 reg |= (config->bpw - 1) << MX35_CSPICTRL_BL_SHIFT;
494 reg |= MX31_CSPICTRL_SSCTL;
495 } else {
496 reg |= (config->bpw - 1) << MX31_CSPICTRL_BC_SHIFT;
497 }
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -0700498
499 if (config->mode & SPI_CPHA)
500 reg |= MX31_CSPICTRL_PHA;
501 if (config->mode & SPI_CPOL)
502 reg |= MX31_CSPICTRL_POL;
503 if (config->mode & SPI_CS_HIGH)
504 reg |= MX31_CSPICTRL_SSPOL;
Uwe Kleine-König3b2aa892010-09-10 09:42:29 +0200505 if (cs < 0)
Shawn Guo2a64a902011-07-10 01:16:38 +0800506 reg |= (cs + 32) <<
Shawn Guo04ee5852011-07-10 01:16:39 +0800507 (is_imx35_cspi(spi_imx) ? MX35_CSPICTRL_CS_SHIFT :
508 MX31_CSPICTRL_CS_SHIFT);
Uwe Kleine-König1723e662010-09-10 09:19:18 +0200509
510 writel(reg, spi_imx->base + MXC_CSPICTRL);
511
512 return 0;
513}
514
Uwe Kleine-Königf4ba6312010-09-09 15:29:01 +0200515static int __maybe_unused mx31_rx_available(struct spi_imx_data *spi_imx)
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -0700516{
517 return readl(spi_imx->base + MX31_CSPISTATUS) & MX31_STATUS_RR;
518}
519
Shawn Guo2a64a902011-07-10 01:16:38 +0800520static void __maybe_unused mx31_reset(struct spi_imx_data *spi_imx)
Uwe Kleine-König1723e662010-09-10 09:19:18 +0200521{
522 /* drain receive buffer */
Shawn Guo2a64a902011-07-10 01:16:38 +0800523 while (readl(spi_imx->base + MX31_CSPISTATUS) & MX31_STATUS_RR)
Uwe Kleine-König1723e662010-09-10 09:19:18 +0200524 readl(spi_imx->base + MXC_CSPIRXDATA);
525}
526
Shawn Guo3451fb12011-07-10 01:16:36 +0800527#define MX21_INTREG_RR (1 << 4)
528#define MX21_INTREG_TEEN (1 << 9)
529#define MX21_INTREG_RREN (1 << 13)
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -0700530
Shawn Guo3451fb12011-07-10 01:16:36 +0800531#define MX21_CSPICTRL_POL (1 << 5)
532#define MX21_CSPICTRL_PHA (1 << 6)
533#define MX21_CSPICTRL_SSPOL (1 << 8)
534#define MX21_CSPICTRL_XCH (1 << 9)
535#define MX21_CSPICTRL_ENABLE (1 << 10)
536#define MX21_CSPICTRL_MASTER (1 << 11)
537#define MX21_CSPICTRL_DR_SHIFT 14
538#define MX21_CSPICTRL_CS_SHIFT 19
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -0700539
Shawn Guo3451fb12011-07-10 01:16:36 +0800540static void __maybe_unused mx21_intctrl(struct spi_imx_data *spi_imx, int enable)
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -0700541{
542 unsigned int val = 0;
543
544 if (enable & MXC_INT_TE)
Shawn Guo3451fb12011-07-10 01:16:36 +0800545 val |= MX21_INTREG_TEEN;
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -0700546 if (enable & MXC_INT_RR)
Shawn Guo3451fb12011-07-10 01:16:36 +0800547 val |= MX21_INTREG_RREN;
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -0700548
549 writel(val, spi_imx->base + MXC_CSPIINT);
550}
551
Shawn Guo3451fb12011-07-10 01:16:36 +0800552static void __maybe_unused mx21_trigger(struct spi_imx_data *spi_imx)
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -0700553{
554 unsigned int reg;
555
556 reg = readl(spi_imx->base + MXC_CSPICTRL);
Shawn Guo3451fb12011-07-10 01:16:36 +0800557 reg |= MX21_CSPICTRL_XCH;
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -0700558 writel(reg, spi_imx->base + MXC_CSPICTRL);
559}
560
Shawn Guo3451fb12011-07-10 01:16:36 +0800561static int __maybe_unused mx21_config(struct spi_imx_data *spi_imx,
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -0700562 struct spi_imx_config *config)
563{
Shawn Guo3451fb12011-07-10 01:16:36 +0800564 unsigned int reg = MX21_CSPICTRL_ENABLE | MX21_CSPICTRL_MASTER;
Uwe Kleine-König3b2aa892010-09-10 09:42:29 +0200565 int cs = spi_imx->chipselect[config->cs];
Shawn Guo04ee5852011-07-10 01:16:39 +0800566 unsigned int max = is_imx27_cspi(spi_imx) ? 16 : 18;
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -0700567
Shawn Guo04ee5852011-07-10 01:16:39 +0800568 reg |= spi_imx_clkdiv_1(spi_imx->spi_clk, config->speed_hz, max) <<
Shawn Guo3451fb12011-07-10 01:16:36 +0800569 MX21_CSPICTRL_DR_SHIFT;
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -0700570 reg |= config->bpw - 1;
571
572 if (config->mode & SPI_CPHA)
Shawn Guo3451fb12011-07-10 01:16:36 +0800573 reg |= MX21_CSPICTRL_PHA;
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -0700574 if (config->mode & SPI_CPOL)
Shawn Guo3451fb12011-07-10 01:16:36 +0800575 reg |= MX21_CSPICTRL_POL;
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -0700576 if (config->mode & SPI_CS_HIGH)
Shawn Guo3451fb12011-07-10 01:16:36 +0800577 reg |= MX21_CSPICTRL_SSPOL;
Uwe Kleine-König3b2aa892010-09-10 09:42:29 +0200578 if (cs < 0)
Shawn Guo3451fb12011-07-10 01:16:36 +0800579 reg |= (cs + 32) << MX21_CSPICTRL_CS_SHIFT;
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -0700580
581 writel(reg, spi_imx->base + MXC_CSPICTRL);
582
583 return 0;
584}
585
Shawn Guo3451fb12011-07-10 01:16:36 +0800586static int __maybe_unused mx21_rx_available(struct spi_imx_data *spi_imx)
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -0700587{
Shawn Guo3451fb12011-07-10 01:16:36 +0800588 return readl(spi_imx->base + MXC_CSPIINT) & MX21_INTREG_RR;
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -0700589}
590
Shawn Guo3451fb12011-07-10 01:16:36 +0800591static void __maybe_unused mx21_reset(struct spi_imx_data *spi_imx)
Uwe Kleine-König1723e662010-09-10 09:19:18 +0200592{
593 writel(1, spi_imx->base + MXC_RESET);
594}
595
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -0700596#define MX1_INTREG_RR (1 << 3)
597#define MX1_INTREG_TEEN (1 << 8)
598#define MX1_INTREG_RREN (1 << 11)
599
600#define MX1_CSPICTRL_POL (1 << 4)
601#define MX1_CSPICTRL_PHA (1 << 5)
602#define MX1_CSPICTRL_XCH (1 << 8)
603#define MX1_CSPICTRL_ENABLE (1 << 9)
604#define MX1_CSPICTRL_MASTER (1 << 10)
605#define MX1_CSPICTRL_DR_SHIFT 13
606
Uwe Kleine-Königf4ba6312010-09-09 15:29:01 +0200607static void __maybe_unused mx1_intctrl(struct spi_imx_data *spi_imx, int enable)
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -0700608{
609 unsigned int val = 0;
610
611 if (enable & MXC_INT_TE)
612 val |= MX1_INTREG_TEEN;
613 if (enable & MXC_INT_RR)
614 val |= MX1_INTREG_RREN;
615
616 writel(val, spi_imx->base + MXC_CSPIINT);
617}
618
Uwe Kleine-Königf4ba6312010-09-09 15:29:01 +0200619static void __maybe_unused mx1_trigger(struct spi_imx_data *spi_imx)
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -0700620{
621 unsigned int reg;
622
623 reg = readl(spi_imx->base + MXC_CSPICTRL);
624 reg |= MX1_CSPICTRL_XCH;
625 writel(reg, spi_imx->base + MXC_CSPICTRL);
626}
627
Uwe Kleine-Königf4ba6312010-09-09 15:29:01 +0200628static int __maybe_unused mx1_config(struct spi_imx_data *spi_imx,
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -0700629 struct spi_imx_config *config)
630{
631 unsigned int reg = MX1_CSPICTRL_ENABLE | MX1_CSPICTRL_MASTER;
632
633 reg |= spi_imx_clkdiv_2(spi_imx->spi_clk, config->speed_hz) <<
634 MX1_CSPICTRL_DR_SHIFT;
635 reg |= config->bpw - 1;
636
637 if (config->mode & SPI_CPHA)
638 reg |= MX1_CSPICTRL_PHA;
639 if (config->mode & SPI_CPOL)
640 reg |= MX1_CSPICTRL_POL;
641
642 writel(reg, spi_imx->base + MXC_CSPICTRL);
643
644 return 0;
645}
646
Uwe Kleine-Königf4ba6312010-09-09 15:29:01 +0200647static int __maybe_unused mx1_rx_available(struct spi_imx_data *spi_imx)
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -0700648{
649 return readl(spi_imx->base + MXC_CSPIINT) & MX1_INTREG_RR;
650}
651
Uwe Kleine-König1723e662010-09-10 09:19:18 +0200652static void __maybe_unused mx1_reset(struct spi_imx_data *spi_imx)
653{
654 writel(1, spi_imx->base + MXC_RESET);
655}
656
Shawn Guo04ee5852011-07-10 01:16:39 +0800657static struct spi_imx_devtype_data imx1_cspi_devtype_data = {
658 .intctrl = mx1_intctrl,
659 .config = mx1_config,
660 .trigger = mx1_trigger,
661 .rx_available = mx1_rx_available,
662 .reset = mx1_reset,
663 .devtype = IMX1_CSPI,
664};
665
666static struct spi_imx_devtype_data imx21_cspi_devtype_data = {
667 .intctrl = mx21_intctrl,
668 .config = mx21_config,
669 .trigger = mx21_trigger,
670 .rx_available = mx21_rx_available,
671 .reset = mx21_reset,
672 .devtype = IMX21_CSPI,
673};
674
675static struct spi_imx_devtype_data imx27_cspi_devtype_data = {
676 /* i.mx27 cspi shares the functions with i.mx21 one */
677 .intctrl = mx21_intctrl,
678 .config = mx21_config,
679 .trigger = mx21_trigger,
680 .rx_available = mx21_rx_available,
681 .reset = mx21_reset,
682 .devtype = IMX27_CSPI,
683};
684
685static struct spi_imx_devtype_data imx31_cspi_devtype_data = {
686 .intctrl = mx31_intctrl,
687 .config = mx31_config,
688 .trigger = mx31_trigger,
689 .rx_available = mx31_rx_available,
690 .reset = mx31_reset,
691 .devtype = IMX31_CSPI,
692};
693
694static struct spi_imx_devtype_data imx35_cspi_devtype_data = {
695 /* i.mx35 and later cspi shares the functions with i.mx31 one */
696 .intctrl = mx31_intctrl,
697 .config = mx31_config,
698 .trigger = mx31_trigger,
699 .rx_available = mx31_rx_available,
700 .reset = mx31_reset,
701 .devtype = IMX35_CSPI,
702};
703
704static struct spi_imx_devtype_data imx51_ecspi_devtype_data = {
705 .intctrl = mx51_ecspi_intctrl,
706 .config = mx51_ecspi_config,
707 .trigger = mx51_ecspi_trigger,
708 .rx_available = mx51_ecspi_rx_available,
709 .reset = mx51_ecspi_reset,
710 .devtype = IMX51_ECSPI,
711};
712
Krzysztof Kozlowskidb1b8202015-05-02 00:44:04 +0900713static const struct platform_device_id spi_imx_devtype[] = {
Shawn Guo04ee5852011-07-10 01:16:39 +0800714 {
715 .name = "imx1-cspi",
716 .driver_data = (kernel_ulong_t) &imx1_cspi_devtype_data,
717 }, {
718 .name = "imx21-cspi",
719 .driver_data = (kernel_ulong_t) &imx21_cspi_devtype_data,
720 }, {
721 .name = "imx27-cspi",
722 .driver_data = (kernel_ulong_t) &imx27_cspi_devtype_data,
723 }, {
724 .name = "imx31-cspi",
725 .driver_data = (kernel_ulong_t) &imx31_cspi_devtype_data,
726 }, {
727 .name = "imx35-cspi",
728 .driver_data = (kernel_ulong_t) &imx35_cspi_devtype_data,
729 }, {
730 .name = "imx51-ecspi",
731 .driver_data = (kernel_ulong_t) &imx51_ecspi_devtype_data,
732 }, {
733 /* sentinel */
734 }
Uwe Kleine-Königf4ba6312010-09-09 15:29:01 +0200735};
736
Shawn Guo22a85e42011-07-10 01:16:41 +0800737static const struct of_device_id spi_imx_dt_ids[] = {
738 { .compatible = "fsl,imx1-cspi", .data = &imx1_cspi_devtype_data, },
739 { .compatible = "fsl,imx21-cspi", .data = &imx21_cspi_devtype_data, },
740 { .compatible = "fsl,imx27-cspi", .data = &imx27_cspi_devtype_data, },
741 { .compatible = "fsl,imx31-cspi", .data = &imx31_cspi_devtype_data, },
742 { .compatible = "fsl,imx35-cspi", .data = &imx35_cspi_devtype_data, },
743 { .compatible = "fsl,imx51-ecspi", .data = &imx51_ecspi_devtype_data, },
744 { /* sentinel */ }
745};
Niels de Vos27743e02013-07-29 09:38:05 +0200746MODULE_DEVICE_TABLE(of, spi_imx_dt_ids);
Shawn Guo22a85e42011-07-10 01:16:41 +0800747
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -0700748static void spi_imx_chipselect(struct spi_device *spi, int is_active)
749{
750 struct spi_imx_data *spi_imx = spi_master_get_devdata(spi->master);
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -0700751 int gpio = spi_imx->chipselect[spi->chip_select];
Uwe Kleine-Könige6a0a8b2009-10-01 15:44:33 -0700752 int active = is_active != BITBANG_CS_INACTIVE;
753 int dev_is_lowactive = !(spi->mode & SPI_CS_HIGH);
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -0700754
Hui Wang8b17e052012-07-13 10:51:29 +0800755 if (!gpio_is_valid(gpio))
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -0700756 return;
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -0700757
Uwe Kleine-Könige6a0a8b2009-10-01 15:44:33 -0700758 gpio_set_value(gpio, dev_is_lowactive ^ active);
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -0700759}
760
761static void spi_imx_push(struct spi_imx_data *spi_imx)
762{
Shawn Guo04ee5852011-07-10 01:16:39 +0800763 while (spi_imx->txfifo < spi_imx_get_fifosize(spi_imx)) {
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -0700764 if (!spi_imx->count)
765 break;
766 spi_imx->tx(spi_imx);
767 spi_imx->txfifo++;
768 }
769
Shawn Guoedd501bb2011-07-10 01:16:35 +0800770 spi_imx->devtype_data->trigger(spi_imx);
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -0700771}
772
773static irqreturn_t spi_imx_isr(int irq, void *dev_id)
774{
775 struct spi_imx_data *spi_imx = dev_id;
776
Shawn Guoedd501bb2011-07-10 01:16:35 +0800777 while (spi_imx->devtype_data->rx_available(spi_imx)) {
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -0700778 spi_imx->rx(spi_imx);
779 spi_imx->txfifo--;
780 }
781
782 if (spi_imx->count) {
783 spi_imx_push(spi_imx);
784 return IRQ_HANDLED;
785 }
786
787 if (spi_imx->txfifo) {
788 /* No data left to push, but still waiting for rx data,
789 * enable receive data available interrupt.
790 */
Shawn Guoedd501bb2011-07-10 01:16:35 +0800791 spi_imx->devtype_data->intctrl(
Uwe Kleine-Königf4ba6312010-09-09 15:29:01 +0200792 spi_imx, MXC_INT_RR);
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -0700793 return IRQ_HANDLED;
794 }
795
Shawn Guoedd501bb2011-07-10 01:16:35 +0800796 spi_imx->devtype_data->intctrl(spi_imx, 0);
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -0700797 complete(&spi_imx->xfer_done);
798
799 return IRQ_HANDLED;
800}
801
Anton Bondarenkof12ae172016-02-24 09:20:29 +0100802static int spi_imx_dma_configure(struct spi_master *master,
803 int bytes_per_word)
804{
805 int ret;
806 enum dma_slave_buswidth buswidth;
807 struct dma_slave_config rx = {}, tx = {};
808 struct spi_imx_data *spi_imx = spi_master_get_devdata(master);
809
810 if (bytes_per_word == spi_imx->bytes_per_word)
811 /* Same as last time */
812 return 0;
813
814 switch (bytes_per_word) {
815 case 4:
816 buswidth = DMA_SLAVE_BUSWIDTH_4_BYTES;
817 break;
818 case 2:
819 buswidth = DMA_SLAVE_BUSWIDTH_2_BYTES;
820 break;
821 case 1:
822 buswidth = DMA_SLAVE_BUSWIDTH_1_BYTE;
823 break;
824 default:
825 return -EINVAL;
826 }
827
828 tx.direction = DMA_MEM_TO_DEV;
829 tx.dst_addr = spi_imx->base_phys + MXC_CSPITXDATA;
830 tx.dst_addr_width = buswidth;
831 tx.dst_maxburst = spi_imx->wml;
832 ret = dmaengine_slave_config(master->dma_tx, &tx);
833 if (ret) {
834 dev_err(spi_imx->dev, "TX dma configuration failed with %d\n", ret);
835 return ret;
836 }
837
838 rx.direction = DMA_DEV_TO_MEM;
839 rx.src_addr = spi_imx->base_phys + MXC_CSPIRXDATA;
840 rx.src_addr_width = buswidth;
841 rx.src_maxburst = spi_imx->wml;
842 ret = dmaengine_slave_config(master->dma_rx, &rx);
843 if (ret) {
844 dev_err(spi_imx->dev, "RX dma configuration failed with %d\n", ret);
845 return ret;
846 }
847
848 spi_imx->bytes_per_word = bytes_per_word;
849
850 return 0;
851}
852
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -0700853static int spi_imx_setupxfer(struct spi_device *spi,
854 struct spi_transfer *t)
855{
856 struct spi_imx_data *spi_imx = spi_master_get_devdata(spi->master);
857 struct spi_imx_config config;
Anton Bondarenkof12ae172016-02-24 09:20:29 +0100858 int ret;
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -0700859
860 config.bpw = t ? t->bits_per_word : spi->bits_per_word;
861 config.speed_hz = t ? t->speed_hz : spi->max_speed_hz;
862 config.mode = spi->mode;
Uwe Kleine-König3b2aa892010-09-10 09:42:29 +0200863 config.cs = spi->chip_select;
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -0700864
Sascha Hauer462d26b2009-10-01 15:44:29 -0700865 if (!config.speed_hz)
866 config.speed_hz = spi->max_speed_hz;
867 if (!config.bpw)
868 config.bpw = spi->bits_per_word;
Sascha Hauer462d26b2009-10-01 15:44:29 -0700869
Uwe Kleine-Könige6a0a8b2009-10-01 15:44:33 -0700870 /* Initialize the functions for transfer */
871 if (config.bpw <= 8) {
872 spi_imx->rx = spi_imx_buf_rx_u8;
873 spi_imx->tx = spi_imx_buf_tx_u8;
874 } else if (config.bpw <= 16) {
875 spi_imx->rx = spi_imx_buf_rx_u16;
876 spi_imx->tx = spi_imx_buf_tx_u16;
Sachin Kamat60514262013-05-30 13:38:09 +0530877 } else {
Uwe Kleine-Könige6a0a8b2009-10-01 15:44:33 -0700878 spi_imx->rx = spi_imx_buf_rx_u32;
879 spi_imx->tx = spi_imx_buf_tx_u32;
Stephen Warren24778be2013-05-21 20:36:35 -0600880 }
Uwe Kleine-Könige6a0a8b2009-10-01 15:44:33 -0700881
Sascha Hauerc008a802016-02-24 09:20:26 +0100882 if (spi_imx_can_dma(spi_imx->bitbang.master, spi, t))
883 spi_imx->usedma = 1;
884 else
885 spi_imx->usedma = 0;
886
Anton Bondarenkof12ae172016-02-24 09:20:29 +0100887 if (spi_imx->usedma) {
888 ret = spi_imx_dma_configure(spi->master,
889 spi_imx_bytes_per_word(config.bpw));
890 if (ret)
891 return ret;
892 }
893
Shawn Guoedd501bb2011-07-10 01:16:35 +0800894 spi_imx->devtype_data->config(spi_imx, &config);
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -0700895
896 return 0;
897}
898
Robin Gongf62cacc2014-09-11 09:18:44 +0800899static void spi_imx_sdma_exit(struct spi_imx_data *spi_imx)
900{
901 struct spi_master *master = spi_imx->bitbang.master;
902
903 if (master->dma_rx) {
904 dma_release_channel(master->dma_rx);
905 master->dma_rx = NULL;
906 }
907
908 if (master->dma_tx) {
909 dma_release_channel(master->dma_tx);
910 master->dma_tx = NULL;
911 }
Robin Gongf62cacc2014-09-11 09:18:44 +0800912}
913
914static int spi_imx_sdma_init(struct device *dev, struct spi_imx_data *spi_imx,
Anton Bondarenkof12ae172016-02-24 09:20:29 +0100915 struct spi_master *master)
Robin Gongf62cacc2014-09-11 09:18:44 +0800916{
Robin Gongf62cacc2014-09-11 09:18:44 +0800917 int ret;
918
Robin Gonga02bb402015-02-03 10:25:53 +0800919 /* use pio mode for i.mx6dl chip TKT238285 */
920 if (of_machine_is_compatible("fsl,imx6dl"))
921 return 0;
922
Anton Bondarenko0dfbaa82015-12-05 17:57:01 +0100923 spi_imx->wml = spi_imx_get_fifosize(spi_imx) / 2;
924
Robin Gongf62cacc2014-09-11 09:18:44 +0800925 /* Prepare for TX DMA: */
Anton Bondarenko37600472015-12-08 07:43:45 +0100926 master->dma_tx = dma_request_slave_channel_reason(dev, "tx");
927 if (IS_ERR(master->dma_tx)) {
928 ret = PTR_ERR(master->dma_tx);
929 dev_dbg(dev, "can't get the TX DMA channel, error %d!\n", ret);
930 master->dma_tx = NULL;
Robin Gongf62cacc2014-09-11 09:18:44 +0800931 goto err;
932 }
933
Robin Gongf62cacc2014-09-11 09:18:44 +0800934 /* Prepare for RX : */
Anton Bondarenko37600472015-12-08 07:43:45 +0100935 master->dma_rx = dma_request_slave_channel_reason(dev, "rx");
936 if (IS_ERR(master->dma_rx)) {
937 ret = PTR_ERR(master->dma_rx);
938 dev_dbg(dev, "can't get the RX DMA channel, error %d\n", ret);
939 master->dma_rx = NULL;
Robin Gongf62cacc2014-09-11 09:18:44 +0800940 goto err;
941 }
942
Anton Bondarenkof12ae172016-02-24 09:20:29 +0100943 spi_imx_dma_configure(master, 1);
Robin Gongf62cacc2014-09-11 09:18:44 +0800944
945 init_completion(&spi_imx->dma_rx_completion);
946 init_completion(&spi_imx->dma_tx_completion);
947 master->can_dma = spi_imx_can_dma;
948 master->max_dma_len = MAX_SDMA_BD_BYTES;
949 spi_imx->bitbang.master->flags = SPI_MASTER_MUST_RX |
950 SPI_MASTER_MUST_TX;
Robin Gongf62cacc2014-09-11 09:18:44 +0800951
952 return 0;
953err:
954 spi_imx_sdma_exit(spi_imx);
955 return ret;
956}
957
958static void spi_imx_dma_rx_callback(void *cookie)
959{
960 struct spi_imx_data *spi_imx = (struct spi_imx_data *)cookie;
961
962 complete(&spi_imx->dma_rx_completion);
963}
964
965static void spi_imx_dma_tx_callback(void *cookie)
966{
967 struct spi_imx_data *spi_imx = (struct spi_imx_data *)cookie;
968
969 complete(&spi_imx->dma_tx_completion);
970}
971
Anton Bondarenko4bfe9272016-02-19 08:43:03 +0100972static int spi_imx_calculate_timeout(struct spi_imx_data *spi_imx, int size)
973{
974 unsigned long timeout = 0;
975
976 /* Time with actual data transfer and CS change delay related to HW */
977 timeout = (8 + 4) * size / spi_imx->spi_bus_clk;
978
979 /* Add extra second for scheduler related activities */
980 timeout += 1;
981
982 /* Double calculated timeout */
983 return msecs_to_jiffies(2 * timeout * MSEC_PER_SEC);
984}
985
Robin Gongf62cacc2014-09-11 09:18:44 +0800986static int spi_imx_dma_transfer(struct spi_imx_data *spi_imx,
987 struct spi_transfer *transfer)
988{
989 struct dma_async_tx_descriptor *desc_tx = NULL, *desc_rx = NULL;
990 int ret;
Anton Bondarenko4bfe9272016-02-19 08:43:03 +0100991 unsigned long transfer_timeout;
Nicholas Mc Guire56536a72015-02-02 03:30:35 -0500992 unsigned long timeout;
Robin Gongf62cacc2014-09-11 09:18:44 +0800993 struct spi_master *master = spi_imx->bitbang.master;
994 struct sg_table *tx = &transfer->tx_sg, *rx = &transfer->rx_sg;
995
996 if (tx) {
997 desc_tx = dmaengine_prep_slave_sg(master->dma_tx,
Stefan Agnere8361f72015-03-03 00:28:31 +0100998 tx->sgl, tx->nents, DMA_MEM_TO_DEV,
Robin Gongf62cacc2014-09-11 09:18:44 +0800999 DMA_PREP_INTERRUPT | DMA_CTRL_ACK);
1000 if (!desc_tx)
Sascha Hauer99f1cf12016-02-23 10:23:50 +01001001 return -EINVAL;
Robin Gongf62cacc2014-09-11 09:18:44 +08001002
1003 desc_tx->callback = spi_imx_dma_tx_callback;
1004 desc_tx->callback_param = (void *)spi_imx;
1005 dmaengine_submit(desc_tx);
1006 }
1007
1008 if (rx) {
1009 desc_rx = dmaengine_prep_slave_sg(master->dma_rx,
Stefan Agnere8361f72015-03-03 00:28:31 +01001010 rx->sgl, rx->nents, DMA_DEV_TO_MEM,
Robin Gongf62cacc2014-09-11 09:18:44 +08001011 DMA_PREP_INTERRUPT | DMA_CTRL_ACK);
Sascha Hauer99f1cf12016-02-23 10:23:50 +01001012 if (!desc_rx) {
1013 dmaengine_terminate_all(master->dma_tx);
1014 return -EINVAL;
1015 }
Robin Gongf62cacc2014-09-11 09:18:44 +08001016
1017 desc_rx->callback = spi_imx_dma_rx_callback;
1018 desc_rx->callback_param = (void *)spi_imx;
1019 dmaengine_submit(desc_rx);
1020 }
1021
1022 reinit_completion(&spi_imx->dma_rx_completion);
1023 reinit_completion(&spi_imx->dma_tx_completion);
1024
1025 /* Trigger the cspi module. */
1026 spi_imx->dma_finished = 0;
1027
Anton Bondarenkofab44ef2015-12-05 17:57:00 +01001028 /*
1029 * Set these order to avoid potential RX overflow. The overflow may
1030 * happen if we enable SPI HW before starting RX DMA due to rescheduling
1031 * for another task and/or interrupt.
1032 * So RX DMA enabled first to make sure data would be read out from FIFO
1033 * ASAP. TX DMA enabled next to start filling TX FIFO with new data.
1034 * And finaly SPI HW enabled to start actual data transfer.
1035 */
1036 dma_async_issue_pending(master->dma_rx);
1037 dma_async_issue_pending(master->dma_tx);
Robin Gongf62cacc2014-09-11 09:18:44 +08001038 spi_imx->devtype_data->trigger(spi_imx);
1039
Anton Bondarenko4bfe9272016-02-19 08:43:03 +01001040 transfer_timeout = spi_imx_calculate_timeout(spi_imx, transfer->len);
1041
Robin Gongf62cacc2014-09-11 09:18:44 +08001042 /* Wait SDMA to finish the data transfer.*/
Nicholas Mc Guire56536a72015-02-02 03:30:35 -05001043 timeout = wait_for_completion_timeout(&spi_imx->dma_tx_completion,
Anton Bondarenko4bfe9272016-02-19 08:43:03 +01001044 transfer_timeout);
Nicholas Mc Guire56536a72015-02-02 03:30:35 -05001045 if (!timeout) {
Sascha Hauer6aa800c2016-02-17 14:28:48 +01001046 dev_err(spi_imx->dev, "I/O Error in DMA TX\n");
Robin Gongf62cacc2014-09-11 09:18:44 +08001047 dmaengine_terminate_all(master->dma_tx);
Anton Bondarenkoe47b33c2015-12-05 17:56:59 +01001048 dmaengine_terminate_all(master->dma_rx);
Robin Gongf62cacc2014-09-11 09:18:44 +08001049 } else {
Nicholas Mc Guire56536a72015-02-02 03:30:35 -05001050 timeout = wait_for_completion_timeout(
Anton Bondarenko4bfe9272016-02-19 08:43:03 +01001051 &spi_imx->dma_rx_completion, transfer_timeout);
Nicholas Mc Guire56536a72015-02-02 03:30:35 -05001052 if (!timeout) {
Sascha Hauer6aa800c2016-02-17 14:28:48 +01001053 dev_err(spi_imx->dev, "I/O Error in DMA RX\n");
Robin Gongf62cacc2014-09-11 09:18:44 +08001054 spi_imx->devtype_data->reset(spi_imx);
1055 dmaengine_terminate_all(master->dma_rx);
1056 }
Robin Gongf62cacc2014-09-11 09:18:44 +08001057 }
1058
1059 spi_imx->dma_finished = 1;
1060 spi_imx->devtype_data->trigger(spi_imx);
1061
Nicholas Mc Guire56536a72015-02-02 03:30:35 -05001062 if (!timeout)
Robin Gongf62cacc2014-09-11 09:18:44 +08001063 ret = -ETIMEDOUT;
Nicholas Mc Guire56536a72015-02-02 03:30:35 -05001064 else
Robin Gongf62cacc2014-09-11 09:18:44 +08001065 ret = transfer->len;
1066
1067 return ret;
Robin Gongf62cacc2014-09-11 09:18:44 +08001068}
1069
1070static int spi_imx_pio_transfer(struct spi_device *spi,
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -07001071 struct spi_transfer *transfer)
1072{
1073 struct spi_imx_data *spi_imx = spi_master_get_devdata(spi->master);
1074
1075 spi_imx->tx_buf = transfer->tx_buf;
1076 spi_imx->rx_buf = transfer->rx_buf;
1077 spi_imx->count = transfer->len;
1078 spi_imx->txfifo = 0;
1079
Axel Linaa0fe822014-02-09 11:06:04 +08001080 reinit_completion(&spi_imx->xfer_done);
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -07001081
1082 spi_imx_push(spi_imx);
1083
Shawn Guoedd501bb2011-07-10 01:16:35 +08001084 spi_imx->devtype_data->intctrl(spi_imx, MXC_INT_TE);
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -07001085
1086 wait_for_completion(&spi_imx->xfer_done);
1087
1088 return transfer->len;
1089}
1090
Robin Gongf62cacc2014-09-11 09:18:44 +08001091static int spi_imx_transfer(struct spi_device *spi,
1092 struct spi_transfer *transfer)
1093{
Robin Gongf62cacc2014-09-11 09:18:44 +08001094 struct spi_imx_data *spi_imx = spi_master_get_devdata(spi->master);
1095
Sascha Hauerc008a802016-02-24 09:20:26 +01001096 if (spi_imx->usedma)
Sascha Hauer99f1cf12016-02-23 10:23:50 +01001097 return spi_imx_dma_transfer(spi_imx, transfer);
Sascha Hauerc008a802016-02-24 09:20:26 +01001098 else
1099 return spi_imx_pio_transfer(spi, transfer);
Robin Gongf62cacc2014-09-11 09:18:44 +08001100}
1101
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -07001102static int spi_imx_setup(struct spi_device *spi)
1103{
Sascha Hauer6c23e5d2009-10-01 15:44:29 -07001104 struct spi_imx_data *spi_imx = spi_master_get_devdata(spi->master);
1105 int gpio = spi_imx->chipselect[spi->chip_select];
1106
Alberto Panizzof4d4ecf2010-01-20 13:49:45 -07001107 dev_dbg(&spi->dev, "%s: mode %d, %u bpw, %d hz\n", __func__,
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -07001108 spi->mode, spi->bits_per_word, spi->max_speed_hz);
1109
Hui Wang8b17e052012-07-13 10:51:29 +08001110 if (gpio_is_valid(gpio))
Sascha Hauer6c23e5d2009-10-01 15:44:29 -07001111 gpio_direction_output(gpio, spi->mode & SPI_CS_HIGH ? 0 : 1);
1112
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -07001113 spi_imx_chipselect(spi, BITBANG_CS_INACTIVE);
1114
1115 return 0;
1116}
1117
1118static void spi_imx_cleanup(struct spi_device *spi)
1119{
1120}
1121
Huang Shijie9e556dc2013-10-23 16:31:50 +08001122static int
1123spi_imx_prepare_message(struct spi_master *master, struct spi_message *msg)
1124{
1125 struct spi_imx_data *spi_imx = spi_master_get_devdata(master);
1126 int ret;
1127
1128 ret = clk_enable(spi_imx->clk_per);
1129 if (ret)
1130 return ret;
1131
1132 ret = clk_enable(spi_imx->clk_ipg);
1133 if (ret) {
1134 clk_disable(spi_imx->clk_per);
1135 return ret;
1136 }
1137
1138 return 0;
1139}
1140
1141static int
1142spi_imx_unprepare_message(struct spi_master *master, struct spi_message *msg)
1143{
1144 struct spi_imx_data *spi_imx = spi_master_get_devdata(master);
1145
1146 clk_disable(spi_imx->clk_ipg);
1147 clk_disable(spi_imx->clk_per);
1148 return 0;
1149}
1150
Grant Likelyfd4a3192012-12-07 16:57:14 +00001151static int spi_imx_probe(struct platform_device *pdev)
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -07001152{
Shawn Guo22a85e42011-07-10 01:16:41 +08001153 struct device_node *np = pdev->dev.of_node;
1154 const struct of_device_id *of_id =
1155 of_match_device(spi_imx_dt_ids, &pdev->dev);
1156 struct spi_imx_master *mxc_platform_info =
1157 dev_get_platdata(&pdev->dev);
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -07001158 struct spi_master *master;
1159 struct spi_imx_data *spi_imx;
1160 struct resource *res;
Fabio Estevam4b5d6aa2014-12-29 19:38:51 -02001161 int i, ret, num_cs, irq;
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -07001162
Shawn Guo22a85e42011-07-10 01:16:41 +08001163 if (!np && !mxc_platform_info) {
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -07001164 dev_err(&pdev->dev, "can't get the platform data\n");
1165 return -EINVAL;
1166 }
1167
Shawn Guo22a85e42011-07-10 01:16:41 +08001168 ret = of_property_read_u32(np, "fsl,spi-num-chipselects", &num_cs);
Lothar Waßmann39ec0d32012-04-03 15:03:44 +02001169 if (ret < 0) {
1170 if (mxc_platform_info)
1171 num_cs = mxc_platform_info->num_chipselect;
1172 else
1173 return ret;
1174 }
Shawn Guo22a85e42011-07-10 01:16:41 +08001175
Shawn Guoc2387cb2011-07-10 01:16:40 +08001176 master = spi_alloc_master(&pdev->dev,
1177 sizeof(struct spi_imx_data) + sizeof(int) * num_cs);
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -07001178 if (!master)
1179 return -ENOMEM;
1180
1181 platform_set_drvdata(pdev, master);
1182
Stephen Warren24778be2013-05-21 20:36:35 -06001183 master->bits_per_word_mask = SPI_BPW_RANGE_MASK(1, 32);
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -07001184 master->bus_num = pdev->id;
Shawn Guoc2387cb2011-07-10 01:16:40 +08001185 master->num_chipselect = num_cs;
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -07001186
1187 spi_imx = spi_master_get_devdata(master);
Axel Lin94c69f72013-09-10 15:43:41 +08001188 spi_imx->bitbang.master = master;
Sascha Hauer6aa800c2016-02-17 14:28:48 +01001189 spi_imx->dev = &pdev->dev;
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -07001190
Anton Bondarenko4686d1c2015-12-08 07:43:44 +01001191 spi_imx->devtype_data = of_id ? of_id->data :
1192 (struct spi_imx_devtype_data *)pdev->id_entry->driver_data;
1193
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -07001194 for (i = 0; i < master->num_chipselect; i++) {
Shawn Guo22a85e42011-07-10 01:16:41 +08001195 int cs_gpio = of_get_named_gpio(np, "cs-gpios", i);
Hui Wang8b17e052012-07-13 10:51:29 +08001196 if (!gpio_is_valid(cs_gpio) && mxc_platform_info)
Shawn Guo22a85e42011-07-10 01:16:41 +08001197 cs_gpio = mxc_platform_info->chipselect[i];
Fabio Estevam4cc122a2011-09-15 17:21:15 -03001198
1199 spi_imx->chipselect[i] = cs_gpio;
Hui Wang8b17e052012-07-13 10:51:29 +08001200 if (!gpio_is_valid(cs_gpio))
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -07001201 continue;
Fabio Estevam4cc122a2011-09-15 17:21:15 -03001202
Fabio Estevam130b82c2013-07-11 01:26:48 -03001203 ret = devm_gpio_request(&pdev->dev, spi_imx->chipselect[i],
1204 DRIVER_NAME);
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -07001205 if (ret) {
John Ognessbbd050a2009-11-24 16:53:07 +00001206 dev_err(&pdev->dev, "can't get cs gpios\n");
Fabio Estevam130b82c2013-07-11 01:26:48 -03001207 goto out_master_put;
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -07001208 }
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -07001209 }
1210
1211 spi_imx->bitbang.chipselect = spi_imx_chipselect;
1212 spi_imx->bitbang.setup_transfer = spi_imx_setupxfer;
1213 spi_imx->bitbang.txrx_bufs = spi_imx_transfer;
1214 spi_imx->bitbang.master->setup = spi_imx_setup;
1215 spi_imx->bitbang.master->cleanup = spi_imx_cleanup;
Huang Shijie9e556dc2013-10-23 16:31:50 +08001216 spi_imx->bitbang.master->prepare_message = spi_imx_prepare_message;
1217 spi_imx->bitbang.master->unprepare_message = spi_imx_unprepare_message;
Anton Bondarenko4686d1c2015-12-08 07:43:44 +01001218 spi_imx->bitbang.master->mode_bits = SPI_CPOL | SPI_CPHA | SPI_CS_HIGH;
1219 if (is_imx51_ecspi(spi_imx))
1220 spi_imx->bitbang.master->mode_bits |= SPI_LOOP;
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -07001221
1222 init_completion(&spi_imx->xfer_done);
1223
1224 res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
Fabio Estevam130b82c2013-07-11 01:26:48 -03001225 spi_imx->base = devm_ioremap_resource(&pdev->dev, res);
1226 if (IS_ERR(spi_imx->base)) {
1227 ret = PTR_ERR(spi_imx->base);
1228 goto out_master_put;
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -07001229 }
Anton Bondarenkof12ae172016-02-24 09:20:29 +01001230 spi_imx->base_phys = res->start;
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -07001231
Fabio Estevam4b5d6aa2014-12-29 19:38:51 -02001232 irq = platform_get_irq(pdev, 0);
1233 if (irq < 0) {
1234 ret = irq;
Fabio Estevam130b82c2013-07-11 01:26:48 -03001235 goto out_master_put;
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -07001236 }
1237
Fabio Estevam4b5d6aa2014-12-29 19:38:51 -02001238 ret = devm_request_irq(&pdev->dev, irq, spi_imx_isr, 0,
Alexander Shiyan8fc39b52014-02-22 17:23:46 +04001239 dev_name(&pdev->dev), spi_imx);
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -07001240 if (ret) {
Fabio Estevam4b5d6aa2014-12-29 19:38:51 -02001241 dev_err(&pdev->dev, "can't get irq%d: %d\n", irq, ret);
Fabio Estevam130b82c2013-07-11 01:26:48 -03001242 goto out_master_put;
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -07001243 }
1244
Sascha Haueraa29d842012-03-07 09:30:22 +01001245 spi_imx->clk_ipg = devm_clk_get(&pdev->dev, "ipg");
1246 if (IS_ERR(spi_imx->clk_ipg)) {
1247 ret = PTR_ERR(spi_imx->clk_ipg);
Fabio Estevam130b82c2013-07-11 01:26:48 -03001248 goto out_master_put;
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -07001249 }
1250
Sascha Haueraa29d842012-03-07 09:30:22 +01001251 spi_imx->clk_per = devm_clk_get(&pdev->dev, "per");
1252 if (IS_ERR(spi_imx->clk_per)) {
1253 ret = PTR_ERR(spi_imx->clk_per);
Fabio Estevam130b82c2013-07-11 01:26:48 -03001254 goto out_master_put;
Sascha Haueraa29d842012-03-07 09:30:22 +01001255 }
1256
Fabio Estevam83174622013-07-11 01:26:49 -03001257 ret = clk_prepare_enable(spi_imx->clk_per);
1258 if (ret)
1259 goto out_master_put;
1260
1261 ret = clk_prepare_enable(spi_imx->clk_ipg);
1262 if (ret)
1263 goto out_put_per;
Sascha Haueraa29d842012-03-07 09:30:22 +01001264
1265 spi_imx->spi_clk = clk_get_rate(spi_imx->clk_per);
Robin Gongf62cacc2014-09-11 09:18:44 +08001266 /*
1267 * Only validated on i.mx6 now, can remove the constrain if validated on
1268 * other chips.
1269 */
Anton Bondarenko37600472015-12-08 07:43:45 +01001270 if (is_imx51_ecspi(spi_imx)) {
Anton Bondarenkof12ae172016-02-24 09:20:29 +01001271 ret = spi_imx_sdma_init(&pdev->dev, spi_imx, master);
Anton Bondarenkobf9af082015-12-08 07:43:46 +01001272 if (ret == -EPROBE_DEFER)
1273 goto out_clk_put;
1274
Anton Bondarenko37600472015-12-08 07:43:45 +01001275 if (ret < 0)
1276 dev_err(&pdev->dev, "dma setup error %d, use pio\n",
1277 ret);
1278 }
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -07001279
Shawn Guoedd501bb2011-07-10 01:16:35 +08001280 spi_imx->devtype_data->reset(spi_imx);
Daniel Mackce1807b2009-11-19 19:01:42 +00001281
Shawn Guoedd501bb2011-07-10 01:16:35 +08001282 spi_imx->devtype_data->intctrl(spi_imx, 0);
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -07001283
Shawn Guo22a85e42011-07-10 01:16:41 +08001284 master->dev.of_node = pdev->dev.of_node;
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -07001285 ret = spi_bitbang_start(&spi_imx->bitbang);
1286 if (ret) {
1287 dev_err(&pdev->dev, "bitbang start failed with %d\n", ret);
1288 goto out_clk_put;
1289 }
1290
1291 dev_info(&pdev->dev, "probed\n");
1292
Huang Shijie9e556dc2013-10-23 16:31:50 +08001293 clk_disable(spi_imx->clk_ipg);
1294 clk_disable(spi_imx->clk_per);
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -07001295 return ret;
1296
1297out_clk_put:
Sascha Haueraa29d842012-03-07 09:30:22 +01001298 clk_disable_unprepare(spi_imx->clk_ipg);
Fabio Estevam83174622013-07-11 01:26:49 -03001299out_put_per:
1300 clk_disable_unprepare(spi_imx->clk_per);
Fabio Estevam130b82c2013-07-11 01:26:48 -03001301out_master_put:
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -07001302 spi_master_put(master);
Fabio Estevam130b82c2013-07-11 01:26:48 -03001303
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -07001304 return ret;
1305}
1306
Grant Likelyfd4a3192012-12-07 16:57:14 +00001307static int spi_imx_remove(struct platform_device *pdev)
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -07001308{
1309 struct spi_master *master = platform_get_drvdata(pdev);
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -07001310 struct spi_imx_data *spi_imx = spi_master_get_devdata(master);
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -07001311
1312 spi_bitbang_stop(&spi_imx->bitbang);
1313
1314 writel(0, spi_imx->base + MXC_CSPICTRL);
Philippe De Muyterfd40dcc2014-02-27 10:16:15 +01001315 clk_unprepare(spi_imx->clk_ipg);
1316 clk_unprepare(spi_imx->clk_per);
Robin Gongf62cacc2014-09-11 09:18:44 +08001317 spi_imx_sdma_exit(spi_imx);
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -07001318 spi_master_put(master);
1319
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -07001320 return 0;
1321}
1322
1323static struct platform_driver spi_imx_driver = {
1324 .driver = {
1325 .name = DRIVER_NAME,
Shawn Guo22a85e42011-07-10 01:16:41 +08001326 .of_match_table = spi_imx_dt_ids,
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -07001327 },
Uwe Kleine-Königf4ba6312010-09-09 15:29:01 +02001328 .id_table = spi_imx_devtype,
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -07001329 .probe = spi_imx_probe,
Grant Likelyfd4a3192012-12-07 16:57:14 +00001330 .remove = spi_imx_remove,
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -07001331};
Grant Likely940ab882011-10-05 11:29:49 -06001332module_platform_driver(spi_imx_driver);
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -07001333
1334MODULE_DESCRIPTION("SPI Master Controller driver");
1335MODULE_AUTHOR("Sascha Hauer, Pengutronix");
1336MODULE_LICENSE("GPL");
Fabio Estevam3133fba32013-01-07 20:42:55 -02001337MODULE_ALIAS("platform:" DRIVER_NAME);