blob: 2ec423c3f3f84ff028dbfee03e39f2ff26e8b519 [file] [log] [blame]
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001/*
2 * Copyright 2008 Advanced Micro Devices, Inc.
3 * Copyright 2008 Red Hat Inc.
4 * Copyright 2009 Jerome Glisse.
5 *
6 * Permission is hereby granted, free of charge, to any person obtaining a
7 * copy of this software and associated documentation files (the "Software"),
8 * to deal in the Software without restriction, including without limitation
9 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
10 * and/or sell copies of the Software, and to permit persons to whom the
11 * Software is furnished to do so, subject to the following conditions:
12 *
13 * The above copyright notice and this permission notice shall be included in
14 * all copies or substantial portions of the Software.
15 *
16 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
17 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
18 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
19 * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
20 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
21 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
22 * OTHER DEALINGS IN THE SOFTWARE.
23 *
24 * Authors: Dave Airlie
25 * Alex Deucher
26 * Jerome Glisse
27 */
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090028#include <linux/slab.h>
Jerome Glisse3ce0a232009-09-08 10:10:24 +100029#include <linux/seq_file.h>
30#include <linux/firmware.h>
31#include <linux/platform_device.h>
Jerome Glisse771fe6b2009-06-05 14:42:42 +020032#include "drmP.h"
Jerome Glisse3ce0a232009-09-08 10:10:24 +100033#include "radeon_drm.h"
Jerome Glisse771fe6b2009-06-05 14:42:42 +020034#include "radeon.h"
Daniel Vettere6990372010-03-11 21:19:17 +000035#include "radeon_asic.h"
Jerome Glisse3ce0a232009-09-08 10:10:24 +100036#include "radeon_mode.h"
Jerome Glisse3ce0a232009-09-08 10:10:24 +100037#include "r600d.h"
Jerome Glisse3ce0a232009-09-08 10:10:24 +100038#include "atom.h"
Jerome Glissed39c3b82009-09-28 18:34:43 +020039#include "avivod.h"
Jerome Glisse771fe6b2009-06-05 14:42:42 +020040
Jerome Glisse3ce0a232009-09-08 10:10:24 +100041#define PFP_UCODE_SIZE 576
42#define PM4_UCODE_SIZE 1792
Alex Deucherd8f60cf2009-12-01 13:43:46 -050043#define RLC_UCODE_SIZE 768
Jerome Glisse3ce0a232009-09-08 10:10:24 +100044#define R700_PFP_UCODE_SIZE 848
45#define R700_PM4_UCODE_SIZE 1360
Alex Deucherd8f60cf2009-12-01 13:43:46 -050046#define R700_RLC_UCODE_SIZE 1024
Alex Deucherfe251e22010-03-24 13:36:43 -040047#define EVERGREEN_PFP_UCODE_SIZE 1120
48#define EVERGREEN_PM4_UCODE_SIZE 1376
Alex Deucher45f9a392010-03-24 13:55:51 -040049#define EVERGREEN_RLC_UCODE_SIZE 768
Jerome Glisse3ce0a232009-09-08 10:10:24 +100050
51/* Firmware Names */
52MODULE_FIRMWARE("radeon/R600_pfp.bin");
53MODULE_FIRMWARE("radeon/R600_me.bin");
54MODULE_FIRMWARE("radeon/RV610_pfp.bin");
55MODULE_FIRMWARE("radeon/RV610_me.bin");
56MODULE_FIRMWARE("radeon/RV630_pfp.bin");
57MODULE_FIRMWARE("radeon/RV630_me.bin");
58MODULE_FIRMWARE("radeon/RV620_pfp.bin");
59MODULE_FIRMWARE("radeon/RV620_me.bin");
60MODULE_FIRMWARE("radeon/RV635_pfp.bin");
61MODULE_FIRMWARE("radeon/RV635_me.bin");
62MODULE_FIRMWARE("radeon/RV670_pfp.bin");
63MODULE_FIRMWARE("radeon/RV670_me.bin");
64MODULE_FIRMWARE("radeon/RS780_pfp.bin");
65MODULE_FIRMWARE("radeon/RS780_me.bin");
66MODULE_FIRMWARE("radeon/RV770_pfp.bin");
67MODULE_FIRMWARE("radeon/RV770_me.bin");
68MODULE_FIRMWARE("radeon/RV730_pfp.bin");
69MODULE_FIRMWARE("radeon/RV730_me.bin");
70MODULE_FIRMWARE("radeon/RV710_pfp.bin");
71MODULE_FIRMWARE("radeon/RV710_me.bin");
Alex Deucherd8f60cf2009-12-01 13:43:46 -050072MODULE_FIRMWARE("radeon/R600_rlc.bin");
73MODULE_FIRMWARE("radeon/R700_rlc.bin");
Alex Deucherfe251e22010-03-24 13:36:43 -040074MODULE_FIRMWARE("radeon/CEDAR_pfp.bin");
75MODULE_FIRMWARE("radeon/CEDAR_me.bin");
Alex Deucher45f9a392010-03-24 13:55:51 -040076MODULE_FIRMWARE("radeon/CEDAR_rlc.bin");
Alex Deucherfe251e22010-03-24 13:36:43 -040077MODULE_FIRMWARE("radeon/REDWOOD_pfp.bin");
78MODULE_FIRMWARE("radeon/REDWOOD_me.bin");
Alex Deucher45f9a392010-03-24 13:55:51 -040079MODULE_FIRMWARE("radeon/REDWOOD_rlc.bin");
Alex Deucherfe251e22010-03-24 13:36:43 -040080MODULE_FIRMWARE("radeon/JUNIPER_pfp.bin");
81MODULE_FIRMWARE("radeon/JUNIPER_me.bin");
Alex Deucher45f9a392010-03-24 13:55:51 -040082MODULE_FIRMWARE("radeon/JUNIPER_rlc.bin");
Dave Airliea7433742010-04-09 15:31:09 +100083MODULE_FIRMWARE("radeon/CYPRESS_pfp.bin");
Alex Deucherfe251e22010-03-24 13:36:43 -040084MODULE_FIRMWARE("radeon/CYPRESS_me.bin");
Alex Deucher45f9a392010-03-24 13:55:51 -040085MODULE_FIRMWARE("radeon/CYPRESS_rlc.bin");
Jerome Glisse3ce0a232009-09-08 10:10:24 +100086
87int r600_debugfs_mc_info_init(struct radeon_device *rdev);
Jerome Glisse771fe6b2009-06-05 14:42:42 +020088
Jerome Glisse1a029b72009-10-06 19:04:30 +020089/* r600,rv610,rv630,rv620,rv635,rv670 */
Jerome Glisse771fe6b2009-06-05 14:42:42 +020090int r600_mc_wait_for_idle(struct radeon_device *rdev);
91void r600_gpu_init(struct radeon_device *rdev);
Jerome Glisse3ce0a232009-09-08 10:10:24 +100092void r600_fini(struct radeon_device *rdev);
Alex Deucher45f9a392010-03-24 13:55:51 -040093void r600_irq_disable(struct radeon_device *rdev);
Jerome Glisse771fe6b2009-06-05 14:42:42 +020094
Alex Deuchere0df1ac2009-12-04 15:12:21 -050095/* hpd for digital panel detect/disconnect */
96bool r600_hpd_sense(struct radeon_device *rdev, enum radeon_hpd_id hpd)
97{
98 bool connected = false;
99
100 if (ASIC_IS_DCE3(rdev)) {
101 switch (hpd) {
102 case RADEON_HPD_1:
103 if (RREG32(DC_HPD1_INT_STATUS) & DC_HPDx_SENSE)
104 connected = true;
105 break;
106 case RADEON_HPD_2:
107 if (RREG32(DC_HPD2_INT_STATUS) & DC_HPDx_SENSE)
108 connected = true;
109 break;
110 case RADEON_HPD_3:
111 if (RREG32(DC_HPD3_INT_STATUS) & DC_HPDx_SENSE)
112 connected = true;
113 break;
114 case RADEON_HPD_4:
115 if (RREG32(DC_HPD4_INT_STATUS) & DC_HPDx_SENSE)
116 connected = true;
117 break;
118 /* DCE 3.2 */
119 case RADEON_HPD_5:
120 if (RREG32(DC_HPD5_INT_STATUS) & DC_HPDx_SENSE)
121 connected = true;
122 break;
123 case RADEON_HPD_6:
124 if (RREG32(DC_HPD6_INT_STATUS) & DC_HPDx_SENSE)
125 connected = true;
126 break;
127 default:
128 break;
129 }
130 } else {
131 switch (hpd) {
132 case RADEON_HPD_1:
133 if (RREG32(DC_HOT_PLUG_DETECT1_INT_STATUS) & DC_HOT_PLUG_DETECTx_SENSE)
134 connected = true;
135 break;
136 case RADEON_HPD_2:
137 if (RREG32(DC_HOT_PLUG_DETECT2_INT_STATUS) & DC_HOT_PLUG_DETECTx_SENSE)
138 connected = true;
139 break;
140 case RADEON_HPD_3:
141 if (RREG32(DC_HOT_PLUG_DETECT3_INT_STATUS) & DC_HOT_PLUG_DETECTx_SENSE)
142 connected = true;
143 break;
144 default:
145 break;
146 }
147 }
148 return connected;
149}
150
151void r600_hpd_set_polarity(struct radeon_device *rdev,
Alex Deucher429770b2009-12-04 15:26:55 -0500152 enum radeon_hpd_id hpd)
Alex Deuchere0df1ac2009-12-04 15:12:21 -0500153{
154 u32 tmp;
155 bool connected = r600_hpd_sense(rdev, hpd);
156
157 if (ASIC_IS_DCE3(rdev)) {
158 switch (hpd) {
159 case RADEON_HPD_1:
160 tmp = RREG32(DC_HPD1_INT_CONTROL);
161 if (connected)
162 tmp &= ~DC_HPDx_INT_POLARITY;
163 else
164 tmp |= DC_HPDx_INT_POLARITY;
165 WREG32(DC_HPD1_INT_CONTROL, tmp);
166 break;
167 case RADEON_HPD_2:
168 tmp = RREG32(DC_HPD2_INT_CONTROL);
169 if (connected)
170 tmp &= ~DC_HPDx_INT_POLARITY;
171 else
172 tmp |= DC_HPDx_INT_POLARITY;
173 WREG32(DC_HPD2_INT_CONTROL, tmp);
174 break;
175 case RADEON_HPD_3:
176 tmp = RREG32(DC_HPD3_INT_CONTROL);
177 if (connected)
178 tmp &= ~DC_HPDx_INT_POLARITY;
179 else
180 tmp |= DC_HPDx_INT_POLARITY;
181 WREG32(DC_HPD3_INT_CONTROL, tmp);
182 break;
183 case RADEON_HPD_4:
184 tmp = RREG32(DC_HPD4_INT_CONTROL);
185 if (connected)
186 tmp &= ~DC_HPDx_INT_POLARITY;
187 else
188 tmp |= DC_HPDx_INT_POLARITY;
189 WREG32(DC_HPD4_INT_CONTROL, tmp);
190 break;
191 case RADEON_HPD_5:
192 tmp = RREG32(DC_HPD5_INT_CONTROL);
193 if (connected)
194 tmp &= ~DC_HPDx_INT_POLARITY;
195 else
196 tmp |= DC_HPDx_INT_POLARITY;
197 WREG32(DC_HPD5_INT_CONTROL, tmp);
198 break;
199 /* DCE 3.2 */
200 case RADEON_HPD_6:
201 tmp = RREG32(DC_HPD6_INT_CONTROL);
202 if (connected)
203 tmp &= ~DC_HPDx_INT_POLARITY;
204 else
205 tmp |= DC_HPDx_INT_POLARITY;
206 WREG32(DC_HPD6_INT_CONTROL, tmp);
207 break;
208 default:
209 break;
210 }
211 } else {
212 switch (hpd) {
213 case RADEON_HPD_1:
214 tmp = RREG32(DC_HOT_PLUG_DETECT1_INT_CONTROL);
215 if (connected)
216 tmp &= ~DC_HOT_PLUG_DETECTx_INT_POLARITY;
217 else
218 tmp |= DC_HOT_PLUG_DETECTx_INT_POLARITY;
219 WREG32(DC_HOT_PLUG_DETECT1_INT_CONTROL, tmp);
220 break;
221 case RADEON_HPD_2:
222 tmp = RREG32(DC_HOT_PLUG_DETECT2_INT_CONTROL);
223 if (connected)
224 tmp &= ~DC_HOT_PLUG_DETECTx_INT_POLARITY;
225 else
226 tmp |= DC_HOT_PLUG_DETECTx_INT_POLARITY;
227 WREG32(DC_HOT_PLUG_DETECT2_INT_CONTROL, tmp);
228 break;
229 case RADEON_HPD_3:
230 tmp = RREG32(DC_HOT_PLUG_DETECT3_INT_CONTROL);
231 if (connected)
232 tmp &= ~DC_HOT_PLUG_DETECTx_INT_POLARITY;
233 else
234 tmp |= DC_HOT_PLUG_DETECTx_INT_POLARITY;
235 WREG32(DC_HOT_PLUG_DETECT3_INT_CONTROL, tmp);
236 break;
237 default:
238 break;
239 }
240 }
241}
242
243void r600_hpd_init(struct radeon_device *rdev)
244{
245 struct drm_device *dev = rdev->ddev;
246 struct drm_connector *connector;
247
248 if (ASIC_IS_DCE3(rdev)) {
249 u32 tmp = DC_HPDx_CONNECTION_TIMER(0x9c4) | DC_HPDx_RX_INT_TIMER(0xfa);
250 if (ASIC_IS_DCE32(rdev))
251 tmp |= DC_HPDx_EN;
252
253 list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
254 struct radeon_connector *radeon_connector = to_radeon_connector(connector);
255 switch (radeon_connector->hpd.hpd) {
256 case RADEON_HPD_1:
257 WREG32(DC_HPD1_CONTROL, tmp);
258 rdev->irq.hpd[0] = true;
259 break;
260 case RADEON_HPD_2:
261 WREG32(DC_HPD2_CONTROL, tmp);
262 rdev->irq.hpd[1] = true;
263 break;
264 case RADEON_HPD_3:
265 WREG32(DC_HPD3_CONTROL, tmp);
266 rdev->irq.hpd[2] = true;
267 break;
268 case RADEON_HPD_4:
269 WREG32(DC_HPD4_CONTROL, tmp);
270 rdev->irq.hpd[3] = true;
271 break;
272 /* DCE 3.2 */
273 case RADEON_HPD_5:
274 WREG32(DC_HPD5_CONTROL, tmp);
275 rdev->irq.hpd[4] = true;
276 break;
277 case RADEON_HPD_6:
278 WREG32(DC_HPD6_CONTROL, tmp);
279 rdev->irq.hpd[5] = true;
280 break;
281 default:
282 break;
283 }
284 }
285 } else {
286 list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
287 struct radeon_connector *radeon_connector = to_radeon_connector(connector);
288 switch (radeon_connector->hpd.hpd) {
289 case RADEON_HPD_1:
290 WREG32(DC_HOT_PLUG_DETECT1_CONTROL, DC_HOT_PLUG_DETECTx_EN);
291 rdev->irq.hpd[0] = true;
292 break;
293 case RADEON_HPD_2:
294 WREG32(DC_HOT_PLUG_DETECT2_CONTROL, DC_HOT_PLUG_DETECTx_EN);
295 rdev->irq.hpd[1] = true;
296 break;
297 case RADEON_HPD_3:
298 WREG32(DC_HOT_PLUG_DETECT3_CONTROL, DC_HOT_PLUG_DETECTx_EN);
299 rdev->irq.hpd[2] = true;
300 break;
301 default:
302 break;
303 }
304 }
305 }
Jerome Glisse003e69f2010-01-07 15:39:14 +0100306 if (rdev->irq.installed)
307 r600_irq_set(rdev);
Alex Deuchere0df1ac2009-12-04 15:12:21 -0500308}
309
310void r600_hpd_fini(struct radeon_device *rdev)
311{
312 struct drm_device *dev = rdev->ddev;
313 struct drm_connector *connector;
314
315 if (ASIC_IS_DCE3(rdev)) {
316 list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
317 struct radeon_connector *radeon_connector = to_radeon_connector(connector);
318 switch (radeon_connector->hpd.hpd) {
319 case RADEON_HPD_1:
320 WREG32(DC_HPD1_CONTROL, 0);
321 rdev->irq.hpd[0] = false;
322 break;
323 case RADEON_HPD_2:
324 WREG32(DC_HPD2_CONTROL, 0);
325 rdev->irq.hpd[1] = false;
326 break;
327 case RADEON_HPD_3:
328 WREG32(DC_HPD3_CONTROL, 0);
329 rdev->irq.hpd[2] = false;
330 break;
331 case RADEON_HPD_4:
332 WREG32(DC_HPD4_CONTROL, 0);
333 rdev->irq.hpd[3] = false;
334 break;
335 /* DCE 3.2 */
336 case RADEON_HPD_5:
337 WREG32(DC_HPD5_CONTROL, 0);
338 rdev->irq.hpd[4] = false;
339 break;
340 case RADEON_HPD_6:
341 WREG32(DC_HPD6_CONTROL, 0);
342 rdev->irq.hpd[5] = false;
343 break;
344 default:
345 break;
346 }
347 }
348 } else {
349 list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
350 struct radeon_connector *radeon_connector = to_radeon_connector(connector);
351 switch (radeon_connector->hpd.hpd) {
352 case RADEON_HPD_1:
353 WREG32(DC_HOT_PLUG_DETECT1_CONTROL, 0);
354 rdev->irq.hpd[0] = false;
355 break;
356 case RADEON_HPD_2:
357 WREG32(DC_HOT_PLUG_DETECT2_CONTROL, 0);
358 rdev->irq.hpd[1] = false;
359 break;
360 case RADEON_HPD_3:
361 WREG32(DC_HOT_PLUG_DETECT3_CONTROL, 0);
362 rdev->irq.hpd[2] = false;
363 break;
364 default:
365 break;
366 }
367 }
368 }
369}
370
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200371/*
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000372 * R600 PCIE GART
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200373 */
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000374void r600_pcie_gart_tlb_flush(struct radeon_device *rdev)
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200375{
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000376 unsigned i;
377 u32 tmp;
378
Dave Airlie2e98f102010-02-15 15:54:45 +1000379 /* flush hdp cache so updates hit vram */
380 WREG32(R_005480_HDP_MEM_COHERENCY_FLUSH_CNTL, 0x1);
381
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000382 WREG32(VM_CONTEXT0_INVALIDATION_LOW_ADDR, rdev->mc.gtt_start >> 12);
383 WREG32(VM_CONTEXT0_INVALIDATION_HIGH_ADDR, (rdev->mc.gtt_end - 1) >> 12);
384 WREG32(VM_CONTEXT0_REQUEST_RESPONSE, REQUEST_TYPE(1));
385 for (i = 0; i < rdev->usec_timeout; i++) {
386 /* read MC_STATUS */
387 tmp = RREG32(VM_CONTEXT0_REQUEST_RESPONSE);
388 tmp = (tmp & RESPONSE_TYPE_MASK) >> RESPONSE_TYPE_SHIFT;
389 if (tmp == 2) {
390 printk(KERN_WARNING "[drm] r600 flush TLB failed\n");
391 return;
392 }
393 if (tmp) {
394 return;
395 }
396 udelay(1);
397 }
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200398}
399
Jerome Glisse4aac0472009-09-14 18:29:49 +0200400int r600_pcie_gart_init(struct radeon_device *rdev)
401{
402 int r;
403
404 if (rdev->gart.table.vram.robj) {
405 WARN(1, "R600 PCIE GART already initialized.\n");
406 return 0;
407 }
408 /* Initialize common gart structure */
409 r = radeon_gart_init(rdev);
410 if (r)
411 return r;
412 rdev->gart.table_size = rdev->gart.num_gpu_pages * 8;
413 return radeon_gart_table_vram_alloc(rdev);
414}
415
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000416int r600_pcie_gart_enable(struct radeon_device *rdev)
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200417{
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000418 u32 tmp;
419 int r, i;
420
Jerome Glisse4aac0472009-09-14 18:29:49 +0200421 if (rdev->gart.table.vram.robj == NULL) {
422 dev_err(rdev->dev, "No VRAM object for PCIE GART.\n");
423 return -EINVAL;
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000424 }
Jerome Glisse4aac0472009-09-14 18:29:49 +0200425 r = radeon_gart_table_vram_pin(rdev);
426 if (r)
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000427 return r;
Dave Airlie82568562010-02-05 16:00:07 +1000428 radeon_gart_restore(rdev);
Dave Airliebc1a6312009-09-15 11:07:52 +1000429
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000430 /* Setup L2 cache */
431 WREG32(VM_L2_CNTL, ENABLE_L2_CACHE | ENABLE_L2_FRAGMENT_PROCESSING |
432 ENABLE_L2_PTE_CACHE_LRU_UPDATE_BY_WRITE |
433 EFFECTIVE_L2_QUEUE_SIZE(7));
434 WREG32(VM_L2_CNTL2, 0);
435 WREG32(VM_L2_CNTL3, BANK_SELECT_0(0) | BANK_SELECT_1(1));
436 /* Setup TLB control */
437 tmp = ENABLE_L1_TLB | ENABLE_L1_FRAGMENT_PROCESSING |
438 SYSTEM_ACCESS_MODE_NOT_IN_SYS |
439 EFFECTIVE_L1_TLB_SIZE(5) | EFFECTIVE_L1_QUEUE_SIZE(5) |
440 ENABLE_WAIT_L2_QUERY;
441 WREG32(MC_VM_L1_TLB_MCB_RD_SYS_CNTL, tmp);
442 WREG32(MC_VM_L1_TLB_MCB_WR_SYS_CNTL, tmp);
443 WREG32(MC_VM_L1_TLB_MCB_RD_HDP_CNTL, tmp | ENABLE_L1_STRICT_ORDERING);
444 WREG32(MC_VM_L1_TLB_MCB_WR_HDP_CNTL, tmp);
445 WREG32(MC_VM_L1_TLB_MCD_RD_A_CNTL, tmp);
446 WREG32(MC_VM_L1_TLB_MCD_WR_A_CNTL, tmp);
447 WREG32(MC_VM_L1_TLB_MCD_RD_B_CNTL, tmp);
448 WREG32(MC_VM_L1_TLB_MCD_WR_B_CNTL, tmp);
449 WREG32(MC_VM_L1_TLB_MCB_RD_GFX_CNTL, tmp);
450 WREG32(MC_VM_L1_TLB_MCB_WR_GFX_CNTL, tmp);
451 WREG32(MC_VM_L1_TLB_MCB_RD_PDMA_CNTL, tmp);
452 WREG32(MC_VM_L1_TLB_MCB_WR_PDMA_CNTL, tmp);
453 WREG32(MC_VM_L1_TLB_MCB_RD_SEM_CNTL, tmp | ENABLE_SEMAPHORE_MODE);
454 WREG32(MC_VM_L1_TLB_MCB_WR_SEM_CNTL, tmp | ENABLE_SEMAPHORE_MODE);
455 WREG32(VM_CONTEXT0_PAGE_TABLE_START_ADDR, rdev->mc.gtt_start >> 12);
Jerome Glisse1a029b72009-10-06 19:04:30 +0200456 WREG32(VM_CONTEXT0_PAGE_TABLE_END_ADDR, rdev->mc.gtt_end >> 12);
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000457 WREG32(VM_CONTEXT0_PAGE_TABLE_BASE_ADDR, rdev->gart.table_addr >> 12);
458 WREG32(VM_CONTEXT0_CNTL, ENABLE_CONTEXT | PAGE_TABLE_DEPTH(0) |
459 RANGE_PROTECTION_FAULT_ENABLE_DEFAULT);
460 WREG32(VM_CONTEXT0_PROTECTION_FAULT_DEFAULT_ADDR,
461 (u32)(rdev->dummy_page.addr >> 12));
462 for (i = 1; i < 7; i++)
463 WREG32(VM_CONTEXT0_CNTL + (i * 4), 0);
464
465 r600_pcie_gart_tlb_flush(rdev);
466 rdev->gart.ready = true;
467 return 0;
468}
469
470void r600_pcie_gart_disable(struct radeon_device *rdev)
471{
472 u32 tmp;
Jerome Glisse4c788672009-11-20 14:29:23 +0100473 int i, r;
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000474
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000475 /* Disable all tables */
476 for (i = 0; i < 7; i++)
477 WREG32(VM_CONTEXT0_CNTL + (i * 4), 0);
478
479 /* Disable L2 cache */
480 WREG32(VM_L2_CNTL, ENABLE_L2_FRAGMENT_PROCESSING |
481 EFFECTIVE_L2_QUEUE_SIZE(7));
482 WREG32(VM_L2_CNTL3, BANK_SELECT_0(0) | BANK_SELECT_1(1));
483 /* Setup L1 TLB control */
484 tmp = EFFECTIVE_L1_TLB_SIZE(5) | EFFECTIVE_L1_QUEUE_SIZE(5) |
485 ENABLE_WAIT_L2_QUERY;
486 WREG32(MC_VM_L1_TLB_MCD_RD_A_CNTL, tmp);
487 WREG32(MC_VM_L1_TLB_MCD_WR_A_CNTL, tmp);
488 WREG32(MC_VM_L1_TLB_MCD_RD_B_CNTL, tmp);
489 WREG32(MC_VM_L1_TLB_MCD_WR_B_CNTL, tmp);
490 WREG32(MC_VM_L1_TLB_MCB_RD_GFX_CNTL, tmp);
491 WREG32(MC_VM_L1_TLB_MCB_WR_GFX_CNTL, tmp);
492 WREG32(MC_VM_L1_TLB_MCB_RD_PDMA_CNTL, tmp);
493 WREG32(MC_VM_L1_TLB_MCB_WR_PDMA_CNTL, tmp);
494 WREG32(MC_VM_L1_TLB_MCB_RD_SEM_CNTL, tmp);
495 WREG32(MC_VM_L1_TLB_MCB_WR_SEM_CNTL, tmp);
496 WREG32(MC_VM_L1_TLB_MCB_RD_SYS_CNTL, tmp);
497 WREG32(MC_VM_L1_TLB_MCB_WR_SYS_CNTL, tmp);
498 WREG32(MC_VM_L1_TLB_MCB_RD_HDP_CNTL, tmp);
499 WREG32(MC_VM_L1_TLB_MCB_WR_HDP_CNTL, tmp);
Jerome Glisse4aac0472009-09-14 18:29:49 +0200500 if (rdev->gart.table.vram.robj) {
Jerome Glisse4c788672009-11-20 14:29:23 +0100501 r = radeon_bo_reserve(rdev->gart.table.vram.robj, false);
502 if (likely(r == 0)) {
503 radeon_bo_kunmap(rdev->gart.table.vram.robj);
504 radeon_bo_unpin(rdev->gart.table.vram.robj);
505 radeon_bo_unreserve(rdev->gart.table.vram.robj);
506 }
Jerome Glisse4aac0472009-09-14 18:29:49 +0200507 }
508}
509
510void r600_pcie_gart_fini(struct radeon_device *rdev)
511{
Jerome Glissef9274562010-03-17 14:44:29 +0000512 radeon_gart_fini(rdev);
Jerome Glisse4aac0472009-09-14 18:29:49 +0200513 r600_pcie_gart_disable(rdev);
514 radeon_gart_table_vram_free(rdev);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200515}
516
Jerome Glisse1a029b72009-10-06 19:04:30 +0200517void r600_agp_enable(struct radeon_device *rdev)
518{
519 u32 tmp;
520 int i;
521
522 /* Setup L2 cache */
523 WREG32(VM_L2_CNTL, ENABLE_L2_CACHE | ENABLE_L2_FRAGMENT_PROCESSING |
524 ENABLE_L2_PTE_CACHE_LRU_UPDATE_BY_WRITE |
525 EFFECTIVE_L2_QUEUE_SIZE(7));
526 WREG32(VM_L2_CNTL2, 0);
527 WREG32(VM_L2_CNTL3, BANK_SELECT_0(0) | BANK_SELECT_1(1));
528 /* Setup TLB control */
529 tmp = ENABLE_L1_TLB | ENABLE_L1_FRAGMENT_PROCESSING |
530 SYSTEM_ACCESS_MODE_NOT_IN_SYS |
531 EFFECTIVE_L1_TLB_SIZE(5) | EFFECTIVE_L1_QUEUE_SIZE(5) |
532 ENABLE_WAIT_L2_QUERY;
533 WREG32(MC_VM_L1_TLB_MCB_RD_SYS_CNTL, tmp);
534 WREG32(MC_VM_L1_TLB_MCB_WR_SYS_CNTL, tmp);
535 WREG32(MC_VM_L1_TLB_MCB_RD_HDP_CNTL, tmp | ENABLE_L1_STRICT_ORDERING);
536 WREG32(MC_VM_L1_TLB_MCB_WR_HDP_CNTL, tmp);
537 WREG32(MC_VM_L1_TLB_MCD_RD_A_CNTL, tmp);
538 WREG32(MC_VM_L1_TLB_MCD_WR_A_CNTL, tmp);
539 WREG32(MC_VM_L1_TLB_MCD_RD_B_CNTL, tmp);
540 WREG32(MC_VM_L1_TLB_MCD_WR_B_CNTL, tmp);
541 WREG32(MC_VM_L1_TLB_MCB_RD_GFX_CNTL, tmp);
542 WREG32(MC_VM_L1_TLB_MCB_WR_GFX_CNTL, tmp);
543 WREG32(MC_VM_L1_TLB_MCB_RD_PDMA_CNTL, tmp);
544 WREG32(MC_VM_L1_TLB_MCB_WR_PDMA_CNTL, tmp);
545 WREG32(MC_VM_L1_TLB_MCB_RD_SEM_CNTL, tmp | ENABLE_SEMAPHORE_MODE);
546 WREG32(MC_VM_L1_TLB_MCB_WR_SEM_CNTL, tmp | ENABLE_SEMAPHORE_MODE);
547 for (i = 0; i < 7; i++)
548 WREG32(VM_CONTEXT0_CNTL + (i * 4), 0);
549}
550
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200551int r600_mc_wait_for_idle(struct radeon_device *rdev)
552{
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000553 unsigned i;
554 u32 tmp;
555
556 for (i = 0; i < rdev->usec_timeout; i++) {
557 /* read MC_STATUS */
558 tmp = RREG32(R_000E50_SRBM_STATUS) & 0x3F00;
559 if (!tmp)
560 return 0;
561 udelay(1);
562 }
563 return -1;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200564}
565
Jerome Glissea3c19452009-10-01 18:02:13 +0200566static void r600_mc_program(struct radeon_device *rdev)
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200567{
Jerome Glissea3c19452009-10-01 18:02:13 +0200568 struct rv515_mc_save save;
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000569 u32 tmp;
570 int i, j;
571
572 /* Initialize HDP */
573 for (i = 0, j = 0; i < 32; i++, j += 0x18) {
574 WREG32((0x2c14 + j), 0x00000000);
575 WREG32((0x2c18 + j), 0x00000000);
576 WREG32((0x2c1c + j), 0x00000000);
577 WREG32((0x2c20 + j), 0x00000000);
578 WREG32((0x2c24 + j), 0x00000000);
579 }
580 WREG32(HDP_REG_COHERENCY_FLUSH_CNTL, 0);
581
Jerome Glissea3c19452009-10-01 18:02:13 +0200582 rv515_mc_stop(rdev, &save);
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000583 if (r600_mc_wait_for_idle(rdev)) {
Jerome Glissea3c19452009-10-01 18:02:13 +0200584 dev_warn(rdev->dev, "Wait for MC idle timedout !\n");
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000585 }
Jerome Glissea3c19452009-10-01 18:02:13 +0200586 /* Lockout access through VGA aperture (doesn't exist before R600) */
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000587 WREG32(VGA_HDP_CONTROL, VGA_MEMORY_DISABLE);
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000588 /* Update configuration */
Jerome Glisse1a029b72009-10-06 19:04:30 +0200589 if (rdev->flags & RADEON_IS_AGP) {
590 if (rdev->mc.vram_start < rdev->mc.gtt_start) {
591 /* VRAM before AGP */
592 WREG32(MC_VM_SYSTEM_APERTURE_LOW_ADDR,
593 rdev->mc.vram_start >> 12);
594 WREG32(MC_VM_SYSTEM_APERTURE_HIGH_ADDR,
595 rdev->mc.gtt_end >> 12);
596 } else {
597 /* VRAM after AGP */
598 WREG32(MC_VM_SYSTEM_APERTURE_LOW_ADDR,
599 rdev->mc.gtt_start >> 12);
600 WREG32(MC_VM_SYSTEM_APERTURE_HIGH_ADDR,
601 rdev->mc.vram_end >> 12);
602 }
603 } else {
604 WREG32(MC_VM_SYSTEM_APERTURE_LOW_ADDR, rdev->mc.vram_start >> 12);
605 WREG32(MC_VM_SYSTEM_APERTURE_HIGH_ADDR, rdev->mc.vram_end >> 12);
606 }
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000607 WREG32(MC_VM_SYSTEM_APERTURE_DEFAULT_ADDR, 0);
Jerome Glisse1a029b72009-10-06 19:04:30 +0200608 tmp = ((rdev->mc.vram_end >> 24) & 0xFFFF) << 16;
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000609 tmp |= ((rdev->mc.vram_start >> 24) & 0xFFFF);
610 WREG32(MC_VM_FB_LOCATION, tmp);
611 WREG32(HDP_NONSURFACE_BASE, (rdev->mc.vram_start >> 8));
612 WREG32(HDP_NONSURFACE_INFO, (2 << 7));
Jerome Glisse1a029b72009-10-06 19:04:30 +0200613 WREG32(HDP_NONSURFACE_SIZE, rdev->mc.mc_vram_size | 0x3FF);
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000614 if (rdev->flags & RADEON_IS_AGP) {
Jerome Glisse1a029b72009-10-06 19:04:30 +0200615 WREG32(MC_VM_AGP_TOP, rdev->mc.gtt_end >> 22);
616 WREG32(MC_VM_AGP_BOT, rdev->mc.gtt_start >> 22);
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000617 WREG32(MC_VM_AGP_BASE, rdev->mc.agp_base >> 22);
618 } else {
619 WREG32(MC_VM_AGP_BASE, 0);
620 WREG32(MC_VM_AGP_TOP, 0x0FFFFFFF);
621 WREG32(MC_VM_AGP_BOT, 0x0FFFFFFF);
622 }
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000623 if (r600_mc_wait_for_idle(rdev)) {
Jerome Glissea3c19452009-10-01 18:02:13 +0200624 dev_warn(rdev->dev, "Wait for MC idle timedout !\n");
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000625 }
Jerome Glissea3c19452009-10-01 18:02:13 +0200626 rv515_mc_resume(rdev, &save);
Dave Airlie698443d2009-09-18 14:16:38 +1000627 /* we need to own VRAM, so turn off the VGA renderer here
628 * to stop it overwriting our objects */
Jerome Glissed39c3b82009-09-28 18:34:43 +0200629 rv515_vga_render_disable(rdev);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200630}
631
Jerome Glissed594e462010-02-17 21:54:29 +0000632/**
633 * r600_vram_gtt_location - try to find VRAM & GTT location
634 * @rdev: radeon device structure holding all necessary informations
635 * @mc: memory controller structure holding memory informations
636 *
637 * Function will place try to place VRAM at same place as in CPU (PCI)
638 * address space as some GPU seems to have issue when we reprogram at
639 * different address space.
640 *
641 * If there is not enough space to fit the unvisible VRAM after the
642 * aperture then we limit the VRAM size to the aperture.
643 *
644 * If we are using AGP then place VRAM adjacent to AGP aperture are we need
645 * them to be in one from GPU point of view so that we can program GPU to
646 * catch access outside them (weird GPU policy see ??).
647 *
648 * This function will never fails, worst case are limiting VRAM or GTT.
649 *
650 * Note: GTT start, end, size should be initialized before calling this
651 * function on AGP platform.
652 */
653void r600_vram_gtt_location(struct radeon_device *rdev, struct radeon_mc *mc)
654{
655 u64 size_bf, size_af;
656
657 if (mc->mc_vram_size > 0xE0000000) {
658 /* leave room for at least 512M GTT */
659 dev_warn(rdev->dev, "limiting VRAM\n");
660 mc->real_vram_size = 0xE0000000;
661 mc->mc_vram_size = 0xE0000000;
662 }
663 if (rdev->flags & RADEON_IS_AGP) {
664 size_bf = mc->gtt_start;
665 size_af = 0xFFFFFFFF - mc->gtt_end + 1;
666 if (size_bf > size_af) {
667 if (mc->mc_vram_size > size_bf) {
668 dev_warn(rdev->dev, "limiting VRAM\n");
669 mc->real_vram_size = size_bf;
670 mc->mc_vram_size = size_bf;
671 }
672 mc->vram_start = mc->gtt_start - mc->mc_vram_size;
673 } else {
674 if (mc->mc_vram_size > size_af) {
675 dev_warn(rdev->dev, "limiting VRAM\n");
676 mc->real_vram_size = size_af;
677 mc->mc_vram_size = size_af;
678 }
679 mc->vram_start = mc->gtt_end;
680 }
681 mc->vram_end = mc->vram_start + mc->mc_vram_size - 1;
682 dev_info(rdev->dev, "VRAM: %lluM 0x%08llX - 0x%08llX (%lluM used)\n",
683 mc->mc_vram_size >> 20, mc->vram_start,
684 mc->vram_end, mc->real_vram_size >> 20);
685 } else {
686 u64 base = 0;
687 if (rdev->flags & RADEON_IS_IGP)
688 base = (RREG32(MC_VM_FB_LOCATION) & 0xFFFF) << 24;
689 radeon_vram_location(rdev, &rdev->mc, base);
690 radeon_gtt_location(rdev, mc);
691 }
692}
693
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000694int r600_mc_init(struct radeon_device *rdev)
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200695{
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000696 u32 tmp;
Alex Deucher5885b7a2009-10-19 17:23:33 -0400697 int chansize, numchan;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200698
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000699 /* Get VRAM informations */
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200700 rdev->mc.vram_is_ddr = true;
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000701 tmp = RREG32(RAMCFG);
702 if (tmp & CHANSIZE_OVERRIDE) {
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200703 chansize = 16;
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000704 } else if (tmp & CHANSIZE_MASK) {
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200705 chansize = 64;
706 } else {
707 chansize = 32;
708 }
Alex Deucher5885b7a2009-10-19 17:23:33 -0400709 tmp = RREG32(CHMAP);
710 switch ((tmp & NOOFCHAN_MASK) >> NOOFCHAN_SHIFT) {
711 case 0:
712 default:
713 numchan = 1;
714 break;
715 case 1:
716 numchan = 2;
717 break;
718 case 2:
719 numchan = 4;
720 break;
721 case 3:
722 numchan = 8;
723 break;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200724 }
Alex Deucher5885b7a2009-10-19 17:23:33 -0400725 rdev->mc.vram_width = numchan * chansize;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200726 /* Could aper size report 0 ? */
727 rdev->mc.aper_base = drm_get_resource_start(rdev->ddev, 0);
728 rdev->mc.aper_size = drm_get_resource_len(rdev->ddev, 0);
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000729 /* Setup GPU memory space */
730 rdev->mc.mc_vram_size = RREG32(CONFIG_MEMSIZE);
731 rdev->mc.real_vram_size = RREG32(CONFIG_MEMSIZE);
Jerome Glisse51e5fcd2010-02-19 14:33:54 +0000732 rdev->mc.visible_vram_size = rdev->mc.aper_size;
Jerome Glissed594e462010-02-17 21:54:29 +0000733 r600_vram_gtt_location(rdev, &rdev->mc);
Alex Deucherf47299c2010-03-16 20:54:38 -0400734
Alex Deucher06b64762010-01-05 11:27:29 -0500735 if (rdev->flags & RADEON_IS_IGP)
736 rdev->mc.igp_sideport_enabled = radeon_atombios_sideport_present(rdev);
Alex Deucherf47299c2010-03-16 20:54:38 -0400737 radeon_update_bandwidth_info(rdev);
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000738 return 0;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200739}
740
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000741/* We doesn't check that the GPU really needs a reset we simply do the
742 * reset, it's up to the caller to determine if the GPU needs one. We
743 * might add an helper function to check that.
744 */
745int r600_gpu_soft_reset(struct radeon_device *rdev)
746{
Jerome Glissea3c19452009-10-01 18:02:13 +0200747 struct rv515_mc_save save;
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000748 u32 grbm_busy_mask = S_008010_VC_BUSY(1) | S_008010_VGT_BUSY_NO_DMA(1) |
749 S_008010_VGT_BUSY(1) | S_008010_TA03_BUSY(1) |
750 S_008010_TC_BUSY(1) | S_008010_SX_BUSY(1) |
751 S_008010_SH_BUSY(1) | S_008010_SPI03_BUSY(1) |
752 S_008010_SMX_BUSY(1) | S_008010_SC_BUSY(1) |
753 S_008010_PA_BUSY(1) | S_008010_DB03_BUSY(1) |
754 S_008010_CR_BUSY(1) | S_008010_CB03_BUSY(1) |
755 S_008010_GUI_ACTIVE(1);
756 u32 grbm2_busy_mask = S_008014_SPI0_BUSY(1) | S_008014_SPI1_BUSY(1) |
757 S_008014_SPI2_BUSY(1) | S_008014_SPI3_BUSY(1) |
758 S_008014_TA0_BUSY(1) | S_008014_TA1_BUSY(1) |
759 S_008014_TA2_BUSY(1) | S_008014_TA3_BUSY(1) |
760 S_008014_DB0_BUSY(1) | S_008014_DB1_BUSY(1) |
761 S_008014_DB2_BUSY(1) | S_008014_DB3_BUSY(1) |
762 S_008014_CB0_BUSY(1) | S_008014_CB1_BUSY(1) |
763 S_008014_CB2_BUSY(1) | S_008014_CB3_BUSY(1);
Jerome Glissea3c19452009-10-01 18:02:13 +0200764 u32 tmp;
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000765
Jerome Glisse1a029b72009-10-06 19:04:30 +0200766 dev_info(rdev->dev, "GPU softreset \n");
767 dev_info(rdev->dev, " R_008010_GRBM_STATUS=0x%08X\n",
768 RREG32(R_008010_GRBM_STATUS));
769 dev_info(rdev->dev, " R_008014_GRBM_STATUS2=0x%08X\n",
Jerome Glissea3c19452009-10-01 18:02:13 +0200770 RREG32(R_008014_GRBM_STATUS2));
Jerome Glisse1a029b72009-10-06 19:04:30 +0200771 dev_info(rdev->dev, " R_000E50_SRBM_STATUS=0x%08X\n",
772 RREG32(R_000E50_SRBM_STATUS));
Jerome Glissea3c19452009-10-01 18:02:13 +0200773 rv515_mc_stop(rdev, &save);
774 if (r600_mc_wait_for_idle(rdev)) {
775 dev_warn(rdev->dev, "Wait for MC idle timedout !\n");
776 }
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000777 /* Disable CP parsing/prefetching */
Jerome Glisse90aca4d2010-03-09 14:45:12 +0000778 WREG32(R_0086D8_CP_ME_CNTL, S_0086D8_CP_ME_HALT(1));
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000779 /* Check if any of the rendering block is busy and reset it */
780 if ((RREG32(R_008010_GRBM_STATUS) & grbm_busy_mask) ||
781 (RREG32(R_008014_GRBM_STATUS2) & grbm2_busy_mask)) {
Jerome Glissea3c19452009-10-01 18:02:13 +0200782 tmp = S_008020_SOFT_RESET_CR(1) |
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000783 S_008020_SOFT_RESET_DB(1) |
784 S_008020_SOFT_RESET_CB(1) |
785 S_008020_SOFT_RESET_PA(1) |
786 S_008020_SOFT_RESET_SC(1) |
787 S_008020_SOFT_RESET_SMX(1) |
788 S_008020_SOFT_RESET_SPI(1) |
789 S_008020_SOFT_RESET_SX(1) |
790 S_008020_SOFT_RESET_SH(1) |
791 S_008020_SOFT_RESET_TC(1) |
792 S_008020_SOFT_RESET_TA(1) |
793 S_008020_SOFT_RESET_VC(1) |
Jerome Glissea3c19452009-10-01 18:02:13 +0200794 S_008020_SOFT_RESET_VGT(1);
Jerome Glisse1a029b72009-10-06 19:04:30 +0200795 dev_info(rdev->dev, " R_008020_GRBM_SOFT_RESET=0x%08X\n", tmp);
Jerome Glissea3c19452009-10-01 18:02:13 +0200796 WREG32(R_008020_GRBM_SOFT_RESET, tmp);
Jerome Glisse90aca4d2010-03-09 14:45:12 +0000797 RREG32(R_008020_GRBM_SOFT_RESET);
798 mdelay(15);
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000799 WREG32(R_008020_GRBM_SOFT_RESET, 0);
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000800 }
801 /* Reset CP (we always reset CP) */
Jerome Glissea3c19452009-10-01 18:02:13 +0200802 tmp = S_008020_SOFT_RESET_CP(1);
803 dev_info(rdev->dev, "R_008020_GRBM_SOFT_RESET=0x%08X\n", tmp);
804 WREG32(R_008020_GRBM_SOFT_RESET, tmp);
Jerome Glisse90aca4d2010-03-09 14:45:12 +0000805 RREG32(R_008020_GRBM_SOFT_RESET);
806 mdelay(15);
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000807 WREG32(R_008020_GRBM_SOFT_RESET, 0);
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000808 /* Wait a little for things to settle down */
Jerome Glisse225758d2010-03-09 14:45:10 +0000809 mdelay(1);
Jerome Glisse1a029b72009-10-06 19:04:30 +0200810 dev_info(rdev->dev, " R_008010_GRBM_STATUS=0x%08X\n",
811 RREG32(R_008010_GRBM_STATUS));
812 dev_info(rdev->dev, " R_008014_GRBM_STATUS2=0x%08X\n",
813 RREG32(R_008014_GRBM_STATUS2));
814 dev_info(rdev->dev, " R_000E50_SRBM_STATUS=0x%08X\n",
815 RREG32(R_000E50_SRBM_STATUS));
Jerome Glissea3c19452009-10-01 18:02:13 +0200816 rv515_mc_resume(rdev, &save);
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000817 return 0;
818}
819
Jerome Glisse225758d2010-03-09 14:45:10 +0000820bool r600_gpu_is_lockup(struct radeon_device *rdev)
821{
822 u32 srbm_status;
823 u32 grbm_status;
824 u32 grbm_status2;
825 int r;
826
827 srbm_status = RREG32(R_000E50_SRBM_STATUS);
828 grbm_status = RREG32(R_008010_GRBM_STATUS);
829 grbm_status2 = RREG32(R_008014_GRBM_STATUS2);
830 if (!G_008010_GUI_ACTIVE(grbm_status)) {
831 r100_gpu_lockup_update(&rdev->config.r300.lockup, &rdev->cp);
832 return false;
833 }
834 /* force CP activities */
835 r = radeon_ring_lock(rdev, 2);
836 if (!r) {
837 /* PACKET2 NOP */
838 radeon_ring_write(rdev, 0x80000000);
839 radeon_ring_write(rdev, 0x80000000);
840 radeon_ring_unlock_commit(rdev);
841 }
842 rdev->cp.rptr = RREG32(R600_CP_RB_RPTR);
843 return r100_gpu_cp_is_lockup(rdev, &rdev->config.r300.lockup, &rdev->cp);
844}
845
Jerome Glissea2d07b72010-03-09 14:45:11 +0000846int r600_asic_reset(struct radeon_device *rdev)
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000847{
848 return r600_gpu_soft_reset(rdev);
849}
850
851static u32 r600_get_tile_pipe_to_backend_map(u32 num_tile_pipes,
852 u32 num_backends,
853 u32 backend_disable_mask)
854{
855 u32 backend_map = 0;
856 u32 enabled_backends_mask;
857 u32 enabled_backends_count;
858 u32 cur_pipe;
859 u32 swizzle_pipe[R6XX_MAX_PIPES];
860 u32 cur_backend;
861 u32 i;
862
863 if (num_tile_pipes > R6XX_MAX_PIPES)
864 num_tile_pipes = R6XX_MAX_PIPES;
865 if (num_tile_pipes < 1)
866 num_tile_pipes = 1;
867 if (num_backends > R6XX_MAX_BACKENDS)
868 num_backends = R6XX_MAX_BACKENDS;
869 if (num_backends < 1)
870 num_backends = 1;
871
872 enabled_backends_mask = 0;
873 enabled_backends_count = 0;
874 for (i = 0; i < R6XX_MAX_BACKENDS; ++i) {
875 if (((backend_disable_mask >> i) & 1) == 0) {
876 enabled_backends_mask |= (1 << i);
877 ++enabled_backends_count;
878 }
879 if (enabled_backends_count == num_backends)
880 break;
881 }
882
883 if (enabled_backends_count == 0) {
884 enabled_backends_mask = 1;
885 enabled_backends_count = 1;
886 }
887
888 if (enabled_backends_count != num_backends)
889 num_backends = enabled_backends_count;
890
891 memset((uint8_t *)&swizzle_pipe[0], 0, sizeof(u32) * R6XX_MAX_PIPES);
892 switch (num_tile_pipes) {
893 case 1:
894 swizzle_pipe[0] = 0;
895 break;
896 case 2:
897 swizzle_pipe[0] = 0;
898 swizzle_pipe[1] = 1;
899 break;
900 case 3:
901 swizzle_pipe[0] = 0;
902 swizzle_pipe[1] = 1;
903 swizzle_pipe[2] = 2;
904 break;
905 case 4:
906 swizzle_pipe[0] = 0;
907 swizzle_pipe[1] = 1;
908 swizzle_pipe[2] = 2;
909 swizzle_pipe[3] = 3;
910 break;
911 case 5:
912 swizzle_pipe[0] = 0;
913 swizzle_pipe[1] = 1;
914 swizzle_pipe[2] = 2;
915 swizzle_pipe[3] = 3;
916 swizzle_pipe[4] = 4;
917 break;
918 case 6:
919 swizzle_pipe[0] = 0;
920 swizzle_pipe[1] = 2;
921 swizzle_pipe[2] = 4;
922 swizzle_pipe[3] = 5;
923 swizzle_pipe[4] = 1;
924 swizzle_pipe[5] = 3;
925 break;
926 case 7:
927 swizzle_pipe[0] = 0;
928 swizzle_pipe[1] = 2;
929 swizzle_pipe[2] = 4;
930 swizzle_pipe[3] = 6;
931 swizzle_pipe[4] = 1;
932 swizzle_pipe[5] = 3;
933 swizzle_pipe[6] = 5;
934 break;
935 case 8:
936 swizzle_pipe[0] = 0;
937 swizzle_pipe[1] = 2;
938 swizzle_pipe[2] = 4;
939 swizzle_pipe[3] = 6;
940 swizzle_pipe[4] = 1;
941 swizzle_pipe[5] = 3;
942 swizzle_pipe[6] = 5;
943 swizzle_pipe[7] = 7;
944 break;
945 }
946
947 cur_backend = 0;
948 for (cur_pipe = 0; cur_pipe < num_tile_pipes; ++cur_pipe) {
949 while (((1 << cur_backend) & enabled_backends_mask) == 0)
950 cur_backend = (cur_backend + 1) % R6XX_MAX_BACKENDS;
951
952 backend_map |= (u32)(((cur_backend & 3) << (swizzle_pipe[cur_pipe] * 2)));
953
954 cur_backend = (cur_backend + 1) % R6XX_MAX_BACKENDS;
955 }
956
957 return backend_map;
958}
959
960int r600_count_pipe_bits(uint32_t val)
961{
962 int i, ret = 0;
963
964 for (i = 0; i < 32; i++) {
965 ret += val & 1;
966 val >>= 1;
967 }
968 return ret;
969}
970
971void r600_gpu_init(struct radeon_device *rdev)
972{
973 u32 tiling_config;
974 u32 ramcfg;
Alex Deucherd03f5d52010-02-19 16:22:31 -0500975 u32 backend_map;
976 u32 cc_rb_backend_disable;
977 u32 cc_gc_shader_pipe_config;
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000978 u32 tmp;
979 int i, j;
980 u32 sq_config;
981 u32 sq_gpr_resource_mgmt_1 = 0;
982 u32 sq_gpr_resource_mgmt_2 = 0;
983 u32 sq_thread_resource_mgmt = 0;
984 u32 sq_stack_resource_mgmt_1 = 0;
985 u32 sq_stack_resource_mgmt_2 = 0;
986
987 /* FIXME: implement */
988 switch (rdev->family) {
989 case CHIP_R600:
990 rdev->config.r600.max_pipes = 4;
991 rdev->config.r600.max_tile_pipes = 8;
992 rdev->config.r600.max_simds = 4;
993 rdev->config.r600.max_backends = 4;
994 rdev->config.r600.max_gprs = 256;
995 rdev->config.r600.max_threads = 192;
996 rdev->config.r600.max_stack_entries = 256;
997 rdev->config.r600.max_hw_contexts = 8;
998 rdev->config.r600.max_gs_threads = 16;
999 rdev->config.r600.sx_max_export_size = 128;
1000 rdev->config.r600.sx_max_export_pos_size = 16;
1001 rdev->config.r600.sx_max_export_smx_size = 128;
1002 rdev->config.r600.sq_num_cf_insts = 2;
1003 break;
1004 case CHIP_RV630:
1005 case CHIP_RV635:
1006 rdev->config.r600.max_pipes = 2;
1007 rdev->config.r600.max_tile_pipes = 2;
1008 rdev->config.r600.max_simds = 3;
1009 rdev->config.r600.max_backends = 1;
1010 rdev->config.r600.max_gprs = 128;
1011 rdev->config.r600.max_threads = 192;
1012 rdev->config.r600.max_stack_entries = 128;
1013 rdev->config.r600.max_hw_contexts = 8;
1014 rdev->config.r600.max_gs_threads = 4;
1015 rdev->config.r600.sx_max_export_size = 128;
1016 rdev->config.r600.sx_max_export_pos_size = 16;
1017 rdev->config.r600.sx_max_export_smx_size = 128;
1018 rdev->config.r600.sq_num_cf_insts = 2;
1019 break;
1020 case CHIP_RV610:
1021 case CHIP_RV620:
1022 case CHIP_RS780:
1023 case CHIP_RS880:
1024 rdev->config.r600.max_pipes = 1;
1025 rdev->config.r600.max_tile_pipes = 1;
1026 rdev->config.r600.max_simds = 2;
1027 rdev->config.r600.max_backends = 1;
1028 rdev->config.r600.max_gprs = 128;
1029 rdev->config.r600.max_threads = 192;
1030 rdev->config.r600.max_stack_entries = 128;
1031 rdev->config.r600.max_hw_contexts = 4;
1032 rdev->config.r600.max_gs_threads = 4;
1033 rdev->config.r600.sx_max_export_size = 128;
1034 rdev->config.r600.sx_max_export_pos_size = 16;
1035 rdev->config.r600.sx_max_export_smx_size = 128;
1036 rdev->config.r600.sq_num_cf_insts = 1;
1037 break;
1038 case CHIP_RV670:
1039 rdev->config.r600.max_pipes = 4;
1040 rdev->config.r600.max_tile_pipes = 4;
1041 rdev->config.r600.max_simds = 4;
1042 rdev->config.r600.max_backends = 4;
1043 rdev->config.r600.max_gprs = 192;
1044 rdev->config.r600.max_threads = 192;
1045 rdev->config.r600.max_stack_entries = 256;
1046 rdev->config.r600.max_hw_contexts = 8;
1047 rdev->config.r600.max_gs_threads = 16;
1048 rdev->config.r600.sx_max_export_size = 128;
1049 rdev->config.r600.sx_max_export_pos_size = 16;
1050 rdev->config.r600.sx_max_export_smx_size = 128;
1051 rdev->config.r600.sq_num_cf_insts = 2;
1052 break;
1053 default:
1054 break;
1055 }
1056
1057 /* Initialize HDP */
1058 for (i = 0, j = 0; i < 32; i++, j += 0x18) {
1059 WREG32((0x2c14 + j), 0x00000000);
1060 WREG32((0x2c18 + j), 0x00000000);
1061 WREG32((0x2c1c + j), 0x00000000);
1062 WREG32((0x2c20 + j), 0x00000000);
1063 WREG32((0x2c24 + j), 0x00000000);
1064 }
1065
1066 WREG32(GRBM_CNTL, GRBM_READ_TIMEOUT(0xff));
1067
1068 /* Setup tiling */
1069 tiling_config = 0;
1070 ramcfg = RREG32(RAMCFG);
1071 switch (rdev->config.r600.max_tile_pipes) {
1072 case 1:
1073 tiling_config |= PIPE_TILING(0);
1074 break;
1075 case 2:
1076 tiling_config |= PIPE_TILING(1);
1077 break;
1078 case 4:
1079 tiling_config |= PIPE_TILING(2);
1080 break;
1081 case 8:
1082 tiling_config |= PIPE_TILING(3);
1083 break;
1084 default:
1085 break;
1086 }
Alex Deucherd03f5d52010-02-19 16:22:31 -05001087 rdev->config.r600.tiling_npipes = rdev->config.r600.max_tile_pipes;
Jerome Glisse961fb592010-02-10 22:30:05 +00001088 rdev->config.r600.tiling_nbanks = 4 << ((ramcfg & NOOFBANK_MASK) >> NOOFBANK_SHIFT);
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001089 tiling_config |= BANK_TILING((ramcfg & NOOFBANK_MASK) >> NOOFBANK_SHIFT);
1090 tiling_config |= GROUP_SIZE(0);
Jerome Glisse961fb592010-02-10 22:30:05 +00001091 rdev->config.r600.tiling_group_size = 256;
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001092 tmp = (ramcfg & NOOFROWS_MASK) >> NOOFROWS_SHIFT;
1093 if (tmp > 3) {
1094 tiling_config |= ROW_TILING(3);
1095 tiling_config |= SAMPLE_SPLIT(3);
1096 } else {
1097 tiling_config |= ROW_TILING(tmp);
1098 tiling_config |= SAMPLE_SPLIT(tmp);
1099 }
1100 tiling_config |= BANK_SWAPS(1);
Alex Deucherd03f5d52010-02-19 16:22:31 -05001101
1102 cc_rb_backend_disable = RREG32(CC_RB_BACKEND_DISABLE) & 0x00ff0000;
1103 cc_rb_backend_disable |=
1104 BACKEND_DISABLE((R6XX_MAX_BACKENDS_MASK << rdev->config.r600.max_backends) & R6XX_MAX_BACKENDS_MASK);
1105
1106 cc_gc_shader_pipe_config = RREG32(CC_GC_SHADER_PIPE_CONFIG) & 0xffffff00;
1107 cc_gc_shader_pipe_config |=
1108 INACTIVE_QD_PIPES((R6XX_MAX_PIPES_MASK << rdev->config.r600.max_pipes) & R6XX_MAX_PIPES_MASK);
1109 cc_gc_shader_pipe_config |=
1110 INACTIVE_SIMDS((R6XX_MAX_SIMDS_MASK << rdev->config.r600.max_simds) & R6XX_MAX_SIMDS_MASK);
1111
1112 backend_map = r600_get_tile_pipe_to_backend_map(rdev->config.r600.max_tile_pipes,
1113 (R6XX_MAX_BACKENDS -
1114 r600_count_pipe_bits((cc_rb_backend_disable &
1115 R6XX_MAX_BACKENDS_MASK) >> 16)),
1116 (cc_rb_backend_disable >> 16));
1117
1118 tiling_config |= BACKEND_MAP(backend_map);
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001119 WREG32(GB_TILING_CONFIG, tiling_config);
1120 WREG32(DCP_TILING_CONFIG, tiling_config & 0xffff);
1121 WREG32(HDP_TILING_CONFIG, tiling_config & 0xffff);
1122
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001123 /* Setup pipes */
Alex Deucherd03f5d52010-02-19 16:22:31 -05001124 WREG32(CC_RB_BACKEND_DISABLE, cc_rb_backend_disable);
1125 WREG32(CC_GC_SHADER_PIPE_CONFIG, cc_gc_shader_pipe_config);
Alex Deucherf867c60d2010-03-05 14:50:37 -05001126 WREG32(GC_USER_SHADER_PIPE_CONFIG, cc_gc_shader_pipe_config);
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001127
Alex Deucherd03f5d52010-02-19 16:22:31 -05001128 tmp = R6XX_MAX_PIPES - r600_count_pipe_bits((cc_gc_shader_pipe_config & INACTIVE_QD_PIPES_MASK) >> 8);
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001129 WREG32(VGT_OUT_DEALLOC_CNTL, (tmp * 4) & DEALLOC_DIST_MASK);
1130 WREG32(VGT_VERTEX_REUSE_BLOCK_CNTL, ((tmp * 4) - 2) & VTX_REUSE_DEPTH_MASK);
1131
1132 /* Setup some CP states */
1133 WREG32(CP_QUEUE_THRESHOLDS, (ROQ_IB1_START(0x16) | ROQ_IB2_START(0x2b)));
1134 WREG32(CP_MEQ_THRESHOLDS, (MEQ_END(0x40) | ROQ_END(0x40)));
1135
1136 WREG32(TA_CNTL_AUX, (DISABLE_CUBE_ANISO | SYNC_GRADIENT |
1137 SYNC_WALKER | SYNC_ALIGNER));
1138 /* Setup various GPU states */
1139 if (rdev->family == CHIP_RV670)
1140 WREG32(ARB_GDEC_RD_CNTL, 0x00000021);
1141
1142 tmp = RREG32(SX_DEBUG_1);
1143 tmp |= SMX_EVENT_RELEASE;
1144 if ((rdev->family > CHIP_R600))
1145 tmp |= ENABLE_NEW_SMX_ADDRESS;
1146 WREG32(SX_DEBUG_1, tmp);
1147
1148 if (((rdev->family) == CHIP_R600) ||
1149 ((rdev->family) == CHIP_RV630) ||
1150 ((rdev->family) == CHIP_RV610) ||
1151 ((rdev->family) == CHIP_RV620) ||
Alex Deucheree59f2b2009-11-05 13:11:46 -05001152 ((rdev->family) == CHIP_RS780) ||
1153 ((rdev->family) == CHIP_RS880)) {
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001154 WREG32(DB_DEBUG, PREZ_MUST_WAIT_FOR_POSTZ_DONE);
1155 } else {
1156 WREG32(DB_DEBUG, 0);
1157 }
1158 WREG32(DB_WATERMARKS, (DEPTH_FREE(4) | DEPTH_CACHELINE_FREE(16) |
1159 DEPTH_FLUSH(16) | DEPTH_PENDING_FREE(4)));
1160
1161 WREG32(PA_SC_MULTI_CHIP_CNTL, 0);
1162 WREG32(VGT_NUM_INSTANCES, 0);
1163
1164 WREG32(SPI_CONFIG_CNTL, GPR_WRITE_PRIORITY(0));
1165 WREG32(SPI_CONFIG_CNTL_1, VTX_DONE_DELAY(0));
1166
1167 tmp = RREG32(SQ_MS_FIFO_SIZES);
1168 if (((rdev->family) == CHIP_RV610) ||
1169 ((rdev->family) == CHIP_RV620) ||
Alex Deucheree59f2b2009-11-05 13:11:46 -05001170 ((rdev->family) == CHIP_RS780) ||
1171 ((rdev->family) == CHIP_RS880)) {
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001172 tmp = (CACHE_FIFO_SIZE(0xa) |
1173 FETCH_FIFO_HIWATER(0xa) |
1174 DONE_FIFO_HIWATER(0xe0) |
1175 ALU_UPDATE_FIFO_HIWATER(0x8));
1176 } else if (((rdev->family) == CHIP_R600) ||
1177 ((rdev->family) == CHIP_RV630)) {
1178 tmp &= ~DONE_FIFO_HIWATER(0xff);
1179 tmp |= DONE_FIFO_HIWATER(0x4);
1180 }
1181 WREG32(SQ_MS_FIFO_SIZES, tmp);
1182
1183 /* SQ_CONFIG, SQ_GPR_RESOURCE_MGMT, SQ_THREAD_RESOURCE_MGMT, SQ_STACK_RESOURCE_MGMT
1184 * should be adjusted as needed by the 2D/3D drivers. This just sets default values
1185 */
1186 sq_config = RREG32(SQ_CONFIG);
1187 sq_config &= ~(PS_PRIO(3) |
1188 VS_PRIO(3) |
1189 GS_PRIO(3) |
1190 ES_PRIO(3));
1191 sq_config |= (DX9_CONSTS |
1192 VC_ENABLE |
1193 PS_PRIO(0) |
1194 VS_PRIO(1) |
1195 GS_PRIO(2) |
1196 ES_PRIO(3));
1197
1198 if ((rdev->family) == CHIP_R600) {
1199 sq_gpr_resource_mgmt_1 = (NUM_PS_GPRS(124) |
1200 NUM_VS_GPRS(124) |
1201 NUM_CLAUSE_TEMP_GPRS(4));
1202 sq_gpr_resource_mgmt_2 = (NUM_GS_GPRS(0) |
1203 NUM_ES_GPRS(0));
1204 sq_thread_resource_mgmt = (NUM_PS_THREADS(136) |
1205 NUM_VS_THREADS(48) |
1206 NUM_GS_THREADS(4) |
1207 NUM_ES_THREADS(4));
1208 sq_stack_resource_mgmt_1 = (NUM_PS_STACK_ENTRIES(128) |
1209 NUM_VS_STACK_ENTRIES(128));
1210 sq_stack_resource_mgmt_2 = (NUM_GS_STACK_ENTRIES(0) |
1211 NUM_ES_STACK_ENTRIES(0));
1212 } else if (((rdev->family) == CHIP_RV610) ||
1213 ((rdev->family) == CHIP_RV620) ||
Alex Deucheree59f2b2009-11-05 13:11:46 -05001214 ((rdev->family) == CHIP_RS780) ||
1215 ((rdev->family) == CHIP_RS880)) {
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001216 /* no vertex cache */
1217 sq_config &= ~VC_ENABLE;
1218
1219 sq_gpr_resource_mgmt_1 = (NUM_PS_GPRS(44) |
1220 NUM_VS_GPRS(44) |
1221 NUM_CLAUSE_TEMP_GPRS(2));
1222 sq_gpr_resource_mgmt_2 = (NUM_GS_GPRS(17) |
1223 NUM_ES_GPRS(17));
1224 sq_thread_resource_mgmt = (NUM_PS_THREADS(79) |
1225 NUM_VS_THREADS(78) |
1226 NUM_GS_THREADS(4) |
1227 NUM_ES_THREADS(31));
1228 sq_stack_resource_mgmt_1 = (NUM_PS_STACK_ENTRIES(40) |
1229 NUM_VS_STACK_ENTRIES(40));
1230 sq_stack_resource_mgmt_2 = (NUM_GS_STACK_ENTRIES(32) |
1231 NUM_ES_STACK_ENTRIES(16));
1232 } else if (((rdev->family) == CHIP_RV630) ||
1233 ((rdev->family) == CHIP_RV635)) {
1234 sq_gpr_resource_mgmt_1 = (NUM_PS_GPRS(44) |
1235 NUM_VS_GPRS(44) |
1236 NUM_CLAUSE_TEMP_GPRS(2));
1237 sq_gpr_resource_mgmt_2 = (NUM_GS_GPRS(18) |
1238 NUM_ES_GPRS(18));
1239 sq_thread_resource_mgmt = (NUM_PS_THREADS(79) |
1240 NUM_VS_THREADS(78) |
1241 NUM_GS_THREADS(4) |
1242 NUM_ES_THREADS(31));
1243 sq_stack_resource_mgmt_1 = (NUM_PS_STACK_ENTRIES(40) |
1244 NUM_VS_STACK_ENTRIES(40));
1245 sq_stack_resource_mgmt_2 = (NUM_GS_STACK_ENTRIES(32) |
1246 NUM_ES_STACK_ENTRIES(16));
1247 } else if ((rdev->family) == CHIP_RV670) {
1248 sq_gpr_resource_mgmt_1 = (NUM_PS_GPRS(44) |
1249 NUM_VS_GPRS(44) |
1250 NUM_CLAUSE_TEMP_GPRS(2));
1251 sq_gpr_resource_mgmt_2 = (NUM_GS_GPRS(17) |
1252 NUM_ES_GPRS(17));
1253 sq_thread_resource_mgmt = (NUM_PS_THREADS(79) |
1254 NUM_VS_THREADS(78) |
1255 NUM_GS_THREADS(4) |
1256 NUM_ES_THREADS(31));
1257 sq_stack_resource_mgmt_1 = (NUM_PS_STACK_ENTRIES(64) |
1258 NUM_VS_STACK_ENTRIES(64));
1259 sq_stack_resource_mgmt_2 = (NUM_GS_STACK_ENTRIES(64) |
1260 NUM_ES_STACK_ENTRIES(64));
1261 }
1262
1263 WREG32(SQ_CONFIG, sq_config);
1264 WREG32(SQ_GPR_RESOURCE_MGMT_1, sq_gpr_resource_mgmt_1);
1265 WREG32(SQ_GPR_RESOURCE_MGMT_2, sq_gpr_resource_mgmt_2);
1266 WREG32(SQ_THREAD_RESOURCE_MGMT, sq_thread_resource_mgmt);
1267 WREG32(SQ_STACK_RESOURCE_MGMT_1, sq_stack_resource_mgmt_1);
1268 WREG32(SQ_STACK_RESOURCE_MGMT_2, sq_stack_resource_mgmt_2);
1269
1270 if (((rdev->family) == CHIP_RV610) ||
1271 ((rdev->family) == CHIP_RV620) ||
Alex Deucheree59f2b2009-11-05 13:11:46 -05001272 ((rdev->family) == CHIP_RS780) ||
1273 ((rdev->family) == CHIP_RS880)) {
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001274 WREG32(VGT_CACHE_INVALIDATION, CACHE_INVALIDATION(TC_ONLY));
1275 } else {
1276 WREG32(VGT_CACHE_INVALIDATION, CACHE_INVALIDATION(VC_AND_TC));
1277 }
1278
1279 /* More default values. 2D/3D driver should adjust as needed */
1280 WREG32(PA_SC_AA_SAMPLE_LOCS_2S, (S0_X(0xc) | S0_Y(0x4) |
1281 S1_X(0x4) | S1_Y(0xc)));
1282 WREG32(PA_SC_AA_SAMPLE_LOCS_4S, (S0_X(0xe) | S0_Y(0xe) |
1283 S1_X(0x2) | S1_Y(0x2) |
1284 S2_X(0xa) | S2_Y(0x6) |
1285 S3_X(0x6) | S3_Y(0xa)));
1286 WREG32(PA_SC_AA_SAMPLE_LOCS_8S_WD0, (S0_X(0xe) | S0_Y(0xb) |
1287 S1_X(0x4) | S1_Y(0xc) |
1288 S2_X(0x1) | S2_Y(0x6) |
1289 S3_X(0xa) | S3_Y(0xe)));
1290 WREG32(PA_SC_AA_SAMPLE_LOCS_8S_WD1, (S4_X(0x6) | S4_Y(0x1) |
1291 S5_X(0x0) | S5_Y(0x0) |
1292 S6_X(0xb) | S6_Y(0x4) |
1293 S7_X(0x7) | S7_Y(0x8)));
1294
1295 WREG32(VGT_STRMOUT_EN, 0);
1296 tmp = rdev->config.r600.max_pipes * 16;
1297 switch (rdev->family) {
1298 case CHIP_RV610:
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001299 case CHIP_RV620:
Alex Deucheree59f2b2009-11-05 13:11:46 -05001300 case CHIP_RS780:
1301 case CHIP_RS880:
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001302 tmp += 32;
1303 break;
1304 case CHIP_RV670:
1305 tmp += 128;
1306 break;
1307 default:
1308 break;
1309 }
1310 if (tmp > 256) {
1311 tmp = 256;
1312 }
1313 WREG32(VGT_ES_PER_GS, 128);
1314 WREG32(VGT_GS_PER_ES, tmp);
1315 WREG32(VGT_GS_PER_VS, 2);
1316 WREG32(VGT_GS_VERTEX_REUSE, 16);
1317
1318 /* more default values. 2D/3D driver should adjust as needed */
1319 WREG32(PA_SC_LINE_STIPPLE_STATE, 0);
1320 WREG32(VGT_STRMOUT_EN, 0);
1321 WREG32(SX_MISC, 0);
1322 WREG32(PA_SC_MODE_CNTL, 0);
1323 WREG32(PA_SC_AA_CONFIG, 0);
1324 WREG32(PA_SC_LINE_STIPPLE, 0);
1325 WREG32(SPI_INPUT_Z, 0);
1326 WREG32(SPI_PS_IN_CONTROL_0, NUM_INTERP(2));
1327 WREG32(CB_COLOR7_FRAG, 0);
1328
1329 /* Clear render buffer base addresses */
1330 WREG32(CB_COLOR0_BASE, 0);
1331 WREG32(CB_COLOR1_BASE, 0);
1332 WREG32(CB_COLOR2_BASE, 0);
1333 WREG32(CB_COLOR3_BASE, 0);
1334 WREG32(CB_COLOR4_BASE, 0);
1335 WREG32(CB_COLOR5_BASE, 0);
1336 WREG32(CB_COLOR6_BASE, 0);
1337 WREG32(CB_COLOR7_BASE, 0);
1338 WREG32(CB_COLOR7_FRAG, 0);
1339
1340 switch (rdev->family) {
1341 case CHIP_RV610:
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001342 case CHIP_RV620:
Alex Deucheree59f2b2009-11-05 13:11:46 -05001343 case CHIP_RS780:
1344 case CHIP_RS880:
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001345 tmp = TC_L2_SIZE(8);
1346 break;
1347 case CHIP_RV630:
1348 case CHIP_RV635:
1349 tmp = TC_L2_SIZE(4);
1350 break;
1351 case CHIP_R600:
1352 tmp = TC_L2_SIZE(0) | L2_DISABLE_LATE_HIT;
1353 break;
1354 default:
1355 tmp = TC_L2_SIZE(0);
1356 break;
1357 }
1358 WREG32(TC_CNTL, tmp);
1359
1360 tmp = RREG32(HDP_HOST_PATH_CNTL);
1361 WREG32(HDP_HOST_PATH_CNTL, tmp);
1362
1363 tmp = RREG32(ARB_POP);
1364 tmp |= ENABLE_TC128;
1365 WREG32(ARB_POP, tmp);
1366
1367 WREG32(PA_SC_MULTI_CHIP_CNTL, 0);
1368 WREG32(PA_CL_ENHANCE, (CLIP_VTX_REORDER_ENA |
1369 NUM_CLIP_SEQ(3)));
1370 WREG32(PA_SC_ENHANCE, FORCE_EOV_MAX_CLK_CNT(4095));
1371}
1372
1373
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001374/*
1375 * Indirect registers accessor
1376 */
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001377u32 r600_pciep_rreg(struct radeon_device *rdev, u32 reg)
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001378{
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001379 u32 r;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001380
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001381 WREG32(PCIE_PORT_INDEX, ((reg) & 0xff));
1382 (void)RREG32(PCIE_PORT_INDEX);
1383 r = RREG32(PCIE_PORT_DATA);
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001384 return r;
1385}
1386
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001387void r600_pciep_wreg(struct radeon_device *rdev, u32 reg, u32 v)
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001388{
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001389 WREG32(PCIE_PORT_INDEX, ((reg) & 0xff));
1390 (void)RREG32(PCIE_PORT_INDEX);
1391 WREG32(PCIE_PORT_DATA, (v));
1392 (void)RREG32(PCIE_PORT_DATA);
1393}
1394
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001395/*
1396 * CP & Ring
1397 */
1398void r600_cp_stop(struct radeon_device *rdev)
1399{
1400 WREG32(R_0086D8_CP_ME_CNTL, S_0086D8_CP_ME_HALT(1));
1401}
1402
Alex Deucherd8f60cf2009-12-01 13:43:46 -05001403int r600_init_microcode(struct radeon_device *rdev)
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001404{
1405 struct platform_device *pdev;
1406 const char *chip_name;
Alex Deucherd8f60cf2009-12-01 13:43:46 -05001407 const char *rlc_chip_name;
1408 size_t pfp_req_size, me_req_size, rlc_req_size;
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001409 char fw_name[30];
1410 int err;
1411
1412 DRM_DEBUG("\n");
1413
1414 pdev = platform_device_register_simple("radeon_cp", 0, NULL, 0);
1415 err = IS_ERR(pdev);
1416 if (err) {
1417 printk(KERN_ERR "radeon_cp: Failed to register firmware\n");
1418 return -EINVAL;
1419 }
1420
1421 switch (rdev->family) {
Alex Deucherd8f60cf2009-12-01 13:43:46 -05001422 case CHIP_R600:
1423 chip_name = "R600";
1424 rlc_chip_name = "R600";
1425 break;
1426 case CHIP_RV610:
1427 chip_name = "RV610";
1428 rlc_chip_name = "R600";
1429 break;
1430 case CHIP_RV630:
1431 chip_name = "RV630";
1432 rlc_chip_name = "R600";
1433 break;
1434 case CHIP_RV620:
1435 chip_name = "RV620";
1436 rlc_chip_name = "R600";
1437 break;
1438 case CHIP_RV635:
1439 chip_name = "RV635";
1440 rlc_chip_name = "R600";
1441 break;
1442 case CHIP_RV670:
1443 chip_name = "RV670";
1444 rlc_chip_name = "R600";
1445 break;
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001446 case CHIP_RS780:
Alex Deucherd8f60cf2009-12-01 13:43:46 -05001447 case CHIP_RS880:
1448 chip_name = "RS780";
1449 rlc_chip_name = "R600";
1450 break;
1451 case CHIP_RV770:
1452 chip_name = "RV770";
1453 rlc_chip_name = "R700";
1454 break;
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001455 case CHIP_RV730:
Alex Deucherd8f60cf2009-12-01 13:43:46 -05001456 case CHIP_RV740:
1457 chip_name = "RV730";
1458 rlc_chip_name = "R700";
1459 break;
1460 case CHIP_RV710:
1461 chip_name = "RV710";
1462 rlc_chip_name = "R700";
1463 break;
Alex Deucherfe251e22010-03-24 13:36:43 -04001464 case CHIP_CEDAR:
1465 chip_name = "CEDAR";
Alex Deucher45f9a392010-03-24 13:55:51 -04001466 rlc_chip_name = "CEDAR";
Alex Deucherfe251e22010-03-24 13:36:43 -04001467 break;
1468 case CHIP_REDWOOD:
1469 chip_name = "REDWOOD";
Alex Deucher45f9a392010-03-24 13:55:51 -04001470 rlc_chip_name = "REDWOOD";
Alex Deucherfe251e22010-03-24 13:36:43 -04001471 break;
1472 case CHIP_JUNIPER:
1473 chip_name = "JUNIPER";
Alex Deucher45f9a392010-03-24 13:55:51 -04001474 rlc_chip_name = "JUNIPER";
Alex Deucherfe251e22010-03-24 13:36:43 -04001475 break;
1476 case CHIP_CYPRESS:
1477 case CHIP_HEMLOCK:
1478 chip_name = "CYPRESS";
Alex Deucher45f9a392010-03-24 13:55:51 -04001479 rlc_chip_name = "CYPRESS";
Alex Deucherfe251e22010-03-24 13:36:43 -04001480 break;
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001481 default: BUG();
1482 }
1483
Alex Deucherfe251e22010-03-24 13:36:43 -04001484 if (rdev->family >= CHIP_CEDAR) {
1485 pfp_req_size = EVERGREEN_PFP_UCODE_SIZE * 4;
1486 me_req_size = EVERGREEN_PM4_UCODE_SIZE * 4;
Alex Deucher45f9a392010-03-24 13:55:51 -04001487 rlc_req_size = EVERGREEN_RLC_UCODE_SIZE * 4;
Alex Deucherfe251e22010-03-24 13:36:43 -04001488 } else if (rdev->family >= CHIP_RV770) {
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001489 pfp_req_size = R700_PFP_UCODE_SIZE * 4;
1490 me_req_size = R700_PM4_UCODE_SIZE * 4;
Alex Deucherd8f60cf2009-12-01 13:43:46 -05001491 rlc_req_size = R700_RLC_UCODE_SIZE * 4;
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001492 } else {
1493 pfp_req_size = PFP_UCODE_SIZE * 4;
1494 me_req_size = PM4_UCODE_SIZE * 12;
Alex Deucherd8f60cf2009-12-01 13:43:46 -05001495 rlc_req_size = RLC_UCODE_SIZE * 4;
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001496 }
1497
Alex Deucherd8f60cf2009-12-01 13:43:46 -05001498 DRM_INFO("Loading %s Microcode\n", chip_name);
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001499
1500 snprintf(fw_name, sizeof(fw_name), "radeon/%s_pfp.bin", chip_name);
1501 err = request_firmware(&rdev->pfp_fw, fw_name, &pdev->dev);
1502 if (err)
1503 goto out;
1504 if (rdev->pfp_fw->size != pfp_req_size) {
1505 printk(KERN_ERR
1506 "r600_cp: Bogus length %zu in firmware \"%s\"\n",
1507 rdev->pfp_fw->size, fw_name);
1508 err = -EINVAL;
1509 goto out;
1510 }
1511
1512 snprintf(fw_name, sizeof(fw_name), "radeon/%s_me.bin", chip_name);
1513 err = request_firmware(&rdev->me_fw, fw_name, &pdev->dev);
1514 if (err)
1515 goto out;
1516 if (rdev->me_fw->size != me_req_size) {
1517 printk(KERN_ERR
1518 "r600_cp: Bogus length %zu in firmware \"%s\"\n",
1519 rdev->me_fw->size, fw_name);
1520 err = -EINVAL;
1521 }
Alex Deucherd8f60cf2009-12-01 13:43:46 -05001522
1523 snprintf(fw_name, sizeof(fw_name), "radeon/%s_rlc.bin", rlc_chip_name);
1524 err = request_firmware(&rdev->rlc_fw, fw_name, &pdev->dev);
1525 if (err)
1526 goto out;
1527 if (rdev->rlc_fw->size != rlc_req_size) {
1528 printk(KERN_ERR
1529 "r600_rlc: Bogus length %zu in firmware \"%s\"\n",
1530 rdev->rlc_fw->size, fw_name);
1531 err = -EINVAL;
1532 }
1533
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001534out:
1535 platform_device_unregister(pdev);
1536
1537 if (err) {
1538 if (err != -EINVAL)
1539 printk(KERN_ERR
1540 "r600_cp: Failed to load firmware \"%s\"\n",
1541 fw_name);
1542 release_firmware(rdev->pfp_fw);
1543 rdev->pfp_fw = NULL;
1544 release_firmware(rdev->me_fw);
1545 rdev->me_fw = NULL;
Alex Deucherd8f60cf2009-12-01 13:43:46 -05001546 release_firmware(rdev->rlc_fw);
1547 rdev->rlc_fw = NULL;
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001548 }
1549 return err;
1550}
1551
1552static int r600_cp_load_microcode(struct radeon_device *rdev)
1553{
1554 const __be32 *fw_data;
1555 int i;
1556
1557 if (!rdev->me_fw || !rdev->pfp_fw)
1558 return -EINVAL;
1559
1560 r600_cp_stop(rdev);
1561
1562 WREG32(CP_RB_CNTL, RB_NO_UPDATE | RB_BLKSZ(15) | RB_BUFSZ(3));
1563
1564 /* Reset cp */
1565 WREG32(GRBM_SOFT_RESET, SOFT_RESET_CP);
1566 RREG32(GRBM_SOFT_RESET);
1567 mdelay(15);
1568 WREG32(GRBM_SOFT_RESET, 0);
1569
1570 WREG32(CP_ME_RAM_WADDR, 0);
1571
1572 fw_data = (const __be32 *)rdev->me_fw->data;
1573 WREG32(CP_ME_RAM_WADDR, 0);
1574 for (i = 0; i < PM4_UCODE_SIZE * 3; i++)
1575 WREG32(CP_ME_RAM_DATA,
1576 be32_to_cpup(fw_data++));
1577
1578 fw_data = (const __be32 *)rdev->pfp_fw->data;
1579 WREG32(CP_PFP_UCODE_ADDR, 0);
1580 for (i = 0; i < PFP_UCODE_SIZE; i++)
1581 WREG32(CP_PFP_UCODE_DATA,
1582 be32_to_cpup(fw_data++));
1583
1584 WREG32(CP_PFP_UCODE_ADDR, 0);
1585 WREG32(CP_ME_RAM_WADDR, 0);
1586 WREG32(CP_ME_RAM_RADDR, 0);
1587 return 0;
1588}
1589
1590int r600_cp_start(struct radeon_device *rdev)
1591{
1592 int r;
1593 uint32_t cp_me;
1594
1595 r = radeon_ring_lock(rdev, 7);
1596 if (r) {
1597 DRM_ERROR("radeon: cp failed to lock ring (%d).\n", r);
1598 return r;
1599 }
1600 radeon_ring_write(rdev, PACKET3(PACKET3_ME_INITIALIZE, 5));
1601 radeon_ring_write(rdev, 0x1);
Alex Deucherfe251e22010-03-24 13:36:43 -04001602 if (rdev->family >= CHIP_CEDAR) {
1603 radeon_ring_write(rdev, 0x0);
1604 radeon_ring_write(rdev, rdev->config.evergreen.max_hw_contexts - 1);
1605 } else if (rdev->family >= CHIP_RV770) {
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001606 radeon_ring_write(rdev, 0x0);
1607 radeon_ring_write(rdev, rdev->config.rv770.max_hw_contexts - 1);
Alex Deucherfe251e22010-03-24 13:36:43 -04001608 } else {
1609 radeon_ring_write(rdev, 0x3);
1610 radeon_ring_write(rdev, rdev->config.r600.max_hw_contexts - 1);
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001611 }
1612 radeon_ring_write(rdev, PACKET3_ME_INITIALIZE_DEVICE_ID(1));
1613 radeon_ring_write(rdev, 0);
1614 radeon_ring_write(rdev, 0);
1615 radeon_ring_unlock_commit(rdev);
1616
1617 cp_me = 0xff;
1618 WREG32(R_0086D8_CP_ME_CNTL, cp_me);
1619 return 0;
1620}
1621
1622int r600_cp_resume(struct radeon_device *rdev)
1623{
1624 u32 tmp;
1625 u32 rb_bufsz;
1626 int r;
1627
1628 /* Reset cp */
1629 WREG32(GRBM_SOFT_RESET, SOFT_RESET_CP);
1630 RREG32(GRBM_SOFT_RESET);
1631 mdelay(15);
1632 WREG32(GRBM_SOFT_RESET, 0);
1633
1634 /* Set ring buffer size */
1635 rb_bufsz = drm_order(rdev->cp.ring_size / 8);
Alex Deucherd6f28932009-11-02 16:01:27 -05001636 tmp = RB_NO_UPDATE | (drm_order(RADEON_GPU_PAGE_SIZE/8) << 8) | rb_bufsz;
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001637#ifdef __BIG_ENDIAN
Alex Deucherd6f28932009-11-02 16:01:27 -05001638 tmp |= BUF_SWAP_32BIT;
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001639#endif
Alex Deucherd6f28932009-11-02 16:01:27 -05001640 WREG32(CP_RB_CNTL, tmp);
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001641 WREG32(CP_SEM_WAIT_TIMER, 0x4);
1642
1643 /* Set the write pointer delay */
1644 WREG32(CP_RB_WPTR_DELAY, 0);
1645
1646 /* Initialize the ring buffer's read and write pointers */
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001647 WREG32(CP_RB_CNTL, tmp | RB_RPTR_WR_ENA);
1648 WREG32(CP_RB_RPTR_WR, 0);
1649 WREG32(CP_RB_WPTR, 0);
1650 WREG32(CP_RB_RPTR_ADDR, rdev->cp.gpu_addr & 0xFFFFFFFF);
1651 WREG32(CP_RB_RPTR_ADDR_HI, upper_32_bits(rdev->cp.gpu_addr));
1652 mdelay(1);
1653 WREG32(CP_RB_CNTL, tmp);
1654
1655 WREG32(CP_RB_BASE, rdev->cp.gpu_addr >> 8);
1656 WREG32(CP_DEBUG, (1 << 27) | (1 << 28));
1657
1658 rdev->cp.rptr = RREG32(CP_RB_RPTR);
1659 rdev->cp.wptr = RREG32(CP_RB_WPTR);
1660
1661 r600_cp_start(rdev);
1662 rdev->cp.ready = true;
1663 r = radeon_ring_test(rdev);
1664 if (r) {
1665 rdev->cp.ready = false;
1666 return r;
1667 }
1668 return 0;
1669}
1670
1671void r600_cp_commit(struct radeon_device *rdev)
1672{
1673 WREG32(CP_RB_WPTR, rdev->cp.wptr);
1674 (void)RREG32(CP_RB_WPTR);
1675}
1676
1677void r600_ring_init(struct radeon_device *rdev, unsigned ring_size)
1678{
1679 u32 rb_bufsz;
1680
1681 /* Align ring size */
1682 rb_bufsz = drm_order(ring_size / 8);
1683 ring_size = (1 << (rb_bufsz + 1)) * 4;
1684 rdev->cp.ring_size = ring_size;
1685 rdev->cp.align_mask = 16 - 1;
1686}
1687
Jerome Glisse655efd32010-02-02 11:51:45 +01001688void r600_cp_fini(struct radeon_device *rdev)
1689{
1690 r600_cp_stop(rdev);
1691 radeon_ring_fini(rdev);
1692}
1693
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001694
1695/*
1696 * GPU scratch registers helpers function.
1697 */
1698void r600_scratch_init(struct radeon_device *rdev)
1699{
1700 int i;
1701
1702 rdev->scratch.num_reg = 7;
1703 for (i = 0; i < rdev->scratch.num_reg; i++) {
1704 rdev->scratch.free[i] = true;
1705 rdev->scratch.reg[i] = SCRATCH_REG0 + (i * 4);
1706 }
1707}
1708
1709int r600_ring_test(struct radeon_device *rdev)
1710{
1711 uint32_t scratch;
1712 uint32_t tmp = 0;
1713 unsigned i;
1714 int r;
1715
1716 r = radeon_scratch_get(rdev, &scratch);
1717 if (r) {
1718 DRM_ERROR("radeon: cp failed to get scratch reg (%d).\n", r);
1719 return r;
1720 }
1721 WREG32(scratch, 0xCAFEDEAD);
1722 r = radeon_ring_lock(rdev, 3);
1723 if (r) {
1724 DRM_ERROR("radeon: cp failed to lock ring (%d).\n", r);
1725 radeon_scratch_free(rdev, scratch);
1726 return r;
1727 }
1728 radeon_ring_write(rdev, PACKET3(PACKET3_SET_CONFIG_REG, 1));
1729 radeon_ring_write(rdev, ((scratch - PACKET3_SET_CONFIG_REG_OFFSET) >> 2));
1730 radeon_ring_write(rdev, 0xDEADBEEF);
1731 radeon_ring_unlock_commit(rdev);
1732 for (i = 0; i < rdev->usec_timeout; i++) {
1733 tmp = RREG32(scratch);
1734 if (tmp == 0xDEADBEEF)
1735 break;
1736 DRM_UDELAY(1);
1737 }
1738 if (i < rdev->usec_timeout) {
1739 DRM_INFO("ring test succeeded in %d usecs\n", i);
1740 } else {
1741 DRM_ERROR("radeon: ring test failed (scratch(0x%04X)=0x%08X)\n",
1742 scratch, tmp);
1743 r = -EINVAL;
1744 }
1745 radeon_scratch_free(rdev, scratch);
1746 return r;
1747}
1748
Jerome Glisse81cc35b2009-10-01 18:02:12 +02001749void r600_wb_disable(struct radeon_device *rdev)
1750{
Jerome Glisse4c788672009-11-20 14:29:23 +01001751 int r;
1752
Jerome Glisse81cc35b2009-10-01 18:02:12 +02001753 WREG32(SCRATCH_UMSK, 0);
1754 if (rdev->wb.wb_obj) {
Jerome Glisse4c788672009-11-20 14:29:23 +01001755 r = radeon_bo_reserve(rdev->wb.wb_obj, false);
1756 if (unlikely(r != 0))
1757 return;
1758 radeon_bo_kunmap(rdev->wb.wb_obj);
1759 radeon_bo_unpin(rdev->wb.wb_obj);
1760 radeon_bo_unreserve(rdev->wb.wb_obj);
Jerome Glisse81cc35b2009-10-01 18:02:12 +02001761 }
1762}
1763
1764void r600_wb_fini(struct radeon_device *rdev)
1765{
1766 r600_wb_disable(rdev);
1767 if (rdev->wb.wb_obj) {
Jerome Glisse4c788672009-11-20 14:29:23 +01001768 radeon_bo_unref(&rdev->wb.wb_obj);
Jerome Glisse81cc35b2009-10-01 18:02:12 +02001769 rdev->wb.wb = NULL;
1770 rdev->wb.wb_obj = NULL;
1771 }
1772}
1773
1774int r600_wb_enable(struct radeon_device *rdev)
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001775{
1776 int r;
1777
1778 if (rdev->wb.wb_obj == NULL) {
Jerome Glisse4c788672009-11-20 14:29:23 +01001779 r = radeon_bo_create(rdev, NULL, RADEON_GPU_PAGE_SIZE, true,
1780 RADEON_GEM_DOMAIN_GTT, &rdev->wb.wb_obj);
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001781 if (r) {
Jerome Glisse4c788672009-11-20 14:29:23 +01001782 dev_warn(rdev->dev, "(%d) create WB bo failed\n", r);
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001783 return r;
1784 }
Jerome Glisse4c788672009-11-20 14:29:23 +01001785 r = radeon_bo_reserve(rdev->wb.wb_obj, false);
1786 if (unlikely(r != 0)) {
Jerome Glisse81cc35b2009-10-01 18:02:12 +02001787 r600_wb_fini(rdev);
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001788 return r;
1789 }
Jerome Glisse4c788672009-11-20 14:29:23 +01001790 r = radeon_bo_pin(rdev->wb.wb_obj, RADEON_GEM_DOMAIN_GTT,
1791 &rdev->wb.gpu_addr);
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001792 if (r) {
Jerome Glisse4c788672009-11-20 14:29:23 +01001793 radeon_bo_unreserve(rdev->wb.wb_obj);
1794 dev_warn(rdev->dev, "(%d) pin WB bo failed\n", r);
1795 r600_wb_fini(rdev);
1796 return r;
1797 }
1798 r = radeon_bo_kmap(rdev->wb.wb_obj, (void **)&rdev->wb.wb);
1799 radeon_bo_unreserve(rdev->wb.wb_obj);
1800 if (r) {
1801 dev_warn(rdev->dev, "(%d) map WB bo failed\n", r);
Jerome Glisse81cc35b2009-10-01 18:02:12 +02001802 r600_wb_fini(rdev);
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001803 return r;
1804 }
1805 }
1806 WREG32(SCRATCH_ADDR, (rdev->wb.gpu_addr >> 8) & 0xFFFFFFFF);
1807 WREG32(CP_RB_RPTR_ADDR, (rdev->wb.gpu_addr + 1024) & 0xFFFFFFFC);
1808 WREG32(CP_RB_RPTR_ADDR_HI, upper_32_bits(rdev->wb.gpu_addr + 1024) & 0xFF);
1809 WREG32(SCRATCH_UMSK, 0xff);
1810 return 0;
1811}
1812
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001813void r600_fence_ring_emit(struct radeon_device *rdev,
1814 struct radeon_fence *fence)
1815{
Alex Deucherd8f60cf2009-12-01 13:43:46 -05001816 /* Also consider EVENT_WRITE_EOP. it handles the interrupts + timestamps + events */
Alex Deucher44224c32010-02-04 11:01:52 -05001817
1818 radeon_ring_write(rdev, PACKET3(PACKET3_EVENT_WRITE, 0));
1819 radeon_ring_write(rdev, CACHE_FLUSH_AND_INV_EVENT);
1820 /* wait for 3D idle clean */
1821 radeon_ring_write(rdev, PACKET3(PACKET3_SET_CONFIG_REG, 1));
1822 radeon_ring_write(rdev, (WAIT_UNTIL - PACKET3_SET_CONFIG_REG_OFFSET) >> 2);
1823 radeon_ring_write(rdev, WAIT_3D_IDLE_bit | WAIT_3D_IDLECLEAN_bit);
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001824 /* Emit fence sequence & fire IRQ */
1825 radeon_ring_write(rdev, PACKET3(PACKET3_SET_CONFIG_REG, 1));
1826 radeon_ring_write(rdev, ((rdev->fence_drv.scratch_reg - PACKET3_SET_CONFIG_REG_OFFSET) >> 2));
1827 radeon_ring_write(rdev, fence->seq);
Alex Deucherd8f60cf2009-12-01 13:43:46 -05001828 /* CP_INTERRUPT packet 3 no longer exists, use packet 0 */
1829 radeon_ring_write(rdev, PACKET0(CP_INT_STATUS, 0));
1830 radeon_ring_write(rdev, RB_INT_STAT);
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001831}
1832
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001833int r600_copy_blit(struct radeon_device *rdev,
1834 uint64_t src_offset, uint64_t dst_offset,
1835 unsigned num_pages, struct radeon_fence *fence)
1836{
Jerome Glisseff82f052010-01-22 15:19:00 +01001837 int r;
1838
1839 mutex_lock(&rdev->r600_blit.mutex);
1840 rdev->r600_blit.vb_ib = NULL;
1841 r = r600_blit_prepare_copy(rdev, num_pages * RADEON_GPU_PAGE_SIZE);
1842 if (r) {
1843 if (rdev->r600_blit.vb_ib)
1844 radeon_ib_free(rdev, &rdev->r600_blit.vb_ib);
1845 mutex_unlock(&rdev->r600_blit.mutex);
1846 return r;
1847 }
Matt Turnera77f1712009-10-14 00:34:41 -04001848 r600_kms_blit_copy(rdev, src_offset, dst_offset, num_pages * RADEON_GPU_PAGE_SIZE);
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001849 r600_blit_done_copy(rdev, fence);
Jerome Glisseff82f052010-01-22 15:19:00 +01001850 mutex_unlock(&rdev->r600_blit.mutex);
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001851 return 0;
1852}
1853
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001854int r600_set_surface_reg(struct radeon_device *rdev, int reg,
1855 uint32_t tiling_flags, uint32_t pitch,
1856 uint32_t offset, uint32_t obj_size)
1857{
1858 /* FIXME: implement */
1859 return 0;
1860}
1861
1862void r600_clear_surface_reg(struct radeon_device *rdev, int reg)
1863{
1864 /* FIXME: implement */
1865}
1866
1867
1868bool r600_card_posted(struct radeon_device *rdev)
1869{
1870 uint32_t reg;
1871
1872 /* first check CRTCs */
1873 reg = RREG32(D1CRTC_CONTROL) |
1874 RREG32(D2CRTC_CONTROL);
1875 if (reg & CRTC_EN)
1876 return true;
1877
1878 /* then check MEM_SIZE, in case the crtcs are off */
1879 if (RREG32(CONFIG_MEMSIZE))
1880 return true;
1881
1882 return false;
1883}
1884
Dave Airliefc30b8e2009-09-18 15:19:37 +10001885int r600_startup(struct radeon_device *rdev)
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001886{
1887 int r;
1888
Alex Deucher779720a2009-12-09 19:31:44 -05001889 if (!rdev->me_fw || !rdev->pfp_fw || !rdev->rlc_fw) {
1890 r = r600_init_microcode(rdev);
1891 if (r) {
1892 DRM_ERROR("Failed to load firmware!\n");
1893 return r;
1894 }
1895 }
1896
Jerome Glissea3c19452009-10-01 18:02:13 +02001897 r600_mc_program(rdev);
Jerome Glisse1a029b72009-10-06 19:04:30 +02001898 if (rdev->flags & RADEON_IS_AGP) {
1899 r600_agp_enable(rdev);
1900 } else {
1901 r = r600_pcie_gart_enable(rdev);
1902 if (r)
1903 return r;
1904 }
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001905 r600_gpu_init(rdev);
Jerome Glissec38c7b62010-02-04 17:27:27 +01001906 r = r600_blit_init(rdev);
1907 if (r) {
1908 r600_blit_fini(rdev);
1909 rdev->asic->copy = NULL;
1910 dev_warn(rdev->dev, "failed blitter (%d) falling back to memcpy\n", r);
1911 }
Jerome Glisseff82f052010-01-22 15:19:00 +01001912 /* pin copy shader into vram */
1913 if (rdev->r600_blit.shader_obj) {
1914 r = radeon_bo_reserve(rdev->r600_blit.shader_obj, false);
1915 if (unlikely(r != 0))
1916 return r;
1917 r = radeon_bo_pin(rdev->r600_blit.shader_obj, RADEON_GEM_DOMAIN_VRAM,
1918 &rdev->r600_blit.shader_gpu_addr);
1919 radeon_bo_unreserve(rdev->r600_blit.shader_obj);
Alex Deucher7923c612009-12-15 17:15:07 -05001920 if (r) {
Jerome Glisseff82f052010-01-22 15:19:00 +01001921 dev_err(rdev->dev, "(%d) pin blit object failed\n", r);
Alex Deucher7923c612009-12-15 17:15:07 -05001922 return r;
1923 }
1924 }
Alex Deucherd8f60cf2009-12-01 13:43:46 -05001925 /* Enable IRQ */
Alex Deucherd8f60cf2009-12-01 13:43:46 -05001926 r = r600_irq_init(rdev);
1927 if (r) {
1928 DRM_ERROR("radeon: IH init failed (%d).\n", r);
1929 radeon_irq_kms_fini(rdev);
1930 return r;
1931 }
1932 r600_irq_set(rdev);
1933
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001934 r = radeon_ring_init(rdev, rdev->cp.ring_size);
1935 if (r)
1936 return r;
1937 r = r600_cp_load_microcode(rdev);
1938 if (r)
1939 return r;
1940 r = r600_cp_resume(rdev);
1941 if (r)
1942 return r;
Jerome Glisse81cc35b2009-10-01 18:02:12 +02001943 /* write back buffer are not vital so don't worry about failure */
1944 r600_wb_enable(rdev);
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001945 return 0;
1946}
1947
Dave Airlie28d52042009-09-21 14:33:58 +10001948void r600_vga_set_state(struct radeon_device *rdev, bool state)
1949{
1950 uint32_t temp;
1951
1952 temp = RREG32(CONFIG_CNTL);
1953 if (state == false) {
1954 temp &= ~(1<<0);
1955 temp |= (1<<1);
1956 } else {
1957 temp &= ~(1<<1);
1958 }
1959 WREG32(CONFIG_CNTL, temp);
1960}
1961
Dave Airliefc30b8e2009-09-18 15:19:37 +10001962int r600_resume(struct radeon_device *rdev)
1963{
1964 int r;
1965
Jerome Glisse1a029b72009-10-06 19:04:30 +02001966 /* Do not reset GPU before posting, on r600 hw unlike on r500 hw,
1967 * posting will perform necessary task to bring back GPU into good
1968 * shape.
1969 */
Dave Airliefc30b8e2009-09-18 15:19:37 +10001970 /* post card */
Jerome Glissee7d40b92009-10-01 18:02:15 +02001971 atom_asic_init(rdev->mode_info.atom_context);
Dave Airliefc30b8e2009-09-18 15:19:37 +10001972 /* Initialize clocks */
1973 r = radeon_clocks_init(rdev);
1974 if (r) {
1975 return r;
1976 }
1977
1978 r = r600_startup(rdev);
1979 if (r) {
1980 DRM_ERROR("r600 startup failed on resume\n");
1981 return r;
1982 }
1983
Jerome Glisse62a8ea32009-10-01 18:02:11 +02001984 r = r600_ib_test(rdev);
Dave Airliefc30b8e2009-09-18 15:19:37 +10001985 if (r) {
1986 DRM_ERROR("radeon: failled testing IB (%d).\n", r);
1987 return r;
1988 }
Rafał Miłecki38fd2c62010-01-28 18:16:30 +01001989
1990 r = r600_audio_init(rdev);
1991 if (r) {
1992 DRM_ERROR("radeon: audio resume failed\n");
1993 return r;
1994 }
1995
Dave Airliefc30b8e2009-09-18 15:19:37 +10001996 return r;
1997}
1998
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001999int r600_suspend(struct radeon_device *rdev)
2000{
Jerome Glisse4c788672009-11-20 14:29:23 +01002001 int r;
2002
Rafał Miłecki38fd2c62010-01-28 18:16:30 +01002003 r600_audio_fini(rdev);
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002004 /* FIXME: we should wait for ring to be empty */
2005 r600_cp_stop(rdev);
Dave Airliebc1a6312009-09-15 11:07:52 +10002006 rdev->cp.ready = false;
Jerome Glisse0c452492010-01-15 14:44:37 +01002007 r600_irq_suspend(rdev);
Jerome Glisse81cc35b2009-10-01 18:02:12 +02002008 r600_wb_disable(rdev);
Jerome Glisse4aac0472009-09-14 18:29:49 +02002009 r600_pcie_gart_disable(rdev);
Dave Airliebc1a6312009-09-15 11:07:52 +10002010 /* unpin shaders bo */
Jerome Glisse30d2d9a2010-01-13 10:29:27 +01002011 if (rdev->r600_blit.shader_obj) {
2012 r = radeon_bo_reserve(rdev->r600_blit.shader_obj, false);
2013 if (!r) {
2014 radeon_bo_unpin(rdev->r600_blit.shader_obj);
2015 radeon_bo_unreserve(rdev->r600_blit.shader_obj);
2016 }
2017 }
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002018 return 0;
2019}
2020
2021/* Plan is to move initialization in that function and use
2022 * helper function so that radeon_device_init pretty much
2023 * do nothing more than calling asic specific function. This
2024 * should also allow to remove a bunch of callback function
2025 * like vram_info.
2026 */
2027int r600_init(struct radeon_device *rdev)
2028{
2029 int r;
2030
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002031 r = radeon_dummy_page_init(rdev);
2032 if (r)
2033 return r;
2034 if (r600_debugfs_mc_info_init(rdev)) {
2035 DRM_ERROR("Failed to register debugfs file for mc !\n");
2036 }
2037 /* This don't do much */
2038 r = radeon_gem_init(rdev);
2039 if (r)
2040 return r;
2041 /* Read BIOS */
2042 if (!radeon_get_bios(rdev)) {
2043 if (ASIC_IS_AVIVO(rdev))
2044 return -EINVAL;
2045 }
2046 /* Must be an ATOMBIOS */
Jerome Glissee7d40b92009-10-01 18:02:15 +02002047 if (!rdev->is_atom_bios) {
2048 dev_err(rdev->dev, "Expecting atombios for R600 GPU\n");
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002049 return -EINVAL;
Jerome Glissee7d40b92009-10-01 18:02:15 +02002050 }
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002051 r = radeon_atombios_init(rdev);
2052 if (r)
2053 return r;
2054 /* Post card if necessary */
Dave Airlie72542d72009-12-01 14:06:31 +10002055 if (!r600_card_posted(rdev)) {
2056 if (!rdev->bios) {
2057 dev_err(rdev->dev, "Card not posted and no BIOS - ignoring\n");
2058 return -EINVAL;
2059 }
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002060 DRM_INFO("GPU not posted. posting now...\n");
2061 atom_asic_init(rdev->mode_info.atom_context);
2062 }
2063 /* Initialize scratch registers */
2064 r600_scratch_init(rdev);
2065 /* Initialize surface registers */
2066 radeon_surface_init(rdev);
Rafał Miłecki74338742009-11-03 00:53:02 +01002067 /* Initialize clocks */
Michel Dänzer5e6dde72009-09-17 09:42:28 +02002068 radeon_get_clock_info(rdev->ddev);
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002069 r = radeon_clocks_init(rdev);
2070 if (r)
2071 return r;
Rafał Miłecki74338742009-11-03 00:53:02 +01002072 /* Initialize power management */
2073 radeon_pm_init(rdev);
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002074 /* Fence driver */
2075 r = radeon_fence_driver_init(rdev);
2076 if (r)
2077 return r;
Jerome Glisse700a0cc2010-01-13 15:16:38 +01002078 if (rdev->flags & RADEON_IS_AGP) {
2079 r = radeon_agp_init(rdev);
2080 if (r)
2081 radeon_agp_disable(rdev);
2082 }
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002083 r = r600_mc_init(rdev);
Jerome Glisseb574f252009-10-06 19:04:29 +02002084 if (r)
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002085 return r;
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002086 /* Memory manager */
Jerome Glisse4c788672009-11-20 14:29:23 +01002087 r = radeon_bo_init(rdev);
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002088 if (r)
2089 return r;
Alex Deucherd8f60cf2009-12-01 13:43:46 -05002090
2091 r = radeon_irq_kms_init(rdev);
2092 if (r)
2093 return r;
2094
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002095 rdev->cp.ring_obj = NULL;
2096 r600_ring_init(rdev, 1024 * 1024);
2097
Alex Deucherd8f60cf2009-12-01 13:43:46 -05002098 rdev->ih.ring_obj = NULL;
2099 r600_ih_ring_init(rdev, 64 * 1024);
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002100
Jerome Glisse4aac0472009-09-14 18:29:49 +02002101 r = r600_pcie_gart_init(rdev);
2102 if (r)
2103 return r;
2104
Alex Deucher779720a2009-12-09 19:31:44 -05002105 rdev->accel_working = true;
Dave Airliefc30b8e2009-09-18 15:19:37 +10002106 r = r600_startup(rdev);
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002107 if (r) {
Jerome Glisse655efd32010-02-02 11:51:45 +01002108 dev_err(rdev->dev, "disabling GPU acceleration\n");
2109 r600_cp_fini(rdev);
Jerome Glisse75c81292009-10-01 18:02:14 +02002110 r600_wb_fini(rdev);
Jerome Glisse655efd32010-02-02 11:51:45 +01002111 r600_irq_fini(rdev);
2112 radeon_irq_kms_fini(rdev);
Jerome Glisse75c81292009-10-01 18:02:14 +02002113 r600_pcie_gart_fini(rdev);
Jerome Glisse733289c2009-09-16 15:24:21 +02002114 rdev->accel_working = false;
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002115 }
Jerome Glisse733289c2009-09-16 15:24:21 +02002116 if (rdev->accel_working) {
2117 r = radeon_ib_pool_init(rdev);
2118 if (r) {
Jerome Glissedb963802010-01-17 21:21:56 +01002119 dev_err(rdev->dev, "IB initialization failed (%d).\n", r);
Jerome Glisse733289c2009-09-16 15:24:21 +02002120 rdev->accel_working = false;
Jerome Glissedb963802010-01-17 21:21:56 +01002121 } else {
2122 r = r600_ib_test(rdev);
2123 if (r) {
2124 dev_err(rdev->dev, "IB test failed (%d).\n", r);
2125 rdev->accel_working = false;
2126 }
Jerome Glisse733289c2009-09-16 15:24:21 +02002127 }
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002128 }
Christian Koenigdafc3bd2009-10-11 23:49:13 +02002129
2130 r = r600_audio_init(rdev);
2131 if (r)
2132 return r; /* TODO error handling */
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002133 return 0;
2134}
2135
2136void r600_fini(struct radeon_device *rdev)
2137{
Alex Deucher29fb52c2010-03-11 10:01:17 -05002138 radeon_pm_fini(rdev);
Christian Koenigdafc3bd2009-10-11 23:49:13 +02002139 r600_audio_fini(rdev);
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002140 r600_blit_fini(rdev);
Jerome Glisse655efd32010-02-02 11:51:45 +01002141 r600_cp_fini(rdev);
2142 r600_wb_fini(rdev);
Alex Deucherd8f60cf2009-12-01 13:43:46 -05002143 r600_irq_fini(rdev);
2144 radeon_irq_kms_fini(rdev);
Jerome Glisse4aac0472009-09-14 18:29:49 +02002145 r600_pcie_gart_fini(rdev);
Jerome Glisse655efd32010-02-02 11:51:45 +01002146 radeon_agp_fini(rdev);
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002147 radeon_gem_fini(rdev);
2148 radeon_fence_driver_fini(rdev);
2149 radeon_clocks_fini(rdev);
Jerome Glisse4c788672009-11-20 14:29:23 +01002150 radeon_bo_fini(rdev);
Jerome Glissee7d40b92009-10-01 18:02:15 +02002151 radeon_atombios_fini(rdev);
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002152 kfree(rdev->bios);
2153 rdev->bios = NULL;
2154 radeon_dummy_page_fini(rdev);
2155}
2156
2157
2158/*
2159 * CS stuff
2160 */
2161void r600_ring_ib_execute(struct radeon_device *rdev, struct radeon_ib *ib)
2162{
2163 /* FIXME: implement */
2164 radeon_ring_write(rdev, PACKET3(PACKET3_INDIRECT_BUFFER, 2));
2165 radeon_ring_write(rdev, ib->gpu_addr & 0xFFFFFFFC);
2166 radeon_ring_write(rdev, upper_32_bits(ib->gpu_addr) & 0xFF);
2167 radeon_ring_write(rdev, ib->length_dw);
2168}
2169
2170int r600_ib_test(struct radeon_device *rdev)
2171{
2172 struct radeon_ib *ib;
2173 uint32_t scratch;
2174 uint32_t tmp = 0;
2175 unsigned i;
2176 int r;
2177
2178 r = radeon_scratch_get(rdev, &scratch);
2179 if (r) {
2180 DRM_ERROR("radeon: failed to get scratch reg (%d).\n", r);
2181 return r;
2182 }
2183 WREG32(scratch, 0xCAFEDEAD);
2184 r = radeon_ib_get(rdev, &ib);
2185 if (r) {
2186 DRM_ERROR("radeon: failed to get ib (%d).\n", r);
2187 return r;
2188 }
2189 ib->ptr[0] = PACKET3(PACKET3_SET_CONFIG_REG, 1);
2190 ib->ptr[1] = ((scratch - PACKET3_SET_CONFIG_REG_OFFSET) >> 2);
2191 ib->ptr[2] = 0xDEADBEEF;
2192 ib->ptr[3] = PACKET2(0);
2193 ib->ptr[4] = PACKET2(0);
2194 ib->ptr[5] = PACKET2(0);
2195 ib->ptr[6] = PACKET2(0);
2196 ib->ptr[7] = PACKET2(0);
2197 ib->ptr[8] = PACKET2(0);
2198 ib->ptr[9] = PACKET2(0);
2199 ib->ptr[10] = PACKET2(0);
2200 ib->ptr[11] = PACKET2(0);
2201 ib->ptr[12] = PACKET2(0);
2202 ib->ptr[13] = PACKET2(0);
2203 ib->ptr[14] = PACKET2(0);
2204 ib->ptr[15] = PACKET2(0);
2205 ib->length_dw = 16;
2206 r = radeon_ib_schedule(rdev, ib);
2207 if (r) {
2208 radeon_scratch_free(rdev, scratch);
2209 radeon_ib_free(rdev, &ib);
2210 DRM_ERROR("radeon: failed to schedule ib (%d).\n", r);
2211 return r;
2212 }
2213 r = radeon_fence_wait(ib->fence, false);
2214 if (r) {
2215 DRM_ERROR("radeon: fence wait failed (%d).\n", r);
2216 return r;
2217 }
2218 for (i = 0; i < rdev->usec_timeout; i++) {
2219 tmp = RREG32(scratch);
2220 if (tmp == 0xDEADBEEF)
2221 break;
2222 DRM_UDELAY(1);
2223 }
2224 if (i < rdev->usec_timeout) {
2225 DRM_INFO("ib test succeeded in %u usecs\n", i);
2226 } else {
2227 DRM_ERROR("radeon: ib test failed (sracth(0x%04X)=0x%08X)\n",
2228 scratch, tmp);
2229 r = -EINVAL;
2230 }
2231 radeon_scratch_free(rdev, scratch);
2232 radeon_ib_free(rdev, &ib);
2233 return r;
2234}
2235
Alex Deucherd8f60cf2009-12-01 13:43:46 -05002236/*
2237 * Interrupts
2238 *
2239 * Interrupts use a ring buffer on r6xx/r7xx hardware. It works pretty
2240 * the same as the CP ring buffer, but in reverse. Rather than the CPU
2241 * writing to the ring and the GPU consuming, the GPU writes to the ring
2242 * and host consumes. As the host irq handler processes interrupts, it
2243 * increments the rptr. When the rptr catches up with the wptr, all the
2244 * current interrupts have been processed.
2245 */
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002246
Alex Deucherd8f60cf2009-12-01 13:43:46 -05002247void r600_ih_ring_init(struct radeon_device *rdev, unsigned ring_size)
2248{
2249 u32 rb_bufsz;
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002250
Alex Deucherd8f60cf2009-12-01 13:43:46 -05002251 /* Align ring size */
2252 rb_bufsz = drm_order(ring_size / 4);
2253 ring_size = (1 << rb_bufsz) * 4;
2254 rdev->ih.ring_size = ring_size;
Jerome Glisse0c452492010-01-15 14:44:37 +01002255 rdev->ih.ptr_mask = rdev->ih.ring_size - 1;
2256 rdev->ih.rptr = 0;
Alex Deucherd8f60cf2009-12-01 13:43:46 -05002257}
2258
Jerome Glisse0c452492010-01-15 14:44:37 +01002259static int r600_ih_ring_alloc(struct radeon_device *rdev)
Alex Deucherd8f60cf2009-12-01 13:43:46 -05002260{
2261 int r;
2262
Alex Deucherd8f60cf2009-12-01 13:43:46 -05002263 /* Allocate ring buffer */
2264 if (rdev->ih.ring_obj == NULL) {
Jerome Glisse4c788672009-11-20 14:29:23 +01002265 r = radeon_bo_create(rdev, NULL, rdev->ih.ring_size,
2266 true,
2267 RADEON_GEM_DOMAIN_GTT,
2268 &rdev->ih.ring_obj);
Alex Deucherd8f60cf2009-12-01 13:43:46 -05002269 if (r) {
2270 DRM_ERROR("radeon: failed to create ih ring buffer (%d).\n", r);
2271 return r;
2272 }
Jerome Glisse4c788672009-11-20 14:29:23 +01002273 r = radeon_bo_reserve(rdev->ih.ring_obj, false);
2274 if (unlikely(r != 0))
2275 return r;
2276 r = radeon_bo_pin(rdev->ih.ring_obj,
2277 RADEON_GEM_DOMAIN_GTT,
2278 &rdev->ih.gpu_addr);
Alex Deucherd8f60cf2009-12-01 13:43:46 -05002279 if (r) {
Jerome Glisse4c788672009-11-20 14:29:23 +01002280 radeon_bo_unreserve(rdev->ih.ring_obj);
Alex Deucherd8f60cf2009-12-01 13:43:46 -05002281 DRM_ERROR("radeon: failed to pin ih ring buffer (%d).\n", r);
2282 return r;
2283 }
Jerome Glisse4c788672009-11-20 14:29:23 +01002284 r = radeon_bo_kmap(rdev->ih.ring_obj,
2285 (void **)&rdev->ih.ring);
2286 radeon_bo_unreserve(rdev->ih.ring_obj);
Alex Deucherd8f60cf2009-12-01 13:43:46 -05002287 if (r) {
2288 DRM_ERROR("radeon: failed to map ih ring buffer (%d).\n", r);
2289 return r;
2290 }
2291 }
Alex Deucherd8f60cf2009-12-01 13:43:46 -05002292 return 0;
2293}
2294
2295static void r600_ih_ring_fini(struct radeon_device *rdev)
2296{
Jerome Glisse4c788672009-11-20 14:29:23 +01002297 int r;
Alex Deucherd8f60cf2009-12-01 13:43:46 -05002298 if (rdev->ih.ring_obj) {
Jerome Glisse4c788672009-11-20 14:29:23 +01002299 r = radeon_bo_reserve(rdev->ih.ring_obj, false);
2300 if (likely(r == 0)) {
2301 radeon_bo_kunmap(rdev->ih.ring_obj);
2302 radeon_bo_unpin(rdev->ih.ring_obj);
2303 radeon_bo_unreserve(rdev->ih.ring_obj);
2304 }
2305 radeon_bo_unref(&rdev->ih.ring_obj);
Alex Deucherd8f60cf2009-12-01 13:43:46 -05002306 rdev->ih.ring = NULL;
2307 rdev->ih.ring_obj = NULL;
2308 }
2309}
2310
Alex Deucher45f9a392010-03-24 13:55:51 -04002311void r600_rlc_stop(struct radeon_device *rdev)
Alex Deucherd8f60cf2009-12-01 13:43:46 -05002312{
2313
Alex Deucher45f9a392010-03-24 13:55:51 -04002314 if ((rdev->family >= CHIP_RV770) &&
2315 (rdev->family <= CHIP_RV740)) {
Alex Deucherd8f60cf2009-12-01 13:43:46 -05002316 /* r7xx asics need to soft reset RLC before halting */
2317 WREG32(SRBM_SOFT_RESET, SOFT_RESET_RLC);
2318 RREG32(SRBM_SOFT_RESET);
2319 udelay(15000);
2320 WREG32(SRBM_SOFT_RESET, 0);
2321 RREG32(SRBM_SOFT_RESET);
2322 }
2323
2324 WREG32(RLC_CNTL, 0);
2325}
2326
2327static void r600_rlc_start(struct radeon_device *rdev)
2328{
2329 WREG32(RLC_CNTL, RLC_ENABLE);
2330}
2331
2332static int r600_rlc_init(struct radeon_device *rdev)
2333{
2334 u32 i;
2335 const __be32 *fw_data;
2336
2337 if (!rdev->rlc_fw)
2338 return -EINVAL;
2339
2340 r600_rlc_stop(rdev);
2341
2342 WREG32(RLC_HB_BASE, 0);
2343 WREG32(RLC_HB_CNTL, 0);
2344 WREG32(RLC_HB_RPTR, 0);
2345 WREG32(RLC_HB_WPTR, 0);
2346 WREG32(RLC_HB_WPTR_LSB_ADDR, 0);
2347 WREG32(RLC_HB_WPTR_MSB_ADDR, 0);
2348 WREG32(RLC_MC_CNTL, 0);
2349 WREG32(RLC_UCODE_CNTL, 0);
2350
2351 fw_data = (const __be32 *)rdev->rlc_fw->data;
Alex Deucher45f9a392010-03-24 13:55:51 -04002352 if (rdev->family >= CHIP_CEDAR) {
2353 for (i = 0; i < EVERGREEN_RLC_UCODE_SIZE; i++) {
2354 WREG32(RLC_UCODE_ADDR, i);
2355 WREG32(RLC_UCODE_DATA, be32_to_cpup(fw_data++));
2356 }
2357 } else if (rdev->family >= CHIP_RV770) {
Alex Deucherd8f60cf2009-12-01 13:43:46 -05002358 for (i = 0; i < R700_RLC_UCODE_SIZE; i++) {
2359 WREG32(RLC_UCODE_ADDR, i);
2360 WREG32(RLC_UCODE_DATA, be32_to_cpup(fw_data++));
2361 }
2362 } else {
2363 for (i = 0; i < RLC_UCODE_SIZE; i++) {
2364 WREG32(RLC_UCODE_ADDR, i);
2365 WREG32(RLC_UCODE_DATA, be32_to_cpup(fw_data++));
2366 }
2367 }
2368 WREG32(RLC_UCODE_ADDR, 0);
2369
2370 r600_rlc_start(rdev);
2371
2372 return 0;
2373}
2374
2375static void r600_enable_interrupts(struct radeon_device *rdev)
2376{
2377 u32 ih_cntl = RREG32(IH_CNTL);
2378 u32 ih_rb_cntl = RREG32(IH_RB_CNTL);
2379
2380 ih_cntl |= ENABLE_INTR;
2381 ih_rb_cntl |= IH_RB_ENABLE;
2382 WREG32(IH_CNTL, ih_cntl);
2383 WREG32(IH_RB_CNTL, ih_rb_cntl);
2384 rdev->ih.enabled = true;
2385}
2386
Alex Deucher45f9a392010-03-24 13:55:51 -04002387void r600_disable_interrupts(struct radeon_device *rdev)
Alex Deucherd8f60cf2009-12-01 13:43:46 -05002388{
2389 u32 ih_rb_cntl = RREG32(IH_RB_CNTL);
2390 u32 ih_cntl = RREG32(IH_CNTL);
2391
2392 ih_rb_cntl &= ~IH_RB_ENABLE;
2393 ih_cntl &= ~ENABLE_INTR;
2394 WREG32(IH_RB_CNTL, ih_rb_cntl);
2395 WREG32(IH_CNTL, ih_cntl);
2396 /* set rptr, wptr to 0 */
2397 WREG32(IH_RB_RPTR, 0);
2398 WREG32(IH_RB_WPTR, 0);
2399 rdev->ih.enabled = false;
2400 rdev->ih.wptr = 0;
2401 rdev->ih.rptr = 0;
2402}
2403
Alex Deuchere0df1ac2009-12-04 15:12:21 -05002404static void r600_disable_interrupt_state(struct radeon_device *rdev)
2405{
2406 u32 tmp;
2407
2408 WREG32(CP_INT_CNTL, 0);
2409 WREG32(GRBM_INT_CNTL, 0);
2410 WREG32(DxMODE_INT_MASK, 0);
2411 if (ASIC_IS_DCE3(rdev)) {
2412 WREG32(DCE3_DACA_AUTODETECT_INT_CONTROL, 0);
2413 WREG32(DCE3_DACB_AUTODETECT_INT_CONTROL, 0);
2414 tmp = RREG32(DC_HPD1_INT_CONTROL) & DC_HPDx_INT_POLARITY;
2415 WREG32(DC_HPD1_INT_CONTROL, tmp);
2416 tmp = RREG32(DC_HPD2_INT_CONTROL) & DC_HPDx_INT_POLARITY;
2417 WREG32(DC_HPD2_INT_CONTROL, tmp);
2418 tmp = RREG32(DC_HPD3_INT_CONTROL) & DC_HPDx_INT_POLARITY;
2419 WREG32(DC_HPD3_INT_CONTROL, tmp);
2420 tmp = RREG32(DC_HPD4_INT_CONTROL) & DC_HPDx_INT_POLARITY;
2421 WREG32(DC_HPD4_INT_CONTROL, tmp);
2422 if (ASIC_IS_DCE32(rdev)) {
2423 tmp = RREG32(DC_HPD5_INT_CONTROL) & DC_HPDx_INT_POLARITY;
Alex Deucher5898b1f2010-03-24 13:57:29 -04002424 WREG32(DC_HPD5_INT_CONTROL, tmp);
Alex Deuchere0df1ac2009-12-04 15:12:21 -05002425 tmp = RREG32(DC_HPD6_INT_CONTROL) & DC_HPDx_INT_POLARITY;
Alex Deucher5898b1f2010-03-24 13:57:29 -04002426 WREG32(DC_HPD6_INT_CONTROL, tmp);
Alex Deuchere0df1ac2009-12-04 15:12:21 -05002427 }
2428 } else {
2429 WREG32(DACA_AUTODETECT_INT_CONTROL, 0);
2430 WREG32(DACB_AUTODETECT_INT_CONTROL, 0);
2431 tmp = RREG32(DC_HOT_PLUG_DETECT1_INT_CONTROL) & DC_HOT_PLUG_DETECTx_INT_POLARITY;
Alex Deucher5898b1f2010-03-24 13:57:29 -04002432 WREG32(DC_HOT_PLUG_DETECT1_INT_CONTROL, tmp);
Alex Deuchere0df1ac2009-12-04 15:12:21 -05002433 tmp = RREG32(DC_HOT_PLUG_DETECT2_INT_CONTROL) & DC_HOT_PLUG_DETECTx_INT_POLARITY;
Alex Deucher5898b1f2010-03-24 13:57:29 -04002434 WREG32(DC_HOT_PLUG_DETECT2_INT_CONTROL, tmp);
Alex Deuchere0df1ac2009-12-04 15:12:21 -05002435 tmp = RREG32(DC_HOT_PLUG_DETECT3_INT_CONTROL) & DC_HOT_PLUG_DETECTx_INT_POLARITY;
Alex Deucher5898b1f2010-03-24 13:57:29 -04002436 WREG32(DC_HOT_PLUG_DETECT3_INT_CONTROL, tmp);
Alex Deuchere0df1ac2009-12-04 15:12:21 -05002437 }
2438}
2439
Alex Deucherd8f60cf2009-12-01 13:43:46 -05002440int r600_irq_init(struct radeon_device *rdev)
2441{
2442 int ret = 0;
2443 int rb_bufsz;
2444 u32 interrupt_cntl, ih_cntl, ih_rb_cntl;
2445
2446 /* allocate ring */
Jerome Glisse0c452492010-01-15 14:44:37 +01002447 ret = r600_ih_ring_alloc(rdev);
Alex Deucherd8f60cf2009-12-01 13:43:46 -05002448 if (ret)
2449 return ret;
2450
2451 /* disable irqs */
2452 r600_disable_interrupts(rdev);
2453
2454 /* init rlc */
2455 ret = r600_rlc_init(rdev);
2456 if (ret) {
2457 r600_ih_ring_fini(rdev);
2458 return ret;
2459 }
2460
2461 /* setup interrupt control */
2462 /* set dummy read address to ring address */
2463 WREG32(INTERRUPT_CNTL2, rdev->ih.gpu_addr >> 8);
2464 interrupt_cntl = RREG32(INTERRUPT_CNTL);
2465 /* IH_DUMMY_RD_OVERRIDE=0 - dummy read disabled with msi, enabled without msi
2466 * IH_DUMMY_RD_OVERRIDE=1 - dummy read controlled by IH_DUMMY_RD_EN
2467 */
2468 interrupt_cntl &= ~IH_DUMMY_RD_OVERRIDE;
2469 /* IH_REQ_NONSNOOP_EN=1 if ring is in non-cacheable memory, e.g., vram */
2470 interrupt_cntl &= ~IH_REQ_NONSNOOP_EN;
2471 WREG32(INTERRUPT_CNTL, interrupt_cntl);
2472
2473 WREG32(IH_RB_BASE, rdev->ih.gpu_addr >> 8);
2474 rb_bufsz = drm_order(rdev->ih.ring_size / 4);
2475
2476 ih_rb_cntl = (IH_WPTR_OVERFLOW_ENABLE |
2477 IH_WPTR_OVERFLOW_CLEAR |
2478 (rb_bufsz << 1));
2479 /* WPTR writeback, not yet */
2480 /*ih_rb_cntl |= IH_WPTR_WRITEBACK_ENABLE;*/
2481 WREG32(IH_RB_WPTR_ADDR_LO, 0);
2482 WREG32(IH_RB_WPTR_ADDR_HI, 0);
2483
2484 WREG32(IH_RB_CNTL, ih_rb_cntl);
2485
2486 /* set rptr, wptr to 0 */
2487 WREG32(IH_RB_RPTR, 0);
2488 WREG32(IH_RB_WPTR, 0);
2489
2490 /* Default settings for IH_CNTL (disabled at first) */
2491 ih_cntl = MC_WRREQ_CREDIT(0x10) | MC_WR_CLEAN_CNT(0x10);
2492 /* RPTR_REARM only works if msi's are enabled */
2493 if (rdev->msi_enabled)
2494 ih_cntl |= RPTR_REARM;
2495
2496#ifdef __BIG_ENDIAN
2497 ih_cntl |= IH_MC_SWAP(IH_MC_SWAP_32BIT);
2498#endif
2499 WREG32(IH_CNTL, ih_cntl);
2500
2501 /* force the active interrupt state to all disabled */
Alex Deucher45f9a392010-03-24 13:55:51 -04002502 if (rdev->family >= CHIP_CEDAR)
2503 evergreen_disable_interrupt_state(rdev);
2504 else
2505 r600_disable_interrupt_state(rdev);
Alex Deucherd8f60cf2009-12-01 13:43:46 -05002506
2507 /* enable irqs */
2508 r600_enable_interrupts(rdev);
2509
2510 return ret;
2511}
2512
Jerome Glisse0c452492010-01-15 14:44:37 +01002513void r600_irq_suspend(struct radeon_device *rdev)
Alex Deucherd8f60cf2009-12-01 13:43:46 -05002514{
Alex Deucher45f9a392010-03-24 13:55:51 -04002515 r600_irq_disable(rdev);
Alex Deucherd8f60cf2009-12-01 13:43:46 -05002516 r600_rlc_stop(rdev);
Jerome Glisse0c452492010-01-15 14:44:37 +01002517}
2518
2519void r600_irq_fini(struct radeon_device *rdev)
2520{
2521 r600_irq_suspend(rdev);
Alex Deucherd8f60cf2009-12-01 13:43:46 -05002522 r600_ih_ring_fini(rdev);
2523}
2524
2525int r600_irq_set(struct radeon_device *rdev)
2526{
Alex Deuchere0df1ac2009-12-04 15:12:21 -05002527 u32 cp_int_cntl = CNTX_BUSY_INT_ENABLE | CNTX_EMPTY_INT_ENABLE;
2528 u32 mode_int = 0;
2529 u32 hpd1, hpd2, hpd3, hpd4 = 0, hpd5 = 0, hpd6 = 0;
Christian Koenigf2594932010-04-10 03:13:16 +02002530 u32 hdmi1, hdmi2;
Alex Deucherd8f60cf2009-12-01 13:43:46 -05002531
Jerome Glisse003e69f2010-01-07 15:39:14 +01002532 if (!rdev->irq.installed) {
2533 WARN(1, "Can't enable IRQ/MSI because no handler is installed.\n");
2534 return -EINVAL;
2535 }
Alex Deucherd8f60cf2009-12-01 13:43:46 -05002536 /* don't enable anything if the ih is disabled */
Jerome Glisse79c2bbc2010-01-15 14:44:38 +01002537 if (!rdev->ih.enabled) {
2538 r600_disable_interrupts(rdev);
2539 /* force the active interrupt state to all disabled */
2540 r600_disable_interrupt_state(rdev);
Alex Deucherd8f60cf2009-12-01 13:43:46 -05002541 return 0;
Jerome Glisse79c2bbc2010-01-15 14:44:38 +01002542 }
Alex Deucherd8f60cf2009-12-01 13:43:46 -05002543
Christian Koenigf2594932010-04-10 03:13:16 +02002544 hdmi1 = RREG32(R600_HDMI_BLOCK1 + R600_HDMI_CNTL) & ~R600_HDMI_INT_EN;
Alex Deuchere0df1ac2009-12-04 15:12:21 -05002545 if (ASIC_IS_DCE3(rdev)) {
Christian Koenigf2594932010-04-10 03:13:16 +02002546 hdmi2 = RREG32(R600_HDMI_BLOCK3 + R600_HDMI_CNTL) & ~R600_HDMI_INT_EN;
Alex Deuchere0df1ac2009-12-04 15:12:21 -05002547 hpd1 = RREG32(DC_HPD1_INT_CONTROL) & ~DC_HPDx_INT_EN;
2548 hpd2 = RREG32(DC_HPD2_INT_CONTROL) & ~DC_HPDx_INT_EN;
2549 hpd3 = RREG32(DC_HPD3_INT_CONTROL) & ~DC_HPDx_INT_EN;
2550 hpd4 = RREG32(DC_HPD4_INT_CONTROL) & ~DC_HPDx_INT_EN;
2551 if (ASIC_IS_DCE32(rdev)) {
2552 hpd5 = RREG32(DC_HPD5_INT_CONTROL) & ~DC_HPDx_INT_EN;
2553 hpd6 = RREG32(DC_HPD6_INT_CONTROL) & ~DC_HPDx_INT_EN;
2554 }
2555 } else {
Christian Koenigf2594932010-04-10 03:13:16 +02002556 hdmi2 = RREG32(R600_HDMI_BLOCK2 + R600_HDMI_CNTL) & ~R600_HDMI_INT_EN;
Alex Deuchere0df1ac2009-12-04 15:12:21 -05002557 hpd1 = RREG32(DC_HOT_PLUG_DETECT1_INT_CONTROL) & ~DC_HPDx_INT_EN;
2558 hpd2 = RREG32(DC_HOT_PLUG_DETECT2_INT_CONTROL) & ~DC_HPDx_INT_EN;
2559 hpd3 = RREG32(DC_HOT_PLUG_DETECT3_INT_CONTROL) & ~DC_HPDx_INT_EN;
2560 }
2561
Alex Deucherd8f60cf2009-12-01 13:43:46 -05002562 if (rdev->irq.sw_int) {
2563 DRM_DEBUG("r600_irq_set: sw int\n");
2564 cp_int_cntl |= RB_INT_ENABLE;
2565 }
2566 if (rdev->irq.crtc_vblank_int[0]) {
2567 DRM_DEBUG("r600_irq_set: vblank 0\n");
2568 mode_int |= D1MODE_VBLANK_INT_MASK;
2569 }
2570 if (rdev->irq.crtc_vblank_int[1]) {
2571 DRM_DEBUG("r600_irq_set: vblank 1\n");
2572 mode_int |= D2MODE_VBLANK_INT_MASK;
2573 }
Alex Deuchere0df1ac2009-12-04 15:12:21 -05002574 if (rdev->irq.hpd[0]) {
2575 DRM_DEBUG("r600_irq_set: hpd 1\n");
2576 hpd1 |= DC_HPDx_INT_EN;
2577 }
2578 if (rdev->irq.hpd[1]) {
2579 DRM_DEBUG("r600_irq_set: hpd 2\n");
2580 hpd2 |= DC_HPDx_INT_EN;
2581 }
2582 if (rdev->irq.hpd[2]) {
2583 DRM_DEBUG("r600_irq_set: hpd 3\n");
2584 hpd3 |= DC_HPDx_INT_EN;
2585 }
2586 if (rdev->irq.hpd[3]) {
2587 DRM_DEBUG("r600_irq_set: hpd 4\n");
2588 hpd4 |= DC_HPDx_INT_EN;
2589 }
2590 if (rdev->irq.hpd[4]) {
2591 DRM_DEBUG("r600_irq_set: hpd 5\n");
2592 hpd5 |= DC_HPDx_INT_EN;
2593 }
2594 if (rdev->irq.hpd[5]) {
2595 DRM_DEBUG("r600_irq_set: hpd 6\n");
2596 hpd6 |= DC_HPDx_INT_EN;
2597 }
Christian Koenigf2594932010-04-10 03:13:16 +02002598 if (rdev->irq.hdmi[0]) {
2599 DRM_DEBUG("r600_irq_set: hdmi 1\n");
2600 hdmi1 |= R600_HDMI_INT_EN;
2601 }
2602 if (rdev->irq.hdmi[1]) {
2603 DRM_DEBUG("r600_irq_set: hdmi 2\n");
2604 hdmi2 |= R600_HDMI_INT_EN;
2605 }
Alex Deucherd8f60cf2009-12-01 13:43:46 -05002606
2607 WREG32(CP_INT_CNTL, cp_int_cntl);
2608 WREG32(DxMODE_INT_MASK, mode_int);
Christian Koenigf2594932010-04-10 03:13:16 +02002609 WREG32(R600_HDMI_BLOCK1 + R600_HDMI_CNTL, hdmi1);
Alex Deuchere0df1ac2009-12-04 15:12:21 -05002610 if (ASIC_IS_DCE3(rdev)) {
Christian Koenigf2594932010-04-10 03:13:16 +02002611 WREG32(R600_HDMI_BLOCK3 + R600_HDMI_CNTL, hdmi2);
Alex Deuchere0df1ac2009-12-04 15:12:21 -05002612 WREG32(DC_HPD1_INT_CONTROL, hpd1);
2613 WREG32(DC_HPD2_INT_CONTROL, hpd2);
2614 WREG32(DC_HPD3_INT_CONTROL, hpd3);
2615 WREG32(DC_HPD4_INT_CONTROL, hpd4);
2616 if (ASIC_IS_DCE32(rdev)) {
2617 WREG32(DC_HPD5_INT_CONTROL, hpd5);
2618 WREG32(DC_HPD6_INT_CONTROL, hpd6);
2619 }
2620 } else {
Christian Koenigf2594932010-04-10 03:13:16 +02002621 WREG32(R600_HDMI_BLOCK2 + R600_HDMI_CNTL, hdmi2);
Alex Deuchere0df1ac2009-12-04 15:12:21 -05002622 WREG32(DC_HOT_PLUG_DETECT1_INT_CONTROL, hpd1);
2623 WREG32(DC_HOT_PLUG_DETECT2_INT_CONTROL, hpd2);
2624 WREG32(DC_HOT_PLUG_DETECT3_INT_CONTROL, hpd3);
2625 }
Alex Deucherd8f60cf2009-12-01 13:43:46 -05002626
2627 return 0;
2628}
2629
Alex Deuchere0df1ac2009-12-04 15:12:21 -05002630static inline void r600_irq_ack(struct radeon_device *rdev,
2631 u32 *disp_int,
2632 u32 *disp_int_cont,
2633 u32 *disp_int_cont2)
Alex Deucherd8f60cf2009-12-01 13:43:46 -05002634{
Alex Deuchere0df1ac2009-12-04 15:12:21 -05002635 u32 tmp;
Alex Deucherd8f60cf2009-12-01 13:43:46 -05002636
Alex Deuchere0df1ac2009-12-04 15:12:21 -05002637 if (ASIC_IS_DCE3(rdev)) {
2638 *disp_int = RREG32(DCE3_DISP_INTERRUPT_STATUS);
2639 *disp_int_cont = RREG32(DCE3_DISP_INTERRUPT_STATUS_CONTINUE);
2640 *disp_int_cont2 = RREG32(DCE3_DISP_INTERRUPT_STATUS_CONTINUE2);
2641 } else {
2642 *disp_int = RREG32(DISP_INTERRUPT_STATUS);
2643 *disp_int_cont = RREG32(DISP_INTERRUPT_STATUS_CONTINUE);
2644 *disp_int_cont2 = 0;
2645 }
2646
2647 if (*disp_int & LB_D1_VBLANK_INTERRUPT)
Alex Deucherd8f60cf2009-12-01 13:43:46 -05002648 WREG32(D1MODE_VBLANK_STATUS, DxMODE_VBLANK_ACK);
Alex Deuchere0df1ac2009-12-04 15:12:21 -05002649 if (*disp_int & LB_D1_VLINE_INTERRUPT)
Alex Deucherd8f60cf2009-12-01 13:43:46 -05002650 WREG32(D1MODE_VLINE_STATUS, DxMODE_VLINE_ACK);
Alex Deuchere0df1ac2009-12-04 15:12:21 -05002651 if (*disp_int & LB_D2_VBLANK_INTERRUPT)
Alex Deucherd8f60cf2009-12-01 13:43:46 -05002652 WREG32(D2MODE_VBLANK_STATUS, DxMODE_VBLANK_ACK);
Alex Deuchere0df1ac2009-12-04 15:12:21 -05002653 if (*disp_int & LB_D2_VLINE_INTERRUPT)
Alex Deucherd8f60cf2009-12-01 13:43:46 -05002654 WREG32(D2MODE_VLINE_STATUS, DxMODE_VLINE_ACK);
Alex Deuchere0df1ac2009-12-04 15:12:21 -05002655 if (*disp_int & DC_HPD1_INTERRUPT) {
2656 if (ASIC_IS_DCE3(rdev)) {
2657 tmp = RREG32(DC_HPD1_INT_CONTROL);
2658 tmp |= DC_HPDx_INT_ACK;
2659 WREG32(DC_HPD1_INT_CONTROL, tmp);
2660 } else {
2661 tmp = RREG32(DC_HOT_PLUG_DETECT1_INT_CONTROL);
2662 tmp |= DC_HPDx_INT_ACK;
2663 WREG32(DC_HOT_PLUG_DETECT1_INT_CONTROL, tmp);
2664 }
2665 }
2666 if (*disp_int & DC_HPD2_INTERRUPT) {
2667 if (ASIC_IS_DCE3(rdev)) {
2668 tmp = RREG32(DC_HPD2_INT_CONTROL);
2669 tmp |= DC_HPDx_INT_ACK;
2670 WREG32(DC_HPD2_INT_CONTROL, tmp);
2671 } else {
2672 tmp = RREG32(DC_HOT_PLUG_DETECT2_INT_CONTROL);
2673 tmp |= DC_HPDx_INT_ACK;
2674 WREG32(DC_HOT_PLUG_DETECT2_INT_CONTROL, tmp);
2675 }
2676 }
2677 if (*disp_int_cont & DC_HPD3_INTERRUPT) {
2678 if (ASIC_IS_DCE3(rdev)) {
2679 tmp = RREG32(DC_HPD3_INT_CONTROL);
2680 tmp |= DC_HPDx_INT_ACK;
2681 WREG32(DC_HPD3_INT_CONTROL, tmp);
2682 } else {
2683 tmp = RREG32(DC_HOT_PLUG_DETECT3_INT_CONTROL);
2684 tmp |= DC_HPDx_INT_ACK;
2685 WREG32(DC_HOT_PLUG_DETECT3_INT_CONTROL, tmp);
2686 }
2687 }
2688 if (*disp_int_cont & DC_HPD4_INTERRUPT) {
2689 tmp = RREG32(DC_HPD4_INT_CONTROL);
2690 tmp |= DC_HPDx_INT_ACK;
2691 WREG32(DC_HPD4_INT_CONTROL, tmp);
2692 }
2693 if (ASIC_IS_DCE32(rdev)) {
2694 if (*disp_int_cont2 & DC_HPD5_INTERRUPT) {
2695 tmp = RREG32(DC_HPD5_INT_CONTROL);
2696 tmp |= DC_HPDx_INT_ACK;
2697 WREG32(DC_HPD5_INT_CONTROL, tmp);
2698 }
2699 if (*disp_int_cont2 & DC_HPD6_INTERRUPT) {
2700 tmp = RREG32(DC_HPD5_INT_CONTROL);
2701 tmp |= DC_HPDx_INT_ACK;
2702 WREG32(DC_HPD6_INT_CONTROL, tmp);
2703 }
2704 }
Christian Koenigf2594932010-04-10 03:13:16 +02002705 if (RREG32(R600_HDMI_BLOCK1 + R600_HDMI_STATUS) & R600_HDMI_INT_PENDING) {
2706 WREG32_P(R600_HDMI_BLOCK1 + R600_HDMI_CNTL, R600_HDMI_INT_ACK, ~R600_HDMI_INT_ACK);
2707 }
2708 if (ASIC_IS_DCE3(rdev)) {
2709 if (RREG32(R600_HDMI_BLOCK3 + R600_HDMI_STATUS) & R600_HDMI_INT_PENDING) {
2710 WREG32_P(R600_HDMI_BLOCK3 + R600_HDMI_CNTL, R600_HDMI_INT_ACK, ~R600_HDMI_INT_ACK);
2711 }
2712 } else {
2713 if (RREG32(R600_HDMI_BLOCK2 + R600_HDMI_STATUS) & R600_HDMI_INT_PENDING) {
2714 WREG32_P(R600_HDMI_BLOCK2 + R600_HDMI_CNTL, R600_HDMI_INT_ACK, ~R600_HDMI_INT_ACK);
2715 }
2716 }
Alex Deucherd8f60cf2009-12-01 13:43:46 -05002717}
2718
2719void r600_irq_disable(struct radeon_device *rdev)
2720{
Alex Deuchere0df1ac2009-12-04 15:12:21 -05002721 u32 disp_int, disp_int_cont, disp_int_cont2;
Alex Deucherd8f60cf2009-12-01 13:43:46 -05002722
2723 r600_disable_interrupts(rdev);
2724 /* Wait and acknowledge irq */
2725 mdelay(1);
Alex Deuchere0df1ac2009-12-04 15:12:21 -05002726 r600_irq_ack(rdev, &disp_int, &disp_int_cont, &disp_int_cont2);
2727 r600_disable_interrupt_state(rdev);
Alex Deucherd8f60cf2009-12-01 13:43:46 -05002728}
2729
2730static inline u32 r600_get_ih_wptr(struct radeon_device *rdev)
2731{
2732 u32 wptr, tmp;
2733
2734 /* XXX use writeback */
2735 wptr = RREG32(IH_RB_WPTR);
2736
2737 if (wptr & RB_OVERFLOW) {
Jerome Glisse7924e5e2010-01-15 14:44:39 +01002738 /* When a ring buffer overflow happen start parsing interrupt
2739 * from the last not overwritten vector (wptr + 16). Hopefully
2740 * this should allow us to catchup.
2741 */
2742 dev_warn(rdev->dev, "IH ring buffer overflow (0x%08X, %d, %d)\n",
2743 wptr, rdev->ih.rptr, (wptr + 16) + rdev->ih.ptr_mask);
2744 rdev->ih.rptr = (wptr + 16) & rdev->ih.ptr_mask;
Alex Deucherd8f60cf2009-12-01 13:43:46 -05002745 tmp = RREG32(IH_RB_CNTL);
2746 tmp |= IH_WPTR_OVERFLOW_CLEAR;
2747 WREG32(IH_RB_CNTL, tmp);
2748 }
Jerome Glisse0c452492010-01-15 14:44:37 +01002749 return (wptr & rdev->ih.ptr_mask);
Alex Deucherd8f60cf2009-12-01 13:43:46 -05002750}
2751
2752/* r600 IV Ring
2753 * Each IV ring entry is 128 bits:
2754 * [7:0] - interrupt source id
2755 * [31:8] - reserved
2756 * [59:32] - interrupt source data
2757 * [127:60] - reserved
2758 *
2759 * The basic interrupt vector entries
2760 * are decoded as follows:
2761 * src_id src_data description
2762 * 1 0 D1 Vblank
2763 * 1 1 D1 Vline
2764 * 5 0 D2 Vblank
2765 * 5 1 D2 Vline
2766 * 19 0 FP Hot plug detection A
2767 * 19 1 FP Hot plug detection B
2768 * 19 2 DAC A auto-detection
2769 * 19 3 DAC B auto-detection
Christian Koenigf2594932010-04-10 03:13:16 +02002770 * 21 4 HDMI block A
2771 * 21 5 HDMI block B
Alex Deucherd8f60cf2009-12-01 13:43:46 -05002772 * 176 - CP_INT RB
2773 * 177 - CP_INT IB1
2774 * 178 - CP_INT IB2
2775 * 181 - EOP Interrupt
2776 * 233 - GUI Idle
2777 *
2778 * Note, these are based on r600 and may need to be
2779 * adjusted or added to on newer asics
2780 */
2781
2782int r600_irq_process(struct radeon_device *rdev)
2783{
2784 u32 wptr = r600_get_ih_wptr(rdev);
2785 u32 rptr = rdev->ih.rptr;
2786 u32 src_id, src_data;
Alex Deuchere0df1ac2009-12-04 15:12:21 -05002787 u32 ring_index, disp_int, disp_int_cont, disp_int_cont2;
Alex Deucherd8f60cf2009-12-01 13:43:46 -05002788 unsigned long flags;
Alex Deucherd4877cf2009-12-04 16:56:37 -05002789 bool queue_hotplug = false;
Alex Deucherd8f60cf2009-12-01 13:43:46 -05002790
2791 DRM_DEBUG("r600_irq_process start: rptr %d, wptr %d\n", rptr, wptr);
Jerome Glisse79c2bbc2010-01-15 14:44:38 +01002792 if (!rdev->ih.enabled)
2793 return IRQ_NONE;
Alex Deucherd8f60cf2009-12-01 13:43:46 -05002794
2795 spin_lock_irqsave(&rdev->ih.lock, flags);
2796
2797 if (rptr == wptr) {
2798 spin_unlock_irqrestore(&rdev->ih.lock, flags);
2799 return IRQ_NONE;
2800 }
2801 if (rdev->shutdown) {
2802 spin_unlock_irqrestore(&rdev->ih.lock, flags);
2803 return IRQ_NONE;
2804 }
2805
2806restart_ih:
2807 /* display interrupts */
Alex Deuchere0df1ac2009-12-04 15:12:21 -05002808 r600_irq_ack(rdev, &disp_int, &disp_int_cont, &disp_int_cont2);
Alex Deucherd8f60cf2009-12-01 13:43:46 -05002809
2810 rdev->ih.wptr = wptr;
2811 while (rptr != wptr) {
2812 /* wptr/rptr are in bytes! */
2813 ring_index = rptr / 4;
2814 src_id = rdev->ih.ring[ring_index] & 0xff;
2815 src_data = rdev->ih.ring[ring_index + 1] & 0xfffffff;
2816
2817 switch (src_id) {
2818 case 1: /* D1 vblank/vline */
2819 switch (src_data) {
2820 case 0: /* D1 vblank */
2821 if (disp_int & LB_D1_VBLANK_INTERRUPT) {
2822 drm_handle_vblank(rdev->ddev, 0);
Rafał Miłecki839461d2010-03-02 22:06:51 +01002823 rdev->pm.vblank_sync = true;
Rafał Miłecki73a6d3f2010-01-08 00:22:47 +01002824 wake_up(&rdev->irq.vblank_queue);
Alex Deucherd8f60cf2009-12-01 13:43:46 -05002825 disp_int &= ~LB_D1_VBLANK_INTERRUPT;
2826 DRM_DEBUG("IH: D1 vblank\n");
2827 }
2828 break;
2829 case 1: /* D1 vline */
2830 if (disp_int & LB_D1_VLINE_INTERRUPT) {
2831 disp_int &= ~LB_D1_VLINE_INTERRUPT;
2832 DRM_DEBUG("IH: D1 vline\n");
2833 }
2834 break;
2835 default:
Alex Deucherb0425892010-01-11 19:47:38 -05002836 DRM_DEBUG("Unhandled interrupt: %d %d\n", src_id, src_data);
Alex Deucherd8f60cf2009-12-01 13:43:46 -05002837 break;
2838 }
2839 break;
2840 case 5: /* D2 vblank/vline */
2841 switch (src_data) {
2842 case 0: /* D2 vblank */
2843 if (disp_int & LB_D2_VBLANK_INTERRUPT) {
2844 drm_handle_vblank(rdev->ddev, 1);
Rafał Miłecki839461d2010-03-02 22:06:51 +01002845 rdev->pm.vblank_sync = true;
Rafał Miłecki73a6d3f2010-01-08 00:22:47 +01002846 wake_up(&rdev->irq.vblank_queue);
Alex Deucherd8f60cf2009-12-01 13:43:46 -05002847 disp_int &= ~LB_D2_VBLANK_INTERRUPT;
2848 DRM_DEBUG("IH: D2 vblank\n");
2849 }
2850 break;
2851 case 1: /* D1 vline */
2852 if (disp_int & LB_D2_VLINE_INTERRUPT) {
2853 disp_int &= ~LB_D2_VLINE_INTERRUPT;
2854 DRM_DEBUG("IH: D2 vline\n");
2855 }
2856 break;
2857 default:
Alex Deucherb0425892010-01-11 19:47:38 -05002858 DRM_DEBUG("Unhandled interrupt: %d %d\n", src_id, src_data);
Alex Deucherd8f60cf2009-12-01 13:43:46 -05002859 break;
2860 }
2861 break;
Alex Deuchere0df1ac2009-12-04 15:12:21 -05002862 case 19: /* HPD/DAC hotplug */
2863 switch (src_data) {
2864 case 0:
2865 if (disp_int & DC_HPD1_INTERRUPT) {
2866 disp_int &= ~DC_HPD1_INTERRUPT;
Alex Deucherd4877cf2009-12-04 16:56:37 -05002867 queue_hotplug = true;
2868 DRM_DEBUG("IH: HPD1\n");
Alex Deuchere0df1ac2009-12-04 15:12:21 -05002869 }
2870 break;
2871 case 1:
2872 if (disp_int & DC_HPD2_INTERRUPT) {
2873 disp_int &= ~DC_HPD2_INTERRUPT;
Alex Deucherd4877cf2009-12-04 16:56:37 -05002874 queue_hotplug = true;
2875 DRM_DEBUG("IH: HPD2\n");
Alex Deuchere0df1ac2009-12-04 15:12:21 -05002876 }
2877 break;
2878 case 4:
2879 if (disp_int_cont & DC_HPD3_INTERRUPT) {
2880 disp_int_cont &= ~DC_HPD3_INTERRUPT;
Alex Deucherd4877cf2009-12-04 16:56:37 -05002881 queue_hotplug = true;
2882 DRM_DEBUG("IH: HPD3\n");
Alex Deuchere0df1ac2009-12-04 15:12:21 -05002883 }
2884 break;
2885 case 5:
2886 if (disp_int_cont & DC_HPD4_INTERRUPT) {
2887 disp_int_cont &= ~DC_HPD4_INTERRUPT;
Alex Deucherd4877cf2009-12-04 16:56:37 -05002888 queue_hotplug = true;
2889 DRM_DEBUG("IH: HPD4\n");
Alex Deuchere0df1ac2009-12-04 15:12:21 -05002890 }
2891 break;
2892 case 10:
2893 if (disp_int_cont2 & DC_HPD5_INTERRUPT) {
Alex Deucher5898b1f2010-03-24 13:57:29 -04002894 disp_int_cont2 &= ~DC_HPD5_INTERRUPT;
Alex Deucherd4877cf2009-12-04 16:56:37 -05002895 queue_hotplug = true;
2896 DRM_DEBUG("IH: HPD5\n");
Alex Deuchere0df1ac2009-12-04 15:12:21 -05002897 }
2898 break;
2899 case 12:
2900 if (disp_int_cont2 & DC_HPD6_INTERRUPT) {
Alex Deucher5898b1f2010-03-24 13:57:29 -04002901 disp_int_cont2 &= ~DC_HPD6_INTERRUPT;
Alex Deucherd4877cf2009-12-04 16:56:37 -05002902 queue_hotplug = true;
2903 DRM_DEBUG("IH: HPD6\n");
Alex Deuchere0df1ac2009-12-04 15:12:21 -05002904 }
2905 break;
2906 default:
Alex Deucherb0425892010-01-11 19:47:38 -05002907 DRM_DEBUG("Unhandled interrupt: %d %d\n", src_id, src_data);
Alex Deuchere0df1ac2009-12-04 15:12:21 -05002908 break;
2909 }
2910 break;
Christian Koenigf2594932010-04-10 03:13:16 +02002911 case 21: /* HDMI */
2912 DRM_DEBUG("IH: HDMI: 0x%x\n", src_data);
2913 r600_audio_schedule_polling(rdev);
2914 break;
Alex Deucherd8f60cf2009-12-01 13:43:46 -05002915 case 176: /* CP_INT in ring buffer */
2916 case 177: /* CP_INT in IB1 */
2917 case 178: /* CP_INT in IB2 */
2918 DRM_DEBUG("IH: CP int: 0x%08x\n", src_data);
2919 radeon_fence_process(rdev);
2920 break;
2921 case 181: /* CP EOP event */
2922 DRM_DEBUG("IH: CP EOP\n");
2923 break;
2924 default:
Alex Deucherb0425892010-01-11 19:47:38 -05002925 DRM_DEBUG("Unhandled interrupt: %d %d\n", src_id, src_data);
Alex Deucherd8f60cf2009-12-01 13:43:46 -05002926 break;
2927 }
2928
2929 /* wptr/rptr are in bytes! */
Jerome Glisse0c452492010-01-15 14:44:37 +01002930 rptr += 16;
2931 rptr &= rdev->ih.ptr_mask;
Alex Deucherd8f60cf2009-12-01 13:43:46 -05002932 }
2933 /* make sure wptr hasn't changed while processing */
2934 wptr = r600_get_ih_wptr(rdev);
2935 if (wptr != rdev->ih.wptr)
2936 goto restart_ih;
Alex Deucherd4877cf2009-12-04 16:56:37 -05002937 if (queue_hotplug)
2938 queue_work(rdev->wq, &rdev->hotplug_work);
Alex Deucherd8f60cf2009-12-01 13:43:46 -05002939 rdev->ih.rptr = rptr;
2940 WREG32(IH_RB_RPTR, rdev->ih.rptr);
2941 spin_unlock_irqrestore(&rdev->ih.lock, flags);
2942 return IRQ_HANDLED;
2943}
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002944
2945/*
2946 * Debugfs info
2947 */
2948#if defined(CONFIG_DEBUG_FS)
2949
2950static int r600_debugfs_cp_ring_info(struct seq_file *m, void *data)
2951{
2952 struct drm_info_node *node = (struct drm_info_node *) m->private;
2953 struct drm_device *dev = node->minor->dev;
2954 struct radeon_device *rdev = dev->dev_private;
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002955 unsigned count, i, j;
2956
2957 radeon_ring_free_size(rdev);
Rafał Miłeckid6840762009-11-10 22:26:21 +01002958 count = (rdev->cp.ring_size / 4) - rdev->cp.ring_free_dw;
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002959 seq_printf(m, "CP_STAT 0x%08x\n", RREG32(CP_STAT));
Rafał Miłeckid6840762009-11-10 22:26:21 +01002960 seq_printf(m, "CP_RB_WPTR 0x%08x\n", RREG32(CP_RB_WPTR));
2961 seq_printf(m, "CP_RB_RPTR 0x%08x\n", RREG32(CP_RB_RPTR));
2962 seq_printf(m, "driver's copy of the CP_RB_WPTR 0x%08x\n", rdev->cp.wptr);
2963 seq_printf(m, "driver's copy of the CP_RB_RPTR 0x%08x\n", rdev->cp.rptr);
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002964 seq_printf(m, "%u free dwords in ring\n", rdev->cp.ring_free_dw);
2965 seq_printf(m, "%u dwords in ring\n", count);
Rafał Miłeckid6840762009-11-10 22:26:21 +01002966 i = rdev->cp.rptr;
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002967 for (j = 0; j <= count; j++) {
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002968 seq_printf(m, "r[%04d]=0x%08x\n", i, rdev->cp.ring[i]);
Rafał Miłeckid6840762009-11-10 22:26:21 +01002969 i = (i + 1) & rdev->cp.ptr_mask;
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002970 }
2971 return 0;
2972}
2973
2974static int r600_debugfs_mc_info(struct seq_file *m, void *data)
2975{
2976 struct drm_info_node *node = (struct drm_info_node *) m->private;
2977 struct drm_device *dev = node->minor->dev;
2978 struct radeon_device *rdev = dev->dev_private;
2979
2980 DREG32_SYS(m, rdev, R_000E50_SRBM_STATUS);
2981 DREG32_SYS(m, rdev, VM_L2_STATUS);
2982 return 0;
2983}
2984
2985static struct drm_info_list r600_mc_info_list[] = {
2986 {"r600_mc_info", r600_debugfs_mc_info, 0, NULL},
2987 {"r600_ring_info", r600_debugfs_cp_ring_info, 0, NULL},
2988};
2989#endif
2990
2991int r600_debugfs_mc_info_init(struct radeon_device *rdev)
2992{
2993#if defined(CONFIG_DEBUG_FS)
2994 return radeon_debugfs_add_files(rdev, r600_mc_info_list, ARRAY_SIZE(r600_mc_info_list));
2995#else
2996 return 0;
2997#endif
Jerome Glisse771fe6b2009-06-05 14:42:42 +02002998}
Jerome Glisse062b3892010-02-04 20:36:39 +01002999
3000/**
3001 * r600_ioctl_wait_idle - flush host path cache on wait idle ioctl
3002 * rdev: radeon device structure
3003 * bo: buffer object struct which userspace is waiting for idle
3004 *
3005 * Some R6XX/R7XX doesn't seems to take into account HDP flush performed
3006 * through ring buffer, this leads to corruption in rendering, see
3007 * http://bugzilla.kernel.org/show_bug.cgi?id=15186 to avoid this we
3008 * directly perform HDP flush by writing register through MMIO.
3009 */
3010void r600_ioctl_wait_idle(struct radeon_device *rdev, struct radeon_bo *bo)
3011{
3012 WREG32(R_005480_HDP_MEM_COHERENCY_FLUSH_CNTL, 0x1);
3013}