blob: 5049a47030ac9ec0ca84c82ee2f7fb39854602c6 [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/*
2 * This file contains work-arounds for many known PCI hardware
3 * bugs. Devices present only on certain architectures (host
4 * bridges et cetera) should be handled in arch-specific code.
5 *
6 * Note: any quirks for hotpluggable devices must _NOT_ be declared __init.
7 *
8 * Copyright (c) 1999 Martin Mares <mj@ucw.cz>
9 *
David Brownell75862692005-09-23 17:14:37 -070010 * Init/reset quirks for USB host controllers should be in the
11 * USB quirks file, where their drivers can access reuse it.
12 *
Linus Torvalds1da177e2005-04-16 15:20:36 -070013 * The bridge optimization stuff has been removed. If you really
14 * have a silly BIOS which is unable to set your host bridge right,
15 * use the PowerTweak utility (see http://powertweak.sourceforge.net).
16 */
17
Linus Torvalds1da177e2005-04-16 15:20:36 -070018#include <linux/types.h>
19#include <linux/kernel.h>
20#include <linux/pci.h>
21#include <linux/init.h>
22#include <linux/delay.h>
Len Brown25be5e62005-05-27 04:21:50 -040023#include <linux/acpi.h>
bjorn.helgaas@hp.com9f23ed32007-12-17 14:09:38 -070024#include <linux/kallsyms.h>
Greg KHbc56b9e2005-04-08 14:53:31 +090025#include "pci.h"
Linus Torvalds1da177e2005-04-16 15:20:36 -070026
Thomas Petazzoni3d137312008-08-19 10:28:24 +020027int isa_dma_bridge_buggy;
28EXPORT_SYMBOL(isa_dma_bridge_buggy);
29int pci_pci_problems;
30EXPORT_SYMBOL(pci_pci_problems);
31int pcie_mch_quirk;
32EXPORT_SYMBOL(pcie_mch_quirk);
33
34#ifdef CONFIG_PCI_QUIRKS
Doug Thompsonbd8481e2006-05-08 17:06:09 -070035/* The Mellanox Tavor device gives false positive parity errors
36 * Mark this device with a broken_parity_status, to allow
37 * PCI scanning code to "skip" this now blacklisted device.
38 */
39static void __devinit quirk_mellanox_tavor(struct pci_dev *dev)
40{
41 dev->broken_parity_status = 1; /* This device gives false positives */
42}
43DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_MELLANOX,PCI_DEVICE_ID_MELLANOX_TAVOR,quirk_mellanox_tavor);
44DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_MELLANOX,PCI_DEVICE_ID_MELLANOX_TAVOR_BRIDGE,quirk_mellanox_tavor);
45
Linus Torvalds1da177e2005-04-16 15:20:36 -070046/* Deal with broken BIOS'es that neglect to enable passive release,
47 which can cause problems in combination with the 82441FX/PPro MTRRs */
Alan Cox1597cac2006-12-04 15:14:45 -080048static void quirk_passive_release(struct pci_dev *dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -070049{
50 struct pci_dev *d = NULL;
51 unsigned char dlc;
52
53 /* We have to make sure a particular bit is set in the PIIX3
54 ISA bridge, so we have to go out and find it. */
55 while ((d = pci_get_device(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82371SB_0, d))) {
56 pci_read_config_byte(d, 0x82, &dlc);
57 if (!(dlc & 1<<1)) {
bjorn.helgaas@hp.comf0fda802007-12-17 14:09:39 -070058 dev_err(&d->dev, "PIIX3: Enabling Passive Release\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -070059 dlc |= 1<<1;
60 pci_write_config_byte(d, 0x82, dlc);
61 }
62 }
63}
Andrew Morton652c5382007-11-21 15:07:13 -080064DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82441, quirk_passive_release);
65DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82441, quirk_passive_release);
Linus Torvalds1da177e2005-04-16 15:20:36 -070066
67/* The VIA VP2/VP3/MVP3 seem to have some 'features'. There may be a workaround
68 but VIA don't answer queries. If you happen to have good contacts at VIA
69 ask them for me please -- Alan
70
71 This appears to be BIOS not version dependent. So presumably there is a
72 chipset level fix */
Linus Torvalds1da177e2005-04-16 15:20:36 -070073
74static void __devinit quirk_isa_dma_hangs(struct pci_dev *dev)
75{
76 if (!isa_dma_bridge_buggy) {
77 isa_dma_bridge_buggy=1;
bjorn.helgaas@hp.comf0fda802007-12-17 14:09:39 -070078 dev_info(&dev->dev, "Activating ISA DMA hang workarounds\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -070079 }
80}
81 /*
82 * Its not totally clear which chipsets are the problematic ones
83 * We know 82C586 and 82C596 variants are affected.
84 */
Andrew Morton652c5382007-11-21 15:07:13 -080085DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_82C586_0, quirk_isa_dma_hangs);
86DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_82C596, quirk_isa_dma_hangs);
87DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82371SB_0, quirk_isa_dma_hangs);
88DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_AL, PCI_DEVICE_ID_AL_M1533, quirk_isa_dma_hangs);
89DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_NEC, PCI_DEVICE_ID_NEC_CBUS_1, quirk_isa_dma_hangs);
90DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_NEC, PCI_DEVICE_ID_NEC_CBUS_2, quirk_isa_dma_hangs);
91DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_NEC, PCI_DEVICE_ID_NEC_CBUS_3, quirk_isa_dma_hangs);
Linus Torvalds1da177e2005-04-16 15:20:36 -070092
Linus Torvalds1da177e2005-04-16 15:20:36 -070093/*
94 * Chipsets where PCI->PCI transfers vanish or hang
95 */
96static void __devinit quirk_nopcipci(struct pci_dev *dev)
97{
98 if ((pci_pci_problems & PCIPCI_FAIL)==0) {
bjorn.helgaas@hp.comf0fda802007-12-17 14:09:39 -070099 dev_info(&dev->dev, "Disabling direct PCI/PCI transfers\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -0700100 pci_pci_problems |= PCIPCI_FAIL;
101 }
102}
Andrew Morton652c5382007-11-21 15:07:13 -0800103DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_SI, PCI_DEVICE_ID_SI_5597, quirk_nopcipci);
104DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_SI, PCI_DEVICE_ID_SI_496, quirk_nopcipci);
Alan Cox236561e2006-09-30 23:27:03 -0700105
106static void __devinit quirk_nopciamd(struct pci_dev *dev)
107{
108 u8 rev;
109 pci_read_config_byte(dev, 0x08, &rev);
110 if (rev == 0x13) {
111 /* Erratum 24 */
bjorn.helgaas@hp.comf0fda802007-12-17 14:09:39 -0700112 dev_info(&dev->dev, "Chipset erratum: Disabling direct PCI/AGP transfers\n");
Alan Cox236561e2006-09-30 23:27:03 -0700113 pci_pci_problems |= PCIAGP_FAIL;
114 }
115}
Andrew Morton652c5382007-11-21 15:07:13 -0800116DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_8151_0, quirk_nopciamd);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700117
118/*
119 * Triton requires workarounds to be used by the drivers
120 */
121static void __devinit quirk_triton(struct pci_dev *dev)
122{
123 if ((pci_pci_problems&PCIPCI_TRITON)==0) {
bjorn.helgaas@hp.comf0fda802007-12-17 14:09:39 -0700124 dev_info(&dev->dev, "Limiting direct PCI/PCI transfers\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -0700125 pci_pci_problems |= PCIPCI_TRITON;
126 }
127}
Andrew Morton652c5382007-11-21 15:07:13 -0800128DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82437, quirk_triton);
129DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82437VX, quirk_triton);
130DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82439, quirk_triton);
131DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82439TX, quirk_triton);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700132
133/*
134 * VIA Apollo KT133 needs PCI latency patch
135 * Made according to a windows driver based patch by George E. Breese
136 * see PCI Latency Adjust on http://www.viahardware.com/download/viatweak.shtm
137 * Also see http://www.au-ja.org/review-kt133a-1-en.phtml for
138 * the info on which Mr Breese based his work.
139 *
140 * Updated based on further information from the site and also on
141 * information provided by VIA
142 */
Alan Cox1597cac2006-12-04 15:14:45 -0800143static void quirk_vialatency(struct pci_dev *dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700144{
145 struct pci_dev *p;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700146 u8 busarb;
147 /* Ok we have a potential problem chipset here. Now see if we have
148 a buggy southbridge */
149
150 p = pci_get_device(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_82C686, NULL);
151 if (p!=NULL) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700152 /* 0x40 - 0x4f == 686B, 0x10 - 0x2f == 686A; thanks Dan Hollis */
153 /* Check for buggy part revisions */
Auke Kok2b1afa82007-10-29 14:55:02 -0700154 if (p->revision < 0x40 || p->revision > 0x42)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700155 goto exit;
156 } else {
157 p = pci_get_device(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8231, NULL);
158 if (p==NULL) /* No problem parts */
159 goto exit;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700160 /* Check for buggy part revisions */
Auke Kok2b1afa82007-10-29 14:55:02 -0700161 if (p->revision < 0x10 || p->revision > 0x12)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700162 goto exit;
163 }
164
165 /*
166 * Ok we have the problem. Now set the PCI master grant to
167 * occur every master grant. The apparent bug is that under high
168 * PCI load (quite common in Linux of course) you can get data
169 * loss when the CPU is held off the bus for 3 bus master requests
170 * This happens to include the IDE controllers....
171 *
172 * VIA only apply this fix when an SB Live! is present but under
173 * both Linux and Windows this isnt enough, and we have seen
174 * corruption without SB Live! but with things like 3 UDMA IDE
175 * controllers. So we ignore that bit of the VIA recommendation..
176 */
177
178 pci_read_config_byte(dev, 0x76, &busarb);
179 /* Set bit 4 and bi 5 of byte 76 to 0x01
180 "Master priority rotation on every PCI master grant */
181 busarb &= ~(1<<5);
182 busarb |= (1<<4);
183 pci_write_config_byte(dev, 0x76, busarb);
bjorn.helgaas@hp.comf0fda802007-12-17 14:09:39 -0700184 dev_info(&dev->dev, "Applying VIA southbridge workaround\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -0700185exit:
186 pci_dev_put(p);
187}
Andrew Morton652c5382007-11-21 15:07:13 -0800188DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8363_0, quirk_vialatency);
189DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8371_1, quirk_vialatency);
190DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8361, quirk_vialatency);
Alan Cox1597cac2006-12-04 15:14:45 -0800191/* Must restore this on a resume from RAM */
Andrew Morton652c5382007-11-21 15:07:13 -0800192DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8363_0, quirk_vialatency);
193DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8371_1, quirk_vialatency);
194DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8361, quirk_vialatency);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700195
196/*
197 * VIA Apollo VP3 needs ETBF on BT848/878
198 */
199static void __devinit quirk_viaetbf(struct pci_dev *dev)
200{
201 if ((pci_pci_problems&PCIPCI_VIAETBF)==0) {
bjorn.helgaas@hp.comf0fda802007-12-17 14:09:39 -0700202 dev_info(&dev->dev, "Limiting direct PCI/PCI transfers\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -0700203 pci_pci_problems |= PCIPCI_VIAETBF;
204 }
205}
Andrew Morton652c5382007-11-21 15:07:13 -0800206DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_82C597_0, quirk_viaetbf);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700207
208static void __devinit quirk_vsfx(struct pci_dev *dev)
209{
210 if ((pci_pci_problems&PCIPCI_VSFX)==0) {
bjorn.helgaas@hp.comf0fda802007-12-17 14:09:39 -0700211 dev_info(&dev->dev, "Limiting direct PCI/PCI transfers\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -0700212 pci_pci_problems |= PCIPCI_VSFX;
213 }
214}
Andrew Morton652c5382007-11-21 15:07:13 -0800215DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_82C576, quirk_vsfx);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700216
217/*
218 * Ali Magik requires workarounds to be used by the drivers
219 * that DMA to AGP space. Latency must be set to 0xA and triton
220 * workaround applied too
221 * [Info kindly provided by ALi]
222 */
223static void __init quirk_alimagik(struct pci_dev *dev)
224{
225 if ((pci_pci_problems&PCIPCI_ALIMAGIK)==0) {
bjorn.helgaas@hp.comf0fda802007-12-17 14:09:39 -0700226 dev_info(&dev->dev, "Limiting direct PCI/PCI transfers\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -0700227 pci_pci_problems |= PCIPCI_ALIMAGIK|PCIPCI_TRITON;
228 }
229}
Andrew Morton652c5382007-11-21 15:07:13 -0800230DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_AL, PCI_DEVICE_ID_AL_M1647, quirk_alimagik);
231DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_AL, PCI_DEVICE_ID_AL_M1651, quirk_alimagik);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700232
233/*
234 * Natoma has some interesting boundary conditions with Zoran stuff
235 * at least
236 */
237static void __devinit quirk_natoma(struct pci_dev *dev)
238{
239 if ((pci_pci_problems&PCIPCI_NATOMA)==0) {
bjorn.helgaas@hp.comf0fda802007-12-17 14:09:39 -0700240 dev_info(&dev->dev, "Limiting direct PCI/PCI transfers\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -0700241 pci_pci_problems |= PCIPCI_NATOMA;
242 }
243}
Andrew Morton652c5382007-11-21 15:07:13 -0800244DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82441, quirk_natoma);
245DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82443LX_0, quirk_natoma);
246DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82443LX_1, quirk_natoma);
247DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82443BX_0, quirk_natoma);
248DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82443BX_1, quirk_natoma);
249DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82443BX_2, quirk_natoma);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700250
251/*
252 * This chip can cause PCI parity errors if config register 0xA0 is read
253 * while DMAs are occurring.
254 */
255static void __devinit quirk_citrine(struct pci_dev *dev)
256{
257 dev->cfg_size = 0xA0;
258}
Andrew Morton652c5382007-11-21 15:07:13 -0800259DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_IBM, PCI_DEVICE_ID_IBM_CITRINE, quirk_citrine);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700260
261/*
262 * S3 868 and 968 chips report region size equal to 32M, but they decode 64M.
263 * If it's needed, re-allocate the region.
264 */
265static void __devinit quirk_s3_64M(struct pci_dev *dev)
266{
267 struct resource *r = &dev->resource[0];
268
269 if ((r->start & 0x3ffffff) || r->end != r->start + 0x3ffffff) {
270 r->start = 0;
271 r->end = 0x3ffffff;
272 }
273}
Andrew Morton652c5382007-11-21 15:07:13 -0800274DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_S3, PCI_DEVICE_ID_S3_868, quirk_s3_64M);
275DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_S3, PCI_DEVICE_ID_S3_968, quirk_s3_64M);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700276
Linus Torvalds6693e742005-10-25 20:40:09 -0700277static void __devinit quirk_io_region(struct pci_dev *dev, unsigned region,
278 unsigned size, int nr, const char *name)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700279{
280 region &= ~(size-1);
281 if (region) {
David S. Miller085ae412005-08-08 13:19:08 -0700282 struct pci_bus_region bus_region;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700283 struct resource *res = dev->resource + nr;
284
285 res->name = pci_name(dev);
286 res->start = region;
287 res->end = region + size - 1;
288 res->flags = IORESOURCE_IO;
David S. Miller085ae412005-08-08 13:19:08 -0700289
290 /* Convert from PCI bus to resource space. */
291 bus_region.start = res->start;
292 bus_region.end = res->end;
293 pcibios_bus_to_resource(dev, res, &bus_region);
294
Linus Torvalds1da177e2005-04-16 15:20:36 -0700295 pci_claim_resource(dev, nr);
bjorn.helgaas@hp.comf0fda802007-12-17 14:09:39 -0700296 dev_info(&dev->dev, "quirk: region %04x-%04x claimed by %s\n", region, region + size - 1, name);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700297 }
298}
299
300/*
301 * ATI Northbridge setups MCE the processor if you even
302 * read somewhere between 0x3b0->0x3bb or read 0x3d3
303 */
304static void __devinit quirk_ati_exploding_mce(struct pci_dev *dev)
305{
bjorn.helgaas@hp.comf0fda802007-12-17 14:09:39 -0700306 dev_info(&dev->dev, "ATI Northbridge, reserving I/O ports 0x3b0 to 0x3bb\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -0700307 /* Mae rhaid i ni beidio ag edrych ar y lleoliadiau I/O hyn */
308 request_region(0x3b0, 0x0C, "RadeonIGP");
309 request_region(0x3d3, 0x01, "RadeonIGP");
310}
Andrew Morton652c5382007-11-21 15:07:13 -0800311DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATI, PCI_DEVICE_ID_ATI_RS100, quirk_ati_exploding_mce);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700312
313/*
314 * Let's make the southbridge information explicit instead
315 * of having to worry about people probing the ACPI areas,
316 * for example.. (Yes, it happens, and if you read the wrong
317 * ACPI register it will put the machine to sleep with no
318 * way of waking it up again. Bummer).
319 *
320 * ALI M7101: Two IO regions pointed to by words at
321 * 0xE0 (64 bytes of ACPI registers)
322 * 0xE2 (32 bytes of SMB registers)
323 */
324static void __devinit quirk_ali7101_acpi(struct pci_dev *dev)
325{
326 u16 region;
327
328 pci_read_config_word(dev, 0xE0, &region);
Linus Torvalds6693e742005-10-25 20:40:09 -0700329 quirk_io_region(dev, region, 64, PCI_BRIDGE_RESOURCES, "ali7101 ACPI");
Linus Torvalds1da177e2005-04-16 15:20:36 -0700330 pci_read_config_word(dev, 0xE2, &region);
Linus Torvalds6693e742005-10-25 20:40:09 -0700331 quirk_io_region(dev, region, 32, PCI_BRIDGE_RESOURCES+1, "ali7101 SMB");
Linus Torvalds1da177e2005-04-16 15:20:36 -0700332}
Andrew Morton652c5382007-11-21 15:07:13 -0800333DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_AL, PCI_DEVICE_ID_AL_M7101, quirk_ali7101_acpi);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700334
Linus Torvalds6693e742005-10-25 20:40:09 -0700335static void piix4_io_quirk(struct pci_dev *dev, const char *name, unsigned int port, unsigned int enable)
336{
337 u32 devres;
338 u32 mask, size, base;
339
340 pci_read_config_dword(dev, port, &devres);
341 if ((devres & enable) != enable)
342 return;
343 mask = (devres >> 16) & 15;
344 base = devres & 0xffff;
345 size = 16;
346 for (;;) {
347 unsigned bit = size >> 1;
348 if ((bit & mask) == bit)
349 break;
350 size = bit;
351 }
352 /*
353 * For now we only print it out. Eventually we'll want to
354 * reserve it (at least if it's in the 0x1000+ range), but
355 * let's get enough confirmation reports first.
356 */
357 base &= -size;
bjorn.helgaas@hp.comf0fda802007-12-17 14:09:39 -0700358 dev_info(&dev->dev, "%s PIO at %04x-%04x\n", name, base, base + size - 1);
Linus Torvalds6693e742005-10-25 20:40:09 -0700359}
360
361static void piix4_mem_quirk(struct pci_dev *dev, const char *name, unsigned int port, unsigned int enable)
362{
363 u32 devres;
364 u32 mask, size, base;
365
366 pci_read_config_dword(dev, port, &devres);
367 if ((devres & enable) != enable)
368 return;
369 base = devres & 0xffff0000;
370 mask = (devres & 0x3f) << 16;
371 size = 128 << 16;
372 for (;;) {
373 unsigned bit = size >> 1;
374 if ((bit & mask) == bit)
375 break;
376 size = bit;
377 }
378 /*
379 * For now we only print it out. Eventually we'll want to
380 * reserve it, but let's get enough confirmation reports first.
381 */
382 base &= -size;
bjorn.helgaas@hp.comf0fda802007-12-17 14:09:39 -0700383 dev_info(&dev->dev, "%s MMIO at %04x-%04x\n", name, base, base + size - 1);
Linus Torvalds6693e742005-10-25 20:40:09 -0700384}
385
Linus Torvalds1da177e2005-04-16 15:20:36 -0700386/*
387 * PIIX4 ACPI: Two IO regions pointed to by longwords at
388 * 0x40 (64 bytes of ACPI registers)
Linus Torvalds08db2a72005-10-30 14:40:07 -0800389 * 0x90 (16 bytes of SMB registers)
Linus Torvalds6693e742005-10-25 20:40:09 -0700390 * and a few strange programmable PIIX4 device resources.
Linus Torvalds1da177e2005-04-16 15:20:36 -0700391 */
392static void __devinit quirk_piix4_acpi(struct pci_dev *dev)
393{
Linus Torvalds6693e742005-10-25 20:40:09 -0700394 u32 region, res_a;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700395
396 pci_read_config_dword(dev, 0x40, &region);
Linus Torvalds6693e742005-10-25 20:40:09 -0700397 quirk_io_region(dev, region, 64, PCI_BRIDGE_RESOURCES, "PIIX4 ACPI");
Linus Torvalds1da177e2005-04-16 15:20:36 -0700398 pci_read_config_dword(dev, 0x90, &region);
Linus Torvalds08db2a72005-10-30 14:40:07 -0800399 quirk_io_region(dev, region, 16, PCI_BRIDGE_RESOURCES+1, "PIIX4 SMB");
Linus Torvalds6693e742005-10-25 20:40:09 -0700400
401 /* Device resource A has enables for some of the other ones */
402 pci_read_config_dword(dev, 0x5c, &res_a);
403
404 piix4_io_quirk(dev, "PIIX4 devres B", 0x60, 3 << 21);
405 piix4_io_quirk(dev, "PIIX4 devres C", 0x64, 3 << 21);
406
407 /* Device resource D is just bitfields for static resources */
408
409 /* Device 12 enabled? */
410 if (res_a & (1 << 29)) {
411 piix4_io_quirk(dev, "PIIX4 devres E", 0x68, 1 << 20);
412 piix4_mem_quirk(dev, "PIIX4 devres F", 0x6c, 1 << 7);
413 }
414 /* Device 13 enabled? */
415 if (res_a & (1 << 30)) {
416 piix4_io_quirk(dev, "PIIX4 devres G", 0x70, 1 << 20);
417 piix4_mem_quirk(dev, "PIIX4 devres H", 0x74, 1 << 7);
418 }
419 piix4_io_quirk(dev, "PIIX4 devres I", 0x78, 1 << 20);
420 piix4_io_quirk(dev, "PIIX4 devres J", 0x7c, 1 << 20);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700421}
Andrew Morton652c5382007-11-21 15:07:13 -0800422DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82371AB_3, quirk_piix4_acpi);
423DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82443MX_3, quirk_piix4_acpi);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700424
425/*
426 * ICH4, ICH4-M, ICH5, ICH5-M ACPI: Three IO regions pointed to by longwords at
427 * 0x40 (128 bytes of ACPI, GPIO & TCO registers)
428 * 0x58 (64 bytes of GPIO I/O space)
429 */
430static void __devinit quirk_ich4_lpc_acpi(struct pci_dev *dev)
431{
432 u32 region;
433
434 pci_read_config_dword(dev, 0x40, &region);
Linus Torvalds6693e742005-10-25 20:40:09 -0700435 quirk_io_region(dev, region, 128, PCI_BRIDGE_RESOURCES, "ICH4 ACPI/GPIO/TCO");
Linus Torvalds1da177e2005-04-16 15:20:36 -0700436
437 pci_read_config_dword(dev, 0x58, &region);
Linus Torvalds6693e742005-10-25 20:40:09 -0700438 quirk_io_region(dev, region, 64, PCI_BRIDGE_RESOURCES+1, "ICH4 GPIO");
Linus Torvalds1da177e2005-04-16 15:20:36 -0700439}
Andrew Morton652c5382007-11-21 15:07:13 -0800440DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801AA_0, quirk_ich4_lpc_acpi);
441DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801AB_0, quirk_ich4_lpc_acpi);
442DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801BA_0, quirk_ich4_lpc_acpi);
443DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801BA_10, quirk_ich4_lpc_acpi);
444DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801CA_0, quirk_ich4_lpc_acpi);
445DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801CA_12, quirk_ich4_lpc_acpi);
446DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801DB_0, quirk_ich4_lpc_acpi);
447DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801DB_12, quirk_ich4_lpc_acpi);
448DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801EB_0, quirk_ich4_lpc_acpi);
449DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ESB_1, quirk_ich4_lpc_acpi);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700450
R.Marek@sh.cvut.cz2cea7522005-09-27 21:54:51 +0000451static void __devinit quirk_ich6_lpc_acpi(struct pci_dev *dev)
452{
453 u32 region;
454
455 pci_read_config_dword(dev, 0x40, &region);
456 quirk_io_region(dev, region, 128, PCI_BRIDGE_RESOURCES, "ICH6 ACPI/GPIO/TCO");
457
458 pci_read_config_dword(dev, 0x48, &region);
459 quirk_io_region(dev, region, 64, PCI_BRIDGE_RESOURCES+1, "ICH6 GPIO");
460}
Andrew Morton652c5382007-11-21 15:07:13 -0800461DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH6_0, quirk_ich6_lpc_acpi);
462DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH6_1, quirk_ich6_lpc_acpi);
463DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH7_0, quirk_ich6_lpc_acpi);
464DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH7_1, quirk_ich6_lpc_acpi);
465DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH7_31, quirk_ich6_lpc_acpi);
466DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH8_0, quirk_ich6_lpc_acpi);
467DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH8_2, quirk_ich6_lpc_acpi);
468DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH8_3, quirk_ich6_lpc_acpi);
469DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH8_1, quirk_ich6_lpc_acpi);
470DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH8_4, quirk_ich6_lpc_acpi);
471DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH9_2, quirk_ich6_lpc_acpi);
472DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH9_4, quirk_ich6_lpc_acpi);
473DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH9_7, quirk_ich6_lpc_acpi);
474DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH9_8, quirk_ich6_lpc_acpi);
R.Marek@sh.cvut.cz2cea7522005-09-27 21:54:51 +0000475
Linus Torvalds1da177e2005-04-16 15:20:36 -0700476/*
477 * VIA ACPI: One IO region pointed to by longword at
478 * 0x48 or 0x20 (256 bytes of ACPI registers)
479 */
480static void __devinit quirk_vt82c586_acpi(struct pci_dev *dev)
481{
Linus Torvalds1da177e2005-04-16 15:20:36 -0700482 u32 region;
483
Auke Kok651472f2007-08-27 16:18:10 -0700484 if (dev->revision & 0x10) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700485 pci_read_config_dword(dev, 0x48, &region);
486 region &= PCI_BASE_ADDRESS_IO_MASK;
Linus Torvalds6693e742005-10-25 20:40:09 -0700487 quirk_io_region(dev, region, 256, PCI_BRIDGE_RESOURCES, "vt82c586 ACPI");
Linus Torvalds1da177e2005-04-16 15:20:36 -0700488 }
489}
Andrew Morton652c5382007-11-21 15:07:13 -0800490DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_82C586_3, quirk_vt82c586_acpi);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700491
492/*
493 * VIA VT82C686 ACPI: Three IO region pointed to by (long)words at
494 * 0x48 (256 bytes of ACPI registers)
495 * 0x70 (128 bytes of hardware monitoring register)
496 * 0x90 (16 bytes of SMB registers)
497 */
498static void __devinit quirk_vt82c686_acpi(struct pci_dev *dev)
499{
500 u16 hm;
501 u32 smb;
502
503 quirk_vt82c586_acpi(dev);
504
505 pci_read_config_word(dev, 0x70, &hm);
506 hm &= PCI_BASE_ADDRESS_IO_MASK;
Meelis Roos02f313b2005-10-29 13:31:49 +0300507 quirk_io_region(dev, hm, 128, PCI_BRIDGE_RESOURCES + 1, "vt82c686 HW-mon");
Linus Torvalds1da177e2005-04-16 15:20:36 -0700508
509 pci_read_config_dword(dev, 0x90, &smb);
510 smb &= PCI_BASE_ADDRESS_IO_MASK;
Meelis Roos02f313b2005-10-29 13:31:49 +0300511 quirk_io_region(dev, smb, 16, PCI_BRIDGE_RESOURCES + 2, "vt82c686 SMB");
Linus Torvalds1da177e2005-04-16 15:20:36 -0700512}
Andrew Morton652c5382007-11-21 15:07:13 -0800513DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_82C686_4, quirk_vt82c686_acpi);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700514
Ivan Kokshaysky6d85f292005-08-08 12:55:54 +0400515/*
516 * VIA VT8235 ISA Bridge: Two IO regions pointed to by words at
517 * 0x88 (128 bytes of power management registers)
518 * 0xd0 (16 bytes of SMB registers)
519 */
520static void __devinit quirk_vt8235_acpi(struct pci_dev *dev)
521{
522 u16 pm, smb;
523
524 pci_read_config_word(dev, 0x88, &pm);
525 pm &= PCI_BASE_ADDRESS_IO_MASK;
Linus Torvalds6693e742005-10-25 20:40:09 -0700526 quirk_io_region(dev, pm, 128, PCI_BRIDGE_RESOURCES, "vt8235 PM");
Ivan Kokshaysky6d85f292005-08-08 12:55:54 +0400527
528 pci_read_config_word(dev, 0xd0, &smb);
529 smb &= PCI_BASE_ADDRESS_IO_MASK;
Linus Torvalds6693e742005-10-25 20:40:09 -0700530 quirk_io_region(dev, smb, 16, PCI_BRIDGE_RESOURCES + 1, "vt8235 SMB");
Ivan Kokshaysky6d85f292005-08-08 12:55:54 +0400531}
532DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8235, quirk_vt8235_acpi);
533
Linus Torvalds1da177e2005-04-16 15:20:36 -0700534
535#ifdef CONFIG_X86_IO_APIC
536
537#include <asm/io_apic.h>
538
539/*
540 * VIA 686A/B: If an IO-APIC is active, we need to route all on-chip
541 * devices to the external APIC.
542 *
543 * TODO: When we have device-specific interrupt routers,
544 * this code will go away from quirks.
545 */
Alan Cox1597cac2006-12-04 15:14:45 -0800546static void quirk_via_ioapic(struct pci_dev *dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700547{
548 u8 tmp;
549
550 if (nr_ioapics < 1)
551 tmp = 0; /* nothing routed to external APIC */
552 else
553 tmp = 0x1f; /* all known bits (4-0) routed to external APIC */
554
bjorn.helgaas@hp.comf0fda802007-12-17 14:09:39 -0700555 dev_info(&dev->dev, "%sbling VIA external APIC routing\n",
Linus Torvalds1da177e2005-04-16 15:20:36 -0700556 tmp == 0 ? "Disa" : "Ena");
557
558 /* Offset 0x58: External APIC IRQ output control */
559 pci_write_config_byte (dev, 0x58, tmp);
560}
Andrew Morton652c5382007-11-21 15:07:13 -0800561DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_82C686, quirk_via_ioapic);
Rafael J. Wysockie1a2a512008-05-15 21:51:31 +0200562DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_82C686, quirk_via_ioapic);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700563
564/*
Karsten Wiesea1740912005-09-03 15:56:33 -0700565 * VIA 8237: Some BIOSs don't set the 'Bypass APIC De-Assert Message' Bit.
566 * This leads to doubled level interrupt rates.
567 * Set this bit to get rid of cycle wastage.
568 * Otherwise uncritical.
569 */
Alan Cox1597cac2006-12-04 15:14:45 -0800570static void quirk_via_vt8237_bypass_apic_deassert(struct pci_dev *dev)
Karsten Wiesea1740912005-09-03 15:56:33 -0700571{
572 u8 misc_control2;
573#define BYPASS_APIC_DEASSERT 8
574
575 pci_read_config_byte(dev, 0x5B, &misc_control2);
576 if (!(misc_control2 & BYPASS_APIC_DEASSERT)) {
bjorn.helgaas@hp.comf0fda802007-12-17 14:09:39 -0700577 dev_info(&dev->dev, "Bypassing VIA 8237 APIC De-Assert Message\n");
Karsten Wiesea1740912005-09-03 15:56:33 -0700578 pci_write_config_byte(dev, 0x5B, misc_control2|BYPASS_APIC_DEASSERT);
579 }
580}
581DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8237, quirk_via_vt8237_bypass_apic_deassert);
Rafael J. Wysockie1a2a512008-05-15 21:51:31 +0200582DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8237, quirk_via_vt8237_bypass_apic_deassert);
Karsten Wiesea1740912005-09-03 15:56:33 -0700583
584/*
Linus Torvalds1da177e2005-04-16 15:20:36 -0700585 * The AMD io apic can hang the box when an apic irq is masked.
586 * We check all revs >= B0 (yet not in the pre production!) as the bug
587 * is currently marked NoFix
588 *
589 * We have multiple reports of hangs with this chipset that went away with
Alan Cox236561e2006-09-30 23:27:03 -0700590 * noapic specified. For the moment we assume it's the erratum. We may be wrong
Linus Torvalds1da177e2005-04-16 15:20:36 -0700591 * of course. However the advice is demonstrably good even if so..
592 */
593static void __devinit quirk_amd_ioapic(struct pci_dev *dev)
594{
Auke Kok44c10132007-06-08 15:46:36 -0700595 if (dev->revision >= 0x02) {
bjorn.helgaas@hp.comf0fda802007-12-17 14:09:39 -0700596 dev_warn(&dev->dev, "I/O APIC: AMD Erratum #22 may be present. In the event of instability try\n");
597 dev_warn(&dev->dev, " : booting with the \"noapic\" option\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -0700598 }
599}
Andrew Morton652c5382007-11-21 15:07:13 -0800600DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_VIPER_7410, quirk_amd_ioapic);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700601
602static void __init quirk_ioapic_rmw(struct pci_dev *dev)
603{
604 if (dev->devfn == 0 && dev->bus->number == 0)
605 sis_apic_bug = 1;
606}
Andrew Morton652c5382007-11-21 15:07:13 -0800607DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_SI, PCI_ANY_ID, quirk_ioapic_rmw);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700608
Linus Torvalds1da177e2005-04-16 15:20:36 -0700609#define AMD8131_revA0 0x01
610#define AMD8131_revB0 0x11
611#define AMD8131_MISC 0x40
612#define AMD8131_NIOAMODE_BIT 0
Alan Cox1597cac2006-12-04 15:14:45 -0800613static void quirk_amd_8131_ioapic(struct pci_dev *dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700614{
Auke Kok44c10132007-06-08 15:46:36 -0700615 unsigned char tmp;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700616
Linus Torvalds1da177e2005-04-16 15:20:36 -0700617 if (nr_ioapics == 0)
618 return;
619
Auke Kok44c10132007-06-08 15:46:36 -0700620 if (dev->revision == AMD8131_revA0 || dev->revision == AMD8131_revB0) {
bjorn.helgaas@hp.comf0fda802007-12-17 14:09:39 -0700621 dev_info(&dev->dev, "Fixing up AMD8131 IOAPIC mode\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -0700622 pci_read_config_byte( dev, AMD8131_MISC, &tmp);
623 tmp &= ~(1 << AMD8131_NIOAMODE_BIT);
624 pci_write_config_byte( dev, AMD8131_MISC, tmp);
625 }
626}
John W. Linville5da594b2006-03-20 14:33:56 -0500627DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_8131_BRIDGE, quirk_amd_8131_ioapic);
Rafael J. Wysockie1a2a512008-05-15 21:51:31 +0200628DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_8131_BRIDGE, quirk_amd_8131_ioapic);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700629#endif /* CONFIG_X86_IO_APIC */
630
Peter Orubad556ad42007-05-15 13:59:13 +0200631/*
632 * Some settings of MMRBC can lead to data corruption so block changes.
633 * See AMD 8131 HyperTransport PCI-X Tunnel Revision Guide
634 */
635static void __init quirk_amd_8131_mmrbc(struct pci_dev *dev)
636{
Auke Kokaa288d42007-08-27 16:17:47 -0700637 if (dev->subordinate && dev->revision <= 0x12) {
bjorn.helgaas@hp.comf0fda802007-12-17 14:09:39 -0700638 dev_info(&dev->dev, "AMD8131 rev %x detected; "
639 "disabling PCI-X MMRBC\n", dev->revision);
Peter Orubad556ad42007-05-15 13:59:13 +0200640 dev->subordinate->bus_flags |= PCI_BUS_FLAGS_NO_MMRBC;
641 }
642}
643DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_8131_BRIDGE, quirk_amd_8131_mmrbc);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700644
645/*
Linus Torvalds1da177e2005-04-16 15:20:36 -0700646 * FIXME: it is questionable that quirk_via_acpi
647 * is needed. It shows up as an ISA bridge, and does not
648 * support the PCI_INTERRUPT_LINE register at all. Therefore
649 * it seems like setting the pci_dev's 'irq' to the
650 * value of the ACPI SCI interrupt is only done for convenience.
651 * -jgarzik
652 */
653static void __devinit quirk_via_acpi(struct pci_dev *d)
654{
655 /*
656 * VIA ACPI device: SCI IRQ line in PCI config byte 0x42
657 */
658 u8 irq;
659 pci_read_config_byte(d, 0x42, &irq);
660 irq &= 0xf;
661 if (irq && (irq != 2))
662 d->irq = irq;
663}
Andrew Morton652c5382007-11-21 15:07:13 -0800664DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_82C586_3, quirk_via_acpi);
665DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_82C686_4, quirk_via_acpi);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700666
Daniel Drake09d60292006-09-25 16:52:19 -0700667
668/*
Alan Cox1597cac2006-12-04 15:14:45 -0800669 * VIA bridges which have VLink
Daniel Drake09d60292006-09-25 16:52:19 -0700670 */
Alan Cox1597cac2006-12-04 15:14:45 -0800671
Jean Delvarec06bb5d2007-01-30 14:36:09 -0800672static int via_vlink_dev_lo = -1, via_vlink_dev_hi = 18;
673
674static void quirk_via_bridge(struct pci_dev *dev)
675{
676 /* See what bridge we have and find the device ranges */
677 switch (dev->device) {
678 case PCI_DEVICE_ID_VIA_82C686:
Jean Delvarecb7468e2007-01-31 23:48:12 -0800679 /* The VT82C686 is special, it attaches to PCI and can have
680 any device number. All its subdevices are functions of
681 that single device. */
682 via_vlink_dev_lo = PCI_SLOT(dev->devfn);
683 via_vlink_dev_hi = PCI_SLOT(dev->devfn);
Jean Delvarec06bb5d2007-01-30 14:36:09 -0800684 break;
685 case PCI_DEVICE_ID_VIA_8237:
686 case PCI_DEVICE_ID_VIA_8237A:
687 via_vlink_dev_lo = 15;
688 break;
689 case PCI_DEVICE_ID_VIA_8235:
690 via_vlink_dev_lo = 16;
691 break;
692 case PCI_DEVICE_ID_VIA_8231:
693 case PCI_DEVICE_ID_VIA_8233_0:
694 case PCI_DEVICE_ID_VIA_8233A:
695 case PCI_DEVICE_ID_VIA_8233C_0:
696 via_vlink_dev_lo = 17;
697 break;
698 }
699}
700DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_82C686, quirk_via_bridge);
701DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8231, quirk_via_bridge);
702DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8233_0, quirk_via_bridge);
703DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8233A, quirk_via_bridge);
704DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8233C_0, quirk_via_bridge);
705DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8235, quirk_via_bridge);
706DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8237, quirk_via_bridge);
707DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8237A, quirk_via_bridge);
Daniel Drake09d60292006-09-25 16:52:19 -0700708
Alan Cox1597cac2006-12-04 15:14:45 -0800709/**
710 * quirk_via_vlink - VIA VLink IRQ number update
711 * @dev: PCI device
712 *
713 * If the device we are dealing with is on a PIC IRQ we need to
714 * ensure that the IRQ line register which usually is not relevant
715 * for PCI cards, is actually written so that interrupts get sent
Jean Delvarec06bb5d2007-01-30 14:36:09 -0800716 * to the right place.
717 * We only do this on systems where a VIA south bridge was detected,
718 * and only for VIA devices on the motherboard (see quirk_via_bridge
719 * above).
Alan Cox1597cac2006-12-04 15:14:45 -0800720 */
721
722static void quirk_via_vlink(struct pci_dev *dev)
Len Brown25be5e62005-05-27 04:21:50 -0400723{
724 u8 irq, new_irq;
725
Jean Delvarec06bb5d2007-01-30 14:36:09 -0800726 /* Check if we have VLink at all */
727 if (via_vlink_dev_lo == -1)
Daniel Drake09d60292006-09-25 16:52:19 -0700728 return;
729
730 new_irq = dev->irq;
731
732 /* Don't quirk interrupts outside the legacy IRQ range */
733 if (!new_irq || new_irq > 15)
734 return;
735
Alan Cox1597cac2006-12-04 15:14:45 -0800736 /* Internal device ? */
Jean Delvarec06bb5d2007-01-30 14:36:09 -0800737 if (dev->bus->number != 0 || PCI_SLOT(dev->devfn) > via_vlink_dev_hi ||
738 PCI_SLOT(dev->devfn) < via_vlink_dev_lo)
Alan Cox1597cac2006-12-04 15:14:45 -0800739 return;
740
741 /* This is an internal VLink device on a PIC interrupt. The BIOS
742 ought to have set this but may not have, so we redo it */
743
Len Brown25be5e62005-05-27 04:21:50 -0400744 pci_read_config_byte(dev, PCI_INTERRUPT_LINE, &irq);
745 if (new_irq != irq) {
bjorn.helgaas@hp.comf0fda802007-12-17 14:09:39 -0700746 dev_info(&dev->dev, "VIA VLink IRQ fixup, from %d to %d\n",
747 irq, new_irq);
Len Brown25be5e62005-05-27 04:21:50 -0400748 udelay(15); /* unknown if delay really needed */
749 pci_write_config_byte(dev, PCI_INTERRUPT_LINE, new_irq);
750 }
751}
Alan Cox1597cac2006-12-04 15:14:45 -0800752DECLARE_PCI_FIXUP_ENABLE(PCI_VENDOR_ID_VIA, PCI_ANY_ID, quirk_via_vlink);
Len Brown25be5e62005-05-27 04:21:50 -0400753
Linus Torvalds1da177e2005-04-16 15:20:36 -0700754/*
Linus Torvalds1da177e2005-04-16 15:20:36 -0700755 * VIA VT82C598 has its device ID settable and many BIOSes
756 * set it to the ID of VT82C597 for backward compatibility.
757 * We need to switch it off to be able to recognize the real
758 * type of the chip.
759 */
760static void __devinit quirk_vt82c598_id(struct pci_dev *dev)
761{
762 pci_write_config_byte(dev, 0xfc, 0);
763 pci_read_config_word(dev, PCI_DEVICE_ID, &dev->device);
764}
Andrew Morton652c5382007-11-21 15:07:13 -0800765DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_82C597_0, quirk_vt82c598_id);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700766
767/*
768 * CardBus controllers have a legacy base address that enables them
769 * to respond as i82365 pcmcia controllers. We don't want them to
770 * do this even if the Linux CardBus driver is not loaded, because
771 * the Linux i82365 driver does not (and should not) handle CardBus.
772 */
Alan Cox1597cac2006-12-04 15:14:45 -0800773static void quirk_cardbus_legacy(struct pci_dev *dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700774{
775 if ((PCI_CLASS_BRIDGE_CARDBUS << 8) ^ dev->class)
776 return;
777 pci_write_config_dword(dev, PCI_CB_LEGACY_MODE_BASE, 0);
778}
779DECLARE_PCI_FIXUP_FINAL(PCI_ANY_ID, PCI_ANY_ID, quirk_cardbus_legacy);
Rafael J. Wysockie1a2a512008-05-15 21:51:31 +0200780DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_ANY_ID, PCI_ANY_ID, quirk_cardbus_legacy);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700781
782/*
783 * Following the PCI ordering rules is optional on the AMD762. I'm not
784 * sure what the designers were smoking but let's not inhale...
785 *
786 * To be fair to AMD, it follows the spec by default, its BIOS people
787 * who turn it off!
788 */
Alan Cox1597cac2006-12-04 15:14:45 -0800789static void quirk_amd_ordering(struct pci_dev *dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700790{
791 u32 pcic;
792 pci_read_config_dword(dev, 0x4C, &pcic);
793 if ((pcic&6)!=6) {
794 pcic |= 6;
bjorn.helgaas@hp.comf0fda802007-12-17 14:09:39 -0700795 dev_warn(&dev->dev, "BIOS failed to enable PCI standards compliance; fixing this error\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -0700796 pci_write_config_dword(dev, 0x4C, pcic);
797 pci_read_config_dword(dev, 0x84, &pcic);
798 pcic |= (1<<23); /* Required in this mode */
799 pci_write_config_dword(dev, 0x84, pcic);
800 }
801}
Andrew Morton652c5382007-11-21 15:07:13 -0800802DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_FE_GATE_700C, quirk_amd_ordering);
Rafael J. Wysockie1a2a512008-05-15 21:51:31 +0200803DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_FE_GATE_700C, quirk_amd_ordering);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700804
805/*
806 * DreamWorks provided workaround for Dunord I-3000 problem
807 *
808 * This card decodes and responds to addresses not apparently
809 * assigned to it. We force a larger allocation to ensure that
810 * nothing gets put too close to it.
811 */
812static void __devinit quirk_dunord ( struct pci_dev * dev )
813{
814 struct resource *r = &dev->resource [1];
815 r->start = 0;
816 r->end = 0xffffff;
817}
Andrew Morton652c5382007-11-21 15:07:13 -0800818DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_DUNORD, PCI_DEVICE_ID_DUNORD_I3000, quirk_dunord);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700819
820/*
821 * i82380FB mobile docking controller: its PCI-to-PCI bridge
822 * is subtractive decoding (transparent), and does indicate this
823 * in the ProgIf. Unfortunately, the ProgIf value is wrong - 0x80
824 * instead of 0x01.
825 */
826static void __devinit quirk_transparent_bridge(struct pci_dev *dev)
827{
828 dev->transparent = 1;
829}
Andrew Morton652c5382007-11-21 15:07:13 -0800830DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82380FB, quirk_transparent_bridge);
831DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_TOSHIBA, 0x605, quirk_transparent_bridge);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700832
833/*
834 * Common misconfiguration of the MediaGX/Geode PCI master that will
835 * reduce PCI bandwidth from 70MB/s to 25MB/s. See the GXM/GXLV/GX1
836 * datasheets found at http://www.national.com/ds/GX for info on what
837 * these bits do. <christer@weinigel.se>
838 */
Alan Cox1597cac2006-12-04 15:14:45 -0800839static void quirk_mediagx_master(struct pci_dev *dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700840{
841 u8 reg;
842 pci_read_config_byte(dev, 0x41, &reg);
843 if (reg & 2) {
844 reg &= ~2;
bjorn.helgaas@hp.comf0fda802007-12-17 14:09:39 -0700845 dev_info(&dev->dev, "Fixup for MediaGX/Geode Slave Disconnect Boundary (0x41=0x%02x)\n", reg);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700846 pci_write_config_byte(dev, 0x41, reg);
847 }
848}
Andrew Morton652c5382007-11-21 15:07:13 -0800849DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_CYRIX, PCI_DEVICE_ID_CYRIX_PCI_MASTER, quirk_mediagx_master);
850DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_CYRIX, PCI_DEVICE_ID_CYRIX_PCI_MASTER, quirk_mediagx_master);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700851
852/*
Linus Torvalds1da177e2005-04-16 15:20:36 -0700853 * Ensure C0 rev restreaming is off. This is normally done by
854 * the BIOS but in the odd case it is not the results are corruption
855 * hence the presence of a Linux check
856 */
Alan Cox1597cac2006-12-04 15:14:45 -0800857static void quirk_disable_pxb(struct pci_dev *pdev)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700858{
859 u16 config;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700860
Auke Kok44c10132007-06-08 15:46:36 -0700861 if (pdev->revision != 0x04) /* Only C0 requires this */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700862 return;
863 pci_read_config_word(pdev, 0x40, &config);
864 if (config & (1<<6)) {
865 config &= ~(1<<6);
866 pci_write_config_word(pdev, 0x40, config);
bjorn.helgaas@hp.comf0fda802007-12-17 14:09:39 -0700867 dev_info(&pdev->dev, "C0 revision 450NX. Disabling PCI restreaming\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -0700868 }
869}
Andrew Morton652c5382007-11-21 15:07:13 -0800870DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82454NX, quirk_disable_pxb);
Rafael J. Wysockie1a2a512008-05-15 21:51:31 +0200871DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82454NX, quirk_disable_pxb);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700872
Crane Cai05a7d222008-02-02 13:56:56 +0800873static void __devinit quirk_amd_ide_mode(struct pci_dev *pdev)
Conke Huab174432006-12-19 13:11:37 -0800874{
Crane Cai05a7d222008-02-02 13:56:56 +0800875 /* set sb600/sb700/sb800 sata to ahci mode */
876 u8 tmp;
Conke Huab174432006-12-19 13:11:37 -0800877
Crane Cai05a7d222008-02-02 13:56:56 +0800878 pci_read_config_byte(pdev, PCI_CLASS_DEVICE, &tmp);
879 if (tmp == 0x01) {
Conke Huab174432006-12-19 13:11:37 -0800880 pci_read_config_byte(pdev, 0x40, &tmp);
881 pci_write_config_byte(pdev, 0x40, tmp|1);
882 pci_write_config_byte(pdev, 0x9, 1);
883 pci_write_config_byte(pdev, 0xa, 6);
884 pci_write_config_byte(pdev, 0x40, tmp);
885
Conke Huc9f89472007-01-09 05:32:51 -0500886 pdev->class = PCI_CLASS_STORAGE_SATA_AHCI;
Crane Cai05a7d222008-02-02 13:56:56 +0800887 dev_info(&pdev->dev, "set SATA to AHCI mode\n");
Conke Huab174432006-12-19 13:11:37 -0800888 }
889}
Crane Cai05a7d222008-02-02 13:56:56 +0800890DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_ATI, PCI_DEVICE_ID_ATI_IXP600_SATA, quirk_amd_ide_mode);
Rafael J. Wysockie1a2a512008-05-15 21:51:31 +0200891DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_ATI, PCI_DEVICE_ID_ATI_IXP600_SATA, quirk_amd_ide_mode);
Crane Cai05a7d222008-02-02 13:56:56 +0800892DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_ATI, PCI_DEVICE_ID_ATI_IXP700_SATA, quirk_amd_ide_mode);
Rafael J. Wysockie1a2a512008-05-15 21:51:31 +0200893DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_ATI, PCI_DEVICE_ID_ATI_IXP700_SATA, quirk_amd_ide_mode);
Conke Huab174432006-12-19 13:11:37 -0800894
Linus Torvalds1da177e2005-04-16 15:20:36 -0700895/*
896 * Serverworks CSB5 IDE does not fully support native mode
897 */
898static void __devinit quirk_svwks_csb5ide(struct pci_dev *pdev)
899{
900 u8 prog;
901 pci_read_config_byte(pdev, PCI_CLASS_PROG, &prog);
902 if (prog & 5) {
903 prog &= ~5;
904 pdev->class &= ~5;
905 pci_write_config_byte(pdev, PCI_CLASS_PROG, prog);
Alan Cox368c73d2006-10-04 00:41:26 +0100906 /* PCI layer will sort out resources */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700907 }
908}
Andrew Morton652c5382007-11-21 15:07:13 -0800909DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_SERVERWORKS, PCI_DEVICE_ID_SERVERWORKS_CSB5IDE, quirk_svwks_csb5ide);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700910
911/*
912 * Intel 82801CAM ICH3-M datasheet says IDE modes must be the same
913 */
914static void __init quirk_ide_samemode(struct pci_dev *pdev)
915{
916 u8 prog;
917
918 pci_read_config_byte(pdev, PCI_CLASS_PROG, &prog);
919
920 if (((prog & 1) && !(prog & 4)) || ((prog & 4) && !(prog & 1))) {
bjorn.helgaas@hp.comf0fda802007-12-17 14:09:39 -0700921 dev_info(&pdev->dev, "IDE mode mismatch; forcing legacy mode\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -0700922 prog &= ~5;
923 pdev->class &= ~5;
924 pci_write_config_byte(pdev, PCI_CLASS_PROG, prog);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700925 }
926}
Alan Cox368c73d2006-10-04 00:41:26 +0100927DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801CA_10, quirk_ide_samemode);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700928
Alan Cox979b1792008-07-24 17:18:38 +0100929/*
930 * Some ATA devices break if put into D3
931 */
932
933static void __devinit quirk_no_ata_d3(struct pci_dev *pdev)
934{
935 /* Quirk the legacy ATA devices only. The AHCI ones are ok */
936 if ((pdev->class >> 8) == PCI_CLASS_STORAGE_IDE)
937 pdev->dev_flags |= PCI_DEV_FLAGS_NO_D3;
938}
939DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_SERVERWORKS, PCI_ANY_ID, quirk_no_ata_d3);
940DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_ATI, PCI_ANY_ID, quirk_no_ata_d3);
941
Linus Torvalds1da177e2005-04-16 15:20:36 -0700942/* This was originally an Alpha specific thing, but it really fits here.
943 * The i82375 PCI/EISA bridge appears as non-classified. Fix that.
944 */
945static void __init quirk_eisa_bridge(struct pci_dev *dev)
946{
947 dev->class = PCI_CLASS_BRIDGE_EISA << 8;
948}
Andrew Morton652c5382007-11-21 15:07:13 -0800949DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82375, quirk_eisa_bridge);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700950
Johannes Goecke7daa0c42006-04-20 02:43:17 -0700951
952/*
Linus Torvalds1da177e2005-04-16 15:20:36 -0700953 * On ASUS P4B boards, the SMBus PCI Device within the ICH2/4 southbridge
954 * is not activated. The myth is that Asus said that they do not want the
955 * users to be irritated by just another PCI Device in the Win98 device
956 * manager. (see the file prog/hotplug/README.p4b in the lm_sensors
957 * package 2.7.0 for details)
958 *
959 * The SMBus PCI Device can be activated by setting a bit in the ICH LPC
960 * bridge. Unfortunately, this device has no subvendor/subdevice ID. So it
gw.kernel@tnode.comd7698ed2007-08-23 21:22:04 +0200961 * becomes necessary to do this tweak in two steps -- the chosen trigger
962 * is either the Host bridge (preferred) or on-board VGA controller.
Jean Delvare9208ee82007-03-24 16:56:44 +0100963 *
964 * Note that we used to unhide the SMBus that way on Toshiba laptops
965 * (Satellite A40 and Tecra M2) but then found that the thermal management
966 * was done by SMM code, which could cause unsynchronized concurrent
967 * accesses to the SMBus registers, with potentially bad effects. Thus you
968 * should be very careful when adding new entries: if SMM is accessing the
969 * Intel SMBus, this is a very good reason to leave it hidden.
Jean Delvarea99acc82008-03-28 14:16:04 -0700970 *
971 * Likewise, many recent laptops use ACPI for thermal management. If the
972 * ACPI DSDT code accesses the SMBus, then Linux should not access it
973 * natively, and keeping the SMBus hidden is the right thing to do. If you
974 * are about to add an entry in the table below, please first disassemble
975 * the DSDT and double-check that there is no code accessing the SMBus.
Linus Torvalds1da177e2005-04-16 15:20:36 -0700976 */
Vivek Goyal9d24a812007-01-11 01:52:44 +0100977static int asus_hides_smbus;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700978
979static void __init asus_hides_smbus_hostbridge(struct pci_dev *dev)
980{
981 if (unlikely(dev->subsystem_vendor == PCI_VENDOR_ID_ASUSTEK)) {
982 if (dev->device == PCI_DEVICE_ID_INTEL_82845_HB)
983 switch(dev->subsystem_device) {
Jean Delvarea00db372005-06-29 17:04:06 +0200984 case 0x8025: /* P4B-LX */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700985 case 0x8070: /* P4B */
986 case 0x8088: /* P4B533 */
987 case 0x1626: /* L3C notebook */
988 asus_hides_smbus = 1;
989 }
Jean Delvare2f2d39d2007-01-05 11:23:15 +0100990 else if (dev->device == PCI_DEVICE_ID_INTEL_82845G_HB)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700991 switch(dev->subsystem_device) {
992 case 0x80b1: /* P4GE-V */
993 case 0x80b2: /* P4PE */
994 case 0x8093: /* P4B533-V */
995 asus_hides_smbus = 1;
996 }
Jean Delvare2f2d39d2007-01-05 11:23:15 +0100997 else if (dev->device == PCI_DEVICE_ID_INTEL_82850_HB)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700998 switch(dev->subsystem_device) {
999 case 0x8030: /* P4T533 */
1000 asus_hides_smbus = 1;
1001 }
Jean Delvare2f2d39d2007-01-05 11:23:15 +01001002 else if (dev->device == PCI_DEVICE_ID_INTEL_7205_0)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001003 switch (dev->subsystem_device) {
1004 case 0x8070: /* P4G8X Deluxe */
1005 asus_hides_smbus = 1;
1006 }
Jean Delvare2f2d39d2007-01-05 11:23:15 +01001007 else if (dev->device == PCI_DEVICE_ID_INTEL_E7501_MCH)
Jean Delvare321311a2006-07-31 08:53:15 +02001008 switch (dev->subsystem_device) {
1009 case 0x80c9: /* PU-DLS */
1010 asus_hides_smbus = 1;
1011 }
Jean Delvare2f2d39d2007-01-05 11:23:15 +01001012 else if (dev->device == PCI_DEVICE_ID_INTEL_82855GM_HB)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001013 switch (dev->subsystem_device) {
1014 case 0x1751: /* M2N notebook */
1015 case 0x1821: /* M5N notebook */
1016 asus_hides_smbus = 1;
1017 }
Jean Delvare2f2d39d2007-01-05 11:23:15 +01001018 else if (dev->device == PCI_DEVICE_ID_INTEL_82855PM_HB)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001019 switch (dev->subsystem_device) {
1020 case 0x184b: /* W1N notebook */
1021 case 0x186a: /* M6Ne notebook */
1022 asus_hides_smbus = 1;
1023 }
Jean Delvare2f2d39d2007-01-05 11:23:15 +01001024 else if (dev->device == PCI_DEVICE_ID_INTEL_82865_HB)
Jean Delvare2e457852007-01-05 09:17:56 +01001025 switch (dev->subsystem_device) {
1026 case 0x80f2: /* P4P800-X */
1027 asus_hides_smbus = 1;
1028 }
Jean Delvare2f2d39d2007-01-05 11:23:15 +01001029 else if (dev->device == PCI_DEVICE_ID_INTEL_82915GM_HB)
R.Marek@sh.cvut.czacc06632005-09-29 08:35:41 +00001030 switch (dev->subsystem_device) {
1031 case 0x1882: /* M6V notebook */
Jean Delvare2d1e1c72006-04-01 16:46:35 +02001032 case 0x1977: /* A6VA notebook */
R.Marek@sh.cvut.czacc06632005-09-29 08:35:41 +00001033 asus_hides_smbus = 1;
1034 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001035 } else if (unlikely(dev->subsystem_vendor == PCI_VENDOR_ID_HP)) {
1036 if (dev->device == PCI_DEVICE_ID_INTEL_82855PM_HB)
1037 switch(dev->subsystem_device) {
1038 case 0x088C: /* HP Compaq nc8000 */
1039 case 0x0890: /* HP Compaq nc6000 */
1040 asus_hides_smbus = 1;
1041 }
Jean Delvare2f2d39d2007-01-05 11:23:15 +01001042 else if (dev->device == PCI_DEVICE_ID_INTEL_82865_HB)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001043 switch (dev->subsystem_device) {
1044 case 0x12bc: /* HP D330L */
Jean Delvaree3b1bd52005-09-21 22:26:31 +02001045 case 0x12bd: /* HP D530 */
Linus Torvalds1da177e2005-04-16 15:20:36 -07001046 asus_hides_smbus = 1;
1047 }
Jean Delvare677cc642007-11-21 18:29:06 +01001048 else if (dev->device == PCI_DEVICE_ID_INTEL_82875_HB)
1049 switch (dev->subsystem_device) {
1050 case 0x12bf: /* HP xw4100 */
1051 asus_hides_smbus = 1;
1052 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001053 } else if (unlikely(dev->subsystem_vendor == PCI_VENDOR_ID_SAMSUNG)) {
1054 if (dev->device == PCI_DEVICE_ID_INTEL_82855PM_HB)
1055 switch(dev->subsystem_device) {
1056 case 0xC00C: /* Samsung P35 notebook */
1057 asus_hides_smbus = 1;
1058 }
Rumen Ivanov Zarevc87f8832005-09-06 13:39:32 -07001059 } else if (unlikely(dev->subsystem_vendor == PCI_VENDOR_ID_COMPAQ)) {
1060 if (dev->device == PCI_DEVICE_ID_INTEL_82855PM_HB)
1061 switch(dev->subsystem_device) {
1062 case 0x0058: /* Compaq Evo N620c */
1063 asus_hides_smbus = 1;
1064 }
gw.kernel@tnode.comd7698ed2007-08-23 21:22:04 +02001065 else if (dev->device == PCI_DEVICE_ID_INTEL_82810_IG3)
1066 switch(dev->subsystem_device) {
1067 case 0xB16C: /* Compaq Deskpro EP 401963-001 (PCA# 010174) */
1068 /* Motherboard doesn't have Host bridge
1069 * subvendor/subdevice IDs, therefore checking
1070 * its on-board VGA controller */
1071 asus_hides_smbus = 1;
1072 }
Jean Delvare10260d92008-06-04 13:53:31 +02001073 else if (dev->device == PCI_DEVICE_ID_INTEL_82845G_IG)
1074 switch(dev->subsystem_device) {
1075 case 0x00b8: /* Compaq Evo D510 CMT */
1076 case 0x00b9: /* Compaq Evo D510 SFF */
1077 asus_hides_smbus = 1;
1078 }
Krzysztof Helt27e46852008-06-08 13:47:02 +02001079 else if (dev->device == PCI_DEVICE_ID_INTEL_82815_CGC)
1080 switch (dev->subsystem_device) {
1081 case 0x001A: /* Compaq Deskpro EN SSF P667 815E */
1082 /* Motherboard doesn't have host bridge
1083 * subvendor/subdevice IDs, therefore checking
1084 * its on-board VGA controller */
1085 asus_hides_smbus = 1;
1086 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001087 }
1088}
Andrew Morton652c5382007-11-21 15:07:13 -08001089DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82845_HB, asus_hides_smbus_hostbridge);
1090DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82845G_HB, asus_hides_smbus_hostbridge);
1091DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82850_HB, asus_hides_smbus_hostbridge);
1092DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82865_HB, asus_hides_smbus_hostbridge);
Jean Delvare677cc642007-11-21 18:29:06 +01001093DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82875_HB, asus_hides_smbus_hostbridge);
Andrew Morton652c5382007-11-21 15:07:13 -08001094DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_7205_0, asus_hides_smbus_hostbridge);
1095DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_E7501_MCH, asus_hides_smbus_hostbridge);
1096DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82855PM_HB, asus_hides_smbus_hostbridge);
1097DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82855GM_HB, asus_hides_smbus_hostbridge);
1098DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82915GM_HB, asus_hides_smbus_hostbridge);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001099
Andrew Morton652c5382007-11-21 15:07:13 -08001100DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82810_IG3, asus_hides_smbus_hostbridge);
Jean Delvare10260d92008-06-04 13:53:31 +02001101DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82845G_IG, asus_hides_smbus_hostbridge);
Krzysztof Helt27e46852008-06-08 13:47:02 +02001102DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82815_CGC, asus_hides_smbus_hostbridge);
gw.kernel@tnode.comd7698ed2007-08-23 21:22:04 +02001103
Alan Cox1597cac2006-12-04 15:14:45 -08001104static void asus_hides_smbus_lpc(struct pci_dev *dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001105{
1106 u16 val;
1107
1108 if (likely(!asus_hides_smbus))
1109 return;
1110
1111 pci_read_config_word(dev, 0xF2, &val);
1112 if (val & 0x8) {
1113 pci_write_config_word(dev, 0xF2, val & (~0x8));
1114 pci_read_config_word(dev, 0xF2, &val);
1115 if (val & 0x8)
bjorn.helgaas@hp.comf0fda802007-12-17 14:09:39 -07001116 dev_info(&dev->dev, "i801 SMBus device continues to play 'hide and seek'! 0x%x\n", val);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001117 else
bjorn.helgaas@hp.comf0fda802007-12-17 14:09:39 -07001118 dev_info(&dev->dev, "Enabled i801 SMBus device\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -07001119 }
1120}
Andrew Morton652c5382007-11-21 15:07:13 -08001121DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801AA_0, asus_hides_smbus_lpc);
1122DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801DB_0, asus_hides_smbus_lpc);
1123DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801BA_0, asus_hides_smbus_lpc);
1124DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801CA_0, asus_hides_smbus_lpc);
1125DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801CA_12, asus_hides_smbus_lpc);
1126DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801DB_12, asus_hides_smbus_lpc);
1127DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801EB_0, asus_hides_smbus_lpc);
Rafael J. Wysockie1a2a512008-05-15 21:51:31 +02001128DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801AA_0, asus_hides_smbus_lpc);
1129DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801DB_0, asus_hides_smbus_lpc);
1130DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801BA_0, asus_hides_smbus_lpc);
1131DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801CA_0, asus_hides_smbus_lpc);
1132DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801CA_12, asus_hides_smbus_lpc);
1133DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801DB_12, asus_hides_smbus_lpc);
1134DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801EB_0, asus_hides_smbus_lpc);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001135
Rafael J. Wysockie1a2a512008-05-15 21:51:31 +02001136/* It appears we just have one such device. If not, we have a warning */
1137static void __iomem *asus_rcba_base;
1138static void asus_hides_smbus_lpc_ich6_suspend(struct pci_dev *dev)
R.Marek@sh.cvut.czacc06632005-09-29 08:35:41 +00001139{
Rafael J. Wysockie1a2a512008-05-15 21:51:31 +02001140 u32 rcba;
R.Marek@sh.cvut.czacc06632005-09-29 08:35:41 +00001141
1142 if (likely(!asus_hides_smbus))
1143 return;
Rafael J. Wysockie1a2a512008-05-15 21:51:31 +02001144 WARN_ON(asus_rcba_base);
1145
R.Marek@sh.cvut.czacc06632005-09-29 08:35:41 +00001146 pci_read_config_dword(dev, 0xF0, &rcba);
Rafael J. Wysockie1a2a512008-05-15 21:51:31 +02001147 /* use bits 31:14, 16 kB aligned */
1148 asus_rcba_base = ioremap_nocache(rcba & 0xFFFFC000, 0x4000);
1149 if (asus_rcba_base == NULL)
1150 return;
1151}
1152
1153static void asus_hides_smbus_lpc_ich6_resume_early(struct pci_dev *dev)
1154{
1155 u32 val;
1156
1157 if (likely(!asus_hides_smbus || !asus_rcba_base))
1158 return;
1159 /* read the Function Disable register, dword mode only */
1160 val = readl(asus_rcba_base + 0x3418);
1161 writel(val & 0xFFFFFFF7, asus_rcba_base + 0x3418); /* enable the SMBus device */
1162}
1163
1164static void asus_hides_smbus_lpc_ich6_resume(struct pci_dev *dev)
1165{
1166 if (likely(!asus_hides_smbus || !asus_rcba_base))
1167 return;
1168 iounmap(asus_rcba_base);
1169 asus_rcba_base = NULL;
bjorn.helgaas@hp.comf0fda802007-12-17 14:09:39 -07001170 dev_info(&dev->dev, "Enabled ICH6/i801 SMBus device\n");
R.Marek@sh.cvut.czacc06632005-09-29 08:35:41 +00001171}
Rafael J. Wysockie1a2a512008-05-15 21:51:31 +02001172
1173static void asus_hides_smbus_lpc_ich6(struct pci_dev *dev)
1174{
1175 asus_hides_smbus_lpc_ich6_suspend(dev);
1176 asus_hides_smbus_lpc_ich6_resume_early(dev);
1177 asus_hides_smbus_lpc_ich6_resume(dev);
1178}
Andrew Morton652c5382007-11-21 15:07:13 -08001179DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH6_1, asus_hides_smbus_lpc_ich6);
Rafael J. Wysockie1a2a512008-05-15 21:51:31 +02001180DECLARE_PCI_FIXUP_SUSPEND(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH6_1, asus_hides_smbus_lpc_ich6_suspend);
1181DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH6_1, asus_hides_smbus_lpc_ich6_resume);
1182DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH6_1, asus_hides_smbus_lpc_ich6_resume_early);
Carl-Daniel Hailfingerce007ea2006-05-15 09:44:33 -07001183
Linus Torvalds1da177e2005-04-16 15:20:36 -07001184/*
1185 * SiS 96x south bridge: BIOS typically hides SMBus device...
1186 */
Alan Cox1597cac2006-12-04 15:14:45 -08001187static void quirk_sis_96x_smbus(struct pci_dev *dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001188{
1189 u8 val = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001190 pci_read_config_byte(dev, 0x77, &val);
Mark M. Hoffman2f5c33b2007-01-08 22:11:29 -05001191 if (val & 0x10) {
bjorn.helgaas@hp.comf0fda802007-12-17 14:09:39 -07001192 dev_info(&dev->dev, "Enabling SiS 96x SMBus\n");
Mark M. Hoffman2f5c33b2007-01-08 22:11:29 -05001193 pci_write_config_byte(dev, 0x77, val & ~0x10);
1194 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001195}
Andrew Morton652c5382007-11-21 15:07:13 -08001196DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_SI, PCI_DEVICE_ID_SI_961, quirk_sis_96x_smbus);
1197DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_SI, PCI_DEVICE_ID_SI_962, quirk_sis_96x_smbus);
1198DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_SI, PCI_DEVICE_ID_SI_963, quirk_sis_96x_smbus);
1199DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_SI, PCI_DEVICE_ID_SI_LPC, quirk_sis_96x_smbus);
Rafael J. Wysockie1a2a512008-05-15 21:51:31 +02001200DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_SI, PCI_DEVICE_ID_SI_961, quirk_sis_96x_smbus);
1201DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_SI, PCI_DEVICE_ID_SI_962, quirk_sis_96x_smbus);
1202DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_SI, PCI_DEVICE_ID_SI_963, quirk_sis_96x_smbus);
1203DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_SI, PCI_DEVICE_ID_SI_LPC, quirk_sis_96x_smbus);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001204
Linus Torvalds1da177e2005-04-16 15:20:36 -07001205/*
1206 * ... This is further complicated by the fact that some SiS96x south
1207 * bridges pretend to be 85C503/5513 instead. In that case see if we
1208 * spotted a compatible north bridge to make sure.
1209 * (pci_find_device doesn't work yet)
1210 *
1211 * We can also enable the sis96x bit in the discovery register..
1212 */
Linus Torvalds1da177e2005-04-16 15:20:36 -07001213#define SIS_DETECT_REGISTER 0x40
1214
Alan Cox1597cac2006-12-04 15:14:45 -08001215static void quirk_sis_503(struct pci_dev *dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001216{
1217 u8 reg;
1218 u16 devid;
1219
1220 pci_read_config_byte(dev, SIS_DETECT_REGISTER, &reg);
1221 pci_write_config_byte(dev, SIS_DETECT_REGISTER, reg | (1 << 6));
1222 pci_read_config_word(dev, PCI_DEVICE_ID, &devid);
1223 if (((devid & 0xfff0) != 0x0960) && (devid != 0x0018)) {
1224 pci_write_config_byte(dev, SIS_DETECT_REGISTER, reg);
1225 return;
1226 }
1227
Linus Torvalds1da177e2005-04-16 15:20:36 -07001228 /*
Mark M. Hoffman2f5c33b2007-01-08 22:11:29 -05001229 * Ok, it now shows up as a 96x.. run the 96x quirk by
1230 * hand in case it has already been processed.
1231 * (depends on link order, which is apparently not guaranteed)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001232 */
1233 dev->device = devid;
Mark M. Hoffman2f5c33b2007-01-08 22:11:29 -05001234 quirk_sis_96x_smbus(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001235}
Andrew Morton652c5382007-11-21 15:07:13 -08001236DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_SI, PCI_DEVICE_ID_SI_503, quirk_sis_503);
Rafael J. Wysockie1a2a512008-05-15 21:51:31 +02001237DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_SI, PCI_DEVICE_ID_SI_503, quirk_sis_503);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001238
Linus Torvalds1da177e2005-04-16 15:20:36 -07001239
Bauke Jan Doumae5548e92006-02-28 21:44:36 +01001240/*
1241 * On ASUS A8V and A8V Deluxe boards, the onboard AC97 audio controller
1242 * and MC97 modem controller are disabled when a second PCI soundcard is
1243 * present. This patch, tweaking the VT8237 ISA bridge, enables them.
1244 * -- bjd
1245 */
Alan Cox1597cac2006-12-04 15:14:45 -08001246static void asus_hides_ac97_lpc(struct pci_dev *dev)
Bauke Jan Doumae5548e92006-02-28 21:44:36 +01001247{
1248 u8 val;
1249 int asus_hides_ac97 = 0;
1250
1251 if (likely(dev->subsystem_vendor == PCI_VENDOR_ID_ASUSTEK)) {
1252 if (dev->device == PCI_DEVICE_ID_VIA_8237)
1253 asus_hides_ac97 = 1;
1254 }
1255
1256 if (!asus_hides_ac97)
1257 return;
1258
1259 pci_read_config_byte(dev, 0x50, &val);
1260 if (val & 0xc0) {
1261 pci_write_config_byte(dev, 0x50, val & (~0xc0));
1262 pci_read_config_byte(dev, 0x50, &val);
1263 if (val & 0xc0)
bjorn.helgaas@hp.comf0fda802007-12-17 14:09:39 -07001264 dev_info(&dev->dev, "Onboard AC97/MC97 devices continue to play 'hide and seek'! 0x%x\n", val);
Bauke Jan Doumae5548e92006-02-28 21:44:36 +01001265 else
bjorn.helgaas@hp.comf0fda802007-12-17 14:09:39 -07001266 dev_info(&dev->dev, "Enabled onboard AC97/MC97 devices\n");
Bauke Jan Doumae5548e92006-02-28 21:44:36 +01001267 }
1268}
Andrew Morton652c5382007-11-21 15:07:13 -08001269DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8237, asus_hides_ac97_lpc);
Rafael J. Wysockie1a2a512008-05-15 21:51:31 +02001270DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8237, asus_hides_ac97_lpc);
Alan Cox1597cac2006-12-04 15:14:45 -08001271
Tejun Heo77967052006-08-19 03:54:39 +09001272#if defined(CONFIG_ATA) || defined(CONFIG_ATA_MODULE)
Alan Cox15e0c692006-07-12 15:05:41 +01001273
1274/*
1275 * If we are using libata we can drive this chip properly but must
1276 * do this early on to make the additional device appear during
1277 * the PCI scanning.
1278 */
Tejun Heo5ee2ae72007-02-26 20:16:13 +09001279static void quirk_jmicron_ata(struct pci_dev *pdev)
Alan Cox15e0c692006-07-12 15:05:41 +01001280{
Tejun Heoe34bb372007-02-26 20:24:03 +09001281 u32 conf1, conf5, class;
Alan Cox15e0c692006-07-12 15:05:41 +01001282 u8 hdr;
1283
1284 /* Only poke fn 0 */
1285 if (PCI_FUNC(pdev->devfn))
1286 return;
1287
Tejun Heo5ee2ae72007-02-26 20:16:13 +09001288 pci_read_config_dword(pdev, 0x40, &conf1);
1289 pci_read_config_dword(pdev, 0x80, &conf5);
Alan Cox15e0c692006-07-12 15:05:41 +01001290
Tejun Heo5ee2ae72007-02-26 20:16:13 +09001291 conf1 &= ~0x00CFF302; /* Clear bit 1, 8, 9, 12-19, 22, 23 */
1292 conf5 &= ~(1 << 24); /* Clear bit 24 */
Alan Cox15e0c692006-07-12 15:05:41 +01001293
Tejun Heo5ee2ae72007-02-26 20:16:13 +09001294 switch (pdev->device) {
1295 case PCI_DEVICE_ID_JMICRON_JMB360:
1296 /* The controller should be in single function ahci mode */
1297 conf1 |= 0x0002A100; /* Set 8, 13, 15, 17 */
1298 break;
Alan Cox15e0c692006-07-12 15:05:41 +01001299
Tejun Heo5ee2ae72007-02-26 20:16:13 +09001300 case PCI_DEVICE_ID_JMICRON_JMB365:
1301 case PCI_DEVICE_ID_JMICRON_JMB366:
1302 /* Redirect IDE second PATA port to the right spot */
1303 conf5 |= (1 << 24);
1304 /* Fall through */
1305 case PCI_DEVICE_ID_JMICRON_JMB361:
1306 case PCI_DEVICE_ID_JMICRON_JMB363:
1307 /* Enable dual function mode, AHCI on fn 0, IDE fn1 */
1308 /* Set the class codes correctly and then direct IDE 0 */
Tejun Heo3a9e3a52007-10-23 15:27:31 +09001309 conf1 |= 0x00C2A1B3; /* Set 0, 1, 4, 5, 7, 8, 13, 15, 17, 22, 23 */
Tejun Heo5ee2ae72007-02-26 20:16:13 +09001310 break;
1311
1312 case PCI_DEVICE_ID_JMICRON_JMB368:
1313 /* The controller should be in single function IDE mode */
1314 conf1 |= 0x00C00000; /* Set 22, 23 */
1315 break;
Alan Cox15e0c692006-07-12 15:05:41 +01001316 }
Tejun Heo5ee2ae72007-02-26 20:16:13 +09001317
1318 pci_write_config_dword(pdev, 0x40, conf1);
1319 pci_write_config_dword(pdev, 0x80, conf5);
1320
1321 /* Update pdev accordingly */
1322 pci_read_config_byte(pdev, PCI_HEADER_TYPE, &hdr);
1323 pdev->hdr_type = hdr & 0x7f;
1324 pdev->multifunction = !!(hdr & 0x80);
Tejun Heoe34bb372007-02-26 20:24:03 +09001325
1326 pci_read_config_dword(pdev, PCI_CLASS_REVISION, &class);
1327 pdev->class = class >> 8;
Alan Cox15e0c692006-07-12 15:05:41 +01001328}
Tejun Heo5ee2ae72007-02-26 20:16:13 +09001329DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_JMICRON, PCI_DEVICE_ID_JMICRON_JMB360, quirk_jmicron_ata);
1330DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_JMICRON, PCI_DEVICE_ID_JMICRON_JMB361, quirk_jmicron_ata);
1331DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_JMICRON, PCI_DEVICE_ID_JMICRON_JMB363, quirk_jmicron_ata);
1332DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_JMICRON, PCI_DEVICE_ID_JMICRON_JMB365, quirk_jmicron_ata);
1333DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_JMICRON, PCI_DEVICE_ID_JMICRON_JMB366, quirk_jmicron_ata);
1334DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_JMICRON, PCI_DEVICE_ID_JMICRON_JMB368, quirk_jmicron_ata);
Rafael J. Wysockie1a2a512008-05-15 21:51:31 +02001335DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_JMICRON, PCI_DEVICE_ID_JMICRON_JMB360, quirk_jmicron_ata);
1336DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_JMICRON, PCI_DEVICE_ID_JMICRON_JMB361, quirk_jmicron_ata);
1337DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_JMICRON, PCI_DEVICE_ID_JMICRON_JMB363, quirk_jmicron_ata);
1338DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_JMICRON, PCI_DEVICE_ID_JMICRON_JMB365, quirk_jmicron_ata);
1339DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_JMICRON, PCI_DEVICE_ID_JMICRON_JMB366, quirk_jmicron_ata);
1340DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_JMICRON, PCI_DEVICE_ID_JMICRON_JMB368, quirk_jmicron_ata);
Alan Cox15e0c692006-07-12 15:05:41 +01001341
1342#endif
1343
Linus Torvalds1da177e2005-04-16 15:20:36 -07001344#ifdef CONFIG_X86_IO_APIC
1345static void __init quirk_alder_ioapic(struct pci_dev *pdev)
1346{
1347 int i;
1348
1349 if ((pdev->class >> 8) != 0xff00)
1350 return;
1351
1352 /* the first BAR is the location of the IO APIC...we must
1353 * not touch this (and it's already covered by the fixmap), so
1354 * forcibly insert it into the resource tree */
1355 if (pci_resource_start(pdev, 0) && pci_resource_len(pdev, 0))
1356 insert_resource(&iomem_resource, &pdev->resource[0]);
1357
1358 /* The next five BARs all seem to be rubbish, so just clean
1359 * them out */
1360 for (i=1; i < 6; i++) {
1361 memset(&pdev->resource[i], 0, sizeof(pdev->resource[i]));
1362 }
1363
1364}
Andrew Morton652c5382007-11-21 15:07:13 -08001365DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_EESSC, quirk_alder_ioapic);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001366#endif
1367
Linus Torvalds1da177e2005-04-16 15:20:36 -07001368static void __devinit quirk_pcie_mch(struct pci_dev *pdev)
1369{
1370 pcie_mch_quirk = 1;
1371}
Andrew Morton652c5382007-11-21 15:07:13 -08001372DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_E7520_MCH, quirk_pcie_mch);
1373DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_E7320_MCH, quirk_pcie_mch);
1374DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_E7525_MCH, quirk_pcie_mch);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001375
Kristen Accardi4602b882005-08-16 15:15:58 -07001376
1377/*
1378 * It's possible for the MSI to get corrupted if shpc and acpi
1379 * are used together on certain PXH-based systems.
1380 */
1381static void __devinit quirk_pcie_pxh(struct pci_dev *dev)
1382{
Eric W. Biedermanf5f2b132007-03-05 00:30:07 -08001383 pci_msi_off(dev);
Kristen Accardi4602b882005-08-16 15:15:58 -07001384 dev->no_msi = 1;
bjorn.helgaas@hp.comf0fda802007-12-17 14:09:39 -07001385 dev_warn(&dev->dev, "PXH quirk detected; SHPC device MSI disabled\n");
Kristen Accardi4602b882005-08-16 15:15:58 -07001386}
1387DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_PXHD_0, quirk_pcie_pxh);
1388DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_PXHD_1, quirk_pcie_pxh);
1389DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_PXH_0, quirk_pcie_pxh);
1390DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_PXH_1, quirk_pcie_pxh);
1391DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_PXHV, quirk_pcie_pxh);
1392
Kristen Carlson Accardiffadcc22006-07-12 08:59:00 -07001393/*
1394 * Some Intel PCI Express chipsets have trouble with downstream
1395 * device power management.
1396 */
1397static void quirk_intel_pcie_pm(struct pci_dev * dev)
1398{
1399 pci_pm_d3_delay = 120;
1400 dev->no_d1d2 = 1;
1401}
1402
1403DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x25e2, quirk_intel_pcie_pm);
1404DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x25e3, quirk_intel_pcie_pm);
1405DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x25e4, quirk_intel_pcie_pm);
1406DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x25e5, quirk_intel_pcie_pm);
1407DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x25e6, quirk_intel_pcie_pm);
1408DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x25e7, quirk_intel_pcie_pm);
1409DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x25f7, quirk_intel_pcie_pm);
1410DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x25f8, quirk_intel_pcie_pm);
1411DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x25f9, quirk_intel_pcie_pm);
1412DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x25fa, quirk_intel_pcie_pm);
1413DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x2601, quirk_intel_pcie_pm);
1414DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x2602, quirk_intel_pcie_pm);
1415DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x2603, quirk_intel_pcie_pm);
1416DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x2604, quirk_intel_pcie_pm);
1417DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x2605, quirk_intel_pcie_pm);
1418DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x2606, quirk_intel_pcie_pm);
1419DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x2607, quirk_intel_pcie_pm);
1420DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x2608, quirk_intel_pcie_pm);
1421DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x2609, quirk_intel_pcie_pm);
1422DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x260a, quirk_intel_pcie_pm);
1423DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x260b, quirk_intel_pcie_pm);
Kristen Accardi4602b882005-08-16 15:15:58 -07001424
Sergei Shtylyov33dced22007-02-07 18:18:45 +01001425/*
1426 * Toshiba TC86C001 IDE controller reports the standard 8-byte BAR0 size
1427 * but the PIO transfers won't work if BAR0 falls at the odd 8 bytes.
1428 * Re-allocate the region if needed...
1429 */
1430static void __init quirk_tc86c001_ide(struct pci_dev *dev)
1431{
1432 struct resource *r = &dev->resource[0];
1433
1434 if (r->start & 0x8) {
1435 r->start = 0;
1436 r->end = 0xf;
1437 }
1438}
1439DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_TOSHIBA_2,
1440 PCI_DEVICE_ID_TOSHIBA_TC86C001_IDE,
1441 quirk_tc86c001_ide);
1442
Linus Torvalds1da177e2005-04-16 15:20:36 -07001443static void __devinit quirk_netmos(struct pci_dev *dev)
1444{
1445 unsigned int num_parallel = (dev->subsystem_device & 0xf0) >> 4;
1446 unsigned int num_serial = dev->subsystem_device & 0xf;
1447
1448 /*
1449 * These Netmos parts are multiport serial devices with optional
1450 * parallel ports. Even when parallel ports are present, they
1451 * are identified as class SERIAL, which means the serial driver
1452 * will claim them. To prevent this, mark them as class OTHER.
1453 * These combo devices should be claimed by parport_serial.
1454 *
1455 * The subdevice ID is of the form 0x00PS, where <P> is the number
1456 * of parallel ports and <S> is the number of serial ports.
1457 */
1458 switch (dev->device) {
1459 case PCI_DEVICE_ID_NETMOS_9735:
1460 case PCI_DEVICE_ID_NETMOS_9745:
1461 case PCI_DEVICE_ID_NETMOS_9835:
1462 case PCI_DEVICE_ID_NETMOS_9845:
1463 case PCI_DEVICE_ID_NETMOS_9855:
1464 if ((dev->class >> 8) == PCI_CLASS_COMMUNICATION_SERIAL &&
1465 num_parallel) {
bjorn.helgaas@hp.comf0fda802007-12-17 14:09:39 -07001466 dev_info(&dev->dev, "Netmos %04x (%u parallel, "
Linus Torvalds1da177e2005-04-16 15:20:36 -07001467 "%u serial); changing class SERIAL to OTHER "
1468 "(use parport_serial)\n",
1469 dev->device, num_parallel, num_serial);
1470 dev->class = (PCI_CLASS_COMMUNICATION_OTHER << 8) |
1471 (dev->class & 0xff);
1472 }
1473 }
1474}
1475DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_NETMOS, PCI_ANY_ID, quirk_netmos);
1476
Bjorn Helgaas16a74742006-04-05 08:47:00 -04001477static void __devinit quirk_e100_interrupt(struct pci_dev *dev)
1478{
Ivan Kokshayskye64aecc2007-12-18 00:39:27 +03001479 u16 command, pmcsr;
Bjorn Helgaas16a74742006-04-05 08:47:00 -04001480 u8 __iomem *csr;
1481 u8 cmd_hi;
Ivan Kokshayskye64aecc2007-12-18 00:39:27 +03001482 int pm;
Bjorn Helgaas16a74742006-04-05 08:47:00 -04001483
1484 switch (dev->device) {
1485 /* PCI IDs taken from drivers/net/e100.c */
1486 case 0x1029:
1487 case 0x1030 ... 0x1034:
1488 case 0x1038 ... 0x103E:
1489 case 0x1050 ... 0x1057:
1490 case 0x1059:
1491 case 0x1064 ... 0x106B:
1492 case 0x1091 ... 0x1095:
1493 case 0x1209:
1494 case 0x1229:
1495 case 0x2449:
1496 case 0x2459:
1497 case 0x245D:
1498 case 0x27DC:
1499 break;
1500 default:
1501 return;
1502 }
1503
1504 /*
1505 * Some firmware hands off the e100 with interrupts enabled,
1506 * which can cause a flood of interrupts if packets are
1507 * received before the driver attaches to the device. So
1508 * disable all e100 interrupts here. The driver will
1509 * re-enable them when it's ready.
1510 */
1511 pci_read_config_word(dev, PCI_COMMAND, &command);
Bjorn Helgaas16a74742006-04-05 08:47:00 -04001512
Benjamin Herrenschmidt1bef7dc2007-09-29 09:06:21 +10001513 if (!(command & PCI_COMMAND_MEMORY) || !pci_resource_start(dev, 0))
Bjorn Helgaas16a74742006-04-05 08:47:00 -04001514 return;
1515
Ivan Kokshayskye64aecc2007-12-18 00:39:27 +03001516 /*
1517 * Check that the device is in the D0 power state. If it's not,
1518 * there is no point to look any further.
1519 */
1520 pm = pci_find_capability(dev, PCI_CAP_ID_PM);
1521 if (pm) {
1522 pci_read_config_word(dev, pm + PCI_PM_CTRL, &pmcsr);
1523 if ((pmcsr & PCI_PM_CTRL_STATE_MASK) != PCI_D0)
1524 return;
1525 }
1526
Benjamin Herrenschmidt1bef7dc2007-09-29 09:06:21 +10001527 /* Convert from PCI bus to resource space. */
1528 csr = ioremap(pci_resource_start(dev, 0), 8);
Bjorn Helgaas16a74742006-04-05 08:47:00 -04001529 if (!csr) {
bjorn.helgaas@hp.comf0fda802007-12-17 14:09:39 -07001530 dev_warn(&dev->dev, "Can't map e100 registers\n");
Bjorn Helgaas16a74742006-04-05 08:47:00 -04001531 return;
1532 }
1533
1534 cmd_hi = readb(csr + 3);
1535 if (cmd_hi == 0) {
bjorn.helgaas@hp.comf0fda802007-12-17 14:09:39 -07001536 dev_warn(&dev->dev, "Firmware left e100 interrupts enabled; "
1537 "disabling\n");
Bjorn Helgaas16a74742006-04-05 08:47:00 -04001538 writeb(1, csr + 3);
1539 }
1540
1541 iounmap(csr);
1542}
Marian Balakowicz4e68fc92007-07-03 11:03:18 +02001543DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_ANY_ID, quirk_e100_interrupt);
Ivan Kokshayskya5312e22005-11-01 01:43:56 +03001544
1545static void __devinit fixup_rev1_53c810(struct pci_dev* dev)
1546{
1547 /* rev 1 ncr53c810 chips don't set the class at all which means
1548 * they don't get their resources remapped. Fix that here.
1549 */
1550
1551 if (dev->class == PCI_CLASS_NOT_DEFINED) {
bjorn.helgaas@hp.comf0fda802007-12-17 14:09:39 -07001552 dev_info(&dev->dev, "NCR 53c810 rev 1 detected; setting PCI class\n");
Ivan Kokshayskya5312e22005-11-01 01:43:56 +03001553 dev->class = PCI_CLASS_STORAGE_SCSI;
1554 }
1555}
1556DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_NCR, PCI_DEVICE_ID_NCR_53C810, fixup_rev1_53c810);
1557
Daniel Yeisley9d265122005-12-05 07:06:43 -05001558/* Enable 1k I/O space granularity on the Intel P64H2 */
1559static void __devinit quirk_p64h2_1k_io(struct pci_dev *dev)
1560{
1561 u16 en1k;
1562 u8 io_base_lo, io_limit_lo;
1563 unsigned long base, limit;
1564 struct resource *res = dev->resource + PCI_BRIDGE_RESOURCES;
1565
1566 pci_read_config_word(dev, 0x40, &en1k);
1567
1568 if (en1k & 0x200) {
bjorn.helgaas@hp.comf0fda802007-12-17 14:09:39 -07001569 dev_info(&dev->dev, "Enable I/O Space to 1KB granularity\n");
Daniel Yeisley9d265122005-12-05 07:06:43 -05001570
1571 pci_read_config_byte(dev, PCI_IO_BASE, &io_base_lo);
1572 pci_read_config_byte(dev, PCI_IO_LIMIT, &io_limit_lo);
1573 base = (io_base_lo & (PCI_IO_RANGE_MASK | 0x0c)) << 8;
1574 limit = (io_limit_lo & (PCI_IO_RANGE_MASK | 0x0c)) << 8;
1575
1576 if (base <= limit) {
1577 res->start = base;
1578 res->end = limit + 0x3ff;
1579 }
1580 }
1581}
1582DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x1460, quirk_p64h2_1k_io);
1583
Daniel Yeisley15a260d2006-12-21 14:34:57 -05001584/* Fix the IOBL_ADR for 1k I/O space granularity on the Intel P64H2
1585 * The IOBL_ADR gets re-written to 4k boundaries in pci_setup_bridge()
1586 * in drivers/pci/setup-bus.c
1587 */
1588static void __devinit quirk_p64h2_1k_io_fix_iobl(struct pci_dev *dev)
1589{
1590 u16 en1k, iobl_adr, iobl_adr_1k;
1591 struct resource *res = dev->resource + PCI_BRIDGE_RESOURCES;
1592
1593 pci_read_config_word(dev, 0x40, &en1k);
1594
1595 if (en1k & 0x200) {
1596 pci_read_config_word(dev, PCI_IO_BASE, &iobl_adr);
1597
1598 iobl_adr_1k = iobl_adr | (res->start >> 8) | (res->end & 0xfc00);
1599
1600 if (iobl_adr != iobl_adr_1k) {
bjorn.helgaas@hp.comf0fda802007-12-17 14:09:39 -07001601 dev_info(&dev->dev, "Fixing P64H2 IOBL_ADR from 0x%x to 0x%x for 1KB granularity\n",
Daniel Yeisley15a260d2006-12-21 14:34:57 -05001602 iobl_adr,iobl_adr_1k);
1603 pci_write_config_word(dev, PCI_IO_BASE, iobl_adr_1k);
1604 }
1605 }
1606}
1607DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x1460, quirk_p64h2_1k_io_fix_iobl);
1608
Brice Goglincf34a8e2006-06-13 14:35:42 -04001609/* Under some circumstances, AER is not linked with extended capabilities.
1610 * Force it to be linked by setting the corresponding control bit in the
1611 * config space.
1612 */
Alan Cox1597cac2006-12-04 15:14:45 -08001613static void quirk_nvidia_ck804_pcie_aer_ext_cap(struct pci_dev *dev)
Brice Goglincf34a8e2006-06-13 14:35:42 -04001614{
1615 uint8_t b;
1616 if (pci_read_config_byte(dev, 0xf41, &b) == 0) {
1617 if (!(b & 0x20)) {
1618 pci_write_config_byte(dev, 0xf41, b | 0x20);
bjorn.helgaas@hp.comf0fda802007-12-17 14:09:39 -07001619 dev_info(&dev->dev,
1620 "Linking AER extended capability\n");
Brice Goglincf34a8e2006-06-13 14:35:42 -04001621 }
1622 }
1623}
1624DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_NVIDIA, PCI_DEVICE_ID_NVIDIA_CK804_PCIE,
1625 quirk_nvidia_ck804_pcie_aer_ext_cap);
Rafael J. Wysockie1a2a512008-05-15 21:51:31 +02001626DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_NVIDIA, PCI_DEVICE_ID_NVIDIA_CK804_PCIE,
Alan Cox1597cac2006-12-04 15:14:45 -08001627 quirk_nvidia_ck804_pcie_aer_ext_cap);
Brice Goglincf34a8e2006-06-13 14:35:42 -04001628
Tim Yamin53a9bf42007-11-01 23:14:54 +00001629static void __devinit quirk_via_cx700_pci_parking_caching(struct pci_dev *dev)
1630{
1631 /*
1632 * Disable PCI Bus Parking and PCI Master read caching on CX700
1633 * which causes unspecified timing errors with a VT6212L on the PCI
1634 * bus leading to USB2.0 packet loss. The defaults are that these
1635 * features are turned off but some BIOSes turn them on.
1636 */
1637
1638 uint8_t b;
1639 if (pci_read_config_byte(dev, 0x76, &b) == 0) {
1640 if (b & 0x40) {
1641 /* Turn off PCI Bus Parking */
1642 pci_write_config_byte(dev, 0x76, b ^ 0x40);
1643
Tim Yaminbc043272008-03-30 20:58:59 +01001644 dev_info(&dev->dev,
1645 "Disabling VIA CX700 PCI parking\n");
1646 }
1647 }
1648
1649 if (pci_read_config_byte(dev, 0x72, &b) == 0) {
1650 if (b != 0) {
Tim Yamin53a9bf42007-11-01 23:14:54 +00001651 /* Turn off PCI Master read caching */
1652 pci_write_config_byte(dev, 0x72, 0x0);
Tim Yaminbc043272008-03-30 20:58:59 +01001653
1654 /* Set PCI Master Bus time-out to "1x16 PCLK" */
Tim Yamin53a9bf42007-11-01 23:14:54 +00001655 pci_write_config_byte(dev, 0x75, 0x1);
Tim Yaminbc043272008-03-30 20:58:59 +01001656
1657 /* Disable "Read FIFO Timer" */
Tim Yamin53a9bf42007-11-01 23:14:54 +00001658 pci_write_config_byte(dev, 0x77, 0x0);
1659
Bjorn Helgaasd6505a52008-02-29 16:12:18 -07001660 dev_info(&dev->dev,
Tim Yaminbc043272008-03-30 20:58:59 +01001661 "Disabling VIA CX700 PCI caching\n");
Tim Yamin53a9bf42007-11-01 23:14:54 +00001662 }
1663 }
1664}
1665DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_VIA, 0x324e, quirk_via_cx700_pci_parking_caching);
1666
Benjamin Li99cb233d2008-07-02 10:59:04 -07001667/*
1668 * For Broadcom 5706, 5708, 5709 rev. A nics, any read beyond the
1669 * VPD end tag will hang the device. This problem was initially
1670 * observed when a vpd entry was created in sysfs
1671 * ('/sys/bus/pci/devices/<id>/vpd'). A read to this sysfs entry
1672 * will dump 32k of data. Reading a full 32k will cause an access
1673 * beyond the VPD end tag causing the device to hang. Once the device
1674 * is hung, the bnx2 driver will not be able to reset the device.
1675 * We believe that it is legal to read beyond the end tag and
1676 * therefore the solution is to limit the read/write length.
1677 */
1678static void __devinit quirk_brcm_570x_limit_vpd(struct pci_dev *dev)
1679{
Eric Dumazet9d82d8e2008-07-31 20:27:31 +02001680 /*
Dean Hildebrand35405f22008-08-07 17:31:45 -07001681 * Only disable the VPD capability for 5706, 5706S, 5708,
1682 * 5708S and 5709 rev. A
Eric Dumazet9d82d8e2008-07-31 20:27:31 +02001683 */
Benjamin Li99cb233d2008-07-02 10:59:04 -07001684 if ((dev->device == PCI_DEVICE_ID_NX2_5706) ||
Dean Hildebrand35405f22008-08-07 17:31:45 -07001685 (dev->device == PCI_DEVICE_ID_NX2_5706S) ||
Benjamin Li99cb233d2008-07-02 10:59:04 -07001686 (dev->device == PCI_DEVICE_ID_NX2_5708) ||
Eric Dumazet9d82d8e2008-07-31 20:27:31 +02001687 (dev->device == PCI_DEVICE_ID_NX2_5708S) ||
Benjamin Li99cb233d2008-07-02 10:59:04 -07001688 ((dev->device == PCI_DEVICE_ID_NX2_5709) &&
1689 (dev->revision & 0xf0) == 0x0)) {
1690 if (dev->vpd)
1691 dev->vpd->len = 0x80;
1692 }
1693}
1694
Yu Zhaobffadff2008-10-28 14:44:11 +08001695DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_BROADCOM,
1696 PCI_DEVICE_ID_NX2_5706,
1697 quirk_brcm_570x_limit_vpd);
1698DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_BROADCOM,
1699 PCI_DEVICE_ID_NX2_5706S,
1700 quirk_brcm_570x_limit_vpd);
1701DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_BROADCOM,
1702 PCI_DEVICE_ID_NX2_5708,
1703 quirk_brcm_570x_limit_vpd);
1704DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_BROADCOM,
1705 PCI_DEVICE_ID_NX2_5708S,
1706 quirk_brcm_570x_limit_vpd);
1707DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_BROADCOM,
1708 PCI_DEVICE_ID_NX2_5709,
1709 quirk_brcm_570x_limit_vpd);
1710DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_BROADCOM,
1711 PCI_DEVICE_ID_NX2_5709S,
1712 quirk_brcm_570x_limit_vpd);
Benjamin Li99cb233d2008-07-02 10:59:04 -07001713
Brice Goglin3f79e102006-08-31 01:54:56 -04001714#ifdef CONFIG_PCI_MSI
Tejun Heoebdf7d32007-05-31 00:40:48 -07001715/* Some chipsets do not support MSI. We cannot easily rely on setting
1716 * PCI_BUS_FLAGS_NO_MSI in its bus flags because there are actually
1717 * some other busses controlled by the chipset even if Linux is not
1718 * aware of it. Instead of setting the flag on all busses in the
1719 * machine, simply disable MSI globally.
Brice Goglin3f79e102006-08-31 01:54:56 -04001720 */
Tejun Heoebdf7d32007-05-31 00:40:48 -07001721static void __init quirk_disable_all_msi(struct pci_dev *dev)
Brice Goglin3f79e102006-08-31 01:54:56 -04001722{
Michael Ellerman88187df2007-01-25 19:34:07 +11001723 pci_no_msi();
bjorn.helgaas@hp.comf0fda802007-12-17 14:09:39 -07001724 dev_warn(&dev->dev, "MSI quirk detected; MSI disabled\n");
Brice Goglin3f79e102006-08-31 01:54:56 -04001725}
Tejun Heoebdf7d32007-05-31 00:40:48 -07001726DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_SERVERWORKS, PCI_DEVICE_ID_SERVERWORKS_GCNB_LE, quirk_disable_all_msi);
1727DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATI, PCI_DEVICE_ID_ATI_RS400_200, quirk_disable_all_msi);
1728DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATI, PCI_DEVICE_ID_ATI_RS480, quirk_disable_all_msi);
Tejun Heo66d715c2008-07-04 09:59:32 -07001729DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_VT3336, quirk_disable_all_msi);
Jay Cliburn184b8122007-05-26 17:01:04 -05001730DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_VT3351, quirk_disable_all_msi);
Brice Goglin3f79e102006-08-31 01:54:56 -04001731
1732/* Disable MSI on chipsets that are known to not support it */
1733static void __devinit quirk_disable_msi(struct pci_dev *dev)
1734{
1735 if (dev->subordinate) {
bjorn.helgaas@hp.comf0fda802007-12-17 14:09:39 -07001736 dev_warn(&dev->dev, "MSI quirk detected; "
1737 "subordinate MSI disabled\n");
Brice Goglin3f79e102006-08-31 01:54:56 -04001738 dev->subordinate->bus_flags |= PCI_BUS_FLAGS_NO_MSI;
1739 }
1740}
1741DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_8131_BRIDGE, quirk_disable_msi);
Brice Goglin6397c752006-08-31 01:55:32 -04001742
1743/* Go through the list of Hypertransport capabilities and
1744 * return 1 if a HT MSI capability is found and enabled */
1745static int __devinit msi_ht_cap_enabled(struct pci_dev *dev)
1746{
Michael Ellerman7a380502006-11-22 18:26:21 +11001747 int pos, ttl = 48;
1748
1749 pos = pci_find_ht_capability(dev, HT_CAPTYPE_MSI_MAPPING);
1750 while (pos && ttl--) {
1751 u8 flags;
1752
1753 if (pci_read_config_byte(dev, pos + HT_MSI_FLAGS,
1754 &flags) == 0)
1755 {
bjorn.helgaas@hp.comf0fda802007-12-17 14:09:39 -07001756 dev_info(&dev->dev, "Found %s HT MSI Mapping\n",
Michael Ellerman7a380502006-11-22 18:26:21 +11001757 flags & HT_MSI_FLAGS_ENABLE ?
bjorn.helgaas@hp.comf0fda802007-12-17 14:09:39 -07001758 "enabled" : "disabled");
Michael Ellerman7a380502006-11-22 18:26:21 +11001759 return (flags & HT_MSI_FLAGS_ENABLE) != 0;
Brice Goglin6397c752006-08-31 01:55:32 -04001760 }
Michael Ellerman7a380502006-11-22 18:26:21 +11001761
1762 pos = pci_find_next_ht_capability(dev, pos,
1763 HT_CAPTYPE_MSI_MAPPING);
Brice Goglin6397c752006-08-31 01:55:32 -04001764 }
1765 return 0;
1766}
1767
1768/* Check the hypertransport MSI mapping to know whether MSI is enabled or not */
1769static void __devinit quirk_msi_ht_cap(struct pci_dev *dev)
1770{
1771 if (dev->subordinate && !msi_ht_cap_enabled(dev)) {
bjorn.helgaas@hp.comf0fda802007-12-17 14:09:39 -07001772 dev_warn(&dev->dev, "MSI quirk detected; "
1773 "subordinate MSI disabled\n");
Brice Goglin6397c752006-08-31 01:55:32 -04001774 dev->subordinate->bus_flags |= PCI_BUS_FLAGS_NO_MSI;
1775 }
1776}
1777DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_SERVERWORKS, PCI_DEVICE_ID_SERVERWORKS_HT2000_PCIE,
1778 quirk_msi_ht_cap);
Sebastien Dugue6bae1d92007-12-13 16:09:25 -08001779
1780
Brice Goglin6397c752006-08-31 01:55:32 -04001781/* The nVidia CK804 chipset may have 2 HT MSI mappings.
1782 * MSI are supported if the MSI capability set in any of these mappings.
1783 */
1784static void __devinit quirk_nvidia_ck804_msi_ht_cap(struct pci_dev *dev)
1785{
1786 struct pci_dev *pdev;
1787
1788 if (!dev->subordinate)
1789 return;
1790
1791 /* check HT MSI cap on this chipset and the root one.
1792 * a single one having MSI is enough to be sure that MSI are supported.
1793 */
Alan Cox11f242f2006-10-10 14:39:00 -07001794 pdev = pci_get_slot(dev->bus, 0);
Jesper Juhl9ac0ce82006-12-04 15:14:48 -08001795 if (!pdev)
1796 return;
David Rientjes0c875c22006-12-03 11:55:34 -08001797 if (!msi_ht_cap_enabled(dev) && !msi_ht_cap_enabled(pdev)) {
bjorn.helgaas@hp.comf0fda802007-12-17 14:09:39 -07001798 dev_warn(&dev->dev, "MSI quirk detected; "
1799 "subordinate MSI disabled\n");
Brice Goglin6397c752006-08-31 01:55:32 -04001800 dev->subordinate->bus_flags |= PCI_BUS_FLAGS_NO_MSI;
1801 }
Alan Cox11f242f2006-10-10 14:39:00 -07001802 pci_dev_put(pdev);
Brice Goglin6397c752006-08-31 01:55:32 -04001803}
1804DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_NVIDIA, PCI_DEVICE_ID_NVIDIA_CK804_PCIE,
1805 quirk_nvidia_ck804_msi_ht_cap);
David Millerba698ad2007-10-25 01:16:30 -07001806
Bjorn Helgaas415b6d02008-02-29 16:04:39 -07001807/* Force enable MSI mapping capability on HT bridges */
1808static void __devinit ht_enable_msi_mapping(struct pci_dev *dev)
Peer Chen9dc625e2008-02-04 23:50:13 -08001809{
1810 int pos, ttl = 48;
1811
1812 pos = pci_find_ht_capability(dev, HT_CAPTYPE_MSI_MAPPING);
1813 while (pos && ttl--) {
1814 u8 flags;
1815
1816 if (pci_read_config_byte(dev, pos + HT_MSI_FLAGS,
1817 &flags) == 0) {
1818 dev_info(&dev->dev, "Enabling HT MSI Mapping\n");
1819
1820 pci_write_config_byte(dev, pos + HT_MSI_FLAGS,
1821 flags | HT_MSI_FLAGS_ENABLE);
1822 }
1823 pos = pci_find_next_ht_capability(dev, pos,
1824 HT_CAPTYPE_MSI_MAPPING);
1825 }
1826}
Bjorn Helgaas415b6d02008-02-29 16:04:39 -07001827DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_SERVERWORKS,
1828 PCI_DEVICE_ID_SERVERWORKS_HT1000_PXB,
1829 ht_enable_msi_mapping);
Peer Chen9dc625e2008-02-04 23:50:13 -08001830
1831static void __devinit nv_msi_ht_cap_quirk(struct pci_dev *dev)
1832{
1833 struct pci_dev *host_bridge;
1834 int pos, ttl = 48;
1835
1836 /*
1837 * HT MSI mapping should be disabled on devices that are below
1838 * a non-Hypertransport host bridge. Locate the host bridge...
1839 */
1840 host_bridge = pci_get_bus_and_slot(0, PCI_DEVFN(0, 0));
1841 if (host_bridge == NULL) {
1842 dev_warn(&dev->dev,
1843 "nv_msi_ht_cap_quirk didn't locate host bridge\n");
1844 return;
1845 }
1846
1847 pos = pci_find_ht_capability(host_bridge, HT_CAPTYPE_SLAVE);
1848 if (pos != 0) {
1849 /* Host bridge is to HT */
1850 ht_enable_msi_mapping(dev);
1851 return;
1852 }
1853
1854 /* Host bridge is not to HT, disable HT MSI mapping on this device */
1855 pos = pci_find_ht_capability(dev, HT_CAPTYPE_MSI_MAPPING);
1856 while (pos && ttl--) {
1857 u8 flags;
1858
1859 if (pci_read_config_byte(dev, pos + HT_MSI_FLAGS,
1860 &flags) == 0) {
Bjorn Helgaas415b6d02008-02-29 16:04:39 -07001861 dev_info(&dev->dev, "Disabling HT MSI mapping");
Peer Chen9dc625e2008-02-04 23:50:13 -08001862 pci_write_config_byte(dev, pos + HT_MSI_FLAGS,
1863 flags & ~HT_MSI_FLAGS_ENABLE);
1864 }
1865 pos = pci_find_next_ht_capability(dev, pos,
1866 HT_CAPTYPE_MSI_MAPPING);
1867 }
1868}
1869DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_NVIDIA, PCI_ANY_ID, nv_msi_ht_cap_quirk);
Björn Krombholz439a7732008-05-12 00:24:27 +02001870DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_AL, PCI_ANY_ID, nv_msi_ht_cap_quirk);
Peer Chen9dc625e2008-02-04 23:50:13 -08001871
David Millerba698ad2007-10-25 01:16:30 -07001872static void __devinit quirk_msi_intx_disable_bug(struct pci_dev *dev)
1873{
1874 dev->dev_flags |= PCI_DEV_FLAGS_MSI_INTX_DISABLE_BUG;
1875}
Shane Huang4600c9d2008-01-25 15:46:24 +09001876static void __devinit quirk_msi_intx_disable_ati_bug(struct pci_dev *dev)
1877{
1878 struct pci_dev *p;
1879
1880 /* SB700 MSI issue will be fixed at HW level from revision A21,
1881 * we need check PCI REVISION ID of SMBus controller to get SB700
1882 * revision.
1883 */
1884 p = pci_get_device(PCI_VENDOR_ID_ATI, PCI_DEVICE_ID_ATI_SBX00_SMBUS,
1885 NULL);
1886 if (!p)
1887 return;
1888
1889 if ((p->revision < 0x3B) && (p->revision >= 0x30))
1890 dev->dev_flags |= PCI_DEV_FLAGS_MSI_INTX_DISABLE_BUG;
1891 pci_dev_put(p);
1892}
David Millerba698ad2007-10-25 01:16:30 -07001893DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_BROADCOM,
1894 PCI_DEVICE_ID_TIGON3_5780,
1895 quirk_msi_intx_disable_bug);
1896DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_BROADCOM,
1897 PCI_DEVICE_ID_TIGON3_5780S,
1898 quirk_msi_intx_disable_bug);
1899DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_BROADCOM,
1900 PCI_DEVICE_ID_TIGON3_5714,
1901 quirk_msi_intx_disable_bug);
1902DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_BROADCOM,
1903 PCI_DEVICE_ID_TIGON3_5714S,
1904 quirk_msi_intx_disable_bug);
1905DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_BROADCOM,
1906 PCI_DEVICE_ID_TIGON3_5715,
1907 quirk_msi_intx_disable_bug);
1908DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_BROADCOM,
1909 PCI_DEVICE_ID_TIGON3_5715S,
1910 quirk_msi_intx_disable_bug);
1911
David Millerbc38b412007-10-25 01:16:52 -07001912DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATI, 0x4390,
Shane Huang4600c9d2008-01-25 15:46:24 +09001913 quirk_msi_intx_disable_ati_bug);
David Millerbc38b412007-10-25 01:16:52 -07001914DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATI, 0x4391,
Shane Huang4600c9d2008-01-25 15:46:24 +09001915 quirk_msi_intx_disable_ati_bug);
David Millerbc38b412007-10-25 01:16:52 -07001916DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATI, 0x4392,
Shane Huang4600c9d2008-01-25 15:46:24 +09001917 quirk_msi_intx_disable_ati_bug);
David Millerbc38b412007-10-25 01:16:52 -07001918DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATI, 0x4393,
Shane Huang4600c9d2008-01-25 15:46:24 +09001919 quirk_msi_intx_disable_ati_bug);
David Millerbc38b412007-10-25 01:16:52 -07001920DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATI, 0x4394,
Shane Huang4600c9d2008-01-25 15:46:24 +09001921 quirk_msi_intx_disable_ati_bug);
David Millerbc38b412007-10-25 01:16:52 -07001922
1923DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATI, 0x4373,
1924 quirk_msi_intx_disable_bug);
1925DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATI, 0x4374,
1926 quirk_msi_intx_disable_bug);
1927DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATI, 0x4375,
1928 quirk_msi_intx_disable_bug);
1929
Brice Goglin3f79e102006-08-31 01:54:56 -04001930#endif /* CONFIG_PCI_MSI */
Thomas Petazzoni3d137312008-08-19 10:28:24 +02001931
1932static void pci_do_fixups(struct pci_dev *dev, struct pci_fixup *f, struct pci_fixup *end)
1933{
1934 while (f < end) {
1935 if ((f->vendor == dev->vendor || f->vendor == (u16) PCI_ANY_ID) &&
1936 (f->device == dev->device || f->device == (u16) PCI_ANY_ID)) {
Yinghai Luc9bbb4a2008-09-24 19:04:33 -07001937 dev_dbg(&dev->dev, "calling %pF\n", f->hook);
Thomas Petazzoni3d137312008-08-19 10:28:24 +02001938 f->hook(dev);
1939 }
1940 f++;
1941 }
1942}
1943
1944extern struct pci_fixup __start_pci_fixups_early[];
1945extern struct pci_fixup __end_pci_fixups_early[];
1946extern struct pci_fixup __start_pci_fixups_header[];
1947extern struct pci_fixup __end_pci_fixups_header[];
1948extern struct pci_fixup __start_pci_fixups_final[];
1949extern struct pci_fixup __end_pci_fixups_final[];
1950extern struct pci_fixup __start_pci_fixups_enable[];
1951extern struct pci_fixup __end_pci_fixups_enable[];
1952extern struct pci_fixup __start_pci_fixups_resume[];
1953extern struct pci_fixup __end_pci_fixups_resume[];
1954extern struct pci_fixup __start_pci_fixups_resume_early[];
1955extern struct pci_fixup __end_pci_fixups_resume_early[];
1956extern struct pci_fixup __start_pci_fixups_suspend[];
1957extern struct pci_fixup __end_pci_fixups_suspend[];
1958
1959
1960void pci_fixup_device(enum pci_fixup_pass pass, struct pci_dev *dev)
1961{
1962 struct pci_fixup *start, *end;
1963
1964 switch(pass) {
1965 case pci_fixup_early:
1966 start = __start_pci_fixups_early;
1967 end = __end_pci_fixups_early;
1968 break;
1969
1970 case pci_fixup_header:
1971 start = __start_pci_fixups_header;
1972 end = __end_pci_fixups_header;
1973 break;
1974
1975 case pci_fixup_final:
1976 start = __start_pci_fixups_final;
1977 end = __end_pci_fixups_final;
1978 break;
1979
1980 case pci_fixup_enable:
1981 start = __start_pci_fixups_enable;
1982 end = __end_pci_fixups_enable;
1983 break;
1984
1985 case pci_fixup_resume:
1986 start = __start_pci_fixups_resume;
1987 end = __end_pci_fixups_resume;
1988 break;
1989
1990 case pci_fixup_resume_early:
1991 start = __start_pci_fixups_resume_early;
1992 end = __end_pci_fixups_resume_early;
1993 break;
1994
1995 case pci_fixup_suspend:
1996 start = __start_pci_fixups_suspend;
1997 end = __end_pci_fixups_suspend;
1998 break;
1999
2000 default:
2001 /* stupid compiler warning, you would think with an enum... */
2002 return;
2003 }
2004 pci_do_fixups(dev, start, end);
2005}
2006#else
2007void pci_fixup_device(enum pci_fixup_pass pass, struct pci_dev *dev) {}
2008#endif
2009EXPORT_SYMBOL(pci_fixup_device);