blob: 77bf5873a013734ba22a46945241a5032455148e [file] [log] [blame]
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001/*
2 * Copyright (C) 1999 Cort Dougan <cort@cs.nmt.edu>
3 */
Stephen Rothwellbbeb3f42005-09-27 13:51:59 +10004#ifndef _ASM_POWERPC_SYSTEM_H
5#define _ASM_POWERPC_SYSTEM_H
Paul Mackerras14cf11a2005-09-26 16:04:21 +10006
Paul Mackerras14cf11a2005-09-26 16:04:21 +10007#include <linux/kernel.h>
8
9#include <asm/hw_irq.h>
Paul Mackerras14cf11a2005-09-26 16:04:21 +100010
11/*
12 * Memory barrier.
13 * The sync instruction guarantees that all memory accesses initiated
14 * by this processor have been performed (with respect to all other
15 * mechanisms that access memory). The eieio instruction is a barrier
16 * providing an ordering (separately) for (a) cacheable stores and (b)
17 * loads and stores to non-cacheable memory (e.g. I/O devices).
18 *
19 * mb() prevents loads and stores being reordered across this point.
20 * rmb() prevents loads being reordered across this point.
21 * wmb() prevents stores being reordered across this point.
22 * read_barrier_depends() prevents data-dependent loads being reordered
23 * across this point (nop on PPC).
24 *
25 * We have to use the sync instructions for mb(), since lwsync doesn't
26 * order loads with respect to previous stores. Lwsync is fine for
Andy Fleminge0da0da2006-10-27 14:31:07 -050027 * rmb(), though. Note that rmb() actually uses a sync on 32-bit
28 * architectures.
Paul Mackerras14cf11a2005-09-26 16:04:21 +100029 *
30 * For wmb(), we use sync since wmb is used in drivers to order
31 * stores to system memory with respect to writes to the device.
32 * However, smp_wmb() can be a lighter-weight eieio barrier on
33 * SMP since it is only used to order updates to system memory.
34 */
35#define mb() __asm__ __volatile__ ("sync" : : : "memory")
Andy Fleminge0da0da2006-10-27 14:31:07 -050036#define rmb() __asm__ __volatile__ (__stringify(LWSYNC) : : : "memory")
Paul Mackerras14cf11a2005-09-26 16:04:21 +100037#define wmb() __asm__ __volatile__ ("sync" : : : "memory")
38#define read_barrier_depends() do { } while(0)
39
40#define set_mb(var, value) do { var = value; mb(); } while (0)
Paul Mackerras14cf11a2005-09-26 16:04:21 +100041
Arnd Bergmann88ced032005-12-16 22:43:46 +010042#ifdef __KERNEL__
Paul Mackerras14cf11a2005-09-26 16:04:21 +100043#ifdef CONFIG_SMP
44#define smp_mb() mb()
45#define smp_rmb() rmb()
46#define smp_wmb() __asm__ __volatile__ ("eieio" : : : "memory")
47#define smp_read_barrier_depends() read_barrier_depends()
48#else
49#define smp_mb() barrier()
50#define smp_rmb() barrier()
51#define smp_wmb() barrier()
52#define smp_read_barrier_depends() do { } while(0)
53#endif /* CONFIG_SMP */
54
Nathan Lynch5db9fa92006-08-22 20:36:05 -050055/*
56 * This is a barrier which prevents following instructions from being
57 * started until the value of the argument x is known. For example, if
58 * x is a variable loaded from memory, this prevents following
59 * instructions from being executed until the load has been performed.
60 */
61#define data_barrier(x) \
62 asm volatile("twi 0,%0,0; isync" : : "r" (x) : "memory");
63
Paul Mackerras14cf11a2005-09-26 16:04:21 +100064struct task_struct;
65struct pt_regs;
66
67#ifdef CONFIG_DEBUGGER
68
69extern int (*__debugger)(struct pt_regs *regs);
70extern int (*__debugger_ipi)(struct pt_regs *regs);
71extern int (*__debugger_bpt)(struct pt_regs *regs);
72extern int (*__debugger_sstep)(struct pt_regs *regs);
73extern int (*__debugger_iabr_match)(struct pt_regs *regs);
74extern int (*__debugger_dabr_match)(struct pt_regs *regs);
75extern int (*__debugger_fault_handler)(struct pt_regs *regs);
76
77#define DEBUGGER_BOILERPLATE(__NAME) \
78static inline int __NAME(struct pt_regs *regs) \
79{ \
80 if (unlikely(__ ## __NAME)) \
81 return __ ## __NAME(regs); \
82 return 0; \
83}
84
85DEBUGGER_BOILERPLATE(debugger)
86DEBUGGER_BOILERPLATE(debugger_ipi)
87DEBUGGER_BOILERPLATE(debugger_bpt)
88DEBUGGER_BOILERPLATE(debugger_sstep)
89DEBUGGER_BOILERPLATE(debugger_iabr_match)
90DEBUGGER_BOILERPLATE(debugger_dabr_match)
91DEBUGGER_BOILERPLATE(debugger_fault_handler)
92
Paul Mackerras14cf11a2005-09-26 16:04:21 +100093#else
94static inline int debugger(struct pt_regs *regs) { return 0; }
95static inline int debugger_ipi(struct pt_regs *regs) { return 0; }
96static inline int debugger_bpt(struct pt_regs *regs) { return 0; }
97static inline int debugger_sstep(struct pt_regs *regs) { return 0; }
98static inline int debugger_iabr_match(struct pt_regs *regs) { return 0; }
99static inline int debugger_dabr_match(struct pt_regs *regs) { return 0; }
100static inline int debugger_fault_handler(struct pt_regs *regs) { return 0; }
101#endif
102
103extern int set_dabr(unsigned long dabr);
104extern void print_backtrace(unsigned long *);
105extern void show_regs(struct pt_regs * regs);
106extern void flush_instruction_cache(void);
107extern void hard_reset_now(void);
108extern void poweroff_now(void);
109
110#ifdef CONFIG_6xx
111extern long _get_L2CR(void);
112extern long _get_L3CR(void);
113extern void _set_L2CR(unsigned long);
114extern void _set_L3CR(unsigned long);
115#else
116#define _get_L2CR() 0L
117#define _get_L3CR() 0L
118#define _set_L2CR(val) do { } while(0)
119#define _set_L3CR(val) do { } while(0)
120#endif
121
122extern void via_cuda_init(void);
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000123extern void read_rtc_time(void);
124extern void pmac_find_display(void);
125extern void giveup_fpu(struct task_struct *);
Stephen Rothwellcabb5582005-09-30 16:16:52 +1000126extern void disable_kernel_fp(void);
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000127extern void enable_kernel_fp(void);
128extern void flush_fp_to_thread(struct task_struct *);
129extern void enable_kernel_altivec(void);
130extern void giveup_altivec(struct task_struct *);
131extern void load_up_altivec(struct task_struct *);
Paul Mackerras40ef8cb2005-10-10 22:50:37 +1000132extern int emulate_altivec(struct pt_regs *);
Johannes Bergd169d142007-04-28 08:00:03 +1000133extern void enable_kernel_spe(void);
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000134extern void giveup_spe(struct task_struct *);
135extern void load_up_spe(struct task_struct *);
136extern int fix_alignment(struct pt_regs *);
David Gibson25c8a782005-10-27 16:27:25 +1000137extern void cvt_fd(float *from, double *to, struct thread_struct *thread);
138extern void cvt_df(double *from, float *to, struct thread_struct *thread);
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000139
Paul Mackerras5388fb12006-01-11 22:11:39 +1100140#ifndef CONFIG_SMP
141extern void discard_lazy_cpu_state(void);
142#else
143static inline void discard_lazy_cpu_state(void)
144{
145}
146#endif
147
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000148#ifdef CONFIG_ALTIVEC
149extern void flush_altivec_to_thread(struct task_struct *);
150#else
151static inline void flush_altivec_to_thread(struct task_struct *t)
152{
153}
154#endif
155
156#ifdef CONFIG_SPE
157extern void flush_spe_to_thread(struct task_struct *);
158#else
159static inline void flush_spe_to_thread(struct task_struct *t)
160{
161}
162#endif
163
164extern int call_rtas(const char *, int, int, unsigned long *, ...);
165extern void cacheable_memzero(void *p, unsigned int nb);
166extern void *cacheable_memcpy(void *, const void *, unsigned int);
167extern int do_page_fault(struct pt_regs *, unsigned long, unsigned long);
168extern void bad_page_fault(struct pt_regs *, unsigned long, int);
169extern int die(const char *, struct pt_regs *, long);
170extern void _exception(int, struct pt_regs *, int, unsigned long);
171#ifdef CONFIG_BOOKE_WDT
172extern u32 booke_wdt_enabled;
173extern u32 booke_wdt_period;
174#endif /* CONFIG_BOOKE_WDT */
175
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000176struct device_node;
177extern void note_scsi_host(struct device_node *, void *);
178
179extern struct task_struct *__switch_to(struct task_struct *,
180 struct task_struct *);
181#define switch_to(prev, next, last) ((last) = __switch_to((prev), (next)))
182
183struct thread_struct;
184extern struct task_struct *_switch(struct thread_struct *prev,
185 struct thread_struct *next);
186
Ingo Molnar4dc7a0b2006-01-12 01:05:27 -0800187/*
188 * On SMP systems, when the scheduler does migration-cost autodetection,
189 * it needs a way to flush as much of the CPU's caches as possible.
190 *
191 * TODO: fill this in!
192 */
193static inline void sched_cacheflush(void)
194{
195}
196
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000197extern unsigned int rtas_data;
Paul Mackerras40ef8cb2005-10-10 22:50:37 +1000198extern int mem_init_done; /* set on boot once kmalloc can be called */
Paul Mackerrascf00a8d2005-10-31 13:07:02 +1100199extern unsigned long memory_limit;
Paul Mackerras49b09852005-11-10 15:53:40 +1100200extern unsigned long klimit;
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000201
Paul Mackerras17a63922005-10-20 21:10:09 +1000202extern int powersave_nap; /* set if nap mode can be used in idle loop */
203
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000204/*
205 * Atomic exchange
206 *
207 * Changes the memory location '*ptr' to be val and returns
208 * the previous value stored there.
209 */
210static __inline__ unsigned long
211__xchg_u32(volatile void *p, unsigned long val)
212{
213 unsigned long prev;
214
215 __asm__ __volatile__(
Anton Blanchard144b9c12006-01-13 15:37:17 +1100216 LWSYNC_ON_SMP
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000217"1: lwarx %0,0,%2 \n"
218 PPC405_ERR77(0,%2)
219" stwcx. %3,0,%2 \n\
220 bne- 1b"
221 ISYNC_ON_SMP
Linus Torvaldse2a3d402006-07-08 15:00:28 -0700222 : "=&r" (prev), "+m" (*(volatile unsigned int *)p)
223 : "r" (p), "r" (val)
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000224 : "cc", "memory");
225
226 return prev;
227}
228
Mathieu Desnoyersf46e4772007-05-08 00:34:27 -0700229/*
230 * Atomic exchange
231 *
232 * Changes the memory location '*ptr' to be val and returns
233 * the previous value stored there.
234 */
235static __inline__ unsigned long
236__xchg_u32_local(volatile void *p, unsigned long val)
237{
238 unsigned long prev;
239
240 __asm__ __volatile__(
241"1: lwarx %0,0,%2 \n"
242 PPC405_ERR77(0,%2)
243" stwcx. %3,0,%2 \n\
244 bne- 1b"
245 : "=&r" (prev), "+m" (*(volatile unsigned int *)p)
246 : "r" (p), "r" (val)
247 : "cc", "memory");
248
249 return prev;
250}
251
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000252#ifdef CONFIG_PPC64
253static __inline__ unsigned long
254__xchg_u64(volatile void *p, unsigned long val)
255{
256 unsigned long prev;
257
258 __asm__ __volatile__(
Anton Blanchard144b9c12006-01-13 15:37:17 +1100259 LWSYNC_ON_SMP
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000260"1: ldarx %0,0,%2 \n"
261 PPC405_ERR77(0,%2)
262" stdcx. %3,0,%2 \n\
263 bne- 1b"
264 ISYNC_ON_SMP
Linus Torvaldse2a3d402006-07-08 15:00:28 -0700265 : "=&r" (prev), "+m" (*(volatile unsigned long *)p)
266 : "r" (p), "r" (val)
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000267 : "cc", "memory");
268
269 return prev;
270}
Mathieu Desnoyersf46e4772007-05-08 00:34:27 -0700271
272static __inline__ unsigned long
273__xchg_u64_local(volatile void *p, unsigned long val)
274{
275 unsigned long prev;
276
277 __asm__ __volatile__(
278"1: ldarx %0,0,%2 \n"
279 PPC405_ERR77(0,%2)
280" stdcx. %3,0,%2 \n\
281 bne- 1b"
282 : "=&r" (prev), "+m" (*(volatile unsigned long *)p)
283 : "r" (p), "r" (val)
284 : "cc", "memory");
285
286 return prev;
287}
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000288#endif
289
290/*
291 * This function doesn't exist, so you'll get a linker error
292 * if something tries to do an invalid xchg().
293 */
294extern void __xchg_called_with_bad_pointer(void);
295
296static __inline__ unsigned long
297__xchg(volatile void *ptr, unsigned long x, unsigned int size)
298{
299 switch (size) {
300 case 4:
301 return __xchg_u32(ptr, x);
302#ifdef CONFIG_PPC64
303 case 8:
304 return __xchg_u64(ptr, x);
305#endif
306 }
307 __xchg_called_with_bad_pointer();
308 return x;
309}
310
Mathieu Desnoyersf46e4772007-05-08 00:34:27 -0700311static __inline__ unsigned long
312__xchg_local(volatile void *ptr, unsigned long x, unsigned int size)
313{
314 switch (size) {
315 case 4:
316 return __xchg_u32_local(ptr, x);
317#ifdef CONFIG_PPC64
318 case 8:
319 return __xchg_u64_local(ptr, x);
320#endif
321 }
322 __xchg_called_with_bad_pointer();
323 return x;
324}
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000325#define xchg(ptr,x) \
326 ({ \
327 __typeof__(*(ptr)) _x_ = (x); \
328 (__typeof__(*(ptr))) __xchg((ptr), (unsigned long)_x_, sizeof(*(ptr))); \
329 })
330
Mathieu Desnoyersf46e4772007-05-08 00:34:27 -0700331#define xchg_local(ptr,x) \
332 ({ \
333 __typeof__(*(ptr)) _x_ = (x); \
334 (__typeof__(*(ptr))) __xchg_local((ptr), \
335 (unsigned long)_x_, sizeof(*(ptr))); \
336 })
337
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000338#define tas(ptr) (xchg((ptr),1))
339
340/*
341 * Compare and exchange - if *p == old, set it to new,
342 * and return the old value of *p.
343 */
344#define __HAVE_ARCH_CMPXCHG 1
345
346static __inline__ unsigned long
347__cmpxchg_u32(volatile unsigned int *p, unsigned long old, unsigned long new)
348{
349 unsigned int prev;
350
351 __asm__ __volatile__ (
Anton Blanchard144b9c12006-01-13 15:37:17 +1100352 LWSYNC_ON_SMP
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000353"1: lwarx %0,0,%2 # __cmpxchg_u32\n\
354 cmpw 0,%0,%3\n\
355 bne- 2f\n"
356 PPC405_ERR77(0,%2)
357" stwcx. %4,0,%2\n\
358 bne- 1b"
359 ISYNC_ON_SMP
360 "\n\
3612:"
Linus Torvaldse2a3d402006-07-08 15:00:28 -0700362 : "=&r" (prev), "+m" (*p)
363 : "r" (p), "r" (old), "r" (new)
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000364 : "cc", "memory");
365
366 return prev;
367}
368
Mathieu Desnoyersf46e4772007-05-08 00:34:27 -0700369static __inline__ unsigned long
370__cmpxchg_u32_local(volatile unsigned int *p, unsigned long old,
371 unsigned long new)
372{
373 unsigned int prev;
374
375 __asm__ __volatile__ (
376"1: lwarx %0,0,%2 # __cmpxchg_u32\n\
377 cmpw 0,%0,%3\n\
378 bne- 2f\n"
379 PPC405_ERR77(0,%2)
380" stwcx. %4,0,%2\n\
381 bne- 1b"
382 "\n\
3832:"
384 : "=&r" (prev), "+m" (*p)
385 : "r" (p), "r" (old), "r" (new)
386 : "cc", "memory");
387
388 return prev;
389}
390
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000391#ifdef CONFIG_PPC64
392static __inline__ unsigned long
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +1100393__cmpxchg_u64(volatile unsigned long *p, unsigned long old, unsigned long new)
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000394{
395 unsigned long prev;
396
397 __asm__ __volatile__ (
Anton Blanchard144b9c12006-01-13 15:37:17 +1100398 LWSYNC_ON_SMP
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000399"1: ldarx %0,0,%2 # __cmpxchg_u64\n\
400 cmpd 0,%0,%3\n\
401 bne- 2f\n\
402 stdcx. %4,0,%2\n\
403 bne- 1b"
404 ISYNC_ON_SMP
405 "\n\
4062:"
Linus Torvaldse2a3d402006-07-08 15:00:28 -0700407 : "=&r" (prev), "+m" (*p)
408 : "r" (p), "r" (old), "r" (new)
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000409 : "cc", "memory");
410
411 return prev;
412}
Mathieu Desnoyersf46e4772007-05-08 00:34:27 -0700413
414static __inline__ unsigned long
415__cmpxchg_u64_local(volatile unsigned long *p, unsigned long old,
416 unsigned long new)
417{
418 unsigned long prev;
419
420 __asm__ __volatile__ (
421"1: ldarx %0,0,%2 # __cmpxchg_u64\n\
422 cmpd 0,%0,%3\n\
423 bne- 2f\n\
424 stdcx. %4,0,%2\n\
425 bne- 1b"
426 "\n\
4272:"
428 : "=&r" (prev), "+m" (*p)
429 : "r" (p), "r" (old), "r" (new)
430 : "cc", "memory");
431
432 return prev;
433}
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000434#endif
435
436/* This function doesn't exist, so you'll get a linker error
437 if something tries to do an invalid cmpxchg(). */
438extern void __cmpxchg_called_with_bad_pointer(void);
439
440static __inline__ unsigned long
441__cmpxchg(volatile void *ptr, unsigned long old, unsigned long new,
442 unsigned int size)
443{
444 switch (size) {
445 case 4:
446 return __cmpxchg_u32(ptr, old, new);
447#ifdef CONFIG_PPC64
448 case 8:
449 return __cmpxchg_u64(ptr, old, new);
450#endif
451 }
452 __cmpxchg_called_with_bad_pointer();
453 return old;
454}
455
Mathieu Desnoyersf46e4772007-05-08 00:34:27 -0700456static __inline__ unsigned long
457__cmpxchg_local(volatile void *ptr, unsigned long old, unsigned long new,
458 unsigned int size)
459{
460 switch (size) {
461 case 4:
462 return __cmpxchg_u32_local(ptr, old, new);
463#ifdef CONFIG_PPC64
464 case 8:
465 return __cmpxchg_u64_local(ptr, old, new);
466#endif
467 }
468 __cmpxchg_called_with_bad_pointer();
469 return old;
470}
471
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000472#define cmpxchg(ptr,o,n) \
473 ({ \
474 __typeof__(*(ptr)) _o_ = (o); \
475 __typeof__(*(ptr)) _n_ = (n); \
476 (__typeof__(*(ptr))) __cmpxchg((ptr), (unsigned long)_o_, \
477 (unsigned long)_n_, sizeof(*(ptr))); \
478 })
479
Mathieu Desnoyersf46e4772007-05-08 00:34:27 -0700480
481#define cmpxchg_local(ptr,o,n) \
482 ({ \
483 __typeof__(*(ptr)) _o_ = (o); \
484 __typeof__(*(ptr)) _n_ = (n); \
485 (__typeof__(*(ptr))) __cmpxchg_local((ptr), (unsigned long)_o_, \
486 (unsigned long)_n_, sizeof(*(ptr))); \
487 })
488
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000489#ifdef CONFIG_PPC64
490/*
491 * We handle most unaligned accesses in hardware. On the other hand
492 * unaligned DMA can be very expensive on some ppc64 IO chips (it does
493 * powers of 2 writes until it reaches sufficient alignment).
494 *
495 * Based on this we disable the IP header alignment in network drivers.
Anton Blanchard025be812006-03-31 02:27:06 -0800496 * We also modify NET_SKB_PAD to be a cacheline in size, thus maintaining
497 * cacheline alignment of buffers.
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000498 */
Anton Blanchard025be812006-03-31 02:27:06 -0800499#define NET_IP_ALIGN 0
500#define NET_SKB_PAD L1_CACHE_BYTES
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000501#endif
502
503#define arch_align_stack(x) (x)
504
Paul Mackerras9b6b5632005-10-06 12:06:20 +1000505/* Used in very early kernel initialization. */
Stephen Rothwellcabb5582005-09-30 16:16:52 +1000506extern unsigned long reloc_offset(void);
Paul Mackerras9b6b5632005-10-06 12:06:20 +1000507extern unsigned long add_reloc_offset(unsigned long);
508extern void reloc_got2(unsigned long);
509
510#define PTRRELOC(x) ((typeof(x)) add_reloc_offset((unsigned long)(x)))
Stephen Rothwellcabb5582005-09-30 16:16:52 +1000511
Michael Ellermanc87ef112005-11-03 17:57:53 +1100512static inline void create_instruction(unsigned long addr, unsigned int instr)
513{
514 unsigned int *p;
515 p = (unsigned int *)addr;
516 *p = instr;
517 asm ("dcbst 0, %0; sync; icbi 0,%0; sync; isync" : : "r" (p));
518}
519
520/* Flags for create_branch:
521 * "b" == create_branch(addr, target, 0);
522 * "ba" == create_branch(addr, target, BRANCH_ABSOLUTE);
523 * "bl" == create_branch(addr, target, BRANCH_SET_LINK);
524 * "bla" == create_branch(addr, target, BRANCH_ABSOLUTE | BRANCH_SET_LINK);
525 */
526#define BRANCH_SET_LINK 0x1
527#define BRANCH_ABSOLUTE 0x2
528
529static inline void create_branch(unsigned long addr,
530 unsigned long target, int flags)
531{
532 unsigned int instruction;
533
534 if (! (flags & BRANCH_ABSOLUTE))
535 target = target - addr;
536
537 /* Mask out the flags and target, so they don't step on each other. */
538 instruction = 0x48000000 | (flags & 0x3) | (target & 0x03FFFFFC);
539
540 create_instruction(addr, instruction);
541}
542
543static inline void create_function_call(unsigned long addr, void * func)
544{
545 unsigned long func_addr;
546
547#ifdef CONFIG_PPC64
548 /*
549 * On PPC64 the function pointer actually points to the function's
550 * descriptor. The first entry in the descriptor is the address
551 * of the function text.
552 */
553 func_addr = *(unsigned long *)func;
554#else
555 func_addr = (unsigned long)func;
556#endif
557 create_branch(addr, func_addr, BRANCH_SET_LINK);
558}
559
Paul Mackerrasc6622f62006-02-24 10:06:59 +1100560#ifdef CONFIG_VIRT_CPU_ACCOUNTING
561extern void account_system_vtime(struct task_struct *);
562#endif
563
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000564#endif /* __KERNEL__ */
Stephen Rothwellbbeb3f42005-09-27 13:51:59 +1000565#endif /* _ASM_POWERPC_SYSTEM_H */