blob: 4b44a8efac8c87a9a402d26c63f29e004e4e63e8 [file] [log] [blame]
Auke Kok9a799d72007-09-15 14:07:45 -07001/*******************************************************************************
2
3 Intel 10 Gigabit PCI Express Linux driver
Peter P Waskiewicz Jr3efac5a2009-02-01 01:19:20 -08004 Copyright(c) 1999 - 2009 Intel Corporation.
Auke Kok9a799d72007-09-15 14:07:45 -07005
6 This program is free software; you can redistribute it and/or modify it
7 under the terms and conditions of the GNU General Public License,
8 version 2, as published by the Free Software Foundation.
9
10 This program is distributed in the hope it will be useful, but WITHOUT
11 ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
12 FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
13 more details.
14
15 You should have received a copy of the GNU General Public License along with
16 this program; if not, write to the Free Software Foundation, Inc.,
17 51 Franklin St - Fifth Floor, Boston, MA 02110-1301 USA.
18
19 The full GNU General Public License is included in this distribution in
20 the file called "COPYING".
21
22 Contact Information:
Auke Kok9a799d72007-09-15 14:07:45 -070023 e1000-devel Mailing List <e1000-devel@lists.sourceforge.net>
24 Intel Corporation, 5200 N.E. Elam Young Parkway, Hillsboro, OR 97124-6497
25
26*******************************************************************************/
27
28#ifndef _IXGBE_H_
29#define _IXGBE_H_
30
31#include <linux/types.h>
32#include <linux/pci.h>
33#include <linux/netdevice.h>
Peter P Waskiewicz Jr6fabd712008-12-10 01:13:08 -080034#include <linux/aer.h>
Auke Kok9a799d72007-09-15 14:07:45 -070035
36#include "ixgbe_type.h"
37#include "ixgbe_common.h"
Alexander Duyck2f90b862008-11-20 20:52:10 -080038#include "ixgbe_dcb.h"
Jeff Garzik5dd2d332008-10-16 05:09:31 -040039#ifdef CONFIG_IXGBE_DCA
Jeb Cramerbd0362d2008-03-03 15:04:02 -080040#include <linux/dca.h>
41#endif
Auke Kok9a799d72007-09-15 14:07:45 -070042
Auke Kok9a799d72007-09-15 14:07:45 -070043#define PFX "ixgbe: "
44#define DPRINTK(nlevel, klevel, fmt, args...) \
45 ((void)((NETIF_MSG_##nlevel & adapter->msg_enable) && \
46 printk(KERN_##klevel PFX "%s: %s: " fmt, adapter->netdev->name, \
Harvey Harrisonb39d66a2008-08-20 16:52:04 -070047 __func__ , ## args)))
Auke Kok9a799d72007-09-15 14:07:45 -070048
49/* TX/RX descriptor defines */
50#define IXGBE_DEFAULT_TXD 1024
51#define IXGBE_MAX_TXD 4096
52#define IXGBE_MIN_TXD 64
53
54#define IXGBE_DEFAULT_RXD 1024
55#define IXGBE_MAX_RXD 4096
56#define IXGBE_MIN_RXD 64
57
Auke Kok9a799d72007-09-15 14:07:45 -070058/* flow control */
59#define IXGBE_DEFAULT_FCRTL 0x10000
Jesse Brandeburg2b9ade92008-08-26 04:27:10 -070060#define IXGBE_MIN_FCRTL 0x40
Auke Kok9a799d72007-09-15 14:07:45 -070061#define IXGBE_MAX_FCRTL 0x7FF80
62#define IXGBE_DEFAULT_FCRTH 0x20000
Jesse Brandeburg2b9ade92008-08-26 04:27:10 -070063#define IXGBE_MIN_FCRTH 0x600
Auke Kok9a799d72007-09-15 14:07:45 -070064#define IXGBE_MAX_FCRTH 0x7FFF0
Jesse Brandeburg2b9ade92008-08-26 04:27:10 -070065#define IXGBE_DEFAULT_FCPAUSE 0xFFFF
Auke Kok9a799d72007-09-15 14:07:45 -070066#define IXGBE_MIN_FCPAUSE 0
67#define IXGBE_MAX_FCPAUSE 0xFFFF
68
69/* Supported Rx Buffer Sizes */
70#define IXGBE_RXBUFFER_64 64 /* Used for packet split */
71#define IXGBE_RXBUFFER_128 128 /* Used for packet split */
72#define IXGBE_RXBUFFER_256 256 /* Used for packet split */
73#define IXGBE_RXBUFFER_2048 2048
Jesse Brandeburg32344a32009-02-24 16:37:31 -080074#define IXGBE_MAX_RXBUFFER 16384 /* largest size for a single descriptor */
Auke Kok9a799d72007-09-15 14:07:45 -070075
76#define IXGBE_RX_HDR_SIZE IXGBE_RXBUFFER_256
77
78#define MAXIMUM_ETHERNET_VLAN_SIZE (ETH_FRAME_LEN + ETH_FCS_LEN + VLAN_HLEN)
79
Auke Kok9a799d72007-09-15 14:07:45 -070080/* How many Rx Buffers do we bundle into one write to the hardware ? */
81#define IXGBE_RX_BUFFER_WRITE 16 /* Must be power of 2 */
82
83#define IXGBE_TX_FLAGS_CSUM (u32)(1)
84#define IXGBE_TX_FLAGS_VLAN (u32)(1 << 1)
85#define IXGBE_TX_FLAGS_TSO (u32)(1 << 2)
86#define IXGBE_TX_FLAGS_IPV4 (u32)(1 << 3)
87#define IXGBE_TX_FLAGS_VLAN_MASK 0xffff0000
Alexander Duyck2f90b862008-11-20 20:52:10 -080088#define IXGBE_TX_FLAGS_VLAN_PRIO_MASK 0x0000e000
Auke Kok9a799d72007-09-15 14:07:45 -070089#define IXGBE_TX_FLAGS_VLAN_SHIFT 16
90
91/* wrapper around a pointer to a socket buffer,
92 * so a DMA handle can be stored along with the buffer */
93struct ixgbe_tx_buffer {
94 struct sk_buff *skb;
95 dma_addr_t dma;
96 unsigned long time_stamp;
97 u16 length;
98 u16 next_to_watch;
99};
100
101struct ixgbe_rx_buffer {
102 struct sk_buff *skb;
103 dma_addr_t dma;
104 struct page *page;
105 dma_addr_t page_dma;
Jesse Brandeburg762f4c52008-09-11 19:58:43 -0700106 unsigned int page_offset;
Auke Kok9a799d72007-09-15 14:07:45 -0700107};
108
109struct ixgbe_queue_stats {
110 u64 packets;
111 u64 bytes;
112};
113
114struct ixgbe_ring {
Auke Kok9a799d72007-09-15 14:07:45 -0700115 void *desc; /* descriptor ring memory */
116 dma_addr_t dma; /* phys. address of descriptor ring */
117 unsigned int size; /* length in bytes */
118 unsigned int count; /* amount of descriptors */
119 unsigned int next_to_use;
120 unsigned int next_to_clean;
121
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -0800122 int queue_index; /* needed for multiqueue queue management */
Auke Kok9a799d72007-09-15 14:07:45 -0700123 union {
124 struct ixgbe_tx_buffer *tx_buffer_info;
125 struct ixgbe_rx_buffer *rx_buffer_info;
126 };
127
128 u16 head;
129 u16 tail;
130
Ayyappan Veeraiyanf494e8f2008-03-03 15:03:57 -0800131 unsigned int total_bytes;
132 unsigned int total_packets;
Auke Kok9a799d72007-09-15 14:07:45 -0700133
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -0800134 u16 reg_idx; /* holds the special value that gets the hardware register
135 * offset associated with this ring, which is different
Alexander Duyck2f90b862008-11-20 20:52:10 -0800136 * for DCB and RSS modes */
Jeb Cramerbd0362d2008-03-03 15:04:02 -0800137
Jeff Garzik5dd2d332008-10-16 05:09:31 -0400138#ifdef CONFIG_IXGBE_DCA
Jeb Cramerbd0362d2008-03-03 15:04:02 -0800139 /* cpu for tx queue */
140 int cpu;
141#endif
Auke Kok9a799d72007-09-15 14:07:45 -0700142 struct ixgbe_queue_stats stats;
PJ Waskiewicze8e26352009-02-27 15:45:05 +0000143 u64 v_idx; /* maps directly to the index for this ring in the hardware
144 * vector array, can also be used for finding the bit in EICR
145 * and friends that represents the vector for this ring */
Auke Kok9a799d72007-09-15 14:07:45 -0700146
Auke Kok9a799d72007-09-15 14:07:45 -0700147
Auke Kok9a799d72007-09-15 14:07:45 -0700148 u16 work_limit; /* max work per interrupt */
Jesse Brandeburg7c6e0a42008-08-26 04:27:16 -0700149 u16 rx_buf_len;
Alexander Duyckf8212f92009-04-27 22:42:37 +0000150 u64 rsc_count; /* stat for coalesced packets */
Auke Kok9a799d72007-09-15 14:07:45 -0700151};
152
Shannon Nelsonc7e43582009-02-24 16:36:38 -0800153enum ixgbe_ring_f_enum {
154 RING_F_NONE = 0,
155 RING_F_DCB,
156 RING_F_VMDQ,
157 RING_F_RSS,
158
159 RING_F_ARRAY_SIZE /* must be last in enum set */
160};
161
Alexander Duyck2f90b862008-11-20 20:52:10 -0800162#define IXGBE_MAX_DCB_INDICES 8
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -0800163#define IXGBE_MAX_RSS_INDICES 16
164#define IXGBE_MAX_VMDQ_INDICES 16
165struct ixgbe_ring_feature {
166 int indices;
167 int mask;
168};
169
PJ Waskiewicze8e26352009-02-27 15:45:05 +0000170#define MAX_RX_QUEUES 128
171#define MAX_TX_QUEUES 128
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -0800172
Alexander Duyck2f90b862008-11-20 20:52:10 -0800173#define MAX_RX_PACKET_BUFFERS ((adapter->flags & IXGBE_FLAG_DCB_ENABLED) \
174 ? 8 : 1)
175#define MAX_TX_PACKET_BUFFERS MAX_RX_PACKET_BUFFERS
176
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -0800177/* MAX_MSIX_Q_VECTORS of these are allocated,
178 * but we only use one per queue-specific vector.
179 */
180struct ixgbe_q_vector {
181 struct ixgbe_adapter *adapter;
182 struct napi_struct napi;
183 DECLARE_BITMAP(rxr_idx, MAX_RX_QUEUES); /* Rx ring indices */
184 DECLARE_BITMAP(txr_idx, MAX_TX_QUEUES); /* Tx ring indices */
185 u8 rxr_count; /* Rx ring count assigned to this vector */
186 u8 txr_count; /* Tx ring count assigned to this vector */
Jesse Brandeburg30efa5a2008-09-11 19:58:14 -0700187 u8 tx_itr;
188 u8 rx_itr;
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -0800189 u32 eitr;
190};
191
Auke Kok9a799d72007-09-15 14:07:45 -0700192/* Helper macros to switch between ints/sec and what the register uses.
Jesse Brandeburg509ee932009-03-13 22:13:28 +0000193 * And yes, it's the same math going both ways. The lowest value
194 * supported by all of the ixgbe hardware is 8.
Auke Kok9a799d72007-09-15 14:07:45 -0700195 */
196#define EITR_INTS_PER_SEC_TO_REG(_eitr) \
Jesse Brandeburg509ee932009-03-13 22:13:28 +0000197 ((_eitr) ? (1000000000 / ((_eitr) * 256)) : 8)
Auke Kok9a799d72007-09-15 14:07:45 -0700198#define EITR_REG_TO_INTS_PER_SEC EITR_INTS_PER_SEC_TO_REG
199
200#define IXGBE_DESC_UNUSED(R) \
201 ((((R)->next_to_clean > (R)->next_to_use) ? 0 : (R)->count) + \
202 (R)->next_to_clean - (R)->next_to_use - 1)
203
204#define IXGBE_RX_DESC_ADV(R, i) \
205 (&(((union ixgbe_adv_rx_desc *)((R).desc))[i]))
206#define IXGBE_TX_DESC_ADV(R, i) \
207 (&(((union ixgbe_adv_tx_desc *)((R).desc))[i]))
208#define IXGBE_TX_CTXTDESC_ADV(R, i) \
209 (&(((struct ixgbe_adv_tx_context_desc *)((R).desc))[i]))
210
211#define IXGBE_MAX_JUMBO_FRAME_SIZE 16128
212
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -0800213#define OTHER_VECTOR 1
214#define NON_Q_VECTORS (OTHER_VECTOR)
215
PJ Waskiewicze8e26352009-02-27 15:45:05 +0000216#define MAX_MSIX_VECTORS_82599 64
217#define MAX_MSIX_Q_VECTORS_82599 64
Peter P Waskiewicz Jreb7f1392009-02-01 01:18:58 -0800218#define MAX_MSIX_VECTORS_82598 18
219#define MAX_MSIX_Q_VECTORS_82598 16
220
PJ Waskiewicze8e26352009-02-27 15:45:05 +0000221#define MAX_MSIX_Q_VECTORS MAX_MSIX_Q_VECTORS_82599
222#define MAX_MSIX_COUNT MAX_MSIX_VECTORS_82599
Peter P Waskiewicz Jreb7f1392009-02-01 01:18:58 -0800223
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -0800224#define MIN_MSIX_Q_VECTORS 2
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -0800225#define MIN_MSIX_COUNT (MIN_MSIX_Q_VECTORS + NON_Q_VECTORS)
226
Auke Kok9a799d72007-09-15 14:07:45 -0700227/* board specific private data structure */
228struct ixgbe_adapter {
229 struct timer_list watchdog_timer;
230 struct vlan_group *vlgrp;
231 u16 bd_number;
Auke Kok9a799d72007-09-15 14:07:45 -0700232 struct work_struct reset_task;
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -0800233 struct ixgbe_q_vector q_vector[MAX_MSIX_Q_VECTORS];
PJ Waskiewicze8e26352009-02-27 15:45:05 +0000234 char name[MAX_MSIX_COUNT][IFNAMSIZ + 9];
Alexander Duyck2f90b862008-11-20 20:52:10 -0800235 struct ixgbe_dcb_config dcb_cfg;
236 struct ixgbe_dcb_config temp_dcb_cfg;
237 u8 dcb_set_bitmap;
Auke Kok9a799d72007-09-15 14:07:45 -0700238
Ayyappan Veeraiyanf494e8f2008-03-03 15:03:57 -0800239 /* Interrupt Throttle Rate */
240 u32 itr_setting;
241 u16 eitr_low;
242 u16 eitr_high;
243
Auke Kok9a799d72007-09-15 14:07:45 -0700244 /* TX */
245 struct ixgbe_ring *tx_ring; /* One per active queue */
Jesse Brandeburg30efa5a2008-09-11 19:58:14 -0700246 int num_tx_queues;
Auke Kok9a799d72007-09-15 14:07:45 -0700247 u64 restart_queue;
Jesse Brandeburg30efa5a2008-09-11 19:58:14 -0700248 u64 hw_csum_tx_good;
Auke Kok9a799d72007-09-15 14:07:45 -0700249 u64 lsc_int;
250 u64 hw_tso_ctxt;
251 u64 hw_tso6_ctxt;
252 u32 tx_timeout_count;
253 bool detect_tx_hung;
254
255 /* RX */
256 struct ixgbe_ring *rx_ring; /* One per active queue */
Jesse Brandeburg30efa5a2008-09-11 19:58:14 -0700257 int num_rx_queues;
Auke Kok9a799d72007-09-15 14:07:45 -0700258 u64 hw_csum_rx_error;
PJ Waskiewicze8e26352009-02-27 15:45:05 +0000259 u64 hw_rx_no_dma_resources;
Auke Kok9a799d72007-09-15 14:07:45 -0700260 u64 hw_csum_rx_good;
261 u64 non_eop_descs;
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -0800262 int num_msix_vectors;
Peter P Waskiewicz Jreb7f1392009-02-01 01:18:58 -0800263 int max_msix_q_vectors; /* true count of q_vectors for device */
Shannon Nelsonc7e43582009-02-24 16:36:38 -0800264 struct ixgbe_ring_feature ring_feature[RING_F_ARRAY_SIZE];
Auke Kok9a799d72007-09-15 14:07:45 -0700265 struct msix_entry *msix_entries;
266
267 u64 rx_hdr_split;
268 u32 alloc_rx_page_failed;
269 u32 alloc_rx_buff_failed;
270
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -0800271 /* Some features need tri-state capability,
272 * thus the additional *_CAPABLE flags.
273 */
Auke Kok9a799d72007-09-15 14:07:45 -0700274 u32 flags;
Jesse Brandeburg96b0e0f2008-08-26 04:27:21 -0700275#define IXGBE_FLAG_RX_CSUM_ENABLED (u32)(1)
276#define IXGBE_FLAG_MSI_CAPABLE (u32)(1 << 1)
277#define IXGBE_FLAG_MSI_ENABLED (u32)(1 << 2)
278#define IXGBE_FLAG_MSIX_CAPABLE (u32)(1 << 3)
279#define IXGBE_FLAG_MSIX_ENABLED (u32)(1 << 4)
280#define IXGBE_FLAG_RX_1BUF_CAPABLE (u32)(1 << 6)
281#define IXGBE_FLAG_RX_PS_CAPABLE (u32)(1 << 7)
282#define IXGBE_FLAG_RX_PS_ENABLED (u32)(1 << 8)
283#define IXGBE_FLAG_IN_NETPOLL (u32)(1 << 9)
284#define IXGBE_FLAG_DCA_ENABLED (u32)(1 << 10)
285#define IXGBE_FLAG_DCA_CAPABLE (u32)(1 << 11)
286#define IXGBE_FLAG_IMIR_ENABLED (u32)(1 << 12)
287#define IXGBE_FLAG_MQ_CAPABLE (u32)(1 << 13)
PJ Waskiewicze8e26352009-02-27 15:45:05 +0000288#define IXGBE_FLAG_DCB_ENABLED (u32)(1 << 14)
Jesse Brandeburg96b0e0f2008-08-26 04:27:21 -0700289#define IXGBE_FLAG_RSS_ENABLED (u32)(1 << 16)
290#define IXGBE_FLAG_RSS_CAPABLE (u32)(1 << 17)
291#define IXGBE_FLAG_VMDQ_CAPABLE (u32)(1 << 18)
292#define IXGBE_FLAG_VMDQ_ENABLED (u32)(1 << 19)
Jesse Brandeburg0befdb32008-10-31 00:46:40 -0700293#define IXGBE_FLAG_FAN_FAIL_CAPABLE (u32)(1 << 20)
Jesse Brandeburg96b0e0f2008-08-26 04:27:21 -0700294#define IXGBE_FLAG_NEED_LINK_UPDATE (u32)(1 << 22)
295#define IXGBE_FLAG_IN_WATCHDOG_TASK (u32)(1 << 23)
PJ Waskiewicze8e26352009-02-27 15:45:05 +0000296#define IXGBE_FLAG_IN_SFP_LINK_TASK (u32)(1 << 24)
297#define IXGBE_FLAG_IN_SFP_MOD_TASK (u32)(1 << 25)
Alexander Duyckf8212f92009-04-27 22:42:37 +0000298#define IXGBE_FLAG_RSC_CAPABLE (u32)(1 << 26)
299#define IXGBE_FLAG_RSC_ENABLED (u32)(1 << 27)
Jesse Brandeburg96b0e0f2008-08-26 04:27:21 -0700300
301/* default to trying for four seconds */
302#define IXGBE_TRY_LINK_TIMEOUT (4 * HZ)
Auke Kok9a799d72007-09-15 14:07:45 -0700303
304 /* OS defined structs */
305 struct net_device *netdev;
306 struct pci_dev *pdev;
307 struct net_device_stats net_stats;
308
309 /* structs defined in ixgbe_hw.h */
310 struct ixgbe_hw hw;
311 u16 msg_enable;
312 struct ixgbe_hw_stats stats;
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -0800313
314 /* Interrupt Throttle Rate */
Jesse Brandeburg30efa5a2008-09-11 19:58:14 -0700315 u32 eitr_param;
Auke Kok9a799d72007-09-15 14:07:45 -0700316
317 unsigned long state;
318 u64 tx_busy;
Jesse Brandeburg30efa5a2008-09-11 19:58:14 -0700319 unsigned int tx_ring_count;
320 unsigned int rx_ring_count;
Jesse Brandeburgcf8280e2008-09-11 19:55:32 -0700321
322 u32 link_speed;
323 bool link_up;
324 unsigned long link_check_timeout;
325
326 struct work_struct watchdog_task;
Donald Skidmorec4900be2008-11-20 21:11:42 -0800327 struct work_struct sfp_task;
328 struct timer_list sfp_timer;
PJ Waskiewicze8e26352009-02-27 15:45:05 +0000329 struct work_struct multispeed_fiber_task;
330 struct work_struct sfp_config_module_task;
Alexander Duyckf8212f92009-04-27 22:42:37 +0000331 u64 rsc_count;
PJ Waskiewicze8e26352009-02-27 15:45:05 +0000332 u32 wol;
Peter P Waskiewicz Jr34b03682009-02-05 23:54:42 -0800333 u16 eeprom_version;
Auke Kok9a799d72007-09-15 14:07:45 -0700334};
335
336enum ixbge_state_t {
337 __IXGBE_TESTING,
338 __IXGBE_RESETTING,
Donald Skidmorec4900be2008-11-20 21:11:42 -0800339 __IXGBE_DOWN,
340 __IXGBE_SFP_MODULE_NOT_FOUND
Auke Kok9a799d72007-09-15 14:07:45 -0700341};
342
343enum ixgbe_boards {
Auke Kok3957d632007-10-31 15:22:10 -0700344 board_82598,
PJ Waskiewicze8e26352009-02-27 15:45:05 +0000345 board_82599,
Auke Kok9a799d72007-09-15 14:07:45 -0700346};
347
Auke Kok3957d632007-10-31 15:22:10 -0700348extern struct ixgbe_info ixgbe_82598_info;
PJ Waskiewicze8e26352009-02-27 15:45:05 +0000349extern struct ixgbe_info ixgbe_82599_info;
Jeff Kirsher7a6b6f52008-11-25 01:02:08 -0800350#ifdef CONFIG_IXGBE_DCB
Alexander Duyck2f90b862008-11-20 20:52:10 -0800351extern struct dcbnl_rtnl_ops dcbnl_ops;
352extern int ixgbe_copy_dcb_cfg(struct ixgbe_dcb_config *src_dcb_cfg,
353 struct ixgbe_dcb_config *dst_dcb_cfg,
354 int tc_max);
355#endif
Auke Kok9a799d72007-09-15 14:07:45 -0700356
357extern char ixgbe_driver_name[];
Stephen Hemminger9c8eb722007-10-29 10:46:24 -0700358extern const char ixgbe_driver_version[];
Auke Kok9a799d72007-09-15 14:07:45 -0700359
360extern int ixgbe_up(struct ixgbe_adapter *adapter);
361extern void ixgbe_down(struct ixgbe_adapter *adapter);
Ayyappan Veeraiyand4f80882008-02-01 15:58:41 -0800362extern void ixgbe_reinit_locked(struct ixgbe_adapter *adapter);
Auke Kok9a799d72007-09-15 14:07:45 -0700363extern void ixgbe_reset(struct ixgbe_adapter *adapter);
Auke Kok9a799d72007-09-15 14:07:45 -0700364extern void ixgbe_set_ethtool_ops(struct net_device *netdev);
Peter P Waskiewiczb4617242008-09-11 20:04:46 -0700365extern int ixgbe_setup_rx_resources(struct ixgbe_adapter *, struct ixgbe_ring *);
366extern int ixgbe_setup_tx_resources(struct ixgbe_adapter *, struct ixgbe_ring *);
367extern void ixgbe_free_rx_resources(struct ixgbe_adapter *, struct ixgbe_ring *);
368extern void ixgbe_free_tx_resources(struct ixgbe_adapter *, struct ixgbe_ring *);
369extern void ixgbe_update_stats(struct ixgbe_adapter *adapter);
Alexander Duyck2f90b862008-11-20 20:52:10 -0800370extern void ixgbe_reset_interrupt_capability(struct ixgbe_adapter *adapter);
371extern int ixgbe_init_interrupt_scheme(struct ixgbe_adapter *adapter);
372void ixgbe_napi_add_all(struct ixgbe_adapter *adapter);
373void ixgbe_napi_del_all(struct ixgbe_adapter *adapter);
Jesse Brandeburg509ee932009-03-13 22:13:28 +0000374extern void ixgbe_write_eitr(struct ixgbe_adapter *, int, u32);
Auke Kok9a799d72007-09-15 14:07:45 -0700375
376#endif /* _IXGBE_H_ */