blob: 4874b0f18650f7bae4380f4a34b9ad5203ae49d5 [file] [log] [blame]
Wolfram Sangbb2fd8a2010-04-29 10:03:17 +02001/*
2 * Watchdog driver for IMX2 and later processors
3 *
4 * Copyright (C) 2010 Wolfram Sang, Pengutronix e.K. <w.sang@pengutronix.de>
Anson Huang1a9c5ef2014-01-13 19:58:34 +08005 * Copyright (C) 2014 Freescale Semiconductor, Inc.
Wolfram Sangbb2fd8a2010-04-29 10:03:17 +02006 *
7 * some parts adapted by similar drivers from Darius Augulis and Vladimir
8 * Zapolskiy, additional improvements by Wim Van Sebroeck.
9 *
10 * This program is free software; you can redistribute it and/or modify it
11 * under the terms of the GNU General Public License version 2 as published by
12 * the Free Software Foundation.
13 *
14 * NOTE: MX1 has a slightly different Watchdog than MX2 and later:
15 *
16 * MX1: MX2+:
17 * ---- -----
18 * Registers: 32-bit 16-bit
19 * Stopable timer: Yes No
20 * Need to enable clk: No Yes
21 * Halt on suspend: Manual Can be automatic
22 */
23
Xiubo Li30cb0422014-04-04 09:33:24 +080024#include <linux/clk.h>
Jingchang Lu334a9d82014-09-12 15:24:36 +080025#include <linux/delay.h>
Wolfram Sangbb2fd8a2010-04-29 10:03:17 +020026#include <linux/init.h>
Vladimir Zapolskiy39487f62016-10-07 15:41:39 +030027#include <linux/interrupt.h>
Xiubo Li30cb0422014-04-04 09:33:24 +080028#include <linux/io.h>
Wolfram Sangbb2fd8a2010-04-29 10:03:17 +020029#include <linux/kernel.h>
Wolfram Sangbb2fd8a2010-04-29 10:03:17 +020030#include <linux/module.h>
31#include <linux/moduleparam.h>
Xiubo Lif728f4b2014-06-03 10:45:14 +080032#include <linux/of_address.h>
Wolfram Sangbb2fd8a2010-04-29 10:03:17 +020033#include <linux/platform_device.h>
Xiubo Lia7977002014-04-04 09:33:25 +080034#include <linux/regmap.h>
Xiubo Li30cb0422014-04-04 09:33:24 +080035#include <linux/watchdog.h>
Wolfram Sangbb2fd8a2010-04-29 10:03:17 +020036
37#define DRIVER_NAME "imx2-wdt"
38
39#define IMX2_WDT_WCR 0x00 /* Control Register */
40#define IMX2_WDT_WCR_WT (0xFF << 8) /* -> Watchdog Timeout Field */
Vladimir Zapolskiy68d4cb82016-08-31 14:52:49 +030041#define IMX2_WDT_WCR_WDA BIT(5) /* -> External Reset WDOG_B */
42#define IMX2_WDT_WCR_SRS BIT(4) /* -> Software Reset Signal */
43#define IMX2_WDT_WCR_WRE BIT(3) /* -> WDOG Reset Enable */
44#define IMX2_WDT_WCR_WDE BIT(2) /* -> Watchdog Enable */
45#define IMX2_WDT_WCR_WDZST BIT(0) /* -> Watchdog timer Suspend */
Wolfram Sangbb2fd8a2010-04-29 10:03:17 +020046
47#define IMX2_WDT_WSR 0x02 /* Service Register */
48#define IMX2_WDT_SEQ1 0x5555 /* -> service sequence 1 */
49#define IMX2_WDT_SEQ2 0xAAAA /* -> service sequence 2 */
50
Oskar Schirmer474ef122012-02-16 12:17:45 +000051#define IMX2_WDT_WRSR 0x04 /* Reset Status Register */
Vladimir Zapolskiy68d4cb82016-08-31 14:52:49 +030052#define IMX2_WDT_WRSR_TOUT BIT(1) /* -> Reset due to Timeout */
Oskar Schirmer474ef122012-02-16 12:17:45 +000053
Vladimir Zapolskiy39487f62016-10-07 15:41:39 +030054#define IMX2_WDT_WICR 0x06 /* Interrupt Control Register */
55#define IMX2_WDT_WICR_WIE BIT(15) /* -> Interrupt Enable */
56#define IMX2_WDT_WICR_WTIS BIT(14) /* -> Interrupt Status */
57#define IMX2_WDT_WICR_WICT 0xFF /* -> Interrupt Count Timeout */
58
Markus Pargmann5fe65ce2014-09-08 09:14:07 +020059#define IMX2_WDT_WMCR 0x08 /* Misc Register */
60
Wolfram Sangbb2fd8a2010-04-29 10:03:17 +020061#define IMX2_WDT_MAX_TIME 128
62#define IMX2_WDT_DEFAULT_TIME 60 /* in seconds */
63
64#define WDOG_SEC_TO_COUNT(s) ((s * 2 - 1) << 8)
65
Anatolij Gustschinfaad5de2014-04-11 08:57:14 +020066struct imx2_wdt_device {
Wolfram Sangbb2fd8a2010-04-29 10:03:17 +020067 struct clk *clk;
Xiubo Lia7977002014-04-04 09:33:25 +080068 struct regmap *regmap;
Anatolij Gustschinfaad5de2014-04-11 08:57:14 +020069 struct watchdog_device wdog;
Tim Harveybc677ff42016-04-01 08:16:43 -070070 bool ext_reset;
Anatolij Gustschinfaad5de2014-04-11 08:57:14 +020071};
Wolfram Sangbb2fd8a2010-04-29 10:03:17 +020072
Wim Van Sebroeck86a1e182012-03-05 16:51:11 +010073static bool nowayout = WATCHDOG_NOWAYOUT;
74module_param(nowayout, bool, 0);
Wolfram Sangbb2fd8a2010-04-29 10:03:17 +020075MODULE_PARM_DESC(nowayout, "Watchdog cannot be stopped once started (default="
76 __MODULE_STRING(WATCHDOG_NOWAYOUT) ")");
77
78
79static unsigned timeout = IMX2_WDT_DEFAULT_TIME;
80module_param(timeout, uint, 0);
81MODULE_PARM_DESC(timeout, "Watchdog timeout in seconds (default="
82 __MODULE_STRING(IMX2_WDT_DEFAULT_TIME) ")");
83
84static const struct watchdog_info imx2_wdt_info = {
85 .identity = "imx2+ watchdog",
86 .options = WDIOF_KEEPALIVEPING | WDIOF_SETTIMEOUT | WDIOF_MAGICCLOSE,
87};
88
Vladimir Zapolskiy39487f62016-10-07 15:41:39 +030089static const struct watchdog_info imx2_wdt_pretimeout_info = {
90 .identity = "imx2+ watchdog",
91 .options = WDIOF_KEEPALIVEPING | WDIOF_SETTIMEOUT | WDIOF_MAGICCLOSE |
92 WDIOF_PRETIMEOUT,
93};
94
Guenter Roeck4d8b2292016-02-26 17:32:49 -080095static int imx2_wdt_restart(struct watchdog_device *wdog, unsigned long action,
96 void *data)
Jingchang Lu334a9d82014-09-12 15:24:36 +080097{
Damien Riegel2d9d24752015-11-16 12:28:04 -050098 struct imx2_wdt_device *wdev = watchdog_get_drvdata(wdog);
Jingchang Lu334a9d82014-09-12 15:24:36 +080099 unsigned int wcr_enable = IMX2_WDT_WCR_WDE;
Damien Riegel2d9d24752015-11-16 12:28:04 -0500100
Tim Harveybc677ff42016-04-01 08:16:43 -0700101 /* Use internal reset or external - not both */
102 if (wdev->ext_reset)
103 wcr_enable |= IMX2_WDT_WCR_SRS; /* do not assert int reset */
104 else
105 wcr_enable |= IMX2_WDT_WCR_WDA; /* do not assert ext-reset */
106
Jingchang Lu334a9d82014-09-12 15:24:36 +0800107 /* Assert SRS signal */
Fabio Estevam9493c0d2015-10-02 00:25:28 -0300108 regmap_write(wdev->regmap, IMX2_WDT_WCR, wcr_enable);
Jingchang Lu334a9d82014-09-12 15:24:36 +0800109 /*
110 * Due to imx6q errata ERR004346 (WDOG: WDOG SRS bit requires to be
111 * written twice), we add another two writes to ensure there must be at
112 * least two writes happen in the same one 32kHz clock period. We save
113 * the target check here, since the writes shouldn't be a huge burden
114 * for other platforms.
115 */
Fabio Estevam9493c0d2015-10-02 00:25:28 -0300116 regmap_write(wdev->regmap, IMX2_WDT_WCR, wcr_enable);
117 regmap_write(wdev->regmap, IMX2_WDT_WCR, wcr_enable);
Jingchang Lu334a9d82014-09-12 15:24:36 +0800118
119 /* wait for reset to assert... */
120 mdelay(500);
121
Damien Riegel2d9d24752015-11-16 12:28:04 -0500122 return 0;
Jingchang Lu334a9d82014-09-12 15:24:36 +0800123}
124
Anatolij Gustschinfaad5de2014-04-11 08:57:14 +0200125static inline void imx2_wdt_setup(struct watchdog_device *wdog)
Wolfram Sangbb2fd8a2010-04-29 10:03:17 +0200126{
Anatolij Gustschinfaad5de2014-04-11 08:57:14 +0200127 struct imx2_wdt_device *wdev = watchdog_get_drvdata(wdog);
Xiubo Lia7977002014-04-04 09:33:25 +0800128 u32 val;
129
Anatolij Gustschinfaad5de2014-04-11 08:57:14 +0200130 regmap_read(wdev->regmap, IMX2_WDT_WCR, &val);
Wolfram Sangbb2fd8a2010-04-29 10:03:17 +0200131
Anson Huang1a9c5ef2014-01-13 19:58:34 +0800132 /* Suspend timer in low power mode, write once-only */
133 val |= IMX2_WDT_WCR_WDZST;
Wolfram Sangbb2fd8a2010-04-29 10:03:17 +0200134 /* Strip the old watchdog Time-Out value */
135 val &= ~IMX2_WDT_WCR_WT;
Tim Harveybc677ff42016-04-01 08:16:43 -0700136 /* Generate internal chip-level reset if WDOG times out */
137 if (!wdev->ext_reset)
138 val &= ~IMX2_WDT_WCR_WRE;
139 /* Or if external-reset assert WDOG_B reset only on time-out */
140 else
141 val |= IMX2_WDT_WCR_WRE;
Wolfram Sangbb2fd8a2010-04-29 10:03:17 +0200142 /* Keep Watchdog Disabled */
143 val &= ~IMX2_WDT_WCR_WDE;
144 /* Set the watchdog's Time-Out value */
Anatolij Gustschinfaad5de2014-04-11 08:57:14 +0200145 val |= WDOG_SEC_TO_COUNT(wdog->timeout);
Wolfram Sangbb2fd8a2010-04-29 10:03:17 +0200146
Anatolij Gustschinfaad5de2014-04-11 08:57:14 +0200147 regmap_write(wdev->regmap, IMX2_WDT_WCR, val);
Wolfram Sangbb2fd8a2010-04-29 10:03:17 +0200148
149 /* enable the watchdog */
150 val |= IMX2_WDT_WCR_WDE;
Anatolij Gustschinfaad5de2014-04-11 08:57:14 +0200151 regmap_write(wdev->regmap, IMX2_WDT_WCR, val);
Wolfram Sangbb2fd8a2010-04-29 10:03:17 +0200152}
153
Anatolij Gustschinfaad5de2014-04-11 08:57:14 +0200154static inline bool imx2_wdt_is_running(struct imx2_wdt_device *wdev)
Wolfram Sangbb2fd8a2010-04-29 10:03:17 +0200155{
Anatolij Gustschinfaad5de2014-04-11 08:57:14 +0200156 u32 val;
157
158 regmap_read(wdev->regmap, IMX2_WDT_WCR, &val);
159
160 return val & IMX2_WDT_WCR_WDE;
161}
162
163static int imx2_wdt_ping(struct watchdog_device *wdog)
164{
165 struct imx2_wdt_device *wdev = watchdog_get_drvdata(wdog);
166
167 regmap_write(wdev->regmap, IMX2_WDT_WSR, IMX2_WDT_SEQ1);
168 regmap_write(wdev->regmap, IMX2_WDT_WSR, IMX2_WDT_SEQ2);
169 return 0;
Wolfram Sangbb2fd8a2010-04-29 10:03:17 +0200170}
171
Anatolij Gustschinfaad5de2014-04-11 08:57:14 +0200172static int imx2_wdt_set_timeout(struct watchdog_device *wdog,
173 unsigned int new_timeout)
Wolfram Sangbb2fd8a2010-04-29 10:03:17 +0200174{
Anatolij Gustschinfaad5de2014-04-11 08:57:14 +0200175 struct imx2_wdt_device *wdev = watchdog_get_drvdata(wdog);
Wolfram Sangbb2fd8a2010-04-29 10:03:17 +0200176
Michael Grzeschik30dd4a82015-05-06 13:17:59 +0200177 wdog->timeout = new_timeout;
178
Anatolij Gustschinfaad5de2014-04-11 08:57:14 +0200179 regmap_update_bits(wdev->regmap, IMX2_WDT_WCR, IMX2_WDT_WCR_WT,
Xiubo Lia7977002014-04-04 09:33:25 +0800180 WDOG_SEC_TO_COUNT(new_timeout));
Wolfram Sangbb2fd8a2010-04-29 10:03:17 +0200181 return 0;
182}
183
Vladimir Zapolskiy39487f62016-10-07 15:41:39 +0300184static int imx2_wdt_set_pretimeout(struct watchdog_device *wdog,
185 unsigned int new_pretimeout)
186{
187 struct imx2_wdt_device *wdev = watchdog_get_drvdata(wdog);
188
189 if (new_pretimeout >= IMX2_WDT_MAX_TIME)
190 return -EINVAL;
191
192 wdog->pretimeout = new_pretimeout;
193
194 regmap_update_bits(wdev->regmap, IMX2_WDT_WICR,
195 IMX2_WDT_WICR_WIE | IMX2_WDT_WICR_WICT,
196 IMX2_WDT_WICR_WIE | (new_pretimeout << 1));
197 return 0;
198}
199
200static irqreturn_t imx2_wdt_isr(int irq, void *wdog_arg)
201{
202 struct watchdog_device *wdog = wdog_arg;
203 struct imx2_wdt_device *wdev = watchdog_get_drvdata(wdog);
204
205 regmap_write_bits(wdev->regmap, IMX2_WDT_WICR,
206 IMX2_WDT_WICR_WTIS, IMX2_WDT_WICR_WTIS);
207
208 watchdog_notify_pretimeout(wdog);
209
210 return IRQ_HANDLED;
211}
212
Anatolij Gustschinfaad5de2014-04-11 08:57:14 +0200213static int imx2_wdt_start(struct watchdog_device *wdog)
Wolfram Sangbb2fd8a2010-04-29 10:03:17 +0200214{
Anatolij Gustschinfaad5de2014-04-11 08:57:14 +0200215 struct imx2_wdt_device *wdev = watchdog_get_drvdata(wdog);
Wolfram Sangbb2fd8a2010-04-29 10:03:17 +0200216
Guenter Roeck11d7aba2016-02-28 13:12:20 -0800217 if (imx2_wdt_is_running(wdev))
Anatolij Gustschinfaad5de2014-04-11 08:57:14 +0200218 imx2_wdt_set_timeout(wdog, wdog->timeout);
Guenter Roeck11d7aba2016-02-28 13:12:20 -0800219 else
Anatolij Gustschinfaad5de2014-04-11 08:57:14 +0200220 imx2_wdt_setup(wdog);
Wolfram Sangbb2fd8a2010-04-29 10:03:17 +0200221
Guenter Roeck11d7aba2016-02-28 13:12:20 -0800222 set_bit(WDOG_HW_RUNNING, &wdog->status);
223
Anatolij Gustschinfaad5de2014-04-11 08:57:14 +0200224 return imx2_wdt_ping(wdog);
225}
Wolfram Sangbb2fd8a2010-04-29 10:03:17 +0200226
Krzysztof Kozlowski4bd8ce32015-01-05 10:09:17 +0100227static const struct watchdog_ops imx2_wdt_ops = {
Wolfram Sangbb2fd8a2010-04-29 10:03:17 +0200228 .owner = THIS_MODULE,
Anatolij Gustschinfaad5de2014-04-11 08:57:14 +0200229 .start = imx2_wdt_start,
Anatolij Gustschinfaad5de2014-04-11 08:57:14 +0200230 .ping = imx2_wdt_ping,
231 .set_timeout = imx2_wdt_set_timeout,
Vladimir Zapolskiy39487f62016-10-07 15:41:39 +0300232 .set_pretimeout = imx2_wdt_set_pretimeout,
Damien Riegel2d9d24752015-11-16 12:28:04 -0500233 .restart = imx2_wdt_restart,
Wolfram Sangbb2fd8a2010-04-29 10:03:17 +0200234};
235
Krzysztof Kozlowski4bd8ce32015-01-05 10:09:17 +0100236static const struct regmap_config imx2_wdt_regmap_config = {
Xiubo Lia7977002014-04-04 09:33:25 +0800237 .reg_bits = 16,
238 .reg_stride = 2,
239 .val_bits = 16,
240 .max_register = 0x8,
241};
242
Wolfram Sangbb2fd8a2010-04-29 10:03:17 +0200243static int __init imx2_wdt_probe(struct platform_device *pdev)
244{
Anatolij Gustschinfaad5de2014-04-11 08:57:14 +0200245 struct imx2_wdt_device *wdev;
246 struct watchdog_device *wdog;
Wolfram Sangbb2fd8a2010-04-29 10:03:17 +0200247 struct resource *res;
Xiubo Lia7977002014-04-04 09:33:25 +0800248 void __iomem *base;
249 int ret;
Anatolij Gustschinfaad5de2014-04-11 08:57:14 +0200250 u32 val;
251
252 wdev = devm_kzalloc(&pdev->dev, sizeof(*wdev), GFP_KERNEL);
253 if (!wdev)
254 return -ENOMEM;
Wolfram Sangbb2fd8a2010-04-29 10:03:17 +0200255
256 res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
Xiubo Lia7977002014-04-04 09:33:25 +0800257 base = devm_ioremap_resource(&pdev->dev, res);
258 if (IS_ERR(base))
259 return PTR_ERR(base);
260
Anatolij Gustschinfaad5de2014-04-11 08:57:14 +0200261 wdev->regmap = devm_regmap_init_mmio_clk(&pdev->dev, NULL, base,
262 &imx2_wdt_regmap_config);
263 if (IS_ERR(wdev->regmap)) {
Xiubo Lia7977002014-04-04 09:33:25 +0800264 dev_err(&pdev->dev, "regmap init failed\n");
Anatolij Gustschinfaad5de2014-04-11 08:57:14 +0200265 return PTR_ERR(wdev->regmap);
Xiubo Lia7977002014-04-04 09:33:25 +0800266 }
Wolfram Sangbb2fd8a2010-04-29 10:03:17 +0200267
Anatolij Gustschinfaad5de2014-04-11 08:57:14 +0200268 wdev->clk = devm_clk_get(&pdev->dev, NULL);
269 if (IS_ERR(wdev->clk)) {
Wolfram Sangbb2fd8a2010-04-29 10:03:17 +0200270 dev_err(&pdev->dev, "can't get Watchdog clock\n");
Anatolij Gustschinfaad5de2014-04-11 08:57:14 +0200271 return PTR_ERR(wdev->clk);
Wolfram Sangbb2fd8a2010-04-29 10:03:17 +0200272 }
273
Anatolij Gustschinfaad5de2014-04-11 08:57:14 +0200274 wdog = &wdev->wdog;
275 wdog->info = &imx2_wdt_info;
276 wdog->ops = &imx2_wdt_ops;
277 wdog->min_timeout = 1;
Guenter Roeck11d7aba2016-02-28 13:12:20 -0800278 wdog->max_hw_heartbeat_ms = IMX2_WDT_MAX_TIME * 1000;
Vladimir Zapolskiy81351932015-06-02 15:46:18 +0300279 wdog->parent = &pdev->dev;
Wolfram Sangbb2fd8a2010-04-29 10:03:17 +0200280
Vladimir Zapolskiy39487f62016-10-07 15:41:39 +0300281 ret = platform_get_irq(pdev, 0);
282 if (ret > 0)
283 if (!devm_request_irq(&pdev->dev, ret, imx2_wdt_isr, 0,
284 dev_name(&pdev->dev), wdog))
285 wdog->info = &imx2_wdt_pretimeout_info;
286
Fabio Estevamaefb1632015-06-22 01:16:18 -0300287 ret = clk_prepare_enable(wdev->clk);
288 if (ret)
289 return ret;
Wolfram Sangbb2fd8a2010-04-29 10:03:17 +0200290
Anatolij Gustschinfaad5de2014-04-11 08:57:14 +0200291 regmap_read(wdev->regmap, IMX2_WDT_WRSR, &val);
292 wdog->bootstatus = val & IMX2_WDT_WRSR_TOUT ? WDIOF_CARDRESET : 0;
Wolfram Sangbb2fd8a2010-04-29 10:03:17 +0200293
Tim Harveybc677ff42016-04-01 08:16:43 -0700294 wdev->ext_reset = of_property_read_bool(pdev->dev.of_node,
295 "fsl,ext-reset-output");
Anatolij Gustschinfaad5de2014-04-11 08:57:14 +0200296 wdog->timeout = clamp_t(unsigned, timeout, 1, IMX2_WDT_MAX_TIME);
297 if (wdog->timeout != timeout)
298 dev_warn(&pdev->dev, "Initial timeout out of range! Clamped from %u to %u\n",
299 timeout, wdog->timeout);
300
301 platform_set_drvdata(pdev, wdog);
302 watchdog_set_drvdata(wdog, wdev);
303 watchdog_set_nowayout(wdog, nowayout);
Damien Riegel2d9d24752015-11-16 12:28:04 -0500304 watchdog_set_restart_priority(wdog, 128);
Anatolij Gustschinfaad5de2014-04-11 08:57:14 +0200305 watchdog_init_timeout(wdog, timeout, &pdev->dev);
306
Guenter Roeck11d7aba2016-02-28 13:12:20 -0800307 if (imx2_wdt_is_running(wdev)) {
308 imx2_wdt_set_timeout(wdog, wdog->timeout);
309 set_bit(WDOG_HW_RUNNING, &wdog->status);
310 }
Anatolij Gustschinfaad5de2014-04-11 08:57:14 +0200311
Markus Pargmann5fe65ce2014-09-08 09:14:07 +0200312 /*
313 * Disable the watchdog power down counter at boot. Otherwise the power
314 * down counter will pull down the #WDOG interrupt line for one clock
315 * cycle.
316 */
317 regmap_write(wdev->regmap, IMX2_WDT_WMCR, 0);
318
Anatolij Gustschinfaad5de2014-04-11 08:57:14 +0200319 ret = watchdog_register_device(wdog);
320 if (ret) {
321 dev_err(&pdev->dev, "cannot register watchdog device\n");
Fabio Estevamdb11cba2015-06-22 01:16:19 -0300322 goto disable_clk;
Anatolij Gustschinfaad5de2014-04-11 08:57:14 +0200323 }
324
325 dev_info(&pdev->dev, "timeout %d sec (nowayout=%d)\n",
326 wdog->timeout, nowayout);
327
Wolfram Sangbb2fd8a2010-04-29 10:03:17 +0200328 return 0;
Fabio Estevamdb11cba2015-06-22 01:16:19 -0300329
330disable_clk:
331 clk_disable_unprepare(wdev->clk);
332 return ret;
Wolfram Sangbb2fd8a2010-04-29 10:03:17 +0200333}
334
335static int __exit imx2_wdt_remove(struct platform_device *pdev)
336{
Anatolij Gustschinfaad5de2014-04-11 08:57:14 +0200337 struct watchdog_device *wdog = platform_get_drvdata(pdev);
338 struct imx2_wdt_device *wdev = watchdog_get_drvdata(wdog);
Wolfram Sangbb2fd8a2010-04-29 10:03:17 +0200339
Anatolij Gustschinfaad5de2014-04-11 08:57:14 +0200340 watchdog_unregister_device(wdog);
Wolfram Sangbb2fd8a2010-04-29 10:03:17 +0200341
Anatolij Gustschinfaad5de2014-04-11 08:57:14 +0200342 if (imx2_wdt_is_running(wdev)) {
Anatolij Gustschinfaad5de2014-04-11 08:57:14 +0200343 imx2_wdt_ping(wdog);
344 dev_crit(&pdev->dev, "Device removed: Expect reboot!\n");
Jingoo Hanbdf49572013-04-29 18:15:53 +0900345 }
Wolfram Sangbb2fd8a2010-04-29 10:03:17 +0200346 return 0;
347}
348
349static void imx2_wdt_shutdown(struct platform_device *pdev)
350{
Anatolij Gustschinfaad5de2014-04-11 08:57:14 +0200351 struct watchdog_device *wdog = platform_get_drvdata(pdev);
352 struct imx2_wdt_device *wdev = watchdog_get_drvdata(wdog);
Wolfram Sangbb2fd8a2010-04-29 10:03:17 +0200353
Anatolij Gustschinfaad5de2014-04-11 08:57:14 +0200354 if (imx2_wdt_is_running(wdev)) {
355 /*
Guenter Roeck11d7aba2016-02-28 13:12:20 -0800356 * We are running, configure max timeout before reboot
357 * will take place.
Anatolij Gustschinfaad5de2014-04-11 08:57:14 +0200358 */
Anatolij Gustschinfaad5de2014-04-11 08:57:14 +0200359 imx2_wdt_set_timeout(wdog, IMX2_WDT_MAX_TIME);
360 imx2_wdt_ping(wdog);
361 dev_crit(&pdev->dev, "Device shutdown: Expect reboot!\n");
Wolfram Sangbb2fd8a2010-04-29 10:03:17 +0200362 }
363}
364
Xiubo Liaefbaf32014-09-22 18:00:52 +0800365#ifdef CONFIG_PM_SLEEP
Xiubo Libbd59002014-10-16 11:44:15 +0800366/* Disable watchdog if it is active or non-active but still running */
Xiubo Liaefbaf32014-09-22 18:00:52 +0800367static int imx2_wdt_suspend(struct device *dev)
368{
369 struct watchdog_device *wdog = dev_get_drvdata(dev);
370 struct imx2_wdt_device *wdev = watchdog_get_drvdata(wdog);
371
Xiubo Libbd59002014-10-16 11:44:15 +0800372 /* The watchdog IP block is running */
373 if (imx2_wdt_is_running(wdev)) {
374 imx2_wdt_set_timeout(wdog, IMX2_WDT_MAX_TIME);
375 imx2_wdt_ping(wdog);
Xiubo Libbd59002014-10-16 11:44:15 +0800376 }
Xiubo Liaefbaf32014-09-22 18:00:52 +0800377
378 clk_disable_unprepare(wdev->clk);
379
380 return 0;
381}
382
383/* Enable watchdog and configure it if necessary */
384static int imx2_wdt_resume(struct device *dev)
385{
386 struct watchdog_device *wdog = dev_get_drvdata(dev);
387 struct imx2_wdt_device *wdev = watchdog_get_drvdata(wdog);
Fabio Estevamaefb1632015-06-22 01:16:18 -0300388 int ret;
Xiubo Liaefbaf32014-09-22 18:00:52 +0800389
Fabio Estevamaefb1632015-06-22 01:16:18 -0300390 ret = clk_prepare_enable(wdev->clk);
391 if (ret)
392 return ret;
Xiubo Liaefbaf32014-09-22 18:00:52 +0800393
394 if (watchdog_active(wdog) && !imx2_wdt_is_running(wdev)) {
Xiubo Libbd59002014-10-16 11:44:15 +0800395 /*
396 * If the watchdog is still active and resumes
397 * from deep sleep state, need to restart the
398 * watchdog again.
Xiubo Liaefbaf32014-09-22 18:00:52 +0800399 */
400 imx2_wdt_setup(wdog);
Guenter Roeck11d7aba2016-02-28 13:12:20 -0800401 }
402 if (imx2_wdt_is_running(wdev)) {
Xiubo Liaefbaf32014-09-22 18:00:52 +0800403 imx2_wdt_set_timeout(wdog, wdog->timeout);
404 imx2_wdt_ping(wdog);
Xiubo Liaefbaf32014-09-22 18:00:52 +0800405 }
406
407 return 0;
408}
409#endif
410
411static SIMPLE_DEV_PM_OPS(imx2_wdt_pm_ops, imx2_wdt_suspend,
412 imx2_wdt_resume);
413
Shawn Guof5a427e2011-07-18 11:15:21 +0800414static const struct of_device_id imx2_wdt_dt_ids[] = {
415 { .compatible = "fsl,imx21-wdt", },
416 { /* sentinel */ }
417};
Niels de Vos813296a2013-07-29 09:38:18 +0200418MODULE_DEVICE_TABLE(of, imx2_wdt_dt_ids);
Shawn Guof5a427e2011-07-18 11:15:21 +0800419
Wolfram Sangbb2fd8a2010-04-29 10:03:17 +0200420static struct platform_driver imx2_wdt_driver = {
Wolfram Sangbb2fd8a2010-04-29 10:03:17 +0200421 .remove = __exit_p(imx2_wdt_remove),
422 .shutdown = imx2_wdt_shutdown,
423 .driver = {
424 .name = DRIVER_NAME,
Xiubo Liaefbaf32014-09-22 18:00:52 +0800425 .pm = &imx2_wdt_pm_ops,
Shawn Guof5a427e2011-07-18 11:15:21 +0800426 .of_match_table = imx2_wdt_dt_ids,
Wolfram Sangbb2fd8a2010-04-29 10:03:17 +0200427 },
428};
429
Fabio Porcedda1cb92042013-01-09 12:15:27 +0100430module_platform_driver_probe(imx2_wdt_driver, imx2_wdt_probe);
Wolfram Sangbb2fd8a2010-04-29 10:03:17 +0200431
432MODULE_AUTHOR("Wolfram Sang");
433MODULE_DESCRIPTION("Watchdog driver for IMX2 and later");
434MODULE_LICENSE("GPL v2");
Wolfram Sangbb2fd8a2010-04-29 10:03:17 +0200435MODULE_ALIAS("platform:" DRIVER_NAME);