blob: 5f1258834ec15c8abe387a8ffc4860cd5a6c600e [file] [log] [blame]
Ben Skeggs6ee73862009-12-11 19:24:15 +10001/*
2 * Copyright 2007-2008 Nouveau Project
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER
21 * DEALINGS IN THE SOFTWARE.
22 */
23
24#ifndef __NOUVEAU_BIOS_H__
25#define __NOUVEAU_BIOS_H__
26
27#include "nvreg.h"
28#include "nouveau_i2c.h"
29
30#define DCB_MAX_NUM_ENTRIES 16
31#define DCB_MAX_NUM_I2C_ENTRIES 16
32#define DCB_MAX_NUM_GPIO_ENTRIES 32
33#define DCB_MAX_NUM_CONNECTOR_ENTRIES 16
34
35#define DCB_LOC_ON_CHIP 0
36
Ben Skeggsf9f9f532011-10-12 16:48:48 +100037#define ROM16(x) le16_to_cpu(*(u16 *)&(x))
38#define ROM32(x) le32_to_cpu(*(u32 *)&(x))
39#define ROM48(x) ({ u8 *p = &(x); (u64)ROM16(p[4]) << 32 | ROM32(p[0]); })
40#define ROM64(x) le64_to_cpu(*(u64 *)&(x))
41#define ROMPTR(d,x) ({ \
42 struct drm_nouveau_private *dev_priv = (d)->dev_private; \
43 ROM16(x) ? &dev_priv->vbios.data[ROM16(x)] : NULL; \
44})
Ben Skeggs4709bff2010-09-13 15:18:40 +100045
46struct bit_entry {
47 uint8_t id;
48 uint8_t version;
49 uint16_t length;
50 uint16_t offset;
51 uint8_t *data;
52};
53
54int bit_table(struct drm_device *, u8 id, struct bit_entry *);
55
Ben Skeggse7cc51c2010-02-24 10:31:39 +100056struct dcb_i2c_entry {
Ben Skeggs07fee3d2010-04-24 03:05:56 +100057 uint32_t entry;
Ben Skeggse7cc51c2010-02-24 10:31:39 +100058 uint8_t port_type;
59 uint8_t read, write;
60 struct nouveau_i2c_chan *chan;
61};
62
63enum dcb_gpio_tag {
64 DCB_GPIO_TVDAC0 = 0xc,
65 DCB_GPIO_TVDAC1 = 0x2d,
Martin Peres11b7d892011-08-15 11:10:30 +100066 DCB_GPIO_PWM_FAN = 0x9,
67 DCB_GPIO_FAN_SENSE = 0x3d,
Ben Skeggse7cc51c2010-02-24 10:31:39 +100068};
69
70struct dcb_gpio_entry {
71 enum dcb_gpio_tag tag;
72 int line;
Ben Skeggs2535d712010-04-07 12:00:14 +100073 uint32_t entry;
Ben Skeggs02faec02010-04-07 12:05:32 +100074 uint8_t state_default;
75 uint8_t state[2];
Ben Skeggse7cc51c2010-02-24 10:31:39 +100076};
77
78struct dcb_gpio_table {
79 int entries;
80 struct dcb_gpio_entry entry[DCB_MAX_NUM_GPIO_ENTRIES];
81};
82
83enum dcb_connector_type {
84 DCB_CONNECTOR_VGA = 0x00,
85 DCB_CONNECTOR_TV_0 = 0x10,
86 DCB_CONNECTOR_TV_1 = 0x11,
87 DCB_CONNECTOR_TV_3 = 0x13,
88 DCB_CONNECTOR_DVI_I = 0x30,
89 DCB_CONNECTOR_DVI_D = 0x31,
90 DCB_CONNECTOR_LVDS = 0x40,
Ben Skeggs8c3f6bb2011-04-18 09:57:48 +100091 DCB_CONNECTOR_LVDS_SPWG = 0x41,
Ben Skeggse7cc51c2010-02-24 10:31:39 +100092 DCB_CONNECTOR_DP = 0x46,
93 DCB_CONNECTOR_eDP = 0x47,
94 DCB_CONNECTOR_HDMI_0 = 0x60,
95 DCB_CONNECTOR_HDMI_1 = 0x61,
Ben Skeggsf66fa772010-02-24 11:09:20 +100096 DCB_CONNECTOR_NONE = 0xff
Ben Skeggse7cc51c2010-02-24 10:31:39 +100097};
98
99struct dcb_connector_table_entry {
Ben Skeggsd544d622010-03-10 15:52:43 +1000100 uint8_t index;
Ben Skeggse7cc51c2010-02-24 10:31:39 +1000101 uint32_t entry;
102 enum dcb_connector_type type;
Ben Skeggsd544d622010-03-10 15:52:43 +1000103 uint8_t index2;
Ben Skeggse7cc51c2010-02-24 10:31:39 +1000104 uint8_t gpio_tag;
Ben Skeggs8f1a6082010-06-28 14:35:50 +1000105 void *drm;
Ben Skeggse7cc51c2010-02-24 10:31:39 +1000106};
107
108struct dcb_connector_table {
109 int entries;
110 struct dcb_connector_table_entry entry[DCB_MAX_NUM_CONNECTOR_ENTRIES];
111};
112
113enum dcb_type {
114 OUTPUT_ANALOG = 0,
115 OUTPUT_TV = 1,
116 OUTPUT_TMDS = 2,
117 OUTPUT_LVDS = 3,
118 OUTPUT_DP = 6,
Ben Skeggs44a12462010-08-17 14:34:00 +1000119 OUTPUT_EOL = 14, /* DCB 4.0+, appears to be end-of-list */
Ben Skeggse7cc51c2010-02-24 10:31:39 +1000120 OUTPUT_ANY = -1
121};
122
Ben Skeggs6ee73862009-12-11 19:24:15 +1000123struct dcb_entry {
124 int index; /* may not be raw dcb index if merging has happened */
Ben Skeggse7cc51c2010-02-24 10:31:39 +1000125 enum dcb_type type;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000126 uint8_t i2c_index;
127 uint8_t heads;
128 uint8_t connector;
129 uint8_t bus;
130 uint8_t location;
131 uint8_t or;
132 bool duallink_possible;
133 union {
134 struct sor_conf {
135 int link;
136 } sorconf;
137 struct {
138 int maxfreq;
139 } crtconf;
140 struct {
141 struct sor_conf sor;
142 bool use_straps_for_mode;
Ben Skeggsa6ed76d2010-07-12 15:33:07 +1000143 bool use_acpi_for_edid;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000144 bool use_power_scripts;
145 } lvdsconf;
146 struct {
147 bool has_component_output;
148 } tvconf;
149 struct {
150 struct sor_conf sor;
151 int link_nr;
152 int link_bw;
153 } dpconf;
154 struct {
155 struct sor_conf sor;
Francisco Jerez4a9f8222010-07-20 16:48:08 +0200156 int slave_addr;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000157 } tmdsconf;
158 };
159 bool i2c_upper_default;
160};
161
Ben Skeggs7f245b22010-02-24 09:56:18 +1000162struct dcb_table {
Ben Skeggs6ee73862009-12-11 19:24:15 +1000163 uint8_t version;
164
Ben Skeggs7f245b22010-02-24 09:56:18 +1000165 int entries;
166 struct dcb_entry entry[DCB_MAX_NUM_ENTRIES];
Ben Skeggs6ee73862009-12-11 19:24:15 +1000167
168 uint8_t *i2c_table;
169 uint8_t i2c_default_indices;
Ben Skeggs7f245b22010-02-24 09:56:18 +1000170 struct dcb_i2c_entry i2c[DCB_MAX_NUM_I2C_ENTRIES];
Ben Skeggs6ee73862009-12-11 19:24:15 +1000171
172 uint16_t gpio_table_ptr;
Ben Skeggsa6678b22010-02-24 09:46:27 +1000173 struct dcb_gpio_table gpio;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000174 uint16_t connector_table_ptr;
175 struct dcb_connector_table connector;
176};
177
Ben Skeggs6ee73862009-12-11 19:24:15 +1000178enum nouveau_or {
179 OUTPUT_A = (1 << 0),
180 OUTPUT_B = (1 << 1),
181 OUTPUT_C = (1 << 2)
182};
183
184enum LVDS_script {
185 /* Order *does* matter here */
186 LVDS_INIT = 1,
187 LVDS_RESET,
188 LVDS_BACKLIGHT_ON,
189 LVDS_BACKLIGHT_OFF,
190 LVDS_PANEL_ON,
191 LVDS_PANEL_OFF
192};
193
Ben Skeggs855a95e2010-09-16 15:25:25 +1000194/* these match types in pll limits table version 0x40,
195 * nouveau uses them on all chipsets internally where a
196 * specific pll needs to be referenced, but the exact
197 * register isn't known.
198 */
Ben Skeggs6ee73862009-12-11 19:24:15 +1000199enum pll_types {
Ben Skeggs855a95e2010-09-16 15:25:25 +1000200 PLL_CORE = 0x01,
201 PLL_SHADER = 0x02,
202 PLL_UNK03 = 0x03,
203 PLL_MEMORY = 0x04,
Martin Peresd4cca9e2011-10-06 23:47:58 +0200204 PLL_VDEC = 0x05,
Ben Skeggs855a95e2010-09-16 15:25:25 +1000205 PLL_UNK40 = 0x40,
206 PLL_UNK41 = 0x41,
207 PLL_UNK42 = 0x42,
208 PLL_VPLL0 = 0x80,
209 PLL_VPLL1 = 0x81,
210 PLL_MAX = 0xff
Ben Skeggs6ee73862009-12-11 19:24:15 +1000211};
212
213struct pll_lims {
Ben Skeggs855a95e2010-09-16 15:25:25 +1000214 u32 reg;
215
Ben Skeggs6ee73862009-12-11 19:24:15 +1000216 struct {
217 int minfreq;
218 int maxfreq;
219 int min_inputfreq;
220 int max_inputfreq;
221
222 uint8_t min_m;
223 uint8_t max_m;
224 uint8_t min_n;
225 uint8_t max_n;
226 } vco1, vco2;
227
228 uint8_t max_log2p;
229 /*
230 * for most pre nv50 cards setting a log2P of 7 (the common max_log2p
231 * value) is no different to 6 (at least for vplls) so allowing the MNP
232 * calc to use 7 causes the generated clock to be out by a factor of 2.
233 * however, max_log2p cannot be fixed-up during parsing as the
234 * unmodified max_log2p value is still needed for setting mplls, hence
235 * an additional max_usable_log2p member
236 */
237 uint8_t max_usable_log2p;
238 uint8_t log2p_bias;
239
240 uint8_t min_p;
241 uint8_t max_p;
242
243 int refclk;
244};
245
Ben Skeggs04a39c52010-02-24 10:03:05 +1000246struct nvbios {
247 struct drm_device *dev;
Ben Skeggs4709bff2010-09-13 15:18:40 +1000248 enum {
249 NVBIOS_BMP,
250 NVBIOS_BIT
251 } type;
252 uint16_t offset;
Ben Skeggs04a39c52010-02-24 10:03:05 +1000253
Ben Skeggs6ee73862009-12-11 19:24:15 +1000254 uint8_t chip_version;
255
256 uint32_t dactestval;
257 uint32_t tvdactestval;
258 uint8_t digital_min_front_porch;
259 bool fp_no_ddc;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000260
Ben Skeggsc7ca4d12011-02-03 20:10:49 +1000261 spinlock_t lock;
Ben Skeggs39c9bfb2010-02-09 10:22:29 +1000262
Ben Skeggs6ee73862009-12-11 19:24:15 +1000263 uint8_t data[NV_PROM_SIZE];
264 unsigned int length;
265 bool execute;
266
267 uint8_t major_version;
268 uint8_t feature_byte;
269 bool is_mobile;
270
271 uint32_t fmaxvco, fminvco;
272
273 bool old_style_init;
274 uint16_t init_script_tbls_ptr;
275 uint16_t extra_init_script_tbl_ptr;
276 uint16_t macro_index_tbl_ptr;
277 uint16_t macro_tbl_ptr;
278 uint16_t condition_tbl_ptr;
279 uint16_t io_condition_tbl_ptr;
280 uint16_t io_flag_condition_tbl_ptr;
281 uint16_t init_function_tbl_ptr;
282
283 uint16_t pll_limit_tbl_ptr;
284 uint16_t ram_restrict_tbl_ptr;
Marcin Koƛcielnicki37383652009-12-15 00:37:31 +0000285 uint8_t ram_restrict_group_count;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000286
287 uint16_t some_script_ptr; /* BIT I + 14 */
288 uint16_t init96_tbl_ptr; /* BIT I + 16 */
289
Ben Skeggs7f245b22010-02-24 09:56:18 +1000290 struct dcb_table dcb;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000291
292 struct {
293 int crtchead;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000294 } state;
295
296 struct {
297 struct dcb_entry *output;
Ben Skeggs02e4f582011-07-06 21:21:42 +1000298 int crtc;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000299 uint16_t script_table_ptr;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000300 } display;
301
302 struct {
303 uint16_t fptablepointer; /* also used by tmds */
304 uint16_t fpxlatetableptr;
305 int xlatwidth;
306 uint16_t lvdsmanufacturerpointer;
307 uint16_t fpxlatemanufacturertableptr;
308 uint16_t mode_ptr;
309 uint16_t xlated_entry;
310 bool power_off_for_reset;
311 bool reset_after_pclk_change;
312 bool dual_link;
313 bool link_c_increment;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000314 bool if_is_24bit;
315 int duallink_transition_clk;
316 uint8_t strapless_is_24bit;
317 uint8_t *edid;
318
319 /* will need resetting after suspend */
320 int last_script_invoc;
321 bool lvds_init_run;
322 } fp;
323
324 struct {
325 uint16_t output0_script_ptr;
326 uint16_t output1_script_ptr;
327 } tmds;
328
329 struct {
330 uint16_t mem_init_tbl_ptr;
331 uint16_t sdr_seq_tbl_ptr;
332 uint16_t ddr_seq_tbl_ptr;
333
334 struct {
335 uint8_t crt, tv, panel;
336 } i2c_indices;
337
338 uint16_t lvds_single_a_script_ptr;
339 } legacy;
340};
341
342#endif