blob: 5722fd55764b0a47f3861e59cadca99ea169bcf4 [file] [log] [blame]
Ben Skeggs6ee73862009-12-11 19:24:15 +10001/*
2 * Copyright 2009 Red Hat Inc.
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice shall be included in
12 * all copies or substantial portions of the Software.
13 *
14 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
15 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
16 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
17 * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
18 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
19 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
20 * OTHER DEALINGS IN THE SOFTWARE.
21 *
22 * Authors: Ben Skeggs
23 */
24
25#include "drmP.h"
Ben Skeggsb01f0602010-07-23 11:39:03 +100026
Ben Skeggs6ee73862009-12-11 19:24:15 +100027#include "nouveau_drv.h"
28#include "nouveau_i2c.h"
Ben Skeggsb01f0602010-07-23 11:39:03 +100029#include "nouveau_connector.h"
Ben Skeggs6ee73862009-12-11 19:24:15 +100030#include "nouveau_encoder.h"
Ben Skeggs27a45982011-08-04 09:26:44 +100031#include "nouveau_crtc.h"
Ben Skeggs6ee73862009-12-11 19:24:15 +100032
Ben Skeggs43720132011-07-20 15:50:14 +100033/******************************************************************************
34 * aux channel util functions
35 *****************************************************************************/
36#define AUX_DBG(fmt, args...) do { \
37 if (nouveau_reg_debug & NOUVEAU_REG_DEBUG_AUXCH) { \
38 NV_PRINTK(KERN_DEBUG, dev, "AUXCH(%d): " fmt, ch, ##args); \
39 } \
40} while (0)
41#define AUX_ERR(fmt, args...) NV_ERROR(dev, "AUXCH(%d): " fmt, ch, ##args)
42
43static void
44auxch_fini(struct drm_device *dev, int ch)
45{
46 nv_mask(dev, 0x00e4e4 + (ch * 0x50), 0x00310000, 0x00000000);
47}
48
49static int
50auxch_init(struct drm_device *dev, int ch)
51{
52 const u32 unksel = 1; /* nfi which to use, or if it matters.. */
53 const u32 ureq = unksel ? 0x00100000 : 0x00200000;
54 const u32 urep = unksel ? 0x01000000 : 0x02000000;
55 u32 ctrl, timeout;
56
57 /* wait up to 1ms for any previous transaction to be done... */
58 timeout = 1000;
59 do {
60 ctrl = nv_rd32(dev, 0x00e4e4 + (ch * 0x50));
61 udelay(1);
62 if (!timeout--) {
63 AUX_ERR("begin idle timeout 0x%08x", ctrl);
64 return -EBUSY;
65 }
66 } while (ctrl & 0x03010000);
67
68 /* set some magic, and wait up to 1ms for it to appear */
69 nv_mask(dev, 0x00e4e4 + (ch * 0x50), 0x00300000, ureq);
70 timeout = 1000;
71 do {
72 ctrl = nv_rd32(dev, 0x00e4e4 + (ch * 0x50));
73 udelay(1);
74 if (!timeout--) {
75 AUX_ERR("magic wait 0x%08x\n", ctrl);
76 auxch_fini(dev, ch);
77 return -EBUSY;
78 }
79 } while ((ctrl & 0x03000000) != urep);
80
81 return 0;
82}
83
84static int
85auxch_tx(struct drm_device *dev, int ch, u8 type, u32 addr, u8 *data, u8 size)
86{
87 u32 ctrl, stat, timeout, retries;
88 u32 xbuf[4] = {};
89 int ret, i;
90
91 AUX_DBG("%d: 0x%08x %d\n", type, addr, size);
92
93 ret = auxch_init(dev, ch);
94 if (ret)
95 goto out;
96
97 stat = nv_rd32(dev, 0x00e4e8 + (ch * 0x50));
98 if (!(stat & 0x10000000)) {
99 AUX_DBG("sink not detected\n");
100 ret = -ENXIO;
101 goto out;
102 }
103
104 if (!(type & 1)) {
105 memcpy(xbuf, data, size);
106 for (i = 0; i < 16; i += 4) {
107 AUX_DBG("wr 0x%08x\n", xbuf[i / 4]);
108 nv_wr32(dev, 0x00e4c0 + (ch * 0x50) + i, xbuf[i / 4]);
109 }
110 }
111
112 ctrl = nv_rd32(dev, 0x00e4e4 + (ch * 0x50));
113 ctrl &= ~0x0001f0ff;
114 ctrl |= type << 12;
115 ctrl |= size - 1;
116 nv_wr32(dev, 0x00e4e0 + (ch * 0x50), addr);
117
118 /* retry transaction a number of times on failure... */
119 ret = -EREMOTEIO;
120 for (retries = 0; retries < 32; retries++) {
121 /* reset, and delay a while if this is a retry */
122 nv_wr32(dev, 0x00e4e4 + (ch * 0x50), 0x80000000 | ctrl);
123 nv_wr32(dev, 0x00e4e4 + (ch * 0x50), 0x00000000 | ctrl);
124 if (retries)
125 udelay(400);
126
127 /* transaction request, wait up to 1ms for it to complete */
128 nv_wr32(dev, 0x00e4e4 + (ch * 0x50), 0x00010000 | ctrl);
129
130 timeout = 1000;
131 do {
132 ctrl = nv_rd32(dev, 0x00e4e4 + (ch * 0x50));
133 udelay(1);
134 if (!timeout--) {
135 AUX_ERR("tx req timeout 0x%08x\n", ctrl);
136 goto out;
137 }
138 } while (ctrl & 0x00010000);
139
140 /* read status, and check if transaction completed ok */
141 stat = nv_mask(dev, 0x00e4e8 + (ch * 0x50), 0, 0);
142 if (!(stat & 0x000f0f00)) {
143 ret = 0;
144 break;
145 }
146
147 AUX_DBG("%02d 0x%08x 0x%08x\n", retries, ctrl, stat);
148 }
149
150 if (type & 1) {
151 for (i = 0; i < 16; i += 4) {
152 xbuf[i / 4] = nv_rd32(dev, 0x00e4d0 + (ch * 0x50) + i);
153 AUX_DBG("rd 0x%08x\n", xbuf[i / 4]);
154 }
155 memcpy(data, xbuf, size);
156 }
157
158out:
159 auxch_fini(dev, ch);
160 return ret;
161}
162
Ben Skeggs46959b72011-07-01 15:51:49 +1000163static u32
164dp_link_bw_get(struct drm_device *dev, int or, int link)
165{
166 u32 ctrl = nv_rd32(dev, 0x614300 + (or * 0x800));
167 if (!(ctrl & 0x000c0000))
168 return 162000;
169 return 270000;
170}
171
172static int
173dp_lane_count_get(struct drm_device *dev, int or, int link)
174{
175 u32 ctrl = nv_rd32(dev, NV50_SOR_DP_CTRL(or, link));
176 switch (ctrl & 0x000f0000) {
177 case 0x00010000: return 1;
178 case 0x00030000: return 2;
179 default:
180 return 4;
181 }
182}
183
184void
185nouveau_dp_tu_update(struct drm_device *dev, int or, int link, u32 clk, u32 bpp)
186{
187 const u32 symbol = 100000;
188 int bestTU = 0, bestVTUi = 0, bestVTUf = 0, bestVTUa = 0;
189 int TU, VTUi, VTUf, VTUa;
190 u64 link_data_rate, link_ratio, unk;
191 u32 best_diff = 64 * symbol;
192 u32 link_nr, link_bw, r;
193
194 /* calculate packed data rate for each lane */
195 link_nr = dp_lane_count_get(dev, or, link);
196 link_data_rate = (clk * bpp / 8) / link_nr;
197
198 /* calculate ratio of packed data rate to link symbol rate */
199 link_bw = dp_link_bw_get(dev, or, link);
200 link_ratio = link_data_rate * symbol;
201 r = do_div(link_ratio, link_bw);
202
203 for (TU = 64; TU >= 32; TU--) {
204 /* calculate average number of valid symbols in each TU */
205 u32 tu_valid = link_ratio * TU;
206 u32 calc, diff;
207
208 /* find a hw representation for the fraction.. */
209 VTUi = tu_valid / symbol;
210 calc = VTUi * symbol;
211 diff = tu_valid - calc;
212 if (diff) {
213 if (diff >= (symbol / 2)) {
214 VTUf = symbol / (symbol - diff);
215 if (symbol - (VTUf * diff))
216 VTUf++;
217
218 if (VTUf <= 15) {
219 VTUa = 1;
220 calc += symbol - (symbol / VTUf);
221 } else {
222 VTUa = 0;
223 VTUf = 1;
224 calc += symbol;
225 }
226 } else {
227 VTUa = 0;
228 VTUf = min((int)(symbol / diff), 15);
229 calc += symbol / VTUf;
230 }
231
232 diff = calc - tu_valid;
233 } else {
234 /* no remainder, but the hw doesn't like the fractional
235 * part to be zero. decrement the integer part and
236 * have the fraction add a whole symbol back
237 */
238 VTUa = 0;
239 VTUf = 1;
240 VTUi--;
241 }
242
243 if (diff < best_diff) {
244 best_diff = diff;
245 bestTU = TU;
246 bestVTUa = VTUa;
247 bestVTUf = VTUf;
248 bestVTUi = VTUi;
249 if (diff == 0)
250 break;
251 }
252 }
253
254 if (!bestTU) {
255 NV_ERROR(dev, "DP: unable to find suitable config\n");
256 return;
257 }
258
259 /* XXX close to vbios numbers, but not right */
260 unk = (symbol - link_ratio) * bestTU;
261 unk *= link_ratio;
262 r = do_div(unk, symbol);
263 r = do_div(unk, symbol);
264 unk += 6;
265
266 nv_mask(dev, NV50_SOR_DP_CTRL(or, link), 0x000001fc, bestTU << 2);
267 nv_mask(dev, NV50_SOR_DP_SCFG(or, link), 0x010f7f3f, bestVTUa << 24 |
268 bestVTUf << 16 |
269 bestVTUi << 8 |
270 unk);
271}
272
Ben Skeggs5f1800b2011-08-05 14:07:04 +1000273u8 *
274nouveau_dp_bios_data(struct drm_device *dev, struct dcb_entry *dcb, u8 **entry)
275{
Ben Skeggs5f1800b2011-08-05 14:07:04 +1000276 struct bit_entry d;
277 u8 *table;
278 int i;
279
280 if (bit_table(dev, 'd', &d)) {
281 NV_ERROR(dev, "BIT 'd' table not found\n");
282 return NULL;
283 }
284
285 if (d.version != 1) {
286 NV_ERROR(dev, "BIT 'd' table version %d unknown\n", d.version);
287 return NULL;
288 }
289
Ben Skeggsf9f9f532011-10-12 16:48:48 +1000290 table = ROMPTR(dev, d.data[0]);
Ben Skeggs5f1800b2011-08-05 14:07:04 +1000291 if (!table) {
292 NV_ERROR(dev, "displayport table pointer invalid\n");
293 return NULL;
294 }
295
296 switch (table[0]) {
297 case 0x20:
298 case 0x21:
Ben Skeggsc16a3a32011-08-05 14:47:28 +1000299 case 0x30:
Ben Skeggs5f1800b2011-08-05 14:07:04 +1000300 break;
301 default:
302 NV_ERROR(dev, "displayport table 0x%02x unknown\n", table[0]);
303 return NULL;
304 }
305
306 for (i = 0; i < table[3]; i++) {
Ben Skeggsf9f9f532011-10-12 16:48:48 +1000307 *entry = ROMPTR(dev, table[table[1] + (i * table[2])]);
Ben Skeggs5f1800b2011-08-05 14:07:04 +1000308 if (*entry && bios_encoder_match(dcb, ROM32((*entry)[0])))
309 return table;
310 }
311
312 NV_ERROR(dev, "displayport encoder table not found\n");
313 return NULL;
314}
315
Ben Skeggs27a45982011-08-04 09:26:44 +1000316/******************************************************************************
317 * link training
318 *****************************************************************************/
319struct dp_state {
320 struct dcb_entry *dcb;
Ben Skeggs5f1800b2011-08-05 14:07:04 +1000321 u8 *table;
322 u8 *entry;
Ben Skeggs27a45982011-08-04 09:26:44 +1000323 int auxch;
324 int crtc;
325 int or;
326 int link;
Ben Skeggs52e0d0e2011-08-04 14:31:28 +1000327 u8 *dpcd;
Ben Skeggs27a45982011-08-04 09:26:44 +1000328 int link_nr;
329 u32 link_bw;
330 u8 stat[6];
331 u8 conf[4];
332};
333
334static void
335dp_set_link_config(struct drm_device *dev, struct dp_state *dp)
Ben Skeggs6ee73862009-12-11 19:24:15 +1000336{
Ben Skeggs27a45982011-08-04 09:26:44 +1000337 int or = dp->or, link = dp->link;
Ben Skeggs5f1800b2011-08-05 14:07:04 +1000338 u8 *entry, sink[2];
Ben Skeggs28e2d122011-08-04 14:16:45 +1000339 u32 dp_ctrl;
Ben Skeggsc16a3a32011-08-05 14:47:28 +1000340 u16 script;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000341
Ben Skeggs27a45982011-08-04 09:26:44 +1000342 NV_DEBUG_KMS(dev, "%d lanes at %d KB/s\n", dp->link_nr, dp->link_bw);
Ben Skeggs6ee73862009-12-11 19:24:15 +1000343
Ben Skeggs28e2d122011-08-04 14:16:45 +1000344 /* set selected link rate on source */
Ben Skeggs27a45982011-08-04 09:26:44 +1000345 switch (dp->link_bw) {
346 case 270000:
Ben Skeggs28e2d122011-08-04 14:16:45 +1000347 nv_mask(dev, 0x614300 + (or * 0x800), 0x000c0000, 0x00040000);
Ben Skeggs27a45982011-08-04 09:26:44 +1000348 sink[0] = DP_LINK_BW_2_7;
349 break;
350 default:
Ben Skeggs28e2d122011-08-04 14:16:45 +1000351 nv_mask(dev, 0x614300 + (or * 0x800), 0x000c0000, 0x00000000);
Ben Skeggs27a45982011-08-04 09:26:44 +1000352 sink[0] = DP_LINK_BW_1_62;
353 break;
354 }
355
Ben Skeggs28e2d122011-08-04 14:16:45 +1000356 /* offset +0x0a of each dp encoder table entry is a pointer to another
357 * table, that has (among other things) pointers to more scripts that
358 * need to be executed, this time depending on link speed.
359 */
Ben Skeggsf9f9f532011-10-12 16:48:48 +1000360 entry = ROMPTR(dev, dp->entry[10]);
Ben Skeggs5f1800b2011-08-05 14:07:04 +1000361 if (entry) {
Ben Skeggsc16a3a32011-08-05 14:47:28 +1000362 if (dp->table[0] < 0x30) {
363 while (dp->link_bw < (ROM16(entry[0]) * 10))
364 entry += 4;
365 script = ROM16(entry[2]);
366 } else {
367 while (dp->link_bw < (entry[0] * 27000))
368 entry += 3;
369 script = ROM16(entry[1]);
370 }
Ben Skeggs28e2d122011-08-04 14:16:45 +1000371
Ben Skeggsc16a3a32011-08-05 14:47:28 +1000372 nouveau_bios_run_init_table(dev, script, dp->dcb, dp->crtc);
Ben Skeggs28e2d122011-08-04 14:16:45 +1000373 }
374
375 /* configure lane count on the source */
Ben Skeggs27a45982011-08-04 09:26:44 +1000376 dp_ctrl = ((1 << dp->link_nr) - 1) << 16;
377 sink[1] = dp->link_nr;
Ben Skeggs52e0d0e2011-08-04 14:31:28 +1000378 if (dp->dpcd[2] & DP_ENHANCED_FRAME_CAP) {
Ben Skeggs27a45982011-08-04 09:26:44 +1000379 dp_ctrl |= 0x00004000;
380 sink[1] |= DP_LANE_COUNT_ENHANCED_FRAME_EN;
381 }
382
Ben Skeggs27a45982011-08-04 09:26:44 +1000383 nv_mask(dev, NV50_SOR_DP_CTRL(or, link), 0x001f4000, dp_ctrl);
384
Ben Skeggs28e2d122011-08-04 14:16:45 +1000385 /* inform the sink of the new configuration */
Ben Skeggs27a45982011-08-04 09:26:44 +1000386 auxch_tx(dev, dp->auxch, 8, DP_LINK_BW_SET, sink, 2);
387}
388
389static void
390dp_set_training_pattern(struct drm_device *dev, struct dp_state *dp, u8 tp)
391{
Ben Skeggs5b3eb952011-08-05 15:56:53 +1000392 u8 sink_tp;
393
Ben Skeggs27a45982011-08-04 09:26:44 +1000394 NV_DEBUG_KMS(dev, "training pattern %d\n", tp);
Ben Skeggs5b3eb952011-08-05 15:56:53 +1000395
Ben Skeggs27a45982011-08-04 09:26:44 +1000396 nv_mask(dev, NV50_SOR_DP_CTRL(dp->or, dp->link), 0x0f000000, tp << 24);
Ben Skeggs5b3eb952011-08-05 15:56:53 +1000397
398 auxch_tx(dev, dp->auxch, 9, DP_TRAINING_PATTERN_SET, &sink_tp, 1);
399 sink_tp &= ~DP_TRAINING_PATTERN_MASK;
400 sink_tp |= tp;
401 auxch_tx(dev, dp->auxch, 8, DP_TRAINING_PATTERN_SET, &sink_tp, 1);
Ben Skeggs6ee73862009-12-11 19:24:15 +1000402}
403
Ben Skeggs1b45dbe2011-08-05 11:09:21 +1000404static const u8 nv50_lane_map[] = { 16, 8, 0, 24 };
405static const u8 nvaf_lane_map[] = { 24, 16, 8, 0 };
406
Ben Skeggs6ee73862009-12-11 19:24:15 +1000407static int
Ben Skeggs27a45982011-08-04 09:26:44 +1000408dp_link_train_commit(struct drm_device *dev, struct dp_state *dp)
Ben Skeggs6ee73862009-12-11 19:24:15 +1000409{
Ben Skeggs1b45dbe2011-08-05 11:09:21 +1000410 struct drm_nouveau_private *dev_priv = dev->dev_private;
Ben Skeggs27a45982011-08-04 09:26:44 +1000411 u32 mask = 0, drv = 0, pre = 0, unk = 0;
Ben Skeggs1b45dbe2011-08-05 11:09:21 +1000412 const u8 *shifts;
Ben Skeggs27a45982011-08-04 09:26:44 +1000413 int link = dp->link;
414 int or = dp->or;
415 int i;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000416
Ben Skeggs1b45dbe2011-08-05 11:09:21 +1000417 if (dev_priv->chipset != 0xaf)
418 shifts = nv50_lane_map;
419 else
420 shifts = nvaf_lane_map;
421
Ben Skeggs27a45982011-08-04 09:26:44 +1000422 for (i = 0; i < dp->link_nr; i++) {
Ben Skeggs5f1800b2011-08-05 14:07:04 +1000423 u8 *conf = dp->entry + dp->table[4];
Ben Skeggsc16a3a32011-08-05 14:47:28 +1000424 u8 lane = (dp->stat[4 + (i >> 1)] >> ((i & 1) * 4)) & 0xf;
425 u8 lpre = (lane & 0x0c) >> 2;
426 u8 lvsw = (lane & 0x03) >> 0;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000427
Ben Skeggsc16a3a32011-08-05 14:47:28 +1000428 mask |= 0xff << shifts[i];
429 unk |= 1 << (shifts[i] >> 3);
Ben Skeggs27a45982011-08-04 09:26:44 +1000430
Ben Skeggsc16a3a32011-08-05 14:47:28 +1000431 dp->conf[i] = (lpre << 3) | lvsw;
432 if (lvsw == DP_TRAIN_VOLTAGE_SWING_1200)
Ben Skeggs27a45982011-08-04 09:26:44 +1000433 dp->conf[i] |= DP_TRAIN_MAX_SWING_REACHED;
Ben Skeggsc16a3a32011-08-05 14:47:28 +1000434 if (lpre == DP_TRAIN_PRE_EMPHASIS_9_5)
Ben Skeggs27a45982011-08-04 09:26:44 +1000435 dp->conf[i] |= DP_TRAIN_MAX_PRE_EMPHASIS_REACHED;
436
437 NV_DEBUG_KMS(dev, "config lane %d %02x\n", i, dp->conf[i]);
438
Ben Skeggsc16a3a32011-08-05 14:47:28 +1000439 if (dp->table[0] < 0x30) {
440 u8 *last = conf + (dp->entry[4] * dp->table[5]);
441 while (lvsw != conf[0] || lpre != conf[1]) {
442 conf += dp->table[5];
443 if (conf >= last)
444 return -EINVAL;
445 }
446
447 conf += 2;
448 } else {
449 /* no lookup table anymore, set entries for each
450 * combination of voltage swing and pre-emphasis
451 * level allowed by the DP spec.
452 */
453 switch (lvsw) {
454 case 0: lpre += 0; break;
455 case 1: lpre += 4; break;
456 case 2: lpre += 7; break;
457 case 3: lpre += 9; break;
458 }
459
460 conf = conf + (lpre * dp->table[5]);
461 conf++;
462 }
463
464 drv |= conf[0] << shifts[i];
465 pre |= conf[1] << shifts[i];
466 unk = (unk & ~0x0000ff00) | (conf[2] << 8);
Ben Skeggs27a45982011-08-04 09:26:44 +1000467 }
468
469 nv_mask(dev, NV50_SOR_DP_UNK118(or, link), mask, drv);
470 nv_mask(dev, NV50_SOR_DP_UNK120(or, link), mask, pre);
471 nv_mask(dev, NV50_SOR_DP_UNK130(or, link), 0x0000ff0f, unk);
472
473 return auxch_tx(dev, dp->auxch, 8, DP_TRAINING_LANE0_SET, dp->conf, 4);
Ben Skeggs6ee73862009-12-11 19:24:15 +1000474}
475
476static int
Ben Skeggs27a45982011-08-04 09:26:44 +1000477dp_link_train_update(struct drm_device *dev, struct dp_state *dp, u32 delay)
Ben Skeggs6ee73862009-12-11 19:24:15 +1000478{
Ben Skeggs6ee73862009-12-11 19:24:15 +1000479 int ret;
480
Ben Skeggs27a45982011-08-04 09:26:44 +1000481 udelay(delay);
Ben Skeggs6ee73862009-12-11 19:24:15 +1000482
Ben Skeggs27a45982011-08-04 09:26:44 +1000483 ret = auxch_tx(dev, dp->auxch, 9, DP_LANE0_1_STATUS, dp->stat, 6);
Ben Skeggs6ee73862009-12-11 19:24:15 +1000484 if (ret)
485 return ret;
Ben Skeggs27a45982011-08-04 09:26:44 +1000486
487 NV_DEBUG_KMS(dev, "status %02x %02x %02x %02x %02x %02x\n",
488 dp->stat[0], dp->stat[1], dp->stat[2], dp->stat[3],
489 dp->stat[4], dp->stat[5]);
490 return 0;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000491}
492
493static int
Ben Skeggs27a45982011-08-04 09:26:44 +1000494dp_link_train_cr(struct drm_device *dev, struct dp_state *dp)
Ben Skeggs6ee73862009-12-11 19:24:15 +1000495{
Ben Skeggs27a45982011-08-04 09:26:44 +1000496 bool cr_done = false, abort = false;
497 int voltage = dp->conf[0] & DP_TRAIN_VOLTAGE_SWING_MASK;
498 int tries = 0, i;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000499
Ben Skeggs27a45982011-08-04 09:26:44 +1000500 dp_set_training_pattern(dev, dp, DP_TRAINING_PATTERN_1);
Ben Skeggs6ee73862009-12-11 19:24:15 +1000501
Ben Skeggs27a45982011-08-04 09:26:44 +1000502 do {
503 if (dp_link_train_commit(dev, dp) ||
504 dp_link_train_update(dev, dp, 100))
Ben Skeggs6ee73862009-12-11 19:24:15 +1000505 break;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000506
Ben Skeggs27a45982011-08-04 09:26:44 +1000507 cr_done = true;
508 for (i = 0; i < dp->link_nr; i++) {
509 u8 lane = (dp->stat[i >> 1] >> ((i & 1) * 4)) & 0xf;
510 if (!(lane & DP_LANE_CR_DONE)) {
511 cr_done = false;
512 if (dp->conf[i] & DP_TRAIN_MAX_SWING_REACHED)
513 abort = true;
514 break;
515 }
516 }
Ben Skeggs6ee73862009-12-11 19:24:15 +1000517
Ben Skeggs27a45982011-08-04 09:26:44 +1000518 if ((dp->conf[0] & DP_TRAIN_VOLTAGE_SWING_MASK) != voltage) {
519 voltage = dp->conf[0] & DP_TRAIN_VOLTAGE_SWING_MASK;
520 tries = 0;
521 }
522 } while (!cr_done && !abort && ++tries < 5);
Ben Skeggs6ee73862009-12-11 19:24:15 +1000523
Ben Skeggs27a45982011-08-04 09:26:44 +1000524 return cr_done ? 0 : -1;
525}
Ben Skeggs6ee73862009-12-11 19:24:15 +1000526
Ben Skeggs27a45982011-08-04 09:26:44 +1000527static int
528dp_link_train_eq(struct drm_device *dev, struct dp_state *dp)
529{
530 bool eq_done, cr_done = true;
531 int tries = 0, i;
532
533 dp_set_training_pattern(dev, dp, DP_TRAINING_PATTERN_2);
534
535 do {
536 if (dp_link_train_update(dev, dp, 400))
537 break;
538
539 eq_done = !!(dp->stat[2] & DP_INTERLANE_ALIGN_DONE);
540 for (i = 0; i < dp->link_nr && eq_done; i++) {
541 u8 lane = (dp->stat[i >> 1] >> ((i & 1) * 4)) & 0xf;
542 if (!(lane & DP_LANE_CR_DONE))
543 cr_done = false;
544 if (!(lane & DP_LANE_CHANNEL_EQ_DONE) ||
545 !(lane & DP_LANE_SYMBOL_LOCKED))
546 eq_done = false;
547 }
548
549 if (dp_link_train_commit(dev, dp))
550 break;
551 } while (!eq_done && cr_done && ++tries <= 5);
552
553 return eq_done ? 0 : -1;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000554}
555
556bool
Ben Skeggsa002fec2011-08-04 11:04:47 +1000557nouveau_dp_link_train(struct drm_encoder *encoder, u32 datarate)
Ben Skeggs6ee73862009-12-11 19:24:15 +1000558{
Ben Skeggs27a45982011-08-04 09:26:44 +1000559 struct drm_nouveau_private *dev_priv = encoder->dev->dev_private;
Ben Skeggsee2e0132010-07-26 09:28:25 +1000560 struct nouveau_gpio_engine *pgpio = &dev_priv->engine.gpio;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000561 struct nouveau_encoder *nv_encoder = nouveau_encoder(encoder);
Ben Skeggs27a45982011-08-04 09:26:44 +1000562 struct nouveau_crtc *nv_crtc = nouveau_crtc(encoder->crtc);
563 struct nouveau_connector *nv_connector =
564 nouveau_encoder_connector_get(nv_encoder);
565 struct drm_device *dev = encoder->dev;
566 struct nouveau_i2c_chan *auxch;
567 const u32 bw_list[] = { 270000, 162000, 0 };
568 const u32 *link_bw = bw_list;
569 struct dp_state dp;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000570
Ben Skeggs27a45982011-08-04 09:26:44 +1000571 auxch = nouveau_i2c_find(dev, nv_encoder->dcb->i2c_index);
572 if (!auxch)
Ben Skeggsb01f0602010-07-23 11:39:03 +1000573 return false;
574
Ben Skeggs5f1800b2011-08-05 14:07:04 +1000575 dp.table = nouveau_dp_bios_data(dev, nv_encoder->dcb, &dp.entry);
576 if (!dp.table)
Ben Skeggs27a45982011-08-04 09:26:44 +1000577 return -EINVAL;
Ben Skeggsea4718d2010-07-06 11:00:42 +1000578
Ben Skeggs27a45982011-08-04 09:26:44 +1000579 dp.dcb = nv_encoder->dcb;
580 dp.crtc = nv_crtc->index;
581 dp.auxch = auxch->rd;
582 dp.or = nv_encoder->or;
583 dp.link = !(nv_encoder->dcb->sorconf.link & 1);
Ben Skeggs52e0d0e2011-08-04 14:31:28 +1000584 dp.dpcd = nv_encoder->dp.dpcd;
Ben Skeggs27a45982011-08-04 09:26:44 +1000585
586 /* some sinks toggle hotplug in response to some of the actions
587 * we take during link training (DP_SET_POWER is one), we need
588 * to ignore them for the moment to avoid races.
Ben Skeggsb01f0602010-07-23 11:39:03 +1000589 */
Ben Skeggs27a45982011-08-04 09:26:44 +1000590 pgpio->irq_enable(dev, nv_connector->dcb->gpio_tag, false);
Ben Skeggsb01f0602010-07-23 11:39:03 +1000591
Ben Skeggs52e0d0e2011-08-04 14:31:28 +1000592 /* enable down-spreading, if possible */
Ben Skeggs5f1800b2011-08-05 14:07:04 +1000593 if (dp.table[1] >= 16) {
594 u16 script = ROM16(dp.entry[14]);
Ben Skeggs52e0d0e2011-08-04 14:31:28 +1000595 if (nv_encoder->dp.dpcd[3] & 1)
Ben Skeggs5f1800b2011-08-05 14:07:04 +1000596 script = ROM16(dp.entry[12]);
Ben Skeggs52e0d0e2011-08-04 14:31:28 +1000597
598 nouveau_bios_run_init_table(dev, script, dp.dcb, dp.crtc);
599 }
600
Ben Skeggs27a45982011-08-04 09:26:44 +1000601 /* execute pre-train script from vbios */
Ben Skeggs5f1800b2011-08-05 14:07:04 +1000602 nouveau_bios_run_init_table(dev, ROM16(dp.entry[6]), dp.dcb, dp.crtc);
Ben Skeggs27a45982011-08-04 09:26:44 +1000603
604 /* start off at highest link rate supported by encoder and display */
Ben Skeggs75a1fcc2011-08-04 09:55:44 +1000605 while (*link_bw > nv_encoder->dp.link_bw)
Ben Skeggs27a45982011-08-04 09:26:44 +1000606 link_bw++;
607
608 while (link_bw[0]) {
609 /* find minimum required lane count at this link rate */
610 dp.link_nr = nv_encoder->dp.link_nr;
611 while ((dp.link_nr >> 1) * link_bw[0] > datarate)
612 dp.link_nr >>= 1;
613
614 /* drop link rate to minimum with this lane count */
615 while ((link_bw[1] * dp.link_nr) > datarate)
616 link_bw++;
617 dp.link_bw = link_bw[0];
618
619 /* program selected link configuration */
620 dp_set_link_config(dev, &dp);
621
622 /* attempt to train the link at this configuration */
623 memset(dp.stat, 0x00, sizeof(dp.stat));
624 if (!dp_link_train_cr(dev, &dp) &&
625 !dp_link_train_eq(dev, &dp))
626 break;
627
628 /* retry at lower rate */
629 link_bw++;
Ben Skeggsea4718d2010-07-06 11:00:42 +1000630 }
631
Ben Skeggs27a45982011-08-04 09:26:44 +1000632 /* finish link training */
633 dp_set_training_pattern(dev, &dp, DP_TRAINING_PATTERN_DISABLE);
Ben Skeggs6ee73862009-12-11 19:24:15 +1000634
Ben Skeggs27a45982011-08-04 09:26:44 +1000635 /* execute post-train script from vbios */
Ben Skeggs5f1800b2011-08-05 14:07:04 +1000636 nouveau_bios_run_init_table(dev, ROM16(dp.entry[8]), dp.dcb, dp.crtc);
Ben Skeggsea4718d2010-07-06 11:00:42 +1000637
Ben Skeggsb01f0602010-07-23 11:39:03 +1000638 /* re-enable hotplug detect */
Ben Skeggs27a45982011-08-04 09:26:44 +1000639 pgpio->irq_enable(dev, nv_connector->dcb->gpio_tag, true);
640 return true;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000641}
642
643bool
644nouveau_dp_detect(struct drm_encoder *encoder)
645{
646 struct nouveau_encoder *nv_encoder = nouveau_encoder(encoder);
647 struct drm_device *dev = encoder->dev;
Ben Skeggs52e0d0e2011-08-04 14:31:28 +1000648 struct nouveau_i2c_chan *auxch;
649 u8 *dpcd = nv_encoder->dp.dpcd;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000650 int ret;
651
Ben Skeggs52e0d0e2011-08-04 14:31:28 +1000652 auxch = nouveau_i2c_find(dev, nv_encoder->dcb->i2c_index);
653 if (!auxch)
654 return false;
655
656 ret = auxch_tx(dev, auxch->rd, 9, DP_DPCD_REV, dpcd, 8);
Ben Skeggs6ee73862009-12-11 19:24:15 +1000657 if (ret)
658 return false;
659
Ben Skeggs75a1fcc2011-08-04 09:55:44 +1000660 nv_encoder->dp.link_bw = 27000 * dpcd[1];
Ben Skeggs85341f22010-09-28 10:03:57 +1000661 nv_encoder->dp.link_nr = dpcd[2] & DP_MAX_LANE_COUNT_MASK;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000662
Ben Skeggs75a1fcc2011-08-04 09:55:44 +1000663 NV_DEBUG_KMS(dev, "display: %dx%d dpcd 0x%02x\n",
664 nv_encoder->dp.link_nr, nv_encoder->dp.link_bw, dpcd[0]);
665 NV_DEBUG_KMS(dev, "encoder: %dx%d\n",
666 nv_encoder->dcb->dpconf.link_nr,
667 nv_encoder->dcb->dpconf.link_bw);
668
669 if (nv_encoder->dcb->dpconf.link_nr < nv_encoder->dp.link_nr)
670 nv_encoder->dp.link_nr = nv_encoder->dcb->dpconf.link_nr;
671 if (nv_encoder->dcb->dpconf.link_bw < nv_encoder->dp.link_bw)
672 nv_encoder->dp.link_bw = nv_encoder->dcb->dpconf.link_bw;
673
674 NV_DEBUG_KMS(dev, "maximum: %dx%d\n",
675 nv_encoder->dp.link_nr, nv_encoder->dp.link_bw);
Ben Skeggsfe224bb2010-09-27 08:29:33 +1000676
Ben Skeggs6ee73862009-12-11 19:24:15 +1000677 return true;
678}
679
680int
681nouveau_dp_auxch(struct nouveau_i2c_chan *auxch, int cmd, int addr,
682 uint8_t *data, int data_nr)
683{
Ben Skeggs43720132011-07-20 15:50:14 +1000684 return auxch_tx(auxch->dev, auxch->rd, cmd, addr, data, data_nr);
Ben Skeggs6ee73862009-12-11 19:24:15 +1000685}
686
Ben Skeggsc020c9a2010-07-29 21:01:45 +1000687static int
688nouveau_dp_i2c_xfer(struct i2c_adapter *adap, struct i2c_msg *msgs, int num)
Ben Skeggs6ee73862009-12-11 19:24:15 +1000689{
Ben Skeggsc020c9a2010-07-29 21:01:45 +1000690 struct nouveau_i2c_chan *auxch = (struct nouveau_i2c_chan *)adap;
Ben Skeggsc020c9a2010-07-29 21:01:45 +1000691 struct i2c_msg *msg = msgs;
692 int ret, mcnt = num;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000693
Ben Skeggsc020c9a2010-07-29 21:01:45 +1000694 while (mcnt--) {
695 u8 remaining = msg->len;
696 u8 *ptr = msg->buf;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000697
Ben Skeggsc020c9a2010-07-29 21:01:45 +1000698 while (remaining) {
699 u8 cnt = (remaining > 16) ? 16 : remaining;
700 u8 cmd;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000701
Ben Skeggsc020c9a2010-07-29 21:01:45 +1000702 if (msg->flags & I2C_M_RD)
703 cmd = AUX_I2C_READ;
704 else
705 cmd = AUX_I2C_WRITE;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000706
Ben Skeggsc020c9a2010-07-29 21:01:45 +1000707 if (mcnt || remaining > 16)
708 cmd |= AUX_I2C_MOT;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000709
Ben Skeggsc020c9a2010-07-29 21:01:45 +1000710 ret = nouveau_dp_auxch(auxch, cmd, msg->addr, ptr, cnt);
711 if (ret < 0)
712 return ret;
713
Ben Skeggsc020c9a2010-07-29 21:01:45 +1000714 ptr += cnt;
715 remaining -= cnt;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000716 }
Ben Skeggsc020c9a2010-07-29 21:01:45 +1000717
718 msg++;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000719 }
Ben Skeggsc020c9a2010-07-29 21:01:45 +1000720
721 return num;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000722}
723
Ben Skeggsc020c9a2010-07-29 21:01:45 +1000724static u32
725nouveau_dp_i2c_func(struct i2c_adapter *adap)
726{
727 return I2C_FUNC_I2C | I2C_FUNC_SMBUS_EMUL;
728}
729
730const struct i2c_algorithm nouveau_dp_i2c_algo = {
731 .master_xfer = nouveau_dp_i2c_xfer,
732 .functionality = nouveau_dp_i2c_func
733};