blob: ccab9dfc52178a91e015a2373d4f5e25cc8a3fb0 [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/*
2 * linux/include/linux/mtd/nand.h
3 *
David Woodhouse44d1b982008-06-05 22:46:18 -07004 * Copyright (c) 2000 David Woodhouse <dwmw2@infradead.org>
Linus Torvalds1da177e2005-04-16 15:20:36 -07005 * Steven J. Hill <sjhill@realitydiluted.com>
6 * Thomas Gleixner <tglx@linutronix.de>
7 *
Linus Torvalds1da177e2005-04-16 15:20:36 -07008 * This program is free software; you can redistribute it and/or modify
9 * it under the terms of the GNU General Public License version 2 as
10 * published by the Free Software Foundation.
11 *
Thomas Gleixner2c0a2be2006-05-23 11:50:56 +020012 * Info:
13 * Contains standard defines and IDs for NAND flash devices
Linus Torvalds1da177e2005-04-16 15:20:36 -070014 *
Thomas Gleixner2c0a2be2006-05-23 11:50:56 +020015 * Changelog:
16 * See git changelog.
Linus Torvalds1da177e2005-04-16 15:20:36 -070017 */
18#ifndef __LINUX_MTD_NAND_H
19#define __LINUX_MTD_NAND_H
20
Linus Torvalds1da177e2005-04-16 15:20:36 -070021#include <linux/wait.h>
22#include <linux/spinlock.h>
23#include <linux/mtd/mtd.h>
Alessandro Rubini30631cb2009-09-20 23:28:14 +020024#include <linux/mtd/flashchip.h>
Alessandro Rubinic62d81b2009-09-20 23:28:04 +020025#include <linux/mtd/bbm.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070026
27struct mtd_info;
28/* Scan and identify a NAND device */
29extern int nand_scan (struct mtd_info *mtd, int max_chips);
David Woodhouse3b85c322006-09-25 17:06:53 +010030/* Separate phases of nand_scan(), allowing board driver to intervene
31 * and override command or ECC setup according to flash type */
32extern int nand_scan_ident(struct mtd_info *mtd, int max_chips);
33extern int nand_scan_tail(struct mtd_info *mtd);
34
Linus Torvalds1da177e2005-04-16 15:20:36 -070035/* Free resources held by the NAND device */
36extern void nand_release (struct mtd_info *mtd);
37
David Woodhouseb77d95c2006-09-25 21:58:50 +010038/* Internal helper for board drivers which need to override command function */
39extern void nand_wait_ready(struct mtd_info *mtd);
40
Linus Torvalds1da177e2005-04-16 15:20:36 -070041/* The maximum number of NAND chips in an array */
42#define NAND_MAX_CHIPS 8
43
44/* This constant declares the max. oobsize / page, which
45 * is supported now. If you add a chip with bigger oobsize/page
46 * adjust this accordingly.
47 */
Thomas Gleixner81ec5362007-12-12 17:27:03 +010048#define NAND_MAX_OOBSIZE 128
49#define NAND_MAX_PAGESIZE 4096
Linus Torvalds1da177e2005-04-16 15:20:36 -070050
51/*
52 * Constants for hardware specific CLE/ALE/NCE function
Thomas Gleixner7abd3ef2006-05-23 23:25:53 +020053 *
54 * These are bits which can be or'ed to set/clear multiple
55 * bits in one go.
56 */
Linus Torvalds1da177e2005-04-16 15:20:36 -070057/* Select the chip by setting nCE to low */
Thomas Gleixner7abd3ef2006-05-23 23:25:53 +020058#define NAND_NCE 0x01
Linus Torvalds1da177e2005-04-16 15:20:36 -070059/* Select the command latch by setting CLE to high */
Thomas Gleixner7abd3ef2006-05-23 23:25:53 +020060#define NAND_CLE 0x02
Linus Torvalds1da177e2005-04-16 15:20:36 -070061/* Select the address latch by setting ALE to high */
Thomas Gleixner7abd3ef2006-05-23 23:25:53 +020062#define NAND_ALE 0x04
63
64#define NAND_CTRL_CLE (NAND_NCE | NAND_CLE)
65#define NAND_CTRL_ALE (NAND_NCE | NAND_ALE)
66#define NAND_CTRL_CHANGE 0x80
Linus Torvalds1da177e2005-04-16 15:20:36 -070067
68/*
69 * Standard NAND flash commands
70 */
71#define NAND_CMD_READ0 0
72#define NAND_CMD_READ1 1
Thomas Gleixner7bc33122006-06-20 20:05:05 +020073#define NAND_CMD_RNDOUT 5
Linus Torvalds1da177e2005-04-16 15:20:36 -070074#define NAND_CMD_PAGEPROG 0x10
75#define NAND_CMD_READOOB 0x50
76#define NAND_CMD_ERASE1 0x60
77#define NAND_CMD_STATUS 0x70
78#define NAND_CMD_STATUS_MULTI 0x71
79#define NAND_CMD_SEQIN 0x80
Thomas Gleixner7bc33122006-06-20 20:05:05 +020080#define NAND_CMD_RNDIN 0x85
Linus Torvalds1da177e2005-04-16 15:20:36 -070081#define NAND_CMD_READID 0x90
82#define NAND_CMD_ERASE2 0xd0
83#define NAND_CMD_RESET 0xff
84
85/* Extended commands for large page devices */
86#define NAND_CMD_READSTART 0x30
Thomas Gleixner7bc33122006-06-20 20:05:05 +020087#define NAND_CMD_RNDOUTSTART 0xE0
Linus Torvalds1da177e2005-04-16 15:20:36 -070088#define NAND_CMD_CACHEDPROG 0x15
89
David A. Marlin28a48de2005-01-17 18:29:21 +000090/* Extended commands for AG-AND device */
Thomas Gleixner61ecfa82005-11-07 11:15:31 +000091/*
92 * Note: the command for NAND_CMD_DEPLETE1 is really 0x00 but
David A. Marlin28a48de2005-01-17 18:29:21 +000093 * there is no way to distinguish that from NAND_CMD_READ0
94 * until the remaining sequence of commands has been completed
95 * so add a high order bit and mask it off in the command.
96 */
97#define NAND_CMD_DEPLETE1 0x100
98#define NAND_CMD_DEPLETE2 0x38
99#define NAND_CMD_STATUS_MULTI 0x71
100#define NAND_CMD_STATUS_ERROR 0x72
101/* multi-bank error status (banks 0-3) */
102#define NAND_CMD_STATUS_ERROR0 0x73
103#define NAND_CMD_STATUS_ERROR1 0x74
104#define NAND_CMD_STATUS_ERROR2 0x75
105#define NAND_CMD_STATUS_ERROR3 0x76
106#define NAND_CMD_STATUS_RESET 0x7f
107#define NAND_CMD_STATUS_CLEAR 0xff
108
Thomas Gleixner7abd3ef2006-05-23 23:25:53 +0200109#define NAND_CMD_NONE -1
110
Linus Torvalds1da177e2005-04-16 15:20:36 -0700111/* Status bits */
112#define NAND_STATUS_FAIL 0x01
113#define NAND_STATUS_FAIL_N1 0x02
114#define NAND_STATUS_TRUE_READY 0x20
115#define NAND_STATUS_READY 0x40
116#define NAND_STATUS_WP 0x80
117
Thomas Gleixner61ecfa82005-11-07 11:15:31 +0000118/*
Linus Torvalds1da177e2005-04-16 15:20:36 -0700119 * Constants for ECC_MODES
120 */
Thomas Gleixner6dfc6d22006-05-23 12:00:46 +0200121typedef enum {
122 NAND_ECC_NONE,
123 NAND_ECC_SOFT,
124 NAND_ECC_HW,
125 NAND_ECC_HW_SYNDROME,
Sneha Narnakaje6e0cb132009-09-18 12:51:47 -0700126 NAND_ECC_HW_OOB_FIRST,
Thomas Gleixner6dfc6d22006-05-23 12:00:46 +0200127} nand_ecc_modes_t;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700128
129/*
130 * Constants for Hardware ECC
David A. Marlin068e3c02005-01-24 03:07:46 +0000131 */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700132/* Reset Hardware ECC for read */
133#define NAND_ECC_READ 0
134/* Reset Hardware ECC for write */
135#define NAND_ECC_WRITE 1
136/* Enable Hardware ECC before syndrom is read back from flash */
137#define NAND_ECC_READSYN 2
138
David A. Marlin068e3c02005-01-24 03:07:46 +0000139/* Bit mask for flags passed to do_nand_read_ecc */
140#define NAND_GET_DEVICE 0x80
141
142
Linus Torvalds1da177e2005-04-16 15:20:36 -0700143/* Option constants for bizarre disfunctionality and real
144* features
145*/
146/* Chip can not auto increment pages */
147#define NAND_NO_AUTOINCR 0x00000001
148/* Buswitdh is 16 bit */
149#define NAND_BUSWIDTH_16 0x00000002
150/* Device supports partial programming without padding */
151#define NAND_NO_PADDING 0x00000004
152/* Chip has cache program function */
153#define NAND_CACHEPRG 0x00000008
154/* Chip has copy back function */
155#define NAND_COPYBACK 0x00000010
Thomas Gleixner61ecfa82005-11-07 11:15:31 +0000156/* AND Chip which has 4 banks and a confusing page / block
Linus Torvalds1da177e2005-04-16 15:20:36 -0700157 * assignment. See Renesas datasheet for further information */
158#define NAND_IS_AND 0x00000020
159/* Chip has a array of 4 pages which can be read without
160 * additional ready /busy waits */
Thomas Gleixner61ecfa82005-11-07 11:15:31 +0000161#define NAND_4PAGE_ARRAY 0x00000040
David A. Marlin28a48de2005-01-17 18:29:21 +0000162/* Chip requires that BBT is periodically rewritten to prevent
163 * bits from adjacent blocks from 'leaking' in altering data.
164 * This happens with the Renesas AG-AND chips, possibly others. */
165#define BBT_AUTO_REFRESH 0x00000080
Thomas Gleixner7a306012006-05-25 09:50:16 +0200166/* Chip does not require ready check on read. True
167 * for all large page devices, as they do not support
168 * autoincrement.*/
169#define NAND_NO_READRDY 0x00000100
Thomas Gleixner29072b92006-09-28 15:38:36 +0200170/* Chip does not allow subpage writes */
171#define NAND_NO_SUBPAGE_WRITE 0x00000200
172
Linus Torvalds1da177e2005-04-16 15:20:36 -0700173/* Options valid for Samsung large page devices */
174#define NAND_SAMSUNG_LP_OPTIONS \
175 (NAND_NO_PADDING | NAND_CACHEPRG | NAND_COPYBACK)
176
177/* Macros to identify the above */
178#define NAND_CANAUTOINCR(chip) (!(chip->options & NAND_NO_AUTOINCR))
179#define NAND_MUST_PAD(chip) (!(chip->options & NAND_NO_PADDING))
180#define NAND_HAS_CACHEPROG(chip) ((chip->options & NAND_CACHEPRG))
181#define NAND_HAS_COPYBACK(chip) ((chip->options & NAND_COPYBACK))
Alexey Korolev96d8b642008-07-29 13:54:11 +0100182/* Large page NAND with SOFT_ECC should support subpage reads */
183#define NAND_SUBPAGE_READ(chip) ((chip->ecc.mode == NAND_ECC_SOFT) \
184 && (chip->page_shift > 9))
Linus Torvalds1da177e2005-04-16 15:20:36 -0700185
186/* Mask to zero out the chip options, which come from the id table */
187#define NAND_CHIPOPTIONS_MSK (0x0000ffff & ~NAND_NO_AUTOINCR)
188
189/* Non chip related options */
190/* Use a flash based bad block table. This option is passed to the
191 * default bad block table function. */
192#define NAND_USE_FLASH_BBT 0x00010000
Thomas Gleixner0040bf32005-02-09 12:20:00 +0000193/* This option skips the bbt scan during initialization. */
Thomas Gleixnerf75e5092006-05-26 18:52:08 +0200194#define NAND_SKIP_BBTSCAN 0x00020000
David Woodhouse4bf63fc2006-09-25 17:08:04 +0100195/* This option is defined if the board driver allocates its own buffers
196 (e.g. because it needs them DMA-coherent */
197#define NAND_OWN_BUFFERS 0x00040000
Ben Dooksb1c6e6d2009-11-02 18:12:33 +0000198/* Chip may not exist, so silence any errors in scan */
199#define NAND_SCAN_SILENT_NODEV 0x00080000
200
Linus Torvalds1da177e2005-04-16 15:20:36 -0700201/* Options set by nand scan */
Thomas Gleixnera36ed292006-05-23 11:37:03 +0200202/* Nand scan has allocated controller struct */
Thomas Gleixnerf75e5092006-05-26 18:52:08 +0200203#define NAND_CONTROLLER_ALLOC 0x80000000
Linus Torvalds1da177e2005-04-16 15:20:36 -0700204
Thomas Gleixner29072b92006-09-28 15:38:36 +0200205/* Cell info constants */
206#define NAND_CI_CHIPNR_MSK 0x03
207#define NAND_CI_CELLTYPE_MSK 0x0C
Linus Torvalds1da177e2005-04-16 15:20:36 -0700208
Linus Torvalds1da177e2005-04-16 15:20:36 -0700209/* Keep gcc happy */
210struct nand_chip;
211
212/**
Randy Dunlap844d3b42006-06-28 21:48:27 -0700213 * struct nand_hw_control - Control structure for hardware controller (e.g ECC generator) shared among independent devices
Thomas Gleixner61ecfa82005-11-07 11:15:31 +0000214 * @lock: protection lock
Linus Torvalds1da177e2005-04-16 15:20:36 -0700215 * @active: the mtd device which holds the controller currently
Thomas Gleixner0dfc6242005-05-31 20:39:20 +0100216 * @wq: wait queue to sleep on if a NAND operation is in progress
217 * used instead of the per chip wait queue when a hw controller is available
Linus Torvalds1da177e2005-04-16 15:20:36 -0700218 */
219struct nand_hw_control {
220 spinlock_t lock;
221 struct nand_chip *active;
Thomas Gleixner0dfc6242005-05-31 20:39:20 +0100222 wait_queue_head_t wq;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700223};
224
225/**
Thomas Gleixner6dfc6d22006-05-23 12:00:46 +0200226 * struct nand_ecc_ctrl - Control structure for ecc
227 * @mode: ecc mode
228 * @steps: number of ecc steps per page
229 * @size: data bytes per ecc step
230 * @bytes: ecc bytes per step
Thomas Gleixner9577f442006-05-25 10:04:31 +0200231 * @total: total number of ecc bytes per page
232 * @prepad: padding information for syndrome based ecc generators
233 * @postpad: padding information for syndrome based ecc generators
Randy Dunlap844d3b42006-06-28 21:48:27 -0700234 * @layout: ECC layout control struct pointer
Thomas Gleixner6dfc6d22006-05-23 12:00:46 +0200235 * @hwctl: function to control hardware ecc generator. Must only
236 * be provided if an hardware ECC is available
237 * @calculate: function for ecc calculation or readback from ecc hardware
238 * @correct: function for ecc correction, matching to ecc generator (sw/hw)
David Woodhouse956e9442006-09-25 17:12:39 +0100239 * @read_page_raw: function to read a raw page without ECC
240 * @write_page_raw: function to write a raw page without ECC
Thomas Gleixnerf75e5092006-05-26 18:52:08 +0200241 * @read_page: function to read a page according to the ecc generator requirements
Alexey Korolev17c1d2b2008-08-20 22:32:08 +0100242 * @read_subpage: function to read parts of the page covered by ECC.
Thomas Gleixner9577f442006-05-25 10:04:31 +0200243 * @write_page: function to write a page according to the ecc generator requirements
Randy Dunlap844d3b42006-06-28 21:48:27 -0700244 * @read_oob: function to read chip OOB data
245 * @write_oob: function to write chip OOB data
Thomas Gleixner6dfc6d22006-05-23 12:00:46 +0200246 */
247struct nand_ecc_ctrl {
248 nand_ecc_modes_t mode;
249 int steps;
250 int size;
251 int bytes;
Thomas Gleixner9577f442006-05-25 10:04:31 +0200252 int total;
253 int prepad;
254 int postpad;
Thomas Gleixner5bd34c02006-05-27 22:16:10 +0200255 struct nand_ecclayout *layout;
Thomas Gleixner9a57d472006-05-23 15:58:23 +0200256 void (*hwctl)(struct mtd_info *mtd, int mode);
Thomas Gleixner6dfc6d22006-05-23 12:00:46 +0200257 int (*calculate)(struct mtd_info *mtd,
258 const uint8_t *dat,
259 uint8_t *ecc_code);
260 int (*correct)(struct mtd_info *mtd, uint8_t *dat,
261 uint8_t *read_ecc,
262 uint8_t *calc_ecc);
David Woodhouse956e9442006-09-25 17:12:39 +0100263 int (*read_page_raw)(struct mtd_info *mtd,
264 struct nand_chip *chip,
Sneha Narnakaje46a8cf22009-09-18 12:51:46 -0700265 uint8_t *buf, int page);
David Woodhouse956e9442006-09-25 17:12:39 +0100266 void (*write_page_raw)(struct mtd_info *mtd,
267 struct nand_chip *chip,
268 const uint8_t *buf);
Thomas Gleixner9577f442006-05-25 10:04:31 +0200269 int (*read_page)(struct mtd_info *mtd,
270 struct nand_chip *chip,
Sneha Narnakaje46a8cf22009-09-18 12:51:46 -0700271 uint8_t *buf, int page);
Alexey Korolev3d459552008-05-15 17:23:18 +0100272 int (*read_subpage)(struct mtd_info *mtd,
273 struct nand_chip *chip,
274 uint32_t offs, uint32_t len,
275 uint8_t *buf);
Thomas Gleixnerf75e5092006-05-26 18:52:08 +0200276 void (*write_page)(struct mtd_info *mtd,
Thomas Gleixner9577f442006-05-25 10:04:31 +0200277 struct nand_chip *chip,
Thomas Gleixnerf75e5092006-05-26 18:52:08 +0200278 const uint8_t *buf);
Thomas Gleixner7bc33122006-06-20 20:05:05 +0200279 int (*read_oob)(struct mtd_info *mtd,
280 struct nand_chip *chip,
281 int page,
282 int sndcmd);
283 int (*write_oob)(struct mtd_info *mtd,
284 struct nand_chip *chip,
285 int page);
Thomas Gleixnerf75e5092006-05-26 18:52:08 +0200286};
287
288/**
289 * struct nand_buffers - buffer structure for read/write
290 * @ecccalc: buffer for calculated ecc
291 * @ecccode: buffer for ecc read from flash
Thomas Gleixnerf75e5092006-05-26 18:52:08 +0200292 * @databuf: buffer for data - dynamically sized
Thomas Gleixnerf75e5092006-05-26 18:52:08 +0200293 *
294 * Do not change the order of buffers. databuf and oobrbuf must be in
295 * consecutive order.
296 */
297struct nand_buffers {
298 uint8_t ecccalc[NAND_MAX_OOBSIZE];
299 uint8_t ecccode[NAND_MAX_OOBSIZE];
David Woodhouse7dcdcbef2006-10-21 17:09:53 +0100300 uint8_t databuf[NAND_MAX_PAGESIZE + NAND_MAX_OOBSIZE];
Thomas Gleixner6dfc6d22006-05-23 12:00:46 +0200301};
302
303/**
Linus Torvalds1da177e2005-04-16 15:20:36 -0700304 * struct nand_chip - NAND Private Flash Chip Data
Thomas Gleixner61ecfa82005-11-07 11:15:31 +0000305 * @IO_ADDR_R: [BOARDSPECIFIC] address to read the 8 I/O lines of the flash device
306 * @IO_ADDR_W: [BOARDSPECIFIC] address to write the 8 I/O lines of the flash device
Linus Torvalds1da177e2005-04-16 15:20:36 -0700307 * @read_byte: [REPLACEABLE] read one byte from the chip
Linus Torvalds1da177e2005-04-16 15:20:36 -0700308 * @read_word: [REPLACEABLE] read one word from the chip
Linus Torvalds1da177e2005-04-16 15:20:36 -0700309 * @write_buf: [REPLACEABLE] write data from the buffer to the chip
310 * @read_buf: [REPLACEABLE] read data from the chip into the buffer
311 * @verify_buf: [REPLACEABLE] verify buffer contents against the chip data
312 * @select_chip: [REPLACEABLE] select chip nr
313 * @block_bad: [REPLACEABLE] check, if the block is bad
314 * @block_markbad: [REPLACEABLE] mark the block bad
Thomas Gleixner7abd3ef2006-05-23 23:25:53 +0200315 * @cmd_ctrl: [BOARDSPECIFIC] hardwarespecific funtion for controlling
316 * ALE/CLE/nCE. Also used to write command and address
Linus Torvalds1da177e2005-04-16 15:20:36 -0700317 * @dev_ready: [BOARDSPECIFIC] hardwarespecific function for accesing device ready/busy line
318 * If set to NULL no access to ready/busy is available and the ready/busy information
319 * is read from the chip status register
320 * @cmdfunc: [REPLACEABLE] hardwarespecific function for writing commands to the chip
321 * @waitfunc: [REPLACEABLE] hardwarespecific function for wait on ready
Thomas Gleixner6dfc6d22006-05-23 12:00:46 +0200322 * @ecc: [BOARDSPECIFIC] ecc control ctructure
Randy Dunlap844d3b42006-06-28 21:48:27 -0700323 * @buffers: buffer structure for read/write
324 * @hwcontrol: platform-specific hardware control structure
325 * @ops: oob operation operands
Linus Torvalds1da177e2005-04-16 15:20:36 -0700326 * @erase_cmd: [INTERN] erase command write function, selectable due to AND support
327 * @scan_bbt: [REPLACEABLE] function to scan bad block table
Linus Torvalds1da177e2005-04-16 15:20:36 -0700328 * @chip_delay: [BOARDSPECIFIC] chip dependent delay for transfering data from array to read regs (tR)
Thomas Gleixner2c0a2be2006-05-23 11:50:56 +0200329 * @state: [INTERN] the current state of the NAND device
Randy Dunlap844d3b42006-06-28 21:48:27 -0700330 * @oob_poi: poison value buffer
Linus Torvalds1da177e2005-04-16 15:20:36 -0700331 * @page_shift: [INTERN] number of address bits in a page (column address bits)
332 * @phys_erase_shift: [INTERN] number of address bits in a physical eraseblock
333 * @bbt_erase_shift: [INTERN] number of address bits in a bbt entry
334 * @chip_shift: [INTERN] number of address bits in one chip
Linus Torvalds1da177e2005-04-16 15:20:36 -0700335 * @options: [BOARDSPECIFIC] various chip options. They can partly be set to inform nand_scan about
336 * special functionality. See the defines for further explanation
337 * @badblockpos: [INTERN] position of the bad block marker in the oob area
Randy Dunlap552a8272007-02-05 16:28:59 -0800338 * @cellinfo: [INTERN] MLC/multichip data from chip ident
Linus Torvalds1da177e2005-04-16 15:20:36 -0700339 * @numchips: [INTERN] number of physical chips
340 * @chipsize: [INTERN] the size of one chip for multichip arrays
341 * @pagemask: [INTERN] page number mask = number of (pages / chip) - 1
342 * @pagebuf: [INTERN] holds the pagenumber which is currently in data_buf
Thomas Gleixner29072b92006-09-28 15:38:36 +0200343 * @subpagesize: [INTERN] holds the subpagesize
Thomas Gleixner5bd34c02006-05-27 22:16:10 +0200344 * @ecclayout: [REPLACEABLE] the default ecc placement scheme
Linus Torvalds1da177e2005-04-16 15:20:36 -0700345 * @bbt: [INTERN] bad block table pointer
346 * @bbt_td: [REPLACEABLE] bad block table descriptor for flash lookup
347 * @bbt_md: [REPLACEABLE] bad block table mirror descriptor
Thomas Gleixner61ecfa82005-11-07 11:15:31 +0000348 * @badblock_pattern: [REPLACEABLE] bad block scan pattern used for initial bad block scan
Thomas Gleixnera36ed292006-05-23 11:37:03 +0200349 * @controller: [REPLACEABLE] a pointer to a hardware controller structure
350 * which is shared among multiple independend devices
Linus Torvalds1da177e2005-04-16 15:20:36 -0700351 * @priv: [OPTIONAL] pointer to private chip date
Thomas Gleixner61ecfa82005-11-07 11:15:31 +0000352 * @errstat: [OPTIONAL] hardware specific function to perform additional error status checks
David A. Marlin068e3c02005-01-24 03:07:46 +0000353 * (determine if errors are correctable)
Randy Dunlap351edd22006-10-29 22:46:40 -0800354 * @write_page: [REPLACEABLE] High-level page write function
Linus Torvalds1da177e2005-04-16 15:20:36 -0700355 */
Thomas Gleixner61ecfa82005-11-07 11:15:31 +0000356
Linus Torvalds1da177e2005-04-16 15:20:36 -0700357struct nand_chip {
358 void __iomem *IO_ADDR_R;
Thomas Gleixner2c0a2be2006-05-23 11:50:56 +0200359 void __iomem *IO_ADDR_W;
Thomas Gleixner61ecfa82005-11-07 11:15:31 +0000360
Thomas Gleixner58dd8f2b2006-05-23 11:52:35 +0200361 uint8_t (*read_byte)(struct mtd_info *mtd);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700362 u16 (*read_word)(struct mtd_info *mtd);
Thomas Gleixner58dd8f2b2006-05-23 11:52:35 +0200363 void (*write_buf)(struct mtd_info *mtd, const uint8_t *buf, int len);
364 void (*read_buf)(struct mtd_info *mtd, uint8_t *buf, int len);
365 int (*verify_buf)(struct mtd_info *mtd, const uint8_t *buf, int len);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700366 void (*select_chip)(struct mtd_info *mtd, int chip);
367 int (*block_bad)(struct mtd_info *mtd, loff_t ofs, int getchip);
368 int (*block_markbad)(struct mtd_info *mtd, loff_t ofs);
Thomas Gleixner7abd3ef2006-05-23 23:25:53 +0200369 void (*cmd_ctrl)(struct mtd_info *mtd, int dat,
370 unsigned int ctrl);
Thomas Gleixner2c0a2be2006-05-23 11:50:56 +0200371 int (*dev_ready)(struct mtd_info *mtd);
372 void (*cmdfunc)(struct mtd_info *mtd, unsigned command, int column, int page_addr);
Thomas Gleixner7bc33122006-06-20 20:05:05 +0200373 int (*waitfunc)(struct mtd_info *mtd, struct nand_chip *this);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700374 void (*erase_cmd)(struct mtd_info *mtd, int page);
375 int (*scan_bbt)(struct mtd_info *mtd);
Thomas Gleixnerf75e5092006-05-26 18:52:08 +0200376 int (*errstat)(struct mtd_info *mtd, struct nand_chip *this, int state, int status, int page);
David Woodhouse956e9442006-09-25 17:12:39 +0100377 int (*write_page)(struct mtd_info *mtd, struct nand_chip *chip,
378 const uint8_t *buf, int page, int cached, int raw);
Thomas Gleixnerf75e5092006-05-26 18:52:08 +0200379
Thomas Gleixner2c0a2be2006-05-23 11:50:56 +0200380 int chip_delay;
Thomas Gleixnerf75e5092006-05-26 18:52:08 +0200381 unsigned int options;
382
Thomas Gleixner2c0a2be2006-05-23 11:50:56 +0200383 int page_shift;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700384 int phys_erase_shift;
385 int bbt_erase_shift;
386 int chip_shift;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700387 int numchips;
Adrian Hunter69423d92008-12-10 13:37:21 +0000388 uint64_t chipsize;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700389 int pagemask;
390 int pagebuf;
Thomas Gleixner29072b92006-09-28 15:38:36 +0200391 int subpagesize;
392 uint8_t cellinfo;
Thomas Gleixnerf75e5092006-05-26 18:52:08 +0200393 int badblockpos;
394
Alessandro Rubini30631cb2009-09-20 23:28:14 +0200395 flstate_t state;
Thomas Gleixnerf75e5092006-05-26 18:52:08 +0200396
397 uint8_t *oob_poi;
398 struct nand_hw_control *controller;
Thomas Gleixner5bd34c02006-05-27 22:16:10 +0200399 struct nand_ecclayout *ecclayout;
Thomas Gleixnerf75e5092006-05-26 18:52:08 +0200400
401 struct nand_ecc_ctrl ecc;
David Woodhouse4bf63fc2006-09-25 17:08:04 +0100402 struct nand_buffers *buffers;
Thomas Gleixnerf75e5092006-05-26 18:52:08 +0200403 struct nand_hw_control hwcontrol;
404
Thomas Gleixner8593fbc2006-05-29 03:26:58 +0200405 struct mtd_oob_ops ops;
406
Linus Torvalds1da177e2005-04-16 15:20:36 -0700407 uint8_t *bbt;
408 struct nand_bbt_descr *bbt_td;
409 struct nand_bbt_descr *bbt_md;
Thomas Gleixnerf75e5092006-05-26 18:52:08 +0200410
Linus Torvalds1da177e2005-04-16 15:20:36 -0700411 struct nand_bbt_descr *badblock_pattern;
Thomas Gleixnerf75e5092006-05-26 18:52:08 +0200412
Linus Torvalds1da177e2005-04-16 15:20:36 -0700413 void *priv;
414};
415
416/*
417 * NAND Flash Manufacturer ID Codes
418 */
419#define NAND_MFR_TOSHIBA 0x98
420#define NAND_MFR_SAMSUNG 0xec
421#define NAND_MFR_FUJITSU 0x04
422#define NAND_MFR_NATIONAL 0x8f
423#define NAND_MFR_RENESAS 0x07
424#define NAND_MFR_STMICRO 0x20
Thomas Gleixner2c0a2be2006-05-23 11:50:56 +0200425#define NAND_MFR_HYNIX 0xad
sshahrom@micron.com8c60e542007-03-21 18:48:02 -0700426#define NAND_MFR_MICRON 0x2c
Steven J. Hill30eb0db2007-07-18 23:29:46 -0500427#define NAND_MFR_AMD 0x01
Linus Torvalds1da177e2005-04-16 15:20:36 -0700428
429/**
430 * struct nand_flash_dev - NAND Flash Device ID Structure
Thomas Gleixner2c0a2be2006-05-23 11:50:56 +0200431 * @name: Identify the device type
432 * @id: device ID code
433 * @pagesize: Pagesize in bytes. Either 256 or 512 or 0
Thomas Gleixner61ecfa82005-11-07 11:15:31 +0000434 * If the pagesize is 0, then the real pagesize
Linus Torvalds1da177e2005-04-16 15:20:36 -0700435 * and the eraseize are determined from the
436 * extended id bytes in the chip
Thomas Gleixner2c0a2be2006-05-23 11:50:56 +0200437 * @erasesize: Size of an erase block in the flash device.
438 * @chipsize: Total chipsize in Mega Bytes
Linus Torvalds1da177e2005-04-16 15:20:36 -0700439 * @options: Bitfield to store chip relevant options
440 */
441struct nand_flash_dev {
442 char *name;
443 int id;
444 unsigned long pagesize;
445 unsigned long chipsize;
446 unsigned long erasesize;
447 unsigned long options;
448};
449
450/**
451 * struct nand_manufacturers - NAND Flash Manufacturer ID Structure
452 * @name: Manufacturer name
Thomas Gleixner2c0a2be2006-05-23 11:50:56 +0200453 * @id: manufacturer ID code of device.
Linus Torvalds1da177e2005-04-16 15:20:36 -0700454*/
455struct nand_manufacturers {
456 int id;
457 char * name;
458};
459
460extern struct nand_flash_dev nand_flash_ids[];
461extern struct nand_manufacturers nand_manuf_ids[];
462
Thomas Gleixnerf5bbdac2006-05-25 10:07:16 +0200463extern int nand_scan_bbt(struct mtd_info *mtd, struct nand_bbt_descr *bd);
464extern int nand_update_bbt(struct mtd_info *mtd, loff_t offs);
465extern int nand_default_bbt(struct mtd_info *mtd);
466extern int nand_isbad_bbt(struct mtd_info *mtd, loff_t offs, int allowbbt);
467extern int nand_erase_nand(struct mtd_info *mtd, struct erase_info *instr,
468 int allowbbt);
469extern int nand_do_read(struct mtd_info *mtd, loff_t from, size_t len,
470 size_t * retlen, uint8_t * buf);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700471
Thomas Gleixner41796c22006-05-23 11:38:59 +0200472/**
473 * struct platform_nand_chip - chip level device structure
Thomas Gleixner41796c22006-05-23 11:38:59 +0200474 * @nr_chips: max. number of chips to scan for
Randy Dunlap844d3b42006-06-28 21:48:27 -0700475 * @chip_offset: chip number offset
Thomas Gleixner8be834f2006-05-27 20:05:26 +0200476 * @nr_partitions: number of partitions pointed to by partitions (or zero)
Thomas Gleixner41796c22006-05-23 11:38:59 +0200477 * @partitions: mtd partition list
478 * @chip_delay: R/B delay value in us
479 * @options: Option flags, e.g. 16bit buswidth
Thomas Gleixner5bd34c02006-05-27 22:16:10 +0200480 * @ecclayout: ecc layout info structure
Vitaly Wool972edcb2007-05-06 18:46:57 +0400481 * @part_probe_types: NULL-terminated array of probe types
H Hartley Sweetenf36e20c2009-05-12 13:46:59 -0700482 * @set_parts: platform specific function to set partitions
Thomas Gleixner41796c22006-05-23 11:38:59 +0200483 * @priv: hardware controller specific settings
484 */
485struct platform_nand_chip {
486 int nr_chips;
487 int chip_offset;
488 int nr_partitions;
489 struct mtd_partition *partitions;
Thomas Gleixner5bd34c02006-05-27 22:16:10 +0200490 struct nand_ecclayout *ecclayout;
Thomas Gleixner2c0a2be2006-05-23 11:50:56 +0200491 int chip_delay;
Thomas Gleixner41796c22006-05-23 11:38:59 +0200492 unsigned int options;
Vitaly Wool972edcb2007-05-06 18:46:57 +0400493 const char **part_probe_types;
H Hartley Sweetenf36e20c2009-05-12 13:46:59 -0700494 void (*set_parts)(uint64_t size,
495 struct platform_nand_chip *chip);
Thomas Gleixner41796c22006-05-23 11:38:59 +0200496 void *priv;
497};
498
H Hartley Sweetenbf95efd2009-05-12 13:46:58 -0700499/* Keep gcc happy */
500struct platform_device;
501
Thomas Gleixner41796c22006-05-23 11:38:59 +0200502/**
503 * struct platform_nand_ctrl - controller level device structure
H Hartley Sweetenbf95efd2009-05-12 13:46:58 -0700504 * @probe: platform specific function to probe/setup hardware
505 * @remove: platform specific function to remove/teardown hardware
Thomas Gleixner41796c22006-05-23 11:38:59 +0200506 * @hwcontrol: platform specific hardware control structure
507 * @dev_ready: platform specific function to read ready/busy pin
508 * @select_chip: platform specific chip select function
Vitaly Wool972edcb2007-05-06 18:46:57 +0400509 * @cmd_ctrl: platform specific function for controlling
510 * ALE/CLE/nCE. Also used to write command and address
Alexander Clouterd6fed9e2009-05-11 19:28:01 +0100511 * @write_buf: platform specific function for write buffer
512 * @read_buf: platform specific function for read buffer
Randy Dunlap844d3b42006-06-28 21:48:27 -0700513 * @priv: private data to transport driver specific settings
Thomas Gleixner41796c22006-05-23 11:38:59 +0200514 *
515 * All fields are optional and depend on the hardware driver requirements
516 */
517struct platform_nand_ctrl {
H Hartley Sweetenbf95efd2009-05-12 13:46:58 -0700518 int (*probe)(struct platform_device *pdev);
519 void (*remove)(struct platform_device *pdev);
Thomas Gleixner2c0a2be2006-05-23 11:50:56 +0200520 void (*hwcontrol)(struct mtd_info *mtd, int cmd);
521 int (*dev_ready)(struct mtd_info *mtd);
Thomas Gleixner41796c22006-05-23 11:38:59 +0200522 void (*select_chip)(struct mtd_info *mtd, int chip);
Vitaly Wool972edcb2007-05-06 18:46:57 +0400523 void (*cmd_ctrl)(struct mtd_info *mtd, int dat,
524 unsigned int ctrl);
Alexander Clouterd6fed9e2009-05-11 19:28:01 +0100525 void (*write_buf)(struct mtd_info *mtd,
526 const uint8_t *buf, int len);
527 void (*read_buf)(struct mtd_info *mtd,
528 uint8_t *buf, int len);
Thomas Gleixner41796c22006-05-23 11:38:59 +0200529 void *priv;
530};
531
Vitaly Wool972edcb2007-05-06 18:46:57 +0400532/**
533 * struct platform_nand_data - container structure for platform-specific data
534 * @chip: chip level chip structure
535 * @ctrl: controller level device structure
536 */
537struct platform_nand_data {
538 struct platform_nand_chip chip;
539 struct platform_nand_ctrl ctrl;
540};
541
Thomas Gleixner41796c22006-05-23 11:38:59 +0200542/* Some helpers to access the data structures */
543static inline
544struct platform_nand_chip *get_platform_nandchip(struct mtd_info *mtd)
545{
546 struct nand_chip *chip = mtd->priv;
547
548 return chip->priv;
549}
550
Linus Torvalds1da177e2005-04-16 15:20:36 -0700551#endif /* __LINUX_MTD_NAND_H */