blob: 165db12580afef04fa323633cbeb657cf9e56295 [file] [log] [blame]
Giridhar Malavali8ae6d9c2013-03-28 08:21:23 -04001/*
2 * QLogic Fibre Channel HBA Driver
3 * Copyright (c) 2003-2013 QLogic Corporation
4 *
5 * See LICENSE.qla2xxx for copyright and licensing details.
6 */
7#include "qla_def.h"
8#include <linux/delay.h>
9#include <linux/pci.h>
10#include <linux/ratelimit.h>
11#include <linux/vmalloc.h>
12#include <scsi/scsi_tcq.h>
13#include <linux/utsname.h>
14
15
16/* QLAFX00 specific Mailbox implementation functions */
17
18/*
19 * qlafx00_mailbox_command
20 * Issue mailbox command and waits for completion.
21 *
22 * Input:
23 * ha = adapter block pointer.
24 * mcp = driver internal mbx struct pointer.
25 *
26 * Output:
27 * mb[MAX_MAILBOX_REGISTER_COUNT] = returned mailbox data.
28 *
29 * Returns:
30 * 0 : QLA_SUCCESS = cmd performed success
31 * 1 : QLA_FUNCTION_FAILED (error encountered)
32 * 6 : QLA_FUNCTION_TIMEOUT (timeout condition encountered)
33 *
34 * Context:
35 * Kernel context.
36 */
37static int
38qlafx00_mailbox_command(scsi_qla_host_t *vha, struct mbx_cmd_32 *mcp)
39
40{
41 int rval;
42 unsigned long flags = 0;
Chad Dupuisf73cb692014-02-26 04:15:06 -050043 device_reg_t *reg;
Giridhar Malavali8ae6d9c2013-03-28 08:21:23 -040044 uint8_t abort_active;
45 uint8_t io_lock_on;
46 uint16_t command = 0;
47 uint32_t *iptr;
48 uint32_t __iomem *optr;
49 uint32_t cnt;
50 uint32_t mboxes;
51 unsigned long wait_time;
52 struct qla_hw_data *ha = vha->hw;
53 scsi_qla_host_t *base_vha = pci_get_drvdata(ha->pdev);
54
55 if (ha->pdev->error_state > pci_channel_io_frozen) {
56 ql_log(ql_log_warn, vha, 0x115c,
57 "error_state is greater than pci_channel_io_frozen, "
58 "exiting.\n");
59 return QLA_FUNCTION_TIMEOUT;
60 }
61
62 if (vha->device_flags & DFLG_DEV_FAILED) {
63 ql_log(ql_log_warn, vha, 0x115f,
64 "Device in failed state, exiting.\n");
65 return QLA_FUNCTION_TIMEOUT;
66 }
67
68 reg = ha->iobase;
69 io_lock_on = base_vha->flags.init_done;
70
71 rval = QLA_SUCCESS;
72 abort_active = test_bit(ABORT_ISP_ACTIVE, &base_vha->dpc_flags);
73
74 if (ha->flags.pci_channel_io_perm_failure) {
75 ql_log(ql_log_warn, vha, 0x1175,
76 "Perm failure on EEH timeout MBX, exiting.\n");
77 return QLA_FUNCTION_TIMEOUT;
78 }
79
80 if (ha->flags.isp82xx_fw_hung) {
81 /* Setting Link-Down error */
82 mcp->mb[0] = MBS_LINK_DOWN_ERROR;
83 ql_log(ql_log_warn, vha, 0x1176,
84 "FW hung = %d.\n", ha->flags.isp82xx_fw_hung);
85 rval = QLA_FUNCTION_FAILED;
86 goto premature_exit;
87 }
88
89 /*
90 * Wait for active mailbox commands to finish by waiting at most tov
91 * seconds. This is to serialize actual issuing of mailbox cmds during
92 * non ISP abort time.
93 */
94 if (!wait_for_completion_timeout(&ha->mbx_cmd_comp, mcp->tov * HZ)) {
95 /* Timeout occurred. Return error. */
96 ql_log(ql_log_warn, vha, 0x1177,
97 "Cmd access timeout, cmd=0x%x, Exiting.\n",
98 mcp->mb[0]);
99 return QLA_FUNCTION_TIMEOUT;
100 }
101
102 ha->flags.mbox_busy = 1;
103 /* Save mailbox command for debug */
104 ha->mcp32 = mcp;
105
106 ql_dbg(ql_dbg_mbx, vha, 0x1178,
107 "Prepare to issue mbox cmd=0x%x.\n", mcp->mb[0]);
108
109 spin_lock_irqsave(&ha->hardware_lock, flags);
110
111 /* Load mailbox registers. */
112 optr = (uint32_t __iomem *)&reg->ispfx00.mailbox0;
113
114 iptr = mcp->mb;
115 command = mcp->mb[0];
116 mboxes = mcp->out_mb;
117
118 for (cnt = 0; cnt < ha->mbx_count; cnt++) {
119 if (mboxes & BIT_0)
120 WRT_REG_DWORD(optr, *iptr);
121
122 mboxes >>= 1;
123 optr++;
124 iptr++;
125 }
126
127 /* Issue set host interrupt command to send cmd out. */
128 ha->flags.mbox_int = 0;
129 clear_bit(MBX_INTERRUPT, &ha->mbx_cmd_flags);
130
131 ql_dump_buffer(ql_dbg_mbx + ql_dbg_buffer, vha, 0x1172,
132 (uint8_t *)mcp->mb, 16);
133 ql_dump_buffer(ql_dbg_mbx + ql_dbg_buffer, vha, 0x1173,
134 ((uint8_t *)mcp->mb + 0x10), 16);
135 ql_dump_buffer(ql_dbg_mbx + ql_dbg_buffer, vha, 0x1174,
136 ((uint8_t *)mcp->mb + 0x20), 8);
137
138 /* Unlock mbx registers and wait for interrupt */
139 ql_dbg(ql_dbg_mbx, vha, 0x1179,
140 "Going to unlock irq & waiting for interrupts. "
141 "jiffies=%lx.\n", jiffies);
142
143 /* Wait for mbx cmd completion until timeout */
144 if ((!abort_active && io_lock_on) || IS_NOPOLLING_TYPE(ha)) {
145 set_bit(MBX_INTR_WAIT, &ha->mbx_cmd_flags);
146
147 QLAFX00_SET_HST_INTR(ha, ha->mbx_intr_code);
148 spin_unlock_irqrestore(&ha->hardware_lock, flags);
149
150 wait_for_completion_timeout(&ha->mbx_intr_comp, mcp->tov * HZ);
Giridhar Malavali8ae6d9c2013-03-28 08:21:23 -0400151 } else {
152 ql_dbg(ql_dbg_mbx, vha, 0x112c,
153 "Cmd=%x Polling Mode.\n", command);
154
155 QLAFX00_SET_HST_INTR(ha, ha->mbx_intr_code);
156 spin_unlock_irqrestore(&ha->hardware_lock, flags);
157
158 wait_time = jiffies + mcp->tov * HZ; /* wait at most tov secs */
159 while (!ha->flags.mbox_int) {
160 if (time_after(jiffies, wait_time))
161 break;
162
163 /* Check for pending interrupts. */
164 qla2x00_poll(ha->rsp_q_map[0]);
165
166 if (!ha->flags.mbox_int &&
167 !(IS_QLA2200(ha) &&
168 command == MBC_LOAD_RISC_RAM_EXTENDED))
169 usleep_range(10000, 11000);
170 } /* while */
171 ql_dbg(ql_dbg_mbx, vha, 0x112d,
172 "Waited %d sec.\n",
173 (uint)((jiffies - (wait_time - (mcp->tov * HZ)))/HZ));
174 }
175
176 /* Check whether we timed out */
177 if (ha->flags.mbox_int) {
178 uint32_t *iptr2;
179
180 ql_dbg(ql_dbg_mbx, vha, 0x112e,
181 "Cmd=%x completed.\n", command);
182
183 /* Got interrupt. Clear the flag. */
184 ha->flags.mbox_int = 0;
185 clear_bit(MBX_INTERRUPT, &ha->mbx_cmd_flags);
186
187 if (ha->mailbox_out32[0] != MBS_COMMAND_COMPLETE)
188 rval = QLA_FUNCTION_FAILED;
189
190 /* Load return mailbox registers. */
191 iptr2 = mcp->mb;
192 iptr = (uint32_t *)&ha->mailbox_out32[0];
193 mboxes = mcp->in_mb;
194 for (cnt = 0; cnt < ha->mbx_count; cnt++) {
195 if (mboxes & BIT_0)
196 *iptr2 = *iptr;
197
198 mboxes >>= 1;
199 iptr2++;
200 iptr++;
201 }
202 } else {
203
204 rval = QLA_FUNCTION_TIMEOUT;
205 }
206
207 ha->flags.mbox_busy = 0;
208
209 /* Clean up */
210 ha->mcp32 = NULL;
211
212 if ((abort_active || !io_lock_on) && !IS_NOPOLLING_TYPE(ha)) {
213 ql_dbg(ql_dbg_mbx, vha, 0x113a,
214 "checking for additional resp interrupt.\n");
215
216 /* polling mode for non isp_abort commands. */
217 qla2x00_poll(ha->rsp_q_map[0]);
218 }
219
220 if (rval == QLA_FUNCTION_TIMEOUT &&
221 mcp->mb[0] != MBC_GEN_SYSTEM_ERROR) {
222 if (!io_lock_on || (mcp->flags & IOCTL_CMD) ||
223 ha->flags.eeh_busy) {
224 /* not in dpc. schedule it for dpc to take over. */
225 ql_dbg(ql_dbg_mbx, vha, 0x115d,
226 "Timeout, schedule isp_abort_needed.\n");
227
228 if (!test_bit(ISP_ABORT_NEEDED, &vha->dpc_flags) &&
229 !test_bit(ABORT_ISP_ACTIVE, &vha->dpc_flags) &&
230 !test_bit(ISP_ABORT_RETRY, &vha->dpc_flags)) {
231
232 ql_log(ql_log_info, base_vha, 0x115e,
233 "Mailbox cmd timeout occurred, cmd=0x%x, "
234 "mb[0]=0x%x, eeh_busy=0x%x. Scheduling ISP "
235 "abort.\n", command, mcp->mb[0],
236 ha->flags.eeh_busy);
237 set_bit(ISP_ABORT_NEEDED, &vha->dpc_flags);
238 qla2xxx_wake_dpc(vha);
239 }
240 } else if (!abort_active) {
241 /* call abort directly since we are in the DPC thread */
242 ql_dbg(ql_dbg_mbx, vha, 0x1160,
243 "Timeout, calling abort_isp.\n");
244
245 if (!test_bit(ISP_ABORT_NEEDED, &vha->dpc_flags) &&
246 !test_bit(ABORT_ISP_ACTIVE, &vha->dpc_flags) &&
247 !test_bit(ISP_ABORT_RETRY, &vha->dpc_flags)) {
248
249 ql_log(ql_log_info, base_vha, 0x1161,
250 "Mailbox cmd timeout occurred, cmd=0x%x, "
251 "mb[0]=0x%x. Scheduling ISP abort ",
252 command, mcp->mb[0]);
253
254 set_bit(ABORT_ISP_ACTIVE, &vha->dpc_flags);
255 clear_bit(ISP_ABORT_NEEDED, &vha->dpc_flags);
256 if (ha->isp_ops->abort_isp(vha)) {
257 /* Failed. retry later. */
258 set_bit(ISP_ABORT_NEEDED,
259 &vha->dpc_flags);
260 }
261 clear_bit(ABORT_ISP_ACTIVE, &vha->dpc_flags);
262 ql_dbg(ql_dbg_mbx, vha, 0x1162,
263 "Finished abort_isp.\n");
264 }
265 }
266 }
267
268premature_exit:
269 /* Allow next mbx cmd to come in. */
270 complete(&ha->mbx_cmd_comp);
271
272 if (rval) {
273 ql_log(ql_log_warn, base_vha, 0x1163,
274 "**** Failed mbx[0]=%x, mb[1]=%x, mb[2]=%x, "
275 "mb[3]=%x, cmd=%x ****.\n",
276 mcp->mb[0], mcp->mb[1], mcp->mb[2], mcp->mb[3], command);
277 } else {
278 ql_dbg(ql_dbg_mbx, base_vha, 0x1164, "Done %s.\n", __func__);
279 }
280
281 return rval;
282}
283
284/*
285 * qlafx00_driver_shutdown
286 * Indicate a driver shutdown to firmware.
287 *
288 * Input:
289 * ha = adapter block pointer.
290 *
291 * Returns:
292 * local function return status code.
293 *
294 * Context:
295 * Kernel context.
296 */
Armen Baloyan42479342013-08-27 01:37:37 -0400297int
Giridhar Malavali8ae6d9c2013-03-28 08:21:23 -0400298qlafx00_driver_shutdown(scsi_qla_host_t *vha, int tmo)
299{
300 int rval;
301 struct mbx_cmd_32 mc;
302 struct mbx_cmd_32 *mcp = &mc;
303
304 ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x1166,
305 "Entered %s.\n", __func__);
306
307 mcp->mb[0] = MBC_MR_DRV_SHUTDOWN;
308 mcp->out_mb = MBX_0;
309 mcp->in_mb = MBX_0;
310 if (tmo)
311 mcp->tov = tmo;
312 else
313 mcp->tov = MBX_TOV_SECONDS;
314 mcp->flags = 0;
315 rval = qlafx00_mailbox_command(vha, mcp);
316
317 if (rval != QLA_SUCCESS) {
318 ql_dbg(ql_dbg_mbx, vha, 0x1167,
319 "Failed=%x.\n", rval);
320 } else {
321 ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x1168,
322 "Done %s.\n", __func__);
323 }
324
325 return rval;
326}
327
328/*
329 * qlafx00_get_firmware_state
330 * Get adapter firmware state.
331 *
332 * Input:
333 * ha = adapter block pointer.
334 * TARGET_QUEUE_LOCK must be released.
335 * ADAPTER_STATE_LOCK must be released.
336 *
337 * Returns:
338 * qla7xxx local function return status code.
339 *
340 * Context:
341 * Kernel context.
342 */
343static int
344qlafx00_get_firmware_state(scsi_qla_host_t *vha, uint32_t *states)
345{
346 int rval;
347 struct mbx_cmd_32 mc;
348 struct mbx_cmd_32 *mcp = &mc;
349
350 ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x1169,
351 "Entered %s.\n", __func__);
352
353 mcp->mb[0] = MBC_GET_FIRMWARE_STATE;
354 mcp->out_mb = MBX_0;
355 mcp->in_mb = MBX_1|MBX_0;
356 mcp->tov = MBX_TOV_SECONDS;
357 mcp->flags = 0;
358 rval = qlafx00_mailbox_command(vha, mcp);
359
360 /* Return firmware states. */
361 states[0] = mcp->mb[1];
362
363 if (rval != QLA_SUCCESS) {
364 ql_dbg(ql_dbg_mbx, vha, 0x116a,
365 "Failed=%x mb[0]=%x.\n", rval, mcp->mb[0]);
366 } else {
367 ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x116b,
368 "Done %s.\n", __func__);
369 }
370 return rval;
371}
372
373/*
374 * qlafx00_init_firmware
375 * Initialize adapter firmware.
376 *
377 * Input:
378 * ha = adapter block pointer.
379 * dptr = Initialization control block pointer.
380 * size = size of initialization control block.
381 * TARGET_QUEUE_LOCK must be released.
382 * ADAPTER_STATE_LOCK must be released.
383 *
384 * Returns:
385 * qlafx00 local function return status code.
386 *
387 * Context:
388 * Kernel context.
389 */
390int
391qlafx00_init_firmware(scsi_qla_host_t *vha, uint16_t size)
392{
393 int rval;
394 struct mbx_cmd_32 mc;
395 struct mbx_cmd_32 *mcp = &mc;
396 struct qla_hw_data *ha = vha->hw;
397
398 ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x116c,
399 "Entered %s.\n", __func__);
400
401 mcp->mb[0] = MBC_INITIALIZE_FIRMWARE;
402
403 mcp->mb[1] = 0;
404 mcp->mb[2] = MSD(ha->init_cb_dma);
405 mcp->mb[3] = LSD(ha->init_cb_dma);
406
407 mcp->out_mb = MBX_3|MBX_2|MBX_1|MBX_0;
408 mcp->in_mb = MBX_0;
409 mcp->buf_size = size;
410 mcp->flags = MBX_DMA_OUT;
411 mcp->tov = MBX_TOV_SECONDS;
412 rval = qlafx00_mailbox_command(vha, mcp);
413
414 if (rval != QLA_SUCCESS) {
415 ql_dbg(ql_dbg_mbx, vha, 0x116d,
416 "Failed=%x mb[0]=%x.\n", rval, mcp->mb[0]);
417 } else {
418 ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x116e,
419 "Done %s.\n", __func__);
420 }
421 return rval;
422}
423
424/*
425 * qlafx00_mbx_reg_test
426 */
427static int
428qlafx00_mbx_reg_test(scsi_qla_host_t *vha)
429{
430 int rval;
431 struct mbx_cmd_32 mc;
432 struct mbx_cmd_32 *mcp = &mc;
433
434 ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x116f,
435 "Entered %s.\n", __func__);
436
437
438 mcp->mb[0] = MBC_MAILBOX_REGISTER_TEST;
439 mcp->mb[1] = 0xAAAA;
440 mcp->mb[2] = 0x5555;
441 mcp->mb[3] = 0xAA55;
442 mcp->mb[4] = 0x55AA;
443 mcp->mb[5] = 0xA5A5;
444 mcp->mb[6] = 0x5A5A;
445 mcp->mb[7] = 0x2525;
446 mcp->mb[8] = 0xBBBB;
447 mcp->mb[9] = 0x6666;
448 mcp->mb[10] = 0xBB66;
449 mcp->mb[11] = 0x66BB;
450 mcp->mb[12] = 0xB6B6;
451 mcp->mb[13] = 0x6B6B;
452 mcp->mb[14] = 0x3636;
453 mcp->mb[15] = 0xCCCC;
454
455
456 mcp->out_mb = MBX_15|MBX_14|MBX_13|MBX_12|MBX_11|MBX_10|MBX_9|MBX_8|
457 MBX_7|MBX_6|MBX_5|MBX_4|MBX_3|MBX_2|MBX_1|MBX_0;
458 mcp->in_mb = MBX_15|MBX_14|MBX_13|MBX_12|MBX_11|MBX_10|MBX_9|MBX_8|
459 MBX_7|MBX_6|MBX_5|MBX_4|MBX_3|MBX_2|MBX_1|MBX_0;
460 mcp->buf_size = 0;
461 mcp->flags = MBX_DMA_OUT;
462 mcp->tov = MBX_TOV_SECONDS;
463 rval = qlafx00_mailbox_command(vha, mcp);
464 if (rval == QLA_SUCCESS) {
465 if (mcp->mb[17] != 0xAAAA || mcp->mb[18] != 0x5555 ||
466 mcp->mb[19] != 0xAA55 || mcp->mb[20] != 0x55AA)
467 rval = QLA_FUNCTION_FAILED;
468 if (mcp->mb[21] != 0xA5A5 || mcp->mb[22] != 0x5A5A ||
469 mcp->mb[23] != 0x2525 || mcp->mb[24] != 0xBBBB)
470 rval = QLA_FUNCTION_FAILED;
471 if (mcp->mb[25] != 0x6666 || mcp->mb[26] != 0xBB66 ||
472 mcp->mb[27] != 0x66BB || mcp->mb[28] != 0xB6B6)
473 rval = QLA_FUNCTION_FAILED;
474 if (mcp->mb[29] != 0x6B6B || mcp->mb[30] != 0x3636 ||
475 mcp->mb[31] != 0xCCCC)
476 rval = QLA_FUNCTION_FAILED;
477 }
478
479 if (rval != QLA_SUCCESS) {
480 ql_dbg(ql_dbg_mbx, vha, 0x1170,
481 "Failed=%x mb[0]=%x.\n", rval, mcp->mb[0]);
482 } else {
483 ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x1171,
484 "Done %s.\n", __func__);
485 }
486 return rval;
487}
488
489/**
490 * qlafx00_pci_config() - Setup ISPFx00 PCI configuration registers.
491 * @ha: HA context
492 *
493 * Returns 0 on success.
494 */
495int
496qlafx00_pci_config(scsi_qla_host_t *vha)
497{
498 uint16_t w;
499 struct qla_hw_data *ha = vha->hw;
500
501 pci_set_master(ha->pdev);
502 pci_try_set_mwi(ha->pdev);
503
504 pci_read_config_word(ha->pdev, PCI_COMMAND, &w);
505 w |= (PCI_COMMAND_PARITY | PCI_COMMAND_SERR);
506 w &= ~PCI_COMMAND_INTX_DISABLE;
507 pci_write_config_word(ha->pdev, PCI_COMMAND, w);
508
509 /* PCIe -- adjust Maximum Read Request Size (2048). */
Yijing Wangce9f7ed2013-09-05 15:55:30 +0800510 if (pci_is_pcie(ha->pdev))
Giridhar Malavali8ae6d9c2013-03-28 08:21:23 -0400511 pcie_set_readrq(ha->pdev, 2048);
512
513 ha->chip_revision = ha->pdev->revision;
514
515 return QLA_SUCCESS;
516}
517
518/**
519 * qlafx00_warm_reset() - Perform warm reset of iSA(CPUs being reset on SOC).
520 * @ha: HA context
521 *
522 */
523static inline void
524qlafx00_soc_cpu_reset(scsi_qla_host_t *vha)
525{
526 unsigned long flags = 0;
527 struct qla_hw_data *ha = vha->hw;
528 int i, core;
529 uint32_t cnt;
530
531 /* Set all 4 cores in reset */
532 for (i = 0; i < 4; i++) {
533 QLAFX00_SET_HBA_SOC_REG(ha,
534 (SOC_SW_RST_CONTROL_REG_CORE0 + 8*i), (0xF01));
535 }
536
537 /* Set all 4 core Clock gating control */
538 for (i = 0; i < 4; i++) {
539 QLAFX00_SET_HBA_SOC_REG(ha,
540 (SOC_SW_RST_CONTROL_REG_CORE0 + 4 + 8*i), (0x01010101));
541 }
542
543 /* Reset all units in Fabric */
544 QLAFX00_SET_HBA_SOC_REG(ha, SOC_FABRIC_RST_CONTROL_REG, (0x11F0101));
545
546 /* Reset all interrupt control registers */
547 for (i = 0; i < 115; i++) {
548 QLAFX00_SET_HBA_SOC_REG(ha,
549 (SOC_INTERRUPT_SOURCE_I_CONTROL_REG + 4*i), (0x0));
550 }
551
552 /* Reset Timers control registers. per core */
553 for (core = 0; core < 4; core++)
554 for (i = 0; i < 8; i++)
555 QLAFX00_SET_HBA_SOC_REG(ha,
556 (SOC_CORE_TIMER_REG + 0x100*core + 4*i), (0x0));
557
558 /* Reset per core IRQ ack register */
559 for (core = 0; core < 4; core++)
560 QLAFX00_SET_HBA_SOC_REG(ha,
561 (SOC_IRQ_ACK_REG + 0x100*core), (0x3FF));
562
563 /* Set Fabric control and config to defaults */
564 QLAFX00_SET_HBA_SOC_REG(ha, SOC_FABRIC_CONTROL_REG, (0x2));
565 QLAFX00_SET_HBA_SOC_REG(ha, SOC_FABRIC_CONFIG_REG, (0x3));
566
567 spin_lock_irqsave(&ha->hardware_lock, flags);
568
569 /* Kick in Fabric units */
570 QLAFX00_SET_HBA_SOC_REG(ha, SOC_FABRIC_RST_CONTROL_REG, (0x0));
571
572 /* Kick in Core0 to start boot process */
573 QLAFX00_SET_HBA_SOC_REG(ha, SOC_SW_RST_CONTROL_REG_CORE0, (0xF00));
574
575 /* Wait 10secs for soft-reset to complete. */
576 for (cnt = 10; cnt; cnt--) {
577 msleep(1000);
578 barrier();
579 }
580 spin_unlock_irqrestore(&ha->hardware_lock, flags);
581}
582
583/**
584 * qlafx00_soft_reset() - Soft Reset ISPFx00.
585 * @ha: HA context
586 *
587 * Returns 0 on success.
588 */
589void
590qlafx00_soft_reset(scsi_qla_host_t *vha)
591{
592 struct qla_hw_data *ha = vha->hw;
593
594 if (unlikely(pci_channel_offline(ha->pdev) &&
595 ha->flags.pci_channel_io_perm_failure))
596 return;
597
598 ha->isp_ops->disable_intrs(ha);
599 qlafx00_soc_cpu_reset(vha);
600 ha->isp_ops->enable_intrs(ha);
601}
602
603/**
604 * qlafx00_chip_diag() - Test ISPFx00 for proper operation.
605 * @ha: HA context
606 *
607 * Returns 0 on success.
608 */
609int
610qlafx00_chip_diag(scsi_qla_host_t *vha)
611{
612 int rval = 0;
613 struct qla_hw_data *ha = vha->hw;
614 struct req_que *req = ha->req_q_map[0];
615
616 ha->fw_transfer_size = REQUEST_ENTRY_SIZE * req->length;
617
618 rval = qlafx00_mbx_reg_test(vha);
619 if (rval) {
620 ql_log(ql_log_warn, vha, 0x1165,
621 "Failed mailbox send register test\n");
622 } else {
623 /* Flag a successful rval */
624 rval = QLA_SUCCESS;
625 }
626 return rval;
627}
628
629void
630qlafx00_config_rings(struct scsi_qla_host *vha)
631{
632 struct qla_hw_data *ha = vha->hw;
633 struct device_reg_fx00 __iomem *reg = &ha->iobase->ispfx00;
Giridhar Malavali8ae6d9c2013-03-28 08:21:23 -0400634
635 WRT_REG_DWORD(&reg->req_q_in, 0);
636 WRT_REG_DWORD(&reg->req_q_out, 0);
637
638 WRT_REG_DWORD(&reg->rsp_q_in, 0);
639 WRT_REG_DWORD(&reg->rsp_q_out, 0);
640
641 /* PCI posting */
642 RD_REG_DWORD(&reg->rsp_q_out);
643}
644
645char *
646qlafx00_pci_info_str(struct scsi_qla_host *vha, char *str)
647{
648 struct qla_hw_data *ha = vha->hw;
Giridhar Malavali8ae6d9c2013-03-28 08:21:23 -0400649
Yijing Wangce9f7ed2013-09-05 15:55:30 +0800650 if (pci_is_pcie(ha->pdev)) {
Giridhar Malavali8ae6d9c2013-03-28 08:21:23 -0400651 strcpy(str, "PCIe iSA");
652 return str;
653 }
654 return str;
655}
656
657char *
658qlafx00_fw_version_str(struct scsi_qla_host *vha, char *str)
659{
660 struct qla_hw_data *ha = vha->hw;
661
662 sprintf(str, "%s", ha->mr.fw_version);
663 return str;
664}
665
666void
667qlafx00_enable_intrs(struct qla_hw_data *ha)
668{
669 unsigned long flags = 0;
670
671 spin_lock_irqsave(&ha->hardware_lock, flags);
672 ha->interrupts_on = 1;
673 QLAFX00_ENABLE_ICNTRL_REG(ha);
674 spin_unlock_irqrestore(&ha->hardware_lock, flags);
675}
676
677void
678qlafx00_disable_intrs(struct qla_hw_data *ha)
679{
680 unsigned long flags = 0;
681
682 spin_lock_irqsave(&ha->hardware_lock, flags);
683 ha->interrupts_on = 0;
684 QLAFX00_DISABLE_ICNTRL_REG(ha);
685 spin_unlock_irqrestore(&ha->hardware_lock, flags);
686}
687
Giridhar Malavali8ae6d9c2013-03-28 08:21:23 -0400688int
689qlafx00_abort_target(fc_port_t *fcport, unsigned int l, int tag)
690{
Armen Baloyanfaef62d2014-02-26 04:15:17 -0500691 return qla2x00_async_tm_cmd(fcport, TCF_TARGET_RESET, l, tag);
Giridhar Malavali8ae6d9c2013-03-28 08:21:23 -0400692}
693
694int
695qlafx00_lun_reset(fc_port_t *fcport, unsigned int l, int tag)
696{
Armen Baloyanfaef62d2014-02-26 04:15:17 -0500697 return qla2x00_async_tm_cmd(fcport, TCF_LUN_RESET, l, tag);
Giridhar Malavali8ae6d9c2013-03-28 08:21:23 -0400698}
699
700int
Armen Baloyan58547712013-08-27 01:37:33 -0400701qlafx00_loop_reset(scsi_qla_host_t *vha)
702{
703 int ret;
704 struct fc_port *fcport;
705 struct qla_hw_data *ha = vha->hw;
706
707 if (ql2xtargetreset) {
708 list_for_each_entry(fcport, &vha->vp_fcports, list) {
709 if (fcport->port_type != FCT_TARGET)
710 continue;
711
712 ret = ha->isp_ops->target_reset(fcport, 0, 0);
713 if (ret != QLA_SUCCESS) {
714 ql_dbg(ql_dbg_taskm, vha, 0x803d,
715 "Bus Reset failed: Reset=%d "
716 "d_id=%x.\n", ret, fcport->d_id.b24);
717 }
718 }
719 }
720 return QLA_SUCCESS;
721}
722
723int
Giridhar Malavali8ae6d9c2013-03-28 08:21:23 -0400724qlafx00_iospace_config(struct qla_hw_data *ha)
725{
726 if (pci_request_selected_regions(ha->pdev, ha->bars,
727 QLA2XXX_DRIVER_NAME)) {
728 ql_log_pci(ql_log_fatal, ha->pdev, 0x014e,
729 "Failed to reserve PIO/MMIO regions (%s), aborting.\n",
730 pci_name(ha->pdev));
731 goto iospace_error_exit;
732 }
733
734 /* Use MMIO operations for all accesses. */
735 if (!(pci_resource_flags(ha->pdev, 0) & IORESOURCE_MEM)) {
736 ql_log_pci(ql_log_warn, ha->pdev, 0x014f,
737 "Invalid pci I/O region size (%s).\n",
738 pci_name(ha->pdev));
739 goto iospace_error_exit;
740 }
741 if (pci_resource_len(ha->pdev, 0) < BAR0_LEN_FX00) {
742 ql_log_pci(ql_log_warn, ha->pdev, 0x0127,
743 "Invalid PCI mem BAR0 region size (%s), aborting\n",
744 pci_name(ha->pdev));
745 goto iospace_error_exit;
746 }
747
748 ha->cregbase =
749 ioremap_nocache(pci_resource_start(ha->pdev, 0), BAR0_LEN_FX00);
750 if (!ha->cregbase) {
751 ql_log_pci(ql_log_fatal, ha->pdev, 0x0128,
752 "cannot remap MMIO (%s), aborting\n", pci_name(ha->pdev));
753 goto iospace_error_exit;
754 }
755
756 if (!(pci_resource_flags(ha->pdev, 2) & IORESOURCE_MEM)) {
757 ql_log_pci(ql_log_warn, ha->pdev, 0x0129,
758 "region #2 not an MMIO resource (%s), aborting\n",
759 pci_name(ha->pdev));
760 goto iospace_error_exit;
761 }
762 if (pci_resource_len(ha->pdev, 2) < BAR2_LEN_FX00) {
763 ql_log_pci(ql_log_warn, ha->pdev, 0x012a,
764 "Invalid PCI mem BAR2 region size (%s), aborting\n",
765 pci_name(ha->pdev));
766 goto iospace_error_exit;
767 }
768
769 ha->iobase =
770 ioremap_nocache(pci_resource_start(ha->pdev, 2), BAR2_LEN_FX00);
771 if (!ha->iobase) {
772 ql_log_pci(ql_log_fatal, ha->pdev, 0x012b,
773 "cannot remap MMIO (%s), aborting\n", pci_name(ha->pdev));
774 goto iospace_error_exit;
775 }
776
777 /* Determine queue resources */
778 ha->max_req_queues = ha->max_rsp_queues = 1;
779
780 ql_log_pci(ql_log_info, ha->pdev, 0x012c,
781 "Bars 0x%x, iobase0 0x%p, iobase2 0x%p\n",
782 ha->bars, ha->cregbase, ha->iobase);
783
784 return 0;
785
786iospace_error_exit:
787 return -ENOMEM;
788}
789
790static void
791qlafx00_save_queue_ptrs(struct scsi_qla_host *vha)
792{
793 struct qla_hw_data *ha = vha->hw;
794 struct req_que *req = ha->req_q_map[0];
795 struct rsp_que *rsp = ha->rsp_q_map[0];
796
797 req->length_fx00 = req->length;
798 req->ring_fx00 = req->ring;
799 req->dma_fx00 = req->dma;
800
801 rsp->length_fx00 = rsp->length;
802 rsp->ring_fx00 = rsp->ring;
803 rsp->dma_fx00 = rsp->dma;
804
805 ql_dbg(ql_dbg_init, vha, 0x012d,
806 "req: %p, ring_fx00: %p, length_fx00: 0x%x,"
807 "req->dma_fx00: 0x%llx\n", req, req->ring_fx00,
808 req->length_fx00, (u64)req->dma_fx00);
809
810 ql_dbg(ql_dbg_init, vha, 0x012e,
811 "rsp: %p, ring_fx00: %p, length_fx00: 0x%x,"
812 "rsp->dma_fx00: 0x%llx\n", rsp, rsp->ring_fx00,
813 rsp->length_fx00, (u64)rsp->dma_fx00);
814}
815
816static int
817qlafx00_config_queues(struct scsi_qla_host *vha)
818{
819 struct qla_hw_data *ha = vha->hw;
820 struct req_que *req = ha->req_q_map[0];
821 struct rsp_que *rsp = ha->rsp_q_map[0];
822 dma_addr_t bar2_hdl = pci_resource_start(ha->pdev, 2);
823
824 req->length = ha->req_que_len;
825 req->ring = (void *)ha->iobase + ha->req_que_off;
826 req->dma = bar2_hdl + ha->req_que_off;
827 if ((!req->ring) || (req->length == 0)) {
828 ql_log_pci(ql_log_info, ha->pdev, 0x012f,
829 "Unable to allocate memory for req_ring\n");
830 return QLA_FUNCTION_FAILED;
831 }
832
833 ql_dbg(ql_dbg_init, vha, 0x0130,
834 "req: %p req_ring pointer %p req len 0x%x "
835 "req off 0x%x\n, req->dma: 0x%llx",
836 req, req->ring, req->length,
837 ha->req_que_off, (u64)req->dma);
838
839 rsp->length = ha->rsp_que_len;
840 rsp->ring = (void *)ha->iobase + ha->rsp_que_off;
841 rsp->dma = bar2_hdl + ha->rsp_que_off;
842 if ((!rsp->ring) || (rsp->length == 0)) {
843 ql_log_pci(ql_log_info, ha->pdev, 0x0131,
844 "Unable to allocate memory for rsp_ring\n");
845 return QLA_FUNCTION_FAILED;
846 }
847
848 ql_dbg(ql_dbg_init, vha, 0x0132,
849 "rsp: %p rsp_ring pointer %p rsp len 0x%x "
850 "rsp off 0x%x, rsp->dma: 0x%llx\n",
851 rsp, rsp->ring, rsp->length,
852 ha->rsp_que_off, (u64)rsp->dma);
853
854 return QLA_SUCCESS;
855}
856
857static int
858qlafx00_init_fw_ready(scsi_qla_host_t *vha)
859{
860 int rval = 0;
861 unsigned long wtime;
862 uint16_t wait_time; /* Wait time */
863 struct qla_hw_data *ha = vha->hw;
864 struct device_reg_fx00 __iomem *reg = &ha->iobase->ispfx00;
865 uint32_t aenmbx, aenmbx7 = 0;
Armen Baloyanf9a2a542013-08-27 01:37:42 -0400866 uint32_t pseudo_aen;
Giridhar Malavali8ae6d9c2013-03-28 08:21:23 -0400867 uint32_t state[5];
868 bool done = false;
869
870 /* 30 seconds wait - Adjust if required */
871 wait_time = 30;
872
Armen Baloyanf9a2a542013-08-27 01:37:42 -0400873 pseudo_aen = RD_REG_DWORD(&reg->pseudoaen);
874 if (pseudo_aen == 1) {
875 aenmbx7 = RD_REG_DWORD(&reg->initval7);
876 ha->mbx_intr_code = MSW(aenmbx7);
877 ha->rqstq_intr_code = LSW(aenmbx7);
878 rval = qlafx00_driver_shutdown(vha, 10);
879 if (rval != QLA_SUCCESS)
880 qlafx00_soft_reset(vha);
881 }
882
Giridhar Malavali8ae6d9c2013-03-28 08:21:23 -0400883 /* wait time before firmware ready */
884 wtime = jiffies + (wait_time * HZ);
885 do {
886 aenmbx = RD_REG_DWORD(&reg->aenmailbox0);
887 barrier();
888 ql_dbg(ql_dbg_mbx, vha, 0x0133,
889 "aenmbx: 0x%x\n", aenmbx);
890
891 switch (aenmbx) {
892 case MBA_FW_NOT_STARTED:
893 case MBA_FW_STARTING:
894 break;
895
896 case MBA_SYSTEM_ERR:
897 case MBA_REQ_TRANSFER_ERR:
898 case MBA_RSP_TRANSFER_ERR:
899 case MBA_FW_INIT_FAILURE:
900 qlafx00_soft_reset(vha);
901 break;
902
903 case MBA_FW_RESTART_CMPLT:
904 /* Set the mbx and rqstq intr code */
905 aenmbx7 = RD_REG_DWORD(&reg->aenmailbox7);
906 ha->mbx_intr_code = MSW(aenmbx7);
907 ha->rqstq_intr_code = LSW(aenmbx7);
908 ha->req_que_off = RD_REG_DWORD(&reg->aenmailbox1);
909 ha->rsp_que_off = RD_REG_DWORD(&reg->aenmailbox3);
910 ha->req_que_len = RD_REG_DWORD(&reg->aenmailbox5);
911 ha->rsp_que_len = RD_REG_DWORD(&reg->aenmailbox6);
912 WRT_REG_DWORD(&reg->aenmailbox0, 0);
913 RD_REG_DWORD_RELAXED(&reg->aenmailbox0);
914 ql_dbg(ql_dbg_init, vha, 0x0134,
915 "f/w returned mbx_intr_code: 0x%x, "
916 "rqstq_intr_code: 0x%x\n",
917 ha->mbx_intr_code, ha->rqstq_intr_code);
918 QLAFX00_CLR_INTR_REG(ha, QLAFX00_HST_INT_STS_BITS);
919 rval = QLA_SUCCESS;
920 done = true;
921 break;
922
923 default:
Armen Baloyan0f8cdff2014-02-26 04:14:57 -0500924 if ((aenmbx & 0xFF00) == MBA_FW_INIT_INPROGRESS)
925 break;
926
Giridhar Malavali8ae6d9c2013-03-28 08:21:23 -0400927 /* If fw is apparently not ready. In order to continue,
928 * we might need to issue Mbox cmd, but the problem is
929 * that the DoorBell vector values that come with the
930 * 8060 AEN are most likely gone by now (and thus no
931 * bell would be rung on the fw side when mbox cmd is
932 * issued). We have to therefore grab the 8060 AEN
933 * shadow regs (filled in by FW when the last 8060
934 * AEN was being posted).
935 * Do the following to determine what is needed in
936 * order to get the FW ready:
937 * 1. reload the 8060 AEN values from the shadow regs
938 * 2. clear int status to get rid of possible pending
939 * interrupts
940 * 3. issue Get FW State Mbox cmd to determine fw state
941 * Set the mbx and rqstq intr code from Shadow Regs
942 */
943 aenmbx7 = RD_REG_DWORD(&reg->initval7);
944 ha->mbx_intr_code = MSW(aenmbx7);
945 ha->rqstq_intr_code = LSW(aenmbx7);
946 ha->req_que_off = RD_REG_DWORD(&reg->initval1);
947 ha->rsp_que_off = RD_REG_DWORD(&reg->initval3);
948 ha->req_que_len = RD_REG_DWORD(&reg->initval5);
949 ha->rsp_que_len = RD_REG_DWORD(&reg->initval6);
950 ql_dbg(ql_dbg_init, vha, 0x0135,
951 "f/w returned mbx_intr_code: 0x%x, "
952 "rqstq_intr_code: 0x%x\n",
953 ha->mbx_intr_code, ha->rqstq_intr_code);
954 QLAFX00_CLR_INTR_REG(ha, QLAFX00_HST_INT_STS_BITS);
955
956 /* Get the FW state */
957 rval = qlafx00_get_firmware_state(vha, state);
958 if (rval != QLA_SUCCESS) {
959 /* Retry if timer has not expired */
960 break;
961 }
962
963 if (state[0] == FSTATE_FX00_CONFIG_WAIT) {
964 /* Firmware is waiting to be
965 * initialized by driver
966 */
967 rval = QLA_SUCCESS;
968 done = true;
969 break;
970 }
971
972 /* Issue driver shutdown and wait until f/w recovers.
973 * Driver should continue to poll until 8060 AEN is
974 * received indicating firmware recovery.
975 */
976 ql_dbg(ql_dbg_init, vha, 0x0136,
977 "Sending Driver shutdown fw_state 0x%x\n",
978 state[0]);
979
980 rval = qlafx00_driver_shutdown(vha, 10);
981 if (rval != QLA_SUCCESS) {
982 rval = QLA_FUNCTION_FAILED;
983 break;
984 }
985 msleep(500);
986
987 wtime = jiffies + (wait_time * HZ);
988 break;
989 }
990
991 if (!done) {
992 if (time_after_eq(jiffies, wtime)) {
993 ql_dbg(ql_dbg_init, vha, 0x0137,
994 "Init f/w failed: aen[7]: 0x%x\n",
995 RD_REG_DWORD(&reg->aenmailbox7));
996 rval = QLA_FUNCTION_FAILED;
997 done = true;
998 break;
999 }
1000 /* Delay for a while */
1001 msleep(500);
1002 }
1003 } while (!done);
1004
1005 if (rval)
1006 ql_dbg(ql_dbg_init, vha, 0x0138,
1007 "%s **** FAILED ****.\n", __func__);
1008 else
1009 ql_dbg(ql_dbg_init, vha, 0x0139,
1010 "%s **** SUCCESS ****.\n", __func__);
1011
1012 return rval;
1013}
1014
1015/*
1016 * qlafx00_fw_ready() - Waits for firmware ready.
1017 * @ha: HA context
1018 *
1019 * Returns 0 on success.
1020 */
1021int
1022qlafx00_fw_ready(scsi_qla_host_t *vha)
1023{
1024 int rval;
1025 unsigned long wtime;
1026 uint16_t wait_time; /* Wait time if loop is coming ready */
1027 uint32_t state[5];
1028
1029 rval = QLA_SUCCESS;
1030
1031 wait_time = 10;
1032
1033 /* wait time before firmware ready */
1034 wtime = jiffies + (wait_time * HZ);
1035
1036 /* Wait for ISP to finish init */
1037 if (!vha->flags.init_done)
1038 ql_dbg(ql_dbg_init, vha, 0x013a,
1039 "Waiting for init to complete...\n");
1040
1041 do {
1042 rval = qlafx00_get_firmware_state(vha, state);
1043
1044 if (rval == QLA_SUCCESS) {
1045 if (state[0] == FSTATE_FX00_INITIALIZED) {
1046 ql_dbg(ql_dbg_init, vha, 0x013b,
1047 "fw_state=%x\n", state[0]);
1048 rval = QLA_SUCCESS;
1049 break;
1050 }
1051 }
1052 rval = QLA_FUNCTION_FAILED;
1053
1054 if (time_after_eq(jiffies, wtime))
1055 break;
1056
1057 /* Delay for a while */
1058 msleep(500);
1059
1060 ql_dbg(ql_dbg_init, vha, 0x013c,
1061 "fw_state=%x curr time=%lx.\n", state[0], jiffies);
1062 } while (1);
1063
1064
1065 if (rval)
1066 ql_dbg(ql_dbg_init, vha, 0x013d,
1067 "Firmware ready **** FAILED ****.\n");
1068 else
1069 ql_dbg(ql_dbg_init, vha, 0x013e,
1070 "Firmware ready **** SUCCESS ****.\n");
1071
1072 return rval;
1073}
1074
1075static int
1076qlafx00_find_all_targets(scsi_qla_host_t *vha,
1077 struct list_head *new_fcports)
1078{
1079 int rval;
1080 uint16_t tgt_id;
1081 fc_port_t *fcport, *new_fcport;
1082 int found;
1083 struct qla_hw_data *ha = vha->hw;
1084
1085 rval = QLA_SUCCESS;
1086
1087 if (!test_bit(LOOP_RESYNC_ACTIVE, &vha->dpc_flags))
1088 return QLA_FUNCTION_FAILED;
1089
1090 if ((atomic_read(&vha->loop_down_timer) ||
1091 STATE_TRANSITION(vha))) {
1092 atomic_set(&vha->loop_down_timer, 0);
1093 set_bit(LOOP_RESYNC_NEEDED, &vha->dpc_flags);
1094 return QLA_FUNCTION_FAILED;
1095 }
1096
1097 ql_dbg(ql_dbg_disc + ql_dbg_init, vha, 0x2088,
1098 "Listing Target bit map...\n");
1099 ql_dump_buffer(ql_dbg_disc + ql_dbg_init, vha,
1100 0x2089, (uint8_t *)ha->gid_list, 32);
1101
1102 /* Allocate temporary rmtport for any new rmtports discovered. */
1103 new_fcport = qla2x00_alloc_fcport(vha, GFP_KERNEL);
1104 if (new_fcport == NULL)
1105 return QLA_MEMORY_ALLOC_FAILED;
1106
1107 for_each_set_bit(tgt_id, (void *)ha->gid_list,
1108 QLAFX00_TGT_NODE_LIST_SIZE) {
1109
1110 /* Send get target node info */
1111 new_fcport->tgt_id = tgt_id;
1112 rval = qlafx00_fx_disc(vha, new_fcport,
1113 FXDISC_GET_TGT_NODE_INFO);
1114 if (rval != QLA_SUCCESS) {
1115 ql_log(ql_log_warn, vha, 0x208a,
1116 "Target info scan failed -- assuming zero-entry "
1117 "result...\n");
1118 continue;
1119 }
1120
1121 /* Locate matching device in database. */
1122 found = 0;
1123 list_for_each_entry(fcport, &vha->vp_fcports, list) {
1124 if (memcmp(new_fcport->port_name,
1125 fcport->port_name, WWN_SIZE))
1126 continue;
1127
1128 found++;
1129
1130 /*
1131 * If tgt_id is same and state FCS_ONLINE, nothing
1132 * changed.
1133 */
1134 if (fcport->tgt_id == new_fcport->tgt_id &&
1135 atomic_read(&fcport->state) == FCS_ONLINE)
1136 break;
1137
1138 /*
1139 * Tgt ID changed or device was marked to be updated.
1140 */
1141 ql_dbg(ql_dbg_disc + ql_dbg_init, vha, 0x208b,
1142 "TGT-ID Change(%s): Present tgt id: "
1143 "0x%x state: 0x%x "
1144 "wwnn = %llx wwpn = %llx.\n",
1145 __func__, fcport->tgt_id,
1146 atomic_read(&fcport->state),
1147 (unsigned long long)wwn_to_u64(fcport->node_name),
1148 (unsigned long long)wwn_to_u64(fcport->port_name));
1149
1150 ql_log(ql_log_info, vha, 0x208c,
1151 "TGT-ID Announce(%s): Discovered tgt "
1152 "id 0x%x wwnn = %llx "
1153 "wwpn = %llx.\n", __func__, new_fcport->tgt_id,
1154 (unsigned long long)
1155 wwn_to_u64(new_fcport->node_name),
1156 (unsigned long long)
1157 wwn_to_u64(new_fcport->port_name));
1158
1159 if (atomic_read(&fcport->state) != FCS_ONLINE) {
1160 fcport->old_tgt_id = fcport->tgt_id;
1161 fcport->tgt_id = new_fcport->tgt_id;
1162 ql_log(ql_log_info, vha, 0x208d,
1163 "TGT-ID: New fcport Added: %p\n", fcport);
1164 qla2x00_update_fcport(vha, fcport);
1165 } else {
1166 ql_log(ql_log_info, vha, 0x208e,
1167 " Existing TGT-ID %x did not get "
1168 " offline event from firmware.\n",
1169 fcport->old_tgt_id);
1170 qla2x00_mark_device_lost(vha, fcport, 0, 0);
1171 set_bit(LOOP_RESYNC_NEEDED, &vha->dpc_flags);
1172 kfree(new_fcport);
1173 return rval;
1174 }
1175 break;
1176 }
1177
1178 if (found)
1179 continue;
1180
1181 /* If device was not in our fcports list, then add it. */
1182 list_add_tail(&new_fcport->list, new_fcports);
1183
1184 /* Allocate a new replacement fcport. */
1185 new_fcport = qla2x00_alloc_fcport(vha, GFP_KERNEL);
1186 if (new_fcport == NULL)
1187 return QLA_MEMORY_ALLOC_FAILED;
1188 }
1189
1190 kfree(new_fcport);
1191 return rval;
1192}
1193
1194/*
1195 * qlafx00_configure_all_targets
1196 * Setup target devices with node ID's.
1197 *
1198 * Input:
1199 * ha = adapter block pointer.
1200 *
1201 * Returns:
1202 * 0 = success.
1203 * BIT_0 = error
1204 */
1205static int
1206qlafx00_configure_all_targets(scsi_qla_host_t *vha)
1207{
1208 int rval;
1209 fc_port_t *fcport, *rmptemp;
1210 LIST_HEAD(new_fcports);
1211
1212 rval = qlafx00_fx_disc(vha, &vha->hw->mr.fcport,
1213 FXDISC_GET_TGT_NODE_LIST);
1214 if (rval != QLA_SUCCESS) {
1215 set_bit(LOOP_RESYNC_NEEDED, &vha->dpc_flags);
1216 return rval;
1217 }
1218
1219 rval = qlafx00_find_all_targets(vha, &new_fcports);
1220 if (rval != QLA_SUCCESS) {
1221 set_bit(LOOP_RESYNC_NEEDED, &vha->dpc_flags);
1222 return rval;
1223 }
1224
1225 /*
1226 * Delete all previous devices marked lost.
1227 */
1228 list_for_each_entry(fcport, &vha->vp_fcports, list) {
1229 if (test_bit(LOOP_RESYNC_NEEDED, &vha->dpc_flags))
1230 break;
1231
1232 if (atomic_read(&fcport->state) == FCS_DEVICE_LOST) {
1233 if (fcport->port_type != FCT_INITIATOR)
1234 qla2x00_mark_device_lost(vha, fcport, 0, 0);
1235 }
1236 }
1237
1238 /*
1239 * Add the new devices to our devices list.
1240 */
1241 list_for_each_entry_safe(fcport, rmptemp, &new_fcports, list) {
1242 if (test_bit(LOOP_RESYNC_NEEDED, &vha->dpc_flags))
1243 break;
1244
1245 qla2x00_update_fcport(vha, fcport);
1246 list_move_tail(&fcport->list, &vha->vp_fcports);
1247 ql_log(ql_log_info, vha, 0x208f,
1248 "Attach new target id 0x%x wwnn = %llx "
1249 "wwpn = %llx.\n",
1250 fcport->tgt_id,
1251 (unsigned long long)wwn_to_u64(fcport->node_name),
1252 (unsigned long long)wwn_to_u64(fcport->port_name));
1253 }
1254
1255 /* Free all new device structures not processed. */
1256 list_for_each_entry_safe(fcport, rmptemp, &new_fcports, list) {
1257 list_del(&fcport->list);
1258 kfree(fcport);
1259 }
1260
1261 return rval;
1262}
1263
1264/*
1265 * qlafx00_configure_devices
1266 * Updates Fibre Channel Device Database with what is actually on loop.
1267 *
1268 * Input:
1269 * ha = adapter block pointer.
1270 *
1271 * Returns:
1272 * 0 = success.
1273 * 1 = error.
1274 * 2 = database was full and device was not configured.
1275 */
1276int
1277qlafx00_configure_devices(scsi_qla_host_t *vha)
1278{
1279 int rval;
1280 unsigned long flags, save_flags;
1281 rval = QLA_SUCCESS;
1282
1283 save_flags = flags = vha->dpc_flags;
1284
1285 ql_dbg(ql_dbg_disc, vha, 0x2090,
1286 "Configure devices -- dpc flags =0x%lx\n", flags);
1287
1288 rval = qlafx00_configure_all_targets(vha);
1289
1290 if (rval == QLA_SUCCESS) {
1291 if (test_bit(LOOP_RESYNC_NEEDED, &vha->dpc_flags)) {
1292 rval = QLA_FUNCTION_FAILED;
1293 } else {
1294 atomic_set(&vha->loop_state, LOOP_READY);
1295 ql_log(ql_log_info, vha, 0x2091,
1296 "Device Ready\n");
1297 }
1298 }
1299
1300 if (rval) {
1301 ql_dbg(ql_dbg_disc, vha, 0x2092,
1302 "%s *** FAILED ***.\n", __func__);
1303 } else {
1304 ql_dbg(ql_dbg_disc, vha, 0x2093,
1305 "%s: exiting normally.\n", __func__);
1306 }
1307 return rval;
1308}
1309
1310static void
Armen Baloyan71e56002013-08-27 01:37:38 -04001311qlafx00_abort_isp_cleanup(scsi_qla_host_t *vha, bool critemp)
Giridhar Malavali8ae6d9c2013-03-28 08:21:23 -04001312{
1313 struct qla_hw_data *ha = vha->hw;
1314 fc_port_t *fcport;
1315
1316 vha->flags.online = 0;
Giridhar Malavali8ae6d9c2013-03-28 08:21:23 -04001317 ha->mr.fw_hbt_en = 0;
Giridhar Malavali8ae6d9c2013-03-28 08:21:23 -04001318
Armen Baloyan71e56002013-08-27 01:37:38 -04001319 if (!critemp) {
1320 ha->flags.chip_reset_done = 0;
1321 clear_bit(ISP_ABORT_NEEDED, &vha->dpc_flags);
1322 vha->qla_stats.total_isp_aborts++;
1323 ql_log(ql_log_info, vha, 0x013f,
1324 "Performing ISP error recovery - ha = %p.\n", ha);
1325 ha->isp_ops->reset_chip(vha);
1326 }
Giridhar Malavali8ae6d9c2013-03-28 08:21:23 -04001327
1328 if (atomic_read(&vha->loop_state) != LOOP_DOWN) {
1329 atomic_set(&vha->loop_state, LOOP_DOWN);
1330 atomic_set(&vha->loop_down_timer,
1331 QLAFX00_LOOP_DOWN_TIME);
1332 } else {
1333 if (!atomic_read(&vha->loop_down_timer))
1334 atomic_set(&vha->loop_down_timer,
1335 QLAFX00_LOOP_DOWN_TIME);
1336 }
1337
1338 /* Clear all async request states across all VPs. */
1339 list_for_each_entry(fcport, &vha->vp_fcports, list) {
1340 fcport->flags = 0;
1341 if (atomic_read(&fcport->state) == FCS_ONLINE)
1342 qla2x00_set_fcport_state(fcport, FCS_DEVICE_LOST);
1343 }
1344
1345 if (!ha->flags.eeh_busy) {
Armen Baloyan71e56002013-08-27 01:37:38 -04001346 if (critemp) {
1347 qla2x00_abort_all_cmds(vha, DID_NO_CONNECT << 16);
1348 } else {
1349 /* Requeue all commands in outstanding command list. */
1350 qla2x00_abort_all_cmds(vha, DID_RESET << 16);
1351 }
Giridhar Malavali8ae6d9c2013-03-28 08:21:23 -04001352 }
1353
1354 qla2x00_free_irqs(vha);
Armen Baloyan71e56002013-08-27 01:37:38 -04001355 if (critemp)
1356 set_bit(FX00_CRITEMP_RECOVERY, &vha->dpc_flags);
1357 else
1358 set_bit(FX00_RESET_RECOVERY, &vha->dpc_flags);
Giridhar Malavali8ae6d9c2013-03-28 08:21:23 -04001359
1360 /* Clear the Interrupts */
1361 QLAFX00_CLR_INTR_REG(ha, QLAFX00_HST_INT_STS_BITS);
1362
1363 ql_log(ql_log_info, vha, 0x0140,
1364 "%s Done done - ha=%p.\n", __func__, ha);
1365}
1366
1367/**
1368 * qlafx00_init_response_q_entries() - Initializes response queue entries.
1369 * @ha: HA context
1370 *
1371 * Beginning of request ring has initialization control block already built
1372 * by nvram config routine.
1373 *
1374 * Returns 0 on success.
1375 */
1376void
1377qlafx00_init_response_q_entries(struct rsp_que *rsp)
1378{
1379 uint16_t cnt;
1380 response_t *pkt;
1381
1382 rsp->ring_ptr = rsp->ring;
1383 rsp->ring_index = 0;
1384 rsp->status_srb = NULL;
1385 pkt = rsp->ring_ptr;
1386 for (cnt = 0; cnt < rsp->length; cnt++) {
1387 pkt->signature = RESPONSE_PROCESSED;
Saurav Kashyap1f8deef2013-06-25 11:27:21 -04001388 WRT_REG_DWORD((void __iomem *)&pkt->signature,
1389 RESPONSE_PROCESSED);
Giridhar Malavali8ae6d9c2013-03-28 08:21:23 -04001390 pkt++;
1391 }
1392}
1393
1394int
1395qlafx00_rescan_isp(scsi_qla_host_t *vha)
1396{
1397 uint32_t status = QLA_FUNCTION_FAILED;
1398 struct qla_hw_data *ha = vha->hw;
1399 struct device_reg_fx00 __iomem *reg = &ha->iobase->ispfx00;
1400 uint32_t aenmbx7;
1401
1402 qla2x00_request_irqs(ha, ha->rsp_q_map[0]);
1403
1404 aenmbx7 = RD_REG_DWORD(&reg->aenmailbox7);
1405 ha->mbx_intr_code = MSW(aenmbx7);
1406 ha->rqstq_intr_code = LSW(aenmbx7);
1407 ha->req_que_off = RD_REG_DWORD(&reg->aenmailbox1);
1408 ha->rsp_que_off = RD_REG_DWORD(&reg->aenmailbox3);
1409 ha->req_que_len = RD_REG_DWORD(&reg->aenmailbox5);
1410 ha->rsp_que_len = RD_REG_DWORD(&reg->aenmailbox6);
1411
1412 ql_dbg(ql_dbg_disc, vha, 0x2094,
1413 "fw returned mbx_intr_code: 0x%x, rqstq_intr_code: 0x%x "
1414 " Req que offset 0x%x Rsp que offset 0x%x\n",
1415 ha->mbx_intr_code, ha->rqstq_intr_code,
1416 ha->req_que_off, ha->rsp_que_len);
1417
1418 /* Clear the Interrupts */
1419 QLAFX00_CLR_INTR_REG(ha, QLAFX00_HST_INT_STS_BITS);
1420
1421 status = qla2x00_init_rings(vha);
1422 if (!status) {
1423 vha->flags.online = 1;
1424
1425 /* if no cable then assume it's good */
1426 if ((vha->device_flags & DFLG_NO_CABLE))
1427 status = 0;
1428 /* Register system information */
1429 if (qlafx00_fx_disc(vha,
1430 &vha->hw->mr.fcport, FXDISC_REG_HOST_INFO))
1431 ql_dbg(ql_dbg_disc, vha, 0x2095,
1432 "failed to register host info\n");
1433 }
1434 scsi_unblock_requests(vha->host);
1435 return status;
1436}
1437
1438void
1439qlafx00_timer_routine(scsi_qla_host_t *vha)
1440{
1441 struct qla_hw_data *ha = vha->hw;
1442 uint32_t fw_heart_beat;
1443 uint32_t aenmbx0;
1444 struct device_reg_fx00 __iomem *reg = &ha->iobase->ispfx00;
Armen Baloyan71e56002013-08-27 01:37:38 -04001445 uint32_t tempc;
Giridhar Malavali8ae6d9c2013-03-28 08:21:23 -04001446
1447 /* Check firmware health */
1448 if (ha->mr.fw_hbt_cnt)
1449 ha->mr.fw_hbt_cnt--;
1450 else {
1451 if ((!ha->flags.mr_reset_hdlr_active) &&
1452 (!test_bit(UNLOADING, &vha->dpc_flags)) &&
1453 (!test_bit(ABORT_ISP_ACTIVE, &vha->dpc_flags)) &&
1454 (ha->mr.fw_hbt_en)) {
1455 fw_heart_beat = RD_REG_DWORD(&reg->fwheartbeat);
1456 if (fw_heart_beat != ha->mr.old_fw_hbt_cnt) {
1457 ha->mr.old_fw_hbt_cnt = fw_heart_beat;
1458 ha->mr.fw_hbt_miss_cnt = 0;
1459 } else {
1460 ha->mr.fw_hbt_miss_cnt++;
1461 if (ha->mr.fw_hbt_miss_cnt ==
1462 QLAFX00_HEARTBEAT_MISS_CNT) {
1463 set_bit(ISP_ABORT_NEEDED,
1464 &vha->dpc_flags);
1465 qla2xxx_wake_dpc(vha);
1466 ha->mr.fw_hbt_miss_cnt = 0;
1467 }
1468 }
1469 }
1470 ha->mr.fw_hbt_cnt = QLAFX00_HEARTBEAT_INTERVAL;
1471 }
1472
1473 if (test_bit(FX00_RESET_RECOVERY, &vha->dpc_flags)) {
1474 /* Reset recovery to be performed in timer routine */
1475 aenmbx0 = RD_REG_DWORD(&reg->aenmailbox0);
1476 if (ha->mr.fw_reset_timer_exp) {
1477 set_bit(ISP_ABORT_NEEDED, &vha->dpc_flags);
1478 qla2xxx_wake_dpc(vha);
1479 ha->mr.fw_reset_timer_exp = 0;
1480 } else if (aenmbx0 == MBA_FW_RESTART_CMPLT) {
1481 /* Wake up DPC to rescan the targets */
1482 set_bit(FX00_TARGET_SCAN, &vha->dpc_flags);
1483 clear_bit(FX00_RESET_RECOVERY, &vha->dpc_flags);
1484 qla2xxx_wake_dpc(vha);
1485 ha->mr.fw_reset_timer_tick = QLAFX00_RESET_INTERVAL;
1486 } else if ((aenmbx0 == MBA_FW_STARTING) &&
1487 (!ha->mr.fw_hbt_en)) {
1488 ha->mr.fw_hbt_en = 1;
1489 } else if (!ha->mr.fw_reset_timer_tick) {
1490 if (aenmbx0 == ha->mr.old_aenmbx0_state)
1491 ha->mr.fw_reset_timer_exp = 1;
1492 ha->mr.fw_reset_timer_tick = QLAFX00_RESET_INTERVAL;
1493 } else if (aenmbx0 == 0xFFFFFFFF) {
1494 uint32_t data0, data1;
1495
1496 data0 = QLAFX00_RD_REG(ha,
1497 QLAFX00_BAR1_BASE_ADDR_REG);
1498 data1 = QLAFX00_RD_REG(ha,
1499 QLAFX00_PEX0_WIN0_BASE_ADDR_REG);
1500
1501 data0 &= 0xffff0000;
1502 data1 &= 0x0000ffff;
1503
1504 QLAFX00_WR_REG(ha,
1505 QLAFX00_PEX0_WIN0_BASE_ADDR_REG,
1506 (data0 | data1));
1507 } else if ((aenmbx0 & 0xFF00) == MBA_FW_POLL_STATE) {
1508 ha->mr.fw_reset_timer_tick =
1509 QLAFX00_MAX_RESET_INTERVAL;
Armen Baloyanb6511d92013-08-27 01:37:31 -04001510 } else if (aenmbx0 == MBA_FW_RESET_FCT) {
1511 ha->mr.fw_reset_timer_tick =
1512 QLAFX00_MAX_RESET_INTERVAL;
Giridhar Malavali8ae6d9c2013-03-28 08:21:23 -04001513 }
1514 ha->mr.old_aenmbx0_state = aenmbx0;
1515 ha->mr.fw_reset_timer_tick--;
1516 }
Armen Baloyan71e56002013-08-27 01:37:38 -04001517 if (test_bit(FX00_CRITEMP_RECOVERY, &vha->dpc_flags)) {
1518 /*
1519 * Critical temperature recovery to be
1520 * performed in timer routine
1521 */
1522 if (ha->mr.fw_critemp_timer_tick == 0) {
1523 tempc = QLAFX00_GET_TEMPERATURE(ha);
Saurav Kashyap6ddcfef2013-08-27 01:37:53 -04001524 ql_dbg(ql_dbg_timer, vha, 0x6012,
Armen Baloyan71e56002013-08-27 01:37:38 -04001525 "ISPFx00(%s): Critical temp timer, "
1526 "current SOC temperature: %d\n",
1527 __func__, tempc);
1528 if (tempc < ha->mr.critical_temperature) {
1529 set_bit(ISP_ABORT_NEEDED, &vha->dpc_flags);
1530 clear_bit(FX00_CRITEMP_RECOVERY,
1531 &vha->dpc_flags);
1532 qla2xxx_wake_dpc(vha);
1533 }
1534 ha->mr.fw_critemp_timer_tick =
1535 QLAFX00_CRITEMP_INTERVAL;
1536 } else {
1537 ha->mr.fw_critemp_timer_tick--;
1538 }
1539 }
Armen Baloyane8f5e952013-10-30 03:38:17 -04001540 if (ha->mr.host_info_resend) {
1541 /*
1542 * Incomplete host info might be sent to firmware
1543 * durinng system boot - info should be resend
1544 */
1545 if (ha->mr.hinfo_resend_timer_tick == 0) {
1546 ha->mr.host_info_resend = false;
1547 set_bit(FX00_HOST_INFO_RESEND, &vha->dpc_flags);
1548 ha->mr.hinfo_resend_timer_tick =
1549 QLAFX00_HINFO_RESEND_INTERVAL;
1550 qla2xxx_wake_dpc(vha);
1551 } else {
1552 ha->mr.hinfo_resend_timer_tick--;
1553 }
1554 }
1555
Giridhar Malavali8ae6d9c2013-03-28 08:21:23 -04001556}
1557
1558/*
1559 * qlfx00a_reset_initialize
1560 * Re-initialize after a iSA device reset.
1561 *
1562 * Input:
1563 * ha = adapter block pointer.
1564 *
1565 * Returns:
1566 * 0 = success
1567 */
1568int
1569qlafx00_reset_initialize(scsi_qla_host_t *vha)
1570{
1571 struct qla_hw_data *ha = vha->hw;
1572
1573 if (vha->device_flags & DFLG_DEV_FAILED) {
1574 ql_dbg(ql_dbg_init, vha, 0x0142,
1575 "Device in failed state\n");
1576 return QLA_SUCCESS;
1577 }
1578
1579 ha->flags.mr_reset_hdlr_active = 1;
1580
1581 if (vha->flags.online) {
1582 scsi_block_requests(vha->host);
Armen Baloyan71e56002013-08-27 01:37:38 -04001583 qlafx00_abort_isp_cleanup(vha, false);
Giridhar Malavali8ae6d9c2013-03-28 08:21:23 -04001584 }
1585
1586 ql_log(ql_log_info, vha, 0x0143,
1587 "(%s): succeeded.\n", __func__);
1588 ha->flags.mr_reset_hdlr_active = 0;
1589 return QLA_SUCCESS;
1590}
1591
1592/*
1593 * qlafx00_abort_isp
1594 * Resets ISP and aborts all outstanding commands.
1595 *
1596 * Input:
1597 * ha = adapter block pointer.
1598 *
1599 * Returns:
1600 * 0 = success
1601 */
1602int
1603qlafx00_abort_isp(scsi_qla_host_t *vha)
1604{
1605 struct qla_hw_data *ha = vha->hw;
1606
1607 if (vha->flags.online) {
1608 if (unlikely(pci_channel_offline(ha->pdev) &&
1609 ha->flags.pci_channel_io_perm_failure)) {
1610 clear_bit(ISP_ABORT_RETRY, &vha->dpc_flags);
1611 return QLA_SUCCESS;
1612 }
1613
1614 scsi_block_requests(vha->host);
Armen Baloyan71e56002013-08-27 01:37:38 -04001615 qlafx00_abort_isp_cleanup(vha, false);
Armen Baloyane601d772013-08-27 01:37:32 -04001616 } else {
1617 scsi_block_requests(vha->host);
1618 clear_bit(ISP_ABORT_NEEDED, &vha->dpc_flags);
1619 vha->qla_stats.total_isp_aborts++;
1620 ha->isp_ops->reset_chip(vha);
1621 set_bit(FX00_RESET_RECOVERY, &vha->dpc_flags);
1622 /* Clear the Interrupts */
1623 QLAFX00_CLR_INTR_REG(ha, QLAFX00_HST_INT_STS_BITS);
Giridhar Malavali8ae6d9c2013-03-28 08:21:23 -04001624 }
1625
1626 ql_log(ql_log_info, vha, 0x0145,
1627 "(%s): succeeded.\n", __func__);
1628
1629 return QLA_SUCCESS;
1630}
1631
1632static inline fc_port_t*
1633qlafx00_get_fcport(struct scsi_qla_host *vha, int tgt_id)
1634{
1635 fc_port_t *fcport;
1636
1637 /* Check for matching device in remote port list. */
1638 fcport = NULL;
1639 list_for_each_entry(fcport, &vha->vp_fcports, list) {
1640 if (fcport->tgt_id == tgt_id) {
1641 ql_dbg(ql_dbg_async, vha, 0x5072,
1642 "Matching fcport(%p) found with TGT-ID: 0x%x "
1643 "and Remote TGT_ID: 0x%x\n",
1644 fcport, fcport->tgt_id, tgt_id);
1645 break;
1646 }
1647 }
1648 return fcport;
1649}
1650
1651static void
1652qlafx00_tgt_detach(struct scsi_qla_host *vha, int tgt_id)
1653{
1654 fc_port_t *fcport;
1655
1656 ql_log(ql_log_info, vha, 0x5073,
1657 "Detach TGT-ID: 0x%x\n", tgt_id);
1658
1659 fcport = qlafx00_get_fcport(vha, tgt_id);
1660 if (!fcport)
1661 return;
1662
1663 qla2x00_mark_device_lost(vha, fcport, 0, 0);
1664
1665 return;
1666}
1667
1668int
1669qlafx00_process_aen(struct scsi_qla_host *vha, struct qla_work_evt *evt)
1670{
1671 int rval = 0;
1672 uint32_t aen_code, aen_data;
1673
1674 aen_code = FCH_EVT_VENDOR_UNIQUE;
1675 aen_data = evt->u.aenfx.evtcode;
1676
1677 switch (evt->u.aenfx.evtcode) {
1678 case QLAFX00_MBA_PORT_UPDATE: /* Port database update */
1679 if (evt->u.aenfx.mbx[1] == 0) {
1680 if (evt->u.aenfx.mbx[2] == 1) {
1681 if (!vha->flags.fw_tgt_reported)
1682 vha->flags.fw_tgt_reported = 1;
1683 atomic_set(&vha->loop_down_timer, 0);
1684 atomic_set(&vha->loop_state, LOOP_UP);
1685 set_bit(LOOP_RESYNC_NEEDED, &vha->dpc_flags);
1686 qla2xxx_wake_dpc(vha);
1687 } else if (evt->u.aenfx.mbx[2] == 2) {
1688 qlafx00_tgt_detach(vha, evt->u.aenfx.mbx[3]);
1689 }
1690 } else if (evt->u.aenfx.mbx[1] == 0xffff) {
1691 if (evt->u.aenfx.mbx[2] == 1) {
1692 if (!vha->flags.fw_tgt_reported)
1693 vha->flags.fw_tgt_reported = 1;
1694 set_bit(LOOP_RESYNC_NEEDED, &vha->dpc_flags);
1695 } else if (evt->u.aenfx.mbx[2] == 2) {
1696 vha->device_flags |= DFLG_NO_CABLE;
1697 qla2x00_mark_all_devices_lost(vha, 1);
1698 }
1699 }
1700 break;
1701 case QLAFX00_MBA_LINK_UP:
1702 aen_code = FCH_EVT_LINKUP;
1703 aen_data = 0;
1704 break;
1705 case QLAFX00_MBA_LINK_DOWN:
1706 aen_code = FCH_EVT_LINKDOWN;
1707 aen_data = 0;
1708 break;
Armen Baloyan71e56002013-08-27 01:37:38 -04001709 case QLAFX00_MBA_TEMP_CRIT: /* Critical temperature event */
1710 ql_log(ql_log_info, vha, 0x5082,
1711 "Process critical temperature event "
1712 "aenmb[0]: %x\n",
1713 evt->u.aenfx.evtcode);
1714 scsi_block_requests(vha->host);
1715 qlafx00_abort_isp_cleanup(vha, true);
1716 scsi_unblock_requests(vha->host);
1717 break;
Giridhar Malavali8ae6d9c2013-03-28 08:21:23 -04001718 }
1719
1720 fc_host_post_event(vha->host, fc_get_event_number(),
1721 aen_code, aen_data);
1722
1723 return rval;
1724}
1725
1726static void
1727qlafx00_update_host_attr(scsi_qla_host_t *vha, struct port_info_data *pinfo)
1728{
1729 u64 port_name = 0, node_name = 0;
1730
1731 port_name = (unsigned long long)wwn_to_u64(pinfo->port_name);
1732 node_name = (unsigned long long)wwn_to_u64(pinfo->node_name);
1733
1734 fc_host_node_name(vha->host) = node_name;
1735 fc_host_port_name(vha->host) = port_name;
1736 if (!pinfo->port_type)
1737 vha->hw->current_topology = ISP_CFG_F;
1738 if (pinfo->link_status == QLAFX00_LINK_STATUS_UP)
1739 atomic_set(&vha->loop_state, LOOP_READY);
1740 else if (pinfo->link_status == QLAFX00_LINK_STATUS_DOWN)
1741 atomic_set(&vha->loop_state, LOOP_DOWN);
1742 vha->hw->link_data_rate = (uint16_t)pinfo->link_config;
1743}
1744
1745static void
1746qla2x00_fxdisc_iocb_timeout(void *data)
1747{
1748 srb_t *sp = (srb_t *)data;
1749 struct srb_iocb *lio = &sp->u.iocb_cmd;
1750
1751 complete(&lio->u.fxiocb.fxiocb_comp);
1752}
1753
1754static void
1755qla2x00_fxdisc_sp_done(void *data, void *ptr, int res)
1756{
1757 srb_t *sp = (srb_t *)ptr;
1758 struct srb_iocb *lio = &sp->u.iocb_cmd;
1759
1760 complete(&lio->u.fxiocb.fxiocb_comp);
1761}
1762
1763int
Saurav Kashyap1f8deef2013-06-25 11:27:21 -04001764qlafx00_fx_disc(scsi_qla_host_t *vha, fc_port_t *fcport, uint16_t fx_type)
Giridhar Malavali8ae6d9c2013-03-28 08:21:23 -04001765{
1766 srb_t *sp;
1767 struct srb_iocb *fdisc;
1768 int rval = QLA_FUNCTION_FAILED;
1769 struct qla_hw_data *ha = vha->hw;
1770 struct host_system_info *phost_info;
1771 struct register_host_info *preg_hsi;
1772 struct new_utsname *p_sysid = NULL;
1773 struct timeval tv;
1774
1775 sp = qla2x00_get_sp(vha, fcport, GFP_KERNEL);
1776 if (!sp)
1777 goto done;
1778
1779 fdisc = &sp->u.iocb_cmd;
1780 switch (fx_type) {
1781 case FXDISC_GET_CONFIG_INFO:
1782 fdisc->u.fxiocb.flags =
1783 SRB_FXDISC_RESP_DMA_VALID;
1784 fdisc->u.fxiocb.rsp_len = sizeof(struct config_info_data);
1785 break;
1786 case FXDISC_GET_PORT_INFO:
1787 fdisc->u.fxiocb.flags =
1788 SRB_FXDISC_RESP_DMA_VALID | SRB_FXDISC_REQ_DWRD_VALID;
1789 fdisc->u.fxiocb.rsp_len = QLAFX00_PORT_DATA_INFO;
Saurav Kashyap1f8deef2013-06-25 11:27:21 -04001790 fdisc->u.fxiocb.req_data = cpu_to_le32(fcport->port_id);
Giridhar Malavali8ae6d9c2013-03-28 08:21:23 -04001791 break;
1792 case FXDISC_GET_TGT_NODE_INFO:
1793 fdisc->u.fxiocb.flags =
1794 SRB_FXDISC_RESP_DMA_VALID | SRB_FXDISC_REQ_DWRD_VALID;
1795 fdisc->u.fxiocb.rsp_len = QLAFX00_TGT_NODE_INFO;
Saurav Kashyap1f8deef2013-06-25 11:27:21 -04001796 fdisc->u.fxiocb.req_data = cpu_to_le32(fcport->tgt_id);
Giridhar Malavali8ae6d9c2013-03-28 08:21:23 -04001797 break;
1798 case FXDISC_GET_TGT_NODE_LIST:
1799 fdisc->u.fxiocb.flags =
1800 SRB_FXDISC_RESP_DMA_VALID | SRB_FXDISC_REQ_DWRD_VALID;
1801 fdisc->u.fxiocb.rsp_len = QLAFX00_TGT_NODE_LIST_SIZE;
1802 break;
1803 case FXDISC_REG_HOST_INFO:
1804 fdisc->u.fxiocb.flags = SRB_FXDISC_REQ_DMA_VALID;
1805 fdisc->u.fxiocb.req_len = sizeof(struct register_host_info);
1806 p_sysid = utsname();
1807 if (!p_sysid) {
1808 ql_log(ql_log_warn, vha, 0x303c,
Masanari Iida0b1587b2013-07-17 04:37:44 +09001809 "Not able to get the system information\n");
Giridhar Malavali8ae6d9c2013-03-28 08:21:23 -04001810 goto done_free_sp;
1811 }
1812 break;
Armen Baloyan767157c2013-10-30 03:38:21 -04001813 case FXDISC_ABORT_IOCTL:
Giridhar Malavali8ae6d9c2013-03-28 08:21:23 -04001814 default:
1815 break;
1816 }
1817
1818 if (fdisc->u.fxiocb.flags & SRB_FXDISC_REQ_DMA_VALID) {
1819 fdisc->u.fxiocb.req_addr = dma_alloc_coherent(&ha->pdev->dev,
1820 fdisc->u.fxiocb.req_len,
1821 &fdisc->u.fxiocb.req_dma_handle, GFP_KERNEL);
1822 if (!fdisc->u.fxiocb.req_addr)
1823 goto done_free_sp;
1824
1825 if (fx_type == FXDISC_REG_HOST_INFO) {
1826 preg_hsi = (struct register_host_info *)
1827 fdisc->u.fxiocb.req_addr;
1828 phost_info = &preg_hsi->hsi;
1829 memset(preg_hsi, 0, sizeof(struct register_host_info));
1830 phost_info->os_type = OS_TYPE_LINUX;
1831 strncpy(phost_info->sysname,
1832 p_sysid->sysname, SYSNAME_LENGTH);
1833 strncpy(phost_info->nodename,
1834 p_sysid->nodename, NODENAME_LENGTH);
Armen Baloyane8f5e952013-10-30 03:38:17 -04001835 if (!strcmp(phost_info->nodename, "(none)"))
1836 ha->mr.host_info_resend = true;
Giridhar Malavali8ae6d9c2013-03-28 08:21:23 -04001837 strncpy(phost_info->release,
1838 p_sysid->release, RELEASE_LENGTH);
1839 strncpy(phost_info->version,
1840 p_sysid->version, VERSION_LENGTH);
1841 strncpy(phost_info->machine,
1842 p_sysid->machine, MACHINE_LENGTH);
1843 strncpy(phost_info->domainname,
1844 p_sysid->domainname, DOMNAME_LENGTH);
1845 strncpy(phost_info->hostdriver,
1846 QLA2XXX_VERSION, VERSION_LENGTH);
1847 do_gettimeofday(&tv);
1848 preg_hsi->utc = (uint64_t)tv.tv_sec;
1849 ql_dbg(ql_dbg_init, vha, 0x0149,
1850 "ISP%04X: Host registration with firmware\n",
1851 ha->pdev->device);
1852 ql_dbg(ql_dbg_init, vha, 0x014a,
1853 "os_type = '%d', sysname = '%s', nodname = '%s'\n",
1854 phost_info->os_type,
1855 phost_info->sysname,
1856 phost_info->nodename);
1857 ql_dbg(ql_dbg_init, vha, 0x014b,
1858 "release = '%s', version = '%s'\n",
1859 phost_info->release,
1860 phost_info->version);
1861 ql_dbg(ql_dbg_init, vha, 0x014c,
1862 "machine = '%s' "
1863 "domainname = '%s', hostdriver = '%s'\n",
1864 phost_info->machine,
1865 phost_info->domainname,
1866 phost_info->hostdriver);
1867 ql_dump_buffer(ql_dbg_init + ql_dbg_disc, vha, 0x014d,
1868 (uint8_t *)phost_info,
1869 sizeof(struct host_system_info));
1870 }
1871 }
1872
1873 if (fdisc->u.fxiocb.flags & SRB_FXDISC_RESP_DMA_VALID) {
1874 fdisc->u.fxiocb.rsp_addr = dma_alloc_coherent(&ha->pdev->dev,
1875 fdisc->u.fxiocb.rsp_len,
1876 &fdisc->u.fxiocb.rsp_dma_handle, GFP_KERNEL);
1877 if (!fdisc->u.fxiocb.rsp_addr)
1878 goto done_unmap_req;
1879 }
1880
1881 sp->type = SRB_FXIOCB_DCMD;
1882 sp->name = "fxdisc";
1883 qla2x00_init_timer(sp, FXDISC_TIMEOUT);
1884 fdisc->timeout = qla2x00_fxdisc_iocb_timeout;
Saurav Kashyap1f8deef2013-06-25 11:27:21 -04001885 fdisc->u.fxiocb.req_func_type = cpu_to_le16(fx_type);
Giridhar Malavali8ae6d9c2013-03-28 08:21:23 -04001886 sp->done = qla2x00_fxdisc_sp_done;
1887
1888 rval = qla2x00_start_sp(sp);
1889 if (rval != QLA_SUCCESS)
1890 goto done_unmap_dma;
1891
1892 wait_for_completion(&fdisc->u.fxiocb.fxiocb_comp);
1893
1894 if (fx_type == FXDISC_GET_CONFIG_INFO) {
1895 struct config_info_data *pinfo =
1896 (struct config_info_data *) fdisc->u.fxiocb.rsp_addr;
Armen Baloyan03eb9122013-10-30 03:38:22 -04001897 strcpy(vha->hw->model_number, pinfo->model_num);
1898 strcpy(vha->hw->model_desc, pinfo->model_description);
Giridhar Malavali8ae6d9c2013-03-28 08:21:23 -04001899 memcpy(&vha->hw->mr.symbolic_name, pinfo->symbolic_name,
1900 sizeof(vha->hw->mr.symbolic_name));
1901 memcpy(&vha->hw->mr.serial_num, pinfo->serial_num,
1902 sizeof(vha->hw->mr.serial_num));
1903 memcpy(&vha->hw->mr.hw_version, pinfo->hw_version,
1904 sizeof(vha->hw->mr.hw_version));
1905 memcpy(&vha->hw->mr.fw_version, pinfo->fw_version,
1906 sizeof(vha->hw->mr.fw_version));
1907 strim(vha->hw->mr.fw_version);
1908 memcpy(&vha->hw->mr.uboot_version, pinfo->uboot_version,
1909 sizeof(vha->hw->mr.uboot_version));
1910 memcpy(&vha->hw->mr.fru_serial_num, pinfo->fru_serial_num,
1911 sizeof(vha->hw->mr.fru_serial_num));
Armen Baloyanf875cd42013-08-27 01:37:47 -04001912 vha->hw->mr.critical_temperature =
1913 (pinfo->nominal_temp_value) ?
1914 pinfo->nominal_temp_value : QLAFX00_CRITEMP_THRSHLD;
Armen Baloyan1fe19ee2013-08-27 01:37:41 -04001915 ha->mr.extended_io_enabled = (pinfo->enabled_capabilities &
1916 QLAFX00_EXTENDED_IO_EN_MASK) != 0;
Giridhar Malavali8ae6d9c2013-03-28 08:21:23 -04001917 } else if (fx_type == FXDISC_GET_PORT_INFO) {
1918 struct port_info_data *pinfo =
1919 (struct port_info_data *) fdisc->u.fxiocb.rsp_addr;
1920 memcpy(vha->node_name, pinfo->node_name, WWN_SIZE);
1921 memcpy(vha->port_name, pinfo->port_name, WWN_SIZE);
1922 vha->d_id.b.domain = pinfo->port_id[0];
1923 vha->d_id.b.area = pinfo->port_id[1];
1924 vha->d_id.b.al_pa = pinfo->port_id[2];
1925 qlafx00_update_host_attr(vha, pinfo);
1926 ql_dump_buffer(ql_dbg_init + ql_dbg_buffer, vha, 0x0141,
1927 (uint8_t *)pinfo, 16);
1928 } else if (fx_type == FXDISC_GET_TGT_NODE_INFO) {
1929 struct qlafx00_tgt_node_info *pinfo =
1930 (struct qlafx00_tgt_node_info *) fdisc->u.fxiocb.rsp_addr;
1931 memcpy(fcport->node_name, pinfo->tgt_node_wwnn, WWN_SIZE);
1932 memcpy(fcport->port_name, pinfo->tgt_node_wwpn, WWN_SIZE);
1933 fcport->port_type = FCT_TARGET;
1934 ql_dump_buffer(ql_dbg_init + ql_dbg_buffer, vha, 0x0144,
1935 (uint8_t *)pinfo, 16);
1936 } else if (fx_type == FXDISC_GET_TGT_NODE_LIST) {
1937 struct qlafx00_tgt_node_info *pinfo =
1938 (struct qlafx00_tgt_node_info *) fdisc->u.fxiocb.rsp_addr;
1939 ql_dump_buffer(ql_dbg_init + ql_dbg_buffer, vha, 0x0146,
1940 (uint8_t *)pinfo, 16);
1941 memcpy(vha->hw->gid_list, pinfo, QLAFX00_TGT_NODE_LIST_SIZE);
Armen Baloyan767157c2013-10-30 03:38:21 -04001942 } else if (fx_type == FXDISC_ABORT_IOCTL)
1943 fdisc->u.fxiocb.result =
Armen Baloyanb5939312014-02-26 04:14:58 -05001944 (fdisc->u.fxiocb.result ==
1945 cpu_to_le32(QLAFX00_IOCTL_ICOB_ABORT_SUCCESS)) ?
Armen Baloyan767157c2013-10-30 03:38:21 -04001946 cpu_to_le32(QLA_SUCCESS) : cpu_to_le32(QLA_FUNCTION_FAILED);
1947
Saurav Kashyap1f8deef2013-06-25 11:27:21 -04001948 rval = le32_to_cpu(fdisc->u.fxiocb.result);
Giridhar Malavali8ae6d9c2013-03-28 08:21:23 -04001949
1950done_unmap_dma:
1951 if (fdisc->u.fxiocb.rsp_addr)
1952 dma_free_coherent(&ha->pdev->dev, fdisc->u.fxiocb.rsp_len,
1953 fdisc->u.fxiocb.rsp_addr, fdisc->u.fxiocb.rsp_dma_handle);
1954
1955done_unmap_req:
1956 if (fdisc->u.fxiocb.req_addr)
1957 dma_free_coherent(&ha->pdev->dev, fdisc->u.fxiocb.req_len,
1958 fdisc->u.fxiocb.req_addr, fdisc->u.fxiocb.req_dma_handle);
1959done_free_sp:
1960 sp->free(vha, sp);
1961done:
1962 return rval;
1963}
1964
1965static void
1966qlafx00_abort_iocb_timeout(void *data)
1967{
1968 srb_t *sp = (srb_t *)data;
1969 struct srb_iocb *abt = &sp->u.iocb_cmd;
1970
Saurav Kashyap1f8deef2013-06-25 11:27:21 -04001971 abt->u.abt.comp_status = cpu_to_le16((uint16_t)CS_TIMEOUT);
Giridhar Malavali8ae6d9c2013-03-28 08:21:23 -04001972 complete(&abt->u.abt.comp);
1973}
1974
1975static void
1976qlafx00_abort_sp_done(void *data, void *ptr, int res)
1977{
1978 srb_t *sp = (srb_t *)ptr;
1979 struct srb_iocb *abt = &sp->u.iocb_cmd;
1980
1981 complete(&abt->u.abt.comp);
1982}
1983
1984static int
1985qlafx00_async_abt_cmd(srb_t *cmd_sp)
1986{
1987 scsi_qla_host_t *vha = cmd_sp->fcport->vha;
1988 fc_port_t *fcport = cmd_sp->fcport;
1989 struct srb_iocb *abt_iocb;
1990 srb_t *sp;
1991 int rval = QLA_FUNCTION_FAILED;
1992
1993 sp = qla2x00_get_sp(vha, fcport, GFP_KERNEL);
1994 if (!sp)
1995 goto done;
1996
1997 abt_iocb = &sp->u.iocb_cmd;
1998 sp->type = SRB_ABT_CMD;
1999 sp->name = "abort";
2000 qla2x00_init_timer(sp, FXDISC_TIMEOUT);
2001 abt_iocb->u.abt.cmd_hndl = cmd_sp->handle;
2002 sp->done = qlafx00_abort_sp_done;
2003 abt_iocb->timeout = qlafx00_abort_iocb_timeout;
2004 init_completion(&abt_iocb->u.abt.comp);
2005
2006 rval = qla2x00_start_sp(sp);
2007 if (rval != QLA_SUCCESS)
2008 goto done_free_sp;
2009
2010 ql_dbg(ql_dbg_async, vha, 0x507c,
2011 "Abort command issued - hdl=%x, target_id=%x\n",
2012 cmd_sp->handle, fcport->tgt_id);
2013
2014 wait_for_completion(&abt_iocb->u.abt.comp);
2015
2016 rval = abt_iocb->u.abt.comp_status == CS_COMPLETE ?
2017 QLA_SUCCESS : QLA_FUNCTION_FAILED;
2018
2019done_free_sp:
2020 sp->free(vha, sp);
2021done:
2022 return rval;
2023}
2024
2025int
2026qlafx00_abort_command(srb_t *sp)
2027{
2028 unsigned long flags = 0;
2029
2030 uint32_t handle;
2031 fc_port_t *fcport = sp->fcport;
2032 struct scsi_qla_host *vha = fcport->vha;
2033 struct qla_hw_data *ha = vha->hw;
2034 struct req_que *req = vha->req;
2035
2036 spin_lock_irqsave(&ha->hardware_lock, flags);
2037 for (handle = 1; handle < DEFAULT_OUTSTANDING_COMMANDS; handle++) {
2038 if (req->outstanding_cmds[handle] == sp)
2039 break;
2040 }
2041 spin_unlock_irqrestore(&ha->hardware_lock, flags);
2042 if (handle == DEFAULT_OUTSTANDING_COMMANDS) {
2043 /* Command not found. */
2044 return QLA_FUNCTION_FAILED;
2045 }
Armen Baloyan767157c2013-10-30 03:38:21 -04002046 if (sp->type == SRB_FXIOCB_DCMD)
2047 return qlafx00_fx_disc(vha, &vha->hw->mr.fcport,
2048 FXDISC_ABORT_IOCTL);
2049
Giridhar Malavali8ae6d9c2013-03-28 08:21:23 -04002050 return qlafx00_async_abt_cmd(sp);
2051}
2052
2053/*
2054 * qlafx00_initialize_adapter
2055 * Initialize board.
2056 *
2057 * Input:
2058 * ha = adapter block pointer.
2059 *
2060 * Returns:
2061 * 0 = success
2062 */
2063int
2064qlafx00_initialize_adapter(scsi_qla_host_t *vha)
2065{
2066 int rval;
2067 struct qla_hw_data *ha = vha->hw;
Armen Baloyan71e56002013-08-27 01:37:38 -04002068 uint32_t tempc;
Giridhar Malavali8ae6d9c2013-03-28 08:21:23 -04002069
2070 /* Clear adapter flags. */
2071 vha->flags.online = 0;
2072 ha->flags.chip_reset_done = 0;
2073 vha->flags.reset_active = 0;
2074 ha->flags.pci_channel_io_perm_failure = 0;
2075 ha->flags.eeh_busy = 0;
Giridhar Malavali8ae6d9c2013-03-28 08:21:23 -04002076 atomic_set(&vha->loop_down_timer, LOOP_DOWN_TIME);
2077 atomic_set(&vha->loop_state, LOOP_DOWN);
2078 vha->device_flags = DFLG_NO_CABLE;
2079 vha->dpc_flags = 0;
2080 vha->flags.management_server_logged_in = 0;
Giridhar Malavali8ae6d9c2013-03-28 08:21:23 -04002081 ha->isp_abort_cnt = 0;
2082 ha->beacon_blink_led = 0;
2083
2084 set_bit(0, ha->req_qid_map);
2085 set_bit(0, ha->rsp_qid_map);
2086
2087 ql_dbg(ql_dbg_init, vha, 0x0147,
2088 "Configuring PCI space...\n");
2089
2090 rval = ha->isp_ops->pci_config(vha);
2091 if (rval) {
2092 ql_log(ql_log_warn, vha, 0x0148,
2093 "Unable to configure PCI space.\n");
2094 return rval;
2095 }
2096
2097 rval = qlafx00_init_fw_ready(vha);
2098 if (rval != QLA_SUCCESS)
2099 return rval;
2100
2101 qlafx00_save_queue_ptrs(vha);
2102
2103 rval = qlafx00_config_queues(vha);
2104 if (rval != QLA_SUCCESS)
2105 return rval;
2106
2107 /*
2108 * Allocate the array of outstanding commands
2109 * now that we know the firmware resources.
2110 */
2111 rval = qla2x00_alloc_outstanding_cmds(ha, vha->req);
2112 if (rval != QLA_SUCCESS)
2113 return rval;
2114
2115 rval = qla2x00_init_rings(vha);
2116 ha->flags.chip_reset_done = 1;
2117
Armen Baloyan71e56002013-08-27 01:37:38 -04002118 tempc = QLAFX00_GET_TEMPERATURE(ha);
2119 ql_dbg(ql_dbg_init, vha, 0x0152,
2120 "ISPFx00(%s): Critical temp timer, current SOC temperature: 0x%x\n",
2121 __func__, tempc);
2122
Giridhar Malavali8ae6d9c2013-03-28 08:21:23 -04002123 return rval;
2124}
2125
2126uint32_t
2127qlafx00_fw_state_show(struct device *dev, struct device_attribute *attr,
2128 char *buf)
2129{
2130 scsi_qla_host_t *vha = shost_priv(class_to_shost(dev));
2131 int rval = QLA_FUNCTION_FAILED;
2132 uint32_t state[1];
2133
2134 if (qla2x00_reset_active(vha))
2135 ql_log(ql_log_warn, vha, 0x70ce,
2136 "ISP reset active.\n");
2137 else if (!vha->hw->flags.eeh_busy) {
2138 rval = qlafx00_get_firmware_state(vha, state);
2139 }
2140 if (rval != QLA_SUCCESS)
2141 memset(state, -1, sizeof(state));
2142
2143 return state[0];
2144}
2145
2146void
2147qlafx00_get_host_speed(struct Scsi_Host *shost)
2148{
2149 struct qla_hw_data *ha = ((struct scsi_qla_host *)
2150 (shost_priv(shost)))->hw;
2151 u32 speed = FC_PORTSPEED_UNKNOWN;
2152
2153 switch (ha->link_data_rate) {
2154 case QLAFX00_PORT_SPEED_2G:
2155 speed = FC_PORTSPEED_2GBIT;
2156 break;
2157 case QLAFX00_PORT_SPEED_4G:
2158 speed = FC_PORTSPEED_4GBIT;
2159 break;
2160 case QLAFX00_PORT_SPEED_8G:
2161 speed = FC_PORTSPEED_8GBIT;
2162 break;
2163 case QLAFX00_PORT_SPEED_10G:
2164 speed = FC_PORTSPEED_10GBIT;
2165 break;
2166 }
2167 fc_host_speed(shost) = speed;
2168}
2169
2170/** QLAFX00 specific ISR implementation functions */
2171
2172static inline void
2173qlafx00_handle_sense(srb_t *sp, uint8_t *sense_data, uint32_t par_sense_len,
2174 uint32_t sense_len, struct rsp_que *rsp, int res)
2175{
2176 struct scsi_qla_host *vha = sp->fcport->vha;
2177 struct scsi_cmnd *cp = GET_CMD_SP(sp);
2178 uint32_t track_sense_len;
2179
2180 SET_FW_SENSE_LEN(sp, sense_len);
2181
2182 if (sense_len >= SCSI_SENSE_BUFFERSIZE)
2183 sense_len = SCSI_SENSE_BUFFERSIZE;
2184
2185 SET_CMD_SENSE_LEN(sp, sense_len);
2186 SET_CMD_SENSE_PTR(sp, cp->sense_buffer);
2187 track_sense_len = sense_len;
2188
2189 if (sense_len > par_sense_len)
2190 sense_len = par_sense_len;
2191
2192 memcpy(cp->sense_buffer, sense_data, sense_len);
2193
2194 SET_FW_SENSE_LEN(sp, GET_FW_SENSE_LEN(sp) - sense_len);
2195
2196 SET_CMD_SENSE_PTR(sp, cp->sense_buffer + sense_len);
2197 track_sense_len -= sense_len;
2198 SET_CMD_SENSE_LEN(sp, track_sense_len);
2199
2200 ql_dbg(ql_dbg_io, vha, 0x304d,
2201 "sense_len=0x%x par_sense_len=0x%x track_sense_len=0x%x.\n",
2202 sense_len, par_sense_len, track_sense_len);
2203 if (GET_FW_SENSE_LEN(sp) > 0) {
2204 rsp->status_srb = sp;
2205 cp->result = res;
2206 }
2207
2208 if (sense_len) {
2209 ql_dbg(ql_dbg_io + ql_dbg_buffer, vha, 0x3039,
2210 "Check condition Sense data, nexus%ld:%d:%d cmd=%p.\n",
2211 sp->fcport->vha->host_no, cp->device->id, cp->device->lun,
2212 cp);
2213 ql_dump_buffer(ql_dbg_io + ql_dbg_buffer, vha, 0x3049,
2214 cp->sense_buffer, sense_len);
2215 }
2216}
2217
2218static void
2219qlafx00_tm_iocb_entry(scsi_qla_host_t *vha, struct req_que *req,
2220 struct tsk_mgmt_entry_fx00 *pkt, srb_t *sp,
Saurav Kashyap1f8deef2013-06-25 11:27:21 -04002221 __le16 sstatus, __le16 cpstatus)
Giridhar Malavali8ae6d9c2013-03-28 08:21:23 -04002222{
2223 struct srb_iocb *tmf;
2224
2225 tmf = &sp->u.iocb_cmd;
Saurav Kashyap1f8deef2013-06-25 11:27:21 -04002226 if (cpstatus != cpu_to_le16((uint16_t)CS_COMPLETE) ||
2227 (sstatus & cpu_to_le16((uint16_t)SS_RESPONSE_INFO_LEN_VALID)))
2228 cpstatus = cpu_to_le16((uint16_t)CS_INCOMPLETE);
Giridhar Malavali8ae6d9c2013-03-28 08:21:23 -04002229 tmf->u.tmf.comp_status = cpstatus;
2230 sp->done(vha, sp, 0);
2231}
2232
2233static void
2234qlafx00_abort_iocb_entry(scsi_qla_host_t *vha, struct req_que *req,
2235 struct abort_iocb_entry_fx00 *pkt)
2236{
2237 const char func[] = "ABT_IOCB";
2238 srb_t *sp;
2239 struct srb_iocb *abt;
2240
2241 sp = qla2x00_get_sp_from_handle(vha, func, req, pkt);
2242 if (!sp)
2243 return;
2244
2245 abt = &sp->u.iocb_cmd;
Saurav Kashyap1f8deef2013-06-25 11:27:21 -04002246 abt->u.abt.comp_status = pkt->tgt_id_sts;
Giridhar Malavali8ae6d9c2013-03-28 08:21:23 -04002247 sp->done(vha, sp, 0);
2248}
2249
2250static void
2251qlafx00_ioctl_iosb_entry(scsi_qla_host_t *vha, struct req_que *req,
2252 struct ioctl_iocb_entry_fx00 *pkt)
2253{
2254 const char func[] = "IOSB_IOCB";
2255 srb_t *sp;
2256 struct fc_bsg_job *bsg_job;
2257 struct srb_iocb *iocb_job;
2258 int res;
2259 struct qla_mt_iocb_rsp_fx00 fstatus;
2260 uint8_t *fw_sts_ptr;
2261
2262 sp = qla2x00_get_sp_from_handle(vha, func, req, pkt);
2263 if (!sp)
2264 return;
2265
2266 if (sp->type == SRB_FXIOCB_DCMD) {
2267 iocb_job = &sp->u.iocb_cmd;
Saurav Kashyap1f8deef2013-06-25 11:27:21 -04002268 iocb_job->u.fxiocb.seq_number = pkt->seq_no;
2269 iocb_job->u.fxiocb.fw_flags = pkt->fw_iotcl_flags;
2270 iocb_job->u.fxiocb.result = pkt->status;
Giridhar Malavali8ae6d9c2013-03-28 08:21:23 -04002271 if (iocb_job->u.fxiocb.flags & SRB_FXDISC_RSP_DWRD_VALID)
2272 iocb_job->u.fxiocb.req_data =
Saurav Kashyap1f8deef2013-06-25 11:27:21 -04002273 pkt->dataword_r;
Giridhar Malavali8ae6d9c2013-03-28 08:21:23 -04002274 } else {
2275 bsg_job = sp->u.bsg_job;
2276
2277 memset(&fstatus, 0, sizeof(struct qla_mt_iocb_rsp_fx00));
2278
2279 fstatus.reserved_1 = pkt->reserved_0;
2280 fstatus.func_type = pkt->comp_func_num;
2281 fstatus.ioctl_flags = pkt->fw_iotcl_flags;
2282 fstatus.ioctl_data = pkt->dataword_r;
2283 fstatus.adapid = pkt->adapid;
Armen Baloyand68b3e02014-02-26 04:15:09 -05002284 fstatus.reserved_2 = pkt->dataword_r_extra;
Giridhar Malavali8ae6d9c2013-03-28 08:21:23 -04002285 fstatus.res_count = pkt->residuallen;
2286 fstatus.status = pkt->status;
2287 fstatus.seq_number = pkt->seq_no;
2288 memcpy(fstatus.reserved_3,
2289 pkt->reserved_2, 20 * sizeof(uint8_t));
2290
2291 fw_sts_ptr = ((uint8_t *)bsg_job->req->sense) +
2292 sizeof(struct fc_bsg_reply);
2293
2294 memcpy(fw_sts_ptr, (uint8_t *)&fstatus,
2295 sizeof(struct qla_mt_iocb_rsp_fx00));
2296 bsg_job->reply_len = sizeof(struct fc_bsg_reply) +
2297 sizeof(struct qla_mt_iocb_rsp_fx00) + sizeof(uint8_t);
2298
2299 ql_dump_buffer(ql_dbg_user + ql_dbg_verbose,
2300 sp->fcport->vha, 0x5080,
2301 (uint8_t *)pkt, sizeof(struct ioctl_iocb_entry_fx00));
2302
2303 ql_dump_buffer(ql_dbg_user + ql_dbg_verbose,
2304 sp->fcport->vha, 0x5074,
2305 (uint8_t *)fw_sts_ptr, sizeof(struct qla_mt_iocb_rsp_fx00));
2306
2307 res = bsg_job->reply->result = DID_OK << 16;
2308 bsg_job->reply->reply_payload_rcv_len =
2309 bsg_job->reply_payload.payload_len;
2310 }
2311 sp->done(vha, sp, res);
2312}
2313
2314/**
2315 * qlafx00_status_entry() - Process a Status IOCB entry.
2316 * @ha: SCSI driver HA context
2317 * @pkt: Entry pointer
2318 */
2319static void
2320qlafx00_status_entry(scsi_qla_host_t *vha, struct rsp_que *rsp, void *pkt)
2321{
2322 srb_t *sp;
2323 fc_port_t *fcport;
2324 struct scsi_cmnd *cp;
2325 struct sts_entry_fx00 *sts;
Saurav Kashyap1f8deef2013-06-25 11:27:21 -04002326 __le16 comp_status;
2327 __le16 scsi_status;
Giridhar Malavali8ae6d9c2013-03-28 08:21:23 -04002328 uint16_t ox_id;
Saurav Kashyap1f8deef2013-06-25 11:27:21 -04002329 __le16 lscsi_status;
Giridhar Malavali8ae6d9c2013-03-28 08:21:23 -04002330 int32_t resid;
2331 uint32_t sense_len, par_sense_len, rsp_info_len, resid_len,
2332 fw_resid_len;
2333 uint8_t *rsp_info = NULL, *sense_data = NULL;
2334 struct qla_hw_data *ha = vha->hw;
2335 uint32_t hindex, handle;
2336 uint16_t que;
2337 struct req_que *req;
2338 int logit = 1;
2339 int res = 0;
2340
2341 sts = (struct sts_entry_fx00 *) pkt;
2342
Saurav Kashyap1f8deef2013-06-25 11:27:21 -04002343 comp_status = sts->comp_status;
2344 scsi_status = sts->scsi_status & cpu_to_le16((uint16_t)SS_MASK);
Giridhar Malavali8ae6d9c2013-03-28 08:21:23 -04002345 hindex = sts->handle;
2346 handle = LSW(hindex);
2347
2348 que = MSW(hindex);
2349 req = ha->req_q_map[que];
2350
2351 /* Validate handle. */
2352 if (handle < req->num_outstanding_cmds)
2353 sp = req->outstanding_cmds[handle];
2354 else
2355 sp = NULL;
2356
2357 if (sp == NULL) {
2358 ql_dbg(ql_dbg_io, vha, 0x3034,
2359 "Invalid status handle (0x%x).\n", handle);
2360
2361 set_bit(ISP_ABORT_NEEDED, &vha->dpc_flags);
2362 qla2xxx_wake_dpc(vha);
2363 return;
2364 }
2365
2366 if (sp->type == SRB_TM_CMD) {
2367 req->outstanding_cmds[handle] = NULL;
2368 qlafx00_tm_iocb_entry(vha, req, pkt, sp,
2369 scsi_status, comp_status);
2370 return;
2371 }
2372
2373 /* Fast path completion. */
2374 if (comp_status == CS_COMPLETE && scsi_status == 0) {
Giridhar Malavali8ae6d9c2013-03-28 08:21:23 -04002375 qla2x00_process_completed_request(vha, req, handle);
2376 return;
2377 }
2378
2379 req->outstanding_cmds[handle] = NULL;
2380 cp = GET_CMD_SP(sp);
2381 if (cp == NULL) {
2382 ql_dbg(ql_dbg_io, vha, 0x3048,
2383 "Command already returned (0x%x/%p).\n",
2384 handle, sp);
2385
2386 return;
2387 }
2388
Saurav Kashyap1f8deef2013-06-25 11:27:21 -04002389 lscsi_status = scsi_status & cpu_to_le16((uint16_t)STATUS_MASK);
Giridhar Malavali8ae6d9c2013-03-28 08:21:23 -04002390
2391 fcport = sp->fcport;
2392
2393 ox_id = 0;
2394 sense_len = par_sense_len = rsp_info_len = resid_len =
2395 fw_resid_len = 0;
Saurav Kashyap1f8deef2013-06-25 11:27:21 -04002396 if (scsi_status & cpu_to_le16((uint16_t)SS_SENSE_LEN_VALID))
2397 sense_len = sts->sense_len;
2398 if (scsi_status & cpu_to_le16(((uint16_t)SS_RESIDUAL_UNDER
2399 | (uint16_t)SS_RESIDUAL_OVER)))
Giridhar Malavali8ae6d9c2013-03-28 08:21:23 -04002400 resid_len = le32_to_cpu(sts->residual_len);
Saurav Kashyap1f8deef2013-06-25 11:27:21 -04002401 if (comp_status == cpu_to_le16((uint16_t)CS_DATA_UNDERRUN))
Giridhar Malavali8ae6d9c2013-03-28 08:21:23 -04002402 fw_resid_len = le32_to_cpu(sts->residual_len);
2403 rsp_info = sense_data = sts->data;
2404 par_sense_len = sizeof(sts->data);
2405
2406 /* Check for overrun. */
2407 if (comp_status == CS_COMPLETE &&
Saurav Kashyap1f8deef2013-06-25 11:27:21 -04002408 scsi_status & cpu_to_le16((uint16_t)SS_RESIDUAL_OVER))
2409 comp_status = cpu_to_le16((uint16_t)CS_DATA_OVERRUN);
Giridhar Malavali8ae6d9c2013-03-28 08:21:23 -04002410
2411 /*
2412 * Based on Host and scsi status generate status code for Linux
2413 */
Saurav Kashyap1f8deef2013-06-25 11:27:21 -04002414 switch (le16_to_cpu(comp_status)) {
Giridhar Malavali8ae6d9c2013-03-28 08:21:23 -04002415 case CS_COMPLETE:
2416 case CS_QUEUE_FULL:
2417 if (scsi_status == 0) {
2418 res = DID_OK << 16;
2419 break;
2420 }
Saurav Kashyap1f8deef2013-06-25 11:27:21 -04002421 if (scsi_status & cpu_to_le16(((uint16_t)SS_RESIDUAL_UNDER
2422 | (uint16_t)SS_RESIDUAL_OVER))) {
Giridhar Malavali8ae6d9c2013-03-28 08:21:23 -04002423 resid = resid_len;
2424 scsi_set_resid(cp, resid);
2425
2426 if (!lscsi_status &&
2427 ((unsigned)(scsi_bufflen(cp) - resid) <
2428 cp->underflow)) {
2429 ql_dbg(ql_dbg_io, fcport->vha, 0x3050,
2430 "Mid-layer underflow "
2431 "detected (0x%x of 0x%x bytes).\n",
2432 resid, scsi_bufflen(cp));
2433
2434 res = DID_ERROR << 16;
2435 break;
2436 }
2437 }
Saurav Kashyap1f8deef2013-06-25 11:27:21 -04002438 res = DID_OK << 16 | le16_to_cpu(lscsi_status);
Giridhar Malavali8ae6d9c2013-03-28 08:21:23 -04002439
Saurav Kashyap1f8deef2013-06-25 11:27:21 -04002440 if (lscsi_status ==
2441 cpu_to_le16((uint16_t)SAM_STAT_TASK_SET_FULL)) {
Giridhar Malavali8ae6d9c2013-03-28 08:21:23 -04002442 ql_dbg(ql_dbg_io, fcport->vha, 0x3051,
2443 "QUEUE FULL detected.\n");
2444 break;
2445 }
2446 logit = 0;
Saurav Kashyap1f8deef2013-06-25 11:27:21 -04002447 if (lscsi_status != cpu_to_le16((uint16_t)SS_CHECK_CONDITION))
Giridhar Malavali8ae6d9c2013-03-28 08:21:23 -04002448 break;
2449
2450 memset(cp->sense_buffer, 0, SCSI_SENSE_BUFFERSIZE);
Saurav Kashyap1f8deef2013-06-25 11:27:21 -04002451 if (!(scsi_status & cpu_to_le16((uint16_t)SS_SENSE_LEN_VALID)))
Giridhar Malavali8ae6d9c2013-03-28 08:21:23 -04002452 break;
2453
2454 qlafx00_handle_sense(sp, sense_data, par_sense_len, sense_len,
2455 rsp, res);
2456 break;
2457
2458 case CS_DATA_UNDERRUN:
2459 /* Use F/W calculated residual length. */
2460 if (IS_FWI2_CAPABLE(ha) || IS_QLAFX00(ha))
2461 resid = fw_resid_len;
2462 else
2463 resid = resid_len;
2464 scsi_set_resid(cp, resid);
Saurav Kashyap1f8deef2013-06-25 11:27:21 -04002465 if (scsi_status & cpu_to_le16((uint16_t)SS_RESIDUAL_UNDER)) {
Giridhar Malavali8ae6d9c2013-03-28 08:21:23 -04002466 if ((IS_FWI2_CAPABLE(ha) || IS_QLAFX00(ha))
2467 && fw_resid_len != resid_len) {
2468 ql_dbg(ql_dbg_io, fcport->vha, 0x3052,
2469 "Dropped frame(s) detected "
2470 "(0x%x of 0x%x bytes).\n",
2471 resid, scsi_bufflen(cp));
2472
Saurav Kashyap1f8deef2013-06-25 11:27:21 -04002473 res = DID_ERROR << 16 |
2474 le16_to_cpu(lscsi_status);
Giridhar Malavali8ae6d9c2013-03-28 08:21:23 -04002475 goto check_scsi_status;
2476 }
2477
2478 if (!lscsi_status &&
2479 ((unsigned)(scsi_bufflen(cp) - resid) <
2480 cp->underflow)) {
2481 ql_dbg(ql_dbg_io, fcport->vha, 0x3053,
2482 "Mid-layer underflow "
2483 "detected (0x%x of 0x%x bytes, "
2484 "cp->underflow: 0x%x).\n",
2485 resid, scsi_bufflen(cp), cp->underflow);
2486
2487 res = DID_ERROR << 16;
2488 break;
2489 }
Saurav Kashyap1f8deef2013-06-25 11:27:21 -04002490 } else if (lscsi_status !=
2491 cpu_to_le16((uint16_t)SAM_STAT_TASK_SET_FULL) &&
2492 lscsi_status != cpu_to_le16((uint16_t)SAM_STAT_BUSY)) {
Giridhar Malavali8ae6d9c2013-03-28 08:21:23 -04002493 /*
2494 * scsi status of task set and busy are considered
2495 * to be task not completed.
2496 */
2497
2498 ql_dbg(ql_dbg_io, fcport->vha, 0x3054,
2499 "Dropped frame(s) detected (0x%x "
2500 "of 0x%x bytes).\n", resid,
2501 scsi_bufflen(cp));
2502
Saurav Kashyap1f8deef2013-06-25 11:27:21 -04002503 res = DID_ERROR << 16 | le16_to_cpu(lscsi_status);
Giridhar Malavali8ae6d9c2013-03-28 08:21:23 -04002504 goto check_scsi_status;
2505 } else {
2506 ql_dbg(ql_dbg_io, fcport->vha, 0x3055,
2507 "scsi_status: 0x%x, lscsi_status: 0x%x\n",
2508 scsi_status, lscsi_status);
2509 }
2510
Saurav Kashyap1f8deef2013-06-25 11:27:21 -04002511 res = DID_OK << 16 | le16_to_cpu(lscsi_status);
Giridhar Malavali8ae6d9c2013-03-28 08:21:23 -04002512 logit = 0;
2513
2514check_scsi_status:
2515 /*
2516 * Check to see if SCSI Status is non zero. If so report SCSI
2517 * Status.
2518 */
2519 if (lscsi_status != 0) {
Saurav Kashyap1f8deef2013-06-25 11:27:21 -04002520 if (lscsi_status ==
2521 cpu_to_le16((uint16_t)SAM_STAT_TASK_SET_FULL)) {
Giridhar Malavali8ae6d9c2013-03-28 08:21:23 -04002522 ql_dbg(ql_dbg_io, fcport->vha, 0x3056,
2523 "QUEUE FULL detected.\n");
2524 logit = 1;
2525 break;
2526 }
Saurav Kashyap1f8deef2013-06-25 11:27:21 -04002527 if (lscsi_status !=
2528 cpu_to_le16((uint16_t)SS_CHECK_CONDITION))
Giridhar Malavali8ae6d9c2013-03-28 08:21:23 -04002529 break;
2530
2531 memset(cp->sense_buffer, 0, SCSI_SENSE_BUFFERSIZE);
Saurav Kashyap1f8deef2013-06-25 11:27:21 -04002532 if (!(scsi_status &
2533 cpu_to_le16((uint16_t)SS_SENSE_LEN_VALID)))
Giridhar Malavali8ae6d9c2013-03-28 08:21:23 -04002534 break;
2535
2536 qlafx00_handle_sense(sp, sense_data, par_sense_len,
2537 sense_len, rsp, res);
2538 }
2539 break;
2540
2541 case CS_PORT_LOGGED_OUT:
2542 case CS_PORT_CONFIG_CHG:
2543 case CS_PORT_BUSY:
2544 case CS_INCOMPLETE:
2545 case CS_PORT_UNAVAILABLE:
2546 case CS_TIMEOUT:
2547 case CS_RESET:
2548
2549 /*
2550 * We are going to have the fc class block the rport
2551 * while we try to recover so instruct the mid layer
2552 * to requeue until the class decides how to handle this.
2553 */
2554 res = DID_TRANSPORT_DISRUPTED << 16;
2555
2556 ql_dbg(ql_dbg_io, fcport->vha, 0x3057,
2557 "Port down status: port-state=0x%x.\n",
2558 atomic_read(&fcport->state));
2559
2560 if (atomic_read(&fcport->state) == FCS_ONLINE)
2561 qla2x00_mark_device_lost(fcport->vha, fcport, 1, 1);
2562 break;
2563
2564 case CS_ABORTED:
2565 res = DID_RESET << 16;
2566 break;
2567
2568 default:
2569 res = DID_ERROR << 16;
2570 break;
2571 }
2572
2573 if (logit)
2574 ql_dbg(ql_dbg_io, fcport->vha, 0x3058,
Oleksandr Khoshaba7b833552013-08-27 01:37:27 -04002575 "FCP command status: 0x%x-0x%x (0x%x) nexus=%ld:%d:%d "
2576 "tgt_id: 0x%x lscsi_status: 0x%x cdb=%10phN len=0x%x "
2577 "rsp_info=0x%x resid=0x%x fw_resid=0x%x sense_len=0x%x, "
2578 "par_sense_len=0x%x, rsp_info_len=0x%x\n",
Giridhar Malavali8ae6d9c2013-03-28 08:21:23 -04002579 comp_status, scsi_status, res, vha->host_no,
2580 cp->device->id, cp->device->lun, fcport->tgt_id,
Oleksandr Khoshaba7b833552013-08-27 01:37:27 -04002581 lscsi_status, cp->cmnd, scsi_bufflen(cp),
Giridhar Malavali8ae6d9c2013-03-28 08:21:23 -04002582 rsp_info_len, resid_len, fw_resid_len, sense_len,
2583 par_sense_len, rsp_info_len);
2584
Giridhar Malavali8ae6d9c2013-03-28 08:21:23 -04002585 if (rsp->status_srb == NULL)
2586 sp->done(ha, sp, res);
2587}
2588
2589/**
2590 * qlafx00_status_cont_entry() - Process a Status Continuations entry.
2591 * @ha: SCSI driver HA context
2592 * @pkt: Entry pointer
2593 *
2594 * Extended sense data.
2595 */
2596static void
2597qlafx00_status_cont_entry(struct rsp_que *rsp, sts_cont_entry_t *pkt)
2598{
2599 uint8_t sense_sz = 0;
2600 struct qla_hw_data *ha = rsp->hw;
2601 struct scsi_qla_host *vha = pci_get_drvdata(ha->pdev);
2602 srb_t *sp = rsp->status_srb;
2603 struct scsi_cmnd *cp;
2604 uint32_t sense_len;
2605 uint8_t *sense_ptr;
2606
2607 if (!sp) {
2608 ql_dbg(ql_dbg_io, vha, 0x3037,
2609 "no SP, sp = %p\n", sp);
2610 return;
2611 }
2612
2613 if (!GET_FW_SENSE_LEN(sp)) {
2614 ql_dbg(ql_dbg_io, vha, 0x304b,
2615 "no fw sense data, sp = %p\n", sp);
2616 return;
2617 }
2618 cp = GET_CMD_SP(sp);
2619 if (cp == NULL) {
2620 ql_log(ql_log_warn, vha, 0x303b,
2621 "cmd is NULL: already returned to OS (sp=%p).\n", sp);
2622
2623 rsp->status_srb = NULL;
2624 return;
2625 }
2626
2627 if (!GET_CMD_SENSE_LEN(sp)) {
2628 ql_dbg(ql_dbg_io, vha, 0x304c,
2629 "no sense data, sp = %p\n", sp);
2630 } else {
2631 sense_len = GET_CMD_SENSE_LEN(sp);
2632 sense_ptr = GET_CMD_SENSE_PTR(sp);
2633 ql_dbg(ql_dbg_io, vha, 0x304f,
2634 "sp=%p sense_len=0x%x sense_ptr=%p.\n",
2635 sp, sense_len, sense_ptr);
2636
2637 if (sense_len > sizeof(pkt->data))
2638 sense_sz = sizeof(pkt->data);
2639 else
2640 sense_sz = sense_len;
2641
2642 /* Move sense data. */
2643 ql_dump_buffer(ql_dbg_io + ql_dbg_buffer, vha, 0x304e,
2644 (uint8_t *)pkt, sizeof(sts_cont_entry_t));
2645 memcpy(sense_ptr, pkt->data, sense_sz);
2646 ql_dump_buffer(ql_dbg_io + ql_dbg_buffer, vha, 0x304a,
2647 sense_ptr, sense_sz);
2648
2649 sense_len -= sense_sz;
2650 sense_ptr += sense_sz;
2651
2652 SET_CMD_SENSE_PTR(sp, sense_ptr);
2653 SET_CMD_SENSE_LEN(sp, sense_len);
2654 }
2655 sense_len = GET_FW_SENSE_LEN(sp);
2656 sense_len = (sense_len > sizeof(pkt->data)) ?
2657 (sense_len - sizeof(pkt->data)) : 0;
2658 SET_FW_SENSE_LEN(sp, sense_len);
2659
2660 /* Place command on done queue. */
2661 if (sense_len == 0) {
2662 rsp->status_srb = NULL;
2663 sp->done(ha, sp, cp->result);
2664 }
2665}
2666
2667/**
2668 * qlafx00_multistatus_entry() - Process Multi response queue entries.
2669 * @ha: SCSI driver HA context
2670 */
2671static void
2672qlafx00_multistatus_entry(struct scsi_qla_host *vha,
2673 struct rsp_que *rsp, void *pkt)
2674{
2675 srb_t *sp;
2676 struct multi_sts_entry_fx00 *stsmfx;
2677 struct qla_hw_data *ha = vha->hw;
2678 uint32_t handle, hindex, handle_count, i;
2679 uint16_t que;
2680 struct req_que *req;
Saurav Kashyap1f8deef2013-06-25 11:27:21 -04002681 __le32 *handle_ptr;
Giridhar Malavali8ae6d9c2013-03-28 08:21:23 -04002682
2683 stsmfx = (struct multi_sts_entry_fx00 *) pkt;
2684
2685 handle_count = stsmfx->handle_count;
2686
2687 if (handle_count > MAX_HANDLE_COUNT) {
2688 ql_dbg(ql_dbg_io, vha, 0x3035,
2689 "Invalid handle count (0x%x).\n", handle_count);
2690 set_bit(ISP_ABORT_NEEDED, &vha->dpc_flags);
2691 qla2xxx_wake_dpc(vha);
2692 return;
2693 }
2694
Saurav Kashyap1f8deef2013-06-25 11:27:21 -04002695 handle_ptr = &stsmfx->handles[0];
Giridhar Malavali8ae6d9c2013-03-28 08:21:23 -04002696
2697 for (i = 0; i < handle_count; i++) {
2698 hindex = le32_to_cpu(*handle_ptr);
2699 handle = LSW(hindex);
2700 que = MSW(hindex);
2701 req = ha->req_q_map[que];
2702
2703 /* Validate handle. */
2704 if (handle < req->num_outstanding_cmds)
2705 sp = req->outstanding_cmds[handle];
2706 else
2707 sp = NULL;
2708
2709 if (sp == NULL) {
2710 ql_dbg(ql_dbg_io, vha, 0x3044,
2711 "Invalid status handle (0x%x).\n", handle);
2712 set_bit(ISP_ABORT_NEEDED, &vha->dpc_flags);
2713 qla2xxx_wake_dpc(vha);
2714 return;
2715 }
2716 qla2x00_process_completed_request(vha, req, handle);
2717 handle_ptr++;
2718 }
2719}
2720
2721/**
2722 * qlafx00_error_entry() - Process an error entry.
2723 * @ha: SCSI driver HA context
2724 * @pkt: Entry pointer
2725 */
2726static void
2727qlafx00_error_entry(scsi_qla_host_t *vha, struct rsp_que *rsp,
2728 struct sts_entry_fx00 *pkt, uint8_t estatus, uint8_t etype)
2729{
2730 srb_t *sp;
2731 struct qla_hw_data *ha = vha->hw;
2732 const char func[] = "ERROR-IOCB";
Saurav Kashyapd550dd22014-02-26 04:15:01 -05002733 uint16_t que = 0;
Giridhar Malavali8ae6d9c2013-03-28 08:21:23 -04002734 struct req_que *req = NULL;
2735 int res = DID_ERROR << 16;
2736
2737 ql_dbg(ql_dbg_async, vha, 0x507f,
2738 "type of error status in response: 0x%x\n", estatus);
2739
2740 req = ha->req_q_map[que];
2741
2742 sp = qla2x00_get_sp_from_handle(vha, func, req, pkt);
2743 if (sp) {
2744 sp->done(ha, sp, res);
2745 return;
2746 }
2747
2748 set_bit(ISP_ABORT_NEEDED, &vha->dpc_flags);
2749 qla2xxx_wake_dpc(vha);
2750}
2751
2752/**
2753 * qlafx00_process_response_queue() - Process response queue entries.
2754 * @ha: SCSI driver HA context
2755 */
2756static void
2757qlafx00_process_response_queue(struct scsi_qla_host *vha,
2758 struct rsp_que *rsp)
2759{
2760 struct sts_entry_fx00 *pkt;
2761 response_t *lptr;
Saurav Kashyap6ac1f3b2014-02-26 04:15:10 -05002762 uint16_t lreq_q_in = 0;
2763 uint16_t lreq_q_out = 0;
Giridhar Malavali8ae6d9c2013-03-28 08:21:23 -04002764
Saurav Kashyap6ac1f3b2014-02-26 04:15:10 -05002765 lreq_q_in = RD_REG_DWORD(rsp->rsp_q_in);
2766 lreq_q_out = RD_REG_DWORD(rsp->rsp_q_out);
2767
2768 while (lreq_q_in != lreq_q_out) {
Giridhar Malavali8ae6d9c2013-03-28 08:21:23 -04002769 lptr = rsp->ring_ptr;
Saurav Kashyap1f8deef2013-06-25 11:27:21 -04002770 memcpy_fromio(rsp->rsp_pkt, (void __iomem *)lptr,
2771 sizeof(rsp->rsp_pkt));
Giridhar Malavali8ae6d9c2013-03-28 08:21:23 -04002772 pkt = (struct sts_entry_fx00 *)rsp->rsp_pkt;
2773
2774 rsp->ring_index++;
Saurav Kashyap6ac1f3b2014-02-26 04:15:10 -05002775 lreq_q_out++;
Giridhar Malavali8ae6d9c2013-03-28 08:21:23 -04002776 if (rsp->ring_index == rsp->length) {
Saurav Kashyap6ac1f3b2014-02-26 04:15:10 -05002777 lreq_q_out = 0;
Giridhar Malavali8ae6d9c2013-03-28 08:21:23 -04002778 rsp->ring_index = 0;
2779 rsp->ring_ptr = rsp->ring;
2780 } else {
2781 rsp->ring_ptr++;
2782 }
2783
2784 if (pkt->entry_status != 0 &&
2785 pkt->entry_type != IOCTL_IOSB_TYPE_FX00) {
2786 qlafx00_error_entry(vha, rsp,
2787 (struct sts_entry_fx00 *)pkt, pkt->entry_status,
2788 pkt->entry_type);
Giridhar Malavali8ae6d9c2013-03-28 08:21:23 -04002789 continue;
2790 }
2791
2792 switch (pkt->entry_type) {
2793 case STATUS_TYPE_FX00:
2794 qlafx00_status_entry(vha, rsp, pkt);
2795 break;
2796
2797 case STATUS_CONT_TYPE_FX00:
2798 qlafx00_status_cont_entry(rsp, (sts_cont_entry_t *)pkt);
2799 break;
2800
2801 case MULTI_STATUS_TYPE_FX00:
2802 qlafx00_multistatus_entry(vha, rsp, pkt);
2803 break;
2804
2805 case ABORT_IOCB_TYPE_FX00:
2806 qlafx00_abort_iocb_entry(vha, rsp->req,
2807 (struct abort_iocb_entry_fx00 *)pkt);
2808 break;
2809
2810 case IOCTL_IOSB_TYPE_FX00:
2811 qlafx00_ioctl_iosb_entry(vha, rsp->req,
2812 (struct ioctl_iocb_entry_fx00 *)pkt);
2813 break;
2814 default:
2815 /* Type Not Supported. */
2816 ql_dbg(ql_dbg_async, vha, 0x5081,
2817 "Received unknown response pkt type %x "
2818 "entry status=%x.\n",
2819 pkt->entry_type, pkt->entry_status);
2820 break;
2821 }
Giridhar Malavali8ae6d9c2013-03-28 08:21:23 -04002822 }
2823
2824 /* Adjust ring index */
2825 WRT_REG_DWORD(rsp->rsp_q_out, rsp->ring_index);
2826}
2827
2828/**
2829 * qlafx00_async_event() - Process aynchronous events.
2830 * @ha: SCSI driver HA context
2831 */
2832static void
2833qlafx00_async_event(scsi_qla_host_t *vha)
2834{
2835 struct qla_hw_data *ha = vha->hw;
2836 struct device_reg_fx00 __iomem *reg;
2837 int data_size = 1;
2838
2839 reg = &ha->iobase->ispfx00;
2840 /* Setup to process RIO completion. */
2841 switch (ha->aenmb[0]) {
2842 case QLAFX00_MBA_SYSTEM_ERR: /* System Error */
2843 ql_log(ql_log_warn, vha, 0x5079,
2844 "ISP System Error - mbx1=%x\n", ha->aenmb[0]);
2845 set_bit(ISP_ABORT_NEEDED, &vha->dpc_flags);
2846 break;
2847
2848 case QLAFX00_MBA_SHUTDOWN_RQSTD: /* Shutdown requested */
2849 ql_dbg(ql_dbg_async, vha, 0x5076,
2850 "Asynchronous FW shutdown requested.\n");
2851 set_bit(ISP_ABORT_NEEDED, &vha->dpc_flags);
2852 qla2xxx_wake_dpc(vha);
2853 break;
2854
2855 case QLAFX00_MBA_PORT_UPDATE: /* Port database update */
Saurav Kashyap965c77a2014-02-26 04:15:03 -05002856 ha->aenmb[1] = RD_REG_DWORD(&reg->aenmailbox1);
2857 ha->aenmb[2] = RD_REG_DWORD(&reg->aenmailbox2);
2858 ha->aenmb[3] = RD_REG_DWORD(&reg->aenmailbox3);
Giridhar Malavali8ae6d9c2013-03-28 08:21:23 -04002859 ql_dbg(ql_dbg_async, vha, 0x5077,
2860 "Asynchronous port Update received "
2861 "aenmb[0]: %x, aenmb[1]: %x, aenmb[2]: %x, aenmb[3]: %x\n",
2862 ha->aenmb[0], ha->aenmb[1], ha->aenmb[2], ha->aenmb[3]);
2863 data_size = 4;
2864 break;
Armen Baloyan71e56002013-08-27 01:37:38 -04002865
2866 case QLAFX00_MBA_TEMP_OVER: /* Over temperature event */
Armen Baloyan4881d092013-08-27 01:37:46 -04002867 ql_log(ql_log_info, vha, 0x5085,
2868 "Asynchronous over temperature event received "
2869 "aenmb[0]: %x\n",
2870 ha->aenmb[0]);
2871 break;
2872
2873 case QLAFX00_MBA_TEMP_NORM: /* Normal temperature event */
2874 ql_log(ql_log_info, vha, 0x5086,
2875 "Asynchronous normal temperature event received "
2876 "aenmb[0]: %x\n",
2877 ha->aenmb[0]);
2878 break;
2879
Armen Baloyan71e56002013-08-27 01:37:38 -04002880 case QLAFX00_MBA_TEMP_CRIT: /* Critical temperature event */
2881 ql_log(ql_log_info, vha, 0x5083,
2882 "Asynchronous critical temperature event received "
2883 "aenmb[0]: %x\n",
2884 ha->aenmb[0]);
Armen Baloyan71e56002013-08-27 01:37:38 -04002885 break;
2886
Giridhar Malavali8ae6d9c2013-03-28 08:21:23 -04002887 default:
2888 ha->aenmb[1] = RD_REG_WORD(&reg->aenmailbox1);
2889 ha->aenmb[2] = RD_REG_WORD(&reg->aenmailbox2);
2890 ha->aenmb[3] = RD_REG_WORD(&reg->aenmailbox3);
2891 ha->aenmb[4] = RD_REG_WORD(&reg->aenmailbox4);
2892 ha->aenmb[5] = RD_REG_WORD(&reg->aenmailbox5);
2893 ha->aenmb[6] = RD_REG_WORD(&reg->aenmailbox6);
2894 ha->aenmb[7] = RD_REG_WORD(&reg->aenmailbox7);
2895 ql_dbg(ql_dbg_async, vha, 0x5078,
2896 "AEN:%04x %04x %04x %04x :%04x %04x %04x %04x\n",
2897 ha->aenmb[0], ha->aenmb[1], ha->aenmb[2], ha->aenmb[3],
2898 ha->aenmb[4], ha->aenmb[5], ha->aenmb[6], ha->aenmb[7]);
2899 break;
2900 }
2901 qlafx00_post_aenfx_work(vha, ha->aenmb[0],
2902 (uint32_t *)ha->aenmb, data_size);
2903}
2904
2905/**
2906 *
2907 * qlafx00x_mbx_completion() - Process mailbox command completions.
2908 * @ha: SCSI driver HA context
2909 * @mb16: Mailbox16 register
2910 */
2911static void
2912qlafx00_mbx_completion(scsi_qla_host_t *vha, uint32_t mb0)
2913{
2914 uint16_t cnt;
Saurav Kashyap965c77a2014-02-26 04:15:03 -05002915 uint32_t __iomem *wptr;
Giridhar Malavali8ae6d9c2013-03-28 08:21:23 -04002916 struct qla_hw_data *ha = vha->hw;
2917 struct device_reg_fx00 __iomem *reg = &ha->iobase->ispfx00;
2918
2919 if (!ha->mcp32)
2920 ql_dbg(ql_dbg_async, vha, 0x507e, "MBX pointer ERROR.\n");
2921
2922 /* Load return mailbox registers. */
2923 ha->flags.mbox_int = 1;
2924 ha->mailbox_out32[0] = mb0;
Saurav Kashyap965c77a2014-02-26 04:15:03 -05002925 wptr = (uint32_t __iomem *)&reg->mailbox17;
Giridhar Malavali8ae6d9c2013-03-28 08:21:23 -04002926
2927 for (cnt = 1; cnt < ha->mbx_count; cnt++) {
Saurav Kashyap965c77a2014-02-26 04:15:03 -05002928 ha->mailbox_out32[cnt] = RD_REG_DWORD(wptr);
Giridhar Malavali8ae6d9c2013-03-28 08:21:23 -04002929 wptr++;
2930 }
2931}
2932
2933/**
2934 * qlafx00_intr_handler() - Process interrupts for the ISPFX00.
2935 * @irq:
2936 * @dev_id: SCSI driver HA context
2937 *
2938 * Called by system whenever the host adapter generates an interrupt.
2939 *
2940 * Returns handled flag.
2941 */
2942irqreturn_t
2943qlafx00_intr_handler(int irq, void *dev_id)
2944{
2945 scsi_qla_host_t *vha;
2946 struct qla_hw_data *ha;
2947 struct device_reg_fx00 __iomem *reg;
2948 int status;
2949 unsigned long iter;
2950 uint32_t stat;
2951 uint32_t mb[8];
2952 struct rsp_que *rsp;
2953 unsigned long flags;
2954 uint32_t clr_intr = 0;
Saurav Kashyapfbe9c542014-02-26 04:15:11 -05002955 uint32_t intr_stat = 0;
Giridhar Malavali8ae6d9c2013-03-28 08:21:23 -04002956
2957 rsp = (struct rsp_que *) dev_id;
2958 if (!rsp) {
2959 ql_log(ql_log_info, NULL, 0x507d,
2960 "%s: NULL response queue pointer.\n", __func__);
2961 return IRQ_NONE;
2962 }
2963
2964 ha = rsp->hw;
2965 reg = &ha->iobase->ispfx00;
2966 status = 0;
2967
2968 if (unlikely(pci_channel_offline(ha->pdev)))
2969 return IRQ_HANDLED;
2970
2971 spin_lock_irqsave(&ha->hardware_lock, flags);
2972 vha = pci_get_drvdata(ha->pdev);
2973 for (iter = 50; iter--; clr_intr = 0) {
2974 stat = QLAFX00_RD_INTR_REG(ha);
Chad Dupuisf3ddac12013-10-30 03:38:16 -04002975 if (qla2x00_check_reg_for_disconnect(vha, stat))
2976 break;
Saurav Kashyapfbe9c542014-02-26 04:15:11 -05002977 intr_stat = stat & QLAFX00_HST_INT_STS_BITS;
2978 if (!intr_stat)
Giridhar Malavali8ae6d9c2013-03-28 08:21:23 -04002979 break;
2980
Saurav Kashyapfbe9c542014-02-26 04:15:11 -05002981 if (stat & QLAFX00_INTR_MB_CMPLT) {
Giridhar Malavali8ae6d9c2013-03-28 08:21:23 -04002982 mb[0] = RD_REG_WORD(&reg->mailbox16);
2983 qlafx00_mbx_completion(vha, mb[0]);
2984 status |= MBX_INTERRUPT;
2985 clr_intr |= QLAFX00_INTR_MB_CMPLT;
Saurav Kashyapfbe9c542014-02-26 04:15:11 -05002986 }
2987 if (intr_stat & QLAFX00_INTR_ASYNC_CMPLT) {
Giridhar Malavali8ae6d9c2013-03-28 08:21:23 -04002988 ha->aenmb[0] = RD_REG_WORD(&reg->aenmailbox0);
2989 qlafx00_async_event(vha);
2990 clr_intr |= QLAFX00_INTR_ASYNC_CMPLT;
Saurav Kashyapfbe9c542014-02-26 04:15:11 -05002991 }
2992 if (intr_stat & QLAFX00_INTR_RSP_CMPLT) {
Giridhar Malavali8ae6d9c2013-03-28 08:21:23 -04002993 qlafx00_process_response_queue(vha, rsp);
2994 clr_intr |= QLAFX00_INTR_RSP_CMPLT;
Giridhar Malavali8ae6d9c2013-03-28 08:21:23 -04002995 }
Saurav Kashyapfbe9c542014-02-26 04:15:11 -05002996
Giridhar Malavali8ae6d9c2013-03-28 08:21:23 -04002997 QLAFX00_CLR_INTR_REG(ha, clr_intr);
2998 QLAFX00_RD_INTR_REG(ha);
2999 }
gurinder.shergill@hp.com36439832013-04-23 10:13:17 -07003000
3001 qla2x00_handle_mbx_completion(ha, status);
Giridhar Malavali8ae6d9c2013-03-28 08:21:23 -04003002 spin_unlock_irqrestore(&ha->hardware_lock, flags);
3003
Giridhar Malavali8ae6d9c2013-03-28 08:21:23 -04003004 return IRQ_HANDLED;
3005}
3006
3007/** QLAFX00 specific IOCB implementation functions */
3008
3009static inline cont_a64_entry_t *
3010qlafx00_prep_cont_type1_iocb(struct req_que *req,
3011 cont_a64_entry_t *lcont_pkt)
3012{
3013 cont_a64_entry_t *cont_pkt;
3014
3015 /* Adjust ring index. */
3016 req->ring_index++;
3017 if (req->ring_index == req->length) {
3018 req->ring_index = 0;
3019 req->ring_ptr = req->ring;
3020 } else {
3021 req->ring_ptr++;
3022 }
3023
3024 cont_pkt = (cont_a64_entry_t *)req->ring_ptr;
3025
3026 /* Load packet defaults. */
Saurav Kashyap1f8deef2013-06-25 11:27:21 -04003027 lcont_pkt->entry_type = CONTINUE_A64_TYPE_FX00;
Giridhar Malavali8ae6d9c2013-03-28 08:21:23 -04003028
3029 return cont_pkt;
3030}
3031
3032static inline void
3033qlafx00_build_scsi_iocbs(srb_t *sp, struct cmd_type_7_fx00 *cmd_pkt,
3034 uint16_t tot_dsds, struct cmd_type_7_fx00 *lcmd_pkt)
3035{
3036 uint16_t avail_dsds;
Saurav Kashyap1f8deef2013-06-25 11:27:21 -04003037 __le32 *cur_dsd;
Giridhar Malavali8ae6d9c2013-03-28 08:21:23 -04003038 scsi_qla_host_t *vha;
3039 struct scsi_cmnd *cmd;
3040 struct scatterlist *sg;
3041 int i, cont;
3042 struct req_que *req;
3043 cont_a64_entry_t lcont_pkt;
3044 cont_a64_entry_t *cont_pkt;
3045
3046 vha = sp->fcport->vha;
3047 req = vha->req;
3048
3049 cmd = GET_CMD_SP(sp);
3050 cont = 0;
3051 cont_pkt = NULL;
3052
3053 /* Update entry type to indicate Command Type 3 IOCB */
Saurav Kashyap1f8deef2013-06-25 11:27:21 -04003054 lcmd_pkt->entry_type = FX00_COMMAND_TYPE_7;
Giridhar Malavali8ae6d9c2013-03-28 08:21:23 -04003055
3056 /* No data transfer */
3057 if (!scsi_bufflen(cmd) || cmd->sc_data_direction == DMA_NONE) {
3058 lcmd_pkt->byte_count = __constant_cpu_to_le32(0);
3059 return;
3060 }
3061
3062 /* Set transfer direction */
3063 if (cmd->sc_data_direction == DMA_TO_DEVICE) {
Armen Baloyan378c5382013-04-25 01:29:18 -04003064 lcmd_pkt->cntrl_flags = TMF_WRITE_DATA;
Giridhar Malavali8ae6d9c2013-03-28 08:21:23 -04003065 vha->qla_stats.output_bytes += scsi_bufflen(cmd);
3066 } else if (cmd->sc_data_direction == DMA_FROM_DEVICE) {
Armen Baloyan378c5382013-04-25 01:29:18 -04003067 lcmd_pkt->cntrl_flags = TMF_READ_DATA;
Giridhar Malavali8ae6d9c2013-03-28 08:21:23 -04003068 vha->qla_stats.input_bytes += scsi_bufflen(cmd);
3069 }
3070
3071 /* One DSD is available in the Command Type 3 IOCB */
3072 avail_dsds = 1;
Saurav Kashyap1f8deef2013-06-25 11:27:21 -04003073 cur_dsd = (__le32 *)&lcmd_pkt->dseg_0_address;
Giridhar Malavali8ae6d9c2013-03-28 08:21:23 -04003074
3075 /* Load data segments */
3076 scsi_for_each_sg(cmd, sg, tot_dsds, i) {
3077 dma_addr_t sle_dma;
3078
3079 /* Allocate additional continuation packets? */
3080 if (avail_dsds == 0) {
3081 /*
3082 * Five DSDs are available in the Continuation
3083 * Type 1 IOCB.
3084 */
3085 memset(&lcont_pkt, 0, REQUEST_ENTRY_SIZE);
3086 cont_pkt =
3087 qlafx00_prep_cont_type1_iocb(req, &lcont_pkt);
Saurav Kashyap1f8deef2013-06-25 11:27:21 -04003088 cur_dsd = (__le32 *)lcont_pkt.dseg_0_address;
Giridhar Malavali8ae6d9c2013-03-28 08:21:23 -04003089 avail_dsds = 5;
3090 cont = 1;
3091 }
3092
3093 sle_dma = sg_dma_address(sg);
3094 *cur_dsd++ = cpu_to_le32(LSD(sle_dma));
3095 *cur_dsd++ = cpu_to_le32(MSD(sle_dma));
3096 *cur_dsd++ = cpu_to_le32(sg_dma_len(sg));
3097 avail_dsds--;
3098 if (avail_dsds == 0 && cont == 1) {
3099 cont = 0;
3100 memcpy_toio((void __iomem *)cont_pkt, &lcont_pkt,
3101 REQUEST_ENTRY_SIZE);
3102 }
3103
3104 }
3105 if (avail_dsds != 0 && cont == 1) {
3106 memcpy_toio((void __iomem *)cont_pkt, &lcont_pkt,
3107 REQUEST_ENTRY_SIZE);
3108 }
3109}
3110
3111/**
3112 * qlafx00_start_scsi() - Send a SCSI command to the ISP
3113 * @sp: command to send to the ISP
3114 *
3115 * Returns non-zero if a failure occurred, else zero.
3116 */
3117int
3118qlafx00_start_scsi(srb_t *sp)
3119{
3120 int ret, nseg;
3121 unsigned long flags;
3122 uint32_t index;
3123 uint32_t handle;
3124 uint16_t cnt;
3125 uint16_t req_cnt;
3126 uint16_t tot_dsds;
3127 struct req_que *req = NULL;
3128 struct rsp_que *rsp = NULL;
3129 struct scsi_cmnd *cmd = GET_CMD_SP(sp);
3130 struct scsi_qla_host *vha = sp->fcport->vha;
3131 struct qla_hw_data *ha = vha->hw;
3132 struct cmd_type_7_fx00 *cmd_pkt;
3133 struct cmd_type_7_fx00 lcmd_pkt;
3134 struct scsi_lun llun;
3135 char tag[2];
3136
3137 /* Setup device pointers. */
3138 ret = 0;
3139
3140 rsp = ha->rsp_q_map[0];
3141 req = vha->req;
3142
3143 /* So we know we haven't pci_map'ed anything yet */
3144 tot_dsds = 0;
3145
Giridhar Malavali8ae6d9c2013-03-28 08:21:23 -04003146 /* Acquire ring specific lock */
3147 spin_lock_irqsave(&ha->hardware_lock, flags);
3148
3149 /* Check for room in outstanding command list. */
3150 handle = req->current_outstanding_cmd;
3151 for (index = 1; index < req->num_outstanding_cmds; index++) {
3152 handle++;
3153 if (handle == req->num_outstanding_cmds)
3154 handle = 1;
3155 if (!req->outstanding_cmds[handle])
3156 break;
3157 }
3158 if (index == req->num_outstanding_cmds)
3159 goto queuing_error;
3160
3161 /* Map the sg table so we have an accurate count of sg entries needed */
3162 if (scsi_sg_count(cmd)) {
3163 nseg = dma_map_sg(&ha->pdev->dev, scsi_sglist(cmd),
3164 scsi_sg_count(cmd), cmd->sc_data_direction);
3165 if (unlikely(!nseg))
3166 goto queuing_error;
3167 } else
3168 nseg = 0;
3169
3170 tot_dsds = nseg;
3171 req_cnt = qla24xx_calc_iocbs(vha, tot_dsds);
3172 if (req->cnt < (req_cnt + 2)) {
3173 cnt = RD_REG_DWORD_RELAXED(req->req_q_out);
3174
3175 if (req->ring_index < cnt)
3176 req->cnt = cnt - req->ring_index;
3177 else
3178 req->cnt = req->length -
3179 (req->ring_index - cnt);
3180 if (req->cnt < (req_cnt + 2))
3181 goto queuing_error;
3182 }
3183
3184 /* Build command packet. */
3185 req->current_outstanding_cmd = handle;
3186 req->outstanding_cmds[handle] = sp;
3187 sp->handle = handle;
3188 cmd->host_scribble = (unsigned char *)(unsigned long)handle;
3189 req->cnt -= req_cnt;
3190
3191 cmd_pkt = (struct cmd_type_7_fx00 *)req->ring_ptr;
3192
3193 memset(&lcmd_pkt, 0, REQUEST_ENTRY_SIZE);
3194
3195 lcmd_pkt.handle = MAKE_HANDLE(req->id, sp->handle);
Armen Baloyand68b3e02014-02-26 04:15:09 -05003196 lcmd_pkt.reserved_0 = 0;
3197 lcmd_pkt.port_path_ctrl = 0;
3198 lcmd_pkt.reserved_1 = 0;
Giridhar Malavali8ae6d9c2013-03-28 08:21:23 -04003199 lcmd_pkt.dseg_count = cpu_to_le16(tot_dsds);
3200 lcmd_pkt.tgt_idx = cpu_to_le16(sp->fcport->tgt_id);
3201
3202 int_to_scsilun(cmd->device->lun, &llun);
3203 host_to_adap((uint8_t *)&llun, (uint8_t *)&lcmd_pkt.lun,
3204 sizeof(lcmd_pkt.lun));
3205
3206 /* Update tagged queuing modifier -- default is TSK_SIMPLE (0). */
3207 if (scsi_populate_tag_msg(cmd, tag)) {
3208 switch (tag[0]) {
3209 case HEAD_OF_QUEUE_TAG:
3210 lcmd_pkt.task = TSK_HEAD_OF_QUEUE;
3211 break;
3212 case ORDERED_QUEUE_TAG:
3213 lcmd_pkt.task = TSK_ORDERED;
3214 break;
3215 }
3216 }
3217
3218 /* Load SCSI command packet. */
3219 host_to_adap(cmd->cmnd, lcmd_pkt.fcp_cdb, sizeof(lcmd_pkt.fcp_cdb));
3220 lcmd_pkt.byte_count = cpu_to_le32((uint32_t)scsi_bufflen(cmd));
3221
3222 /* Build IOCB segments */
3223 qlafx00_build_scsi_iocbs(sp, cmd_pkt, tot_dsds, &lcmd_pkt);
3224
3225 /* Set total data segment count. */
3226 lcmd_pkt.entry_count = (uint8_t)req_cnt;
3227
3228 /* Specify response queue number where completion should happen */
3229 lcmd_pkt.entry_status = (uint8_t) rsp->id;
3230
3231 ql_dump_buffer(ql_dbg_io + ql_dbg_buffer, vha, 0x302e,
3232 (uint8_t *)cmd->cmnd, cmd->cmd_len);
3233 ql_dump_buffer(ql_dbg_io + ql_dbg_buffer, vha, 0x3032,
3234 (uint8_t *)&lcmd_pkt, REQUEST_ENTRY_SIZE);
3235
3236 memcpy_toio((void __iomem *)cmd_pkt, &lcmd_pkt, REQUEST_ENTRY_SIZE);
3237 wmb();
3238
3239 /* Adjust ring index. */
3240 req->ring_index++;
3241 if (req->ring_index == req->length) {
3242 req->ring_index = 0;
3243 req->ring_ptr = req->ring;
3244 } else
3245 req->ring_ptr++;
3246
3247 sp->flags |= SRB_DMA_VALID;
3248
3249 /* Set chip new ring index. */
3250 WRT_REG_DWORD(req->req_q_in, req->ring_index);
3251 QLAFX00_SET_HST_INTR(ha, ha->rqstq_intr_code);
3252
3253 spin_unlock_irqrestore(&ha->hardware_lock, flags);
3254 return QLA_SUCCESS;
3255
3256queuing_error:
3257 if (tot_dsds)
3258 scsi_dma_unmap(cmd);
3259
3260 spin_unlock_irqrestore(&ha->hardware_lock, flags);
3261
3262 return QLA_FUNCTION_FAILED;
3263}
3264
3265void
3266qlafx00_tm_iocb(srb_t *sp, struct tsk_mgmt_entry_fx00 *ptm_iocb)
3267{
3268 struct srb_iocb *fxio = &sp->u.iocb_cmd;
3269 scsi_qla_host_t *vha = sp->fcport->vha;
3270 struct req_que *req = vha->req;
3271 struct tsk_mgmt_entry_fx00 tm_iocb;
3272 struct scsi_lun llun;
3273
3274 memset(&tm_iocb, 0, sizeof(struct tsk_mgmt_entry_fx00));
3275 tm_iocb.entry_type = TSK_MGMT_IOCB_TYPE_FX00;
3276 tm_iocb.entry_count = 1;
3277 tm_iocb.handle = cpu_to_le32(MAKE_HANDLE(req->id, sp->handle));
Armen Baloyand68b3e02014-02-26 04:15:09 -05003278 tm_iocb.reserved_0 = 0;
Giridhar Malavali8ae6d9c2013-03-28 08:21:23 -04003279 tm_iocb.tgt_id = cpu_to_le16(sp->fcport->tgt_id);
3280 tm_iocb.control_flags = cpu_to_le32(fxio->u.tmf.flags);
Saurav Kashyap1f8deef2013-06-25 11:27:21 -04003281 if (tm_iocb.control_flags == cpu_to_le32((uint32_t)TCF_LUN_RESET)) {
Giridhar Malavali8ae6d9c2013-03-28 08:21:23 -04003282 int_to_scsilun(fxio->u.tmf.lun, &llun);
3283 host_to_adap((uint8_t *)&llun, (uint8_t *)&tm_iocb.lun,
3284 sizeof(struct scsi_lun));
3285 }
3286
Saurav Kashyap1f8deef2013-06-25 11:27:21 -04003287 memcpy((void *)ptm_iocb, &tm_iocb,
Giridhar Malavali8ae6d9c2013-03-28 08:21:23 -04003288 sizeof(struct tsk_mgmt_entry_fx00));
3289 wmb();
3290}
3291
3292void
3293qlafx00_abort_iocb(srb_t *sp, struct abort_iocb_entry_fx00 *pabt_iocb)
3294{
3295 struct srb_iocb *fxio = &sp->u.iocb_cmd;
3296 scsi_qla_host_t *vha = sp->fcport->vha;
3297 struct req_que *req = vha->req;
3298 struct abort_iocb_entry_fx00 abt_iocb;
3299
3300 memset(&abt_iocb, 0, sizeof(struct abort_iocb_entry_fx00));
3301 abt_iocb.entry_type = ABORT_IOCB_TYPE_FX00;
3302 abt_iocb.entry_count = 1;
3303 abt_iocb.handle = cpu_to_le32(MAKE_HANDLE(req->id, sp->handle));
3304 abt_iocb.abort_handle =
3305 cpu_to_le32(MAKE_HANDLE(req->id, fxio->u.abt.cmd_hndl));
3306 abt_iocb.tgt_id_sts = cpu_to_le16(sp->fcport->tgt_id);
3307 abt_iocb.req_que_no = cpu_to_le16(req->id);
3308
Saurav Kashyap1f8deef2013-06-25 11:27:21 -04003309 memcpy((void *)pabt_iocb, &abt_iocb,
Giridhar Malavali8ae6d9c2013-03-28 08:21:23 -04003310 sizeof(struct abort_iocb_entry_fx00));
3311 wmb();
3312}
3313
3314void
3315qlafx00_fxdisc_iocb(srb_t *sp, struct fxdisc_entry_fx00 *pfxiocb)
3316{
3317 struct srb_iocb *fxio = &sp->u.iocb_cmd;
3318 struct qla_mt_iocb_rqst_fx00 *piocb_rqst;
3319 struct fc_bsg_job *bsg_job;
3320 struct fxdisc_entry_fx00 fx_iocb;
3321 uint8_t entry_cnt = 1;
3322
3323 memset(&fx_iocb, 0, sizeof(struct fxdisc_entry_fx00));
3324 fx_iocb.entry_type = FX00_IOCB_TYPE;
3325 fx_iocb.handle = cpu_to_le32(sp->handle);
3326 fx_iocb.entry_count = entry_cnt;
3327
3328 if (sp->type == SRB_FXIOCB_DCMD) {
3329 fx_iocb.func_num =
Saurav Kashyap1f8deef2013-06-25 11:27:21 -04003330 sp->u.iocb_cmd.u.fxiocb.req_func_type;
3331 fx_iocb.adapid = fxio->u.fxiocb.adapter_id;
3332 fx_iocb.adapid_hi = fxio->u.fxiocb.adapter_id_hi;
3333 fx_iocb.reserved_0 = fxio->u.fxiocb.reserved_0;
3334 fx_iocb.reserved_1 = fxio->u.fxiocb.reserved_1;
3335 fx_iocb.dataword_extra = fxio->u.fxiocb.req_data_extra;
Giridhar Malavali8ae6d9c2013-03-28 08:21:23 -04003336
3337 if (fxio->u.fxiocb.flags & SRB_FXDISC_REQ_DMA_VALID) {
3338 fx_iocb.req_dsdcnt = cpu_to_le16(1);
3339 fx_iocb.req_xfrcnt =
3340 cpu_to_le16(fxio->u.fxiocb.req_len);
3341 fx_iocb.dseg_rq_address[0] =
3342 cpu_to_le32(LSD(fxio->u.fxiocb.req_dma_handle));
3343 fx_iocb.dseg_rq_address[1] =
3344 cpu_to_le32(MSD(fxio->u.fxiocb.req_dma_handle));
3345 fx_iocb.dseg_rq_len =
3346 cpu_to_le32(fxio->u.fxiocb.req_len);
3347 }
3348
3349 if (fxio->u.fxiocb.flags & SRB_FXDISC_RESP_DMA_VALID) {
3350 fx_iocb.rsp_dsdcnt = cpu_to_le16(1);
3351 fx_iocb.rsp_xfrcnt =
3352 cpu_to_le16(fxio->u.fxiocb.rsp_len);
3353 fx_iocb.dseg_rsp_address[0] =
3354 cpu_to_le32(LSD(fxio->u.fxiocb.rsp_dma_handle));
3355 fx_iocb.dseg_rsp_address[1] =
3356 cpu_to_le32(MSD(fxio->u.fxiocb.rsp_dma_handle));
3357 fx_iocb.dseg_rsp_len =
3358 cpu_to_le32(fxio->u.fxiocb.rsp_len);
3359 }
3360
3361 if (fxio->u.fxiocb.flags & SRB_FXDISC_REQ_DWRD_VALID) {
Saurav Kashyap1f8deef2013-06-25 11:27:21 -04003362 fx_iocb.dataword = fxio->u.fxiocb.req_data;
Giridhar Malavali8ae6d9c2013-03-28 08:21:23 -04003363 }
3364 fx_iocb.flags = fxio->u.fxiocb.flags;
3365 } else {
3366 struct scatterlist *sg;
3367 bsg_job = sp->u.bsg_job;
3368 piocb_rqst = (struct qla_mt_iocb_rqst_fx00 *)
3369 &bsg_job->request->rqst_data.h_vendor.vendor_cmd[1];
3370
3371 fx_iocb.func_num = piocb_rqst->func_type;
3372 fx_iocb.adapid = piocb_rqst->adapid;
3373 fx_iocb.adapid_hi = piocb_rqst->adapid_hi;
3374 fx_iocb.reserved_0 = piocb_rqst->reserved_0;
3375 fx_iocb.reserved_1 = piocb_rqst->reserved_1;
3376 fx_iocb.dataword_extra = piocb_rqst->dataword_extra;
3377 fx_iocb.dataword = piocb_rqst->dataword;
Saurav Kashyap1f8deef2013-06-25 11:27:21 -04003378 fx_iocb.req_xfrcnt = piocb_rqst->req_len;
3379 fx_iocb.rsp_xfrcnt = piocb_rqst->rsp_len;
Giridhar Malavali8ae6d9c2013-03-28 08:21:23 -04003380
3381 if (piocb_rqst->flags & SRB_FXDISC_REQ_DMA_VALID) {
3382 int avail_dsds, tot_dsds;
3383 cont_a64_entry_t lcont_pkt;
3384 cont_a64_entry_t *cont_pkt = NULL;
Saurav Kashyap1f8deef2013-06-25 11:27:21 -04003385 __le32 *cur_dsd;
Giridhar Malavali8ae6d9c2013-03-28 08:21:23 -04003386 int index = 0, cont = 0;
3387
3388 fx_iocb.req_dsdcnt =
3389 cpu_to_le16(bsg_job->request_payload.sg_cnt);
3390 tot_dsds =
Saurav Kashyap1f8deef2013-06-25 11:27:21 -04003391 bsg_job->request_payload.sg_cnt;
3392 cur_dsd = (__le32 *)&fx_iocb.dseg_rq_address[0];
Giridhar Malavali8ae6d9c2013-03-28 08:21:23 -04003393 avail_dsds = 1;
3394 for_each_sg(bsg_job->request_payload.sg_list, sg,
3395 tot_dsds, index) {
3396 dma_addr_t sle_dma;
3397
3398 /* Allocate additional continuation packets? */
3399 if (avail_dsds == 0) {
3400 /*
3401 * Five DSDs are available in the Cont.
3402 * Type 1 IOCB.
3403 */
3404 memset(&lcont_pkt, 0,
3405 REQUEST_ENTRY_SIZE);
3406 cont_pkt =
3407 qlafx00_prep_cont_type1_iocb(
3408 sp->fcport->vha->req,
3409 &lcont_pkt);
Saurav Kashyap1f8deef2013-06-25 11:27:21 -04003410 cur_dsd = (__le32 *)
Giridhar Malavali8ae6d9c2013-03-28 08:21:23 -04003411 lcont_pkt.dseg_0_address;
3412 avail_dsds = 5;
3413 cont = 1;
3414 entry_cnt++;
3415 }
3416
3417 sle_dma = sg_dma_address(sg);
3418 *cur_dsd++ = cpu_to_le32(LSD(sle_dma));
3419 *cur_dsd++ = cpu_to_le32(MSD(sle_dma));
3420 *cur_dsd++ = cpu_to_le32(sg_dma_len(sg));
3421 avail_dsds--;
3422
3423 if (avail_dsds == 0 && cont == 1) {
3424 cont = 0;
3425 memcpy_toio(
3426 (void __iomem *)cont_pkt,
3427 &lcont_pkt, REQUEST_ENTRY_SIZE);
3428 ql_dump_buffer(
3429 ql_dbg_user + ql_dbg_verbose,
3430 sp->fcport->vha, 0x3042,
3431 (uint8_t *)&lcont_pkt,
3432 REQUEST_ENTRY_SIZE);
3433 }
3434 }
3435 if (avail_dsds != 0 && cont == 1) {
3436 memcpy_toio((void __iomem *)cont_pkt,
3437 &lcont_pkt, REQUEST_ENTRY_SIZE);
3438 ql_dump_buffer(ql_dbg_user + ql_dbg_verbose,
3439 sp->fcport->vha, 0x3043,
3440 (uint8_t *)&lcont_pkt, REQUEST_ENTRY_SIZE);
3441 }
3442 }
3443
3444 if (piocb_rqst->flags & SRB_FXDISC_RESP_DMA_VALID) {
3445 int avail_dsds, tot_dsds;
3446 cont_a64_entry_t lcont_pkt;
3447 cont_a64_entry_t *cont_pkt = NULL;
Saurav Kashyap1f8deef2013-06-25 11:27:21 -04003448 __le32 *cur_dsd;
Giridhar Malavali8ae6d9c2013-03-28 08:21:23 -04003449 int index = 0, cont = 0;
3450
3451 fx_iocb.rsp_dsdcnt =
3452 cpu_to_le16(bsg_job->reply_payload.sg_cnt);
Saurav Kashyap1f8deef2013-06-25 11:27:21 -04003453 tot_dsds = bsg_job->reply_payload.sg_cnt;
3454 cur_dsd = (__le32 *)&fx_iocb.dseg_rsp_address[0];
Giridhar Malavali8ae6d9c2013-03-28 08:21:23 -04003455 avail_dsds = 1;
3456
3457 for_each_sg(bsg_job->reply_payload.sg_list, sg,
3458 tot_dsds, index) {
3459 dma_addr_t sle_dma;
3460
3461 /* Allocate additional continuation packets? */
3462 if (avail_dsds == 0) {
3463 /*
3464 * Five DSDs are available in the Cont.
3465 * Type 1 IOCB.
3466 */
3467 memset(&lcont_pkt, 0,
3468 REQUEST_ENTRY_SIZE);
3469 cont_pkt =
3470 qlafx00_prep_cont_type1_iocb(
3471 sp->fcport->vha->req,
3472 &lcont_pkt);
Saurav Kashyap1f8deef2013-06-25 11:27:21 -04003473 cur_dsd = (__le32 *)
Giridhar Malavali8ae6d9c2013-03-28 08:21:23 -04003474 lcont_pkt.dseg_0_address;
3475 avail_dsds = 5;
3476 cont = 1;
3477 entry_cnt++;
3478 }
3479
3480 sle_dma = sg_dma_address(sg);
3481 *cur_dsd++ = cpu_to_le32(LSD(sle_dma));
3482 *cur_dsd++ = cpu_to_le32(MSD(sle_dma));
3483 *cur_dsd++ = cpu_to_le32(sg_dma_len(sg));
3484 avail_dsds--;
3485
3486 if (avail_dsds == 0 && cont == 1) {
3487 cont = 0;
3488 memcpy_toio((void __iomem *)cont_pkt,
3489 &lcont_pkt,
3490 REQUEST_ENTRY_SIZE);
3491 ql_dump_buffer(
3492 ql_dbg_user + ql_dbg_verbose,
3493 sp->fcport->vha, 0x3045,
3494 (uint8_t *)&lcont_pkt,
3495 REQUEST_ENTRY_SIZE);
3496 }
3497 }
3498 if (avail_dsds != 0 && cont == 1) {
3499 memcpy_toio((void __iomem *)cont_pkt,
3500 &lcont_pkt, REQUEST_ENTRY_SIZE);
3501 ql_dump_buffer(ql_dbg_user + ql_dbg_verbose,
3502 sp->fcport->vha, 0x3046,
3503 (uint8_t *)&lcont_pkt, REQUEST_ENTRY_SIZE);
3504 }
3505 }
3506
3507 if (piocb_rqst->flags & SRB_FXDISC_REQ_DWRD_VALID)
Saurav Kashyap1f8deef2013-06-25 11:27:21 -04003508 fx_iocb.dataword = piocb_rqst->dataword;
Giridhar Malavali8ae6d9c2013-03-28 08:21:23 -04003509 fx_iocb.flags = piocb_rqst->flags;
3510 fx_iocb.entry_count = entry_cnt;
3511 }
3512
3513 ql_dump_buffer(ql_dbg_user + ql_dbg_verbose,
3514 sp->fcport->vha, 0x3047,
3515 (uint8_t *)&fx_iocb, sizeof(struct fxdisc_entry_fx00));
3516
Saurav Kashyap1f8deef2013-06-25 11:27:21 -04003517 memcpy((void *)pfxiocb, &fx_iocb,
Giridhar Malavali8ae6d9c2013-03-28 08:21:23 -04003518 sizeof(struct fxdisc_entry_fx00));
3519 wmb();
3520}