blob: 263132d7b3a3189d04e738ec0a7656e477846d8c [file] [log] [blame]
dmitry pervushin355c4712006-05-21 14:53:06 +04001/*
2 * arch/mips/emma2rh/markeins/irq.c
3 * This file defines the irq handler for EMMA2RH.
4 *
5 * Copyright (C) NEC Electronics Corporation 2004-2006
6 *
7 * This file is based on the arch/mips/ddb5xxx/ddb5477/irq.c
8 *
9 * Copyright 2001 MontaVista Software Inc.
10 *
11 * This program is free software; you can redistribute it and/or modify
12 * it under the terms of the GNU General Public License as published by
13 * the Free Software Foundation; either version 2 of the License, or
14 * (at your option) any later version.
15 *
16 * This program is distributed in the hope that it will be useful,
17 * but WITHOUT ANY WARRANTY; without even the implied warranty of
18 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
19 * GNU General Public License for more details.
20 *
21 * You should have received a copy of the GNU General Public License
22 * along with this program; if not, write to the Free Software
23 * Foundation, Inc., 59 Temple Place, Suite 330, Boston, MA 02111-1307 USA
24 */
dmitry pervushin355c4712006-05-21 14:53:06 +040025#include <linux/init.h>
26#include <linux/interrupt.h>
27#include <linux/irq.h>
28#include <linux/types.h>
29#include <linux/ptrace.h>
30#include <linux/delay.h>
31
dmitry pervushin355c4712006-05-21 14:53:06 +040032#include <asm/irq_cpu.h>
33#include <asm/system.h>
34#include <asm/mipsregs.h>
dmitry pervushin355c4712006-05-21 14:53:06 +040035#include <asm/addrspace.h>
36#include <asm/bootinfo.h>
37
Shinya Kuribayashid91f2cb2008-10-24 01:30:20 +090038#include <asm/emma/emma2rh.h>
dmitry pervushin355c4712006-05-21 14:53:06 +040039
Shinya Kuribayashi9ae9fd72008-10-24 01:32:40 +090040static void emma2rh_irq_enable(unsigned int irq)
41{
Shinya Kuribayashi49618d62008-10-24 01:35:59 +090042 u32 reg_value;
43 u32 reg_bitmask;
44 u32 reg_index;
45
46 irq -= EMMA2RH_IRQ_BASE;
47
48 reg_index = EMMA2RH_BHIF_INT_EN_0 +
49 (EMMA2RH_BHIF_INT_EN_1 - EMMA2RH_BHIF_INT_EN_0) * (irq / 32);
50 reg_value = emma2rh_in32(reg_index);
51 reg_bitmask = 0x1 << (irq % 32);
52 emma2rh_out32(reg_index, reg_value | reg_bitmask);
Shinya Kuribayashi9ae9fd72008-10-24 01:32:40 +090053}
54
55static void emma2rh_irq_disable(unsigned int irq)
56{
Shinya Kuribayashi49618d62008-10-24 01:35:59 +090057 u32 reg_value;
58 u32 reg_bitmask;
59 u32 reg_index;
60
61 irq -= EMMA2RH_IRQ_BASE;
62
63 reg_index = EMMA2RH_BHIF_INT_EN_0 +
64 (EMMA2RH_BHIF_INT_EN_1 - EMMA2RH_BHIF_INT_EN_0) * (irq / 32);
65 reg_value = emma2rh_in32(reg_index);
66 reg_bitmask = 0x1 << (irq % 32);
67 emma2rh_out32(reg_index, reg_value & ~reg_bitmask);
Shinya Kuribayashi9ae9fd72008-10-24 01:32:40 +090068}
69
70struct irq_chip emma2rh_irq_controller = {
71 .name = "emma2rh_irq",
72 .ack = emma2rh_irq_disable,
73 .mask = emma2rh_irq_disable,
74 .mask_ack = emma2rh_irq_disable,
75 .unmask = emma2rh_irq_enable,
76};
77
78void emma2rh_irq_init(void)
79{
80 u32 i;
81
82 for (i = 0; i < NUM_EMMA2RH_IRQ; i++)
83 set_irq_chip_and_handler(EMMA2RH_IRQ_BASE + i,
84 &emma2rh_irq_controller,
85 handle_level_irq);
86}
87
Shinya Kuribayashi49618d62008-10-24 01:35:59 +090088static void emma2rh_sw_irq_enable(unsigned int irq)
Shinya Kuribayashi9ae9fd72008-10-24 01:32:40 +090089{
90 u32 reg;
91
Shinya Kuribayashi49618d62008-10-24 01:35:59 +090092 irq -= EMMA2RH_SW_IRQ_BASE;
93
Shinya Kuribayashi9ae9fd72008-10-24 01:32:40 +090094 reg = emma2rh_in32(EMMA2RH_BHIF_SW_INT_EN);
95 reg |= 1 << irq;
96 emma2rh_out32(EMMA2RH_BHIF_SW_INT_EN, reg);
97}
98
Shinya Kuribayashi49618d62008-10-24 01:35:59 +090099static void emma2rh_sw_irq_disable(unsigned int irq)
Shinya Kuribayashi9ae9fd72008-10-24 01:32:40 +0900100{
101 u32 reg;
102
Shinya Kuribayashi49618d62008-10-24 01:35:59 +0900103 irq -= EMMA2RH_SW_IRQ_BASE;
104
Shinya Kuribayashi9ae9fd72008-10-24 01:32:40 +0900105 reg = emma2rh_in32(EMMA2RH_BHIF_SW_INT_EN);
106 reg &= ~(1 << irq);
107 emma2rh_out32(EMMA2RH_BHIF_SW_INT_EN, reg);
108}
109
Shinya Kuribayashi9ae9fd72008-10-24 01:32:40 +0900110struct irq_chip emma2rh_sw_irq_controller = {
111 .name = "emma2rh_sw_irq",
112 .ack = emma2rh_sw_irq_disable,
113 .mask = emma2rh_sw_irq_disable,
114 .mask_ack = emma2rh_sw_irq_disable,
115 .unmask = emma2rh_sw_irq_enable,
116};
117
118void emma2rh_sw_irq_init(void)
119{
120 u32 i;
121
122 for (i = 0; i < NUM_EMMA2RH_IRQ_SW; i++)
123 set_irq_chip_and_handler(EMMA2RH_SW_IRQ_BASE + i,
124 &emma2rh_sw_irq_controller,
125 handle_level_irq);
126}
127
Shinya Kuribayashi49618d62008-10-24 01:35:59 +0900128static void emma2rh_gpio_irq_enable(unsigned int irq)
Shinya Kuribayashi9ae9fd72008-10-24 01:32:40 +0900129{
130 u32 reg;
131
Shinya Kuribayashi49618d62008-10-24 01:35:59 +0900132 irq -= EMMA2RH_GPIO_IRQ_BASE;
133
Shinya Kuribayashi9ae9fd72008-10-24 01:32:40 +0900134 reg = emma2rh_in32(EMMA2RH_GPIO_INT_MASK);
135 reg |= 1 << irq;
136 emma2rh_out32(EMMA2RH_GPIO_INT_MASK, reg);
137}
138
Shinya Kuribayashi49618d62008-10-24 01:35:59 +0900139static void emma2rh_gpio_irq_disable(unsigned int irq)
Shinya Kuribayashi9ae9fd72008-10-24 01:32:40 +0900140{
141 u32 reg;
142
Shinya Kuribayashi49618d62008-10-24 01:35:59 +0900143 irq -= EMMA2RH_GPIO_IRQ_BASE;
144
Shinya Kuribayashi9ae9fd72008-10-24 01:32:40 +0900145 reg = emma2rh_in32(EMMA2RH_GPIO_INT_MASK);
146 reg &= ~(1 << irq);
147 emma2rh_out32(EMMA2RH_GPIO_INT_MASK, reg);
148}
149
Shinya Kuribayashi9ae9fd72008-10-24 01:32:40 +0900150static void emma2rh_gpio_irq_ack(unsigned int irq)
151{
Shinya Kuribayashi49618d62008-10-24 01:35:59 +0900152 u32 reg;
153
Shinya Kuribayashi9ae9fd72008-10-24 01:32:40 +0900154 irq -= EMMA2RH_GPIO_IRQ_BASE;
155 emma2rh_out32(EMMA2RH_GPIO_INT_ST, ~(1 << irq));
Shinya Kuribayashi49618d62008-10-24 01:35:59 +0900156
157 reg = emma2rh_in32(EMMA2RH_GPIO_INT_MASK);
158 reg &= ~(1 << irq);
159 emma2rh_out32(EMMA2RH_GPIO_INT_MASK, reg);
Shinya Kuribayashi9ae9fd72008-10-24 01:32:40 +0900160}
161
162static void emma2rh_gpio_irq_end(unsigned int irq)
163{
Shinya Kuribayashi49618d62008-10-24 01:35:59 +0900164 u32 reg;
165
166 if (!(irq_desc[irq].status & (IRQ_DISABLED | IRQ_INPROGRESS))) {
167
168 irq -= EMMA2RH_GPIO_IRQ_BASE;
169
170 reg = emma2rh_in32(EMMA2RH_GPIO_INT_MASK);
171 reg |= 1 << irq;
172 emma2rh_out32(EMMA2RH_GPIO_INT_MASK, reg);
173 }
Shinya Kuribayashi9ae9fd72008-10-24 01:32:40 +0900174}
175
176struct irq_chip emma2rh_gpio_irq_controller = {
177 .name = "emma2rh_gpio_irq",
178 .ack = emma2rh_gpio_irq_ack,
179 .mask = emma2rh_gpio_irq_disable,
180 .mask_ack = emma2rh_gpio_irq_ack,
181 .unmask = emma2rh_gpio_irq_enable,
182 .end = emma2rh_gpio_irq_end,
183};
184
185void emma2rh_gpio_irq_init(void)
186{
187 u32 i;
188
189 for (i = 0; i < NUM_EMMA2RH_IRQ_GPIO; i++)
190 set_irq_chip(EMMA2RH_GPIO_IRQ_BASE + i,
191 &emma2rh_gpio_irq_controller);
192}
dmitry pervushin355c4712006-05-21 14:53:06 +0400193
194static struct irqaction irq_cascade = {
195 .handler = no_action,
196 .flags = 0,
197 .mask = CPU_MASK_NONE,
198 .name = "cascade",
199 .dev_id = NULL,
200 .next = NULL,
201};
202
Shinya Kuribayashi9ae9fd72008-10-24 01:32:40 +0900203/*
204 * the first level int-handler will jump here if it is a emma2rh irq
205 */
206void emma2rh_irq_dispatch(void)
207{
208 u32 intStatus;
209 u32 bitmask;
210 u32 i;
211
212 intStatus = emma2rh_in32(EMMA2RH_BHIF_INT_ST_0) &
213 emma2rh_in32(EMMA2RH_BHIF_INT_EN_0);
214
215#ifdef EMMA2RH_SW_CASCADE
Shinya Kuribayashifb2826b2009-03-21 22:04:21 +0900216 if (intStatus & (1UL << EMMA2RH_SW_CASCADE)) {
Shinya Kuribayashi9ae9fd72008-10-24 01:32:40 +0900217 u32 swIntStatus;
218 swIntStatus = emma2rh_in32(EMMA2RH_BHIF_SW_INT)
219 & emma2rh_in32(EMMA2RH_BHIF_SW_INT_EN);
220 for (i = 0, bitmask = 1; i < 32; i++, bitmask <<= 1) {
221 if (swIntStatus & bitmask) {
222 do_IRQ(EMMA2RH_SW_IRQ_BASE + i);
223 return;
224 }
225 }
226 }
Shinya Kuribayashifb2826b2009-03-21 22:04:21 +0900227 /* Skip S/W interrupt */
228 intStatus &= ~(1UL << EMMA2RH_SW_CASCADE);
Shinya Kuribayashi9ae9fd72008-10-24 01:32:40 +0900229#endif
230
231 for (i = 0, bitmask = 1; i < 32; i++, bitmask <<= 1) {
232 if (intStatus & bitmask) {
233 do_IRQ(EMMA2RH_IRQ_BASE + i);
234 return;
235 }
236 }
237
238 intStatus = emma2rh_in32(EMMA2RH_BHIF_INT_ST_1) &
239 emma2rh_in32(EMMA2RH_BHIF_INT_EN_1);
240
241#ifdef EMMA2RH_GPIO_CASCADE
Shinya Kuribayashifb2826b2009-03-21 22:04:21 +0900242 if (intStatus & (1UL << (EMMA2RH_GPIO_CASCADE % 32))) {
Shinya Kuribayashi9ae9fd72008-10-24 01:32:40 +0900243 u32 gpioIntStatus;
244 gpioIntStatus = emma2rh_in32(EMMA2RH_GPIO_INT_ST)
245 & emma2rh_in32(EMMA2RH_GPIO_INT_MASK);
246 for (i = 0, bitmask = 1; i < 32; i++, bitmask <<= 1) {
247 if (gpioIntStatus & bitmask) {
248 do_IRQ(EMMA2RH_GPIO_IRQ_BASE + i);
249 return;
250 }
251 }
252 }
Shinya Kuribayashifb2826b2009-03-21 22:04:21 +0900253 /* Skip GPIO interrupt */
254 intStatus &= ~(1UL << (EMMA2RH_GPIO_CASCADE % 32));
Shinya Kuribayashi9ae9fd72008-10-24 01:32:40 +0900255#endif
256
257 for (i = 32, bitmask = 1; i < 64; i++, bitmask <<= 1) {
258 if (intStatus & bitmask) {
259 do_IRQ(EMMA2RH_IRQ_BASE + i);
260 return;
261 }
262 }
263
264 intStatus = emma2rh_in32(EMMA2RH_BHIF_INT_ST_2) &
265 emma2rh_in32(EMMA2RH_BHIF_INT_EN_2);
266
267 for (i = 64, bitmask = 1; i < 96; i++, bitmask <<= 1) {
268 if (intStatus & bitmask) {
269 do_IRQ(EMMA2RH_IRQ_BASE + i);
270 return;
271 }
272 }
273}
274
dmitry pervushin355c4712006-05-21 14:53:06 +0400275void __init arch_init_irq(void)
276{
277 u32 reg;
278
dmitry pervushin355c4712006-05-21 14:53:06 +0400279 /* by default, interrupts are disabled. */
280 emma2rh_out32(EMMA2RH_BHIF_INT_EN_0, 0);
281 emma2rh_out32(EMMA2RH_BHIF_INT_EN_1, 0);
282 emma2rh_out32(EMMA2RH_BHIF_INT_EN_2, 0);
283 emma2rh_out32(EMMA2RH_BHIF_INT1_EN_0, 0);
284 emma2rh_out32(EMMA2RH_BHIF_INT1_EN_1, 0);
285 emma2rh_out32(EMMA2RH_BHIF_INT1_EN_2, 0);
286 emma2rh_out32(EMMA2RH_BHIF_SW_INT_EN, 0);
287
288 clear_c0_status(0xff00);
289 set_c0_status(0x0400);
290
291#define GPIO_PCI (0xf<<15)
292 /* setup GPIO interrupt for PCI interface */
293 /* direction input */
294 reg = emma2rh_in32(EMMA2RH_GPIO_DIR);
295 emma2rh_out32(EMMA2RH_GPIO_DIR, reg & ~GPIO_PCI);
296 /* disable interrupt */
297 reg = emma2rh_in32(EMMA2RH_GPIO_INT_MASK);
298 emma2rh_out32(EMMA2RH_GPIO_INT_MASK, reg & ~GPIO_PCI);
299 /* level triggerd */
300 reg = emma2rh_in32(EMMA2RH_GPIO_INT_MODE);
301 emma2rh_out32(EMMA2RH_GPIO_INT_MODE, reg | GPIO_PCI);
302 reg = emma2rh_in32(EMMA2RH_GPIO_INT_CND_A);
303 emma2rh_out32(EMMA2RH_GPIO_INT_CND_A, reg & (~GPIO_PCI));
304 /* interrupt clear */
305 emma2rh_out32(EMMA2RH_GPIO_INT_ST, ~GPIO_PCI);
306
307 /* init all controllers */
Shinya Kuribayashi9b6c04b2008-10-24 01:31:16 +0900308 emma2rh_irq_init();
Shinya Kuribayashi68ed1ca2008-10-24 01:31:43 +0900309 emma2rh_sw_irq_init();
Shinya Kuribayashifcb3cfe2008-10-24 01:32:11 +0900310 emma2rh_gpio_irq_init();
Atsushi Nemoto97dcb822007-01-08 02:14:29 +0900311 mips_cpu_irq_init();
dmitry pervushin355c4712006-05-21 14:53:06 +0400312
313 /* setup cascade interrupts */
314 setup_irq(EMMA2RH_IRQ_BASE + EMMA2RH_SW_CASCADE, &irq_cascade);
315 setup_irq(EMMA2RH_IRQ_BASE + EMMA2RH_GPIO_CASCADE, &irq_cascade);
316 setup_irq(CPU_IRQ_BASE + CPU_EMMA2RH_CASCADE, &irq_cascade);
317}
318
Ralf Baechle937a8012006-10-07 19:44:33 +0100319asmlinkage void plat_irq_dispatch(void)
dmitry pervushin355c4712006-05-21 14:53:06 +0400320{
Thiemo Seufer119537c2007-03-19 00:13:37 +0000321 unsigned int pending = read_c0_status() & read_c0_cause() & ST0_IM;
dmitry pervushin355c4712006-05-21 14:53:06 +0400322
323 if (pending & STATUSF_IP7)
Ralf Baechle937a8012006-10-07 19:44:33 +0100324 do_IRQ(CPU_IRQ_BASE + 7);
dmitry pervushin355c4712006-05-21 14:53:06 +0400325 else if (pending & STATUSF_IP2)
Ralf Baechle937a8012006-10-07 19:44:33 +0100326 emma2rh_irq_dispatch();
dmitry pervushin355c4712006-05-21 14:53:06 +0400327 else if (pending & STATUSF_IP1)
Ralf Baechle937a8012006-10-07 19:44:33 +0100328 do_IRQ(CPU_IRQ_BASE + 1);
dmitry pervushin355c4712006-05-21 14:53:06 +0400329 else if (pending & STATUSF_IP0)
Ralf Baechle937a8012006-10-07 19:44:33 +0100330 do_IRQ(CPU_IRQ_BASE + 0);
dmitry pervushin355c4712006-05-21 14:53:06 +0400331 else
Ralf Baechle937a8012006-10-07 19:44:33 +0100332 spurious_interrupt();
dmitry pervushin355c4712006-05-21 14:53:06 +0400333}