blob: 13473975110785446b0b6ef4624bf7f913261924 [file] [log] [blame]
Tony Lindgren1dbae812005-11-10 14:26:51 +00001/*
2 * linux/arch/arm/mach-omap2/id.c
3 *
4 * OMAP2 CPU identification code
5 *
6 * Copyright (C) 2005 Nokia Corporation
7 * Written by Tony Lindgren <tony@atomide.com>
8 *
Nishant Kamate49c4d22011-02-17 09:55:03 -08009 * Copyright (C) 2009-11 Texas Instruments
Santosh Shilimkar44169072009-05-28 14:16:04 -070010 * Added OMAP4 support - Santosh Shilimkar <santosh.shilimkar@ti.com>
11 *
Tony Lindgren1dbae812005-11-10 14:26:51 +000012 * This program is free software; you can redistribute it and/or modify
13 * it under the terms of the GNU General Public License version 2 as
14 * published by the Free Software Foundation.
15 */
16
Tony Lindgren1dbae812005-11-10 14:26:51 +000017#include <linux/module.h>
18#include <linux/kernel.h>
19#include <linux/init.h>
Russell Kingfced80c2008-09-06 12:10:45 +010020#include <linux/io.h>
Tony Lindgren1dbae812005-11-10 14:26:51 +000021
Russell King0ba8b9b2008-08-10 18:08:10 +010022#include <asm/cputype.h>
Tony Lindgren1dbae812005-11-10 14:26:51 +000023
Tony Lindgren4e653312011-11-10 22:45:17 +010024#include "common.h"
Tony Lindgrence491cf2009-10-20 09:40:47 -070025#include <plat/cpu.h>
Syed Mohammed Khasim72d0f1c2006-12-06 17:14:05 -080026
Kan-Ru Chen2e130fc2010-08-02 14:21:41 +030027#include <mach/id.h>
28
Paul Walmsley4814ced2010-10-08 11:40:20 -060029#include "control.h"
30
Lauri Leukkunen84a34342008-12-10 17:36:31 -080031static unsigned int omap_revision;
32
Aneesh Vcc0170b2011-07-02 08:00:22 +053033u32 omap_features;
Lauri Leukkunen84a34342008-12-10 17:36:31 -080034
35unsigned int omap_rev(void)
36{
37 return omap_revision;
38}
39EXPORT_SYMBOL(omap_rev);
Paul Walmsley097c5842008-07-03 12:24:45 +030040
Kevin Hilman8e25ad92009-06-23 13:30:23 +030041int omap_type(void)
42{
43 u32 val = 0;
44
Felipe Balbiedeae652009-11-22 10:11:24 -080045 if (cpu_is_omap24xx()) {
Kevin Hilman8e25ad92009-06-23 13:30:23 +030046 val = omap_ctrl_readl(OMAP24XX_CONTROL_STATUS);
Afzal Mohammedfb3cfb12012-03-05 16:11:01 -080047 } else if (cpu_is_am33xx()) {
48 val = omap_ctrl_readl(AM33XX_CONTROL_STATUS);
Felipe Balbiedeae652009-11-22 10:11:24 -080049 } else if (cpu_is_omap34xx()) {
Kevin Hilman8e25ad92009-06-23 13:30:23 +030050 val = omap_ctrl_readl(OMAP343X_CONTROL_STATUS);
Santosh Shilimkar737daa02010-02-18 08:59:10 +000051 } else if (cpu_is_omap44xx()) {
Santosh Shilimkardcf5ef32010-09-27 14:02:58 -060052 val = omap_ctrl_readl(OMAP4_CTRL_MODULE_CORE_STATUS);
Felipe Balbiedeae652009-11-22 10:11:24 -080053 } else {
Kevin Hilman8e25ad92009-06-23 13:30:23 +030054 pr_err("Cannot detect omap type!\n");
55 goto out;
56 }
57
58 val &= OMAP2_DEVICETYPE_MASK;
59 val >>= 8;
60
61out:
62 return val;
63}
64EXPORT_SYMBOL(omap_type);
65
66
Tony Lindgrena8823142008-12-10 17:36:30 -080067/*----------------------------------------------------------------------------*/
Paul Walmsley097c5842008-07-03 12:24:45 +030068
Tony Lindgrena8823142008-12-10 17:36:30 -080069#define OMAP_TAP_IDCODE 0x0204
70#define OMAP_TAP_DIE_ID_0 0x0218
71#define OMAP_TAP_DIE_ID_1 0x021C
72#define OMAP_TAP_DIE_ID_2 0x0220
73#define OMAP_TAP_DIE_ID_3 0x0224
Paul Walmsley097c5842008-07-03 12:24:45 +030074
Andy Greenb235e002011-03-12 22:50:54 +000075#define OMAP_TAP_DIE_ID_44XX_0 0x0200
76#define OMAP_TAP_DIE_ID_44XX_1 0x0208
77#define OMAP_TAP_DIE_ID_44XX_2 0x020c
78#define OMAP_TAP_DIE_ID_44XX_3 0x0210
79
Tony Lindgrena8823142008-12-10 17:36:30 -080080#define read_tap_reg(reg) __raw_readl(tap_base + (reg))
Tony Lindgren0e564842008-10-06 15:49:16 +030081
Tony Lindgrena8823142008-12-10 17:36:30 -080082struct omap_id {
83 u16 hawkeye; /* Silicon type (Hawkeye id) */
84 u8 dev; /* Device type from production_id reg */
Lauri Leukkunen84a34342008-12-10 17:36:31 -080085 u32 type; /* Combined type id copied to omap_revision */
Tony Lindgrena8823142008-12-10 17:36:30 -080086};
Tony Lindgren0e564842008-10-06 15:49:16 +030087
Tony Lindgrena8823142008-12-10 17:36:30 -080088/* Register values to detect the OMAP version */
89static struct omap_id omap_ids[] __initdata = {
90 { .hawkeye = 0xb5d9, .dev = 0x0, .type = 0x24200024 },
91 { .hawkeye = 0xb5d9, .dev = 0x1, .type = 0x24201024 },
92 { .hawkeye = 0xb5d9, .dev = 0x2, .type = 0x24202024 },
93 { .hawkeye = 0xb5d9, .dev = 0x4, .type = 0x24220024 },
94 { .hawkeye = 0xb5d9, .dev = 0x8, .type = 0x24230024 },
95 { .hawkeye = 0xb68a, .dev = 0x0, .type = 0x24300024 },
96};
Paul Walmsley097c5842008-07-03 12:24:45 +030097
Tony Lindgrena8823142008-12-10 17:36:30 -080098static void __iomem *tap_base;
99static u16 tap_prod_id;
Tony Lindgren1dbae812005-11-10 14:26:51 +0000100
Kan-Ru Chen2e130fc2010-08-02 14:21:41 +0300101void omap_get_die_id(struct omap_die_id *odi)
102{
Andy Greenb235e002011-03-12 22:50:54 +0000103 if (cpu_is_omap44xx()) {
104 odi->id_0 = read_tap_reg(OMAP_TAP_DIE_ID_44XX_0);
105 odi->id_1 = read_tap_reg(OMAP_TAP_DIE_ID_44XX_1);
106 odi->id_2 = read_tap_reg(OMAP_TAP_DIE_ID_44XX_2);
107 odi->id_3 = read_tap_reg(OMAP_TAP_DIE_ID_44XX_3);
108
109 return;
110 }
Kan-Ru Chen2e130fc2010-08-02 14:21:41 +0300111 odi->id_0 = read_tap_reg(OMAP_TAP_DIE_ID_0);
112 odi->id_1 = read_tap_reg(OMAP_TAP_DIE_ID_1);
113 odi->id_2 = read_tap_reg(OMAP_TAP_DIE_ID_2);
114 odi->id_3 = read_tap_reg(OMAP_TAP_DIE_ID_3);
115}
116
Nishanth Menon5ebc0d52010-08-02 14:21:40 +0300117static void __init omap24xx_check_revision(void)
Tony Lindgren1dbae812005-11-10 14:26:51 +0000118{
119 int i, j;
Tony Lindgrena8823142008-12-10 17:36:30 -0800120 u32 idcode, prod_id;
Tony Lindgren1dbae812005-11-10 14:26:51 +0000121 u16 hawkeye;
Tony Lindgrena8823142008-12-10 17:36:30 -0800122 u8 dev_type, rev;
Kan-Ru Chenc46732b2010-08-02 14:21:41 +0300123 struct omap_die_id odi;
Tony Lindgren1dbae812005-11-10 14:26:51 +0000124
125 idcode = read_tap_reg(OMAP_TAP_IDCODE);
Tony Lindgren0e564842008-10-06 15:49:16 +0300126 prod_id = read_tap_reg(tap_prod_id);
Tony Lindgren1dbae812005-11-10 14:26:51 +0000127 hawkeye = (idcode >> 12) & 0xffff;
128 rev = (idcode >> 28) & 0x0f;
129 dev_type = (prod_id >> 16) & 0x0f;
Kan-Ru Chenc46732b2010-08-02 14:21:41 +0300130 omap_get_die_id(&odi);
Tony Lindgren1dbae812005-11-10 14:26:51 +0000131
Paul Walmsley097c5842008-07-03 12:24:45 +0300132 pr_debug("OMAP_TAP_IDCODE 0x%08x REV %i HAWKEYE 0x%04x MANF %03x\n",
133 idcode, rev, hawkeye, (idcode >> 1) & 0x7ff);
Kan-Ru Chenc46732b2010-08-02 14:21:41 +0300134 pr_debug("OMAP_TAP_DIE_ID_0: 0x%08x\n", odi.id_0);
Paul Walmsley097c5842008-07-03 12:24:45 +0300135 pr_debug("OMAP_TAP_DIE_ID_1: 0x%08x DEV_REV: %i\n",
Kan-Ru Chenc46732b2010-08-02 14:21:41 +0300136 odi.id_1, (odi.id_1 >> 28) & 0xf);
137 pr_debug("OMAP_TAP_DIE_ID_2: 0x%08x\n", odi.id_2);
138 pr_debug("OMAP_TAP_DIE_ID_3: 0x%08x\n", odi.id_3);
Paul Walmsley097c5842008-07-03 12:24:45 +0300139 pr_debug("OMAP_TAP_PROD_ID_0: 0x%08x DEV_TYPE: %i\n",
140 prod_id, dev_type);
141
Tony Lindgren1dbae812005-11-10 14:26:51 +0000142 /* Check hawkeye ids */
143 for (i = 0; i < ARRAY_SIZE(omap_ids); i++) {
144 if (hawkeye == omap_ids[i].hawkeye)
145 break;
146 }
147
148 if (i == ARRAY_SIZE(omap_ids)) {
149 printk(KERN_ERR "Unknown OMAP CPU id\n");
150 return;
151 }
152
153 for (j = i; j < ARRAY_SIZE(omap_ids); j++) {
154 if (dev_type == omap_ids[j].dev)
155 break;
156 }
157
158 if (j == ARRAY_SIZE(omap_ids)) {
159 printk(KERN_ERR "Unknown OMAP device type. "
160 "Handling it as OMAP%04x\n",
161 omap_ids[i].type >> 16);
162 j = i;
163 }
Tony Lindgren1dbae812005-11-10 14:26:51 +0000164
Lauri Leukkunen84a34342008-12-10 17:36:31 -0800165 pr_info("OMAP%04x", omap_rev() >> 16);
166 if ((omap_rev() >> 8) & 0x0f)
167 pr_info("ES%x", (omap_rev() >> 12) & 0xf);
Paul Walmsley097c5842008-07-03 12:24:45 +0300168 pr_info("\n");
Tony Lindgren1dbae812005-11-10 14:26:51 +0000169}
170
Sanjeev Premi8384ce02009-11-22 10:10:53 -0800171#define OMAP3_CHECK_FEATURE(status,feat) \
172 if (((status & OMAP3_ ##feat## _MASK) \
173 >> OMAP3_ ##feat## _SHIFT) != FEAT_ ##feat## _NONE) { \
Aneesh Vcc0170b2011-07-02 08:00:22 +0530174 omap_features |= OMAP3_HAS_ ##feat; \
Sanjeev Premi8384ce02009-11-22 10:10:53 -0800175 }
176
Nishanth Menon5ebc0d52010-08-02 14:21:40 +0300177static void __init omap3_check_features(void)
Sanjeev Premi8384ce02009-11-22 10:10:53 -0800178{
179 u32 status;
180
Aneesh Vcc0170b2011-07-02 08:00:22 +0530181 omap_features = 0;
Sanjeev Premi8384ce02009-11-22 10:10:53 -0800182
183 status = omap_ctrl_readl(OMAP3_CONTROL_OMAP_STATUS);
184
185 OMAP3_CHECK_FEATURE(status, L2CACHE);
186 OMAP3_CHECK_FEATURE(status, IVA);
187 OMAP3_CHECK_FEATURE(status, SGX);
188 OMAP3_CHECK_FEATURE(status, NEON);
189 OMAP3_CHECK_FEATURE(status, ISP);
Vishwanath BS7356f0b2010-02-22 22:09:10 -0700190 if (cpu_is_omap3630())
Aneesh Vcc0170b2011-07-02 08:00:22 +0530191 omap_features |= OMAP3_HAS_192MHZ_CLK;
Paul Walmsleyb02b9172011-10-06 17:18:45 -0600192 if (cpu_is_omap3430() || cpu_is_omap3630())
Aneesh Vcc0170b2011-07-02 08:00:22 +0530193 omap_features |= OMAP3_HAS_IO_WAKEUP;
Paul Walmsleyb02b9172011-10-06 17:18:45 -0600194 if (cpu_is_omap3630() || omap_rev() == OMAP3430_REV_ES3_1 ||
195 omap_rev() == OMAP3430_REV_ES3_1_2)
196 omap_features |= OMAP3_HAS_IO_CHAIN_CTRL;
Sanjeev Premi8384ce02009-11-22 10:10:53 -0800197
Aneesh Vcc0170b2011-07-02 08:00:22 +0530198 omap_features |= OMAP3_HAS_SDRC;
Hemant Pedanekar01001712011-02-16 08:31:39 -0800199
Sanjeev Premi8384ce02009-11-22 10:10:53 -0800200 /*
201 * TODO: Get additional info (where applicable)
202 * e.g. Size of L2 cache.
203 */
204}
205
Aneesh Vcc0170b2011-07-02 08:00:22 +0530206static void __init omap4_check_features(void)
207{
208 u32 si_type;
209
210 if (cpu_is_omap443x())
211 omap_features |= OMAP4_HAS_MPU_1GHZ;
212
213
214 if (cpu_is_omap446x()) {
215 si_type =
216 read_tap_reg(OMAP4_CTRL_MODULE_CORE_STD_FUSE_PROD_ID_1);
217 switch ((si_type & (3 << 16)) >> 16) {
218 case 2:
219 /* High performance device */
220 omap_features |= OMAP4_HAS_MPU_1_5GHZ;
221 break;
222 case 1:
223 default:
224 /* Standard device */
225 omap_features |= OMAP4_HAS_MPU_1_2GHZ;
226 break;
227 }
228 }
229}
230
Hemant Pedanekara9203602011-12-13 10:46:44 -0800231static void __init ti81xx_check_features(void)
Hemant Pedanekar01001712011-02-16 08:31:39 -0800232{
Aneesh Vcc0170b2011-07-02 08:00:22 +0530233 omap_features = OMAP3_HAS_NEON;
Hemant Pedanekar01001712011-02-16 08:31:39 -0800234}
235
Paul Walmsley3b32b7d2011-09-13 19:52:15 -0600236static void __init omap3_check_revision(const char **cpu_rev)
Tony Lindgrena8823142008-12-10 17:36:30 -0800237{
238 u32 cpuid, idcode;
239 u16 hawkeye;
240 u8 rev;
Tony Lindgrena8823142008-12-10 17:36:30 -0800241
242 /*
243 * We cannot access revision registers on ES1.0.
244 * If the processor type is Cortex-A8 and the revision is 0x0
245 * it means its Cortex r0p0 which is 3430 ES1.0.
246 */
247 cpuid = read_cpuid(CPUID_ID);
248 if ((((cpuid >> 4) & 0xfff) == 0xc08) && ((cpuid & 0xf) == 0x0)) {
Lauri Leukkunen84a34342008-12-10 17:36:31 -0800249 omap_revision = OMAP3430_REV_ES1_0;
Paul Walmsley3b32b7d2011-09-13 19:52:15 -0600250 *cpu_rev = "1.0";
Sanjeev Premi048f4bd2009-11-22 10:10:54 -0800251 return;
Tony Lindgrena8823142008-12-10 17:36:30 -0800252 }
253
254 /*
255 * Detection for 34xx ES2.0 and above can be done with just
256 * hawkeye and rev. See TRM 1.5.2 Device Identification.
257 * Note that rev does not map directly to our defined processor
258 * revision numbers as ES1.0 uses value 0.
259 */
260 idcode = read_tap_reg(OMAP_TAP_IDCODE);
261 hawkeye = (idcode >> 12) & 0xffff;
262 rev = (idcode >> 28) & 0xff;
263
Nishanth Menon2456a102009-11-22 10:10:56 -0800264 switch (hawkeye) {
265 case 0xb7ae:
266 /* Handle 34xx/35xx devices */
Tony Lindgrena8823142008-12-10 17:36:30 -0800267 switch (rev) {
Sanjeev Premi048f4bd2009-11-22 10:10:54 -0800268 case 0: /* Take care of early samples */
269 case 1:
Lauri Leukkunen84a34342008-12-10 17:36:31 -0800270 omap_revision = OMAP3430_REV_ES2_0;
Paul Walmsley3b32b7d2011-09-13 19:52:15 -0600271 *cpu_rev = "2.0";
Tony Lindgrena8823142008-12-10 17:36:30 -0800272 break;
273 case 2:
Lauri Leukkunen84a34342008-12-10 17:36:31 -0800274 omap_revision = OMAP3430_REV_ES2_1;
Paul Walmsley3b32b7d2011-09-13 19:52:15 -0600275 *cpu_rev = "2.1";
Tony Lindgrena8823142008-12-10 17:36:30 -0800276 break;
277 case 3:
Lauri Leukkunen84a34342008-12-10 17:36:31 -0800278 omap_revision = OMAP3430_REV_ES3_0;
Paul Walmsley3b32b7d2011-09-13 19:52:15 -0600279 *cpu_rev = "3.0";
Tony Lindgrena8823142008-12-10 17:36:30 -0800280 break;
Tony Lindgren187e6882009-01-29 08:57:16 -0800281 case 4:
Tony Lindgrene9acb9b2010-01-19 15:40:26 -0800282 omap_revision = OMAP3430_REV_ES3_1;
Paul Walmsley3b32b7d2011-09-13 19:52:15 -0600283 *cpu_rev = "3.1";
Tony Lindgrene9acb9b2010-01-19 15:40:26 -0800284 break;
285 case 7:
Felipe Balbiedeae652009-11-22 10:11:24 -0800286 /* FALLTHROUGH */
Tony Lindgrena8823142008-12-10 17:36:30 -0800287 default:
288 /* Use the latest known revision as default */
Tony Lindgrene9acb9b2010-01-19 15:40:26 -0800289 omap_revision = OMAP3430_REV_ES3_1_2;
Paul Walmsley3b32b7d2011-09-13 19:52:15 -0600290 *cpu_rev = "3.1.2";
Tony Lindgrena8823142008-12-10 17:36:30 -0800291 }
Nishanth Menon2456a102009-11-22 10:10:56 -0800292 break;
Sanjeev Premi4cac6012009-11-22 10:10:58 -0800293 case 0xb868:
Paul Walmsley1f1b0352011-09-13 19:52:13 -0600294 /*
295 * Handle OMAP/AM 3505/3517 devices
Sanjeev Premi4cac6012009-11-22 10:10:58 -0800296 *
Paul Walmsley1f1b0352011-09-13 19:52:13 -0600297 * Set the device to be OMAP3517 here. Actual device
Sanjeev Premi4cac6012009-11-22 10:10:58 -0800298 * is identified later based on the features.
299 */
Paul Walmsley9ed2ba72011-09-13 19:52:14 -0600300 switch (rev) {
301 case 0:
302 omap_revision = OMAP3517_REV_ES1_0;
Paul Walmsley3b32b7d2011-09-13 19:52:15 -0600303 *cpu_rev = "1.0";
Paul Walmsley9ed2ba72011-09-13 19:52:14 -0600304 break;
305 case 1:
306 /* FALLTHROUGH */
307 default:
308 omap_revision = OMAP3517_REV_ES1_1;
Paul Walmsley3b32b7d2011-09-13 19:52:15 -0600309 *cpu_rev = "1.1";
Paul Walmsley9ed2ba72011-09-13 19:52:14 -0600310 }
Sanjeev Premi4cac6012009-11-22 10:10:58 -0800311 break;
Felipe Balbiedeae652009-11-22 10:11:24 -0800312 case 0xb891:
Anand Gadiyarb0a1a6c2010-08-03 19:59:24 +0000313 /* Handle 36xx devices */
Anand Gadiyarb0a1a6c2010-08-03 19:59:24 +0000314
315 switch(rev) {
316 case 0: /* Take care of early samples */
317 omap_revision = OMAP3630_REV_ES1_0;
Paul Walmsley3b32b7d2011-09-13 19:52:15 -0600318 *cpu_rev = "1.0";
Anand Gadiyarb0a1a6c2010-08-03 19:59:24 +0000319 break;
320 case 1:
321 omap_revision = OMAP3630_REV_ES1_1;
Paul Walmsley3b32b7d2011-09-13 19:52:15 -0600322 *cpu_rev = "1.1";
Anand Gadiyarb0a1a6c2010-08-03 19:59:24 +0000323 break;
324 case 2:
Paul Walmsley51ec8112011-09-13 19:52:15 -0600325 /* FALLTHROUGH */
Anand Gadiyarb0a1a6c2010-08-03 19:59:24 +0000326 default:
Paul Walmsley51ec8112011-09-13 19:52:15 -0600327 omap_revision = OMAP3630_REV_ES1_2;
Paul Walmsley3b32b7d2011-09-13 19:52:15 -0600328 *cpu_rev = "1.2";
Anand Gadiyarb0a1a6c2010-08-03 19:59:24 +0000329 }
Nishanth Menon77c08702010-08-16 09:21:19 +0300330 break;
Hemant Pedanekar01001712011-02-16 08:31:39 -0800331 case 0xb81e:
Hemant Pedanekar01001712011-02-16 08:31:39 -0800332 switch (rev) {
333 case 0:
334 omap_revision = TI8168_REV_ES1_0;
Paul Walmsley3b32b7d2011-09-13 19:52:15 -0600335 *cpu_rev = "1.0";
Hemant Pedanekar01001712011-02-16 08:31:39 -0800336 break;
337 case 1:
Paul Walmsley51ec8112011-09-13 19:52:15 -0600338 /* FALLTHROUGH */
Hemant Pedanekar01001712011-02-16 08:31:39 -0800339 default:
Paul Walmsley51ec8112011-09-13 19:52:15 -0600340 omap_revision = TI8168_REV_ES1_1;
Paul Walmsley3b32b7d2011-09-13 19:52:15 -0600341 *cpu_rev = "1.1";
342 break;
Hemant Pedanekar01001712011-02-16 08:31:39 -0800343 }
344 break;
Afzal Mohammed1e6cb142011-12-13 10:46:43 -0800345 case 0xb944:
346 omap_revision = AM335X_REV_ES1_0;
347 *cpu_rev = "1.0";
Hemant Pedanekar4390f5b2011-12-13 10:46:45 -0800348 case 0xb8f2:
349 switch (rev) {
350 case 0:
351 /* FALLTHROUGH */
352 case 1:
353 omap_revision = TI8148_REV_ES1_0;
354 *cpu_rev = "1.0";
355 break;
356 case 2:
357 omap_revision = TI8148_REV_ES2_0;
358 *cpu_rev = "2.0";
359 break;
360 case 3:
361 /* FALLTHROUGH */
362 default:
363 omap_revision = TI8148_REV_ES2_1;
364 *cpu_rev = "2.1";
365 break;
366 }
Afzal Mohammed1e6cb142011-12-13 10:46:43 -0800367 break;
Nishanth Menon2456a102009-11-22 10:10:56 -0800368 default:
Paul Walmsley51ec8112011-09-13 19:52:15 -0600369 /* Unknown default to latest silicon rev as default */
Paul Walmsley3b32b7d2011-09-13 19:52:15 -0600370 omap_revision = OMAP3630_REV_ES1_2;
Paul Walmsley3b32b7d2011-09-13 19:52:15 -0600371 *cpu_rev = "1.2";
Paul Walmsley51ec8112011-09-13 19:52:15 -0600372 pr_warn("Warning: unknown chip type; assuming OMAP3630ES1.2\n");
Tony Lindgrena8823142008-12-10 17:36:30 -0800373 }
Tony Lindgrena8823142008-12-10 17:36:30 -0800374}
375
Nishanth Menon5ebc0d52010-08-02 14:21:40 +0300376static void __init omap4_check_revision(void)
Santosh Shilimkarb570e0e2009-12-11 16:16:34 -0800377{
378 u32 idcode;
379 u16 hawkeye;
380 u8 rev;
Santosh Shilimkarb570e0e2009-12-11 16:16:34 -0800381
382 /*
383 * The IC rev detection is done with hawkeye and rev.
384 * Note that rev does not map directly to defined processor
385 * revision numbers as ES1.0 uses value 0.
386 */
387 idcode = read_tap_reg(OMAP_TAP_IDCODE);
388 hawkeye = (idcode >> 12) & 0xffff;
Nishant Kamate49c4d22011-02-17 09:55:03 -0800389 rev = (idcode >> 28) & 0xf;
Santosh Shilimkarb570e0e2009-12-11 16:16:34 -0800390
Santosh Shilimkared6be0b2010-09-16 18:44:46 +0530391 /*
Aneesh Vfa54dcc2011-07-02 08:00:21 +0530392 * Few initial 4430 ES2.0 samples IDCODE is same as ES1.0
Santosh Shilimkared6be0b2010-09-16 18:44:46 +0530393 * Use ARM register to detect the correct ES version
394 */
Leonid Iziumtsevec023e42011-12-13 10:46:44 -0800395 if (!rev && (hawkeye != 0xb94e) && (hawkeye != 0xb975)) {
Santosh Shilimkared6be0b2010-09-16 18:44:46 +0530396 idcode = read_cpuid(CPUID_ID);
397 rev = (idcode & 0xf) - 1;
Santosh Shilimkarb570e0e2009-12-11 16:16:34 -0800398 }
399
Santosh Shilimkared6be0b2010-09-16 18:44:46 +0530400 switch (hawkeye) {
401 case 0xb852:
402 switch (rev) {
403 case 0:
404 omap_revision = OMAP4430_REV_ES1_0;
Santosh Shilimkared6be0b2010-09-16 18:44:46 +0530405 break;
406 case 1:
Santosh Shilimkared6be0b2010-09-16 18:44:46 +0530407 default:
408 omap_revision = OMAP4430_REV_ES2_0;
Nishant Kamate49c4d22011-02-17 09:55:03 -0800409 }
410 break;
411 case 0xb95c:
412 switch (rev) {
413 case 3:
414 omap_revision = OMAP4430_REV_ES2_1;
Nishant Kamate49c4d22011-02-17 09:55:03 -0800415 break;
416 case 4:
Nishant Kamate49c4d22011-02-17 09:55:03 -0800417 omap_revision = OMAP4430_REV_ES2_2;
David Anders55035c12011-12-13 10:46:44 -0800418 break;
419 case 6:
420 default:
421 omap_revision = OMAP4430_REV_ES2_3;
Nishant Kamate49c4d22011-02-17 09:55:03 -0800422 }
423 break;
Aneesh Vfa54dcc2011-07-02 08:00:21 +0530424 case 0xb94e:
425 switch (rev) {
426 case 0:
427 default:
428 omap_revision = OMAP4460_REV_ES1_0;
Aneesh Vfa54dcc2011-07-02 08:00:21 +0530429 break;
430 }
431 break;
Leonid Iziumtsevec023e42011-12-13 10:46:44 -0800432 case 0xb975:
433 switch (rev) {
434 case 0:
435 default:
436 omap_revision = OMAP4470_REV_ES1_0;
437 break;
438 }
439 break;
Santosh Shilimkared6be0b2010-09-16 18:44:46 +0530440 default:
Nishant Kamate49c4d22011-02-17 09:55:03 -0800441 /* Unknown default to latest silicon rev as default */
David Anders55035c12011-12-13 10:46:44 -0800442 omap_revision = OMAP4430_REV_ES2_3;
Santosh Shilimkared6be0b2010-09-16 18:44:46 +0530443 }
444
Nishant Kamate49c4d22011-02-17 09:55:03 -0800445 pr_info("OMAP%04x ES%d.%d\n", omap_rev() >> 16,
446 ((omap_rev() >> 12) & 0xf), ((omap_rev() >> 8) & 0xf));
Santosh Shilimkarb570e0e2009-12-11 16:16:34 -0800447}
448
Sanjeev Premi8384ce02009-11-22 10:10:53 -0800449#define OMAP3_SHOW_FEATURE(feat) \
Kevin Hilmancedf9002009-11-22 10:11:13 -0800450 if (omap3_has_ ##feat()) \
451 printk(#feat" ");
Sanjeev Premi8384ce02009-11-22 10:10:53 -0800452
Paul Walmsley3b32b7d2011-09-13 19:52:15 -0600453static void __init omap3_cpuinfo(const char *cpu_rev)
Sanjeev Premi8384ce02009-11-22 10:10:53 -0800454{
Paul Walmsley3b32b7d2011-09-13 19:52:15 -0600455 const char *cpu_name;
Sanjeev Premi048f4bd2009-11-22 10:10:54 -0800456
Paul Walmsley91d92d62011-09-13 19:52:14 -0600457 /*
458 * OMAP3430 and OMAP3530 are assumed to be same.
Sanjeev Premi048f4bd2009-11-22 10:10:54 -0800459 *
460 * OMAP3525, OMAP3515 and OMAP3503 can be detected only based
461 * on available features. Upon detection, update the CPU id
462 * and CPU class bits.
463 */
Felipe Balbiedeae652009-11-22 10:11:24 -0800464 if (cpu_is_omap3630()) {
Paul Walmsley91d92d62011-09-13 19:52:14 -0600465 cpu_name = "OMAP3630";
Paul Walmsley1f1b0352011-09-13 19:52:13 -0600466 } else if (cpu_is_omap3517()) {
Paul Walmsley91d92d62011-09-13 19:52:14 -0600467 /* AM35xx devices */
468 cpu_name = (omap3_has_sgx()) ? "AM3517" : "AM3505";
Hemant Pedanekar01001712011-02-16 08:31:39 -0800469 } else if (cpu_is_ti816x()) {
Paul Walmsley91d92d62011-09-13 19:52:14 -0600470 cpu_name = "TI816X";
Afzal Mohammed1e6cb142011-12-13 10:46:43 -0800471 } else if (cpu_is_am335x()) {
472 cpu_name = "AM335X";
Hemant Pedanekar4390f5b2011-12-13 10:46:45 -0800473 } else if (cpu_is_ti814x()) {
474 cpu_name = "TI814X";
Felipe Balbiedeae652009-11-22 10:11:24 -0800475 } else if (omap3_has_iva() && omap3_has_sgx()) {
476 /* OMAP3430, OMAP3525, OMAP3515, OMAP3503 devices */
Paul Walmsley91d92d62011-09-13 19:52:14 -0600477 cpu_name = "OMAP3430/3530";
Sergey Lapin0712fb32009-12-11 16:16:37 -0800478 } else if (omap3_has_iva()) {
Paul Walmsley91d92d62011-09-13 19:52:14 -0600479 cpu_name = "OMAP3525";
Sergey Lapin0712fb32009-12-11 16:16:37 -0800480 } else if (omap3_has_sgx()) {
Paul Walmsley91d92d62011-09-13 19:52:14 -0600481 cpu_name = "OMAP3515";
Felipe Balbiedeae652009-11-22 10:11:24 -0800482 } else {
Paul Walmsley91d92d62011-09-13 19:52:14 -0600483 cpu_name = "OMAP3503";
Sanjeev Premi048f4bd2009-11-22 10:10:54 -0800484 }
485
Felipe Balbiedeae652009-11-22 10:11:24 -0800486 /* Print verbose information */
Kevin Hilmancedf9002009-11-22 10:11:13 -0800487 pr_info("%s ES%s (", cpu_name, cpu_rev);
Sanjeev Premi048f4bd2009-11-22 10:10:54 -0800488
Sanjeev Premi8384ce02009-11-22 10:10:53 -0800489 OMAP3_SHOW_FEATURE(l2cache);
490 OMAP3_SHOW_FEATURE(iva);
491 OMAP3_SHOW_FEATURE(sgx);
492 OMAP3_SHOW_FEATURE(neon);
493 OMAP3_SHOW_FEATURE(isp);
Vishwanath BS7356f0b2010-02-22 22:09:10 -0700494 OMAP3_SHOW_FEATURE(192mhz_clk);
Kevin Hilmancedf9002009-11-22 10:11:13 -0800495
496 printk(")\n");
Sanjeev Premi8384ce02009-11-22 10:10:53 -0800497}
498
Tony Lindgrena8823142008-12-10 17:36:30 -0800499/*
500 * Try to detect the exact revision of the omap we're running on
501 */
Tony Lindgren5ba02dc2008-12-10 17:36:30 -0800502void __init omap2_check_revision(void)
503{
Paul Walmsley3b32b7d2011-09-13 19:52:15 -0600504 const char *cpu_rev;
505
Tony Lindgrena8823142008-12-10 17:36:30 -0800506 /*
507 * At this point we have an idea about the processor revision set
508 * earlier with omap2_set_globals_tap().
509 */
Felipe Balbiedeae652009-11-22 10:11:24 -0800510 if (cpu_is_omap24xx()) {
Tony Lindgrena8823142008-12-10 17:36:30 -0800511 omap24xx_check_revision();
Felipe Balbiedeae652009-11-22 10:11:24 -0800512 } else if (cpu_is_omap34xx()) {
Paul Walmsley3b32b7d2011-09-13 19:52:15 -0600513 omap3_check_revision(&cpu_rev);
Hemant Pedanekar01001712011-02-16 08:31:39 -0800514
Hemant Pedanekara9203602011-12-13 10:46:44 -0800515 /* TI81XX doesn't have feature register */
516 if (!cpu_is_ti81xx())
Hemant Pedanekar01001712011-02-16 08:31:39 -0800517 omap3_check_features();
518 else
Hemant Pedanekara9203602011-12-13 10:46:44 -0800519 ti81xx_check_features();
Hemant Pedanekar01001712011-02-16 08:31:39 -0800520
Paul Walmsley3b32b7d2011-09-13 19:52:15 -0600521 omap3_cpuinfo(cpu_rev);
Tony Lindgrene9acb9b2010-01-19 15:40:26 -0800522 return;
Felipe Balbiedeae652009-11-22 10:11:24 -0800523 } else if (cpu_is_omap44xx()) {
Santosh Shilimkarb570e0e2009-12-11 16:16:34 -0800524 omap4_check_revision();
Aneesh Vcc0170b2011-07-02 08:00:22 +0530525 omap4_check_features();
Santosh Shilimkar44169072009-05-28 14:16:04 -0700526 return;
Felipe Balbiedeae652009-11-22 10:11:24 -0800527 } else {
Tony Lindgrena8823142008-12-10 17:36:30 -0800528 pr_err("OMAP revision unknown, please fix!\n");
Felipe Balbiedeae652009-11-22 10:11:24 -0800529 }
Tony Lindgren5ba02dc2008-12-10 17:36:30 -0800530}
531
Tony Lindgrena8823142008-12-10 17:36:30 -0800532/*
533 * Set up things for map_io and processor detection later on. Gets called
534 * pretty much first thing from board init. For multi-omap, this gets
535 * cpu_is_omapxxxx() working accurately enough for map_io. Then we'll try to
536 * detect the exact revision later on in omap2_detect_revision() once map_io
537 * is done.
538 */
Tony Lindgren0e564842008-10-06 15:49:16 +0300539void __init omap2_set_globals_tap(struct omap_globals *omap2_globals)
540{
Lauri Leukkunen84a34342008-12-10 17:36:31 -0800541 omap_revision = omap2_globals->class;
Tony Lindgren0e564842008-10-06 15:49:16 +0300542 tap_base = omap2_globals->tap;
543
Tony Lindgrena8823142008-12-10 17:36:30 -0800544 if (cpu_is_omap34xx())
Tony Lindgren0e564842008-10-06 15:49:16 +0300545 tap_prod_id = 0x0210;
546 else
547 tap_prod_id = 0x0208;
548}