blob: 3318e4313765c9cab3adc10f293821d5c6cb1f19 [file] [log] [blame]
Sreekanth Reddyf92363d2012-11-30 07:44:21 +05301/*
2 * This is the Fusion MPT base driver providing common API layer interface
3 * for access to MPT (Message Passing Technology) firmware.
4 *
5 * This code is based on drivers/scsi/mpt3sas/mpt3sas_base.c
Sreekanth Reddya4ffce02014-09-12 15:35:29 +05306 * Copyright (C) 2012-2014 LSI Corporation
Sreekanth Reddya03bd152015-01-12 11:39:02 +05307 * Copyright (C) 2013-2014 Avago Technologies
8 * (mailto: MPT-FusionLinux.pdl@avagotech.com)
Sreekanth Reddyf92363d2012-11-30 07:44:21 +05309 *
10 * This program is free software; you can redistribute it and/or
11 * modify it under the terms of the GNU General Public License
12 * as published by the Free Software Foundation; either version 2
13 * of the License, or (at your option) any later version.
14 *
15 * This program is distributed in the hope that it will be useful,
16 * but WITHOUT ANY WARRANTY; without even the implied warranty of
17 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
18 * GNU General Public License for more details.
19 *
20 * NO WARRANTY
21 * THE PROGRAM IS PROVIDED ON AN "AS IS" BASIS, WITHOUT WARRANTIES OR
22 * CONDITIONS OF ANY KIND, EITHER EXPRESS OR IMPLIED INCLUDING, WITHOUT
23 * LIMITATION, ANY WARRANTIES OR CONDITIONS OF TITLE, NON-INFRINGEMENT,
24 * MERCHANTABILITY OR FITNESS FOR A PARTICULAR PURPOSE. Each Recipient is
25 * solely responsible for determining the appropriateness of using and
26 * distributing the Program and assumes all risks associated with its
27 * exercise of rights under this Agreement, including but not limited to
28 * the risks and costs of program errors, damage to or loss of data,
29 * programs or equipment, and unavailability or interruption of operations.
30
31 * DISCLAIMER OF LIABILITY
32 * NEITHER RECIPIENT NOR ANY CONTRIBUTORS SHALL HAVE ANY LIABILITY FOR ANY
33 * DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL
34 * DAMAGES (INCLUDING WITHOUT LIMITATION LOST PROFITS), HOWEVER CAUSED AND
35 * ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR
36 * TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE
37 * USE OR DISTRIBUTION OF THE PROGRAM OR THE EXERCISE OF ANY RIGHTS GRANTED
38 * HEREUNDER, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGES
39
40 * You should have received a copy of the GNU General Public License
41 * along with this program; if not, write to the Free Software
42 * Foundation, Inc., 51 Franklin Street, Fifth Floor, Boston, MA 02110-1301,
43 * USA.
44 */
45
Sreekanth Reddyf92363d2012-11-30 07:44:21 +053046#include <linux/kernel.h>
47#include <linux/module.h>
48#include <linux/errno.h>
49#include <linux/init.h>
50#include <linux/slab.h>
51#include <linux/types.h>
52#include <linux/pci.h>
53#include <linux/kdev_t.h>
54#include <linux/blkdev.h>
55#include <linux/delay.h>
56#include <linux/interrupt.h>
57#include <linux/dma-mapping.h>
58#include <linux/io.h>
59#include <linux/time.h>
60#include <linux/kthread.h>
61#include <linux/aer.h>
62
63
64#include "mpt3sas_base.h"
65
66static MPT_CALLBACK mpt_callbacks[MPT_MAX_CALLBACKS];
67
68
69#define FAULT_POLLING_INTERVAL 1000 /* in milliseconds */
70
71 /* maximum controller queue depth */
72#define MAX_HBA_QUEUE_DEPTH 30000
73#define MAX_CHAIN_DEPTH 100000
74static int max_queue_depth = -1;
75module_param(max_queue_depth, int, 0);
76MODULE_PARM_DESC(max_queue_depth, " max controller queue depth ");
77
78static int max_sgl_entries = -1;
79module_param(max_sgl_entries, int, 0);
80MODULE_PARM_DESC(max_sgl_entries, " max sg entries ");
81
82static int msix_disable = -1;
83module_param(msix_disable, int, 0);
84MODULE_PARM_DESC(msix_disable, " disable msix routed interrupts (default=0)");
85
Sreekanth Reddyfb77bb52015-06-30 12:24:47 +053086static int max_msix_vectors = -1;
Sreekanth Reddy9c500062013-08-14 18:23:20 +053087module_param(max_msix_vectors, int, 0);
88MODULE_PARM_DESC(max_msix_vectors,
Sreekanth Reddyfb77bb52015-06-30 12:24:47 +053089 " max msix vectors");
Sreekanth Reddyf92363d2012-11-30 07:44:21 +053090
91static int mpt3sas_fwfault_debug;
92MODULE_PARM_DESC(mpt3sas_fwfault_debug,
93 " enable detection of firmware fault and halt firmware - (default=0)");
94
Sreekanth Reddy9b05c912014-09-12 15:35:31 +053095static int
96_base_get_ioc_facts(struct MPT3SAS_ADAPTER *ioc, int sleep_flag);
Sreekanth Reddyf92363d2012-11-30 07:44:21 +053097
98/**
99 * _scsih_set_fwfault_debug - global setting of ioc->fwfault_debug.
100 *
101 */
102static int
103_scsih_set_fwfault_debug(const char *val, struct kernel_param *kp)
104{
105 int ret = param_set_int(val, kp);
106 struct MPT3SAS_ADAPTER *ioc;
107
108 if (ret)
109 return ret;
110
111 pr_info("setting fwfault_debug(%d)\n", mpt3sas_fwfault_debug);
112 list_for_each_entry(ioc, &mpt3sas_ioc_list, list)
113 ioc->fwfault_debug = mpt3sas_fwfault_debug;
114 return 0;
115}
116module_param_call(mpt3sas_fwfault_debug, _scsih_set_fwfault_debug,
117 param_get_int, &mpt3sas_fwfault_debug, 0644);
118
119/**
120 * mpt3sas_remove_dead_ioc_func - kthread context to remove dead ioc
121 * @arg: input argument, used to derive ioc
122 *
123 * Return 0 if controller is removed from pci subsystem.
124 * Return -1 for other case.
125 */
126static int mpt3sas_remove_dead_ioc_func(void *arg)
127{
128 struct MPT3SAS_ADAPTER *ioc = (struct MPT3SAS_ADAPTER *)arg;
129 struct pci_dev *pdev;
130
131 if ((ioc == NULL))
132 return -1;
133
134 pdev = ioc->pdev;
135 if ((pdev == NULL))
136 return -1;
Rafael J. Wysocki64cdb412014-01-10 15:27:56 +0100137 pci_stop_and_remove_bus_device_locked(pdev);
Sreekanth Reddyf92363d2012-11-30 07:44:21 +0530138 return 0;
139}
140
141/**
142 * _base_fault_reset_work - workq handling ioc fault conditions
143 * @work: input argument, used to derive ioc
144 * Context: sleep.
145 *
146 * Return nothing.
147 */
148static void
149_base_fault_reset_work(struct work_struct *work)
150{
151 struct MPT3SAS_ADAPTER *ioc =
152 container_of(work, struct MPT3SAS_ADAPTER, fault_reset_work.work);
153 unsigned long flags;
154 u32 doorbell;
155 int rc;
156 struct task_struct *p;
157
158
159 spin_lock_irqsave(&ioc->ioc_reset_in_progress_lock, flags);
160 if (ioc->shost_recovery)
161 goto rearm_timer;
162 spin_unlock_irqrestore(&ioc->ioc_reset_in_progress_lock, flags);
163
164 doorbell = mpt3sas_base_get_iocstate(ioc, 0);
165 if ((doorbell & MPI2_IOC_STATE_MASK) == MPI2_IOC_STATE_MASK) {
166 pr_err(MPT3SAS_FMT "SAS host is non-operational !!!!\n",
167 ioc->name);
168
169 /*
170 * Call _scsih_flush_pending_cmds callback so that we flush all
171 * pending commands back to OS. This call is required to aovid
172 * deadlock at block layer. Dead IOC will fail to do diag reset,
173 * and this call is safe since dead ioc will never return any
174 * command back from HW.
175 */
176 ioc->schedule_dead_ioc_flush_running_cmds(ioc);
177 /*
178 * Set remove_host flag early since kernel thread will
179 * take some time to execute.
180 */
181 ioc->remove_host = 1;
182 /*Remove the Dead Host */
183 p = kthread_run(mpt3sas_remove_dead_ioc_func, ioc,
184 "mpt3sas_dead_ioc_%d", ioc->id);
185 if (IS_ERR(p))
186 pr_err(MPT3SAS_FMT
187 "%s: Running mpt3sas_dead_ioc thread failed !!!!\n",
188 ioc->name, __func__);
189 else
190 pr_err(MPT3SAS_FMT
191 "%s: Running mpt3sas_dead_ioc thread success !!!!\n",
192 ioc->name, __func__);
193 return; /* don't rearm timer */
194 }
195
196 if ((doorbell & MPI2_IOC_STATE_MASK) != MPI2_IOC_STATE_OPERATIONAL) {
197 rc = mpt3sas_base_hard_reset_handler(ioc, CAN_SLEEP,
198 FORCE_BIG_HAMMER);
199 pr_warn(MPT3SAS_FMT "%s: hard reset: %s\n", ioc->name,
200 __func__, (rc == 0) ? "success" : "failed");
201 doorbell = mpt3sas_base_get_iocstate(ioc, 0);
202 if ((doorbell & MPI2_IOC_STATE_MASK) == MPI2_IOC_STATE_FAULT)
203 mpt3sas_base_fault_info(ioc, doorbell &
204 MPI2_DOORBELL_DATA_MASK);
205 if (rc && (doorbell & MPI2_IOC_STATE_MASK) !=
206 MPI2_IOC_STATE_OPERATIONAL)
207 return; /* don't rearm timer */
208 }
209
210 spin_lock_irqsave(&ioc->ioc_reset_in_progress_lock, flags);
211 rearm_timer:
212 if (ioc->fault_reset_work_q)
213 queue_delayed_work(ioc->fault_reset_work_q,
214 &ioc->fault_reset_work,
215 msecs_to_jiffies(FAULT_POLLING_INTERVAL));
216 spin_unlock_irqrestore(&ioc->ioc_reset_in_progress_lock, flags);
217}
218
219/**
220 * mpt3sas_base_start_watchdog - start the fault_reset_work_q
221 * @ioc: per adapter object
222 * Context: sleep.
223 *
224 * Return nothing.
225 */
226void
227mpt3sas_base_start_watchdog(struct MPT3SAS_ADAPTER *ioc)
228{
229 unsigned long flags;
230
231 if (ioc->fault_reset_work_q)
232 return;
233
234 /* initialize fault polling */
235
236 INIT_DELAYED_WORK(&ioc->fault_reset_work, _base_fault_reset_work);
237 snprintf(ioc->fault_reset_work_q_name,
238 sizeof(ioc->fault_reset_work_q_name), "poll_%d_status", ioc->id);
239 ioc->fault_reset_work_q =
240 create_singlethread_workqueue(ioc->fault_reset_work_q_name);
241 if (!ioc->fault_reset_work_q) {
242 pr_err(MPT3SAS_FMT "%s: failed (line=%d)\n",
243 ioc->name, __func__, __LINE__);
244 return;
245 }
246 spin_lock_irqsave(&ioc->ioc_reset_in_progress_lock, flags);
247 if (ioc->fault_reset_work_q)
248 queue_delayed_work(ioc->fault_reset_work_q,
249 &ioc->fault_reset_work,
250 msecs_to_jiffies(FAULT_POLLING_INTERVAL));
251 spin_unlock_irqrestore(&ioc->ioc_reset_in_progress_lock, flags);
252}
253
254/**
255 * mpt3sas_base_stop_watchdog - stop the fault_reset_work_q
256 * @ioc: per adapter object
257 * Context: sleep.
258 *
259 * Return nothing.
260 */
261void
262mpt3sas_base_stop_watchdog(struct MPT3SAS_ADAPTER *ioc)
263{
264 unsigned long flags;
265 struct workqueue_struct *wq;
266
267 spin_lock_irqsave(&ioc->ioc_reset_in_progress_lock, flags);
268 wq = ioc->fault_reset_work_q;
269 ioc->fault_reset_work_q = NULL;
270 spin_unlock_irqrestore(&ioc->ioc_reset_in_progress_lock, flags);
271 if (wq) {
Reddy, Sreekanth4dc06fd2014-07-14 12:01:35 +0530272 if (!cancel_delayed_work_sync(&ioc->fault_reset_work))
Sreekanth Reddyf92363d2012-11-30 07:44:21 +0530273 flush_workqueue(wq);
274 destroy_workqueue(wq);
275 }
276}
277
278/**
279 * mpt3sas_base_fault_info - verbose translation of firmware FAULT code
280 * @ioc: per adapter object
281 * @fault_code: fault code
282 *
283 * Return nothing.
284 */
285void
286mpt3sas_base_fault_info(struct MPT3SAS_ADAPTER *ioc , u16 fault_code)
287{
288 pr_err(MPT3SAS_FMT "fault_state(0x%04x)!\n",
289 ioc->name, fault_code);
290}
291
292/**
293 * mpt3sas_halt_firmware - halt's mpt controller firmware
294 * @ioc: per adapter object
295 *
296 * For debugging timeout related issues. Writing 0xCOFFEE00
297 * to the doorbell register will halt controller firmware. With
298 * the purpose to stop both driver and firmware, the enduser can
299 * obtain a ring buffer from controller UART.
300 */
301void
302mpt3sas_halt_firmware(struct MPT3SAS_ADAPTER *ioc)
303{
304 u32 doorbell;
305
306 if (!ioc->fwfault_debug)
307 return;
308
309 dump_stack();
310
311 doorbell = readl(&ioc->chip->Doorbell);
312 if ((doorbell & MPI2_IOC_STATE_MASK) == MPI2_IOC_STATE_FAULT)
313 mpt3sas_base_fault_info(ioc , doorbell);
314 else {
315 writel(0xC0FFEE00, &ioc->chip->Doorbell);
316 pr_err(MPT3SAS_FMT "Firmware is halted due to command timeout\n",
317 ioc->name);
318 }
319
320 if (ioc->fwfault_debug == 2)
321 for (;;)
322 ;
323 else
324 panic("panic in %s\n", __func__);
325}
326
327#ifdef CONFIG_SCSI_MPT3SAS_LOGGING
328/**
329 * _base_sas_ioc_info - verbose translation of the ioc status
330 * @ioc: per adapter object
331 * @mpi_reply: reply mf payload returned from firmware
332 * @request_hdr: request mf
333 *
334 * Return nothing.
335 */
336static void
337_base_sas_ioc_info(struct MPT3SAS_ADAPTER *ioc, MPI2DefaultReply_t *mpi_reply,
338 MPI2RequestHeader_t *request_hdr)
339{
340 u16 ioc_status = le16_to_cpu(mpi_reply->IOCStatus) &
341 MPI2_IOCSTATUS_MASK;
342 char *desc = NULL;
343 u16 frame_sz;
344 char *func_str = NULL;
345
346 /* SCSI_IO, RAID_PASS are handled from _scsih_scsi_ioc_info */
347 if (request_hdr->Function == MPI2_FUNCTION_SCSI_IO_REQUEST ||
348 request_hdr->Function == MPI2_FUNCTION_RAID_SCSI_IO_PASSTHROUGH ||
349 request_hdr->Function == MPI2_FUNCTION_EVENT_NOTIFICATION)
350 return;
351
352 if (ioc_status == MPI2_IOCSTATUS_CONFIG_INVALID_PAGE)
353 return;
354
355 switch (ioc_status) {
356
357/****************************************************************************
358* Common IOCStatus values for all replies
359****************************************************************************/
360
361 case MPI2_IOCSTATUS_INVALID_FUNCTION:
362 desc = "invalid function";
363 break;
364 case MPI2_IOCSTATUS_BUSY:
365 desc = "busy";
366 break;
367 case MPI2_IOCSTATUS_INVALID_SGL:
368 desc = "invalid sgl";
369 break;
370 case MPI2_IOCSTATUS_INTERNAL_ERROR:
371 desc = "internal error";
372 break;
373 case MPI2_IOCSTATUS_INVALID_VPID:
374 desc = "invalid vpid";
375 break;
376 case MPI2_IOCSTATUS_INSUFFICIENT_RESOURCES:
377 desc = "insufficient resources";
378 break;
379 case MPI2_IOCSTATUS_INVALID_FIELD:
380 desc = "invalid field";
381 break;
382 case MPI2_IOCSTATUS_INVALID_STATE:
383 desc = "invalid state";
384 break;
385 case MPI2_IOCSTATUS_OP_STATE_NOT_SUPPORTED:
386 desc = "op state not supported";
387 break;
388
389/****************************************************************************
390* Config IOCStatus values
391****************************************************************************/
392
393 case MPI2_IOCSTATUS_CONFIG_INVALID_ACTION:
394 desc = "config invalid action";
395 break;
396 case MPI2_IOCSTATUS_CONFIG_INVALID_TYPE:
397 desc = "config invalid type";
398 break;
399 case MPI2_IOCSTATUS_CONFIG_INVALID_PAGE:
400 desc = "config invalid page";
401 break;
402 case MPI2_IOCSTATUS_CONFIG_INVALID_DATA:
403 desc = "config invalid data";
404 break;
405 case MPI2_IOCSTATUS_CONFIG_NO_DEFAULTS:
406 desc = "config no defaults";
407 break;
408 case MPI2_IOCSTATUS_CONFIG_CANT_COMMIT:
409 desc = "config cant commit";
410 break;
411
412/****************************************************************************
413* SCSI IO Reply
414****************************************************************************/
415
416 case MPI2_IOCSTATUS_SCSI_RECOVERED_ERROR:
417 case MPI2_IOCSTATUS_SCSI_INVALID_DEVHANDLE:
418 case MPI2_IOCSTATUS_SCSI_DEVICE_NOT_THERE:
419 case MPI2_IOCSTATUS_SCSI_DATA_OVERRUN:
420 case MPI2_IOCSTATUS_SCSI_DATA_UNDERRUN:
421 case MPI2_IOCSTATUS_SCSI_IO_DATA_ERROR:
422 case MPI2_IOCSTATUS_SCSI_PROTOCOL_ERROR:
423 case MPI2_IOCSTATUS_SCSI_TASK_TERMINATED:
424 case MPI2_IOCSTATUS_SCSI_RESIDUAL_MISMATCH:
425 case MPI2_IOCSTATUS_SCSI_TASK_MGMT_FAILED:
426 case MPI2_IOCSTATUS_SCSI_IOC_TERMINATED:
427 case MPI2_IOCSTATUS_SCSI_EXT_TERMINATED:
428 break;
429
430/****************************************************************************
431* For use by SCSI Initiator and SCSI Target end-to-end data protection
432****************************************************************************/
433
434 case MPI2_IOCSTATUS_EEDP_GUARD_ERROR:
435 desc = "eedp guard error";
436 break;
437 case MPI2_IOCSTATUS_EEDP_REF_TAG_ERROR:
438 desc = "eedp ref tag error";
439 break;
440 case MPI2_IOCSTATUS_EEDP_APP_TAG_ERROR:
441 desc = "eedp app tag error";
442 break;
443
444/****************************************************************************
445* SCSI Target values
446****************************************************************************/
447
448 case MPI2_IOCSTATUS_TARGET_INVALID_IO_INDEX:
449 desc = "target invalid io index";
450 break;
451 case MPI2_IOCSTATUS_TARGET_ABORTED:
452 desc = "target aborted";
453 break;
454 case MPI2_IOCSTATUS_TARGET_NO_CONN_RETRYABLE:
455 desc = "target no conn retryable";
456 break;
457 case MPI2_IOCSTATUS_TARGET_NO_CONNECTION:
458 desc = "target no connection";
459 break;
460 case MPI2_IOCSTATUS_TARGET_XFER_COUNT_MISMATCH:
461 desc = "target xfer count mismatch";
462 break;
463 case MPI2_IOCSTATUS_TARGET_DATA_OFFSET_ERROR:
464 desc = "target data offset error";
465 break;
466 case MPI2_IOCSTATUS_TARGET_TOO_MUCH_WRITE_DATA:
467 desc = "target too much write data";
468 break;
469 case MPI2_IOCSTATUS_TARGET_IU_TOO_SHORT:
470 desc = "target iu too short";
471 break;
472 case MPI2_IOCSTATUS_TARGET_ACK_NAK_TIMEOUT:
473 desc = "target ack nak timeout";
474 break;
475 case MPI2_IOCSTATUS_TARGET_NAK_RECEIVED:
476 desc = "target nak received";
477 break;
478
479/****************************************************************************
480* Serial Attached SCSI values
481****************************************************************************/
482
483 case MPI2_IOCSTATUS_SAS_SMP_REQUEST_FAILED:
484 desc = "smp request failed";
485 break;
486 case MPI2_IOCSTATUS_SAS_SMP_DATA_OVERRUN:
487 desc = "smp data overrun";
488 break;
489
490/****************************************************************************
491* Diagnostic Buffer Post / Diagnostic Release values
492****************************************************************************/
493
494 case MPI2_IOCSTATUS_DIAGNOSTIC_RELEASED:
495 desc = "diagnostic released";
496 break;
497 default:
498 break;
499 }
500
501 if (!desc)
502 return;
503
504 switch (request_hdr->Function) {
505 case MPI2_FUNCTION_CONFIG:
506 frame_sz = sizeof(Mpi2ConfigRequest_t) + ioc->sge_size;
507 func_str = "config_page";
508 break;
509 case MPI2_FUNCTION_SCSI_TASK_MGMT:
510 frame_sz = sizeof(Mpi2SCSITaskManagementRequest_t);
511 func_str = "task_mgmt";
512 break;
513 case MPI2_FUNCTION_SAS_IO_UNIT_CONTROL:
514 frame_sz = sizeof(Mpi2SasIoUnitControlRequest_t);
515 func_str = "sas_iounit_ctl";
516 break;
517 case MPI2_FUNCTION_SCSI_ENCLOSURE_PROCESSOR:
518 frame_sz = sizeof(Mpi2SepRequest_t);
519 func_str = "enclosure";
520 break;
521 case MPI2_FUNCTION_IOC_INIT:
522 frame_sz = sizeof(Mpi2IOCInitRequest_t);
523 func_str = "ioc_init";
524 break;
525 case MPI2_FUNCTION_PORT_ENABLE:
526 frame_sz = sizeof(Mpi2PortEnableRequest_t);
527 func_str = "port_enable";
528 break;
529 case MPI2_FUNCTION_SMP_PASSTHROUGH:
530 frame_sz = sizeof(Mpi2SmpPassthroughRequest_t) + ioc->sge_size;
531 func_str = "smp_passthru";
532 break;
533 default:
534 frame_sz = 32;
535 func_str = "unknown";
536 break;
537 }
538
539 pr_warn(MPT3SAS_FMT "ioc_status: %s(0x%04x), request(0x%p),(%s)\n",
540 ioc->name, desc, ioc_status, request_hdr, func_str);
541
542 _debug_dump_mf(request_hdr, frame_sz/4);
543}
544
545/**
546 * _base_display_event_data - verbose translation of firmware asyn events
547 * @ioc: per adapter object
548 * @mpi_reply: reply mf payload returned from firmware
549 *
550 * Return nothing.
551 */
552static void
553_base_display_event_data(struct MPT3SAS_ADAPTER *ioc,
554 Mpi2EventNotificationReply_t *mpi_reply)
555{
556 char *desc = NULL;
557 u16 event;
558
559 if (!(ioc->logging_level & MPT_DEBUG_EVENTS))
560 return;
561
562 event = le16_to_cpu(mpi_reply->Event);
563
564 switch (event) {
565 case MPI2_EVENT_LOG_DATA:
566 desc = "Log Data";
567 break;
568 case MPI2_EVENT_STATE_CHANGE:
569 desc = "Status Change";
570 break;
571 case MPI2_EVENT_HARD_RESET_RECEIVED:
572 desc = "Hard Reset Received";
573 break;
574 case MPI2_EVENT_EVENT_CHANGE:
575 desc = "Event Change";
576 break;
577 case MPI2_EVENT_SAS_DEVICE_STATUS_CHANGE:
578 desc = "Device Status Change";
579 break;
580 case MPI2_EVENT_IR_OPERATION_STATUS:
581 desc = "IR Operation Status";
582 break;
583 case MPI2_EVENT_SAS_DISCOVERY:
584 {
585 Mpi2EventDataSasDiscovery_t *event_data =
586 (Mpi2EventDataSasDiscovery_t *)mpi_reply->EventData;
587 pr_info(MPT3SAS_FMT "Discovery: (%s)", ioc->name,
588 (event_data->ReasonCode == MPI2_EVENT_SAS_DISC_RC_STARTED) ?
589 "start" : "stop");
590 if (event_data->DiscoveryStatus)
591 pr_info("discovery_status(0x%08x)",
592 le32_to_cpu(event_data->DiscoveryStatus));
593 pr_info("\n");
594 return;
595 }
596 case MPI2_EVENT_SAS_BROADCAST_PRIMITIVE:
597 desc = "SAS Broadcast Primitive";
598 break;
599 case MPI2_EVENT_SAS_INIT_DEVICE_STATUS_CHANGE:
600 desc = "SAS Init Device Status Change";
601 break;
602 case MPI2_EVENT_SAS_INIT_TABLE_OVERFLOW:
603 desc = "SAS Init Table Overflow";
604 break;
605 case MPI2_EVENT_SAS_TOPOLOGY_CHANGE_LIST:
606 desc = "SAS Topology Change List";
607 break;
608 case MPI2_EVENT_SAS_ENCL_DEVICE_STATUS_CHANGE:
609 desc = "SAS Enclosure Device Status Change";
610 break;
611 case MPI2_EVENT_IR_VOLUME:
612 desc = "IR Volume";
613 break;
614 case MPI2_EVENT_IR_PHYSICAL_DISK:
615 desc = "IR Physical Disk";
616 break;
617 case MPI2_EVENT_IR_CONFIGURATION_CHANGE_LIST:
618 desc = "IR Configuration Change List";
619 break;
620 case MPI2_EVENT_LOG_ENTRY_ADDED:
621 desc = "Log Entry Added";
622 break;
Sreekanth Reddy2d8ce8c2015-01-12 11:38:56 +0530623 case MPI2_EVENT_TEMP_THRESHOLD:
624 desc = "Temperature Threshold";
625 break;
Sreekanth Reddyf92363d2012-11-30 07:44:21 +0530626 }
627
628 if (!desc)
629 return;
630
631 pr_info(MPT3SAS_FMT "%s\n", ioc->name, desc);
632}
633#endif
634
635/**
636 * _base_sas_log_info - verbose translation of firmware log info
637 * @ioc: per adapter object
638 * @log_info: log info
639 *
640 * Return nothing.
641 */
642static void
643_base_sas_log_info(struct MPT3SAS_ADAPTER *ioc , u32 log_info)
644{
645 union loginfo_type {
646 u32 loginfo;
647 struct {
648 u32 subcode:16;
649 u32 code:8;
650 u32 originator:4;
651 u32 bus_type:4;
652 } dw;
653 };
654 union loginfo_type sas_loginfo;
655 char *originator_str = NULL;
656
657 sas_loginfo.loginfo = log_info;
658 if (sas_loginfo.dw.bus_type != 3 /*SAS*/)
659 return;
660
661 /* each nexus loss loginfo */
662 if (log_info == 0x31170000)
663 return;
664
665 /* eat the loginfos associated with task aborts */
666 if (ioc->ignore_loginfos && (log_info == 0x30050000 || log_info ==
667 0x31140000 || log_info == 0x31130000))
668 return;
669
670 switch (sas_loginfo.dw.originator) {
671 case 0:
672 originator_str = "IOP";
673 break;
674 case 1:
675 originator_str = "PL";
676 break;
677 case 2:
678 originator_str = "IR";
679 break;
680 }
681
682 pr_warn(MPT3SAS_FMT
683 "log_info(0x%08x): originator(%s), code(0x%02x), sub_code(0x%04x)\n",
684 ioc->name, log_info,
685 originator_str, sas_loginfo.dw.code,
686 sas_loginfo.dw.subcode);
687}
688
689/**
690 * _base_display_reply_info -
691 * @ioc: per adapter object
692 * @smid: system request message index
693 * @msix_index: MSIX table index supplied by the OS
694 * @reply: reply message frame(lower 32bit addr)
695 *
696 * Return nothing.
697 */
698static void
699_base_display_reply_info(struct MPT3SAS_ADAPTER *ioc, u16 smid, u8 msix_index,
700 u32 reply)
701{
702 MPI2DefaultReply_t *mpi_reply;
703 u16 ioc_status;
704 u32 loginfo = 0;
705
706 mpi_reply = mpt3sas_base_get_reply_virt_addr(ioc, reply);
707 if (unlikely(!mpi_reply)) {
708 pr_err(MPT3SAS_FMT "mpi_reply not valid at %s:%d/%s()!\n",
709 ioc->name, __FILE__, __LINE__, __func__);
710 return;
711 }
712 ioc_status = le16_to_cpu(mpi_reply->IOCStatus);
713#ifdef CONFIG_SCSI_MPT3SAS_LOGGING
714 if ((ioc_status & MPI2_IOCSTATUS_MASK) &&
715 (ioc->logging_level & MPT_DEBUG_REPLY)) {
716 _base_sas_ioc_info(ioc , mpi_reply,
717 mpt3sas_base_get_msg_frame(ioc, smid));
718 }
719#endif
720 if (ioc_status & MPI2_IOCSTATUS_FLAG_LOG_INFO_AVAILABLE) {
721 loginfo = le32_to_cpu(mpi_reply->IOCLogInfo);
722 _base_sas_log_info(ioc, loginfo);
723 }
724
725 if (ioc_status || loginfo) {
726 ioc_status &= MPI2_IOCSTATUS_MASK;
727 mpt3sas_trigger_mpi(ioc, ioc_status, loginfo);
728 }
729}
730
731/**
732 * mpt3sas_base_done - base internal command completion routine
733 * @ioc: per adapter object
734 * @smid: system request message index
735 * @msix_index: MSIX table index supplied by the OS
736 * @reply: reply message frame(lower 32bit addr)
737 *
738 * Return 1 meaning mf should be freed from _base_interrupt
739 * 0 means the mf is freed from this function.
740 */
741u8
742mpt3sas_base_done(struct MPT3SAS_ADAPTER *ioc, u16 smid, u8 msix_index,
743 u32 reply)
744{
745 MPI2DefaultReply_t *mpi_reply;
746
747 mpi_reply = mpt3sas_base_get_reply_virt_addr(ioc, reply);
748 if (mpi_reply && mpi_reply->Function == MPI2_FUNCTION_EVENT_ACK)
749 return 1;
750
751 if (ioc->base_cmds.status == MPT3_CMD_NOT_USED)
752 return 1;
753
754 ioc->base_cmds.status |= MPT3_CMD_COMPLETE;
755 if (mpi_reply) {
756 ioc->base_cmds.status |= MPT3_CMD_REPLY_VALID;
757 memcpy(ioc->base_cmds.reply, mpi_reply, mpi_reply->MsgLength*4);
758 }
759 ioc->base_cmds.status &= ~MPT3_CMD_PENDING;
760
761 complete(&ioc->base_cmds.done);
762 return 1;
763}
764
765/**
766 * _base_async_event - main callback handler for firmware asyn events
767 * @ioc: per adapter object
768 * @msix_index: MSIX table index supplied by the OS
769 * @reply: reply message frame(lower 32bit addr)
770 *
771 * Return 1 meaning mf should be freed from _base_interrupt
772 * 0 means the mf is freed from this function.
773 */
774static u8
775_base_async_event(struct MPT3SAS_ADAPTER *ioc, u8 msix_index, u32 reply)
776{
777 Mpi2EventNotificationReply_t *mpi_reply;
778 Mpi2EventAckRequest_t *ack_request;
779 u16 smid;
780
781 mpi_reply = mpt3sas_base_get_reply_virt_addr(ioc, reply);
782 if (!mpi_reply)
783 return 1;
784 if (mpi_reply->Function != MPI2_FUNCTION_EVENT_NOTIFICATION)
785 return 1;
786#ifdef CONFIG_SCSI_MPT3SAS_LOGGING
787 _base_display_event_data(ioc, mpi_reply);
788#endif
789 if (!(mpi_reply->AckRequired & MPI2_EVENT_NOTIFICATION_ACK_REQUIRED))
790 goto out;
791 smid = mpt3sas_base_get_smid(ioc, ioc->base_cb_idx);
792 if (!smid) {
793 pr_err(MPT3SAS_FMT "%s: failed obtaining a smid\n",
794 ioc->name, __func__);
795 goto out;
796 }
797
798 ack_request = mpt3sas_base_get_msg_frame(ioc, smid);
799 memset(ack_request, 0, sizeof(Mpi2EventAckRequest_t));
800 ack_request->Function = MPI2_FUNCTION_EVENT_ACK;
801 ack_request->Event = mpi_reply->Event;
802 ack_request->EventContext = mpi_reply->EventContext;
803 ack_request->VF_ID = 0; /* TODO */
804 ack_request->VP_ID = 0;
805 mpt3sas_base_put_smid_default(ioc, smid);
806
807 out:
808
809 /* scsih callback handler */
810 mpt3sas_scsih_event_callback(ioc, msix_index, reply);
811
812 /* ctl callback handler */
813 mpt3sas_ctl_event_callback(ioc, msix_index, reply);
814
815 return 1;
816}
817
818/**
819 * _base_get_cb_idx - obtain the callback index
820 * @ioc: per adapter object
821 * @smid: system request message index
822 *
823 * Return callback index.
824 */
825static u8
826_base_get_cb_idx(struct MPT3SAS_ADAPTER *ioc, u16 smid)
827{
828 int i;
829 u8 cb_idx;
830
831 if (smid < ioc->hi_priority_smid) {
832 i = smid - 1;
833 cb_idx = ioc->scsi_lookup[i].cb_idx;
834 } else if (smid < ioc->internal_smid) {
835 i = smid - ioc->hi_priority_smid;
836 cb_idx = ioc->hpr_lookup[i].cb_idx;
837 } else if (smid <= ioc->hba_queue_depth) {
838 i = smid - ioc->internal_smid;
839 cb_idx = ioc->internal_lookup[i].cb_idx;
840 } else
841 cb_idx = 0xFF;
842 return cb_idx;
843}
844
845/**
846 * _base_mask_interrupts - disable interrupts
847 * @ioc: per adapter object
848 *
849 * Disabling ResetIRQ, Reply and Doorbell Interrupts
850 *
851 * Return nothing.
852 */
853static void
854_base_mask_interrupts(struct MPT3SAS_ADAPTER *ioc)
855{
856 u32 him_register;
857
858 ioc->mask_interrupts = 1;
859 him_register = readl(&ioc->chip->HostInterruptMask);
860 him_register |= MPI2_HIM_DIM + MPI2_HIM_RIM + MPI2_HIM_RESET_IRQ_MASK;
861 writel(him_register, &ioc->chip->HostInterruptMask);
862 readl(&ioc->chip->HostInterruptMask);
863}
864
865/**
866 * _base_unmask_interrupts - enable interrupts
867 * @ioc: per adapter object
868 *
869 * Enabling only Reply Interrupts
870 *
871 * Return nothing.
872 */
873static void
874_base_unmask_interrupts(struct MPT3SAS_ADAPTER *ioc)
875{
876 u32 him_register;
877
878 him_register = readl(&ioc->chip->HostInterruptMask);
879 him_register &= ~MPI2_HIM_RIM;
880 writel(him_register, &ioc->chip->HostInterruptMask);
881 ioc->mask_interrupts = 0;
882}
883
884union reply_descriptor {
885 u64 word;
886 struct {
887 u32 low;
888 u32 high;
889 } u;
890};
891
892/**
893 * _base_interrupt - MPT adapter (IOC) specific interrupt handler.
894 * @irq: irq number (not used)
895 * @bus_id: bus identifier cookie == pointer to MPT_ADAPTER structure
896 * @r: pt_regs pointer (not used)
897 *
898 * Return IRQ_HANDLE if processed, else IRQ_NONE.
899 */
900static irqreturn_t
901_base_interrupt(int irq, void *bus_id)
902{
903 struct adapter_reply_queue *reply_q = bus_id;
904 union reply_descriptor rd;
905 u32 completed_cmds;
906 u8 request_desript_type;
907 u16 smid;
908 u8 cb_idx;
909 u32 reply;
910 u8 msix_index = reply_q->msix_index;
911 struct MPT3SAS_ADAPTER *ioc = reply_q->ioc;
912 Mpi2ReplyDescriptorsUnion_t *rpf;
913 u8 rc;
914
915 if (ioc->mask_interrupts)
916 return IRQ_NONE;
917
918 if (!atomic_add_unless(&reply_q->busy, 1, 1))
919 return IRQ_NONE;
920
921 rpf = &reply_q->reply_post_free[reply_q->reply_post_host_index];
922 request_desript_type = rpf->Default.ReplyFlags
923 & MPI2_RPY_DESCRIPT_FLAGS_TYPE_MASK;
924 if (request_desript_type == MPI2_RPY_DESCRIPT_FLAGS_UNUSED) {
925 atomic_dec(&reply_q->busy);
926 return IRQ_NONE;
927 }
928
929 completed_cmds = 0;
930 cb_idx = 0xFF;
931 do {
932 rd.word = le64_to_cpu(rpf->Words);
933 if (rd.u.low == UINT_MAX || rd.u.high == UINT_MAX)
934 goto out;
935 reply = 0;
936 smid = le16_to_cpu(rpf->Default.DescriptorTypeDependent1);
937 if (request_desript_type ==
938 MPI25_RPY_DESCRIPT_FLAGS_FAST_PATH_SCSI_IO_SUCCESS ||
939 request_desript_type ==
940 MPI2_RPY_DESCRIPT_FLAGS_SCSI_IO_SUCCESS) {
941 cb_idx = _base_get_cb_idx(ioc, smid);
942 if ((likely(cb_idx < MPT_MAX_CALLBACKS)) &&
943 (likely(mpt_callbacks[cb_idx] != NULL))) {
944 rc = mpt_callbacks[cb_idx](ioc, smid,
945 msix_index, 0);
946 if (rc)
947 mpt3sas_base_free_smid(ioc, smid);
948 }
949 } else if (request_desript_type ==
950 MPI2_RPY_DESCRIPT_FLAGS_ADDRESS_REPLY) {
951 reply = le32_to_cpu(
952 rpf->AddressReply.ReplyFrameAddress);
953 if (reply > ioc->reply_dma_max_address ||
954 reply < ioc->reply_dma_min_address)
955 reply = 0;
956 if (smid) {
957 cb_idx = _base_get_cb_idx(ioc, smid);
958 if ((likely(cb_idx < MPT_MAX_CALLBACKS)) &&
959 (likely(mpt_callbacks[cb_idx] != NULL))) {
960 rc = mpt_callbacks[cb_idx](ioc, smid,
961 msix_index, reply);
962 if (reply)
963 _base_display_reply_info(ioc,
964 smid, msix_index, reply);
965 if (rc)
966 mpt3sas_base_free_smid(ioc,
967 smid);
968 }
969 } else {
970 _base_async_event(ioc, msix_index, reply);
971 }
972
973 /* reply free queue handling */
974 if (reply) {
975 ioc->reply_free_host_index =
976 (ioc->reply_free_host_index ==
977 (ioc->reply_free_queue_depth - 1)) ?
978 0 : ioc->reply_free_host_index + 1;
979 ioc->reply_free[ioc->reply_free_host_index] =
980 cpu_to_le32(reply);
981 wmb();
982 writel(ioc->reply_free_host_index,
983 &ioc->chip->ReplyFreeHostIndex);
984 }
985 }
986
987 rpf->Words = cpu_to_le64(ULLONG_MAX);
988 reply_q->reply_post_host_index =
989 (reply_q->reply_post_host_index ==
990 (ioc->reply_post_queue_depth - 1)) ? 0 :
991 reply_q->reply_post_host_index + 1;
992 request_desript_type =
993 reply_q->reply_post_free[reply_q->reply_post_host_index].
994 Default.ReplyFlags & MPI2_RPY_DESCRIPT_FLAGS_TYPE_MASK;
995 completed_cmds++;
996 if (request_desript_type == MPI2_RPY_DESCRIPT_FLAGS_UNUSED)
997 goto out;
998 if (!reply_q->reply_post_host_index)
999 rpf = reply_q->reply_post_free;
1000 else
1001 rpf++;
1002 } while (1);
1003
1004 out:
1005
1006 if (!completed_cmds) {
1007 atomic_dec(&reply_q->busy);
1008 return IRQ_NONE;
1009 }
1010
1011 wmb();
Sreekanth Reddyfb77bb52015-06-30 12:24:47 +05301012
1013 /* Update Reply Post Host Index.
1014 * For those HBA's which support combined reply queue feature
1015 * 1. Get the correct Supplemental Reply Post Host Index Register.
1016 * i.e. (msix_index / 8)th entry from Supplemental Reply Post Host
1017 * Index Register address bank i.e replyPostRegisterIndex[],
1018 * 2. Then update this register with new reply host index value
1019 * in ReplyPostIndex field and the MSIxIndex field with
1020 * msix_index value reduced to a value between 0 and 7,
1021 * using a modulo 8 operation. Since each Supplemental Reply Post
1022 * Host Index Register supports 8 MSI-X vectors.
1023 *
1024 * For other HBA's just update the Reply Post Host Index register with
1025 * new reply host index value in ReplyPostIndex Field and msix_index
1026 * value in MSIxIndex field.
1027 */
1028 if (ioc->msix96_vector)
1029 writel(reply_q->reply_post_host_index | ((msix_index & 7) <<
1030 MPI2_RPHI_MSIX_INDEX_SHIFT),
1031 ioc->replyPostRegisterIndex[msix_index/8]);
1032 else
1033 writel(reply_q->reply_post_host_index | (msix_index <<
1034 MPI2_RPHI_MSIX_INDEX_SHIFT),
1035 &ioc->chip->ReplyPostHostIndex);
Sreekanth Reddyf92363d2012-11-30 07:44:21 +05301036 atomic_dec(&reply_q->busy);
1037 return IRQ_HANDLED;
1038}
1039
1040/**
1041 * _base_is_controller_msix_enabled - is controller support muli-reply queues
1042 * @ioc: per adapter object
1043 *
1044 */
1045static inline int
1046_base_is_controller_msix_enabled(struct MPT3SAS_ADAPTER *ioc)
1047{
1048 return (ioc->facts.IOCCapabilities &
1049 MPI2_IOCFACTS_CAPABILITY_MSI_X_INDEX) && ioc->msix_enable;
1050}
1051
1052/**
1053 * mpt3sas_base_flush_reply_queues - flushing the MSIX reply queues
1054 * @ioc: per adapter object
1055 * Context: ISR conext
1056 *
1057 * Called when a Task Management request has completed. We want
1058 * to flush the other reply queues so all the outstanding IO has been
1059 * completed back to OS before we process the TM completetion.
1060 *
1061 * Return nothing.
1062 */
1063void
1064mpt3sas_base_flush_reply_queues(struct MPT3SAS_ADAPTER *ioc)
1065{
1066 struct adapter_reply_queue *reply_q;
1067
1068 /* If MSIX capability is turned off
1069 * then multi-queues are not enabled
1070 */
1071 if (!_base_is_controller_msix_enabled(ioc))
1072 return;
1073
1074 list_for_each_entry(reply_q, &ioc->reply_queue_list, list) {
1075 if (ioc->shost_recovery)
1076 return;
1077 /* TMs are on msix_index == 0 */
1078 if (reply_q->msix_index == 0)
1079 continue;
1080 _base_interrupt(reply_q->vector, (void *)reply_q);
1081 }
1082}
1083
1084/**
1085 * mpt3sas_base_release_callback_handler - clear interrupt callback handler
1086 * @cb_idx: callback index
1087 *
1088 * Return nothing.
1089 */
1090void
1091mpt3sas_base_release_callback_handler(u8 cb_idx)
1092{
1093 mpt_callbacks[cb_idx] = NULL;
1094}
1095
1096/**
1097 * mpt3sas_base_register_callback_handler - obtain index for the interrupt callback handler
1098 * @cb_func: callback function
1099 *
1100 * Returns cb_func.
1101 */
1102u8
1103mpt3sas_base_register_callback_handler(MPT_CALLBACK cb_func)
1104{
1105 u8 cb_idx;
1106
1107 for (cb_idx = MPT_MAX_CALLBACKS-1; cb_idx; cb_idx--)
1108 if (mpt_callbacks[cb_idx] == NULL)
1109 break;
1110
1111 mpt_callbacks[cb_idx] = cb_func;
1112 return cb_idx;
1113}
1114
1115/**
1116 * mpt3sas_base_initialize_callback_handler - initialize the interrupt callback handler
1117 *
1118 * Return nothing.
1119 */
1120void
1121mpt3sas_base_initialize_callback_handler(void)
1122{
1123 u8 cb_idx;
1124
1125 for (cb_idx = 0; cb_idx < MPT_MAX_CALLBACKS; cb_idx++)
1126 mpt3sas_base_release_callback_handler(cb_idx);
1127}
1128
1129
1130/**
1131 * _base_build_zero_len_sge - build zero length sg entry
1132 * @ioc: per adapter object
1133 * @paddr: virtual address for SGE
1134 *
1135 * Create a zero length scatter gather entry to insure the IOCs hardware has
1136 * something to use if the target device goes brain dead and tries
1137 * to send data even when none is asked for.
1138 *
1139 * Return nothing.
1140 */
1141static void
1142_base_build_zero_len_sge(struct MPT3SAS_ADAPTER *ioc, void *paddr)
1143{
1144 u32 flags_length = (u32)((MPI2_SGE_FLAGS_LAST_ELEMENT |
1145 MPI2_SGE_FLAGS_END_OF_BUFFER | MPI2_SGE_FLAGS_END_OF_LIST |
1146 MPI2_SGE_FLAGS_SIMPLE_ELEMENT) <<
1147 MPI2_SGE_FLAGS_SHIFT);
1148 ioc->base_add_sg_single(paddr, flags_length, -1);
1149}
1150
1151/**
1152 * _base_add_sg_single_32 - Place a simple 32 bit SGE at address pAddr.
1153 * @paddr: virtual address for SGE
1154 * @flags_length: SGE flags and data transfer length
1155 * @dma_addr: Physical address
1156 *
1157 * Return nothing.
1158 */
1159static void
1160_base_add_sg_single_32(void *paddr, u32 flags_length, dma_addr_t dma_addr)
1161{
1162 Mpi2SGESimple32_t *sgel = paddr;
1163
1164 flags_length |= (MPI2_SGE_FLAGS_32_BIT_ADDRESSING |
1165 MPI2_SGE_FLAGS_SYSTEM_ADDRESS) << MPI2_SGE_FLAGS_SHIFT;
1166 sgel->FlagsLength = cpu_to_le32(flags_length);
1167 sgel->Address = cpu_to_le32(dma_addr);
1168}
1169
1170
1171/**
1172 * _base_add_sg_single_64 - Place a simple 64 bit SGE at address pAddr.
1173 * @paddr: virtual address for SGE
1174 * @flags_length: SGE flags and data transfer length
1175 * @dma_addr: Physical address
1176 *
1177 * Return nothing.
1178 */
1179static void
1180_base_add_sg_single_64(void *paddr, u32 flags_length, dma_addr_t dma_addr)
1181{
1182 Mpi2SGESimple64_t *sgel = paddr;
1183
1184 flags_length |= (MPI2_SGE_FLAGS_64_BIT_ADDRESSING |
1185 MPI2_SGE_FLAGS_SYSTEM_ADDRESS) << MPI2_SGE_FLAGS_SHIFT;
1186 sgel->FlagsLength = cpu_to_le32(flags_length);
1187 sgel->Address = cpu_to_le64(dma_addr);
1188}
1189
1190/**
1191 * _base_get_chain_buffer_tracker - obtain chain tracker
1192 * @ioc: per adapter object
1193 * @smid: smid associated to an IO request
1194 *
1195 * Returns chain tracker(from ioc->free_chain_list)
1196 */
1197static struct chain_tracker *
1198_base_get_chain_buffer_tracker(struct MPT3SAS_ADAPTER *ioc, u16 smid)
1199{
1200 struct chain_tracker *chain_req;
1201 unsigned long flags;
1202
1203 spin_lock_irqsave(&ioc->scsi_lookup_lock, flags);
1204 if (list_empty(&ioc->free_chain_list)) {
1205 spin_unlock_irqrestore(&ioc->scsi_lookup_lock, flags);
1206 dfailprintk(ioc, pr_warn(MPT3SAS_FMT
1207 "chain buffers not available\n", ioc->name));
1208 return NULL;
1209 }
1210 chain_req = list_entry(ioc->free_chain_list.next,
1211 struct chain_tracker, tracker_list);
1212 list_del_init(&chain_req->tracker_list);
1213 list_add_tail(&chain_req->tracker_list,
1214 &ioc->scsi_lookup[smid - 1].chain_list);
1215 spin_unlock_irqrestore(&ioc->scsi_lookup_lock, flags);
1216 return chain_req;
1217}
1218
1219
1220/**
1221 * _base_build_sg - build generic sg
1222 * @ioc: per adapter object
1223 * @psge: virtual address for SGE
1224 * @data_out_dma: physical address for WRITES
1225 * @data_out_sz: data xfer size for WRITES
1226 * @data_in_dma: physical address for READS
1227 * @data_in_sz: data xfer size for READS
1228 *
1229 * Return nothing.
1230 */
1231static void
1232_base_build_sg(struct MPT3SAS_ADAPTER *ioc, void *psge,
1233 dma_addr_t data_out_dma, size_t data_out_sz, dma_addr_t data_in_dma,
1234 size_t data_in_sz)
1235{
1236 u32 sgl_flags;
1237
1238 if (!data_out_sz && !data_in_sz) {
1239 _base_build_zero_len_sge(ioc, psge);
1240 return;
1241 }
1242
1243 if (data_out_sz && data_in_sz) {
1244 /* WRITE sgel first */
1245 sgl_flags = (MPI2_SGE_FLAGS_SIMPLE_ELEMENT |
1246 MPI2_SGE_FLAGS_END_OF_BUFFER | MPI2_SGE_FLAGS_HOST_TO_IOC);
1247 sgl_flags = sgl_flags << MPI2_SGE_FLAGS_SHIFT;
1248 ioc->base_add_sg_single(psge, sgl_flags |
1249 data_out_sz, data_out_dma);
1250
1251 /* incr sgel */
1252 psge += ioc->sge_size;
1253
1254 /* READ sgel last */
1255 sgl_flags = (MPI2_SGE_FLAGS_SIMPLE_ELEMENT |
1256 MPI2_SGE_FLAGS_LAST_ELEMENT | MPI2_SGE_FLAGS_END_OF_BUFFER |
1257 MPI2_SGE_FLAGS_END_OF_LIST);
1258 sgl_flags = sgl_flags << MPI2_SGE_FLAGS_SHIFT;
1259 ioc->base_add_sg_single(psge, sgl_flags |
1260 data_in_sz, data_in_dma);
1261 } else if (data_out_sz) /* WRITE */ {
1262 sgl_flags = (MPI2_SGE_FLAGS_SIMPLE_ELEMENT |
1263 MPI2_SGE_FLAGS_LAST_ELEMENT | MPI2_SGE_FLAGS_END_OF_BUFFER |
1264 MPI2_SGE_FLAGS_END_OF_LIST | MPI2_SGE_FLAGS_HOST_TO_IOC);
1265 sgl_flags = sgl_flags << MPI2_SGE_FLAGS_SHIFT;
1266 ioc->base_add_sg_single(psge, sgl_flags |
1267 data_out_sz, data_out_dma);
1268 } else if (data_in_sz) /* READ */ {
1269 sgl_flags = (MPI2_SGE_FLAGS_SIMPLE_ELEMENT |
1270 MPI2_SGE_FLAGS_LAST_ELEMENT | MPI2_SGE_FLAGS_END_OF_BUFFER |
1271 MPI2_SGE_FLAGS_END_OF_LIST);
1272 sgl_flags = sgl_flags << MPI2_SGE_FLAGS_SHIFT;
1273 ioc->base_add_sg_single(psge, sgl_flags |
1274 data_in_sz, data_in_dma);
1275 }
1276}
1277
1278/* IEEE format sgls */
1279
1280/**
1281 * _base_add_sg_single_ieee - add sg element for IEEE format
1282 * @paddr: virtual address for SGE
1283 * @flags: SGE flags
1284 * @chain_offset: number of 128 byte elements from start of segment
1285 * @length: data transfer length
1286 * @dma_addr: Physical address
1287 *
1288 * Return nothing.
1289 */
1290static void
1291_base_add_sg_single_ieee(void *paddr, u8 flags, u8 chain_offset, u32 length,
1292 dma_addr_t dma_addr)
1293{
1294 Mpi25IeeeSgeChain64_t *sgel = paddr;
1295
1296 sgel->Flags = flags;
1297 sgel->NextChainOffset = chain_offset;
1298 sgel->Length = cpu_to_le32(length);
1299 sgel->Address = cpu_to_le64(dma_addr);
1300}
1301
1302/**
1303 * _base_build_zero_len_sge_ieee - build zero length sg entry for IEEE format
1304 * @ioc: per adapter object
1305 * @paddr: virtual address for SGE
1306 *
1307 * Create a zero length scatter gather entry to insure the IOCs hardware has
1308 * something to use if the target device goes brain dead and tries
1309 * to send data even when none is asked for.
1310 *
1311 * Return nothing.
1312 */
1313static void
1314_base_build_zero_len_sge_ieee(struct MPT3SAS_ADAPTER *ioc, void *paddr)
1315{
1316 u8 sgl_flags = (MPI2_IEEE_SGE_FLAGS_SIMPLE_ELEMENT |
1317 MPI2_IEEE_SGE_FLAGS_SYSTEM_ADDR |
1318 MPI25_IEEE_SGE_FLAGS_END_OF_LIST);
1319 _base_add_sg_single_ieee(paddr, sgl_flags, 0, 0, -1);
1320}
1321
1322/**
1323 * _base_build_sg_scmd_ieee - main sg creation routine for IEEE format
1324 * @ioc: per adapter object
1325 * @scmd: scsi command
1326 * @smid: system request message index
1327 * Context: none.
1328 *
1329 * The main routine that builds scatter gather table from a given
1330 * scsi request sent via the .queuecommand main handler.
1331 *
1332 * Returns 0 success, anything else error
1333 */
1334static int
1335_base_build_sg_scmd_ieee(struct MPT3SAS_ADAPTER *ioc,
1336 struct scsi_cmnd *scmd, u16 smid)
1337{
1338 Mpi2SCSIIORequest_t *mpi_request;
1339 dma_addr_t chain_dma;
1340 struct scatterlist *sg_scmd;
1341 void *sg_local, *chain;
1342 u32 chain_offset;
1343 u32 chain_length;
Sreekanth Reddyf92363d2012-11-30 07:44:21 +05301344 int sges_left;
1345 u32 sges_in_segment;
1346 u8 simple_sgl_flags;
1347 u8 simple_sgl_flags_last;
1348 u8 chain_sgl_flags;
1349 struct chain_tracker *chain_req;
1350
1351 mpi_request = mpt3sas_base_get_msg_frame(ioc, smid);
1352
1353 /* init scatter gather flags */
1354 simple_sgl_flags = MPI2_IEEE_SGE_FLAGS_SIMPLE_ELEMENT |
1355 MPI2_IEEE_SGE_FLAGS_SYSTEM_ADDR;
1356 simple_sgl_flags_last = simple_sgl_flags |
1357 MPI25_IEEE_SGE_FLAGS_END_OF_LIST;
1358 chain_sgl_flags = MPI2_IEEE_SGE_FLAGS_CHAIN_ELEMENT |
1359 MPI2_IEEE_SGE_FLAGS_SYSTEM_ADDR;
1360
1361 sg_scmd = scsi_sglist(scmd);
1362 sges_left = scsi_dma_map(scmd);
1363 if (!sges_left) {
1364 sdev_printk(KERN_ERR, scmd->device,
1365 "pci_map_sg failed: request for %d bytes!\n",
1366 scsi_bufflen(scmd));
1367 return -ENOMEM;
1368 }
1369
1370 sg_local = &mpi_request->SGL;
1371 sges_in_segment = (ioc->request_sz -
1372 offsetof(Mpi2SCSIIORequest_t, SGL))/ioc->sge_size_ieee;
1373 if (sges_left <= sges_in_segment)
1374 goto fill_in_last_segment;
1375
1376 mpi_request->ChainOffset = (sges_in_segment - 1 /* chain element */) +
1377 (offsetof(Mpi2SCSIIORequest_t, SGL)/ioc->sge_size_ieee);
1378
1379 /* fill in main message segment when there is a chain following */
1380 while (sges_in_segment > 1) {
1381 _base_add_sg_single_ieee(sg_local, simple_sgl_flags, 0,
1382 sg_dma_len(sg_scmd), sg_dma_address(sg_scmd));
1383 sg_scmd = sg_next(sg_scmd);
1384 sg_local += ioc->sge_size_ieee;
1385 sges_left--;
1386 sges_in_segment--;
1387 }
1388
Wei Yongjun25ef16d2012-12-12 02:26:51 +05301389 /* initializing the pointers */
Sreekanth Reddyf92363d2012-11-30 07:44:21 +05301390 chain_req = _base_get_chain_buffer_tracker(ioc, smid);
1391 if (!chain_req)
1392 return -1;
1393 chain = chain_req->chain_buffer;
1394 chain_dma = chain_req->chain_buffer_dma;
1395 do {
1396 sges_in_segment = (sges_left <=
1397 ioc->max_sges_in_chain_message) ? sges_left :
1398 ioc->max_sges_in_chain_message;
1399 chain_offset = (sges_left == sges_in_segment) ?
1400 0 : sges_in_segment;
1401 chain_length = sges_in_segment * ioc->sge_size_ieee;
1402 if (chain_offset)
1403 chain_length += ioc->sge_size_ieee;
1404 _base_add_sg_single_ieee(sg_local, chain_sgl_flags,
1405 chain_offset, chain_length, chain_dma);
1406
1407 sg_local = chain;
1408 if (!chain_offset)
1409 goto fill_in_last_segment;
1410
1411 /* fill in chain segments */
1412 while (sges_in_segment) {
1413 _base_add_sg_single_ieee(sg_local, simple_sgl_flags, 0,
1414 sg_dma_len(sg_scmd), sg_dma_address(sg_scmd));
1415 sg_scmd = sg_next(sg_scmd);
1416 sg_local += ioc->sge_size_ieee;
1417 sges_left--;
1418 sges_in_segment--;
1419 }
1420
1421 chain_req = _base_get_chain_buffer_tracker(ioc, smid);
1422 if (!chain_req)
1423 return -1;
1424 chain = chain_req->chain_buffer;
1425 chain_dma = chain_req->chain_buffer_dma;
1426 } while (1);
1427
1428
1429 fill_in_last_segment:
1430
1431 /* fill the last segment */
1432 while (sges_left) {
1433 if (sges_left == 1)
1434 _base_add_sg_single_ieee(sg_local,
1435 simple_sgl_flags_last, 0, sg_dma_len(sg_scmd),
1436 sg_dma_address(sg_scmd));
1437 else
1438 _base_add_sg_single_ieee(sg_local, simple_sgl_flags, 0,
1439 sg_dma_len(sg_scmd), sg_dma_address(sg_scmd));
1440 sg_scmd = sg_next(sg_scmd);
1441 sg_local += ioc->sge_size_ieee;
1442 sges_left--;
1443 }
1444
1445 return 0;
1446}
1447
1448/**
1449 * _base_build_sg_ieee - build generic sg for IEEE format
1450 * @ioc: per adapter object
1451 * @psge: virtual address for SGE
1452 * @data_out_dma: physical address for WRITES
1453 * @data_out_sz: data xfer size for WRITES
1454 * @data_in_dma: physical address for READS
1455 * @data_in_sz: data xfer size for READS
1456 *
1457 * Return nothing.
1458 */
1459static void
1460_base_build_sg_ieee(struct MPT3SAS_ADAPTER *ioc, void *psge,
1461 dma_addr_t data_out_dma, size_t data_out_sz, dma_addr_t data_in_dma,
1462 size_t data_in_sz)
1463{
1464 u8 sgl_flags;
1465
1466 if (!data_out_sz && !data_in_sz) {
1467 _base_build_zero_len_sge_ieee(ioc, psge);
1468 return;
1469 }
1470
1471 if (data_out_sz && data_in_sz) {
1472 /* WRITE sgel first */
1473 sgl_flags = MPI2_IEEE_SGE_FLAGS_SIMPLE_ELEMENT |
1474 MPI2_IEEE_SGE_FLAGS_SYSTEM_ADDR;
1475 _base_add_sg_single_ieee(psge, sgl_flags, 0, data_out_sz,
1476 data_out_dma);
1477
1478 /* incr sgel */
1479 psge += ioc->sge_size_ieee;
1480
1481 /* READ sgel last */
1482 sgl_flags |= MPI25_IEEE_SGE_FLAGS_END_OF_LIST;
1483 _base_add_sg_single_ieee(psge, sgl_flags, 0, data_in_sz,
1484 data_in_dma);
1485 } else if (data_out_sz) /* WRITE */ {
1486 sgl_flags = MPI2_IEEE_SGE_FLAGS_SIMPLE_ELEMENT |
1487 MPI25_IEEE_SGE_FLAGS_END_OF_LIST |
1488 MPI2_IEEE_SGE_FLAGS_SYSTEM_ADDR;
1489 _base_add_sg_single_ieee(psge, sgl_flags, 0, data_out_sz,
1490 data_out_dma);
1491 } else if (data_in_sz) /* READ */ {
1492 sgl_flags = MPI2_IEEE_SGE_FLAGS_SIMPLE_ELEMENT |
1493 MPI25_IEEE_SGE_FLAGS_END_OF_LIST |
1494 MPI2_IEEE_SGE_FLAGS_SYSTEM_ADDR;
1495 _base_add_sg_single_ieee(psge, sgl_flags, 0, data_in_sz,
1496 data_in_dma);
1497 }
1498}
1499
1500#define convert_to_kb(x) ((x) << (PAGE_SHIFT - 10))
1501
1502/**
1503 * _base_config_dma_addressing - set dma addressing
1504 * @ioc: per adapter object
1505 * @pdev: PCI device struct
1506 *
1507 * Returns 0 for success, non-zero for failure.
1508 */
1509static int
1510_base_config_dma_addressing(struct MPT3SAS_ADAPTER *ioc, struct pci_dev *pdev)
1511{
1512 struct sysinfo s;
Sreekanth Reddy9b05c912014-09-12 15:35:31 +05301513 u64 consistent_dma_mask;
1514
1515 if (ioc->dma_mask)
1516 consistent_dma_mask = DMA_BIT_MASK(64);
1517 else
1518 consistent_dma_mask = DMA_BIT_MASK(32);
Sreekanth Reddyf92363d2012-11-30 07:44:21 +05301519
1520 if (sizeof(dma_addr_t) > 4) {
1521 const uint64_t required_mask =
1522 dma_get_required_mask(&pdev->dev);
1523 if ((required_mask > DMA_BIT_MASK(32)) &&
1524 !pci_set_dma_mask(pdev, DMA_BIT_MASK(64)) &&
Sreekanth Reddy9b05c912014-09-12 15:35:31 +05301525 !pci_set_consistent_dma_mask(pdev, consistent_dma_mask)) {
Sreekanth Reddyf92363d2012-11-30 07:44:21 +05301526 ioc->base_add_sg_single = &_base_add_sg_single_64;
1527 ioc->sge_size = sizeof(Mpi2SGESimple64_t);
Sreekanth Reddy9b05c912014-09-12 15:35:31 +05301528 ioc->dma_mask = 64;
Sreekanth Reddyf92363d2012-11-30 07:44:21 +05301529 goto out;
1530 }
1531 }
1532
1533 if (!pci_set_dma_mask(pdev, DMA_BIT_MASK(32))
1534 && !pci_set_consistent_dma_mask(pdev, DMA_BIT_MASK(32))) {
1535 ioc->base_add_sg_single = &_base_add_sg_single_32;
1536 ioc->sge_size = sizeof(Mpi2SGESimple32_t);
Sreekanth Reddy9b05c912014-09-12 15:35:31 +05301537 ioc->dma_mask = 32;
Sreekanth Reddyf92363d2012-11-30 07:44:21 +05301538 } else
1539 return -ENODEV;
1540
1541 out:
1542 si_meminfo(&s);
1543 pr_info(MPT3SAS_FMT
Sreekanth Reddy9b05c912014-09-12 15:35:31 +05301544 "%d BIT PCI BUS DMA ADDRESSING SUPPORTED, total mem (%ld kB)\n",
1545 ioc->name, ioc->dma_mask, convert_to_kb(s.totalram));
Sreekanth Reddyf92363d2012-11-30 07:44:21 +05301546
1547 return 0;
1548}
1549
Sreekanth Reddy9b05c912014-09-12 15:35:31 +05301550static int
1551_base_change_consistent_dma_mask(struct MPT3SAS_ADAPTER *ioc,
1552 struct pci_dev *pdev)
1553{
1554 if (pci_set_consistent_dma_mask(pdev, DMA_BIT_MASK(64))) {
1555 if (pci_set_consistent_dma_mask(pdev, DMA_BIT_MASK(32)))
1556 return -ENODEV;
1557 }
1558 return 0;
1559}
1560
Sreekanth Reddyf92363d2012-11-30 07:44:21 +05301561/**
1562 * _base_check_enable_msix - checks MSIX capabable.
1563 * @ioc: per adapter object
1564 *
1565 * Check to see if card is capable of MSIX, and set number
1566 * of available msix vectors
1567 */
1568static int
1569_base_check_enable_msix(struct MPT3SAS_ADAPTER *ioc)
1570{
1571 int base;
1572 u16 message_control;
1573
1574 base = pci_find_capability(ioc->pdev, PCI_CAP_ID_MSIX);
1575 if (!base) {
1576 dfailprintk(ioc, pr_info(MPT3SAS_FMT "msix not supported\n",
1577 ioc->name));
1578 return -EINVAL;
1579 }
1580
1581 /* get msix vector count */
1582
1583 pci_read_config_word(ioc->pdev, base + 2, &message_control);
1584 ioc->msix_vector_count = (message_control & 0x3FF) + 1;
Sreekanth Reddyf92363d2012-11-30 07:44:21 +05301585 dinitprintk(ioc, pr_info(MPT3SAS_FMT
1586 "msix is supported, vector_count(%d)\n",
1587 ioc->name, ioc->msix_vector_count));
1588 return 0;
1589}
1590
1591/**
1592 * _base_free_irq - free irq
1593 * @ioc: per adapter object
1594 *
1595 * Freeing respective reply_queue from the list.
1596 */
1597static void
1598_base_free_irq(struct MPT3SAS_ADAPTER *ioc)
1599{
1600 struct adapter_reply_queue *reply_q, *next;
1601
1602 if (list_empty(&ioc->reply_queue_list))
1603 return;
1604
1605 list_for_each_entry_safe(reply_q, next, &ioc->reply_queue_list, list) {
1606 list_del(&reply_q->list);
Sreekanth Reddy14b31142015-01-12 11:39:03 +05301607 irq_set_affinity_hint(reply_q->vector, NULL);
1608 free_cpumask_var(reply_q->affinity_hint);
Sreekanth Reddyf92363d2012-11-30 07:44:21 +05301609 synchronize_irq(reply_q->vector);
1610 free_irq(reply_q->vector, reply_q);
1611 kfree(reply_q);
1612 }
1613}
1614
1615/**
1616 * _base_request_irq - request irq
1617 * @ioc: per adapter object
1618 * @index: msix index into vector table
1619 * @vector: irq vector
1620 *
1621 * Inserting respective reply_queue into the list.
1622 */
1623static int
1624_base_request_irq(struct MPT3SAS_ADAPTER *ioc, u8 index, u32 vector)
1625{
1626 struct adapter_reply_queue *reply_q;
1627 int r;
1628
1629 reply_q = kzalloc(sizeof(struct adapter_reply_queue), GFP_KERNEL);
1630 if (!reply_q) {
1631 pr_err(MPT3SAS_FMT "unable to allocate memory %d!\n",
1632 ioc->name, (int)sizeof(struct adapter_reply_queue));
1633 return -ENOMEM;
1634 }
1635 reply_q->ioc = ioc;
1636 reply_q->msix_index = index;
1637 reply_q->vector = vector;
Sreekanth Reddy14b31142015-01-12 11:39:03 +05301638
1639 if (!alloc_cpumask_var(&reply_q->affinity_hint, GFP_KERNEL))
1640 return -ENOMEM;
1641 cpumask_clear(reply_q->affinity_hint);
1642
Sreekanth Reddyf92363d2012-11-30 07:44:21 +05301643 atomic_set(&reply_q->busy, 0);
1644 if (ioc->msix_enable)
1645 snprintf(reply_q->name, MPT_NAME_LENGTH, "%s%d-msix%d",
1646 MPT3SAS_DRIVER_NAME, ioc->id, index);
1647 else
1648 snprintf(reply_q->name, MPT_NAME_LENGTH, "%s%d",
1649 MPT3SAS_DRIVER_NAME, ioc->id);
1650 r = request_irq(vector, _base_interrupt, IRQF_SHARED, reply_q->name,
1651 reply_q);
1652 if (r) {
1653 pr_err(MPT3SAS_FMT "unable to allocate interrupt %d!\n",
1654 reply_q->name, vector);
1655 kfree(reply_q);
1656 return -EBUSY;
1657 }
1658
1659 INIT_LIST_HEAD(&reply_q->list);
1660 list_add_tail(&reply_q->list, &ioc->reply_queue_list);
1661 return 0;
1662}
1663
1664/**
1665 * _base_assign_reply_queues - assigning msix index for each cpu
1666 * @ioc: per adapter object
1667 *
1668 * The enduser would need to set the affinity via /proc/irq/#/smp_affinity
1669 *
1670 * It would nice if we could call irq_set_affinity, however it is not
1671 * an exported symbol
1672 */
1673static void
1674_base_assign_reply_queues(struct MPT3SAS_ADAPTER *ioc)
1675{
Martin K. Petersen91b265b2014-01-03 19:16:56 -05001676 unsigned int cpu, nr_cpus, nr_msix, index = 0;
Sreekanth Reddy14b31142015-01-12 11:39:03 +05301677 struct adapter_reply_queue *reply_q;
Sreekanth Reddyf92363d2012-11-30 07:44:21 +05301678
1679 if (!_base_is_controller_msix_enabled(ioc))
1680 return;
1681
1682 memset(ioc->cpu_msix_table, 0, ioc->cpu_msix_table_sz);
1683
Martin K. Petersen91b265b2014-01-03 19:16:56 -05001684 nr_cpus = num_online_cpus();
1685 nr_msix = ioc->reply_queue_count = min(ioc->reply_queue_count,
1686 ioc->facts.MaxMSIxVectors);
1687 if (!nr_msix)
1688 return;
Sreekanth Reddyf92363d2012-11-30 07:44:21 +05301689
Martin K. Petersen91b265b2014-01-03 19:16:56 -05001690 cpu = cpumask_first(cpu_online_mask);
Sreekanth Reddyf92363d2012-11-30 07:44:21 +05301691
Sreekanth Reddy14b31142015-01-12 11:39:03 +05301692 list_for_each_entry(reply_q, &ioc->reply_queue_list, list) {
1693
Martin K. Petersen91b265b2014-01-03 19:16:56 -05001694 unsigned int i, group = nr_cpus / nr_msix;
1695
Sreekanth Reddy14b31142015-01-12 11:39:03 +05301696 if (cpu >= nr_cpus)
1697 break;
1698
Martin K. Petersen91b265b2014-01-03 19:16:56 -05001699 if (index < nr_cpus % nr_msix)
1700 group++;
1701
1702 for (i = 0 ; i < group ; i++) {
1703 ioc->cpu_msix_table[cpu] = index;
Sreekanth Reddy14b31142015-01-12 11:39:03 +05301704 cpumask_or(reply_q->affinity_hint,
1705 reply_q->affinity_hint, get_cpu_mask(cpu));
Martin K. Petersen91b265b2014-01-03 19:16:56 -05001706 cpu = cpumask_next(cpu, cpu_online_mask);
Sreekanth Reddyf92363d2012-11-30 07:44:21 +05301707 }
Martin K. Petersen91b265b2014-01-03 19:16:56 -05001708
Sreekanth Reddy14b31142015-01-12 11:39:03 +05301709 if (irq_set_affinity_hint(reply_q->vector,
1710 reply_q->affinity_hint))
1711 dinitprintk(ioc, pr_info(MPT3SAS_FMT
1712 "error setting affinity hint for irq vector %d\n",
1713 ioc->name, reply_q->vector));
Martin K. Petersen91b265b2014-01-03 19:16:56 -05001714 index++;
Sreekanth Reddy14b31142015-01-12 11:39:03 +05301715 }
Sreekanth Reddyf92363d2012-11-30 07:44:21 +05301716}
1717
1718/**
1719 * _base_disable_msix - disables msix
1720 * @ioc: per adapter object
1721 *
1722 */
1723static void
1724_base_disable_msix(struct MPT3SAS_ADAPTER *ioc)
1725{
1726 if (!ioc->msix_enable)
1727 return;
1728 pci_disable_msix(ioc->pdev);
1729 ioc->msix_enable = 0;
1730}
1731
1732/**
1733 * _base_enable_msix - enables msix, failback to io_apic
1734 * @ioc: per adapter object
1735 *
1736 */
1737static int
1738_base_enable_msix(struct MPT3SAS_ADAPTER *ioc)
1739{
1740 struct msix_entry *entries, *a;
1741 int r;
1742 int i;
1743 u8 try_msix = 0;
1744
Sreekanth Reddyf92363d2012-11-30 07:44:21 +05301745 if (msix_disable == -1 || msix_disable == 0)
1746 try_msix = 1;
1747
1748 if (!try_msix)
1749 goto try_ioapic;
1750
1751 if (_base_check_enable_msix(ioc) != 0)
1752 goto try_ioapic;
1753
1754 ioc->reply_queue_count = min_t(int, ioc->cpu_count,
1755 ioc->msix_vector_count);
1756
Sreekanth Reddy9c500062013-08-14 18:23:20 +05301757 printk(MPT3SAS_FMT "MSI-X vectors supported: %d, no of cores"
1758 ": %d, max_msix_vectors: %d\n", ioc->name, ioc->msix_vector_count,
1759 ioc->cpu_count, max_msix_vectors);
1760
Sreekanth Reddy9b05c912014-09-12 15:35:31 +05301761 if (!ioc->rdpq_array_enable && max_msix_vectors == -1)
1762 max_msix_vectors = 8;
1763
Sreekanth Reddy9c500062013-08-14 18:23:20 +05301764 if (max_msix_vectors > 0) {
1765 ioc->reply_queue_count = min_t(int, max_msix_vectors,
1766 ioc->reply_queue_count);
1767 ioc->msix_vector_count = ioc->reply_queue_count;
Sreekanth Reddy9b05c912014-09-12 15:35:31 +05301768 } else if (max_msix_vectors == 0)
1769 goto try_ioapic;
Sreekanth Reddy9c500062013-08-14 18:23:20 +05301770
Sreekanth Reddyf92363d2012-11-30 07:44:21 +05301771 entries = kcalloc(ioc->reply_queue_count, sizeof(struct msix_entry),
1772 GFP_KERNEL);
1773 if (!entries) {
1774 dfailprintk(ioc, pr_info(MPT3SAS_FMT
1775 "kcalloc failed @ at %s:%d/%s() !!!\n",
1776 ioc->name, __FILE__, __LINE__, __func__));
1777 goto try_ioapic;
1778 }
1779
1780 for (i = 0, a = entries; i < ioc->reply_queue_count; i++, a++)
1781 a->entry = i;
1782
Alexander Gordeev6bfa6902014-08-18 08:01:46 +02001783 r = pci_enable_msix_exact(ioc->pdev, entries, ioc->reply_queue_count);
Sreekanth Reddyf92363d2012-11-30 07:44:21 +05301784 if (r) {
1785 dfailprintk(ioc, pr_info(MPT3SAS_FMT
Alexander Gordeev6bfa6902014-08-18 08:01:46 +02001786 "pci_enable_msix_exact failed (r=%d) !!!\n",
Sreekanth Reddyf92363d2012-11-30 07:44:21 +05301787 ioc->name, r));
1788 kfree(entries);
1789 goto try_ioapic;
1790 }
1791
1792 ioc->msix_enable = 1;
1793 for (i = 0, a = entries; i < ioc->reply_queue_count; i++, a++) {
1794 r = _base_request_irq(ioc, i, a->vector);
1795 if (r) {
1796 _base_free_irq(ioc);
1797 _base_disable_msix(ioc);
1798 kfree(entries);
1799 goto try_ioapic;
1800 }
1801 }
1802
1803 kfree(entries);
1804 return 0;
1805
1806/* failback to io_apic interrupt routing */
1807 try_ioapic:
1808
Sreekanth Reddy9b05c912014-09-12 15:35:31 +05301809 ioc->reply_queue_count = 1;
Sreekanth Reddyf92363d2012-11-30 07:44:21 +05301810 r = _base_request_irq(ioc, 0, ioc->pdev->irq);
1811
1812 return r;
1813}
1814
1815/**
Sreekanth Reddy580d4e32015-06-30 12:24:50 +05301816 * mpt3sas_base_unmap_resources - free controller resources
1817 * @ioc: per adapter object
1818 */
1819void
1820mpt3sas_base_unmap_resources(struct MPT3SAS_ADAPTER *ioc)
1821{
1822 struct pci_dev *pdev = ioc->pdev;
1823
1824 dexitprintk(ioc, printk(MPT3SAS_FMT "%s\n",
1825 ioc->name, __func__));
1826
1827 _base_free_irq(ioc);
1828 _base_disable_msix(ioc);
1829
1830 if (ioc->msix96_vector)
1831 kfree(ioc->replyPostRegisterIndex);
1832
1833 if (ioc->chip_phys) {
1834 iounmap(ioc->chip);
1835 ioc->chip_phys = 0;
1836 }
1837
1838 if (pci_is_enabled(pdev)) {
1839 pci_release_selected_regions(ioc->pdev, ioc->bars);
1840 pci_disable_pcie_error_reporting(pdev);
1841 pci_disable_device(pdev);
1842 }
1843}
1844
1845/**
Sreekanth Reddyf92363d2012-11-30 07:44:21 +05301846 * mpt3sas_base_map_resources - map in controller resources (io/irq/memap)
1847 * @ioc: per adapter object
1848 *
1849 * Returns 0 for success, non-zero for failure.
1850 */
1851int
1852mpt3sas_base_map_resources(struct MPT3SAS_ADAPTER *ioc)
1853{
1854 struct pci_dev *pdev = ioc->pdev;
1855 u32 memap_sz;
1856 u32 pio_sz;
1857 int i, r = 0;
1858 u64 pio_chip = 0;
1859 u64 chip_phys = 0;
1860 struct adapter_reply_queue *reply_q;
1861
1862 dinitprintk(ioc, pr_info(MPT3SAS_FMT "%s\n",
1863 ioc->name, __func__));
1864
1865 ioc->bars = pci_select_bars(pdev, IORESOURCE_MEM);
1866 if (pci_enable_device_mem(pdev)) {
1867 pr_warn(MPT3SAS_FMT "pci_enable_device_mem: failed\n",
1868 ioc->name);
Joe Lawrencecf9bd21a2013-08-08 16:45:39 -04001869 ioc->bars = 0;
Sreekanth Reddyf92363d2012-11-30 07:44:21 +05301870 return -ENODEV;
1871 }
1872
1873
1874 if (pci_request_selected_regions(pdev, ioc->bars,
1875 MPT3SAS_DRIVER_NAME)) {
1876 pr_warn(MPT3SAS_FMT "pci_request_selected_regions: failed\n",
1877 ioc->name);
Joe Lawrencecf9bd21a2013-08-08 16:45:39 -04001878 ioc->bars = 0;
Sreekanth Reddyf92363d2012-11-30 07:44:21 +05301879 r = -ENODEV;
1880 goto out_fail;
1881 }
1882
1883/* AER (Advanced Error Reporting) hooks */
1884 pci_enable_pcie_error_reporting(pdev);
1885
1886 pci_set_master(pdev);
1887
1888
1889 if (_base_config_dma_addressing(ioc, pdev) != 0) {
1890 pr_warn(MPT3SAS_FMT "no suitable DMA mask for %s\n",
1891 ioc->name, pci_name(pdev));
1892 r = -ENODEV;
1893 goto out_fail;
1894 }
1895
Sreekanth Reddy5aeeb782015-07-15 10:19:56 +05301896 for (i = 0, memap_sz = 0, pio_sz = 0; (i < DEVICE_COUNT_RESOURCE) &&
1897 (!memap_sz || !pio_sz); i++) {
Sreekanth Reddyf92363d2012-11-30 07:44:21 +05301898 if (pci_resource_flags(pdev, i) & IORESOURCE_IO) {
1899 if (pio_sz)
1900 continue;
1901 pio_chip = (u64)pci_resource_start(pdev, i);
1902 pio_sz = pci_resource_len(pdev, i);
1903 } else if (pci_resource_flags(pdev, i) & IORESOURCE_MEM) {
1904 if (memap_sz)
1905 continue;
1906 ioc->chip_phys = pci_resource_start(pdev, i);
1907 chip_phys = (u64)ioc->chip_phys;
1908 memap_sz = pci_resource_len(pdev, i);
1909 ioc->chip = ioremap(ioc->chip_phys, memap_sz);
Sreekanth Reddyf92363d2012-11-30 07:44:21 +05301910 }
1911 }
1912
Sreekanth Reddy5aeeb782015-07-15 10:19:56 +05301913 if (ioc->chip == NULL) {
1914 pr_err(MPT3SAS_FMT "unable to map adapter memory! "
1915 " or resource not found\n", ioc->name);
1916 r = -EINVAL;
1917 goto out_fail;
1918 }
1919
Sreekanth Reddyf92363d2012-11-30 07:44:21 +05301920 _base_mask_interrupts(ioc);
Sreekanth Reddy9b05c912014-09-12 15:35:31 +05301921
1922 r = _base_get_ioc_facts(ioc, CAN_SLEEP);
1923 if (r)
1924 goto out_fail;
1925
1926 if (!ioc->rdpq_array_enable_assigned) {
1927 ioc->rdpq_array_enable = ioc->rdpq_array_capable;
1928 ioc->rdpq_array_enable_assigned = 1;
1929 }
1930
Sreekanth Reddyf92363d2012-11-30 07:44:21 +05301931 r = _base_enable_msix(ioc);
1932 if (r)
1933 goto out_fail;
1934
Sreekanth Reddyfb77bb52015-06-30 12:24:47 +05301935 /* Use the Combined reply queue feature only for SAS3 C0 & higher
1936 * revision HBAs and also only when reply queue count is greater than 8
1937 */
1938 if (ioc->msix96_vector && ioc->reply_queue_count > 8) {
1939 /* Determine the Supplemental Reply Post Host Index Registers
1940 * Addresse. Supplemental Reply Post Host Index Registers
1941 * starts at offset MPI25_SUP_REPLY_POST_HOST_INDEX_OFFSET and
1942 * each register is at offset bytes of
1943 * MPT3_SUP_REPLY_POST_HOST_INDEX_REG_OFFSET from previous one.
1944 */
1945 ioc->replyPostRegisterIndex = kcalloc(
1946 MPT3_SUP_REPLY_POST_HOST_INDEX_REG_COUNT,
1947 sizeof(resource_size_t *), GFP_KERNEL);
1948 if (!ioc->replyPostRegisterIndex) {
1949 dfailprintk(ioc, printk(MPT3SAS_FMT
1950 "allocation for reply Post Register Index failed!!!\n",
1951 ioc->name));
1952 r = -ENOMEM;
1953 goto out_fail;
1954 }
1955
1956 for (i = 0; i < MPT3_SUP_REPLY_POST_HOST_INDEX_REG_COUNT; i++) {
1957 ioc->replyPostRegisterIndex[i] = (resource_size_t *)
1958 ((u8 *)&ioc->chip->Doorbell +
1959 MPI25_SUP_REPLY_POST_HOST_INDEX_OFFSET +
1960 (i * MPT3_SUP_REPLY_POST_HOST_INDEX_REG_OFFSET));
1961 }
1962 } else
1963 ioc->msix96_vector = 0;
1964
Sreekanth Reddyf92363d2012-11-30 07:44:21 +05301965 list_for_each_entry(reply_q, &ioc->reply_queue_list, list)
1966 pr_info(MPT3SAS_FMT "%s: IRQ %d\n",
1967 reply_q->name, ((ioc->msix_enable) ? "PCI-MSI-X enabled" :
1968 "IO-APIC enabled"), reply_q->vector);
1969
1970 pr_info(MPT3SAS_FMT "iomem(0x%016llx), mapped(0x%p), size(%d)\n",
1971 ioc->name, (unsigned long long)chip_phys, ioc->chip, memap_sz);
1972 pr_info(MPT3SAS_FMT "ioport(0x%016llx), size(%d)\n",
1973 ioc->name, (unsigned long long)pio_chip, pio_sz);
1974
1975 /* Save PCI configuration state for recovery from PCI AER/EEH errors */
1976 pci_save_state(pdev);
1977 return 0;
1978
1979 out_fail:
Sreekanth Reddy580d4e32015-06-30 12:24:50 +05301980 mpt3sas_base_unmap_resources(ioc);
Sreekanth Reddyf92363d2012-11-30 07:44:21 +05301981 return r;
1982}
1983
1984/**
1985 * mpt3sas_base_get_msg_frame - obtain request mf pointer
1986 * @ioc: per adapter object
1987 * @smid: system request message index(smid zero is invalid)
1988 *
1989 * Returns virt pointer to message frame.
1990 */
1991void *
1992mpt3sas_base_get_msg_frame(struct MPT3SAS_ADAPTER *ioc, u16 smid)
1993{
1994 return (void *)(ioc->request + (smid * ioc->request_sz));
1995}
1996
1997/**
1998 * mpt3sas_base_get_sense_buffer - obtain a sense buffer virt addr
1999 * @ioc: per adapter object
2000 * @smid: system request message index
2001 *
2002 * Returns virt pointer to sense buffer.
2003 */
2004void *
2005mpt3sas_base_get_sense_buffer(struct MPT3SAS_ADAPTER *ioc, u16 smid)
2006{
2007 return (void *)(ioc->sense + ((smid - 1) * SCSI_SENSE_BUFFERSIZE));
2008}
2009
2010/**
2011 * mpt3sas_base_get_sense_buffer_dma - obtain a sense buffer dma addr
2012 * @ioc: per adapter object
2013 * @smid: system request message index
2014 *
2015 * Returns phys pointer to the low 32bit address of the sense buffer.
2016 */
2017__le32
2018mpt3sas_base_get_sense_buffer_dma(struct MPT3SAS_ADAPTER *ioc, u16 smid)
2019{
2020 return cpu_to_le32(ioc->sense_dma + ((smid - 1) *
2021 SCSI_SENSE_BUFFERSIZE));
2022}
2023
2024/**
2025 * mpt3sas_base_get_reply_virt_addr - obtain reply frames virt address
2026 * @ioc: per adapter object
2027 * @phys_addr: lower 32 physical addr of the reply
2028 *
2029 * Converts 32bit lower physical addr into a virt address.
2030 */
2031void *
2032mpt3sas_base_get_reply_virt_addr(struct MPT3SAS_ADAPTER *ioc, u32 phys_addr)
2033{
2034 if (!phys_addr)
2035 return NULL;
2036 return ioc->reply + (phys_addr - (u32)ioc->reply_dma);
2037}
2038
2039/**
2040 * mpt3sas_base_get_smid - obtain a free smid from internal queue
2041 * @ioc: per adapter object
2042 * @cb_idx: callback index
2043 *
2044 * Returns smid (zero is invalid)
2045 */
2046u16
2047mpt3sas_base_get_smid(struct MPT3SAS_ADAPTER *ioc, u8 cb_idx)
2048{
2049 unsigned long flags;
2050 struct request_tracker *request;
2051 u16 smid;
2052
2053 spin_lock_irqsave(&ioc->scsi_lookup_lock, flags);
2054 if (list_empty(&ioc->internal_free_list)) {
2055 spin_unlock_irqrestore(&ioc->scsi_lookup_lock, flags);
2056 pr_err(MPT3SAS_FMT "%s: smid not available\n",
2057 ioc->name, __func__);
2058 return 0;
2059 }
2060
2061 request = list_entry(ioc->internal_free_list.next,
2062 struct request_tracker, tracker_list);
2063 request->cb_idx = cb_idx;
2064 smid = request->smid;
2065 list_del(&request->tracker_list);
2066 spin_unlock_irqrestore(&ioc->scsi_lookup_lock, flags);
2067 return smid;
2068}
2069
2070/**
2071 * mpt3sas_base_get_smid_scsiio - obtain a free smid from scsiio queue
2072 * @ioc: per adapter object
2073 * @cb_idx: callback index
2074 * @scmd: pointer to scsi command object
2075 *
2076 * Returns smid (zero is invalid)
2077 */
2078u16
2079mpt3sas_base_get_smid_scsiio(struct MPT3SAS_ADAPTER *ioc, u8 cb_idx,
2080 struct scsi_cmnd *scmd)
2081{
2082 unsigned long flags;
2083 struct scsiio_tracker *request;
2084 u16 smid;
2085
2086 spin_lock_irqsave(&ioc->scsi_lookup_lock, flags);
2087 if (list_empty(&ioc->free_list)) {
2088 spin_unlock_irqrestore(&ioc->scsi_lookup_lock, flags);
2089 pr_err(MPT3SAS_FMT "%s: smid not available\n",
2090 ioc->name, __func__);
2091 return 0;
2092 }
2093
2094 request = list_entry(ioc->free_list.next,
2095 struct scsiio_tracker, tracker_list);
2096 request->scmd = scmd;
2097 request->cb_idx = cb_idx;
2098 smid = request->smid;
2099 list_del(&request->tracker_list);
2100 spin_unlock_irqrestore(&ioc->scsi_lookup_lock, flags);
2101 return smid;
2102}
2103
2104/**
2105 * mpt3sas_base_get_smid_hpr - obtain a free smid from hi-priority queue
2106 * @ioc: per adapter object
2107 * @cb_idx: callback index
2108 *
2109 * Returns smid (zero is invalid)
2110 */
2111u16
2112mpt3sas_base_get_smid_hpr(struct MPT3SAS_ADAPTER *ioc, u8 cb_idx)
2113{
2114 unsigned long flags;
2115 struct request_tracker *request;
2116 u16 smid;
2117
2118 spin_lock_irqsave(&ioc->scsi_lookup_lock, flags);
2119 if (list_empty(&ioc->hpr_free_list)) {
2120 spin_unlock_irqrestore(&ioc->scsi_lookup_lock, flags);
2121 return 0;
2122 }
2123
2124 request = list_entry(ioc->hpr_free_list.next,
2125 struct request_tracker, tracker_list);
2126 request->cb_idx = cb_idx;
2127 smid = request->smid;
2128 list_del(&request->tracker_list);
2129 spin_unlock_irqrestore(&ioc->scsi_lookup_lock, flags);
2130 return smid;
2131}
2132
2133/**
2134 * mpt3sas_base_free_smid - put smid back on free_list
2135 * @ioc: per adapter object
2136 * @smid: system request message index
2137 *
2138 * Return nothing.
2139 */
2140void
2141mpt3sas_base_free_smid(struct MPT3SAS_ADAPTER *ioc, u16 smid)
2142{
2143 unsigned long flags;
2144 int i;
2145 struct chain_tracker *chain_req, *next;
2146
2147 spin_lock_irqsave(&ioc->scsi_lookup_lock, flags);
2148 if (smid < ioc->hi_priority_smid) {
2149 /* scsiio queue */
2150 i = smid - 1;
2151 if (!list_empty(&ioc->scsi_lookup[i].chain_list)) {
2152 list_for_each_entry_safe(chain_req, next,
2153 &ioc->scsi_lookup[i].chain_list, tracker_list) {
2154 list_del_init(&chain_req->tracker_list);
2155 list_add(&chain_req->tracker_list,
2156 &ioc->free_chain_list);
2157 }
2158 }
2159 ioc->scsi_lookup[i].cb_idx = 0xFF;
2160 ioc->scsi_lookup[i].scmd = NULL;
2161 list_add(&ioc->scsi_lookup[i].tracker_list, &ioc->free_list);
2162 spin_unlock_irqrestore(&ioc->scsi_lookup_lock, flags);
2163
2164 /*
2165 * See _wait_for_commands_to_complete() call with regards
2166 * to this code.
2167 */
2168 if (ioc->shost_recovery && ioc->pending_io_count) {
2169 if (ioc->pending_io_count == 1)
2170 wake_up(&ioc->reset_wq);
2171 ioc->pending_io_count--;
2172 }
2173 return;
2174 } else if (smid < ioc->internal_smid) {
2175 /* hi-priority */
2176 i = smid - ioc->hi_priority_smid;
2177 ioc->hpr_lookup[i].cb_idx = 0xFF;
2178 list_add(&ioc->hpr_lookup[i].tracker_list, &ioc->hpr_free_list);
2179 } else if (smid <= ioc->hba_queue_depth) {
2180 /* internal queue */
2181 i = smid - ioc->internal_smid;
2182 ioc->internal_lookup[i].cb_idx = 0xFF;
2183 list_add(&ioc->internal_lookup[i].tracker_list,
2184 &ioc->internal_free_list);
2185 }
2186 spin_unlock_irqrestore(&ioc->scsi_lookup_lock, flags);
2187}
2188
2189/**
2190 * _base_writeq - 64 bit write to MMIO
2191 * @ioc: per adapter object
2192 * @b: data payload
2193 * @addr: address in MMIO space
2194 * @writeq_lock: spin lock
2195 *
2196 * Glue for handling an atomic 64 bit word to MMIO. This special handling takes
2197 * care of 32 bit environment where its not quarenteed to send the entire word
2198 * in one transfer.
2199 */
2200#if defined(writeq) && defined(CONFIG_64BIT)
2201static inline void
2202_base_writeq(__u64 b, volatile void __iomem *addr, spinlock_t *writeq_lock)
2203{
2204 writeq(cpu_to_le64(b), addr);
2205}
2206#else
2207static inline void
2208_base_writeq(__u64 b, volatile void __iomem *addr, spinlock_t *writeq_lock)
2209{
2210 unsigned long flags;
2211 __u64 data_out = cpu_to_le64(b);
2212
2213 spin_lock_irqsave(writeq_lock, flags);
2214 writel((u32)(data_out), addr);
2215 writel((u32)(data_out >> 32), (addr + 4));
2216 spin_unlock_irqrestore(writeq_lock, flags);
2217}
2218#endif
2219
2220static inline u8
2221_base_get_msix_index(struct MPT3SAS_ADAPTER *ioc)
2222{
2223 return ioc->cpu_msix_table[raw_smp_processor_id()];
2224}
2225
2226/**
2227 * mpt3sas_base_put_smid_scsi_io - send SCSI_IO request to firmware
2228 * @ioc: per adapter object
2229 * @smid: system request message index
2230 * @handle: device handle
2231 *
2232 * Return nothing.
2233 */
2234void
2235mpt3sas_base_put_smid_scsi_io(struct MPT3SAS_ADAPTER *ioc, u16 smid, u16 handle)
2236{
2237 Mpi2RequestDescriptorUnion_t descriptor;
2238 u64 *request = (u64 *)&descriptor;
2239
2240
2241 descriptor.SCSIIO.RequestFlags = MPI2_REQ_DESCRIPT_FLAGS_SCSI_IO;
2242 descriptor.SCSIIO.MSIxIndex = _base_get_msix_index(ioc);
2243 descriptor.SCSIIO.SMID = cpu_to_le16(smid);
2244 descriptor.SCSIIO.DevHandle = cpu_to_le16(handle);
2245 descriptor.SCSIIO.LMID = 0;
2246 _base_writeq(*request, &ioc->chip->RequestDescriptorPostLow,
2247 &ioc->scsi_lookup_lock);
2248}
2249
2250/**
2251 * mpt3sas_base_put_smid_fast_path - send fast path request to firmware
2252 * @ioc: per adapter object
2253 * @smid: system request message index
2254 * @handle: device handle
2255 *
2256 * Return nothing.
2257 */
2258void
2259mpt3sas_base_put_smid_fast_path(struct MPT3SAS_ADAPTER *ioc, u16 smid,
2260 u16 handle)
2261{
2262 Mpi2RequestDescriptorUnion_t descriptor;
2263 u64 *request = (u64 *)&descriptor;
2264
2265 descriptor.SCSIIO.RequestFlags =
2266 MPI25_REQ_DESCRIPT_FLAGS_FAST_PATH_SCSI_IO;
2267 descriptor.SCSIIO.MSIxIndex = _base_get_msix_index(ioc);
2268 descriptor.SCSIIO.SMID = cpu_to_le16(smid);
2269 descriptor.SCSIIO.DevHandle = cpu_to_le16(handle);
2270 descriptor.SCSIIO.LMID = 0;
2271 _base_writeq(*request, &ioc->chip->RequestDescriptorPostLow,
2272 &ioc->scsi_lookup_lock);
2273}
2274
2275/**
2276 * mpt3sas_base_put_smid_hi_priority - send Task Managment request to firmware
2277 * @ioc: per adapter object
2278 * @smid: system request message index
2279 *
2280 * Return nothing.
2281 */
2282void
2283mpt3sas_base_put_smid_hi_priority(struct MPT3SAS_ADAPTER *ioc, u16 smid)
2284{
2285 Mpi2RequestDescriptorUnion_t descriptor;
2286 u64 *request = (u64 *)&descriptor;
2287
2288 descriptor.HighPriority.RequestFlags =
2289 MPI2_REQ_DESCRIPT_FLAGS_HIGH_PRIORITY;
2290 descriptor.HighPriority.MSIxIndex = 0;
2291 descriptor.HighPriority.SMID = cpu_to_le16(smid);
2292 descriptor.HighPriority.LMID = 0;
2293 descriptor.HighPriority.Reserved1 = 0;
2294 _base_writeq(*request, &ioc->chip->RequestDescriptorPostLow,
2295 &ioc->scsi_lookup_lock);
2296}
2297
2298/**
2299 * mpt3sas_base_put_smid_default - Default, primarily used for config pages
2300 * @ioc: per adapter object
2301 * @smid: system request message index
2302 *
2303 * Return nothing.
2304 */
2305void
2306mpt3sas_base_put_smid_default(struct MPT3SAS_ADAPTER *ioc, u16 smid)
2307{
2308 Mpi2RequestDescriptorUnion_t descriptor;
2309 u64 *request = (u64 *)&descriptor;
2310
2311 descriptor.Default.RequestFlags = MPI2_REQ_DESCRIPT_FLAGS_DEFAULT_TYPE;
2312 descriptor.Default.MSIxIndex = _base_get_msix_index(ioc);
2313 descriptor.Default.SMID = cpu_to_le16(smid);
2314 descriptor.Default.LMID = 0;
2315 descriptor.Default.DescriptorTypeDependent = 0;
2316 _base_writeq(*request, &ioc->chip->RequestDescriptorPostLow,
2317 &ioc->scsi_lookup_lock);
2318}
2319
Sreekanth Reddy1117b312014-09-12 15:35:30 +05302320/**
2321 * _base_display_intel_branding - Display branding string
2322 * @ioc: per adapter object
2323 *
2324 * Return nothing.
2325 */
2326static void
2327_base_display_intel_branding(struct MPT3SAS_ADAPTER *ioc)
2328{
2329 if (ioc->pdev->subsystem_vendor != PCI_VENDOR_ID_INTEL)
2330 return;
2331
2332 switch (ioc->pdev->device) {
2333 case MPI25_MFGPAGE_DEVID_SAS3008:
2334 switch (ioc->pdev->subsystem_device) {
2335 case MPT3SAS_INTEL_RMS3JC080_SSDID:
2336 pr_info(MPT3SAS_FMT "%s\n", ioc->name,
2337 MPT3SAS_INTEL_RMS3JC080_BRANDING);
2338 break;
2339
2340 case MPT3SAS_INTEL_RS3GC008_SSDID:
2341 pr_info(MPT3SAS_FMT "%s\n", ioc->name,
2342 MPT3SAS_INTEL_RS3GC008_BRANDING);
2343 break;
2344 case MPT3SAS_INTEL_RS3FC044_SSDID:
2345 pr_info(MPT3SAS_FMT "%s\n", ioc->name,
2346 MPT3SAS_INTEL_RS3FC044_BRANDING);
2347 break;
2348 case MPT3SAS_INTEL_RS3UC080_SSDID:
2349 pr_info(MPT3SAS_FMT "%s\n", ioc->name,
2350 MPT3SAS_INTEL_RS3UC080_BRANDING);
2351 break;
2352 default:
2353 pr_info(MPT3SAS_FMT
2354 "Intel(R) Controller: Subsystem ID: 0x%X\n",
2355 ioc->name, ioc->pdev->subsystem_device);
2356 break;
2357 }
2358 break;
2359 default:
2360 pr_info(MPT3SAS_FMT
2361 "Intel(R) Controller: Subsystem ID: 0x%X\n",
2362 ioc->name, ioc->pdev->subsystem_device);
2363 break;
2364 }
2365}
2366
Sreekanth Reddyf92363d2012-11-30 07:44:21 +05302367
2368
2369/**
Sreekanth Reddyfb84dfc2015-06-30 12:24:56 +05302370 * _base_display_dell_branding - Display branding string
2371 * @ioc: per adapter object
2372 *
2373 * Return nothing.
2374 */
2375static void
2376_base_display_dell_branding(struct MPT3SAS_ADAPTER *ioc)
2377{
2378 if (ioc->pdev->subsystem_vendor != PCI_VENDOR_ID_DELL)
2379 return;
2380
2381 switch (ioc->pdev->device) {
2382 case MPI25_MFGPAGE_DEVID_SAS3008:
2383 switch (ioc->pdev->subsystem_device) {
2384 case MPT3SAS_DELL_12G_HBA_SSDID:
2385 pr_info(MPT3SAS_FMT "%s\n", ioc->name,
2386 MPT3SAS_DELL_12G_HBA_BRANDING);
2387 break;
2388 default:
2389 pr_info(MPT3SAS_FMT
2390 "Dell 12Gbps HBA: Subsystem ID: 0x%X\n", ioc->name,
2391 ioc->pdev->subsystem_device);
2392 break;
2393 }
2394 break;
2395 default:
2396 pr_info(MPT3SAS_FMT
2397 "Dell 12Gbps HBA: Subsystem ID: 0x%X\n", ioc->name,
2398 ioc->pdev->subsystem_device);
2399 break;
2400 }
2401}
2402
2403
2404/**
Sreekanth Reddyf92363d2012-11-30 07:44:21 +05302405 * _base_display_ioc_capabilities - Disply IOC's capabilities.
2406 * @ioc: per adapter object
2407 *
2408 * Return nothing.
2409 */
2410static void
2411_base_display_ioc_capabilities(struct MPT3SAS_ADAPTER *ioc)
2412{
2413 int i = 0;
2414 char desc[16];
2415 u32 iounit_pg1_flags;
2416 u32 bios_version;
2417
2418 bios_version = le32_to_cpu(ioc->bios_pg3.BiosVersion);
2419 strncpy(desc, ioc->manu_pg0.ChipName, 16);
2420 pr_info(MPT3SAS_FMT "%s: FWVersion(%02d.%02d.%02d.%02d), "\
2421 "ChipRevision(0x%02x), BiosVersion(%02d.%02d.%02d.%02d)\n",
2422 ioc->name, desc,
2423 (ioc->facts.FWVersion.Word & 0xFF000000) >> 24,
2424 (ioc->facts.FWVersion.Word & 0x00FF0000) >> 16,
2425 (ioc->facts.FWVersion.Word & 0x0000FF00) >> 8,
2426 ioc->facts.FWVersion.Word & 0x000000FF,
2427 ioc->pdev->revision,
2428 (bios_version & 0xFF000000) >> 24,
2429 (bios_version & 0x00FF0000) >> 16,
2430 (bios_version & 0x0000FF00) >> 8,
2431 bios_version & 0x000000FF);
2432
Sreekanth Reddy1117b312014-09-12 15:35:30 +05302433 _base_display_intel_branding(ioc);
Sreekanth Reddyfb84dfc2015-06-30 12:24:56 +05302434 _base_display_dell_branding(ioc);
Sreekanth Reddy1117b312014-09-12 15:35:30 +05302435
Sreekanth Reddyf92363d2012-11-30 07:44:21 +05302436 pr_info(MPT3SAS_FMT "Protocol=(", ioc->name);
2437
2438 if (ioc->facts.ProtocolFlags & MPI2_IOCFACTS_PROTOCOL_SCSI_INITIATOR) {
2439 pr_info("Initiator");
2440 i++;
2441 }
2442
2443 if (ioc->facts.ProtocolFlags & MPI2_IOCFACTS_PROTOCOL_SCSI_TARGET) {
2444 pr_info("%sTarget", i ? "," : "");
2445 i++;
2446 }
2447
2448 i = 0;
2449 pr_info("), ");
2450 pr_info("Capabilities=(");
2451
2452 if (ioc->facts.IOCCapabilities &
2453 MPI2_IOCFACTS_CAPABILITY_INTEGRATED_RAID) {
2454 pr_info("Raid");
2455 i++;
2456 }
2457
2458 if (ioc->facts.IOCCapabilities & MPI2_IOCFACTS_CAPABILITY_TLR) {
2459 pr_info("%sTLR", i ? "," : "");
2460 i++;
2461 }
2462
2463 if (ioc->facts.IOCCapabilities & MPI2_IOCFACTS_CAPABILITY_MULTICAST) {
2464 pr_info("%sMulticast", i ? "," : "");
2465 i++;
2466 }
2467
2468 if (ioc->facts.IOCCapabilities &
2469 MPI2_IOCFACTS_CAPABILITY_BIDIRECTIONAL_TARGET) {
2470 pr_info("%sBIDI Target", i ? "," : "");
2471 i++;
2472 }
2473
2474 if (ioc->facts.IOCCapabilities & MPI2_IOCFACTS_CAPABILITY_EEDP) {
2475 pr_info("%sEEDP", i ? "," : "");
2476 i++;
2477 }
2478
2479 if (ioc->facts.IOCCapabilities &
2480 MPI2_IOCFACTS_CAPABILITY_SNAPSHOT_BUFFER) {
2481 pr_info("%sSnapshot Buffer", i ? "," : "");
2482 i++;
2483 }
2484
2485 if (ioc->facts.IOCCapabilities &
2486 MPI2_IOCFACTS_CAPABILITY_DIAG_TRACE_BUFFER) {
2487 pr_info("%sDiag Trace Buffer", i ? "," : "");
2488 i++;
2489 }
2490
2491 if (ioc->facts.IOCCapabilities &
2492 MPI2_IOCFACTS_CAPABILITY_EXTENDED_BUFFER) {
2493 pr_info("%sDiag Extended Buffer", i ? "," : "");
2494 i++;
2495 }
2496
2497 if (ioc->facts.IOCCapabilities &
2498 MPI2_IOCFACTS_CAPABILITY_TASK_SET_FULL_HANDLING) {
2499 pr_info("%sTask Set Full", i ? "," : "");
2500 i++;
2501 }
2502
2503 iounit_pg1_flags = le32_to_cpu(ioc->iounit_pg1.Flags);
2504 if (!(iounit_pg1_flags & MPI2_IOUNITPAGE1_NATIVE_COMMAND_Q_DISABLE)) {
2505 pr_info("%sNCQ", i ? "," : "");
2506 i++;
2507 }
2508
2509 pr_info(")\n");
2510}
2511
2512/**
2513 * mpt3sas_base_update_missing_delay - change the missing delay timers
2514 * @ioc: per adapter object
2515 * @device_missing_delay: amount of time till device is reported missing
2516 * @io_missing_delay: interval IO is returned when there is a missing device
2517 *
2518 * Return nothing.
2519 *
2520 * Passed on the command line, this function will modify the device missing
2521 * delay, as well as the io missing delay. This should be called at driver
2522 * load time.
2523 */
2524void
2525mpt3sas_base_update_missing_delay(struct MPT3SAS_ADAPTER *ioc,
2526 u16 device_missing_delay, u8 io_missing_delay)
2527{
2528 u16 dmd, dmd_new, dmd_orignal;
2529 u8 io_missing_delay_original;
2530 u16 sz;
2531 Mpi2SasIOUnitPage1_t *sas_iounit_pg1 = NULL;
2532 Mpi2ConfigReply_t mpi_reply;
2533 u8 num_phys = 0;
2534 u16 ioc_status;
2535
2536 mpt3sas_config_get_number_hba_phys(ioc, &num_phys);
2537 if (!num_phys)
2538 return;
2539
2540 sz = offsetof(Mpi2SasIOUnitPage1_t, PhyData) + (num_phys *
2541 sizeof(Mpi2SasIOUnit1PhyData_t));
2542 sas_iounit_pg1 = kzalloc(sz, GFP_KERNEL);
2543 if (!sas_iounit_pg1) {
2544 pr_err(MPT3SAS_FMT "failure at %s:%d/%s()!\n",
2545 ioc->name, __FILE__, __LINE__, __func__);
2546 goto out;
2547 }
2548 if ((mpt3sas_config_get_sas_iounit_pg1(ioc, &mpi_reply,
2549 sas_iounit_pg1, sz))) {
2550 pr_err(MPT3SAS_FMT "failure at %s:%d/%s()!\n",
2551 ioc->name, __FILE__, __LINE__, __func__);
2552 goto out;
2553 }
2554 ioc_status = le16_to_cpu(mpi_reply.IOCStatus) &
2555 MPI2_IOCSTATUS_MASK;
2556 if (ioc_status != MPI2_IOCSTATUS_SUCCESS) {
2557 pr_err(MPT3SAS_FMT "failure at %s:%d/%s()!\n",
2558 ioc->name, __FILE__, __LINE__, __func__);
2559 goto out;
2560 }
2561
2562 /* device missing delay */
2563 dmd = sas_iounit_pg1->ReportDeviceMissingDelay;
2564 if (dmd & MPI2_SASIOUNIT1_REPORT_MISSING_UNIT_16)
2565 dmd = (dmd & MPI2_SASIOUNIT1_REPORT_MISSING_TIMEOUT_MASK) * 16;
2566 else
2567 dmd = dmd & MPI2_SASIOUNIT1_REPORT_MISSING_TIMEOUT_MASK;
2568 dmd_orignal = dmd;
2569 if (device_missing_delay > 0x7F) {
2570 dmd = (device_missing_delay > 0x7F0) ? 0x7F0 :
2571 device_missing_delay;
2572 dmd = dmd / 16;
2573 dmd |= MPI2_SASIOUNIT1_REPORT_MISSING_UNIT_16;
2574 } else
2575 dmd = device_missing_delay;
2576 sas_iounit_pg1->ReportDeviceMissingDelay = dmd;
2577
2578 /* io missing delay */
2579 io_missing_delay_original = sas_iounit_pg1->IODeviceMissingDelay;
2580 sas_iounit_pg1->IODeviceMissingDelay = io_missing_delay;
2581
2582 if (!mpt3sas_config_set_sas_iounit_pg1(ioc, &mpi_reply, sas_iounit_pg1,
2583 sz)) {
2584 if (dmd & MPI2_SASIOUNIT1_REPORT_MISSING_UNIT_16)
2585 dmd_new = (dmd &
2586 MPI2_SASIOUNIT1_REPORT_MISSING_TIMEOUT_MASK) * 16;
2587 else
2588 dmd_new =
2589 dmd & MPI2_SASIOUNIT1_REPORT_MISSING_TIMEOUT_MASK;
2590 pr_info(MPT3SAS_FMT "device_missing_delay: old(%d), new(%d)\n",
2591 ioc->name, dmd_orignal, dmd_new);
2592 pr_info(MPT3SAS_FMT "ioc_missing_delay: old(%d), new(%d)\n",
2593 ioc->name, io_missing_delay_original,
2594 io_missing_delay);
2595 ioc->device_missing_delay = dmd_new;
2596 ioc->io_missing_delay = io_missing_delay;
2597 }
2598
2599out:
2600 kfree(sas_iounit_pg1);
2601}
2602/**
2603 * _base_static_config_pages - static start of day config pages
2604 * @ioc: per adapter object
2605 *
2606 * Return nothing.
2607 */
2608static void
2609_base_static_config_pages(struct MPT3SAS_ADAPTER *ioc)
2610{
2611 Mpi2ConfigReply_t mpi_reply;
2612 u32 iounit_pg1_flags;
2613
2614 mpt3sas_config_get_manufacturing_pg0(ioc, &mpi_reply, &ioc->manu_pg0);
2615 if (ioc->ir_firmware)
2616 mpt3sas_config_get_manufacturing_pg10(ioc, &mpi_reply,
2617 &ioc->manu_pg10);
2618
2619 /*
2620 * Ensure correct T10 PI operation if vendor left EEDPTagMode
2621 * flag unset in NVDATA.
2622 */
2623 mpt3sas_config_get_manufacturing_pg11(ioc, &mpi_reply, &ioc->manu_pg11);
2624 if (ioc->manu_pg11.EEDPTagMode == 0) {
2625 pr_err("%s: overriding NVDATA EEDPTagMode setting\n",
2626 ioc->name);
2627 ioc->manu_pg11.EEDPTagMode &= ~0x3;
2628 ioc->manu_pg11.EEDPTagMode |= 0x1;
2629 mpt3sas_config_set_manufacturing_pg11(ioc, &mpi_reply,
2630 &ioc->manu_pg11);
2631 }
2632
2633 mpt3sas_config_get_bios_pg2(ioc, &mpi_reply, &ioc->bios_pg2);
2634 mpt3sas_config_get_bios_pg3(ioc, &mpi_reply, &ioc->bios_pg3);
2635 mpt3sas_config_get_ioc_pg8(ioc, &mpi_reply, &ioc->ioc_pg8);
2636 mpt3sas_config_get_iounit_pg0(ioc, &mpi_reply, &ioc->iounit_pg0);
2637 mpt3sas_config_get_iounit_pg1(ioc, &mpi_reply, &ioc->iounit_pg1);
Sreekanth Reddy2d8ce8c2015-01-12 11:38:56 +05302638 mpt3sas_config_get_iounit_pg8(ioc, &mpi_reply, &ioc->iounit_pg8);
Sreekanth Reddyf92363d2012-11-30 07:44:21 +05302639 _base_display_ioc_capabilities(ioc);
2640
2641 /*
2642 * Enable task_set_full handling in iounit_pg1 when the
2643 * facts capabilities indicate that its supported.
2644 */
2645 iounit_pg1_flags = le32_to_cpu(ioc->iounit_pg1.Flags);
2646 if ((ioc->facts.IOCCapabilities &
2647 MPI2_IOCFACTS_CAPABILITY_TASK_SET_FULL_HANDLING))
2648 iounit_pg1_flags &=
2649 ~MPI2_IOUNITPAGE1_DISABLE_TASK_SET_FULL_HANDLING;
2650 else
2651 iounit_pg1_flags |=
2652 MPI2_IOUNITPAGE1_DISABLE_TASK_SET_FULL_HANDLING;
2653 ioc->iounit_pg1.Flags = cpu_to_le32(iounit_pg1_flags);
2654 mpt3sas_config_set_iounit_pg1(ioc, &mpi_reply, &ioc->iounit_pg1);
Sreekanth Reddy2d8ce8c2015-01-12 11:38:56 +05302655
2656 if (ioc->iounit_pg8.NumSensors)
2657 ioc->temp_sensors_count = ioc->iounit_pg8.NumSensors;
Sreekanth Reddyf92363d2012-11-30 07:44:21 +05302658}
2659
2660/**
2661 * _base_release_memory_pools - release memory
2662 * @ioc: per adapter object
2663 *
2664 * Free memory allocated from _base_allocate_memory_pools.
2665 *
2666 * Return nothing.
2667 */
2668static void
2669_base_release_memory_pools(struct MPT3SAS_ADAPTER *ioc)
2670{
Sreekanth Reddy9b05c912014-09-12 15:35:31 +05302671 int i = 0;
2672 struct reply_post_struct *rps;
Sreekanth Reddyf92363d2012-11-30 07:44:21 +05302673
2674 dexitprintk(ioc, pr_info(MPT3SAS_FMT "%s\n", ioc->name,
2675 __func__));
2676
2677 if (ioc->request) {
2678 pci_free_consistent(ioc->pdev, ioc->request_dma_sz,
2679 ioc->request, ioc->request_dma);
2680 dexitprintk(ioc, pr_info(MPT3SAS_FMT
2681 "request_pool(0x%p): free\n",
2682 ioc->name, ioc->request));
2683 ioc->request = NULL;
2684 }
2685
2686 if (ioc->sense) {
2687 pci_pool_free(ioc->sense_dma_pool, ioc->sense, ioc->sense_dma);
2688 if (ioc->sense_dma_pool)
2689 pci_pool_destroy(ioc->sense_dma_pool);
2690 dexitprintk(ioc, pr_info(MPT3SAS_FMT
2691 "sense_pool(0x%p): free\n",
2692 ioc->name, ioc->sense));
2693 ioc->sense = NULL;
2694 }
2695
2696 if (ioc->reply) {
2697 pci_pool_free(ioc->reply_dma_pool, ioc->reply, ioc->reply_dma);
2698 if (ioc->reply_dma_pool)
2699 pci_pool_destroy(ioc->reply_dma_pool);
2700 dexitprintk(ioc, pr_info(MPT3SAS_FMT
2701 "reply_pool(0x%p): free\n",
2702 ioc->name, ioc->reply));
2703 ioc->reply = NULL;
2704 }
2705
2706 if (ioc->reply_free) {
2707 pci_pool_free(ioc->reply_free_dma_pool, ioc->reply_free,
2708 ioc->reply_free_dma);
2709 if (ioc->reply_free_dma_pool)
2710 pci_pool_destroy(ioc->reply_free_dma_pool);
2711 dexitprintk(ioc, pr_info(MPT3SAS_FMT
2712 "reply_free_pool(0x%p): free\n",
2713 ioc->name, ioc->reply_free));
2714 ioc->reply_free = NULL;
2715 }
2716
Sreekanth Reddy9b05c912014-09-12 15:35:31 +05302717 if (ioc->reply_post) {
2718 do {
2719 rps = &ioc->reply_post[i];
2720 if (rps->reply_post_free) {
2721 pci_pool_free(
2722 ioc->reply_post_free_dma_pool,
2723 rps->reply_post_free,
2724 rps->reply_post_free_dma);
2725 dexitprintk(ioc, pr_info(MPT3SAS_FMT
2726 "reply_post_free_pool(0x%p): free\n",
2727 ioc->name, rps->reply_post_free));
2728 rps->reply_post_free = NULL;
2729 }
2730 } while (ioc->rdpq_array_enable &&
2731 (++i < ioc->reply_queue_count));
2732
Sreekanth Reddyf92363d2012-11-30 07:44:21 +05302733 if (ioc->reply_post_free_dma_pool)
2734 pci_pool_destroy(ioc->reply_post_free_dma_pool);
Sreekanth Reddy9b05c912014-09-12 15:35:31 +05302735 kfree(ioc->reply_post);
Sreekanth Reddyf92363d2012-11-30 07:44:21 +05302736 }
2737
2738 if (ioc->config_page) {
2739 dexitprintk(ioc, pr_info(MPT3SAS_FMT
2740 "config_page(0x%p): free\n", ioc->name,
2741 ioc->config_page));
2742 pci_free_consistent(ioc->pdev, ioc->config_page_sz,
2743 ioc->config_page, ioc->config_page_dma);
2744 }
2745
2746 if (ioc->scsi_lookup) {
2747 free_pages((ulong)ioc->scsi_lookup, ioc->scsi_lookup_pages);
2748 ioc->scsi_lookup = NULL;
2749 }
2750 kfree(ioc->hpr_lookup);
2751 kfree(ioc->internal_lookup);
2752 if (ioc->chain_lookup) {
2753 for (i = 0; i < ioc->chain_depth; i++) {
2754 if (ioc->chain_lookup[i].chain_buffer)
2755 pci_pool_free(ioc->chain_dma_pool,
2756 ioc->chain_lookup[i].chain_buffer,
2757 ioc->chain_lookup[i].chain_buffer_dma);
2758 }
2759 if (ioc->chain_dma_pool)
2760 pci_pool_destroy(ioc->chain_dma_pool);
2761 free_pages((ulong)ioc->chain_lookup, ioc->chain_pages);
2762 ioc->chain_lookup = NULL;
2763 }
2764}
2765
2766/**
2767 * _base_allocate_memory_pools - allocate start of day memory pools
2768 * @ioc: per adapter object
2769 * @sleep_flag: CAN_SLEEP or NO_SLEEP
2770 *
2771 * Returns 0 success, anything else error
2772 */
2773static int
2774_base_allocate_memory_pools(struct MPT3SAS_ADAPTER *ioc, int sleep_flag)
2775{
2776 struct mpt3sas_facts *facts;
2777 u16 max_sge_elements;
2778 u16 chains_needed_per_io;
2779 u32 sz, total_sz, reply_post_free_sz;
2780 u32 retry_sz;
2781 u16 max_request_credit;
2782 unsigned short sg_tablesize;
2783 u16 sge_size;
2784 int i;
2785
2786 dinitprintk(ioc, pr_info(MPT3SAS_FMT "%s\n", ioc->name,
2787 __func__));
2788
2789
2790 retry_sz = 0;
2791 facts = &ioc->facts;
2792
2793 /* command line tunables for max sgl entries */
2794 if (max_sgl_entries != -1)
2795 sg_tablesize = max_sgl_entries;
2796 else
2797 sg_tablesize = MPT3SAS_SG_DEPTH;
2798
2799 if (sg_tablesize < MPT3SAS_MIN_PHYS_SEGMENTS)
2800 sg_tablesize = MPT3SAS_MIN_PHYS_SEGMENTS;
Sreekanth Reddyad666a02015-01-12 11:39:00 +05302801 else if (sg_tablesize > MPT3SAS_MAX_PHYS_SEGMENTS) {
2802 sg_tablesize = min_t(unsigned short, sg_tablesize,
2803 SCSI_MAX_SG_CHAIN_SEGMENTS);
2804 pr_warn(MPT3SAS_FMT
2805 "sg_tablesize(%u) is bigger than kernel"
2806 " defined SCSI_MAX_SG_SEGMENTS(%u)\n", ioc->name,
2807 sg_tablesize, MPT3SAS_MAX_PHYS_SEGMENTS);
2808 }
Sreekanth Reddyf92363d2012-11-30 07:44:21 +05302809 ioc->shost->sg_tablesize = sg_tablesize;
2810
2811 ioc->hi_priority_depth = facts->HighPriorityCredit;
2812 ioc->internal_depth = ioc->hi_priority_depth + (5);
2813 /* command line tunables for max controller queue depth */
2814 if (max_queue_depth != -1 && max_queue_depth != 0) {
2815 max_request_credit = min_t(u16, max_queue_depth +
2816 ioc->hi_priority_depth + ioc->internal_depth,
2817 facts->RequestCredit);
2818 if (max_request_credit > MAX_HBA_QUEUE_DEPTH)
2819 max_request_credit = MAX_HBA_QUEUE_DEPTH;
2820 } else
2821 max_request_credit = min_t(u16, facts->RequestCredit,
2822 MAX_HBA_QUEUE_DEPTH);
2823
2824 ioc->hba_queue_depth = max_request_credit;
2825
2826 /* request frame size */
2827 ioc->request_sz = facts->IOCRequestFrameSize * 4;
2828
2829 /* reply frame size */
2830 ioc->reply_sz = facts->ReplyFrameSize * 4;
2831
2832 /* calculate the max scatter element size */
2833 sge_size = max_t(u16, ioc->sge_size, ioc->sge_size_ieee);
2834
2835 retry_allocation:
2836 total_sz = 0;
2837 /* calculate number of sg elements left over in the 1st frame */
2838 max_sge_elements = ioc->request_sz - ((sizeof(Mpi2SCSIIORequest_t) -
2839 sizeof(Mpi2SGEIOUnion_t)) + sge_size);
2840 ioc->max_sges_in_main_message = max_sge_elements/sge_size;
2841
2842 /* now do the same for a chain buffer */
2843 max_sge_elements = ioc->request_sz - sge_size;
2844 ioc->max_sges_in_chain_message = max_sge_elements/sge_size;
2845
2846 /*
2847 * MPT3SAS_SG_DEPTH = CONFIG_FUSION_MAX_SGE
2848 */
2849 chains_needed_per_io = ((ioc->shost->sg_tablesize -
2850 ioc->max_sges_in_main_message)/ioc->max_sges_in_chain_message)
2851 + 1;
2852 if (chains_needed_per_io > facts->MaxChainDepth) {
2853 chains_needed_per_io = facts->MaxChainDepth;
2854 ioc->shost->sg_tablesize = min_t(u16,
2855 ioc->max_sges_in_main_message + (ioc->max_sges_in_chain_message
2856 * chains_needed_per_io), ioc->shost->sg_tablesize);
2857 }
2858 ioc->chains_needed_per_io = chains_needed_per_io;
2859
2860 /* reply free queue sizing - taking into account for 64 FW events */
2861 ioc->reply_free_queue_depth = ioc->hba_queue_depth + 64;
2862
2863 /* calculate reply descriptor post queue depth */
2864 ioc->reply_post_queue_depth = ioc->hba_queue_depth +
2865 ioc->reply_free_queue_depth + 1 ;
2866 /* align the reply post queue on the next 16 count boundary */
2867 if (ioc->reply_post_queue_depth % 16)
2868 ioc->reply_post_queue_depth += 16 -
2869 (ioc->reply_post_queue_depth % 16);
2870
2871
2872 if (ioc->reply_post_queue_depth >
2873 facts->MaxReplyDescriptorPostQueueDepth) {
2874 ioc->reply_post_queue_depth =
2875 facts->MaxReplyDescriptorPostQueueDepth -
2876 (facts->MaxReplyDescriptorPostQueueDepth % 16);
2877 ioc->hba_queue_depth =
2878 ((ioc->reply_post_queue_depth - 64) / 2) - 1;
2879 ioc->reply_free_queue_depth = ioc->hba_queue_depth + 64;
2880 }
2881
2882 dinitprintk(ioc, pr_info(MPT3SAS_FMT "scatter gather: " \
2883 "sge_in_main_msg(%d), sge_per_chain(%d), sge_per_io(%d), "
2884 "chains_per_io(%d)\n", ioc->name, ioc->max_sges_in_main_message,
2885 ioc->max_sges_in_chain_message, ioc->shost->sg_tablesize,
2886 ioc->chains_needed_per_io));
2887
Sreekanth Reddy9b05c912014-09-12 15:35:31 +05302888 /* reply post queue, 16 byte align */
2889 reply_post_free_sz = ioc->reply_post_queue_depth *
2890 sizeof(Mpi2DefaultReplyDescriptor_t);
2891
2892 sz = reply_post_free_sz;
2893 if (_base_is_controller_msix_enabled(ioc) && !ioc->rdpq_array_enable)
2894 sz *= ioc->reply_queue_count;
2895
2896 ioc->reply_post = kcalloc((ioc->rdpq_array_enable) ?
2897 (ioc->reply_queue_count):1,
2898 sizeof(struct reply_post_struct), GFP_KERNEL);
2899
2900 if (!ioc->reply_post) {
2901 pr_err(MPT3SAS_FMT "reply_post_free pool: kcalloc failed\n",
2902 ioc->name);
2903 goto out;
2904 }
2905 ioc->reply_post_free_dma_pool = pci_pool_create("reply_post_free pool",
2906 ioc->pdev, sz, 16, 0);
2907 if (!ioc->reply_post_free_dma_pool) {
2908 pr_err(MPT3SAS_FMT
2909 "reply_post_free pool: pci_pool_create failed\n",
2910 ioc->name);
2911 goto out;
2912 }
2913 i = 0;
2914 do {
2915 ioc->reply_post[i].reply_post_free =
2916 pci_pool_alloc(ioc->reply_post_free_dma_pool,
2917 GFP_KERNEL,
2918 &ioc->reply_post[i].reply_post_free_dma);
2919 if (!ioc->reply_post[i].reply_post_free) {
2920 pr_err(MPT3SAS_FMT
2921 "reply_post_free pool: pci_pool_alloc failed\n",
2922 ioc->name);
2923 goto out;
2924 }
2925 memset(ioc->reply_post[i].reply_post_free, 0, sz);
2926 dinitprintk(ioc, pr_info(MPT3SAS_FMT
2927 "reply post free pool (0x%p): depth(%d),"
2928 "element_size(%d), pool_size(%d kB)\n", ioc->name,
2929 ioc->reply_post[i].reply_post_free,
2930 ioc->reply_post_queue_depth, 8, sz/1024));
2931 dinitprintk(ioc, pr_info(MPT3SAS_FMT
2932 "reply_post_free_dma = (0x%llx)\n", ioc->name,
2933 (unsigned long long)
2934 ioc->reply_post[i].reply_post_free_dma));
2935 total_sz += sz;
2936 } while (ioc->rdpq_array_enable && (++i < ioc->reply_queue_count));
2937
2938 if (ioc->dma_mask == 64) {
2939 if (_base_change_consistent_dma_mask(ioc, ioc->pdev) != 0) {
2940 pr_warn(MPT3SAS_FMT
2941 "no suitable consistent DMA mask for %s\n",
2942 ioc->name, pci_name(ioc->pdev));
2943 goto out;
2944 }
2945 }
2946
Sreekanth Reddyf92363d2012-11-30 07:44:21 +05302947 ioc->scsiio_depth = ioc->hba_queue_depth -
2948 ioc->hi_priority_depth - ioc->internal_depth;
2949
2950 /* set the scsi host can_queue depth
2951 * with some internal commands that could be outstanding
2952 */
2953 ioc->shost->can_queue = ioc->scsiio_depth;
2954 dinitprintk(ioc, pr_info(MPT3SAS_FMT
2955 "scsi host: can_queue depth (%d)\n",
2956 ioc->name, ioc->shost->can_queue));
2957
2958
2959 /* contiguous pool for request and chains, 16 byte align, one extra "
2960 * "frame for smid=0
2961 */
2962 ioc->chain_depth = ioc->chains_needed_per_io * ioc->scsiio_depth;
2963 sz = ((ioc->scsiio_depth + 1) * ioc->request_sz);
2964
2965 /* hi-priority queue */
2966 sz += (ioc->hi_priority_depth * ioc->request_sz);
2967
2968 /* internal queue */
2969 sz += (ioc->internal_depth * ioc->request_sz);
2970
2971 ioc->request_dma_sz = sz;
2972 ioc->request = pci_alloc_consistent(ioc->pdev, sz, &ioc->request_dma);
2973 if (!ioc->request) {
2974 pr_err(MPT3SAS_FMT "request pool: pci_alloc_consistent " \
2975 "failed: hba_depth(%d), chains_per_io(%d), frame_sz(%d), "
2976 "total(%d kB)\n", ioc->name, ioc->hba_queue_depth,
2977 ioc->chains_needed_per_io, ioc->request_sz, sz/1024);
2978 if (ioc->scsiio_depth < MPT3SAS_SAS_QUEUE_DEPTH)
2979 goto out;
2980 retry_sz += 64;
2981 ioc->hba_queue_depth = max_request_credit - retry_sz;
2982 goto retry_allocation;
2983 }
2984
2985 if (retry_sz)
2986 pr_err(MPT3SAS_FMT "request pool: pci_alloc_consistent " \
2987 "succeed: hba_depth(%d), chains_per_io(%d), frame_sz(%d), "
2988 "total(%d kb)\n", ioc->name, ioc->hba_queue_depth,
2989 ioc->chains_needed_per_io, ioc->request_sz, sz/1024);
2990
2991 /* hi-priority queue */
2992 ioc->hi_priority = ioc->request + ((ioc->scsiio_depth + 1) *
2993 ioc->request_sz);
2994 ioc->hi_priority_dma = ioc->request_dma + ((ioc->scsiio_depth + 1) *
2995 ioc->request_sz);
2996
2997 /* internal queue */
2998 ioc->internal = ioc->hi_priority + (ioc->hi_priority_depth *
2999 ioc->request_sz);
3000 ioc->internal_dma = ioc->hi_priority_dma + (ioc->hi_priority_depth *
3001 ioc->request_sz);
3002
3003 dinitprintk(ioc, pr_info(MPT3SAS_FMT
3004 "request pool(0x%p): depth(%d), frame_size(%d), pool_size(%d kB)\n",
3005 ioc->name, ioc->request, ioc->hba_queue_depth, ioc->request_sz,
3006 (ioc->hba_queue_depth * ioc->request_sz)/1024));
3007
3008 dinitprintk(ioc, pr_info(MPT3SAS_FMT "request pool: dma(0x%llx)\n",
3009 ioc->name, (unsigned long long) ioc->request_dma));
3010 total_sz += sz;
3011
3012 sz = ioc->scsiio_depth * sizeof(struct scsiio_tracker);
3013 ioc->scsi_lookup_pages = get_order(sz);
3014 ioc->scsi_lookup = (struct scsiio_tracker *)__get_free_pages(
3015 GFP_KERNEL, ioc->scsi_lookup_pages);
3016 if (!ioc->scsi_lookup) {
3017 pr_err(MPT3SAS_FMT "scsi_lookup: get_free_pages failed, sz(%d)\n",
3018 ioc->name, (int)sz);
3019 goto out;
3020 }
3021
3022 dinitprintk(ioc, pr_info(MPT3SAS_FMT "scsiio(0x%p): depth(%d)\n",
3023 ioc->name, ioc->request, ioc->scsiio_depth));
3024
3025 ioc->chain_depth = min_t(u32, ioc->chain_depth, MAX_CHAIN_DEPTH);
3026 sz = ioc->chain_depth * sizeof(struct chain_tracker);
3027 ioc->chain_pages = get_order(sz);
3028 ioc->chain_lookup = (struct chain_tracker *)__get_free_pages(
3029 GFP_KERNEL, ioc->chain_pages);
3030 if (!ioc->chain_lookup) {
3031 pr_err(MPT3SAS_FMT "chain_lookup: __get_free_pages failed\n",
3032 ioc->name);
3033 goto out;
3034 }
3035 ioc->chain_dma_pool = pci_pool_create("chain pool", ioc->pdev,
3036 ioc->request_sz, 16, 0);
3037 if (!ioc->chain_dma_pool) {
3038 pr_err(MPT3SAS_FMT "chain_dma_pool: pci_pool_create failed\n",
3039 ioc->name);
3040 goto out;
3041 }
3042 for (i = 0; i < ioc->chain_depth; i++) {
3043 ioc->chain_lookup[i].chain_buffer = pci_pool_alloc(
3044 ioc->chain_dma_pool , GFP_KERNEL,
3045 &ioc->chain_lookup[i].chain_buffer_dma);
3046 if (!ioc->chain_lookup[i].chain_buffer) {
3047 ioc->chain_depth = i;
3048 goto chain_done;
3049 }
3050 total_sz += ioc->request_sz;
3051 }
3052 chain_done:
3053 dinitprintk(ioc, pr_info(MPT3SAS_FMT
3054 "chain pool depth(%d), frame_size(%d), pool_size(%d kB)\n",
3055 ioc->name, ioc->chain_depth, ioc->request_sz,
3056 ((ioc->chain_depth * ioc->request_sz))/1024));
3057
3058 /* initialize hi-priority queue smid's */
3059 ioc->hpr_lookup = kcalloc(ioc->hi_priority_depth,
3060 sizeof(struct request_tracker), GFP_KERNEL);
3061 if (!ioc->hpr_lookup) {
3062 pr_err(MPT3SAS_FMT "hpr_lookup: kcalloc failed\n",
3063 ioc->name);
3064 goto out;
3065 }
3066 ioc->hi_priority_smid = ioc->scsiio_depth + 1;
3067 dinitprintk(ioc, pr_info(MPT3SAS_FMT
3068 "hi_priority(0x%p): depth(%d), start smid(%d)\n",
3069 ioc->name, ioc->hi_priority,
3070 ioc->hi_priority_depth, ioc->hi_priority_smid));
3071
3072 /* initialize internal queue smid's */
3073 ioc->internal_lookup = kcalloc(ioc->internal_depth,
3074 sizeof(struct request_tracker), GFP_KERNEL);
3075 if (!ioc->internal_lookup) {
3076 pr_err(MPT3SAS_FMT "internal_lookup: kcalloc failed\n",
3077 ioc->name);
3078 goto out;
3079 }
3080 ioc->internal_smid = ioc->hi_priority_smid + ioc->hi_priority_depth;
3081 dinitprintk(ioc, pr_info(MPT3SAS_FMT
3082 "internal(0x%p): depth(%d), start smid(%d)\n",
3083 ioc->name, ioc->internal,
3084 ioc->internal_depth, ioc->internal_smid));
3085
3086 /* sense buffers, 4 byte align */
3087 sz = ioc->scsiio_depth * SCSI_SENSE_BUFFERSIZE;
3088 ioc->sense_dma_pool = pci_pool_create("sense pool", ioc->pdev, sz, 4,
3089 0);
3090 if (!ioc->sense_dma_pool) {
3091 pr_err(MPT3SAS_FMT "sense pool: pci_pool_create failed\n",
3092 ioc->name);
3093 goto out;
3094 }
3095 ioc->sense = pci_pool_alloc(ioc->sense_dma_pool , GFP_KERNEL,
3096 &ioc->sense_dma);
3097 if (!ioc->sense) {
3098 pr_err(MPT3SAS_FMT "sense pool: pci_pool_alloc failed\n",
3099 ioc->name);
3100 goto out;
3101 }
3102 dinitprintk(ioc, pr_info(MPT3SAS_FMT
3103 "sense pool(0x%p): depth(%d), element_size(%d), pool_size"
3104 "(%d kB)\n", ioc->name, ioc->sense, ioc->scsiio_depth,
3105 SCSI_SENSE_BUFFERSIZE, sz/1024));
3106 dinitprintk(ioc, pr_info(MPT3SAS_FMT "sense_dma(0x%llx)\n",
3107 ioc->name, (unsigned long long)ioc->sense_dma));
3108 total_sz += sz;
3109
3110 /* reply pool, 4 byte align */
3111 sz = ioc->reply_free_queue_depth * ioc->reply_sz;
3112 ioc->reply_dma_pool = pci_pool_create("reply pool", ioc->pdev, sz, 4,
3113 0);
3114 if (!ioc->reply_dma_pool) {
3115 pr_err(MPT3SAS_FMT "reply pool: pci_pool_create failed\n",
3116 ioc->name);
3117 goto out;
3118 }
3119 ioc->reply = pci_pool_alloc(ioc->reply_dma_pool , GFP_KERNEL,
3120 &ioc->reply_dma);
3121 if (!ioc->reply) {
3122 pr_err(MPT3SAS_FMT "reply pool: pci_pool_alloc failed\n",
3123 ioc->name);
3124 goto out;
3125 }
3126 ioc->reply_dma_min_address = (u32)(ioc->reply_dma);
3127 ioc->reply_dma_max_address = (u32)(ioc->reply_dma) + sz;
3128 dinitprintk(ioc, pr_info(MPT3SAS_FMT
3129 "reply pool(0x%p): depth(%d), frame_size(%d), pool_size(%d kB)\n",
3130 ioc->name, ioc->reply,
3131 ioc->reply_free_queue_depth, ioc->reply_sz, sz/1024));
3132 dinitprintk(ioc, pr_info(MPT3SAS_FMT "reply_dma(0x%llx)\n",
3133 ioc->name, (unsigned long long)ioc->reply_dma));
3134 total_sz += sz;
3135
3136 /* reply free queue, 16 byte align */
3137 sz = ioc->reply_free_queue_depth * 4;
3138 ioc->reply_free_dma_pool = pci_pool_create("reply_free pool",
3139 ioc->pdev, sz, 16, 0);
3140 if (!ioc->reply_free_dma_pool) {
3141 pr_err(MPT3SAS_FMT "reply_free pool: pci_pool_create failed\n",
3142 ioc->name);
3143 goto out;
3144 }
3145 ioc->reply_free = pci_pool_alloc(ioc->reply_free_dma_pool , GFP_KERNEL,
3146 &ioc->reply_free_dma);
3147 if (!ioc->reply_free) {
3148 pr_err(MPT3SAS_FMT "reply_free pool: pci_pool_alloc failed\n",
3149 ioc->name);
3150 goto out;
3151 }
3152 memset(ioc->reply_free, 0, sz);
3153 dinitprintk(ioc, pr_info(MPT3SAS_FMT "reply_free pool(0x%p): " \
3154 "depth(%d), element_size(%d), pool_size(%d kB)\n", ioc->name,
3155 ioc->reply_free, ioc->reply_free_queue_depth, 4, sz/1024));
3156 dinitprintk(ioc, pr_info(MPT3SAS_FMT
3157 "reply_free_dma (0x%llx)\n",
3158 ioc->name, (unsigned long long)ioc->reply_free_dma));
3159 total_sz += sz;
3160
Sreekanth Reddyf92363d2012-11-30 07:44:21 +05303161 ioc->config_page_sz = 512;
3162 ioc->config_page = pci_alloc_consistent(ioc->pdev,
3163 ioc->config_page_sz, &ioc->config_page_dma);
3164 if (!ioc->config_page) {
3165 pr_err(MPT3SAS_FMT
3166 "config page: pci_pool_alloc failed\n",
3167 ioc->name);
3168 goto out;
3169 }
3170 dinitprintk(ioc, pr_info(MPT3SAS_FMT
3171 "config page(0x%p): size(%d)\n",
3172 ioc->name, ioc->config_page, ioc->config_page_sz));
3173 dinitprintk(ioc, pr_info(MPT3SAS_FMT "config_page_dma(0x%llx)\n",
3174 ioc->name, (unsigned long long)ioc->config_page_dma));
3175 total_sz += ioc->config_page_sz;
3176
3177 pr_info(MPT3SAS_FMT "Allocated physical memory: size(%d kB)\n",
3178 ioc->name, total_sz/1024);
3179 pr_info(MPT3SAS_FMT
3180 "Current Controller Queue Depth(%d),Max Controller Queue Depth(%d)\n",
3181 ioc->name, ioc->shost->can_queue, facts->RequestCredit);
3182 pr_info(MPT3SAS_FMT "Scatter Gather Elements per IO(%d)\n",
3183 ioc->name, ioc->shost->sg_tablesize);
3184 return 0;
3185
3186 out:
3187 return -ENOMEM;
3188}
3189
3190/**
3191 * mpt3sas_base_get_iocstate - Get the current state of a MPT adapter.
3192 * @ioc: Pointer to MPT_ADAPTER structure
3193 * @cooked: Request raw or cooked IOC state
3194 *
3195 * Returns all IOC Doorbell register bits if cooked==0, else just the
3196 * Doorbell bits in MPI_IOC_STATE_MASK.
3197 */
3198u32
3199mpt3sas_base_get_iocstate(struct MPT3SAS_ADAPTER *ioc, int cooked)
3200{
3201 u32 s, sc;
3202
3203 s = readl(&ioc->chip->Doorbell);
3204 sc = s & MPI2_IOC_STATE_MASK;
3205 return cooked ? sc : s;
3206}
3207
3208/**
3209 * _base_wait_on_iocstate - waiting on a particular ioc state
3210 * @ioc_state: controller state { READY, OPERATIONAL, or RESET }
3211 * @timeout: timeout in second
3212 * @sleep_flag: CAN_SLEEP or NO_SLEEP
3213 *
3214 * Returns 0 for success, non-zero for failure.
3215 */
3216static int
3217_base_wait_on_iocstate(struct MPT3SAS_ADAPTER *ioc, u32 ioc_state, int timeout,
3218 int sleep_flag)
3219{
3220 u32 count, cntdn;
3221 u32 current_state;
3222
3223 count = 0;
3224 cntdn = (sleep_flag == CAN_SLEEP) ? 1000*timeout : 2000*timeout;
3225 do {
3226 current_state = mpt3sas_base_get_iocstate(ioc, 1);
3227 if (current_state == ioc_state)
3228 return 0;
3229 if (count && current_state == MPI2_IOC_STATE_FAULT)
3230 break;
3231 if (sleep_flag == CAN_SLEEP)
3232 usleep_range(1000, 1500);
3233 else
3234 udelay(500);
3235 count++;
3236 } while (--cntdn);
3237
3238 return current_state;
3239}
3240
3241/**
3242 * _base_wait_for_doorbell_int - waiting for controller interrupt(generated by
3243 * a write to the doorbell)
3244 * @ioc: per adapter object
3245 * @timeout: timeout in second
3246 * @sleep_flag: CAN_SLEEP or NO_SLEEP
3247 *
3248 * Returns 0 for success, non-zero for failure.
3249 *
3250 * Notes: MPI2_HIS_IOC2SYS_DB_STATUS - set to one when IOC writes to doorbell.
3251 */
3252static int
Sreekanth Reddy4dc8c802015-06-30 12:24:48 +05303253_base_diag_reset(struct MPT3SAS_ADAPTER *ioc, int sleep_flag);
3254
3255static int
Sreekanth Reddyf92363d2012-11-30 07:44:21 +05303256_base_wait_for_doorbell_int(struct MPT3SAS_ADAPTER *ioc, int timeout,
3257 int sleep_flag)
3258{
3259 u32 cntdn, count;
3260 u32 int_status;
3261
3262 count = 0;
3263 cntdn = (sleep_flag == CAN_SLEEP) ? 1000*timeout : 2000*timeout;
3264 do {
3265 int_status = readl(&ioc->chip->HostInterruptStatus);
3266 if (int_status & MPI2_HIS_IOC2SYS_DB_STATUS) {
3267 dhsprintk(ioc, pr_info(MPT3SAS_FMT
3268 "%s: successful count(%d), timeout(%d)\n",
3269 ioc->name, __func__, count, timeout));
3270 return 0;
3271 }
3272 if (sleep_flag == CAN_SLEEP)
3273 usleep_range(1000, 1500);
3274 else
3275 udelay(500);
3276 count++;
3277 } while (--cntdn);
3278
3279 pr_err(MPT3SAS_FMT
3280 "%s: failed due to timeout count(%d), int_status(%x)!\n",
3281 ioc->name, __func__, count, int_status);
3282 return -EFAULT;
3283}
3284
3285/**
3286 * _base_wait_for_doorbell_ack - waiting for controller to read the doorbell.
3287 * @ioc: per adapter object
3288 * @timeout: timeout in second
3289 * @sleep_flag: CAN_SLEEP or NO_SLEEP
3290 *
3291 * Returns 0 for success, non-zero for failure.
3292 *
3293 * Notes: MPI2_HIS_SYS2IOC_DB_STATUS - set to one when host writes to
3294 * doorbell.
3295 */
3296static int
3297_base_wait_for_doorbell_ack(struct MPT3SAS_ADAPTER *ioc, int timeout,
3298 int sleep_flag)
3299{
3300 u32 cntdn, count;
3301 u32 int_status;
3302 u32 doorbell;
3303
3304 count = 0;
3305 cntdn = (sleep_flag == CAN_SLEEP) ? 1000*timeout : 2000*timeout;
3306 do {
3307 int_status = readl(&ioc->chip->HostInterruptStatus);
3308 if (!(int_status & MPI2_HIS_SYS2IOC_DB_STATUS)) {
3309 dhsprintk(ioc, pr_info(MPT3SAS_FMT
3310 "%s: successful count(%d), timeout(%d)\n",
3311 ioc->name, __func__, count, timeout));
3312 return 0;
3313 } else if (int_status & MPI2_HIS_IOC2SYS_DB_STATUS) {
3314 doorbell = readl(&ioc->chip->Doorbell);
3315 if ((doorbell & MPI2_IOC_STATE_MASK) ==
3316 MPI2_IOC_STATE_FAULT) {
3317 mpt3sas_base_fault_info(ioc , doorbell);
3318 return -EFAULT;
3319 }
3320 } else if (int_status == 0xFFFFFFFF)
3321 goto out;
3322
3323 if (sleep_flag == CAN_SLEEP)
3324 usleep_range(1000, 1500);
3325 else
3326 udelay(500);
3327 count++;
3328 } while (--cntdn);
3329
3330 out:
3331 pr_err(MPT3SAS_FMT
3332 "%s: failed due to timeout count(%d), int_status(%x)!\n",
3333 ioc->name, __func__, count, int_status);
3334 return -EFAULT;
3335}
3336
3337/**
3338 * _base_wait_for_doorbell_not_used - waiting for doorbell to not be in use
3339 * @ioc: per adapter object
3340 * @timeout: timeout in second
3341 * @sleep_flag: CAN_SLEEP or NO_SLEEP
3342 *
3343 * Returns 0 for success, non-zero for failure.
3344 *
3345 */
3346static int
3347_base_wait_for_doorbell_not_used(struct MPT3SAS_ADAPTER *ioc, int timeout,
3348 int sleep_flag)
3349{
3350 u32 cntdn, count;
3351 u32 doorbell_reg;
3352
3353 count = 0;
3354 cntdn = (sleep_flag == CAN_SLEEP) ? 1000*timeout : 2000*timeout;
3355 do {
3356 doorbell_reg = readl(&ioc->chip->Doorbell);
3357 if (!(doorbell_reg & MPI2_DOORBELL_USED)) {
3358 dhsprintk(ioc, pr_info(MPT3SAS_FMT
3359 "%s: successful count(%d), timeout(%d)\n",
3360 ioc->name, __func__, count, timeout));
3361 return 0;
3362 }
3363 if (sleep_flag == CAN_SLEEP)
3364 usleep_range(1000, 1500);
3365 else
3366 udelay(500);
3367 count++;
3368 } while (--cntdn);
3369
3370 pr_err(MPT3SAS_FMT
3371 "%s: failed due to timeout count(%d), doorbell_reg(%x)!\n",
3372 ioc->name, __func__, count, doorbell_reg);
3373 return -EFAULT;
3374}
3375
3376/**
3377 * _base_send_ioc_reset - send doorbell reset
3378 * @ioc: per adapter object
3379 * @reset_type: currently only supports: MPI2_FUNCTION_IOC_MESSAGE_UNIT_RESET
3380 * @timeout: timeout in second
3381 * @sleep_flag: CAN_SLEEP or NO_SLEEP
3382 *
3383 * Returns 0 for success, non-zero for failure.
3384 */
3385static int
3386_base_send_ioc_reset(struct MPT3SAS_ADAPTER *ioc, u8 reset_type, int timeout,
3387 int sleep_flag)
3388{
3389 u32 ioc_state;
3390 int r = 0;
3391
3392 if (reset_type != MPI2_FUNCTION_IOC_MESSAGE_UNIT_RESET) {
3393 pr_err(MPT3SAS_FMT "%s: unknown reset_type\n",
3394 ioc->name, __func__);
3395 return -EFAULT;
3396 }
3397
3398 if (!(ioc->facts.IOCCapabilities &
3399 MPI2_IOCFACTS_CAPABILITY_EVENT_REPLAY))
3400 return -EFAULT;
3401
3402 pr_info(MPT3SAS_FMT "sending message unit reset !!\n", ioc->name);
3403
3404 writel(reset_type << MPI2_DOORBELL_FUNCTION_SHIFT,
3405 &ioc->chip->Doorbell);
3406 if ((_base_wait_for_doorbell_ack(ioc, 15, sleep_flag))) {
3407 r = -EFAULT;
3408 goto out;
3409 }
3410 ioc_state = _base_wait_on_iocstate(ioc, MPI2_IOC_STATE_READY,
3411 timeout, sleep_flag);
3412 if (ioc_state) {
3413 pr_err(MPT3SAS_FMT
3414 "%s: failed going to ready state (ioc_state=0x%x)\n",
3415 ioc->name, __func__, ioc_state);
3416 r = -EFAULT;
3417 goto out;
3418 }
3419 out:
3420 pr_info(MPT3SAS_FMT "message unit reset: %s\n",
3421 ioc->name, ((r == 0) ? "SUCCESS" : "FAILED"));
3422 return r;
3423}
3424
3425/**
3426 * _base_handshake_req_reply_wait - send request thru doorbell interface
3427 * @ioc: per adapter object
3428 * @request_bytes: request length
3429 * @request: pointer having request payload
3430 * @reply_bytes: reply length
3431 * @reply: pointer to reply payload
3432 * @timeout: timeout in second
3433 * @sleep_flag: CAN_SLEEP or NO_SLEEP
3434 *
3435 * Returns 0 for success, non-zero for failure.
3436 */
3437static int
3438_base_handshake_req_reply_wait(struct MPT3SAS_ADAPTER *ioc, int request_bytes,
3439 u32 *request, int reply_bytes, u16 *reply, int timeout, int sleep_flag)
3440{
3441 MPI2DefaultReply_t *default_reply = (MPI2DefaultReply_t *)reply;
3442 int i;
3443 u8 failed;
3444 u16 dummy;
3445 __le32 *mfp;
3446
3447 /* make sure doorbell is not in use */
3448 if ((readl(&ioc->chip->Doorbell) & MPI2_DOORBELL_USED)) {
3449 pr_err(MPT3SAS_FMT
3450 "doorbell is in use (line=%d)\n",
3451 ioc->name, __LINE__);
3452 return -EFAULT;
3453 }
3454
3455 /* clear pending doorbell interrupts from previous state changes */
3456 if (readl(&ioc->chip->HostInterruptStatus) &
3457 MPI2_HIS_IOC2SYS_DB_STATUS)
3458 writel(0, &ioc->chip->HostInterruptStatus);
3459
3460 /* send message to ioc */
3461 writel(((MPI2_FUNCTION_HANDSHAKE<<MPI2_DOORBELL_FUNCTION_SHIFT) |
3462 ((request_bytes/4)<<MPI2_DOORBELL_ADD_DWORDS_SHIFT)),
3463 &ioc->chip->Doorbell);
3464
3465 if ((_base_wait_for_doorbell_int(ioc, 5, NO_SLEEP))) {
3466 pr_err(MPT3SAS_FMT
3467 "doorbell handshake int failed (line=%d)\n",
3468 ioc->name, __LINE__);
3469 return -EFAULT;
3470 }
3471 writel(0, &ioc->chip->HostInterruptStatus);
3472
3473 if ((_base_wait_for_doorbell_ack(ioc, 5, sleep_flag))) {
3474 pr_err(MPT3SAS_FMT
3475 "doorbell handshake ack failed (line=%d)\n",
3476 ioc->name, __LINE__);
3477 return -EFAULT;
3478 }
3479
3480 /* send message 32-bits at a time */
3481 for (i = 0, failed = 0; i < request_bytes/4 && !failed; i++) {
3482 writel(cpu_to_le32(request[i]), &ioc->chip->Doorbell);
3483 if ((_base_wait_for_doorbell_ack(ioc, 5, sleep_flag)))
3484 failed = 1;
3485 }
3486
3487 if (failed) {
3488 pr_err(MPT3SAS_FMT
3489 "doorbell handshake sending request failed (line=%d)\n",
3490 ioc->name, __LINE__);
3491 return -EFAULT;
3492 }
3493
3494 /* now wait for the reply */
3495 if ((_base_wait_for_doorbell_int(ioc, timeout, sleep_flag))) {
3496 pr_err(MPT3SAS_FMT
3497 "doorbell handshake int failed (line=%d)\n",
3498 ioc->name, __LINE__);
3499 return -EFAULT;
3500 }
3501
3502 /* read the first two 16-bits, it gives the total length of the reply */
3503 reply[0] = le16_to_cpu(readl(&ioc->chip->Doorbell)
3504 & MPI2_DOORBELL_DATA_MASK);
3505 writel(0, &ioc->chip->HostInterruptStatus);
3506 if ((_base_wait_for_doorbell_int(ioc, 5, sleep_flag))) {
3507 pr_err(MPT3SAS_FMT
3508 "doorbell handshake int failed (line=%d)\n",
3509 ioc->name, __LINE__);
3510 return -EFAULT;
3511 }
3512 reply[1] = le16_to_cpu(readl(&ioc->chip->Doorbell)
3513 & MPI2_DOORBELL_DATA_MASK);
3514 writel(0, &ioc->chip->HostInterruptStatus);
3515
3516 for (i = 2; i < default_reply->MsgLength * 2; i++) {
3517 if ((_base_wait_for_doorbell_int(ioc, 5, sleep_flag))) {
3518 pr_err(MPT3SAS_FMT
3519 "doorbell handshake int failed (line=%d)\n",
3520 ioc->name, __LINE__);
3521 return -EFAULT;
3522 }
3523 if (i >= reply_bytes/2) /* overflow case */
3524 dummy = readl(&ioc->chip->Doorbell);
3525 else
3526 reply[i] = le16_to_cpu(readl(&ioc->chip->Doorbell)
3527 & MPI2_DOORBELL_DATA_MASK);
3528 writel(0, &ioc->chip->HostInterruptStatus);
3529 }
3530
3531 _base_wait_for_doorbell_int(ioc, 5, sleep_flag);
3532 if (_base_wait_for_doorbell_not_used(ioc, 5, sleep_flag) != 0) {
3533 dhsprintk(ioc, pr_info(MPT3SAS_FMT
3534 "doorbell is in use (line=%d)\n", ioc->name, __LINE__));
3535 }
3536 writel(0, &ioc->chip->HostInterruptStatus);
3537
3538 if (ioc->logging_level & MPT_DEBUG_INIT) {
3539 mfp = (__le32 *)reply;
3540 pr_info("\toffset:data\n");
3541 for (i = 0; i < reply_bytes/4; i++)
3542 pr_info("\t[0x%02x]:%08x\n", i*4,
3543 le32_to_cpu(mfp[i]));
3544 }
3545 return 0;
3546}
3547
3548/**
3549 * mpt3sas_base_sas_iounit_control - send sas iounit control to FW
3550 * @ioc: per adapter object
3551 * @mpi_reply: the reply payload from FW
3552 * @mpi_request: the request payload sent to FW
3553 *
3554 * The SAS IO Unit Control Request message allows the host to perform low-level
3555 * operations, such as resets on the PHYs of the IO Unit, also allows the host
3556 * to obtain the IOC assigned device handles for a device if it has other
3557 * identifying information about the device, in addition allows the host to
3558 * remove IOC resources associated with the device.
3559 *
3560 * Returns 0 for success, non-zero for failure.
3561 */
3562int
3563mpt3sas_base_sas_iounit_control(struct MPT3SAS_ADAPTER *ioc,
3564 Mpi2SasIoUnitControlReply_t *mpi_reply,
3565 Mpi2SasIoUnitControlRequest_t *mpi_request)
3566{
3567 u16 smid;
3568 u32 ioc_state;
3569 unsigned long timeleft;
Dan Carpentereb445522014-12-04 13:57:05 +03003570 bool issue_reset = false;
Sreekanth Reddyf92363d2012-11-30 07:44:21 +05303571 int rc;
3572 void *request;
3573 u16 wait_state_count;
3574
3575 dinitprintk(ioc, pr_info(MPT3SAS_FMT "%s\n", ioc->name,
3576 __func__));
3577
3578 mutex_lock(&ioc->base_cmds.mutex);
3579
3580 if (ioc->base_cmds.status != MPT3_CMD_NOT_USED) {
3581 pr_err(MPT3SAS_FMT "%s: base_cmd in use\n",
3582 ioc->name, __func__);
3583 rc = -EAGAIN;
3584 goto out;
3585 }
3586
3587 wait_state_count = 0;
3588 ioc_state = mpt3sas_base_get_iocstate(ioc, 1);
3589 while (ioc_state != MPI2_IOC_STATE_OPERATIONAL) {
3590 if (wait_state_count++ == 10) {
3591 pr_err(MPT3SAS_FMT
3592 "%s: failed due to ioc not operational\n",
3593 ioc->name, __func__);
3594 rc = -EFAULT;
3595 goto out;
3596 }
3597 ssleep(1);
3598 ioc_state = mpt3sas_base_get_iocstate(ioc, 1);
3599 pr_info(MPT3SAS_FMT
3600 "%s: waiting for operational state(count=%d)\n",
3601 ioc->name, __func__, wait_state_count);
3602 }
3603
3604 smid = mpt3sas_base_get_smid(ioc, ioc->base_cb_idx);
3605 if (!smid) {
3606 pr_err(MPT3SAS_FMT "%s: failed obtaining a smid\n",
3607 ioc->name, __func__);
3608 rc = -EAGAIN;
3609 goto out;
3610 }
3611
3612 rc = 0;
3613 ioc->base_cmds.status = MPT3_CMD_PENDING;
3614 request = mpt3sas_base_get_msg_frame(ioc, smid);
3615 ioc->base_cmds.smid = smid;
3616 memcpy(request, mpi_request, sizeof(Mpi2SasIoUnitControlRequest_t));
3617 if (mpi_request->Operation == MPI2_SAS_OP_PHY_HARD_RESET ||
3618 mpi_request->Operation == MPI2_SAS_OP_PHY_LINK_RESET)
3619 ioc->ioc_link_reset_in_progress = 1;
3620 init_completion(&ioc->base_cmds.done);
3621 mpt3sas_base_put_smid_default(ioc, smid);
3622 timeleft = wait_for_completion_timeout(&ioc->base_cmds.done,
3623 msecs_to_jiffies(10000));
3624 if ((mpi_request->Operation == MPI2_SAS_OP_PHY_HARD_RESET ||
3625 mpi_request->Operation == MPI2_SAS_OP_PHY_LINK_RESET) &&
3626 ioc->ioc_link_reset_in_progress)
3627 ioc->ioc_link_reset_in_progress = 0;
3628 if (!(ioc->base_cmds.status & MPT3_CMD_COMPLETE)) {
3629 pr_err(MPT3SAS_FMT "%s: timeout\n",
3630 ioc->name, __func__);
3631 _debug_dump_mf(mpi_request,
3632 sizeof(Mpi2SasIoUnitControlRequest_t)/4);
3633 if (!(ioc->base_cmds.status & MPT3_CMD_RESET))
Dan Carpentereb445522014-12-04 13:57:05 +03003634 issue_reset = true;
Sreekanth Reddyf92363d2012-11-30 07:44:21 +05303635 goto issue_host_reset;
3636 }
3637 if (ioc->base_cmds.status & MPT3_CMD_REPLY_VALID)
3638 memcpy(mpi_reply, ioc->base_cmds.reply,
3639 sizeof(Mpi2SasIoUnitControlReply_t));
3640 else
3641 memset(mpi_reply, 0, sizeof(Mpi2SasIoUnitControlReply_t));
3642 ioc->base_cmds.status = MPT3_CMD_NOT_USED;
3643 goto out;
3644
3645 issue_host_reset:
3646 if (issue_reset)
3647 mpt3sas_base_hard_reset_handler(ioc, CAN_SLEEP,
3648 FORCE_BIG_HAMMER);
3649 ioc->base_cmds.status = MPT3_CMD_NOT_USED;
3650 rc = -EFAULT;
3651 out:
3652 mutex_unlock(&ioc->base_cmds.mutex);
3653 return rc;
3654}
3655
3656/**
3657 * mpt3sas_base_scsi_enclosure_processor - sending request to sep device
3658 * @ioc: per adapter object
3659 * @mpi_reply: the reply payload from FW
3660 * @mpi_request: the request payload sent to FW
3661 *
3662 * The SCSI Enclosure Processor request message causes the IOC to
3663 * communicate with SES devices to control LED status signals.
3664 *
3665 * Returns 0 for success, non-zero for failure.
3666 */
3667int
3668mpt3sas_base_scsi_enclosure_processor(struct MPT3SAS_ADAPTER *ioc,
3669 Mpi2SepReply_t *mpi_reply, Mpi2SepRequest_t *mpi_request)
3670{
3671 u16 smid;
3672 u32 ioc_state;
3673 unsigned long timeleft;
Dan Carpentereb445522014-12-04 13:57:05 +03003674 bool issue_reset = false;
Sreekanth Reddyf92363d2012-11-30 07:44:21 +05303675 int rc;
3676 void *request;
3677 u16 wait_state_count;
3678
3679 dinitprintk(ioc, pr_info(MPT3SAS_FMT "%s\n", ioc->name,
3680 __func__));
3681
3682 mutex_lock(&ioc->base_cmds.mutex);
3683
3684 if (ioc->base_cmds.status != MPT3_CMD_NOT_USED) {
3685 pr_err(MPT3SAS_FMT "%s: base_cmd in use\n",
3686 ioc->name, __func__);
3687 rc = -EAGAIN;
3688 goto out;
3689 }
3690
3691 wait_state_count = 0;
3692 ioc_state = mpt3sas_base_get_iocstate(ioc, 1);
3693 while (ioc_state != MPI2_IOC_STATE_OPERATIONAL) {
3694 if (wait_state_count++ == 10) {
3695 pr_err(MPT3SAS_FMT
3696 "%s: failed due to ioc not operational\n",
3697 ioc->name, __func__);
3698 rc = -EFAULT;
3699 goto out;
3700 }
3701 ssleep(1);
3702 ioc_state = mpt3sas_base_get_iocstate(ioc, 1);
3703 pr_info(MPT3SAS_FMT
3704 "%s: waiting for operational state(count=%d)\n",
3705 ioc->name,
3706 __func__, wait_state_count);
3707 }
3708
3709 smid = mpt3sas_base_get_smid(ioc, ioc->base_cb_idx);
3710 if (!smid) {
3711 pr_err(MPT3SAS_FMT "%s: failed obtaining a smid\n",
3712 ioc->name, __func__);
3713 rc = -EAGAIN;
3714 goto out;
3715 }
3716
3717 rc = 0;
3718 ioc->base_cmds.status = MPT3_CMD_PENDING;
3719 request = mpt3sas_base_get_msg_frame(ioc, smid);
3720 ioc->base_cmds.smid = smid;
3721 memcpy(request, mpi_request, sizeof(Mpi2SepReply_t));
3722 init_completion(&ioc->base_cmds.done);
3723 mpt3sas_base_put_smid_default(ioc, smid);
3724 timeleft = wait_for_completion_timeout(&ioc->base_cmds.done,
3725 msecs_to_jiffies(10000));
3726 if (!(ioc->base_cmds.status & MPT3_CMD_COMPLETE)) {
3727 pr_err(MPT3SAS_FMT "%s: timeout\n",
3728 ioc->name, __func__);
3729 _debug_dump_mf(mpi_request,
3730 sizeof(Mpi2SepRequest_t)/4);
3731 if (!(ioc->base_cmds.status & MPT3_CMD_RESET))
Dan Carpentereb445522014-12-04 13:57:05 +03003732 issue_reset = false;
Sreekanth Reddyf92363d2012-11-30 07:44:21 +05303733 goto issue_host_reset;
3734 }
3735 if (ioc->base_cmds.status & MPT3_CMD_REPLY_VALID)
3736 memcpy(mpi_reply, ioc->base_cmds.reply,
3737 sizeof(Mpi2SepReply_t));
3738 else
3739 memset(mpi_reply, 0, sizeof(Mpi2SepReply_t));
3740 ioc->base_cmds.status = MPT3_CMD_NOT_USED;
3741 goto out;
3742
3743 issue_host_reset:
3744 if (issue_reset)
3745 mpt3sas_base_hard_reset_handler(ioc, CAN_SLEEP,
3746 FORCE_BIG_HAMMER);
3747 ioc->base_cmds.status = MPT3_CMD_NOT_USED;
3748 rc = -EFAULT;
3749 out:
3750 mutex_unlock(&ioc->base_cmds.mutex);
3751 return rc;
3752}
3753
3754/**
3755 * _base_get_port_facts - obtain port facts reply and save in ioc
3756 * @ioc: per adapter object
3757 * @sleep_flag: CAN_SLEEP or NO_SLEEP
3758 *
3759 * Returns 0 for success, non-zero for failure.
3760 */
3761static int
3762_base_get_port_facts(struct MPT3SAS_ADAPTER *ioc, int port, int sleep_flag)
3763{
3764 Mpi2PortFactsRequest_t mpi_request;
3765 Mpi2PortFactsReply_t mpi_reply;
3766 struct mpt3sas_port_facts *pfacts;
3767 int mpi_reply_sz, mpi_request_sz, r;
3768
3769 dinitprintk(ioc, pr_info(MPT3SAS_FMT "%s\n", ioc->name,
3770 __func__));
3771
3772 mpi_reply_sz = sizeof(Mpi2PortFactsReply_t);
3773 mpi_request_sz = sizeof(Mpi2PortFactsRequest_t);
3774 memset(&mpi_request, 0, mpi_request_sz);
3775 mpi_request.Function = MPI2_FUNCTION_PORT_FACTS;
3776 mpi_request.PortNumber = port;
3777 r = _base_handshake_req_reply_wait(ioc, mpi_request_sz,
3778 (u32 *)&mpi_request, mpi_reply_sz, (u16 *)&mpi_reply, 5, CAN_SLEEP);
3779
3780 if (r != 0) {
3781 pr_err(MPT3SAS_FMT "%s: handshake failed (r=%d)\n",
3782 ioc->name, __func__, r);
3783 return r;
3784 }
3785
3786 pfacts = &ioc->pfacts[port];
3787 memset(pfacts, 0, sizeof(struct mpt3sas_port_facts));
3788 pfacts->PortNumber = mpi_reply.PortNumber;
3789 pfacts->VP_ID = mpi_reply.VP_ID;
3790 pfacts->VF_ID = mpi_reply.VF_ID;
3791 pfacts->MaxPostedCmdBuffers =
3792 le16_to_cpu(mpi_reply.MaxPostedCmdBuffers);
3793
3794 return 0;
3795}
3796
3797/**
Sreekanth Reddy4dc8c802015-06-30 12:24:48 +05303798 * _base_wait_for_iocstate - Wait until the card is in READY or OPERATIONAL
3799 * @ioc: per adapter object
3800 * @timeout:
3801 * @sleep_flag: CAN_SLEEP or NO_SLEEP
3802 *
3803 * Returns 0 for success, non-zero for failure.
3804 */
3805static int
3806_base_wait_for_iocstate(struct MPT3SAS_ADAPTER *ioc, int timeout,
3807 int sleep_flag)
3808{
3809 u32 ioc_state;
3810 int rc;
3811
3812 dinitprintk(ioc, printk(MPT3SAS_FMT "%s\n", ioc->name,
3813 __func__));
3814
3815 if (ioc->pci_error_recovery) {
3816 dfailprintk(ioc, printk(MPT3SAS_FMT
3817 "%s: host in pci error recovery\n", ioc->name, __func__));
3818 return -EFAULT;
3819 }
3820
3821 ioc_state = mpt3sas_base_get_iocstate(ioc, 0);
3822 dhsprintk(ioc, printk(MPT3SAS_FMT "%s: ioc_state(0x%08x)\n",
3823 ioc->name, __func__, ioc_state));
3824
3825 if (((ioc_state & MPI2_IOC_STATE_MASK) == MPI2_IOC_STATE_READY) ||
3826 (ioc_state & MPI2_IOC_STATE_MASK) == MPI2_IOC_STATE_OPERATIONAL)
3827 return 0;
3828
3829 if (ioc_state & MPI2_DOORBELL_USED) {
3830 dhsprintk(ioc, printk(MPT3SAS_FMT
3831 "unexpected doorbell active!\n", ioc->name));
3832 goto issue_diag_reset;
3833 }
3834
3835 if ((ioc_state & MPI2_IOC_STATE_MASK) == MPI2_IOC_STATE_FAULT) {
3836 mpt3sas_base_fault_info(ioc, ioc_state &
3837 MPI2_DOORBELL_DATA_MASK);
3838 goto issue_diag_reset;
3839 }
3840
3841 ioc_state = _base_wait_on_iocstate(ioc, MPI2_IOC_STATE_READY,
3842 timeout, sleep_flag);
3843 if (ioc_state) {
3844 dfailprintk(ioc, printk(MPT3SAS_FMT
3845 "%s: failed going to ready state (ioc_state=0x%x)\n",
3846 ioc->name, __func__, ioc_state));
3847 return -EFAULT;
3848 }
3849
3850 issue_diag_reset:
3851 rc = _base_diag_reset(ioc, sleep_flag);
3852 return rc;
3853}
3854
3855/**
Sreekanth Reddyf92363d2012-11-30 07:44:21 +05303856 * _base_get_ioc_facts - obtain ioc facts reply and save in ioc
3857 * @ioc: per adapter object
3858 * @sleep_flag: CAN_SLEEP or NO_SLEEP
3859 *
3860 * Returns 0 for success, non-zero for failure.
3861 */
3862static int
3863_base_get_ioc_facts(struct MPT3SAS_ADAPTER *ioc, int sleep_flag)
3864{
3865 Mpi2IOCFactsRequest_t mpi_request;
3866 Mpi2IOCFactsReply_t mpi_reply;
3867 struct mpt3sas_facts *facts;
3868 int mpi_reply_sz, mpi_request_sz, r;
3869
3870 dinitprintk(ioc, pr_info(MPT3SAS_FMT "%s\n", ioc->name,
3871 __func__));
3872
Sreekanth Reddy4dc8c802015-06-30 12:24:48 +05303873 r = _base_wait_for_iocstate(ioc, 10, sleep_flag);
3874 if (r) {
3875 dfailprintk(ioc, printk(MPT3SAS_FMT
3876 "%s: failed getting to correct state\n",
3877 ioc->name, __func__));
3878 return r;
3879 }
Sreekanth Reddyf92363d2012-11-30 07:44:21 +05303880 mpi_reply_sz = sizeof(Mpi2IOCFactsReply_t);
3881 mpi_request_sz = sizeof(Mpi2IOCFactsRequest_t);
3882 memset(&mpi_request, 0, mpi_request_sz);
3883 mpi_request.Function = MPI2_FUNCTION_IOC_FACTS;
3884 r = _base_handshake_req_reply_wait(ioc, mpi_request_sz,
3885 (u32 *)&mpi_request, mpi_reply_sz, (u16 *)&mpi_reply, 5, CAN_SLEEP);
3886
3887 if (r != 0) {
3888 pr_err(MPT3SAS_FMT "%s: handshake failed (r=%d)\n",
3889 ioc->name, __func__, r);
3890 return r;
3891 }
3892
3893 facts = &ioc->facts;
3894 memset(facts, 0, sizeof(struct mpt3sas_facts));
3895 facts->MsgVersion = le16_to_cpu(mpi_reply.MsgVersion);
3896 facts->HeaderVersion = le16_to_cpu(mpi_reply.HeaderVersion);
3897 facts->VP_ID = mpi_reply.VP_ID;
3898 facts->VF_ID = mpi_reply.VF_ID;
3899 facts->IOCExceptions = le16_to_cpu(mpi_reply.IOCExceptions);
3900 facts->MaxChainDepth = mpi_reply.MaxChainDepth;
3901 facts->WhoInit = mpi_reply.WhoInit;
3902 facts->NumberOfPorts = mpi_reply.NumberOfPorts;
3903 facts->MaxMSIxVectors = mpi_reply.MaxMSIxVectors;
3904 facts->RequestCredit = le16_to_cpu(mpi_reply.RequestCredit);
3905 facts->MaxReplyDescriptorPostQueueDepth =
3906 le16_to_cpu(mpi_reply.MaxReplyDescriptorPostQueueDepth);
3907 facts->ProductID = le16_to_cpu(mpi_reply.ProductID);
3908 facts->IOCCapabilities = le32_to_cpu(mpi_reply.IOCCapabilities);
3909 if ((facts->IOCCapabilities & MPI2_IOCFACTS_CAPABILITY_INTEGRATED_RAID))
3910 ioc->ir_firmware = 1;
Sreekanth Reddy9b05c912014-09-12 15:35:31 +05303911 if ((facts->IOCCapabilities &
3912 MPI2_IOCFACTS_CAPABILITY_RDPQ_ARRAY_CAPABLE))
3913 ioc->rdpq_array_capable = 1;
Sreekanth Reddyf92363d2012-11-30 07:44:21 +05303914 facts->FWVersion.Word = le32_to_cpu(mpi_reply.FWVersion.Word);
3915 facts->IOCRequestFrameSize =
3916 le16_to_cpu(mpi_reply.IOCRequestFrameSize);
3917 facts->MaxInitiators = le16_to_cpu(mpi_reply.MaxInitiators);
3918 facts->MaxTargets = le16_to_cpu(mpi_reply.MaxTargets);
3919 ioc->shost->max_id = -1;
3920 facts->MaxSasExpanders = le16_to_cpu(mpi_reply.MaxSasExpanders);
3921 facts->MaxEnclosures = le16_to_cpu(mpi_reply.MaxEnclosures);
3922 facts->ProtocolFlags = le16_to_cpu(mpi_reply.ProtocolFlags);
3923 facts->HighPriorityCredit =
3924 le16_to_cpu(mpi_reply.HighPriorityCredit);
3925 facts->ReplyFrameSize = mpi_reply.ReplyFrameSize;
3926 facts->MaxDevHandle = le16_to_cpu(mpi_reply.MaxDevHandle);
3927
3928 dinitprintk(ioc, pr_info(MPT3SAS_FMT
3929 "hba queue depth(%d), max chains per io(%d)\n",
3930 ioc->name, facts->RequestCredit,
3931 facts->MaxChainDepth));
3932 dinitprintk(ioc, pr_info(MPT3SAS_FMT
3933 "request frame size(%d), reply frame size(%d)\n", ioc->name,
3934 facts->IOCRequestFrameSize * 4, facts->ReplyFrameSize * 4));
3935 return 0;
3936}
3937
3938/**
3939 * _base_send_ioc_init - send ioc_init to firmware
3940 * @ioc: per adapter object
3941 * @sleep_flag: CAN_SLEEP or NO_SLEEP
3942 *
3943 * Returns 0 for success, non-zero for failure.
3944 */
3945static int
3946_base_send_ioc_init(struct MPT3SAS_ADAPTER *ioc, int sleep_flag)
3947{
3948 Mpi2IOCInitRequest_t mpi_request;
3949 Mpi2IOCInitReply_t mpi_reply;
Sreekanth Reddy9b05c912014-09-12 15:35:31 +05303950 int i, r = 0;
Sreekanth Reddyf92363d2012-11-30 07:44:21 +05303951 struct timeval current_time;
3952 u16 ioc_status;
Sreekanth Reddy9b05c912014-09-12 15:35:31 +05303953 u32 reply_post_free_array_sz = 0;
3954 Mpi2IOCInitRDPQArrayEntry *reply_post_free_array = NULL;
3955 dma_addr_t reply_post_free_array_dma;
Sreekanth Reddyf92363d2012-11-30 07:44:21 +05303956
3957 dinitprintk(ioc, pr_info(MPT3SAS_FMT "%s\n", ioc->name,
3958 __func__));
3959
3960 memset(&mpi_request, 0, sizeof(Mpi2IOCInitRequest_t));
3961 mpi_request.Function = MPI2_FUNCTION_IOC_INIT;
3962 mpi_request.WhoInit = MPI2_WHOINIT_HOST_DRIVER;
3963 mpi_request.VF_ID = 0; /* TODO */
3964 mpi_request.VP_ID = 0;
Sreekanth Reddy2e26c382015-06-30 12:24:54 +05303965 mpi_request.MsgVersion = cpu_to_le16(MPI25_VERSION);
Sreekanth Reddyf92363d2012-11-30 07:44:21 +05303966 mpi_request.HeaderVersion = cpu_to_le16(MPI2_HEADER_VERSION);
3967
3968 if (_base_is_controller_msix_enabled(ioc))
3969 mpi_request.HostMSIxVectors = ioc->reply_queue_count;
3970 mpi_request.SystemRequestFrameSize = cpu_to_le16(ioc->request_sz/4);
3971 mpi_request.ReplyDescriptorPostQueueDepth =
3972 cpu_to_le16(ioc->reply_post_queue_depth);
3973 mpi_request.ReplyFreeQueueDepth =
3974 cpu_to_le16(ioc->reply_free_queue_depth);
3975
3976 mpi_request.SenseBufferAddressHigh =
3977 cpu_to_le32((u64)ioc->sense_dma >> 32);
3978 mpi_request.SystemReplyAddressHigh =
3979 cpu_to_le32((u64)ioc->reply_dma >> 32);
3980 mpi_request.SystemRequestFrameBaseAddress =
3981 cpu_to_le64((u64)ioc->request_dma);
3982 mpi_request.ReplyFreeQueueAddress =
3983 cpu_to_le64((u64)ioc->reply_free_dma);
Sreekanth Reddyf92363d2012-11-30 07:44:21 +05303984
Sreekanth Reddy9b05c912014-09-12 15:35:31 +05303985 if (ioc->rdpq_array_enable) {
3986 reply_post_free_array_sz = ioc->reply_queue_count *
3987 sizeof(Mpi2IOCInitRDPQArrayEntry);
3988 reply_post_free_array = pci_alloc_consistent(ioc->pdev,
3989 reply_post_free_array_sz, &reply_post_free_array_dma);
3990 if (!reply_post_free_array) {
3991 pr_err(MPT3SAS_FMT
3992 "reply_post_free_array: pci_alloc_consistent failed\n",
3993 ioc->name);
3994 r = -ENOMEM;
3995 goto out;
3996 }
3997 memset(reply_post_free_array, 0, reply_post_free_array_sz);
3998 for (i = 0; i < ioc->reply_queue_count; i++)
3999 reply_post_free_array[i].RDPQBaseAddress =
4000 cpu_to_le64(
4001 (u64)ioc->reply_post[i].reply_post_free_dma);
4002 mpi_request.MsgFlags = MPI2_IOCINIT_MSGFLAG_RDPQ_ARRAY_MODE;
4003 mpi_request.ReplyDescriptorPostQueueAddress =
4004 cpu_to_le64((u64)reply_post_free_array_dma);
4005 } else {
4006 mpi_request.ReplyDescriptorPostQueueAddress =
4007 cpu_to_le64((u64)ioc->reply_post[0].reply_post_free_dma);
4008 }
Sreekanth Reddyf92363d2012-11-30 07:44:21 +05304009
4010 /* This time stamp specifies number of milliseconds
4011 * since epoch ~ midnight January 1, 1970.
4012 */
4013 do_gettimeofday(&current_time);
4014 mpi_request.TimeStamp = cpu_to_le64((u64)current_time.tv_sec * 1000 +
4015 (current_time.tv_usec / 1000));
4016
4017 if (ioc->logging_level & MPT_DEBUG_INIT) {
4018 __le32 *mfp;
4019 int i;
4020
4021 mfp = (__le32 *)&mpi_request;
4022 pr_info("\toffset:data\n");
4023 for (i = 0; i < sizeof(Mpi2IOCInitRequest_t)/4; i++)
4024 pr_info("\t[0x%02x]:%08x\n", i*4,
4025 le32_to_cpu(mfp[i]));
4026 }
4027
4028 r = _base_handshake_req_reply_wait(ioc,
4029 sizeof(Mpi2IOCInitRequest_t), (u32 *)&mpi_request,
4030 sizeof(Mpi2IOCInitReply_t), (u16 *)&mpi_reply, 10,
4031 sleep_flag);
4032
4033 if (r != 0) {
4034 pr_err(MPT3SAS_FMT "%s: handshake failed (r=%d)\n",
4035 ioc->name, __func__, r);
Sreekanth Reddy9b05c912014-09-12 15:35:31 +05304036 goto out;
Sreekanth Reddyf92363d2012-11-30 07:44:21 +05304037 }
4038
4039 ioc_status = le16_to_cpu(mpi_reply.IOCStatus) & MPI2_IOCSTATUS_MASK;
4040 if (ioc_status != MPI2_IOCSTATUS_SUCCESS ||
4041 mpi_reply.IOCLogInfo) {
4042 pr_err(MPT3SAS_FMT "%s: failed\n", ioc->name, __func__);
4043 r = -EIO;
4044 }
4045
Sreekanth Reddy9b05c912014-09-12 15:35:31 +05304046out:
4047 if (reply_post_free_array)
4048 pci_free_consistent(ioc->pdev, reply_post_free_array_sz,
4049 reply_post_free_array,
4050 reply_post_free_array_dma);
4051 return r;
Sreekanth Reddyf92363d2012-11-30 07:44:21 +05304052}
4053
4054/**
4055 * mpt3sas_port_enable_done - command completion routine for port enable
4056 * @ioc: per adapter object
4057 * @smid: system request message index
4058 * @msix_index: MSIX table index supplied by the OS
4059 * @reply: reply message frame(lower 32bit addr)
4060 *
4061 * Return 1 meaning mf should be freed from _base_interrupt
4062 * 0 means the mf is freed from this function.
4063 */
4064u8
4065mpt3sas_port_enable_done(struct MPT3SAS_ADAPTER *ioc, u16 smid, u8 msix_index,
4066 u32 reply)
4067{
4068 MPI2DefaultReply_t *mpi_reply;
4069 u16 ioc_status;
4070
4071 if (ioc->port_enable_cmds.status == MPT3_CMD_NOT_USED)
4072 return 1;
4073
4074 mpi_reply = mpt3sas_base_get_reply_virt_addr(ioc, reply);
4075 if (!mpi_reply)
4076 return 1;
4077
4078 if (mpi_reply->Function != MPI2_FUNCTION_PORT_ENABLE)
4079 return 1;
4080
4081 ioc->port_enable_cmds.status &= ~MPT3_CMD_PENDING;
4082 ioc->port_enable_cmds.status |= MPT3_CMD_COMPLETE;
4083 ioc->port_enable_cmds.status |= MPT3_CMD_REPLY_VALID;
4084 memcpy(ioc->port_enable_cmds.reply, mpi_reply, mpi_reply->MsgLength*4);
4085 ioc_status = le16_to_cpu(mpi_reply->IOCStatus) & MPI2_IOCSTATUS_MASK;
4086 if (ioc_status != MPI2_IOCSTATUS_SUCCESS)
4087 ioc->port_enable_failed = 1;
4088
4089 if (ioc->is_driver_loading) {
4090 if (ioc_status == MPI2_IOCSTATUS_SUCCESS) {
4091 mpt3sas_port_enable_complete(ioc);
4092 return 1;
4093 } else {
4094 ioc->start_scan_failed = ioc_status;
4095 ioc->start_scan = 0;
4096 return 1;
4097 }
4098 }
4099 complete(&ioc->port_enable_cmds.done);
4100 return 1;
4101}
4102
4103/**
4104 * _base_send_port_enable - send port_enable(discovery stuff) to firmware
4105 * @ioc: per adapter object
4106 * @sleep_flag: CAN_SLEEP or NO_SLEEP
4107 *
4108 * Returns 0 for success, non-zero for failure.
4109 */
4110static int
4111_base_send_port_enable(struct MPT3SAS_ADAPTER *ioc, int sleep_flag)
4112{
4113 Mpi2PortEnableRequest_t *mpi_request;
4114 Mpi2PortEnableReply_t *mpi_reply;
4115 unsigned long timeleft;
4116 int r = 0;
4117 u16 smid;
4118 u16 ioc_status;
4119
4120 pr_info(MPT3SAS_FMT "sending port enable !!\n", ioc->name);
4121
4122 if (ioc->port_enable_cmds.status & MPT3_CMD_PENDING) {
4123 pr_err(MPT3SAS_FMT "%s: internal command already in use\n",
4124 ioc->name, __func__);
4125 return -EAGAIN;
4126 }
4127
4128 smid = mpt3sas_base_get_smid(ioc, ioc->port_enable_cb_idx);
4129 if (!smid) {
4130 pr_err(MPT3SAS_FMT "%s: failed obtaining a smid\n",
4131 ioc->name, __func__);
4132 return -EAGAIN;
4133 }
4134
4135 ioc->port_enable_cmds.status = MPT3_CMD_PENDING;
4136 mpi_request = mpt3sas_base_get_msg_frame(ioc, smid);
4137 ioc->port_enable_cmds.smid = smid;
4138 memset(mpi_request, 0, sizeof(Mpi2PortEnableRequest_t));
4139 mpi_request->Function = MPI2_FUNCTION_PORT_ENABLE;
4140
4141 init_completion(&ioc->port_enable_cmds.done);
4142 mpt3sas_base_put_smid_default(ioc, smid);
4143 timeleft = wait_for_completion_timeout(&ioc->port_enable_cmds.done,
4144 300*HZ);
4145 if (!(ioc->port_enable_cmds.status & MPT3_CMD_COMPLETE)) {
4146 pr_err(MPT3SAS_FMT "%s: timeout\n",
4147 ioc->name, __func__);
4148 _debug_dump_mf(mpi_request,
4149 sizeof(Mpi2PortEnableRequest_t)/4);
4150 if (ioc->port_enable_cmds.status & MPT3_CMD_RESET)
4151 r = -EFAULT;
4152 else
4153 r = -ETIME;
4154 goto out;
4155 }
4156
4157 mpi_reply = ioc->port_enable_cmds.reply;
4158 ioc_status = le16_to_cpu(mpi_reply->IOCStatus) & MPI2_IOCSTATUS_MASK;
4159 if (ioc_status != MPI2_IOCSTATUS_SUCCESS) {
4160 pr_err(MPT3SAS_FMT "%s: failed with (ioc_status=0x%08x)\n",
4161 ioc->name, __func__, ioc_status);
4162 r = -EFAULT;
4163 goto out;
4164 }
4165
4166 out:
4167 ioc->port_enable_cmds.status = MPT3_CMD_NOT_USED;
4168 pr_info(MPT3SAS_FMT "port enable: %s\n", ioc->name, ((r == 0) ?
4169 "SUCCESS" : "FAILED"));
4170 return r;
4171}
4172
4173/**
4174 * mpt3sas_port_enable - initiate firmware discovery (don't wait for reply)
4175 * @ioc: per adapter object
4176 *
4177 * Returns 0 for success, non-zero for failure.
4178 */
4179int
4180mpt3sas_port_enable(struct MPT3SAS_ADAPTER *ioc)
4181{
4182 Mpi2PortEnableRequest_t *mpi_request;
4183 u16 smid;
4184
4185 pr_info(MPT3SAS_FMT "sending port enable !!\n", ioc->name);
4186
4187 if (ioc->port_enable_cmds.status & MPT3_CMD_PENDING) {
4188 pr_err(MPT3SAS_FMT "%s: internal command already in use\n",
4189 ioc->name, __func__);
4190 return -EAGAIN;
4191 }
4192
4193 smid = mpt3sas_base_get_smid(ioc, ioc->port_enable_cb_idx);
4194 if (!smid) {
4195 pr_err(MPT3SAS_FMT "%s: failed obtaining a smid\n",
4196 ioc->name, __func__);
4197 return -EAGAIN;
4198 }
4199
4200 ioc->port_enable_cmds.status = MPT3_CMD_PENDING;
4201 mpi_request = mpt3sas_base_get_msg_frame(ioc, smid);
4202 ioc->port_enable_cmds.smid = smid;
4203 memset(mpi_request, 0, sizeof(Mpi2PortEnableRequest_t));
4204 mpi_request->Function = MPI2_FUNCTION_PORT_ENABLE;
4205
4206 mpt3sas_base_put_smid_default(ioc, smid);
4207 return 0;
4208}
4209
4210/**
4211 * _base_determine_wait_on_discovery - desposition
4212 * @ioc: per adapter object
4213 *
4214 * Decide whether to wait on discovery to complete. Used to either
4215 * locate boot device, or report volumes ahead of physical devices.
4216 *
4217 * Returns 1 for wait, 0 for don't wait
4218 */
4219static int
4220_base_determine_wait_on_discovery(struct MPT3SAS_ADAPTER *ioc)
4221{
4222 /* We wait for discovery to complete if IR firmware is loaded.
4223 * The sas topology events arrive before PD events, so we need time to
4224 * turn on the bit in ioc->pd_handles to indicate PD
4225 * Also, it maybe required to report Volumes ahead of physical
4226 * devices when MPI2_IOCPAGE8_IRFLAGS_LOW_VOLUME_MAPPING is set.
4227 */
4228 if (ioc->ir_firmware)
4229 return 1;
4230
4231 /* if no Bios, then we don't need to wait */
4232 if (!ioc->bios_pg3.BiosVersion)
4233 return 0;
4234
4235 /* Bios is present, then we drop down here.
4236 *
4237 * If there any entries in the Bios Page 2, then we wait
4238 * for discovery to complete.
4239 */
4240
4241 /* Current Boot Device */
4242 if ((ioc->bios_pg2.CurrentBootDeviceForm &
4243 MPI2_BIOSPAGE2_FORM_MASK) ==
4244 MPI2_BIOSPAGE2_FORM_NO_DEVICE_SPECIFIED &&
4245 /* Request Boot Device */
4246 (ioc->bios_pg2.ReqBootDeviceForm &
4247 MPI2_BIOSPAGE2_FORM_MASK) ==
4248 MPI2_BIOSPAGE2_FORM_NO_DEVICE_SPECIFIED &&
4249 /* Alternate Request Boot Device */
4250 (ioc->bios_pg2.ReqAltBootDeviceForm &
4251 MPI2_BIOSPAGE2_FORM_MASK) ==
4252 MPI2_BIOSPAGE2_FORM_NO_DEVICE_SPECIFIED)
4253 return 0;
4254
4255 return 1;
4256}
4257
4258/**
4259 * _base_unmask_events - turn on notification for this event
4260 * @ioc: per adapter object
4261 * @event: firmware event
4262 *
4263 * The mask is stored in ioc->event_masks.
4264 */
4265static void
4266_base_unmask_events(struct MPT3SAS_ADAPTER *ioc, u16 event)
4267{
4268 u32 desired_event;
4269
4270 if (event >= 128)
4271 return;
4272
4273 desired_event = (1 << (event % 32));
4274
4275 if (event < 32)
4276 ioc->event_masks[0] &= ~desired_event;
4277 else if (event < 64)
4278 ioc->event_masks[1] &= ~desired_event;
4279 else if (event < 96)
4280 ioc->event_masks[2] &= ~desired_event;
4281 else if (event < 128)
4282 ioc->event_masks[3] &= ~desired_event;
4283}
4284
4285/**
4286 * _base_event_notification - send event notification
4287 * @ioc: per adapter object
4288 * @sleep_flag: CAN_SLEEP or NO_SLEEP
4289 *
4290 * Returns 0 for success, non-zero for failure.
4291 */
4292static int
4293_base_event_notification(struct MPT3SAS_ADAPTER *ioc, int sleep_flag)
4294{
4295 Mpi2EventNotificationRequest_t *mpi_request;
4296 unsigned long timeleft;
4297 u16 smid;
4298 int r = 0;
4299 int i;
4300
4301 dinitprintk(ioc, pr_info(MPT3SAS_FMT "%s\n", ioc->name,
4302 __func__));
4303
4304 if (ioc->base_cmds.status & MPT3_CMD_PENDING) {
4305 pr_err(MPT3SAS_FMT "%s: internal command already in use\n",
4306 ioc->name, __func__);
4307 return -EAGAIN;
4308 }
4309
4310 smid = mpt3sas_base_get_smid(ioc, ioc->base_cb_idx);
4311 if (!smid) {
4312 pr_err(MPT3SAS_FMT "%s: failed obtaining a smid\n",
4313 ioc->name, __func__);
4314 return -EAGAIN;
4315 }
4316 ioc->base_cmds.status = MPT3_CMD_PENDING;
4317 mpi_request = mpt3sas_base_get_msg_frame(ioc, smid);
4318 ioc->base_cmds.smid = smid;
4319 memset(mpi_request, 0, sizeof(Mpi2EventNotificationRequest_t));
4320 mpi_request->Function = MPI2_FUNCTION_EVENT_NOTIFICATION;
4321 mpi_request->VF_ID = 0; /* TODO */
4322 mpi_request->VP_ID = 0;
4323 for (i = 0; i < MPI2_EVENT_NOTIFY_EVENTMASK_WORDS; i++)
4324 mpi_request->EventMasks[i] =
4325 cpu_to_le32(ioc->event_masks[i]);
4326 init_completion(&ioc->base_cmds.done);
4327 mpt3sas_base_put_smid_default(ioc, smid);
4328 timeleft = wait_for_completion_timeout(&ioc->base_cmds.done, 30*HZ);
4329 if (!(ioc->base_cmds.status & MPT3_CMD_COMPLETE)) {
4330 pr_err(MPT3SAS_FMT "%s: timeout\n",
4331 ioc->name, __func__);
4332 _debug_dump_mf(mpi_request,
4333 sizeof(Mpi2EventNotificationRequest_t)/4);
4334 if (ioc->base_cmds.status & MPT3_CMD_RESET)
4335 r = -EFAULT;
4336 else
4337 r = -ETIME;
4338 } else
4339 dinitprintk(ioc, pr_info(MPT3SAS_FMT "%s: complete\n",
4340 ioc->name, __func__));
4341 ioc->base_cmds.status = MPT3_CMD_NOT_USED;
4342 return r;
4343}
4344
4345/**
4346 * mpt3sas_base_validate_event_type - validating event types
4347 * @ioc: per adapter object
4348 * @event: firmware event
4349 *
4350 * This will turn on firmware event notification when application
4351 * ask for that event. We don't mask events that are already enabled.
4352 */
4353void
4354mpt3sas_base_validate_event_type(struct MPT3SAS_ADAPTER *ioc, u32 *event_type)
4355{
4356 int i, j;
4357 u32 event_mask, desired_event;
4358 u8 send_update_to_fw;
4359
4360 for (i = 0, send_update_to_fw = 0; i <
4361 MPI2_EVENT_NOTIFY_EVENTMASK_WORDS; i++) {
4362 event_mask = ~event_type[i];
4363 desired_event = 1;
4364 for (j = 0; j < 32; j++) {
4365 if (!(event_mask & desired_event) &&
4366 (ioc->event_masks[i] & desired_event)) {
4367 ioc->event_masks[i] &= ~desired_event;
4368 send_update_to_fw = 1;
4369 }
4370 desired_event = (desired_event << 1);
4371 }
4372 }
4373
4374 if (!send_update_to_fw)
4375 return;
4376
4377 mutex_lock(&ioc->base_cmds.mutex);
4378 _base_event_notification(ioc, CAN_SLEEP);
4379 mutex_unlock(&ioc->base_cmds.mutex);
4380}
4381
4382/**
4383 * _base_diag_reset - the "big hammer" start of day reset
4384 * @ioc: per adapter object
4385 * @sleep_flag: CAN_SLEEP or NO_SLEEP
4386 *
4387 * Returns 0 for success, non-zero for failure.
4388 */
4389static int
4390_base_diag_reset(struct MPT3SAS_ADAPTER *ioc, int sleep_flag)
4391{
4392 u32 host_diagnostic;
4393 u32 ioc_state;
4394 u32 count;
4395 u32 hcb_size;
4396
4397 pr_info(MPT3SAS_FMT "sending diag reset !!\n", ioc->name);
4398
4399 drsprintk(ioc, pr_info(MPT3SAS_FMT "clear interrupts\n",
4400 ioc->name));
4401
4402 count = 0;
4403 do {
4404 /* Write magic sequence to WriteSequence register
4405 * Loop until in diagnostic mode
4406 */
4407 drsprintk(ioc, pr_info(MPT3SAS_FMT
4408 "write magic sequence\n", ioc->name));
4409 writel(MPI2_WRSEQ_FLUSH_KEY_VALUE, &ioc->chip->WriteSequence);
4410 writel(MPI2_WRSEQ_1ST_KEY_VALUE, &ioc->chip->WriteSequence);
4411 writel(MPI2_WRSEQ_2ND_KEY_VALUE, &ioc->chip->WriteSequence);
4412 writel(MPI2_WRSEQ_3RD_KEY_VALUE, &ioc->chip->WriteSequence);
4413 writel(MPI2_WRSEQ_4TH_KEY_VALUE, &ioc->chip->WriteSequence);
4414 writel(MPI2_WRSEQ_5TH_KEY_VALUE, &ioc->chip->WriteSequence);
4415 writel(MPI2_WRSEQ_6TH_KEY_VALUE, &ioc->chip->WriteSequence);
4416
4417 /* wait 100 msec */
4418 if (sleep_flag == CAN_SLEEP)
4419 msleep(100);
4420 else
4421 mdelay(100);
4422
4423 if (count++ > 20)
4424 goto out;
4425
4426 host_diagnostic = readl(&ioc->chip->HostDiagnostic);
4427 drsprintk(ioc, pr_info(MPT3SAS_FMT
4428 "wrote magic sequence: count(%d), host_diagnostic(0x%08x)\n",
4429 ioc->name, count, host_diagnostic));
4430
4431 } while ((host_diagnostic & MPI2_DIAG_DIAG_WRITE_ENABLE) == 0);
4432
4433 hcb_size = readl(&ioc->chip->HCBSize);
4434
4435 drsprintk(ioc, pr_info(MPT3SAS_FMT "diag reset: issued\n",
4436 ioc->name));
4437 writel(host_diagnostic | MPI2_DIAG_RESET_ADAPTER,
4438 &ioc->chip->HostDiagnostic);
4439
Sreekanth Reddyb453ff82013-06-29 03:51:19 +05304440 /*This delay allows the chip PCIe hardware time to finish reset tasks*/
4441 if (sleep_flag == CAN_SLEEP)
4442 msleep(MPI2_HARD_RESET_PCIE_FIRST_READ_DELAY_MICRO_SEC/1000);
4443 else
4444 mdelay(MPI2_HARD_RESET_PCIE_FIRST_READ_DELAY_MICRO_SEC/1000);
Sreekanth Reddyf92363d2012-11-30 07:44:21 +05304445
Sreekanth Reddyb453ff82013-06-29 03:51:19 +05304446 /* Approximately 300 second max wait */
4447 for (count = 0; count < (300000000 /
4448 MPI2_HARD_RESET_PCIE_SECOND_READ_DELAY_MICRO_SEC); count++) {
Sreekanth Reddyf92363d2012-11-30 07:44:21 +05304449
4450 host_diagnostic = readl(&ioc->chip->HostDiagnostic);
4451
4452 if (host_diagnostic == 0xFFFFFFFF)
4453 goto out;
4454 if (!(host_diagnostic & MPI2_DIAG_RESET_ADAPTER))
4455 break;
4456
Sreekanth Reddyb453ff82013-06-29 03:51:19 +05304457 /* Wait to pass the second read delay window */
Sreekanth Reddyf92363d2012-11-30 07:44:21 +05304458 if (sleep_flag == CAN_SLEEP)
Sreekanth Reddyb453ff82013-06-29 03:51:19 +05304459 msleep(MPI2_HARD_RESET_PCIE_SECOND_READ_DELAY_MICRO_SEC
4460 / 1000);
Sreekanth Reddyf92363d2012-11-30 07:44:21 +05304461 else
Sreekanth Reddyb453ff82013-06-29 03:51:19 +05304462 mdelay(MPI2_HARD_RESET_PCIE_SECOND_READ_DELAY_MICRO_SEC
4463 / 1000);
Sreekanth Reddyf92363d2012-11-30 07:44:21 +05304464 }
4465
4466 if (host_diagnostic & MPI2_DIAG_HCB_MODE) {
4467
4468 drsprintk(ioc, pr_info(MPT3SAS_FMT
4469 "restart the adapter assuming the HCB Address points to good F/W\n",
4470 ioc->name));
4471 host_diagnostic &= ~MPI2_DIAG_BOOT_DEVICE_SELECT_MASK;
4472 host_diagnostic |= MPI2_DIAG_BOOT_DEVICE_SELECT_HCDW;
4473 writel(host_diagnostic, &ioc->chip->HostDiagnostic);
4474
4475 drsprintk(ioc, pr_info(MPT3SAS_FMT
4476 "re-enable the HCDW\n", ioc->name));
4477 writel(hcb_size | MPI2_HCB_SIZE_HCB_ENABLE,
4478 &ioc->chip->HCBSize);
4479 }
4480
4481 drsprintk(ioc, pr_info(MPT3SAS_FMT "restart the adapter\n",
4482 ioc->name));
4483 writel(host_diagnostic & ~MPI2_DIAG_HOLD_IOC_RESET,
4484 &ioc->chip->HostDiagnostic);
4485
4486 drsprintk(ioc, pr_info(MPT3SAS_FMT
4487 "disable writes to the diagnostic register\n", ioc->name));
4488 writel(MPI2_WRSEQ_FLUSH_KEY_VALUE, &ioc->chip->WriteSequence);
4489
4490 drsprintk(ioc, pr_info(MPT3SAS_FMT
4491 "Wait for FW to go to the READY state\n", ioc->name));
4492 ioc_state = _base_wait_on_iocstate(ioc, MPI2_IOC_STATE_READY, 20,
4493 sleep_flag);
4494 if (ioc_state) {
4495 pr_err(MPT3SAS_FMT
4496 "%s: failed going to ready state (ioc_state=0x%x)\n",
4497 ioc->name, __func__, ioc_state);
4498 goto out;
4499 }
4500
4501 pr_info(MPT3SAS_FMT "diag reset: SUCCESS\n", ioc->name);
4502 return 0;
4503
4504 out:
4505 pr_err(MPT3SAS_FMT "diag reset: FAILED\n", ioc->name);
4506 return -EFAULT;
4507}
4508
4509/**
4510 * _base_make_ioc_ready - put controller in READY state
4511 * @ioc: per adapter object
4512 * @sleep_flag: CAN_SLEEP or NO_SLEEP
4513 * @type: FORCE_BIG_HAMMER or SOFT_RESET
4514 *
4515 * Returns 0 for success, non-zero for failure.
4516 */
4517static int
4518_base_make_ioc_ready(struct MPT3SAS_ADAPTER *ioc, int sleep_flag,
4519 enum reset_type type)
4520{
4521 u32 ioc_state;
4522 int rc;
4523 int count;
4524
4525 dinitprintk(ioc, pr_info(MPT3SAS_FMT "%s\n", ioc->name,
4526 __func__));
4527
4528 if (ioc->pci_error_recovery)
4529 return 0;
4530
4531 ioc_state = mpt3sas_base_get_iocstate(ioc, 0);
4532 dhsprintk(ioc, pr_info(MPT3SAS_FMT "%s: ioc_state(0x%08x)\n",
4533 ioc->name, __func__, ioc_state));
4534
4535 /* if in RESET state, it should move to READY state shortly */
4536 count = 0;
4537 if ((ioc_state & MPI2_IOC_STATE_MASK) == MPI2_IOC_STATE_RESET) {
4538 while ((ioc_state & MPI2_IOC_STATE_MASK) !=
4539 MPI2_IOC_STATE_READY) {
4540 if (count++ == 10) {
4541 pr_err(MPT3SAS_FMT
4542 "%s: failed going to ready state (ioc_state=0x%x)\n",
4543 ioc->name, __func__, ioc_state);
4544 return -EFAULT;
4545 }
4546 if (sleep_flag == CAN_SLEEP)
4547 ssleep(1);
4548 else
4549 mdelay(1000);
4550 ioc_state = mpt3sas_base_get_iocstate(ioc, 0);
4551 }
4552 }
4553
4554 if ((ioc_state & MPI2_IOC_STATE_MASK) == MPI2_IOC_STATE_READY)
4555 return 0;
4556
4557 if (ioc_state & MPI2_DOORBELL_USED) {
4558 dhsprintk(ioc, pr_info(MPT3SAS_FMT
4559 "unexpected doorbell active!\n",
4560 ioc->name));
4561 goto issue_diag_reset;
4562 }
4563
4564 if ((ioc_state & MPI2_IOC_STATE_MASK) == MPI2_IOC_STATE_FAULT) {
4565 mpt3sas_base_fault_info(ioc, ioc_state &
4566 MPI2_DOORBELL_DATA_MASK);
4567 goto issue_diag_reset;
4568 }
4569
4570 if (type == FORCE_BIG_HAMMER)
4571 goto issue_diag_reset;
4572
4573 if ((ioc_state & MPI2_IOC_STATE_MASK) == MPI2_IOC_STATE_OPERATIONAL)
4574 if (!(_base_send_ioc_reset(ioc,
4575 MPI2_FUNCTION_IOC_MESSAGE_UNIT_RESET, 15, CAN_SLEEP))) {
4576 return 0;
4577 }
4578
4579 issue_diag_reset:
4580 rc = _base_diag_reset(ioc, CAN_SLEEP);
4581 return rc;
4582}
4583
4584/**
4585 * _base_make_ioc_operational - put controller in OPERATIONAL state
4586 * @ioc: per adapter object
4587 * @sleep_flag: CAN_SLEEP or NO_SLEEP
4588 *
4589 * Returns 0 for success, non-zero for failure.
4590 */
4591static int
4592_base_make_ioc_operational(struct MPT3SAS_ADAPTER *ioc, int sleep_flag)
4593{
4594 int r, i;
4595 unsigned long flags;
4596 u32 reply_address;
4597 u16 smid;
4598 struct _tr_list *delayed_tr, *delayed_tr_next;
4599 struct adapter_reply_queue *reply_q;
4600 long reply_post_free;
Sreekanth Reddy9b05c912014-09-12 15:35:31 +05304601 u32 reply_post_free_sz, index = 0;
Sreekanth Reddyf92363d2012-11-30 07:44:21 +05304602
4603 dinitprintk(ioc, pr_info(MPT3SAS_FMT "%s\n", ioc->name,
4604 __func__));
4605
4606 /* clean the delayed target reset list */
4607 list_for_each_entry_safe(delayed_tr, delayed_tr_next,
4608 &ioc->delayed_tr_list, list) {
4609 list_del(&delayed_tr->list);
4610 kfree(delayed_tr);
4611 }
4612
4613
4614 list_for_each_entry_safe(delayed_tr, delayed_tr_next,
4615 &ioc->delayed_tr_volume_list, list) {
4616 list_del(&delayed_tr->list);
4617 kfree(delayed_tr);
4618 }
4619
4620 /* initialize the scsi lookup free list */
4621 spin_lock_irqsave(&ioc->scsi_lookup_lock, flags);
4622 INIT_LIST_HEAD(&ioc->free_list);
4623 smid = 1;
4624 for (i = 0; i < ioc->scsiio_depth; i++, smid++) {
4625 INIT_LIST_HEAD(&ioc->scsi_lookup[i].chain_list);
4626 ioc->scsi_lookup[i].cb_idx = 0xFF;
4627 ioc->scsi_lookup[i].smid = smid;
4628 ioc->scsi_lookup[i].scmd = NULL;
4629 list_add_tail(&ioc->scsi_lookup[i].tracker_list,
4630 &ioc->free_list);
4631 }
4632
4633 /* hi-priority queue */
4634 INIT_LIST_HEAD(&ioc->hpr_free_list);
4635 smid = ioc->hi_priority_smid;
4636 for (i = 0; i < ioc->hi_priority_depth; i++, smid++) {
4637 ioc->hpr_lookup[i].cb_idx = 0xFF;
4638 ioc->hpr_lookup[i].smid = smid;
4639 list_add_tail(&ioc->hpr_lookup[i].tracker_list,
4640 &ioc->hpr_free_list);
4641 }
4642
4643 /* internal queue */
4644 INIT_LIST_HEAD(&ioc->internal_free_list);
4645 smid = ioc->internal_smid;
4646 for (i = 0; i < ioc->internal_depth; i++, smid++) {
4647 ioc->internal_lookup[i].cb_idx = 0xFF;
4648 ioc->internal_lookup[i].smid = smid;
4649 list_add_tail(&ioc->internal_lookup[i].tracker_list,
4650 &ioc->internal_free_list);
4651 }
4652
4653 /* chain pool */
4654 INIT_LIST_HEAD(&ioc->free_chain_list);
4655 for (i = 0; i < ioc->chain_depth; i++)
4656 list_add_tail(&ioc->chain_lookup[i].tracker_list,
4657 &ioc->free_chain_list);
4658
4659 spin_unlock_irqrestore(&ioc->scsi_lookup_lock, flags);
4660
4661 /* initialize Reply Free Queue */
4662 for (i = 0, reply_address = (u32)ioc->reply_dma ;
4663 i < ioc->reply_free_queue_depth ; i++, reply_address +=
4664 ioc->reply_sz)
4665 ioc->reply_free[i] = cpu_to_le32(reply_address);
4666
4667 /* initialize reply queues */
4668 if (ioc->is_driver_loading)
4669 _base_assign_reply_queues(ioc);
4670
4671 /* initialize Reply Post Free Queue */
Sreekanth Reddyf92363d2012-11-30 07:44:21 +05304672 reply_post_free_sz = ioc->reply_post_queue_depth *
4673 sizeof(Mpi2DefaultReplyDescriptor_t);
Sreekanth Reddy9b05c912014-09-12 15:35:31 +05304674 reply_post_free = (long)ioc->reply_post[index].reply_post_free;
Sreekanth Reddyf92363d2012-11-30 07:44:21 +05304675 list_for_each_entry(reply_q, &ioc->reply_queue_list, list) {
4676 reply_q->reply_post_host_index = 0;
4677 reply_q->reply_post_free = (Mpi2ReplyDescriptorsUnion_t *)
4678 reply_post_free;
4679 for (i = 0; i < ioc->reply_post_queue_depth; i++)
4680 reply_q->reply_post_free[i].Words =
4681 cpu_to_le64(ULLONG_MAX);
4682 if (!_base_is_controller_msix_enabled(ioc))
4683 goto skip_init_reply_post_free_queue;
Sreekanth Reddy9b05c912014-09-12 15:35:31 +05304684 /*
4685 * If RDPQ is enabled, switch to the next allocation.
4686 * Otherwise advance within the contiguous region.
4687 */
4688 if (ioc->rdpq_array_enable)
4689 reply_post_free = (long)
4690 ioc->reply_post[++index].reply_post_free;
4691 else
4692 reply_post_free += reply_post_free_sz;
Sreekanth Reddyf92363d2012-11-30 07:44:21 +05304693 }
4694 skip_init_reply_post_free_queue:
4695
4696 r = _base_send_ioc_init(ioc, sleep_flag);
4697 if (r)
4698 return r;
4699
4700 /* initialize reply free host index */
4701 ioc->reply_free_host_index = ioc->reply_free_queue_depth - 1;
4702 writel(ioc->reply_free_host_index, &ioc->chip->ReplyFreeHostIndex);
4703
4704 /* initialize reply post host index */
4705 list_for_each_entry(reply_q, &ioc->reply_queue_list, list) {
Sreekanth Reddyfb77bb52015-06-30 12:24:47 +05304706 if (ioc->msix96_vector)
4707 writel((reply_q->msix_index & 7)<<
4708 MPI2_RPHI_MSIX_INDEX_SHIFT,
4709 ioc->replyPostRegisterIndex[reply_q->msix_index/8]);
4710 else
4711 writel(reply_q->msix_index <<
4712 MPI2_RPHI_MSIX_INDEX_SHIFT,
4713 &ioc->chip->ReplyPostHostIndex);
4714
Sreekanth Reddyf92363d2012-11-30 07:44:21 +05304715 if (!_base_is_controller_msix_enabled(ioc))
4716 goto skip_init_reply_post_host_index;
4717 }
4718
4719 skip_init_reply_post_host_index:
4720
4721 _base_unmask_interrupts(ioc);
4722 r = _base_event_notification(ioc, sleep_flag);
4723 if (r)
4724 return r;
4725
4726 if (sleep_flag == CAN_SLEEP)
4727 _base_static_config_pages(ioc);
4728
4729
4730 if (ioc->is_driver_loading) {
4731 ioc->wait_for_discovery_to_complete =
4732 _base_determine_wait_on_discovery(ioc);
4733
4734 return r; /* scan_start and scan_finished support */
4735 }
4736
4737 r = _base_send_port_enable(ioc, sleep_flag);
4738 if (r)
4739 return r;
4740
4741 return r;
4742}
4743
4744/**
4745 * mpt3sas_base_free_resources - free resources controller resources
4746 * @ioc: per adapter object
4747 *
4748 * Return nothing.
4749 */
4750void
4751mpt3sas_base_free_resources(struct MPT3SAS_ADAPTER *ioc)
4752{
Sreekanth Reddyf92363d2012-11-30 07:44:21 +05304753 dexitprintk(ioc, pr_info(MPT3SAS_FMT "%s\n", ioc->name,
4754 __func__));
4755
Joe Lawrencecf9bd21a2013-08-08 16:45:39 -04004756 if (ioc->chip_phys && ioc->chip) {
4757 _base_mask_interrupts(ioc);
4758 ioc->shost_recovery = 1;
4759 _base_make_ioc_ready(ioc, CAN_SLEEP, SOFT_RESET);
4760 ioc->shost_recovery = 0;
4761 }
4762
Sreekanth Reddy580d4e32015-06-30 12:24:50 +05304763 mpt3sas_base_unmap_resources(ioc);
Sreekanth Reddyf92363d2012-11-30 07:44:21 +05304764 return;
4765}
4766
4767/**
4768 * mpt3sas_base_attach - attach controller instance
4769 * @ioc: per adapter object
4770 *
4771 * Returns 0 for success, non-zero for failure.
4772 */
4773int
4774mpt3sas_base_attach(struct MPT3SAS_ADAPTER *ioc)
4775{
4776 int r, i;
4777 int cpu_id, last_cpu_id = 0;
Sreekanth Reddyfb77bb52015-06-30 12:24:47 +05304778 u8 revision;
Sreekanth Reddyf92363d2012-11-30 07:44:21 +05304779
4780 dinitprintk(ioc, pr_info(MPT3SAS_FMT "%s\n", ioc->name,
4781 __func__));
4782
4783 /* setup cpu_msix_table */
4784 ioc->cpu_count = num_online_cpus();
4785 for_each_online_cpu(cpu_id)
4786 last_cpu_id = cpu_id;
4787 ioc->cpu_msix_table_sz = last_cpu_id + 1;
4788 ioc->cpu_msix_table = kzalloc(ioc->cpu_msix_table_sz, GFP_KERNEL);
4789 ioc->reply_queue_count = 1;
4790 if (!ioc->cpu_msix_table) {
4791 dfailprintk(ioc, pr_info(MPT3SAS_FMT
4792 "allocation for cpu_msix_table failed!!!\n",
4793 ioc->name));
4794 r = -ENOMEM;
4795 goto out_free_resources;
4796 }
4797
Sreekanth Reddyfb77bb52015-06-30 12:24:47 +05304798 /* Check whether the controller revision is C0 or above.
4799 * only C0 and above revision controllers support 96 MSI-X vectors.
4800 */
4801 revision = ioc->pdev->revision;
4802
4803 if ((ioc->pdev->device == MPI25_MFGPAGE_DEVID_SAS3004 ||
4804 ioc->pdev->device == MPI25_MFGPAGE_DEVID_SAS3008 ||
4805 ioc->pdev->device == MPI25_MFGPAGE_DEVID_SAS3108_1 ||
4806 ioc->pdev->device == MPI25_MFGPAGE_DEVID_SAS3108_2 ||
4807 ioc->pdev->device == MPI25_MFGPAGE_DEVID_SAS3108_5 ||
4808 ioc->pdev->device == MPI25_MFGPAGE_DEVID_SAS3108_6) &&
4809 (revision >= 0x02))
4810 ioc->msix96_vector = 1;
4811
Sreekanth Reddy9b05c912014-09-12 15:35:31 +05304812 ioc->rdpq_array_enable_assigned = 0;
4813 ioc->dma_mask = 0;
Sreekanth Reddyf92363d2012-11-30 07:44:21 +05304814 r = mpt3sas_base_map_resources(ioc);
4815 if (r)
4816 goto out_free_resources;
4817
4818
4819 pci_set_drvdata(ioc->pdev, ioc->shost);
4820 r = _base_get_ioc_facts(ioc, CAN_SLEEP);
4821 if (r)
4822 goto out_free_resources;
4823
4824 /*
4825 * In SAS3.0,
4826 * SCSI_IO, SMP_PASSTHRU, SATA_PASSTHRU, Target Assist, and
4827 * Target Status - all require the IEEE formated scatter gather
4828 * elements.
4829 */
4830
4831 ioc->build_sg_scmd = &_base_build_sg_scmd_ieee;
4832 ioc->build_sg = &_base_build_sg_ieee;
4833 ioc->build_zero_len_sge = &_base_build_zero_len_sge_ieee;
Sreekanth Reddyf92363d2012-11-30 07:44:21 +05304834 ioc->sge_size_ieee = sizeof(Mpi2IeeeSgeSimple64_t);
4835
4836 /*
4837 * These function pointers for other requests that don't
4838 * the require IEEE scatter gather elements.
4839 *
4840 * For example Configuration Pages and SAS IOUNIT Control don't.
4841 */
4842 ioc->build_sg_mpi = &_base_build_sg;
4843 ioc->build_zero_len_sge_mpi = &_base_build_zero_len_sge;
4844
4845 r = _base_make_ioc_ready(ioc, CAN_SLEEP, SOFT_RESET);
4846 if (r)
4847 goto out_free_resources;
4848
4849 ioc->pfacts = kcalloc(ioc->facts.NumberOfPorts,
4850 sizeof(struct mpt3sas_port_facts), GFP_KERNEL);
4851 if (!ioc->pfacts) {
4852 r = -ENOMEM;
4853 goto out_free_resources;
4854 }
4855
4856 for (i = 0 ; i < ioc->facts.NumberOfPorts; i++) {
4857 r = _base_get_port_facts(ioc, i, CAN_SLEEP);
4858 if (r)
4859 goto out_free_resources;
4860 }
4861
4862 r = _base_allocate_memory_pools(ioc, CAN_SLEEP);
4863 if (r)
4864 goto out_free_resources;
4865
4866 init_waitqueue_head(&ioc->reset_wq);
4867
4868 /* allocate memory pd handle bitmask list */
4869 ioc->pd_handles_sz = (ioc->facts.MaxDevHandle / 8);
4870 if (ioc->facts.MaxDevHandle % 8)
4871 ioc->pd_handles_sz++;
4872 ioc->pd_handles = kzalloc(ioc->pd_handles_sz,
4873 GFP_KERNEL);
4874 if (!ioc->pd_handles) {
4875 r = -ENOMEM;
4876 goto out_free_resources;
4877 }
4878 ioc->blocking_handles = kzalloc(ioc->pd_handles_sz,
4879 GFP_KERNEL);
4880 if (!ioc->blocking_handles) {
4881 r = -ENOMEM;
4882 goto out_free_resources;
4883 }
4884
4885 ioc->fwfault_debug = mpt3sas_fwfault_debug;
4886
4887 /* base internal command bits */
4888 mutex_init(&ioc->base_cmds.mutex);
4889 ioc->base_cmds.reply = kzalloc(ioc->reply_sz, GFP_KERNEL);
4890 ioc->base_cmds.status = MPT3_CMD_NOT_USED;
4891
4892 /* port_enable command bits */
4893 ioc->port_enable_cmds.reply = kzalloc(ioc->reply_sz, GFP_KERNEL);
4894 ioc->port_enable_cmds.status = MPT3_CMD_NOT_USED;
4895
4896 /* transport internal command bits */
4897 ioc->transport_cmds.reply = kzalloc(ioc->reply_sz, GFP_KERNEL);
4898 ioc->transport_cmds.status = MPT3_CMD_NOT_USED;
4899 mutex_init(&ioc->transport_cmds.mutex);
4900
4901 /* scsih internal command bits */
4902 ioc->scsih_cmds.reply = kzalloc(ioc->reply_sz, GFP_KERNEL);
4903 ioc->scsih_cmds.status = MPT3_CMD_NOT_USED;
4904 mutex_init(&ioc->scsih_cmds.mutex);
4905
4906 /* task management internal command bits */
4907 ioc->tm_cmds.reply = kzalloc(ioc->reply_sz, GFP_KERNEL);
4908 ioc->tm_cmds.status = MPT3_CMD_NOT_USED;
4909 mutex_init(&ioc->tm_cmds.mutex);
4910
4911 /* config page internal command bits */
4912 ioc->config_cmds.reply = kzalloc(ioc->reply_sz, GFP_KERNEL);
4913 ioc->config_cmds.status = MPT3_CMD_NOT_USED;
4914 mutex_init(&ioc->config_cmds.mutex);
4915
4916 /* ctl module internal command bits */
4917 ioc->ctl_cmds.reply = kzalloc(ioc->reply_sz, GFP_KERNEL);
4918 ioc->ctl_cmds.sense = kzalloc(SCSI_SENSE_BUFFERSIZE, GFP_KERNEL);
4919 ioc->ctl_cmds.status = MPT3_CMD_NOT_USED;
4920 mutex_init(&ioc->ctl_cmds.mutex);
4921
4922 if (!ioc->base_cmds.reply || !ioc->transport_cmds.reply ||
4923 !ioc->scsih_cmds.reply || !ioc->tm_cmds.reply ||
4924 !ioc->config_cmds.reply || !ioc->ctl_cmds.reply ||
4925 !ioc->ctl_cmds.sense) {
4926 r = -ENOMEM;
4927 goto out_free_resources;
4928 }
4929
4930 for (i = 0; i < MPI2_EVENT_NOTIFY_EVENTMASK_WORDS; i++)
4931 ioc->event_masks[i] = -1;
4932
4933 /* here we enable the events we care about */
4934 _base_unmask_events(ioc, MPI2_EVENT_SAS_DISCOVERY);
4935 _base_unmask_events(ioc, MPI2_EVENT_SAS_BROADCAST_PRIMITIVE);
4936 _base_unmask_events(ioc, MPI2_EVENT_SAS_TOPOLOGY_CHANGE_LIST);
4937 _base_unmask_events(ioc, MPI2_EVENT_SAS_DEVICE_STATUS_CHANGE);
4938 _base_unmask_events(ioc, MPI2_EVENT_SAS_ENCL_DEVICE_STATUS_CHANGE);
4939 _base_unmask_events(ioc, MPI2_EVENT_IR_CONFIGURATION_CHANGE_LIST);
4940 _base_unmask_events(ioc, MPI2_EVENT_IR_VOLUME);
4941 _base_unmask_events(ioc, MPI2_EVENT_IR_PHYSICAL_DISK);
4942 _base_unmask_events(ioc, MPI2_EVENT_IR_OPERATION_STATUS);
4943 _base_unmask_events(ioc, MPI2_EVENT_LOG_ENTRY_ADDED);
Sreekanth Reddy2d8ce8c2015-01-12 11:38:56 +05304944 _base_unmask_events(ioc, MPI2_EVENT_TEMP_THRESHOLD);
Sreekanth Reddyf92363d2012-11-30 07:44:21 +05304945
4946 r = _base_make_ioc_operational(ioc, CAN_SLEEP);
4947 if (r)
4948 goto out_free_resources;
4949
4950 return 0;
4951
4952 out_free_resources:
4953
4954 ioc->remove_host = 1;
4955
4956 mpt3sas_base_free_resources(ioc);
4957 _base_release_memory_pools(ioc);
4958 pci_set_drvdata(ioc->pdev, NULL);
4959 kfree(ioc->cpu_msix_table);
4960 kfree(ioc->pd_handles);
4961 kfree(ioc->blocking_handles);
4962 kfree(ioc->tm_cmds.reply);
4963 kfree(ioc->transport_cmds.reply);
4964 kfree(ioc->scsih_cmds.reply);
4965 kfree(ioc->config_cmds.reply);
4966 kfree(ioc->base_cmds.reply);
4967 kfree(ioc->port_enable_cmds.reply);
4968 kfree(ioc->ctl_cmds.reply);
4969 kfree(ioc->ctl_cmds.sense);
4970 kfree(ioc->pfacts);
4971 ioc->ctl_cmds.reply = NULL;
4972 ioc->base_cmds.reply = NULL;
4973 ioc->tm_cmds.reply = NULL;
4974 ioc->scsih_cmds.reply = NULL;
4975 ioc->transport_cmds.reply = NULL;
4976 ioc->config_cmds.reply = NULL;
4977 ioc->pfacts = NULL;
4978 return r;
4979}
4980
4981
4982/**
4983 * mpt3sas_base_detach - remove controller instance
4984 * @ioc: per adapter object
4985 *
4986 * Return nothing.
4987 */
4988void
4989mpt3sas_base_detach(struct MPT3SAS_ADAPTER *ioc)
4990{
4991 dexitprintk(ioc, pr_info(MPT3SAS_FMT "%s\n", ioc->name,
4992 __func__));
4993
4994 mpt3sas_base_stop_watchdog(ioc);
4995 mpt3sas_base_free_resources(ioc);
4996 _base_release_memory_pools(ioc);
4997 pci_set_drvdata(ioc->pdev, NULL);
4998 kfree(ioc->cpu_msix_table);
4999 kfree(ioc->pd_handles);
5000 kfree(ioc->blocking_handles);
5001 kfree(ioc->pfacts);
5002 kfree(ioc->ctl_cmds.reply);
5003 kfree(ioc->ctl_cmds.sense);
5004 kfree(ioc->base_cmds.reply);
5005 kfree(ioc->port_enable_cmds.reply);
5006 kfree(ioc->tm_cmds.reply);
5007 kfree(ioc->transport_cmds.reply);
5008 kfree(ioc->scsih_cmds.reply);
5009 kfree(ioc->config_cmds.reply);
5010}
5011
5012/**
5013 * _base_reset_handler - reset callback handler (for base)
5014 * @ioc: per adapter object
5015 * @reset_phase: phase
5016 *
5017 * The handler for doing any required cleanup or initialization.
5018 *
5019 * The reset phase can be MPT3_IOC_PRE_RESET, MPT3_IOC_AFTER_RESET,
5020 * MPT3_IOC_DONE_RESET
5021 *
5022 * Return nothing.
5023 */
5024static void
5025_base_reset_handler(struct MPT3SAS_ADAPTER *ioc, int reset_phase)
5026{
5027 mpt3sas_scsih_reset_handler(ioc, reset_phase);
5028 mpt3sas_ctl_reset_handler(ioc, reset_phase);
5029 switch (reset_phase) {
5030 case MPT3_IOC_PRE_RESET:
5031 dtmprintk(ioc, pr_info(MPT3SAS_FMT
5032 "%s: MPT3_IOC_PRE_RESET\n", ioc->name, __func__));
5033 break;
5034 case MPT3_IOC_AFTER_RESET:
5035 dtmprintk(ioc, pr_info(MPT3SAS_FMT
5036 "%s: MPT3_IOC_AFTER_RESET\n", ioc->name, __func__));
5037 if (ioc->transport_cmds.status & MPT3_CMD_PENDING) {
5038 ioc->transport_cmds.status |= MPT3_CMD_RESET;
5039 mpt3sas_base_free_smid(ioc, ioc->transport_cmds.smid);
5040 complete(&ioc->transport_cmds.done);
5041 }
5042 if (ioc->base_cmds.status & MPT3_CMD_PENDING) {
5043 ioc->base_cmds.status |= MPT3_CMD_RESET;
5044 mpt3sas_base_free_smid(ioc, ioc->base_cmds.smid);
5045 complete(&ioc->base_cmds.done);
5046 }
5047 if (ioc->port_enable_cmds.status & MPT3_CMD_PENDING) {
5048 ioc->port_enable_failed = 1;
5049 ioc->port_enable_cmds.status |= MPT3_CMD_RESET;
5050 mpt3sas_base_free_smid(ioc, ioc->port_enable_cmds.smid);
5051 if (ioc->is_driver_loading) {
5052 ioc->start_scan_failed =
5053 MPI2_IOCSTATUS_INTERNAL_ERROR;
5054 ioc->start_scan = 0;
5055 ioc->port_enable_cmds.status =
5056 MPT3_CMD_NOT_USED;
5057 } else
5058 complete(&ioc->port_enable_cmds.done);
5059 }
5060 if (ioc->config_cmds.status & MPT3_CMD_PENDING) {
5061 ioc->config_cmds.status |= MPT3_CMD_RESET;
5062 mpt3sas_base_free_smid(ioc, ioc->config_cmds.smid);
5063 ioc->config_cmds.smid = USHRT_MAX;
5064 complete(&ioc->config_cmds.done);
5065 }
5066 break;
5067 case MPT3_IOC_DONE_RESET:
5068 dtmprintk(ioc, pr_info(MPT3SAS_FMT
5069 "%s: MPT3_IOC_DONE_RESET\n", ioc->name, __func__));
5070 break;
5071 }
5072}
5073
5074/**
5075 * _wait_for_commands_to_complete - reset controller
5076 * @ioc: Pointer to MPT_ADAPTER structure
5077 * @sleep_flag: CAN_SLEEP or NO_SLEEP
5078 *
5079 * This function waiting(3s) for all pending commands to complete
5080 * prior to putting controller in reset.
5081 */
5082static void
5083_wait_for_commands_to_complete(struct MPT3SAS_ADAPTER *ioc, int sleep_flag)
5084{
5085 u32 ioc_state;
5086 unsigned long flags;
5087 u16 i;
5088
5089 ioc->pending_io_count = 0;
5090 if (sleep_flag != CAN_SLEEP)
5091 return;
5092
5093 ioc_state = mpt3sas_base_get_iocstate(ioc, 0);
5094 if ((ioc_state & MPI2_IOC_STATE_MASK) != MPI2_IOC_STATE_OPERATIONAL)
5095 return;
5096
5097 /* pending command count */
5098 spin_lock_irqsave(&ioc->scsi_lookup_lock, flags);
5099 for (i = 0; i < ioc->scsiio_depth; i++)
5100 if (ioc->scsi_lookup[i].cb_idx != 0xFF)
5101 ioc->pending_io_count++;
5102 spin_unlock_irqrestore(&ioc->scsi_lookup_lock, flags);
5103
5104 if (!ioc->pending_io_count)
5105 return;
5106
5107 /* wait for pending commands to complete */
5108 wait_event_timeout(ioc->reset_wq, ioc->pending_io_count == 0, 10 * HZ);
5109}
5110
5111/**
5112 * mpt3sas_base_hard_reset_handler - reset controller
5113 * @ioc: Pointer to MPT_ADAPTER structure
5114 * @sleep_flag: CAN_SLEEP or NO_SLEEP
5115 * @type: FORCE_BIG_HAMMER or SOFT_RESET
5116 *
5117 * Returns 0 for success, non-zero for failure.
5118 */
5119int
5120mpt3sas_base_hard_reset_handler(struct MPT3SAS_ADAPTER *ioc, int sleep_flag,
5121 enum reset_type type)
5122{
5123 int r;
5124 unsigned long flags;
5125 u32 ioc_state;
5126 u8 is_fault = 0, is_trigger = 0;
5127
5128 dtmprintk(ioc, pr_info(MPT3SAS_FMT "%s: enter\n", ioc->name,
5129 __func__));
5130
5131 if (ioc->pci_error_recovery) {
5132 pr_err(MPT3SAS_FMT "%s: pci error recovery reset\n",
5133 ioc->name, __func__);
5134 r = 0;
5135 goto out_unlocked;
5136 }
5137
5138 if (mpt3sas_fwfault_debug)
5139 mpt3sas_halt_firmware(ioc);
5140
5141 /* TODO - What we really should be doing is pulling
5142 * out all the code associated with NO_SLEEP; its never used.
5143 * That is legacy code from mpt fusion driver, ported over.
5144 * I will leave this BUG_ON here for now till its been resolved.
5145 */
5146 BUG_ON(sleep_flag == NO_SLEEP);
5147
5148 /* wait for an active reset in progress to complete */
5149 if (!mutex_trylock(&ioc->reset_in_progress_mutex)) {
5150 do {
5151 ssleep(1);
5152 } while (ioc->shost_recovery == 1);
5153 dtmprintk(ioc, pr_info(MPT3SAS_FMT "%s: exit\n", ioc->name,
5154 __func__));
5155 return ioc->ioc_reset_in_progress_status;
5156 }
5157
5158 spin_lock_irqsave(&ioc->ioc_reset_in_progress_lock, flags);
5159 ioc->shost_recovery = 1;
5160 spin_unlock_irqrestore(&ioc->ioc_reset_in_progress_lock, flags);
5161
5162 if ((ioc->diag_buffer_status[MPI2_DIAG_BUF_TYPE_TRACE] &
5163 MPT3_DIAG_BUFFER_IS_REGISTERED) &&
5164 (!(ioc->diag_buffer_status[MPI2_DIAG_BUF_TYPE_TRACE] &
5165 MPT3_DIAG_BUFFER_IS_RELEASED))) {
5166 is_trigger = 1;
5167 ioc_state = mpt3sas_base_get_iocstate(ioc, 0);
5168 if ((ioc_state & MPI2_IOC_STATE_MASK) == MPI2_IOC_STATE_FAULT)
5169 is_fault = 1;
5170 }
5171 _base_reset_handler(ioc, MPT3_IOC_PRE_RESET);
5172 _wait_for_commands_to_complete(ioc, sleep_flag);
5173 _base_mask_interrupts(ioc);
5174 r = _base_make_ioc_ready(ioc, sleep_flag, type);
5175 if (r)
5176 goto out;
5177 _base_reset_handler(ioc, MPT3_IOC_AFTER_RESET);
5178
5179 /* If this hard reset is called while port enable is active, then
5180 * there is no reason to call make_ioc_operational
5181 */
5182 if (ioc->is_driver_loading && ioc->port_enable_failed) {
5183 ioc->remove_host = 1;
5184 r = -EFAULT;
5185 goto out;
5186 }
5187 r = _base_get_ioc_facts(ioc, CAN_SLEEP);
5188 if (r)
5189 goto out;
Sreekanth Reddy9b05c912014-09-12 15:35:31 +05305190
5191 if (ioc->rdpq_array_enable && !ioc->rdpq_array_capable)
5192 panic("%s: Issue occurred with flashing controller firmware."
5193 "Please reboot the system and ensure that the correct"
5194 " firmware version is running\n", ioc->name);
5195
Sreekanth Reddyf92363d2012-11-30 07:44:21 +05305196 r = _base_make_ioc_operational(ioc, sleep_flag);
5197 if (!r)
5198 _base_reset_handler(ioc, MPT3_IOC_DONE_RESET);
5199
5200 out:
5201 dtmprintk(ioc, pr_info(MPT3SAS_FMT "%s: %s\n",
5202 ioc->name, __func__, ((r == 0) ? "SUCCESS" : "FAILED")));
5203
5204 spin_lock_irqsave(&ioc->ioc_reset_in_progress_lock, flags);
5205 ioc->ioc_reset_in_progress_status = r;
5206 ioc->shost_recovery = 0;
5207 spin_unlock_irqrestore(&ioc->ioc_reset_in_progress_lock, flags);
5208 ioc->ioc_reset_count++;
5209 mutex_unlock(&ioc->reset_in_progress_mutex);
5210
5211 out_unlocked:
5212 if ((r == 0) && is_trigger) {
5213 if (is_fault)
5214 mpt3sas_trigger_master(ioc, MASTER_TRIGGER_FW_FAULT);
5215 else
5216 mpt3sas_trigger_master(ioc,
5217 MASTER_TRIGGER_ADAPTER_RESET);
5218 }
5219 dtmprintk(ioc, pr_info(MPT3SAS_FMT "%s: exit\n", ioc->name,
5220 __func__));
5221 return r;
5222}