blob: 307d545b9a2cf73f67fc8e967c2490dd36ae5fbf [file] [log] [blame]
Marc Zyngier021f6532014-06-30 16:01:31 +01001/*
2 * Copyright (C) 2013, 2014 ARM Limited, All Rights Reserved.
3 * Author: Marc Zyngier <marc.zyngier@arm.com>
4 *
5 * This program is free software; you can redistribute it and/or modify
6 * it under the terms of the GNU General Public License version 2 as
7 * published by the Free Software Foundation.
8 *
9 * This program is distributed in the hope that it will be useful,
10 * but WITHOUT ANY WARRANTY; without even the implied warranty of
11 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
12 * GNU General Public License for more details.
13 *
14 * You should have received a copy of the GNU General Public License
15 * along with this program. If not, see <http://www.gnu.org/licenses/>.
16 */
17
Julien Grall68628bb2016-04-11 16:32:55 +010018#define pr_fmt(fmt) "GICv3: " fmt
19
Tomasz Nowickiffa7d612016-01-19 14:11:15 +010020#include <linux/acpi.h>
Marc Zyngier021f6532014-06-30 16:01:31 +010021#include <linux/cpu.h>
Sudeep Holla3708d522014-08-26 16:03:35 +010022#include <linux/cpu_pm.h>
Marc Zyngier021f6532014-06-30 16:01:31 +010023#include <linux/delay.h>
24#include <linux/interrupt.h>
Tomasz Nowickiffa7d612016-01-19 14:11:15 +010025#include <linux/irqdomain.h>
Marc Zyngier021f6532014-06-30 16:01:31 +010026#include <linux/of.h>
27#include <linux/of_address.h>
28#include <linux/of_irq.h>
29#include <linux/percpu.h>
30#include <linux/slab.h>
Channagoud Kadabidf164542016-09-19 20:24:21 -070031#include <linux/msm_rtb.h>
Marc Zyngier021f6532014-06-30 16:01:31 +010032
Joel Porquet41a83e02015-07-07 17:11:46 -040033#include <linux/irqchip.h>
Julien Grall1839e572016-04-11 16:32:57 +010034#include <linux/irqchip/arm-gic-common.h>
Marc Zyngier021f6532014-06-30 16:01:31 +010035#include <linux/irqchip/arm-gic-v3.h>
Marc Zyngiere3825ba2016-04-11 09:57:54 +010036#include <linux/irqchip/irq-partition-percpu.h>
Marc Zyngier021f6532014-06-30 16:01:31 +010037
38#include <asm/cputype.h>
39#include <asm/exception.h>
40#include <asm/smp_plat.h>
Marc Zyngier0b6a3da2015-08-26 17:00:42 +010041#include <asm/virt.h>
Marc Zyngier021f6532014-06-30 16:01:31 +010042
Runmin Wangcdf2b972016-06-23 11:13:24 -070043#include <linux/syscore_ops.h>
44
Marc Zyngier021f6532014-06-30 16:01:31 +010045#include "irq-gic-common.h"
Marc Zyngier021f6532014-06-30 16:01:31 +010046
Marc Zyngierf5c14342014-11-24 14:35:10 +000047struct redist_region {
48 void __iomem *redist_base;
49 phys_addr_t phys_base;
Tomasz Nowickib70fb7a2016-01-19 14:11:16 +010050 bool single_redist;
Marc Zyngierf5c14342014-11-24 14:35:10 +000051};
52
Marc Zyngier021f6532014-06-30 16:01:31 +010053struct gic_chip_data {
Marc Zyngiere3825ba2016-04-11 09:57:54 +010054 struct fwnode_handle *fwnode;
Marc Zyngier021f6532014-06-30 16:01:31 +010055 void __iomem *dist_base;
Marc Zyngierf5c14342014-11-24 14:35:10 +000056 struct redist_region *redist_regions;
57 struct rdists rdists;
Marc Zyngier021f6532014-06-30 16:01:31 +010058 struct irq_domain *domain;
59 u64 redist_stride;
Marc Zyngierf5c14342014-11-24 14:35:10 +000060 u32 nr_redist_regions;
Marc Zyngier021f6532014-06-30 16:01:31 +010061 unsigned int irq_nr;
Marc Zyngiere3825ba2016-04-11 09:57:54 +010062 struct partition_desc *ppi_descs[16];
Marc Zyngier021f6532014-06-30 16:01:31 +010063};
64
65static struct gic_chip_data gic_data __read_mostly;
Marc Zyngier0b6a3da2015-08-26 17:00:42 +010066static struct static_key supports_deactivate = STATIC_KEY_INIT_TRUE;
Marc Zyngier021f6532014-06-30 16:01:31 +010067
Julien Grall1839e572016-04-11 16:32:57 +010068static struct gic_kvm_info gic_v3_kvm_info;
69
Marc Zyngierf5c14342014-11-24 14:35:10 +000070#define gic_data_rdist() (this_cpu_ptr(gic_data.rdists.rdist))
71#define gic_data_rdist_rd_base() (gic_data_rdist()->rd_base)
Marc Zyngier021f6532014-06-30 16:01:31 +010072#define gic_data_rdist_sgi_base() (gic_data_rdist_rd_base() + SZ_64K)
73
74/* Our default, arbitrary priority value. Linux only uses one anyway. */
75#define DEFAULT_PMR_VALUE 0xf0
76
77static inline unsigned int gic_irq(struct irq_data *d)
78{
79 return d->hwirq;
80}
81
82static inline int gic_irq_in_rdist(struct irq_data *d)
83{
84 return gic_irq(d) < 32;
85}
86
87static inline void __iomem *gic_dist_base(struct irq_data *d)
88{
89 if (gic_irq_in_rdist(d)) /* SGI+PPI -> SGI_base for this CPU */
90 return gic_data_rdist_sgi_base();
91
92 if (d->hwirq <= 1023) /* SPI -> dist_base */
93 return gic_data.dist_base;
94
Marc Zyngier021f6532014-06-30 16:01:31 +010095 return NULL;
96}
97
98static void gic_do_wait_for_rwp(void __iomem *base)
99{
100 u32 count = 1000000; /* 1s! */
101
Runmin Wang62c17dc2016-09-09 17:33:20 -0700102 while (readl_relaxed_no_log(base + GICD_CTLR) & GICD_CTLR_RWP) {
Marc Zyngier021f6532014-06-30 16:01:31 +0100103 count--;
104 if (!count) {
105 pr_err_ratelimited("RWP timeout, gone fishing\n");
106 return;
107 }
108 cpu_relax();
109 udelay(1);
110 };
111}
112
113/* Wait for completion of a distributor change */
114static void gic_dist_wait_for_rwp(void)
115{
116 gic_do_wait_for_rwp(gic_data.dist_base);
117}
118
119/* Wait for completion of a redistributor change */
120static void gic_redist_wait_for_rwp(void)
121{
122 gic_do_wait_for_rwp(gic_data_rdist_rd_base());
123}
124
Jean-Philippe Brucker7936e912015-10-01 13:47:14 +0100125#ifdef CONFIG_ARM64
Robert Richter8ac2a172015-09-21 22:58:39 +0200126static DEFINE_STATIC_KEY_FALSE(is_cavium_thunderx);
Robert Richter6d4e11c2015-09-21 22:58:35 +0200127
128static u64 __maybe_unused gic_read_iar(void)
129{
Robert Richter8ac2a172015-09-21 22:58:39 +0200130 if (static_branch_unlikely(&is_cavium_thunderx))
Robert Richter6d4e11c2015-09-21 22:58:35 +0200131 return gic_read_iar_cavium_thunderx();
132 else
133 return gic_read_iar_common();
134}
Jean-Philippe Brucker7936e912015-10-01 13:47:14 +0100135#endif
Marc Zyngier021f6532014-06-30 16:01:31 +0100136
Lingutla Chandrasekhard3b73782017-08-31 16:31:05 +0530137/*
138 * gic_show_pending_irq - Shows the pending interrupts
139 * Note: Interrupts should be disabled on the cpu from which
140 * this is called to get accurate list of pending interrupts.
141 */
142void gic_show_pending_irqs(void)
143{
144 void __iomem *base;
145 u32 pending[32], enabled;
146 unsigned int j;
147
148 base = gic_data.dist_base;
149 for (j = 0; j * 32 < gic_data.irq_nr; j++) {
150 enabled = readl_relaxed(base +
151 GICD_ISENABLER + j * 4);
152 pending[j] = readl_relaxed(base +
153 GICD_ISPENDR + j * 4);
154 pending[j] &= enabled;
155 pr_err("Pending irqs[%d] %x\n", j, pending[j]);
156 }
157}
158
159/*
160 * get_gic_highpri_irq - Returns next high priority interrupt on current CPU
161 */
162unsigned int get_gic_highpri_irq(void)
163{
164 unsigned long flags;
165 unsigned int val = 0;
166
167 local_irq_save(flags);
168 val = read_gicreg(ICC_HPPIR1_EL1);
169 local_irq_restore(flags);
170
171 if (val >= 1020)
172 return 0;
173 return val;
174}
175
Sudeep Hollaa2c22512014-08-26 16:03:34 +0100176static void gic_enable_redist(bool enable)
Marc Zyngier021f6532014-06-30 16:01:31 +0100177{
178 void __iomem *rbase;
179 u32 count = 1000000; /* 1s! */
180 u32 val;
181
182 rbase = gic_data_rdist_rd_base();
183
Marc Zyngier021f6532014-06-30 16:01:31 +0100184 val = readl_relaxed(rbase + GICR_WAKER);
Sudeep Hollaa2c22512014-08-26 16:03:34 +0100185 if (enable)
186 /* Wake up this CPU redistributor */
187 val &= ~GICR_WAKER_ProcessorSleep;
188 else
189 val |= GICR_WAKER_ProcessorSleep;
Marc Zyngier021f6532014-06-30 16:01:31 +0100190 writel_relaxed(val, rbase + GICR_WAKER);
191
Sudeep Hollaa2c22512014-08-26 16:03:34 +0100192 if (!enable) { /* Check that GICR_WAKER is writeable */
193 val = readl_relaxed(rbase + GICR_WAKER);
194 if (!(val & GICR_WAKER_ProcessorSleep))
195 return; /* No PM support in this redistributor */
196 }
197
Dan Carpenterd102eb52016-10-14 10:26:21 +0300198 while (--count) {
Sudeep Hollaa2c22512014-08-26 16:03:34 +0100199 val = readl_relaxed(rbase + GICR_WAKER);
Andrew Jonescf1d9d12016-05-11 21:23:17 +0200200 if (enable ^ (bool)(val & GICR_WAKER_ChildrenAsleep))
Sudeep Hollaa2c22512014-08-26 16:03:34 +0100201 break;
Marc Zyngier021f6532014-06-30 16:01:31 +0100202 cpu_relax();
203 udelay(1);
204 };
Sudeep Hollaa2c22512014-08-26 16:03:34 +0100205 if (!count)
206 pr_err_ratelimited("redistributor failed to %s...\n",
207 enable ? "wakeup" : "sleep");
Marc Zyngier021f6532014-06-30 16:01:31 +0100208}
209
210/*
211 * Routines to disable, enable, EOI and route interrupts
212 */
Marc Zyngierb594c6e2015-03-18 11:01:24 +0000213static int gic_peek_irq(struct irq_data *d, u32 offset)
214{
215 u32 mask = 1 << (gic_irq(d) % 32);
216 void __iomem *base;
217
218 if (gic_irq_in_rdist(d))
219 base = gic_data_rdist_sgi_base();
220 else
221 base = gic_data.dist_base;
222
Runmin Wang62c17dc2016-09-09 17:33:20 -0700223 return !!(readl_relaxed_no_log(base + offset + (gic_irq(d) / 32) * 4) & mask);
Marc Zyngierb594c6e2015-03-18 11:01:24 +0000224}
225
Marc Zyngier021f6532014-06-30 16:01:31 +0100226static void gic_poke_irq(struct irq_data *d, u32 offset)
227{
228 u32 mask = 1 << (gic_irq(d) % 32);
229 void (*rwp_wait)(void);
230 void __iomem *base;
231
232 if (gic_irq_in_rdist(d)) {
233 base = gic_data_rdist_sgi_base();
234 rwp_wait = gic_redist_wait_for_rwp;
235 } else {
236 base = gic_data.dist_base;
237 rwp_wait = gic_dist_wait_for_rwp;
238 }
239
240 writel_relaxed(mask, base + offset + (gic_irq(d) / 32) * 4);
241 rwp_wait();
242}
243
Marc Zyngier021f6532014-06-30 16:01:31 +0100244static void gic_mask_irq(struct irq_data *d)
245{
246 gic_poke_irq(d, GICD_ICENABLER);
247}
248
Marc Zyngier0b6a3da2015-08-26 17:00:42 +0100249static void gic_eoimode1_mask_irq(struct irq_data *d)
250{
251 gic_mask_irq(d);
Marc Zyngier530bf352015-08-26 17:00:43 +0100252 /*
253 * When masking a forwarded interrupt, make sure it is
254 * deactivated as well.
255 *
256 * This ensures that an interrupt that is getting
257 * disabled/masked will not get "stuck", because there is
258 * noone to deactivate it (guest is being terminated).
259 */
Thomas Gleixner4df7f542015-09-15 13:19:16 +0200260 if (irqd_is_forwarded_to_vcpu(d))
Marc Zyngier530bf352015-08-26 17:00:43 +0100261 gic_poke_irq(d, GICD_ICACTIVER);
Marc Zyngier0b6a3da2015-08-26 17:00:42 +0100262}
263
Marc Zyngier021f6532014-06-30 16:01:31 +0100264static void gic_unmask_irq(struct irq_data *d)
265{
266 gic_poke_irq(d, GICD_ISENABLER);
267}
268
Marc Zyngierb594c6e2015-03-18 11:01:24 +0000269static int gic_irq_set_irqchip_state(struct irq_data *d,
270 enum irqchip_irq_state which, bool val)
271{
272 u32 reg;
273
274 if (d->hwirq >= gic_data.irq_nr) /* PPI/SPI only */
275 return -EINVAL;
276
277 switch (which) {
278 case IRQCHIP_STATE_PENDING:
279 reg = val ? GICD_ISPENDR : GICD_ICPENDR;
280 break;
281
282 case IRQCHIP_STATE_ACTIVE:
283 reg = val ? GICD_ISACTIVER : GICD_ICACTIVER;
284 break;
285
286 case IRQCHIP_STATE_MASKED:
287 reg = val ? GICD_ICENABLER : GICD_ISENABLER;
288 break;
289
290 default:
291 return -EINVAL;
292 }
293
294 gic_poke_irq(d, reg);
295 return 0;
296}
297
298static int gic_irq_get_irqchip_state(struct irq_data *d,
299 enum irqchip_irq_state which, bool *val)
300{
301 if (d->hwirq >= gic_data.irq_nr) /* PPI/SPI only */
302 return -EINVAL;
303
304 switch (which) {
305 case IRQCHIP_STATE_PENDING:
306 *val = gic_peek_irq(d, GICD_ISPENDR);
307 break;
308
309 case IRQCHIP_STATE_ACTIVE:
310 *val = gic_peek_irq(d, GICD_ISACTIVER);
311 break;
312
313 case IRQCHIP_STATE_MASKED:
314 *val = !gic_peek_irq(d, GICD_ISENABLER);
315 break;
316
317 default:
318 return -EINVAL;
319 }
320
321 return 0;
322}
323
Marc Zyngier021f6532014-06-30 16:01:31 +0100324static void gic_eoi_irq(struct irq_data *d)
325{
326 gic_write_eoir(gic_irq(d));
327}
328
Marc Zyngier0b6a3da2015-08-26 17:00:42 +0100329static void gic_eoimode1_eoi_irq(struct irq_data *d)
330{
331 /*
Marc Zyngier530bf352015-08-26 17:00:43 +0100332 * No need to deactivate an LPI, or an interrupt that
333 * is is getting forwarded to a vcpu.
Marc Zyngier0b6a3da2015-08-26 17:00:42 +0100334 */
Thomas Gleixner4df7f542015-09-15 13:19:16 +0200335 if (gic_irq(d) >= 8192 || irqd_is_forwarded_to_vcpu(d))
Marc Zyngier0b6a3da2015-08-26 17:00:42 +0100336 return;
337 gic_write_dir(gic_irq(d));
338}
339
Marc Zyngier021f6532014-06-30 16:01:31 +0100340static int gic_set_type(struct irq_data *d, unsigned int type)
341{
342 unsigned int irq = gic_irq(d);
343 void (*rwp_wait)(void);
344 void __iomem *base;
345
346 /* Interrupt configuration for SGIs can't be changed */
347 if (irq < 16)
348 return -EINVAL;
349
Liviu Dudaufb7e7de2015-01-20 16:52:59 +0000350 /* SPIs have restrictions on the supported types */
351 if (irq >= 32 && type != IRQ_TYPE_LEVEL_HIGH &&
352 type != IRQ_TYPE_EDGE_RISING)
Marc Zyngier021f6532014-06-30 16:01:31 +0100353 return -EINVAL;
354
355 if (gic_irq_in_rdist(d)) {
356 base = gic_data_rdist_sgi_base();
357 rwp_wait = gic_redist_wait_for_rwp;
358 } else {
359 base = gic_data.dist_base;
360 rwp_wait = gic_dist_wait_for_rwp;
361 }
362
Liviu Dudaufb7e7de2015-01-20 16:52:59 +0000363 return gic_configure_irq(irq, type, base, rwp_wait);
Marc Zyngier021f6532014-06-30 16:01:31 +0100364}
365
Marc Zyngier530bf352015-08-26 17:00:43 +0100366static int gic_irq_set_vcpu_affinity(struct irq_data *d, void *vcpu)
367{
Thomas Gleixner4df7f542015-09-15 13:19:16 +0200368 if (vcpu)
369 irqd_set_forwarded_to_vcpu(d);
370 else
371 irqd_clr_forwarded_to_vcpu(d);
Marc Zyngier530bf352015-08-26 17:00:43 +0100372 return 0;
373}
374
Runmin Wangcdf2b972016-06-23 11:13:24 -0700375#ifdef CONFIG_PM
376
377static int gic_suspend(void)
378{
379 return 0;
380}
381
382static void gic_show_resume_irq(struct gic_chip_data *gic)
383{
384 unsigned int i;
385 u32 enabled;
386 u32 pending[32];
387 void __iomem *base = gic_data.dist_base;
388
389 if (!msm_show_resume_irq_mask)
390 return;
391
392 for (i = 0; i * 32 < gic->irq_nr; i++) {
393 enabled = readl_relaxed(base + GICD_ICENABLER + i * 4);
394 pending[i] = readl_relaxed(base + GICD_ISPENDR + i * 4);
395 pending[i] &= enabled;
396 }
397
398 for (i = find_first_bit((unsigned long *)pending, gic->irq_nr);
399 i < gic->irq_nr;
400 i = find_next_bit((unsigned long *)pending, gic->irq_nr, i+1)) {
401 unsigned int irq = irq_find_mapping(gic->domain, i);
402 struct irq_desc *desc = irq_to_desc(irq);
403 const char *name = "null";
404
405 if (desc == NULL)
406 name = "stray irq";
407 else if (desc->action && desc->action->name)
408 name = desc->action->name;
409
410 pr_warn("%s: %d triggered %s\n", __func__, irq, name);
411 }
412}
413
414static void gic_resume_one(struct gic_chip_data *gic)
415{
416 gic_show_resume_irq(gic);
417}
418
419static void gic_resume(void)
420{
421 gic_resume_one(&gic_data);
422}
423
424static struct syscore_ops gic_syscore_ops = {
425 .suspend = gic_suspend,
426 .resume = gic_resume,
427};
428
429static int __init gic_init_sys(void)
430{
431 register_syscore_ops(&gic_syscore_ops);
432 return 0;
433}
434arch_initcall(gic_init_sys);
435
436#endif
437
Jean-Philippe Bruckerf6c86a42015-10-01 13:47:15 +0100438static u64 gic_mpidr_to_affinity(unsigned long mpidr)
Marc Zyngier021f6532014-06-30 16:01:31 +0100439{
440 u64 aff;
441
Jean-Philippe Bruckerf6c86a42015-10-01 13:47:15 +0100442 aff = ((u64)MPIDR_AFFINITY_LEVEL(mpidr, 3) << 32 |
Marc Zyngier021f6532014-06-30 16:01:31 +0100443 MPIDR_AFFINITY_LEVEL(mpidr, 2) << 16 |
444 MPIDR_AFFINITY_LEVEL(mpidr, 1) << 8 |
445 MPIDR_AFFINITY_LEVEL(mpidr, 0));
446
447 return aff;
448}
449
450static asmlinkage void __exception_irq_entry gic_handle_irq(struct pt_regs *regs)
451{
Jean-Philippe Bruckerf6c86a42015-10-01 13:47:15 +0100452 u32 irqnr;
Marc Zyngier021f6532014-06-30 16:01:31 +0100453
454 do {
455 irqnr = gic_read_iar();
456
Marc Zyngierda33f312014-11-24 14:35:18 +0000457 if (likely(irqnr > 15 && irqnr < 1020) || irqnr >= 8192) {
Marc Zyngierebc6de02014-08-26 11:03:33 +0100458 int err;
Marc Zyngier0b6a3da2015-08-26 17:00:42 +0100459
Channagoud Kadabidf164542016-09-19 20:24:21 -0700460 uncached_logk(LOGK_IRQ, (void *)(uintptr_t)irqnr);
Marc Zyngier0b6a3da2015-08-26 17:00:42 +0100461 if (static_key_true(&supports_deactivate))
462 gic_write_eoir(irqnr);
463
Marc Zyngierebc6de02014-08-26 11:03:33 +0100464 err = handle_domain_irq(gic_data.domain, irqnr, regs);
465 if (err) {
Marc Zyngierda33f312014-11-24 14:35:18 +0000466 WARN_ONCE(true, "Unexpected interrupt received!\n");
Marc Zyngier0b6a3da2015-08-26 17:00:42 +0100467 if (static_key_true(&supports_deactivate)) {
468 if (irqnr < 8192)
469 gic_write_dir(irqnr);
470 } else {
471 gic_write_eoir(irqnr);
472 }
Marc Zyngier021f6532014-06-30 16:01:31 +0100473 }
Marc Zyngierebc6de02014-08-26 11:03:33 +0100474 continue;
Marc Zyngier021f6532014-06-30 16:01:31 +0100475 }
476 if (irqnr < 16) {
Channagoud Kadabidf164542016-09-19 20:24:21 -0700477 uncached_logk(LOGK_IRQ, (void *)(uintptr_t)irqnr);
Marc Zyngier021f6532014-06-30 16:01:31 +0100478 gic_write_eoir(irqnr);
Marc Zyngier0b6a3da2015-08-26 17:00:42 +0100479 if (static_key_true(&supports_deactivate))
480 gic_write_dir(irqnr);
Marc Zyngier021f6532014-06-30 16:01:31 +0100481#ifdef CONFIG_SMP
Will Deaconf86c4fb2016-04-26 12:00:00 +0100482 /*
483 * Unlike GICv2, we don't need an smp_rmb() here.
484 * The control dependency from gic_read_iar to
485 * the ISB in gic_write_eoir is enough to ensure
486 * that any shared data read by handle_IPI will
487 * be read after the ACK.
488 */
Marc Zyngier021f6532014-06-30 16:01:31 +0100489 handle_IPI(irqnr, regs);
490#else
491 WARN_ONCE(true, "Unexpected SGI received!\n");
492#endif
493 continue;
494 }
495 } while (irqnr != ICC_IAR1_EL1_SPURIOUS);
496}
497
498static void __init gic_dist_init(void)
499{
500 unsigned int i;
501 u64 affinity;
502 void __iomem *base = gic_data.dist_base;
503
504 /* Disable the distributor */
505 writel_relaxed(0, base + GICD_CTLR);
506 gic_dist_wait_for_rwp();
507
Marc Zyngier7c9b9732016-05-06 19:41:56 +0100508 /*
509 * Configure SPIs as non-secure Group-1. This will only matter
510 * if the GIC only has a single security state. This will not
511 * do the right thing if the kernel is running in secure mode,
512 * but that's not the intended use case anyway.
513 */
514 for (i = 32; i < gic_data.irq_nr; i += 32)
515 writel_relaxed(~0, base + GICD_IGROUPR + i / 8);
516
Marc Zyngier021f6532014-06-30 16:01:31 +0100517 gic_dist_config(base, gic_data.irq_nr, gic_dist_wait_for_rwp);
518
519 /* Enable distributor with ARE, Group1 */
520 writel_relaxed(GICD_CTLR_ARE_NS | GICD_CTLR_ENABLE_G1A | GICD_CTLR_ENABLE_G1,
521 base + GICD_CTLR);
522
523 /*
524 * Set all global interrupts to the boot CPU only. ARE must be
525 * enabled.
526 */
527 affinity = gic_mpidr_to_affinity(cpu_logical_map(smp_processor_id()));
528 for (i = 32; i < gic_data.irq_nr; i++)
Jean-Philippe Brucker72c97122015-10-01 13:47:16 +0100529 gic_write_irouter(affinity, base + GICD_IROUTER + i * 8);
Marc Zyngier021f6532014-06-30 16:01:31 +0100530}
531
532static int gic_populate_rdist(void)
533{
Jean-Philippe Bruckerf6c86a42015-10-01 13:47:15 +0100534 unsigned long mpidr = cpu_logical_map(smp_processor_id());
Marc Zyngier021f6532014-06-30 16:01:31 +0100535 u64 typer;
536 u32 aff;
537 int i;
538
539 /*
540 * Convert affinity to a 32bit value that can be matched to
541 * GICR_TYPER bits [63:32].
542 */
543 aff = (MPIDR_AFFINITY_LEVEL(mpidr, 3) << 24 |
544 MPIDR_AFFINITY_LEVEL(mpidr, 2) << 16 |
545 MPIDR_AFFINITY_LEVEL(mpidr, 1) << 8 |
546 MPIDR_AFFINITY_LEVEL(mpidr, 0));
547
Marc Zyngierf5c14342014-11-24 14:35:10 +0000548 for (i = 0; i < gic_data.nr_redist_regions; i++) {
549 void __iomem *ptr = gic_data.redist_regions[i].redist_base;
Marc Zyngier021f6532014-06-30 16:01:31 +0100550 u32 reg;
551
552 reg = readl_relaxed(ptr + GICR_PIDR2) & GIC_PIDR2_ARCH_MASK;
553 if (reg != GIC_PIDR2_ARCH_GICv3 &&
554 reg != GIC_PIDR2_ARCH_GICv4) { /* We're in trouble... */
555 pr_warn("No redistributor present @%p\n", ptr);
556 break;
557 }
558
559 do {
Jean-Philippe Brucker72c97122015-10-01 13:47:16 +0100560 typer = gic_read_typer(ptr + GICR_TYPER);
Marc Zyngier021f6532014-06-30 16:01:31 +0100561 if ((typer >> 32) == aff) {
Marc Zyngierf5c14342014-11-24 14:35:10 +0000562 u64 offset = ptr - gic_data.redist_regions[i].redist_base;
Marc Zyngier021f6532014-06-30 16:01:31 +0100563 gic_data_rdist_rd_base() = ptr;
Marc Zyngierf5c14342014-11-24 14:35:10 +0000564 gic_data_rdist()->phys_base = gic_data.redist_regions[i].phys_base + offset;
Marc Zyngier021f6532014-06-30 16:01:31 +0100565 return 0;
566 }
567
Tomasz Nowickib70fb7a2016-01-19 14:11:16 +0100568 if (gic_data.redist_regions[i].single_redist)
569 break;
570
Marc Zyngier021f6532014-06-30 16:01:31 +0100571 if (gic_data.redist_stride) {
572 ptr += gic_data.redist_stride;
573 } else {
574 ptr += SZ_64K * 2; /* Skip RD_base + SGI_base */
575 if (typer & GICR_TYPER_VLPIS)
576 ptr += SZ_64K * 2; /* Skip VLPI_base + reserved page */
577 }
578 } while (!(typer & GICR_TYPER_LAST));
579 }
580
581 /* We couldn't even deal with ourselves... */
Jean-Philippe Bruckerf6c86a42015-10-01 13:47:15 +0100582 WARN(true, "CPU%d: mpidr %lx has no re-distributor!\n",
583 smp_processor_id(), mpidr);
Marc Zyngier021f6532014-06-30 16:01:31 +0100584 return -ENODEV;
585}
586
Sudeep Holla3708d522014-08-26 16:03:35 +0100587static void gic_cpu_sys_reg_init(void)
Marc Zyngier021f6532014-06-30 16:01:31 +0100588{
Marc Zyngier7cabd002015-09-30 11:48:01 +0100589 /*
590 * Need to check that the SRE bit has actually been set. If
591 * not, it means that SRE is disabled at EL2. We're going to
592 * die painfully, and there is nothing we can do about it.
593 *
594 * Kindly inform the luser.
595 */
596 if (!gic_enable_sre())
597 pr_err("GIC: unable to set SRE (disabled at EL2), panic ahead\n");
Marc Zyngier021f6532014-06-30 16:01:31 +0100598
599 /* Set priority mask register */
600 gic_write_pmr(DEFAULT_PMR_VALUE);
601
Daniel Thompson91ef8442016-08-19 17:13:09 +0100602 /*
603 * Some firmwares hand over to the kernel with the BPR changed from
604 * its reset value (and with a value large enough to prevent
605 * any pre-emptive interrupts from working at all). Writing a zero
606 * to BPR restores is reset value.
607 */
608 gic_write_bpr1(0);
609
Marc Zyngier0b6a3da2015-08-26 17:00:42 +0100610 if (static_key_true(&supports_deactivate)) {
611 /* EOI drops priority only (mode 1) */
612 gic_write_ctlr(ICC_CTLR_EL1_EOImode_drop);
613 } else {
614 /* EOI deactivates interrupt too (mode 0) */
615 gic_write_ctlr(ICC_CTLR_EL1_EOImode_drop_dir);
616 }
Marc Zyngier021f6532014-06-30 16:01:31 +0100617
618 /* ... and let's hit the road... */
619 gic_write_grpen1(1);
620}
621
Marc Zyngierda33f312014-11-24 14:35:18 +0000622static int gic_dist_supports_lpis(void)
623{
624 return !!(readl_relaxed(gic_data.dist_base + GICD_TYPER) & GICD_TYPER_LPIS);
625}
626
Marc Zyngier021f6532014-06-30 16:01:31 +0100627static void gic_cpu_init(void)
628{
629 void __iomem *rbase;
630
631 /* Register ourselves with the rest of the world */
632 if (gic_populate_rdist())
633 return;
634
Sudeep Hollaa2c22512014-08-26 16:03:34 +0100635 gic_enable_redist(true);
Marc Zyngier021f6532014-06-30 16:01:31 +0100636
637 rbase = gic_data_rdist_sgi_base();
638
Marc Zyngier7c9b9732016-05-06 19:41:56 +0100639 /* Configure SGIs/PPIs as non-secure Group-1 */
640 writel_relaxed(~0, rbase + GICR_IGROUPR0);
641
Marc Zyngier021f6532014-06-30 16:01:31 +0100642 gic_cpu_config(rbase, gic_redist_wait_for_rwp);
643
Marc Zyngierda33f312014-11-24 14:35:18 +0000644 /* Give LPIs a spin */
Channagoud Kadabifdb06642016-09-19 20:55:36 -0700645 if (IS_ENABLED(CONFIG_ARM_GIC_V3_ITS) && gic_dist_supports_lpis() &&
646 !IS_ENABLED(CONFIG_ARM_GIC_V3_ACL))
Marc Zyngierda33f312014-11-24 14:35:18 +0000647 its_cpu_init();
648
Sudeep Holla3708d522014-08-26 16:03:35 +0100649 /* initialise system registers */
650 gic_cpu_sys_reg_init();
Marc Zyngier021f6532014-06-30 16:01:31 +0100651}
652
653#ifdef CONFIG_SMP
Marc Zyngier021f6532014-06-30 16:01:31 +0100654
Richard Cochran6670a6d2016-07-13 17:16:05 +0000655static int gic_starting_cpu(unsigned int cpu)
656{
657 gic_cpu_init();
658 return 0;
659}
Marc Zyngier021f6532014-06-30 16:01:31 +0100660
661static u16 gic_compute_target_list(int *base_cpu, const struct cpumask *mask,
Jean-Philippe Bruckerf6c86a42015-10-01 13:47:15 +0100662 unsigned long cluster_id)
Marc Zyngier021f6532014-06-30 16:01:31 +0100663{
James Morse727653d2016-09-19 18:29:15 +0100664 int next_cpu, cpu = *base_cpu;
Jean-Philippe Bruckerf6c86a42015-10-01 13:47:15 +0100665 unsigned long mpidr = cpu_logical_map(cpu);
Marc Zyngier021f6532014-06-30 16:01:31 +0100666 u16 tlist = 0;
667
668 while (cpu < nr_cpu_ids) {
669 /*
670 * If we ever get a cluster of more than 16 CPUs, just
671 * scream and skip that CPU.
672 */
673 if (WARN_ON((mpidr & 0xff) >= 16))
674 goto out;
675
676 tlist |= 1 << (mpidr & 0xf);
677
James Morse727653d2016-09-19 18:29:15 +0100678 next_cpu = cpumask_next(cpu, mask);
679 if (next_cpu >= nr_cpu_ids)
Marc Zyngier021f6532014-06-30 16:01:31 +0100680 goto out;
James Morse727653d2016-09-19 18:29:15 +0100681 cpu = next_cpu;
Marc Zyngier021f6532014-06-30 16:01:31 +0100682
683 mpidr = cpu_logical_map(cpu);
684
685 if (cluster_id != (mpidr & ~0xffUL)) {
686 cpu--;
687 goto out;
688 }
689 }
690out:
691 *base_cpu = cpu;
692 return tlist;
693}
694
Andre Przywara7e580272014-11-12 13:46:06 +0000695#define MPIDR_TO_SGI_AFFINITY(cluster_id, level) \
696 (MPIDR_AFFINITY_LEVEL(cluster_id, level) \
697 << ICC_SGI1R_AFFINITY_## level ##_SHIFT)
698
Marc Zyngier021f6532014-06-30 16:01:31 +0100699static void gic_send_sgi(u64 cluster_id, u16 tlist, unsigned int irq)
700{
701 u64 val;
702
Andre Przywara7e580272014-11-12 13:46:06 +0000703 val = (MPIDR_TO_SGI_AFFINITY(cluster_id, 3) |
704 MPIDR_TO_SGI_AFFINITY(cluster_id, 2) |
705 irq << ICC_SGI1R_SGI_ID_SHIFT |
706 MPIDR_TO_SGI_AFFINITY(cluster_id, 1) |
707 tlist << ICC_SGI1R_TARGET_LIST_SHIFT);
Marc Zyngier021f6532014-06-30 16:01:31 +0100708
709 pr_debug("CPU%d: ICC_SGI1R_EL1 %llx\n", smp_processor_id(), val);
710 gic_write_sgi1r(val);
711}
712
713static void gic_raise_softirq(const struct cpumask *mask, unsigned int irq)
714{
715 int cpu;
716
717 if (WARN_ON(irq >= 16))
718 return;
719
720 /*
721 * Ensure that stores to Normal memory are visible to the
722 * other CPUs before issuing the IPI.
723 */
Shanker Donthineni2146b6e2018-01-31 18:03:42 -0600724 wmb();
Marc Zyngier021f6532014-06-30 16:01:31 +0100725
Rusty Russellf9b531f2015-03-05 10:49:16 +1030726 for_each_cpu(cpu, mask) {
Jean-Philippe Bruckerf6c86a42015-10-01 13:47:15 +0100727 unsigned long cluster_id = cpu_logical_map(cpu) & ~0xffUL;
Marc Zyngier021f6532014-06-30 16:01:31 +0100728 u16 tlist;
729
730 tlist = gic_compute_target_list(&cpu, mask, cluster_id);
731 gic_send_sgi(cluster_id, tlist, irq);
732 }
733
734 /* Force the above writes to ICC_SGI1R_EL1 to be executed */
735 isb();
736}
737
738static void gic_smp_init(void)
739{
740 set_smp_cross_call(gic_raise_softirq);
Richard Cochran6670a6d2016-07-13 17:16:05 +0000741 cpuhp_setup_state_nocalls(CPUHP_AP_IRQ_GICV3_STARTING,
742 "AP_IRQ_GICV3_STARTING", gic_starting_cpu,
743 NULL);
Marc Zyngier021f6532014-06-30 16:01:31 +0100744}
745
746static int gic_set_affinity(struct irq_data *d, const struct cpumask *mask_val,
747 bool force)
748{
749 unsigned int cpu = cpumask_any_and(mask_val, cpu_online_mask);
750 void __iomem *reg;
751 int enabled;
752 u64 val;
753
Suzuki K Poulose59613f82017-06-30 10:58:28 +0100754 if (cpu >= nr_cpu_ids)
755 return -EINVAL;
756
Marc Zyngier021f6532014-06-30 16:01:31 +0100757 if (gic_irq_in_rdist(d))
758 return -EINVAL;
759
760 /* If interrupt was enabled, disable it first */
761 enabled = gic_peek_irq(d, GICD_ISENABLER);
762 if (enabled)
763 gic_mask_irq(d);
764
765 reg = gic_dist_base(d) + GICD_IROUTER + (gic_irq(d) * 8);
766 val = gic_mpidr_to_affinity(cpu_logical_map(cpu));
767
Jean-Philippe Brucker72c97122015-10-01 13:47:16 +0100768 gic_write_irouter(val, reg);
Marc Zyngier021f6532014-06-30 16:01:31 +0100769
770 /*
771 * If the interrupt was enabled, enabled it again. Otherwise,
772 * just wait for the distributor to have digested our changes.
773 */
774 if (enabled)
775 gic_unmask_irq(d);
776 else
777 gic_dist_wait_for_rwp();
778
Antoine Tenart0fc6fa22016-02-19 16:22:43 +0100779 return IRQ_SET_MASK_OK_DONE;
Marc Zyngier021f6532014-06-30 16:01:31 +0100780}
781#else
782#define gic_set_affinity NULL
783#define gic_smp_init() do { } while(0)
784#endif
785
Sudeep Holla3708d522014-08-26 16:03:35 +0100786#ifdef CONFIG_CPU_PM
Sudeep Hollaccd94322016-08-17 13:49:19 +0100787/* Check whether it's single security state view */
788static bool gic_dist_security_disabled(void)
789{
790 return readl_relaxed(gic_data.dist_base + GICD_CTLR) & GICD_CTLR_DS;
791}
792
Sudeep Holla3708d522014-08-26 16:03:35 +0100793static int gic_cpu_pm_notifier(struct notifier_block *self,
794 unsigned long cmd, void *v)
795{
Murali Nalajala00aaa932015-05-19 10:26:11 -0700796 if (from_suspend)
797 return NOTIFY_OK;
798
Sudeep Holla3708d522014-08-26 16:03:35 +0100799 if (cmd == CPU_PM_EXIT) {
Sudeep Hollaccd94322016-08-17 13:49:19 +0100800 if (gic_dist_security_disabled())
801 gic_enable_redist(true);
Sudeep Holla3708d522014-08-26 16:03:35 +0100802 gic_cpu_sys_reg_init();
Sudeep Hollaccd94322016-08-17 13:49:19 +0100803 } else if (cmd == CPU_PM_ENTER && gic_dist_security_disabled()) {
Sudeep Holla3708d522014-08-26 16:03:35 +0100804 gic_write_grpen1(0);
805 gic_enable_redist(false);
806 }
807 return NOTIFY_OK;
808}
809
810static struct notifier_block gic_cpu_pm_notifier_block = {
811 .notifier_call = gic_cpu_pm_notifier,
812};
813
814static void gic_cpu_pm_init(void)
815{
816 cpu_pm_register_notifier(&gic_cpu_pm_notifier_block);
817}
818
819#else
820static inline void gic_cpu_pm_init(void) { }
821#endif /* CONFIG_CPU_PM */
822
Marc Zyngier021f6532014-06-30 16:01:31 +0100823static struct irq_chip gic_chip = {
824 .name = "GICv3",
825 .irq_mask = gic_mask_irq,
826 .irq_unmask = gic_unmask_irq,
827 .irq_eoi = gic_eoi_irq,
828 .irq_set_type = gic_set_type,
829 .irq_set_affinity = gic_set_affinity,
Marc Zyngierb594c6e2015-03-18 11:01:24 +0000830 .irq_get_irqchip_state = gic_irq_get_irqchip_state,
831 .irq_set_irqchip_state = gic_irq_set_irqchip_state,
Sudeep Holla55963c92015-06-05 11:59:57 +0100832 .flags = IRQCHIP_SET_TYPE_MASKED,
Marc Zyngier021f6532014-06-30 16:01:31 +0100833};
834
Marc Zyngier0b6a3da2015-08-26 17:00:42 +0100835static struct irq_chip gic_eoimode1_chip = {
836 .name = "GICv3",
837 .irq_mask = gic_eoimode1_mask_irq,
838 .irq_unmask = gic_unmask_irq,
839 .irq_eoi = gic_eoimode1_eoi_irq,
840 .irq_set_type = gic_set_type,
841 .irq_set_affinity = gic_set_affinity,
842 .irq_get_irqchip_state = gic_irq_get_irqchip_state,
843 .irq_set_irqchip_state = gic_irq_set_irqchip_state,
Marc Zyngier530bf352015-08-26 17:00:43 +0100844 .irq_set_vcpu_affinity = gic_irq_set_vcpu_affinity,
Marc Zyngier0b6a3da2015-08-26 17:00:42 +0100845 .flags = IRQCHIP_SET_TYPE_MASKED,
846};
847
Marc Zyngierda33f312014-11-24 14:35:18 +0000848#define GIC_ID_NR (1U << gic_data.rdists.id_bits)
849
Marc Zyngier021f6532014-06-30 16:01:31 +0100850static int gic_irq_domain_map(struct irq_domain *d, unsigned int irq,
851 irq_hw_number_t hw)
852{
Marc Zyngier0b6a3da2015-08-26 17:00:42 +0100853 struct irq_chip *chip = &gic_chip;
854
855 if (static_key_true(&supports_deactivate))
856 chip = &gic_eoimode1_chip;
857
Marc Zyngier021f6532014-06-30 16:01:31 +0100858 /* SGIs are private to the core kernel */
859 if (hw < 16)
860 return -EPERM;
Marc Zyngierda33f312014-11-24 14:35:18 +0000861 /* Nothing here */
862 if (hw >= gic_data.irq_nr && hw < 8192)
863 return -EPERM;
864 /* Off limits */
865 if (hw >= GIC_ID_NR)
866 return -EPERM;
867
Marc Zyngier021f6532014-06-30 16:01:31 +0100868 /* PPIs */
869 if (hw < 32) {
870 irq_set_percpu_devid(irq);
Marc Zyngier0b6a3da2015-08-26 17:00:42 +0100871 irq_domain_set_info(d, irq, hw, chip, d->host_data,
Marc Zyngier443acc42014-11-24 14:35:09 +0000872 handle_percpu_devid_irq, NULL, NULL);
Rob Herringd17cab42015-08-29 18:01:22 -0500873 irq_set_status_flags(irq, IRQ_NOAUTOEN);
Marc Zyngier021f6532014-06-30 16:01:31 +0100874 }
875 /* SPIs */
876 if (hw >= 32 && hw < gic_data.irq_nr) {
Marc Zyngier0b6a3da2015-08-26 17:00:42 +0100877 irq_domain_set_info(d, irq, hw, chip, d->host_data,
Marc Zyngier443acc42014-11-24 14:35:09 +0000878 handle_fasteoi_irq, NULL, NULL);
Rob Herringd17cab42015-08-29 18:01:22 -0500879 irq_set_probe(irq);
Marc Zyngier021f6532014-06-30 16:01:31 +0100880 }
Marc Zyngierda33f312014-11-24 14:35:18 +0000881 /* LPIs */
882 if (hw >= 8192 && hw < GIC_ID_NR) {
883 if (!gic_dist_supports_lpis())
884 return -EPERM;
Marc Zyngier0b6a3da2015-08-26 17:00:42 +0100885 irq_domain_set_info(d, irq, hw, chip, d->host_data,
Marc Zyngierda33f312014-11-24 14:35:18 +0000886 handle_fasteoi_irq, NULL, NULL);
Marc Zyngierda33f312014-11-24 14:35:18 +0000887 }
888
Marc Zyngier021f6532014-06-30 16:01:31 +0100889 return 0;
890}
891
Marc Zyngierf833f572015-10-13 12:51:33 +0100892static int gic_irq_domain_translate(struct irq_domain *d,
893 struct irq_fwspec *fwspec,
894 unsigned long *hwirq,
895 unsigned int *type)
Marc Zyngier021f6532014-06-30 16:01:31 +0100896{
Marc Zyngierf833f572015-10-13 12:51:33 +0100897 if (is_of_node(fwspec->fwnode)) {
898 if (fwspec->param_count < 3)
899 return -EINVAL;
Marc Zyngier021f6532014-06-30 16:01:31 +0100900
Marc Zyngierdb8c70e2015-10-14 12:27:16 +0100901 switch (fwspec->param[0]) {
902 case 0: /* SPI */
903 *hwirq = fwspec->param[1] + 32;
904 break;
905 case 1: /* PPI */
906 *hwirq = fwspec->param[1] + 16;
907 break;
908 case GIC_IRQ_TYPE_LPI: /* LPI */
909 *hwirq = fwspec->param[1];
910 break;
911 default:
912 return -EINVAL;
913 }
Marc Zyngierf833f572015-10-13 12:51:33 +0100914
915 *type = fwspec->param[2] & IRQ_TYPE_SENSE_MASK;
916 return 0;
Marc Zyngier021f6532014-06-30 16:01:31 +0100917 }
918
Tomasz Nowickiffa7d612016-01-19 14:11:15 +0100919 if (is_fwnode_irqchip(fwspec->fwnode)) {
920 if(fwspec->param_count != 2)
921 return -EINVAL;
922
923 *hwirq = fwspec->param[0];
924 *type = fwspec->param[1];
925 return 0;
926 }
927
Marc Zyngierf833f572015-10-13 12:51:33 +0100928 return -EINVAL;
Marc Zyngier021f6532014-06-30 16:01:31 +0100929}
930
Marc Zyngier443acc42014-11-24 14:35:09 +0000931static int gic_irq_domain_alloc(struct irq_domain *domain, unsigned int virq,
932 unsigned int nr_irqs, void *arg)
933{
934 int i, ret;
935 irq_hw_number_t hwirq;
936 unsigned int type = IRQ_TYPE_NONE;
Marc Zyngierf833f572015-10-13 12:51:33 +0100937 struct irq_fwspec *fwspec = arg;
Marc Zyngier443acc42014-11-24 14:35:09 +0000938
Marc Zyngierf833f572015-10-13 12:51:33 +0100939 ret = gic_irq_domain_translate(domain, fwspec, &hwirq, &type);
Marc Zyngier443acc42014-11-24 14:35:09 +0000940 if (ret)
941 return ret;
942
943 for (i = 0; i < nr_irqs; i++)
944 gic_irq_domain_map(domain, virq + i, hwirq + i);
945
946 return 0;
947}
948
949static void gic_irq_domain_free(struct irq_domain *domain, unsigned int virq,
950 unsigned int nr_irqs)
951{
952 int i;
953
954 for (i = 0; i < nr_irqs; i++) {
955 struct irq_data *d = irq_domain_get_irq_data(domain, virq + i);
956 irq_set_handler(virq + i, NULL);
957 irq_domain_reset_irq_data(d);
958 }
959}
960
Marc Zyngiere3825ba2016-04-11 09:57:54 +0100961static int gic_irq_domain_select(struct irq_domain *d,
962 struct irq_fwspec *fwspec,
963 enum irq_domain_bus_token bus_token)
964{
965 /* Not for us */
966 if (fwspec->fwnode != d->fwnode)
967 return 0;
968
969 /* If this is not DT, then we have a single domain */
970 if (!is_of_node(fwspec->fwnode))
971 return 1;
972
973 /*
974 * If this is a PPI and we have a 4th (non-null) parameter,
975 * then we need to match the partition domain.
976 */
977 if (fwspec->param_count >= 4 &&
978 fwspec->param[0] == 1 && fwspec->param[3] != 0)
979 return d == partition_get_domain(gic_data.ppi_descs[fwspec->param[1]]);
980
981 return d == gic_data.domain;
982}
983
Marc Zyngier021f6532014-06-30 16:01:31 +0100984static const struct irq_domain_ops gic_irq_domain_ops = {
Marc Zyngierf833f572015-10-13 12:51:33 +0100985 .translate = gic_irq_domain_translate,
Marc Zyngier443acc42014-11-24 14:35:09 +0000986 .alloc = gic_irq_domain_alloc,
987 .free = gic_irq_domain_free,
Marc Zyngiere3825ba2016-04-11 09:57:54 +0100988 .select = gic_irq_domain_select,
989};
990
991static int partition_domain_translate(struct irq_domain *d,
992 struct irq_fwspec *fwspec,
993 unsigned long *hwirq,
994 unsigned int *type)
995{
996 struct device_node *np;
997 int ret;
998
999 np = of_find_node_by_phandle(fwspec->param[3]);
1000 if (WARN_ON(!np))
1001 return -EINVAL;
1002
1003 ret = partition_translate_id(gic_data.ppi_descs[fwspec->param[1]],
1004 of_node_to_fwnode(np));
1005 if (ret < 0)
1006 return ret;
1007
1008 *hwirq = ret;
1009 *type = fwspec->param[2] & IRQ_TYPE_SENSE_MASK;
1010
1011 return 0;
1012}
1013
1014static const struct irq_domain_ops partition_domain_ops = {
1015 .translate = partition_domain_translate,
1016 .select = gic_irq_domain_select,
Marc Zyngier021f6532014-06-30 16:01:31 +01001017};
1018
Robert Richter6d4e11c2015-09-21 22:58:35 +02001019static void gicv3_enable_quirks(void)
1020{
Jean-Philippe Brucker7936e912015-10-01 13:47:14 +01001021#ifdef CONFIG_ARM64
Robert Richter6d4e11c2015-09-21 22:58:35 +02001022 if (cpus_have_cap(ARM64_WORKAROUND_CAVIUM_23154))
Robert Richter8ac2a172015-09-21 22:58:39 +02001023 static_branch_enable(&is_cavium_thunderx);
Jean-Philippe Brucker7936e912015-10-01 13:47:14 +01001024#endif
Robert Richter6d4e11c2015-09-21 22:58:35 +02001025}
1026
Tomasz Nowickidb57d742016-01-19 14:11:14 +01001027static int __init gic_init_bases(void __iomem *dist_base,
1028 struct redist_region *rdist_regs,
1029 u32 nr_redist_regions,
1030 u64 redist_stride,
1031 struct fwnode_handle *handle)
1032{
Tomasz Nowickidb57d742016-01-19 14:11:14 +01001033 u32 typer;
1034 int gic_irqs;
1035 int err;
1036
1037 if (!is_hyp_mode_available())
1038 static_key_slow_dec(&supports_deactivate);
1039
1040 if (static_key_true(&supports_deactivate))
1041 pr_info("GIC: Using split EOI/Deactivate mode\n");
1042
Marc Zyngiere3825ba2016-04-11 09:57:54 +01001043 gic_data.fwnode = handle;
Tomasz Nowickidb57d742016-01-19 14:11:14 +01001044 gic_data.dist_base = dist_base;
1045 gic_data.redist_regions = rdist_regs;
1046 gic_data.nr_redist_regions = nr_redist_regions;
1047 gic_data.redist_stride = redist_stride;
1048
1049 gicv3_enable_quirks();
1050
1051 /*
1052 * Find out how many interrupts are supported.
1053 * The GIC only supports up to 1020 interrupt sources (SGI+PPI+SPI)
1054 */
1055 typer = readl_relaxed(gic_data.dist_base + GICD_TYPER);
1056 gic_data.rdists.id_bits = GICD_TYPER_ID_BITS(typer);
1057 gic_irqs = GICD_TYPER_IRQS(typer);
1058 if (gic_irqs > 1020)
1059 gic_irqs = 1020;
1060 gic_data.irq_nr = gic_irqs;
1061
1062 gic_data.domain = irq_domain_create_tree(handle, &gic_irq_domain_ops,
1063 &gic_data);
1064 gic_data.rdists.rdist = alloc_percpu(typeof(*gic_data.rdists.rdist));
1065
1066 if (WARN_ON(!gic_data.domain) || WARN_ON(!gic_data.rdists.rdist)) {
1067 err = -ENOMEM;
1068 goto out_free;
1069 }
1070
1071 set_handle_irq(gic_handle_irq);
1072
Tomasz Nowickidb57d742016-01-19 14:11:14 +01001073 if (IS_ENABLED(CONFIG_ARM_GIC_V3_ITS) && gic_dist_supports_lpis() &&
Kyle Yan65be4a52016-10-31 15:05:00 -07001074 !IS_ENABLED(CONFIG_ARM_GIC_V3_ACL))
Tomasz Nowickidb40f0a2016-09-12 20:32:24 +02001075 its_init(handle, &gic_data.rdists, gic_data.domain);
Tomasz Nowickidb57d742016-01-19 14:11:14 +01001076
1077 gic_smp_init();
1078 gic_dist_init();
1079 gic_cpu_init();
1080 gic_cpu_pm_init();
1081
1082 return 0;
1083
1084out_free:
1085 if (gic_data.domain)
1086 irq_domain_remove(gic_data.domain);
1087 free_percpu(gic_data.rdists.rdist);
1088 return err;
1089}
1090
1091static int __init gic_validate_dist_version(void __iomem *dist_base)
1092{
1093 u32 reg = readl_relaxed(dist_base + GICD_PIDR2) & GIC_PIDR2_ARCH_MASK;
1094
1095 if (reg != GIC_PIDR2_ARCH_GICv3 && reg != GIC_PIDR2_ARCH_GICv4)
1096 return -ENODEV;
1097
1098 return 0;
1099}
1100
Marc Zyngiere3825ba2016-04-11 09:57:54 +01001101static int get_cpu_number(struct device_node *dn)
1102{
1103 const __be32 *cell;
1104 u64 hwid;
1105 int i;
1106
1107 cell = of_get_property(dn, "reg", NULL);
1108 if (!cell)
1109 return -1;
1110
1111 hwid = of_read_number(cell, of_n_addr_cells(dn));
1112
1113 /*
1114 * Non affinity bits must be set to 0 in the DT
1115 */
1116 if (hwid & ~MPIDR_HWID_BITMASK)
1117 return -1;
1118
1119 for (i = 0; i < num_possible_cpus(); i++)
1120 if (cpu_logical_map(i) == hwid)
1121 return i;
1122
1123 return -1;
1124}
1125
1126/* Create all possible partitions at boot time */
Linus Torvalds7beaa242016-05-19 11:27:09 -07001127static void __init gic_populate_ppi_partitions(struct device_node *gic_node)
Marc Zyngiere3825ba2016-04-11 09:57:54 +01001128{
1129 struct device_node *parts_node, *child_part;
1130 int part_idx = 0, i;
1131 int nr_parts;
1132 struct partition_affinity *parts;
1133
Johan Hovold828064b2017-11-11 17:51:25 +01001134 parts_node = of_get_child_by_name(gic_node, "ppi-partitions");
Marc Zyngiere3825ba2016-04-11 09:57:54 +01001135 if (!parts_node)
1136 return;
1137
1138 nr_parts = of_get_child_count(parts_node);
1139
1140 if (!nr_parts)
Johan Hovold828064b2017-11-11 17:51:25 +01001141 goto out_put_node;
Marc Zyngiere3825ba2016-04-11 09:57:54 +01001142
1143 parts = kzalloc(sizeof(*parts) * nr_parts, GFP_KERNEL);
1144 if (WARN_ON(!parts))
Johan Hovold828064b2017-11-11 17:51:25 +01001145 goto out_put_node;
Marc Zyngiere3825ba2016-04-11 09:57:54 +01001146
1147 for_each_child_of_node(parts_node, child_part) {
1148 struct partition_affinity *part;
1149 int n;
1150
1151 part = &parts[part_idx];
1152
1153 part->partition_id = of_node_to_fwnode(child_part);
1154
1155 pr_info("GIC: PPI partition %s[%d] { ",
1156 child_part->name, part_idx);
1157
1158 n = of_property_count_elems_of_size(child_part, "affinity",
1159 sizeof(u32));
1160 WARN_ON(n <= 0);
1161
1162 for (i = 0; i < n; i++) {
1163 int err, cpu;
1164 u32 cpu_phandle;
1165 struct device_node *cpu_node;
1166
1167 err = of_property_read_u32_index(child_part, "affinity",
1168 i, &cpu_phandle);
1169 if (WARN_ON(err))
1170 continue;
1171
1172 cpu_node = of_find_node_by_phandle(cpu_phandle);
1173 if (WARN_ON(!cpu_node))
1174 continue;
1175
1176 cpu = get_cpu_number(cpu_node);
1177 if (WARN_ON(cpu == -1))
1178 continue;
1179
1180 pr_cont("%s[%d] ", cpu_node->full_name, cpu);
1181
1182 cpumask_set_cpu(cpu, &part->mask);
1183 }
1184
1185 pr_cont("}\n");
1186 part_idx++;
1187 }
1188
1189 for (i = 0; i < 16; i++) {
1190 unsigned int irq;
1191 struct partition_desc *desc;
1192 struct irq_fwspec ppi_fwspec = {
1193 .fwnode = gic_data.fwnode,
1194 .param_count = 3,
1195 .param = {
1196 [0] = 1,
1197 [1] = i,
1198 [2] = IRQ_TYPE_NONE,
1199 },
1200 };
1201
1202 irq = irq_create_fwspec_mapping(&ppi_fwspec);
1203 if (WARN_ON(!irq))
1204 continue;
1205 desc = partition_create_desc(gic_data.fwnode, parts, nr_parts,
1206 irq, &partition_domain_ops);
1207 if (WARN_ON(!desc))
1208 continue;
1209
1210 gic_data.ppi_descs[i] = desc;
1211 }
Johan Hovold828064b2017-11-11 17:51:25 +01001212
1213out_put_node:
1214 of_node_put(parts_node);
Marc Zyngiere3825ba2016-04-11 09:57:54 +01001215}
1216
Julien Grall1839e572016-04-11 16:32:57 +01001217static void __init gic_of_setup_kvm_info(struct device_node *node)
1218{
1219 int ret;
1220 struct resource r;
1221 u32 gicv_idx;
1222
1223 gic_v3_kvm_info.type = GIC_V3;
1224
1225 gic_v3_kvm_info.maint_irq = irq_of_parse_and_map(node, 0);
1226 if (!gic_v3_kvm_info.maint_irq)
1227 return;
1228
1229 if (of_property_read_u32(node, "#redistributor-regions",
1230 &gicv_idx))
1231 gicv_idx = 1;
1232
1233 gicv_idx += 3; /* Also skip GICD, GICC, GICH */
1234 ret = of_address_to_resource(node, gicv_idx, &r);
1235 if (!ret)
1236 gic_v3_kvm_info.vcpu = r;
1237
1238 gic_set_kvm_info(&gic_v3_kvm_info);
1239}
1240
Marc Zyngier021f6532014-06-30 16:01:31 +01001241static int __init gic_of_init(struct device_node *node, struct device_node *parent)
1242{
1243 void __iomem *dist_base;
Marc Zyngierf5c14342014-11-24 14:35:10 +00001244 struct redist_region *rdist_regs;
Marc Zyngier021f6532014-06-30 16:01:31 +01001245 u64 redist_stride;
Marc Zyngierf5c14342014-11-24 14:35:10 +00001246 u32 nr_redist_regions;
Tomasz Nowickidb57d742016-01-19 14:11:14 +01001247 int err, i;
Marc Zyngier021f6532014-06-30 16:01:31 +01001248
1249 dist_base = of_iomap(node, 0);
1250 if (!dist_base) {
1251 pr_err("%s: unable to map gic dist registers\n",
1252 node->full_name);
1253 return -ENXIO;
1254 }
1255
Tomasz Nowickidb57d742016-01-19 14:11:14 +01001256 err = gic_validate_dist_version(dist_base);
1257 if (err) {
Marc Zyngier021f6532014-06-30 16:01:31 +01001258 pr_err("%s: no distributor detected, giving up\n",
1259 node->full_name);
Marc Zyngier021f6532014-06-30 16:01:31 +01001260 goto out_unmap_dist;
1261 }
1262
Marc Zyngierf5c14342014-11-24 14:35:10 +00001263 if (of_property_read_u32(node, "#redistributor-regions", &nr_redist_regions))
1264 nr_redist_regions = 1;
Marc Zyngier021f6532014-06-30 16:01:31 +01001265
Marc Zyngierf5c14342014-11-24 14:35:10 +00001266 rdist_regs = kzalloc(sizeof(*rdist_regs) * nr_redist_regions, GFP_KERNEL);
1267 if (!rdist_regs) {
Marc Zyngier021f6532014-06-30 16:01:31 +01001268 err = -ENOMEM;
1269 goto out_unmap_dist;
1270 }
1271
Marc Zyngierf5c14342014-11-24 14:35:10 +00001272 for (i = 0; i < nr_redist_regions; i++) {
1273 struct resource res;
1274 int ret;
1275
1276 ret = of_address_to_resource(node, 1 + i, &res);
1277 rdist_regs[i].redist_base = of_iomap(node, 1 + i);
1278 if (ret || !rdist_regs[i].redist_base) {
Marc Zyngier021f6532014-06-30 16:01:31 +01001279 pr_err("%s: couldn't map region %d\n",
1280 node->full_name, i);
1281 err = -ENODEV;
1282 goto out_unmap_rdist;
1283 }
Marc Zyngierf5c14342014-11-24 14:35:10 +00001284 rdist_regs[i].phys_base = res.start;
Marc Zyngier021f6532014-06-30 16:01:31 +01001285 }
1286
1287 if (of_property_read_u64(node, "redistributor-stride", &redist_stride))
1288 redist_stride = 0;
1289
Tomasz Nowickidb57d742016-01-19 14:11:14 +01001290 err = gic_init_bases(dist_base, rdist_regs, nr_redist_regions,
1291 redist_stride, &node->fwnode);
Marc Zyngiere3825ba2016-04-11 09:57:54 +01001292 if (err)
1293 goto out_unmap_rdist;
1294
1295 gic_populate_ppi_partitions(node);
Linus Torvalds7beaa242016-05-19 11:27:09 -07001296 gic_of_setup_kvm_info(node);
Marc Zyngiere3825ba2016-04-11 09:57:54 +01001297 return 0;
Marc Zyngier0b6a3da2015-08-26 17:00:42 +01001298
Marc Zyngier021f6532014-06-30 16:01:31 +01001299out_unmap_rdist:
Marc Zyngierf5c14342014-11-24 14:35:10 +00001300 for (i = 0; i < nr_redist_regions; i++)
1301 if (rdist_regs[i].redist_base)
1302 iounmap(rdist_regs[i].redist_base);
1303 kfree(rdist_regs);
Marc Zyngier021f6532014-06-30 16:01:31 +01001304out_unmap_dist:
1305 iounmap(dist_base);
1306 return err;
1307}
1308
1309IRQCHIP_DECLARE(gic_v3, "arm,gic-v3", gic_of_init);
Tomasz Nowickiffa7d612016-01-19 14:11:15 +01001310
1311#ifdef CONFIG_ACPI
Julien Grall611f0392016-04-11 16:32:56 +01001312static struct
1313{
1314 void __iomem *dist_base;
1315 struct redist_region *redist_regs;
1316 u32 nr_redist_regions;
1317 bool single_redist;
Julien Grall1839e572016-04-11 16:32:57 +01001318 u32 maint_irq;
1319 int maint_irq_mode;
1320 phys_addr_t vcpu_base;
Julien Grall611f0392016-04-11 16:32:56 +01001321} acpi_data __initdata;
Tomasz Nowickib70fb7a2016-01-19 14:11:16 +01001322
1323static void __init
1324gic_acpi_register_redist(phys_addr_t phys_base, void __iomem *redist_base)
1325{
1326 static int count = 0;
1327
Julien Grall611f0392016-04-11 16:32:56 +01001328 acpi_data.redist_regs[count].phys_base = phys_base;
1329 acpi_data.redist_regs[count].redist_base = redist_base;
1330 acpi_data.redist_regs[count].single_redist = acpi_data.single_redist;
Tomasz Nowickib70fb7a2016-01-19 14:11:16 +01001331 count++;
1332}
Tomasz Nowickiffa7d612016-01-19 14:11:15 +01001333
1334static int __init
1335gic_acpi_parse_madt_redist(struct acpi_subtable_header *header,
1336 const unsigned long end)
1337{
1338 struct acpi_madt_generic_redistributor *redist =
1339 (struct acpi_madt_generic_redistributor *)header;
1340 void __iomem *redist_base;
Tomasz Nowickiffa7d612016-01-19 14:11:15 +01001341
1342 redist_base = ioremap(redist->base_address, redist->length);
1343 if (!redist_base) {
1344 pr_err("Couldn't map GICR region @%llx\n", redist->base_address);
1345 return -ENOMEM;
1346 }
1347
Tomasz Nowickib70fb7a2016-01-19 14:11:16 +01001348 gic_acpi_register_redist(redist->base_address, redist_base);
Tomasz Nowickiffa7d612016-01-19 14:11:15 +01001349 return 0;
1350}
1351
Tomasz Nowickib70fb7a2016-01-19 14:11:16 +01001352static int __init
1353gic_acpi_parse_madt_gicc(struct acpi_subtable_header *header,
1354 const unsigned long end)
1355{
1356 struct acpi_madt_generic_interrupt *gicc =
1357 (struct acpi_madt_generic_interrupt *)header;
Julien Grall611f0392016-04-11 16:32:56 +01001358 u32 reg = readl_relaxed(acpi_data.dist_base + GICD_PIDR2) & GIC_PIDR2_ARCH_MASK;
Tomasz Nowickib70fb7a2016-01-19 14:11:16 +01001359 u32 size = reg == GIC_PIDR2_ARCH_GICv4 ? SZ_64K * 4 : SZ_64K * 2;
1360 void __iomem *redist_base;
1361
1362 redist_base = ioremap(gicc->gicr_base_address, size);
1363 if (!redist_base)
1364 return -ENOMEM;
1365
1366 gic_acpi_register_redist(gicc->gicr_base_address, redist_base);
1367 return 0;
1368}
1369
1370static int __init gic_acpi_collect_gicr_base(void)
1371{
1372 acpi_tbl_entry_handler redist_parser;
1373 enum acpi_madt_type type;
1374
Julien Grall611f0392016-04-11 16:32:56 +01001375 if (acpi_data.single_redist) {
Tomasz Nowickib70fb7a2016-01-19 14:11:16 +01001376 type = ACPI_MADT_TYPE_GENERIC_INTERRUPT;
1377 redist_parser = gic_acpi_parse_madt_gicc;
1378 } else {
1379 type = ACPI_MADT_TYPE_GENERIC_REDISTRIBUTOR;
1380 redist_parser = gic_acpi_parse_madt_redist;
1381 }
1382
1383 /* Collect redistributor base addresses in GICR entries */
1384 if (acpi_table_parse_madt(type, redist_parser, 0) > 0)
1385 return 0;
1386
1387 pr_info("No valid GICR entries exist\n");
1388 return -ENODEV;
1389}
1390
Tomasz Nowickiffa7d612016-01-19 14:11:15 +01001391static int __init gic_acpi_match_gicr(struct acpi_subtable_header *header,
1392 const unsigned long end)
1393{
1394 /* Subtable presence means that redist exists, that's it */
1395 return 0;
1396}
1397
Tomasz Nowickib70fb7a2016-01-19 14:11:16 +01001398static int __init gic_acpi_match_gicc(struct acpi_subtable_header *header,
1399 const unsigned long end)
1400{
1401 struct acpi_madt_generic_interrupt *gicc =
1402 (struct acpi_madt_generic_interrupt *)header;
1403
1404 /*
1405 * If GICC is enabled and has valid gicr base address, then it means
1406 * GICR base is presented via GICC
1407 */
1408 if ((gicc->flags & ACPI_MADT_ENABLED) && gicc->gicr_base_address)
1409 return 0;
1410
1411 return -ENODEV;
1412}
1413
1414static int __init gic_acpi_count_gicr_regions(void)
1415{
1416 int count;
1417
1418 /*
1419 * Count how many redistributor regions we have. It is not allowed
1420 * to mix redistributor description, GICR and GICC subtables have to be
1421 * mutually exclusive.
1422 */
1423 count = acpi_table_parse_madt(ACPI_MADT_TYPE_GENERIC_REDISTRIBUTOR,
1424 gic_acpi_match_gicr, 0);
1425 if (count > 0) {
Julien Grall611f0392016-04-11 16:32:56 +01001426 acpi_data.single_redist = false;
Tomasz Nowickib70fb7a2016-01-19 14:11:16 +01001427 return count;
1428 }
1429
1430 count = acpi_table_parse_madt(ACPI_MADT_TYPE_GENERIC_INTERRUPT,
1431 gic_acpi_match_gicc, 0);
1432 if (count > 0)
Julien Grall611f0392016-04-11 16:32:56 +01001433 acpi_data.single_redist = true;
Tomasz Nowickib70fb7a2016-01-19 14:11:16 +01001434
1435 return count;
1436}
1437
Tomasz Nowickiffa7d612016-01-19 14:11:15 +01001438static bool __init acpi_validate_gic_table(struct acpi_subtable_header *header,
1439 struct acpi_probe_entry *ape)
1440{
1441 struct acpi_madt_generic_distributor *dist;
1442 int count;
1443
1444 dist = (struct acpi_madt_generic_distributor *)header;
1445 if (dist->version != ape->driver_data)
1446 return false;
1447
1448 /* We need to do that exercise anyway, the sooner the better */
Tomasz Nowickib70fb7a2016-01-19 14:11:16 +01001449 count = gic_acpi_count_gicr_regions();
Tomasz Nowickiffa7d612016-01-19 14:11:15 +01001450 if (count <= 0)
1451 return false;
1452
Julien Grall611f0392016-04-11 16:32:56 +01001453 acpi_data.nr_redist_regions = count;
Tomasz Nowickiffa7d612016-01-19 14:11:15 +01001454 return true;
1455}
1456
Julien Grall1839e572016-04-11 16:32:57 +01001457static int __init gic_acpi_parse_virt_madt_gicc(struct acpi_subtable_header *header,
1458 const unsigned long end)
1459{
1460 struct acpi_madt_generic_interrupt *gicc =
1461 (struct acpi_madt_generic_interrupt *)header;
1462 int maint_irq_mode;
1463 static int first_madt = true;
1464
1465 /* Skip unusable CPUs */
1466 if (!(gicc->flags & ACPI_MADT_ENABLED))
1467 return 0;
1468
1469 maint_irq_mode = (gicc->flags & ACPI_MADT_VGIC_IRQ_MODE) ?
1470 ACPI_EDGE_SENSITIVE : ACPI_LEVEL_SENSITIVE;
1471
1472 if (first_madt) {
1473 first_madt = false;
1474
1475 acpi_data.maint_irq = gicc->vgic_interrupt;
1476 acpi_data.maint_irq_mode = maint_irq_mode;
1477 acpi_data.vcpu_base = gicc->gicv_base_address;
1478
1479 return 0;
1480 }
1481
1482 /*
1483 * The maintenance interrupt and GICV should be the same for every CPU
1484 */
1485 if ((acpi_data.maint_irq != gicc->vgic_interrupt) ||
1486 (acpi_data.maint_irq_mode != maint_irq_mode) ||
1487 (acpi_data.vcpu_base != gicc->gicv_base_address))
1488 return -EINVAL;
1489
1490 return 0;
1491}
1492
1493static bool __init gic_acpi_collect_virt_info(void)
1494{
1495 int count;
1496
1497 count = acpi_table_parse_madt(ACPI_MADT_TYPE_GENERIC_INTERRUPT,
1498 gic_acpi_parse_virt_madt_gicc, 0);
1499
1500 return (count > 0);
1501}
1502
Tomasz Nowickiffa7d612016-01-19 14:11:15 +01001503#define ACPI_GICV3_DIST_MEM_SIZE (SZ_64K)
Julien Grall1839e572016-04-11 16:32:57 +01001504#define ACPI_GICV2_VCTRL_MEM_SIZE (SZ_4K)
1505#define ACPI_GICV2_VCPU_MEM_SIZE (SZ_8K)
1506
1507static void __init gic_acpi_setup_kvm_info(void)
1508{
1509 int irq;
1510
1511 if (!gic_acpi_collect_virt_info()) {
1512 pr_warn("Unable to get hardware information used for virtualization\n");
1513 return;
1514 }
1515
1516 gic_v3_kvm_info.type = GIC_V3;
1517
1518 irq = acpi_register_gsi(NULL, acpi_data.maint_irq,
1519 acpi_data.maint_irq_mode,
1520 ACPI_ACTIVE_HIGH);
1521 if (irq <= 0)
1522 return;
1523
1524 gic_v3_kvm_info.maint_irq = irq;
1525
1526 if (acpi_data.vcpu_base) {
1527 struct resource *vcpu = &gic_v3_kvm_info.vcpu;
1528
1529 vcpu->flags = IORESOURCE_MEM;
1530 vcpu->start = acpi_data.vcpu_base;
1531 vcpu->end = vcpu->start + ACPI_GICV2_VCPU_MEM_SIZE - 1;
1532 }
1533
1534 gic_set_kvm_info(&gic_v3_kvm_info);
1535}
Tomasz Nowickiffa7d612016-01-19 14:11:15 +01001536
1537static int __init
1538gic_acpi_init(struct acpi_subtable_header *header, const unsigned long end)
1539{
1540 struct acpi_madt_generic_distributor *dist;
1541 struct fwnode_handle *domain_handle;
Julien Grall611f0392016-04-11 16:32:56 +01001542 size_t size;
Tomasz Nowickib70fb7a2016-01-19 14:11:16 +01001543 int i, err;
Tomasz Nowickiffa7d612016-01-19 14:11:15 +01001544
1545 /* Get distributor base address */
1546 dist = (struct acpi_madt_generic_distributor *)header;
Julien Grall611f0392016-04-11 16:32:56 +01001547 acpi_data.dist_base = ioremap(dist->base_address,
1548 ACPI_GICV3_DIST_MEM_SIZE);
1549 if (!acpi_data.dist_base) {
Tomasz Nowickiffa7d612016-01-19 14:11:15 +01001550 pr_err("Unable to map GICD registers\n");
1551 return -ENOMEM;
1552 }
1553
Julien Grall611f0392016-04-11 16:32:56 +01001554 err = gic_validate_dist_version(acpi_data.dist_base);
Tomasz Nowickiffa7d612016-01-19 14:11:15 +01001555 if (err) {
Julien Grall611f0392016-04-11 16:32:56 +01001556 pr_err("No distributor detected at @%p, giving up",
1557 acpi_data.dist_base);
Tomasz Nowickiffa7d612016-01-19 14:11:15 +01001558 goto out_dist_unmap;
1559 }
1560
Julien Grall611f0392016-04-11 16:32:56 +01001561 size = sizeof(*acpi_data.redist_regs) * acpi_data.nr_redist_regions;
1562 acpi_data.redist_regs = kzalloc(size, GFP_KERNEL);
1563 if (!acpi_data.redist_regs) {
Tomasz Nowickiffa7d612016-01-19 14:11:15 +01001564 err = -ENOMEM;
1565 goto out_dist_unmap;
1566 }
1567
Tomasz Nowickib70fb7a2016-01-19 14:11:16 +01001568 err = gic_acpi_collect_gicr_base();
1569 if (err)
Tomasz Nowickiffa7d612016-01-19 14:11:15 +01001570 goto out_redist_unmap;
Tomasz Nowickiffa7d612016-01-19 14:11:15 +01001571
Julien Grall611f0392016-04-11 16:32:56 +01001572 domain_handle = irq_domain_alloc_fwnode(acpi_data.dist_base);
Tomasz Nowickiffa7d612016-01-19 14:11:15 +01001573 if (!domain_handle) {
1574 err = -ENOMEM;
1575 goto out_redist_unmap;
1576 }
1577
Julien Grall611f0392016-04-11 16:32:56 +01001578 err = gic_init_bases(acpi_data.dist_base, acpi_data.redist_regs,
1579 acpi_data.nr_redist_regions, 0, domain_handle);
Tomasz Nowickiffa7d612016-01-19 14:11:15 +01001580 if (err)
1581 goto out_fwhandle_free;
1582
1583 acpi_set_irq_model(ACPI_IRQ_MODEL_GIC, domain_handle);
Julien Grall1839e572016-04-11 16:32:57 +01001584 gic_acpi_setup_kvm_info();
1585
Tomasz Nowickiffa7d612016-01-19 14:11:15 +01001586 return 0;
1587
1588out_fwhandle_free:
1589 irq_domain_free_fwnode(domain_handle);
1590out_redist_unmap:
Julien Grall611f0392016-04-11 16:32:56 +01001591 for (i = 0; i < acpi_data.nr_redist_regions; i++)
1592 if (acpi_data.redist_regs[i].redist_base)
1593 iounmap(acpi_data.redist_regs[i].redist_base);
1594 kfree(acpi_data.redist_regs);
Tomasz Nowickiffa7d612016-01-19 14:11:15 +01001595out_dist_unmap:
Julien Grall611f0392016-04-11 16:32:56 +01001596 iounmap(acpi_data.dist_base);
Tomasz Nowickiffa7d612016-01-19 14:11:15 +01001597 return err;
1598}
1599IRQCHIP_ACPI_DECLARE(gic_v3, ACPI_MADT_TYPE_GENERIC_DISTRIBUTOR,
1600 acpi_validate_gic_table, ACPI_MADT_GIC_VERSION_V3,
1601 gic_acpi_init);
1602IRQCHIP_ACPI_DECLARE(gic_v4, ACPI_MADT_TYPE_GENERIC_DISTRIBUTOR,
1603 acpi_validate_gic_table, ACPI_MADT_GIC_VERSION_V4,
1604 gic_acpi_init);
1605IRQCHIP_ACPI_DECLARE(gic_v3_or_v4, ACPI_MADT_TYPE_GENERIC_DISTRIBUTOR,
1606 acpi_validate_gic_table, ACPI_MADT_GIC_VERSION_NONE,
1607 gic_acpi_init);
1608#endif