blob: 57a9f67971d360ff8ec4e4dac5e3f992363efc45 [file] [log] [blame]
Catalin Marinas8c2c3df2012-04-20 14:45:54 +01001config ARM64
2 def_bool y
Suthikulpanit, Suraveeb6197b92015-06-10 11:08:53 -05003 select ACPI_CCA_REQUIRED if ACPI
Lorenzo Pieralisid8f4f162015-03-24 17:58:51 +00004 select ACPI_GENERIC_GSI if ACPI
Al Stone6933de02015-03-24 14:02:51 +00005 select ACPI_REDUCED_HARDWARE_ONLY if ACPI
Dan Williams21266be2015-11-19 18:19:29 -08006 select ARCH_HAS_DEVMEM_IS_ALLOWED
Catalin Marinas8c2c3df2012-04-20 14:45:54 +01007 select ARCH_HAS_ATOMIC64_DEC_IF_POSITIVE
Kees Cook2b68f6c2015-04-14 15:48:00 -07008 select ARCH_HAS_ELF_RANDOMIZE
Riku Voipio957e3fa2014-12-12 16:57:44 -08009 select ARCH_HAS_GCOV_PROFILE_ALL
Laura Abbott308c09f2014-08-08 14:23:25 -070010 select ARCH_HAS_SG_CHAIN
Lorenzo Pieralisi1f850082013-09-04 10:55:17 +010011 select ARCH_HAS_TICK_BROADCAST if GENERIC_CLOCKEVENTS_BROADCAST
Sudeep Hollac63c8702014-05-09 10:33:01 +010012 select ARCH_USE_CMPXCHG_LOCKREF
Peter Zijlstra4badad32014-06-06 19:53:16 +020013 select ARCH_SUPPORTS_ATOMIC_RMW
Ganapatrao Kulkarni56166232016-04-08 15:50:28 -070014 select ARCH_SUPPORTS_NUMA_BALANCING
Arnd Bergmann91701002013-02-21 11:42:57 +010015 select ARCH_WANT_OPTIONAL_GPIOLIB
Will Deacon6212a512012-11-07 14:16:28 +000016 select ARCH_WANT_COMPAT_IPC_PARSE_VERSION
Catalin Marinasb6f35982013-01-29 18:25:41 +000017 select ARCH_WANT_FRAME_POINTERS
Yang Shif0b7f8a2016-02-05 15:50:18 -080018 select ARCH_HAS_UBSAN_SANITIZE_ALL
Catalin Marinas25c92a32012-12-18 15:26:13 +000019 select ARM_AMBA
Mark Rutland1aee5d72012-11-20 10:06:00 +000020 select ARM_ARCH_TIMER
Catalin Marinasc4188ed2013-01-14 12:39:31 +000021 select ARM_GIC
AKASHI Takahiro875cbf32014-07-04 08:28:30 +010022 select AUDIT_ARCH_COMPAT_GENERIC
Suravee Suthikulpanit853a33c2014-11-25 18:47:22 +000023 select ARM_GIC_V2M if PCI_MSI
Marc Zyngier021f6532014-06-30 16:01:31 +010024 select ARM_GIC_V3
Marc Zyngier19812722014-11-24 14:35:19 +000025 select ARM_GIC_V3_ITS if PCI_MSI
Mark Rutlandbff60792015-07-31 15:46:16 +010026 select ARM_PSCI_FW
Will Deaconadace892013-05-08 17:29:24 +010027 select BUILDTIME_EXTABLE_SORT
Catalin Marinasdb2789b2012-12-18 15:27:25 +000028 select CLONE_BACKWARDS
Deepak Saxena7ca2ef32012-09-22 10:33:36 -070029 select COMMON_CLK
Lorenzo Pieralisi166936b2013-11-07 18:37:14 +000030 select CPU_PM if (SUSPEND || CPU_IDLE)
Will Deacon7bc13fd2013-11-06 19:32:13 +000031 select DCACHE_WORD_ACCESS
Catalin Marinasef375662015-07-07 17:15:39 +010032 select EDAC_SUPPORT
Yang Shi2f34f172015-11-09 10:09:55 -080033 select FRAME_POINTER
Laura Abbottd4932f92014-10-09 15:26:44 -070034 select GENERIC_ALLOCATOR
Catalin Marinas8c2c3df2012-04-20 14:45:54 +010035 select GENERIC_CLOCKEVENTS
Will Deacon4b3dc962015-05-29 18:28:44 +010036 select GENERIC_CLOCKEVENTS_BROADCAST
Ard Biesheuvel3be1a5c2014-03-04 01:10:04 +000037 select GENERIC_CPU_AUTOPROBE
Mark Salterbf4b5582014-04-07 15:39:52 -070038 select GENERIC_EARLY_IOREMAP
Leo Yan2314ee42015-08-21 04:40:22 +010039 select GENERIC_IDLE_POLL_SETUP
Catalin Marinas8c2c3df2012-04-20 14:45:54 +010040 select GENERIC_IRQ_PROBE
41 select GENERIC_IRQ_SHOW
Sudeep Holla6544e672015-04-22 18:16:33 +010042 select GENERIC_IRQ_SHOW_LEVEL
Arnd Bergmanncb61f672014-11-19 14:09:07 +010043 select GENERIC_PCI_IOMAP
Stephen Boyd65cd4f62013-07-18 16:21:18 -070044 select GENERIC_SCHED_CLOCK
Catalin Marinas8c2c3df2012-04-20 14:45:54 +010045 select GENERIC_SMP_IDLE_THREAD
Will Deacon12a0ef72013-11-06 17:20:22 +000046 select GENERIC_STRNCPY_FROM_USER
47 select GENERIC_STRNLEN_USER
Catalin Marinas8c2c3df2012-04-20 14:45:54 +010048 select GENERIC_TIME_VSYSCALL
Marc Zyngiera1ddc742014-08-26 11:03:17 +010049 select HANDLE_DOMAIN_IRQ
Catalin Marinas8c2c3df2012-04-20 14:45:54 +010050 select HARDIRQS_SW_RESEND
Steve Capper5284e1b2014-10-24 13:22:20 +010051 select HAVE_ALIGNED_STRUCT_PAGE if SLUB
AKASHI Takahiro875cbf32014-07-04 08:28:30 +010052 select HAVE_ARCH_AUDITSYSCALL
Yalin Wang8e7a4ce2014-11-03 03:02:23 +010053 select HAVE_ARCH_BITREVERSE
Ard Biesheuvel324420b2016-02-16 13:52:35 +010054 select HAVE_ARCH_HUGE_VMAP
Jiang Liu9732caf2014-01-07 22:17:13 +080055 select HAVE_ARCH_JUMP_LABEL
Andrey Ryabininf1b90322015-11-17 18:47:08 +030056 select HAVE_ARCH_KASAN if SPARSEMEM_VMEMMAP && !(ARM64_16K_PAGES && ARM64_VA_BITS_48)
Vijaya Kumar K95292472014-01-28 11:20:22 +000057 select HAVE_ARCH_KGDB
Daniel Cashman8f0d3aa2016-01-14 15:20:01 -080058 select HAVE_ARCH_MMAP_RND_BITS
59 select HAVE_ARCH_MMAP_RND_COMPAT_BITS if COMPAT
AKASHI Takahiroa1ae65b2014-11-28 05:26:39 +000060 select HAVE_ARCH_SECCOMP_FILTER
Catalin Marinas8c2c3df2012-04-20 14:45:54 +010061 select HAVE_ARCH_TRACEHOOK
Yang Shi8ee70872016-04-18 11:16:14 -070062 select HAVE_ARCH_TRANSPARENT_HUGEPAGE
63 select HAVE_ARM_SMCCC
Daniel Borkmann60777762016-05-13 19:08:28 +020064 select HAVE_EBPF_JIT
AKASHI Takahiroaf64d2a2014-04-30 10:54:32 +010065 select HAVE_C_RECORDMCOUNT
Laura Abbottc0c264a2014-06-25 23:55:03 +010066 select HAVE_CC_STACKPROTECTOR
Steve Capper5284e1b2014-10-24 13:22:20 +010067 select HAVE_CMPXCHG_DOUBLE
Will Deacon95eff6b2015-05-29 14:57:47 +010068 select HAVE_CMPXCHG_LOCAL
Yang Shi8ee70872016-04-18 11:16:14 -070069 select HAVE_CONTEXT_TRACKING
Catalin Marinas9b2a60c2012-10-08 16:28:13 -070070 select HAVE_DEBUG_BUGVERBOSE
Catalin Marinasb69ec422012-10-08 16:28:11 -070071 select HAVE_DEBUG_KMEMLEAK
Catalin Marinas8c2c3df2012-04-20 14:45:54 +010072 select HAVE_DMA_API_DEBUG
Laura Abbott6ac21042013-12-12 19:28:33 +000073 select HAVE_DMA_CONTIGUOUS
AKASHI Takahirobd7d38d2014-04-30 10:54:34 +010074 select HAVE_DYNAMIC_FTRACE
Will Deacon50afc332013-12-16 17:50:08 +000075 select HAVE_EFFICIENT_UNALIGNED_ACCESS
AKASHI Takahiroaf64d2a2014-04-30 10:54:32 +010076 select HAVE_FTRACE_MCOUNT_RECORD
AKASHI Takahiro819e50e2014-04-30 18:54:33 +090077 select HAVE_FUNCTION_TRACER
78 select HAVE_FUNCTION_GRAPH_TRACER
Catalin Marinas8c2c3df2012-04-20 14:45:54 +010079 select HAVE_GENERIC_DMA_COHERENT
Catalin Marinas8c2c3df2012-04-20 14:45:54 +010080 select HAVE_HW_BREAKPOINT if PERF_EVENTS
Will Deacon24da2082015-11-23 15:12:59 +000081 select HAVE_IRQ_TIME_ACCOUNTING
Catalin Marinas8c2c3df2012-04-20 14:45:54 +010082 select HAVE_MEMBLOCK
Ganapatrao Kulkarni1a2db302016-04-08 15:50:27 -070083 select HAVE_MEMBLOCK_NODE_MAP if NUMA
Mark Rutland55834a72014-02-07 17:12:45 +000084 select HAVE_PATA_PLATFORM
Catalin Marinas8c2c3df2012-04-20 14:45:54 +010085 select HAVE_PERF_EVENTS
Jean Pihet2ee0d7f2014-02-03 19:18:27 +010086 select HAVE_PERF_REGS
87 select HAVE_PERF_USER_STACK_DUMP
Steve Capper5e5f6dc2014-10-09 15:29:23 -070088 select HAVE_RCU_TABLE_FREE
AKASHI Takahiro055b1212014-04-30 10:54:36 +010089 select HAVE_SYSCALL_TRACEPOINTS
Robin Murphy876945d2015-10-01 20:14:00 +010090 select IOMMU_DMA if IOMMU_SUPPORT
Catalin Marinas8c2c3df2012-04-20 14:45:54 +010091 select IRQ_DOMAIN
Anders Roxelle8557d12015-04-27 22:53:09 +020092 select IRQ_FORCED_THREADING
Catalin Marinasfea2aca2012-10-16 11:26:57 +010093 select MODULES_USE_ELF_RELA
Catalin Marinas8c2c3df2012-04-20 14:45:54 +010094 select NO_BOOTMEM
95 select OF
96 select OF_EARLY_FLATTREE
Yang Shi8ee70872016-04-18 11:16:14 -070097 select OF_NUMA if NUMA && OF
Marek Szyprowski9bf14b72014-02-28 14:42:55 +010098 select OF_RESERVED_MEM
Catalin Marinas8c2c3df2012-04-20 14:45:54 +010099 select PERF_USE_VMALLOC
Catalin Marinasaa1e8ec2013-02-28 18:14:37 +0000100 select POWER_RESET
101 select POWER_SUPPLY
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100102 select SPARSE_IRQ
Catalin Marinas7ac57a82012-10-08 16:28:16 -0700103 select SYSCTL_EXCEPTION_TRACE
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100104 help
105 ARM 64-bit (AArch64) Linux support.
106
107config 64BIT
108 def_bool y
109
110config ARCH_PHYS_ADDR_T_64BIT
111 def_bool y
112
113config MMU
114 def_bool y
115
Daniel Cashman8f0d3aa2016-01-14 15:20:01 -0800116config ARCH_MMAP_RND_BITS_MIN
117 default 14 if ARM64_64K_PAGES
118 default 16 if ARM64_16K_PAGES
119 default 18
120
121# max bits determined by the following formula:
122# VA_BITS - PAGE_SHIFT - 3
123config ARCH_MMAP_RND_BITS_MAX
124 default 19 if ARM64_VA_BITS=36
125 default 24 if ARM64_VA_BITS=39
126 default 27 if ARM64_VA_BITS=42
127 default 30 if ARM64_VA_BITS=47
128 default 29 if ARM64_VA_BITS=48 && ARM64_64K_PAGES
129 default 31 if ARM64_VA_BITS=48 && ARM64_16K_PAGES
130 default 33 if ARM64_VA_BITS=48
131 default 14 if ARM64_64K_PAGES
132 default 16 if ARM64_16K_PAGES
133 default 18
134
135config ARCH_MMAP_RND_COMPAT_BITS_MIN
136 default 7 if ARM64_64K_PAGES
137 default 9 if ARM64_16K_PAGES
138 default 11
139
140config ARCH_MMAP_RND_COMPAT_BITS_MAX
141 default 16
142
Uwe Kleine-Königce816fa2014-04-07 15:39:19 -0700143config NO_IOPORT_MAP
Liviu Dudaud1e6dc92014-09-29 15:29:31 +0100144 def_bool y if !PCI
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100145
146config STACKTRACE_SUPPORT
147 def_bool y
148
Jeff Vander Stoepbf0c4e02015-08-18 20:50:10 +0100149config ILLEGAL_POINTER_VALUE
150 hex
151 default 0xdead000000000000
152
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100153config LOCKDEP_SUPPORT
154 def_bool y
155
156config TRACE_IRQFLAGS_SUPPORT
157 def_bool y
158
Will Deaconc209f792014-03-14 17:47:05 +0000159config RWSEM_XCHGADD_ALGORITHM
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100160 def_bool y
161
Dave P Martin9fb74102015-07-24 16:37:48 +0100162config GENERIC_BUG
163 def_bool y
164 depends on BUG
165
166config GENERIC_BUG_RELATIVE_POINTERS
167 def_bool y
168 depends on GENERIC_BUG
169
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100170config GENERIC_HWEIGHT
171 def_bool y
172
173config GENERIC_CSUM
174 def_bool y
175
176config GENERIC_CALIBRATE_DELAY
177 def_bool y
178
Catalin Marinas19e76402014-02-27 12:09:22 +0000179config ZONE_DMA
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100180 def_bool y
181
Steve Capper29e56942014-10-09 15:29:25 -0700182config HAVE_GENERIC_RCU_GUP
183 def_bool y
184
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100185config ARCH_DMA_ADDR_T_64BIT
186 def_bool y
187
188config NEED_DMA_MAP_STATE
189 def_bool y
190
191config NEED_SG_DMA_LENGTH
192 def_bool y
193
Will Deacon4b3dc962015-05-29 18:28:44 +0100194config SMP
195 def_bool y
196
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100197config SWIOTLB
198 def_bool y
199
200config IOMMU_HELPER
201 def_bool SWIOTLB
202
Ard Biesheuvel4cfb3612013-07-09 14:18:12 +0100203config KERNEL_MODE_NEON
204 def_bool y
205
Rob Herring92cc15f2014-04-18 17:19:59 -0500206config FIX_EARLYCON_MEM
207 def_bool y
208
Kirill A. Shutemov9f25e6a2015-04-14 15:45:39 -0700209config PGTABLE_LEVELS
210 int
Suzuki K. Poulose21539932015-10-19 14:19:38 +0100211 default 2 if ARM64_16K_PAGES && ARM64_VA_BITS_36
Kirill A. Shutemov9f25e6a2015-04-14 15:45:39 -0700212 default 2 if ARM64_64K_PAGES && ARM64_VA_BITS_42
213 default 3 if ARM64_64K_PAGES && ARM64_VA_BITS_48
214 default 3 if ARM64_4K_PAGES && ARM64_VA_BITS_39
Suzuki K. Poulose44eaacf2015-10-19 14:19:37 +0100215 default 3 if ARM64_16K_PAGES && ARM64_VA_BITS_47
216 default 4 if !ARM64_64K_PAGES && ARM64_VA_BITS_48
Kirill A. Shutemov9f25e6a2015-04-14 15:45:39 -0700217
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100218source "init/Kconfig"
219
220source "kernel/Kconfig.freezer"
221
Olof Johansson6a377492015-07-20 12:09:16 -0700222source "arch/arm64/Kconfig.platforms"
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100223
224menu "Bus support"
225
Liviu Dudaud1e6dc92014-09-29 15:29:31 +0100226config PCI
227 bool "PCI support"
228 help
229 This feature enables support for PCI bus system. If you say Y
230 here, the kernel will include drivers and infrastructure code
231 to support PCI bus devices.
232
233config PCI_DOMAINS
234 def_bool PCI
235
236config PCI_DOMAINS_GENERIC
237 def_bool PCI
238
239config PCI_SYSCALL
240 def_bool PCI
241
242source "drivers/pci/Kconfig"
Liviu Dudaud1e6dc92014-09-29 15:29:31 +0100243
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100244endmenu
245
246menu "Kernel Features"
247
Andre Przywarac0a01b82014-11-14 15:54:12 +0000248menu "ARM errata workarounds via the alternatives framework"
249
250config ARM64_ERRATUM_826319
251 bool "Cortex-A53: 826319: System might deadlock if a write cannot complete until read data is accepted"
252 default y
253 help
254 This option adds an alternative code sequence to work around ARM
255 erratum 826319 on Cortex-A53 parts up to r0p2 with an AMBA 4 ACE or
256 AXI master interface and an L2 cache.
257
258 If a Cortex-A53 uses an AMBA AXI4 ACE interface to other processors
259 and is unable to accept a certain write via this interface, it will
260 not progress on read data presented on the read data channel and the
261 system can deadlock.
262
263 The workaround promotes data cache clean instructions to
264 data cache clean-and-invalidate.
265 Please note that this does not necessarily enable the workaround,
266 as it depends on the alternative framework, which will only patch
267 the kernel if an affected CPU is detected.
268
269 If unsure, say Y.
270
271config ARM64_ERRATUM_827319
272 bool "Cortex-A53: 827319: Data cache clean instructions might cause overlapping transactions to the interconnect"
273 default y
274 help
275 This option adds an alternative code sequence to work around ARM
276 erratum 827319 on Cortex-A53 parts up to r0p2 with an AMBA 5 CHI
277 master interface and an L2 cache.
278
279 Under certain conditions this erratum can cause a clean line eviction
280 to occur at the same time as another transaction to the same address
281 on the AMBA 5 CHI interface, which can cause data corruption if the
282 interconnect reorders the two transactions.
283
284 The workaround promotes data cache clean instructions to
285 data cache clean-and-invalidate.
286 Please note that this does not necessarily enable the workaround,
287 as it depends on the alternative framework, which will only patch
288 the kernel if an affected CPU is detected.
289
290 If unsure, say Y.
291
292config ARM64_ERRATUM_824069
293 bool "Cortex-A53: 824069: Cache line might not be marked as clean after a CleanShared snoop"
294 default y
295 help
296 This option adds an alternative code sequence to work around ARM
297 erratum 824069 on Cortex-A53 parts up to r0p2 when it is connected
298 to a coherent interconnect.
299
300 If a Cortex-A53 processor is executing a store or prefetch for
301 write instruction at the same time as a processor in another
302 cluster is executing a cache maintenance operation to the same
303 address, then this erratum might cause a clean cache line to be
304 incorrectly marked as dirty.
305
306 The workaround promotes data cache clean instructions to
307 data cache clean-and-invalidate.
308 Please note that this option does not necessarily enable the
309 workaround, as it depends on the alternative framework, which will
310 only patch the kernel if an affected CPU is detected.
311
312 If unsure, say Y.
313
314config ARM64_ERRATUM_819472
315 bool "Cortex-A53: 819472: Store exclusive instructions might cause data corruption"
316 default y
317 help
318 This option adds an alternative code sequence to work around ARM
319 erratum 819472 on Cortex-A53 parts up to r0p1 with an L2 cache
320 present when it is connected to a coherent interconnect.
321
322 If the processor is executing a load and store exclusive sequence at
323 the same time as a processor in another cluster is executing a cache
324 maintenance operation to the same address, then this erratum might
325 cause data corruption.
326
327 The workaround promotes data cache clean instructions to
328 data cache clean-and-invalidate.
329 Please note that this does not necessarily enable the workaround,
330 as it depends on the alternative framework, which will only patch
331 the kernel if an affected CPU is detected.
332
333 If unsure, say Y.
334
335config ARM64_ERRATUM_832075
336 bool "Cortex-A57: 832075: possible deadlock on mixing exclusive memory accesses with device loads"
337 default y
338 help
339 This option adds an alternative code sequence to work around ARM
340 erratum 832075 on Cortex-A57 parts up to r1p2.
341
342 Affected Cortex-A57 parts might deadlock when exclusive load/store
343 instructions to Write-Back memory are mixed with Device loads.
344
345 The workaround is to promote device loads to use Load-Acquire
346 semantics.
347 Please note that this does not necessarily enable the workaround,
348 as it depends on the alternative framework, which will only patch
349 the kernel if an affected CPU is detected.
350
351 If unsure, say Y.
352
Marc Zyngier498cd5c2015-11-16 10:28:18 +0000353config ARM64_ERRATUM_834220
354 bool "Cortex-A57: 834220: Stage 2 translation fault might be incorrectly reported in presence of a Stage 1 fault"
355 depends on KVM
356 default y
357 help
358 This option adds an alternative code sequence to work around ARM
359 erratum 834220 on Cortex-A57 parts up to r1p2.
360
361 Affected Cortex-A57 parts might report a Stage 2 translation
362 fault as the result of a Stage 1 fault for load crossing a
363 page boundary when there is a permission or device memory
364 alignment fault at Stage 1 and a translation fault at Stage 2.
365
366 The workaround is to verify that the Stage 1 translation
367 doesn't generate a fault before handling the Stage 2 fault.
368 Please note that this does not necessarily enable the workaround,
369 as it depends on the alternative framework, which will only patch
370 the kernel if an affected CPU is detected.
371
372 If unsure, say Y.
373
Will Deacon905e8c52015-03-23 19:07:02 +0000374config ARM64_ERRATUM_845719
375 bool "Cortex-A53: 845719: a load might read incorrect data"
376 depends on COMPAT
377 default y
378 help
379 This option adds an alternative code sequence to work around ARM
380 erratum 845719 on Cortex-A53 parts up to r0p4.
381
382 When running a compat (AArch32) userspace on an affected Cortex-A53
383 part, a load at EL0 from a virtual address that matches the bottom 32
384 bits of the virtual address used by a recent load at (AArch64) EL1
385 might return incorrect data.
386
387 The workaround is to write the contextidr_el1 register on exception
388 return to a 32-bit task.
389 Please note that this does not necessarily enable the workaround,
390 as it depends on the alternative framework, which will only patch
391 the kernel if an affected CPU is detected.
392
393 If unsure, say Y.
394
Will Deacondf057cc2015-03-17 12:15:02 +0000395config ARM64_ERRATUM_843419
396 bool "Cortex-A53: 843419: A load or store might access an incorrect address"
397 depends on MODULES
398 default y
Ard Biesheuvelfd045f62015-11-24 12:37:35 +0100399 select ARM64_MODULE_CMODEL_LARGE
Will Deacondf057cc2015-03-17 12:15:02 +0000400 help
401 This option builds kernel modules using the large memory model in
402 order to avoid the use of the ADRP instruction, which can cause
403 a subsequent memory access to use an incorrect address on Cortex-A53
404 parts up to r0p4.
405
406 Note that the kernel itself must be linked with a version of ld
407 which fixes potentially affected ADRP instructions through the
408 use of veneers.
409
410 If unsure, say Y.
411
Robert Richter94100972015-09-21 22:58:38 +0200412config CAVIUM_ERRATUM_22375
413 bool "Cavium erratum 22375, 24313"
414 default y
415 help
416 Enable workaround for erratum 22375, 24313.
417
418 This implements two gicv3-its errata workarounds for ThunderX. Both
419 with small impact affecting only ITS table allocation.
420
421 erratum 22375: only alloc 8MB table size
422 erratum 24313: ignore memory access type
423
424 The fixes are in ITS initialization and basically ignore memory access
425 type and table size provided by the TYPER and BASER registers.
426
427 If unsure, say Y.
428
Ganapatrao Kulkarnifbf8f402016-05-25 15:29:20 +0200429config CAVIUM_ERRATUM_23144
430 bool "Cavium erratum 23144: ITS SYNC hang on dual socket system"
431 depends on NUMA
432 default y
433 help
434 ITS SYNC command hang for cross node io and collections/cpu mapping.
435
436 If unsure, say Y.
437
Robert Richter6d4e11c2015-09-21 22:58:35 +0200438config CAVIUM_ERRATUM_23154
439 bool "Cavium erratum 23154: Access to ICC_IAR1_EL1 is not sync'ed"
440 default y
441 help
442 The gicv3 of ThunderX requires a modified version for
443 reading the IAR status to ensure data synchronization
444 (access to icc_iar1_el1 is not sync'ed before and after).
445
446 If unsure, say Y.
447
Andrew Pinski104a0c02016-02-24 17:44:57 -0800448config CAVIUM_ERRATUM_27456
449 bool "Cavium erratum 27456: Broadcast TLBI instructions may cause icache corruption"
450 default y
451 help
452 On ThunderX T88 pass 1.x through 2.1 parts, broadcast TLBI
453 instructions may cause the icache to become corrupted if it
454 contains data for a non-current ASID. The fix is to
455 invalidate the icache when changing the mm context.
456
457 If unsure, say Y.
458
Andre Przywarac0a01b82014-11-14 15:54:12 +0000459endmenu
460
461
Jungseok Leee41ceed2014-05-12 10:40:38 +0100462choice
463 prompt "Page size"
464 default ARM64_4K_PAGES
465 help
466 Page size (translation granule) configuration.
467
468config ARM64_4K_PAGES
469 bool "4KB"
470 help
471 This feature enables 4KB pages support.
472
Suzuki K. Poulose44eaacf2015-10-19 14:19:37 +0100473config ARM64_16K_PAGES
474 bool "16KB"
475 help
476 The system will use 16KB pages support. AArch32 emulation
477 requires applications compiled with 16K (or a multiple of 16K)
478 aligned segments.
479
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100480config ARM64_64K_PAGES
Jungseok Leee41ceed2014-05-12 10:40:38 +0100481 bool "64KB"
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100482 help
483 This feature enables 64KB pages support (4KB by default)
484 allowing only two levels of page tables and faster TLB
Suzuki K. Poulosedb488be2015-10-19 14:19:34 +0100485 look-up. AArch32 emulation requires applications compiled
486 with 64K aligned segments.
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100487
Jungseok Leee41ceed2014-05-12 10:40:38 +0100488endchoice
489
490choice
491 prompt "Virtual address space size"
492 default ARM64_VA_BITS_39 if ARM64_4K_PAGES
Suzuki K. Poulose44eaacf2015-10-19 14:19:37 +0100493 default ARM64_VA_BITS_47 if ARM64_16K_PAGES
Jungseok Leee41ceed2014-05-12 10:40:38 +0100494 default ARM64_VA_BITS_42 if ARM64_64K_PAGES
495 help
496 Allows choosing one of multiple possible virtual address
497 space sizes. The level of translation table is determined by
498 a combination of page size and virtual address space size.
499
Suzuki K. Poulose21539932015-10-19 14:19:38 +0100500config ARM64_VA_BITS_36
Catalin Marinas56a3f302015-10-20 14:59:20 +0100501 bool "36-bit" if EXPERT
Suzuki K. Poulose21539932015-10-19 14:19:38 +0100502 depends on ARM64_16K_PAGES
503
Jungseok Leee41ceed2014-05-12 10:40:38 +0100504config ARM64_VA_BITS_39
505 bool "39-bit"
506 depends on ARM64_4K_PAGES
507
508config ARM64_VA_BITS_42
509 bool "42-bit"
510 depends on ARM64_64K_PAGES
511
Suzuki K. Poulose44eaacf2015-10-19 14:19:37 +0100512config ARM64_VA_BITS_47
513 bool "47-bit"
514 depends on ARM64_16K_PAGES
515
Jungseok Leec79b9542014-05-12 18:40:51 +0900516config ARM64_VA_BITS_48
517 bool "48-bit"
Jungseok Leec79b9542014-05-12 18:40:51 +0900518
Jungseok Leee41ceed2014-05-12 10:40:38 +0100519endchoice
520
521config ARM64_VA_BITS
522 int
Suzuki K. Poulose21539932015-10-19 14:19:38 +0100523 default 36 if ARM64_VA_BITS_36
Jungseok Leee41ceed2014-05-12 10:40:38 +0100524 default 39 if ARM64_VA_BITS_39
525 default 42 if ARM64_VA_BITS_42
Suzuki K. Poulose44eaacf2015-10-19 14:19:37 +0100526 default 47 if ARM64_VA_BITS_47
Jungseok Leec79b9542014-05-12 18:40:51 +0900527 default 48 if ARM64_VA_BITS_48
Jungseok Leee41ceed2014-05-12 10:40:38 +0100528
Will Deacona8720132013-10-11 14:52:19 +0100529config CPU_BIG_ENDIAN
530 bool "Build big-endian kernel"
531 help
532 Say Y if you plan on running a kernel in big-endian mode.
533
Mark Brownf6e763b2014-03-04 07:51:17 +0000534config SCHED_MC
535 bool "Multi-core scheduler support"
Mark Brownf6e763b2014-03-04 07:51:17 +0000536 help
537 Multi-core scheduler support improves the CPU scheduler's decision
538 making when dealing with multi-core CPU chips at a cost of slightly
539 increased overhead in some places. If unsure say N here.
540
541config SCHED_SMT
542 bool "SMT scheduler support"
Mark Brownf6e763b2014-03-04 07:51:17 +0000543 help
544 Improves the CPU scheduler's decision making when dealing with
545 MultiThreading at a cost of slightly increased overhead in some
546 places. If unsure say N here.
547
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100548config NR_CPUS
Ganapatrao Kulkarni62aa9652015-03-18 11:01:18 +0000549 int "Maximum number of CPUs (2-4096)"
550 range 2 4096
Vinayak Kale15942852013-04-24 10:06:57 +0100551 # These have to remain sorted largest to smallest
Robert Richtere3672642014-09-08 12:44:48 +0100552 default "64"
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100553
Mark Rutland9327e2c2013-10-24 20:30:18 +0100554config HOTPLUG_CPU
555 bool "Support for hot-pluggable CPUs"
Yang Yingliang217d4532015-09-24 17:32:14 +0800556 select GENERIC_IRQ_MIGRATION
Mark Rutland9327e2c2013-10-24 20:30:18 +0100557 help
558 Say Y here to experiment with turning CPUs off and on. CPUs
559 can be controlled through /sys/devices/system/cpu.
560
Ganapatrao Kulkarni1a2db302016-04-08 15:50:27 -0700561# Common NUMA Features
562config NUMA
563 bool "Numa Memory Allocation and Scheduler Support"
564 depends on SMP
565 help
566 Enable NUMA (Non Uniform Memory Access) support.
567
568 The kernel will try to allocate memory used by a CPU on the
569 local memory of the CPU and add some more
570 NUMA awareness to the kernel.
571
572config NODES_SHIFT
573 int "Maximum NUMA Nodes (as a power of 2)"
574 range 1 10
575 default "2"
576 depends on NEED_MULTIPLE_NODES
577 help
578 Specify the maximum number of NUMA Nodes available on the target
579 system. Increases memory reserved to accommodate various tables.
580
581config USE_PERCPU_NUMA_NODE_ID
582 def_bool y
583 depends on NUMA
584
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100585source kernel/Kconfig.preempt
Kefeng Wangf90df5e2015-10-26 11:48:16 +0800586source kernel/Kconfig.hz
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100587
Laura Abbott83863f22016-02-05 16:24:47 -0800588config ARCH_SUPPORTS_DEBUG_PAGEALLOC
Will Deaconda24eb12016-04-28 19:38:16 +0100589 depends on !HIBERNATION
Laura Abbott83863f22016-02-05 16:24:47 -0800590 def_bool y
591
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100592config ARCH_HAS_HOLES_MEMORYMODEL
593 def_bool y if SPARSEMEM
594
595config ARCH_SPARSEMEM_ENABLE
596 def_bool y
597 select SPARSEMEM_VMEMMAP_ENABLE
598
599config ARCH_SPARSEMEM_DEFAULT
600 def_bool ARCH_SPARSEMEM_ENABLE
601
602config ARCH_SELECT_MEMORY_MODEL
603 def_bool ARCH_SPARSEMEM_ENABLE
604
605config HAVE_ARCH_PFN_VALID
606 def_bool ARCH_HAS_HOLES_MEMORYMODEL || !SPARSEMEM
607
608config HW_PERF_EVENTS
Mark Rutland6475b2d2015-10-02 10:55:03 +0100609 def_bool y
610 depends on ARM_PMU
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100611
Steve Capper084bd292013-04-10 13:48:00 +0100612config SYS_SUPPORTS_HUGETLBFS
613 def_bool y
614
Steve Capper084bd292013-04-10 13:48:00 +0100615config ARCH_WANT_HUGE_PMD_SHARE
Suzuki K. Poulose21539932015-10-19 14:19:38 +0100616 def_bool y if ARM64_4K_PAGES || (ARM64_16K_PAGES && !ARM64_VA_BITS_36)
Steve Capper084bd292013-04-10 13:48:00 +0100617
Catalin Marinasa41dc0e2014-04-03 17:48:54 +0100618config ARCH_HAS_CACHE_LINE_SIZE
619 def_bool y
620
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100621source "mm/Kconfig"
622
AKASHI Takahiroa1ae65b2014-11-28 05:26:39 +0000623config SECCOMP
624 bool "Enable seccomp to safely compute untrusted bytecode"
625 ---help---
626 This kernel feature is useful for number crunching applications
627 that may need to compute untrusted bytecode during their
628 execution. By using pipes or other transports made available to
629 the process as file descriptors supporting the read/write
630 syscalls, it's possible to isolate those applications in
631 their own address space using seccomp. Once seccomp is
632 enabled via prctl(PR_SET_SECCOMP), it cannot be disabled
633 and the task is only allowed to execute a few safe syscalls
634 defined by each seccomp mode.
635
Stefano Stabellinidfd57bc2015-11-23 10:33:49 +0000636config PARAVIRT
637 bool "Enable paravirtualization code"
638 help
639 This changes the kernel so it can modify itself when it is run
640 under a hypervisor, potentially improving performance significantly
641 over full virtualization.
642
643config PARAVIRT_TIME_ACCOUNTING
644 bool "Paravirtual steal time accounting"
645 select PARAVIRT
646 default n
647 help
648 Select this option to enable fine granularity task steal time
649 accounting. Time spent executing other tasks in parallel with
650 the current vCPU is discounted from the vCPU power. To account for
651 that, there can be a small performance impact.
652
653 If in doubt, say N here.
654
Stefano Stabelliniaa42aa12013-06-03 17:05:43 +0000655config XEN_DOM0
656 def_bool y
657 depends on XEN
658
659config XEN
Julien Grallc2ba1f72014-09-17 14:07:06 -0700660 bool "Xen guest support on ARM64"
Stefano Stabelliniaa42aa12013-06-03 17:05:43 +0000661 depends on ARM64 && OF
Stefano Stabellini83862cc2013-10-10 13:40:44 +0000662 select SWIOTLB_XEN
Stefano Stabellinidfd57bc2015-11-23 10:33:49 +0000663 select PARAVIRT
Stefano Stabelliniaa42aa12013-06-03 17:05:43 +0000664 help
665 Say Y if you want to run Linux in a Virtual Machine on Xen on ARM64.
666
Steve Capperd03bb142013-04-25 15:19:21 +0100667config FORCE_MAX_ZONEORDER
668 int
669 default "14" if (ARM64_64K_PAGES && TRANSPARENT_HUGEPAGE)
Suzuki K. Poulose44eaacf2015-10-19 14:19:37 +0100670 default "12" if (ARM64_16K_PAGES && TRANSPARENT_HUGEPAGE)
Steve Capperd03bb142013-04-25 15:19:21 +0100671 default "11"
Suzuki K. Poulose44eaacf2015-10-19 14:19:37 +0100672 help
673 The kernel memory allocator divides physically contiguous memory
674 blocks into "zones", where each zone is a power of two number of
675 pages. This option selects the largest power of two that the kernel
676 keeps in the memory allocator. If you need to allocate very large
677 blocks of physically contiguous memory, then you may need to
678 increase this value.
679
680 This config option is actually maximum order plus one. For example,
681 a value of 11 means that the largest free memory block is 2^10 pages.
682
683 We make sure that we can allocate upto a HugePage size for each configuration.
684 Hence we have :
685 MAX_ORDER = (PMD_SHIFT - PAGE_SHIFT) + 1 => PAGE_SHIFT - 2
686
687 However for 4K, we choose a higher default value, 11 as opposed to 10, giving us
688 4M allocations matching the default size used by generic code.
Steve Capperd03bb142013-04-25 15:19:21 +0100689
Will Deacon1b907f42014-11-20 16:51:10 +0000690menuconfig ARMV8_DEPRECATED
691 bool "Emulate deprecated/obsolete ARMv8 instructions"
692 depends on COMPAT
693 help
694 Legacy software support may require certain instructions
695 that have been deprecated or obsoleted in the architecture.
696
697 Enable this config to enable selective emulation of these
698 features.
699
700 If unsure, say Y
701
702if ARMV8_DEPRECATED
703
704config SWP_EMULATION
705 bool "Emulate SWP/SWPB instructions"
706 help
707 ARMv8 obsoletes the use of A32 SWP/SWPB instructions such that
708 they are always undefined. Say Y here to enable software
709 emulation of these instructions for userspace using LDXR/STXR.
710
711 In some older versions of glibc [<=2.8] SWP is used during futex
712 trylock() operations with the assumption that the code will not
713 be preempted. This invalid assumption may be more likely to fail
714 with SWP emulation enabled, leading to deadlock of the user
715 application.
716
717 NOTE: when accessing uncached shared regions, LDXR/STXR rely
718 on an external transaction monitoring block called a global
719 monitor to maintain update atomicity. If your system does not
720 implement a global monitor, this option can cause programs that
721 perform SWP operations to uncached memory to deadlock.
722
723 If unsure, say Y
724
725config CP15_BARRIER_EMULATION
726 bool "Emulate CP15 Barrier instructions"
727 help
728 The CP15 barrier instructions - CP15ISB, CP15DSB, and
729 CP15DMB - are deprecated in ARMv8 (and ARMv7). It is
730 strongly recommended to use the ISB, DSB, and DMB
731 instructions instead.
732
733 Say Y here to enable software emulation of these
734 instructions for AArch32 userspace code. When this option is
735 enabled, CP15 barrier usage is traced which can help
736 identify software that needs updating.
737
738 If unsure, say Y
739
Suzuki K. Poulose2d888f42015-01-21 12:43:11 +0000740config SETEND_EMULATION
741 bool "Emulate SETEND instruction"
742 help
743 The SETEND instruction alters the data-endianness of the
744 AArch32 EL0, and is deprecated in ARMv8.
745
746 Say Y here to enable software emulation of the instruction
747 for AArch32 userspace code.
748
749 Note: All the cpus on the system must have mixed endian support at EL0
750 for this feature to be enabled. If a new CPU - which doesn't support mixed
751 endian - is hotplugged in after this feature has been enabled, there could
752 be unexpected results in the applications.
753
754 If unsure, say Y
Will Deacon1b907f42014-11-20 16:51:10 +0000755endif
756
Will Deacon0e4a0702015-07-27 15:54:13 +0100757menu "ARMv8.1 architectural features"
758
759config ARM64_HW_AFDBM
760 bool "Support for hardware updates of the Access and Dirty page flags"
761 default y
762 help
763 The ARMv8.1 architecture extensions introduce support for
764 hardware updates of the access and dirty information in page
765 table entries. When enabled in TCR_EL1 (HA and HD bits) on
766 capable processors, accesses to pages with PTE_AF cleared will
767 set this bit instead of raising an access flag fault.
768 Similarly, writes to read-only pages with the DBM bit set will
769 clear the read-only bit (AP[2]) instead of raising a
770 permission fault.
771
772 Kernels built with this configuration option enabled continue
773 to work on pre-ARMv8.1 hardware and the performance impact is
774 minimal. If unsure, say Y.
775
776config ARM64_PAN
777 bool "Enable support for Privileged Access Never (PAN)"
778 default y
779 help
780 Privileged Access Never (PAN; part of the ARMv8.1 Extensions)
781 prevents the kernel or hypervisor from accessing user-space (EL0)
782 memory directly.
783
784 Choosing this option will cause any unprotected (not using
785 copy_to_user et al) memory access to fail with a permission fault.
786
787 The feature is detected at runtime, and will remain as a 'nop'
788 instruction if the cpu does not implement the feature.
789
790config ARM64_LSE_ATOMICS
791 bool "Atomic instructions"
792 help
793 As part of the Large System Extensions, ARMv8.1 introduces new
794 atomic instructions that are designed specifically to scale in
795 very large systems.
796
797 Say Y here to make use of these instructions for the in-kernel
798 atomic routines. This incurs a small overhead on CPUs that do
799 not support these instructions and requires the kernel to be
800 built with binutils >= 2.25.
801
Marc Zyngier1f364c82014-02-19 09:33:14 +0000802config ARM64_VHE
803 bool "Enable support for Virtualization Host Extensions (VHE)"
804 default y
805 help
806 Virtualization Host Extensions (VHE) allow the kernel to run
807 directly at EL2 (instead of EL1) on processors that support
808 it. This leads to better performance for KVM, as they reduce
809 the cost of the world switch.
810
811 Selecting this option allows the VHE feature to be detected
812 at runtime, and does not affect processors that do not
813 implement this feature.
814
Will Deacon0e4a0702015-07-27 15:54:13 +0100815endmenu
816
Will Deaconf9933182016-02-26 16:30:14 +0000817menu "ARMv8.2 architectural features"
818
James Morse57f49592016-02-05 14:58:48 +0000819config ARM64_UAO
820 bool "Enable support for User Access Override (UAO)"
821 default y
822 help
823 User Access Override (UAO; part of the ARMv8.2 Extensions)
824 causes the 'unprivileged' variant of the load/store instructions to
825 be overriden to be privileged.
826
827 This option changes get_user() and friends to use the 'unprivileged'
828 variant of the load/store instructions. This ensures that user-space
829 really did have access to the supplied memory. When addr_limit is
830 set to kernel memory the UAO bit will be set, allowing privileged
831 access to kernel memory.
832
833 Choosing this option will cause copy_to_user() et al to use user-space
834 memory permissions.
835
836 The feature is detected at runtime, the kernel will use the
837 regular load/store instructions if the cpu does not implement the
838 feature.
839
Will Deaconf9933182016-02-26 16:30:14 +0000840endmenu
841
Ard Biesheuvelfd045f62015-11-24 12:37:35 +0100842config ARM64_MODULE_CMODEL_LARGE
843 bool
844
845config ARM64_MODULE_PLTS
846 bool
847 select ARM64_MODULE_CMODEL_LARGE
848 select HAVE_MOD_ARCH_SPECIFIC
849
Ard Biesheuvel1e48ef72016-01-26 09:13:44 +0100850config RELOCATABLE
851 bool
852 help
853 This builds the kernel as a Position Independent Executable (PIE),
854 which retains all relocation metadata required to relocate the
855 kernel binary at runtime to a different virtual address than the
856 address it was linked at.
857 Since AArch64 uses the RELA relocation format, this requires a
858 relocation pass at runtime even if the kernel is loaded at the
859 same address it was linked at.
860
Ard Biesheuvelf80fb3a2016-01-26 14:12:01 +0100861config RANDOMIZE_BASE
862 bool "Randomize the address of the kernel image"
863 select ARM64_MODULE_PLTS
864 select RELOCATABLE
865 help
866 Randomizes the virtual address at which the kernel image is
867 loaded, as a security feature that deters exploit attempts
868 relying on knowledge of the location of kernel internals.
869
870 It is the bootloader's job to provide entropy, by passing a
871 random u64 value in /chosen/kaslr-seed at kernel entry.
872
Ard Biesheuvel2b5fe072016-01-26 14:48:29 +0100873 When booting via the UEFI stub, it will invoke the firmware's
874 EFI_RNG_PROTOCOL implementation (if available) to supply entropy
875 to the kernel proper. In addition, it will randomise the physical
876 location of the kernel Image as well.
877
Ard Biesheuvelf80fb3a2016-01-26 14:12:01 +0100878 If unsure, say N.
879
880config RANDOMIZE_MODULE_REGION_FULL
881 bool "Randomize the module region independently from the core kernel"
882 depends on RANDOMIZE_BASE
883 default y
884 help
885 Randomizes the location of the module region without considering the
886 location of the core kernel. This way, it is impossible for modules
887 to leak information about the location of core kernel data structures
888 but it does imply that function calls between modules and the core
889 kernel will need to be resolved via veneers in the module PLT.
890
891 When this option is not set, the module region will be randomized over
892 a limited range that contains the [_stext, _etext] interval of the
893 core kernel, so branch relocations are always in range.
894
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100895endmenu
896
897menu "Boot options"
898
Lorenzo Pieralisi5e89c552016-01-26 11:10:38 +0000899config ARM64_ACPI_PARKING_PROTOCOL
900 bool "Enable support for the ARM64 ACPI parking protocol"
901 depends on ACPI
902 help
903 Enable support for the ARM64 ACPI parking protocol. If disabled
904 the kernel will not allow booting through the ARM64 ACPI parking
905 protocol even if the corresponding data is present in the ACPI
906 MADT table.
907
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100908config CMDLINE
909 string "Default kernel command string"
910 default ""
911 help
912 Provide a set of default command-line options at build time by
913 entering them here. As a minimum, you should specify the the
914 root device (e.g. root=/dev/nfs).
915
916config CMDLINE_FORCE
917 bool "Always use the default kernel command string"
918 help
919 Always use the default kernel command string, even if the boot
920 loader passes other arguments to the kernel.
921 This is useful if you cannot or don't want to change the
922 command-line options your boot loader passes to the kernel.
923
Ard Biesheuvelf4f75ad52014-07-02 14:54:43 +0200924config EFI_STUB
925 bool
926
Mark Salterf84d0272014-04-15 21:59:30 -0400927config EFI
928 bool "UEFI runtime support"
929 depends on OF && !CPU_BIG_ENDIAN
930 select LIBFDT
931 select UCS2_STRING
932 select EFI_PARAMS_FROM_FDT
Ard Biesheuvele15dd492014-07-04 19:41:53 +0200933 select EFI_RUNTIME_WRAPPERS
Ard Biesheuvelf4f75ad52014-07-02 14:54:43 +0200934 select EFI_STUB
935 select EFI_ARMSTUB
Mark Salterf84d0272014-04-15 21:59:30 -0400936 default y
937 help
938 This option provides support for runtime services provided
939 by UEFI firmware (such as non-volatile variables, realtime
Mark Salter3c7f2552014-04-15 22:47:52 -0400940 clock, and platform reset). A UEFI stub is also provided to
941 allow the kernel to be booted as an EFI application. This
942 is only useful on systems that have UEFI firmware.
Mark Salterf84d0272014-04-15 21:59:30 -0400943
Yi Lid1ae8c02014-10-04 23:46:43 +0800944config DMI
945 bool "Enable support for SMBIOS (DMI) tables"
946 depends on EFI
947 default y
948 help
949 This enables SMBIOS/DMI feature for systems.
950
951 This option is only useful on systems that have UEFI firmware.
952 However, even with this option, the resultant kernel should
953 continue to boot on existing non-UEFI platforms.
954
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100955endmenu
956
957menu "Userspace binary formats"
958
959source "fs/Kconfig.binfmt"
960
961config COMPAT
962 bool "Kernel support for 32-bit EL0"
Suzuki K. Poulose755e70b2015-10-19 14:19:32 +0100963 depends on ARM64_4K_PAGES || EXPERT
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100964 select COMPAT_BINFMT_ELF
Catalin Marinasaf1839e2012-10-08 16:28:08 -0700965 select HAVE_UID16
Al Viro84b9e9b2012-12-25 16:29:11 -0500966 select OLD_SIGSUSPEND3
Al Viro51682032012-12-25 19:31:29 -0500967 select COMPAT_OLD_SIGACTION
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100968 help
969 This option enables support for a 32-bit EL0 running under a 64-bit
970 kernel at EL1. AArch32-specific components such as system calls,
971 the user helper functions, VFP support and the ptrace interface are
972 handled appropriately by the kernel.
973
Suzuki K. Poulose44eaacf2015-10-19 14:19:37 +0100974 If you use a page size other than 4KB (i.e, 16KB or 64KB), please be aware
975 that you will only be able to execute AArch32 binaries that were compiled
976 with page size aligned segments.
Alexander Grafa8fcd8b2015-03-16 16:32:23 +0000977
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100978 If you want to execute 32-bit userspace applications, say Y.
979
980config SYSVIPC_COMPAT
981 def_bool y
982 depends on COMPAT && SYSVIPC
983
984endmenu
985
Lorenzo Pieralisi166936b2013-11-07 18:37:14 +0000986menu "Power management options"
987
988source "kernel/power/Kconfig"
989
James Morse82869ac2016-04-27 17:47:12 +0100990config ARCH_HIBERNATION_POSSIBLE
991 def_bool y
992 depends on CPU_PM
993
994config ARCH_HIBERNATION_HEADER
995 def_bool y
996 depends on HIBERNATION
997
Lorenzo Pieralisi166936b2013-11-07 18:37:14 +0000998config ARCH_SUSPEND_POSSIBLE
999 def_bool y
1000
Lorenzo Pieralisi166936b2013-11-07 18:37:14 +00001001endmenu
1002
Lorenzo Pieralisi13072202013-07-17 14:54:21 +01001003menu "CPU Power Management"
1004
1005source "drivers/cpuidle/Kconfig"
1006
Rob Herring52e7e812014-02-24 11:27:57 +09001007source "drivers/cpufreq/Kconfig"
1008
1009endmenu
1010
Catalin Marinas8c2c3df2012-04-20 14:45:54 +01001011source "net/Kconfig"
1012
1013source "drivers/Kconfig"
1014
Mark Salterf84d0272014-04-15 21:59:30 -04001015source "drivers/firmware/Kconfig"
1016
Graeme Gregoryb6a02172015-03-24 14:02:53 +00001017source "drivers/acpi/Kconfig"
1018
Catalin Marinas8c2c3df2012-04-20 14:45:54 +01001019source "fs/Kconfig"
1020
Marc Zyngierc3eb5b12013-07-04 13:34:32 +01001021source "arch/arm64/kvm/Kconfig"
1022
Catalin Marinas8c2c3df2012-04-20 14:45:54 +01001023source "arch/arm64/Kconfig.debug"
1024
1025source "security/Kconfig"
1026
1027source "crypto/Kconfig"
Ard Biesheuvel2c988332014-03-06 16:23:33 +08001028if CRYPTO
1029source "arch/arm64/crypto/Kconfig"
1030endif
Catalin Marinas8c2c3df2012-04-20 14:45:54 +01001031
1032source "lib/Kconfig"