blob: 9a8a674e8fac9df8ac2c6d08515ce88e6b213fc8 [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/*
Jeff Garzikaf36d7f2005-08-28 20:18:39 -04002 * ata_piix.c - Intel PATA/SATA controllers
3 *
Tejun Heo8c3d3d42013-05-14 11:09:50 -07004 * Maintained by: Tejun Heo <tj@kernel.org>
Jeff Garzikaf36d7f2005-08-28 20:18:39 -04005 * Please ALWAYS copy linux-ide@vger.kernel.org
6 * on emails.
7 *
8 *
9 * Copyright 2003-2005 Red Hat Inc
10 * Copyright 2003-2005 Jeff Garzik
11 *
12 *
13 * Copyright header from piix.c:
14 *
15 * Copyright (C) 1998-1999 Andrzej Krzysztofowicz, Author and Maintainer
16 * Copyright (C) 1998-2000 Andre Hedrick <andre@linux-ide.org>
Alan Coxab771632008-10-27 15:09:10 +000017 * Copyright (C) 2003 Red Hat Inc
Jeff Garzikaf36d7f2005-08-28 20:18:39 -040018 *
19 *
20 * This program is free software; you can redistribute it and/or modify
21 * it under the terms of the GNU General Public License as published by
22 * the Free Software Foundation; either version 2, or (at your option)
23 * any later version.
24 *
25 * This program is distributed in the hope that it will be useful,
26 * but WITHOUT ANY WARRANTY; without even the implied warranty of
27 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
28 * GNU General Public License for more details.
29 *
30 * You should have received a copy of the GNU General Public License
31 * along with this program; see the file COPYING. If not, write to
32 * the Free Software Foundation, 675 Mass Ave, Cambridge, MA 02139, USA.
33 *
34 *
35 * libata documentation is available via 'make {ps|pdf}docs',
36 * as Documentation/DocBook/libata.*
37 *
38 * Hardware documentation available at http://developer.intel.com/
39 *
Alan Coxd96212e2005-12-08 19:19:50 +000040 * Documentation
Lucas De Marchi25985ed2011-03-30 22:57:33 -030041 * Publicly available from Intel web site. Errata documentation
42 * is also publicly available. As an aide to anyone hacking on this
Alan2c5ff672006-12-04 16:33:20 +000043 * driver the list of errata that are relevant is below, going back to
Alan Coxd96212e2005-12-08 19:19:50 +000044 * PIIX4. Older device documentation is now a bit tricky to find.
45 *
Thomas Weber88393162010-03-16 11:47:56 +010046 * The chipsets all follow very much the same design. The original Triton
Lucas De Marchi25985ed2011-03-30 22:57:33 -030047 * series chipsets do _not_ support independent device timings, but this
Alan Coxd96212e2005-12-08 19:19:50 +000048 * is fixed in Triton II. With the odd mobile exception the chips then
49 * change little except in gaining more modes until SATA arrives. This
Lucas De Marchi25985ed2011-03-30 22:57:33 -030050 * driver supports only the chips with independent timing (that is those
Alan Coxd96212e2005-12-08 19:19:50 +000051 * with SITRE and the 0x44 timing register). See pata_oldpiix and pata_mpiix
52 * for the early chip drivers.
53 *
54 * Errata of note:
55 *
56 * Unfixable
57 * PIIX4 errata #9 - Only on ultra obscure hw
58 * ICH3 errata #13 - Not observed to affect real hw
59 * by Intel
60 *
61 * Things we must deal with
62 * PIIX4 errata #10 - BM IDE hang with non UDMA
63 * (must stop/start dma to recover)
64 * 440MX errata #15 - As PIIX4 errata #10
65 * PIIX4 errata #15 - Must not read control registers
66 * during a PIO transfer
67 * 440MX errata #13 - As PIIX4 errata #15
68 * ICH2 errata #21 - DMA mode 0 doesn't work right
69 * ICH0/1 errata #55 - As ICH2 errata #21
70 * ICH2 spec c #9 - Extra operations needed to handle
71 * drive hotswap [NOT YET SUPPORTED]
72 * ICH2 spec c #20 - IDE PRD must not cross a 64K boundary
73 * and must be dword aligned
74 * ICH2 spec c #24 - UDMA mode 4,5 t85/86 should be 6ns not 3.3
Alan Coxc611bed2009-05-06 17:08:44 +010075 * ICH7 errata #16 - MWDMA1 timings are incorrect
Alan Coxd96212e2005-12-08 19:19:50 +000076 *
77 * Should have been BIOS fixed:
78 * 450NX: errata #19 - DMA hangs on old 450NX
79 * 450NX: errata #20 - DMA hangs on old 450NX
80 * 450NX: errata #25 - Corruption with DMA on old 450NX
81 * ICH3 errata #15 - IDE deadlock under high load
82 * (BIOS must set dev 31 fn 0 bit 23)
83 * ICH3 errata #18 - Don't use native mode
Linus Torvalds1da177e2005-04-16 15:20:36 -070084 */
85
86#include <linux/kernel.h>
87#include <linux/module.h>
88#include <linux/pci.h>
89#include <linux/init.h>
90#include <linux/blkdev.h>
91#include <linux/delay.h>
Jeff Garzik6248e642005-10-30 06:42:18 -050092#include <linux/device.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090093#include <linux/gfp.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070094#include <scsi/scsi_host.h>
95#include <linux/libata.h>
Tejun Heob8b275e2007-07-10 15:55:43 +090096#include <linux/dmi.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070097
98#define DRV_NAME "ata_piix"
Alan Coxc611bed2009-05-06 17:08:44 +010099#define DRV_VERSION "2.13"
Linus Torvalds1da177e2005-04-16 15:20:36 -0700100
101enum {
102 PIIX_IOCFG = 0x54, /* IDE I/O configuration register */
103 ICH5_PMR = 0x90, /* port mapping register */
104 ICH5_PCS = 0x92, /* port control and status */
Tejun Heoc7290722008-01-18 18:36:30 +0900105 PIIX_SIDPR_BAR = 5,
106 PIIX_SIDPR_LEN = 16,
107 PIIX_SIDPR_IDX = 0,
108 PIIX_SIDPR_DATA = 4,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700109
Tejun Heoff0fc142005-12-18 17:17:07 +0900110 PIIX_FLAG_CHECKINTR = (1 << 28), /* make sure PCI INTx enabled */
Tejun Heoc7290722008-01-18 18:36:30 +0900111 PIIX_FLAG_SIDPR = (1 << 29), /* SATA idx/data pair regs */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700112
Tejun Heo800b3992006-12-03 21:34:13 +0900113 PIIX_PATA_FLAGS = ATA_FLAG_SLAVE_POSS,
114 PIIX_SATA_FLAGS = ATA_FLAG_SATA | PIIX_FLAG_CHECKINTR,
Tejun Heob3362f82006-11-10 18:08:10 +0900115
Ming Lei5e5a4f52011-10-07 11:50:22 +0800116 PIIX_FLAG_PIO16 = (1 << 30), /*support 16bit PIO only*/
117
Linus Torvalds1da177e2005-04-16 15:20:36 -0700118 PIIX_80C_PRI = (1 << 5) | (1 << 4),
119 PIIX_80C_SEC = (1 << 7) | (1 << 6),
120
Tejun Heod33f58b2006-03-01 01:25:39 +0900121 /* constants for mapping table */
122 P0 = 0, /* port 0 */
123 P1 = 1, /* port 1 */
124 P2 = 2, /* port 2 */
125 P3 = 3, /* port 3 */
126 IDE = -1, /* IDE */
Lucas De Marchi25985ed2011-03-30 22:57:33 -0300127 NA = -2, /* not available */
Tejun Heod33f58b2006-03-01 01:25:39 +0900128 RV = -3, /* reserved */
129
Greg Felix7b6dbd62005-07-28 15:54:15 -0400130 PIIX_AHCI_DEVICE = 6,
Tejun Heob8b275e2007-07-10 15:55:43 +0900131
132 /* host->flags bits */
133 PIIX_HOST_BROKEN_SUSPEND = (1 << 24),
Linus Torvalds1da177e2005-04-16 15:20:36 -0700134};
135
Tejun Heo9cde9ed12007-11-24 21:16:07 +0900136enum piix_controller_ids {
137 /* controller IDs */
138 piix_pata_mwdma, /* PIIX3 MWDMA only */
139 piix_pata_33, /* PIIX4 at 33Mhz */
140 ich_pata_33, /* ICH up to UDMA 33 only */
141 ich_pata_66, /* ICH up to 66 Mhz */
142 ich_pata_100, /* ICH up to UDMA 100 */
Alan Coxc611bed2009-05-06 17:08:44 +0100143 ich_pata_100_nomwdma1, /* ICH up to UDMA 100 but with no MWDMA1*/
Tejun Heo9cde9ed12007-11-24 21:16:07 +0900144 ich5_sata,
145 ich6_sata,
Tejun Heo9c0bf672008-03-26 16:00:58 +0900146 ich6m_sata,
147 ich8_sata,
Tejun Heo9cde9ed12007-11-24 21:16:07 +0900148 ich8_2port_sata,
Tejun Heo9c0bf672008-03-26 16:00:58 +0900149 ich8m_apple_sata, /* locks up on second port enable */
150 tolapai_sata,
Tejun Heo9cde9ed12007-11-24 21:16:07 +0900151 piix_pata_vmw, /* PIIX4 for VMware, spurious DMA_ERR */
Ming Lei5e5a4f52011-10-07 11:50:22 +0800152 ich8_sata_snb,
Youquan Songb55f84e2013-03-06 10:49:05 -0500153 ich8_2port_sata_snb,
Chew, Chiau Eefca8c902013-05-16 15:33:29 +0800154 ich8_2port_sata_byt,
Tejun Heo9cde9ed12007-11-24 21:16:07 +0900155};
156
Tejun Heod33f58b2006-03-01 01:25:39 +0900157struct piix_map_db {
158 const u32 mask;
Jeff Garzik73291a12006-07-11 13:11:17 -0400159 const u16 port_enable;
Tejun Heod33f58b2006-03-01 01:25:39 +0900160 const int map[][4];
161};
162
Tejun Heod96715c2006-06-29 01:58:28 +0900163struct piix_host_priv {
164 const int *map;
Tejun Heo2852bcf2009-01-02 12:04:48 +0900165 u32 saved_iocfg;
Tejun Heoc7290722008-01-18 18:36:30 +0900166 void __iomem *sidpr;
Tejun Heod96715c2006-06-29 01:58:28 +0900167};
168
Linus Torvalds1da177e2005-04-16 15:20:36 -0700169static unsigned int in_module_init = 1;
170
Jeff Garzik3b7d6972005-11-10 11:04:11 -0500171static const struct pci_device_id piix_pci_tbl[] = {
Aland2cdfc02007-01-10 17:13:38 +0000172 /* Intel PIIX3 for the 430HX etc */
173 { 0x8086, 0x7010, PCI_ANY_ID, PCI_ANY_ID, 0, 0, piix_pata_mwdma },
Tejun Heo25f98132008-01-07 19:38:53 +0900174 /* VMware ICH4 */
175 { 0x8086, 0x7111, 0x15ad, 0x1976, 0, 0, piix_pata_vmw },
Jeff Garzik669a5db2006-08-29 18:12:40 -0400176 /* Intel PIIX4 for the 430TX/440BX/MX chipset: UDMA 33 */
177 /* Also PIIX4E (fn3 rev 2) and PIIX4M (fn3 rev 3) */
178 { 0x8086, 0x7111, PCI_ANY_ID, PCI_ANY_ID, 0, 0, piix_pata_33 },
Jeff Garzik669a5db2006-08-29 18:12:40 -0400179 /* Intel PIIX4 */
180 { 0x8086, 0x7199, PCI_ANY_ID, PCI_ANY_ID, 0, 0, piix_pata_33 },
181 /* Intel PIIX4 */
182 { 0x8086, 0x7601, PCI_ANY_ID, PCI_ANY_ID, 0, 0, piix_pata_33 },
183 /* Intel PIIX */
184 { 0x8086, 0x84CA, PCI_ANY_ID, PCI_ANY_ID, 0, 0, piix_pata_33 },
185 /* Intel ICH (i810, i815, i840) UDMA 66*/
186 { 0x8086, 0x2411, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich_pata_66 },
187 /* Intel ICH0 : UDMA 33*/
188 { 0x8086, 0x2421, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich_pata_33 },
189 /* Intel ICH2M */
190 { 0x8086, 0x244A, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich_pata_100 },
191 /* Intel ICH2 (i810E2, i845, 850, 860) UDMA 100 */
192 { 0x8086, 0x244B, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich_pata_100 },
193 /* Intel ICH3M */
194 { 0x8086, 0x248A, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich_pata_100 },
195 /* Intel ICH3 (E7500/1) UDMA 100 */
196 { 0x8086, 0x248B, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich_pata_100 },
Ben Hutchings4bb969d2010-10-10 22:42:21 +0100197 /* Intel ICH4-L */
198 { 0x8086, 0x24C1, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich_pata_100 },
Jeff Garzik669a5db2006-08-29 18:12:40 -0400199 /* Intel ICH4 (i845GV, i845E, i852, i855) UDMA 100 */
200 { 0x8086, 0x24CA, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich_pata_100 },
201 { 0x8086, 0x24CB, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich_pata_100 },
202 /* Intel ICH5 */
Christian Lamparter2eb829e2007-08-10 13:59:51 -0700203 { 0x8086, 0x24DB, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich_pata_100 },
Jeff Garzik669a5db2006-08-29 18:12:40 -0400204 /* C-ICH (i810E2) */
205 { 0x8086, 0x245B, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich_pata_100 },
Jeff Garzik85cd7252006-08-31 00:03:49 -0400206 /* ESB (855GME/875P + 6300ESB) UDMA 100 */
Jeff Garzik669a5db2006-08-29 18:12:40 -0400207 { 0x8086, 0x25A2, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich_pata_100 },
208 /* ICH6 (and 6) (i915) UDMA 100 */
209 { 0x8086, 0x266F, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich_pata_100 },
210 /* ICH7/7-R (i945, i975) UDMA 100*/
Alan Coxc611bed2009-05-06 17:08:44 +0100211 { 0x8086, 0x27DF, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich_pata_100_nomwdma1 },
212 { 0x8086, 0x269E, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich_pata_100_nomwdma1 },
Christian Lamparterc1e6f282007-07-03 10:19:20 -0400213 /* ICH8 Mobile PATA Controller */
214 { 0x8086, 0x2850, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich_pata_100 },
Linus Torvalds1da177e2005-04-16 15:20:36 -0700215
Alan Cox7654db12009-05-06 17:10:17 +0100216 /* SATA ports */
Jeff Garzik4fca3772011-02-15 01:13:24 -0500217
Tejun Heo1d076e52006-03-01 01:25:39 +0900218 /* 82801EB (ICH5) */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700219 { 0x8086, 0x24d1, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich5_sata },
Tejun Heo1d076e52006-03-01 01:25:39 +0900220 /* 82801EB (ICH5) */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700221 { 0x8086, 0x24df, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich5_sata },
Tejun Heo1d076e52006-03-01 01:25:39 +0900222 /* 6300ESB (ICH5 variant with broken PCS present bits) */
Tejun Heo5e56a372006-11-10 18:08:10 +0900223 { 0x8086, 0x25a3, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich5_sata },
Tejun Heo1d076e52006-03-01 01:25:39 +0900224 /* 6300ESB pretending RAID */
Tejun Heo5e56a372006-11-10 18:08:10 +0900225 { 0x8086, 0x25b0, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich5_sata },
Tejun Heo1d076e52006-03-01 01:25:39 +0900226 /* 82801FB/FW (ICH6/ICH6W) */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700227 { 0x8086, 0x2651, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich6_sata },
Tejun Heo1d076e52006-03-01 01:25:39 +0900228 /* 82801FR/FRW (ICH6R/ICH6RW) */
Tejun Heo9c0bf672008-03-26 16:00:58 +0900229 { 0x8086, 0x2652, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich6_sata },
Tejun Heo5016d7d2008-03-26 15:46:58 +0900230 /* 82801FBM ICH6M (ICH6R with only port 0 and 2 implemented).
231 * Attach iff the controller is in IDE mode. */
232 { 0x8086, 0x2653, PCI_ANY_ID, PCI_ANY_ID,
Tejun Heo9c0bf672008-03-26 16:00:58 +0900233 PCI_CLASS_STORAGE_IDE << 8, 0xffff00, ich6m_sata },
Tejun Heo1d076e52006-03-01 01:25:39 +0900234 /* 82801GB/GR/GH (ICH7, identical to ICH6) */
Tejun Heo9c0bf672008-03-26 16:00:58 +0900235 { 0x8086, 0x27c0, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich6_sata },
Tejun Heo1d076e52006-03-01 01:25:39 +0900236 /* 2801GBM/GHM (ICH7M, identical to ICH6M) */
Tejun Heo9c0bf672008-03-26 16:00:58 +0900237 { 0x8086, 0x27c4, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich6m_sata },
Jason Gastonf98b6572006-12-07 08:57:32 -0800238 /* Enterprise Southbridge 2 (631xESB/632xESB) */
Tejun Heo9c0bf672008-03-26 16:00:58 +0900239 { 0x8086, 0x2680, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich6_sata },
Jason Gastonf98b6572006-12-07 08:57:32 -0800240 /* SATA Controller 1 IDE (ICH8) */
Tejun Heo9c0bf672008-03-26 16:00:58 +0900241 { 0x8086, 0x2820, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_sata },
Jason Gastonf98b6572006-12-07 08:57:32 -0800242 /* SATA Controller 2 IDE (ICH8) */
Tejun Heo00242ec2007-11-19 11:24:25 +0900243 { 0x8086, 0x2825, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_2port_sata },
Thomas Rohwer8d8ef2f2007-11-19 11:54:24 +0900244 /* Mobile SATA Controller IDE (ICH8M), Apple */
Tejun Heo9c0bf672008-03-26 16:00:58 +0900245 { 0x8086, 0x2828, 0x106b, 0x00a0, 0, 0, ich8m_apple_sata },
Tejun Heo23cf2962008-05-29 22:04:22 +0900246 { 0x8086, 0x2828, 0x106b, 0x00a1, 0, 0, ich8m_apple_sata },
Tejun Heo487eff62008-07-29 15:06:26 +0900247 { 0x8086, 0x2828, 0x106b, 0x00a3, 0, 0, ich8m_apple_sata },
Tejun Heo23cf2962008-05-29 22:04:22 +0900248 /* Mobile SATA Controller IDE (ICH8M) */
249 { 0x8086, 0x2828, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_sata },
Jason Gastonf98b6572006-12-07 08:57:32 -0800250 /* SATA Controller IDE (ICH9) */
Tejun Heo9c0bf672008-03-26 16:00:58 +0900251 { 0x8086, 0x2920, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_sata },
Jason Gastonf98b6572006-12-07 08:57:32 -0800252 /* SATA Controller IDE (ICH9) */
Tejun Heo00242ec2007-11-19 11:24:25 +0900253 { 0x8086, 0x2921, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_2port_sata },
Jason Gastonf98b6572006-12-07 08:57:32 -0800254 /* SATA Controller IDE (ICH9) */
Tejun Heo00242ec2007-11-19 11:24:25 +0900255 { 0x8086, 0x2926, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_2port_sata },
Jason Gastonf98b6572006-12-07 08:57:32 -0800256 /* SATA Controller IDE (ICH9M) */
Tejun Heo00242ec2007-11-19 11:24:25 +0900257 { 0x8086, 0x2928, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_2port_sata },
Jason Gastonf98b6572006-12-07 08:57:32 -0800258 /* SATA Controller IDE (ICH9M) */
Tejun Heo00242ec2007-11-19 11:24:25 +0900259 { 0x8086, 0x292d, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_2port_sata },
Jason Gastonf98b6572006-12-07 08:57:32 -0800260 /* SATA Controller IDE (ICH9M) */
Tejun Heo9c0bf672008-03-26 16:00:58 +0900261 { 0x8086, 0x292e, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_sata },
Jason Gastonc5cf0ff2007-08-30 21:36:56 -0700262 /* SATA Controller IDE (Tolapai) */
Tejun Heo9c0bf672008-03-26 16:00:58 +0900263 { 0x8086, 0x5028, PCI_ANY_ID, PCI_ANY_ID, 0, 0, tolapai_sata },
Jason Gastonbf7f22b2008-01-28 17:36:45 -0800264 /* SATA Controller IDE (ICH10) */
Tejun Heo9c0bf672008-03-26 16:00:58 +0900265 { 0x8086, 0x3a00, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_sata },
Jason Gastonbf7f22b2008-01-28 17:36:45 -0800266 /* SATA Controller IDE (ICH10) */
267 { 0x8086, 0x3a06, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_2port_sata },
268 /* SATA Controller IDE (ICH10) */
Tejun Heo9c0bf672008-03-26 16:00:58 +0900269 { 0x8086, 0x3a20, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_sata },
Jason Gastonbf7f22b2008-01-28 17:36:45 -0800270 /* SATA Controller IDE (ICH10) */
271 { 0x8086, 0x3a26, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_2port_sata },
Seth Heasleyc6c6a1a2008-08-11 17:03:18 -0700272 /* SATA Controller IDE (PCH) */
273 { 0x8086, 0x3b20, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_sata },
274 /* SATA Controller IDE (PCH) */
Seth Heasley0395e612008-08-27 16:40:06 -0700275 { 0x8086, 0x3b21, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_2port_sata },
276 /* SATA Controller IDE (PCH) */
Seth Heasleyc6c6a1a2008-08-11 17:03:18 -0700277 { 0x8086, 0x3b26, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_2port_sata },
278 /* SATA Controller IDE (PCH) */
Seth Heasley0395e612008-08-27 16:40:06 -0700279 { 0x8086, 0x3b28, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_sata },
280 /* SATA Controller IDE (PCH) */
Seth Heasleyc6c6a1a2008-08-11 17:03:18 -0700281 { 0x8086, 0x3b2d, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_2port_sata },
282 /* SATA Controller IDE (PCH) */
283 { 0x8086, 0x3b2e, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_sata },
Seth Heasley88e82012010-01-12 17:01:28 -0800284 /* SATA Controller IDE (CPT) */
Ming Lei5e5a4f52011-10-07 11:50:22 +0800285 { 0x8086, 0x1c00, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_sata_snb },
Seth Heasley88e82012010-01-12 17:01:28 -0800286 /* SATA Controller IDE (CPT) */
Ming Lei5e5a4f52011-10-07 11:50:22 +0800287 { 0x8086, 0x1c01, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_sata_snb },
Seth Heasley88e82012010-01-12 17:01:28 -0800288 /* SATA Controller IDE (CPT) */
289 { 0x8086, 0x1c08, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_2port_sata },
290 /* SATA Controller IDE (CPT) */
291 { 0x8086, 0x1c09, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_2port_sata },
Seth Heasley238e1492010-09-09 09:42:40 -0700292 /* SATA Controller IDE (PBG) */
Ming Lei5e5a4f52011-10-07 11:50:22 +0800293 { 0x8086, 0x1d00, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_sata_snb },
Seth Heasley238e1492010-09-09 09:42:40 -0700294 /* SATA Controller IDE (PBG) */
295 { 0x8086, 0x1d08, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_2port_sata },
Seth Heasley4a836c72011-04-20 08:43:37 -0700296 /* SATA Controller IDE (Panther Point) */
Ming Lei5e5a4f52011-10-07 11:50:22 +0800297 { 0x8086, 0x1e00, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_sata_snb },
Seth Heasley4a836c72011-04-20 08:43:37 -0700298 /* SATA Controller IDE (Panther Point) */
Ming Lei5e5a4f52011-10-07 11:50:22 +0800299 { 0x8086, 0x1e01, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_sata_snb },
Seth Heasley4a836c72011-04-20 08:43:37 -0700300 /* SATA Controller IDE (Panther Point) */
301 { 0x8086, 0x1e08, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_2port_sata },
302 /* SATA Controller IDE (Panther Point) */
303 { 0x8086, 0x1e09, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_2port_sata },
Seth Heasley78140cf2012-01-23 16:29:50 -0800304 /* SATA Controller IDE (Lynx Point) */
305 { 0x8086, 0x8c00, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_sata_snb },
306 /* SATA Controller IDE (Lynx Point) */
307 { 0x8086, 0x8c01, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_sata_snb },
308 /* SATA Controller IDE (Lynx Point) */
Youquan Songb55f84e2013-03-06 10:49:05 -0500309 { 0x8086, 0x8c08, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_2port_sata_snb },
Seth Heasley78140cf2012-01-23 16:29:50 -0800310 /* SATA Controller IDE (Lynx Point) */
311 { 0x8086, 0x8c09, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_2port_sata },
James Ralston389cd782012-08-09 09:34:20 -0700312 /* SATA Controller IDE (Lynx Point-LP) */
313 { 0x8086, 0x9c00, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_sata_snb },
314 /* SATA Controller IDE (Lynx Point-LP) */
315 { 0x8086, 0x9c01, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_sata_snb },
316 /* SATA Controller IDE (Lynx Point-LP) */
317 { 0x8086, 0x9c08, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_2port_sata },
318 /* SATA Controller IDE (Lynx Point-LP) */
319 { 0x8086, 0x9c09, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_2port_sata },
Seth Heasley96d5d962012-02-21 10:45:26 -0800320 /* SATA Controller IDE (DH89xxCC) */
321 { 0x8086, 0x2326, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_2port_sata },
Seth Heasleyaaa51522013-01-25 11:57:05 -0800322 /* SATA Controller IDE (Avoton) */
323 { 0x8086, 0x1f20, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_sata_snb },
324 /* SATA Controller IDE (Avoton) */
325 { 0x8086, 0x1f21, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_sata_snb },
326 /* SATA Controller IDE (Avoton) */
327 { 0x8086, 0x1f30, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_2port_sata },
328 /* SATA Controller IDE (Avoton) */
329 { 0x8086, 0x1f31, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_2port_sata },
James Ralston3aee8bc2013-02-08 17:24:12 -0800330 /* SATA Controller IDE (Wellsburg) */
331 { 0x8086, 0x8d00, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_sata_snb },
332 /* SATA Controller IDE (Wellsburg) */
333 { 0x8086, 0x8d08, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_2port_sata },
334 /* SATA Controller IDE (Wellsburg) */
335 { 0x8086, 0x8d60, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_sata_snb },
336 /* SATA Controller IDE (Wellsburg) */
337 { 0x8086, 0x8d68, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_2port_sata },
Chew, Chiau Eefca8c902013-05-16 15:33:29 +0800338 /* SATA Controller IDE (BayTrail) */
339 { 0x8086, 0x0F20, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_2port_sata_byt },
340 { 0x8086, 0x0F21, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_2port_sata_byt },
James Ralston3aee8bc2013-02-08 17:24:12 -0800341
Linus Torvalds1da177e2005-04-16 15:20:36 -0700342 { } /* terminate list */
343};
344
Tejun Heod96715c2006-06-29 01:58:28 +0900345static const struct piix_map_db ich5_map_db = {
Tejun Heod33f58b2006-03-01 01:25:39 +0900346 .mask = 0x7,
Jeff Garzikea35d292006-07-11 11:48:50 -0400347 .port_enable = 0x3,
Tejun Heod33f58b2006-03-01 01:25:39 +0900348 .map = {
349 /* PM PS SM SS MAP */
350 { P0, NA, P1, NA }, /* 000b */
351 { P1, NA, P0, NA }, /* 001b */
352 { RV, RV, RV, RV },
353 { RV, RV, RV, RV },
354 { P0, P1, IDE, IDE }, /* 100b */
355 { P1, P0, IDE, IDE }, /* 101b */
356 { IDE, IDE, P0, P1 }, /* 110b */
357 { IDE, IDE, P1, P0 }, /* 111b */
358 },
359};
360
Tejun Heod96715c2006-06-29 01:58:28 +0900361static const struct piix_map_db ich6_map_db = {
Tejun Heod33f58b2006-03-01 01:25:39 +0900362 .mask = 0x3,
Jeff Garzikea35d292006-07-11 11:48:50 -0400363 .port_enable = 0xf,
Tejun Heod33f58b2006-03-01 01:25:39 +0900364 .map = {
365 /* PM PS SM SS MAP */
Tejun Heo79ea24e2006-03-31 20:01:50 +0900366 { P0, P2, P1, P3 }, /* 00b */
Tejun Heod33f58b2006-03-01 01:25:39 +0900367 { IDE, IDE, P1, P3 }, /* 01b */
368 { P0, P2, IDE, IDE }, /* 10b */
369 { RV, RV, RV, RV },
370 },
371};
372
Tejun Heod96715c2006-06-29 01:58:28 +0900373static const struct piix_map_db ich6m_map_db = {
Tejun Heod33f58b2006-03-01 01:25:39 +0900374 .mask = 0x3,
Jeff Garzikea35d292006-07-11 11:48:50 -0400375 .port_enable = 0x5,
Tejun Heo67083742006-09-11 06:29:03 +0900376
377 /* Map 01b isn't specified in the doc but some notebooks use
Tejun Heoc6446a42006-10-09 13:23:58 +0900378 * it anyway. MAP 01b have been spotted on both ICH6M and
379 * ICH7M.
Tejun Heo67083742006-09-11 06:29:03 +0900380 */
381 .map = {
382 /* PM PS SM SS MAP */
Tejun Heoe04b3b92007-07-10 17:58:21 +0900383 { P0, P2, NA, NA }, /* 00b */
Tejun Heo67083742006-09-11 06:29:03 +0900384 { IDE, IDE, P1, P3 }, /* 01b */
385 { P0, P2, IDE, IDE }, /* 10b */
386 { RV, RV, RV, RV },
387 },
388};
389
Jeff Garzik08f12ed2006-07-11 11:57:44 -0400390static const struct piix_map_db ich8_map_db = {
391 .mask = 0x3,
Tejun Heoa0ce9ac2007-11-19 12:06:37 +0900392 .port_enable = 0xf,
Jeff Garzik08f12ed2006-07-11 11:57:44 -0400393 .map = {
394 /* PM PS SM SS MAP */
Kristen Carlson Accardi158f30c82006-10-19 13:27:39 -0700395 { P0, P2, P1, P3 }, /* 00b (hardwired when in AHCI) */
Jeff Garzik08f12ed2006-07-11 11:57:44 -0400396 { RV, RV, RV, RV },
Tejun Heoac2b0432007-08-07 02:43:27 +0900397 { P0, P2, IDE, IDE }, /* 10b (IDE mode) */
Jeff Garzik08f12ed2006-07-11 11:57:44 -0400398 { RV, RV, RV, RV },
399 },
400};
401
Tejun Heo00242ec2007-11-19 11:24:25 +0900402static const struct piix_map_db ich8_2port_map_db = {
Jason Gastone2d352a2007-09-07 17:21:03 -0700403 .mask = 0x3,
404 .port_enable = 0x3,
405 .map = {
406 /* PM PS SM SS MAP */
407 { P0, NA, P1, NA }, /* 00b */
408 { RV, RV, RV, RV }, /* 01b */
409 { RV, RV, RV, RV }, /* 10b */
410 { RV, RV, RV, RV },
411 },
Jason Gastonc5cf0ff2007-08-30 21:36:56 -0700412};
413
Thomas Rohwer8d8ef2f2007-11-19 11:54:24 +0900414static const struct piix_map_db ich8m_apple_map_db = {
415 .mask = 0x3,
416 .port_enable = 0x1,
417 .map = {
418 /* PM PS SM SS MAP */
419 { P0, NA, NA, NA }, /* 00b */
420 { RV, RV, RV, RV },
421 { P0, P2, IDE, IDE }, /* 10b */
422 { RV, RV, RV, RV },
423 },
424};
425
Tejun Heo00242ec2007-11-19 11:24:25 +0900426static const struct piix_map_db tolapai_map_db = {
Jason Gaston8f73a682007-10-11 16:05:15 -0700427 .mask = 0x3,
428 .port_enable = 0x3,
429 .map = {
430 /* PM PS SM SS MAP */
431 { P0, NA, P1, NA }, /* 00b */
432 { RV, RV, RV, RV }, /* 01b */
433 { RV, RV, RV, RV }, /* 10b */
434 { RV, RV, RV, RV },
435 },
436};
437
Tejun Heod96715c2006-06-29 01:58:28 +0900438static const struct piix_map_db *piix_map_db_table[] = {
439 [ich5_sata] = &ich5_map_db,
Tejun Heod96715c2006-06-29 01:58:28 +0900440 [ich6_sata] = &ich6_map_db,
Tejun Heo9c0bf672008-03-26 16:00:58 +0900441 [ich6m_sata] = &ich6m_map_db,
442 [ich8_sata] = &ich8_map_db,
Tejun Heo00242ec2007-11-19 11:24:25 +0900443 [ich8_2port_sata] = &ich8_2port_map_db,
Tejun Heo9c0bf672008-03-26 16:00:58 +0900444 [ich8m_apple_sata] = &ich8m_apple_map_db,
445 [tolapai_sata] = &tolapai_map_db,
Ming Lei5e5a4f52011-10-07 11:50:22 +0800446 [ich8_sata_snb] = &ich8_map_db,
Youquan Songb55f84e2013-03-06 10:49:05 -0500447 [ich8_2port_sata_snb] = &ich8_2port_map_db,
Chew, Chiau Eefca8c902013-05-16 15:33:29 +0800448 [ich8_2port_sata_byt] = &ich8_2port_map_db,
Tejun Heod96715c2006-06-29 01:58:28 +0900449};
450
Linus Torvalds1da177e2005-04-16 15:20:36 -0700451static struct pci_bits piix_enable_bits[] = {
452 { 0x41U, 1U, 0x80UL, 0x80UL }, /* port 0 */
453 { 0x43U, 1U, 0x80UL, 0x80UL }, /* port 1 */
454};
455
456MODULE_AUTHOR("Andre Hedrick, Alan Cox, Andrzej Krzysztofowicz, Jeff Garzik");
457MODULE_DESCRIPTION("SCSI low-level driver for Intel PIIX/ICH ATA controllers");
458MODULE_LICENSE("GPL");
459MODULE_DEVICE_TABLE(pci, piix_pci_tbl);
460MODULE_VERSION(DRV_VERSION);
461
Alan Coxfc085152006-10-10 14:28:11 -0700462struct ich_laptop {
463 u16 device;
464 u16 subvendor;
465 u16 subdevice;
466};
467
468/*
469 * List of laptops that use short cables rather than 80 wire
470 */
471
472static const struct ich_laptop ich_laptop[] = {
473 /* devid, subvendor, subdev */
474 { 0x27DF, 0x0005, 0x0280 }, /* ICH7 on Acer 5602WLMi */
Alan Cox2655e2c2007-11-05 22:51:09 +0000475 { 0x27DF, 0x1025, 0x0102 }, /* ICH7 on Acer 5602aWLMi */
J Jbabfb682007-01-09 02:26:30 +0900476 { 0x27DF, 0x1025, 0x0110 }, /* ICH7 on Acer 3682WLMi */
Steve Conklin60347342009-07-16 16:27:56 -0500477 { 0x27DF, 0x1028, 0x02b0 }, /* ICH7 on unknown Dell */
Robin H\. Johnson12340102007-03-28 18:02:07 -0700478 { 0x27DF, 0x1043, 0x1267 }, /* ICH7 on Asus W5F */
Jeff Garzik54174db2007-09-29 04:01:43 -0400479 { 0x27DF, 0x103C, 0x30A1 }, /* ICH7 on HP Compaq nc2400 */
André Goddard Rosaaf901ca2009-11-14 13:09:05 -0200480 { 0x27DF, 0x103C, 0x361a }, /* ICH7 on unknown HP */
Herton Ronaldo Krzesinskid09addf2008-09-17 14:29:05 -0300481 { 0x27DF, 0x1071, 0xD221 }, /* ICH7 on Hercules EC-900 */
Steve Conklin60347342009-07-16 16:27:56 -0500482 { 0x27DF, 0x152D, 0x0778 }, /* ICH7 on unknown Intel */
Tejun Heob33620f2007-05-22 11:34:22 +0200483 { 0x24CA, 0x1025, 0x0061 }, /* ICH4 on ACER Aspire 2023WLMi */
Colin Ian Kinge1fefea2008-06-03 18:59:02 +0200484 { 0x24CA, 0x1025, 0x003d }, /* ICH4 on ACER TM290 */
485 { 0x266F, 0x1025, 0x0066 }, /* ICH6 on ACER Aspire 1694WLMi */
Dan McGee01ce2602008-04-20 22:03:27 -0500486 { 0x2653, 0x1043, 0x82D8 }, /* ICH6M on Asus Eee 701 */
Alan Cox124a6ee2009-05-06 17:09:41 +0100487 { 0x27df, 0x104d, 0x900e }, /* ICH7 on Sony TZ-90 */
Alan Coxfc085152006-10-10 14:28:11 -0700488 /* end marker */
489 { 0, }
490};
491
Ming Lei5e5a4f52011-10-07 11:50:22 +0800492static int piix_port_start(struct ata_port *ap)
493{
494 if (!(ap->flags & PIIX_FLAG_PIO16))
495 ap->pflags |= ATA_PFLAG_PIO32 | ATA_PFLAG_PIO32CHANGE;
496
497 return ata_bmdma_port_start(ap);
498}
499
Linus Torvalds1da177e2005-04-16 15:20:36 -0700500/**
Alan Coxeb4a2c72007-04-11 00:04:20 +0100501 * ich_pata_cable_detect - Probe host controller cable detect info
Linus Torvalds1da177e2005-04-16 15:20:36 -0700502 * @ap: Port for which cable detect info is desired
503 *
504 * Read 80c cable indicator from ATA PCI device's PCI config
505 * register. This register is normally set by firmware (BIOS).
506 *
507 * LOCKING:
508 * None (inherited from caller).
509 */
Jeff Garzik669a5db2006-08-29 18:12:40 -0400510
Alan Coxeb4a2c72007-04-11 00:04:20 +0100511static int ich_pata_cable_detect(struct ata_port *ap)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700512{
Jeff Garzikcca39742006-08-24 03:19:22 -0400513 struct pci_dev *pdev = to_pci_dev(ap->host->dev);
Tejun Heo2852bcf2009-01-02 12:04:48 +0900514 struct piix_host_priv *hpriv = ap->host->private_data;
Alan Coxfc085152006-10-10 14:28:11 -0700515 const struct ich_laptop *lap = &ich_laptop[0];
Tejun Heo2852bcf2009-01-02 12:04:48 +0900516 u8 mask;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700517
Alan Coxfc085152006-10-10 14:28:11 -0700518 /* Check for specials - Acer Aspire 5602WLMi */
519 while (lap->device) {
520 if (lap->device == pdev->device &&
521 lap->subvendor == pdev->subsystem_vendor &&
Jeff Garzik2dcb4072007-10-19 06:42:56 -0400522 lap->subdevice == pdev->subsystem_device)
Alan Coxeb4a2c72007-04-11 00:04:20 +0100523 return ATA_CBL_PATA40_SHORT;
Jeff Garzik2dcb4072007-10-19 06:42:56 -0400524
Alan Coxfc085152006-10-10 14:28:11 -0700525 lap++;
526 }
527
Linus Torvalds1da177e2005-04-16 15:20:36 -0700528 /* check BIOS cable detect results */
Tejun Heo2a88d1a2006-08-10 16:59:16 +0900529 mask = ap->port_no == 0 ? PIIX_80C_PRI : PIIX_80C_SEC;
Tejun Heo2852bcf2009-01-02 12:04:48 +0900530 if ((hpriv->saved_iocfg & mask) == 0)
Alan Coxeb4a2c72007-04-11 00:04:20 +0100531 return ATA_CBL_PATA40;
532 return ATA_CBL_PATA80;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700533}
534
535/**
Tejun Heoccc46722006-05-31 18:28:14 +0900536 * piix_pata_prereset - prereset for PATA host controller
Tejun Heocc0680a2007-08-06 18:36:23 +0900537 * @link: Target link
Tejun Heod4b2bab2007-02-02 16:50:52 +0900538 * @deadline: deadline jiffies for the operation
Linus Torvalds1da177e2005-04-16 15:20:36 -0700539 *
Linus Torvalds1da177e2005-04-16 15:20:36 -0700540 * LOCKING:
541 * None (inherited from caller).
542 */
Tejun Heocc0680a2007-08-06 18:36:23 +0900543static int piix_pata_prereset(struct ata_link *link, unsigned long deadline)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700544{
Tejun Heocc0680a2007-08-06 18:36:23 +0900545 struct ata_port *ap = link->ap;
Jeff Garzikcca39742006-08-24 03:19:22 -0400546 struct pci_dev *pdev = to_pci_dev(ap->host->dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700547
Alan Coxc9619222006-09-26 17:53:38 +0100548 if (!pci_test_config_bits(pdev, &piix_enable_bits[ap->port_no]))
549 return -ENOENT;
Tejun Heo9363c382008-04-07 22:47:16 +0900550 return ata_sff_prereset(link, deadline);
Tejun Heoccc46722006-05-31 18:28:14 +0900551}
552
Bartlomiej Zolnierkiewicz60c3be32009-08-30 14:56:30 +0200553static DEFINE_SPINLOCK(piix_lock);
554
Bartlomiej Zolnierkiewicz6a94a742011-10-13 15:39:10 +0200555static void piix_set_timings(struct ata_port *ap, struct ata_device *adev,
556 u8 pio)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700557{
Jeff Garzikcca39742006-08-24 03:19:22 -0400558 struct pci_dev *dev = to_pci_dev(ap->host->dev);
Bartlomiej Zolnierkiewicz60c3be32009-08-30 14:56:30 +0200559 unsigned long flags;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700560 unsigned int is_slave = (adev->devno != 0);
Tejun Heo2a88d1a2006-08-10 16:59:16 +0900561 unsigned int master_port= ap->port_no ? 0x42 : 0x40;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700562 unsigned int slave_port = 0x44;
563 u16 master_data;
564 u8 slave_data;
Jeff Garzik669a5db2006-08-29 18:12:40 -0400565 u8 udma_enable;
566 int control = 0;
Jeff Garzik85cd7252006-08-31 00:03:49 -0400567
Jeff Garzik669a5db2006-08-29 18:12:40 -0400568 /*
569 * See Intel Document 298600-004 for the timing programing rules
570 * for ICH controllers.
571 */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700572
573 static const /* ISP RTC */
574 u8 timings[][2] = { { 0, 0 },
575 { 0, 0 },
576 { 1, 0 },
577 { 2, 1 },
578 { 2, 3 }, };
579
Jeff Garzik669a5db2006-08-29 18:12:40 -0400580 if (pio >= 2)
581 control |= 1; /* TIME1 enable */
582 if (ata_pio_need_iordy(adev))
583 control |= 2; /* IE enable */
Jeff Garzik85cd7252006-08-31 00:03:49 -0400584 /* Intel specifies that the PPE functionality is for disk only */
Jeff Garzik669a5db2006-08-29 18:12:40 -0400585 if (adev->class == ATA_DEV_ATA)
586 control |= 4; /* PPE enable */
Bartlomiej Zolnierkiewicz6a94a742011-10-13 15:39:10 +0200587 /*
588 * If the drive MWDMA is faster than it can do PIO then
589 * we must force PIO into PIO0
590 */
591 if (adev->pio_mode < XFER_PIO_0 + pio)
592 /* Enable DMA timing only */
593 control |= 8; /* PIO cycles in PIO0 */
Jeff Garzik669a5db2006-08-29 18:12:40 -0400594
Bartlomiej Zolnierkiewicz60c3be32009-08-30 14:56:30 +0200595 spin_lock_irqsave(&piix_lock, flags);
596
Tejun Heoa5bf5f52007-05-25 19:16:58 +0200597 /* PIO configuration clears DTE unconditionally. It will be
598 * programmed in set_dmamode which is guaranteed to be called
599 * after set_piomode if any DMA mode is available.
600 */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700601 pci_read_config_word(dev, master_port, &master_data);
602 if (is_slave) {
Tejun Heoa5bf5f52007-05-25 19:16:58 +0200603 /* clear TIME1|IE1|PPE1|DTE1 */
604 master_data &= 0xff0f;
Jeff Garzik669a5db2006-08-29 18:12:40 -0400605 /* enable PPE1, IE1 and TIME1 as needed */
606 master_data |= (control << 4);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700607 pci_read_config_byte(dev, slave_port, &slave_data);
Tejun Heo2a88d1a2006-08-10 16:59:16 +0900608 slave_data &= (ap->port_no ? 0x0f : 0xf0);
Jeff Garzik669a5db2006-08-29 18:12:40 -0400609 /* Load the timing nibble for this slave */
Tejun Heoa5bf5f52007-05-25 19:16:58 +0200610 slave_data |= ((timings[pio][0] << 2) | timings[pio][1])
611 << (ap->port_no ? 4 : 0);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700612 } else {
Tejun Heoa5bf5f52007-05-25 19:16:58 +0200613 /* clear ISP|RCT|TIME0|IE0|PPE0|DTE0 */
614 master_data &= 0xccf0;
Jeff Garzik669a5db2006-08-29 18:12:40 -0400615 /* Enable PPE, IE and TIME as appropriate */
616 master_data |= control;
Tejun Heoa5bf5f52007-05-25 19:16:58 +0200617 /* load ISP and RCT */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700618 master_data |=
619 (timings[pio][0] << 12) |
620 (timings[pio][1] << 8);
621 }
Bartlomiej Zolnierkiewiczce986692011-10-13 15:28:30 +0200622
623 /* Enable SITRE (separate slave timing register) */
624 master_data |= 0x4000;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700625 pci_write_config_word(dev, master_port, master_data);
626 if (is_slave)
627 pci_write_config_byte(dev, slave_port, slave_data);
Jeff Garzik669a5db2006-08-29 18:12:40 -0400628
629 /* Ensure the UDMA bit is off - it will be turned back on if
630 UDMA is selected */
Jeff Garzik85cd7252006-08-31 00:03:49 -0400631
Jeff Garzik669a5db2006-08-29 18:12:40 -0400632 if (ap->udma_mask) {
633 pci_read_config_byte(dev, 0x48, &udma_enable);
634 udma_enable &= ~(1 << (2 * ap->port_no + adev->devno));
635 pci_write_config_byte(dev, 0x48, udma_enable);
636 }
Bartlomiej Zolnierkiewicz60c3be32009-08-30 14:56:30 +0200637
638 spin_unlock_irqrestore(&piix_lock, flags);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700639}
640
641/**
Bartlomiej Zolnierkiewicz6a94a742011-10-13 15:39:10 +0200642 * piix_set_piomode - Initialize host controller PATA PIO timings
643 * @ap: Port whose timings we are configuring
644 * @adev: Drive in question
645 *
646 * Set PIO mode for device, in host controller PCI config space.
647 *
648 * LOCKING:
649 * None (inherited from caller).
650 */
651
652static void piix_set_piomode(struct ata_port *ap, struct ata_device *adev)
653{
654 piix_set_timings(ap, adev, adev->pio_mode - XFER_PIO_0);
655}
656
657/**
Jeff Garzik669a5db2006-08-29 18:12:40 -0400658 * do_pata_set_dmamode - Initialize host controller PATA PIO timings
Linus Torvalds1da177e2005-04-16 15:20:36 -0700659 * @ap: Port whose timings we are configuring
Jeff Garzik669a5db2006-08-29 18:12:40 -0400660 * @adev: Drive in question
Hennec32a8fd2006-09-25 22:00:46 +0200661 * @isich: set if the chip is an ICH device
Linus Torvalds1da177e2005-04-16 15:20:36 -0700662 *
663 * Set UDMA mode for device, in host controller PCI config space.
664 *
665 * LOCKING:
666 * None (inherited from caller).
667 */
668
Jeff Garzik2dcb4072007-10-19 06:42:56 -0400669static void do_pata_set_dmamode(struct ata_port *ap, struct ata_device *adev, int isich)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700670{
Jeff Garzikcca39742006-08-24 03:19:22 -0400671 struct pci_dev *dev = to_pci_dev(ap->host->dev);
Bartlomiej Zolnierkiewicz60c3be32009-08-30 14:56:30 +0200672 unsigned long flags;
Jeff Garzik669a5db2006-08-29 18:12:40 -0400673 u8 speed = adev->dma_mode;
674 int devid = adev->devno + 2 * ap->port_no;
Andrew Mortondedf61db2007-01-10 17:20:34 -0800675 u8 udma_enable = 0;
Jeff Garzik85cd7252006-08-31 00:03:49 -0400676
Linus Torvalds1da177e2005-04-16 15:20:36 -0700677 if (speed >= XFER_UDMA_0) {
Bartlomiej Zolnierkiewicz6a94a742011-10-13 15:39:10 +0200678 unsigned int udma = speed - XFER_UDMA_0;
Jeff Garzik669a5db2006-08-29 18:12:40 -0400679 u16 udma_timing;
680 u16 ideconf;
681 int u_clock, u_speed;
Jeff Garzik85cd7252006-08-31 00:03:49 -0400682
Bartlomiej Zolnierkiewicz6a94a742011-10-13 15:39:10 +0200683 spin_lock_irqsave(&piix_lock, flags);
684
685 pci_read_config_byte(dev, 0x48, &udma_enable);
686
Jeff Garzik669a5db2006-08-29 18:12:40 -0400687 /*
Jeff Garzik2dcb4072007-10-19 06:42:56 -0400688 * UDMA is handled by a combination of clock switching and
Jeff Garzik85cd7252006-08-31 00:03:49 -0400689 * selection of dividers
690 *
Jeff Garzik669a5db2006-08-29 18:12:40 -0400691 * Handy rule: Odd modes are UDMATIMx 01, even are 02
Jeff Garzik85cd7252006-08-31 00:03:49 -0400692 * except UDMA0 which is 00
Jeff Garzik669a5db2006-08-29 18:12:40 -0400693 */
694 u_speed = min(2 - (udma & 1), udma);
695 if (udma == 5)
696 u_clock = 0x1000; /* 100Mhz */
697 else if (udma > 2)
698 u_clock = 1; /* 66Mhz */
699 else
700 u_clock = 0; /* 33Mhz */
Jeff Garzik85cd7252006-08-31 00:03:49 -0400701
Jeff Garzik669a5db2006-08-29 18:12:40 -0400702 udma_enable |= (1 << devid);
Jeff Garzik85cd7252006-08-31 00:03:49 -0400703
Jeff Garzik669a5db2006-08-29 18:12:40 -0400704 /* Load the CT/RP selection */
705 pci_read_config_word(dev, 0x4A, &udma_timing);
706 udma_timing &= ~(3 << (4 * devid));
707 udma_timing |= u_speed << (4 * devid);
708 pci_write_config_word(dev, 0x4A, udma_timing);
709
Jeff Garzik85cd7252006-08-31 00:03:49 -0400710 if (isich) {
Jeff Garzik669a5db2006-08-29 18:12:40 -0400711 /* Select a 33/66/100Mhz clock */
712 pci_read_config_word(dev, 0x54, &ideconf);
713 ideconf &= ~(0x1001 << devid);
714 ideconf |= u_clock << devid;
715 /* For ICH or later we should set bit 10 for better
716 performance (WR_PingPong_En) */
717 pci_write_config_word(dev, 0x54, ideconf);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700718 }
Bartlomiej Zolnierkiewicz6a94a742011-10-13 15:39:10 +0200719
720 pci_write_config_byte(dev, 0x48, udma_enable);
721
722 spin_unlock_irqrestore(&piix_lock, flags);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700723 } else {
Bartlomiej Zolnierkiewicz6a94a742011-10-13 15:39:10 +0200724 /* MWDMA is driven by the PIO timings. */
725 unsigned int mwdma = speed - XFER_MW_DMA_0;
Jeff Garzik669a5db2006-08-29 18:12:40 -0400726 const unsigned int needed_pio[3] = {
727 XFER_PIO_0, XFER_PIO_3, XFER_PIO_4
728 };
729 int pio = needed_pio[mwdma] - XFER_PIO_0;
Jeff Garzik85cd7252006-08-31 00:03:49 -0400730
Bartlomiej Zolnierkiewicz6a94a742011-10-13 15:39:10 +0200731 /* XFER_PIO_0 is never used currently */
732 piix_set_timings(ap, adev, pio);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700733 }
Jeff Garzik669a5db2006-08-29 18:12:40 -0400734}
735
736/**
737 * piix_set_dmamode - Initialize host controller PATA DMA timings
738 * @ap: Port whose timings we are configuring
739 * @adev: um
740 *
741 * Set MW/UDMA mode for device, in host controller PCI config space.
742 *
743 * LOCKING:
744 * None (inherited from caller).
745 */
746
Jeff Garzik2dcb4072007-10-19 06:42:56 -0400747static void piix_set_dmamode(struct ata_port *ap, struct ata_device *adev)
Jeff Garzik669a5db2006-08-29 18:12:40 -0400748{
749 do_pata_set_dmamode(ap, adev, 0);
750}
751
752/**
753 * ich_set_dmamode - Initialize host controller PATA DMA timings
754 * @ap: Port whose timings we are configuring
755 * @adev: um
756 *
757 * Set MW/UDMA mode for device, in host controller PCI config space.
758 *
759 * LOCKING:
760 * None (inherited from caller).
761 */
762
Jeff Garzik2dcb4072007-10-19 06:42:56 -0400763static void ich_set_dmamode(struct ata_port *ap, struct ata_device *adev)
Jeff Garzik669a5db2006-08-29 18:12:40 -0400764{
765 do_pata_set_dmamode(ap, adev, 1);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700766}
767
Tejun Heoc7290722008-01-18 18:36:30 +0900768/*
769 * Serial ATA Index/Data Pair Superset Registers access
770 *
771 * Beginning from ICH8, there's a sane way to access SCRs using index
Tejun Heobe77e432008-07-31 17:02:44 +0900772 * and data register pair located at BAR5 which means that we have
773 * separate SCRs for master and slave. This is handled using libata
774 * slave_link facility.
Tejun Heoc7290722008-01-18 18:36:30 +0900775 */
776static const int piix_sidx_map[] = {
777 [SCR_STATUS] = 0,
778 [SCR_ERROR] = 2,
779 [SCR_CONTROL] = 1,
780};
781
Tejun Heobe77e432008-07-31 17:02:44 +0900782static void piix_sidpr_sel(struct ata_link *link, unsigned int reg)
Tejun Heoc7290722008-01-18 18:36:30 +0900783{
Tejun Heobe77e432008-07-31 17:02:44 +0900784 struct ata_port *ap = link->ap;
Tejun Heoc7290722008-01-18 18:36:30 +0900785 struct piix_host_priv *hpriv = ap->host->private_data;
786
Tejun Heobe77e432008-07-31 17:02:44 +0900787 iowrite32(((ap->port_no * 2 + link->pmp) << 8) | piix_sidx_map[reg],
Tejun Heoc7290722008-01-18 18:36:30 +0900788 hpriv->sidpr + PIIX_SIDPR_IDX);
789}
790
Tejun Heo82ef04f2008-07-31 17:02:40 +0900791static int piix_sidpr_scr_read(struct ata_link *link,
792 unsigned int reg, u32 *val)
Tejun Heoc7290722008-01-18 18:36:30 +0900793{
Tejun Heobe77e432008-07-31 17:02:44 +0900794 struct piix_host_priv *hpriv = link->ap->host->private_data;
Tejun Heoc7290722008-01-18 18:36:30 +0900795
796 if (reg >= ARRAY_SIZE(piix_sidx_map))
797 return -EINVAL;
798
Tejun Heobe77e432008-07-31 17:02:44 +0900799 piix_sidpr_sel(link, reg);
800 *val = ioread32(hpriv->sidpr + PIIX_SIDPR_DATA);
Tejun Heoc7290722008-01-18 18:36:30 +0900801 return 0;
802}
803
Tejun Heo82ef04f2008-07-31 17:02:40 +0900804static int piix_sidpr_scr_write(struct ata_link *link,
805 unsigned int reg, u32 val)
Tejun Heoc7290722008-01-18 18:36:30 +0900806{
Tejun Heobe77e432008-07-31 17:02:44 +0900807 struct piix_host_priv *hpriv = link->ap->host->private_data;
Tejun Heo82ef04f2008-07-31 17:02:40 +0900808
Tejun Heoc7290722008-01-18 18:36:30 +0900809 if (reg >= ARRAY_SIZE(piix_sidx_map))
810 return -EINVAL;
811
Tejun Heobe77e432008-07-31 17:02:44 +0900812 piix_sidpr_sel(link, reg);
813 iowrite32(val, hpriv->sidpr + PIIX_SIDPR_DATA);
Tejun Heoc7290722008-01-18 18:36:30 +0900814 return 0;
815}
816
Tejun Heoa97c40062010-09-01 17:50:08 +0200817static int piix_sidpr_set_lpm(struct ata_link *link, enum ata_lpm_policy policy,
818 unsigned hints)
819{
820 return sata_link_scr_lpm(link, policy, false);
821}
822
Tejun Heo27943622010-01-19 10:49:19 +0900823static bool piix_irq_check(struct ata_port *ap)
824{
825 if (unlikely(!ap->ioaddr.bmdma_addr))
826 return false;
827
828 return ap->ops->bmdma_status(ap) & ATA_DMA_INTR;
829}
830
Tejun Heob8b275e2007-07-10 15:55:43 +0900831#ifdef CONFIG_PM
Tejun Heo8c3832e2007-07-27 14:53:28 +0900832static int piix_broken_suspend(void)
833{
Jeff Garzik18552562007-10-03 15:15:40 -0400834 static const struct dmi_system_id sysids[] = {
Tejun Heo8c3832e2007-07-27 14:53:28 +0900835 {
Tejun Heo4c74d4e2007-09-30 01:11:20 -0700836 .ident = "TECRA M3",
837 .matches = {
838 DMI_MATCH(DMI_SYS_VENDOR, "TOSHIBA"),
839 DMI_MATCH(DMI_PRODUCT_NAME, "TECRA M3"),
840 },
841 },
842 {
Peter Schwenke04d86d62007-11-30 15:28:29 +0900843 .ident = "TECRA M3",
844 .matches = {
845 DMI_MATCH(DMI_SYS_VENDOR, "TOSHIBA"),
846 DMI_MATCH(DMI_PRODUCT_NAME, "Tecra M3"),
847 },
848 },
849 {
Peter Schwenked1aa6902007-12-05 10:39:49 +0900850 .ident = "TECRA M4",
851 .matches = {
852 DMI_MATCH(DMI_SYS_VENDOR, "TOSHIBA"),
853 DMI_MATCH(DMI_PRODUCT_NAME, "Tecra M4"),
854 },
855 },
856 {
Tejun Heo040dee52008-06-13 18:05:02 +0900857 .ident = "TECRA M4",
858 .matches = {
859 DMI_MATCH(DMI_SYS_VENDOR, "TOSHIBA"),
860 DMI_MATCH(DMI_PRODUCT_NAME, "TECRA M4"),
861 },
862 },
863 {
Tejun Heo8c3832e2007-07-27 14:53:28 +0900864 .ident = "TECRA M5",
865 .matches = {
866 DMI_MATCH(DMI_SYS_VENDOR, "TOSHIBA"),
867 DMI_MATCH(DMI_PRODUCT_NAME, "TECRA M5"),
868 },
Tejun Heob8b275e2007-07-10 15:55:43 +0900869 },
Tejun Heo8c3832e2007-07-27 14:53:28 +0900870 {
Peter Schwenkeffe188d2008-01-17 23:08:55 +1000871 .ident = "TECRA M6",
872 .matches = {
873 DMI_MATCH(DMI_SYS_VENDOR, "TOSHIBA"),
874 DMI_MATCH(DMI_PRODUCT_NAME, "TECRA M6"),
875 },
876 },
877 {
Tejun Heo5c08ea02007-08-14 19:56:04 +0900878 .ident = "TECRA M7",
879 .matches = {
880 DMI_MATCH(DMI_SYS_VENDOR, "TOSHIBA"),
881 DMI_MATCH(DMI_PRODUCT_NAME, "TECRA M7"),
882 },
883 },
884 {
Peter Schwenke04d86d62007-11-30 15:28:29 +0900885 .ident = "TECRA A8",
886 .matches = {
887 DMI_MATCH(DMI_SYS_VENDOR, "TOSHIBA"),
888 DMI_MATCH(DMI_PRODUCT_NAME, "TECRA A8"),
889 },
890 },
891 {
Peter Schwenkeffe188d2008-01-17 23:08:55 +1000892 .ident = "Satellite R20",
893 .matches = {
894 DMI_MATCH(DMI_SYS_VENDOR, "TOSHIBA"),
895 DMI_MATCH(DMI_PRODUCT_NAME, "Satellite R20"),
896 },
897 },
898 {
Peter Schwenke04d86d62007-11-30 15:28:29 +0900899 .ident = "Satellite R25",
900 .matches = {
901 DMI_MATCH(DMI_SYS_VENDOR, "TOSHIBA"),
902 DMI_MATCH(DMI_PRODUCT_NAME, "Satellite R25"),
903 },
904 },
905 {
Tejun Heo3cc0b9d2007-08-25 08:31:02 +0900906 .ident = "Satellite U200",
907 .matches = {
908 DMI_MATCH(DMI_SYS_VENDOR, "TOSHIBA"),
909 DMI_MATCH(DMI_PRODUCT_NAME, "Satellite U200"),
910 },
911 },
912 {
Peter Schwenke04d86d62007-11-30 15:28:29 +0900913 .ident = "Satellite U200",
914 .matches = {
915 DMI_MATCH(DMI_SYS_VENDOR, "TOSHIBA"),
916 DMI_MATCH(DMI_PRODUCT_NAME, "SATELLITE U200"),
917 },
918 },
919 {
Yann Chachkoff62320e22007-11-07 12:02:27 +0900920 .ident = "Satellite Pro U200",
921 .matches = {
922 DMI_MATCH(DMI_SYS_VENDOR, "TOSHIBA"),
923 DMI_MATCH(DMI_PRODUCT_NAME, "SATELLITE PRO U200"),
924 },
925 },
926 {
Tejun Heo8c3832e2007-07-27 14:53:28 +0900927 .ident = "Satellite U205",
928 .matches = {
929 DMI_MATCH(DMI_SYS_VENDOR, "TOSHIBA"),
930 DMI_MATCH(DMI_PRODUCT_NAME, "Satellite U205"),
931 },
Tejun Heob8b275e2007-07-10 15:55:43 +0900932 },
Tejun Heo8c3832e2007-07-27 14:53:28 +0900933 {
Tejun Heode753e52007-11-12 17:56:24 +0900934 .ident = "SATELLITE U205",
935 .matches = {
936 DMI_MATCH(DMI_SYS_VENDOR, "TOSHIBA"),
937 DMI_MATCH(DMI_PRODUCT_NAME, "SATELLITE U205"),
938 },
939 },
940 {
Benjamin Larssonb73fa462012-01-08 00:39:10 +0100941 .ident = "Satellite Pro A120",
942 .matches = {
943 DMI_MATCH(DMI_SYS_VENDOR, "TOSHIBA"),
944 DMI_MATCH(DMI_PRODUCT_NAME, "Satellite Pro A120"),
945 },
946 },
947 {
Tejun Heo8c3832e2007-07-27 14:53:28 +0900948 .ident = "Portege M500",
949 .matches = {
950 DMI_MATCH(DMI_SYS_VENDOR, "TOSHIBA"),
951 DMI_MATCH(DMI_PRODUCT_NAME, "PORTEGE M500"),
952 },
Tejun Heob8b275e2007-07-10 15:55:43 +0900953 },
Tejun Heoc3f93b82009-03-31 10:44:34 +0900954 {
955 .ident = "VGN-BX297XP",
956 .matches = {
957 DMI_MATCH(DMI_SYS_VENDOR, "Sony Corporation"),
958 DMI_MATCH(DMI_PRODUCT_NAME, "VGN-BX297XP"),
959 },
960 },
Jeff Garzik7d051542007-09-01 06:48:52 -0400961
962 { } /* terminate list */
Tejun Heo8c3832e2007-07-27 14:53:28 +0900963 };
Tejun Heo7abe79c2007-07-27 14:55:07 +0900964 static const char *oemstrs[] = {
965 "Tecra M3,",
966 };
967 int i;
Tejun Heo8c3832e2007-07-27 14:53:28 +0900968
969 if (dmi_check_system(sysids))
970 return 1;
971
Tejun Heo7abe79c2007-07-27 14:55:07 +0900972 for (i = 0; i < ARRAY_SIZE(oemstrs); i++)
973 if (dmi_find_device(DMI_DEV_TYPE_OEM_STRING, oemstrs[i], NULL))
974 return 1;
975
Tejun Heo1eedb4a2008-11-29 22:37:21 +0900976 /* TECRA M4 sometimes forgets its identify and reports bogus
977 * DMI information. As the bogus information is a bit
978 * generic, match as many entries as possible. This manual
979 * matching is necessary because dmi_system_id.matches is
980 * limited to four entries.
981 */
Jiri Slaby3c387732008-12-10 14:07:22 +0100982 if (dmi_match(DMI_SYS_VENDOR, "TOSHIBA") &&
983 dmi_match(DMI_PRODUCT_NAME, "000000") &&
984 dmi_match(DMI_PRODUCT_VERSION, "000000") &&
985 dmi_match(DMI_PRODUCT_SERIAL, "000000") &&
986 dmi_match(DMI_BOARD_VENDOR, "TOSHIBA") &&
987 dmi_match(DMI_BOARD_NAME, "Portable PC") &&
988 dmi_match(DMI_BOARD_VERSION, "Version A0"))
Tejun Heo1eedb4a2008-11-29 22:37:21 +0900989 return 1;
990
Tejun Heo8c3832e2007-07-27 14:53:28 +0900991 return 0;
992}
Tejun Heob8b275e2007-07-10 15:55:43 +0900993
994static int piix_pci_device_suspend(struct pci_dev *pdev, pm_message_t mesg)
995{
996 struct ata_host *host = dev_get_drvdata(&pdev->dev);
997 unsigned long flags;
998 int rc = 0;
999
1000 rc = ata_host_suspend(host, mesg);
1001 if (rc)
1002 return rc;
1003
1004 /* Some braindamaged ACPI suspend implementations expect the
1005 * controller to be awake on entry; otherwise, it burns cpu
1006 * cycles and power trying to do something to the sleeping
1007 * beauty.
1008 */
Rafael J. Wysocki3a2d5b72008-02-23 19:13:25 +01001009 if (piix_broken_suspend() && (mesg.event & PM_EVENT_SLEEP)) {
Tejun Heob8b275e2007-07-10 15:55:43 +09001010 pci_save_state(pdev);
1011
1012 /* mark its power state as "unknown", since we don't
1013 * know if e.g. the BIOS will change its device state
1014 * when we suspend.
1015 */
1016 if (pdev->current_state == PCI_D0)
1017 pdev->current_state = PCI_UNKNOWN;
1018
1019 /* tell resume that it's waking up from broken suspend */
1020 spin_lock_irqsave(&host->lock, flags);
1021 host->flags |= PIIX_HOST_BROKEN_SUSPEND;
1022 spin_unlock_irqrestore(&host->lock, flags);
1023 } else
1024 ata_pci_device_do_suspend(pdev, mesg);
1025
1026 return 0;
1027}
1028
1029static int piix_pci_device_resume(struct pci_dev *pdev)
1030{
1031 struct ata_host *host = dev_get_drvdata(&pdev->dev);
1032 unsigned long flags;
1033 int rc;
1034
1035 if (host->flags & PIIX_HOST_BROKEN_SUSPEND) {
1036 spin_lock_irqsave(&host->lock, flags);
1037 host->flags &= ~PIIX_HOST_BROKEN_SUSPEND;
1038 spin_unlock_irqrestore(&host->lock, flags);
1039
1040 pci_set_power_state(pdev, PCI_D0);
1041 pci_restore_state(pdev);
1042
1043 /* PCI device wasn't disabled during suspend. Use
Tejun Heo0b62e132007-07-27 14:43:35 +09001044 * pci_reenable_device() to avoid affecting the enable
1045 * count.
Tejun Heob8b275e2007-07-10 15:55:43 +09001046 */
Tejun Heo0b62e132007-07-27 14:43:35 +09001047 rc = pci_reenable_device(pdev);
Tejun Heob8b275e2007-07-10 15:55:43 +09001048 if (rc)
Joe Perchesa44fec12011-04-15 15:51:58 -07001049 dev_err(&pdev->dev,
1050 "failed to enable device after resume (%d)\n",
1051 rc);
Tejun Heob8b275e2007-07-10 15:55:43 +09001052 } else
1053 rc = ata_pci_device_do_resume(pdev);
1054
1055 if (rc == 0)
1056 ata_host_resume(host);
1057
1058 return rc;
1059}
1060#endif
1061
Tejun Heo25f98132008-01-07 19:38:53 +09001062static u8 piix_vmw_bmdma_status(struct ata_port *ap)
1063{
1064 return ata_bmdma_status(ap) & ~ATA_DMA_ERR;
1065}
1066
Bartlomiej Zolnierkiewiczf295be22012-11-30 11:56:04 +01001067static struct scsi_host_template piix_sht = {
1068 ATA_BMDMA_SHT(DRV_NAME),
1069};
1070
1071static struct ata_port_operations piix_sata_ops = {
1072 .inherits = &ata_bmdma32_port_ops,
1073 .sff_irq_check = piix_irq_check,
1074 .port_start = piix_port_start,
1075};
1076
1077static struct ata_port_operations piix_pata_ops = {
1078 .inherits = &piix_sata_ops,
1079 .cable_detect = ata_cable_40wire,
1080 .set_piomode = piix_set_piomode,
1081 .set_dmamode = piix_set_dmamode,
1082 .prereset = piix_pata_prereset,
1083};
1084
1085static struct ata_port_operations piix_vmw_ops = {
1086 .inherits = &piix_pata_ops,
1087 .bmdma_status = piix_vmw_bmdma_status,
1088};
1089
1090static struct ata_port_operations ich_pata_ops = {
1091 .inherits = &piix_pata_ops,
1092 .cable_detect = ich_pata_cable_detect,
1093 .set_dmamode = ich_set_dmamode,
1094};
1095
1096static struct device_attribute *piix_sidpr_shost_attrs[] = {
1097 &dev_attr_link_power_management_policy,
1098 NULL
1099};
1100
1101static struct scsi_host_template piix_sidpr_sht = {
1102 ATA_BMDMA_SHT(DRV_NAME),
1103 .shost_attrs = piix_sidpr_shost_attrs,
1104};
1105
1106static struct ata_port_operations piix_sidpr_sata_ops = {
1107 .inherits = &piix_sata_ops,
1108 .hardreset = sata_std_hardreset,
1109 .scr_read = piix_sidpr_scr_read,
1110 .scr_write = piix_sidpr_scr_write,
1111 .set_lpm = piix_sidpr_set_lpm,
1112};
1113
1114static struct ata_port_info piix_port_info[] = {
1115 [piix_pata_mwdma] = /* PIIX3 MWDMA only */
1116 {
1117 .flags = PIIX_PATA_FLAGS,
1118 .pio_mask = ATA_PIO4,
1119 .mwdma_mask = ATA_MWDMA12_ONLY, /* mwdma1-2 ?? CHECK 0 should be ok but slow */
1120 .port_ops = &piix_pata_ops,
1121 },
1122
1123 [piix_pata_33] = /* PIIX4 at 33MHz */
1124 {
1125 .flags = PIIX_PATA_FLAGS,
1126 .pio_mask = ATA_PIO4,
1127 .mwdma_mask = ATA_MWDMA12_ONLY, /* mwdma1-2 ?? CHECK 0 should be ok but slow */
1128 .udma_mask = ATA_UDMA2,
1129 .port_ops = &piix_pata_ops,
1130 },
1131
1132 [ich_pata_33] = /* ICH0 - ICH at 33Mhz*/
1133 {
1134 .flags = PIIX_PATA_FLAGS,
1135 .pio_mask = ATA_PIO4,
1136 .mwdma_mask = ATA_MWDMA12_ONLY, /* Check: maybe MWDMA0 is ok */
1137 .udma_mask = ATA_UDMA2,
1138 .port_ops = &ich_pata_ops,
1139 },
1140
1141 [ich_pata_66] = /* ICH controllers up to 66MHz */
1142 {
1143 .flags = PIIX_PATA_FLAGS,
1144 .pio_mask = ATA_PIO4,
1145 .mwdma_mask = ATA_MWDMA12_ONLY, /* MWDMA0 is broken on chip */
1146 .udma_mask = ATA_UDMA4,
1147 .port_ops = &ich_pata_ops,
1148 },
1149
1150 [ich_pata_100] =
1151 {
1152 .flags = PIIX_PATA_FLAGS | PIIX_FLAG_CHECKINTR,
1153 .pio_mask = ATA_PIO4,
1154 .mwdma_mask = ATA_MWDMA12_ONLY,
1155 .udma_mask = ATA_UDMA5,
1156 .port_ops = &ich_pata_ops,
1157 },
1158
1159 [ich_pata_100_nomwdma1] =
1160 {
1161 .flags = PIIX_PATA_FLAGS | PIIX_FLAG_CHECKINTR,
1162 .pio_mask = ATA_PIO4,
1163 .mwdma_mask = ATA_MWDMA2_ONLY,
1164 .udma_mask = ATA_UDMA5,
1165 .port_ops = &ich_pata_ops,
1166 },
1167
1168 [ich5_sata] =
1169 {
1170 .flags = PIIX_SATA_FLAGS,
1171 .pio_mask = ATA_PIO4,
1172 .mwdma_mask = ATA_MWDMA2,
1173 .udma_mask = ATA_UDMA6,
1174 .port_ops = &piix_sata_ops,
1175 },
1176
1177 [ich6_sata] =
1178 {
1179 .flags = PIIX_SATA_FLAGS,
1180 .pio_mask = ATA_PIO4,
1181 .mwdma_mask = ATA_MWDMA2,
1182 .udma_mask = ATA_UDMA6,
1183 .port_ops = &piix_sata_ops,
1184 },
1185
1186 [ich6m_sata] =
1187 {
1188 .flags = PIIX_SATA_FLAGS,
1189 .pio_mask = ATA_PIO4,
1190 .mwdma_mask = ATA_MWDMA2,
1191 .udma_mask = ATA_UDMA6,
1192 .port_ops = &piix_sata_ops,
1193 },
1194
1195 [ich8_sata] =
1196 {
1197 .flags = PIIX_SATA_FLAGS | PIIX_FLAG_SIDPR,
1198 .pio_mask = ATA_PIO4,
1199 .mwdma_mask = ATA_MWDMA2,
1200 .udma_mask = ATA_UDMA6,
1201 .port_ops = &piix_sata_ops,
1202 },
1203
1204 [ich8_2port_sata] =
1205 {
1206 .flags = PIIX_SATA_FLAGS | PIIX_FLAG_SIDPR,
1207 .pio_mask = ATA_PIO4,
1208 .mwdma_mask = ATA_MWDMA2,
1209 .udma_mask = ATA_UDMA6,
1210 .port_ops = &piix_sata_ops,
1211 },
1212
1213 [tolapai_sata] =
1214 {
1215 .flags = PIIX_SATA_FLAGS,
1216 .pio_mask = ATA_PIO4,
1217 .mwdma_mask = ATA_MWDMA2,
1218 .udma_mask = ATA_UDMA6,
1219 .port_ops = &piix_sata_ops,
1220 },
1221
1222 [ich8m_apple_sata] =
1223 {
1224 .flags = PIIX_SATA_FLAGS,
1225 .pio_mask = ATA_PIO4,
1226 .mwdma_mask = ATA_MWDMA2,
1227 .udma_mask = ATA_UDMA6,
1228 .port_ops = &piix_sata_ops,
1229 },
1230
1231 [piix_pata_vmw] =
1232 {
1233 .flags = PIIX_PATA_FLAGS,
1234 .pio_mask = ATA_PIO4,
1235 .mwdma_mask = ATA_MWDMA12_ONLY, /* mwdma1-2 ?? CHECK 0 should be ok but slow */
1236 .udma_mask = ATA_UDMA2,
1237 .port_ops = &piix_vmw_ops,
1238 },
1239
1240 /*
1241 * some Sandybridge chipsets have broken 32 mode up to now,
1242 * see https://bugzilla.kernel.org/show_bug.cgi?id=40592
1243 */
1244 [ich8_sata_snb] =
1245 {
1246 .flags = PIIX_SATA_FLAGS | PIIX_FLAG_SIDPR | PIIX_FLAG_PIO16,
1247 .pio_mask = ATA_PIO4,
1248 .mwdma_mask = ATA_MWDMA2,
1249 .udma_mask = ATA_UDMA6,
1250 .port_ops = &piix_sata_ops,
1251 },
Youquan Songb55f84e2013-03-06 10:49:05 -05001252
1253 [ich8_2port_sata_snb] =
1254 {
1255 .flags = PIIX_SATA_FLAGS | PIIX_FLAG_SIDPR
1256 | PIIX_FLAG_PIO16,
1257 .pio_mask = ATA_PIO4,
1258 .mwdma_mask = ATA_MWDMA2,
1259 .udma_mask = ATA_UDMA6,
1260 .port_ops = &piix_sata_ops,
1261 },
Chew, Chiau Eefca8c902013-05-16 15:33:29 +08001262
1263 [ich8_2port_sata_byt] =
1264 {
1265 .flags = PIIX_SATA_FLAGS | PIIX_FLAG_SIDPR | PIIX_FLAG_PIO16,
1266 .pio_mask = ATA_PIO4,
1267 .mwdma_mask = ATA_MWDMA2,
1268 .udma_mask = ATA_UDMA6,
1269 .port_ops = &piix_sata_ops,
1270 },
1271
Bartlomiej Zolnierkiewiczf295be22012-11-30 11:56:04 +01001272};
1273
Linus Torvalds1da177e2005-04-16 15:20:36 -07001274#define AHCI_PCI_BAR 5
1275#define AHCI_GLOBAL_CTL 0x04
1276#define AHCI_ENABLE (1 << 31)
1277static int piix_disable_ahci(struct pci_dev *pdev)
1278{
Jeff Garzikea6ba102005-08-30 05:18:18 -04001279 void __iomem *mmio;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001280 u32 tmp;
1281 int rc = 0;
1282
1283 /* BUG: pci_enable_device has not yet been called. This
1284 * works because this device is usually set up by BIOS.
1285 */
1286
Jeff Garzik374b1872005-08-30 05:42:52 -04001287 if (!pci_resource_start(pdev, AHCI_PCI_BAR) ||
1288 !pci_resource_len(pdev, AHCI_PCI_BAR))
Linus Torvalds1da177e2005-04-16 15:20:36 -07001289 return 0;
Greg Felix7b6dbd62005-07-28 15:54:15 -04001290
Jeff Garzik374b1872005-08-30 05:42:52 -04001291 mmio = pci_iomap(pdev, AHCI_PCI_BAR, 64);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001292 if (!mmio)
1293 return -ENOMEM;
Greg Felix7b6dbd62005-07-28 15:54:15 -04001294
Alan Coxc47a6312007-11-19 14:28:28 +00001295 tmp = ioread32(mmio + AHCI_GLOBAL_CTL);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001296 if (tmp & AHCI_ENABLE) {
1297 tmp &= ~AHCI_ENABLE;
Alan Coxc47a6312007-11-19 14:28:28 +00001298 iowrite32(tmp, mmio + AHCI_GLOBAL_CTL);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001299
Alan Coxc47a6312007-11-19 14:28:28 +00001300 tmp = ioread32(mmio + AHCI_GLOBAL_CTL);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001301 if (tmp & AHCI_ENABLE)
1302 rc = -EIO;
1303 }
Greg Felix7b6dbd62005-07-28 15:54:15 -04001304
Jeff Garzik374b1872005-08-30 05:42:52 -04001305 pci_iounmap(pdev, mmio);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001306 return rc;
1307}
1308
1309/**
Alan Coxc621b142005-12-08 19:22:28 +00001310 * piix_check_450nx_errata - Check for problem 450NX setup
Randy Dunlapc893a3a2006-01-28 13:15:32 -05001311 * @ata_dev: the PCI device to check
Jeff Garzik2e9edbf2006-03-24 09:56:57 -05001312 *
Alan Coxc621b142005-12-08 19:22:28 +00001313 * Check for the present of 450NX errata #19 and errata #25. If
1314 * they are found return an error code so we can turn off DMA
1315 */
1316
Greg Kroah-Hartman0ec24912012-12-21 13:19:58 -08001317static int piix_check_450nx_errata(struct pci_dev *ata_dev)
Alan Coxc621b142005-12-08 19:22:28 +00001318{
1319 struct pci_dev *pdev = NULL;
1320 u16 cfg;
Alan Coxc621b142005-12-08 19:22:28 +00001321 int no_piix_dma = 0;
Jeff Garzik2e9edbf2006-03-24 09:56:57 -05001322
Jeff Garzik2dcb4072007-10-19 06:42:56 -04001323 while ((pdev = pci_get_device(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82454NX, pdev)) != NULL) {
Alan Coxc621b142005-12-08 19:22:28 +00001324 /* Look for 450NX PXB. Check for problem configurations
1325 A PCI quirk checks bit 6 already */
Alan Coxc621b142005-12-08 19:22:28 +00001326 pci_read_config_word(pdev, 0x41, &cfg);
1327 /* Only on the original revision: IDE DMA can hang */
Auke Kok44c10132007-06-08 15:46:36 -07001328 if (pdev->revision == 0x00)
Alan Coxc621b142005-12-08 19:22:28 +00001329 no_piix_dma = 1;
1330 /* On all revisions below 5 PXB bus lock must be disabled for IDE */
Auke Kok44c10132007-06-08 15:46:36 -07001331 else if (cfg & (1<<14) && pdev->revision < 5)
Alan Coxc621b142005-12-08 19:22:28 +00001332 no_piix_dma = 2;
1333 }
Alan Cox31a34fe2006-05-22 22:58:14 +01001334 if (no_piix_dma)
Joe Perchesa44fec12011-04-15 15:51:58 -07001335 dev_warn(&ata_dev->dev,
1336 "450NX errata present, disabling IDE DMA%s\n",
1337 no_piix_dma == 2 ? " - a BIOS update may resolve this"
1338 : "");
1339
Alan Coxc621b142005-12-08 19:22:28 +00001340 return no_piix_dma;
Jeff Garzik2e9edbf2006-03-24 09:56:57 -05001341}
Alan Coxc621b142005-12-08 19:22:28 +00001342
Greg Kroah-Hartman0ec24912012-12-21 13:19:58 -08001343static void piix_init_pcs(struct ata_host *host,
1344 const struct piix_map_db *map_db)
Jeff Garzikea35d292006-07-11 11:48:50 -04001345{
Tejun Heo8b09f0d2008-01-18 18:36:29 +09001346 struct pci_dev *pdev = to_pci_dev(host->dev);
Jeff Garzikea35d292006-07-11 11:48:50 -04001347 u16 pcs, new_pcs;
1348
1349 pci_read_config_word(pdev, ICH5_PCS, &pcs);
1350
1351 new_pcs = pcs | map_db->port_enable;
1352
1353 if (new_pcs != pcs) {
1354 DPRINTK("updating PCS from 0x%x to 0x%x\n", pcs, new_pcs);
1355 pci_write_config_word(pdev, ICH5_PCS, new_pcs);
1356 msleep(150);
1357 }
1358}
1359
Greg Kroah-Hartman0ec24912012-12-21 13:19:58 -08001360static const int *piix_init_sata_map(struct pci_dev *pdev,
1361 struct ata_port_info *pinfo,
1362 const struct piix_map_db *map_db)
Tejun Heod33f58b2006-03-01 01:25:39 +09001363{
Al Virob4482a42007-10-14 19:35:40 +01001364 const int *map;
Tejun Heod33f58b2006-03-01 01:25:39 +09001365 int i, invalid_map = 0;
1366 u8 map_value;
1367
1368 pci_read_config_byte(pdev, ICH5_PMR, &map_value);
1369
1370 map = map_db->map[map_value & map_db->mask];
1371
Joe Perchesa44fec12011-04-15 15:51:58 -07001372 dev_info(&pdev->dev, "MAP [");
Tejun Heod33f58b2006-03-01 01:25:39 +09001373 for (i = 0; i < 4; i++) {
1374 switch (map[i]) {
1375 case RV:
1376 invalid_map = 1;
Joe Perchesa44fec12011-04-15 15:51:58 -07001377 pr_cont(" XX");
Tejun Heod33f58b2006-03-01 01:25:39 +09001378 break;
1379
1380 case NA:
Joe Perchesa44fec12011-04-15 15:51:58 -07001381 pr_cont(" --");
Tejun Heod33f58b2006-03-01 01:25:39 +09001382 break;
1383
1384 case IDE:
1385 WARN_ON((i & 1) || map[i + 1] != IDE);
Jeff Garzik669a5db2006-08-29 18:12:40 -04001386 pinfo[i / 2] = piix_port_info[ich_pata_100];
Tejun Heod33f58b2006-03-01 01:25:39 +09001387 i++;
Joe Perchesa44fec12011-04-15 15:51:58 -07001388 pr_cont(" IDE IDE");
Tejun Heod33f58b2006-03-01 01:25:39 +09001389 break;
1390
1391 default:
Joe Perchesa44fec12011-04-15 15:51:58 -07001392 pr_cont(" P%d", map[i]);
Tejun Heod33f58b2006-03-01 01:25:39 +09001393 if (i & 1)
Jeff Garzikcca39742006-08-24 03:19:22 -04001394 pinfo[i / 2].flags |= ATA_FLAG_SLAVE_POSS;
Tejun Heod33f58b2006-03-01 01:25:39 +09001395 break;
1396 }
1397 }
Joe Perchesa44fec12011-04-15 15:51:58 -07001398 pr_cont(" ]\n");
Tejun Heod33f58b2006-03-01 01:25:39 +09001399
1400 if (invalid_map)
Joe Perchesa44fec12011-04-15 15:51:58 -07001401 dev_err(&pdev->dev, "invalid MAP value %u\n", map_value);
Tejun Heod33f58b2006-03-01 01:25:39 +09001402
Tejun Heo8b09f0d2008-01-18 18:36:29 +09001403 return map;
Tejun Heod33f58b2006-03-01 01:25:39 +09001404}
1405
Tejun Heoe9c16702009-03-03 13:52:16 +09001406static bool piix_no_sidpr(struct ata_host *host)
1407{
1408 struct pci_dev *pdev = to_pci_dev(host->dev);
1409
1410 /*
1411 * Samsung DB-P70 only has three ATA ports exposed and
1412 * curiously the unconnected first port reports link online
1413 * while not responding to SRST protocol causing excessive
1414 * detection delay.
1415 *
1416 * Unfortunately, the system doesn't carry enough DMI
1417 * information to identify the machine but does have subsystem
1418 * vendor and device set. As it's unclear whether the
1419 * subsystem vendor/device is used only for this specific
1420 * board, the port can't be disabled solely with the
1421 * information; however, turning off SIDPR access works around
1422 * the problem. Turn it off.
1423 *
1424 * This problem is reported in bnc#441240.
1425 *
1426 * https://bugzilla.novell.com/show_bug.cgi?id=441420
1427 */
1428 if (pdev->vendor == PCI_VENDOR_ID_INTEL && pdev->device == 0x2920 &&
1429 pdev->subsystem_vendor == PCI_VENDOR_ID_SAMSUNG &&
1430 pdev->subsystem_device == 0xb049) {
Joe Perchesa44fec12011-04-15 15:51:58 -07001431 dev_warn(host->dev,
1432 "Samsung DB-P70 detected, disabling SIDPR\n");
Tejun Heoe9c16702009-03-03 13:52:16 +09001433 return true;
1434 }
1435
1436 return false;
1437}
1438
Greg Kroah-Hartman0ec24912012-12-21 13:19:58 -08001439static int piix_init_sidpr(struct ata_host *host)
Tejun Heoc7290722008-01-18 18:36:30 +09001440{
1441 struct pci_dev *pdev = to_pci_dev(host->dev);
1442 struct piix_host_priv *hpriv = host->private_data;
Tejun Heobe77e432008-07-31 17:02:44 +09001443 struct ata_link *link0 = &host->ports[0]->link;
Tejun Heocb6716c2008-05-01 10:03:08 +09001444 u32 scontrol;
Tejun Heobe77e432008-07-31 17:02:44 +09001445 int i, rc;
Tejun Heoc7290722008-01-18 18:36:30 +09001446
1447 /* check for availability */
1448 for (i = 0; i < 4; i++)
1449 if (hpriv->map[i] == IDE)
Tejun Heobe77e432008-07-31 17:02:44 +09001450 return 0;
Tejun Heoc7290722008-01-18 18:36:30 +09001451
Tejun Heoe9c16702009-03-03 13:52:16 +09001452 /* is it blacklisted? */
1453 if (piix_no_sidpr(host))
1454 return 0;
1455
Tejun Heoc7290722008-01-18 18:36:30 +09001456 if (!(host->ports[0]->flags & PIIX_FLAG_SIDPR))
Tejun Heobe77e432008-07-31 17:02:44 +09001457 return 0;
Tejun Heoc7290722008-01-18 18:36:30 +09001458
1459 if (pci_resource_start(pdev, PIIX_SIDPR_BAR) == 0 ||
1460 pci_resource_len(pdev, PIIX_SIDPR_BAR) != PIIX_SIDPR_LEN)
Tejun Heobe77e432008-07-31 17:02:44 +09001461 return 0;
Tejun Heoc7290722008-01-18 18:36:30 +09001462
1463 if (pcim_iomap_regions(pdev, 1 << PIIX_SIDPR_BAR, DRV_NAME))
Tejun Heobe77e432008-07-31 17:02:44 +09001464 return 0;
Tejun Heoc7290722008-01-18 18:36:30 +09001465
1466 hpriv->sidpr = pcim_iomap_table(pdev)[PIIX_SIDPR_BAR];
Tejun Heocb6716c2008-05-01 10:03:08 +09001467
1468 /* SCR access via SIDPR doesn't work on some configurations.
1469 * Give it a test drive by inhibiting power save modes which
1470 * we'll do anyway.
1471 */
Tejun Heobe77e432008-07-31 17:02:44 +09001472 piix_sidpr_scr_read(link0, SCR_CONTROL, &scontrol);
Tejun Heocb6716c2008-05-01 10:03:08 +09001473
1474 /* if IPM is already 3, SCR access is probably working. Don't
1475 * un-inhibit power save modes as BIOS might have inhibited
1476 * them for a reason.
1477 */
1478 if ((scontrol & 0xf00) != 0x300) {
1479 scontrol |= 0x300;
Tejun Heobe77e432008-07-31 17:02:44 +09001480 piix_sidpr_scr_write(link0, SCR_CONTROL, scontrol);
1481 piix_sidpr_scr_read(link0, SCR_CONTROL, &scontrol);
Tejun Heocb6716c2008-05-01 10:03:08 +09001482
1483 if ((scontrol & 0xf00) != 0x300) {
Joe Perchesa44fec12011-04-15 15:51:58 -07001484 dev_info(host->dev,
1485 "SCR access via SIDPR is available but doesn't work\n");
Tejun Heobe77e432008-07-31 17:02:44 +09001486 return 0;
Tejun Heocb6716c2008-05-01 10:03:08 +09001487 }
1488 }
1489
Tejun Heobe77e432008-07-31 17:02:44 +09001490 /* okay, SCRs available, set ops and ask libata for slave_link */
1491 for (i = 0; i < 2; i++) {
1492 struct ata_port *ap = host->ports[i];
1493
1494 ap->ops = &piix_sidpr_sata_ops;
1495
1496 if (ap->flags & ATA_FLAG_SLAVE_POSS) {
1497 rc = ata_slave_link_init(ap);
1498 if (rc)
1499 return rc;
1500 }
1501 }
1502
1503 return 0;
Tejun Heoc7290722008-01-18 18:36:30 +09001504}
1505
Tejun Heo2852bcf2009-01-02 12:04:48 +09001506static void piix_iocfg_bit18_quirk(struct ata_host *host)
Tejun Heo43a98f02007-08-23 10:15:18 +09001507{
Jeff Garzik18552562007-10-03 15:15:40 -04001508 static const struct dmi_system_id sysids[] = {
Tejun Heo43a98f02007-08-23 10:15:18 +09001509 {
1510 /* Clevo M570U sets IOCFG bit 18 if the cdrom
1511 * isn't used to boot the system which
1512 * disables the channel.
1513 */
1514 .ident = "M570U",
1515 .matches = {
1516 DMI_MATCH(DMI_SYS_VENDOR, "Clevo Co."),
1517 DMI_MATCH(DMI_PRODUCT_NAME, "M570U"),
1518 },
1519 },
Jeff Garzik7d051542007-09-01 06:48:52 -04001520
1521 { } /* terminate list */
Tejun Heo43a98f02007-08-23 10:15:18 +09001522 };
Tejun Heo2852bcf2009-01-02 12:04:48 +09001523 struct pci_dev *pdev = to_pci_dev(host->dev);
1524 struct piix_host_priv *hpriv = host->private_data;
Tejun Heo43a98f02007-08-23 10:15:18 +09001525
1526 if (!dmi_check_system(sysids))
1527 return;
1528
1529 /* The datasheet says that bit 18 is NOOP but certain systems
1530 * seem to use it to disable a channel. Clear the bit on the
1531 * affected systems.
1532 */
Tejun Heo2852bcf2009-01-02 12:04:48 +09001533 if (hpriv->saved_iocfg & (1 << 18)) {
Joe Perchesa44fec12011-04-15 15:51:58 -07001534 dev_info(&pdev->dev, "applying IOCFG bit18 quirk\n");
Tejun Heo2852bcf2009-01-02 12:04:48 +09001535 pci_write_config_dword(pdev, PIIX_IOCFG,
1536 hpriv->saved_iocfg & ~(1 << 18));
Tejun Heo43a98f02007-08-23 10:15:18 +09001537 }
1538}
1539
Rafael J. Wysocki5f451fe2009-01-19 20:59:22 +01001540static bool piix_broken_system_poweroff(struct pci_dev *pdev)
1541{
1542 static const struct dmi_system_id broken_systems[] = {
1543 {
1544 .ident = "HP Compaq 2510p",
1545 .matches = {
1546 DMI_MATCH(DMI_SYS_VENDOR, "Hewlett-Packard"),
1547 DMI_MATCH(DMI_PRODUCT_NAME, "HP Compaq 2510p"),
1548 },
1549 /* PCI slot number of the controller */
1550 .driver_data = (void *)0x1FUL,
1551 },
Ville Syrjala65e31642009-05-19 01:37:44 +03001552 {
1553 .ident = "HP Compaq nc6000",
1554 .matches = {
1555 DMI_MATCH(DMI_SYS_VENDOR, "Hewlett-Packard"),
1556 DMI_MATCH(DMI_PRODUCT_NAME, "HP Compaq nc6000"),
1557 },
1558 /* PCI slot number of the controller */
1559 .driver_data = (void *)0x1FUL,
1560 },
Rafael J. Wysocki5f451fe2009-01-19 20:59:22 +01001561
1562 { } /* terminate list */
1563 };
1564 const struct dmi_system_id *dmi = dmi_first_match(broken_systems);
1565
1566 if (dmi) {
1567 unsigned long slot = (unsigned long)dmi->driver_data;
1568 /* apply the quirk only to on-board controllers */
1569 return slot == PCI_SLOT(pdev->devfn);
1570 }
1571
1572 return false;
1573}
1574
Andy Whitcroftcd006082012-05-04 22:15:11 +01001575static int prefer_ms_hyperv = 1;
1576module_param(prefer_ms_hyperv, int, 0);
Andrew Brownfield79e76542013-02-21 14:01:50 -05001577MODULE_PARM_DESC(prefer_ms_hyperv,
1578 "Prefer Hyper-V paravirtualization drivers instead of ATA, "
1579 "0 - Use ATA drivers, "
1580 "1 (Default) - Use the paravirtualization drivers.");
Andy Whitcroftcd006082012-05-04 22:15:11 +01001581
1582static void piix_ignore_devices_quirk(struct ata_host *host)
1583{
1584#if IS_ENABLED(CONFIG_HYPERV_STORAGE)
1585 static const struct dmi_system_id ignore_hyperv[] = {
1586 {
1587 /* On Hyper-V hypervisors the disks are exposed on
1588 * both the emulated SATA controller and on the
1589 * paravirtualised drivers. The CD/DVD devices
1590 * are only exposed on the emulated controller.
1591 * Request we ignore ATA devices on this host.
1592 */
1593 .ident = "Hyper-V Virtual Machine",
1594 .matches = {
1595 DMI_MATCH(DMI_SYS_VENDOR,
1596 "Microsoft Corporation"),
1597 DMI_MATCH(DMI_PRODUCT_NAME, "Virtual Machine"),
1598 },
1599 },
1600 { } /* terminate list */
1601 };
Olaf Heringd9904342012-09-18 17:48:01 +02001602 static const struct dmi_system_id allow_virtual_pc[] = {
1603 {
1604 /* In MS Virtual PC guests the DMI ident is nearly
1605 * identical to a Hyper-V guest. One difference is the
1606 * product version which is used here to identify
1607 * a Virtual PC guest. This entry allows ata_piix to
1608 * drive the emulated hardware.
1609 */
1610 .ident = "MS Virtual PC 2007",
1611 .matches = {
1612 DMI_MATCH(DMI_SYS_VENDOR,
1613 "Microsoft Corporation"),
1614 DMI_MATCH(DMI_PRODUCT_NAME, "Virtual Machine"),
1615 DMI_MATCH(DMI_PRODUCT_VERSION, "VS2005R2"),
1616 },
1617 },
1618 { } /* terminate list */
1619 };
1620 const struct dmi_system_id *ignore = dmi_first_match(ignore_hyperv);
1621 const struct dmi_system_id *allow = dmi_first_match(allow_virtual_pc);
Andy Whitcroftcd006082012-05-04 22:15:11 +01001622
Olaf Heringd9904342012-09-18 17:48:01 +02001623 if (ignore && !allow && prefer_ms_hyperv) {
Andy Whitcroftcd006082012-05-04 22:15:11 +01001624 host->flags |= ATA_HOST_IGNORE_ATA;
1625 dev_info(host->dev, "%s detected, ATA device ignore set\n",
Olaf Heringd9904342012-09-18 17:48:01 +02001626 ignore->ident);
Andy Whitcroftcd006082012-05-04 22:15:11 +01001627 }
1628#endif
1629}
1630
Alan Coxc621b142005-12-08 19:22:28 +00001631/**
Linus Torvalds1da177e2005-04-16 15:20:36 -07001632 * piix_init_one - Register PIIX ATA PCI device with kernel services
1633 * @pdev: PCI device to register
1634 * @ent: Entry in piix_pci_tbl matching with @pdev
1635 *
1636 * Called from kernel PCI layer. We probe for combined mode (sigh),
1637 * and then hand over control to libata, for it to do the rest.
1638 *
1639 * LOCKING:
1640 * Inherited from PCI layer (may sleep).
1641 *
1642 * RETURNS:
1643 * Zero on success, or -ERRNO value.
1644 */
1645
Greg Kroah-Hartman0ec24912012-12-21 13:19:58 -08001646static int piix_init_one(struct pci_dev *pdev, const struct pci_device_id *ent)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001647{
Tejun Heo24dc5f32007-01-20 16:00:28 +09001648 struct device *dev = &pdev->dev;
Tejun Heod33f58b2006-03-01 01:25:39 +09001649 struct ata_port_info port_info[2];
Tejun Heo1626aeb2007-05-04 12:43:58 +02001650 const struct ata_port_info *ppi[] = { &port_info[0], &port_info[1] };
Tejun Heoa97c40062010-09-01 17:50:08 +02001651 struct scsi_host_template *sht = &piix_sht;
Jeff Garzikcca39742006-08-24 03:19:22 -04001652 unsigned long port_flags;
Tejun Heo8b09f0d2008-01-18 18:36:29 +09001653 struct ata_host *host;
1654 struct piix_host_priv *hpriv;
1655 int rc;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001656
Joe Perches06296a12011-04-15 15:52:00 -07001657 ata_print_version_once(&pdev->dev, DRV_VERSION);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001658
Alan Cox347979a2009-05-06 17:10:08 +01001659 /* no hotplugging support for later devices (FIXME) */
1660 if (!in_module_init && ent->driver_data >= ich5_sata)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001661 return -ENODEV;
1662
Rafael J. Wysocki5f451fe2009-01-19 20:59:22 +01001663 if (piix_broken_system_poweroff(pdev)) {
1664 piix_port_info[ent->driver_data].flags |=
1665 ATA_FLAG_NO_POWEROFF_SPINDOWN |
1666 ATA_FLAG_NO_HIBERNATE_SPINDOWN;
1667 dev_info(&pdev->dev, "quirky BIOS, skipping spindown "
1668 "on poweroff and hibernation\n");
1669 }
1670
Tejun Heo8b09f0d2008-01-18 18:36:29 +09001671 port_info[0] = piix_port_info[ent->driver_data];
1672 port_info[1] = piix_port_info[ent->driver_data];
1673
1674 port_flags = port_info[0].flags;
1675
1676 /* enable device and prepare host */
1677 rc = pcim_enable_device(pdev);
1678 if (rc)
1679 return rc;
1680
Tejun Heo2852bcf2009-01-02 12:04:48 +09001681 hpriv = devm_kzalloc(dev, sizeof(*hpriv), GFP_KERNEL);
1682 if (!hpriv)
1683 return -ENOMEM;
1684
1685 /* Save IOCFG, this will be used for cable detection, quirk
1686 * detection and restoration on detach. This is necessary
1687 * because some ACPI implementations mess up cable related
1688 * bits on _STM. Reported on kernel bz#11879.
1689 */
1690 pci_read_config_dword(pdev, PIIX_IOCFG, &hpriv->saved_iocfg);
1691
Tejun Heo5016d7d2008-03-26 15:46:58 +09001692 /* ICH6R may be driven by either ata_piix or ahci driver
1693 * regardless of BIOS configuration. Make sure AHCI mode is
1694 * off.
1695 */
1696 if (pdev->vendor == PCI_VENDOR_ID_INTEL && pdev->device == 0x2652) {
Stephen Hemmingerda3ceb22008-09-08 09:31:39 -07001697 rc = piix_disable_ahci(pdev);
Tejun Heo5016d7d2008-03-26 15:46:58 +09001698 if (rc)
1699 return rc;
1700 }
1701
Tejun Heo8b09f0d2008-01-18 18:36:29 +09001702 /* SATA map init can change port_info, do it before prepping host */
Tejun Heo8b09f0d2008-01-18 18:36:29 +09001703 if (port_flags & ATA_FLAG_SATA)
1704 hpriv->map = piix_init_sata_map(pdev, port_info,
1705 piix_map_db_table[ent->driver_data]);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001706
Tejun Heo1c5afdf2010-05-19 22:10:22 +02001707 rc = ata_pci_bmdma_prepare_host(pdev, ppi, &host);
Tejun Heo8b09f0d2008-01-18 18:36:29 +09001708 if (rc)
1709 return rc;
1710 host->private_data = hpriv;
Tejun Heoff0fc142005-12-18 17:17:07 +09001711
Tejun Heo8b09f0d2008-01-18 18:36:29 +09001712 /* initialize controller */
Tejun Heoc7290722008-01-18 18:36:30 +09001713 if (port_flags & ATA_FLAG_SATA) {
Tejun Heo8b09f0d2008-01-18 18:36:29 +09001714 piix_init_pcs(host, piix_map_db_table[ent->driver_data]);
Tejun Heobe77e432008-07-31 17:02:44 +09001715 rc = piix_init_sidpr(host);
1716 if (rc)
1717 return rc;
Tejun Heoa97c40062010-09-01 17:50:08 +02001718 if (host->ports[0]->ops == &piix_sidpr_sata_ops)
1719 sht = &piix_sidpr_sht;
Tejun Heoc7290722008-01-18 18:36:30 +09001720 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001721
Tejun Heo43a98f02007-08-23 10:15:18 +09001722 /* apply IOCFG bit18 quirk */
Tejun Heo2852bcf2009-01-02 12:04:48 +09001723 piix_iocfg_bit18_quirk(host);
Tejun Heo43a98f02007-08-23 10:15:18 +09001724
Linus Torvalds1da177e2005-04-16 15:20:36 -07001725 /* On ICH5, some BIOSen disable the interrupt using the
1726 * PCI_COMMAND_INTX_DISABLE bit added in PCI 2.3.
1727 * On ICH6, this bit has the same effect, but only when
1728 * MSI is disabled (and it is disabled, as we don't use
1729 * message-signalled interrupts currently).
1730 */
Jeff Garzikcca39742006-08-24 03:19:22 -04001731 if (port_flags & PIIX_FLAG_CHECKINTR)
Brett M Russa04ce0f2005-08-15 15:23:41 -04001732 pci_intx(pdev, 1);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001733
Alan Coxc621b142005-12-08 19:22:28 +00001734 if (piix_check_450nx_errata(pdev)) {
1735 /* This writes into the master table but it does not
1736 really matter for this errata as we will apply it to
1737 all the PIIX devices on the board */
Tejun Heo8b09f0d2008-01-18 18:36:29 +09001738 host->ports[0]->mwdma_mask = 0;
1739 host->ports[0]->udma_mask = 0;
1740 host->ports[1]->mwdma_mask = 0;
1741 host->ports[1]->udma_mask = 0;
Alan Coxc621b142005-12-08 19:22:28 +00001742 }
Arjan van de Ven517d3cc2009-05-13 15:02:42 +01001743 host->flags |= ATA_HOST_PARALLEL_SCAN;
Tejun Heo8b09f0d2008-01-18 18:36:29 +09001744
Andy Whitcroftcd006082012-05-04 22:15:11 +01001745 /* Allow hosts to specify device types to ignore when scanning. */
1746 piix_ignore_devices_quirk(host);
1747
Tejun Heo8b09f0d2008-01-18 18:36:29 +09001748 pci_set_master(pdev);
Tejun Heoa97c40062010-09-01 17:50:08 +02001749 return ata_pci_sff_activate_host(host, ata_bmdma_interrupt, sht);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001750}
1751
Tejun Heo2852bcf2009-01-02 12:04:48 +09001752static void piix_remove_one(struct pci_dev *pdev)
1753{
1754 struct ata_host *host = dev_get_drvdata(&pdev->dev);
1755 struct piix_host_priv *hpriv = host->private_data;
1756
1757 pci_write_config_dword(pdev, PIIX_IOCFG, hpriv->saved_iocfg);
1758
1759 ata_pci_remove_one(pdev);
1760}
1761
Bartlomiej Zolnierkiewiczf295be22012-11-30 11:56:04 +01001762static struct pci_driver piix_pci_driver = {
1763 .name = DRV_NAME,
1764 .id_table = piix_pci_tbl,
1765 .probe = piix_init_one,
1766 .remove = piix_remove_one,
1767#ifdef CONFIG_PM
1768 .suspend = piix_pci_device_suspend,
1769 .resume = piix_pci_device_resume,
1770#endif
1771};
1772
Linus Torvalds1da177e2005-04-16 15:20:36 -07001773static int __init piix_init(void)
1774{
1775 int rc;
1776
Pavel Roskinb7887192006-08-10 18:13:18 +09001777 DPRINTK("pci_register_driver\n");
1778 rc = pci_register_driver(&piix_pci_driver);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001779 if (rc)
1780 return rc;
1781
1782 in_module_init = 0;
1783
1784 DPRINTK("done\n");
1785 return 0;
1786}
1787
Linus Torvalds1da177e2005-04-16 15:20:36 -07001788static void __exit piix_exit(void)
1789{
1790 pci_unregister_driver(&piix_pci_driver);
1791}
1792
1793module_init(piix_init);
1794module_exit(piix_exit);