blob: d1637ac40a73a84af8497c1c181c08179f96c28a [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/*
2 * sata_sis.c - Silicon Integrated Systems SATA
3 *
4 * Maintained by: Uwe Koziolek
5 * Please ALWAYS copy linux-ide@vger.kernel.org
6 * on emails.
7 *
8 * Copyright 2004 Uwe Koziolek
9 *
Linus Torvalds1da177e2005-04-16 15:20:36 -070010 *
Jeff Garzikaf36d7f2005-08-28 20:18:39 -040011 * This program is free software; you can redistribute it and/or modify
12 * it under the terms of the GNU General Public License as published by
13 * the Free Software Foundation; either version 2, or (at your option)
14 * any later version.
15 *
16 * This program is distributed in the hope that it will be useful,
17 * but WITHOUT ANY WARRANTY; without even the implied warranty of
18 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
19 * GNU General Public License for more details.
20 *
21 * You should have received a copy of the GNU General Public License
22 * along with this program; see the file COPYING. If not, write to
23 * the Free Software Foundation, 675 Mass Ave, Cambridge, MA 02139, USA.
24 *
25 *
26 * libata documentation is available via 'make {ps|pdf}docs',
27 * as Documentation/DocBook/libata.*
28 *
29 * Hardware documentation available under NDA.
Linus Torvalds1da177e2005-04-16 15:20:36 -070030 *
31 */
32
Linus Torvalds1da177e2005-04-16 15:20:36 -070033#include <linux/kernel.h>
34#include <linux/module.h>
35#include <linux/pci.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070036#include <linux/blkdev.h>
37#include <linux/delay.h>
38#include <linux/interrupt.h>
Jeff Garzika9524a72005-10-30 14:39:11 -050039#include <linux/device.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070040#include <scsi/scsi_host.h>
41#include <linux/libata.h>
Alan4bb64fb2007-02-16 01:40:04 -080042#include "sis.h"
Linus Torvalds1da177e2005-04-16 15:20:36 -070043
44#define DRV_NAME "sata_sis"
Jeff Garzik2a3103c2007-08-31 04:54:06 -040045#define DRV_VERSION "1.0"
Linus Torvalds1da177e2005-04-16 15:20:36 -070046
47enum {
48 sis_180 = 0,
49 SIS_SCR_PCI_BAR = 5,
50
51 /* PCI configuration registers */
52 SIS_GENCTL = 0x54, /* IDE General Control register */
53 SIS_SCR_BASE = 0xc0, /* sata0 phy SCR registers */
Arnaud Patardf2c853b2005-09-07 22:44:48 +020054 SIS180_SATA1_OFS = 0x10, /* offset from sata0->sata1 phy regs */
55 SIS182_SATA1_OFS = 0x20, /* offset from sata0->sata1 phy regs */
56 SIS_PMR = 0x90, /* port mapping register */
Jeff Garzik8add7882005-09-08 23:07:29 -040057 SIS_PMR_COMBINED = 0x30,
Linus Torvalds1da177e2005-04-16 15:20:36 -070058
59 /* random bits */
60 SIS_FLAG_CFGSCR = (1 << 30), /* host flag: SCRs via PCI cfg */
61
62 GENCTL_IOMAPPED_SCR = (1 << 26), /* if set, SCRs are in IO space */
63};
64
Jeff Garzik5796d1c2007-10-26 00:03:37 -040065static int sis_init_one(struct pci_dev *pdev, const struct pci_device_id *ent);
Tejun Heo82ef04f2008-07-31 17:02:40 +090066static int sis_scr_read(struct ata_link *link, unsigned int sc_reg, u32 *val);
67static int sis_scr_write(struct ata_link *link, unsigned int sc_reg, u32 val);
Linus Torvalds1da177e2005-04-16 15:20:36 -070068
Jeff Garzik3b7d6972005-11-10 11:04:11 -050069static const struct pci_device_id sis_pci_tbl[] = {
Jeff Garzik5796d1c2007-10-26 00:03:37 -040070 { PCI_VDEVICE(SI, 0x0180), sis_180 }, /* SiS 964/180 */
71 { PCI_VDEVICE(SI, 0x0181), sis_180 }, /* SiS 964/180 */
72 { PCI_VDEVICE(SI, 0x0182), sis_180 }, /* SiS 965/965L */
73 { PCI_VDEVICE(SI, 0x0183), sis_180 }, /* SiS 965/965L */
74 { PCI_VDEVICE(SI, 0x1182), sis_180 }, /* SiS 966/680 */
75 { PCI_VDEVICE(SI, 0x1183), sis_180 }, /* SiS 966/966L/968/680 */
Jeff Garzik2d2744f2006-09-28 20:21:59 -040076
Linus Torvalds1da177e2005-04-16 15:20:36 -070077 { } /* terminate list */
78};
79
Linus Torvalds1da177e2005-04-16 15:20:36 -070080static struct pci_driver sis_pci_driver = {
81 .name = DRV_NAME,
82 .id_table = sis_pci_tbl,
83 .probe = sis_init_one,
84 .remove = ata_pci_remove_one,
Bartlomiej Zolnierkiewicz58eb8cd2014-05-07 17:17:44 +020085#ifdef CONFIG_PM_SLEEP
Alan55c82a62014-01-01 20:13:45 +000086 .suspend = ata_pci_device_suspend,
87 .resume = ata_pci_device_resume,
88#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -070089};
90
Jeff Garzik193515d2005-11-07 00:59:37 -050091static struct scsi_host_template sis_sht = {
Tejun Heo68d1d072008-03-25 12:22:49 +090092 ATA_BMDMA_SHT(DRV_NAME),
Linus Torvalds1da177e2005-04-16 15:20:36 -070093};
94
Tejun Heo029cfd62008-03-25 12:22:49 +090095static struct ata_port_operations sis_ops = {
96 .inherits = &ata_bmdma_port_ops,
Linus Torvalds1da177e2005-04-16 15:20:36 -070097 .scr_read = sis_scr_read,
98 .scr_write = sis_scr_write,
Linus Torvalds1da177e2005-04-16 15:20:36 -070099};
100
Tejun Heo1626aeb2007-05-04 12:43:58 +0200101static const struct ata_port_info sis_port_info = {
Sergei Shtylyov9cbe0562011-02-04 22:05:48 +0300102 .flags = ATA_FLAG_SATA,
Erik Inge Bolsø14bdef92009-03-14 21:38:24 +0100103 .pio_mask = ATA_PIO4,
104 .mwdma_mask = ATA_MWDMA2,
Jeff Garzikbf6263a2007-07-09 12:16:50 -0400105 .udma_mask = ATA_UDMA6,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700106 .port_ops = &sis_ops,
107};
108
Linus Torvalds1da177e2005-04-16 15:20:36 -0700109MODULE_AUTHOR("Uwe Koziolek");
Chris Dunlop142924c2011-10-24 10:38:18 +1100110MODULE_DESCRIPTION("low-level driver for Silicon Integrated Systems SATA controller");
Linus Torvalds1da177e2005-04-16 15:20:36 -0700111MODULE_LICENSE("GPL");
112MODULE_DEVICE_TABLE(pci, sis_pci_tbl);
113MODULE_VERSION(DRV_VERSION);
114
Tejun Heo72fee382009-09-01 23:19:10 +0900115static unsigned int get_scr_cfg_addr(struct ata_link *link, unsigned int sc_reg)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700116{
Tejun Heo72fee382009-09-01 23:19:10 +0900117 struct ata_port *ap = link->ap;
Alan9b14dec2007-01-08 16:11:07 +0000118 struct pci_dev *pdev = to_pci_dev(ap->host->dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700119 unsigned int addr = SIS_SCR_BASE + (4 * sc_reg);
Alan9b14dec2007-01-08 16:11:07 +0000120 u8 pmr;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700121
Alan9b14dec2007-01-08 16:11:07 +0000122 if (ap->port_no) {
Uwe Koziolek3f3e7312006-12-04 01:34:42 +0100123 switch (pdev->device) {
Jeff Garzik5796d1c2007-10-26 00:03:37 -0400124 case 0x0180:
125 case 0x0181:
126 pci_read_config_byte(pdev, SIS_PMR, &pmr);
127 if ((pmr & SIS_PMR_COMBINED) == 0)
128 addr += SIS180_SATA1_OFS;
129 break;
Jeff Garzik8add7882005-09-08 23:07:29 -0400130
Jeff Garzik5796d1c2007-10-26 00:03:37 -0400131 case 0x0182:
132 case 0x0183:
133 case 0x1182:
134 addr += SIS182_SATA1_OFS;
135 break;
Uwe Koziolek3f3e7312006-12-04 01:34:42 +0100136 }
137 }
Tejun Heo72fee382009-09-01 23:19:10 +0900138 if (link->pmp)
139 addr += 0x10;
140
Linus Torvalds1da177e2005-04-16 15:20:36 -0700141 return addr;
142}
143
Tejun Heo82ef04f2008-07-31 17:02:40 +0900144static u32 sis_scr_cfg_read(struct ata_link *link,
145 unsigned int sc_reg, u32 *val)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700146{
Tejun Heo82ef04f2008-07-31 17:02:40 +0900147 struct pci_dev *pdev = to_pci_dev(link->ap->host->dev);
Tejun Heo72fee382009-09-01 23:19:10 +0900148 unsigned int cfg_addr = get_scr_cfg_addr(link, sc_reg);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700149
150 if (sc_reg == SCR_ERROR) /* doesn't exist in PCI cfg space */
Tejun Heo8e5443a2008-04-24 10:52:44 +0900151 return -EINVAL;
Arnaud Patardf2c853b2005-09-07 22:44:48 +0200152
Tejun Heoaaa092a2007-10-18 11:53:39 +0900153 pci_read_config_dword(pdev, cfg_addr, val);
Tejun Heoaaa092a2007-10-18 11:53:39 +0900154 return 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700155}
156
Tejun Heo82ef04f2008-07-31 17:02:40 +0900157static int sis_scr_cfg_write(struct ata_link *link,
158 unsigned int sc_reg, u32 val)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700159{
Tejun Heo82ef04f2008-07-31 17:02:40 +0900160 struct pci_dev *pdev = to_pci_dev(link->ap->host->dev);
Tejun Heo72fee382009-09-01 23:19:10 +0900161 unsigned int cfg_addr = get_scr_cfg_addr(link, sc_reg);
Jeff Garzik8add7882005-09-08 23:07:29 -0400162
Linus Torvalds1da177e2005-04-16 15:20:36 -0700163 pci_write_config_dword(pdev, cfg_addr, val);
Tejun Heo8e5443a2008-04-24 10:52:44 +0900164 return 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700165}
166
Tejun Heo82ef04f2008-07-31 17:02:40 +0900167static int sis_scr_read(struct ata_link *link, unsigned int sc_reg, u32 *val)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700168{
Tejun Heo82ef04f2008-07-31 17:02:40 +0900169 struct ata_port *ap = link->ap;
Tejun Heo72fee382009-09-01 23:19:10 +0900170 void __iomem *base = ap->ioaddr.scr_addr + link->pmp * 0x10;
Arnaud Patardf2c853b2005-09-07 22:44:48 +0200171
Linus Torvalds1da177e2005-04-16 15:20:36 -0700172 if (sc_reg > SCR_CONTROL)
Tejun Heoda3dbb12007-07-16 14:29:40 +0900173 return -EINVAL;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700174
175 if (ap->flags & SIS_FLAG_CFGSCR)
Tejun Heo82ef04f2008-07-31 17:02:40 +0900176 return sis_scr_cfg_read(link, sc_reg, val);
Arnaud Patardf2c853b2005-09-07 22:44:48 +0200177
Tejun Heo72fee382009-09-01 23:19:10 +0900178 *val = ioread32(base + sc_reg * 4);
Tejun Heoda3dbb12007-07-16 14:29:40 +0900179 return 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700180}
181
Tejun Heo82ef04f2008-07-31 17:02:40 +0900182static int sis_scr_write(struct ata_link *link, unsigned int sc_reg, u32 val)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700183{
Tejun Heo82ef04f2008-07-31 17:02:40 +0900184 struct ata_port *ap = link->ap;
Tejun Heo72fee382009-09-01 23:19:10 +0900185 void __iomem *base = ap->ioaddr.scr_addr + link->pmp * 0x10;
Arnaud Patardf2c853b2005-09-07 22:44:48 +0200186
Linus Torvalds1da177e2005-04-16 15:20:36 -0700187 if (sc_reg > SCR_CONTROL)
Tejun Heoda3dbb12007-07-16 14:29:40 +0900188 return -EINVAL;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700189
190 if (ap->flags & SIS_FLAG_CFGSCR)
Tejun Heo82ef04f2008-07-31 17:02:40 +0900191 return sis_scr_cfg_write(link, sc_reg, val);
Tejun Heo72fee382009-09-01 23:19:10 +0900192
193 iowrite32(val, base + (sc_reg * 4));
194 return 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700195}
196
Jeff Garzik5796d1c2007-10-26 00:03:37 -0400197static int sis_init_one(struct pci_dev *pdev, const struct pci_device_id *ent)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700198{
Tejun Heo9a829cc2007-04-17 23:44:08 +0900199 struct ata_port_info pi = sis_port_info;
Uwe Koziolekddfc87a2007-05-25 09:48:52 +0200200 const struct ata_port_info *ppi[] = { &pi, &pi };
Tejun Heo9a829cc2007-04-17 23:44:08 +0900201 struct ata_host *host;
Uwe Koziolek4adccf62006-11-08 09:57:00 +0100202 u32 genctl, val;
Arnaud Patardf2c853b2005-09-07 22:44:48 +0200203 u8 pmr;
Uwe Koziolek3f3e7312006-12-04 01:34:42 +0100204 u8 port2_start = 0x20;
Tejun Heo72fee382009-09-01 23:19:10 +0900205 int i, rc;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700206
Joe Perches06296a12011-04-15 15:52:00 -0700207 ata_print_version_once(&pdev->dev, DRV_VERSION);
Jeff Garzika9524a72005-10-30 14:39:11 -0500208
Tejun Heo24dc5f32007-01-20 16:00:28 +0900209 rc = pcim_enable_device(pdev);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700210 if (rc)
211 return rc;
212
Linus Torvalds1da177e2005-04-16 15:20:36 -0700213 /* check and see if the SCRs are in IO space or PCI cfg space */
214 pci_read_config_dword(pdev, SIS_GENCTL, &genctl);
215 if ((genctl & GENCTL_IOMAPPED_SCR) == 0)
Tejun Heocf0e8122006-10-27 19:08:47 -0700216 pi.flags |= SIS_FLAG_CFGSCR;
Jeff Garzik8a60a072005-07-31 13:13:24 -0400217
Linus Torvalds1da177e2005-04-16 15:20:36 -0700218 /* if hardware thinks SCRs are in IO space, but there are
219 * no IO resources assigned, change to PCI cfg space.
220 */
Tejun Heocf0e8122006-10-27 19:08:47 -0700221 if ((!(pi.flags & SIS_FLAG_CFGSCR)) &&
Linus Torvalds1da177e2005-04-16 15:20:36 -0700222 ((pci_resource_start(pdev, SIS_SCR_PCI_BAR) == 0) ||
223 (pci_resource_len(pdev, SIS_SCR_PCI_BAR) < 128))) {
224 genctl &= ~GENCTL_IOMAPPED_SCR;
225 pci_write_config_dword(pdev, SIS_GENCTL, genctl);
Tejun Heocf0e8122006-10-27 19:08:47 -0700226 pi.flags |= SIS_FLAG_CFGSCR;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700227 }
228
Arnaud Patardf2c853b2005-09-07 22:44:48 +0200229 pci_read_config_byte(pdev, SIS_PMR, &pmr);
Uwe Koziolek3f3e7312006-12-04 01:34:42 +0100230 switch (ent->device) {
231 case 0x0180:
232 case 0x0181:
Alan9b14dec2007-01-08 16:11:07 +0000233
234 /* The PATA-handling is provided by pata_sis */
235 switch (pmr & 0x30) {
236 case 0x10:
Uwe Kozioleka3cabb22007-06-14 23:40:43 +0200237 ppi[1] = &sis_info133_for_sata;
Alan9b14dec2007-01-08 16:11:07 +0000238 break;
Jeff Garzika84471f2007-02-26 05:51:33 -0500239
Alan9b14dec2007-01-08 16:11:07 +0000240 case 0x30:
Uwe Kozioleka3cabb22007-06-14 23:40:43 +0200241 ppi[0] = &sis_info133_for_sata;
Alan9b14dec2007-01-08 16:11:07 +0000242 break;
243 }
Arnaud Patardf2c853b2005-09-07 22:44:48 +0200244 if ((pmr & SIS_PMR_COMBINED) == 0) {
Joe Perchesa44fec12011-04-15 15:51:58 -0700245 dev_info(&pdev->dev,
246 "Detected SiS 180/181/964 chipset in SATA mode\n");
Arnaud Patard39eb9362005-09-13 00:36:45 +0200247 port2_start = 64;
Uwe Koziolek3f3e7312006-12-04 01:34:42 +0100248 } else {
Joe Perchesa44fec12011-04-15 15:51:58 -0700249 dev_info(&pdev->dev,
250 "Detected SiS 180/181 chipset in combined mode\n");
Jeff Garzik5796d1c2007-10-26 00:03:37 -0400251 port2_start = 0;
Uwe Koziolek4adccf62006-11-08 09:57:00 +0100252 pi.flags |= ATA_FLAG_SLAVE_POSS;
Arnaud Patardf2c853b2005-09-07 22:44:48 +0200253 }
Uwe Koziolek3f3e7312006-12-04 01:34:42 +0100254 break;
Jeff Garzikf20b16f2006-12-11 11:14:06 -0500255
Uwe Koziolek3f3e7312006-12-04 01:34:42 +0100256 case 0x0182:
257 case 0x0183:
Jeff Garzik5796d1c2007-10-26 00:03:37 -0400258 pci_read_config_dword(pdev, 0x6C, &val);
Uwe Koziolek4adccf62006-11-08 09:57:00 +0100259 if (val & (1L << 31)) {
Joe Perchesa44fec12011-04-15 15:51:58 -0700260 dev_info(&pdev->dev, "Detected SiS 182/965 chipset\n");
Uwe Koziolek4adccf62006-11-08 09:57:00 +0100261 pi.flags |= ATA_FLAG_SLAVE_POSS;
Uwe Koziolek3f3e7312006-12-04 01:34:42 +0100262 } else {
Joe Perchesa44fec12011-04-15 15:51:58 -0700263 dev_info(&pdev->dev, "Detected SiS 182/965L chipset\n");
Uwe Koziolek3f3e7312006-12-04 01:34:42 +0100264 }
265 break;
266
267 case 0x1182:
Joe Perchesa44fec12011-04-15 15:51:58 -0700268 dev_info(&pdev->dev,
269 "Detected SiS 1182/966/680 SATA controller\n");
Uwe Kozioleka3cabb22007-06-14 23:40:43 +0200270 pi.flags |= ATA_FLAG_SLAVE_POSS;
271 break;
272
Uwe Koziolek3f3e7312006-12-04 01:34:42 +0100273 case 0x1183:
Joe Perchesa44fec12011-04-15 15:51:58 -0700274 dev_info(&pdev->dev,
275 "Detected SiS 1183/966/966L/968/680 controller in PATA mode\n");
Uwe Kozioleka3cabb22007-06-14 23:40:43 +0200276 ppi[0] = &sis_info133_for_sata;
277 ppi[1] = &sis_info133_for_sata;
Uwe Koziolek3f3e7312006-12-04 01:34:42 +0100278 break;
Arnaud Patardf2c853b2005-09-07 22:44:48 +0200279 }
280
Tejun Heo1c5afdf2010-05-19 22:10:22 +0200281 rc = ata_pci_bmdma_prepare_host(pdev, ppi, &host);
Tejun Heo9a829cc2007-04-17 23:44:08 +0900282 if (rc)
283 return rc;
Tejun Heocf0e8122006-10-27 19:08:47 -0700284
Tejun Heo72fee382009-09-01 23:19:10 +0900285 for (i = 0; i < 2; i++) {
286 struct ata_port *ap = host->ports[i];
287
288 if (ap->flags & ATA_FLAG_SATA &&
289 ap->flags & ATA_FLAG_SLAVE_POSS) {
290 rc = ata_slave_link_init(ap);
291 if (rc)
292 return rc;
293 }
294 }
295
Tejun Heo9a829cc2007-04-17 23:44:08 +0900296 if (!(pi.flags & SIS_FLAG_CFGSCR)) {
Al Viroedceec32007-03-14 09:19:00 +0000297 void __iomem *mmio;
Tejun Heo0d5ff562007-02-01 15:06:36 +0900298
Tejun Heo9a829cc2007-04-17 23:44:08 +0900299 rc = pcim_iomap_regions(pdev, 1 << SIS_SCR_PCI_BAR, DRV_NAME);
300 if (rc)
301 return rc;
302 mmio = host->iomap[SIS_SCR_PCI_BAR];
Tejun Heo0d5ff562007-02-01 15:06:36 +0900303
Tejun Heo9a829cc2007-04-17 23:44:08 +0900304 host->ports[0]->ioaddr.scr_addr = mmio;
305 host->ports[1]->ioaddr.scr_addr = mmio + port2_start;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700306 }
307
308 pci_set_master(pdev);
Brett M Russa04ce0f2005-08-15 15:23:41 -0400309 pci_intx(pdev, 1);
Tejun Heoc3b28892010-05-19 22:10:21 +0200310 return ata_host_activate(host, pdev->irq, ata_bmdma_interrupt,
Tejun Heo9363c382008-04-07 22:47:16 +0900311 IRQF_SHARED, &sis_sht);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700312}
313
Axel Lin2fc75da2012-04-19 13:43:05 +0800314module_pci_driver(sis_pci_driver);