blob: 76b0f4131eaff25d03534a7edb16c115c0bb5fd2 [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001config ARM
2 bool
3 default y
Scott Wood1d8f51d2016-09-22 03:35:18 -05004 select ARCH_CLOCKSOURCE_DATA
Dan Williams21266be2015-11-19 18:19:29 -08005 select ARCH_HAS_DEVMEM_IS_ALLOWED
Kees Cook2b68f6c2015-04-14 15:48:00 -07006 select ARCH_HAS_ELF_RANDOMIZE
Mark Rutland3d067702012-10-30 12:13:42 +00007 select ARCH_HAS_TICK_BROADCAST if GENERIC_CLOCKEVENTS_BROADCAST
Russell King171b3f02013-09-12 21:24:42 +01008 select ARCH_HAVE_CUSTOM_GPIO_H
Riku Voipio957e3fa2014-12-12 16:57:44 -08009 select ARCH_HAS_GCOV_PROFILE_ALL
Mark Salterd7018842013-10-07 22:07:58 -040010 select ARCH_MIGHT_HAVE_PC_PARPORT
Peter Zijlstra4badad32014-06-06 19:53:16 +020011 select ARCH_SUPPORTS_ATOMIC_RMW
Kim Phillips017f1612013-11-06 05:15:24 +010012 select ARCH_USE_BUILTIN_BSWAP
Will Deacon0cbad9c2013-10-09 17:19:22 +010013 select ARCH_USE_CMPXCHG_LOCKREF
Russell Kingb1b3f492012-10-06 17:12:25 +010014 select ARCH_WANT_IPC_PARSE_VERSION
Lina Iyer03014652017-12-13 22:37:36 +000015 select ARM_PSCI_FW if PM
Stephen Boydee951c62012-10-29 19:19:34 +010016 select BUILDTIME_EXTABLE_SORT if MMU
Russell King171b3f02013-09-12 21:24:42 +010017 select CLONE_BACKWARDS
Russell Kingb1b3f492012-10-06 17:12:25 +010018 select CPU_PM if (SUSPEND || CPU_IDLE)
Will Deacondce5c9e2013-12-17 19:50:16 +010019 select DCACHE_WORD_ACCESS if HAVE_EFFICIENT_UNALIGNED_ACCESS
Borislav Petkovb01aec92015-05-21 19:59:31 +020020 select EDAC_SUPPORT
21 select EDAC_ATOMIC_SCRUB
Laura Abbott36d0fd22014-10-09 15:26:42 -070022 select GENERIC_ALLOCATOR
Uwe Kleine-König4477ca42013-03-21 21:02:37 +010023 select GENERIC_ATOMIC64 if (CPU_V7M || CPU_V6 || !CPU_32v6K || !AEABI)
Russell Kingb1b3f492012-10-06 17:12:25 +010024 select GENERIC_CLOCKEVENTS_BROADCAST if SMP
Ard Biesheuvel29373672015-09-01 08:59:28 +020025 select GENERIC_EARLY_IOREMAP
Russell King171b3f02013-09-12 21:24:42 +010026 select GENERIC_IDLE_POLL_SETUP
Russell Kingb1b3f492012-10-06 17:12:25 +010027 select GENERIC_IRQ_PROBE
28 select GENERIC_IRQ_SHOW
Geert Uytterhoeven7c070052015-04-01 13:37:11 +010029 select GENERIC_IRQ_SHOW_LEVEL
Russell Kingb1b3f492012-10-06 17:12:25 +010030 select GENERIC_PCI_IOMAP
Stephen Boyd38ff87f2013-06-01 23:39:40 -070031 select GENERIC_SCHED_CLOCK
Russell Kingb1b3f492012-10-06 17:12:25 +010032 select GENERIC_SMP_IDLE_THREAD
33 select GENERIC_STRNCPY_FROM_USER
34 select GENERIC_STRNLEN_USER
Marc Zyngiera71b0922014-08-26 11:03:18 +010035 select HANDLE_DOMAIN_IRQ
Russell Kingb1b3f492012-10-06 17:12:25 +010036 select HARDIRQS_SW_RESEND
AKASHI Takahiro7a017722014-02-25 18:16:24 +090037 select HAVE_ARCH_AUDITSYSCALL if (AEABI && !OABI_COMPAT)
Yalin Wang0b7857d2015-01-16 02:45:55 +010038 select HAVE_ARCH_BITREVERSE if (CPU_32v7M || CPU_32v7) && !CPU_32v6
Kees Cookdfd45b62016-06-23 15:06:53 -070039 select HAVE_ARCH_HARDENED_USERCOPY
Arnd Bergmann437682ee2015-11-19 13:30:42 +010040 select HAVE_ARCH_JUMP_LABEL if !XIP_KERNEL && !CPU_ENDIAN_BE32 && MMU
41 select HAVE_ARCH_KGDB if !CPU_ENDIAN_BE32 && MMU
Daniel Cashmane0c25d92016-01-14 15:19:57 -080042 select HAVE_ARCH_MMAP_RND_BITS if MMU
Kees Cook91702172013-11-09 00:51:56 +010043 select HAVE_ARCH_SECCOMP_FILTER if (AEABI && !OABI_COMPAT)
Wade Farnsworth0693bf62012-04-04 16:19:47 +010044 select HAVE_ARCH_TRACEHOOK
Jens Wiklanderb329f952016-01-04 15:42:55 +010045 select HAVE_ARM_SMCCC if CPU_V7
Daniel Borkmann60777762016-05-13 19:08:28 +020046 select HAVE_CBPF_JIT
Russell King51aaf812014-04-22 22:26:27 +010047 select HAVE_CC_STACKPROTECTOR
Russell King171b3f02013-09-12 21:24:42 +010048 select HAVE_CONTEXT_TRACKING
Russell Kingb1b3f492012-10-06 17:12:25 +010049 select HAVE_C_RECORDMCOUNT
50 select HAVE_DEBUG_KMEMLEAK
51 select HAVE_DMA_API_DEBUG
Russell Kingb1b3f492012-10-06 17:12:25 +010052 select HAVE_DMA_CONTIGUOUS if MMU
Arnd Bergmann437682ee2015-11-19 13:30:42 +010053 select HAVE_DYNAMIC_FTRACE if (!XIP_KERNEL) && !CPU_ENDIAN_BE32 && MMU
Will Deacondce5c9e2013-12-17 19:50:16 +010054 select HAVE_EFFICIENT_UNALIGNED_ACCESS if (CPU_V6 || CPU_V6K || CPU_V7) && MMU
Jiri Slaby5f56a5d2016-05-20 17:00:16 -070055 select HAVE_EXIT_THREAD
Russell Kingb1b3f492012-10-06 17:12:25 +010056 select HAVE_FTRACE_MCOUNT_RECORD if (!XIP_KERNEL)
57 select HAVE_FUNCTION_GRAPH_TRACER if (!THUMB2_KERNEL)
58 select HAVE_FUNCTION_TRACER if (!XIP_KERNEL)
Jeevan Shrirambea31992017-10-10 15:21:01 -070059 select HAVE_FUTEX_CMPXCHG if FUTEX
Emese Revfy6b90bd42016-05-24 00:09:38 +020060 select HAVE_GCC_PLUGINS
Russell Kingb1b3f492012-10-06 17:12:25 +010061 select HAVE_GENERIC_DMA_COHERENT
Russell Kingb1b3f492012-10-06 17:12:25 +010062 select HAVE_HW_BREAKPOINT if (PERF_EVENTS && (CPU_V6 || CPU_V6K || CPU_V7))
63 select HAVE_IDE if PCI || ISA || PCMCIA
Russell King87c46b62013-05-04 14:38:59 +010064 select HAVE_IRQ_TIME_ACCOUNTING
Russell Kingb1b3f492012-10-06 17:12:25 +010065 select HAVE_KERNEL_GZIP
Kyungsik Leef9b493a2013-07-08 16:01:48 -070066 select HAVE_KERNEL_LZ4
Russell Kingb1b3f492012-10-06 17:12:25 +010067 select HAVE_KERNEL_LZMA
68 select HAVE_KERNEL_LZO
69 select HAVE_KERNEL_XZ
Arnd Bergmanncb1293e2015-05-26 15:40:44 +010070 select HAVE_KPROBES if !XIP_KERNEL && !CPU_ENDIAN_BE32 && !CPU_V7M
Ananth N Mavinakayanahalli9edddaa2008-03-04 14:28:37 -080071 select HAVE_KRETPROBES if (HAVE_KPROBES)
Russell Kingb1b3f492012-10-06 17:12:25 +010072 select HAVE_MEMBLOCK
Ard Biesheuvel7d485f62014-11-24 16:54:35 +010073 select HAVE_MOD_ARCH_SPECIFIC
Petr Mladek42a0bb32016-05-20 17:00:33 -070074 select HAVE_NMI
Russell Kingb1b3f492012-10-06 17:12:25 +010075 select HAVE_OPROFILE if (HAVE_PERF_EVENTS)
Wang Nan0dc016d2015-01-09 14:37:36 +080076 select HAVE_OPTPROBES if !THUMB2_KERNEL
Jamie Iles7ada1892010-02-02 20:24:58 +010077 select HAVE_PERF_EVENTS
Will Deacon49863892013-09-26 12:36:35 +010078 select HAVE_PERF_REGS
79 select HAVE_PERF_USER_STACK_DUMP
Steve Cappera0ad5492014-10-09 15:29:18 -070080 select HAVE_RCU_TABLE_FREE if (SMP && ARM_LPAE)
Will Deacone513f8b2010-06-25 12:24:53 +010081 select HAVE_REGS_AND_STACK_ACCESS_API
Russell Kingb1b3f492012-10-06 17:12:25 +010082 select HAVE_SYSCALL_TRACEPOINTS
Catalin Marinasaf1839e2012-10-08 16:28:08 -070083 select HAVE_UID16
Kevin Hilman31c1fc82013-09-16 15:28:22 -070084 select HAVE_VIRT_CPU_ACCOUNTING_GEN
Thomas Gleixnerda0ec6f2013-08-14 20:43:17 +010085 select IRQ_FORCED_THREADING
Russell King171b3f02013-09-12 21:24:42 +010086 select MODULES_USE_ELF_REL
Santosh Shilimkar84f452b2013-06-30 00:28:46 -040087 select NO_BOOTMEM
Arnd Bergmannaa7d5f12015-11-19 13:20:54 +010088 select OF_EARLY_FLATTREE if OF
89 select OF_RESERVED_MEM if OF
Russell King171b3f02013-09-12 21:24:42 +010090 select OLD_SIGACTION
91 select OLD_SIGSUSPEND3
Russell Kingb1b3f492012-10-06 17:12:25 +010092 select PERF_USE_VMALLOC
93 select RTC_LIB
94 select SYS_SUPPORTS_APM_EMULATION
Russell King171b3f02013-09-12 21:24:42 +010095 # Above selects are sorted alphabetically; please add new ones
96 # according to that. Thanks.
Linus Torvalds1da177e2005-04-16 15:20:36 -070097 help
98 The ARM series is a line of low-power-consumption RISC chip designs
Martin Michlmayrf6c89652006-02-08 21:09:07 +000099 licensed by ARM Ltd and targeted at embedded applications and
Linus Torvalds1da177e2005-04-16 15:20:36 -0700100 handhelds such as the Compaq IPAQ. ARM-based PCs are no longer
Martin Michlmayrf6c89652006-02-08 21:09:07 +0000101 manufactured, but legacy ARM-based PC hardware remains popular in
Linus Torvalds1da177e2005-04-16 15:20:36 -0700102 Europe. There is an ARM Linux project with a web page at
103 <http://www.arm.linux.org.uk/>.
104
Russell King74facff2011-06-02 11:16:22 +0100105config ARM_HAS_SG_CHAIN
Laura Abbott308c09f2014-08-08 14:23:25 -0700106 select ARCH_HAS_SG_CHAIN
Russell King74facff2011-06-02 11:16:22 +0100107 bool
108
Marek Szyprowski4ce63fc2012-05-16 15:48:21 +0200109config NEED_SG_DMA_LENGTH
110 bool
111
112config ARM_DMA_USE_IOMMU
Marek Szyprowski4ce63fc2012-05-16 15:48:21 +0200113 bool
Russell Kingb1b3f492012-10-06 17:12:25 +0100114 select ARM_HAS_SG_CHAIN
115 select NEED_SG_DMA_LENGTH
Marek Szyprowski4ce63fc2012-05-16 15:48:21 +0200116
Seung-Woo Kim60460ab2013-02-06 13:21:14 +0900117if ARM_DMA_USE_IOMMU
118
119config ARM_DMA_IOMMU_ALIGNMENT
120 int "Maximum PAGE_SIZE order of alignment for DMA IOMMU buffers"
121 range 4 9
Charan Teja Reddy761240d2017-04-13 10:52:53 +0530122 default 9
Seung-Woo Kim60460ab2013-02-06 13:21:14 +0900123 help
124 DMA mapping framework by default aligns all buffers to the smallest
125 PAGE_SIZE order which is greater than or equal to the requested buffer
126 size. This works well for buffers up to a few hundreds kilobytes, but
127 for larger buffers it just a waste of address space. Drivers which has
128 relatively small addressing window (like 64Mib) might run out of
129 virtual space with just a few allocations.
130
131 With this parameter you can specify the maximum PAGE_SIZE order for
132 DMA IOMMU buffers. Larger buffers will be aligned only to this
133 specified order. The order is expressed as a power of two multiplied
134 by the PAGE_SIZE.
135
136endif
137
Hans Ulli Kroll0b05da72010-12-02 12:32:15 +0100138config MIGHT_HAVE_PCI
139 bool
140
Ralf Baechle75e71532007-02-09 17:08:58 +0000141config SYS_SUPPORTS_APM_EMULATION
142 bool
143
Linus Walleijbc581772009-09-15 17:30:37 +0100144config HAVE_TCM
145 bool
146 select GENERIC_ALLOCATOR
147
Russell Kinge119bff2010-01-10 17:23:29 +0000148config HAVE_PROC_CPU
149 bool
150
Uwe Kleine-Königce816fa2014-04-07 15:39:19 -0700151config NO_IOPORT_MAP
Al Viro5ea81762007-02-11 15:41:31 +0000152 bool
Al Viro5ea81762007-02-11 15:41:31 +0000153
Linus Torvalds1da177e2005-04-16 15:20:36 -0700154config EISA
155 bool
156 ---help---
157 The Extended Industry Standard Architecture (EISA) bus was
158 developed as an open alternative to the IBM MicroChannel bus.
159
160 The EISA bus provided some of the features of the IBM MicroChannel
161 bus while maintaining backward compatibility with cards made for
162 the older ISA bus. The EISA bus saw limited use between 1988 and
163 1995 when it was made obsolete by the PCI bus.
164
165 Say Y here if you are building a kernel for an EISA-based machine.
166
167 Otherwise, say N.
168
169config SBUS
170 bool
171
Russell Kingf16fb1e2007-04-28 09:59:37 +0100172config STACKTRACE_SUPPORT
173 bool
174 default y
175
176config LOCKDEP_SUPPORT
177 bool
178 default y
179
Russell King7ad1bcb2006-08-27 12:07:02 +0100180config TRACE_IRQFLAGS_SUPPORT
181 bool
Arnd Bergmanncb1293e2015-05-26 15:40:44 +0100182 default !CPU_V7M
Russell King7ad1bcb2006-08-27 12:07:02 +0100183
Linus Torvalds1da177e2005-04-16 15:20:36 -0700184config RWSEM_XCHGADD_ALGORITHM
185 bool
Will Deacon8a874112014-05-02 17:06:19 +0100186 default y
Linus Torvalds1da177e2005-04-16 15:20:36 -0700187
David Howellsf0d1b0b2006-12-08 02:37:49 -0800188config ARCH_HAS_ILOG2_U32
189 bool
David Howellsf0d1b0b2006-12-08 02:37:49 -0800190
191config ARCH_HAS_ILOG2_U64
192 bool
David Howellsf0d1b0b2006-12-08 02:37:49 -0800193
Eduardo Valentin4a1b5732013-06-13 22:58:52 +0100194config ARCH_HAS_BANDGAP
195 bool
196
Stefan Agnera5f4c562015-08-13 00:01:52 +0100197config FIX_EARLYCON_MEM
198 def_bool y if MMU
199
Akinobu Mitab89c3b12006-03-26 01:39:19 -0800200config GENERIC_HWEIGHT
201 bool
202 default y
203
Linus Torvalds1da177e2005-04-16 15:20:36 -0700204config GENERIC_CALIBRATE_DELAY
205 bool
206 default y
207
viro@ZenIV.linux.org.uka08b6b72005-09-06 01:48:42 +0100208config ARCH_MAY_HAVE_PC_FDC
209 bool
210
Christoph Lameter5ac6da62007-02-10 01:43:14 -0800211config ZONE_DMA
212 bool
Christoph Lameter5ac6da62007-02-10 01:43:14 -0800213
FUJITA Tomonoriccd7ab72010-03-10 15:23:23 -0800214config NEED_DMA_MAP_STATE
215 def_bool y
216
David A. Longc7edc9e2014-03-07 11:23:04 -0500217config ARCH_SUPPORTS_UPROBES
218 def_bool y
219
Rob Herring58af4a22012-03-20 14:33:01 -0500220config ARCH_HAS_DMA_SET_COHERENT_MASK
221 bool
222
Linus Torvalds1da177e2005-04-16 15:20:36 -0700223config GENERIC_ISA_DMA
224 bool
225
Linus Torvalds1da177e2005-04-16 15:20:36 -0700226config FIQ
227 bool
228
Rob Herring13a50452012-02-07 09:28:22 -0600229config NEED_RET_TO_USER
230 bool
231
Al Viro034d2f52005-12-19 16:27:59 -0500232config ARCH_MTD_XIP
233 bool
234
Laura Abbott10ce13b2013-04-05 14:12:53 -0700235config ARCH_WANT_KMAP_ATOMIC_FLUSH
236 bool
237
Hyok S. Choic760fc12006-03-27 15:18:50 +0100238config VECTORS_BASE
239 hex
Hyok S. Choi6afd6fa2006-09-28 21:46:34 +0900240 default 0xffff0000 if MMU || CPU_HIGH_VECTOR
Hyok S. Choic760fc12006-03-27 15:18:50 +0100241 default DRAM_BASE if REMAP_VECTORS_TO_RAM
242 default 0x00000000
243 help
Russell King19accfd2013-07-04 11:40:32 +0100244 The base address of exception vectors. This must be two pages
245 in size.
Hyok S. Choic760fc12006-03-27 15:18:50 +0100246
Russell Kingdc21af92011-01-04 19:09:43 +0000247config ARM_PATCH_PHYS_VIRT
Russell Kingc1beced2011-08-10 10:23:45 +0100248 bool "Patch physical to virtual translations at runtime" if EMBEDDED
249 default y
Nicolas Pitreb511d752011-02-21 06:53:35 +0100250 depends on !XIP_KERNEL && MMU
Russell Kingdc21af92011-01-04 19:09:43 +0000251 help
Russell King111e9a52011-05-12 10:02:42 +0100252 Patch phys-to-virt and virt-to-phys translation functions at
253 boot and module load time according to the position of the
254 kernel in system memory.
Russell Kingdc21af92011-01-04 19:09:43 +0000255
Russell King111e9a52011-05-12 10:02:42 +0100256 This can only be used with non-XIP MMU kernels where the base
Nicolas Pitredaece592011-08-12 00:14:29 +0100257 of physical memory is at a 16MB boundary.
Russell Kingdc21af92011-01-04 19:09:43 +0000258
Russell Kingc1beced2011-08-10 10:23:45 +0100259 Only disable this option if you know that you do not require
260 this feature (eg, building a kernel for a single machine) and
261 you need to shrink the kernel to the minimal size.
262
Rob Herringc334bc12012-03-04 22:03:33 -0600263config NEED_MACH_IO_H
264 bool
265 help
266 Select this when mach/io.h is required to provide special
267 definitions for this platform. The need for mach/io.h should
268 be avoided when possible.
269
Nicolas Pitre0cdc8b92011-09-02 22:26:55 -0400270config NEED_MACH_MEMORY_H
Nicolas Pitre1b9f95f2011-07-05 22:52:51 -0400271 bool
Russell King111e9a52011-05-12 10:02:42 +0100272 help
Nicolas Pitre0cdc8b92011-09-02 22:26:55 -0400273 Select this when mach/memory.h is required to provide special
274 definitions for this platform. The need for mach/memory.h should
275 be avoided when possible.
Nicolas Pitre1b9f95f2011-07-05 22:52:51 -0400276
277config PHYS_OFFSET
Nicolas Pitre974c0722011-12-02 23:09:42 +0100278 hex "Physical address of main memory" if MMU
Uwe Kleine-Königc6f54a92014-07-23 20:37:43 +0100279 depends on !ARM_PATCH_PHYS_VIRT
Nicolas Pitre974c0722011-12-02 23:09:42 +0100280 default DRAM_BASE if !MMU
Uwe Kleine-Königc6f54a92014-07-23 20:37:43 +0100281 default 0x00000000 if ARCH_EBSA110 || \
Uwe Kleine-Königc6f54a92014-07-23 20:37:43 +0100282 ARCH_FOOTBRIDGE || \
283 ARCH_INTEGRATOR || \
284 ARCH_IOP13XX || \
285 ARCH_KS8695 || \
Linus Walleij8f2c0062016-08-10 14:30:35 +0200286 ARCH_REALVIEW
Uwe Kleine-Königc6f54a92014-07-23 20:37:43 +0100287 default 0x10000000 if ARCH_OMAP1 || ARCH_RPC
288 default 0x20000000 if ARCH_S5PV210
H Hartley Sweetenb8824c92015-06-15 10:35:06 -0700289 default 0xc0000000 if ARCH_SA1100
Nicolas Pitre1b9f95f2011-07-05 22:52:51 -0400290 help
291 Please provide the physical address corresponding to the
292 location of main memory in your system.
Russell Kingcada3c02011-01-04 19:39:29 +0000293
Simon Glass87e040b2011-08-16 23:44:26 +0100294config GENERIC_BUG
295 def_bool y
296 depends on BUG
297
Kirill A. Shutemov1bcad262015-04-14 15:45:42 -0700298config PGTABLE_LEVELS
299 int
300 default 3 if ARM_LPAE
301 default 2
302
Linus Torvalds1da177e2005-04-16 15:20:36 -0700303source "init/Kconfig"
304
Matt Helsleydc52ddc2008-10-18 20:27:21 -0700305source "kernel/Kconfig.freezer"
306
Linus Torvalds1da177e2005-04-16 15:20:36 -0700307menu "System Type"
308
Hyok S. Choi3c427972009-07-24 12:35:00 +0100309config MMU
310 bool "MMU-based Paged Memory Management Support"
311 default y
312 help
313 Select if you want MMU-based virtualised addressing space
314 support by paged memory management. If unsure, say 'Y'.
315
Daniel Cashmane0c25d92016-01-14 15:19:57 -0800316config ARCH_MMAP_RND_BITS_MIN
317 default 8
318
319config ARCH_MMAP_RND_BITS_MAX
320 default 14 if PAGE_OFFSET=0x40000000
321 default 15 if PAGE_OFFSET=0x80000000
322 default 16
323
Russell Kingccf50e22010-03-15 19:03:06 +0000324#
325# The "ARM system type" choice list is ordered alphabetically by option
326# text. Please add new entries in the option alphabetic order.
327#
Linus Torvalds1da177e2005-04-16 15:20:36 -0700328choice
329 prompt "ARM system type"
Arnd Bergmann70722802015-12-17 17:45:47 +0100330 default ARM_SINGLE_ARMV7M if !MMU
Arnd Bergmann1420b222013-02-14 13:33:36 +0100331 default ARCH_MULTIPLATFORM if MMU
Linus Torvalds1da177e2005-04-16 15:20:36 -0700332
Rob Herring387798b2012-09-06 13:41:12 -0500333config ARCH_MULTIPLATFORM
334 bool "Allow multiple platforms to be selected"
Russell Kingb1b3f492012-10-06 17:12:25 +0100335 depends on MMU
Olof Johansson42dc8362014-03-09 12:46:59 -0700336 select ARM_HAS_SG_CHAIN
Rob Herring387798b2012-09-06 13:41:12 -0500337 select ARM_PATCH_PHYS_VIRT
338 select AUTO_ZRELADDR
Rob Herring6d0add42014-04-16 08:42:13 -0500339 select CLKSRC_OF
Dinh Nguyen66314222012-07-18 16:07:18 -0600340 select COMMON_CLK
Rob Herringddb902c2013-11-22 09:29:37 -0600341 select GENERIC_CLOCKEVENTS
Will Deacon08d38be2014-05-27 23:26:35 +0100342 select MIGHT_HAVE_PCI
Rob Herring387798b2012-09-06 13:41:12 -0500343 select MULTI_IRQ_HANDLER
Kishon Vijay Abraham Ie13688f2016-09-14 15:49:06 +0530344 select PCI_DOMAINS if PCI
Dinh Nguyen66314222012-07-18 16:07:18 -0600345 select SPARSE_IRQ
346 select USE_OF
Dinh Nguyen66314222012-07-18 16:07:18 -0600347
Stefan Agner9c77bc42015-05-20 00:03:51 +0200348config ARM_SINGLE_ARMV7M
349 bool "ARMv7-M based platforms (Cortex-M0/M3/M4)"
350 depends on !MMU
Stefan Agner9c77bc42015-05-20 00:03:51 +0200351 select ARM_NVIC
Stefan Agner499f1642015-05-21 00:35:44 +0200352 select AUTO_ZRELADDR
Stefan Agner9c77bc42015-05-20 00:03:51 +0200353 select CLKSRC_OF
354 select COMMON_CLK
355 select CPU_V7M
356 select GENERIC_CLOCKEVENTS
357 select NO_IOPORT_MAP
358 select SPARSE_IRQ
359 select USE_OF
360
Russell King788c9702009-04-26 14:21:59 +0100361config ARCH_GEMINI
362 bool "Cortina Systems Gemini"
Linus Walleijf3372c02013-10-01 12:57:20 +0200363 select CLKSRC_MMIO
Russell Kingb1b3f492012-10-06 17:12:25 +0100364 select CPU_FA526
Linus Walleijf3372c02013-10-01 12:57:20 +0200365 select GENERIC_CLOCKEVENTS
Linus Walleij5c34a4e2016-06-02 14:10:16 +0200366 select GPIOLIB
Russell King788c9702009-04-26 14:21:59 +0100367 help
368 Support for the Cortina Systems Gemini family SoCs
369
Linus Torvalds1da177e2005-04-16 15:20:36 -0700370config ARCH_EBSA110
371 bool "EBSA-110"
Russell Kingb1b3f492012-10-06 17:12:25 +0100372 select ARCH_USES_GETTIMEOFFSET
Russell Kingc7508152008-10-26 10:55:14 +0000373 select CPU_SA110
Russell Kingf7e68bb2005-05-05 14:49:01 +0100374 select ISA
Rob Herringc334bc12012-03-04 22:03:33 -0600375 select NEED_MACH_IO_H
Nicolas Pitre0cdc8b92011-09-02 22:26:55 -0400376 select NEED_MACH_MEMORY_H
Uwe Kleine-Königce816fa2014-04-07 15:39:19 -0700377 select NO_IOPORT_MAP
Linus Torvalds1da177e2005-04-16 15:20:36 -0700378 help
379 This is an evaluation board for the StrongARM processor available
Martin Michlmayrf6c89652006-02-08 21:09:07 +0000380 from Digital. It has limited hardware on-board, including an
Linus Torvalds1da177e2005-04-16 15:20:36 -0700381 Ethernet interface, two PCMCIA sockets, two serial ports and a
382 parallel port.
383
Lennert Buytenheke7736d42006-03-20 17:10:13 +0000384config ARCH_EP93XX
385 bool "EP93xx-based"
Russell Kingb1b3f492012-10-06 17:12:25 +0100386 select ARCH_HAS_HOLES_MEMORYMODEL
Lennert Buytenheke7736d42006-03-20 17:10:13 +0000387 select ARM_AMBA
H Hartley Sweetenb8824c92015-06-15 10:35:06 -0700388 select ARM_PATCH_PHYS_VIRT
Lennert Buytenheke7736d42006-03-20 17:10:13 +0000389 select ARM_VIC
H Hartley Sweetenb8824c92015-06-15 10:35:06 -0700390 select AUTO_ZRELADDR
Jean-Christop PLAGNIOL-VILLARD6d803ba2010-11-17 10:04:33 +0100391 select CLKDEV_LOOKUP
Linus Walleij000bc172015-06-15 14:34:03 +0200392 select CLKSRC_MMIO
Russell Kingb1b3f492012-10-06 17:12:25 +0100393 select CPU_ARM920T
Linus Walleij000bc172015-06-15 14:34:03 +0200394 select GENERIC_CLOCKEVENTS
Linus Walleij5c34a4e2016-06-02 14:10:16 +0200395 select GPIOLIB
Lennert Buytenheke7736d42006-03-20 17:10:13 +0000396 help
397 This enables support for the Cirrus EP93xx series of CPUs.
398
Linus Torvalds1da177e2005-04-16 15:20:36 -0700399config ARCH_FOOTBRIDGE
400 bool "FootBridge"
Russell Kingc7508152008-10-26 10:55:14 +0000401 select CPU_SA110
Linus Torvalds1da177e2005-04-16 15:20:36 -0700402 select FOOTBRIDGE
Russell King4e8d7632011-01-28 21:00:39 +0000403 select GENERIC_CLOCKEVENTS
Arnd Bergmannd0ee9f42011-10-01 21:10:32 +0200404 select HAVE_IDE
Rob Herring8ef6e622012-03-01 20:48:12 -0600405 select NEED_MACH_IO_H if !MMU
Nicolas Pitre0cdc8b92011-09-02 22:26:55 -0400406 select NEED_MACH_MEMORY_H
Martin Michlmayrf999b8b2006-02-08 21:09:05 +0000407 help
408 Support for systems based on the DC21285 companion chip
409 ("FootBridge"), such as the Simtec CATS and the Rebel NetWinder.
Linus Torvalds1da177e2005-04-16 15:20:36 -0700410
Deepak Saxena4af6fee2006-06-20 21:30:44 +0100411config ARCH_NETX
412 bool "Hilscher NetX based"
Russell Kingb1b3f492012-10-06 17:12:25 +0100413 select ARM_VIC
Russell King234b6ced2011-05-08 14:09:47 +0100414 select CLKSRC_MMIO
Russell Kingc7508152008-10-26 10:55:14 +0000415 select CPU_ARM926T
Uwe Kleine-König2fcfe6b2008-12-09 21:57:24 +0100416 select GENERIC_CLOCKEVENTS
Martin Michlmayrf999b8b2006-02-08 21:09:05 +0000417 help
Deepak Saxena4af6fee2006-06-20 21:30:44 +0100418 This enables support for systems based on the Hilscher NetX Soc
419
Russell King3b938be2007-05-12 11:25:44 +0100420config ARCH_IOP13XX
421 bool "IOP13xx-based"
422 depends on MMU
Russell Kingb1b3f492012-10-06 17:12:25 +0100423 select CPU_XSC3
Nicolas Pitre0cdc8b92011-09-02 22:26:55 -0400424 select NEED_MACH_MEMORY_H
Rob Herring13a50452012-02-07 09:28:22 -0600425 select NEED_RET_TO_USER
Russell Kingb1b3f492012-10-06 17:12:25 +0100426 select PCI
427 select PLAT_IOP
428 select VMSPLIT_1G
Thomas Gleixner37ebbcf2014-05-07 15:44:04 +0000429 select SPARSE_IRQ
Russell King3b938be2007-05-12 11:25:44 +0100430 help
431 Support for Intel's IOP13XX (XScale) family of processors.
432
Lennert Buytenhek3f7e5812006-09-18 23:10:26 +0100433config ARCH_IOP32X
434 bool "IOP32x-based"
Russell Kinga4f7e762006-06-28 12:52:41 +0100435 depends on MMU
Russell Kingc7508152008-10-26 10:55:14 +0000436 select CPU_XSCALE
Linus Walleije9004f52013-09-09 11:59:51 +0200437 select GPIO_IOP
Linus Walleij5c34a4e2016-06-02 14:10:16 +0200438 select GPIOLIB
Rob Herring13a50452012-02-07 09:28:22 -0600439 select NEED_RET_TO_USER
Russell Kingf7e68bb2005-05-05 14:49:01 +0100440 select PCI
Russell Kingb1b3f492012-10-06 17:12:25 +0100441 select PLAT_IOP
Martin Michlmayrf999b8b2006-02-08 21:09:05 +0000442 help
Lennert Buytenhek3f7e5812006-09-18 23:10:26 +0100443 Support for Intel's 80219 and IOP32X (XScale) family of
444 processors.
445
446config ARCH_IOP33X
447 bool "IOP33x-based"
448 depends on MMU
Russell Kingc7508152008-10-26 10:55:14 +0000449 select CPU_XSCALE
Linus Walleije9004f52013-09-09 11:59:51 +0200450 select GPIO_IOP
Linus Walleij5c34a4e2016-06-02 14:10:16 +0200451 select GPIOLIB
Rob Herring13a50452012-02-07 09:28:22 -0600452 select NEED_RET_TO_USER
Lennert Buytenhek3f7e5812006-09-18 23:10:26 +0100453 select PCI
Russell Kingb1b3f492012-10-06 17:12:25 +0100454 select PLAT_IOP
Lennert Buytenhek3f7e5812006-09-18 23:10:26 +0100455 help
456 Support for Intel's IOP33X (XScale) family of processors.
Linus Torvalds1da177e2005-04-16 15:20:36 -0700457
Russell King3b938be2007-05-12 11:25:44 +0100458config ARCH_IXP4XX
459 bool "IXP4xx-based"
Russell Kinga4f7e762006-06-28 12:52:41 +0100460 depends on MMU
Rob Herring58af4a22012-03-20 14:33:01 -0500461 select ARCH_HAS_DMA_SET_COHERENT_MASK
Russell King51aaf812014-04-22 22:26:27 +0100462 select ARCH_SUPPORTS_BIG_ENDIAN
Russell King234b6ced2011-05-08 14:09:47 +0100463 select CLKSRC_MMIO
Russell Kingc7508152008-10-26 10:55:14 +0000464 select CPU_XSCALE
Russell Kingb1b3f492012-10-06 17:12:25 +0100465 select DMABOUNCE if PCI
Russell King3b938be2007-05-12 11:25:44 +0100466 select GENERIC_CLOCKEVENTS
Linus Walleij5c34a4e2016-06-02 14:10:16 +0200467 select GPIOLIB
Hans Ulli Kroll0b05da72010-12-02 12:32:15 +0100468 select MIGHT_HAVE_PCI
Rob Herringc334bc12012-03-04 22:03:33 -0600469 select NEED_MACH_IO_H
Florian Fainelli9296d942013-04-09 14:29:26 +0200470 select USB_EHCI_BIG_ENDIAN_DESC
Russell King171b3f02013-09-12 21:24:42 +0100471 select USB_EHCI_BIG_ENDIAN_MMIO
Lennert Buytenhekc4713072006-03-28 21:18:54 +0100472 help
Russell King3b938be2007-05-12 11:25:44 +0100473 Support for Intel's IXP4XX (XScale) family of processors.
Lennert Buytenhekc4713072006-03-28 21:18:54 +0100474
Saeed Bisharaedabd382009-08-06 15:12:43 +0300475config ARCH_DOVE
476 bool "Marvell Dove"
Sebastian Hesselbarth756b2532013-05-02 19:56:12 +0100477 select CPU_PJ4
Saeed Bisharaedabd382009-08-06 15:12:43 +0300478 select GENERIC_CLOCKEVENTS
Linus Walleij5c34a4e2016-06-02 14:10:16 +0200479 select GPIOLIB
Russell King0f81bd42012-09-09 20:34:13 +0100480 select MIGHT_HAVE_PCI
Arnd Bergmannb8cd3372015-12-02 22:27:04 +0100481 select MULTI_IRQ_HANDLER
Russell King171b3f02013-09-12 21:24:42 +0100482 select MVEBU_MBUS
Sebastian Hesselbarth9139acd2012-11-19 10:39:55 +0100483 select PINCTRL
484 select PINCTRL_DOVE
Thomas Petazzoniabcda1d2012-09-11 14:27:27 +0200485 select PLAT_ORION_LEGACY
Arnd Bergmann5cdbe5d2015-12-02 22:27:05 +0100486 select SPARSE_IRQ
Russell Kingc5d431e2015-12-08 10:58:09 +0000487 select PM_GENERIC_DOMAINS if PM
Saeed Bisharaedabd382009-08-06 15:12:43 +0300488 help
489 Support for the Marvell Dove SoC 88AP510
490
Andrew Victorc53c9cf2007-05-11 21:01:28 +0100491config ARCH_KS8695
492 bool "Micrel/Kendin KS8695"
Linus Walleijc7e783d2012-08-29 20:27:22 +0200493 select CLKSRC_MMIO
Russell Kingb1b3f492012-10-06 17:12:25 +0100494 select CPU_ARM922T
Linus Walleijc7e783d2012-08-29 20:27:22 +0200495 select GENERIC_CLOCKEVENTS
Linus Walleij5c34a4e2016-06-02 14:10:16 +0200496 select GPIOLIB
Russell Kingb1b3f492012-10-06 17:12:25 +0100497 select NEED_MACH_MEMORY_H
Andrew Victorc53c9cf2007-05-11 21:01:28 +0100498 help
499 Support for Micrel/Kendin KS8695 "Centaur" (ARM922T) based
500 System-on-Chip devices.
501
Russell King788c9702009-04-26 14:21:59 +0100502config ARCH_W90X900
503 bool "Nuvoton W90X900 CPU"
Jean-Christop PLAGNIOL-VILLARD6d803ba2010-11-17 10:04:33 +0100504 select CLKDEV_LOOKUP
Russell King6fa5d5f2011-05-08 15:34:39 +0100505 select CLKSRC_MMIO
Russell Kingb1b3f492012-10-06 17:12:25 +0100506 select CPU_ARM926T
wanzongshun58b53692009-08-14 15:36:44 +0100507 select GENERIC_CLOCKEVENTS
Linus Walleij5c34a4e2016-06-02 14:10:16 +0200508 select GPIOLIB
Lennert Buytenhek777f9be2008-06-22 22:45:02 +0200509 help
wanzongshuna8bc4ea2009-08-14 15:38:29 +0100510 Support for Nuvoton (Winbond logic dept.) ARM9 processor,
511 At present, the w90x900 has been renamed nuc900, regarding
512 the ARM series product line, you can login the following
513 link address to know more.
514
515 <http://www.nuvoton.com/hq/enu/ProductAndSales/ProductLines/
516 ConsumerElectronicsIC/ARMMicrocontroller/ARMMicrocontroller>
Tzachi Perelstein585cf172007-10-23 15:14:41 -0400517
Russell King93e22562012-10-12 14:20:52 +0100518config ARCH_LPC32XX
519 bool "NXP LPC32XX"
Russell King93e22562012-10-12 14:20:52 +0100520 select ARM_AMBA
Russell King40737232011-01-06 22:32:52 +0000521 select CLKDEV_LOOKUP
Vladimir Zapolskiyc227f122015-11-20 03:05:10 +0200522 select CLKSRC_LPC32XX
523 select COMMON_CLK
Russell King93e22562012-10-12 14:20:52 +0100524 select CPU_ARM926T
525 select GENERIC_CLOCKEVENTS
Linus Walleij5c34a4e2016-06-02 14:10:16 +0200526 select GPIOLIB
Vladimir Zapolskiy8cb17b52016-04-25 04:00:38 +0300527 select MULTI_IRQ_HANDLER
528 select SPARSE_IRQ
Russell King93e22562012-10-12 14:20:52 +0100529 select USE_OF
530 help
531 Support for the NXP LPC32XX family of processors
532
Linus Torvalds1da177e2005-04-16 15:20:36 -0700533config ARCH_PXA
eric miao2c8086a2007-09-11 19:13:17 -0700534 bool "PXA2xx/PXA3xx-based"
Russell Kinga4f7e762006-06-28 12:52:41 +0100535 depends on MMU
Russell Kingb1b3f492012-10-06 17:12:25 +0100536 select ARCH_MTD_XIP
Russell Kingb1b3f492012-10-06 17:12:25 +0100537 select ARM_CPU_SUSPEND if PM
538 select AUTO_ZRELADDR
Robert Jarzmika1c0a6a2015-02-07 22:54:03 +0100539 select COMMON_CLK
Jean-Christop PLAGNIOL-VILLARD6d803ba2010-11-17 10:04:33 +0100540 select CLKDEV_LOOKUP
Daniel Lezcano389d9b52015-10-09 15:48:38 +0200541 select CLKSRC_PXA
Russell King234b6ced2011-05-08 14:09:47 +0100542 select CLKSRC_MMIO
Robert Jarzmik6f6caea2014-07-14 18:52:03 +0200543 select CLKSRC_OF
Arnd Bergmann2f202862016-01-29 15:06:29 +0100544 select CPU_XSCALE if !CPU_XSC3
Eric Miao981d0f32007-07-24 01:22:43 +0100545 select GENERIC_CLOCKEVENTS
Haojian Zhuang157d2642011-10-17 20:37:52 +0800546 select GPIO_PXA
Linus Walleij5c34a4e2016-06-02 14:10:16 +0200547 select GPIOLIB
Russell Kingb1b3f492012-10-06 17:12:25 +0100548 select HAVE_IDE
Robert Jarzmikd6cf30c2015-02-14 22:41:56 +0100549 select IRQ_DOMAIN
Russell Kingb1b3f492012-10-06 17:12:25 +0100550 select MULTI_IRQ_HANDLER
Eric Miaobd5ce432009-01-20 12:06:01 +0800551 select PLAT_PXA
Haojian Zhuang6ac6b812010-08-20 15:23:59 +0800552 select SPARSE_IRQ
Martin Michlmayrf999b8b2006-02-08 21:09:05 +0000553 help
eric miao2c8086a2007-09-11 19:13:17 -0700554 Support for Intel/Marvell's PXA2xx/PXA3xx processor line.
Linus Torvalds1da177e2005-04-16 15:20:36 -0700555
Jeevan Shriramc62ea4d2017-02-15 01:30:02 -0800556config ARCH_QCOM
557 bool "Qualcomm MSM (non-multiplatform)"
Runmin Wang88a6fcb2017-04-19 15:28:07 -0700558 select GPIOLIB
Jeevan Shriramc62ea4d2017-02-15 01:30:02 -0800559 select CPU_V7
560 select AUTO_ZRELADDR
561 select HAVE_SMP
562 select CLKDEV_LOOKUP
563 select GENERIC_CLOCKEVENTS
564 select GENERIC_ALLOCATOR
Jeevan Shriramad58f2b2017-02-15 22:32:06 -0800565 select ARM_GIC
Jeevan Shriramc62ea4d2017-02-15 01:30:02 -0800566 select ARM_PATCH_PHYS_VIRT
567 select ARM_HAS_SG_CHAIN
568 select ARCH_HAS_OPP
569 select SOC_BUS
570 select MULTI_IRQ_HANDLER
571 select PM_OPP
572 select SPARSE_IRQ
573 select USE_OF
574 select PINCTRL
Laura Abbott10ce13b2013-04-05 14:12:53 -0700575 select ARCH_WANT_KMAP_ATOMIC_FLUSH
Jeevan Shriramc62ea4d2017-02-15 01:30:02 -0800576 help
577 Support for Qualcomm MSM/QSD based systems. This runs on the
578 apps processor of the MSM/QSD and depends on a shared memory
579 interface to the modem processor which runs the baseband
580 stack and controls some vital subsystems
581 (clock and power control, etc).
582
Linus Torvalds1da177e2005-04-16 15:20:36 -0700583config ARCH_RPC
584 bool "RiscPC"
Russell King868e87c2015-09-28 10:31:50 +0100585 depends on MMU
Linus Torvalds1da177e2005-04-16 15:20:36 -0700586 select ARCH_ACORN
viro@ZenIV.linux.org.uka08b6b72005-09-06 01:48:42 +0100587 select ARCH_MAY_HAVE_PC_FDC
Russell King07f841b2008-10-01 17:11:06 +0100588 select ARCH_SPARSEMEM_ENABLE
John Stultz5cfc8ee2010-03-24 00:22:36 +0000589 select ARCH_USES_GETTIMEOFFSET
Arnd Bergmannfa04e202014-02-26 17:39:12 +0100590 select CPU_SA110
Russell Kingb1b3f492012-10-06 17:12:25 +0100591 select FIQ
Arnd Bergmannd0ee9f42011-10-01 21:10:32 +0200592 select HAVE_IDE
Russell Kingb1b3f492012-10-06 17:12:25 +0100593 select HAVE_PATA_PLATFORM
594 select ISA_DMA_API
Rob Herringc334bc12012-03-04 22:03:33 -0600595 select NEED_MACH_IO_H
Nicolas Pitre0cdc8b92011-09-02 22:26:55 -0400596 select NEED_MACH_MEMORY_H
Uwe Kleine-Königce816fa2014-04-07 15:39:19 -0700597 select NO_IOPORT_MAP
Linus Torvalds1da177e2005-04-16 15:20:36 -0700598 help
599 On the Acorn Risc-PC, Linux can support the internal IDE disk and
600 CD-ROM interface, serial and parallel port, and the floppy drive.
601
602config ARCH_SA1100
603 bool "SA1100-based"
Russell Kingb1b3f492012-10-06 17:12:25 +0100604 select ARCH_MTD_XIP
Russell Kingb1b3f492012-10-06 17:12:25 +0100605 select ARCH_SPARSEMEM_ENABLE
606 select CLKDEV_LOOKUP
607 select CLKSRC_MMIO
Daniel Lezcano389d9b52015-10-09 15:48:38 +0200608 select CLKSRC_PXA
609 select CLKSRC_OF if OF
Russell Kingb1b3f492012-10-06 17:12:25 +0100610 select CPU_FREQ
611 select CPU_SA1100
612 select GENERIC_CLOCKEVENTS
Linus Walleij5c34a4e2016-06-02 14:10:16 +0200613 select GPIOLIB
Arnd Bergmannd0ee9f42011-10-01 21:10:32 +0200614 select HAVE_IDE
Dmitry Eremin-Solenikov1eca42b2014-11-28 15:56:54 +0100615 select IRQ_DOMAIN
Russell Kingb1b3f492012-10-06 17:12:25 +0100616 select ISA
Dmitry Eremin-Solenikovaffcab32014-11-28 15:55:16 +0100617 select MULTI_IRQ_HANDLER
Nicolas Pitre0cdc8b92011-09-02 22:26:55 -0400618 select NEED_MACH_MEMORY_H
Russell King375dec92012-02-23 14:29:33 +0100619 select SPARSE_IRQ
Martin Michlmayrf999b8b2006-02-08 21:09:05 +0000620 help
621 Support for StrongARM 11x0 based boards.
Linus Torvalds1da177e2005-04-16 15:20:36 -0700622
Kukjin Kimb130d5c2012-02-03 14:29:23 +0900623config ARCH_S3C24XX
624 bool "Samsung S3C24XX SoCs"
Arnd Bergmann335cce72014-03-13 14:11:16 +0100625 select ATAGS
Russell Kingb1b3f492012-10-06 17:12:25 +0100626 select CLKDEV_LOOKUP
Tomasz Figa42805062013-04-28 02:25:01 +0200627 select CLKSRC_SAMSUNG_PWM
Romain Naour7f78b6e2013-01-09 18:47:04 -0800628 select GENERIC_CLOCKEVENTS
Tomasz Figa880cf072013-06-19 01:22:20 +0900629 select GPIO_SAMSUNG
Linus Walleij5c34a4e2016-06-02 14:10:16 +0200630 select GPIOLIB
Kukjin Kim20676c12010-11-13 16:08:32 +0900631 select HAVE_S3C2410_I2C if I2C
Kukjin Kimb130d5c2012-02-03 14:29:23 +0900632 select HAVE_S3C2410_WATCHDOG if WATCHDOG
Russell Kingb1b3f492012-10-06 17:12:25 +0100633 select HAVE_S3C_RTC if RTC_CLASS
Heiko Stuebner17453dd2013-03-07 12:38:25 +0900634 select MULTI_IRQ_HANDLER
Rob Herringc334bc12012-03-04 22:03:33 -0600635 select NEED_MACH_IO_H
Tomasz Figacd8dc7a2013-06-15 09:01:49 +0900636 select SAMSUNG_ATAGS
Linus Torvalds1da177e2005-04-16 15:20:36 -0700637 help
Kukjin Kimb130d5c2012-02-03 14:29:23 +0900638 Samsung S3C2410, S3C2412, S3C2413, S3C2416, S3C2440, S3C2442, S3C2443
639 and S3C2450 SoCs based systems, such as the Simtec Electronics BAST
640 (<http://www.simtec.co.uk/products/EB110ITX/>), the IPAQ 1940 or the
641 Samsung SMDK2410 development board (and derivatives).
Ben Dooks63b1f512010-04-30 16:32:26 +0900642
Kevin Hilman7c6337e2007-04-30 19:37:19 +0100643config ARCH_DAVINCI
644 bool "TI DaVinci"
Russell Kingb1b3f492012-10-06 17:12:25 +0100645 select ARCH_HAS_HOLES_MEMORYMODEL
Jean-Christop PLAGNIOL-VILLARD6d803ba2010-11-17 10:04:33 +0100646 select CLKDEV_LOOKUP
Arnd Bergmannce32c5c2016-02-01 21:35:57 +0100647 select CPU_ARM926T
David Brownell20e99692009-05-07 09:31:42 -0700648 select GENERIC_ALLOCATOR
Russell Kingb1b3f492012-10-06 17:12:25 +0100649 select GENERIC_CLOCKEVENTS
Russell Kingdc7ad3b2011-05-22 10:01:21 +0100650 select GENERIC_IRQ_CHIP
Linus Walleij5c34a4e2016-06-02 14:10:16 +0200651 select GPIOLIB
Russell Kingb1b3f492012-10-06 17:12:25 +0100652 select HAVE_IDE
Sekhar Nori689e3312012-08-28 15:27:52 +0530653 select USE_OF
Russell Kingb1b3f492012-10-06 17:12:25 +0100654 select ZONE_DMA
Kevin Hilman7c6337e2007-04-30 19:37:19 +0100655 help
656 Support for TI's DaVinci platform.
657
Tony Lindgrena0694862013-01-11 11:24:20 -0800658config ARCH_OMAP1
659 bool "TI OMAP1"
Arnd Bergmann00a36692012-06-07 18:50:51 -0600660 depends on MMU
Russell Kingb1b3f492012-10-06 17:12:25 +0100661 select ARCH_HAS_HOLES_MEMORYMODEL
Tony Lindgrena0694862013-01-11 11:24:20 -0800662 select ARCH_OMAP
Tony Priske9a91de2012-08-03 21:00:06 +1200663 select CLKDEV_LOOKUP
viresh kumarcee37e52010-04-01 12:31:05 +0100664 select CLKSRC_MMIO
Russell Kingb1b3f492012-10-06 17:12:25 +0100665 select GENERIC_CLOCKEVENTS
Tony Lindgrena0694862013-01-11 11:24:20 -0800666 select GENERIC_IRQ_CHIP
Linus Walleij5c34a4e2016-06-02 14:10:16 +0200667 select GPIOLIB
Tony Lindgrena0694862013-01-11 11:24:20 -0800668 select HAVE_IDE
669 select IRQ_DOMAIN
Tony Lindgrenb6943312015-05-20 09:01:21 -0700670 select MULTI_IRQ_HANDLER
Tony Lindgrena0694862013-01-11 11:24:20 -0800671 select NEED_MACH_IO_H if PCCARD
672 select NEED_MACH_MEMORY_H
Tony Lindgren685e2d02015-05-20 09:01:21 -0700673 select SPARSE_IRQ
Alexey Charkov21f47fb2010-12-23 13:11:21 +0100674 help
Tony Lindgrena0694862013-01-11 11:24:20 -0800675 Support for older TI OMAP1 (omap7xx, omap15xx or omap16xx)
Binghua Duan02c981c2011-07-08 17:40:12 +0800676
Linus Torvalds1da177e2005-04-16 15:20:36 -0700677endchoice
678
Rob Herring387798b2012-09-06 13:41:12 -0500679menu "Multiple platform selection"
680 depends on ARCH_MULTIPLATFORM
681
682comment "CPU Core family selection"
683
Arnd Bergmannf8afae42014-03-25 22:19:00 +0100684config ARCH_MULTI_V4
685 bool "ARMv4 based platforms (FA526)"
686 depends on !ARCH_MULTI_V6_V7
687 select ARCH_MULTI_V4_V5
688 select CPU_FA526
689
Rob Herring387798b2012-09-06 13:41:12 -0500690config ARCH_MULTI_V4T
691 bool "ARMv4T based platforms (ARM720T, ARM920T, ...)"
Rob Herring387798b2012-09-06 13:41:12 -0500692 depends on !ARCH_MULTI_V6_V7
Russell Kingb1b3f492012-10-06 17:12:25 +0100693 select ARCH_MULTI_V4_V5
Arnd Bergmann24e860f2013-06-03 15:38:58 +0200694 select CPU_ARM920T if !(CPU_ARM7TDMI || CPU_ARM720T || \
695 CPU_ARM740T || CPU_ARM9TDMI || CPU_ARM922T || \
696 CPU_ARM925T || CPU_ARM940T)
Rob Herring387798b2012-09-06 13:41:12 -0500697
698config ARCH_MULTI_V5
699 bool "ARMv5 based platforms (ARM926T, XSCALE, PJ1, ...)"
Rob Herring387798b2012-09-06 13:41:12 -0500700 depends on !ARCH_MULTI_V6_V7
Russell Kingb1b3f492012-10-06 17:12:25 +0100701 select ARCH_MULTI_V4_V5
Andrew Lunn12567bb2014-02-22 20:14:54 +0100702 select CPU_ARM926T if !(CPU_ARM946E || CPU_ARM1020 || \
Arnd Bergmann24e860f2013-06-03 15:38:58 +0200703 CPU_ARM1020E || CPU_ARM1022 || CPU_ARM1026 || \
704 CPU_XSCALE || CPU_XSC3 || CPU_MOHAWK || CPU_FEROCEON)
Rob Herring387798b2012-09-06 13:41:12 -0500705
706config ARCH_MULTI_V4_V5
707 bool
708
709config ARCH_MULTI_V6
Stephen Boyd8dda05c2013-03-04 15:19:19 -0800710 bool "ARMv6 based platforms (ARM11)"
Rob Herring387798b2012-09-06 13:41:12 -0500711 select ARCH_MULTI_V6_V7
Rob Herring42f47542014-01-31 14:26:04 -0600712 select CPU_V6K
Rob Herring387798b2012-09-06 13:41:12 -0500713
714config ARCH_MULTI_V7
Stephen Boyd8dda05c2013-03-04 15:19:19 -0800715 bool "ARMv7 based platforms (Cortex-A, PJ4, Scorpion, Krait)"
Rob Herring387798b2012-09-06 13:41:12 -0500716 default y
717 select ARCH_MULTI_V6_V7
Russell Kingb1b3f492012-10-06 17:12:25 +0100718 select CPU_V7
Rob Herring90bc8ac2014-01-31 15:32:02 -0600719 select HAVE_SMP
Rob Herring387798b2012-09-06 13:41:12 -0500720
721config ARCH_MULTI_V6_V7
722 bool
Rob Herring9352b052014-01-31 15:36:10 -0600723 select MIGHT_HAVE_CACHE_L2X0
Rob Herring387798b2012-09-06 13:41:12 -0500724
725config ARCH_MULTI_CPU_AUTO
726 def_bool !(ARCH_MULTI_V4 || ARCH_MULTI_V4T || ARCH_MULTI_V6_V7)
727 select ARCH_MULTI_V5
728
729endmenu
730
Rob Herring05e2a3d2013-12-05 10:04:54 -0600731config ARCH_VIRT
Masahiro Yamadae3246542015-11-16 12:06:10 +0900732 bool "Dummy Virtual Machine"
733 depends on ARCH_MULTI_V7
Rob Herring4b8b5f22013-12-05 10:10:34 -0600734 select ARM_AMBA
Rob Herring05e2a3d2013-12-05 10:04:54 -0600735 select ARM_GIC
Arnd Bergmann3ee80362016-06-15 15:47:33 -0500736 select ARM_GIC_V2M if PCI
Jean-Philippe Brucker0b28f1d2015-10-01 13:47:18 +0100737 select ARM_GIC_V3
Rob Herring05e2a3d2013-12-05 10:04:54 -0600738 select ARM_PSCI
Rob Herring4b8b5f22013-12-05 10:10:34 -0600739 select HAVE_ARM_ARCH_TIMER
Rob Herring05e2a3d2013-12-05 10:04:54 -0600740
Russell Kingccf50e22010-03-15 19:03:06 +0000741#
742# This is sorted alphabetically by mach-* pathname. However, plat-*
743# Kconfigs may be included either alphabetically (according to the
744# plat- suffix) or along side the corresponding mach-* source.
745#
Gregory CLEMENT3e93a222012-06-04 18:38:56 +0200746source "arch/arm/mach-mvebu/Kconfig"
747
Tsahee Zidenberg445d9b32015-03-12 13:53:00 +0200748source "arch/arm/mach-alpine/Kconfig"
749
Lars Persson590b4602016-02-11 17:06:19 +0100750source "arch/arm/mach-artpec/Kconfig"
751
Oleksij Rempeld9bfc862014-11-24 12:08:27 +0100752source "arch/arm/mach-asm9260/Kconfig"
753
Russell King95b8f202010-01-14 11:43:54 +0000754source "arch/arm/mach-at91/Kconfig"
755
Anders Berg1d22924e2014-05-23 11:08:35 +0200756source "arch/arm/mach-axxia/Kconfig"
757
Christian Daudt8ac49e02012-11-19 09:46:10 -0800758source "arch/arm/mach-bcm/Kconfig"
759
Sebastian Hesselbarth1c37fa12013-09-09 14:36:19 +0200760source "arch/arm/mach-berlin/Kconfig"
761
Linus Torvalds1da177e2005-04-16 15:20:36 -0700762source "arch/arm/mach-clps711x/Kconfig"
763
Anton Vorontsovd94f9442010-03-25 17:12:41 +0300764source "arch/arm/mach-cns3xxx/Kconfig"
765
Russell King95b8f202010-01-14 11:43:54 +0000766source "arch/arm/mach-davinci/Kconfig"
767
Baruch Siachdf8d7422015-01-14 10:40:30 +0200768source "arch/arm/mach-digicolor/Kconfig"
769
Russell King95b8f202010-01-14 11:43:54 +0000770source "arch/arm/mach-dove/Kconfig"
771
Lennert Buytenheke7736d42006-03-20 17:10:13 +0000772source "arch/arm/mach-ep93xx/Kconfig"
773
Linus Torvalds1da177e2005-04-16 15:20:36 -0700774source "arch/arm/mach-footbridge/Kconfig"
775
Paulius Zaleckas59d3a192009-03-26 10:06:08 +0200776source "arch/arm/mach-gemini/Kconfig"
777
Rob Herring387798b2012-09-06 13:41:12 -0500778source "arch/arm/mach-highbank/Kconfig"
779
Haojian Zhuang389ee0c2013-12-20 10:52:56 +0800780source "arch/arm/mach-hisi/Kconfig"
781
Linus Torvalds1da177e2005-04-16 15:20:36 -0700782source "arch/arm/mach-integrator/Kconfig"
783
Lennert Buytenhek3f7e5812006-09-18 23:10:26 +0100784source "arch/arm/mach-iop32x/Kconfig"
785
786source "arch/arm/mach-iop33x/Kconfig"
Linus Torvalds1da177e2005-04-16 15:20:36 -0700787
Dan Williams285f5fa2006-12-07 02:59:39 +0100788source "arch/arm/mach-iop13xx/Kconfig"
789
Linus Torvalds1da177e2005-04-16 15:20:36 -0700790source "arch/arm/mach-ixp4xx/Kconfig"
791
Santosh Shilimkar828989a2013-06-10 11:27:13 -0400792source "arch/arm/mach-keystone/Kconfig"
793
Russell King95b8f202010-01-14 11:43:54 +0000794source "arch/arm/mach-ks8695/Kconfig"
795
Carlo Caione3b8f5032014-09-10 22:16:59 +0200796source "arch/arm/mach-meson/Kconfig"
797
Jonas Jensen17723fd32013-12-18 13:58:45 +0100798source "arch/arm/mach-moxart/Kconfig"
799
Joel Stanley8c2ed9b2016-03-21 17:22:31 +1030800source "arch/arm/mach-aspeed/Kconfig"
801
Stanislav Samsonov794d15b2008-06-22 22:45:10 +0200802source "arch/arm/mach-mv78xx0/Kconfig"
803
Shawn Guo3995eb82012-09-13 19:48:07 +0800804source "arch/arm/mach-imx/Kconfig"
Linus Torvalds1da177e2005-04-16 15:20:36 -0700805
Matthias Bruggerf682a212014-05-13 01:06:13 +0200806source "arch/arm/mach-mediatek/Kconfig"
807
Shawn Guo1d3f33d2010-12-13 20:55:03 +0800808source "arch/arm/mach-mxs/Kconfig"
809
Russell King95b8f202010-01-14 11:43:54 +0000810source "arch/arm/mach-netx/Kconfig"
Eric Miao49cbe782009-01-20 14:15:18 +0800811
Russell King95b8f202010-01-14 11:43:54 +0000812source "arch/arm/mach-nomadik/Kconfig"
Russell King95b8f202010-01-14 11:43:54 +0000813
Daniel Tang9851ca52013-06-11 18:40:17 +1000814source "arch/arm/mach-nspire/Kconfig"
815
Tony Lindgrend48af152005-07-10 19:58:17 +0100816source "arch/arm/plat-omap/Kconfig"
817
818source "arch/arm/mach-omap1/Kconfig"
Linus Torvalds1da177e2005-04-16 15:20:36 -0700819
Tony Lindgren1dbae812005-11-10 14:26:51 +0000820source "arch/arm/mach-omap2/Kconfig"
821
Lennert Buytenhek9dd0b192008-03-27 14:51:41 -0400822source "arch/arm/mach-orion5x/Kconfig"
Tzachi Perelstein585cf172007-10-23 15:14:41 -0400823
Rob Herring387798b2012-09-06 13:41:12 -0500824source "arch/arm/mach-picoxcell/Kconfig"
825
Russell King95b8f202010-01-14 11:43:54 +0000826source "arch/arm/mach-pxa/Kconfig"
827source "arch/arm/plat-pxa/Kconfig"
Linus Torvalds1da177e2005-04-16 15:20:36 -0700828
Russell King95b8f202010-01-14 11:43:54 +0000829source "arch/arm/mach-mmp/Kconfig"
830
Neil Armstrong8c9184b2016-03-03 10:42:15 +0100831source "arch/arm/mach-oxnas/Kconfig"
832
Kumar Gala8fc1b0f2014-01-21 17:14:10 -0600833source "arch/arm/mach-qcom/Kconfig"
834
Russell King95b8f202010-01-14 11:43:54 +0000835source "arch/arm/mach-realview/Kconfig"
836
Heiko Stuebnerd63dc052013-06-02 23:09:41 +0200837source "arch/arm/mach-rockchip/Kconfig"
838
Russell King95b8f202010-01-14 11:43:54 +0000839source "arch/arm/mach-sa1100/Kconfig"
Saeed Bisharaedabd382009-08-06 15:12:43 +0300840
Rob Herring387798b2012-09-06 13:41:12 -0500841source "arch/arm/mach-socfpga/Kconfig"
842
Arnd Bergmanna7ed0992012-12-02 15:12:47 +0100843source "arch/arm/mach-spear/Kconfig"
Ben Dooksa21765a2007-02-11 18:31:01 +0100844
Srinivas Kandagatla65ebcc12013-06-25 12:15:10 +0100845source "arch/arm/mach-sti/Kconfig"
846
Kukjin Kim85fd6d62012-02-06 09:38:19 +0900847source "arch/arm/mach-s3c24xx/Kconfig"
Linus Torvalds1da177e2005-04-16 15:20:36 -0700848
Ben Dooks431107e2010-01-26 10:11:04 +0900849source "arch/arm/mach-s3c64xx/Kconfig"
Ben Dooksa08ab632008-10-21 14:06:39 +0100850
Kukjin Kim170f4e42010-02-24 16:40:44 +0900851source "arch/arm/mach-s5pv210/Kconfig"
852
Kukjin Kim83014572011-11-06 13:54:56 +0900853source "arch/arm/mach-exynos/Kconfig"
Rob Herringe509b282014-06-10 09:06:09 -0500854source "arch/arm/plat-samsung/Kconfig"
Changhwan Youncc0e72b2010-07-16 12:15:38 +0900855
Russell King882d01f2010-03-02 23:40:15 +0000856source "arch/arm/mach-shmobile/Kconfig"
Linus Torvalds1da177e2005-04-16 15:20:36 -0700857
Maxime Ripard3b526342012-11-08 12:40:16 +0100858source "arch/arm/mach-sunxi/Kconfig"
859
Barry Song156a0992012-08-23 13:41:58 +0800860source "arch/arm/mach-prima2/Kconfig"
861
Marc Gonzalezd6de5b02015-12-15 10:41:13 +0100862source "arch/arm/mach-tango/Kconfig"
863
Erik Gillingc5f80062010-01-21 16:53:02 -0800864source "arch/arm/mach-tegra/Kconfig"
865
Russell King95b8f202010-01-14 11:43:54 +0000866source "arch/arm/mach-u300/Kconfig"
Linus Torvalds1da177e2005-04-16 15:20:36 -0700867
Masahiro Yamadaba56a982015-05-08 13:07:11 +0900868source "arch/arm/mach-uniphier/Kconfig"
869
Russell King95b8f202010-01-14 11:43:54 +0000870source "arch/arm/mach-ux500/Kconfig"
Linus Torvalds1da177e2005-04-16 15:20:36 -0700871
872source "arch/arm/mach-versatile/Kconfig"
873
Russell Kingceade892010-02-11 21:44:53 +0000874source "arch/arm/mach-vexpress/Kconfig"
Russell King420c34e2011-01-18 20:08:06 +0000875source "arch/arm/plat-versatile/Kconfig"
Russell Kingceade892010-02-11 21:44:53 +0000876
Tony Prisk6f35f9a2012-10-11 20:13:09 +1300877source "arch/arm/mach-vt8500/Kconfig"
878
wanzongshun7ec80dd2008-12-03 03:55:38 +0100879source "arch/arm/mach-w90x900/Kconfig"
880
Jun Nieacede512015-04-28 17:18:05 +0800881source "arch/arm/mach-zx/Kconfig"
882
Josh Cartwright9a45eb62012-11-19 11:38:29 -0600883source "arch/arm/mach-zynq/Kconfig"
884
Stefan Agner499f1642015-05-21 00:35:44 +0200885# ARMv7-M architecture
886config ARCH_EFM32
887 bool "Energy Micro efm32"
888 depends on ARM_SINGLE_ARMV7M
Linus Walleij5c34a4e2016-06-02 14:10:16 +0200889 select GPIOLIB
Stefan Agner499f1642015-05-21 00:35:44 +0200890 help
891 Support for Energy Micro's (now Silicon Labs) efm32 Giant Gecko
892 processors.
893
894config ARCH_LPC18XX
895 bool "NXP LPC18xx/LPC43xx"
896 depends on ARM_SINGLE_ARMV7M
897 select ARCH_HAS_RESET_CONTROLLER
898 select ARM_AMBA
899 select CLKSRC_LPC32XX
900 select PINCTRL
901 help
902 Support for NXP's LPC18xx Cortex-M3 and LPC43xx Cortex-M4
903 high performance microcontrollers.
904
905config ARCH_STM32
906 bool "STMicrolectronics STM32"
907 depends on ARM_SINGLE_ARMV7M
908 select ARCH_HAS_RESET_CONTROLLER
909 select ARMV7M_SYSTICK
Maxime Coquelin25263182015-05-22 23:50:52 +0200910 select CLKSRC_STM32
Maxime Coquelinf64e9802015-10-14 18:32:42 +0200911 select PINCTRL
Stefan Agner499f1642015-05-21 00:35:44 +0200912 select RESET_CONTROLLER
Alexandre TORGUE47f91512016-09-20 18:00:58 +0200913 select STM32_EXTI
Stefan Agner499f1642015-05-21 00:35:44 +0200914 help
915 Support for STMicroelectronics STM32 processors.
916
Maxime Coquelinfa65fc62015-10-14 18:21:32 +0200917config MACH_STM32F429
918 bool "STMicrolectronics STM32F429"
919 depends on ARCH_STM32
920 default y
921
Vladimir Murzin18471192016-04-25 09:49:13 +0100922config ARCH_MPS2
Baruch Siach17bd2742016-07-17 11:35:29 +0300923 bool "ARM MPS2 platform"
Vladimir Murzin18471192016-04-25 09:49:13 +0100924 depends on ARM_SINGLE_ARMV7M
925 select ARM_AMBA
926 select CLKSRC_MPS2
927 help
928 Support for Cortex-M Prototyping System (or V2M-MPS2) which comes
929 with a range of available cores like Cortex-M3/M4/M7.
930
931 Please, note that depends which Application Note is used memory map
932 for the platform may vary, so adjustment of RAM base might be needed.
933
Linus Torvalds1da177e2005-04-16 15:20:36 -0700934# Definitions to make life easier
935config ARCH_ACORN
936 bool
937
Lennert Buytenhek7ae1f7e2006-09-18 23:12:53 +0100938config PLAT_IOP
939 bool
Mikael Pettersson469d30442009-10-29 11:46:54 -0700940 select GENERIC_CLOCKEVENTS
Lennert Buytenhek7ae1f7e2006-09-18 23:12:53 +0100941
Lennert Buytenhek69b02f62008-03-27 14:51:39 -0400942config PLAT_ORION
943 bool
Russell Kingbfe45e02011-05-08 15:33:30 +0100944 select CLKSRC_MMIO
Russell Kingb1b3f492012-10-06 17:12:25 +0100945 select COMMON_CLK
Russell Kingdc7ad3b2011-05-22 10:01:21 +0100946 select GENERIC_IRQ_CHIP
Andrew Lunn278b45b2012-06-27 13:40:04 +0200947 select IRQ_DOMAIN
Lennert Buytenhek69b02f62008-03-27 14:51:39 -0400948
Thomas Petazzoniabcda1d2012-09-11 14:27:27 +0200949config PLAT_ORION_LEGACY
950 bool
951 select PLAT_ORION
952
Eric Miaobd5ce432009-01-20 12:06:01 +0800953config PLAT_PXA
954 bool
955
Russell Kingf4b8b312010-01-14 12:48:06 +0000956config PLAT_VERSATILE
957 bool
958
Alexandre Courbotd9a1bea2013-11-24 15:30:46 +0900959source "arch/arm/firmware/Kconfig"
960
Linus Torvalds1da177e2005-04-16 15:20:36 -0700961source arch/arm/mm/Kconfig
962
Lennert Buytenhekafe4b252006-12-03 18:51:14 +0100963config IWMMXT
Sebastian Hesselbarthd93003e2014-04-24 22:58:30 +0100964 bool "Enable iWMMXt support"
965 depends on CPU_XSCALE || CPU_XSC3 || CPU_MOHAWK || CPU_PJ4 || CPU_PJ4B
966 default y if PXA27x || PXA3xx || ARCH_MMP || CPU_PJ4 || CPU_PJ4B
Lennert Buytenhekafe4b252006-12-03 18:51:14 +0100967 help
968 Enable support for iWMMXt context switching at run time if
969 running on a CPU that supports it.
970
eric miao52108642010-12-13 09:42:34 +0100971config MULTI_IRQ_HANDLER
972 bool
973 help
974 Allow each machine to specify it's own IRQ handler at run time.
975
Hyok S. Choi3b93e7b2006-06-22 11:48:56 +0100976if !MMU
977source "arch/arm/Kconfig-nommu"
978endif
979
Gregory CLEMENT3e0a07f2013-06-23 10:17:11 +0100980config PJ4B_ERRATA_4742
981 bool "PJ4B Errata 4742: IDLE Wake Up Commands can Cause the CPU Core to Cease Operation"
982 depends on CPU_PJ4B && MACH_ARMADA_370
983 default y
984 help
985 When coming out of either a Wait for Interrupt (WFI) or a Wait for
986 Event (WFE) IDLE states, a specific timing sensitivity exists between
987 the retiring WFI/WFE instructions and the newly issued subsequent
988 instructions. This sensitivity can result in a CPU hang scenario.
989 Workaround:
990 The software must insert either a Data Synchronization Barrier (DSB)
991 or Data Memory Barrier (DMB) command immediately after the WFI/WFE
992 instruction
993
Will Deaconf0c4b8d2012-04-20 17:20:08 +0100994config ARM_ERRATA_326103
995 bool "ARM errata: FSR write bit incorrect on a SWP to read-only memory"
996 depends on CPU_V6
997 help
998 Executing a SWP instruction to read-only memory does not set bit 11
999 of the FSR on the ARM 1136 prior to r1p0. This causes the kernel to
1000 treat the access as a read, preventing a COW from occurring and
1001 causing the faulting task to livelock.
1002
Catalin Marinas9cba3cc2009-04-30 17:06:03 +01001003config ARM_ERRATA_411920
1004 bool "ARM errata: Invalidation of the Instruction Cache operation can fail"
Russell Kinge399b1a2011-01-17 15:08:32 +00001005 depends on CPU_V6 || CPU_V6K
Catalin Marinas9cba3cc2009-04-30 17:06:03 +01001006 help
1007 Invalidation of the Instruction Cache operation can
1008 fail. This erratum is present in 1136 (before r1p4), 1156 and 1176.
1009 It does not affect the MPCore. This option enables the ARM Ltd.
1010 recommended workaround.
1011
Catalin Marinas7ce236f2009-04-30 17:06:09 +01001012config ARM_ERRATA_430973
1013 bool "ARM errata: Stale prediction on replaced interworking branch"
1014 depends on CPU_V7
1015 help
1016 This option enables the workaround for the 430973 Cortex-A8
Russell King79403cd2015-04-13 16:14:37 +01001017 r1p* erratum. If a code sequence containing an ARM/Thumb
Catalin Marinas7ce236f2009-04-30 17:06:09 +01001018 interworking branch is replaced with another code sequence at the
1019 same virtual address, whether due to self-modifying code or virtual
1020 to physical address re-mapping, Cortex-A8 does not recover from the
1021 stale interworking branch prediction. This results in Cortex-A8
1022 executing the new code sequence in the incorrect ARM or Thumb state.
1023 The workaround enables the BTB/BTAC operations by setting ACTLR.IBE
1024 and also flushes the branch target cache at every context switch.
1025 Note that setting specific bits in the ACTLR register may not be
1026 available in non-secure mode.
1027
Catalin Marinas855c5512009-04-30 17:06:15 +01001028config ARM_ERRATA_458693
1029 bool "ARM errata: Processor deadlock when a false hazard is created"
1030 depends on CPU_V7
Rob Herring62e4d352012-12-21 22:42:40 +01001031 depends on !ARCH_MULTIPLATFORM
Catalin Marinas855c5512009-04-30 17:06:15 +01001032 help
1033 This option enables the workaround for the 458693 Cortex-A8 (r2p0)
1034 erratum. For very specific sequences of memory operations, it is
1035 possible for a hazard condition intended for a cache line to instead
1036 be incorrectly associated with a different cache line. This false
1037 hazard might then cause a processor deadlock. The workaround enables
1038 the L1 caching of the NEON accesses and disables the PLD instruction
1039 in the ACTLR register. Note that setting specific bits in the ACTLR
1040 register may not be available in non-secure mode.
1041
Catalin Marinas0516e462009-04-30 17:06:20 +01001042config ARM_ERRATA_460075
1043 bool "ARM errata: Data written to the L2 cache can be overwritten with stale data"
1044 depends on CPU_V7
Rob Herring62e4d352012-12-21 22:42:40 +01001045 depends on !ARCH_MULTIPLATFORM
Catalin Marinas0516e462009-04-30 17:06:20 +01001046 help
1047 This option enables the workaround for the 460075 Cortex-A8 (r2p0)
1048 erratum. Any asynchronous access to the L2 cache may encounter a
1049 situation in which recent store transactions to the L2 cache are lost
1050 and overwritten with stale memory contents from external memory. The
1051 workaround disables the write-allocate mode for the L2 cache via the
1052 ACTLR register. Note that setting specific bits in the ACTLR register
1053 may not be available in non-secure mode.
1054
Will Deacon9f050272010-09-14 09:51:43 +01001055config ARM_ERRATA_742230
1056 bool "ARM errata: DMB operation may be faulty"
1057 depends on CPU_V7 && SMP
Rob Herring62e4d352012-12-21 22:42:40 +01001058 depends on !ARCH_MULTIPLATFORM
Will Deacon9f050272010-09-14 09:51:43 +01001059 help
1060 This option enables the workaround for the 742230 Cortex-A9
1061 (r1p0..r2p2) erratum. Under rare circumstances, a DMB instruction
1062 between two write operations may not ensure the correct visibility
1063 ordering of the two writes. This workaround sets a specific bit in
1064 the diagnostic register of the Cortex-A9 which causes the DMB
1065 instruction to behave as a DSB, ensuring the correct behaviour of
1066 the two writes.
1067
Will Deacona672e992010-09-14 09:53:02 +01001068config ARM_ERRATA_742231
1069 bool "ARM errata: Incorrect hazard handling in the SCU may lead to data corruption"
1070 depends on CPU_V7 && SMP
Rob Herring62e4d352012-12-21 22:42:40 +01001071 depends on !ARCH_MULTIPLATFORM
Will Deacona672e992010-09-14 09:53:02 +01001072 help
1073 This option enables the workaround for the 742231 Cortex-A9
1074 (r2p0..r2p2) erratum. Under certain conditions, specific to the
1075 Cortex-A9 MPCore micro-architecture, two CPUs working in SMP mode,
1076 accessing some data located in the same cache line, may get corrupted
1077 data due to bad handling of the address hazard when the line gets
1078 replaced from one of the CPUs at the same time as another CPU is
1079 accessing it. This workaround sets specific bits in the diagnostic
1080 register of the Cortex-A9 which reduces the linefill issuing
1081 capabilities of the processor.
1082
Jon Medhurst69155792013-06-07 10:35:35 +01001083config ARM_ERRATA_643719
1084 bool "ARM errata: LoUIS bit field in CLIDR register is incorrect"
1085 depends on CPU_V7 && SMP
Russell Kinge5a5de42015-04-02 23:58:55 +01001086 default y
Jon Medhurst69155792013-06-07 10:35:35 +01001087 help
1088 This option enables the workaround for the 643719 Cortex-A9 (prior to
1089 r1p0) erratum. On affected cores the LoUIS bit field of the CLIDR
1090 register returns zero when it should return one. The workaround
1091 corrects this value, ensuring cache maintenance operations which use
1092 it behave as intended and avoiding data corruption.
1093
Will Deaconcdf357f2010-08-05 11:20:51 +01001094config ARM_ERRATA_720789
1095 bool "ARM errata: TLBIASIDIS and TLBIMVAIS operations can broadcast a faulty ASID"
Dave Martine66dc742011-12-08 13:37:46 +01001096 depends on CPU_V7
Will Deaconcdf357f2010-08-05 11:20:51 +01001097 help
1098 This option enables the workaround for the 720789 Cortex-A9 (prior to
1099 r2p0) erratum. A faulty ASID can be sent to the other CPUs for the
1100 broadcasted CP15 TLB maintenance operations TLBIASIDIS and TLBIMVAIS.
1101 As a consequence of this erratum, some TLB entries which should be
1102 invalidated are not, resulting in an incoherency in the system page
1103 tables. The workaround changes the TLB flushing routines to invalidate
1104 entries regardless of the ASID.
Will Deacon475d92f2010-09-28 14:02:02 +01001105
1106config ARM_ERRATA_743622
1107 bool "ARM errata: Faulty hazard checking in the Store Buffer may lead to data corruption"
1108 depends on CPU_V7
Rob Herring62e4d352012-12-21 22:42:40 +01001109 depends on !ARCH_MULTIPLATFORM
Will Deacon475d92f2010-09-28 14:02:02 +01001110 help
1111 This option enables the workaround for the 743622 Cortex-A9
Will Deaconefbc74a2012-02-24 12:12:38 +01001112 (r2p*) erratum. Under very rare conditions, a faulty
Will Deacon475d92f2010-09-28 14:02:02 +01001113 optimisation in the Cortex-A9 Store Buffer may lead to data
1114 corruption. This workaround sets a specific bit in the diagnostic
1115 register of the Cortex-A9 which disables the Store Buffer
1116 optimisation, preventing the defect from occurring. This has no
1117 visible impact on the overall performance or power consumption of the
1118 processor.
1119
Will Deacon9a27c272011-02-18 16:36:35 +01001120config ARM_ERRATA_751472
1121 bool "ARM errata: Interrupted ICIALLUIS may prevent completion of broadcasted operation"
Dave Martinba90c512011-12-08 13:41:06 +01001122 depends on CPU_V7
Rob Herring62e4d352012-12-21 22:42:40 +01001123 depends on !ARCH_MULTIPLATFORM
Will Deacon9a27c272011-02-18 16:36:35 +01001124 help
1125 This option enables the workaround for the 751472 Cortex-A9 (prior
1126 to r3p0) erratum. An interrupted ICIALLUIS operation may prevent the
1127 completion of a following broadcasted operation if the second
1128 operation is received by a CPU before the ICIALLUIS has completed,
1129 potentially leading to corrupted entries in the cache or TLB.
1130
Will Deaconfcbdc5fe2011-02-28 18:15:16 +01001131config ARM_ERRATA_754322
1132 bool "ARM errata: possible faulty MMU translations following an ASID switch"
1133 depends on CPU_V7
1134 help
1135 This option enables the workaround for the 754322 Cortex-A9 (r2p*,
1136 r3p*) erratum. A speculative memory access may cause a page table walk
1137 which starts prior to an ASID switch but completes afterwards. This
1138 can populate the micro-TLB with a stale entry which may be hit with
1139 the new ASID. This workaround places two dsb instructions in the mm
1140 switching code so that no page table walks can cross the ASID switch.
1141
Will Deacon5dab26af2011-03-04 12:38:54 +01001142config ARM_ERRATA_754327
1143 bool "ARM errata: no automatic Store Buffer drain"
1144 depends on CPU_V7 && SMP
1145 help
1146 This option enables the workaround for the 754327 Cortex-A9 (prior to
1147 r2p0) erratum. The Store Buffer does not have any automatic draining
1148 mechanism and therefore a livelock may occur if an external agent
1149 continuously polls a memory location waiting to observe an update.
1150 This workaround defines cpu_relax() as smp_mb(), preventing correctly
1151 written polling loops from denying visibility of updates to memory.
1152
Catalin Marinas145e10e2011-08-15 11:04:41 +01001153config ARM_ERRATA_364296
1154 bool "ARM errata: Possible cache data corruption with hit-under-miss enabled"
Fabio Estevamfd832472013-07-09 18:34:01 +01001155 depends on CPU_V6
Catalin Marinas145e10e2011-08-15 11:04:41 +01001156 help
1157 This options enables the workaround for the 364296 ARM1136
1158 r0p2 erratum (possible cache data corruption with
1159 hit-under-miss enabled). It sets the undocumented bit 31 in
1160 the auxiliary control register and the FI bit in the control
1161 register, thus disabling hit-under-miss without putting the
1162 processor into full low interrupt latency mode. ARM11MPCore
1163 is not affected.
1164
Will Deaconf630c1b2011-09-15 11:45:15 +01001165config ARM_ERRATA_764369
1166 bool "ARM errata: Data cache line maintenance operation by MVA may not succeed"
1167 depends on CPU_V7 && SMP
1168 help
1169 This option enables the workaround for erratum 764369
1170 affecting Cortex-A9 MPCore with two or more processors (all
1171 current revisions). Under certain timing circumstances, a data
1172 cache line maintenance operation by MVA targeting an Inner
1173 Shareable memory region may fail to proceed up to either the
1174 Point of Coherency or to the Point of Unification of the
1175 system. This workaround adds a DSB instruction before the
1176 relevant cache maintenance functions and sets a specific bit
1177 in the diagnostic control register of the SCU.
1178
Simon Horman7253b852012-09-28 02:12:45 +01001179config ARM_ERRATA_775420
1180 bool "ARM errata: A data cache maintenance operation which aborts, might lead to deadlock"
1181 depends on CPU_V7
1182 help
1183 This option enables the workaround for the 775420 Cortex-A9 (r2p2,
1184 r2p6,r2p8,r2p10,r3p0) erratum. In case a date cache maintenance
1185 operation aborts with MMU exception, it might cause the processor
1186 to deadlock. This workaround puts DSB before executing ISB if
1187 an abort may occur on cache maintenance.
1188
Catalin Marinas93dc6882013-03-26 23:35:04 +01001189config ARM_ERRATA_798181
1190 bool "ARM errata: TLBI/DSB failure on Cortex-A15"
1191 depends on CPU_V7 && SMP
1192 help
1193 On Cortex-A15 (r0p0..r3p2) the TLBI*IS/DSB operations are not
1194 adequately shooting down all use of the old entries. This
1195 option enables the Linux kernel workaround for this erratum
1196 which sends an IPI to the CPUs that are running the same ASID
1197 as the one being invalidated.
1198
Will Deacon84b65042013-08-20 17:29:55 +01001199config ARM_ERRATA_773022
1200 bool "ARM errata: incorrect instructions may be executed from loop buffer"
1201 depends on CPU_V7
1202 help
1203 This option enables the workaround for the 773022 Cortex-A15
1204 (up to r0p4) erratum. In certain rare sequences of code, the
1205 loop buffer may deliver incorrect instructions. This
1206 workaround disables the loop buffer to avoid the erratum.
1207
Doug Anderson62c0f4a2016-04-07 00:25:00 +01001208config ARM_ERRATA_818325_852422
1209 bool "ARM errata: A12: some seqs of opposed cond code instrs => deadlock or corruption"
1210 depends on CPU_V7
1211 help
1212 This option enables the workaround for:
1213 - Cortex-A12 818325: Execution of an UNPREDICTABLE STR or STM
1214 instruction might deadlock. Fixed in r0p1.
1215 - Cortex-A12 852422: Execution of a sequence of instructions might
1216 lead to either a data corruption or a CPU deadlock. Not fixed in
1217 any Cortex-A12 cores yet.
1218 This workaround for all both errata involves setting bit[12] of the
1219 Feature Register. This bit disables an optimisation applied to a
1220 sequence of 2 instructions that use opposing condition codes.
1221
Doug Anderson416bcf22016-04-07 00:26:05 +01001222config ARM_ERRATA_821420
1223 bool "ARM errata: A12: sequence of VMOV to core registers might lead to a dead lock"
1224 depends on CPU_V7
1225 help
1226 This option enables the workaround for the 821420 Cortex-A12
1227 (all revs) erratum. In very rare timing conditions, a sequence
1228 of VMOV to Core registers instructions, for which the second
1229 one is in the shadow of a branch or abort, can lead to a
1230 deadlock when the VMOV instructions are issued out-of-order.
1231
Doug Anderson9f6f9352016-04-07 00:27:26 +01001232config ARM_ERRATA_825619
1233 bool "ARM errata: A12: DMB NSHST/ISHST mixed ... might cause deadlock"
1234 depends on CPU_V7
1235 help
1236 This option enables the workaround for the 825619 Cortex-A12
1237 (all revs) erratum. Within rare timing constraints, executing a
1238 DMB NSHST or DMB ISHST instruction followed by a mix of Cacheable
1239 and Device/Strongly-Ordered loads and stores might cause deadlock
1240
1241config ARM_ERRATA_852421
1242 bool "ARM errata: A17: DMB ST might fail to create order between stores"
1243 depends on CPU_V7
1244 help
1245 This option enables the workaround for the 852421 Cortex-A17
1246 (r1p0, r1p1, r1p2) erratum. Under very rare timing conditions,
1247 execution of a DMB ST instruction might fail to properly order
1248 stores from GroupA and stores from GroupB.
1249
Doug Anderson62c0f4a2016-04-07 00:25:00 +01001250config ARM_ERRATA_852423
1251 bool "ARM errata: A17: some seqs of opposed cond code instrs => deadlock or corruption"
1252 depends on CPU_V7
1253 help
1254 This option enables the workaround for:
1255 - Cortex-A17 852423: Execution of a sequence of instructions might
1256 lead to either a data corruption or a CPU deadlock. Not fixed in
1257 any Cortex-A17 cores yet.
1258 This is identical to Cortex-A12 erratum 852422. It is a separate
1259 config option from the A12 erratum due to the way errata are checked
1260 for and handled.
1261
Linus Torvalds1da177e2005-04-16 15:20:36 -07001262endmenu
1263
1264source "arch/arm/common/Kconfig"
1265
Linus Torvalds1da177e2005-04-16 15:20:36 -07001266menu "Bus support"
1267
Linus Torvalds1da177e2005-04-16 15:20:36 -07001268config ISA
1269 bool
Linus Torvalds1da177e2005-04-16 15:20:36 -07001270 help
1271 Find out whether you have ISA slots on your motherboard. ISA is the
1272 name of a bus system, i.e. the way the CPU talks to the other stuff
1273 inside your box. Other bus systems are PCI, EISA, MicroChannel
1274 (MCA) or VESA. ISA is an older system, now being displaced by PCI;
1275 newer boards don't support it. If you have ISA, say Y, otherwise N.
1276
Russell King065909b2006-01-04 15:44:16 +00001277# Select ISA DMA controller support
Linus Torvalds1da177e2005-04-16 15:20:36 -07001278config ISA_DMA
1279 bool
Russell King065909b2006-01-04 15:44:16 +00001280 select ISA_DMA_API
Linus Torvalds1da177e2005-04-16 15:20:36 -07001281
Russell King065909b2006-01-04 15:44:16 +00001282# Select ISA DMA interface
Al Viro5cae8412005-05-04 05:39:22 +01001283config ISA_DMA_API
1284 bool
Al Viro5cae8412005-05-04 05:39:22 +01001285
Linus Torvalds1da177e2005-04-16 15:20:36 -07001286config PCI
Hans Ulli Kroll0b05da72010-12-02 12:32:15 +01001287 bool "PCI support" if MIGHT_HAVE_PCI
Linus Torvalds1da177e2005-04-16 15:20:36 -07001288 help
1289 Find out whether you have a PCI motherboard. PCI is the name of a
1290 bus system, i.e. the way the CPU talks to the other stuff inside
1291 your box. Other bus systems are ISA, EISA, MicroChannel (MCA) or
1292 VESA. If you have PCI, say Y, otherwise N.
1293
Anton Vorontsov52882172010-04-19 13:20:49 +01001294config PCI_DOMAINS
1295 bool
1296 depends on PCI
1297
Lorenzo Pieralisi8c7d14742014-11-21 11:29:26 +00001298config PCI_DOMAINS_GENERIC
1299 def_bool PCI_DOMAINS
1300
Marcelo Roberto Jimenezb080ac82010-12-16 21:34:51 +01001301config PCI_NANOENGINE
1302 bool "BSE nanoEngine PCI support"
1303 depends on SA1100_NANOENGINE
1304 help
1305 Enable PCI on the BSE nanoEngine board.
1306
Matthew Wilcox36e23592007-07-10 10:54:40 -06001307config PCI_SYSCALL
1308 def_bool PCI
1309
Mike Rapoporta0113a92007-11-25 08:55:34 +01001310config PCI_HOST_ITE8152
1311 bool
1312 depends on PCI && MACH_ARMCORE
1313 default y
1314 select DMABOUNCE
1315
Linus Torvalds1da177e2005-04-16 15:20:36 -07001316source "drivers/pci/Kconfig"
1317
1318source "drivers/pcmcia/Kconfig"
1319
1320endmenu
1321
1322menu "Kernel Features"
1323
Dave Martin3b556582011-12-07 15:38:04 +00001324config HAVE_SMP
1325 bool
1326 help
1327 This option should be selected by machines which have an SMP-
1328 capable CPU.
1329
1330 The only effect of this option is to make the SMP-related
1331 options available to the user for configuration.
1332
Linus Torvalds1da177e2005-04-16 15:20:36 -07001333config SMP
Russell Kingbb2d8132011-05-12 09:52:02 +01001334 bool "Symmetric Multi-Processing"
Russell Kingfbb4dda2011-01-17 18:01:58 +00001335 depends on CPU_V6K || CPU_V7
Russell Kingbc282482009-05-17 18:58:34 +01001336 depends on GENERIC_CLOCKEVENTS
Dave Martin3b556582011-12-07 15:38:04 +00001337 depends on HAVE_SMP
Jonathan Austin801bb212013-02-22 18:56:04 +00001338 depends on MMU || ARM_MPU
Arnd Bergmann03617482015-05-26 15:36:58 +01001339 select IRQ_WORK
Linus Torvalds1da177e2005-04-16 15:20:36 -07001340 help
1341 This enables support for systems with more than one CPU. If you have
Robert Graffham4a474152014-01-23 15:55:29 -08001342 a system with only one CPU, say N. If you have a system with more
1343 than one CPU, say Y.
Linus Torvalds1da177e2005-04-16 15:20:36 -07001344
Robert Graffham4a474152014-01-23 15:55:29 -08001345 If you say N here, the kernel will run on uni- and multiprocessor
Linus Torvalds1da177e2005-04-16 15:20:36 -07001346 machines, but will use only one CPU of a multiprocessor machine. If
Robert Graffham4a474152014-01-23 15:55:29 -08001347 you say Y here, the kernel will run on many, but not all,
1348 uniprocessor machines. On a uniprocessor machine, the kernel
1349 will run faster if you say N here.
Linus Torvalds1da177e2005-04-16 15:20:36 -07001350
Paul Bolle395cf962011-08-15 02:02:26 +02001351 See also <file:Documentation/x86/i386/IO-APIC.txt>,
Linus Torvalds1da177e2005-04-16 15:20:36 -07001352 <file:Documentation/nmi_watchdog.txt> and the SMP-HOWTO available at
Justin P. Mattock50a23e62010-10-16 10:36:23 -07001353 <http://tldp.org/HOWTO/SMP-HOWTO.html>.
Linus Torvalds1da177e2005-04-16 15:20:36 -07001354
1355 If you don't know what to do here, say N.
1356
Russell Kingf00ec482010-09-04 10:47:48 +01001357config SMP_ON_UP
Russell King5744ff42015-02-13 11:04:21 +00001358 bool "Allow booting SMP kernel on uniprocessor systems"
Jonathan Austin801bb212013-02-22 18:56:04 +00001359 depends on SMP && !XIP_KERNEL && MMU
Russell Kingf00ec482010-09-04 10:47:48 +01001360 default y
1361 help
1362 SMP kernels contain instructions which fail on non-SMP processors.
1363 Enabling this option allows the kernel to modify itself to make
1364 these instructions safe. Disabling it allows about 1K of space
1365 savings.
1366
1367 If you don't know what to do here, say Y.
1368
Vincent Guittotc9018aa2011-08-08 13:21:59 +01001369config ARM_CPU_TOPOLOGY
1370 bool "Support cpu topology definition"
1371 depends on SMP && CPU_V7
1372 default y
1373 help
1374 Support ARM cpu topology definition. The MPIDR register defines
1375 affinity between processors which is then used to describe the cpu
1376 topology of an ARM System.
1377
1378config SCHED_MC
1379 bool "Multi-core scheduler support"
1380 depends on ARM_CPU_TOPOLOGY
1381 help
1382 Multi-core scheduler support improves the CPU scheduler's decision
1383 making when dealing with multi-core CPU chips at a cost of slightly
1384 increased overhead in some places. If unsure say N here.
1385
1386config SCHED_SMT
1387 bool "SMT scheduler support"
1388 depends on ARM_CPU_TOPOLOGY
1389 help
1390 Improves the CPU scheduler's decision making when dealing with
1391 MultiThreading at a cost of slightly increased overhead in some
1392 places. If unsure say N here.
1393
Russell Kinga8cbcd92009-05-16 11:51:14 +01001394config HAVE_ARM_SCU
1395 bool
Russell Kinga8cbcd92009-05-16 11:51:14 +01001396 help
1397 This option enables support for the ARM system coherency unit
1398
Mark Rutland8a4da6e2012-11-12 14:33:44 +00001399config HAVE_ARM_ARCH_TIMER
Marc Zyngier022c03a2012-01-11 17:25:17 +00001400 bool "Architected timer support"
1401 depends on CPU_V7
Mark Rutland8a4da6e2012-11-12 14:33:44 +00001402 select ARM_ARCH_TIMER
Will Deacon0c4034622013-11-19 15:46:17 +01001403 select GENERIC_CLOCKEVENTS
Marc Zyngier022c03a2012-01-11 17:25:17 +00001404 help
1405 This option enables support for the ARM architected timer
1406
Russell Kingf32f4ce2009-05-16 12:14:21 +01001407config HAVE_ARM_TWD
1408 bool
Rob Herringda4a6862013-02-06 21:17:47 -06001409 select CLKSRC_OF if OF
Russell Kingf32f4ce2009-05-16 12:14:21 +01001410 help
1411 This options enables support for the ARM timer and watchdog unit
1412
Kaushal Kumar9d5f2b32016-06-22 11:08:53 +05301413config ARCH_MSM8953_SOC_SETTINGS
1414 bool "Enable MSM8953 SOC settings"
1415 depends on ARCH_MSM8953
1416 help
1417 Enable MSM8953 SOC related settings, these generic MSM8953
1418 related settings are required for some of CPUSS sub-system
1419 functionality.
1420
1421 If you are not sure what to do, select 'N' here.
1422
Nicolas Pitree8db2882012-04-12 02:45:22 -04001423config MCPM
1424 bool "Multi-Cluster Power Management"
1425 depends on CPU_V7 && SMP
1426 help
1427 This option provides the common power management infrastructure
1428 for (multi-)cluster based systems, such as big.LITTLE based
1429 systems.
1430
Haojian Zhuangebf4a5c2014-04-15 14:52:00 +08001431config MCPM_QUAD_CLUSTER
1432 bool
1433 depends on MCPM
1434 help
1435 To avoid wasting resources unnecessarily, MCPM only supports up
1436 to 2 clusters by default.
1437 Platforms with 3 or 4 clusters that use MCPM must select this
1438 option to allow the additional clusters to be managed.
1439
Nicolas Pitre1c33be52012-04-12 02:56:10 -04001440config BIG_LITTLE
1441 bool "big.LITTLE support (Experimental)"
1442 depends on CPU_V7 && SMP
1443 select MCPM
1444 help
1445 This option enables support selections for the big.LITTLE
1446 system architecture.
1447
1448config BL_SWITCHER
1449 bool "big.LITTLE switcher support"
Arnd Bergmann6c044fe2015-11-19 15:49:23 +01001450 depends on BIG_LITTLE && MCPM && HOTPLUG_CPU && ARM_GIC
Russell King51aaf812014-04-22 22:26:27 +01001451 select CPU_PM
Nicolas Pitre1c33be52012-04-12 02:56:10 -04001452 help
1453 The big.LITTLE "switcher" provides the core functionality to
1454 transparently handle transition between a cluster of A15's
1455 and a cluster of A7's in a big.LITTLE system.
1456
Nicolas Pitreb22537c2012-04-12 03:04:28 -04001457config BL_SWITCHER_DUMMY_IF
1458 tristate "Simple big.LITTLE switcher user interface"
1459 depends on BL_SWITCHER && DEBUG_KERNEL
1460 help
1461 This is a simple and dummy char dev interface to control
1462 the big.LITTLE switcher core code. It is meant for
1463 debugging purposes only.
1464
Lennert Buytenhek8d5796d2008-08-25 21:03:32 +01001465choice
1466 prompt "Memory split"
Russell King006fa252014-02-26 19:40:46 +00001467 depends on MMU
Lennert Buytenhek8d5796d2008-08-25 21:03:32 +01001468 default VMSPLIT_3G
1469 help
1470 Select the desired split between kernel and user memory.
1471
1472 If you are not absolutely sure what you are doing, leave this
1473 option alone!
1474
1475 config VMSPLIT_3G
1476 bool "3G/1G user/kernel split"
Nicolas Pitre63ce4462015-09-13 03:30:11 +01001477 config VMSPLIT_3G_OPT
1478 bool "3G/1G user/kernel split (for full 1G low memory)"
Lennert Buytenhek8d5796d2008-08-25 21:03:32 +01001479 config VMSPLIT_2G
1480 bool "2G/2G user/kernel split"
1481 config VMSPLIT_1G
1482 bool "1G/3G user/kernel split"
1483endchoice
1484
1485config PAGE_OFFSET
1486 hex
Russell King006fa252014-02-26 19:40:46 +00001487 default PHYS_OFFSET if !MMU
Lennert Buytenhek8d5796d2008-08-25 21:03:32 +01001488 default 0x40000000 if VMSPLIT_1G
1489 default 0x80000000 if VMSPLIT_2G
Nicolas Pitre63ce4462015-09-13 03:30:11 +01001490 default 0xB0000000 if VMSPLIT_3G_OPT
Lennert Buytenhek8d5796d2008-08-25 21:03:32 +01001491 default 0xC0000000
1492
Linus Torvalds1da177e2005-04-16 15:20:36 -07001493config NR_CPUS
1494 int "Maximum number of CPUs (2-32)"
1495 range 2 32
1496 depends on SMP
1497 default "4"
1498
Russell Kinga054a812005-11-02 22:24:33 +00001499config HOTPLUG_CPU
Russell King00b7ded2012-10-22 22:54:30 +01001500 bool "Support for hot-pluggable CPUs"
Maria Yuf039fe32017-09-26 16:39:34 +08001501 select GENERIC_IRQ_MIGRATION
Stephen Rothwell40b31362013-05-21 13:49:35 +10001502 depends on SMP
Dietmar Eggemann62565572019-01-21 14:42:42 +01001503 select GENERIC_IRQ_MIGRATION
Russell Kinga054a812005-11-02 22:24:33 +00001504 help
1505 Say Y here to experiment with turning CPUs off and on. CPUs
1506 can be controlled through /sys/devices/system/cpu.
1507
Will Deacon2bdd4242012-12-12 19:20:52 +00001508config ARM_PSCI
1509 bool "Support for the ARM Power State Coordination Interface (PSCI)"
Jens Wiklandere6796602016-01-04 15:46:47 +01001510 depends on HAVE_ARM_SMCCC
Mark Rutlandbe120392015-07-31 15:46:19 +01001511 select ARM_PSCI_FW
Will Deacon2bdd4242012-12-12 19:20:52 +00001512 help
1513 Say Y here if you want Linux to communicate with system firmware
1514 implementing the PSCI specification for CPU-centric power
1515 management operations described in ARM document number ARM DEN
1516 0022A ("Power State Coordination Interface System Software on
1517 ARM processors").
1518
Maxime Ripard2a6ad872013-02-03 12:24:48 +01001519# The GPIO number here must be sorted by descending number. In case of
1520# a multiplatform kernel, we just want the highest value required by the
1521# selected platforms.
Peter De Schrijver (NVIDIA)44986ab2011-12-21 10:48:45 +01001522config ARCH_NR_GPIO
1523 int
Gregory Fongb35d2e52015-05-28 19:14:10 -07001524 default 1024 if ARCH_BRCMSTB || ARCH_SHMOBILE || ARCH_TEGRA || \
Jeevan Shriramc62ea4d2017-02-15 01:30:02 -08001525 ARCH_ZYNQ || ARCH_QCOM
Tomasz Figaaa425872014-07-03 13:17:12 +02001526 default 512 if ARCH_EXYNOS || ARCH_KEYSTONE || SOC_OMAP5 || \
1527 SOC_DRA7XX || ARCH_S3C24XX || ARCH_S3C64XX || ARCH_S5PV210
Boris BREZILLONeb171a92014-04-10 15:52:46 +02001528 default 416 if ARCH_SUNXI
Olof Johansson06b851e2013-04-02 18:33:58 -07001529 default 392 if ARCH_U8500
Tony Prisk01bb9142013-03-09 18:22:30 +13001530 default 352 if ARCH_VT8500
Heiko Stuebner7b5da4c2014-05-26 00:13:51 +02001531 default 288 if ARCH_ROCKCHIP
Maxime Ripard2a6ad872013-02-03 12:24:48 +01001532 default 264 if MACH_H4700
Peter De Schrijver (NVIDIA)44986ab2011-12-21 10:48:45 +01001533 default 0
1534 help
1535 Maximum number of GPIOs in the system.
1536
1537 If unsure, leave the default value.
1538
Uwe Kleine-Königd45a3982009-08-13 20:38:17 +02001539source kernel/Kconfig.preempt
Linus Torvalds1da177e2005-04-16 15:20:36 -07001540
Russell Kingc9218b12013-04-27 23:31:10 +01001541config HZ_FIXED
Russell Kingf8065812006-03-02 22:41:59 +00001542 int
Kukjin Kim070b8b42014-07-02 07:50:15 +09001543 default 200 if ARCH_EBSA110 || ARCH_S3C24XX || \
Kukjin Kima73ddc62011-05-11 16:27:51 +09001544 ARCH_S5PV210 || ARCH_EXYNOS4
Alexandre Belloni1164f672015-03-13 22:57:24 +01001545 default 128 if SOC_AT91RM9200
Russell King47d84682013-09-10 23:47:55 +01001546 default 0
Russell Kingc9218b12013-04-27 23:31:10 +01001547
1548choice
Russell King47d84682013-09-10 23:47:55 +01001549 depends on HZ_FIXED = 0
Russell Kingc9218b12013-04-27 23:31:10 +01001550 prompt "Timer frequency"
1551
1552config HZ_100
1553 bool "100 Hz"
1554
1555config HZ_200
1556 bool "200 Hz"
1557
1558config HZ_250
1559 bool "250 Hz"
1560
1561config HZ_300
1562 bool "300 Hz"
1563
1564config HZ_500
1565 bool "500 Hz"
1566
1567config HZ_1000
1568 bool "1000 Hz"
1569
1570endchoice
1571
1572config HZ
1573 int
Russell King47d84682013-09-10 23:47:55 +01001574 default HZ_FIXED if HZ_FIXED != 0
Russell Kingc9218b12013-04-27 23:31:10 +01001575 default 100 if HZ_100
1576 default 200 if HZ_200
1577 default 250 if HZ_250
1578 default 300 if HZ_300
1579 default 500 if HZ_500
1580 default 1000
1581
1582config SCHED_HRTICK
1583 def_bool HIGH_RES_TIMERS
Russell Kingf8065812006-03-02 22:41:59 +00001584
Catalin Marinas16c79652009-07-24 12:33:02 +01001585config THUMB2_KERNEL
Uwe Kleine-Königbc7dea02011-12-09 20:52:10 +01001586 bool "Compile the kernel in Thumb-2 mode" if !CPU_THUMBONLY
Uwe Kleine-König4477ca42013-03-21 21:02:37 +01001587 depends on (CPU_V7 || CPU_V7M) && !CPU_V6 && !CPU_V6K
Uwe Kleine-Königbc7dea02011-12-09 20:52:10 +01001588 default y if CPU_THUMBONLY
Catalin Marinas16c79652009-07-24 12:33:02 +01001589 select AEABI
1590 select ARM_ASM_UNIFIED
Arnd Bergmann89bace62011-06-10 14:12:21 +00001591 select ARM_UNWIND
Catalin Marinas16c79652009-07-24 12:33:02 +01001592 help
1593 By enabling this option, the kernel will be compiled in
1594 Thumb-2 mode. A compiler/assembler that understand the unified
1595 ARM-Thumb syntax is needed.
1596
1597 If unsure, say N.
1598
Dave Martin6f685c52011-03-03 11:41:12 +01001599config THUMB2_AVOID_R_ARM_THM_JUMP11
1600 bool "Work around buggy Thumb-2 short branch relocations in gas"
1601 depends on THUMB2_KERNEL && MODULES
1602 default y
1603 help
1604 Various binutils versions can resolve Thumb-2 branches to
1605 locally-defined, preemptible global symbols as short-range "b.n"
1606 branch instructions.
1607
1608 This is a problem, because there's no guarantee the final
1609 destination of the symbol, or any candidate locations for a
1610 trampoline, are within range of the branch. For this reason, the
1611 kernel does not support fixing up the R_ARM_THM_JUMP11 (102)
1612 relocation in modules at all, and it makes little sense to add
1613 support.
1614
1615 The symptom is that the kernel fails with an "unsupported
1616 relocation" error when loading some modules.
1617
1618 Until fixed tools are available, passing
1619 -fno-optimize-sibling-calls to gcc should prevent gcc generating
1620 code which hits this problem, at the cost of a bit of extra runtime
1621 stack usage in some cases.
1622
1623 The problem is described in more detail at:
1624 https://bugs.launchpad.net/binutils-linaro/+bug/725126
1625
1626 Only Thumb-2 kernels are affected.
1627
1628 Unless you are sure your tools don't have this problem, say Y.
1629
Catalin Marinas0becb082009-07-24 12:32:53 +01001630config ARM_ASM_UNIFIED
1631 bool
1632
Nicolas Pitre42f25bd2015-12-12 02:49:21 +01001633config ARM_PATCH_IDIV
1634 bool "Runtime patch udiv/sdiv instructions into __aeabi_{u}idiv()"
1635 depends on CPU_32v7 && !XIP_KERNEL
1636 default y
1637 help
1638 The ARM compiler inserts calls to __aeabi_idiv() and
1639 __aeabi_uidiv() when it needs to perform division on signed
1640 and unsigned integers. Some v7 CPUs have support for the sdiv
1641 and udiv instructions that can be used to implement those
1642 functions.
1643
1644 Enabling this option allows the kernel to modify itself to
1645 replace the first two instructions of these library functions
1646 with the sdiv or udiv plus "bx lr" instructions when the CPU
1647 it is running on supports them. Typically this will be faster
1648 and less power intensive than running the original library
1649 code to do integer division.
1650
Nicolas Pitre704bdda02006-01-14 16:33:50 +00001651config AEABI
1652 bool "Use the ARM EABI to compile the kernel"
1653 help
1654 This option allows for the kernel to be compiled using the latest
1655 ARM ABI (aka EABI). This is only useful if you are using a user
1656 space environment that is also compiled with EABI.
1657
1658 Since there are major incompatibilities between the legacy ABI and
1659 EABI, especially with regard to structure member alignment, this
1660 option also changes the kernel syscall calling convention to
1661 disambiguate both ABIs and allow for backward compatibility support
1662 (selected with CONFIG_OABI_COMPAT).
1663
1664 To use this you need GCC version 4.0.0 or later.
1665
Nicolas Pitre6c90c872006-01-14 16:37:15 +00001666config OABI_COMPAT
Russell Kinga73a3ff2006-02-08 21:09:55 +00001667 bool "Allow old ABI binaries to run with this kernel (EXPERIMENTAL)"
Kees Cookd6f94fa2013-01-16 18:53:14 -08001668 depends on AEABI && !THUMB2_KERNEL
Nicolas Pitre6c90c872006-01-14 16:37:15 +00001669 help
1670 This option preserves the old syscall interface along with the
1671 new (ARM EABI) one. It also provides a compatibility layer to
1672 intercept syscalls that have structure arguments which layout
1673 in memory differs between the legacy ABI and the new ARM EABI
1674 (only for non "thumb" binaries). This option adds a tiny
1675 overhead to all syscalls and produces a slightly larger kernel.
Kees Cook91702172013-11-09 00:51:56 +01001676
1677 The seccomp filter system will not be available when this is
1678 selected, since there is no way yet to sensibly distinguish
1679 between calling conventions during filtering.
1680
Nicolas Pitre6c90c872006-01-14 16:37:15 +00001681 If you know you'll be using only pure EABI user space then you
1682 can say N here. If this option is not selected and you attempt
1683 to execute a legacy ABI binary then the result will be
1684 UNPREDICTABLE (in fact it can be predicted that it won't work
Kees Cookb02f8462013-11-09 00:31:11 +01001685 at all). If in doubt say N.
Nicolas Pitre6c90c872006-01-14 16:37:15 +00001686
Mel Gormaneb335752009-05-13 17:34:48 +01001687config ARCH_HAS_HOLES_MEMORYMODEL
Mel Gormane80d6a22008-08-14 11:10:14 +01001688 bool
Mel Gormane80d6a22008-08-14 11:10:14 +01001689
Russell King05944d72006-11-30 20:43:51 +00001690config ARCH_SPARSEMEM_ENABLE
1691 bool
1692
Russell King07a2f732008-10-01 21:39:58 +01001693config ARCH_SPARSEMEM_DEFAULT
1694 def_bool ARCH_SPARSEMEM_ENABLE
1695
Russell King05944d72006-11-30 20:43:51 +00001696config ARCH_SELECT_MEMORY_MODEL
Russell Kingbe370302010-05-07 17:40:33 +01001697 def_bool ARCH_SPARSEMEM_ENABLE
Yasunori Gotoc80d79d2006-04-10 22:53:53 -07001698
Will Deacon7b7bf492011-05-19 13:21:14 +01001699config HAVE_ARCH_PFN_VALID
1700 def_bool ARCH_HAS_HOLES_MEMORYMODEL || !SPARSEMEM
1701
Steve Capperb8cd51a2014-10-09 15:29:20 -07001702config HAVE_GENERIC_RCU_GUP
1703 def_bool y
1704 depends on ARM_LPAE
1705
Nicolas Pitre053a96c2008-09-19 00:36:12 -04001706config HIGHMEM
Russell Kinge8db89a2011-05-12 09:53:05 +01001707 bool "High Memory Support"
1708 depends on MMU
Nicolas Pitre053a96c2008-09-19 00:36:12 -04001709 help
1710 The address space of ARM processors is only 4 Gigabytes large
1711 and it has to accommodate user address space, kernel address
1712 space as well as some memory mapped IO. That means that, if you
1713 have a large amount of physical memory and/or IO, not all of the
1714 memory can be "permanently mapped" by the kernel. The physical
1715 memory that is not permanently mapped is called "high memory".
1716
1717 Depending on the selected kernel/user memory split, minimum
1718 vmalloc space and actual amount of RAM, you may not need this
1719 option which should result in a slightly faster kernel.
1720
1721 If unsure, say n.
1722
Russell King65cec8e2009-08-17 20:02:06 +01001723config HIGHPTE
Russell King9a431bd2015-06-25 10:44:08 +01001724 bool "Allocate 2nd-level pagetables from highmem" if EXPERT
Russell King65cec8e2009-08-17 20:02:06 +01001725 depends on HIGHMEM
Russell King9a431bd2015-06-25 10:44:08 +01001726 default y
Russell Kingb4d103d2015-06-25 10:49:45 +01001727 help
1728 The VM uses one page of physical memory for each page table.
1729 For systems with a lot of processes, this can use a lot of
1730 precious low memory, eventually leading to low memory being
1731 consumed by page tables. Setting this option will allow
1732 user-space 2nd level page tables to reside in high memory.
Russell King65cec8e2009-08-17 20:02:06 +01001733
Russell Kinga5e090a2015-08-19 20:40:41 +01001734config CPU_SW_DOMAIN_PAN
1735 bool "Enable use of CPU domains to implement privileged no-access"
1736 depends on MMU && !ARM_LPAE
Jamie Iles1b8873a2010-02-02 20:25:44 +01001737 default y
1738 help
Russell Kinga5e090a2015-08-19 20:40:41 +01001739 Increase kernel security by ensuring that normal kernel accesses
1740 are unable to access userspace addresses. This can help prevent
1741 use-after-free bugs becoming an exploitable privilege escalation
1742 by ensuring that magic values (such as LIST_POISON) will always
1743 fault when dereferenced.
1744
1745 CPUs with low-vector mappings use a best-efforts implementation.
1746 Their lower 1MB needs to remain accessible for the vectors, but
1747 the remainder of userspace will become appropriately inaccessible.
Linus Torvalds1da177e2005-04-16 15:20:36 -07001748
1749config HW_PERF_EVENTS
Mark Rutlandfa8ad782015-07-06 12:23:53 +01001750 def_bool y
1751 depends on ARM_PMU
Jamie Iles1b8873a2010-02-02 20:25:44 +01001752
Catalin Marinas1355e2a2012-07-25 14:32:38 +01001753config SYS_SUPPORTS_HUGETLBFS
1754 def_bool y
1755 depends on ARM_LPAE
1756
Catalin Marinas8d962502012-07-25 14:39:26 +01001757config HAVE_ARCH_TRANSPARENT_HUGEPAGE
1758 def_bool y
1759 depends on ARM_LPAE
1760
Steven Capper4bfab202013-07-26 14:58:22 +01001761config ARCH_WANT_GENERAL_HUGETLB
1762 def_bool y
1763
Ard Biesheuvel7d485f62014-11-24 16:54:35 +01001764config ARM_MODULE_PLTS
1765 bool "Use PLTs to allow module memory to spill over into vmalloc area"
1766 depends on MODULES
1767 help
1768 Allocate PLTs when loading modules so that jumps and calls whose
1769 targets are too far away for their relative offsets to be encoded
1770 in the instructions themselves can be bounced via veneers in the
1771 module's PLT. This allows modules to be allocated in the generic
1772 vmalloc area after the dedicated module memory area has been
1773 exhausted. The modules will use slightly more memory, but after
1774 rounding up to page size, the actual memory footprint is usually
1775 the same.
1776
1777 Say y if you are getting out of memory errors while loading modules
1778
Linus Torvalds1da177e2005-04-16 15:20:36 -07001779source "mm/Kconfig"
1780
Susheel Khiani27b49b42015-09-04 15:24:58 +05301781choice
1782 prompt "Virtual Memory Reclaim"
Zhenhua Huang46fa7282018-09-18 18:14:58 +08001783 default ENABLE_VMALLOC_SAVING
Susheel Khiani27b49b42015-09-04 15:24:58 +05301784 help
1785 Select the method of reclaiming virtual memory
1786
1787config ENABLE_VMALLOC_SAVING
1788 bool "Reclaim memory for each subsystem"
1789 help
1790 Enable this config to reclaim the virtual space belonging
1791 to any subsystem which is expected to have a lifetime of
1792 the entire system. This feature allows lowmem to be non-
1793 contiguous.
1794
1795config NO_VM_RECLAIM
1796 bool "Do not reclaim memory"
1797 help
1798 Do not reclaim any memory. This might result in less lowmem
1799 and wasting virtual memory space which could otherwise be
1800 reclaimed by using any of the other two config options.
1801
1802endchoice
1803
Magnus Dammc1b2d972010-07-05 10:00:11 +01001804config FORCE_MAX_ZONEORDER
Ulrich Hecht36d6c922015-08-14 15:51:06 +02001805 int "Maximum zone order"
Yegor Yefremov898f08e2012-10-08 14:37:53 -07001806 default "12" if SOC_AM33XX
Uwe Kleine-König6d85e2b2011-11-17 14:36:23 +01001807 default "9" if SA1111 || ARCH_EFM32
Magnus Dammc1b2d972010-07-05 10:00:11 +01001808 default "11"
1809 help
1810 The kernel memory allocator divides physically contiguous memory
1811 blocks into "zones", where each zone is a power of two number of
1812 pages. This option selects the largest power of two that the kernel
1813 keeps in the memory allocator. If you need to allocate very large
1814 blocks of physically contiguous memory, then you may need to
1815 increase this value.
1816
1817 This config option is actually maximum order plus one. For example,
1818 a value of 11 means that the largest free memory block is 2^10 pages.
1819
Linus Torvalds1da177e2005-04-16 15:20:36 -07001820config ALIGNMENT_TRAP
1821 bool
Hyok S. Choif12d0d72006-09-26 17:36:37 +09001822 depends on CPU_CP15_MMU
Linus Torvalds1da177e2005-04-16 15:20:36 -07001823 default y if !ARCH_EBSA110
Russell Kinge119bff2010-01-10 17:23:29 +00001824 select HAVE_PROC_CPU if PROC_FS
Linus Torvalds1da177e2005-04-16 15:20:36 -07001825 help
Matt LaPlante84eb8d02006-10-03 22:53:09 +02001826 ARM processors cannot fetch/store information which is not
Linus Torvalds1da177e2005-04-16 15:20:36 -07001827 naturally aligned on the bus, i.e., a 4 byte fetch must start at an
1828 address divisible by 4. On 32-bit ARM processors, these non-aligned
1829 fetch/store instructions will be emulated in software if you say
1830 here, which has a severe performance impact. This is necessary for
1831 correct operation of some network protocols. With an IP-only
1832 configuration it is safe to say N, otherwise say Y.
1833
Lennert Buytenhek39ec58f2009-03-09 14:30:09 -04001834config UACCESS_WITH_MEMCPY
Linus Walleij38ef2ad2012-09-10 16:36:37 +01001835 bool "Use kernel mem{cpy,set}() for {copy_to,clear}_user()"
1836 depends on MMU
Lennert Buytenhek39ec58f2009-03-09 14:30:09 -04001837 default y if CPU_FEROCEON
1838 help
1839 Implement faster copy_to_user and clear_user methods for CPU
1840 cores where a 8-word STM instruction give significantly higher
1841 memory write throughput than a sequence of individual 32bit stores.
1842
1843 A possible side effect is a slight increase in scheduling latency
1844 between threads sharing the same address space if they invoke
1845 such copy operations with large buffers.
1846
1847 However, if the CPU data cache is using a write-allocate mode,
1848 this option is unlikely to provide any performance gain.
1849
Nicolas Pitre70c70d92010-08-26 15:08:35 -07001850config SECCOMP
1851 bool
1852 prompt "Enable seccomp to safely compute untrusted bytecode"
1853 ---help---
1854 This kernel feature is useful for number crunching applications
1855 that may need to compute untrusted bytecode during their
1856 execution. By using pipes or other transports made available to
1857 the process as file descriptors supporting the read/write
1858 syscalls, it's possible to isolate those applications in
1859 their own address space using seccomp. Once seccomp is
1860 enabled via prctl(PR_SET_SECCOMP), it cannot be disabled
1861 and the task is only allowed to execute a few safe syscalls
1862 defined by each seccomp mode.
1863
Stefano Stabellini06e62952013-10-15 15:47:14 +00001864config SWIOTLB
1865 def_bool y
1866
1867config IOMMU_HELPER
1868 def_bool SWIOTLB
1869
Stefano Stabellini02c24332015-11-23 10:32:57 +00001870config PARAVIRT
1871 bool "Enable paravirtualization code"
1872 help
1873 This changes the kernel so it can modify itself when it is run
1874 under a hypervisor, potentially improving performance significantly
1875 over full virtualization.
1876
1877config PARAVIRT_TIME_ACCOUNTING
1878 bool "Paravirtual steal time accounting"
1879 select PARAVIRT
1880 default n
1881 help
1882 Select this option to enable fine granularity task steal time
1883 accounting. Time spent executing other tasks in parallel with
1884 the current vCPU is discounted from the vCPU power. To account for
1885 that, there can be a small performance impact.
1886
1887 If in doubt, say N here.
1888
Stefano Stabellinieff8d642012-09-17 14:58:17 +00001889config XEN_DOM0
1890 def_bool y
1891 depends on XEN
1892
1893config XEN
Julien Grallc2ba1f72014-09-17 14:07:06 -07001894 bool "Xen guest support on ARM"
Ian Campbell85323a92013-03-07 07:17:25 +00001895 depends on ARM && AEABI && OF
Arnd Bergmannf880b672012-10-09 10:33:52 +00001896 depends on CPU_V7 && !CPU_V6
Ian Campbell85323a92013-03-07 07:17:25 +00001897 depends on !GENERIC_ATOMIC64
Uwe Kleine-König7693dec2014-03-03 09:25:52 -05001898 depends on MMU
Russell King51aaf812014-04-22 22:26:27 +01001899 select ARCH_DMA_ADDR_T_64BIT
Stefano Stabellini17b7ab82013-04-24 18:47:18 +00001900 select ARM_PSCI
Stefano Stabellini83862cc2013-10-10 13:40:44 +00001901 select SWIOTLB_XEN
Stefano Stabellini02c24332015-11-23 10:32:57 +00001902 select PARAVIRT
Stefano Stabellinieff8d642012-09-17 14:58:17 +00001903 help
1904 Say Y if you want to run Linux in a Virtual Machine on Xen on ARM.
1905
Dima Zavin1bffa8f2011-08-23 15:56:50 -07001906config ARM_FLUSH_CONSOLE_ON_RESTART
1907 bool "Force flush the console on restart"
1908 help
1909 If the console is locked while the system is rebooted, the messages
1910 in the temporary logbuffer would not have propogated to all the
1911 console drivers. This option forces the console lock to be
1912 released if it failed to be acquired, which will cause all the
1913 pending messages to be flushed.
1914
Linus Torvalds1da177e2005-04-16 15:20:36 -07001915endmenu
1916
1917menu "Boot options"
1918
Grant Likely9eb8f672011-04-28 14:27:20 -06001919config USE_OF
1920 bool "Flattened Device Tree support"
Russell Kingb1b3f492012-10-06 17:12:25 +01001921 select IRQ_DOMAIN
Grant Likely9eb8f672011-04-28 14:27:20 -06001922 select OF
Grant Likely9eb8f672011-04-28 14:27:20 -06001923 help
1924 Include support for flattened device tree machine descriptions.
1925
Nicolas Pitrebd51e2f2012-09-01 03:03:25 +01001926config ATAGS
1927 bool "Support for the traditional ATAGS boot data passing" if USE_OF
1928 default y
1929 help
1930 This is the traditional way of passing data to the kernel at boot
1931 time. If you are solely relying on the flattened device tree (or
1932 the ARM_ATAG_DTB_COMPAT option) then you may unselect this option
1933 to remove ATAGS support from your kernel binary. If unsure,
1934 leave this to y.
1935
1936config DEPRECATED_PARAM_STRUCT
1937 bool "Provide old way to pass kernel parameters"
1938 depends on ATAGS
1939 help
1940 This was deprecated in 2001 and announced to live on for 5 years.
1941 Some old boot loaders still use this way.
1942
Erik Gillingf6a3adb2013-03-25 15:04:41 -07001943config BUILD_ARM_APPENDED_DTB_IMAGE
1944 bool "Build a concatenated zImage/dtb by default"
1945 depends on OF
1946 help
Colin Crossf0e7eaef2013-04-17 16:58:36 -07001947 Enabling this option will cause a concatenated zImage and list of
1948 DTBs to be built by default (instead of a standalone zImage.)
1949 The image will built in arch/arm/boot/zImage-dtb
Dmitry Shmidtd3f0abe2017-03-28 13:30:18 -07001950choice
1951 prompt "Appended DTB Kernel Image name"
1952 depends on BUILD_ARM_APPENDED_DTB_IMAGE
1953 default ZIMG_DTB
1954 help
1955 Enabling this option will cause a specific kernel image Image or
1956 Image.gz to be used for final image creation.
1957 The image will built in arch/arm/boot/IMAGE-NAME-dtb
1958
1959 config ZIMG_DTB
1960 bool "zImage-dtb"
1961 config IMG_DTB
1962 bool "Image-dtb"
1963endchoice
1964
1965config BUILD_ARM_APPENDED_KERNEL_IMAGE_NAME
1966 string
1967 depends on BUILD_ARM_APPENDED_DTB_IMAGE
1968 default "zImage-dtb" if ZIMG_DTB
1969 default "Image-dtb" if IMG_DTB
Erik Gillingf6a3adb2013-03-25 15:04:41 -07001970
Colin Crossf0e7eaef2013-04-17 16:58:36 -07001971config BUILD_ARM_APPENDED_DTB_IMAGE_NAMES
1972 string "Default dtb names"
Erik Gillingf6a3adb2013-03-25 15:04:41 -07001973 depends on BUILD_ARM_APPENDED_DTB_IMAGE
1974 help
Colin Crossf0e7eaef2013-04-17 16:58:36 -07001975 Space separated list of names of dtbs to append when
1976 building a concatenated zImage-dtb.
Erik Gillingf6a3adb2013-03-25 15:04:41 -07001977
Linus Torvalds1da177e2005-04-16 15:20:36 -07001978# Compressed boot loader in ROM. Yes, we really want to ask about
1979# TEXT and BSS so we preserve their values in the config files.
1980config ZBOOT_ROM_TEXT
1981 hex "Compressed ROM boot loader base address"
1982 default "0"
1983 help
1984 The physical address at which the ROM-able zImage is to be
1985 placed in the target. Platforms which normally make use of
1986 ROM-able zImage formats normally set this to a suitable
1987 value in their defconfig file.
1988
1989 If ZBOOT_ROM is not enabled, this has no effect.
1990
1991config ZBOOT_ROM_BSS
1992 hex "Compressed ROM boot loader BSS address"
1993 default "0"
1994 help
Dan Fandrichf8c440b2006-09-20 23:28:51 +01001995 The base address of an area of read/write memory in the target
1996 for the ROM-able zImage which must be available while the
1997 decompressor is running. It must be large enough to hold the
1998 entire decompressed kernel plus an additional 128 KiB.
1999 Platforms which normally make use of ROM-able zImage formats
2000 normally set this to a suitable value in their defconfig file.
Linus Torvalds1da177e2005-04-16 15:20:36 -07002001
2002 If ZBOOT_ROM is not enabled, this has no effect.
2003
2004config ZBOOT_ROM
2005 bool "Compressed boot loader in ROM/flash"
2006 depends on ZBOOT_ROM_TEXT != ZBOOT_ROM_BSS
Russell King10968132014-01-01 11:59:44 +00002007 depends on !ARM_APPENDED_DTB && !XIP_KERNEL && !AUTO_ZRELADDR
Linus Torvalds1da177e2005-04-16 15:20:36 -07002008 help
2009 Say Y here if you intend to execute your compressed kernel image
2010 (zImage) directly from ROM or flash. If unsure, say N.
2011
John Bonesioe2a6a3a2011-05-27 18:45:50 -04002012config ARM_APPENDED_DTB
2013 bool "Use appended device tree blob to zImage (EXPERIMENTAL)"
Russell King10968132014-01-01 11:59:44 +00002014 depends on OF
John Bonesioe2a6a3a2011-05-27 18:45:50 -04002015 help
2016 With this option, the boot code will look for a device tree binary
2017 (DTB) appended to zImage
2018 (e.g. cat zImage <filename>.dtb > zImage_w_dtb).
2019
2020 This is meant as a backward compatibility convenience for those
2021 systems with a bootloader that can't be upgraded to accommodate
2022 the documented boot protocol using a device tree.
2023
2024 Beware that there is very little in terms of protection against
2025 this option being confused by leftover garbage in memory that might
2026 look like a DTB header after a reboot if no actual DTB is appended
2027 to zImage. Do not leave this option active in a production kernel
2028 if you don't intend to always append a DTB. Proper passing of the
2029 location into r2 of a bootloader provided DTB is always preferable
2030 to this option.
2031
Nicolas Pitreb90b9a32011-09-13 22:37:07 -04002032config ARM_ATAG_DTB_COMPAT
2033 bool "Supplement the appended DTB with traditional ATAG information"
2034 depends on ARM_APPENDED_DTB
2035 help
2036 Some old bootloaders can't be updated to a DTB capable one, yet
2037 they provide ATAGs with memory configuration, the ramdisk address,
2038 the kernel cmdline string, etc. Such information is dynamically
2039 provided by the bootloader and can't always be stored in a static
2040 DTB. To allow a device tree enabled kernel to be used with such
2041 bootloaders, this option allows zImage to extract the information
2042 from the ATAG list and store it at run time into the appended DTB.
2043
Genoud Richardd0f34a112012-06-26 16:37:59 +01002044choice
2045 prompt "Kernel command line type" if ARM_ATAG_DTB_COMPAT
2046 default ARM_ATAG_DTB_COMPAT_CMDLINE_FROM_BOOTLOADER
2047
2048config ARM_ATAG_DTB_COMPAT_CMDLINE_FROM_BOOTLOADER
2049 bool "Use bootloader kernel arguments if available"
2050 help
2051 Uses the command-line options passed by the boot loader instead of
2052 the device tree bootargs property. If the boot loader doesn't provide
2053 any, the device tree bootargs property will be used.
2054
2055config ARM_ATAG_DTB_COMPAT_CMDLINE_EXTEND
2056 bool "Extend with bootloader kernel arguments"
2057 help
2058 The command-line arguments provided by the boot loader will be
2059 appended to the the device tree bootargs property.
2060
2061endchoice
2062
Linus Torvalds1da177e2005-04-16 15:20:36 -07002063config CMDLINE
2064 string "Default kernel command string"
2065 default ""
2066 help
2067 On some architectures (EBSA110 and CATS), there is currently no way
2068 for the boot loader to pass arguments to the kernel. For these
2069 architectures, you should supply some command-line options at build
2070 time by entering them here. As a minimum, you should specify the
2071 memory size and the root device (e.g., mem=64M root=/dev/nfs).
2072
Victor Boivie4394c122011-05-04 17:07:55 +01002073choice
2074 prompt "Kernel command line type" if CMDLINE != ""
2075 default CMDLINE_FROM_BOOTLOADER
Nicolas Pitrebd51e2f2012-09-01 03:03:25 +01002076 depends on ATAGS
Victor Boivie4394c122011-05-04 17:07:55 +01002077
2078config CMDLINE_FROM_BOOTLOADER
2079 bool "Use bootloader kernel arguments if available"
2080 help
2081 Uses the command-line options passed by the boot loader. If
2082 the boot loader doesn't provide any, the default kernel command
2083 string provided in CMDLINE will be used.
2084
2085config CMDLINE_EXTEND
2086 bool "Extend bootloader kernel arguments"
2087 help
2088 The command-line arguments provided by the boot loader will be
2089 appended to the default kernel command string.
2090
Alexander Holler92d20402010-02-16 19:04:53 +01002091config CMDLINE_FORCE
2092 bool "Always use the default kernel command string"
Alexander Holler92d20402010-02-16 19:04:53 +01002093 help
2094 Always use the default kernel command string, even if the boot
2095 loader passes other arguments to the kernel.
2096 This is useful if you cannot or don't want to change the
2097 command-line options your boot loader passes to the kernel.
Victor Boivie4394c122011-05-04 17:07:55 +01002098endchoice
Alexander Holler92d20402010-02-16 19:04:53 +01002099
Linus Torvalds1da177e2005-04-16 15:20:36 -07002100config XIP_KERNEL
2101 bool "Kernel Execute-In-Place from ROM"
Russell King10968132014-01-01 11:59:44 +00002102 depends on !ARM_LPAE && !ARCH_MULTIPLATFORM
Linus Torvalds1da177e2005-04-16 15:20:36 -07002103 help
2104 Execute-In-Place allows the kernel to run from non-volatile storage
2105 directly addressable by the CPU, such as NOR flash. This saves RAM
2106 space since the text section of the kernel is not loaded from flash
2107 to RAM. Read-write sections, such as the data section and stack,
2108 are still copied to RAM. The XIP kernel is not compressed since
2109 it has to run directly from flash, so it will take more space to
2110 store it. The flash address used to link the kernel object files,
2111 and for storing it, is configuration dependent. Therefore, if you
2112 say Y here, you must know the proper physical address where to
2113 store the kernel image depending on your own flash memory usage.
2114
2115 Also note that the make target becomes "make xipImage" rather than
2116 "make zImage" or "make Image". The final kernel binary to put in
2117 ROM memory will be arch/arm/boot/xipImage.
2118
2119 If unsure, say N.
2120
2121config XIP_PHYS_ADDR
2122 hex "XIP Kernel Physical Location"
2123 depends on XIP_KERNEL
2124 default "0x00080000"
2125 help
2126 This is the physical address in your flash memory the kernel will
2127 be linked for and stored to. This address is dependent on your
2128 own flash usage.
2129
Richard Purdiec587e4a2007-02-06 21:29:00 +01002130config KEXEC
2131 bool "Kexec system call (EXPERIMENTAL)"
Stephen Warren19ab4282013-06-14 16:14:14 +01002132 depends on (!SMP || PM_SLEEP_SMP)
Vincenzo Frascino9f1cd952020-01-10 13:37:59 +01002133 depends on MMU
Dave Young2965faa2015-09-09 15:38:55 -07002134 select KEXEC_CORE
Richard Purdiec587e4a2007-02-06 21:29:00 +01002135 help
2136 kexec is a system call that implements the ability to shutdown your
2137 current kernel, and to start another kernel. It is like a reboot
Matt LaPlante01dd2fb2007-10-20 01:34:40 +02002138 but it is independent of the system firmware. And like a reboot
Richard Purdiec587e4a2007-02-06 21:29:00 +01002139 you can start any kernel with it, not just Linux.
2140
2141 It is an ongoing process to be certain the hardware in a machine
2142 is properly shutdown, so do not be surprised if this code does not
Geert Uytterhoevenbf220692013-08-20 21:38:03 +02002143 initially work for you.
Richard Purdiec587e4a2007-02-06 21:29:00 +01002144
Richard Purdie4cd9d6f2008-01-02 00:56:46 +01002145config ATAGS_PROC
2146 bool "Export atags in procfs"
Nicolas Pitrebd51e2f2012-09-01 03:03:25 +01002147 depends on ATAGS && KEXEC
Uli Luckasb98d7292008-02-22 16:45:18 +01002148 default y
Richard Purdie4cd9d6f2008-01-02 00:56:46 +01002149 help
2150 Should the atags used to boot the kernel be exported in an "atags"
2151 file in procfs. Useful with kexec.
2152
Mika Westerbergcb5d39b2010-11-18 19:14:52 +01002153config CRASH_DUMP
2154 bool "Build kdump crash kernel (EXPERIMENTAL)"
Mika Westerbergcb5d39b2010-11-18 19:14:52 +01002155 help
2156 Generate crash dump after being started by kexec. This should
2157 be normally only set in special crash dump kernels which are
2158 loaded in the main kernel with kexec-tools into a specially
2159 reserved region and then later executed after a crash by
2160 kdump/kexec. The crash dump kernel must be compiled to a
2161 memory address not used by the main kernel
2162
2163 For more details see Documentation/kdump/kdump.txt
2164
Eric Miaoe69edc792010-07-05 15:56:50 +02002165config AUTO_ZRELADDR
2166 bool "Auto calculation of the decompressed kernel image address"
Eric Miaoe69edc792010-07-05 15:56:50 +02002167 help
2168 ZRELADDR is the physical address where the decompressed kernel
2169 image will be placed. If AUTO_ZRELADDR is selected, the address
2170 will be determined at run-time by masking the current IP with
2171 0xf8000000. This assumes the zImage being placed in the first 128MB
2172 from start of memory.
2173
Roy Franz81a0bc32015-09-23 20:17:54 -07002174config EFI_STUB
2175 bool
2176
Prasad Sodagudi242163cb2014-06-14 10:36:44 +05302177config ARM_DECOMPRESSOR_LIMIT
2178 hex "Limit the decompressor memory area"
2179 default 0x3200000
2180 help
2181 Allows overriding of the memory size that decompressor maps with
2182 read, write and execute permissions to avoid speculative prefetch.
2183
2184 By default ARM_DECOMPRESSOR_LIMIT maps first 1GB of memory
2185 with read, write and execute permissions and reset of the memory
2186 as strongly ordered.
2187
Roy Franz81a0bc32015-09-23 20:17:54 -07002188config EFI
2189 bool "UEFI runtime support"
2190 depends on OF && !CPU_BIG_ENDIAN && MMU && AUTO_ZRELADDR && !XIP_KERNEL
2191 select UCS2_STRING
2192 select EFI_PARAMS_FROM_FDT
2193 select EFI_STUB
2194 select EFI_ARMSTUB
2195 select EFI_RUNTIME_WRAPPERS
2196 ---help---
2197 This option provides support for runtime services provided
2198 by UEFI firmware (such as non-volatile variables, realtime
2199 clock, and platform reset). A UEFI stub is also provided to
2200 allow the kernel to be booted as an EFI application. This
2201 is only useful for kernels that may run on systems that have
2202 UEFI firmware.
2203
Linus Torvalds1da177e2005-04-16 15:20:36 -07002204endmenu
2205
Russell Kingac9d7ef2008-08-18 17:26:00 +01002206menu "CPU Power Management"
Linus Torvalds1da177e2005-04-16 15:20:36 -07002207
Linus Torvalds1da177e2005-04-16 15:20:36 -07002208source "drivers/cpufreq/Kconfig"
Linus Torvalds1da177e2005-04-16 15:20:36 -07002209
Russell Kingac9d7ef2008-08-18 17:26:00 +01002210source "drivers/cpuidle/Kconfig"
2211
2212endmenu
2213
Linus Torvalds1da177e2005-04-16 15:20:36 -07002214menu "Floating point emulation"
2215
2216comment "At least one emulation must be selected"
2217
2218config FPE_NWFPE
2219 bool "NWFPE math emulation"
Dave Martin593c2522010-12-13 21:56:03 +01002220 depends on (!AEABI || OABI_COMPAT) && !THUMB2_KERNEL
Linus Torvalds1da177e2005-04-16 15:20:36 -07002221 ---help---
2222 Say Y to include the NWFPE floating point emulator in the kernel.
2223 This is necessary to run most binaries. Linux does not currently
2224 support floating point hardware so you need to say Y here even if
2225 your machine has an FPA or floating point co-processor podule.
2226
2227 You may say N here if you are going to load the Acorn FPEmulator
2228 early in the bootup.
2229
2230config FPE_NWFPE_XP
2231 bool "Support extended precision"
Lennert Buytenhekbedf1422005-11-07 21:12:08 +00002232 depends on FPE_NWFPE
Linus Torvalds1da177e2005-04-16 15:20:36 -07002233 help
2234 Say Y to include 80-bit support in the kernel floating-point
2235 emulator. Otherwise, only 32 and 64-bit support is compiled in.
2236 Note that gcc does not generate 80-bit operations by default,
2237 so in most cases this option only enlarges the size of the
2238 floating point emulator without any good reason.
2239
2240 You almost surely want to say N here.
2241
2242config FPE_FASTFPE
2243 bool "FastFPE math emulation (EXPERIMENTAL)"
Kees Cookd6f94fa2013-01-16 18:53:14 -08002244 depends on (!AEABI || OABI_COMPAT) && !CPU_32v3
Linus Torvalds1da177e2005-04-16 15:20:36 -07002245 ---help---
2246 Say Y here to include the FAST floating point emulator in the kernel.
2247 This is an experimental much faster emulator which now also has full
2248 precision for the mantissa. It does not support any exceptions.
2249 It is very simple, and approximately 3-6 times faster than NWFPE.
2250
2251 It should be sufficient for most programs. It may be not suitable
2252 for scientific calculations, but you have to check this for yourself.
2253 If you do not feel you need a faster FP emulation you should better
2254 choose NWFPE.
2255
2256config VFP
2257 bool "VFP-format floating point maths"
Russell Kinge399b1a2011-01-17 15:08:32 +00002258 depends on CPU_V6 || CPU_V6K || CPU_ARM926T || CPU_V7 || CPU_FEROCEON
Linus Torvalds1da177e2005-04-16 15:20:36 -07002259 help
2260 Say Y to include VFP support code in the kernel. This is needed
2261 if your hardware includes a VFP unit.
2262
2263 Please see <file:Documentation/arm/VFP/release-notes.txt> for
2264 release notes and additional status information.
2265
2266 Say N if your target does not have VFP hardware.
2267
Catalin Marinas25ebee02007-09-25 15:22:24 +01002268config VFPv3
2269 bool
2270 depends on VFP
2271 default y if CPU_V7
2272
Catalin Marinasb5872db2008-01-10 19:16:17 +01002273config NEON
2274 bool "Advanced SIMD (NEON) Extension support"
2275 depends on VFPv3 && CPU_V7
2276 help
2277 Say Y to include support code for NEON, the ARMv7 Advanced SIMD
2278 Extension.
2279
Ard Biesheuvel73c132c2013-05-16 11:41:48 +02002280config KERNEL_MODE_NEON
2281 bool "Support for NEON in kernel mode"
Russell Kingc4a30c32013-09-22 11:08:50 +01002282 depends on NEON && AEABI
Ard Biesheuvel73c132c2013-05-16 11:41:48 +02002283 help
2284 Say Y to include support for NEON in kernel mode.
2285
Linus Torvalds1da177e2005-04-16 15:20:36 -07002286endmenu
2287
2288menu "Userspace binary formats"
2289
2290source "fs/Kconfig.binfmt"
2291
Linus Torvalds1da177e2005-04-16 15:20:36 -07002292endmenu
2293
2294menu "Power management options"
2295
Russell Kingeceab4a2005-11-15 11:31:41 +00002296source "kernel/power/Kconfig"
Linus Torvalds1da177e2005-04-16 15:20:36 -07002297
Johannes Bergf4cb5702007-12-08 02:14:00 +01002298config ARCH_SUSPEND_POSSIBLE
Ezequiel Garcia19a05192013-08-16 10:28:24 +01002299 depends on CPU_ARM920T || CPU_ARM926T || CPU_FEROCEON || CPU_SA1100 || \
Uwe Kleine-Königf0d75152012-02-01 10:00:00 +01002300 CPU_V6 || CPU_V6K || CPU_V7 || CPU_V7M || CPU_XSC3 || CPU_XSCALE || CPU_MOHAWK
Johannes Bergf4cb5702007-12-08 02:14:00 +01002301 def_bool y
2302
Arnd Bergmann15e0d9e2011-10-01 21:09:39 +02002303config ARM_CPU_SUSPEND
Lorenzo Pieralisi8b6f2492016-02-01 18:01:30 +01002304 def_bool PM_SLEEP || BL_SWITCHER || ARM_PSCI_FW
Lorenzo Pieralisi1b9bdf52016-02-01 18:01:29 +01002305 depends on ARCH_SUSPEND_POSSIBLE
Arnd Bergmann15e0d9e2011-10-01 21:09:39 +02002306
Sebastian Capella603fb422014-03-25 01:20:29 +01002307config ARCH_HIBERNATION_POSSIBLE
2308 bool
2309 depends on MMU
2310 default y if ARCH_SUSPEND_POSSIBLE
2311
Linus Torvalds1da177e2005-04-16 15:20:36 -07002312endmenu
2313
Sam Ravnborgd5950b42005-07-11 21:03:49 -07002314source "net/Kconfig"
2315
Uwe Kleine-Königac251502009-08-13 21:09:21 +02002316source "drivers/Kconfig"
Linus Torvalds1da177e2005-04-16 15:20:36 -07002317
Kumar Gala916f7432015-02-26 15:49:09 -06002318source "drivers/firmware/Kconfig"
2319
Linus Torvalds1da177e2005-04-16 15:20:36 -07002320source "fs/Kconfig"
2321
Linus Torvalds1da177e2005-04-16 15:20:36 -07002322source "arch/arm/Kconfig.debug"
2323
2324source "security/Kconfig"
2325
2326source "crypto/Kconfig"
Ard Biesheuvel652ccae2015-03-10 09:47:44 +01002327if CRYPTO
2328source "arch/arm/crypto/Kconfig"
2329endif
Linus Torvalds1da177e2005-04-16 15:20:36 -07002330
2331source "lib/Kconfig"
Christoffer Dall749cf76c2013-01-20 18:28:06 -05002332
2333source "arch/arm/kvm/Kconfig"