blob: e077ea3e11fb36ee2d5f85f7e8415c97eeead1d9 [file] [log] [blame]
Ralf Baechle340ee4b2005-08-17 17:44:08 +00001/*
Ralf Baechle340ee4b2005-08-17 17:44:08 +00002 * This program is free software; you can distribute it and/or modify it
3 * under the terms of the GNU General Public License (Version 2) as
4 * published by the Free Software Foundation.
5 *
6 * This program is distributed in the hope it will be useful, but WITHOUT
7 * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
8 * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License
9 * for more details.
10 *
11 * You should have received a copy of the GNU General Public License along
12 * with this program; if not, write to the Free Software Foundation, Inc.,
13 * 59 Temple Place - Suite 330, Boston MA 02111-1307, USA.
14 *
Ralf Baechle41c594a2006-04-05 09:45:45 +010015 * Copyright (C) 2004, 05, 06 MIPS Technologies, Inc.
16 * Elizabeth Clarke (beth@mips.com)
17 * Ralf Baechle (ralf@linux-mips.org)
18 * Copyright (C) 2006 Ralf Baechle (ralf@linux-mips.org)
Ralf Baechle340ee4b2005-08-17 17:44:08 +000019 */
20#include <linux/kernel.h>
21#include <linux/sched.h>
22#include <linux/cpumask.h>
23#include <linux/interrupt.h>
Andrew Bresticker4060bbe2014-10-20 12:03:53 -070024#include <linux/irqchip/mips-gic.h>
Ralf Baechle340ee4b2005-08-17 17:44:08 +000025#include <linux/compiler.h>
Ralf Baechle0ab7aef2007-03-02 20:42:04 +000026#include <linux/smp.h>
Ralf Baechle340ee4b2005-08-17 17:44:08 +000027
Arun Sharma600634972011-07-26 16:09:06 -070028#include <linux/atomic.h>
Ralf Baechle41c594a2006-04-05 09:45:45 +010029#include <asm/cacheflush.h>
Ralf Baechle340ee4b2005-08-17 17:44:08 +000030#include <asm/cpu.h>
31#include <asm/processor.h>
Ralf Baechle340ee4b2005-08-17 17:44:08 +000032#include <asm/hardirq.h>
33#include <asm/mmu_context.h>
Ralf Baechle340ee4b2005-08-17 17:44:08 +000034#include <asm/time.h>
35#include <asm/mipsregs.h>
36#include <asm/mipsmtregs.h>
Ralf Baechle41c594a2006-04-05 09:45:45 +010037#include <asm/mips_mt.h>
Ralf Baechle340ee4b2005-08-17 17:44:08 +000038
Ralf Baechle39b8d522008-04-28 17:14:26 +010039static void __init smvp_copy_vpe_config(void)
Ralf Baechle781b0f82006-10-31 18:25:10 +000040{
41 write_vpe_c0_status(
42 (read_c0_status() & ~(ST0_IM | ST0_IE | ST0_KSU)) | ST0_CU0);
43
44 /* set config to be the same as vpe0, particularly kseg0 coherency alg */
45 write_vpe_c0_config( read_c0_config());
46
47 /* make sure there are no software interrupts pending */
48 write_vpe_c0_cause(0);
49
50 /* Propagate Config7 */
51 write_vpe_c0_config7(read_c0_config7());
Ralf Baechle70e46f42006-10-31 18:33:09 +000052
53 write_vpe_c0_count(read_c0_count());
Ralf Baechle781b0f82006-10-31 18:25:10 +000054}
55
Ralf Baechle39b8d522008-04-28 17:14:26 +010056static unsigned int __init smvp_vpe_init(unsigned int tc, unsigned int mvpconf0,
Ralf Baechle781b0f82006-10-31 18:25:10 +000057 unsigned int ncpu)
58{
59 if (tc > ((mvpconf0 & MVPCONF0_PVPE) >> MVPCONF0_PVPE_SHIFT))
60 return ncpu;
61
62 /* Deactivate all but VPE 0 */
63 if (tc != 0) {
64 unsigned long tmp = read_vpe_c0_vpeconf0();
65
66 tmp &= ~VPECONF0_VPA;
67
68 /* master VPE */
69 tmp |= VPECONF0_MVP;
70 write_vpe_c0_vpeconf0(tmp);
71
72 /* Record this as available CPU */
Rusty Russell4037ac62009-09-24 09:34:47 -060073 set_cpu_possible(tc, true);
Markos Chandrasc2c2a642013-10-09 16:16:25 +010074 set_cpu_present(tc, true);
Ralf Baechle781b0f82006-10-31 18:25:10 +000075 __cpu_number_map[tc] = ++ncpu;
Ralf Baechle70342282013-01-22 12:59:30 +010076 __cpu_logical_map[ncpu] = tc;
Ralf Baechle781b0f82006-10-31 18:25:10 +000077 }
78
79 /* Disable multi-threading with TC's */
80 write_vpe_c0_vpecontrol(read_vpe_c0_vpecontrol() & ~VPECONTROL_TE);
81
82 if (tc != 0)
Ralf Baechle39b8d522008-04-28 17:14:26 +010083 smvp_copy_vpe_config();
Ralf Baechle781b0f82006-10-31 18:25:10 +000084
85 return ncpu;
86}
87
Ralf Baechle39b8d522008-04-28 17:14:26 +010088static void __init smvp_tc_init(unsigned int tc, unsigned int mvpconf0)
Ralf Baechle781b0f82006-10-31 18:25:10 +000089{
90 unsigned long tmp;
91
92 if (!tc)
93 return;
94
95 /* bind a TC to each VPE, May as well put all excess TC's
96 on the last VPE */
97 if (tc >= (((mvpconf0 & MVPCONF0_PVPE) >> MVPCONF0_PVPE_SHIFT)+1))
98 write_tc_c0_tcbind(read_tc_c0_tcbind() | ((mvpconf0 & MVPCONF0_PVPE) >> MVPCONF0_PVPE_SHIFT));
99 else {
100 write_tc_c0_tcbind(read_tc_c0_tcbind() | tc);
101
102 /* and set XTC */
103 write_vpe_c0_vpeconf0(read_vpe_c0_vpeconf0() | (tc << VPECONF0_XTC_SHIFT));
104 }
105
106 tmp = read_tc_c0_tcstatus();
107
108 /* mark not allocated and not dynamically allocatable */
109 tmp &= ~(TCSTATUS_A | TCSTATUS_DA);
110 tmp |= TCSTATUS_IXMT; /* interrupt exempt */
111 write_tc_c0_tcstatus(tmp);
112
113 write_tc_c0_tchalt(TCHALT_H);
114}
115
Ralf Baechle87353d82007-11-19 12:23:51 +0000116static void vsmp_send_ipi_single(int cpu, unsigned int action)
117{
118 int i;
119 unsigned long flags;
120 int vpflags;
121
Andrew Bresticker8a19b8f2014-09-18 14:47:19 -0700122#ifdef CONFIG_MIPS_GIC
Steven J. Hill5cf8b242013-10-09 16:47:23 +0100123 if (gic_present) {
Qais Yousefbb11cff2015-12-08 13:20:28 +0000124 mips_smp_send_ipi_single(cpu, action);
Steven J. Hill5cf8b242013-10-09 16:47:23 +0100125 return;
126 }
127#endif
Ralf Baechle87353d82007-11-19 12:23:51 +0000128 local_irq_save(flags);
129
Lucas De Marchi25985ed2011-03-30 22:57:33 -0300130 vpflags = dvpe(); /* can't access the other CPU's registers whilst MVPE enabled */
Ralf Baechle87353d82007-11-19 12:23:51 +0000131
132 switch (action) {
133 case SMP_CALL_FUNCTION:
134 i = C_SW1;
135 break;
136
137 case SMP_RESCHEDULE_YOURSELF:
138 default:
139 i = C_SW0;
140 break;
141 }
142
143 /* 1:1 mapping of vpe and tc... */
144 settc(cpu);
145 write_vpe_c0_cause(read_vpe_c0_cause() | i);
146 evpe(vpflags);
147
148 local_irq_restore(flags);
149}
150
Rusty Russell48a048f2009-09-24 09:34:44 -0600151static void vsmp_send_ipi_mask(const struct cpumask *mask, unsigned int action)
Ralf Baechle87353d82007-11-19 12:23:51 +0000152{
153 unsigned int i;
154
Rusty Russell48a048f2009-09-24 09:34:44 -0600155 for_each_cpu(i, mask)
Ralf Baechle87353d82007-11-19 12:23:51 +0000156 vsmp_send_ipi_single(i, action);
157}
158
Paul Gortmaker078a55f2013-06-18 13:38:59 +0000159static void vsmp_init_secondary(void)
Ralf Baechle87353d82007-11-19 12:23:51 +0000160{
Andrew Bresticker8a19b8f2014-09-18 14:47:19 -0700161#ifdef CONFIG_MIPS_GIC
Ralf Baechled002aaa2010-12-01 17:33:17 +0000162 /* This is Malta specific: IPI,performance and timer interrupts */
Ralf Baechle39b8d522008-04-28 17:14:26 +0100163 if (gic_present)
James Hoganc3f134f2015-01-16 11:10:46 +0000164 change_c0_status(ST0_IM, STATUSF_IP2 | STATUSF_IP3 |
165 STATUSF_IP4 | STATUSF_IP5 |
Ralf Baechle39b8d522008-04-28 17:14:26 +0100166 STATUSF_IP6 | STATUSF_IP7);
167 else
Anoop P A1c599242011-01-25 19:27:26 +0530168#endif
Ralf Baechle39b8d522008-04-28 17:14:26 +0100169 change_c0_status(ST0_IM, STATUSF_IP0 | STATUSF_IP1 |
170 STATUSF_IP6 | STATUSF_IP7);
Ralf Baechle87353d82007-11-19 12:23:51 +0000171}
172
Paul Gortmaker078a55f2013-06-18 13:38:59 +0000173static void vsmp_smp_finish(void)
Ralf Baechle87353d82007-11-19 12:23:51 +0000174{
Ralf Baechle39b8d522008-04-28 17:14:26 +0100175 /* CDFIXME: remove this? */
Ralf Baechle87353d82007-11-19 12:23:51 +0000176 write_c0_compare(read_c0_count() + (8* mips_hpt_frequency/HZ));
177
178#ifdef CONFIG_MIPS_MT_FPAFF
179 /* If we have an FPU, enroll ourselves in the FPU-full mask */
180 if (cpu_has_fpu)
Rusty Russell8dd92892015-03-05 10:49:17 +1030181 cpumask_set_cpu(smp_processor_id(), &mt_fpu_cpumask);
Ralf Baechle87353d82007-11-19 12:23:51 +0000182#endif /* CONFIG_MIPS_MT_FPAFF */
183
184 local_irq_enable();
185}
186
Ralf Baechle87353d82007-11-19 12:23:51 +0000187/*
188 * Setup the PC, SP, and GP of a secondary processor and start it
189 * running!
190 * smp_bootstrap is the place to resume from
191 * __KSTK_TOS(idle) is apparently the stack pointer
192 * (unsigned long)idle->thread_info the gp
193 * assumes a 1:1 mapping of TC => VPE
194 */
Paul Gortmaker078a55f2013-06-18 13:38:59 +0000195static void vsmp_boot_secondary(int cpu, struct task_struct *idle)
Ralf Baechle87353d82007-11-19 12:23:51 +0000196{
197 struct thread_info *gp = task_thread_info(idle);
198 dvpe();
199 set_c0_mvpcontrol(MVPCONTROL_VPC);
200
201 settc(cpu);
202
203 /* restart */
204 write_tc_c0_tcrestart((unsigned long)&smp_bootstrap);
205
206 /* enable the tc this vpe/cpu will be running */
207 write_tc_c0_tcstatus((read_tc_c0_tcstatus() & ~TCSTATUS_IXMT) | TCSTATUS_A);
208
209 write_tc_c0_tchalt(0);
210
211 /* enable the VPE */
212 write_vpe_c0_vpeconf0(read_vpe_c0_vpeconf0() | VPECONF0_VPA);
213
214 /* stack pointer */
215 write_tc_gpr_sp( __KSTK_TOS(idle));
216
217 /* global pointer */
218 write_tc_gpr_gp((unsigned long)gp);
219
220 flush_icache_range((unsigned long)gp,
Ralf Baechle70342282013-01-22 12:59:30 +0100221 (unsigned long)(gp + sizeof(struct thread_info)));
Ralf Baechle87353d82007-11-19 12:23:51 +0000222
223 /* finally out of configuration and into chaos */
224 clear_c0_mvpcontrol(MVPCONTROL_VPC);
225
226 evpe(EVPE_ENABLE);
227}
228
Ralf Baechle340ee4b2005-08-17 17:44:08 +0000229/*
230 * Common setup before any secondaries are started
231 * Make sure all CPU's are in a sensible state before we boot any of the
Ralf Baechle39b8d522008-04-28 17:14:26 +0100232 * secondaries
Ralf Baechle340ee4b2005-08-17 17:44:08 +0000233 */
Ralf Baechle87353d82007-11-19 12:23:51 +0000234static void __init vsmp_smp_setup(void)
Ralf Baechle340ee4b2005-08-17 17:44:08 +0000235{
Ralf Baechle781b0f82006-10-31 18:25:10 +0000236 unsigned int mvpconf0, ntc, tc, ncpu = 0;
Ralf Baechle0ab7aef2007-03-02 20:42:04 +0000237 unsigned int nvpe;
Ralf Baechle340ee4b2005-08-17 17:44:08 +0000238
Ralf Baechlef088fc82006-04-05 09:45:47 +0100239#ifdef CONFIG_MIPS_MT_FPAFF
240 /* If we have an FPU, enroll ourselves in the FPU-full mask */
241 if (cpu_has_fpu)
Rusty Russell8dd92892015-03-05 10:49:17 +1030242 cpumask_set_cpu(0, &mt_fpu_cpumask);
Ralf Baechlef088fc82006-04-05 09:45:47 +0100243#endif /* CONFIG_MIPS_MT_FPAFF */
Ralf Baechle340ee4b2005-08-17 17:44:08 +0000244 if (!cpu_has_mipsmt)
245 return;
246
247 /* disable MT so we can configure */
248 dvpe();
249 dmt();
250
251 /* Put MVPE's into 'configuration state' */
252 set_c0_mvpcontrol(MVPCONTROL_VPC);
253
Ralf Baechle781b0f82006-10-31 18:25:10 +0000254 mvpconf0 = read_c0_mvpconf0();
255 ntc = (mvpconf0 & MVPCONF0_PTC) >> MVPCONF0_PTC_SHIFT;
Ralf Baechle340ee4b2005-08-17 17:44:08 +0000256
Ralf Baechle0ab7aef2007-03-02 20:42:04 +0000257 nvpe = ((mvpconf0 & MVPCONF0_PVPE) >> MVPCONF0_PVPE_SHIFT) + 1;
258 smp_num_siblings = nvpe;
259
Ralf Baechle340ee4b2005-08-17 17:44:08 +0000260 /* we'll always have more TC's than VPE's, so loop setting everything
261 to a sensible state */
Ralf Baechle781b0f82006-10-31 18:25:10 +0000262 for (tc = 0; tc <= ntc; tc++) {
263 settc(tc);
Ralf Baechle340ee4b2005-08-17 17:44:08 +0000264
Ralf Baechle39b8d522008-04-28 17:14:26 +0100265 smvp_tc_init(tc, mvpconf0);
266 ncpu = smvp_vpe_init(tc, mvpconf0, ncpu);
Ralf Baechle340ee4b2005-08-17 17:44:08 +0000267 }
268
269 /* Release config state */
270 clear_c0_mvpcontrol(MVPCONTROL_VPC);
271
272 /* We'll wait until starting the secondaries before starting MVPE */
273
Ralf Baechle781b0f82006-10-31 18:25:10 +0000274 printk(KERN_INFO "Detected %i available secondary CPU(s)\n", ncpu);
Ralf Baechle41c594a2006-04-05 09:45:45 +0100275}
Ralf Baechle340ee4b2005-08-17 17:44:08 +0000276
Ralf Baechle87353d82007-11-19 12:23:51 +0000277static void __init vsmp_prepare_cpus(unsigned int max_cpus)
Ralf Baechle41c594a2006-04-05 09:45:45 +0100278{
Ralf Baechle8c976e32007-07-03 18:25:58 +0200279 mips_mt_set_cpuoptions();
Ralf Baechle340ee4b2005-08-17 17:44:08 +0000280}
281
Ralf Baechle87353d82007-11-19 12:23:51 +0000282struct plat_smp_ops vsmp_smp_ops = {
283 .send_ipi_single = vsmp_send_ipi_single,
284 .send_ipi_mask = vsmp_send_ipi_mask,
285 .init_secondary = vsmp_init_secondary,
286 .smp_finish = vsmp_smp_finish,
Ralf Baechle87353d82007-11-19 12:23:51 +0000287 .boot_secondary = vsmp_boot_secondary,
288 .smp_setup = vsmp_smp_setup,
289 .prepare_cpus = vsmp_prepare_cpus,
290};
Ralf Baechled6d3c9a2013-10-16 17:10:07 +0200291