blob: e4fe24be3d7a41e812fb74a5eb9168b2f2aed2e4 [file] [log] [blame]
Laurent Pinchart87244fe2014-07-09 00:42:19 +02001/*
2 * Renesas R-Car Gen2 DMA Controller Driver
3 *
4 * Copyright (C) 2014 Renesas Electronics Inc.
5 *
6 * Author: Laurent Pinchart <laurent.pinchart@ideasonboard.com>
7 *
8 * This is free software; you can redistribute it and/or modify
9 * it under the terms of version 2 of the GNU General Public License as
10 * published by the Free Software Foundation.
11 */
12
Laurent Pinchartccadee92014-07-16 23:15:48 +020013#include <linux/dma-mapping.h>
Laurent Pinchart87244fe2014-07-09 00:42:19 +020014#include <linux/dmaengine.h>
15#include <linux/interrupt.h>
16#include <linux/list.h>
17#include <linux/module.h>
18#include <linux/mutex.h>
19#include <linux/of.h>
20#include <linux/of_dma.h>
21#include <linux/of_platform.h>
22#include <linux/platform_device.h>
23#include <linux/pm_runtime.h>
24#include <linux/slab.h>
25#include <linux/spinlock.h>
26
27#include "../dmaengine.h"
28
29/*
30 * struct rcar_dmac_xfer_chunk - Descriptor for a hardware transfer
31 * @node: entry in the parent's chunks list
32 * @src_addr: device source address
33 * @dst_addr: device destination address
34 * @size: transfer size in bytes
35 */
36struct rcar_dmac_xfer_chunk {
37 struct list_head node;
38
39 dma_addr_t src_addr;
40 dma_addr_t dst_addr;
41 u32 size;
42};
43
44/*
Laurent Pinchartccadee92014-07-16 23:15:48 +020045 * struct rcar_dmac_hw_desc - Hardware descriptor for a transfer chunk
46 * @sar: value of the SAR register (source address)
47 * @dar: value of the DAR register (destination address)
48 * @tcr: value of the TCR register (transfer count)
49 */
50struct rcar_dmac_hw_desc {
51 u32 sar;
52 u32 dar;
53 u32 tcr;
54 u32 reserved;
55} __attribute__((__packed__));
56
57/*
Laurent Pinchart87244fe2014-07-09 00:42:19 +020058 * struct rcar_dmac_desc - R-Car Gen2 DMA Transfer Descriptor
59 * @async_tx: base DMA asynchronous transaction descriptor
60 * @direction: direction of the DMA transfer
61 * @xfer_shift: log2 of the transfer size
62 * @chcr: value of the channel configuration register for this transfer
63 * @node: entry in the channel's descriptors lists
64 * @chunks: list of transfer chunks for this transfer
65 * @running: the transfer chunk being currently processed
Laurent Pinchartccadee92014-07-16 23:15:48 +020066 * @nchunks: number of transfer chunks for this transfer
Laurent Pinchart1ed13152014-07-19 00:05:14 +020067 * @hwdescs.use: whether the transfer descriptor uses hardware descriptors
Laurent Pinchartccadee92014-07-16 23:15:48 +020068 * @hwdescs.mem: hardware descriptors memory for the transfer
69 * @hwdescs.dma: device address of the hardware descriptors memory
70 * @hwdescs.size: size of the hardware descriptors in bytes
Laurent Pinchart87244fe2014-07-09 00:42:19 +020071 * @size: transfer size in bytes
72 * @cyclic: when set indicates that the DMA transfer is cyclic
73 */
74struct rcar_dmac_desc {
75 struct dma_async_tx_descriptor async_tx;
76 enum dma_transfer_direction direction;
77 unsigned int xfer_shift;
78 u32 chcr;
79
80 struct list_head node;
81 struct list_head chunks;
82 struct rcar_dmac_xfer_chunk *running;
Laurent Pinchartccadee92014-07-16 23:15:48 +020083 unsigned int nchunks;
84
85 struct {
Laurent Pinchart1ed13152014-07-19 00:05:14 +020086 bool use;
Laurent Pinchartccadee92014-07-16 23:15:48 +020087 struct rcar_dmac_hw_desc *mem;
88 dma_addr_t dma;
89 size_t size;
90 } hwdescs;
Laurent Pinchart87244fe2014-07-09 00:42:19 +020091
92 unsigned int size;
93 bool cyclic;
94};
95
96#define to_rcar_dmac_desc(d) container_of(d, struct rcar_dmac_desc, async_tx)
97
98/*
99 * struct rcar_dmac_desc_page - One page worth of descriptors
100 * @node: entry in the channel's pages list
101 * @descs: array of DMA descriptors
102 * @chunks: array of transfer chunk descriptors
103 */
104struct rcar_dmac_desc_page {
105 struct list_head node;
106
107 union {
108 struct rcar_dmac_desc descs[0];
109 struct rcar_dmac_xfer_chunk chunks[0];
110 };
111};
112
113#define RCAR_DMAC_DESCS_PER_PAGE \
114 ((PAGE_SIZE - offsetof(struct rcar_dmac_desc_page, descs)) / \
115 sizeof(struct rcar_dmac_desc))
116#define RCAR_DMAC_XFER_CHUNKS_PER_PAGE \
117 ((PAGE_SIZE - offsetof(struct rcar_dmac_desc_page, chunks)) / \
118 sizeof(struct rcar_dmac_xfer_chunk))
119
120/*
Niklas Söderlundc5ed08e2016-08-10 13:22:18 +0200121 * struct rcar_dmac_chan_slave - Slave configuration
122 * @slave_addr: slave memory address
123 * @xfer_size: size (in bytes) of hardware transfers
124 */
125struct rcar_dmac_chan_slave {
126 phys_addr_t slave_addr;
127 unsigned int xfer_size;
128};
129
130/*
Niklas Söderlund9f878602016-08-10 13:22:19 +0200131 * struct rcar_dmac_chan_map - Map of slave device phys to dma address
132 * @addr: slave dma address
133 * @dir: direction of mapping
134 * @slave: slave configuration that is mapped
135 */
136struct rcar_dmac_chan_map {
137 dma_addr_t addr;
138 enum dma_data_direction dir;
139 struct rcar_dmac_chan_slave slave;
140};
141
142/*
Laurent Pinchart87244fe2014-07-09 00:42:19 +0200143 * struct rcar_dmac_chan - R-Car Gen2 DMA Controller Channel
144 * @chan: base DMA channel object
145 * @iomem: channel I/O memory base
146 * @index: index of this channel in the controller
Niklas Söderlundc5ed08e2016-08-10 13:22:18 +0200147 * @src: slave memory address and size on the source side
148 * @dst: slave memory address and size on the destination side
Laurent Pinchart87244fe2014-07-09 00:42:19 +0200149 * @mid_rid: hardware MID/RID for the DMA client using this channel
150 * @lock: protects the channel CHCR register and the desc members
151 * @desc.free: list of free descriptors
152 * @desc.pending: list of pending descriptors (submitted with tx_submit)
153 * @desc.active: list of active descriptors (activated with issue_pending)
154 * @desc.done: list of completed descriptors
155 * @desc.wait: list of descriptors waiting for an ack
156 * @desc.running: the descriptor being processed (a member of the active list)
157 * @desc.chunks_free: list of free transfer chunk descriptors
158 * @desc.pages: list of pages used by allocated descriptors
159 */
160struct rcar_dmac_chan {
161 struct dma_chan chan;
162 void __iomem *iomem;
163 unsigned int index;
164
Niklas Söderlundc5ed08e2016-08-10 13:22:18 +0200165 struct rcar_dmac_chan_slave src;
166 struct rcar_dmac_chan_slave dst;
Niklas Söderlund9f878602016-08-10 13:22:19 +0200167 struct rcar_dmac_chan_map map;
Laurent Pinchart87244fe2014-07-09 00:42:19 +0200168 int mid_rid;
169
170 spinlock_t lock;
171
172 struct {
173 struct list_head free;
174 struct list_head pending;
175 struct list_head active;
176 struct list_head done;
177 struct list_head wait;
178 struct rcar_dmac_desc *running;
179
180 struct list_head chunks_free;
181
182 struct list_head pages;
183 } desc;
184};
185
186#define to_rcar_dmac_chan(c) container_of(c, struct rcar_dmac_chan, chan)
187
188/*
189 * struct rcar_dmac - R-Car Gen2 DMA Controller
190 * @engine: base DMA engine object
191 * @dev: the hardware device
192 * @iomem: remapped I/O memory base
193 * @n_channels: number of available channels
194 * @channels: array of DMAC channels
195 * @modules: bitmask of client modules in use
196 */
197struct rcar_dmac {
198 struct dma_device engine;
199 struct device *dev;
200 void __iomem *iomem;
201
202 unsigned int n_channels;
203 struct rcar_dmac_chan *channels;
204
Joe Perches08acf382015-05-19 18:37:50 -0700205 DECLARE_BITMAP(modules, 256);
Laurent Pinchart87244fe2014-07-09 00:42:19 +0200206};
207
208#define to_rcar_dmac(d) container_of(d, struct rcar_dmac, engine)
209
210/* -----------------------------------------------------------------------------
211 * Registers
212 */
213
214#define RCAR_DMAC_CHAN_OFFSET(i) (0x8000 + 0x80 * (i))
215
216#define RCAR_DMAISTA 0x0020
217#define RCAR_DMASEC 0x0030
218#define RCAR_DMAOR 0x0060
219#define RCAR_DMAOR_PRI_FIXED (0 << 8)
220#define RCAR_DMAOR_PRI_ROUND_ROBIN (3 << 8)
221#define RCAR_DMAOR_AE (1 << 2)
222#define RCAR_DMAOR_DME (1 << 0)
223#define RCAR_DMACHCLR 0x0080
224#define RCAR_DMADPSEC 0x00a0
225
226#define RCAR_DMASAR 0x0000
227#define RCAR_DMADAR 0x0004
228#define RCAR_DMATCR 0x0008
229#define RCAR_DMATCR_MASK 0x00ffffff
230#define RCAR_DMATSR 0x0028
231#define RCAR_DMACHCR 0x000c
232#define RCAR_DMACHCR_CAE (1 << 31)
233#define RCAR_DMACHCR_CAIE (1 << 30)
234#define RCAR_DMACHCR_DPM_DISABLED (0 << 28)
235#define RCAR_DMACHCR_DPM_ENABLED (1 << 28)
236#define RCAR_DMACHCR_DPM_REPEAT (2 << 28)
237#define RCAR_DMACHCR_DPM_INFINITE (3 << 28)
238#define RCAR_DMACHCR_RPT_SAR (1 << 27)
239#define RCAR_DMACHCR_RPT_DAR (1 << 26)
240#define RCAR_DMACHCR_RPT_TCR (1 << 25)
241#define RCAR_DMACHCR_DPB (1 << 22)
242#define RCAR_DMACHCR_DSE (1 << 19)
243#define RCAR_DMACHCR_DSIE (1 << 18)
244#define RCAR_DMACHCR_TS_1B ((0 << 20) | (0 << 3))
245#define RCAR_DMACHCR_TS_2B ((0 << 20) | (1 << 3))
246#define RCAR_DMACHCR_TS_4B ((0 << 20) | (2 << 3))
247#define RCAR_DMACHCR_TS_16B ((0 << 20) | (3 << 3))
248#define RCAR_DMACHCR_TS_32B ((1 << 20) | (0 << 3))
249#define RCAR_DMACHCR_TS_64B ((1 << 20) | (1 << 3))
250#define RCAR_DMACHCR_TS_8B ((1 << 20) | (3 << 3))
251#define RCAR_DMACHCR_DM_FIXED (0 << 14)
252#define RCAR_DMACHCR_DM_INC (1 << 14)
253#define RCAR_DMACHCR_DM_DEC (2 << 14)
254#define RCAR_DMACHCR_SM_FIXED (0 << 12)
255#define RCAR_DMACHCR_SM_INC (1 << 12)
256#define RCAR_DMACHCR_SM_DEC (2 << 12)
257#define RCAR_DMACHCR_RS_AUTO (4 << 8)
258#define RCAR_DMACHCR_RS_DMARS (8 << 8)
259#define RCAR_DMACHCR_IE (1 << 2)
260#define RCAR_DMACHCR_TE (1 << 1)
261#define RCAR_DMACHCR_DE (1 << 0)
262#define RCAR_DMATCRB 0x0018
263#define RCAR_DMATSRB 0x0038
264#define RCAR_DMACHCRB 0x001c
265#define RCAR_DMACHCRB_DCNT(n) ((n) << 24)
Laurent Pinchartccadee92014-07-16 23:15:48 +0200266#define RCAR_DMACHCRB_DPTR_MASK (0xff << 16)
267#define RCAR_DMACHCRB_DPTR_SHIFT 16
Laurent Pinchart87244fe2014-07-09 00:42:19 +0200268#define RCAR_DMACHCRB_DRST (1 << 15)
269#define RCAR_DMACHCRB_DTS (1 << 8)
270#define RCAR_DMACHCRB_SLM_NORMAL (0 << 4)
271#define RCAR_DMACHCRB_SLM_CLK(n) ((8 | (n)) << 4)
272#define RCAR_DMACHCRB_PRI(n) ((n) << 0)
273#define RCAR_DMARS 0x0040
274#define RCAR_DMABUFCR 0x0048
275#define RCAR_DMABUFCR_MBU(n) ((n) << 16)
276#define RCAR_DMABUFCR_ULB(n) ((n) << 0)
277#define RCAR_DMADPBASE 0x0050
278#define RCAR_DMADPBASE_MASK 0xfffffff0
279#define RCAR_DMADPBASE_SEL (1 << 0)
280#define RCAR_DMADPCR 0x0054
281#define RCAR_DMADPCR_DIPT(n) ((n) << 24)
282#define RCAR_DMAFIXSAR 0x0010
283#define RCAR_DMAFIXDAR 0x0014
284#define RCAR_DMAFIXDPBASE 0x0060
285
286/* Hardcode the MEMCPY transfer size to 4 bytes. */
287#define RCAR_DMAC_MEMCPY_XFER_SIZE 4
288
289/* -----------------------------------------------------------------------------
290 * Device access
291 */
292
293static void rcar_dmac_write(struct rcar_dmac *dmac, u32 reg, u32 data)
294{
295 if (reg == RCAR_DMAOR)
296 writew(data, dmac->iomem + reg);
297 else
298 writel(data, dmac->iomem + reg);
299}
300
301static u32 rcar_dmac_read(struct rcar_dmac *dmac, u32 reg)
302{
303 if (reg == RCAR_DMAOR)
304 return readw(dmac->iomem + reg);
305 else
306 return readl(dmac->iomem + reg);
307}
308
309static u32 rcar_dmac_chan_read(struct rcar_dmac_chan *chan, u32 reg)
310{
311 if (reg == RCAR_DMARS)
312 return readw(chan->iomem + reg);
313 else
314 return readl(chan->iomem + reg);
315}
316
317static void rcar_dmac_chan_write(struct rcar_dmac_chan *chan, u32 reg, u32 data)
318{
319 if (reg == RCAR_DMARS)
320 writew(data, chan->iomem + reg);
321 else
322 writel(data, chan->iomem + reg);
323}
324
325/* -----------------------------------------------------------------------------
326 * Initialization and configuration
327 */
328
329static bool rcar_dmac_chan_is_busy(struct rcar_dmac_chan *chan)
330{
331 u32 chcr = rcar_dmac_chan_read(chan, RCAR_DMACHCR);
332
Niklas Söderlund0f78e3b2016-06-30 17:15:16 +0200333 return !!(chcr & (RCAR_DMACHCR_DE | RCAR_DMACHCR_TE));
Laurent Pinchart87244fe2014-07-09 00:42:19 +0200334}
335
336static void rcar_dmac_chan_start_xfer(struct rcar_dmac_chan *chan)
337{
338 struct rcar_dmac_desc *desc = chan->desc.running;
Laurent Pinchartccadee92014-07-16 23:15:48 +0200339 u32 chcr = desc->chcr;
Laurent Pinchart87244fe2014-07-09 00:42:19 +0200340
341 WARN_ON_ONCE(rcar_dmac_chan_is_busy(chan));
342
Laurent Pinchart87244fe2014-07-09 00:42:19 +0200343 if (chan->mid_rid >= 0)
344 rcar_dmac_chan_write(chan, RCAR_DMARS, chan->mid_rid);
345
Laurent Pinchart1ed13152014-07-19 00:05:14 +0200346 if (desc->hwdescs.use) {
Laurent Pinchart3f463062015-01-27 18:33:29 +0200347 struct rcar_dmac_xfer_chunk *chunk;
348
Laurent Pinchartccadee92014-07-16 23:15:48 +0200349 dev_dbg(chan->chan.device->dev,
350 "chan%u: queue desc %p: %u@%pad\n",
351 chan->index, desc, desc->nchunks, &desc->hwdescs.dma);
Laurent Pinchart87244fe2014-07-09 00:42:19 +0200352
Laurent Pinchartccadee92014-07-16 23:15:48 +0200353#ifdef CONFIG_ARCH_DMA_ADDR_T_64BIT
354 rcar_dmac_chan_write(chan, RCAR_DMAFIXDPBASE,
355 desc->hwdescs.dma >> 32);
356#endif
357 rcar_dmac_chan_write(chan, RCAR_DMADPBASE,
358 (desc->hwdescs.dma & 0xfffffff0) |
359 RCAR_DMADPBASE_SEL);
360 rcar_dmac_chan_write(chan, RCAR_DMACHCRB,
361 RCAR_DMACHCRB_DCNT(desc->nchunks - 1) |
362 RCAR_DMACHCRB_DRST);
363
364 /*
Laurent Pinchart3f463062015-01-27 18:33:29 +0200365 * Errata: When descriptor memory is accessed through an IOMMU
366 * the DMADAR register isn't initialized automatically from the
367 * first descriptor at beginning of transfer by the DMAC like it
368 * should. Initialize it manually with the destination address
369 * of the first chunk.
370 */
371 chunk = list_first_entry(&desc->chunks,
372 struct rcar_dmac_xfer_chunk, node);
373 rcar_dmac_chan_write(chan, RCAR_DMADAR,
374 chunk->dst_addr & 0xffffffff);
375
376 /*
Laurent Pinchartccadee92014-07-16 23:15:48 +0200377 * Program the descriptor stage interrupt to occur after the end
378 * of the first stage.
379 */
380 rcar_dmac_chan_write(chan, RCAR_DMADPCR, RCAR_DMADPCR_DIPT(1));
381
382 chcr |= RCAR_DMACHCR_RPT_SAR | RCAR_DMACHCR_RPT_DAR
383 | RCAR_DMACHCR_RPT_TCR | RCAR_DMACHCR_DPB;
384
385 /*
386 * If the descriptor isn't cyclic enable normal descriptor mode
387 * and the transfer completion interrupt.
388 */
389 if (!desc->cyclic)
390 chcr |= RCAR_DMACHCR_DPM_ENABLED | RCAR_DMACHCR_IE;
391 /*
392 * If the descriptor is cyclic and has a callback enable the
393 * descriptor stage interrupt in infinite repeat mode.
394 */
395 else if (desc->async_tx.callback)
396 chcr |= RCAR_DMACHCR_DPM_INFINITE | RCAR_DMACHCR_DSIE;
397 /*
398 * Otherwise just select infinite repeat mode without any
399 * interrupt.
400 */
401 else
402 chcr |= RCAR_DMACHCR_DPM_INFINITE;
403 } else {
404 struct rcar_dmac_xfer_chunk *chunk = desc->running;
405
406 dev_dbg(chan->chan.device->dev,
407 "chan%u: queue chunk %p: %u@%pad -> %pad\n",
408 chan->index, chunk, chunk->size, &chunk->src_addr,
409 &chunk->dst_addr);
410
411#ifdef CONFIG_ARCH_DMA_ADDR_T_64BIT
412 rcar_dmac_chan_write(chan, RCAR_DMAFIXSAR,
413 chunk->src_addr >> 32);
414 rcar_dmac_chan_write(chan, RCAR_DMAFIXDAR,
415 chunk->dst_addr >> 32);
416#endif
417 rcar_dmac_chan_write(chan, RCAR_DMASAR,
418 chunk->src_addr & 0xffffffff);
419 rcar_dmac_chan_write(chan, RCAR_DMADAR,
420 chunk->dst_addr & 0xffffffff);
421 rcar_dmac_chan_write(chan, RCAR_DMATCR,
422 chunk->size >> desc->xfer_shift);
423
424 chcr |= RCAR_DMACHCR_DPM_DISABLED | RCAR_DMACHCR_IE;
425 }
426
427 rcar_dmac_chan_write(chan, RCAR_DMACHCR, chcr | RCAR_DMACHCR_DE);
Laurent Pinchart87244fe2014-07-09 00:42:19 +0200428}
429
430static int rcar_dmac_init(struct rcar_dmac *dmac)
431{
432 u16 dmaor;
433
434 /* Clear all channels and enable the DMAC globally. */
Kuninori Morimoto20c169a2016-03-03 17:25:53 +0900435 rcar_dmac_write(dmac, RCAR_DMACHCLR, GENMASK(dmac->n_channels - 1, 0));
Laurent Pinchart87244fe2014-07-09 00:42:19 +0200436 rcar_dmac_write(dmac, RCAR_DMAOR,
437 RCAR_DMAOR_PRI_FIXED | RCAR_DMAOR_DME);
438
439 dmaor = rcar_dmac_read(dmac, RCAR_DMAOR);
440 if ((dmaor & (RCAR_DMAOR_AE | RCAR_DMAOR_DME)) != RCAR_DMAOR_DME) {
441 dev_warn(dmac->dev, "DMAOR initialization failed.\n");
442 return -EIO;
443 }
444
445 return 0;
446}
447
448/* -----------------------------------------------------------------------------
449 * Descriptors submission
450 */
451
452static dma_cookie_t rcar_dmac_tx_submit(struct dma_async_tx_descriptor *tx)
453{
454 struct rcar_dmac_chan *chan = to_rcar_dmac_chan(tx->chan);
455 struct rcar_dmac_desc *desc = to_rcar_dmac_desc(tx);
456 unsigned long flags;
457 dma_cookie_t cookie;
458
459 spin_lock_irqsave(&chan->lock, flags);
460
461 cookie = dma_cookie_assign(tx);
462
463 dev_dbg(chan->chan.device->dev, "chan%u: submit #%d@%p\n",
464 chan->index, tx->cookie, desc);
465
466 list_add_tail(&desc->node, &chan->desc.pending);
467 desc->running = list_first_entry(&desc->chunks,
468 struct rcar_dmac_xfer_chunk, node);
469
470 spin_unlock_irqrestore(&chan->lock, flags);
471
472 return cookie;
473}
474
475/* -----------------------------------------------------------------------------
476 * Descriptors allocation and free
477 */
478
479/*
480 * rcar_dmac_desc_alloc - Allocate a page worth of DMA descriptors
481 * @chan: the DMA channel
482 * @gfp: allocation flags
483 */
484static int rcar_dmac_desc_alloc(struct rcar_dmac_chan *chan, gfp_t gfp)
485{
486 struct rcar_dmac_desc_page *page;
Kuninori Morimotod23c9a02015-05-21 03:48:38 +0000487 unsigned long flags;
Laurent Pinchart87244fe2014-07-09 00:42:19 +0200488 LIST_HEAD(list);
489 unsigned int i;
490
491 page = (void *)get_zeroed_page(gfp);
492 if (!page)
493 return -ENOMEM;
494
495 for (i = 0; i < RCAR_DMAC_DESCS_PER_PAGE; ++i) {
496 struct rcar_dmac_desc *desc = &page->descs[i];
497
498 dma_async_tx_descriptor_init(&desc->async_tx, &chan->chan);
499 desc->async_tx.tx_submit = rcar_dmac_tx_submit;
500 INIT_LIST_HEAD(&desc->chunks);
501
502 list_add_tail(&desc->node, &list);
503 }
504
Kuninori Morimotod23c9a02015-05-21 03:48:38 +0000505 spin_lock_irqsave(&chan->lock, flags);
Laurent Pinchart87244fe2014-07-09 00:42:19 +0200506 list_splice_tail(&list, &chan->desc.free);
507 list_add_tail(&page->node, &chan->desc.pages);
Kuninori Morimotod23c9a02015-05-21 03:48:38 +0000508 spin_unlock_irqrestore(&chan->lock, flags);
Laurent Pinchart87244fe2014-07-09 00:42:19 +0200509
510 return 0;
511}
512
513/*
514 * rcar_dmac_desc_put - Release a DMA transfer descriptor
515 * @chan: the DMA channel
516 * @desc: the descriptor
517 *
518 * Put the descriptor and its transfer chunk descriptors back in the channel's
Laurent Pinchart1ed13152014-07-19 00:05:14 +0200519 * free descriptors lists. The descriptor's chunks list will be reinitialized to
520 * an empty list as a result.
Laurent Pinchart87244fe2014-07-09 00:42:19 +0200521 *
Laurent Pinchartccadee92014-07-16 23:15:48 +0200522 * The descriptor must have been removed from the channel's lists before calling
523 * this function.
Laurent Pinchart87244fe2014-07-09 00:42:19 +0200524 */
525static void rcar_dmac_desc_put(struct rcar_dmac_chan *chan,
526 struct rcar_dmac_desc *desc)
527{
Laurent Pinchartf3915072015-01-27 15:52:13 +0200528 unsigned long flags;
529
530 spin_lock_irqsave(&chan->lock, flags);
Laurent Pinchart87244fe2014-07-09 00:42:19 +0200531 list_splice_tail_init(&desc->chunks, &chan->desc.chunks_free);
Kuninori Morimoto3565fe52016-05-30 00:41:48 +0000532 list_add(&desc->node, &chan->desc.free);
Laurent Pinchartf3915072015-01-27 15:52:13 +0200533 spin_unlock_irqrestore(&chan->lock, flags);
Laurent Pinchart87244fe2014-07-09 00:42:19 +0200534}
535
536static void rcar_dmac_desc_recycle_acked(struct rcar_dmac_chan *chan)
537{
538 struct rcar_dmac_desc *desc, *_desc;
Kuninori Morimotod23c9a02015-05-21 03:48:38 +0000539 unsigned long flags;
Laurent Pinchartccadee92014-07-16 23:15:48 +0200540 LIST_HEAD(list);
Laurent Pinchart87244fe2014-07-09 00:42:19 +0200541
Laurent Pinchartccadee92014-07-16 23:15:48 +0200542 /*
543 * We have to temporarily move all descriptors from the wait list to a
544 * local list as iterating over the wait list, even with
545 * list_for_each_entry_safe, isn't safe if we release the channel lock
546 * around the rcar_dmac_desc_put() call.
547 */
Kuninori Morimotod23c9a02015-05-21 03:48:38 +0000548 spin_lock_irqsave(&chan->lock, flags);
Laurent Pinchartccadee92014-07-16 23:15:48 +0200549 list_splice_init(&chan->desc.wait, &list);
Kuninori Morimotod23c9a02015-05-21 03:48:38 +0000550 spin_unlock_irqrestore(&chan->lock, flags);
Laurent Pinchartccadee92014-07-16 23:15:48 +0200551
552 list_for_each_entry_safe(desc, _desc, &list, node) {
Laurent Pinchart87244fe2014-07-09 00:42:19 +0200553 if (async_tx_test_ack(&desc->async_tx)) {
554 list_del(&desc->node);
555 rcar_dmac_desc_put(chan, desc);
556 }
557 }
Laurent Pinchartccadee92014-07-16 23:15:48 +0200558
559 if (list_empty(&list))
560 return;
561
562 /* Put the remaining descriptors back in the wait list. */
Kuninori Morimotod23c9a02015-05-21 03:48:38 +0000563 spin_lock_irqsave(&chan->lock, flags);
Laurent Pinchartccadee92014-07-16 23:15:48 +0200564 list_splice(&list, &chan->desc.wait);
Kuninori Morimotod23c9a02015-05-21 03:48:38 +0000565 spin_unlock_irqrestore(&chan->lock, flags);
Laurent Pinchart87244fe2014-07-09 00:42:19 +0200566}
567
568/*
569 * rcar_dmac_desc_get - Allocate a descriptor for a DMA transfer
570 * @chan: the DMA channel
571 *
572 * Locking: This function must be called in a non-atomic context.
573 *
574 * Return: A pointer to the allocated descriptor or NULL if no descriptor can
575 * be allocated.
576 */
577static struct rcar_dmac_desc *rcar_dmac_desc_get(struct rcar_dmac_chan *chan)
578{
579 struct rcar_dmac_desc *desc;
Kuninori Morimotod23c9a02015-05-21 03:48:38 +0000580 unsigned long flags;
Laurent Pinchart87244fe2014-07-09 00:42:19 +0200581 int ret;
582
Laurent Pinchart87244fe2014-07-09 00:42:19 +0200583 /* Recycle acked descriptors before attempting allocation. */
584 rcar_dmac_desc_recycle_acked(chan);
585
Kuninori Morimotod23c9a02015-05-21 03:48:38 +0000586 spin_lock_irqsave(&chan->lock, flags);
Laurent Pinchartccadee92014-07-16 23:15:48 +0200587
Laurent Pincharta55e07c2015-01-08 18:29:25 +0200588 while (list_empty(&chan->desc.free)) {
589 /*
590 * No free descriptors, allocate a page worth of them and try
591 * again, as someone else could race us to get the newly
592 * allocated descriptors. If the allocation fails return an
593 * error.
594 */
Kuninori Morimotod23c9a02015-05-21 03:48:38 +0000595 spin_unlock_irqrestore(&chan->lock, flags);
Laurent Pincharta55e07c2015-01-08 18:29:25 +0200596 ret = rcar_dmac_desc_alloc(chan, GFP_NOWAIT);
597 if (ret < 0)
598 return NULL;
Kuninori Morimotod23c9a02015-05-21 03:48:38 +0000599 spin_lock_irqsave(&chan->lock, flags);
Laurent Pincharta55e07c2015-01-08 18:29:25 +0200600 }
Laurent Pinchart87244fe2014-07-09 00:42:19 +0200601
Laurent Pincharta55e07c2015-01-08 18:29:25 +0200602 desc = list_first_entry(&chan->desc.free, struct rcar_dmac_desc, node);
603 list_del(&desc->node);
Laurent Pinchart87244fe2014-07-09 00:42:19 +0200604
Kuninori Morimotod23c9a02015-05-21 03:48:38 +0000605 spin_unlock_irqrestore(&chan->lock, flags);
Laurent Pinchart87244fe2014-07-09 00:42:19 +0200606
607 return desc;
608}
609
610/*
611 * rcar_dmac_xfer_chunk_alloc - Allocate a page worth of transfer chunks
612 * @chan: the DMA channel
613 * @gfp: allocation flags
614 */
615static int rcar_dmac_xfer_chunk_alloc(struct rcar_dmac_chan *chan, gfp_t gfp)
616{
617 struct rcar_dmac_desc_page *page;
Kuninori Morimotod23c9a02015-05-21 03:48:38 +0000618 unsigned long flags;
Laurent Pinchart87244fe2014-07-09 00:42:19 +0200619 LIST_HEAD(list);
620 unsigned int i;
621
622 page = (void *)get_zeroed_page(gfp);
623 if (!page)
624 return -ENOMEM;
625
626 for (i = 0; i < RCAR_DMAC_XFER_CHUNKS_PER_PAGE; ++i) {
627 struct rcar_dmac_xfer_chunk *chunk = &page->chunks[i];
628
629 list_add_tail(&chunk->node, &list);
630 }
631
Kuninori Morimotod23c9a02015-05-21 03:48:38 +0000632 spin_lock_irqsave(&chan->lock, flags);
Laurent Pinchart87244fe2014-07-09 00:42:19 +0200633 list_splice_tail(&list, &chan->desc.chunks_free);
634 list_add_tail(&page->node, &chan->desc.pages);
Kuninori Morimotod23c9a02015-05-21 03:48:38 +0000635 spin_unlock_irqrestore(&chan->lock, flags);
Laurent Pinchart87244fe2014-07-09 00:42:19 +0200636
637 return 0;
638}
639
640/*
641 * rcar_dmac_xfer_chunk_get - Allocate a transfer chunk for a DMA transfer
642 * @chan: the DMA channel
643 *
644 * Locking: This function must be called in a non-atomic context.
645 *
646 * Return: A pointer to the allocated transfer chunk descriptor or NULL if no
647 * descriptor can be allocated.
648 */
649static struct rcar_dmac_xfer_chunk *
650rcar_dmac_xfer_chunk_get(struct rcar_dmac_chan *chan)
651{
652 struct rcar_dmac_xfer_chunk *chunk;
Kuninori Morimotod23c9a02015-05-21 03:48:38 +0000653 unsigned long flags;
Laurent Pinchart87244fe2014-07-09 00:42:19 +0200654 int ret;
655
Kuninori Morimotod23c9a02015-05-21 03:48:38 +0000656 spin_lock_irqsave(&chan->lock, flags);
Laurent Pinchart87244fe2014-07-09 00:42:19 +0200657
Laurent Pincharta55e07c2015-01-08 18:29:25 +0200658 while (list_empty(&chan->desc.chunks_free)) {
659 /*
660 * No free descriptors, allocate a page worth of them and try
661 * again, as someone else could race us to get the newly
662 * allocated descriptors. If the allocation fails return an
663 * error.
664 */
Kuninori Morimotod23c9a02015-05-21 03:48:38 +0000665 spin_unlock_irqrestore(&chan->lock, flags);
Laurent Pincharta55e07c2015-01-08 18:29:25 +0200666 ret = rcar_dmac_xfer_chunk_alloc(chan, GFP_NOWAIT);
667 if (ret < 0)
668 return NULL;
Kuninori Morimotod23c9a02015-05-21 03:48:38 +0000669 spin_lock_irqsave(&chan->lock, flags);
Laurent Pincharta55e07c2015-01-08 18:29:25 +0200670 }
Laurent Pinchart87244fe2014-07-09 00:42:19 +0200671
Laurent Pincharta55e07c2015-01-08 18:29:25 +0200672 chunk = list_first_entry(&chan->desc.chunks_free,
673 struct rcar_dmac_xfer_chunk, node);
674 list_del(&chunk->node);
Laurent Pinchart87244fe2014-07-09 00:42:19 +0200675
Kuninori Morimotod23c9a02015-05-21 03:48:38 +0000676 spin_unlock_irqrestore(&chan->lock, flags);
Laurent Pinchart87244fe2014-07-09 00:42:19 +0200677
678 return chunk;
679}
680
Laurent Pinchart1ed13152014-07-19 00:05:14 +0200681static void rcar_dmac_realloc_hwdesc(struct rcar_dmac_chan *chan,
682 struct rcar_dmac_desc *desc, size_t size)
683{
684 /*
685 * dma_alloc_coherent() allocates memory in page size increments. To
686 * avoid reallocating the hardware descriptors when the allocated size
687 * wouldn't change align the requested size to a multiple of the page
688 * size.
689 */
690 size = PAGE_ALIGN(size);
691
692 if (desc->hwdescs.size == size)
693 return;
694
695 if (desc->hwdescs.mem) {
Laurent Pinchart6a634802015-01-27 15:58:53 +0200696 dma_free_coherent(chan->chan.device->dev, desc->hwdescs.size,
697 desc->hwdescs.mem, desc->hwdescs.dma);
Laurent Pinchart1ed13152014-07-19 00:05:14 +0200698 desc->hwdescs.mem = NULL;
699 desc->hwdescs.size = 0;
700 }
701
702 if (!size)
703 return;
704
Laurent Pinchart6a634802015-01-27 15:58:53 +0200705 desc->hwdescs.mem = dma_alloc_coherent(chan->chan.device->dev, size,
706 &desc->hwdescs.dma, GFP_NOWAIT);
Laurent Pinchart1ed13152014-07-19 00:05:14 +0200707 if (!desc->hwdescs.mem)
708 return;
709
710 desc->hwdescs.size = size;
711}
712
Jürg Billeteree4b8762014-11-25 15:10:17 +0100713static int rcar_dmac_fill_hwdesc(struct rcar_dmac_chan *chan,
714 struct rcar_dmac_desc *desc)
Laurent Pinchartccadee92014-07-16 23:15:48 +0200715{
716 struct rcar_dmac_xfer_chunk *chunk;
717 struct rcar_dmac_hw_desc *hwdesc;
Laurent Pinchartccadee92014-07-16 23:15:48 +0200718
Laurent Pinchart1ed13152014-07-19 00:05:14 +0200719 rcar_dmac_realloc_hwdesc(chan, desc, desc->nchunks * sizeof(*hwdesc));
720
721 hwdesc = desc->hwdescs.mem;
Laurent Pinchartccadee92014-07-16 23:15:48 +0200722 if (!hwdesc)
Jürg Billeteree4b8762014-11-25 15:10:17 +0100723 return -ENOMEM;
Laurent Pinchartccadee92014-07-16 23:15:48 +0200724
Laurent Pinchartccadee92014-07-16 23:15:48 +0200725 list_for_each_entry(chunk, &desc->chunks, node) {
726 hwdesc->sar = chunk->src_addr;
727 hwdesc->dar = chunk->dst_addr;
728 hwdesc->tcr = chunk->size >> desc->xfer_shift;
729 hwdesc++;
730 }
Jürg Billeteree4b8762014-11-25 15:10:17 +0100731
732 return 0;
Laurent Pinchartccadee92014-07-16 23:15:48 +0200733}
734
Laurent Pinchart87244fe2014-07-09 00:42:19 +0200735/* -----------------------------------------------------------------------------
736 * Stop and reset
737 */
738
739static void rcar_dmac_chan_halt(struct rcar_dmac_chan *chan)
740{
741 u32 chcr = rcar_dmac_chan_read(chan, RCAR_DMACHCR);
742
Laurent Pinchartccadee92014-07-16 23:15:48 +0200743 chcr &= ~(RCAR_DMACHCR_DSE | RCAR_DMACHCR_DSIE | RCAR_DMACHCR_IE |
744 RCAR_DMACHCR_TE | RCAR_DMACHCR_DE);
Laurent Pinchart87244fe2014-07-09 00:42:19 +0200745 rcar_dmac_chan_write(chan, RCAR_DMACHCR, chcr);
746}
747
748static void rcar_dmac_chan_reinit(struct rcar_dmac_chan *chan)
749{
750 struct rcar_dmac_desc *desc, *_desc;
751 unsigned long flags;
752 LIST_HEAD(descs);
753
754 spin_lock_irqsave(&chan->lock, flags);
755
756 /* Move all non-free descriptors to the local lists. */
757 list_splice_init(&chan->desc.pending, &descs);
758 list_splice_init(&chan->desc.active, &descs);
759 list_splice_init(&chan->desc.done, &descs);
760 list_splice_init(&chan->desc.wait, &descs);
761
762 chan->desc.running = NULL;
763
764 spin_unlock_irqrestore(&chan->lock, flags);
765
766 list_for_each_entry_safe(desc, _desc, &descs, node) {
767 list_del(&desc->node);
768 rcar_dmac_desc_put(chan, desc);
769 }
770}
771
772static void rcar_dmac_stop(struct rcar_dmac *dmac)
773{
774 rcar_dmac_write(dmac, RCAR_DMAOR, 0);
775}
776
777static void rcar_dmac_abort(struct rcar_dmac *dmac)
778{
779 unsigned int i;
780
781 /* Stop all channels. */
782 for (i = 0; i < dmac->n_channels; ++i) {
783 struct rcar_dmac_chan *chan = &dmac->channels[i];
784
785 /* Stop and reinitialize the channel. */
786 spin_lock(&chan->lock);
787 rcar_dmac_chan_halt(chan);
788 spin_unlock(&chan->lock);
789
790 rcar_dmac_chan_reinit(chan);
791 }
792}
793
794/* -----------------------------------------------------------------------------
795 * Descriptors preparation
796 */
797
798static void rcar_dmac_chan_configure_desc(struct rcar_dmac_chan *chan,
799 struct rcar_dmac_desc *desc)
800{
801 static const u32 chcr_ts[] = {
802 RCAR_DMACHCR_TS_1B, RCAR_DMACHCR_TS_2B,
803 RCAR_DMACHCR_TS_4B, RCAR_DMACHCR_TS_8B,
804 RCAR_DMACHCR_TS_16B, RCAR_DMACHCR_TS_32B,
805 RCAR_DMACHCR_TS_64B,
806 };
807
808 unsigned int xfer_size;
809 u32 chcr;
810
811 switch (desc->direction) {
812 case DMA_DEV_TO_MEM:
813 chcr = RCAR_DMACHCR_DM_INC | RCAR_DMACHCR_SM_FIXED
814 | RCAR_DMACHCR_RS_DMARS;
Niklas Söderlundc5ed08e2016-08-10 13:22:18 +0200815 xfer_size = chan->src.xfer_size;
Laurent Pinchart87244fe2014-07-09 00:42:19 +0200816 break;
817
818 case DMA_MEM_TO_DEV:
819 chcr = RCAR_DMACHCR_DM_FIXED | RCAR_DMACHCR_SM_INC
820 | RCAR_DMACHCR_RS_DMARS;
Niklas Söderlundc5ed08e2016-08-10 13:22:18 +0200821 xfer_size = chan->dst.xfer_size;
Laurent Pinchart87244fe2014-07-09 00:42:19 +0200822 break;
823
824 case DMA_MEM_TO_MEM:
825 default:
826 chcr = RCAR_DMACHCR_DM_INC | RCAR_DMACHCR_SM_INC
827 | RCAR_DMACHCR_RS_AUTO;
828 xfer_size = RCAR_DMAC_MEMCPY_XFER_SIZE;
829 break;
830 }
831
832 desc->xfer_shift = ilog2(xfer_size);
833 desc->chcr = chcr | chcr_ts[desc->xfer_shift];
834}
835
836/*
837 * rcar_dmac_chan_prep_sg - prepare transfer descriptors from an SG list
838 *
839 * Common routine for public (MEMCPY) and slave DMA. The MEMCPY case is also
840 * converted to scatter-gather to guarantee consistent locking and a correct
841 * list manipulation. For slave DMA direction carries the usual meaning, and,
842 * logically, the SG list is RAM and the addr variable contains slave address,
843 * e.g., the FIFO I/O register. For MEMCPY direction equals DMA_MEM_TO_MEM
844 * and the SG list contains only one element and points at the source buffer.
845 */
846static struct dma_async_tx_descriptor *
847rcar_dmac_chan_prep_sg(struct rcar_dmac_chan *chan, struct scatterlist *sgl,
848 unsigned int sg_len, dma_addr_t dev_addr,
849 enum dma_transfer_direction dir, unsigned long dma_flags,
850 bool cyclic)
851{
852 struct rcar_dmac_xfer_chunk *chunk;
853 struct rcar_dmac_desc *desc;
854 struct scatterlist *sg;
Laurent Pinchartccadee92014-07-16 23:15:48 +0200855 unsigned int nchunks = 0;
Laurent Pinchart87244fe2014-07-09 00:42:19 +0200856 unsigned int max_chunk_size;
857 unsigned int full_size = 0;
Laurent Pinchartccadee92014-07-16 23:15:48 +0200858 bool highmem = false;
Laurent Pinchart87244fe2014-07-09 00:42:19 +0200859 unsigned int i;
860
861 desc = rcar_dmac_desc_get(chan);
862 if (!desc)
863 return NULL;
864
865 desc->async_tx.flags = dma_flags;
866 desc->async_tx.cookie = -EBUSY;
867
868 desc->cyclic = cyclic;
869 desc->direction = dir;
870
871 rcar_dmac_chan_configure_desc(chan, desc);
872
Yoshihiro Shimoda12700762018-02-14 18:40:12 +0900873 max_chunk_size = RCAR_DMATCR_MASK << desc->xfer_shift;
Laurent Pinchart87244fe2014-07-09 00:42:19 +0200874
875 /*
876 * Allocate and fill the transfer chunk descriptors. We own the only
877 * reference to the DMA descriptor, there's no need for locking.
878 */
879 for_each_sg(sgl, sg, sg_len, i) {
880 dma_addr_t mem_addr = sg_dma_address(sg);
881 unsigned int len = sg_dma_len(sg);
882
883 full_size += len;
884
885 while (len) {
886 unsigned int size = min(len, max_chunk_size);
887
888#ifdef CONFIG_ARCH_DMA_ADDR_T_64BIT
889 /*
890 * Prevent individual transfers from crossing 4GB
891 * boundaries.
892 */
893 if (dev_addr >> 32 != (dev_addr + size - 1) >> 32)
894 size = ALIGN(dev_addr, 1ULL << 32) - dev_addr;
895 if (mem_addr >> 32 != (mem_addr + size - 1) >> 32)
896 size = ALIGN(mem_addr, 1ULL << 32) - mem_addr;
Laurent Pinchartccadee92014-07-16 23:15:48 +0200897
898 /*
899 * Check if either of the source or destination address
900 * can't be expressed in 32 bits. If so we can't use
901 * hardware descriptor lists.
902 */
903 if (dev_addr >> 32 || mem_addr >> 32)
904 highmem = true;
Laurent Pinchart87244fe2014-07-09 00:42:19 +0200905#endif
906
907 chunk = rcar_dmac_xfer_chunk_get(chan);
908 if (!chunk) {
909 rcar_dmac_desc_put(chan, desc);
910 return NULL;
911 }
912
913 if (dir == DMA_DEV_TO_MEM) {
914 chunk->src_addr = dev_addr;
915 chunk->dst_addr = mem_addr;
916 } else {
917 chunk->src_addr = mem_addr;
918 chunk->dst_addr = dev_addr;
919 }
920
921 chunk->size = size;
922
923 dev_dbg(chan->chan.device->dev,
924 "chan%u: chunk %p/%p sgl %u@%p, %u/%u %pad -> %pad\n",
925 chan->index, chunk, desc, i, sg, size, len,
926 &chunk->src_addr, &chunk->dst_addr);
927
928 mem_addr += size;
929 if (dir == DMA_MEM_TO_MEM)
930 dev_addr += size;
931
932 len -= size;
933
934 list_add_tail(&chunk->node, &desc->chunks);
Laurent Pinchartccadee92014-07-16 23:15:48 +0200935 nchunks++;
Laurent Pinchart87244fe2014-07-09 00:42:19 +0200936 }
937 }
938
Laurent Pinchartccadee92014-07-16 23:15:48 +0200939 desc->nchunks = nchunks;
Laurent Pinchart87244fe2014-07-09 00:42:19 +0200940 desc->size = full_size;
941
Laurent Pinchartccadee92014-07-16 23:15:48 +0200942 /*
943 * Use hardware descriptor lists if possible when more than one chunk
944 * needs to be transferred (otherwise they don't make much sense).
945 *
946 * The highmem check currently covers the whole transfer. As an
947 * optimization we could use descriptor lists for consecutive lowmem
948 * chunks and direct manual mode for highmem chunks. Whether the
949 * performance improvement would be significant enough compared to the
950 * additional complexity remains to be investigated.
951 */
Laurent Pinchart1ed13152014-07-19 00:05:14 +0200952 desc->hwdescs.use = !highmem && nchunks > 1;
Jürg Billeteree4b8762014-11-25 15:10:17 +0100953 if (desc->hwdescs.use) {
954 if (rcar_dmac_fill_hwdesc(chan, desc) < 0)
955 desc->hwdescs.use = false;
956 }
Laurent Pinchartccadee92014-07-16 23:15:48 +0200957
Laurent Pinchart87244fe2014-07-09 00:42:19 +0200958 return &desc->async_tx;
959}
960
961/* -----------------------------------------------------------------------------
962 * DMA engine operations
963 */
964
965static int rcar_dmac_alloc_chan_resources(struct dma_chan *chan)
966{
967 struct rcar_dmac_chan *rchan = to_rcar_dmac_chan(chan);
968 int ret;
969
Laurent Pinchart87244fe2014-07-09 00:42:19 +0200970 INIT_LIST_HEAD(&rchan->desc.chunks_free);
971 INIT_LIST_HEAD(&rchan->desc.pages);
972
973 /* Preallocate descriptors. */
974 ret = rcar_dmac_xfer_chunk_alloc(rchan, GFP_KERNEL);
975 if (ret < 0)
976 return -ENOMEM;
977
978 ret = rcar_dmac_desc_alloc(rchan, GFP_KERNEL);
979 if (ret < 0)
980 return -ENOMEM;
981
982 return pm_runtime_get_sync(chan->device->dev);
983}
984
985static void rcar_dmac_free_chan_resources(struct dma_chan *chan)
986{
987 struct rcar_dmac_chan *rchan = to_rcar_dmac_chan(chan);
988 struct rcar_dmac *dmac = to_rcar_dmac(chan->device);
Niklas Söderlund172270c2017-01-11 15:39:31 +0100989 struct rcar_dmac_chan_map *map = &rchan->map;
Laurent Pinchart87244fe2014-07-09 00:42:19 +0200990 struct rcar_dmac_desc_page *page, *_page;
Laurent Pinchart1ed13152014-07-19 00:05:14 +0200991 struct rcar_dmac_desc *desc;
992 LIST_HEAD(list);
Laurent Pinchart87244fe2014-07-09 00:42:19 +0200993
994 /* Protect against ISR */
995 spin_lock_irq(&rchan->lock);
996 rcar_dmac_chan_halt(rchan);
997 spin_unlock_irq(&rchan->lock);
998
999 /* Now no new interrupts will occur */
1000
1001 if (rchan->mid_rid >= 0) {
1002 /* The caller is holding dma_list_mutex */
1003 clear_bit(rchan->mid_rid, dmac->modules);
1004 rchan->mid_rid = -EINVAL;
1005 }
1006
Laurent Pinchartf7638c92015-01-27 15:58:53 +02001007 list_splice_init(&rchan->desc.free, &list);
1008 list_splice_init(&rchan->desc.pending, &list);
1009 list_splice_init(&rchan->desc.active, &list);
1010 list_splice_init(&rchan->desc.done, &list);
1011 list_splice_init(&rchan->desc.wait, &list);
Laurent Pinchart1ed13152014-07-19 00:05:14 +02001012
Muhammad Hamza Farooq48c73652016-06-30 17:15:17 +02001013 rchan->desc.running = NULL;
1014
Laurent Pinchart1ed13152014-07-19 00:05:14 +02001015 list_for_each_entry(desc, &list, node)
1016 rcar_dmac_realloc_hwdesc(rchan, desc, 0);
1017
Laurent Pinchart87244fe2014-07-09 00:42:19 +02001018 list_for_each_entry_safe(page, _page, &rchan->desc.pages, node) {
1019 list_del(&page->node);
1020 free_page((unsigned long)page);
1021 }
1022
Niklas Söderlund172270c2017-01-11 15:39:31 +01001023 /* Remove slave mapping if present. */
1024 if (map->slave.xfer_size) {
1025 dma_unmap_resource(chan->device->dev, map->addr,
1026 map->slave.xfer_size, map->dir, 0);
1027 map->slave.xfer_size = 0;
1028 }
1029
Laurent Pinchart87244fe2014-07-09 00:42:19 +02001030 pm_runtime_put(chan->device->dev);
1031}
1032
1033static struct dma_async_tx_descriptor *
1034rcar_dmac_prep_dma_memcpy(struct dma_chan *chan, dma_addr_t dma_dest,
1035 dma_addr_t dma_src, size_t len, unsigned long flags)
1036{
1037 struct rcar_dmac_chan *rchan = to_rcar_dmac_chan(chan);
1038 struct scatterlist sgl;
1039
1040 if (!len)
1041 return NULL;
1042
1043 sg_init_table(&sgl, 1);
1044 sg_set_page(&sgl, pfn_to_page(PFN_DOWN(dma_src)), len,
1045 offset_in_page(dma_src));
1046 sg_dma_address(&sgl) = dma_src;
1047 sg_dma_len(&sgl) = len;
1048
1049 return rcar_dmac_chan_prep_sg(rchan, &sgl, 1, dma_dest,
1050 DMA_MEM_TO_MEM, flags, false);
1051}
1052
Niklas Söderlund9f878602016-08-10 13:22:19 +02001053static int rcar_dmac_map_slave_addr(struct dma_chan *chan,
1054 enum dma_transfer_direction dir)
1055{
1056 struct rcar_dmac_chan *rchan = to_rcar_dmac_chan(chan);
1057 struct rcar_dmac_chan_map *map = &rchan->map;
1058 phys_addr_t dev_addr;
1059 size_t dev_size;
1060 enum dma_data_direction dev_dir;
1061
1062 if (dir == DMA_DEV_TO_MEM) {
1063 dev_addr = rchan->src.slave_addr;
1064 dev_size = rchan->src.xfer_size;
1065 dev_dir = DMA_TO_DEVICE;
1066 } else {
1067 dev_addr = rchan->dst.slave_addr;
1068 dev_size = rchan->dst.xfer_size;
1069 dev_dir = DMA_FROM_DEVICE;
1070 }
1071
1072 /* Reuse current map if possible. */
1073 if (dev_addr == map->slave.slave_addr &&
1074 dev_size == map->slave.xfer_size &&
1075 dev_dir == map->dir)
1076 return 0;
1077
1078 /* Remove old mapping if present. */
1079 if (map->slave.xfer_size)
1080 dma_unmap_resource(chan->device->dev, map->addr,
1081 map->slave.xfer_size, map->dir, 0);
1082 map->slave.xfer_size = 0;
1083
1084 /* Create new slave address map. */
1085 map->addr = dma_map_resource(chan->device->dev, dev_addr, dev_size,
1086 dev_dir, 0);
1087
1088 if (dma_mapping_error(chan->device->dev, map->addr)) {
1089 dev_err(chan->device->dev,
1090 "chan%u: failed to map %zx@%pap", rchan->index,
1091 dev_size, &dev_addr);
1092 return -EIO;
1093 }
1094
1095 dev_dbg(chan->device->dev, "chan%u: map %zx@%pap to %pad dir: %s\n",
1096 rchan->index, dev_size, &dev_addr, &map->addr,
1097 dev_dir == DMA_TO_DEVICE ? "DMA_TO_DEVICE" : "DMA_FROM_DEVICE");
1098
1099 map->slave.slave_addr = dev_addr;
1100 map->slave.xfer_size = dev_size;
1101 map->dir = dev_dir;
1102
1103 return 0;
1104}
1105
Laurent Pinchart87244fe2014-07-09 00:42:19 +02001106static struct dma_async_tx_descriptor *
1107rcar_dmac_prep_slave_sg(struct dma_chan *chan, struct scatterlist *sgl,
1108 unsigned int sg_len, enum dma_transfer_direction dir,
1109 unsigned long flags, void *context)
1110{
1111 struct rcar_dmac_chan *rchan = to_rcar_dmac_chan(chan);
Laurent Pinchart87244fe2014-07-09 00:42:19 +02001112
1113 /* Someone calling slave DMA on a generic channel? */
Geert Uytterhoeven1235f5e2019-06-24 14:38:18 +02001114 if (rchan->mid_rid < 0 || !sg_len || !sg_dma_len(sgl)) {
Laurent Pinchart87244fe2014-07-09 00:42:19 +02001115 dev_warn(chan->device->dev,
1116 "%s: bad parameter: len=%d, id=%d\n",
1117 __func__, sg_len, rchan->mid_rid);
1118 return NULL;
1119 }
1120
Niklas Söderlund9f878602016-08-10 13:22:19 +02001121 if (rcar_dmac_map_slave_addr(chan, dir))
1122 return NULL;
1123
1124 return rcar_dmac_chan_prep_sg(rchan, sgl, sg_len, rchan->map.addr,
Laurent Pinchart87244fe2014-07-09 00:42:19 +02001125 dir, flags, false);
1126}
1127
1128#define RCAR_DMAC_MAX_SG_LEN 32
1129
1130static struct dma_async_tx_descriptor *
1131rcar_dmac_prep_dma_cyclic(struct dma_chan *chan, dma_addr_t buf_addr,
1132 size_t buf_len, size_t period_len,
1133 enum dma_transfer_direction dir, unsigned long flags)
1134{
1135 struct rcar_dmac_chan *rchan = to_rcar_dmac_chan(chan);
1136 struct dma_async_tx_descriptor *desc;
1137 struct scatterlist *sgl;
Laurent Pinchart87244fe2014-07-09 00:42:19 +02001138 unsigned int sg_len;
1139 unsigned int i;
1140
1141 /* Someone calling slave DMA on a generic channel? */
1142 if (rchan->mid_rid < 0 || buf_len < period_len) {
1143 dev_warn(chan->device->dev,
1144 "%s: bad parameter: buf_len=%zu, period_len=%zu, id=%d\n",
1145 __func__, buf_len, period_len, rchan->mid_rid);
1146 return NULL;
1147 }
1148
Niklas Söderlund9f878602016-08-10 13:22:19 +02001149 if (rcar_dmac_map_slave_addr(chan, dir))
1150 return NULL;
1151
Laurent Pinchart87244fe2014-07-09 00:42:19 +02001152 sg_len = buf_len / period_len;
1153 if (sg_len > RCAR_DMAC_MAX_SG_LEN) {
1154 dev_err(chan->device->dev,
1155 "chan%u: sg length %d exceds limit %d",
1156 rchan->index, sg_len, RCAR_DMAC_MAX_SG_LEN);
1157 return NULL;
1158 }
1159
1160 /*
1161 * Allocate the sg list dynamically as it would consume too much stack
1162 * space.
1163 */
1164 sgl = kcalloc(sg_len, sizeof(*sgl), GFP_NOWAIT);
1165 if (!sgl)
1166 return NULL;
1167
1168 sg_init_table(sgl, sg_len);
1169
1170 for (i = 0; i < sg_len; ++i) {
1171 dma_addr_t src = buf_addr + (period_len * i);
1172
1173 sg_set_page(&sgl[i], pfn_to_page(PFN_DOWN(src)), period_len,
1174 offset_in_page(src));
1175 sg_dma_address(&sgl[i]) = src;
1176 sg_dma_len(&sgl[i]) = period_len;
1177 }
1178
Niklas Söderlund9f878602016-08-10 13:22:19 +02001179 desc = rcar_dmac_chan_prep_sg(rchan, sgl, sg_len, rchan->map.addr,
Laurent Pinchart87244fe2014-07-09 00:42:19 +02001180 dir, flags, true);
1181
1182 kfree(sgl);
1183 return desc;
1184}
1185
1186static int rcar_dmac_device_config(struct dma_chan *chan,
1187 struct dma_slave_config *cfg)
1188{
1189 struct rcar_dmac_chan *rchan = to_rcar_dmac_chan(chan);
1190
1191 /*
1192 * We could lock this, but you shouldn't be configuring the
1193 * channel, while using it...
1194 */
Niklas Söderlundc5ed08e2016-08-10 13:22:18 +02001195 rchan->src.slave_addr = cfg->src_addr;
1196 rchan->dst.slave_addr = cfg->dst_addr;
1197 rchan->src.xfer_size = cfg->src_addr_width;
1198 rchan->dst.xfer_size = cfg->dst_addr_width;
Laurent Pinchart87244fe2014-07-09 00:42:19 +02001199
1200 return 0;
1201}
1202
1203static int rcar_dmac_chan_terminate_all(struct dma_chan *chan)
1204{
1205 struct rcar_dmac_chan *rchan = to_rcar_dmac_chan(chan);
1206 unsigned long flags;
1207
1208 spin_lock_irqsave(&rchan->lock, flags);
1209 rcar_dmac_chan_halt(rchan);
1210 spin_unlock_irqrestore(&rchan->lock, flags);
1211
1212 /*
1213 * FIXME: No new interrupt can occur now, but the IRQ thread might still
1214 * be running.
1215 */
1216
1217 rcar_dmac_chan_reinit(rchan);
1218
1219 return 0;
1220}
1221
1222static unsigned int rcar_dmac_chan_get_residue(struct rcar_dmac_chan *chan,
1223 dma_cookie_t cookie)
1224{
1225 struct rcar_dmac_desc *desc = chan->desc.running;
Laurent Pinchartccadee92014-07-16 23:15:48 +02001226 struct rcar_dmac_xfer_chunk *running = NULL;
Laurent Pinchart87244fe2014-07-09 00:42:19 +02001227 struct rcar_dmac_xfer_chunk *chunk;
Laurent Pinchart55bd5822016-06-30 17:15:18 +02001228 enum dma_status status;
Laurent Pinchart87244fe2014-07-09 00:42:19 +02001229 unsigned int residue = 0;
Laurent Pinchartccadee92014-07-16 23:15:48 +02001230 unsigned int dptr = 0;
Laurent Pinchart87244fe2014-07-09 00:42:19 +02001231
1232 if (!desc)
1233 return 0;
1234
1235 /*
Laurent Pinchart55bd5822016-06-30 17:15:18 +02001236 * If the cookie corresponds to a descriptor that has been completed
1237 * there is no residue. The same check has already been performed by the
1238 * caller but without holding the channel lock, so the descriptor could
1239 * now be complete.
1240 */
1241 status = dma_cookie_status(&chan->chan, cookie, NULL);
1242 if (status == DMA_COMPLETE)
1243 return 0;
1244
1245 /*
Laurent Pinchart87244fe2014-07-09 00:42:19 +02001246 * If the cookie doesn't correspond to the currently running transfer
1247 * then the descriptor hasn't been processed yet, and the residue is
1248 * equal to the full descriptor size.
Yoshihiro Shimoda431f9792018-02-02 19:05:15 +09001249 * Also, a client driver is possible to call this function before
1250 * rcar_dmac_isr_channel_thread() runs. In this case, the "desc.running"
1251 * will be the next descriptor, and the done list will appear. So, if
1252 * the argument cookie matches the done list's cookie, we can assume
1253 * the residue is zero.
Laurent Pinchart87244fe2014-07-09 00:42:19 +02001254 */
Laurent Pinchart55bd5822016-06-30 17:15:18 +02001255 if (cookie != desc->async_tx.cookie) {
Yoshihiro Shimoda431f9792018-02-02 19:05:15 +09001256 list_for_each_entry(desc, &chan->desc.done, node) {
1257 if (cookie == desc->async_tx.cookie)
1258 return 0;
1259 }
Laurent Pinchart55bd5822016-06-30 17:15:18 +02001260 list_for_each_entry(desc, &chan->desc.pending, node) {
1261 if (cookie == desc->async_tx.cookie)
1262 return desc->size;
1263 }
1264 list_for_each_entry(desc, &chan->desc.active, node) {
1265 if (cookie == desc->async_tx.cookie)
1266 return desc->size;
1267 }
1268
1269 /*
1270 * No descriptor found for the cookie, there's thus no residue.
1271 * This shouldn't happen if the calling driver passes a correct
1272 * cookie value.
1273 */
1274 WARN(1, "No descriptor for cookie!");
1275 return 0;
1276 }
Laurent Pinchart87244fe2014-07-09 00:42:19 +02001277
Laurent Pinchartccadee92014-07-16 23:15:48 +02001278 /*
1279 * In descriptor mode the descriptor running pointer is not maintained
1280 * by the interrupt handler, find the running descriptor from the
1281 * descriptor pointer field in the CHCRB register. In non-descriptor
1282 * mode just use the running descriptor pointer.
1283 */
Laurent Pinchart1ed13152014-07-19 00:05:14 +02001284 if (desc->hwdescs.use) {
Laurent Pinchartccadee92014-07-16 23:15:48 +02001285 dptr = (rcar_dmac_chan_read(chan, RCAR_DMACHCRB) &
1286 RCAR_DMACHCRB_DPTR_MASK) >> RCAR_DMACHCRB_DPTR_SHIFT;
1287 WARN_ON(dptr >= desc->nchunks);
1288 } else {
1289 running = desc->running;
1290 }
1291
Laurent Pinchart87244fe2014-07-09 00:42:19 +02001292 /* Compute the size of all chunks still to be transferred. */
1293 list_for_each_entry_reverse(chunk, &desc->chunks, node) {
Laurent Pinchartccadee92014-07-16 23:15:48 +02001294 if (chunk == running || ++dptr == desc->nchunks)
Laurent Pinchart87244fe2014-07-09 00:42:19 +02001295 break;
1296
1297 residue += chunk->size;
1298 }
1299
1300 /* Add the residue for the current chunk. */
1301 residue += rcar_dmac_chan_read(chan, RCAR_DMATCR) << desc->xfer_shift;
1302
1303 return residue;
1304}
1305
1306static enum dma_status rcar_dmac_tx_status(struct dma_chan *chan,
1307 dma_cookie_t cookie,
1308 struct dma_tx_state *txstate)
1309{
1310 struct rcar_dmac_chan *rchan = to_rcar_dmac_chan(chan);
1311 enum dma_status status;
1312 unsigned long flags;
1313 unsigned int residue;
Dirk Behme29966692019-04-12 07:29:13 +02001314 bool cyclic;
Laurent Pinchart87244fe2014-07-09 00:42:19 +02001315
1316 status = dma_cookie_status(chan, cookie, txstate);
1317 if (status == DMA_COMPLETE || !txstate)
1318 return status;
1319
1320 spin_lock_irqsave(&rchan->lock, flags);
1321 residue = rcar_dmac_chan_get_residue(rchan, cookie);
Dirk Behme29966692019-04-12 07:29:13 +02001322 cyclic = rchan->desc.running ? rchan->desc.running->cyclic : false;
Laurent Pinchart87244fe2014-07-09 00:42:19 +02001323 spin_unlock_irqrestore(&rchan->lock, flags);
1324
Muhammad Hamza Farooq3544d282016-06-30 17:15:15 +02001325 /* if there's no residue, the cookie is complete */
Dirk Behme29966692019-04-12 07:29:13 +02001326 if (!residue && !cyclic)
Muhammad Hamza Farooq3544d282016-06-30 17:15:15 +02001327 return DMA_COMPLETE;
1328
Laurent Pinchart87244fe2014-07-09 00:42:19 +02001329 dma_set_residue(txstate, residue);
1330
1331 return status;
1332}
1333
1334static void rcar_dmac_issue_pending(struct dma_chan *chan)
1335{
1336 struct rcar_dmac_chan *rchan = to_rcar_dmac_chan(chan);
1337 unsigned long flags;
1338
1339 spin_lock_irqsave(&rchan->lock, flags);
1340
1341 if (list_empty(&rchan->desc.pending))
1342 goto done;
1343
1344 /* Append the pending list to the active list. */
1345 list_splice_tail_init(&rchan->desc.pending, &rchan->desc.active);
1346
1347 /*
1348 * If no transfer is running pick the first descriptor from the active
1349 * list and start the transfer.
1350 */
1351 if (!rchan->desc.running) {
1352 struct rcar_dmac_desc *desc;
1353
1354 desc = list_first_entry(&rchan->desc.active,
1355 struct rcar_dmac_desc, node);
1356 rchan->desc.running = desc;
1357
1358 rcar_dmac_chan_start_xfer(rchan);
1359 }
1360
1361done:
1362 spin_unlock_irqrestore(&rchan->lock, flags);
1363}
1364
1365/* -----------------------------------------------------------------------------
1366 * IRQ handling
1367 */
1368
Laurent Pinchartccadee92014-07-16 23:15:48 +02001369static irqreturn_t rcar_dmac_isr_desc_stage_end(struct rcar_dmac_chan *chan)
1370{
1371 struct rcar_dmac_desc *desc = chan->desc.running;
1372 unsigned int stage;
1373
1374 if (WARN_ON(!desc || !desc->cyclic)) {
1375 /*
1376 * This should never happen, there should always be a running
1377 * cyclic descriptor when a descriptor stage end interrupt is
1378 * triggered. Warn and return.
1379 */
1380 return IRQ_NONE;
1381 }
1382
1383 /* Program the interrupt pointer to the next stage. */
1384 stage = (rcar_dmac_chan_read(chan, RCAR_DMACHCRB) &
1385 RCAR_DMACHCRB_DPTR_MASK) >> RCAR_DMACHCRB_DPTR_SHIFT;
1386 rcar_dmac_chan_write(chan, RCAR_DMADPCR, RCAR_DMADPCR_DIPT(stage));
1387
1388 return IRQ_WAKE_THREAD;
1389}
1390
Laurent Pinchart87244fe2014-07-09 00:42:19 +02001391static irqreturn_t rcar_dmac_isr_transfer_end(struct rcar_dmac_chan *chan)
1392{
1393 struct rcar_dmac_desc *desc = chan->desc.running;
Laurent Pinchart87244fe2014-07-09 00:42:19 +02001394 irqreturn_t ret = IRQ_WAKE_THREAD;
1395
1396 if (WARN_ON_ONCE(!desc)) {
1397 /*
Laurent Pinchartccadee92014-07-16 23:15:48 +02001398 * This should never happen, there should always be a running
1399 * descriptor when a transfer end interrupt is triggered. Warn
1400 * and return.
Laurent Pinchart87244fe2014-07-09 00:42:19 +02001401 */
1402 return IRQ_NONE;
1403 }
1404
1405 /*
Laurent Pinchartccadee92014-07-16 23:15:48 +02001406 * The transfer end interrupt isn't generated for each chunk when using
1407 * descriptor mode. Only update the running chunk pointer in
1408 * non-descriptor mode.
Laurent Pinchart87244fe2014-07-09 00:42:19 +02001409 */
Laurent Pinchart1ed13152014-07-19 00:05:14 +02001410 if (!desc->hwdescs.use) {
Laurent Pinchartccadee92014-07-16 23:15:48 +02001411 /*
1412 * If we haven't completed the last transfer chunk simply move
1413 * to the next one. Only wake the IRQ thread if the transfer is
1414 * cyclic.
1415 */
1416 if (!list_is_last(&desc->running->node, &desc->chunks)) {
1417 desc->running = list_next_entry(desc->running, node);
1418 if (!desc->cyclic)
1419 ret = IRQ_HANDLED;
1420 goto done;
1421 }
Laurent Pinchart87244fe2014-07-09 00:42:19 +02001422
Laurent Pinchartccadee92014-07-16 23:15:48 +02001423 /*
1424 * We've completed the last transfer chunk. If the transfer is
1425 * cyclic, move back to the first one.
1426 */
1427 if (desc->cyclic) {
1428 desc->running =
1429 list_first_entry(&desc->chunks,
Laurent Pinchart87244fe2014-07-09 00:42:19 +02001430 struct rcar_dmac_xfer_chunk,
1431 node);
Laurent Pinchartccadee92014-07-16 23:15:48 +02001432 goto done;
1433 }
Laurent Pinchart87244fe2014-07-09 00:42:19 +02001434 }
1435
1436 /* The descriptor is complete, move it to the done list. */
1437 list_move_tail(&desc->node, &chan->desc.done);
1438
1439 /* Queue the next descriptor, if any. */
1440 if (!list_empty(&chan->desc.active))
1441 chan->desc.running = list_first_entry(&chan->desc.active,
1442 struct rcar_dmac_desc,
1443 node);
1444 else
1445 chan->desc.running = NULL;
1446
1447done:
1448 if (chan->desc.running)
1449 rcar_dmac_chan_start_xfer(chan);
1450
1451 return ret;
1452}
1453
1454static irqreturn_t rcar_dmac_isr_channel(int irq, void *dev)
1455{
Laurent Pinchartccadee92014-07-16 23:15:48 +02001456 u32 mask = RCAR_DMACHCR_DSE | RCAR_DMACHCR_TE;
Laurent Pinchart87244fe2014-07-09 00:42:19 +02001457 struct rcar_dmac_chan *chan = dev;
1458 irqreturn_t ret = IRQ_NONE;
1459 u32 chcr;
1460
1461 spin_lock(&chan->lock);
1462
1463 chcr = rcar_dmac_chan_read(chan, RCAR_DMACHCR);
Laurent Pinchartccadee92014-07-16 23:15:48 +02001464 if (chcr & RCAR_DMACHCR_TE)
1465 mask |= RCAR_DMACHCR_DE;
1466 rcar_dmac_chan_write(chan, RCAR_DMACHCR, chcr & ~mask);
1467
1468 if (chcr & RCAR_DMACHCR_DSE)
1469 ret |= rcar_dmac_isr_desc_stage_end(chan);
Laurent Pinchart87244fe2014-07-09 00:42:19 +02001470
1471 if (chcr & RCAR_DMACHCR_TE)
1472 ret |= rcar_dmac_isr_transfer_end(chan);
1473
1474 spin_unlock(&chan->lock);
1475
1476 return ret;
1477}
1478
1479static irqreturn_t rcar_dmac_isr_channel_thread(int irq, void *dev)
1480{
1481 struct rcar_dmac_chan *chan = dev;
1482 struct rcar_dmac_desc *desc;
Dave Jiang964b2fd2016-07-20 13:12:53 -07001483 struct dmaengine_desc_callback cb;
Laurent Pinchart87244fe2014-07-09 00:42:19 +02001484
1485 spin_lock_irq(&chan->lock);
1486
1487 /* For cyclic transfers notify the user after every chunk. */
1488 if (chan->desc.running && chan->desc.running->cyclic) {
Laurent Pinchart87244fe2014-07-09 00:42:19 +02001489 desc = chan->desc.running;
Dave Jiang964b2fd2016-07-20 13:12:53 -07001490 dmaengine_desc_get_callback(&desc->async_tx, &cb);
Laurent Pinchart87244fe2014-07-09 00:42:19 +02001491
Dave Jiang964b2fd2016-07-20 13:12:53 -07001492 if (dmaengine_desc_callback_valid(&cb)) {
Laurent Pinchart87244fe2014-07-09 00:42:19 +02001493 spin_unlock_irq(&chan->lock);
Dave Jiang964b2fd2016-07-20 13:12:53 -07001494 dmaengine_desc_callback_invoke(&cb, NULL);
Laurent Pinchart87244fe2014-07-09 00:42:19 +02001495 spin_lock_irq(&chan->lock);
1496 }
1497 }
1498
1499 /*
1500 * Call the callback function for all descriptors on the done list and
1501 * move them to the ack wait list.
1502 */
1503 while (!list_empty(&chan->desc.done)) {
1504 desc = list_first_entry(&chan->desc.done, struct rcar_dmac_desc,
1505 node);
1506 dma_cookie_complete(&desc->async_tx);
1507 list_del(&desc->node);
1508
Dave Jiang964b2fd2016-07-20 13:12:53 -07001509 dmaengine_desc_get_callback(&desc->async_tx, &cb);
1510 if (dmaengine_desc_callback_valid(&cb)) {
Laurent Pinchart87244fe2014-07-09 00:42:19 +02001511 spin_unlock_irq(&chan->lock);
1512 /*
1513 * We own the only reference to this descriptor, we can
1514 * safely dereference it without holding the channel
1515 * lock.
1516 */
Dave Jiang964b2fd2016-07-20 13:12:53 -07001517 dmaengine_desc_callback_invoke(&cb, NULL);
Laurent Pinchart87244fe2014-07-09 00:42:19 +02001518 spin_lock_irq(&chan->lock);
1519 }
1520
1521 list_add_tail(&desc->node, &chan->desc.wait);
1522 }
1523
Laurent Pinchartccadee92014-07-16 23:15:48 +02001524 spin_unlock_irq(&chan->lock);
1525
Laurent Pinchart87244fe2014-07-09 00:42:19 +02001526 /* Recycle all acked descriptors. */
1527 rcar_dmac_desc_recycle_acked(chan);
1528
Laurent Pinchart87244fe2014-07-09 00:42:19 +02001529 return IRQ_HANDLED;
1530}
1531
1532static irqreturn_t rcar_dmac_isr_error(int irq, void *data)
1533{
1534 struct rcar_dmac *dmac = data;
1535
1536 if (!(rcar_dmac_read(dmac, RCAR_DMAOR) & RCAR_DMAOR_AE))
1537 return IRQ_NONE;
1538
1539 /*
1540 * An unrecoverable error occurred on an unknown channel. Halt the DMAC,
1541 * abort transfers on all channels, and reinitialize the DMAC.
1542 */
1543 rcar_dmac_stop(dmac);
1544 rcar_dmac_abort(dmac);
1545 rcar_dmac_init(dmac);
1546
1547 return IRQ_HANDLED;
1548}
1549
1550/* -----------------------------------------------------------------------------
1551 * OF xlate and channel filter
1552 */
1553
1554static bool rcar_dmac_chan_filter(struct dma_chan *chan, void *arg)
1555{
1556 struct rcar_dmac *dmac = to_rcar_dmac(chan->device);
1557 struct of_phandle_args *dma_spec = arg;
1558
1559 /*
1560 * FIXME: Using a filter on OF platforms is a nonsense. The OF xlate
1561 * function knows from which device it wants to allocate a channel from,
1562 * and would be perfectly capable of selecting the channel it wants.
1563 * Forcing it to call dma_request_channel() and iterate through all
1564 * channels from all controllers is just pointless.
1565 */
1566 if (chan->device->device_config != rcar_dmac_device_config ||
1567 dma_spec->np != chan->device->dev->of_node)
1568 return false;
1569
1570 return !test_and_set_bit(dma_spec->args[0], dmac->modules);
1571}
1572
1573static struct dma_chan *rcar_dmac_of_xlate(struct of_phandle_args *dma_spec,
1574 struct of_dma *ofdma)
1575{
1576 struct rcar_dmac_chan *rchan;
1577 struct dma_chan *chan;
1578 dma_cap_mask_t mask;
1579
1580 if (dma_spec->args_count != 1)
1581 return NULL;
1582
1583 /* Only slave DMA channels can be allocated via DT */
1584 dma_cap_zero(mask);
1585 dma_cap_set(DMA_SLAVE, mask);
1586
1587 chan = dma_request_channel(mask, rcar_dmac_chan_filter, dma_spec);
1588 if (!chan)
1589 return NULL;
1590
1591 rchan = to_rcar_dmac_chan(chan);
1592 rchan->mid_rid = dma_spec->args[0];
1593
1594 return chan;
1595}
1596
1597/* -----------------------------------------------------------------------------
1598 * Power management
1599 */
1600
1601#ifdef CONFIG_PM_SLEEP
1602static int rcar_dmac_sleep_suspend(struct device *dev)
1603{
1604 /*
1605 * TODO: Wait for the current transfer to complete and stop the device.
1606 */
1607 return 0;
1608}
1609
1610static int rcar_dmac_sleep_resume(struct device *dev)
1611{
1612 /* TODO: Resume transfers, if any. */
1613 return 0;
1614}
1615#endif
1616
1617#ifdef CONFIG_PM
1618static int rcar_dmac_runtime_suspend(struct device *dev)
1619{
1620 return 0;
1621}
1622
1623static int rcar_dmac_runtime_resume(struct device *dev)
1624{
1625 struct rcar_dmac *dmac = dev_get_drvdata(dev);
1626
1627 return rcar_dmac_init(dmac);
1628}
1629#endif
1630
1631static const struct dev_pm_ops rcar_dmac_pm = {
1632 SET_SYSTEM_SLEEP_PM_OPS(rcar_dmac_sleep_suspend, rcar_dmac_sleep_resume)
1633 SET_RUNTIME_PM_OPS(rcar_dmac_runtime_suspend, rcar_dmac_runtime_resume,
1634 NULL)
1635};
1636
1637/* -----------------------------------------------------------------------------
1638 * Probe and remove
1639 */
1640
1641static int rcar_dmac_chan_probe(struct rcar_dmac *dmac,
1642 struct rcar_dmac_chan *rchan,
1643 unsigned int index)
1644{
1645 struct platform_device *pdev = to_platform_device(dmac->dev);
1646 struct dma_chan *chan = &rchan->chan;
1647 char pdev_irqname[5];
1648 char *irqname;
1649 int irq;
1650 int ret;
1651
1652 rchan->index = index;
1653 rchan->iomem = dmac->iomem + RCAR_DMAC_CHAN_OFFSET(index);
1654 rchan->mid_rid = -EINVAL;
1655
1656 spin_lock_init(&rchan->lock);
1657
Laurent Pinchartf7638c92015-01-27 15:58:53 +02001658 INIT_LIST_HEAD(&rchan->desc.free);
1659 INIT_LIST_HEAD(&rchan->desc.pending);
1660 INIT_LIST_HEAD(&rchan->desc.active);
1661 INIT_LIST_HEAD(&rchan->desc.done);
1662 INIT_LIST_HEAD(&rchan->desc.wait);
1663
Laurent Pinchart87244fe2014-07-09 00:42:19 +02001664 /* Request the channel interrupt. */
1665 sprintf(pdev_irqname, "ch%u", index);
1666 irq = platform_get_irq_byname(pdev, pdev_irqname);
1667 if (irq < 0) {
1668 dev_err(dmac->dev, "no IRQ specified for channel %u\n", index);
1669 return -ENODEV;
1670 }
1671
1672 irqname = devm_kasprintf(dmac->dev, GFP_KERNEL, "%s:%u",
1673 dev_name(dmac->dev), index);
1674 if (!irqname)
1675 return -ENOMEM;
1676
1677 ret = devm_request_threaded_irq(dmac->dev, irq, rcar_dmac_isr_channel,
1678 rcar_dmac_isr_channel_thread, 0,
1679 irqname, rchan);
1680 if (ret) {
1681 dev_err(dmac->dev, "failed to request IRQ %u (%d)\n", irq, ret);
1682 return ret;
1683 }
1684
1685 /*
1686 * Initialize the DMA engine channel and add it to the DMA engine
1687 * channels list.
1688 */
1689 chan->device = &dmac->engine;
1690 dma_cookie_init(chan);
1691
1692 list_add_tail(&chan->device_node, &dmac->engine.channels);
1693
1694 return 0;
1695}
1696
1697static int rcar_dmac_parse_of(struct device *dev, struct rcar_dmac *dmac)
1698{
1699 struct device_node *np = dev->of_node;
1700 int ret;
1701
1702 ret = of_property_read_u32(np, "dma-channels", &dmac->n_channels);
1703 if (ret < 0) {
1704 dev_err(dev, "unable to read dma-channels property\n");
1705 return ret;
1706 }
1707
1708 if (dmac->n_channels <= 0 || dmac->n_channels >= 100) {
1709 dev_err(dev, "invalid number of channels %u\n",
1710 dmac->n_channels);
1711 return -EINVAL;
1712 }
1713
1714 return 0;
1715}
1716
1717static int rcar_dmac_probe(struct platform_device *pdev)
1718{
1719 const enum dma_slave_buswidth widths = DMA_SLAVE_BUSWIDTH_1_BYTE |
1720 DMA_SLAVE_BUSWIDTH_2_BYTES | DMA_SLAVE_BUSWIDTH_4_BYTES |
1721 DMA_SLAVE_BUSWIDTH_8_BYTES | DMA_SLAVE_BUSWIDTH_16_BYTES |
1722 DMA_SLAVE_BUSWIDTH_32_BYTES | DMA_SLAVE_BUSWIDTH_64_BYTES;
Laurent Pinchartbe6893e2015-01-27 19:04:10 +02001723 unsigned int channels_offset = 0;
Laurent Pinchart87244fe2014-07-09 00:42:19 +02001724 struct dma_device *engine;
1725 struct rcar_dmac *dmac;
1726 struct resource *mem;
1727 unsigned int i;
1728 char *irqname;
1729 int irq;
1730 int ret;
1731
1732 dmac = devm_kzalloc(&pdev->dev, sizeof(*dmac), GFP_KERNEL);
1733 if (!dmac)
1734 return -ENOMEM;
1735
1736 dmac->dev = &pdev->dev;
1737 platform_set_drvdata(pdev, dmac);
1738
1739 ret = rcar_dmac_parse_of(&pdev->dev, dmac);
1740 if (ret < 0)
1741 return ret;
1742
Laurent Pinchartbe6893e2015-01-27 19:04:10 +02001743 /*
1744 * A still unconfirmed hardware bug prevents the IPMMU microTLB 0 to be
1745 * flushed correctly, resulting in memory corruption. DMAC 0 channel 0
1746 * is connected to microTLB 0 on currently supported platforms, so we
1747 * can't use it with the IPMMU. As the IOMMU API operates at the device
1748 * level we can't disable it selectively, so ignore channel 0 for now if
1749 * the device is part of an IOMMU group.
1750 */
1751 if (pdev->dev.iommu_group) {
1752 dmac->n_channels--;
1753 channels_offset = 1;
1754 }
1755
Laurent Pinchart87244fe2014-07-09 00:42:19 +02001756 dmac->channels = devm_kcalloc(&pdev->dev, dmac->n_channels,
1757 sizeof(*dmac->channels), GFP_KERNEL);
1758 if (!dmac->channels)
1759 return -ENOMEM;
1760
1761 /* Request resources. */
1762 mem = platform_get_resource(pdev, IORESOURCE_MEM, 0);
1763 dmac->iomem = devm_ioremap_resource(&pdev->dev, mem);
1764 if (IS_ERR(dmac->iomem))
1765 return PTR_ERR(dmac->iomem);
1766
1767 irq = platform_get_irq_byname(pdev, "error");
1768 if (irq < 0) {
1769 dev_err(&pdev->dev, "no error IRQ specified\n");
1770 return -ENODEV;
1771 }
1772
1773 irqname = devm_kasprintf(dmac->dev, GFP_KERNEL, "%s:error",
1774 dev_name(dmac->dev));
1775 if (!irqname)
1776 return -ENOMEM;
1777
1778 ret = devm_request_irq(&pdev->dev, irq, rcar_dmac_isr_error, 0,
1779 irqname, dmac);
1780 if (ret) {
1781 dev_err(&pdev->dev, "failed to request IRQ %u (%d)\n",
1782 irq, ret);
1783 return ret;
1784 }
1785
1786 /* Enable runtime PM and initialize the device. */
1787 pm_runtime_enable(&pdev->dev);
1788 ret = pm_runtime_get_sync(&pdev->dev);
1789 if (ret < 0) {
1790 dev_err(&pdev->dev, "runtime PM get sync failed (%d)\n", ret);
1791 return ret;
1792 }
1793
1794 ret = rcar_dmac_init(dmac);
1795 pm_runtime_put(&pdev->dev);
1796
1797 if (ret) {
1798 dev_err(&pdev->dev, "failed to reset device\n");
1799 goto error;
1800 }
1801
1802 /* Initialize the channels. */
1803 INIT_LIST_HEAD(&dmac->engine.channels);
1804
1805 for (i = 0; i < dmac->n_channels; ++i) {
Laurent Pinchartbe6893e2015-01-27 19:04:10 +02001806 ret = rcar_dmac_chan_probe(dmac, &dmac->channels[i],
1807 i + channels_offset);
Laurent Pinchart87244fe2014-07-09 00:42:19 +02001808 if (ret < 0)
1809 goto error;
1810 }
1811
1812 /* Register the DMAC as a DMA provider for DT. */
1813 ret = of_dma_controller_register(pdev->dev.of_node, rcar_dmac_of_xlate,
1814 NULL);
1815 if (ret < 0)
1816 goto error;
1817
1818 /*
1819 * Register the DMA engine device.
1820 *
1821 * Default transfer size of 32 bytes requires 32-byte alignment.
1822 */
1823 engine = &dmac->engine;
1824 dma_cap_set(DMA_MEMCPY, engine->cap_mask);
1825 dma_cap_set(DMA_SLAVE, engine->cap_mask);
1826
1827 engine->dev = &pdev->dev;
1828 engine->copy_align = ilog2(RCAR_DMAC_MEMCPY_XFER_SIZE);
1829
1830 engine->src_addr_widths = widths;
1831 engine->dst_addr_widths = widths;
1832 engine->directions = BIT(DMA_MEM_TO_DEV) | BIT(DMA_DEV_TO_MEM);
1833 engine->residue_granularity = DMA_RESIDUE_GRANULARITY_BURST;
1834
1835 engine->device_alloc_chan_resources = rcar_dmac_alloc_chan_resources;
1836 engine->device_free_chan_resources = rcar_dmac_free_chan_resources;
1837 engine->device_prep_dma_memcpy = rcar_dmac_prep_dma_memcpy;
1838 engine->device_prep_slave_sg = rcar_dmac_prep_slave_sg;
1839 engine->device_prep_dma_cyclic = rcar_dmac_prep_dma_cyclic;
1840 engine->device_config = rcar_dmac_device_config;
1841 engine->device_terminate_all = rcar_dmac_chan_terminate_all;
1842 engine->device_tx_status = rcar_dmac_tx_status;
1843 engine->device_issue_pending = rcar_dmac_issue_pending;
1844
1845 ret = dma_async_device_register(engine);
1846 if (ret < 0)
1847 goto error;
1848
1849 return 0;
1850
1851error:
1852 of_dma_controller_free(pdev->dev.of_node);
1853 pm_runtime_disable(&pdev->dev);
1854 return ret;
1855}
1856
1857static int rcar_dmac_remove(struct platform_device *pdev)
1858{
1859 struct rcar_dmac *dmac = platform_get_drvdata(pdev);
1860
1861 of_dma_controller_free(pdev->dev.of_node);
1862 dma_async_device_unregister(&dmac->engine);
1863
1864 pm_runtime_disable(&pdev->dev);
1865
1866 return 0;
1867}
1868
1869static void rcar_dmac_shutdown(struct platform_device *pdev)
1870{
1871 struct rcar_dmac *dmac = platform_get_drvdata(pdev);
1872
1873 rcar_dmac_stop(dmac);
1874}
1875
1876static const struct of_device_id rcar_dmac_of_ids[] = {
1877 { .compatible = "renesas,rcar-dmac", },
1878 { /* Sentinel */ }
1879};
1880MODULE_DEVICE_TABLE(of, rcar_dmac_of_ids);
1881
1882static struct platform_driver rcar_dmac_driver = {
1883 .driver = {
1884 .pm = &rcar_dmac_pm,
1885 .name = "rcar-dmac",
1886 .of_match_table = rcar_dmac_of_ids,
1887 },
1888 .probe = rcar_dmac_probe,
1889 .remove = rcar_dmac_remove,
1890 .shutdown = rcar_dmac_shutdown,
1891};
1892
1893module_platform_driver(rcar_dmac_driver);
1894
1895MODULE_DESCRIPTION("R-Car Gen2 DMA Controller Driver");
1896MODULE_AUTHOR("Laurent Pinchart <laurent.pinchart@ideasonboard.com>");
1897MODULE_LICENSE("GPL v2");