blob: 1aec12c6d9ac83cb4338d4c0c44a78b83c1e01d8 [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/*
2 * This file is subject to the terms and conditions of the GNU General Public
3 * License. See the file "COPYING" in the main directory of this archive
4 * for more details.
5 *
6 * Code to handle x86 style IRQs plus some generic interrupt stuff.
7 *
8 * Copyright (C) 1992 Linus Torvalds
9 * Copyright (C) 1994 - 2000 Ralf Baechle
10 */
11#include <linux/delay.h>
12#include <linux/init.h>
13#include <linux/ioport.h>
14#include <linux/interrupt.h>
Ralf Baechle0509cfd2015-07-08 14:46:08 +020015#include <linux/irqchip.h>
Andrew Bresticker079a4602014-09-18 14:47:11 -070016#include <linux/irqdomain.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070017#include <linux/kernel.h>
Paul Burton5f93ef52015-05-22 16:51:03 +010018#include <linux/of_irq.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070019#include <linux/spinlock.h>
Rafael J. Wysocki84652e82011-07-16 00:59:54 +020020#include <linux/syscore_ops.h>
David Howellsca4d3e672010-10-07 14:08:54 +010021#include <linux/irq.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070022
23#include <asm/i8259.h>
24#include <asm/io.h>
25
Linus Torvalds1da177e2005-04-16 15:20:36 -070026/*
27 * This is the 'legacy' 8259A Programmable Interrupt Controller,
28 * present in the majority of PC/AT boxes.
29 * plus some generic x86 specific things if generic specifics makes
30 * any sense at all.
31 * this file should become arch/i386/kernel/irq.c when the old irq.c
32 * moves to arch independent land
33 */
34
Atsushi Nemotoa0be2f72007-02-20 20:08:45 +090035static int i8259A_auto_eoi = -1;
Ralf Baechle89650872010-02-27 12:53:38 +010036DEFINE_RAW_SPINLOCK(i8259A_lock);
Thomas Gleixner7c8d9482011-03-23 21:08:57 +000037static void disable_8259A_irq(struct irq_data *d);
38static void enable_8259A_irq(struct irq_data *d);
39static void mask_and_ack_8259A(struct irq_data *d);
Yoichi Yuasad80c1c02007-09-13 11:04:04 +090040static void init_8259A(int auto_eoi);
Paul Burton19afc3d2016-09-19 22:21:19 +010041static int (*i8259_poll)(void) = i8259_irq;
Linus Torvalds1da177e2005-04-16 15:20:36 -070042
Atsushi Nemoto2cafe972006-12-07 02:04:17 +090043static struct irq_chip i8259A_chip = {
Thomas Gleixner7c8d9482011-03-23 21:08:57 +000044 .name = "XT-PIC",
45 .irq_mask = disable_8259A_irq,
46 .irq_disable = disable_8259A_irq,
47 .irq_unmask = enable_8259A_irq,
48 .irq_mask_ack = mask_and_ack_8259A,
Linus Torvalds1da177e2005-04-16 15:20:36 -070049};
50
51/*
52 * 8259A PIC functions to handle ISA devices:
53 */
54
Paul Burton19afc3d2016-09-19 22:21:19 +010055void i8259_set_poll(int (*poll)(void))
56{
57 i8259_poll = poll;
58}
59
Linus Torvalds1da177e2005-04-16 15:20:36 -070060/*
61 * This contains the irq mask for both 8259A irq controllers,
62 */
63static unsigned int cached_irq_mask = 0xffff;
64
Atsushi Nemoto2cafe972006-12-07 02:04:17 +090065#define cached_master_mask (cached_irq_mask)
66#define cached_slave_mask (cached_irq_mask >> 8)
Linus Torvalds1da177e2005-04-16 15:20:36 -070067
Thomas Gleixner7c8d9482011-03-23 21:08:57 +000068static void disable_8259A_irq(struct irq_data *d)
Linus Torvalds1da177e2005-04-16 15:20:36 -070069{
Thomas Gleixner7c8d9482011-03-23 21:08:57 +000070 unsigned int mask, irq = d->irq - I8259A_IRQ_BASE;
Linus Torvalds1da177e2005-04-16 15:20:36 -070071 unsigned long flags;
72
Atsushi Nemoto2fa79372007-01-14 23:41:42 +090073 mask = 1 << irq;
Ralf Baechle89650872010-02-27 12:53:38 +010074 raw_spin_lock_irqsave(&i8259A_lock, flags);
Linus Torvalds1da177e2005-04-16 15:20:36 -070075 cached_irq_mask |= mask;
76 if (irq & 8)
Atsushi Nemoto2cafe972006-12-07 02:04:17 +090077 outb(cached_slave_mask, PIC_SLAVE_IMR);
Linus Torvalds1da177e2005-04-16 15:20:36 -070078 else
Atsushi Nemoto2cafe972006-12-07 02:04:17 +090079 outb(cached_master_mask, PIC_MASTER_IMR);
Ralf Baechle89650872010-02-27 12:53:38 +010080 raw_spin_unlock_irqrestore(&i8259A_lock, flags);
Linus Torvalds1da177e2005-04-16 15:20:36 -070081}
82
Thomas Gleixner7c8d9482011-03-23 21:08:57 +000083static void enable_8259A_irq(struct irq_data *d)
Linus Torvalds1da177e2005-04-16 15:20:36 -070084{
Thomas Gleixner7c8d9482011-03-23 21:08:57 +000085 unsigned int mask, irq = d->irq - I8259A_IRQ_BASE;
Linus Torvalds1da177e2005-04-16 15:20:36 -070086 unsigned long flags;
87
Atsushi Nemoto2fa79372007-01-14 23:41:42 +090088 mask = ~(1 << irq);
Ralf Baechle89650872010-02-27 12:53:38 +010089 raw_spin_lock_irqsave(&i8259A_lock, flags);
Linus Torvalds1da177e2005-04-16 15:20:36 -070090 cached_irq_mask &= mask;
91 if (irq & 8)
Atsushi Nemoto2cafe972006-12-07 02:04:17 +090092 outb(cached_slave_mask, PIC_SLAVE_IMR);
Linus Torvalds1da177e2005-04-16 15:20:36 -070093 else
Atsushi Nemoto2cafe972006-12-07 02:04:17 +090094 outb(cached_master_mask, PIC_MASTER_IMR);
Ralf Baechle89650872010-02-27 12:53:38 +010095 raw_spin_unlock_irqrestore(&i8259A_lock, flags);
Linus Torvalds1da177e2005-04-16 15:20:36 -070096}
97
Linus Torvalds1da177e2005-04-16 15:20:36 -070098void make_8259A_irq(unsigned int irq)
99{
100 disable_irq_nosync(irq);
Thomas Gleixnere4ec7982011-03-27 15:19:28 +0200101 irq_set_chip_and_handler(irq, &i8259A_chip, handle_level_irq);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700102 enable_irq(irq);
103}
104
105/*
106 * This function assumes to be called rarely. Switching between
107 * 8259A registers is slow.
108 * This has to be protected by the irq controller spinlock
109 * before being called.
110 */
111static inline int i8259A_irq_real(unsigned int irq)
112{
113 int value;
114 int irqmask = 1 << irq;
115
116 if (irq < 8) {
Ralf Baechle21a151d2007-10-11 23:46:15 +0100117 outb(0x0B, PIC_MASTER_CMD); /* ISR register */
Atsushi Nemoto2cafe972006-12-07 02:04:17 +0900118 value = inb(PIC_MASTER_CMD) & irqmask;
Ralf Baechle21a151d2007-10-11 23:46:15 +0100119 outb(0x0A, PIC_MASTER_CMD); /* back to the IRR register */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700120 return value;
121 }
Ralf Baechle21a151d2007-10-11 23:46:15 +0100122 outb(0x0B, PIC_SLAVE_CMD); /* ISR register */
Atsushi Nemoto2cafe972006-12-07 02:04:17 +0900123 value = inb(PIC_SLAVE_CMD) & (irqmask >> 8);
Ralf Baechle21a151d2007-10-11 23:46:15 +0100124 outb(0x0A, PIC_SLAVE_CMD); /* back to the IRR register */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700125 return value;
126}
127
128/*
129 * Careful! The 8259A is a fragile beast, it pretty
130 * much _has_ to be done exactly like this (mask it
131 * first, _then_ send the EOI, and the order of EOI
132 * to the two 8259s is important!
133 */
Thomas Gleixner7c8d9482011-03-23 21:08:57 +0000134static void mask_and_ack_8259A(struct irq_data *d)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700135{
Thomas Gleixner7c8d9482011-03-23 21:08:57 +0000136 unsigned int irqmask, irq = d->irq - I8259A_IRQ_BASE;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700137 unsigned long flags;
138
Atsushi Nemoto2fa79372007-01-14 23:41:42 +0900139 irqmask = 1 << irq;
Ralf Baechle89650872010-02-27 12:53:38 +0100140 raw_spin_lock_irqsave(&i8259A_lock, flags);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700141 /*
Atsushi Nemoto2cafe972006-12-07 02:04:17 +0900142 * Lightweight spurious IRQ detection. We do not want
143 * to overdo spurious IRQ handling - it's usually a sign
144 * of hardware problems, so we only do the checks we can
145 * do without slowing down good hardware unnecessarily.
Linus Torvalds1da177e2005-04-16 15:20:36 -0700146 *
Atsushi Nemoto2cafe972006-12-07 02:04:17 +0900147 * Note that IRQ7 and IRQ15 (the two spurious IRQs
148 * usually resulting from the 8259A-1|2 PICs) occur
149 * even if the IRQ is masked in the 8259A. Thus we
150 * can check spurious 8259A IRQs without doing the
151 * quite slow i8259A_irq_real() call for every IRQ.
152 * This does not cover 100% of spurious interrupts,
153 * but should be enough to warn the user that there
154 * is something bad going on ...
Linus Torvalds1da177e2005-04-16 15:20:36 -0700155 */
156 if (cached_irq_mask & irqmask)
157 goto spurious_8259A_irq;
158 cached_irq_mask |= irqmask;
159
160handle_real_irq:
161 if (irq & 8) {
Atsushi Nemoto2cafe972006-12-07 02:04:17 +0900162 inb(PIC_SLAVE_IMR); /* DUMMY - (do we need this?) */
163 outb(cached_slave_mask, PIC_SLAVE_IMR);
Ralf Baechle21a151d2007-10-11 23:46:15 +0100164 outb(0x60+(irq&7), PIC_SLAVE_CMD);/* 'Specific EOI' to slave */
165 outb(0x60+PIC_CASCADE_IR, PIC_MASTER_CMD); /* 'Specific EOI' to master-IRQ2 */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700166 } else {
Atsushi Nemoto2cafe972006-12-07 02:04:17 +0900167 inb(PIC_MASTER_IMR); /* DUMMY - (do we need this?) */
168 outb(cached_master_mask, PIC_MASTER_IMR);
Ralf Baechle70342282013-01-22 12:59:30 +0100169 outb(0x60+irq, PIC_MASTER_CMD); /* 'Specific EOI to master */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700170 }
Ralf Baechle89650872010-02-27 12:53:38 +0100171 raw_spin_unlock_irqrestore(&i8259A_lock, flags);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700172 return;
173
174spurious_8259A_irq:
175 /*
176 * this is the slow path - should happen rarely.
177 */
178 if (i8259A_irq_real(irq))
179 /*
180 * oops, the IRQ _is_ in service according to the
181 * 8259A - not spurious, go handle it.
182 */
183 goto handle_real_irq;
184
185 {
Atsushi Nemoto2cafe972006-12-07 02:04:17 +0900186 static int spurious_irq_mask;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700187 /*
188 * At this point we can be sure the IRQ is spurious,
189 * lets ACK and report it. [once per IRQ]
190 */
191 if (!(spurious_irq_mask & irqmask)) {
192 printk(KERN_DEBUG "spurious 8259A interrupt: IRQ%d.\n", irq);
193 spurious_irq_mask |= irqmask;
194 }
195 atomic_inc(&irq_err_count);
196 /*
197 * Theoretically we do not have to handle this IRQ,
198 * but in Linux this does not cause problems and is
199 * simpler for us.
200 */
201 goto handle_real_irq;
202 }
203}
204
Rafael J. Wysocki84652e82011-07-16 00:59:54 +0200205static void i8259A_resume(void)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700206{
Atsushi Nemotoa0be2f72007-02-20 20:08:45 +0900207 if (i8259A_auto_eoi >= 0)
208 init_8259A(i8259A_auto_eoi);
Atsushi Nemoto2cafe972006-12-07 02:04:17 +0900209}
210
Rafael J. Wysocki84652e82011-07-16 00:59:54 +0200211static void i8259A_shutdown(void)
Atsushi Nemoto2cafe972006-12-07 02:04:17 +0900212{
213 /* Put the i8259A into a quiescent state that
214 * the kernel initialization code can get it
215 * out of.
216 */
Atsushi Nemotoa0be2f72007-02-20 20:08:45 +0900217 if (i8259A_auto_eoi >= 0) {
218 outb(0xff, PIC_MASTER_IMR); /* mask all of 8259A-1 */
Hillf Dantonfe0b0302011-08-04 22:46:41 +0800219 outb(0xff, PIC_SLAVE_IMR); /* mask all of 8259A-2 */
Atsushi Nemotoa0be2f72007-02-20 20:08:45 +0900220 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700221}
222
Rafael J. Wysocki84652e82011-07-16 00:59:54 +0200223static struct syscore_ops i8259_syscore_ops = {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700224 .resume = i8259A_resume,
Atsushi Nemoto2cafe972006-12-07 02:04:17 +0900225 .shutdown = i8259A_shutdown,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700226};
227
Linus Torvalds1da177e2005-04-16 15:20:36 -0700228static int __init i8259A_init_sysfs(void)
229{
Rafael J. Wysocki84652e82011-07-16 00:59:54 +0200230 register_syscore_ops(&i8259_syscore_ops);
231 return 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700232}
233
234device_initcall(i8259A_init_sysfs);
235
Yoichi Yuasad80c1c02007-09-13 11:04:04 +0900236static void init_8259A(int auto_eoi)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700237{
238 unsigned long flags;
239
Atsushi Nemoto2cafe972006-12-07 02:04:17 +0900240 i8259A_auto_eoi = auto_eoi;
241
Ralf Baechle89650872010-02-27 12:53:38 +0100242 raw_spin_lock_irqsave(&i8259A_lock, flags);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700243
Atsushi Nemoto2cafe972006-12-07 02:04:17 +0900244 outb(0xff, PIC_MASTER_IMR); /* mask all of 8259A-1 */
245 outb(0xff, PIC_SLAVE_IMR); /* mask all of 8259A-2 */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700246
247 /*
248 * outb_p - this has to work on a wide range of PC hardware.
249 */
Atsushi Nemoto2cafe972006-12-07 02:04:17 +0900250 outb_p(0x11, PIC_MASTER_CMD); /* ICW1: select 8259A-1 init */
251 outb_p(I8259A_IRQ_BASE + 0, PIC_MASTER_IMR); /* ICW2: 8259A-1 IR0 mapped to I8259A_IRQ_BASE + 0x00 */
252 outb_p(1U << PIC_CASCADE_IR, PIC_MASTER_IMR); /* 8259A-1 (the master) has a slave on IR2 */
253 if (auto_eoi) /* master does Auto EOI */
254 outb_p(MASTER_ICW4_DEFAULT | PIC_ICW4_AEOI, PIC_MASTER_IMR);
255 else /* master expects normal EOI */
256 outb_p(MASTER_ICW4_DEFAULT, PIC_MASTER_IMR);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700257
Atsushi Nemoto2cafe972006-12-07 02:04:17 +0900258 outb_p(0x11, PIC_SLAVE_CMD); /* ICW1: select 8259A-2 init */
259 outb_p(I8259A_IRQ_BASE + 8, PIC_SLAVE_IMR); /* ICW2: 8259A-2 IR0 mapped to I8259A_IRQ_BASE + 0x08 */
260 outb_p(PIC_CASCADE_IR, PIC_SLAVE_IMR); /* 8259A-2 is a slave on master's IR2 */
261 outb_p(SLAVE_ICW4_DEFAULT, PIC_SLAVE_IMR); /* (slave's support for AEOI in flat mode is to be investigated) */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700262 if (auto_eoi)
263 /*
Atsushi Nemoto2cafe972006-12-07 02:04:17 +0900264 * In AEOI mode we just have to mask the interrupt
Linus Torvalds1da177e2005-04-16 15:20:36 -0700265 * when acking.
266 */
Thomas Gleixner7c8d9482011-03-23 21:08:57 +0000267 i8259A_chip.irq_mask_ack = disable_8259A_irq;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700268 else
Thomas Gleixner7c8d9482011-03-23 21:08:57 +0000269 i8259A_chip.irq_mask_ack = mask_and_ack_8259A;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700270
271 udelay(100); /* wait for 8259A to initialize */
272
Atsushi Nemoto2cafe972006-12-07 02:04:17 +0900273 outb(cached_master_mask, PIC_MASTER_IMR); /* restore master IRQ mask */
274 outb(cached_slave_mask, PIC_SLAVE_IMR); /* restore slave IRQ mask */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700275
Ralf Baechle89650872010-02-27 12:53:38 +0100276 raw_spin_unlock_irqrestore(&i8259A_lock, flags);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700277}
278
279/*
280 * IRQ2 is cascade interrupt to second interrupt controller
281 */
282static struct irqaction irq2 = {
Thomas Gleixner4e451712007-08-28 09:03:01 +0000283 .handler = no_action,
Thomas Gleixner4e451712007-08-28 09:03:01 +0000284 .name = "cascade",
Liming Wang5c22cd42011-08-26 07:00:04 +0800285 .flags = IRQF_NO_THREAD,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700286};
287
288static struct resource pic1_io_resource = {
Atsushi Nemoto2cafe972006-12-07 02:04:17 +0900289 .name = "pic1",
290 .start = PIC_MASTER_CMD,
291 .end = PIC_MASTER_IMR,
292 .flags = IORESOURCE_BUSY
Linus Torvalds1da177e2005-04-16 15:20:36 -0700293};
294
295static struct resource pic2_io_resource = {
Atsushi Nemoto2cafe972006-12-07 02:04:17 +0900296 .name = "pic2",
297 .start = PIC_SLAVE_CMD,
298 .end = PIC_SLAVE_IMR,
299 .flags = IORESOURCE_BUSY
Linus Torvalds1da177e2005-04-16 15:20:36 -0700300};
301
Andrew Bresticker079a4602014-09-18 14:47:11 -0700302static int i8259A_irq_domain_map(struct irq_domain *d, unsigned int virq,
303 irq_hw_number_t hw)
304{
305 irq_set_chip_and_handler(virq, &i8259A_chip, handle_level_irq);
306 irq_set_probe(virq);
307 return 0;
308}
309
310static struct irq_domain_ops i8259A_ops = {
311 .map = i8259A_irq_domain_map,
312 .xlate = irq_domain_xlate_onecell,
313};
314
Linus Torvalds1da177e2005-04-16 15:20:36 -0700315/*
316 * On systems with i8259-style interrupt controllers we assume for
Ralf Baechle28a78792005-08-16 15:46:05 +0000317 * driver compatibility reasons interrupts 0 - 15 to be the i8259
Linus Torvalds1da177e2005-04-16 15:20:36 -0700318 * interrupts even if the hardware uses a different interrupt numbering.
319 */
Paul Burton5f93ef52015-05-22 16:51:03 +0100320struct irq_domain * __init __init_i8259_irqs(struct device_node *node)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700321{
Andrew Bresticker079a4602014-09-18 14:47:11 -0700322 struct irq_domain *domain;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700323
Thomas Bogendoerfer639702b2007-04-08 13:28:44 +0200324 insert_resource(&ioport_resource, &pic1_io_resource);
325 insert_resource(&ioport_resource, &pic2_io_resource);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700326
327 init_8259A(0);
328
Paul Burton5f93ef52015-05-22 16:51:03 +0100329 domain = irq_domain_add_legacy(node, 16, I8259A_IRQ_BASE, 0,
Andrew Bresticker079a4602014-09-18 14:47:11 -0700330 &i8259A_ops, NULL);
331 if (!domain)
332 panic("Failed to add i8259 IRQ domain");
Linus Torvalds1da177e2005-04-16 15:20:36 -0700333
Atsushi Nemoto2fa79372007-01-14 23:41:42 +0900334 setup_irq(I8259A_IRQ_BASE + PIC_CASCADE_IR, &irq2);
Paul Burton5f93ef52015-05-22 16:51:03 +0100335 return domain;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700336}
Paul Burton5f93ef52015-05-22 16:51:03 +0100337
338void __init init_i8259_irqs(void)
339{
340 __init_i8259_irqs(NULL);
341}
342
Thomas Gleixnerbd0b9ac2015-09-14 10:42:37 +0200343static void i8259_irq_dispatch(struct irq_desc *desc)
Paul Burton5f93ef52015-05-22 16:51:03 +0100344{
Thomas Gleixner4ba37502015-07-31 21:59:10 +0200345 struct irq_domain *domain = irq_desc_get_handler_data(desc);
Paul Burton19afc3d2016-09-19 22:21:19 +0100346 int hwirq = i8259_poll();
Thomas Gleixner4ba37502015-07-31 21:59:10 +0200347 unsigned int irq;
Paul Burton5f93ef52015-05-22 16:51:03 +0100348
349 if (hwirq < 0)
350 return;
351
352 irq = irq_linear_revmap(domain, hwirq);
353 generic_handle_irq(irq);
354}
355
356int __init i8259_of_init(struct device_node *node, struct device_node *parent)
357{
358 struct irq_domain *domain;
359 unsigned int parent_irq;
360
Paul Burton690803a2016-09-19 22:21:18 +0100361 domain = __init_i8259_irqs(node);
362
Paul Burton5f93ef52015-05-22 16:51:03 +0100363 parent_irq = irq_of_parse_and_map(node, 0);
364 if (!parent_irq) {
365 pr_err("Failed to map i8259 parent IRQ\n");
Paul Burton690803a2016-09-19 22:21:18 +0100366 irq_domain_remove(domain);
Paul Burton5f93ef52015-05-22 16:51:03 +0100367 return -ENODEV;
368 }
369
Axel Lina51e80d2015-10-01 22:26:44 +0800370 irq_set_chained_handler_and_data(parent_irq, i8259_irq_dispatch,
371 domain);
Paul Burton5f93ef52015-05-22 16:51:03 +0100372 return 0;
373}
374IRQCHIP_DECLARE(i8259, "intel,i8259", i8259_of_init);