blob: 188fab57d170e99e7722127dab2639f09f580dee [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/*
2** System Bus Adapter (SBA) I/O MMU manager
3**
4** (c) Copyright 2000-2004 Grant Grundler <grundler @ parisc-linux x org>
5** (c) Copyright 2004 Naresh Kumar Inna <knaresh at india x hp x com>
6** (c) Copyright 2000-2004 Hewlett-Packard Company
7**
8** Portions (c) 1999 Dave S. Miller (from sparc64 I/O MMU code)
9**
10** This program is free software; you can redistribute it and/or modify
11** it under the terms of the GNU General Public License as published by
12** the Free Software Foundation; either version 2 of the License, or
13** (at your option) any later version.
14**
15**
16** This module initializes the IOC (I/O Controller) found on B1000/C3000/
17** J5000/J7000/N-class/L-class machines and their successors.
18**
19** FIXME: add DMA hint support programming in both sba and lba modules.
20*/
21
Linus Torvalds1da177e2005-04-16 15:20:36 -070022#include <linux/types.h>
23#include <linux/kernel.h>
24#include <linux/spinlock.h>
25#include <linux/slab.h>
26#include <linux/init.h>
27
28#include <linux/mm.h>
29#include <linux/string.h>
30#include <linux/pci.h>
FUJITA Tomonorib61e8f42007-10-23 09:30:28 +020031#include <linux/scatterlist.h>
FUJITA Tomonori46663442008-03-04 14:29:28 -080032#include <linux/iommu-helper.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070033
34#include <asm/byteorder.h>
35#include <asm/io.h>
36#include <asm/dma.h> /* for DMA_CHUNK_SIZE */
37
38#include <asm/hardware.h> /* for register_parisc_driver() stuff */
39
40#include <linux/proc_fs.h>
Kyle McMartin7ec14e42006-02-06 10:10:15 -070041#include <linux/seq_file.h>
Paul Gortmaker6caddf02011-08-11 13:24:07 -040042#include <linux/module.h>
Kyle McMartin7ec14e42006-02-06 10:10:15 -070043
Kyle McMartin1790cf92006-08-24 21:32:49 -040044#include <asm/ropes.h>
Kyle McMartin6f034952006-08-13 22:18:57 -040045#include <asm/mckinley.h> /* for proc_mckinley_root */
Linus Torvalds1da177e2005-04-16 15:20:36 -070046#include <asm/runway.h> /* for proc_runway_root */
Rolf Eike Beer4a8a0782012-05-10 23:08:17 +020047#include <asm/page.h> /* for PAGE0 */
Linus Torvalds1da177e2005-04-16 15:20:36 -070048#include <asm/pdc.h> /* for PDC_MODEL_* */
49#include <asm/pdcpat.h> /* for is_pdc_pat() */
50#include <asm/parisc-device.h>
51
Linus Torvalds1da177e2005-04-16 15:20:36 -070052#define MODULE_NAME "SBA"
53
Linus Torvalds1da177e2005-04-16 15:20:36 -070054/*
55** The number of debug flags is a clue - this code is fragile.
56** Don't even think about messing with it unless you have
57** plenty of 710's to sacrifice to the computer gods. :^)
58*/
59#undef DEBUG_SBA_INIT
60#undef DEBUG_SBA_RUN
61#undef DEBUG_SBA_RUN_SG
62#undef DEBUG_SBA_RESOURCE
63#undef ASSERT_PDIR_SANITY
64#undef DEBUG_LARGE_SG_ENTRIES
65#undef DEBUG_DMB_TRAP
66
67#ifdef DEBUG_SBA_INIT
68#define DBG_INIT(x...) printk(x)
69#else
70#define DBG_INIT(x...)
71#endif
72
73#ifdef DEBUG_SBA_RUN
74#define DBG_RUN(x...) printk(x)
75#else
76#define DBG_RUN(x...)
77#endif
78
79#ifdef DEBUG_SBA_RUN_SG
80#define DBG_RUN_SG(x...) printk(x)
81#else
82#define DBG_RUN_SG(x...)
83#endif
84
85
86#ifdef DEBUG_SBA_RESOURCE
87#define DBG_RES(x...) printk(x)
88#else
89#define DBG_RES(x...)
90#endif
91
Linus Torvalds1da177e2005-04-16 15:20:36 -070092#define SBA_INLINE __inline__
93
Linus Torvalds1da177e2005-04-16 15:20:36 -070094#define DEFAULT_DMA_HINT_REG 0
95
Kyle McMartin08a64362006-08-24 21:33:40 -040096struct sba_device *sba_list;
97EXPORT_SYMBOL_GPL(sba_list);
Linus Torvalds1da177e2005-04-16 15:20:36 -070098
99static unsigned long ioc_needs_fdc = 0;
100
101/* global count of IOMMUs in the system */
102static unsigned int global_ioc_cnt = 0;
103
104/* PA8700 (Piranha 2.2) bug workaround */
105static unsigned long piranha_bad_128k = 0;
106
107/* Looks nice and keeps the compiler happy */
108#define SBA_DEV(d) ((struct sba_device *) (d))
109
Kyle McMartin08a64362006-08-24 21:33:40 -0400110#ifdef CONFIG_AGP_PARISC
111#define SBA_AGP_SUPPORT
112#endif /*CONFIG_AGP_PARISC*/
113
Grant Grundler64908ad2005-10-21 22:37:20 -0400114#ifdef SBA_AGP_SUPPORT
Kyle McMartin08a64362006-08-24 21:33:40 -0400115static int sba_reserve_agpgart = 1;
Randy Dunlap29a1e1d2007-02-05 16:33:59 -0800116module_param(sba_reserve_agpgart, int, 0444);
Kyle McMartin08a64362006-08-24 21:33:40 -0400117MODULE_PARM_DESC(sba_reserve_agpgart, "Reserve half of IO pdir as AGPGART");
Linus Torvalds1da177e2005-04-16 15:20:36 -0700118#endif
119
Linus Torvalds1da177e2005-04-16 15:20:36 -0700120
121/************************************
122** SBA register read and write support
123**
124** BE WARNED: register writes are posted.
125** (ie follow writes which must reach HW with a read)
126**
127** Superdome (in particular, REO) allows only 64-bit CSR accesses.
128*/
Grant Grundler40d78de2006-05-11 00:31:31 -0600129#define READ_REG32(addr) readl(addr)
130#define READ_REG64(addr) readq(addr)
131#define WRITE_REG32(val, addr) writel((val), (addr))
132#define WRITE_REG64(val, addr) writeq((val), (addr))
Linus Torvalds1da177e2005-04-16 15:20:36 -0700133
Grant Grundler64908ad2005-10-21 22:37:20 -0400134#ifdef CONFIG_64BIT
Linus Torvalds1da177e2005-04-16 15:20:36 -0700135#define READ_REG(addr) READ_REG64(addr)
136#define WRITE_REG(value, addr) WRITE_REG64(value, addr)
137#else
138#define READ_REG(addr) READ_REG32(addr)
139#define WRITE_REG(value, addr) WRITE_REG32(value, addr)
140#endif
141
142#ifdef DEBUG_SBA_INIT
143
Grant Grundler64908ad2005-10-21 22:37:20 -0400144/* NOTE: When CONFIG_64BIT isn't defined, READ_REG64() is two 32-bit reads */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700145
146/**
147 * sba_dump_ranges - debugging only - print ranges assigned to this IOA
148 * @hpa: base address of the sba
149 *
150 * Print the MMIO and IO Port address ranges forwarded by an Astro/Ike/RIO
151 * IO Adapter (aka Bus Converter).
152 */
153static void
154sba_dump_ranges(void __iomem *hpa)
155{
156 DBG_INIT("SBA at 0x%p\n", hpa);
157 DBG_INIT("IOS_DIST_BASE : %Lx\n", READ_REG64(hpa+IOS_DIST_BASE));
158 DBG_INIT("IOS_DIST_MASK : %Lx\n", READ_REG64(hpa+IOS_DIST_MASK));
159 DBG_INIT("IOS_DIST_ROUTE : %Lx\n", READ_REG64(hpa+IOS_DIST_ROUTE));
160 DBG_INIT("\n");
161 DBG_INIT("IOS_DIRECT_BASE : %Lx\n", READ_REG64(hpa+IOS_DIRECT_BASE));
162 DBG_INIT("IOS_DIRECT_MASK : %Lx\n", READ_REG64(hpa+IOS_DIRECT_MASK));
163 DBG_INIT("IOS_DIRECT_ROUTE: %Lx\n", READ_REG64(hpa+IOS_DIRECT_ROUTE));
164}
165
166/**
167 * sba_dump_tlb - debugging only - print IOMMU operating parameters
168 * @hpa: base address of the IOMMU
169 *
170 * Print the size/location of the IO MMU PDIR.
171 */
172static void sba_dump_tlb(void __iomem *hpa)
173{
174 DBG_INIT("IO TLB at 0x%p\n", hpa);
175 DBG_INIT("IOC_IBASE : 0x%Lx\n", READ_REG64(hpa+IOC_IBASE));
176 DBG_INIT("IOC_IMASK : 0x%Lx\n", READ_REG64(hpa+IOC_IMASK));
177 DBG_INIT("IOC_TCNFG : 0x%Lx\n", READ_REG64(hpa+IOC_TCNFG));
178 DBG_INIT("IOC_PDIR_BASE: 0x%Lx\n", READ_REG64(hpa+IOC_PDIR_BASE));
179 DBG_INIT("\n");
180}
181#else
182#define sba_dump_ranges(x)
183#define sba_dump_tlb(x)
Grant Grundler64908ad2005-10-21 22:37:20 -0400184#endif /* DEBUG_SBA_INIT */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700185
186
187#ifdef ASSERT_PDIR_SANITY
188
189/**
190 * sba_dump_pdir_entry - debugging only - print one IOMMU PDIR entry
191 * @ioc: IO MMU structure which owns the pdir we are interested in.
192 * @msg: text to print ont the output line.
193 * @pide: pdir index.
194 *
195 * Print one entry of the IO MMU PDIR in human readable form.
196 */
197static void
198sba_dump_pdir_entry(struct ioc *ioc, char *msg, uint pide)
199{
200 /* start printing from lowest pde in rval */
201 u64 *ptr = &(ioc->pdir_base[pide & (~0U * BITS_PER_LONG)]);
202 unsigned long *rptr = (unsigned long *) &(ioc->res_map[(pide >>3) & ~(sizeof(unsigned long) - 1)]);
203 uint rcnt;
204
205 printk(KERN_DEBUG "SBA: %s rp %p bit %d rval 0x%lx\n",
206 msg,
207 rptr, pide & (BITS_PER_LONG - 1), *rptr);
208
209 rcnt = 0;
210 while (rcnt < BITS_PER_LONG) {
211 printk(KERN_DEBUG "%s %2d %p %016Lx\n",
212 (rcnt == (pide & (BITS_PER_LONG - 1)))
213 ? " -->" : " ",
214 rcnt, ptr, *ptr );
215 rcnt++;
216 ptr++;
217 }
218 printk(KERN_DEBUG "%s", msg);
219}
220
221
222/**
223 * sba_check_pdir - debugging only - consistency checker
224 * @ioc: IO MMU structure which owns the pdir we are interested in.
225 * @msg: text to print ont the output line.
226 *
227 * Verify the resource map and pdir state is consistent
228 */
229static int
230sba_check_pdir(struct ioc *ioc, char *msg)
231{
232 u32 *rptr_end = (u32 *) &(ioc->res_map[ioc->res_size]);
233 u32 *rptr = (u32 *) ioc->res_map; /* resource map ptr */
234 u64 *pptr = ioc->pdir_base; /* pdir ptr */
235 uint pide = 0;
236
237 while (rptr < rptr_end) {
238 u32 rval = *rptr;
239 int rcnt = 32; /* number of bits we might check */
240
241 while (rcnt) {
242 /* Get last byte and highest bit from that */
243 u32 pde = ((u32) (((char *)pptr)[7])) << 24;
244 if ((rval ^ pde) & 0x80000000)
245 {
246 /*
247 ** BUMMER! -- res_map != pdir --
248 ** Dump rval and matching pdir entries
249 */
250 sba_dump_pdir_entry(ioc, msg, pide);
251 return(1);
252 }
253 rcnt--;
254 rval <<= 1; /* try the next bit */
255 pptr++;
256 pide++;
257 }
258 rptr++; /* look at next word of res_map */
259 }
260 /* It'd be nice if we always got here :^) */
261 return 0;
262}
263
264
265/**
266 * sba_dump_sg - debugging only - print Scatter-Gather list
267 * @ioc: IO MMU structure which owns the pdir we are interested in.
268 * @startsg: head of the SG list
269 * @nents: number of entries in SG list
270 *
271 * print the SG list so we can verify it's correct by hand.
272 */
273static void
274sba_dump_sg( struct ioc *ioc, struct scatterlist *startsg, int nents)
275{
276 while (nents-- > 0) {
277 printk(KERN_DEBUG " %d : %08lx/%05x %p/%05x\n",
278 nents,
279 (unsigned long) sg_dma_address(startsg),
280 sg_dma_len(startsg),
Matthew Wilcox8bf8a1d2015-03-20 13:37:59 -0400281 sg_virt(startsg), startsg->length);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700282 startsg++;
283 }
284}
285
286#endif /* ASSERT_PDIR_SANITY */
287
288
289
290
291/**************************************************************
292*
293* I/O Pdir Resource Management
294*
295* Bits set in the resource map are in use.
296* Each bit can represent a number of pages.
297* LSbs represent lower addresses (IOVA's).
298*
299***************************************************************/
300#define PAGES_PER_RANGE 1 /* could increase this to 4 or 8 if needed */
301
302/* Convert from IOVP to IOVA and vice versa. */
303
304#ifdef ZX1_SUPPORT
305/* Pluto (aka ZX1) boxes need to set or clear the ibase bits appropriately */
306#define SBA_IOVA(ioc,iovp,offset,hint_reg) ((ioc->ibase) | (iovp) | (offset))
307#define SBA_IOVP(ioc,iova) ((iova) & (ioc)->iovp_mask)
308#else
309/* only support Astro and ancestors. Saves a few cycles in key places */
310#define SBA_IOVA(ioc,iovp,offset,hint_reg) ((iovp) | (offset))
311#define SBA_IOVP(ioc,iova) (iova)
312#endif
313
314#define PDIR_INDEX(iovp) ((iovp)>>IOVP_SHIFT)
315
316#define RESMAP_MASK(n) (~0UL << (BITS_PER_LONG - (n)))
317#define RESMAP_IDX_MASK (sizeof(unsigned long) - 1)
318
FUJITA Tomonori56ee0cf2008-03-10 20:43:24 +0900319static unsigned long ptr_to_pide(struct ioc *ioc, unsigned long *res_ptr,
320 unsigned int bitshiftcnt)
FUJITA Tomonori46663442008-03-04 14:29:28 -0800321{
322 return (((unsigned long)res_ptr - (unsigned long)ioc->res_map) << 3)
323 + bitshiftcnt;
324}
Linus Torvalds1da177e2005-04-16 15:20:36 -0700325
326/**
327 * sba_search_bitmap - find free space in IO PDIR resource bitmap
328 * @ioc: IO MMU structure which owns the pdir we are interested in.
329 * @bits_wanted: number of entries we need.
330 *
331 * Find consecutive free bits in resource bitmap.
332 * Each bit represents one entry in the IO Pdir.
333 * Cool perf optimization: search for log2(size) bits at a time.
334 */
335static SBA_INLINE unsigned long
FUJITA Tomonori46663442008-03-04 14:29:28 -0800336sba_search_bitmap(struct ioc *ioc, struct device *dev,
337 unsigned long bits_wanted)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700338{
339 unsigned long *res_ptr = ioc->res_hint;
340 unsigned long *res_end = (unsigned long *) &(ioc->res_map[ioc->res_size]);
FUJITA Tomonori46663442008-03-04 14:29:28 -0800341 unsigned long pide = ~0UL, tpide;
342 unsigned long boundary_size;
343 unsigned long shift;
344 int ret;
345
FUJITA Tomonori4a0d3f32008-03-05 17:09:30 +0900346 boundary_size = ALIGN((unsigned long long)dma_get_seg_boundary(dev) + 1,
347 1ULL << IOVP_SHIFT) >> IOVP_SHIFT;
FUJITA Tomonori46663442008-03-04 14:29:28 -0800348
349#if defined(ZX1_SUPPORT)
350 BUG_ON(ioc->ibase & ~IOVP_MASK);
351 shift = ioc->ibase >> IOVP_SHIFT;
352#else
353 shift = 0;
354#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -0700355
356 if (bits_wanted > (BITS_PER_LONG/2)) {
357 /* Search word at a time - no mask needed */
358 for(; res_ptr < res_end; ++res_ptr) {
FUJITA Tomonori46663442008-03-04 14:29:28 -0800359 tpide = ptr_to_pide(ioc, res_ptr, 0);
360 ret = iommu_is_span_boundary(tpide, bits_wanted,
361 shift,
362 boundary_size);
363 if ((*res_ptr == 0) && !ret) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700364 *res_ptr = RESMAP_MASK(bits_wanted);
FUJITA Tomonori46663442008-03-04 14:29:28 -0800365 pide = tpide;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700366 break;
367 }
368 }
369 /* point to the next word on next pass */
370 res_ptr++;
371 ioc->res_bitshift = 0;
372 } else {
373 /*
374 ** Search the resource bit map on well-aligned values.
375 ** "o" is the alignment.
376 ** We need the alignment to invalidate I/O TLB using
377 ** SBA HW features in the unmap path.
378 */
379 unsigned long o = 1 << get_order(bits_wanted << PAGE_SHIFT);
Milind Arun Choudhary3cb1d952007-03-06 02:44:13 -0800380 uint bitshiftcnt = ALIGN(ioc->res_bitshift, o);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700381 unsigned long mask;
382
383 if (bitshiftcnt >= BITS_PER_LONG) {
384 bitshiftcnt = 0;
385 res_ptr++;
386 }
387 mask = RESMAP_MASK(bits_wanted) >> bitshiftcnt;
388
Harvey Harrisona8043ec2008-05-14 16:21:56 -0700389 DBG_RES("%s() o %ld %p", __func__, o, res_ptr);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700390 while(res_ptr < res_end)
391 {
392 DBG_RES(" %p %lx %lx\n", res_ptr, mask, *res_ptr);
393 WARN_ON(mask == 0);
FUJITA Tomonori46663442008-03-04 14:29:28 -0800394 tpide = ptr_to_pide(ioc, res_ptr, bitshiftcnt);
395 ret = iommu_is_span_boundary(tpide, bits_wanted,
396 shift,
397 boundary_size);
398 if ((((*res_ptr) & mask) == 0) && !ret) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700399 *res_ptr |= mask; /* mark resources busy! */
FUJITA Tomonori46663442008-03-04 14:29:28 -0800400 pide = tpide;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700401 break;
402 }
403 mask >>= o;
404 bitshiftcnt += o;
405 if (mask == 0) {
406 mask = RESMAP_MASK(bits_wanted);
407 bitshiftcnt=0;
408 res_ptr++;
409 }
410 }
411 /* look in the same word on the next pass */
412 ioc->res_bitshift = bitshiftcnt + bits_wanted;
413 }
414
415 /* wrapped ? */
416 if (res_end <= res_ptr) {
417 ioc->res_hint = (unsigned long *) ioc->res_map;
418 ioc->res_bitshift = 0;
419 } else {
420 ioc->res_hint = res_ptr;
421 }
422 return (pide);
423}
424
425
426/**
427 * sba_alloc_range - find free bits and mark them in IO PDIR resource bitmap
428 * @ioc: IO MMU structure which owns the pdir we are interested in.
429 * @size: number of bytes to create a mapping for
430 *
431 * Given a size, find consecutive unmarked and then mark those bits in the
432 * resource bit map.
433 */
434static int
FUJITA Tomonori7c8cda62008-03-04 14:29:28 -0800435sba_alloc_range(struct ioc *ioc, struct device *dev, size_t size)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700436{
437 unsigned int pages_needed = size >> IOVP_SHIFT;
438#ifdef SBA_COLLECT_STATS
439 unsigned long cr_start = mfctl(16);
440#endif
441 unsigned long pide;
442
FUJITA Tomonori46663442008-03-04 14:29:28 -0800443 pide = sba_search_bitmap(ioc, dev, pages_needed);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700444 if (pide >= (ioc->res_size << 3)) {
FUJITA Tomonori46663442008-03-04 14:29:28 -0800445 pide = sba_search_bitmap(ioc, dev, pages_needed);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700446 if (pide >= (ioc->res_size << 3))
447 panic("%s: I/O MMU @ %p is out of mapping resources\n",
448 __FILE__, ioc->ioc_hpa);
449 }
450
451#ifdef ASSERT_PDIR_SANITY
452 /* verify the first enable bit is clear */
453 if(0x00 != ((u8 *) ioc->pdir_base)[pide*sizeof(u64) + 7]) {
454 sba_dump_pdir_entry(ioc, "sba_search_bitmap() botched it?", pide);
455 }
456#endif
457
458 DBG_RES("%s(%x) %d -> %lx hint %x/%x\n",
Harvey Harrisona8043ec2008-05-14 16:21:56 -0700459 __func__, size, pages_needed, pide,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700460 (uint) ((unsigned long) ioc->res_hint - (unsigned long) ioc->res_map),
461 ioc->res_bitshift );
462
463#ifdef SBA_COLLECT_STATS
464 {
465 unsigned long cr_end = mfctl(16);
466 unsigned long tmp = cr_end - cr_start;
467 /* check for roll over */
468 cr_start = (cr_end < cr_start) ? -(tmp) : (tmp);
469 }
470 ioc->avg_search[ioc->avg_idx++] = cr_start;
471 ioc->avg_idx &= SBA_SEARCH_SAMPLE - 1;
472
473 ioc->used_pages += pages_needed;
474#endif
475
476 return (pide);
477}
478
479
480/**
481 * sba_free_range - unmark bits in IO PDIR resource bitmap
482 * @ioc: IO MMU structure which owns the pdir we are interested in.
483 * @iova: IO virtual address which was previously allocated.
484 * @size: number of bytes to create a mapping for
485 *
486 * clear bits in the ioc's resource map
487 */
488static SBA_INLINE void
489sba_free_range(struct ioc *ioc, dma_addr_t iova, size_t size)
490{
491 unsigned long iovp = SBA_IOVP(ioc, iova);
492 unsigned int pide = PDIR_INDEX(iovp);
493 unsigned int ridx = pide >> 3; /* convert bit to byte address */
494 unsigned long *res_ptr = (unsigned long *) &((ioc)->res_map[ridx & ~RESMAP_IDX_MASK]);
495
496 int bits_not_wanted = size >> IOVP_SHIFT;
497
498 /* 3-bits "bit" address plus 2 (or 3) bits for "byte" == bit in word */
499 unsigned long m = RESMAP_MASK(bits_not_wanted) >> (pide & (BITS_PER_LONG - 1));
500
501 DBG_RES("%s( ,%x,%x) %x/%lx %x %p %lx\n",
Harvey Harrisona8043ec2008-05-14 16:21:56 -0700502 __func__, (uint) iova, size,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700503 bits_not_wanted, m, pide, res_ptr, *res_ptr);
504
505#ifdef SBA_COLLECT_STATS
506 ioc->used_pages -= bits_not_wanted;
507#endif
508
509 *res_ptr &= ~m;
510}
511
512
513/**************************************************************
514*
515* "Dynamic DMA Mapping" support (aka "Coherent I/O")
516*
517***************************************************************/
518
Grant Grundler64908ad2005-10-21 22:37:20 -0400519#ifdef SBA_HINT_SUPPORT
Linus Torvalds1da177e2005-04-16 15:20:36 -0700520#define SBA_DMA_HINT(ioc, val) ((val) << (ioc)->hint_shift_pdir)
521#endif
522
523typedef unsigned long space_t;
524#define KERNEL_SPACE 0
525
526/**
527 * sba_io_pdir_entry - fill in one IO PDIR entry
528 * @pdir_ptr: pointer to IO PDIR entry
529 * @sid: process Space ID - currently only support KERNEL_SPACE
530 * @vba: Virtual CPU address of buffer to map
531 * @hint: DMA hint set to use for this mapping
532 *
533 * SBA Mapping Routine
534 *
535 * Given a virtual address (vba, arg2) and space id, (sid, arg1)
536 * sba_io_pdir_entry() loads the I/O PDIR entry pointed to by
537 * pdir_ptr (arg0).
538 * Using the bass-ackwards HP bit numbering, Each IO Pdir entry
539 * for Astro/Ike looks like:
540 *
541 *
542 * 0 19 51 55 63
543 * +-+---------------------+----------------------------------+----+--------+
544 * |V| U | PPN[43:12] | U | VI |
545 * +-+---------------------+----------------------------------+----+--------+
546 *
547 * Pluto is basically identical, supports fewer physical address bits:
548 *
549 * 0 23 51 55 63
550 * +-+------------------------+-------------------------------+----+--------+
551 * |V| U | PPN[39:12] | U | VI |
552 * +-+------------------------+-------------------------------+----+--------+
553 *
554 * V == Valid Bit (Most Significant Bit is bit 0)
555 * U == Unused
556 * PPN == Physical Page Number
557 * VI == Virtual Index (aka Coherent Index)
558 *
559 * LPA instruction output is put into PPN field.
560 * LCI (Load Coherence Index) instruction provides the "VI" bits.
561 *
562 * We pre-swap the bytes since PCX-W is Big Endian and the
563 * IOMMU uses little endian for the pdir.
564 */
565
Adrian Bunkdf8e5bc2008-12-02 03:28:16 +0000566static void SBA_INLINE
Linus Torvalds1da177e2005-04-16 15:20:36 -0700567sba_io_pdir_entry(u64 *pdir_ptr, space_t sid, unsigned long vba,
568 unsigned long hint)
569{
570 u64 pa; /* physical address */
571 register unsigned ci; /* coherent index */
572
573 pa = virt_to_phys(vba);
574 pa &= IOVP_MASK;
575
John David Anglin663bace2019-05-27 20:15:14 -0400576 asm("lci 0(%1), %0" : "=r" (ci) : "r" (vba));
Helge Deller6a457162013-05-02 20:41:45 +0000577 pa |= (ci >> PAGE_SHIFT) & 0xff; /* move CI (8 bits) into lowest byte */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700578
Kyle McMartin983daee2006-08-25 12:28:24 -0400579 pa |= SBA_PDIR_VALID_BIT; /* set "valid" bit */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700580 *pdir_ptr = cpu_to_le64(pa); /* swap and store into I/O Pdir */
581
582 /*
583 * If the PDC_MODEL capabilities has Non-coherent IO-PDIR bit set
584 * (bit #61, big endian), we have to flush and sync every time
585 * IO-PDIR is changed in Ike/Astro.
586 */
Grant Grundler64908ad2005-10-21 22:37:20 -0400587 if (ioc_needs_fdc)
588 asm volatile("fdc %%r0(%0)" : : "r" (pdir_ptr));
Linus Torvalds1da177e2005-04-16 15:20:36 -0700589}
590
591
592/**
593 * sba_mark_invalid - invalidate one or more IO PDIR entries
594 * @ioc: IO MMU structure which owns the pdir we are interested in.
595 * @iova: IO Virtual Address mapped earlier
596 * @byte_cnt: number of bytes this mapping covers.
597 *
598 * Marking the IO PDIR entry(ies) as Invalid and invalidate
599 * corresponding IO TLB entry. The Ike PCOM (Purge Command Register)
600 * is to purge stale entries in the IO TLB when unmapping entries.
601 *
602 * The PCOM register supports purging of multiple pages, with a minium
603 * of 1 page and a maximum of 2GB. Hardware requires the address be
604 * aligned to the size of the range being purged. The size of the range
605 * must be a power of 2. The "Cool perf optimization" in the
606 * allocation routine helps keep that true.
607 */
608static SBA_INLINE void
609sba_mark_invalid(struct ioc *ioc, dma_addr_t iova, size_t byte_cnt)
610{
611 u32 iovp = (u32) SBA_IOVP(ioc,iova);
Grant Grundler64908ad2005-10-21 22:37:20 -0400612 u64 *pdir_ptr = &ioc->pdir_base[PDIR_INDEX(iovp)];
Linus Torvalds1da177e2005-04-16 15:20:36 -0700613
614#ifdef ASSERT_PDIR_SANITY
Grant Grundler64908ad2005-10-21 22:37:20 -0400615 /* Assert first pdir entry is set.
616 **
617 ** Even though this is a big-endian machine, the entries
618 ** in the iopdir are little endian. That's why we look at
619 ** the byte at +7 instead of at +0.
620 */
621 if (0x80 != (((u8 *) pdir_ptr)[7])) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700622 sba_dump_pdir_entry(ioc,"sba_mark_invalid()", PDIR_INDEX(iovp));
623 }
624#endif
625
Grant Grundler64908ad2005-10-21 22:37:20 -0400626 if (byte_cnt > IOVP_SIZE)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700627 {
Grant Grundler64908ad2005-10-21 22:37:20 -0400628#if 0
629 unsigned long entries_per_cacheline = ioc_needs_fdc ?
630 L1_CACHE_ALIGN(((unsigned long) pdir_ptr))
631 - (unsigned long) pdir_ptr;
632 : 262144;
633#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -0700634
Grant Grundler64908ad2005-10-21 22:37:20 -0400635 /* set "size" field for PCOM */
636 iovp |= get_order(byte_cnt) + PAGE_SHIFT;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700637
Linus Torvalds1da177e2005-04-16 15:20:36 -0700638 do {
639 /* clear I/O Pdir entry "valid" bit first */
Grant Grundler64908ad2005-10-21 22:37:20 -0400640 ((u8 *) pdir_ptr)[7] = 0;
641 if (ioc_needs_fdc) {
642 asm volatile("fdc %%r0(%0)" : : "r" (pdir_ptr));
643#if 0
644 entries_per_cacheline = L1_CACHE_SHIFT - 3;
645#endif
646 }
647 pdir_ptr++;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700648 byte_cnt -= IOVP_SIZE;
Grant Grundler64908ad2005-10-21 22:37:20 -0400649 } while (byte_cnt > IOVP_SIZE);
650 } else
651 iovp |= IOVP_SHIFT; /* set "size" field for PCOM */
652
653 /*
654 ** clear I/O PDIR entry "valid" bit.
655 ** We have to R/M/W the cacheline regardless how much of the
656 ** pdir entry that we clobber.
657 ** The rest of the entry would be useful for debugging if we
658 ** could dump core on HPMC.
659 */
660 ((u8 *) pdir_ptr)[7] = 0;
661 if (ioc_needs_fdc)
662 asm volatile("fdc %%r0(%0)" : : "r" (pdir_ptr));
Linus Torvalds1da177e2005-04-16 15:20:36 -0700663
664 WRITE_REG( SBA_IOVA(ioc, iovp, 0, 0), ioc->ioc_hpa+IOC_PCOM);
665}
666
667/**
668 * sba_dma_supported - PCI driver can query DMA support
669 * @dev: instance of PCI owned by the driver that's asking
670 * @mask: number of address bits this PCI device can handle
671 *
Paul Bolle395cf962011-08-15 02:02:26 +0200672 * See Documentation/DMA-API-HOWTO.txt
Linus Torvalds1da177e2005-04-16 15:20:36 -0700673 */
674static int sba_dma_supported( struct device *dev, u64 mask)
675{
676 struct ioc *ioc;
Grant Grundler64908ad2005-10-21 22:37:20 -0400677
Linus Torvalds1da177e2005-04-16 15:20:36 -0700678 if (dev == NULL) {
679 printk(KERN_ERR MODULE_NAME ": EISA/ISA/et al not supported\n");
680 BUG();
681 return(0);
682 }
683
Paul Bolle395cf962011-08-15 02:02:26 +0200684 /* Documentation/DMA-API-HOWTO.txt tells drivers to try 64-bit
Randy Dunlap5872fb92009-01-29 16:28:02 -0800685 * first, then fall back to 32-bit if that fails.
Grant Grundler64908ad2005-10-21 22:37:20 -0400686 * We are just "encouraging" 32-bit DMA masks here since we can
687 * never allow IOMMU bypass unless we add special support for ZX1.
688 */
689 if (mask > ~0U)
690 return 0;
691
Linus Torvalds1da177e2005-04-16 15:20:36 -0700692 ioc = GET_IOC(dev);
Thomas Bogendoerfer8ed89cf2017-07-03 10:38:05 +0200693 if (!ioc)
694 return 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700695
Grant Grundler64908ad2005-10-21 22:37:20 -0400696 /*
697 * check if mask is >= than the current max IO Virt Address
698 * The max IO Virt address will *always* < 30 bits.
699 */
700 return((int)(mask >= (ioc->ibase - 1 +
701 (ioc->pdir_size / sizeof(u64) * IOVP_SIZE) )));
Linus Torvalds1da177e2005-04-16 15:20:36 -0700702}
703
704
705/**
706 * sba_map_single - map one buffer and return IOVA for DMA
707 * @dev: instance of PCI owned by the driver that's asking.
708 * @addr: driver buffer to map.
709 * @size: number of bytes to map in driver buffer.
710 * @direction: R/W or both.
711 *
Paul Bolle395cf962011-08-15 02:02:26 +0200712 * See Documentation/DMA-API-HOWTO.txt
Linus Torvalds1da177e2005-04-16 15:20:36 -0700713 */
714static dma_addr_t
715sba_map_single(struct device *dev, void *addr, size_t size,
716 enum dma_data_direction direction)
717{
718 struct ioc *ioc;
719 unsigned long flags;
720 dma_addr_t iovp;
721 dma_addr_t offset;
722 u64 *pdir_start;
723 int pide;
724
725 ioc = GET_IOC(dev);
Thomas Bogendoerfer8ed89cf2017-07-03 10:38:05 +0200726 if (!ioc)
727 return DMA_ERROR_CODE;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700728
729 /* save offset bits */
730 offset = ((dma_addr_t) (long) addr) & ~IOVP_MASK;
731
732 /* round up to nearest IOVP_SIZE */
733 size = (size + offset + ~IOVP_MASK) & IOVP_MASK;
734
735 spin_lock_irqsave(&ioc->res_lock, flags);
736#ifdef ASSERT_PDIR_SANITY
737 sba_check_pdir(ioc,"Check before sba_map_single()");
738#endif
739
740#ifdef SBA_COLLECT_STATS
741 ioc->msingle_calls++;
742 ioc->msingle_pages += size >> IOVP_SHIFT;
743#endif
FUJITA Tomonori7c8cda62008-03-04 14:29:28 -0800744 pide = sba_alloc_range(ioc, dev, size);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700745 iovp = (dma_addr_t) pide << IOVP_SHIFT;
746
747 DBG_RUN("%s() 0x%p -> 0x%lx\n",
Harvey Harrisona8043ec2008-05-14 16:21:56 -0700748 __func__, addr, (long) iovp | offset);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700749
750 pdir_start = &(ioc->pdir_base[pide]);
751
752 while (size > 0) {
753 sba_io_pdir_entry(pdir_start, KERNEL_SPACE, (unsigned long) addr, 0);
754
755 DBG_RUN(" pdir 0x%p %02x%02x%02x%02x%02x%02x%02x%02x\n",
756 pdir_start,
757 (u8) (((u8 *) pdir_start)[7]),
758 (u8) (((u8 *) pdir_start)[6]),
759 (u8) (((u8 *) pdir_start)[5]),
760 (u8) (((u8 *) pdir_start)[4]),
761 (u8) (((u8 *) pdir_start)[3]),
762 (u8) (((u8 *) pdir_start)[2]),
763 (u8) (((u8 *) pdir_start)[1]),
764 (u8) (((u8 *) pdir_start)[0])
765 );
766
767 addr += IOVP_SIZE;
768 size -= IOVP_SIZE;
769 pdir_start++;
770 }
Grant Grundler64908ad2005-10-21 22:37:20 -0400771
772 /* force FDC ops in io_pdir_entry() to be visible to IOMMU */
773 if (ioc_needs_fdc)
774 asm volatile("sync" : : );
775
Linus Torvalds1da177e2005-04-16 15:20:36 -0700776#ifdef ASSERT_PDIR_SANITY
777 sba_check_pdir(ioc,"Check after sba_map_single()");
778#endif
779 spin_unlock_irqrestore(&ioc->res_lock, flags);
Grant Grundler64908ad2005-10-21 22:37:20 -0400780
781 /* form complete address */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700782 return SBA_IOVA(ioc, iovp, offset, DEFAULT_DMA_HINT_REG);
783}
784
785
Christoph Hellwig79387172016-01-20 15:01:47 -0800786static dma_addr_t
787sba_map_page(struct device *dev, struct page *page, unsigned long offset,
788 size_t size, enum dma_data_direction direction,
Krzysztof Kozlowski00085f12016-08-03 13:46:00 -0700789 unsigned long attrs)
Christoph Hellwig79387172016-01-20 15:01:47 -0800790{
791 return sba_map_single(dev, page_address(page) + offset, size,
792 direction);
793}
794
795
Linus Torvalds1da177e2005-04-16 15:20:36 -0700796/**
Christoph Hellwig79387172016-01-20 15:01:47 -0800797 * sba_unmap_page - unmap one IOVA and free resources
Linus Torvalds1da177e2005-04-16 15:20:36 -0700798 * @dev: instance of PCI owned by the driver that's asking.
799 * @iova: IOVA of driver buffer previously mapped.
800 * @size: number of bytes mapped in driver buffer.
801 * @direction: R/W or both.
802 *
Paul Bolle395cf962011-08-15 02:02:26 +0200803 * See Documentation/DMA-API-HOWTO.txt
Linus Torvalds1da177e2005-04-16 15:20:36 -0700804 */
805static void
Christoph Hellwig79387172016-01-20 15:01:47 -0800806sba_unmap_page(struct device *dev, dma_addr_t iova, size_t size,
Krzysztof Kozlowski00085f12016-08-03 13:46:00 -0700807 enum dma_data_direction direction, unsigned long attrs)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700808{
809 struct ioc *ioc;
810#if DELAYED_RESOURCE_CNT > 0
811 struct sba_dma_pair *d;
812#endif
813 unsigned long flags;
814 dma_addr_t offset;
815
Harvey Harrisona8043ec2008-05-14 16:21:56 -0700816 DBG_RUN("%s() iovp 0x%lx/%x\n", __func__, (long) iova, size);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700817
818 ioc = GET_IOC(dev);
Thomas Bogendoerfer8ed89cf2017-07-03 10:38:05 +0200819 if (!ioc) {
820 WARN_ON(!ioc);
821 return;
822 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700823 offset = iova & ~IOVP_MASK;
824 iova ^= offset; /* clear offset bits */
825 size += offset;
Milind Arun Choudhary3cb1d952007-03-06 02:44:13 -0800826 size = ALIGN(size, IOVP_SIZE);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700827
828 spin_lock_irqsave(&ioc->res_lock, flags);
829
830#ifdef SBA_COLLECT_STATS
831 ioc->usingle_calls++;
832 ioc->usingle_pages += size >> IOVP_SHIFT;
833#endif
834
835 sba_mark_invalid(ioc, iova, size);
836
837#if DELAYED_RESOURCE_CNT > 0
838 /* Delaying when we re-use a IO Pdir entry reduces the number
839 * of MMIO reads needed to flush writes to the PCOM register.
840 */
841 d = &(ioc->saved[ioc->saved_cnt]);
842 d->iova = iova;
843 d->size = size;
844 if (++(ioc->saved_cnt) >= DELAYED_RESOURCE_CNT) {
845 int cnt = ioc->saved_cnt;
846 while (cnt--) {
847 sba_free_range(ioc, d->iova, d->size);
848 d--;
849 }
850 ioc->saved_cnt = 0;
Grant Grundler64908ad2005-10-21 22:37:20 -0400851
Linus Torvalds1da177e2005-04-16 15:20:36 -0700852 READ_REG(ioc->ioc_hpa+IOC_PCOM); /* flush purges */
853 }
854#else /* DELAYED_RESOURCE_CNT == 0 */
855 sba_free_range(ioc, iova, size);
Grant Grundler64908ad2005-10-21 22:37:20 -0400856
857 /* If fdc's were issued, force fdc's to be visible now */
858 if (ioc_needs_fdc)
859 asm volatile("sync" : : );
860
Linus Torvalds1da177e2005-04-16 15:20:36 -0700861 READ_REG(ioc->ioc_hpa+IOC_PCOM); /* flush purges */
862#endif /* DELAYED_RESOURCE_CNT == 0 */
Grant Grundler64908ad2005-10-21 22:37:20 -0400863
Linus Torvalds1da177e2005-04-16 15:20:36 -0700864 spin_unlock_irqrestore(&ioc->res_lock, flags);
865
866 /* XXX REVISIT for 2.5 Linux - need syncdma for zero-copy support.
867 ** For Astro based systems this isn't a big deal WRT performance.
868 ** As long as 2.4 kernels copyin/copyout data from/to userspace,
869 ** we don't need the syncdma. The issue here is I/O MMU cachelines
870 ** are *not* coherent in all cases. May be hwrev dependent.
871 ** Need to investigate more.
872 asm volatile("syncdma");
873 */
874}
875
876
877/**
Christoph Hellwig79387172016-01-20 15:01:47 -0800878 * sba_alloc - allocate/map shared mem for DMA
Linus Torvalds1da177e2005-04-16 15:20:36 -0700879 * @hwdev: instance of PCI owned by the driver that's asking.
880 * @size: number of bytes mapped in driver buffer.
881 * @dma_handle: IOVA of new buffer.
882 *
Paul Bolle395cf962011-08-15 02:02:26 +0200883 * See Documentation/DMA-API-HOWTO.txt
Linus Torvalds1da177e2005-04-16 15:20:36 -0700884 */
Christoph Hellwig79387172016-01-20 15:01:47 -0800885static void *sba_alloc(struct device *hwdev, size_t size, dma_addr_t *dma_handle,
Krzysztof Kozlowski00085f12016-08-03 13:46:00 -0700886 gfp_t gfp, unsigned long attrs)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700887{
888 void *ret;
889
890 if (!hwdev) {
891 /* only support PCI */
892 *dma_handle = 0;
Matthew Wilcoxc2c47982006-10-26 10:06:07 -0600893 return NULL;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700894 }
895
896 ret = (void *) __get_free_pages(gfp, get_order(size));
897
898 if (ret) {
899 memset(ret, 0, size);
900 *dma_handle = sba_map_single(hwdev, ret, size, 0);
901 }
902
903 return ret;
904}
905
906
907/**
Christoph Hellwig79387172016-01-20 15:01:47 -0800908 * sba_free - free/unmap shared mem for DMA
Linus Torvalds1da177e2005-04-16 15:20:36 -0700909 * @hwdev: instance of PCI owned by the driver that's asking.
910 * @size: number of bytes mapped in driver buffer.
911 * @vaddr: virtual address IOVA of "consistent" buffer.
912 * @dma_handler: IO virtual address of "consistent" buffer.
913 *
Paul Bolle395cf962011-08-15 02:02:26 +0200914 * See Documentation/DMA-API-HOWTO.txt
Linus Torvalds1da177e2005-04-16 15:20:36 -0700915 */
916static void
Christoph Hellwig79387172016-01-20 15:01:47 -0800917sba_free(struct device *hwdev, size_t size, void *vaddr,
Krzysztof Kozlowski00085f12016-08-03 13:46:00 -0700918 dma_addr_t dma_handle, unsigned long attrs)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700919{
Krzysztof Kozlowski00085f12016-08-03 13:46:00 -0700920 sba_unmap_page(hwdev, dma_handle, size, 0, 0);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700921 free_pages((unsigned long) vaddr, get_order(size));
922}
923
924
925/*
926** Since 0 is a valid pdir_base index value, can't use that
927** to determine if a value is valid or not. Use a flag to indicate
928** the SG list entry contains a valid pdir index.
929*/
930#define PIDE_FLAG 0x80000000UL
931
932#ifdef SBA_COLLECT_STATS
933#define IOMMU_MAP_STATS
934#endif
935#include "iommu-helpers.h"
936
937#ifdef DEBUG_LARGE_SG_ENTRIES
938int dump_run_sg = 0;
939#endif
940
941
942/**
943 * sba_map_sg - map Scatter/Gather list
944 * @dev: instance of PCI owned by the driver that's asking.
945 * @sglist: array of buffer/length pairs
946 * @nents: number of entries in list
947 * @direction: R/W or both.
948 *
Paul Bolle395cf962011-08-15 02:02:26 +0200949 * See Documentation/DMA-API-HOWTO.txt
Linus Torvalds1da177e2005-04-16 15:20:36 -0700950 */
951static int
952sba_map_sg(struct device *dev, struct scatterlist *sglist, int nents,
Krzysztof Kozlowski00085f12016-08-03 13:46:00 -0700953 enum dma_data_direction direction, unsigned long attrs)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700954{
955 struct ioc *ioc;
956 int coalesced, filled = 0;
957 unsigned long flags;
958
Harvey Harrisona8043ec2008-05-14 16:21:56 -0700959 DBG_RUN_SG("%s() START %d entries\n", __func__, nents);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700960
961 ioc = GET_IOC(dev);
Thomas Bogendoerfer8ed89cf2017-07-03 10:38:05 +0200962 if (!ioc)
963 return 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700964
965 /* Fast path single entry scatterlists. */
966 if (nents == 1) {
Matthew Wilcox8bf8a1d2015-03-20 13:37:59 -0400967 sg_dma_address(sglist) = sba_map_single(dev, sg_virt(sglist),
Linus Torvalds1da177e2005-04-16 15:20:36 -0700968 sglist->length, direction);
969 sg_dma_len(sglist) = sglist->length;
970 return 1;
971 }
972
973 spin_lock_irqsave(&ioc->res_lock, flags);
974
975#ifdef ASSERT_PDIR_SANITY
976 if (sba_check_pdir(ioc,"Check before sba_map_sg()"))
977 {
978 sba_dump_sg(ioc, sglist, nents);
979 panic("Check before sba_map_sg()");
980 }
981#endif
982
983#ifdef SBA_COLLECT_STATS
984 ioc->msg_calls++;
985#endif
986
987 /*
988 ** First coalesce the chunks and allocate I/O pdir space
989 **
990 ** If this is one DMA stream, we can properly map using the
991 ** correct virtual address associated with each DMA page.
992 ** w/o this association, we wouldn't have coherent DMA!
993 ** Access to the virtual address is what forces a two pass algorithm.
994 */
FUJITA Tomonorid1b51632008-02-04 22:28:03 -0800995 coalesced = iommu_coalesce_chunks(ioc, dev, sglist, nents, sba_alloc_range);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700996
997 /*
998 ** Program the I/O Pdir
999 **
1000 ** map the virtual addresses to the I/O Pdir
1001 ** o dma_address will contain the pdir index
1002 ** o dma_len will contain the number of bytes to map
1003 ** o address contains the virtual address.
1004 */
1005 filled = iommu_fill_pdir(ioc, sglist, nents, 0, sba_io_pdir_entry);
1006
Grant Grundler64908ad2005-10-21 22:37:20 -04001007 /* force FDC ops in io_pdir_entry() to be visible to IOMMU */
1008 if (ioc_needs_fdc)
1009 asm volatile("sync" : : );
1010
Linus Torvalds1da177e2005-04-16 15:20:36 -07001011#ifdef ASSERT_PDIR_SANITY
1012 if (sba_check_pdir(ioc,"Check after sba_map_sg()"))
1013 {
1014 sba_dump_sg(ioc, sglist, nents);
1015 panic("Check after sba_map_sg()\n");
1016 }
1017#endif
1018
1019 spin_unlock_irqrestore(&ioc->res_lock, flags);
1020
Harvey Harrisona8043ec2008-05-14 16:21:56 -07001021 DBG_RUN_SG("%s() DONE %d mappings\n", __func__, filled);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001022
1023 return filled;
1024}
1025
1026
1027/**
1028 * sba_unmap_sg - unmap Scatter/Gather list
1029 * @dev: instance of PCI owned by the driver that's asking.
1030 * @sglist: array of buffer/length pairs
1031 * @nents: number of entries in list
1032 * @direction: R/W or both.
1033 *
Paul Bolle395cf962011-08-15 02:02:26 +02001034 * See Documentation/DMA-API-HOWTO.txt
Linus Torvalds1da177e2005-04-16 15:20:36 -07001035 */
1036static void
1037sba_unmap_sg(struct device *dev, struct scatterlist *sglist, int nents,
Krzysztof Kozlowski00085f12016-08-03 13:46:00 -07001038 enum dma_data_direction direction, unsigned long attrs)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001039{
1040 struct ioc *ioc;
1041#ifdef ASSERT_PDIR_SANITY
1042 unsigned long flags;
1043#endif
1044
1045 DBG_RUN_SG("%s() START %d entries, %p,%x\n",
Matthew Wilcox8bf8a1d2015-03-20 13:37:59 -04001046 __func__, nents, sg_virt(sglist), sglist->length);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001047
1048 ioc = GET_IOC(dev);
Thomas Bogendoerfer8ed89cf2017-07-03 10:38:05 +02001049 if (!ioc) {
1050 WARN_ON(!ioc);
1051 return;
1052 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001053
1054#ifdef SBA_COLLECT_STATS
1055 ioc->usg_calls++;
1056#endif
1057
1058#ifdef ASSERT_PDIR_SANITY
1059 spin_lock_irqsave(&ioc->res_lock, flags);
1060 sba_check_pdir(ioc,"Check before sba_unmap_sg()");
1061 spin_unlock_irqrestore(&ioc->res_lock, flags);
1062#endif
1063
1064 while (sg_dma_len(sglist) && nents--) {
1065
Christoph Hellwig79387172016-01-20 15:01:47 -08001066 sba_unmap_page(dev, sg_dma_address(sglist), sg_dma_len(sglist),
Krzysztof Kozlowski00085f12016-08-03 13:46:00 -07001067 direction, 0);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001068#ifdef SBA_COLLECT_STATS
1069 ioc->usg_pages += ((sg_dma_address(sglist) & ~IOVP_MASK) + sg_dma_len(sglist) + IOVP_SIZE - 1) >> PAGE_SHIFT;
1070 ioc->usingle_calls--; /* kluge since call is unmap_sg() */
1071#endif
1072 ++sglist;
1073 }
1074
Harvey Harrisona8043ec2008-05-14 16:21:56 -07001075 DBG_RUN_SG("%s() DONE (nents %d)\n", __func__, nents);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001076
1077#ifdef ASSERT_PDIR_SANITY
1078 spin_lock_irqsave(&ioc->res_lock, flags);
1079 sba_check_pdir(ioc,"Check after sba_unmap_sg()");
1080 spin_unlock_irqrestore(&ioc->res_lock, flags);
1081#endif
1082
1083}
1084
Christoph Hellwig79387172016-01-20 15:01:47 -08001085static struct dma_map_ops sba_ops = {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001086 .dma_supported = sba_dma_supported,
Christoph Hellwig79387172016-01-20 15:01:47 -08001087 .alloc = sba_alloc,
1088 .free = sba_free,
1089 .map_page = sba_map_page,
1090 .unmap_page = sba_unmap_page,
Linus Torvalds1da177e2005-04-16 15:20:36 -07001091 .map_sg = sba_map_sg,
1092 .unmap_sg = sba_unmap_sg,
Linus Torvalds1da177e2005-04-16 15:20:36 -07001093};
1094
1095
1096/**************************************************************************
1097**
1098** SBA PAT PDC support
1099**
1100** o call pdc_pat_cell_module()
1101** o store ranges in PCI "resource" structures
1102**
1103**************************************************************************/
1104
1105static void
1106sba_get_pat_resources(struct sba_device *sba_dev)
1107{
1108#if 0
1109/*
1110** TODO/REVISIT/FIXME: support for directed ranges requires calls to
1111** PAT PDC to program the SBA/LBA directed range registers...this
1112** burden may fall on the LBA code since it directly supports the
1113** PCI subsystem. It's not clear yet. - ggg
1114*/
1115PAT_MOD(mod)->mod_info.mod_pages = PAT_GET_MOD_PAGES(temp);
1116 FIXME : ???
1117PAT_MOD(mod)->mod_info.dvi = PAT_GET_DVI(temp);
1118 Tells where the dvi bits are located in the address.
1119PAT_MOD(mod)->mod_info.ioc = PAT_GET_IOC(temp);
1120 FIXME : ???
1121#endif
1122}
1123
1124
1125/**************************************************************
1126*
1127* Initialization and claim
1128*
1129***************************************************************/
1130#define PIRANHA_ADDR_MASK 0x00160000UL /* bit 17,18,20 */
1131#define PIRANHA_ADDR_VAL 0x00060000UL /* bit 17,18 on */
1132static void *
1133sba_alloc_pdir(unsigned int pdir_size)
1134{
1135 unsigned long pdir_base;
1136 unsigned long pdir_order = get_order(pdir_size);
1137
1138 pdir_base = __get_free_pages(GFP_KERNEL, pdir_order);
Grant Grundler64908ad2005-10-21 22:37:20 -04001139 if (NULL == (void *) pdir_base) {
1140 panic("%s() could not allocate I/O Page Table\n",
Harvey Harrisona8043ec2008-05-14 16:21:56 -07001141 __func__);
Grant Grundler64908ad2005-10-21 22:37:20 -04001142 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001143
1144 /* If this is not PA8700 (PCX-W2)
1145 ** OR newer than ver 2.2
1146 ** OR in a system that doesn't need VINDEX bits from SBA,
1147 **
1148 ** then we aren't exposed to the HW bug.
1149 */
1150 if ( ((boot_cpu_data.pdc.cpuid >> 5) & 0x7f) != 0x13
1151 || (boot_cpu_data.pdc.versions > 0x202)
1152 || (boot_cpu_data.pdc.capabilities & 0x08L) )
1153 return (void *) pdir_base;
1154
1155 /*
1156 * PA8700 (PCX-W2, aka piranha) silent data corruption fix
1157 *
1158 * An interaction between PA8700 CPU (Ver 2.2 or older) and
1159 * Ike/Astro can cause silent data corruption. This is only
1160 * a problem if the I/O PDIR is located in memory such that
1161 * (little-endian) bits 17 and 18 are on and bit 20 is off.
1162 *
1163 * Since the max IO Pdir size is 2MB, by cleverly allocating the
1164 * right physical address, we can either avoid (IOPDIR <= 1MB)
1165 * or minimize (2MB IO Pdir) the problem if we restrict the
1166 * IO Pdir to a maximum size of 2MB-128K (1902K).
1167 *
1168 * Because we always allocate 2^N sized IO pdirs, either of the
1169 * "bad" regions will be the last 128K if at all. That's easy
1170 * to test for.
1171 *
1172 */
1173 if (pdir_order <= (19-12)) {
1174 if (((virt_to_phys(pdir_base)+pdir_size-1) & PIRANHA_ADDR_MASK) == PIRANHA_ADDR_VAL) {
1175 /* allocate a new one on 512k alignment */
1176 unsigned long new_pdir = __get_free_pages(GFP_KERNEL, (19-12));
1177 /* release original */
1178 free_pages(pdir_base, pdir_order);
1179
1180 pdir_base = new_pdir;
1181
1182 /* release excess */
1183 while (pdir_order < (19-12)) {
1184 new_pdir += pdir_size;
1185 free_pages(new_pdir, pdir_order);
1186 pdir_order +=1;
1187 pdir_size <<=1;
1188 }
1189 }
1190 } else {
1191 /*
1192 ** 1MB or 2MB Pdir
1193 ** Needs to be aligned on an "odd" 1MB boundary.
1194 */
1195 unsigned long new_pdir = __get_free_pages(GFP_KERNEL, pdir_order+1); /* 2 or 4MB */
1196
1197 /* release original */
1198 free_pages( pdir_base, pdir_order);
1199
1200 /* release first 1MB */
1201 free_pages(new_pdir, 20-12);
1202
1203 pdir_base = new_pdir + 1024*1024;
1204
1205 if (pdir_order > (20-12)) {
1206 /*
1207 ** 2MB Pdir.
1208 **
1209 ** Flag tells init_bitmap() to mark bad 128k as used
1210 ** and to reduce the size by 128k.
1211 */
1212 piranha_bad_128k = 1;
1213
1214 new_pdir += 3*1024*1024;
1215 /* release last 1MB */
1216 free_pages(new_pdir, 20-12);
1217
1218 /* release unusable 128KB */
1219 free_pages(new_pdir - 128*1024 , 17-12);
1220
1221 pdir_size -= 128*1024;
1222 }
1223 }
1224
1225 memset((void *) pdir_base, 0, pdir_size);
1226 return (void *) pdir_base;
1227}
1228
James Bottomleybfe4f4f2009-01-09 18:57:06 -06001229struct ibase_data_struct {
1230 struct ioc *ioc;
1231 int ioc_num;
1232};
1233
1234static int setup_ibase_imask_callback(struct device *dev, void *data)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001235{
James Bottomleybfe4f4f2009-01-09 18:57:06 -06001236 /* lba_set_iregs() is in drivers/parisc/lba_pci.c */
1237 extern void lba_set_iregs(struct parisc_device *, u32, u32);
1238 struct parisc_device *lba = to_parisc_device(dev);
1239 struct ibase_data_struct *ibd = data;
1240 int rope_num = (lba->hpa.start >> 13) & 0xf;
1241 if (rope_num >> 3 == ibd->ioc_num)
1242 lba_set_iregs(lba, ibd->ioc->ibase, ibd->ioc->imask);
1243 return 0;
Matthew Wilcox56583742005-10-21 22:33:38 -04001244}
1245
1246/* setup Mercury or Elroy IBASE/IMASK registers. */
1247static void
1248setup_ibase_imask(struct parisc_device *sba, struct ioc *ioc, int ioc_num)
1249{
James Bottomleybfe4f4f2009-01-09 18:57:06 -06001250 struct ibase_data_struct ibase_data = {
1251 .ioc = ioc,
1252 .ioc_num = ioc_num,
1253 };
Linus Torvalds1da177e2005-04-16 15:20:36 -07001254
James Bottomleybfe4f4f2009-01-09 18:57:06 -06001255 device_for_each_child(&sba->dev, &ibase_data,
1256 setup_ibase_imask_callback);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001257}
1258
James Bottomleybfe4f4f2009-01-09 18:57:06 -06001259#ifdef SBA_AGP_SUPPORT
1260static int
1261sba_ioc_find_quicksilver(struct device *dev, void *data)
1262{
1263 int *agp_found = data;
1264 struct parisc_device *lba = to_parisc_device(dev);
1265
1266 if (IS_QUICKSILVER(lba))
1267 *agp_found = 1;
1268 return 0;
1269}
1270#endif
1271
Linus Torvalds1da177e2005-04-16 15:20:36 -07001272static void
1273sba_ioc_init_pluto(struct parisc_device *sba, struct ioc *ioc, int ioc_num)
1274{
1275 u32 iova_space_mask;
1276 u32 iova_space_size;
1277 int iov_order, tcnfg;
Grant Grundler64908ad2005-10-21 22:37:20 -04001278#ifdef SBA_AGP_SUPPORT
Linus Torvalds1da177e2005-04-16 15:20:36 -07001279 int agp_found = 0;
1280#endif
1281 /*
1282 ** Firmware programs the base and size of a "safe IOVA space"
1283 ** (one that doesn't overlap memory or LMMIO space) in the
1284 ** IBASE and IMASK registers.
1285 */
1286 ioc->ibase = READ_REG(ioc->ioc_hpa + IOC_IBASE);
1287 iova_space_size = ~(READ_REG(ioc->ioc_hpa + IOC_IMASK) & 0xFFFFFFFFUL) + 1;
1288
1289 if ((ioc->ibase < 0xfed00000UL) && ((ioc->ibase + iova_space_size) > 0xfee00000UL)) {
1290 printk("WARNING: IOV space overlaps local config and interrupt message, truncating\n");
1291 iova_space_size /= 2;
1292 }
1293
1294 /*
1295 ** iov_order is always based on a 1GB IOVA space since we want to
1296 ** turn on the other half for AGP GART.
1297 */
1298 iov_order = get_order(iova_space_size >> (IOVP_SHIFT - PAGE_SHIFT));
1299 ioc->pdir_size = (iova_space_size / IOVP_SIZE) * sizeof(u64);
1300
Grant Grundler40d78de2006-05-11 00:31:31 -06001301 DBG_INIT("%s() hpa 0x%p IOV %dMB (%d bits)\n",
Harvey Harrisona8043ec2008-05-14 16:21:56 -07001302 __func__, ioc->ioc_hpa, iova_space_size >> 20,
Linus Torvalds1da177e2005-04-16 15:20:36 -07001303 iov_order + PAGE_SHIFT);
1304
1305 ioc->pdir_base = (void *) __get_free_pages(GFP_KERNEL,
1306 get_order(ioc->pdir_size));
1307 if (!ioc->pdir_base)
1308 panic("Couldn't allocate I/O Page Table\n");
1309
1310 memset(ioc->pdir_base, 0, ioc->pdir_size);
1311
1312 DBG_INIT("%s() pdir %p size %x\n",
Harvey Harrisona8043ec2008-05-14 16:21:56 -07001313 __func__, ioc->pdir_base, ioc->pdir_size);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001314
Grant Grundler64908ad2005-10-21 22:37:20 -04001315#ifdef SBA_HINT_SUPPORT
Linus Torvalds1da177e2005-04-16 15:20:36 -07001316 ioc->hint_shift_pdir = iov_order + PAGE_SHIFT;
1317 ioc->hint_mask_pdir = ~(0x3 << (iov_order + PAGE_SHIFT));
1318
1319 DBG_INIT(" hint_shift_pdir %x hint_mask_pdir %lx\n",
1320 ioc->hint_shift_pdir, ioc->hint_mask_pdir);
1321#endif
1322
1323 WARN_ON((((unsigned long) ioc->pdir_base) & PAGE_MASK) != (unsigned long) ioc->pdir_base);
1324 WRITE_REG(virt_to_phys(ioc->pdir_base), ioc->ioc_hpa + IOC_PDIR_BASE);
1325
1326 /* build IMASK for IOC and Elroy */
1327 iova_space_mask = 0xffffffff;
1328 iova_space_mask <<= (iov_order + PAGE_SHIFT);
1329 ioc->imask = iova_space_mask;
1330#ifdef ZX1_SUPPORT
1331 ioc->iovp_mask = ~(iova_space_mask + PAGE_SIZE - 1);
1332#endif
1333 sba_dump_tlb(ioc->ioc_hpa);
1334
1335 setup_ibase_imask(sba, ioc, ioc_num);
1336
1337 WRITE_REG(ioc->imask, ioc->ioc_hpa + IOC_IMASK);
1338
Grant Grundler64908ad2005-10-21 22:37:20 -04001339#ifdef CONFIG_64BIT
Linus Torvalds1da177e2005-04-16 15:20:36 -07001340 /*
1341 ** Setting the upper bits makes checking for bypass addresses
1342 ** a little faster later on.
1343 */
1344 ioc->imask |= 0xFFFFFFFF00000000UL;
1345#endif
1346
1347 /* Set I/O PDIR Page size to system page size */
1348 switch (PAGE_SHIFT) {
1349 case 12: tcnfg = 0; break; /* 4K */
1350 case 13: tcnfg = 1; break; /* 8K */
1351 case 14: tcnfg = 2; break; /* 16K */
1352 case 16: tcnfg = 3; break; /* 64K */
1353 default:
1354 panic(__FILE__ "Unsupported system page size %d",
1355 1 << PAGE_SHIFT);
1356 break;
1357 }
1358 WRITE_REG(tcnfg, ioc->ioc_hpa + IOC_TCNFG);
1359
1360 /*
1361 ** Program the IOC's ibase and enable IOVA translation
1362 ** Bit zero == enable bit.
1363 */
1364 WRITE_REG(ioc->ibase | 1, ioc->ioc_hpa + IOC_IBASE);
1365
1366 /*
1367 ** Clear I/O TLB of any possible entries.
1368 ** (Yes. This is a bit paranoid...but so what)
1369 */
1370 WRITE_REG(ioc->ibase | 31, ioc->ioc_hpa + IOC_PCOM);
1371
Grant Grundler64908ad2005-10-21 22:37:20 -04001372#ifdef SBA_AGP_SUPPORT
Kyle McMartin08a64362006-08-24 21:33:40 -04001373
Linus Torvalds1da177e2005-04-16 15:20:36 -07001374 /*
1375 ** If an AGP device is present, only use half of the IOV space
1376 ** for PCI DMA. Unfortunately we can't know ahead of time
1377 ** whether GART support will actually be used, for now we
1378 ** can just key on any AGP device found in the system.
1379 ** We program the next pdir index after we stop w/ a key for
1380 ** the GART code to handshake on.
1381 */
James Bottomleybfe4f4f2009-01-09 18:57:06 -06001382 device_for_each_child(&sba->dev, &agp_found, sba_ioc_find_quicksilver);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001383
Kyle McMartin08a64362006-08-24 21:33:40 -04001384 if (agp_found && sba_reserve_agpgart) {
1385 printk(KERN_INFO "%s: reserving %dMb of IOVA space for agpgart\n",
Harvey Harrisona8043ec2008-05-14 16:21:56 -07001386 __func__, (iova_space_size/2) >> 20);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001387 ioc->pdir_size /= 2;
Kyle McMartin08a64362006-08-24 21:33:40 -04001388 ioc->pdir_base[PDIR_INDEX(iova_space_size/2)] = SBA_AGPGART_COOKIE;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001389 }
Kyle McMartin08a64362006-08-24 21:33:40 -04001390#endif /*SBA_AGP_SUPPORT*/
Linus Torvalds1da177e2005-04-16 15:20:36 -07001391}
1392
1393static void
1394sba_ioc_init(struct parisc_device *sba, struct ioc *ioc, int ioc_num)
1395{
1396 u32 iova_space_size, iova_space_mask;
Helge Deller6a457162013-05-02 20:41:45 +00001397 unsigned int pdir_size, iov_order, tcnfg;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001398
1399 /*
1400 ** Determine IOVA Space size from memory size.
1401 **
1402 ** Ideally, PCI drivers would register the maximum number
1403 ** of DMA they can have outstanding for each device they
1404 ** own. Next best thing would be to guess how much DMA
1405 ** can be outstanding based on PCI Class/sub-class. Both
1406 ** methods still require some "extra" to support PCI
1407 ** Hot-Plug/Removal of PCI cards. (aka PCI OLARD).
1408 **
1409 ** While we have 32-bits "IOVA" space, top two 2 bits are used
1410 ** for DMA hints - ergo only 30 bits max.
1411 */
1412
Jan Beulich44813742009-09-21 17:03:05 -07001413 iova_space_size = (u32) (totalram_pages/global_ioc_cnt);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001414
1415 /* limit IOVA space size to 1MB-1GB */
1416 if (iova_space_size < (1 << (20 - PAGE_SHIFT))) {
1417 iova_space_size = 1 << (20 - PAGE_SHIFT);
1418 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001419 else if (iova_space_size > (1 << (30 - PAGE_SHIFT))) {
1420 iova_space_size = 1 << (30 - PAGE_SHIFT);
1421 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001422
1423 /*
1424 ** iova space must be log2() in size.
1425 ** thus, pdir/res_map will also be log2().
1426 ** PIRANHA BUG: Exception is when IO Pdir is 2MB (gets reduced)
1427 */
1428 iov_order = get_order(iova_space_size << PAGE_SHIFT);
1429
1430 /* iova_space_size is now bytes, not pages */
1431 iova_space_size = 1 << (iov_order + PAGE_SHIFT);
1432
1433 ioc->pdir_size = pdir_size = (iova_space_size/IOVP_SIZE) * sizeof(u64);
1434
1435 DBG_INIT("%s() hpa 0x%lx mem %ldMB IOV %dMB (%d bits)\n",
Harvey Harrisona8043ec2008-05-14 16:21:56 -07001436 __func__,
Linus Torvalds1da177e2005-04-16 15:20:36 -07001437 ioc->ioc_hpa,
Jan Beulich44813742009-09-21 17:03:05 -07001438 (unsigned long) totalram_pages >> (20 - PAGE_SHIFT),
Linus Torvalds1da177e2005-04-16 15:20:36 -07001439 iova_space_size>>20,
1440 iov_order + PAGE_SHIFT);
1441
1442 ioc->pdir_base = sba_alloc_pdir(pdir_size);
1443
1444 DBG_INIT("%s() pdir %p size %x\n",
Harvey Harrisona8043ec2008-05-14 16:21:56 -07001445 __func__, ioc->pdir_base, pdir_size);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001446
Grant Grundler64908ad2005-10-21 22:37:20 -04001447#ifdef SBA_HINT_SUPPORT
Linus Torvalds1da177e2005-04-16 15:20:36 -07001448 /* FIXME : DMA HINTs not used */
1449 ioc->hint_shift_pdir = iov_order + PAGE_SHIFT;
1450 ioc->hint_mask_pdir = ~(0x3 << (iov_order + PAGE_SHIFT));
1451
1452 DBG_INIT(" hint_shift_pdir %x hint_mask_pdir %lx\n",
1453 ioc->hint_shift_pdir, ioc->hint_mask_pdir);
1454#endif
1455
1456 WRITE_REG64(virt_to_phys(ioc->pdir_base), ioc->ioc_hpa + IOC_PDIR_BASE);
1457
1458 /* build IMASK for IOC and Elroy */
1459 iova_space_mask = 0xffffffff;
1460 iova_space_mask <<= (iov_order + PAGE_SHIFT);
1461
1462 /*
1463 ** On C3000 w/512MB mem, HP-UX 10.20 reports:
1464 ** ibase=0, imask=0xFE000000, size=0x2000000.
1465 */
1466 ioc->ibase = 0;
1467 ioc->imask = iova_space_mask; /* save it */
1468#ifdef ZX1_SUPPORT
1469 ioc->iovp_mask = ~(iova_space_mask + PAGE_SIZE - 1);
1470#endif
1471
1472 DBG_INIT("%s() IOV base 0x%lx mask 0x%0lx\n",
Harvey Harrisona8043ec2008-05-14 16:21:56 -07001473 __func__, ioc->ibase, ioc->imask);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001474
1475 /*
1476 ** FIXME: Hint registers are programmed with default hint
1477 ** values during boot, so hints should be sane even if we
1478 ** can't reprogram them the way drivers want.
1479 */
1480
1481 setup_ibase_imask(sba, ioc, ioc_num);
1482
1483 /*
1484 ** Program the IOC's ibase and enable IOVA translation
1485 */
1486 WRITE_REG(ioc->ibase | 1, ioc->ioc_hpa+IOC_IBASE);
1487 WRITE_REG(ioc->imask, ioc->ioc_hpa+IOC_IMASK);
1488
Helge Deller6a457162013-05-02 20:41:45 +00001489 /* Set I/O PDIR Page size to system page size */
1490 switch (PAGE_SHIFT) {
1491 case 12: tcnfg = 0; break; /* 4K */
1492 case 13: tcnfg = 1; break; /* 8K */
1493 case 14: tcnfg = 2; break; /* 16K */
1494 case 16: tcnfg = 3; break; /* 64K */
1495 default:
1496 panic(__FILE__ "Unsupported system page size %d",
1497 1 << PAGE_SHIFT);
1498 break;
1499 }
1500 /* Set I/O PDIR Page size to PAGE_SIZE (4k/16k/...) */
1501 WRITE_REG(tcnfg, ioc->ioc_hpa+IOC_TCNFG);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001502
1503 /*
1504 ** Clear I/O TLB of any possible entries.
1505 ** (Yes. This is a bit paranoid...but so what)
1506 */
1507 WRITE_REG(0 | 31, ioc->ioc_hpa+IOC_PCOM);
1508
1509 ioc->ibase = 0; /* used by SBA_IOVA and related macros */
1510
Harvey Harrisona8043ec2008-05-14 16:21:56 -07001511 DBG_INIT("%s() DONE\n", __func__);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001512}
1513
1514
1515
1516/**************************************************************************
1517**
1518** SBA initialization code (HW and SW)
1519**
1520** o identify SBA chip itself
1521** o initialize SBA chip modes (HardFail)
1522** o initialize SBA chip modes (HardFail)
1523** o FIXME: initialize DMA hints for reasonable defaults
1524**
1525**************************************************************************/
1526
Helge Deller5076c152006-03-27 12:52:15 -07001527static void __iomem *ioc_remap(struct sba_device *sba_dev, unsigned int offset)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001528{
Helge Deller5076c152006-03-27 12:52:15 -07001529 return ioremap_nocache(sba_dev->dev->hpa.start + offset, SBA_FUNC_SIZE);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001530}
1531
1532static void sba_hw_init(struct sba_device *sba_dev)
1533{
1534 int i;
1535 int num_ioc;
1536 u64 ioc_ctl;
1537
1538 if (!is_pdc_pat()) {
1539 /* Shutdown the USB controller on Astro-based workstations.
1540 ** Once we reprogram the IOMMU, the next DMA performed by
1541 ** USB will HPMC the box. USB is only enabled if a
1542 ** keyboard is present and found.
1543 **
1544 ** With serial console, j6k v5.0 firmware says:
1545 ** mem_kbd hpa 0xfee003f8 sba 0x0 pad 0x0 cl_class 0x7
1546 **
1547 ** FIXME: Using GFX+USB console at power up but direct
1548 ** linux to serial console is still broken.
1549 ** USB could generate DMA so we must reset USB.
1550 ** The proper sequence would be:
1551 ** o block console output
1552 ** o reset USB device
1553 ** o reprogram serial port
1554 ** o unblock console output
1555 */
1556 if (PAGE0->mem_kbd.cl_class == CL_KEYBD) {
1557 pdc_io_reset_devices();
1558 }
1559
1560 }
1561
1562
1563#if 0
1564printk("sba_hw_init(): mem_boot 0x%x 0x%x 0x%x 0x%x\n", PAGE0->mem_boot.hpa,
1565 PAGE0->mem_boot.spa, PAGE0->mem_boot.pad, PAGE0->mem_boot.cl_class);
1566
1567 /*
1568 ** Need to deal with DMA from LAN.
1569 ** Maybe use page zero boot device as a handle to talk
1570 ** to PDC about which device to shutdown.
1571 **
1572 ** Netbooting, j6k v5.0 firmware says:
1573 ** mem_boot hpa 0xf4008000 sba 0x0 pad 0x0 cl_class 0x1002
1574 ** ARGH! invalid class.
1575 */
1576 if ((PAGE0->mem_boot.cl_class != CL_RANDOM)
1577 && (PAGE0->mem_boot.cl_class != CL_SEQU)) {
1578 pdc_io_reset();
1579 }
1580#endif
1581
Kyle McMartin1b240f42006-08-24 21:30:19 -04001582 if (!IS_PLUTO(sba_dev->dev)) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001583 ioc_ctl = READ_REG(sba_dev->sba_hpa+IOC_CTRL);
1584 DBG_INIT("%s() hpa 0x%lx ioc_ctl 0x%Lx ->",
Harvey Harrisona8043ec2008-05-14 16:21:56 -07001585 __func__, sba_dev->sba_hpa, ioc_ctl);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001586 ioc_ctl &= ~(IOC_CTRL_RM | IOC_CTRL_NC | IOC_CTRL_CE);
1587 ioc_ctl |= IOC_CTRL_DD | IOC_CTRL_D4 | IOC_CTRL_TC;
1588 /* j6700 v1.6 firmware sets 0x294f */
1589 /* A500 firmware sets 0x4d */
1590
1591 WRITE_REG(ioc_ctl, sba_dev->sba_hpa+IOC_CTRL);
1592
1593#ifdef DEBUG_SBA_INIT
1594 ioc_ctl = READ_REG64(sba_dev->sba_hpa+IOC_CTRL);
1595 DBG_INIT(" 0x%Lx\n", ioc_ctl);
1596#endif
1597 } /* if !PLUTO */
1598
Kyle McMartin1b240f42006-08-24 21:30:19 -04001599 if (IS_ASTRO(sba_dev->dev)) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001600 int err;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001601 sba_dev->ioc[0].ioc_hpa = ioc_remap(sba_dev, ASTRO_IOC_OFFSET);
1602 num_ioc = 1;
1603
1604 sba_dev->chip_resv.name = "Astro Intr Ack";
1605 sba_dev->chip_resv.start = PCI_F_EXTEND | 0xfef00000UL;
1606 sba_dev->chip_resv.end = PCI_F_EXTEND | (0xff000000UL - 1) ;
1607 err = request_resource(&iomem_resource, &(sba_dev->chip_resv));
Eric Sesterhennb7494552006-03-24 18:52:10 +01001608 BUG_ON(err < 0);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001609
Kyle McMartin1b240f42006-08-24 21:30:19 -04001610 } else if (IS_PLUTO(sba_dev->dev)) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001611 int err;
1612
Linus Torvalds1da177e2005-04-16 15:20:36 -07001613 sba_dev->ioc[0].ioc_hpa = ioc_remap(sba_dev, PLUTO_IOC_OFFSET);
1614 num_ioc = 1;
1615
1616 sba_dev->chip_resv.name = "Pluto Intr/PIOP/VGA";
1617 sba_dev->chip_resv.start = PCI_F_EXTEND | 0xfee00000UL;
1618 sba_dev->chip_resv.end = PCI_F_EXTEND | (0xff200000UL - 1);
1619 err = request_resource(&iomem_resource, &(sba_dev->chip_resv));
1620 WARN_ON(err < 0);
1621
1622 sba_dev->iommu_resv.name = "IOVA Space";
1623 sba_dev->iommu_resv.start = 0x40000000UL;
1624 sba_dev->iommu_resv.end = 0x50000000UL - 1;
1625 err = request_resource(&iomem_resource, &(sba_dev->iommu_resv));
1626 WARN_ON(err < 0);
1627 } else {
Matthew Wilcox78860892006-09-12 05:19:15 -06001628 /* IKE, REO */
Linus Torvalds1da177e2005-04-16 15:20:36 -07001629 sba_dev->ioc[0].ioc_hpa = ioc_remap(sba_dev, IKE_IOC_OFFSET(0));
1630 sba_dev->ioc[1].ioc_hpa = ioc_remap(sba_dev, IKE_IOC_OFFSET(1));
1631 num_ioc = 2;
1632
1633 /* TODO - LOOKUP Ike/Stretch chipset mem map */
1634 }
Matthew Wilcox78860892006-09-12 05:19:15 -06001635 /* XXX: What about Reo Grande? */
Linus Torvalds1da177e2005-04-16 15:20:36 -07001636
1637 sba_dev->num_ioc = num_ioc;
1638 for (i = 0; i < num_ioc; i++) {
Grant Grundler40d78de2006-05-11 00:31:31 -06001639 void __iomem *ioc_hpa = sba_dev->ioc[i].ioc_hpa;
Grant Grundlerb312c332006-03-30 07:13:21 +00001640 unsigned int j;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001641
Grant Grundlerb312c332006-03-30 07:13:21 +00001642 for (j=0; j < sizeof(u64) * ROPES_PER_IOC; j+=sizeof(u64)) {
1643
1644 /*
1645 * Clear ROPE(N)_CONFIG AO bit.
1646 * Disables "NT Ordering" (~= !"Relaxed Ordering")
1647 * Overrides bit 1 in DMA Hint Sets.
1648 * Improves netperf UDP_STREAM by ~10% for bcm5701.
1649 */
Kyle McMartin1b240f42006-08-24 21:30:19 -04001650 if (IS_PLUTO(sba_dev->dev)) {
Grant Grundler40d78de2006-05-11 00:31:31 -06001651 void __iomem *rope_cfg;
1652 unsigned long cfg_val;
Grant Grundlerb312c332006-03-30 07:13:21 +00001653
1654 rope_cfg = ioc_hpa + IOC_ROPE0_CFG + j;
1655 cfg_val = READ_REG(rope_cfg);
1656 cfg_val &= ~IOC_ROPE_AO;
1657 WRITE_REG(cfg_val, rope_cfg);
1658 }
1659
1660 /*
1661 ** Make sure the box crashes on rope errors.
1662 */
1663 WRITE_REG(HF_ENABLE, ioc_hpa + ROPE0_CTL + j);
1664 }
1665
1666 /* flush out the last writes */
Linus Torvalds1da177e2005-04-16 15:20:36 -07001667 READ_REG(sba_dev->ioc[i].ioc_hpa + ROPE7_CTL);
1668
1669 DBG_INIT(" ioc[%d] ROPE_CFG 0x%Lx ROPE_DBG 0x%Lx\n",
1670 i,
1671 READ_REG(sba_dev->ioc[i].ioc_hpa + 0x40),
1672 READ_REG(sba_dev->ioc[i].ioc_hpa + 0x50)
1673 );
1674 DBG_INIT(" STATUS_CONTROL 0x%Lx FLUSH_CTRL 0x%Lx\n",
1675 READ_REG(sba_dev->ioc[i].ioc_hpa + 0x108),
1676 READ_REG(sba_dev->ioc[i].ioc_hpa + 0x400)
1677 );
1678
Kyle McMartin1b240f42006-08-24 21:30:19 -04001679 if (IS_PLUTO(sba_dev->dev)) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001680 sba_ioc_init_pluto(sba_dev->dev, &(sba_dev->ioc[i]), i);
1681 } else {
1682 sba_ioc_init(sba_dev->dev, &(sba_dev->ioc[i]), i);
1683 }
1684 }
1685}
1686
1687static void
1688sba_common_init(struct sba_device *sba_dev)
1689{
1690 int i;
1691
1692 /* add this one to the head of the list (order doesn't matter)
1693 ** This will be useful for debugging - especially if we get coredumps
1694 */
1695 sba_dev->next = sba_list;
1696 sba_list = sba_dev;
1697
1698 for(i=0; i< sba_dev->num_ioc; i++) {
1699 int res_size;
1700#ifdef DEBUG_DMB_TRAP
1701 extern void iterate_pages(unsigned long , unsigned long ,
1702 void (*)(pte_t * , unsigned long),
1703 unsigned long );
1704 void set_data_memory_break(pte_t * , unsigned long);
1705#endif
1706 /* resource map size dictated by pdir_size */
1707 res_size = sba_dev->ioc[i].pdir_size/sizeof(u64); /* entries */
1708
1709 /* Second part of PIRANHA BUG */
1710 if (piranha_bad_128k) {
1711 res_size -= (128*1024)/sizeof(u64);
1712 }
1713
1714 res_size >>= 3; /* convert bit count to byte count */
1715 DBG_INIT("%s() res_size 0x%x\n",
Harvey Harrisona8043ec2008-05-14 16:21:56 -07001716 __func__, res_size);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001717
1718 sba_dev->ioc[i].res_size = res_size;
1719 sba_dev->ioc[i].res_map = (char *) __get_free_pages(GFP_KERNEL, get_order(res_size));
1720
1721#ifdef DEBUG_DMB_TRAP
1722 iterate_pages( sba_dev->ioc[i].res_map, res_size,
1723 set_data_memory_break, 0);
1724#endif
1725
1726 if (NULL == sba_dev->ioc[i].res_map)
1727 {
1728 panic("%s:%s() could not allocate resource map\n",
Harvey Harrisona8043ec2008-05-14 16:21:56 -07001729 __FILE__, __func__ );
Linus Torvalds1da177e2005-04-16 15:20:36 -07001730 }
1731
1732 memset(sba_dev->ioc[i].res_map, 0, res_size);
1733 /* next available IOVP - circular search */
1734 sba_dev->ioc[i].res_hint = (unsigned long *)
1735 &(sba_dev->ioc[i].res_map[L1_CACHE_BYTES]);
1736
1737#ifdef ASSERT_PDIR_SANITY
1738 /* Mark first bit busy - ie no IOVA 0 */
1739 sba_dev->ioc[i].res_map[0] = 0x80;
1740 sba_dev->ioc[i].pdir_base[0] = 0xeeffc0addbba0080ULL;
1741#endif
1742
1743 /* Third (and last) part of PIRANHA BUG */
1744 if (piranha_bad_128k) {
1745 /* region from +1408K to +1536 is un-usable. */
1746
1747 int idx_start = (1408*1024/sizeof(u64)) >> 3;
1748 int idx_end = (1536*1024/sizeof(u64)) >> 3;
1749 long *p_start = (long *) &(sba_dev->ioc[i].res_map[idx_start]);
1750 long *p_end = (long *) &(sba_dev->ioc[i].res_map[idx_end]);
1751
1752 /* mark that part of the io pdir busy */
1753 while (p_start < p_end)
1754 *p_start++ = -1;
1755
1756 }
1757
1758#ifdef DEBUG_DMB_TRAP
1759 iterate_pages( sba_dev->ioc[i].res_map, res_size,
1760 set_data_memory_break, 0);
1761 iterate_pages( sba_dev->ioc[i].pdir_base, sba_dev->ioc[i].pdir_size,
1762 set_data_memory_break, 0);
1763#endif
1764
1765 DBG_INIT("%s() %d res_map %x %p\n",
Harvey Harrisona8043ec2008-05-14 16:21:56 -07001766 __func__, i, res_size, sba_dev->ioc[i].res_map);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001767 }
1768
1769 spin_lock_init(&sba_dev->sba_lock);
1770 ioc_needs_fdc = boot_cpu_data.pdc.capabilities & PDC_MODEL_IOPDIR_FDC;
1771
1772#ifdef DEBUG_SBA_INIT
1773 /*
1774 * If the PDC_MODEL capabilities has Non-coherent IO-PDIR bit set
1775 * (bit #61, big endian), we have to flush and sync every time
1776 * IO-PDIR is changed in Ike/Astro.
1777 */
Kyle McMartin692086e2006-05-30 17:50:29 +00001778 if (ioc_needs_fdc) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001779 printk(KERN_INFO MODULE_NAME " FDC/SYNC required.\n");
1780 } else {
1781 printk(KERN_INFO MODULE_NAME " IOC has cache coherent PDIR.\n");
1782 }
1783#endif
1784}
1785
1786#ifdef CONFIG_PROC_FS
Kyle McMartin7ec14e42006-02-06 10:10:15 -07001787static int sba_proc_info(struct seq_file *m, void *p)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001788{
1789 struct sba_device *sba_dev = sba_list;
1790 struct ioc *ioc = &sba_dev->ioc[0]; /* FIXME: Multi-IOC support! */
1791 int total_pages = (int) (ioc->res_size << 3); /* 8 bits per byte */
Linus Torvalds1da177e2005-04-16 15:20:36 -07001792#ifdef SBA_COLLECT_STATS
1793 unsigned long avg = 0, min, max;
1794#endif
Joe Perchese693d732015-04-15 16:18:28 -07001795 int i;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001796
Joe Perchese693d732015-04-15 16:18:28 -07001797 seq_printf(m, "%s rev %d.%d\n",
1798 sba_dev->name,
1799 (sba_dev->hw_rev & 0x7) + 1,
1800 (sba_dev->hw_rev & 0x18) >> 3);
1801 seq_printf(m, "IO PDIR size : %d bytes (%d entries)\n",
1802 (int)((ioc->res_size << 3) * sizeof(u64)), /* 8 bits/byte */
1803 total_pages);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001804
Joe Perchese693d732015-04-15 16:18:28 -07001805 seq_printf(m, "Resource bitmap : %d bytes (%d pages)\n",
1806 ioc->res_size, ioc->res_size << 3); /* 8 bits per byte */
Linus Torvalds1da177e2005-04-16 15:20:36 -07001807
Joe Perchese693d732015-04-15 16:18:28 -07001808 seq_printf(m, "LMMIO_BASE/MASK/ROUTE %08x %08x %08x\n",
1809 READ_REG32(sba_dev->sba_hpa + LMMIO_DIST_BASE),
1810 READ_REG32(sba_dev->sba_hpa + LMMIO_DIST_MASK),
1811 READ_REG32(sba_dev->sba_hpa + LMMIO_DIST_ROUTE));
Linus Torvalds1da177e2005-04-16 15:20:36 -07001812
1813 for (i=0; i<4; i++)
Joe Perchese693d732015-04-15 16:18:28 -07001814 seq_printf(m, "DIR%d_BASE/MASK/ROUTE %08x %08x %08x\n",
1815 i,
1816 READ_REG32(sba_dev->sba_hpa + LMMIO_DIRECT0_BASE + i*0x18),
1817 READ_REG32(sba_dev->sba_hpa + LMMIO_DIRECT0_MASK + i*0x18),
1818 READ_REG32(sba_dev->sba_hpa + LMMIO_DIRECT0_ROUTE + i*0x18));
Linus Torvalds1da177e2005-04-16 15:20:36 -07001819
1820#ifdef SBA_COLLECT_STATS
Joe Perchese693d732015-04-15 16:18:28 -07001821 seq_printf(m, "IO PDIR entries : %ld free %ld used (%d%%)\n",
1822 total_pages - ioc->used_pages, ioc->used_pages,
1823 (int)(ioc->used_pages * 100 / total_pages));
Linus Torvalds1da177e2005-04-16 15:20:36 -07001824
1825 min = max = ioc->avg_search[0];
1826 for (i = 0; i < SBA_SEARCH_SAMPLE; i++) {
1827 avg += ioc->avg_search[i];
1828 if (ioc->avg_search[i] > max) max = ioc->avg_search[i];
1829 if (ioc->avg_search[i] < min) min = ioc->avg_search[i];
1830 }
1831 avg /= SBA_SEARCH_SAMPLE;
Joe Perchese693d732015-04-15 16:18:28 -07001832 seq_printf(m, " Bitmap search : %ld/%ld/%ld (min/avg/max CPU Cycles)\n",
1833 min, avg, max);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001834
Joe Perchese693d732015-04-15 16:18:28 -07001835 seq_printf(m, "pci_map_single(): %12ld calls %12ld pages (avg %d/1000)\n",
1836 ioc->msingle_calls, ioc->msingle_pages,
1837 (int)((ioc->msingle_pages * 1000)/ioc->msingle_calls));
Linus Torvalds1da177e2005-04-16 15:20:36 -07001838
1839 /* KLUGE - unmap_sg calls unmap_single for each mapped page */
1840 min = ioc->usingle_calls;
1841 max = ioc->usingle_pages - ioc->usg_pages;
Joe Perchese693d732015-04-15 16:18:28 -07001842 seq_printf(m, "pci_unmap_single: %12ld calls %12ld pages (avg %d/1000)\n",
1843 min, max, (int)((max * 1000)/min));
Linus Torvalds1da177e2005-04-16 15:20:36 -07001844
Joe Perchese693d732015-04-15 16:18:28 -07001845 seq_printf(m, "pci_map_sg() : %12ld calls %12ld pages (avg %d/1000)\n",
1846 ioc->msg_calls, ioc->msg_pages,
1847 (int)((ioc->msg_pages * 1000)/ioc->msg_calls));
Linus Torvalds1da177e2005-04-16 15:20:36 -07001848
Joe Perchese693d732015-04-15 16:18:28 -07001849 seq_printf(m, "pci_unmap_sg() : %12ld calls %12ld pages (avg %d/1000)\n",
1850 ioc->usg_calls, ioc->usg_pages,
1851 (int)((ioc->usg_pages * 1000)/ioc->usg_calls));
Linus Torvalds1da177e2005-04-16 15:20:36 -07001852#endif
1853
Kyle McMartin7ec14e42006-02-06 10:10:15 -07001854 return 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001855}
1856
Linus Torvalds1da177e2005-04-16 15:20:36 -07001857static int
Kyle McMartin7ec14e42006-02-06 10:10:15 -07001858sba_proc_open(struct inode *i, struct file *f)
1859{
1860 return single_open(f, &sba_proc_info, NULL);
1861}
1862
Arjan van de Vend54b1fd2007-02-12 00:55:34 -08001863static const struct file_operations sba_proc_fops = {
Kyle McMartin7ec14e42006-02-06 10:10:15 -07001864 .owner = THIS_MODULE,
1865 .open = sba_proc_open,
1866 .read = seq_read,
1867 .llseek = seq_lseek,
1868 .release = single_release,
1869};
1870
1871static int
1872sba_proc_bitmap_info(struct seq_file *m, void *p)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001873{
1874 struct sba_device *sba_dev = sba_list;
Kyle McMartin7ec14e42006-02-06 10:10:15 -07001875 struct ioc *ioc = &sba_dev->ioc[0]; /* FIXME: Multi-IOC support! */
Linus Torvalds1da177e2005-04-16 15:20:36 -07001876
Andy Shevchenkob342a652015-09-09 15:38:39 -07001877 seq_hex_dump(m, " ", DUMP_PREFIX_NONE, 32, 4, ioc->res_map,
1878 ioc->res_size, false);
Joe Perchese693d732015-04-15 16:18:28 -07001879 seq_putc(m, '\n');
Linus Torvalds1da177e2005-04-16 15:20:36 -07001880
Kyle McMartin7ec14e42006-02-06 10:10:15 -07001881 return 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001882}
Kyle McMartin7ec14e42006-02-06 10:10:15 -07001883
1884static int
1885sba_proc_bitmap_open(struct inode *i, struct file *f)
1886{
1887 return single_open(f, &sba_proc_bitmap_info, NULL);
1888}
1889
Arjan van de Vend54b1fd2007-02-12 00:55:34 -08001890static const struct file_operations sba_proc_bitmap_fops = {
Kyle McMartin7ec14e42006-02-06 10:10:15 -07001891 .owner = THIS_MODULE,
1892 .open = sba_proc_bitmap_open,
1893 .read = seq_read,
1894 .llseek = seq_lseek,
1895 .release = single_release,
1896};
Linus Torvalds1da177e2005-04-16 15:20:36 -07001897#endif /* CONFIG_PROC_FS */
1898
1899static struct parisc_device_id sba_tbl[] = {
1900 { HPHW_IOA, HVERSION_REV_ANY_ID, ASTRO_RUNWAY_PORT, 0xb },
1901 { HPHW_BCPORT, HVERSION_REV_ANY_ID, IKE_MERCED_PORT, 0xc },
1902 { HPHW_BCPORT, HVERSION_REV_ANY_ID, REO_MERCED_PORT, 0xc },
1903 { HPHW_BCPORT, HVERSION_REV_ANY_ID, REOG_MERCED_PORT, 0xc },
1904 { HPHW_IOA, HVERSION_REV_ANY_ID, PLUTO_MCKINLEY_PORT, 0xc },
1905 { 0, }
1906};
1907
Adrian Bunkdf8e5bc2008-12-02 03:28:16 +00001908static int sba_driver_callback(struct parisc_device *);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001909
1910static struct parisc_driver sba_driver = {
1911 .name = MODULE_NAME,
1912 .id_table = sba_tbl,
1913 .probe = sba_driver_callback,
1914};
1915
1916/*
1917** Determine if sba should claim this chip (return 0) or not (return 1).
1918** If so, initialize the chip and tell other partners in crime they
1919** have work to do.
1920*/
Adrian Bunkdf8e5bc2008-12-02 03:28:16 +00001921static int sba_driver_callback(struct parisc_device *dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001922{
1923 struct sba_device *sba_dev;
1924 u32 func_class;
1925 int i;
1926 char *version;
Helge Deller5076c152006-03-27 12:52:15 -07001927 void __iomem *sba_addr = ioremap_nocache(dev->hpa.start, SBA_FUNC_SIZE);
Denis V. Lunev0fd68942008-04-29 01:02:32 -07001928#ifdef CONFIG_PROC_FS
1929 struct proc_dir_entry *root;
1930#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -07001931
1932 sba_dump_ranges(sba_addr);
1933
1934 /* Read HW Rev First */
1935 func_class = READ_REG(sba_addr + SBA_FCLASS);
1936
Kyle McMartin1b240f42006-08-24 21:30:19 -04001937 if (IS_ASTRO(dev)) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001938 unsigned long fclass;
1939 static char astro_rev[]="Astro ?.?";
1940
1941 /* Astro is broken...Read HW Rev First */
1942 fclass = READ_REG(sba_addr);
1943
1944 astro_rev[6] = '1' + (char) (fclass & 0x7);
1945 astro_rev[8] = '0' + (char) ((fclass & 0x18) >> 3);
1946 version = astro_rev;
1947
Kyle McMartin1b240f42006-08-24 21:30:19 -04001948 } else if (IS_IKE(dev)) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001949 static char ike_rev[] = "Ike rev ?";
1950 ike_rev[8] = '0' + (char) (func_class & 0xff);
1951 version = ike_rev;
Kyle McMartin1b240f42006-08-24 21:30:19 -04001952 } else if (IS_PLUTO(dev)) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001953 static char pluto_rev[]="Pluto ?.?";
1954 pluto_rev[6] = '0' + (char) ((func_class & 0xf0) >> 4);
1955 pluto_rev[8] = '0' + (char) (func_class & 0x0f);
1956 version = pluto_rev;
1957 } else {
1958 static char reo_rev[] = "REO rev ?";
1959 reo_rev[8] = '0' + (char) (func_class & 0xff);
1960 version = reo_rev;
1961 }
1962
1963 if (!global_ioc_cnt) {
1964 global_ioc_cnt = count_parisc_driver(&sba_driver);
1965
1966 /* Astro and Pluto have one IOC per SBA */
Kyle McMartin1b240f42006-08-24 21:30:19 -04001967 if ((!IS_ASTRO(dev)) || (!IS_PLUTO(dev)))
Linus Torvalds1da177e2005-04-16 15:20:36 -07001968 global_ioc_cnt *= 2;
1969 }
1970
Kyle McMartine9a03992007-10-18 00:04:00 -07001971 printk(KERN_INFO "%s found %s at 0x%llx\n",
1972 MODULE_NAME, version, (unsigned long long)dev->hpa.start);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001973
Helge Dellercb6fc182006-01-17 12:40:40 -07001974 sba_dev = kzalloc(sizeof(struct sba_device), GFP_KERNEL);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001975 if (!sba_dev) {
1976 printk(KERN_ERR MODULE_NAME " - couldn't alloc sba_device\n");
1977 return -ENOMEM;
1978 }
1979
1980 parisc_set_drvdata(dev, sba_dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001981
1982 for(i=0; i<MAX_IOC; i++)
1983 spin_lock_init(&(sba_dev->ioc[i].res_lock));
1984
1985 sba_dev->dev = dev;
1986 sba_dev->hw_rev = func_class;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001987 sba_dev->name = dev->name;
1988 sba_dev->sba_hpa = sba_addr;
1989
1990 sba_get_pat_resources(sba_dev);
1991 sba_hw_init(sba_dev);
1992 sba_common_init(sba_dev);
1993
1994 hppa_dma_ops = &sba_ops;
1995
1996#ifdef CONFIG_PROC_FS
Kyle McMartin7ec14e42006-02-06 10:10:15 -07001997 switch (dev->id.hversion) {
1998 case PLUTO_MCKINLEY_PORT:
1999 root = proc_mckinley_root;
2000 break;
2001 case ASTRO_RUNWAY_PORT:
2002 case IKE_MERCED_PORT:
2003 default:
2004 root = proc_runway_root;
2005 break;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002006 }
Kyle McMartin7ec14e42006-02-06 10:10:15 -07002007
Denis V. Lunev0fd68942008-04-29 01:02:32 -07002008 proc_create("sba_iommu", 0, root, &sba_proc_fops);
2009 proc_create("sba_iommu-bitmap", 0, root, &sba_proc_bitmap_fops);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002010#endif
Kyle McMartin7ec14e42006-02-06 10:10:15 -07002011
Linus Torvalds1da177e2005-04-16 15:20:36 -07002012 parisc_has_iommu();
2013 return 0;
2014}
2015
2016/*
2017** One time initialization to let the world know the SBA was found.
2018** This is the only routine which is NOT static.
2019** Must be called exactly once before pci_init().
2020*/
2021void __init sba_init(void)
2022{
2023 register_parisc_driver(&sba_driver);
2024}
2025
2026
2027/**
2028 * sba_get_iommu - Assign the iommu pointer for the pci bus controller.
2029 * @dev: The parisc device.
2030 *
2031 * Returns the appropriate IOMMU data for the given parisc PCI controller.
2032 * This is cached and used later for PCI DMA Mapping.
2033 */
2034void * sba_get_iommu(struct parisc_device *pci_hba)
2035{
2036 struct parisc_device *sba_dev = parisc_parent(pci_hba);
Greg Kroah-Hartmand18dbfa2009-05-04 12:40:54 -07002037 struct sba_device *sba = dev_get_drvdata(&sba_dev->dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002038 char t = sba_dev->id.hw_type;
2039 int iocnum = (pci_hba->hw_path >> 3); /* rope # */
2040
2041 WARN_ON((t != HPHW_IOA) && (t != HPHW_BCPORT));
2042
2043 return &(sba->ioc[iocnum]);
2044}
2045
2046
2047/**
2048 * sba_directed_lmmio - return first directed LMMIO range routed to rope
2049 * @pa_dev: The parisc device.
2050 * @r: resource PCI host controller wants start/end fields assigned.
2051 *
2052 * For the given parisc PCI controller, determine if any direct ranges
2053 * are routed down the corresponding rope.
2054 */
2055void sba_directed_lmmio(struct parisc_device *pci_hba, struct resource *r)
2056{
2057 struct parisc_device *sba_dev = parisc_parent(pci_hba);
Greg Kroah-Hartmand18dbfa2009-05-04 12:40:54 -07002058 struct sba_device *sba = dev_get_drvdata(&sba_dev->dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002059 char t = sba_dev->id.hw_type;
2060 int i;
2061 int rope = (pci_hba->hw_path & (ROPES_PER_IOC-1)); /* rope # */
2062
Eric Sesterhennb7494552006-03-24 18:52:10 +01002063 BUG_ON((t!=HPHW_IOA) && (t!=HPHW_BCPORT));
Linus Torvalds1da177e2005-04-16 15:20:36 -07002064
2065 r->start = r->end = 0;
2066
2067 /* Astro has 4 directed ranges. Not sure about Ike/Pluto/et al */
2068 for (i=0; i<4; i++) {
2069 int base, size;
2070 void __iomem *reg = sba->sba_hpa + i*0x18;
2071
2072 base = READ_REG32(reg + LMMIO_DIRECT0_BASE);
2073 if ((base & 1) == 0)
2074 continue; /* not enabled */
2075
2076 size = READ_REG32(reg + LMMIO_DIRECT0_ROUTE);
2077
2078 if ((size & (ROPES_PER_IOC-1)) != rope)
2079 continue; /* directed down different rope */
2080
2081 r->start = (base & ~1UL) | PCI_F_EXTEND;
2082 size = ~ READ_REG32(reg + LMMIO_DIRECT0_MASK);
2083 r->end = r->start + size;
Matthew Wilcoxca0844e2009-06-26 17:44:18 +00002084 r->flags = IORESOURCE_MEM;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002085 }
2086}
2087
2088
2089/**
2090 * sba_distributed_lmmio - return portion of distributed LMMIO range
2091 * @pa_dev: The parisc device.
2092 * @r: resource PCI host controller wants start/end fields assigned.
2093 *
2094 * For the given parisc PCI controller, return portion of distributed LMMIO
2095 * range. The distributed LMMIO is always present and it's just a question
2096 * of the base address and size of the range.
2097 */
2098void sba_distributed_lmmio(struct parisc_device *pci_hba, struct resource *r )
2099{
2100 struct parisc_device *sba_dev = parisc_parent(pci_hba);
Greg Kroah-Hartmand18dbfa2009-05-04 12:40:54 -07002101 struct sba_device *sba = dev_get_drvdata(&sba_dev->dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002102 char t = sba_dev->id.hw_type;
2103 int base, size;
2104 int rope = (pci_hba->hw_path & (ROPES_PER_IOC-1)); /* rope # */
2105
Eric Sesterhennb7494552006-03-24 18:52:10 +01002106 BUG_ON((t!=HPHW_IOA) && (t!=HPHW_BCPORT));
Linus Torvalds1da177e2005-04-16 15:20:36 -07002107
2108 r->start = r->end = 0;
2109
2110 base = READ_REG32(sba->sba_hpa + LMMIO_DIST_BASE);
2111 if ((base & 1) == 0) {
2112 BUG(); /* Gah! Distr Range wasn't enabled! */
2113 return;
2114 }
2115
2116 r->start = (base & ~1UL) | PCI_F_EXTEND;
2117
2118 size = (~READ_REG32(sba->sba_hpa + LMMIO_DIST_MASK)) / ROPES_PER_IOC;
2119 r->start += rope * (size + 1); /* adjust base for this rope */
2120 r->end = r->start + size;
Matthew Wilcoxca0844e2009-06-26 17:44:18 +00002121 r->flags = IORESOURCE_MEM;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002122}