blob: 0596505770dba382d4821df12f67cd431480873a [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/*
2 * This file is subject to the terms and conditions of the GNU General Public
3 * License. See the file "COPYING" in the main directory of this archive
4 * for more details.
5 *
Justin P. Mattock79add622011-04-04 14:15:29 -07006 * Copyright (C) 1996 David S. Miller (davem@davemloft.net)
Linus Torvalds1da177e2005-04-16 15:20:36 -07007 * Copyright (C) 1997, 1998, 1999, 2000 Ralf Baechle ralf@gnu.org
8 * Carsten Langgaard, carstenl@mips.com
9 * Copyright (C) 2002 MIPS Technologies, Inc. All rights reserved.
10 */
James Hoganeaa38d62014-02-28 17:09:20 +000011#include <linux/cpu_pm.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070012#include <linux/init.h>
13#include <linux/sched.h>
Ralf Baechle631330f2009-06-19 14:05:26 +010014#include <linux/smp.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070015#include <linux/mm.h>
David Daneyfd062c82009-05-27 17:47:44 -070016#include <linux/hugetlb.h>
Paul Gortmakerd9ba5772016-08-21 15:58:14 -040017#include <linux/export.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070018
19#include <asm/cpu.h>
Ralf Baechle69f24d12013-09-17 10:25:47 +020020#include <asm/cpu-type.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070021#include <asm/bootinfo.h>
Paul Burton091bc3a2015-07-13 17:12:44 +010022#include <asm/hazards.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070023#include <asm/mmu_context.h>
24#include <asm/pgtable.h>
Markos Chandrasc01905e2013-11-14 16:12:22 +000025#include <asm/tlb.h>
Ralf Baechle3d18c982011-11-28 16:11:28 +000026#include <asm/tlbmisc.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070027
28extern void build_tlb_refill_handler(void);
29
Fuxin Zhang2a21c732007-06-06 14:52:43 +080030/*
Huacai Chen06e48142016-03-03 09:45:11 +080031 * LOONGSON-2 has a 4 entry itlb which is a subset of jtlb, LOONGSON-3 has
32 * a 4 entry itlb and a 4 entry dtlb which are subsets of jtlb. Unfortunately,
33 * itlb/dtlb are not totally transparent to software.
Fuxin Zhang2a21c732007-06-06 14:52:43 +080034 */
Huacai Chen06e48142016-03-03 09:45:11 +080035static inline void flush_micro_tlb(void)
Ralf Baechle14bd8c02013-09-25 18:21:26 +020036{
37 switch (current_cpu_type()) {
38 case CPU_LOONGSON2:
Huacai Chen06e48142016-03-03 09:45:11 +080039 write_c0_diag(LOONGSON_DIAG_ITLB);
40 break;
Huacai Chenc579d312014-03-21 18:44:00 +080041 case CPU_LOONGSON3:
Huacai Chen06e48142016-03-03 09:45:11 +080042 write_c0_diag(LOONGSON_DIAG_ITLB | LOONGSON_DIAG_DTLB);
Ralf Baechle14bd8c02013-09-25 18:21:26 +020043 break;
44 default:
45 break;
46 }
47}
Fuxin Zhang2a21c732007-06-06 14:52:43 +080048
Huacai Chen06e48142016-03-03 09:45:11 +080049static inline void flush_micro_tlb_vm(struct vm_area_struct *vma)
Ralf Baechle14bd8c02013-09-25 18:21:26 +020050{
51 if (vma->vm_flags & VM_EXEC)
Huacai Chen06e48142016-03-03 09:45:11 +080052 flush_micro_tlb();
Ralf Baechle14bd8c02013-09-25 18:21:26 +020053}
Fuxin Zhang2a21c732007-06-06 14:52:43 +080054
Linus Torvalds1da177e2005-04-16 15:20:36 -070055void local_flush_tlb_all(void)
56{
57 unsigned long flags;
58 unsigned long old_ctx;
Leonid Yegoshin75b5b5e2013-11-14 16:12:31 +000059 int entry, ftlbhighset;
Linus Torvalds1da177e2005-04-16 15:20:36 -070060
Ralf Baechleb633648c52014-05-23 16:29:44 +020061 local_irq_save(flags);
Linus Torvalds1da177e2005-04-16 15:20:36 -070062 /* Save old context and create impossible VPN2 value */
63 old_ctx = read_c0_entryhi();
Markos Chandrasf1014d12014-07-14 12:47:09 +010064 htw_stop();
Linus Torvalds1da177e2005-04-16 15:20:36 -070065 write_c0_entrylo0(0);
66 write_c0_entrylo1(0);
67
Paul Burton10313982016-11-12 01:26:07 +000068 entry = num_wired_entries();
Linus Torvalds1da177e2005-04-16 15:20:36 -070069
Matt Redfearne710d662016-09-20 09:47:25 +010070 /*
71 * Blast 'em all away.
72 * If there are any wired entries, fall back to iterating
73 */
74 if (cpu_has_tlbinv && !entry) {
Leonid Yegoshin75b5b5e2013-11-14 16:12:31 +000075 if (current_cpu_data.tlbsizevtlb) {
76 write_c0_index(0);
77 mtc0_tlbw_hazard();
78 tlbinvf(); /* invalidate VTLB */
79 }
80 ftlbhighset = current_cpu_data.tlbsizevtlb +
81 current_cpu_data.tlbsizeftlbsets;
82 for (entry = current_cpu_data.tlbsizevtlb;
83 entry < ftlbhighset;
84 entry++) {
85 write_c0_index(entry);
86 mtc0_tlbw_hazard();
87 tlbinvf(); /* invalidate one FTLB set */
88 }
Leonid Yegoshin601cfa72013-11-14 16:12:30 +000089 } else {
90 while (entry < current_cpu_data.tlbsize) {
91 /* Make sure all entries differ. */
92 write_c0_entryhi(UNIQUE_ENTRYHI(entry));
93 write_c0_index(entry);
94 mtc0_tlbw_hazard();
95 tlb_write_indexed();
96 entry++;
97 }
Linus Torvalds1da177e2005-04-16 15:20:36 -070098 }
99 tlbw_use_hazard();
100 write_c0_entryhi(old_ctx);
Markos Chandrasf1014d12014-07-14 12:47:09 +0100101 htw_start();
Huacai Chen06e48142016-03-03 09:45:11 +0800102 flush_micro_tlb();
Ralf Baechleb633648c52014-05-23 16:29:44 +0200103 local_irq_restore(flags);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700104}
Sanjay Lalf2e36562012-11-21 18:34:10 -0800105EXPORT_SYMBOL(local_flush_tlb_all);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700106
Thiemo Seufer172546b2005-04-02 10:21:56 +0000107/* All entries common to a mm share an asid. To effectively flush
108 these entries, we just bump the asid. */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700109void local_flush_tlb_mm(struct mm_struct *mm)
110{
Thiemo Seufer172546b2005-04-02 10:21:56 +0000111 int cpu;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700112
Thiemo Seufer172546b2005-04-02 10:21:56 +0000113 preempt_disable();
114
115 cpu = smp_processor_id();
116
117 if (cpu_context(cpu, mm) != 0) {
118 drop_mmu_context(mm, cpu);
119 }
120
121 preempt_enable();
Linus Torvalds1da177e2005-04-16 15:20:36 -0700122}
123
124void local_flush_tlb_range(struct vm_area_struct *vma, unsigned long start,
125 unsigned long end)
126{
127 struct mm_struct *mm = vma->vm_mm;
128 int cpu = smp_processor_id();
129
130 if (cpu_context(cpu, mm) != 0) {
Greg Ungerera5e696e2009-05-20 16:12:32 +1000131 unsigned long size, flags;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700132
Ralf Baechleb633648c52014-05-23 16:29:44 +0200133 local_irq_save(flags);
David Daneyac53c4f2012-12-03 12:44:26 -0800134 start = round_down(start, PAGE_SIZE << 1);
135 end = round_up(end, PAGE_SIZE << 1);
136 size = (end - start) >> (PAGE_SHIFT + 1);
Leonid Yegoshin75b5b5e2013-11-14 16:12:31 +0000137 if (size <= (current_cpu_data.tlbsizeftlbsets ?
138 current_cpu_data.tlbsize / 8 :
139 current_cpu_data.tlbsize / 2)) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700140 int oldpid = read_c0_entryhi();
141 int newpid = cpu_asid(cpu, mm);
142
Markos Chandrasf1014d12014-07-14 12:47:09 +0100143 htw_stop();
Linus Torvalds1da177e2005-04-16 15:20:36 -0700144 while (start < end) {
145 int idx;
146
147 write_c0_entryhi(start | newpid);
David Daneyac53c4f2012-12-03 12:44:26 -0800148 start += (PAGE_SIZE << 1);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700149 mtc0_tlbw_hazard();
150 tlb_probe();
Ralf Baechle432bef22006-09-08 04:16:21 +0200151 tlb_probe_hazard();
Linus Torvalds1da177e2005-04-16 15:20:36 -0700152 idx = read_c0_index();
153 write_c0_entrylo0(0);
154 write_c0_entrylo1(0);
155 if (idx < 0)
156 continue;
157 /* Make sure all entries differ. */
Thiemo Seufer172546b2005-04-02 10:21:56 +0000158 write_c0_entryhi(UNIQUE_ENTRYHI(idx));
Linus Torvalds1da177e2005-04-16 15:20:36 -0700159 mtc0_tlbw_hazard();
160 tlb_write_indexed();
161 }
162 tlbw_use_hazard();
163 write_c0_entryhi(oldpid);
Markos Chandrasf1014d12014-07-14 12:47:09 +0100164 htw_start();
Linus Torvalds1da177e2005-04-16 15:20:36 -0700165 } else {
166 drop_mmu_context(mm, cpu);
167 }
Huacai Chen06e48142016-03-03 09:45:11 +0800168 flush_micro_tlb();
Ralf Baechleb633648c52014-05-23 16:29:44 +0200169 local_irq_restore(flags);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700170 }
171}
172
173void local_flush_tlb_kernel_range(unsigned long start, unsigned long end)
174{
Greg Ungerera5e696e2009-05-20 16:12:32 +1000175 unsigned long size, flags;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700176
Ralf Baechleb633648c52014-05-23 16:29:44 +0200177 local_irq_save(flags);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700178 size = (end - start + (PAGE_SIZE - 1)) >> PAGE_SHIFT;
179 size = (size + 1) >> 1;
Leonid Yegoshin75b5b5e2013-11-14 16:12:31 +0000180 if (size <= (current_cpu_data.tlbsizeftlbsets ?
181 current_cpu_data.tlbsize / 8 :
182 current_cpu_data.tlbsize / 2)) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700183 int pid = read_c0_entryhi();
184
185 start &= (PAGE_MASK << 1);
186 end += ((PAGE_SIZE << 1) - 1);
187 end &= (PAGE_MASK << 1);
Markos Chandrasf1014d12014-07-14 12:47:09 +0100188 htw_stop();
Linus Torvalds1da177e2005-04-16 15:20:36 -0700189
190 while (start < end) {
191 int idx;
192
193 write_c0_entryhi(start);
194 start += (PAGE_SIZE << 1);
195 mtc0_tlbw_hazard();
196 tlb_probe();
Ralf Baechle432bef22006-09-08 04:16:21 +0200197 tlb_probe_hazard();
Linus Torvalds1da177e2005-04-16 15:20:36 -0700198 idx = read_c0_index();
199 write_c0_entrylo0(0);
200 write_c0_entrylo1(0);
201 if (idx < 0)
202 continue;
203 /* Make sure all entries differ. */
Thiemo Seufer172546b2005-04-02 10:21:56 +0000204 write_c0_entryhi(UNIQUE_ENTRYHI(idx));
Linus Torvalds1da177e2005-04-16 15:20:36 -0700205 mtc0_tlbw_hazard();
206 tlb_write_indexed();
207 }
208 tlbw_use_hazard();
209 write_c0_entryhi(pid);
Markos Chandrasf1014d12014-07-14 12:47:09 +0100210 htw_start();
Linus Torvalds1da177e2005-04-16 15:20:36 -0700211 } else {
212 local_flush_tlb_all();
213 }
Huacai Chen06e48142016-03-03 09:45:11 +0800214 flush_micro_tlb();
Ralf Baechleb633648c52014-05-23 16:29:44 +0200215 local_irq_restore(flags);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700216}
217
218void local_flush_tlb_page(struct vm_area_struct *vma, unsigned long page)
219{
220 int cpu = smp_processor_id();
221
222 if (cpu_context(cpu, vma->vm_mm) != 0) {
223 unsigned long flags;
224 int oldpid, newpid, idx;
225
226 newpid = cpu_asid(cpu, vma->vm_mm);
227 page &= (PAGE_MASK << 1);
Ralf Baechleb633648c52014-05-23 16:29:44 +0200228 local_irq_save(flags);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700229 oldpid = read_c0_entryhi();
Markos Chandrasf1014d12014-07-14 12:47:09 +0100230 htw_stop();
Linus Torvalds1da177e2005-04-16 15:20:36 -0700231 write_c0_entryhi(page | newpid);
232 mtc0_tlbw_hazard();
233 tlb_probe();
Ralf Baechle432bef22006-09-08 04:16:21 +0200234 tlb_probe_hazard();
Linus Torvalds1da177e2005-04-16 15:20:36 -0700235 idx = read_c0_index();
236 write_c0_entrylo0(0);
237 write_c0_entrylo1(0);
238 if (idx < 0)
239 goto finish;
240 /* Make sure all entries differ. */
Thiemo Seufer172546b2005-04-02 10:21:56 +0000241 write_c0_entryhi(UNIQUE_ENTRYHI(idx));
Linus Torvalds1da177e2005-04-16 15:20:36 -0700242 mtc0_tlbw_hazard();
243 tlb_write_indexed();
244 tlbw_use_hazard();
245
246 finish:
247 write_c0_entryhi(oldpid);
Markos Chandrasf1014d12014-07-14 12:47:09 +0100248 htw_start();
Huacai Chen06e48142016-03-03 09:45:11 +0800249 flush_micro_tlb_vm(vma);
Ralf Baechleb633648c52014-05-23 16:29:44 +0200250 local_irq_restore(flags);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700251 }
252}
253
254/*
255 * This one is only used for pages with the global bit set so we don't care
256 * much about the ASID.
257 */
258void local_flush_tlb_one(unsigned long page)
259{
260 unsigned long flags;
261 int oldpid, idx;
262
Ralf Baechleb633648c52014-05-23 16:29:44 +0200263 local_irq_save(flags);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700264 oldpid = read_c0_entryhi();
Markos Chandrasf1014d12014-07-14 12:47:09 +0100265 htw_stop();
Thiemo Seufer172546b2005-04-02 10:21:56 +0000266 page &= (PAGE_MASK << 1);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700267 write_c0_entryhi(page);
268 mtc0_tlbw_hazard();
269 tlb_probe();
Ralf Baechle432bef22006-09-08 04:16:21 +0200270 tlb_probe_hazard();
Linus Torvalds1da177e2005-04-16 15:20:36 -0700271 idx = read_c0_index();
272 write_c0_entrylo0(0);
273 write_c0_entrylo1(0);
274 if (idx >= 0) {
275 /* Make sure all entries differ. */
Thiemo Seufer172546b2005-04-02 10:21:56 +0000276 write_c0_entryhi(UNIQUE_ENTRYHI(idx));
Linus Torvalds1da177e2005-04-16 15:20:36 -0700277 mtc0_tlbw_hazard();
278 tlb_write_indexed();
279 tlbw_use_hazard();
280 }
281 write_c0_entryhi(oldpid);
Markos Chandrasf1014d12014-07-14 12:47:09 +0100282 htw_start();
Huacai Chen06e48142016-03-03 09:45:11 +0800283 flush_micro_tlb();
Ralf Baechleb633648c52014-05-23 16:29:44 +0200284 local_irq_restore(flags);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700285}
286
287/*
288 * We will need multiple versions of update_mmu_cache(), one that just
289 * updates the TLB with the new pte(s), and another which also checks
290 * for the R4k "end of page" hardware bug and does the needy.
291 */
292void __update_tlb(struct vm_area_struct * vma, unsigned long address, pte_t pte)
293{
294 unsigned long flags;
295 pgd_t *pgdp;
Ralf Baechlec6e8b582005-02-10 12:19:59 +0000296 pud_t *pudp;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700297 pmd_t *pmdp;
298 pte_t *ptep;
299 int idx, pid;
300
301 /*
302 * Handle debugger faulting in for debugee.
303 */
304 if (current->active_mm != vma->vm_mm)
305 return;
306
Ralf Baechleb633648c52014-05-23 16:29:44 +0200307 local_irq_save(flags);
Thiemo Seufer172546b2005-04-02 10:21:56 +0000308
Markos Chandras6a8dff62014-11-17 09:31:07 +0000309 htw_stop();
Paul Burton4edf00a2016-05-06 14:36:23 +0100310 pid = read_c0_entryhi() & cpu_asid_mask(&current_cpu_data);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700311 address &= (PAGE_MASK << 1);
312 write_c0_entryhi(address | pid);
313 pgdp = pgd_offset(vma->vm_mm, address);
314 mtc0_tlbw_hazard();
315 tlb_probe();
Ralf Baechle432bef22006-09-08 04:16:21 +0200316 tlb_probe_hazard();
Ralf Baechlec6e8b582005-02-10 12:19:59 +0000317 pudp = pud_offset(pgdp, address);
318 pmdp = pmd_offset(pudp, address);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700319 idx = read_c0_index();
David Daneyaa1762f2012-10-17 00:48:10 +0200320#ifdef CONFIG_MIPS_HUGE_TLB_SUPPORT
David Daneyfd062c82009-05-27 17:47:44 -0700321 /* this could be a huge page */
322 if (pmd_huge(*pmdp)) {
323 unsigned long lo;
324 write_c0_pagemask(PM_HUGE_MASK);
325 ptep = (pte_t *)pmdp;
David Daney6dd93442010-02-10 15:12:47 -0800326 lo = pte_to_entrylo(pte_val(*ptep));
David Daneyfd062c82009-05-27 17:47:44 -0700327 write_c0_entrylo0(lo);
328 write_c0_entrylo1(lo + (HPAGE_SIZE >> 7));
329
330 mtc0_tlbw_hazard();
331 if (idx < 0)
332 tlb_write_random();
333 else
334 tlb_write_indexed();
Ralf Baechlefb944c92012-10-17 01:01:21 +0200335 tlbw_use_hazard();
David Daneyfd062c82009-05-27 17:47:44 -0700336 write_c0_pagemask(PM_DEFAULT_MASK);
337 } else
338#endif
339 {
340 ptep = pte_offset_map(pmdp, address);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700341
Ralf Baechle34adb282014-11-22 00:16:48 +0100342#if defined(CONFIG_PHYS_ADDR_T_64BIT) && defined(CONFIG_CPU_MIPS32)
Steven J. Hillc5b36782015-02-26 18:16:38 -0600343#ifdef CONFIG_XPA
344 write_c0_entrylo0(pte_to_entrylo(ptep->pte_high));
James Hogan4b6f99d2016-04-19 09:25:10 +0100345 if (cpu_has_xpa)
346 writex_c0_entrylo0(ptep->pte_low & _PFNX_MASK);
Steven J. Hillc5b36782015-02-26 18:16:38 -0600347 ptep++;
348 write_c0_entrylo1(pte_to_entrylo(ptep->pte_high));
James Hogan4b6f99d2016-04-19 09:25:10 +0100349 if (cpu_has_xpa)
350 writex_c0_entrylo1(ptep->pte_low & _PFNX_MASK);
Steven J. Hillc5b36782015-02-26 18:16:38 -0600351#else
David Daneyfd062c82009-05-27 17:47:44 -0700352 write_c0_entrylo0(ptep->pte_high);
353 ptep++;
354 write_c0_entrylo1(ptep->pte_high);
Steven J. Hillc5b36782015-02-26 18:16:38 -0600355#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -0700356#else
David Daney6dd93442010-02-10 15:12:47 -0800357 write_c0_entrylo0(pte_to_entrylo(pte_val(*ptep++)));
358 write_c0_entrylo1(pte_to_entrylo(pte_val(*ptep)));
Linus Torvalds1da177e2005-04-16 15:20:36 -0700359#endif
David Daneyfd062c82009-05-27 17:47:44 -0700360 mtc0_tlbw_hazard();
361 if (idx < 0)
362 tlb_write_random();
363 else
364 tlb_write_indexed();
365 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700366 tlbw_use_hazard();
Markos Chandras6a8dff62014-11-17 09:31:07 +0000367 htw_start();
Huacai Chen06e48142016-03-03 09:45:11 +0800368 flush_micro_tlb_vm(vma);
Ralf Baechleb633648c52014-05-23 16:29:44 +0200369 local_irq_restore(flags);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700370}
371
Manuel Lauss694b8c32011-08-02 19:51:08 +0200372void add_wired_entry(unsigned long entrylo0, unsigned long entrylo1,
373 unsigned long entryhi, unsigned long pagemask)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700374{
Steven J. Hillc5b36782015-02-26 18:16:38 -0600375#ifdef CONFIG_XPA
376 panic("Broken for XPA kernels");
377#else
Linus Torvalds1da177e2005-04-16 15:20:36 -0700378 unsigned long flags;
379 unsigned long wired;
380 unsigned long old_pagemask;
381 unsigned long old_ctx;
382
Ralf Baechleb633648c52014-05-23 16:29:44 +0200383 local_irq_save(flags);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700384 /* Save old context and create impossible VPN2 value */
385 old_ctx = read_c0_entryhi();
Markos Chandrasf1014d12014-07-14 12:47:09 +0100386 htw_stop();
Linus Torvalds1da177e2005-04-16 15:20:36 -0700387 old_pagemask = read_c0_pagemask();
Paul Burton10313982016-11-12 01:26:07 +0000388 wired = num_wired_entries();
Linus Torvalds1da177e2005-04-16 15:20:36 -0700389 write_c0_wired(wired + 1);
390 write_c0_index(wired);
Ralf Baechle432bef22006-09-08 04:16:21 +0200391 tlbw_use_hazard(); /* What is the hazard here? */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700392 write_c0_pagemask(pagemask);
393 write_c0_entryhi(entryhi);
394 write_c0_entrylo0(entrylo0);
395 write_c0_entrylo1(entrylo1);
396 mtc0_tlbw_hazard();
397 tlb_write_indexed();
398 tlbw_use_hazard();
399
400 write_c0_entryhi(old_ctx);
Ralf Baechle432bef22006-09-08 04:16:21 +0200401 tlbw_use_hazard(); /* What is the hazard here? */
Markos Chandrasf1014d12014-07-14 12:47:09 +0100402 htw_start();
Linus Torvalds1da177e2005-04-16 15:20:36 -0700403 write_c0_pagemask(old_pagemask);
404 local_flush_tlb_all();
Ralf Baechleb633648c52014-05-23 16:29:44 +0200405 local_irq_restore(flags);
Steven J. Hillc5b36782015-02-26 18:16:38 -0600406#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -0700407}
408
Ralf Baechle970d0322012-10-18 13:54:15 +0200409#ifdef CONFIG_TRANSPARENT_HUGEPAGE
410
Hugh Dickinsfd8cfd32016-05-19 17:13:00 -0700411int has_transparent_hugepage(void)
Ralf Baechle970d0322012-10-18 13:54:15 +0200412{
Hugh Dickinsfd8cfd32016-05-19 17:13:00 -0700413 static unsigned int mask = -1;
Ralf Baechle970d0322012-10-18 13:54:15 +0200414
Hugh Dickinsfd8cfd32016-05-19 17:13:00 -0700415 if (mask == -1) { /* first call comes during __init */
416 unsigned long flags;
Ralf Baechle970d0322012-10-18 13:54:15 +0200417
Hugh Dickinsfd8cfd32016-05-19 17:13:00 -0700418 local_irq_save(flags);
419 write_c0_pagemask(PM_HUGE_MASK);
420 back_to_back_c0_hazard();
421 mask = read_c0_pagemask();
422 write_c0_pagemask(PM_DEFAULT_MASK);
423 local_irq_restore(flags);
424 }
Ralf Baechle970d0322012-10-18 13:54:15 +0200425 return mask == PM_HUGE_MASK;
426}
427
428#endif /* CONFIG_TRANSPARENT_HUGEPAGE */
429
Rafał Miłeckid3777322014-07-17 23:26:32 +0200430/*
431 * Used for loading TLB entries before trap_init() has started, when we
432 * don't actually want to add a wired entry which remains throughout the
433 * lifetime of the system
434 */
435
Paul Gortmakerb1f7e112015-04-27 18:47:56 -0400436int temp_tlb_entry;
Rafał Miłeckid3777322014-07-17 23:26:32 +0200437
438__init int add_temporary_entry(unsigned long entrylo0, unsigned long entrylo1,
439 unsigned long entryhi, unsigned long pagemask)
440{
441 int ret = 0;
442 unsigned long flags;
443 unsigned long wired;
444 unsigned long old_pagemask;
445 unsigned long old_ctx;
446
447 local_irq_save(flags);
448 /* Save old context and create impossible VPN2 value */
Markos Chandras6a8dff62014-11-17 09:31:07 +0000449 htw_stop();
Rafał Miłeckid3777322014-07-17 23:26:32 +0200450 old_ctx = read_c0_entryhi();
451 old_pagemask = read_c0_pagemask();
Paul Burton10313982016-11-12 01:26:07 +0000452 wired = num_wired_entries();
Rafał Miłeckid3777322014-07-17 23:26:32 +0200453 if (--temp_tlb_entry < wired) {
454 printk(KERN_WARNING
455 "No TLB space left for add_temporary_entry\n");
456 ret = -ENOSPC;
457 goto out;
458 }
459
460 write_c0_index(temp_tlb_entry);
461 write_c0_pagemask(pagemask);
462 write_c0_entryhi(entryhi);
463 write_c0_entrylo0(entrylo0);
464 write_c0_entrylo1(entrylo1);
465 mtc0_tlbw_hazard();
466 tlb_write_indexed();
467 tlbw_use_hazard();
468
469 write_c0_entryhi(old_ctx);
470 write_c0_pagemask(old_pagemask);
Markos Chandras6a8dff62014-11-17 09:31:07 +0000471 htw_start();
Rafał Miłeckid3777322014-07-17 23:26:32 +0200472out:
473 local_irq_restore(flags);
474 return ret;
475}
476
Paul Gortmaker078a55f2013-06-18 13:38:59 +0000477static int ntlb;
Ralf Baechle41c594a2006-04-05 09:45:45 +0100478static int __init set_ntlb(char *str)
479{
480 get_option(&str, &ntlb);
481 return 1;
482}
483
484__setup("ntlb=", set_ntlb);
485
James Hoganeaa38d62014-02-28 17:09:20 +0000486/*
487 * Configure TLB (for init or after a CPU has been powered off).
488 */
489static void r4k_tlb_configure(void)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700490{
Linus Torvalds1da177e2005-04-16 15:20:36 -0700491 /*
492 * You should never change this register:
493 * - On R4600 1.7 the tlbp never hits for pages smaller than
494 * the value in the c0_pagemask register.
495 * - The entire mm handling assumes the c0_pagemask register to
Thiemo Seufera7c29962008-02-29 00:43:47 +0000496 * be set to fixed-size pages.
Linus Torvalds1da177e2005-04-16 15:20:36 -0700497 */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700498 write_c0_pagemask(PM_DEFAULT_MASK);
Paul Burton091bc3a2015-07-13 17:12:44 +0100499 back_to_back_c0_hazard();
500 if (read_c0_pagemask() != PM_DEFAULT_MASK)
501 panic("MMU doesn't support PAGE_SIZE=0x%lx", PAGE_SIZE);
502
Linus Torvalds1da177e2005-04-16 15:20:36 -0700503 write_c0_wired(0);
Ralf Baechlecde15b52009-01-06 23:07:20 +0000504 if (current_cpu_type() == CPU_R10000 ||
505 current_cpu_type() == CPU_R12000 ||
Joshua Kinard30577392015-01-21 07:59:45 -0500506 current_cpu_type() == CPU_R14000 ||
507 current_cpu_type() == CPU_R16000)
Ralf Baechlecde15b52009-01-06 23:07:20 +0000508 write_c0_framemask(0);
David Daney6dd93442010-02-10 15:12:47 -0800509
Steven J. Hill05857c62012-09-13 16:51:46 -0500510 if (cpu_has_rixi) {
David Daney6dd93442010-02-10 15:12:47 -0800511 /*
James Hogane05cb562015-05-13 11:50:55 +0100512 * Enable the no read, no exec bits, and enable large physical
David Daney6dd93442010-02-10 15:12:47 -0800513 * address.
514 */
David Daney6dd93442010-02-10 15:12:47 -0800515#ifdef CONFIG_64BIT
Steven J. Hilla5770df2015-02-19 10:18:52 -0600516 set_c0_pagegrain(PG_RIE | PG_XIE | PG_ELPA);
517#else
518 set_c0_pagegrain(PG_RIE | PG_XIE);
David Daney6dd93442010-02-10 15:12:47 -0800519#endif
David Daney6dd93442010-02-10 15:12:47 -0800520 }
521
Rafał Miłeckid3777322014-07-17 23:26:32 +0200522 temp_tlb_entry = current_cpu_data.tlbsize - 1;
523
Ralf Baechle70342282013-01-22 12:59:30 +0100524 /* From this point on the ARC firmware is dead. */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700525 local_flush_tlb_all();
526
Thiemo Seuferc6281ed2006-03-14 14:35:27 +0000527 /* Did I tell you that ARC SUCKS? */
James Hoganeaa38d62014-02-28 17:09:20 +0000528}
529
530void tlb_init(void)
531{
532 r4k_tlb_configure();
Thiemo Seuferc6281ed2006-03-14 14:35:27 +0000533
Ralf Baechle41c594a2006-04-05 09:45:45 +0100534 if (ntlb) {
535 if (ntlb > 1 && ntlb <= current_cpu_data.tlbsize) {
536 int wired = current_cpu_data.tlbsize - ntlb;
537 write_c0_wired(wired);
538 write_c0_index(wired-1);
Ralf Baechle49a89ef2007-10-11 23:46:15 +0100539 printk("Restricting TLB to %d entries\n", ntlb);
Ralf Baechle41c594a2006-04-05 09:45:45 +0100540 } else
541 printk("Ignoring invalid argument ntlb=%d\n", ntlb);
542 }
543
Linus Torvalds1da177e2005-04-16 15:20:36 -0700544 build_tlb_refill_handler();
545}
James Hoganeaa38d62014-02-28 17:09:20 +0000546
547static int r4k_tlb_pm_notifier(struct notifier_block *self, unsigned long cmd,
548 void *v)
549{
550 switch (cmd) {
551 case CPU_PM_ENTER_FAILED:
552 case CPU_PM_EXIT:
553 r4k_tlb_configure();
554 break;
555 }
556
557 return NOTIFY_OK;
558}
559
560static struct notifier_block r4k_tlb_pm_notifier_block = {
561 .notifier_call = r4k_tlb_pm_notifier,
562};
563
564static int __init r4k_tlb_init_pm(void)
565{
566 return cpu_pm_register_notifier(&r4k_tlb_pm_notifier_block);
567}
568arch_initcall(r4k_tlb_init_pm);