blob: dd25a546fb8e1c04b44ed02c873ae56725e78441 [file] [log] [blame]
Eric Anholt673a3942008-07-30 12:06:12 -07001/*
2 * Copyright © 2008 Intel Corporation
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
21 * IN THE SOFTWARE.
22 *
23 * Authors:
24 * Eric Anholt <eric@anholt.net>
25 *
26 */
27
David Howells760285e2012-10-02 18:01:07 +010028#include <drm/drmP.h>
David Herrmann0de23972013-07-24 21:07:52 +020029#include <drm/drm_vma_manager.h>
David Howells760285e2012-10-02 18:01:07 +010030#include <drm/i915_drm.h>
Eric Anholt673a3942008-07-30 12:06:12 -070031#include "i915_drv.h"
Chris Wilson1c5d22f2009-08-25 11:15:50 +010032#include "i915_trace.h"
Jesse Barnes652c3932009-08-17 13:31:43 -070033#include "intel_drv.h"
Chris Wilson2cfcd322014-05-20 08:28:43 +010034#include <linux/oom.h>
Hugh Dickins5949eac2011-06-27 16:18:18 -070035#include <linux/shmem_fs.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090036#include <linux/slab.h>
Eric Anholt673a3942008-07-30 12:06:12 -070037#include <linux/swap.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080038#include <linux/pci.h>
Daniel Vetter1286ff72012-05-10 15:25:09 +020039#include <linux/dma-buf.h>
Eric Anholt673a3942008-07-30 12:06:12 -070040
Chris Wilson05394f32010-11-08 19:18:58 +000041static void i915_gem_object_flush_gtt_write_domain(struct drm_i915_gem_object *obj);
Chris Wilson2c225692013-08-09 12:26:45 +010042static void i915_gem_object_flush_cpu_write_domain(struct drm_i915_gem_object *obj,
43 bool force);
Ben Widawsky07fe0b12013-07-31 17:00:10 -070044static __must_check int
Ben Widawsky23f54482013-09-11 14:57:48 -070045i915_gem_object_wait_rendering(struct drm_i915_gem_object *obj,
46 bool readonly);
Chris Wilsonc8725f32014-03-17 12:21:55 +000047static void
48i915_gem_object_retire(struct drm_i915_gem_object *obj);
49
Chris Wilson61050802012-04-17 15:31:31 +010050static void i915_gem_write_fence(struct drm_device *dev, int reg,
51 struct drm_i915_gem_object *obj);
52static void i915_gem_object_update_fence(struct drm_i915_gem_object *obj,
53 struct drm_i915_fence_reg *fence,
54 bool enable);
55
Chris Wilsonceabbba52014-03-25 13:23:04 +000056static unsigned long i915_gem_shrinker_count(struct shrinker *shrinker,
Dave Chinner7dc19d52013-08-28 10:18:11 +100057 struct shrink_control *sc);
Chris Wilsonceabbba52014-03-25 13:23:04 +000058static unsigned long i915_gem_shrinker_scan(struct shrinker *shrinker,
Dave Chinner7dc19d52013-08-28 10:18:11 +100059 struct shrink_control *sc);
Chris Wilson2cfcd322014-05-20 08:28:43 +010060static int i915_gem_shrinker_oom(struct notifier_block *nb,
61 unsigned long event,
62 void *ptr);
Chris Wilsond9973b42013-10-04 10:33:00 +010063static unsigned long i915_gem_shrink_all(struct drm_i915_private *dev_priv);
Chris Wilson31169712009-09-14 16:50:28 +010064
Chris Wilsonc76ce032013-08-08 14:41:03 +010065static bool cpu_cache_is_coherent(struct drm_device *dev,
66 enum i915_cache_level level)
67{
68 return HAS_LLC(dev) || level != I915_CACHE_NONE;
69}
70
Chris Wilson2c225692013-08-09 12:26:45 +010071static bool cpu_write_needs_clflush(struct drm_i915_gem_object *obj)
72{
73 if (!cpu_cache_is_coherent(obj->base.dev, obj->cache_level))
74 return true;
75
76 return obj->pin_display;
77}
78
Chris Wilson61050802012-04-17 15:31:31 +010079static inline void i915_gem_object_fence_lost(struct drm_i915_gem_object *obj)
80{
81 if (obj->tiling_mode)
82 i915_gem_release_mmap(obj);
83
84 /* As we do not have an associated fence register, we will force
85 * a tiling change if we ever need to acquire one.
86 */
Chris Wilson5d82e3e2012-04-21 16:23:23 +010087 obj->fence_dirty = false;
Chris Wilson61050802012-04-17 15:31:31 +010088 obj->fence_reg = I915_FENCE_REG_NONE;
89}
90
Chris Wilson73aa8082010-09-30 11:46:12 +010091/* some bookkeeping */
92static void i915_gem_info_add_obj(struct drm_i915_private *dev_priv,
93 size_t size)
94{
Daniel Vetterc20e8352013-07-24 22:40:23 +020095 spin_lock(&dev_priv->mm.object_stat_lock);
Chris Wilson73aa8082010-09-30 11:46:12 +010096 dev_priv->mm.object_count++;
97 dev_priv->mm.object_memory += size;
Daniel Vetterc20e8352013-07-24 22:40:23 +020098 spin_unlock(&dev_priv->mm.object_stat_lock);
Chris Wilson73aa8082010-09-30 11:46:12 +010099}
100
101static void i915_gem_info_remove_obj(struct drm_i915_private *dev_priv,
102 size_t size)
103{
Daniel Vetterc20e8352013-07-24 22:40:23 +0200104 spin_lock(&dev_priv->mm.object_stat_lock);
Chris Wilson73aa8082010-09-30 11:46:12 +0100105 dev_priv->mm.object_count--;
106 dev_priv->mm.object_memory -= size;
Daniel Vetterc20e8352013-07-24 22:40:23 +0200107 spin_unlock(&dev_priv->mm.object_stat_lock);
Chris Wilson73aa8082010-09-30 11:46:12 +0100108}
109
Chris Wilson21dd3732011-01-26 15:55:56 +0000110static int
Daniel Vetter33196de2012-11-14 17:14:05 +0100111i915_gem_wait_for_error(struct i915_gpu_error *error)
Chris Wilson30dbf0c2010-09-25 10:19:17 +0100112{
Chris Wilson30dbf0c2010-09-25 10:19:17 +0100113 int ret;
114
Daniel Vetter7abb6902013-05-24 21:29:32 +0200115#define EXIT_COND (!i915_reset_in_progress(error) || \
116 i915_terminally_wedged(error))
Daniel Vetter1f83fee2012-11-15 17:17:22 +0100117 if (EXIT_COND)
Chris Wilson30dbf0c2010-09-25 10:19:17 +0100118 return 0;
119
Daniel Vetter0a6759c2012-07-04 22:18:41 +0200120 /*
121 * Only wait 10 seconds for the gpu reset to complete to avoid hanging
122 * userspace. If it takes that long something really bad is going on and
123 * we should simply try to bail out and fail as gracefully as possible.
124 */
Daniel Vetter1f83fee2012-11-15 17:17:22 +0100125 ret = wait_event_interruptible_timeout(error->reset_queue,
126 EXIT_COND,
127 10*HZ);
Daniel Vetter0a6759c2012-07-04 22:18:41 +0200128 if (ret == 0) {
129 DRM_ERROR("Timed out waiting for the gpu reset to complete\n");
130 return -EIO;
131 } else if (ret < 0) {
Chris Wilson30dbf0c2010-09-25 10:19:17 +0100132 return ret;
Daniel Vetter0a6759c2012-07-04 22:18:41 +0200133 }
Daniel Vetter1f83fee2012-11-15 17:17:22 +0100134#undef EXIT_COND
Chris Wilson30dbf0c2010-09-25 10:19:17 +0100135
Chris Wilson21dd3732011-01-26 15:55:56 +0000136 return 0;
Chris Wilson30dbf0c2010-09-25 10:19:17 +0100137}
138
Chris Wilson54cf91d2010-11-25 18:00:26 +0000139int i915_mutex_lock_interruptible(struct drm_device *dev)
Chris Wilson76c1dec2010-09-25 11:22:51 +0100140{
Daniel Vetter33196de2012-11-14 17:14:05 +0100141 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson76c1dec2010-09-25 11:22:51 +0100142 int ret;
143
Daniel Vetter33196de2012-11-14 17:14:05 +0100144 ret = i915_gem_wait_for_error(&dev_priv->gpu_error);
Chris Wilson76c1dec2010-09-25 11:22:51 +0100145 if (ret)
146 return ret;
147
148 ret = mutex_lock_interruptible(&dev->struct_mutex);
149 if (ret)
150 return ret;
151
Chris Wilson23bc5982010-09-29 16:10:57 +0100152 WARN_ON(i915_verify_lists(dev));
Chris Wilson76c1dec2010-09-25 11:22:51 +0100153 return 0;
154}
Chris Wilson30dbf0c2010-09-25 10:19:17 +0100155
Chris Wilson7d1c4802010-08-07 21:45:03 +0100156static inline bool
Chris Wilson05394f32010-11-08 19:18:58 +0000157i915_gem_object_is_inactive(struct drm_i915_gem_object *obj)
Chris Wilson7d1c4802010-08-07 21:45:03 +0100158{
Ben Widawsky98438772013-07-31 17:00:12 -0700159 return i915_gem_obj_bound_any(obj) && !obj->active;
Chris Wilson7d1c4802010-08-07 21:45:03 +0100160}
161
Eric Anholt673a3942008-07-30 12:06:12 -0700162int
163i915_gem_init_ioctl(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +0000164 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -0700165{
Ben Widawsky93d18792013-01-17 12:45:17 -0800166 struct drm_i915_private *dev_priv = dev->dev_private;
Eric Anholt673a3942008-07-30 12:06:12 -0700167 struct drm_i915_gem_init *args = data;
Chris Wilson20217462010-11-23 15:26:33 +0000168
Daniel Vetter7bb6fb82012-04-24 08:22:52 +0200169 if (drm_core_check_feature(dev, DRIVER_MODESET))
170 return -ENODEV;
171
Chris Wilson20217462010-11-23 15:26:33 +0000172 if (args->gtt_start >= args->gtt_end ||
173 (args->gtt_end | args->gtt_start) & (PAGE_SIZE - 1))
174 return -EINVAL;
Eric Anholt673a3942008-07-30 12:06:12 -0700175
Daniel Vetterf534bc02012-03-26 22:37:04 +0200176 /* GEM with user mode setting was never supported on ilk and later. */
177 if (INTEL_INFO(dev)->gen >= 5)
178 return -ENODEV;
179
Eric Anholt673a3942008-07-30 12:06:12 -0700180 mutex_lock(&dev->struct_mutex);
Ben Widawskyd7e50082012-12-18 10:31:25 -0800181 i915_gem_setup_global_gtt(dev, args->gtt_start, args->gtt_end,
182 args->gtt_end);
Ben Widawsky93d18792013-01-17 12:45:17 -0800183 dev_priv->gtt.mappable_end = args->gtt_end;
Eric Anholt673a3942008-07-30 12:06:12 -0700184 mutex_unlock(&dev->struct_mutex);
185
Chris Wilson20217462010-11-23 15:26:33 +0000186 return 0;
Eric Anholt673a3942008-07-30 12:06:12 -0700187}
188
Eric Anholt5a125c32008-10-22 21:40:13 -0700189int
190i915_gem_get_aperture_ioctl(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +0000191 struct drm_file *file)
Eric Anholt5a125c32008-10-22 21:40:13 -0700192{
Chris Wilson73aa8082010-09-30 11:46:12 +0100193 struct drm_i915_private *dev_priv = dev->dev_private;
Eric Anholt5a125c32008-10-22 21:40:13 -0700194 struct drm_i915_gem_get_aperture *args = data;
Chris Wilson6299f992010-11-24 12:23:44 +0000195 struct drm_i915_gem_object *obj;
196 size_t pinned;
Eric Anholt5a125c32008-10-22 21:40:13 -0700197
Chris Wilson6299f992010-11-24 12:23:44 +0000198 pinned = 0;
Chris Wilson73aa8082010-09-30 11:46:12 +0100199 mutex_lock(&dev->struct_mutex);
Ben Widawsky35c20a62013-05-31 11:28:48 -0700200 list_for_each_entry(obj, &dev_priv->mm.bound_list, global_list)
Ben Widawskyd7f46fc2013-12-06 14:10:55 -0800201 if (i915_gem_obj_is_pinned(obj))
Ben Widawskyf343c5f2013-07-05 14:41:04 -0700202 pinned += i915_gem_obj_ggtt_size(obj);
Chris Wilson73aa8082010-09-30 11:46:12 +0100203 mutex_unlock(&dev->struct_mutex);
Eric Anholt5a125c32008-10-22 21:40:13 -0700204
Ben Widawsky853ba5d2013-07-16 16:50:05 -0700205 args->aper_size = dev_priv->gtt.base.total;
Akshay Joshi0206e352011-08-16 15:34:10 -0400206 args->aper_available_size = args->aper_size - pinned;
Chris Wilson6299f992010-11-24 12:23:44 +0000207
Eric Anholt5a125c32008-10-22 21:40:13 -0700208 return 0;
209}
210
Chris Wilson00731152014-05-21 12:42:56 +0100211static void i915_gem_object_detach_phys(struct drm_i915_gem_object *obj)
212{
213 drm_dma_handle_t *phys = obj->phys_handle;
214
215 if (!phys)
216 return;
217
218 if (obj->madv == I915_MADV_WILLNEED) {
219 struct address_space *mapping = file_inode(obj->base.filp)->i_mapping;
220 char *vaddr = phys->vaddr;
221 int i;
222
223 for (i = 0; i < obj->base.size / PAGE_SIZE; i++) {
224 struct page *page = shmem_read_mapping_page(mapping, i);
225 if (!IS_ERR(page)) {
226 char *dst = kmap_atomic(page);
227 memcpy(dst, vaddr, PAGE_SIZE);
228 drm_clflush_virt_range(dst, PAGE_SIZE);
229 kunmap_atomic(dst);
230
231 set_page_dirty(page);
232 mark_page_accessed(page);
233 page_cache_release(page);
234 }
235 vaddr += PAGE_SIZE;
236 }
237 i915_gem_chipset_flush(obj->base.dev);
238 }
239
240#ifdef CONFIG_X86
241 set_memory_wb((unsigned long)phys->vaddr, phys->size / PAGE_SIZE);
242#endif
243 drm_pci_free(obj->base.dev, phys);
244 obj->phys_handle = NULL;
245}
246
247int
248i915_gem_object_attach_phys(struct drm_i915_gem_object *obj,
249 int align)
250{
251 drm_dma_handle_t *phys;
252 struct address_space *mapping;
253 char *vaddr;
254 int i;
255
256 if (obj->phys_handle) {
257 if ((unsigned long)obj->phys_handle->vaddr & (align -1))
258 return -EBUSY;
259
260 return 0;
261 }
262
263 if (obj->madv != I915_MADV_WILLNEED)
264 return -EFAULT;
265
266 if (obj->base.filp == NULL)
267 return -EINVAL;
268
269 /* create a new object */
270 phys = drm_pci_alloc(obj->base.dev, obj->base.size, align);
271 if (!phys)
272 return -ENOMEM;
273
274 vaddr = phys->vaddr;
275#ifdef CONFIG_X86
276 set_memory_wc((unsigned long)vaddr, phys->size / PAGE_SIZE);
277#endif
278 mapping = file_inode(obj->base.filp)->i_mapping;
279 for (i = 0; i < obj->base.size / PAGE_SIZE; i++) {
280 struct page *page;
281 char *src;
282
283 page = shmem_read_mapping_page(mapping, i);
284 if (IS_ERR(page)) {
285#ifdef CONFIG_X86
286 set_memory_wb((unsigned long)phys->vaddr, phys->size / PAGE_SIZE);
287#endif
288 drm_pci_free(obj->base.dev, phys);
289 return PTR_ERR(page);
290 }
291
292 src = kmap_atomic(page);
293 memcpy(vaddr, src, PAGE_SIZE);
294 kunmap_atomic(src);
295
296 mark_page_accessed(page);
297 page_cache_release(page);
298
299 vaddr += PAGE_SIZE;
300 }
301
302 obj->phys_handle = phys;
303 return 0;
304}
305
306static int
307i915_gem_phys_pwrite(struct drm_i915_gem_object *obj,
308 struct drm_i915_gem_pwrite *args,
309 struct drm_file *file_priv)
310{
311 struct drm_device *dev = obj->base.dev;
312 void *vaddr = obj->phys_handle->vaddr + args->offset;
313 char __user *user_data = to_user_ptr(args->data_ptr);
314
315 if (__copy_from_user_inatomic_nocache(vaddr, user_data, args->size)) {
316 unsigned long unwritten;
317
318 /* The physical object once assigned is fixed for the lifetime
319 * of the obj, so we can safely drop the lock and continue
320 * to access vaddr.
321 */
322 mutex_unlock(&dev->struct_mutex);
323 unwritten = copy_from_user(vaddr, user_data, args->size);
324 mutex_lock(&dev->struct_mutex);
325 if (unwritten)
326 return -EFAULT;
327 }
328
329 i915_gem_chipset_flush(dev);
330 return 0;
331}
332
Chris Wilson42dcedd2012-11-15 11:32:30 +0000333void *i915_gem_object_alloc(struct drm_device *dev)
334{
335 struct drm_i915_private *dev_priv = dev->dev_private;
Joe Perchesfac15c12013-08-29 13:11:07 -0700336 return kmem_cache_zalloc(dev_priv->slab, GFP_KERNEL);
Chris Wilson42dcedd2012-11-15 11:32:30 +0000337}
338
339void i915_gem_object_free(struct drm_i915_gem_object *obj)
340{
341 struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
342 kmem_cache_free(dev_priv->slab, obj);
343}
344
Dave Airlieff72145b2011-02-07 12:16:14 +1000345static int
346i915_gem_create(struct drm_file *file,
347 struct drm_device *dev,
348 uint64_t size,
349 uint32_t *handle_p)
Eric Anholt673a3942008-07-30 12:06:12 -0700350{
Chris Wilson05394f32010-11-08 19:18:58 +0000351 struct drm_i915_gem_object *obj;
Pekka Paalanena1a2d1d2009-08-23 12:40:55 +0300352 int ret;
353 u32 handle;
Eric Anholt673a3942008-07-30 12:06:12 -0700354
Dave Airlieff72145b2011-02-07 12:16:14 +1000355 size = roundup(size, PAGE_SIZE);
Chris Wilson8ffc0242011-09-14 14:14:28 +0200356 if (size == 0)
357 return -EINVAL;
Eric Anholt673a3942008-07-30 12:06:12 -0700358
359 /* Allocate the new object */
Dave Airlieff72145b2011-02-07 12:16:14 +1000360 obj = i915_gem_alloc_object(dev, size);
Eric Anholt673a3942008-07-30 12:06:12 -0700361 if (obj == NULL)
362 return -ENOMEM;
363
Chris Wilson05394f32010-11-08 19:18:58 +0000364 ret = drm_gem_handle_create(file, &obj->base, &handle);
Chris Wilson202f2fe2010-10-14 13:20:40 +0100365 /* drop reference from allocate - handle holds it now */
Daniel Vetterd861e332013-07-24 23:25:03 +0200366 drm_gem_object_unreference_unlocked(&obj->base);
367 if (ret)
368 return ret;
Chris Wilson202f2fe2010-10-14 13:20:40 +0100369
Dave Airlieff72145b2011-02-07 12:16:14 +1000370 *handle_p = handle;
Eric Anholt673a3942008-07-30 12:06:12 -0700371 return 0;
372}
373
Dave Airlieff72145b2011-02-07 12:16:14 +1000374int
375i915_gem_dumb_create(struct drm_file *file,
376 struct drm_device *dev,
377 struct drm_mode_create_dumb *args)
378{
379 /* have to work out size/pitch and return them */
Paulo Zanonide45eaf2013-10-18 18:48:24 -0300380 args->pitch = ALIGN(args->width * DIV_ROUND_UP(args->bpp, 8), 64);
Dave Airlieff72145b2011-02-07 12:16:14 +1000381 args->size = args->pitch * args->height;
382 return i915_gem_create(file, dev,
383 args->size, &args->handle);
384}
385
Dave Airlieff72145b2011-02-07 12:16:14 +1000386/**
387 * Creates a new mm object and returns a handle to it.
388 */
389int
390i915_gem_create_ioctl(struct drm_device *dev, void *data,
391 struct drm_file *file)
392{
393 struct drm_i915_gem_create *args = data;
Daniel Vetter63ed2cb2012-04-23 16:50:50 +0200394
Dave Airlieff72145b2011-02-07 12:16:14 +1000395 return i915_gem_create(file, dev,
396 args->size, &args->handle);
397}
398
Daniel Vetter8c599672011-12-14 13:57:31 +0100399static inline int
Daniel Vetter8461d222011-12-14 13:57:32 +0100400__copy_to_user_swizzled(char __user *cpu_vaddr,
401 const char *gpu_vaddr, int gpu_offset,
402 int length)
403{
404 int ret, cpu_offset = 0;
405
406 while (length > 0) {
407 int cacheline_end = ALIGN(gpu_offset + 1, 64);
408 int this_length = min(cacheline_end - gpu_offset, length);
409 int swizzled_gpu_offset = gpu_offset ^ 64;
410
411 ret = __copy_to_user(cpu_vaddr + cpu_offset,
412 gpu_vaddr + swizzled_gpu_offset,
413 this_length);
414 if (ret)
415 return ret + length;
416
417 cpu_offset += this_length;
418 gpu_offset += this_length;
419 length -= this_length;
420 }
421
422 return 0;
423}
424
425static inline int
Ben Widawsky4f0c7cf2012-04-16 14:07:47 -0700426__copy_from_user_swizzled(char *gpu_vaddr, int gpu_offset,
427 const char __user *cpu_vaddr,
Daniel Vetter8c599672011-12-14 13:57:31 +0100428 int length)
429{
430 int ret, cpu_offset = 0;
431
432 while (length > 0) {
433 int cacheline_end = ALIGN(gpu_offset + 1, 64);
434 int this_length = min(cacheline_end - gpu_offset, length);
435 int swizzled_gpu_offset = gpu_offset ^ 64;
436
437 ret = __copy_from_user(gpu_vaddr + swizzled_gpu_offset,
438 cpu_vaddr + cpu_offset,
439 this_length);
440 if (ret)
441 return ret + length;
442
443 cpu_offset += this_length;
444 gpu_offset += this_length;
445 length -= this_length;
446 }
447
448 return 0;
449}
450
Brad Volkin4c914c02014-02-18 10:15:45 -0800451/*
452 * Pins the specified object's pages and synchronizes the object with
453 * GPU accesses. Sets needs_clflush to non-zero if the caller should
454 * flush the object from the CPU cache.
455 */
456int i915_gem_obj_prepare_shmem_read(struct drm_i915_gem_object *obj,
457 int *needs_clflush)
458{
459 int ret;
460
461 *needs_clflush = 0;
462
463 if (!obj->base.filp)
464 return -EINVAL;
465
466 if (!(obj->base.read_domains & I915_GEM_DOMAIN_CPU)) {
467 /* If we're not in the cpu read domain, set ourself into the gtt
468 * read domain and manually flush cachelines (if required). This
469 * optimizes for the case when the gpu will dirty the data
470 * anyway again before the next pread happens. */
471 *needs_clflush = !cpu_cache_is_coherent(obj->base.dev,
472 obj->cache_level);
473 ret = i915_gem_object_wait_rendering(obj, true);
474 if (ret)
475 return ret;
Chris Wilsonc8725f32014-03-17 12:21:55 +0000476
477 i915_gem_object_retire(obj);
Brad Volkin4c914c02014-02-18 10:15:45 -0800478 }
479
480 ret = i915_gem_object_get_pages(obj);
481 if (ret)
482 return ret;
483
484 i915_gem_object_pin_pages(obj);
485
486 return ret;
487}
488
Daniel Vetterd174bd62012-03-25 19:47:40 +0200489/* Per-page copy function for the shmem pread fastpath.
490 * Flushes invalid cachelines before reading the target if
491 * needs_clflush is set. */
Eric Anholteb014592009-03-10 11:44:52 -0700492static int
Daniel Vetterd174bd62012-03-25 19:47:40 +0200493shmem_pread_fast(struct page *page, int shmem_page_offset, int page_length,
494 char __user *user_data,
495 bool page_do_bit17_swizzling, bool needs_clflush)
496{
497 char *vaddr;
498 int ret;
499
Daniel Vettere7e58eb2012-03-25 19:47:43 +0200500 if (unlikely(page_do_bit17_swizzling))
Daniel Vetterd174bd62012-03-25 19:47:40 +0200501 return -EINVAL;
502
503 vaddr = kmap_atomic(page);
504 if (needs_clflush)
505 drm_clflush_virt_range(vaddr + shmem_page_offset,
506 page_length);
507 ret = __copy_to_user_inatomic(user_data,
508 vaddr + shmem_page_offset,
509 page_length);
510 kunmap_atomic(vaddr);
511
Chris Wilsonf60d7f02012-09-04 21:02:56 +0100512 return ret ? -EFAULT : 0;
Daniel Vetterd174bd62012-03-25 19:47:40 +0200513}
514
Daniel Vetter23c18c72012-03-25 19:47:42 +0200515static void
516shmem_clflush_swizzled_range(char *addr, unsigned long length,
517 bool swizzled)
518{
Daniel Vettere7e58eb2012-03-25 19:47:43 +0200519 if (unlikely(swizzled)) {
Daniel Vetter23c18c72012-03-25 19:47:42 +0200520 unsigned long start = (unsigned long) addr;
521 unsigned long end = (unsigned long) addr + length;
522
523 /* For swizzling simply ensure that we always flush both
524 * channels. Lame, but simple and it works. Swizzled
525 * pwrite/pread is far from a hotpath - current userspace
526 * doesn't use it at all. */
527 start = round_down(start, 128);
528 end = round_up(end, 128);
529
530 drm_clflush_virt_range((void *)start, end - start);
531 } else {
532 drm_clflush_virt_range(addr, length);
533 }
534
535}
536
Daniel Vetterd174bd62012-03-25 19:47:40 +0200537/* Only difference to the fast-path function is that this can handle bit17
538 * and uses non-atomic copy and kmap functions. */
539static int
540shmem_pread_slow(struct page *page, int shmem_page_offset, int page_length,
541 char __user *user_data,
542 bool page_do_bit17_swizzling, bool needs_clflush)
543{
544 char *vaddr;
545 int ret;
546
547 vaddr = kmap(page);
548 if (needs_clflush)
Daniel Vetter23c18c72012-03-25 19:47:42 +0200549 shmem_clflush_swizzled_range(vaddr + shmem_page_offset,
550 page_length,
551 page_do_bit17_swizzling);
Daniel Vetterd174bd62012-03-25 19:47:40 +0200552
553 if (page_do_bit17_swizzling)
554 ret = __copy_to_user_swizzled(user_data,
555 vaddr, shmem_page_offset,
556 page_length);
557 else
558 ret = __copy_to_user(user_data,
559 vaddr + shmem_page_offset,
560 page_length);
561 kunmap(page);
562
Chris Wilsonf60d7f02012-09-04 21:02:56 +0100563 return ret ? - EFAULT : 0;
Daniel Vetterd174bd62012-03-25 19:47:40 +0200564}
565
Eric Anholteb014592009-03-10 11:44:52 -0700566static int
Daniel Vetterdbf7bff2012-03-25 19:47:29 +0200567i915_gem_shmem_pread(struct drm_device *dev,
568 struct drm_i915_gem_object *obj,
569 struct drm_i915_gem_pread *args,
570 struct drm_file *file)
Eric Anholteb014592009-03-10 11:44:52 -0700571{
Daniel Vetter8461d222011-12-14 13:57:32 +0100572 char __user *user_data;
Eric Anholteb014592009-03-10 11:44:52 -0700573 ssize_t remain;
Daniel Vetter8461d222011-12-14 13:57:32 +0100574 loff_t offset;
Ben Widawskyeb2c0c82012-02-15 14:42:43 +0100575 int shmem_page_offset, page_length, ret = 0;
Daniel Vetter8461d222011-12-14 13:57:32 +0100576 int obj_do_bit17_swizzling, page_do_bit17_swizzling;
Daniel Vetter96d79b52012-03-25 19:47:36 +0200577 int prefaulted = 0;
Daniel Vetter84897312012-03-25 19:47:31 +0200578 int needs_clflush = 0;
Imre Deak67d5a502013-02-18 19:28:02 +0200579 struct sg_page_iter sg_iter;
Eric Anholteb014592009-03-10 11:44:52 -0700580
Ville Syrjälä2bb46292013-02-22 16:12:51 +0200581 user_data = to_user_ptr(args->data_ptr);
Eric Anholteb014592009-03-10 11:44:52 -0700582 remain = args->size;
583
Daniel Vetter8461d222011-12-14 13:57:32 +0100584 obj_do_bit17_swizzling = i915_gem_object_needs_bit17_swizzle(obj);
Eric Anholteb014592009-03-10 11:44:52 -0700585
Brad Volkin4c914c02014-02-18 10:15:45 -0800586 ret = i915_gem_obj_prepare_shmem_read(obj, &needs_clflush);
Chris Wilsonf60d7f02012-09-04 21:02:56 +0100587 if (ret)
588 return ret;
589
Eric Anholteb014592009-03-10 11:44:52 -0700590 offset = args->offset;
Daniel Vetter8461d222011-12-14 13:57:32 +0100591
Imre Deak67d5a502013-02-18 19:28:02 +0200592 for_each_sg_page(obj->pages->sgl, &sg_iter, obj->pages->nents,
593 offset >> PAGE_SHIFT) {
Imre Deak2db76d72013-03-26 15:14:18 +0200594 struct page *page = sg_page_iter_page(&sg_iter);
Chris Wilson9da3da62012-06-01 15:20:22 +0100595
596 if (remain <= 0)
597 break;
598
Eric Anholteb014592009-03-10 11:44:52 -0700599 /* Operation in this page
600 *
Eric Anholteb014592009-03-10 11:44:52 -0700601 * shmem_page_offset = offset within page in shmem file
Eric Anholteb014592009-03-10 11:44:52 -0700602 * page_length = bytes to copy for this page
603 */
Chris Wilsonc8cbbb82011-05-12 22:17:11 +0100604 shmem_page_offset = offset_in_page(offset);
Eric Anholteb014592009-03-10 11:44:52 -0700605 page_length = remain;
606 if ((shmem_page_offset + page_length) > PAGE_SIZE)
607 page_length = PAGE_SIZE - shmem_page_offset;
Eric Anholteb014592009-03-10 11:44:52 -0700608
Daniel Vetter8461d222011-12-14 13:57:32 +0100609 page_do_bit17_swizzling = obj_do_bit17_swizzling &&
610 (page_to_phys(page) & (1 << 17)) != 0;
611
Daniel Vetterd174bd62012-03-25 19:47:40 +0200612 ret = shmem_pread_fast(page, shmem_page_offset, page_length,
613 user_data, page_do_bit17_swizzling,
614 needs_clflush);
615 if (ret == 0)
616 goto next_page;
Eric Anholteb014592009-03-10 11:44:52 -0700617
Daniel Vetterdbf7bff2012-03-25 19:47:29 +0200618 mutex_unlock(&dev->struct_mutex);
619
Jani Nikulad330a952014-01-21 11:24:25 +0200620 if (likely(!i915.prefault_disable) && !prefaulted) {
Daniel Vetterf56f8212012-03-25 19:47:41 +0200621 ret = fault_in_multipages_writeable(user_data, remain);
Daniel Vetter96d79b52012-03-25 19:47:36 +0200622 /* Userspace is tricking us, but we've already clobbered
623 * its pages with the prefault and promised to write the
624 * data up to the first fault. Hence ignore any errors
625 * and just continue. */
626 (void)ret;
627 prefaulted = 1;
628 }
629
Daniel Vetterd174bd62012-03-25 19:47:40 +0200630 ret = shmem_pread_slow(page, shmem_page_offset, page_length,
631 user_data, page_do_bit17_swizzling,
632 needs_clflush);
Eric Anholteb014592009-03-10 11:44:52 -0700633
Daniel Vetterdbf7bff2012-03-25 19:47:29 +0200634 mutex_lock(&dev->struct_mutex);
Chris Wilsonf60d7f02012-09-04 21:02:56 +0100635
Chris Wilsonf60d7f02012-09-04 21:02:56 +0100636 if (ret)
Daniel Vetter8461d222011-12-14 13:57:32 +0100637 goto out;
Daniel Vetter8461d222011-12-14 13:57:32 +0100638
Chris Wilson17793c92014-03-07 08:30:36 +0000639next_page:
Eric Anholteb014592009-03-10 11:44:52 -0700640 remain -= page_length;
Daniel Vetter8461d222011-12-14 13:57:32 +0100641 user_data += page_length;
Eric Anholteb014592009-03-10 11:44:52 -0700642 offset += page_length;
643 }
644
Chris Wilson4f27b752010-10-14 15:26:45 +0100645out:
Chris Wilsonf60d7f02012-09-04 21:02:56 +0100646 i915_gem_object_unpin_pages(obj);
647
Eric Anholteb014592009-03-10 11:44:52 -0700648 return ret;
649}
650
Eric Anholt673a3942008-07-30 12:06:12 -0700651/**
652 * Reads data from the object referenced by handle.
653 *
654 * On error, the contents of *data are undefined.
655 */
656int
657i915_gem_pread_ioctl(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +0000658 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -0700659{
660 struct drm_i915_gem_pread *args = data;
Chris Wilson05394f32010-11-08 19:18:58 +0000661 struct drm_i915_gem_object *obj;
Chris Wilson35b62a82010-09-26 20:23:38 +0100662 int ret = 0;
Eric Anholt673a3942008-07-30 12:06:12 -0700663
Chris Wilson51311d02010-11-17 09:10:42 +0000664 if (args->size == 0)
665 return 0;
666
667 if (!access_ok(VERIFY_WRITE,
Ville Syrjälä2bb46292013-02-22 16:12:51 +0200668 to_user_ptr(args->data_ptr),
Chris Wilson51311d02010-11-17 09:10:42 +0000669 args->size))
670 return -EFAULT;
671
Chris Wilson4f27b752010-10-14 15:26:45 +0100672 ret = i915_mutex_lock_interruptible(dev);
Chris Wilson1d7cfea2010-10-17 09:45:41 +0100673 if (ret)
Chris Wilson4f27b752010-10-14 15:26:45 +0100674 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -0700675
Chris Wilson05394f32010-11-08 19:18:58 +0000676 obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->handle));
Chris Wilsonc8725222011-02-19 11:31:06 +0000677 if (&obj->base == NULL) {
Chris Wilson1d7cfea2010-10-17 09:45:41 +0100678 ret = -ENOENT;
679 goto unlock;
Chris Wilson4f27b752010-10-14 15:26:45 +0100680 }
Eric Anholt673a3942008-07-30 12:06:12 -0700681
Chris Wilson7dcd2492010-09-26 20:21:44 +0100682 /* Bounds check source. */
Chris Wilson05394f32010-11-08 19:18:58 +0000683 if (args->offset > obj->base.size ||
684 args->size > obj->base.size - args->offset) {
Chris Wilsonce9d4192010-09-26 20:50:05 +0100685 ret = -EINVAL;
Chris Wilson35b62a82010-09-26 20:23:38 +0100686 goto out;
Chris Wilsonce9d4192010-09-26 20:50:05 +0100687 }
688
Daniel Vetter1286ff72012-05-10 15:25:09 +0200689 /* prime objects have no backing filp to GEM pread/pwrite
690 * pages from.
691 */
692 if (!obj->base.filp) {
693 ret = -EINVAL;
694 goto out;
695 }
696
Chris Wilsondb53a302011-02-03 11:57:46 +0000697 trace_i915_gem_object_pread(obj, args->offset, args->size);
698
Daniel Vetterdbf7bff2012-03-25 19:47:29 +0200699 ret = i915_gem_shmem_pread(dev, obj, args, file);
Eric Anholt673a3942008-07-30 12:06:12 -0700700
Chris Wilson35b62a82010-09-26 20:23:38 +0100701out:
Chris Wilson05394f32010-11-08 19:18:58 +0000702 drm_gem_object_unreference(&obj->base);
Chris Wilson1d7cfea2010-10-17 09:45:41 +0100703unlock:
Chris Wilson4f27b752010-10-14 15:26:45 +0100704 mutex_unlock(&dev->struct_mutex);
Eric Anholteb014592009-03-10 11:44:52 -0700705 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -0700706}
707
Keith Packard0839ccb2008-10-30 19:38:48 -0700708/* This is the fast write path which cannot handle
709 * page faults in the source data
Linus Torvalds9b7530cc2008-10-20 14:16:43 -0700710 */
Linus Torvalds9b7530cc2008-10-20 14:16:43 -0700711
Keith Packard0839ccb2008-10-30 19:38:48 -0700712static inline int
713fast_user_write(struct io_mapping *mapping,
714 loff_t page_base, int page_offset,
715 char __user *user_data,
716 int length)
717{
Ben Widawsky4f0c7cf2012-04-16 14:07:47 -0700718 void __iomem *vaddr_atomic;
719 void *vaddr;
Keith Packard0839ccb2008-10-30 19:38:48 -0700720 unsigned long unwritten;
721
Peter Zijlstra3e4d3af2010-10-26 14:21:51 -0700722 vaddr_atomic = io_mapping_map_atomic_wc(mapping, page_base);
Ben Widawsky4f0c7cf2012-04-16 14:07:47 -0700723 /* We can use the cpu mem copy function because this is X86. */
724 vaddr = (void __force*)vaddr_atomic + page_offset;
725 unwritten = __copy_from_user_inatomic_nocache(vaddr,
Keith Packard0839ccb2008-10-30 19:38:48 -0700726 user_data, length);
Peter Zijlstra3e4d3af2010-10-26 14:21:51 -0700727 io_mapping_unmap_atomic(vaddr_atomic);
Chris Wilsonfbd5a262010-10-14 15:03:58 +0100728 return unwritten;
Keith Packard0839ccb2008-10-30 19:38:48 -0700729}
730
Eric Anholt3de09aa2009-03-09 09:42:23 -0700731/**
732 * This is the fast pwrite path, where we copy the data directly from the
733 * user into the GTT, uncached.
734 */
Eric Anholt673a3942008-07-30 12:06:12 -0700735static int
Chris Wilson05394f32010-11-08 19:18:58 +0000736i915_gem_gtt_pwrite_fast(struct drm_device *dev,
737 struct drm_i915_gem_object *obj,
Eric Anholt3de09aa2009-03-09 09:42:23 -0700738 struct drm_i915_gem_pwrite *args,
Chris Wilson05394f32010-11-08 19:18:58 +0000739 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -0700740{
Jani Nikula3e31c6c2014-03-31 14:27:16 +0300741 struct drm_i915_private *dev_priv = dev->dev_private;
Eric Anholt673a3942008-07-30 12:06:12 -0700742 ssize_t remain;
Keith Packard0839ccb2008-10-30 19:38:48 -0700743 loff_t offset, page_base;
Eric Anholt673a3942008-07-30 12:06:12 -0700744 char __user *user_data;
Daniel Vetter935aaa62012-03-25 19:47:35 +0200745 int page_offset, page_length, ret;
746
Daniel Vetter1ec9e262014-02-14 14:01:11 +0100747 ret = i915_gem_obj_ggtt_pin(obj, 0, PIN_MAPPABLE | PIN_NONBLOCK);
Daniel Vetter935aaa62012-03-25 19:47:35 +0200748 if (ret)
749 goto out;
750
751 ret = i915_gem_object_set_to_gtt_domain(obj, true);
752 if (ret)
753 goto out_unpin;
754
755 ret = i915_gem_object_put_fence(obj);
756 if (ret)
757 goto out_unpin;
Eric Anholt673a3942008-07-30 12:06:12 -0700758
Ville Syrjälä2bb46292013-02-22 16:12:51 +0200759 user_data = to_user_ptr(args->data_ptr);
Eric Anholt673a3942008-07-30 12:06:12 -0700760 remain = args->size;
Eric Anholt673a3942008-07-30 12:06:12 -0700761
Ben Widawskyf343c5f2013-07-05 14:41:04 -0700762 offset = i915_gem_obj_ggtt_offset(obj) + args->offset;
Eric Anholt673a3942008-07-30 12:06:12 -0700763
764 while (remain > 0) {
765 /* Operation in this page
766 *
Keith Packard0839ccb2008-10-30 19:38:48 -0700767 * page_base = page offset within aperture
768 * page_offset = offset within page
769 * page_length = bytes to copy for this page
Eric Anholt673a3942008-07-30 12:06:12 -0700770 */
Chris Wilsonc8cbbb82011-05-12 22:17:11 +0100771 page_base = offset & PAGE_MASK;
772 page_offset = offset_in_page(offset);
Keith Packard0839ccb2008-10-30 19:38:48 -0700773 page_length = remain;
774 if ((page_offset + remain) > PAGE_SIZE)
775 page_length = PAGE_SIZE - page_offset;
Eric Anholt673a3942008-07-30 12:06:12 -0700776
Keith Packard0839ccb2008-10-30 19:38:48 -0700777 /* If we get a fault while copying data, then (presumably) our
Eric Anholt3de09aa2009-03-09 09:42:23 -0700778 * source page isn't available. Return the error and we'll
779 * retry in the slow path.
Keith Packard0839ccb2008-10-30 19:38:48 -0700780 */
Ben Widawsky5d4545a2013-01-17 12:45:15 -0800781 if (fast_user_write(dev_priv->gtt.mappable, page_base,
Daniel Vetter935aaa62012-03-25 19:47:35 +0200782 page_offset, user_data, page_length)) {
783 ret = -EFAULT;
784 goto out_unpin;
785 }
Eric Anholt673a3942008-07-30 12:06:12 -0700786
Keith Packard0839ccb2008-10-30 19:38:48 -0700787 remain -= page_length;
788 user_data += page_length;
789 offset += page_length;
Eric Anholt673a3942008-07-30 12:06:12 -0700790 }
Eric Anholt673a3942008-07-30 12:06:12 -0700791
Daniel Vetter935aaa62012-03-25 19:47:35 +0200792out_unpin:
Ben Widawskyd7f46fc2013-12-06 14:10:55 -0800793 i915_gem_object_ggtt_unpin(obj);
Daniel Vetter935aaa62012-03-25 19:47:35 +0200794out:
Eric Anholt3de09aa2009-03-09 09:42:23 -0700795 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -0700796}
797
Daniel Vetterd174bd62012-03-25 19:47:40 +0200798/* Per-page copy function for the shmem pwrite fastpath.
799 * Flushes invalid cachelines before writing to the target if
800 * needs_clflush_before is set and flushes out any written cachelines after
801 * writing if needs_clflush is set. */
Eric Anholt673a3942008-07-30 12:06:12 -0700802static int
Daniel Vetterd174bd62012-03-25 19:47:40 +0200803shmem_pwrite_fast(struct page *page, int shmem_page_offset, int page_length,
804 char __user *user_data,
805 bool page_do_bit17_swizzling,
806 bool needs_clflush_before,
807 bool needs_clflush_after)
Eric Anholt673a3942008-07-30 12:06:12 -0700808{
Daniel Vetterd174bd62012-03-25 19:47:40 +0200809 char *vaddr;
Eric Anholt3de09aa2009-03-09 09:42:23 -0700810 int ret;
Eric Anholt3de09aa2009-03-09 09:42:23 -0700811
Daniel Vettere7e58eb2012-03-25 19:47:43 +0200812 if (unlikely(page_do_bit17_swizzling))
Daniel Vetterd174bd62012-03-25 19:47:40 +0200813 return -EINVAL;
Eric Anholt3de09aa2009-03-09 09:42:23 -0700814
Daniel Vetterd174bd62012-03-25 19:47:40 +0200815 vaddr = kmap_atomic(page);
816 if (needs_clflush_before)
817 drm_clflush_virt_range(vaddr + shmem_page_offset,
818 page_length);
Chris Wilsonc2831a92014-03-07 08:30:37 +0000819 ret = __copy_from_user_inatomic(vaddr + shmem_page_offset,
820 user_data, page_length);
Daniel Vetterd174bd62012-03-25 19:47:40 +0200821 if (needs_clflush_after)
822 drm_clflush_virt_range(vaddr + shmem_page_offset,
823 page_length);
824 kunmap_atomic(vaddr);
Eric Anholt3de09aa2009-03-09 09:42:23 -0700825
Chris Wilson755d2212012-09-04 21:02:55 +0100826 return ret ? -EFAULT : 0;
Eric Anholt3de09aa2009-03-09 09:42:23 -0700827}
828
Daniel Vetterd174bd62012-03-25 19:47:40 +0200829/* Only difference to the fast-path function is that this can handle bit17
830 * and uses non-atomic copy and kmap functions. */
Eric Anholt3043c602008-10-02 12:24:47 -0700831static int
Daniel Vetterd174bd62012-03-25 19:47:40 +0200832shmem_pwrite_slow(struct page *page, int shmem_page_offset, int page_length,
833 char __user *user_data,
834 bool page_do_bit17_swizzling,
835 bool needs_clflush_before,
836 bool needs_clflush_after)
Eric Anholt673a3942008-07-30 12:06:12 -0700837{
Daniel Vetterd174bd62012-03-25 19:47:40 +0200838 char *vaddr;
839 int ret;
Eric Anholt40123c12009-03-09 13:42:30 -0700840
Daniel Vetterd174bd62012-03-25 19:47:40 +0200841 vaddr = kmap(page);
Daniel Vettere7e58eb2012-03-25 19:47:43 +0200842 if (unlikely(needs_clflush_before || page_do_bit17_swizzling))
Daniel Vetter23c18c72012-03-25 19:47:42 +0200843 shmem_clflush_swizzled_range(vaddr + shmem_page_offset,
844 page_length,
845 page_do_bit17_swizzling);
Daniel Vetterd174bd62012-03-25 19:47:40 +0200846 if (page_do_bit17_swizzling)
847 ret = __copy_from_user_swizzled(vaddr, shmem_page_offset,
Chris Wilsone5281cc2010-10-28 13:45:36 +0100848 user_data,
849 page_length);
Daniel Vetterd174bd62012-03-25 19:47:40 +0200850 else
851 ret = __copy_from_user(vaddr + shmem_page_offset,
852 user_data,
853 page_length);
854 if (needs_clflush_after)
Daniel Vetter23c18c72012-03-25 19:47:42 +0200855 shmem_clflush_swizzled_range(vaddr + shmem_page_offset,
856 page_length,
857 page_do_bit17_swizzling);
Daniel Vetterd174bd62012-03-25 19:47:40 +0200858 kunmap(page);
Chris Wilsone5281cc2010-10-28 13:45:36 +0100859
Chris Wilson755d2212012-09-04 21:02:55 +0100860 return ret ? -EFAULT : 0;
Eric Anholt40123c12009-03-09 13:42:30 -0700861}
862
Eric Anholt40123c12009-03-09 13:42:30 -0700863static int
Daniel Vettere244a442012-03-25 19:47:28 +0200864i915_gem_shmem_pwrite(struct drm_device *dev,
865 struct drm_i915_gem_object *obj,
866 struct drm_i915_gem_pwrite *args,
867 struct drm_file *file)
Eric Anholt40123c12009-03-09 13:42:30 -0700868{
Eric Anholt40123c12009-03-09 13:42:30 -0700869 ssize_t remain;
Daniel Vetter8c599672011-12-14 13:57:31 +0100870 loff_t offset;
871 char __user *user_data;
Ben Widawskyeb2c0c82012-02-15 14:42:43 +0100872 int shmem_page_offset, page_length, ret = 0;
Daniel Vetter8c599672011-12-14 13:57:31 +0100873 int obj_do_bit17_swizzling, page_do_bit17_swizzling;
Daniel Vettere244a442012-03-25 19:47:28 +0200874 int hit_slowpath = 0;
Daniel Vetter58642882012-03-25 19:47:37 +0200875 int needs_clflush_after = 0;
876 int needs_clflush_before = 0;
Imre Deak67d5a502013-02-18 19:28:02 +0200877 struct sg_page_iter sg_iter;
Eric Anholt40123c12009-03-09 13:42:30 -0700878
Ville Syrjälä2bb46292013-02-22 16:12:51 +0200879 user_data = to_user_ptr(args->data_ptr);
Eric Anholt40123c12009-03-09 13:42:30 -0700880 remain = args->size;
881
Daniel Vetter8c599672011-12-14 13:57:31 +0100882 obj_do_bit17_swizzling = i915_gem_object_needs_bit17_swizzle(obj);
Eric Anholt40123c12009-03-09 13:42:30 -0700883
Daniel Vetter58642882012-03-25 19:47:37 +0200884 if (obj->base.write_domain != I915_GEM_DOMAIN_CPU) {
885 /* If we're not in the cpu write domain, set ourself into the gtt
886 * write domain and manually flush cachelines (if required). This
887 * optimizes for the case when the gpu will use the data
888 * right away and we therefore have to clflush anyway. */
Chris Wilson2c225692013-08-09 12:26:45 +0100889 needs_clflush_after = cpu_write_needs_clflush(obj);
Ben Widawsky23f54482013-09-11 14:57:48 -0700890 ret = i915_gem_object_wait_rendering(obj, false);
891 if (ret)
892 return ret;
Chris Wilsonc8725f32014-03-17 12:21:55 +0000893
894 i915_gem_object_retire(obj);
Daniel Vetter58642882012-03-25 19:47:37 +0200895 }
Chris Wilsonc76ce032013-08-08 14:41:03 +0100896 /* Same trick applies to invalidate partially written cachelines read
897 * before writing. */
898 if ((obj->base.read_domains & I915_GEM_DOMAIN_CPU) == 0)
899 needs_clflush_before =
900 !cpu_cache_is_coherent(dev, obj->cache_level);
Daniel Vetter58642882012-03-25 19:47:37 +0200901
Chris Wilson755d2212012-09-04 21:02:55 +0100902 ret = i915_gem_object_get_pages(obj);
903 if (ret)
904 return ret;
905
906 i915_gem_object_pin_pages(obj);
907
Eric Anholt40123c12009-03-09 13:42:30 -0700908 offset = args->offset;
Chris Wilson05394f32010-11-08 19:18:58 +0000909 obj->dirty = 1;
Eric Anholt40123c12009-03-09 13:42:30 -0700910
Imre Deak67d5a502013-02-18 19:28:02 +0200911 for_each_sg_page(obj->pages->sgl, &sg_iter, obj->pages->nents,
912 offset >> PAGE_SHIFT) {
Imre Deak2db76d72013-03-26 15:14:18 +0200913 struct page *page = sg_page_iter_page(&sg_iter);
Daniel Vetter58642882012-03-25 19:47:37 +0200914 int partial_cacheline_write;
Chris Wilsone5281cc2010-10-28 13:45:36 +0100915
Chris Wilson9da3da62012-06-01 15:20:22 +0100916 if (remain <= 0)
917 break;
918
Eric Anholt40123c12009-03-09 13:42:30 -0700919 /* Operation in this page
920 *
Eric Anholt40123c12009-03-09 13:42:30 -0700921 * shmem_page_offset = offset within page in shmem file
Eric Anholt40123c12009-03-09 13:42:30 -0700922 * page_length = bytes to copy for this page
923 */
Chris Wilsonc8cbbb82011-05-12 22:17:11 +0100924 shmem_page_offset = offset_in_page(offset);
Eric Anholt40123c12009-03-09 13:42:30 -0700925
926 page_length = remain;
927 if ((shmem_page_offset + page_length) > PAGE_SIZE)
928 page_length = PAGE_SIZE - shmem_page_offset;
Eric Anholt40123c12009-03-09 13:42:30 -0700929
Daniel Vetter58642882012-03-25 19:47:37 +0200930 /* If we don't overwrite a cacheline completely we need to be
931 * careful to have up-to-date data by first clflushing. Don't
932 * overcomplicate things and flush the entire patch. */
933 partial_cacheline_write = needs_clflush_before &&
934 ((shmem_page_offset | page_length)
935 & (boot_cpu_data.x86_clflush_size - 1));
936
Daniel Vetter8c599672011-12-14 13:57:31 +0100937 page_do_bit17_swizzling = obj_do_bit17_swizzling &&
938 (page_to_phys(page) & (1 << 17)) != 0;
939
Daniel Vetterd174bd62012-03-25 19:47:40 +0200940 ret = shmem_pwrite_fast(page, shmem_page_offset, page_length,
941 user_data, page_do_bit17_swizzling,
942 partial_cacheline_write,
943 needs_clflush_after);
944 if (ret == 0)
945 goto next_page;
Eric Anholt40123c12009-03-09 13:42:30 -0700946
Daniel Vettere244a442012-03-25 19:47:28 +0200947 hit_slowpath = 1;
Daniel Vettere244a442012-03-25 19:47:28 +0200948 mutex_unlock(&dev->struct_mutex);
Daniel Vetterd174bd62012-03-25 19:47:40 +0200949 ret = shmem_pwrite_slow(page, shmem_page_offset, page_length,
950 user_data, page_do_bit17_swizzling,
951 partial_cacheline_write,
952 needs_clflush_after);
Eric Anholt40123c12009-03-09 13:42:30 -0700953
Daniel Vettere244a442012-03-25 19:47:28 +0200954 mutex_lock(&dev->struct_mutex);
Chris Wilson755d2212012-09-04 21:02:55 +0100955
Chris Wilson755d2212012-09-04 21:02:55 +0100956 if (ret)
Daniel Vetter8c599672011-12-14 13:57:31 +0100957 goto out;
Daniel Vetter8c599672011-12-14 13:57:31 +0100958
Chris Wilson17793c92014-03-07 08:30:36 +0000959next_page:
Eric Anholt40123c12009-03-09 13:42:30 -0700960 remain -= page_length;
Daniel Vetter8c599672011-12-14 13:57:31 +0100961 user_data += page_length;
Eric Anholt40123c12009-03-09 13:42:30 -0700962 offset += page_length;
963 }
964
Chris Wilsonfbd5a262010-10-14 15:03:58 +0100965out:
Chris Wilson755d2212012-09-04 21:02:55 +0100966 i915_gem_object_unpin_pages(obj);
967
Daniel Vettere244a442012-03-25 19:47:28 +0200968 if (hit_slowpath) {
Daniel Vetter8dcf0152012-11-15 16:53:58 +0100969 /*
970 * Fixup: Flush cpu caches in case we didn't flush the dirty
971 * cachelines in-line while writing and the object moved
972 * out of the cpu write domain while we've dropped the lock.
973 */
974 if (!needs_clflush_after &&
975 obj->base.write_domain != I915_GEM_DOMAIN_CPU) {
Chris Wilson000433b2013-08-08 14:41:09 +0100976 if (i915_gem_clflush_object(obj, obj->pin_display))
977 i915_gem_chipset_flush(dev);
Daniel Vettere244a442012-03-25 19:47:28 +0200978 }
Daniel Vetter8c599672011-12-14 13:57:31 +0100979 }
Eric Anholt40123c12009-03-09 13:42:30 -0700980
Daniel Vetter58642882012-03-25 19:47:37 +0200981 if (needs_clflush_after)
Ben Widawskye76e9ae2012-11-04 09:21:27 -0800982 i915_gem_chipset_flush(dev);
Daniel Vetter58642882012-03-25 19:47:37 +0200983
Eric Anholt40123c12009-03-09 13:42:30 -0700984 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -0700985}
986
987/**
988 * Writes data to the object referenced by handle.
989 *
990 * On error, the contents of the buffer that were to be modified are undefined.
991 */
992int
993i915_gem_pwrite_ioctl(struct drm_device *dev, void *data,
Chris Wilsonfbd5a262010-10-14 15:03:58 +0100994 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -0700995{
996 struct drm_i915_gem_pwrite *args = data;
Chris Wilson05394f32010-11-08 19:18:58 +0000997 struct drm_i915_gem_object *obj;
Chris Wilson51311d02010-11-17 09:10:42 +0000998 int ret;
999
1000 if (args->size == 0)
1001 return 0;
1002
1003 if (!access_ok(VERIFY_READ,
Ville Syrjälä2bb46292013-02-22 16:12:51 +02001004 to_user_ptr(args->data_ptr),
Chris Wilson51311d02010-11-17 09:10:42 +00001005 args->size))
1006 return -EFAULT;
1007
Jani Nikulad330a952014-01-21 11:24:25 +02001008 if (likely(!i915.prefault_disable)) {
Xiong Zhang0b74b502013-07-19 13:51:24 +08001009 ret = fault_in_multipages_readable(to_user_ptr(args->data_ptr),
1010 args->size);
1011 if (ret)
1012 return -EFAULT;
1013 }
Eric Anholt673a3942008-07-30 12:06:12 -07001014
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001015 ret = i915_mutex_lock_interruptible(dev);
1016 if (ret)
1017 return ret;
1018
Chris Wilson05394f32010-11-08 19:18:58 +00001019 obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->handle));
Chris Wilsonc8725222011-02-19 11:31:06 +00001020 if (&obj->base == NULL) {
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001021 ret = -ENOENT;
1022 goto unlock;
1023 }
Eric Anholt673a3942008-07-30 12:06:12 -07001024
Chris Wilson7dcd2492010-09-26 20:21:44 +01001025 /* Bounds check destination. */
Chris Wilson05394f32010-11-08 19:18:58 +00001026 if (args->offset > obj->base.size ||
1027 args->size > obj->base.size - args->offset) {
Chris Wilsonce9d4192010-09-26 20:50:05 +01001028 ret = -EINVAL;
Chris Wilson35b62a82010-09-26 20:23:38 +01001029 goto out;
Chris Wilsonce9d4192010-09-26 20:50:05 +01001030 }
1031
Daniel Vetter1286ff72012-05-10 15:25:09 +02001032 /* prime objects have no backing filp to GEM pread/pwrite
1033 * pages from.
1034 */
1035 if (!obj->base.filp) {
1036 ret = -EINVAL;
1037 goto out;
1038 }
1039
Chris Wilsondb53a302011-02-03 11:57:46 +00001040 trace_i915_gem_object_pwrite(obj, args->offset, args->size);
1041
Daniel Vetter935aaa62012-03-25 19:47:35 +02001042 ret = -EFAULT;
Eric Anholt673a3942008-07-30 12:06:12 -07001043 /* We can only do the GTT pwrite on untiled buffers, as otherwise
1044 * it would end up going through the fenced access, and we'll get
1045 * different detiling behavior between reading and writing.
1046 * pread/pwrite currently are reading and writing from the CPU
1047 * perspective, requiring manual detiling by the client.
1048 */
Chris Wilson00731152014-05-21 12:42:56 +01001049 if (obj->phys_handle) {
1050 ret = i915_gem_phys_pwrite(obj, args, file);
Daniel Vetter5c0480f2011-12-14 13:57:30 +01001051 goto out;
1052 }
1053
Chris Wilson2c225692013-08-09 12:26:45 +01001054 if (obj->tiling_mode == I915_TILING_NONE &&
1055 obj->base.write_domain != I915_GEM_DOMAIN_CPU &&
1056 cpu_write_needs_clflush(obj)) {
Chris Wilsonfbd5a262010-10-14 15:03:58 +01001057 ret = i915_gem_gtt_pwrite_fast(dev, obj, args, file);
Daniel Vetter935aaa62012-03-25 19:47:35 +02001058 /* Note that the gtt paths might fail with non-page-backed user
1059 * pointers (e.g. gtt mappings when moving data between
1060 * textures). Fallback to the shmem path in that case. */
Eric Anholt40123c12009-03-09 13:42:30 -07001061 }
Eric Anholt673a3942008-07-30 12:06:12 -07001062
Chris Wilson86a1ee22012-08-11 15:41:04 +01001063 if (ret == -EFAULT || ret == -ENOSPC)
Daniel Vetter935aaa62012-03-25 19:47:35 +02001064 ret = i915_gem_shmem_pwrite(dev, obj, args, file);
Daniel Vetter5c0480f2011-12-14 13:57:30 +01001065
Chris Wilson35b62a82010-09-26 20:23:38 +01001066out:
Chris Wilson05394f32010-11-08 19:18:58 +00001067 drm_gem_object_unreference(&obj->base);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001068unlock:
Chris Wilsonfbd5a262010-10-14 15:03:58 +01001069 mutex_unlock(&dev->struct_mutex);
Eric Anholt673a3942008-07-30 12:06:12 -07001070 return ret;
1071}
1072
Chris Wilsonb3612372012-08-24 09:35:08 +01001073int
Daniel Vetter33196de2012-11-14 17:14:05 +01001074i915_gem_check_wedge(struct i915_gpu_error *error,
Chris Wilsonb3612372012-08-24 09:35:08 +01001075 bool interruptible)
1076{
Daniel Vetter1f83fee2012-11-15 17:17:22 +01001077 if (i915_reset_in_progress(error)) {
Chris Wilsonb3612372012-08-24 09:35:08 +01001078 /* Non-interruptible callers can't handle -EAGAIN, hence return
1079 * -EIO unconditionally for these. */
1080 if (!interruptible)
1081 return -EIO;
1082
Daniel Vetter1f83fee2012-11-15 17:17:22 +01001083 /* Recovery complete, but the reset failed ... */
1084 if (i915_terminally_wedged(error))
Chris Wilsonb3612372012-08-24 09:35:08 +01001085 return -EIO;
1086
McAulay, Alistair6689c162014-08-15 18:51:35 +01001087 /*
1088 * Check if GPU Reset is in progress - we need intel_ring_begin
1089 * to work properly to reinit the hw state while the gpu is
1090 * still marked as reset-in-progress. Handle this with a flag.
1091 */
1092 if (!error->reload_in_reset)
1093 return -EAGAIN;
Chris Wilsonb3612372012-08-24 09:35:08 +01001094 }
1095
1096 return 0;
1097}
1098
1099/*
1100 * Compare seqno against outstanding lazy request. Emit a request if they are
1101 * equal.
1102 */
Sourab Gupta84c33a62014-06-02 16:47:17 +05301103int
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001104i915_gem_check_olr(struct intel_engine_cs *ring, u32 seqno)
Chris Wilsonb3612372012-08-24 09:35:08 +01001105{
1106 int ret;
1107
1108 BUG_ON(!mutex_is_locked(&ring->dev->struct_mutex));
1109
1110 ret = 0;
Chris Wilson18235212013-09-04 10:45:51 +01001111 if (seqno == ring->outstanding_lazy_seqno)
Mika Kuoppala0025c072013-06-12 12:35:30 +03001112 ret = i915_add_request(ring, NULL);
Chris Wilsonb3612372012-08-24 09:35:08 +01001113
1114 return ret;
1115}
1116
Chris Wilson094f9a52013-09-25 17:34:55 +01001117static void fake_irq(unsigned long data)
1118{
1119 wake_up_process((struct task_struct *)data);
1120}
1121
1122static bool missed_irq(struct drm_i915_private *dev_priv,
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001123 struct intel_engine_cs *ring)
Chris Wilson094f9a52013-09-25 17:34:55 +01001124{
1125 return test_bit(ring->id, &dev_priv->gpu_error.missed_irq_rings);
1126}
1127
Chris Wilsonb29c19b2013-09-25 17:34:56 +01001128static bool can_wait_boost(struct drm_i915_file_private *file_priv)
1129{
1130 if (file_priv == NULL)
1131 return true;
1132
1133 return !atomic_xchg(&file_priv->rps_wait_boost, true);
1134}
1135
Chris Wilsonb3612372012-08-24 09:35:08 +01001136/**
1137 * __wait_seqno - wait until execution of seqno has finished
1138 * @ring: the ring expected to report seqno
1139 * @seqno: duh!
Daniel Vetterf69061b2012-12-06 09:01:42 +01001140 * @reset_counter: reset sequence associated with the given seqno
Chris Wilsonb3612372012-08-24 09:35:08 +01001141 * @interruptible: do an interruptible wait (normally yes)
1142 * @timeout: in - how long to wait (NULL forever); out - how much time remaining
1143 *
Daniel Vetterf69061b2012-12-06 09:01:42 +01001144 * Note: It is of utmost importance that the passed in seqno and reset_counter
1145 * values have been read by the caller in an smp safe manner. Where read-side
1146 * locks are involved, it is sufficient to read the reset_counter before
1147 * unlocking the lock that protects the seqno. For lockless tricks, the
1148 * reset_counter _must_ be read before, and an appropriate smp_rmb must be
1149 * inserted.
1150 *
Chris Wilsonb3612372012-08-24 09:35:08 +01001151 * Returns 0 if the seqno was found within the alloted time. Else returns the
1152 * errno with remaining time filled in timeout argument.
1153 */
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001154static int __wait_seqno(struct intel_engine_cs *ring, u32 seqno,
Daniel Vetterf69061b2012-12-06 09:01:42 +01001155 unsigned reset_counter,
Chris Wilsonb29c19b2013-09-25 17:34:56 +01001156 bool interruptible,
Thomas Gleixner5ed0bdf2014-07-16 21:05:06 +00001157 s64 *timeout,
Chris Wilsonb29c19b2013-09-25 17:34:56 +01001158 struct drm_i915_file_private *file_priv)
Chris Wilsonb3612372012-08-24 09:35:08 +01001159{
Damien Lespiau3d13ef22014-02-07 19:12:47 +00001160 struct drm_device *dev = ring->dev;
Jani Nikula3e31c6c2014-03-31 14:27:16 +03001161 struct drm_i915_private *dev_priv = dev->dev_private;
Mika Kuoppala168c3f22013-12-12 17:54:42 +02001162 const bool irq_test_in_progress =
1163 ACCESS_ONCE(dev_priv->gpu_error.test_irq_rings) & intel_ring_flag(ring);
Chris Wilson094f9a52013-09-25 17:34:55 +01001164 DEFINE_WAIT(wait);
Mika Kuoppala47e97662013-12-10 17:02:43 +02001165 unsigned long timeout_expire;
Thomas Gleixner5ed0bdf2014-07-16 21:05:06 +00001166 s64 before, now;
Chris Wilsonb3612372012-08-24 09:35:08 +01001167 int ret;
1168
Jesse Barnes9df7575f2014-06-20 09:29:20 -07001169 WARN(!intel_irqs_enabled(dev_priv), "IRQs disabled");
Paulo Zanonic67a4702013-08-19 13:18:09 -03001170
Chris Wilsonb3612372012-08-24 09:35:08 +01001171 if (i915_seqno_passed(ring->get_seqno(ring, true), seqno))
1172 return 0;
1173
Thomas Gleixner5ed0bdf2014-07-16 21:05:06 +00001174 timeout_expire = timeout ? jiffies + nsecs_to_jiffies((u64)*timeout) : 0;
Chris Wilsonb3612372012-08-24 09:35:08 +01001175
Chris Wilsonec5cc0f2014-06-12 10:28:55 +01001176 if (INTEL_INFO(dev)->gen >= 6 && ring->id == RCS && can_wait_boost(file_priv)) {
Chris Wilsonb29c19b2013-09-25 17:34:56 +01001177 gen6_rps_boost(dev_priv);
1178 if (file_priv)
1179 mod_delayed_work(dev_priv->wq,
1180 &file_priv->mm.idle_work,
1181 msecs_to_jiffies(100));
1182 }
1183
Mika Kuoppala168c3f22013-12-12 17:54:42 +02001184 if (!irq_test_in_progress && WARN_ON(!ring->irq_get(ring)))
Chris Wilsonb3612372012-08-24 09:35:08 +01001185 return -ENODEV;
1186
Chris Wilson094f9a52013-09-25 17:34:55 +01001187 /* Record current time in case interrupted by signal, or wedged */
1188 trace_i915_gem_request_wait_begin(ring, seqno);
Thomas Gleixner5ed0bdf2014-07-16 21:05:06 +00001189 before = ktime_get_raw_ns();
Chris Wilson094f9a52013-09-25 17:34:55 +01001190 for (;;) {
1191 struct timer_list timer;
Chris Wilsonb3612372012-08-24 09:35:08 +01001192
Chris Wilson094f9a52013-09-25 17:34:55 +01001193 prepare_to_wait(&ring->irq_queue, &wait,
1194 interruptible ? TASK_INTERRUPTIBLE : TASK_UNINTERRUPTIBLE);
Chris Wilsonb3612372012-08-24 09:35:08 +01001195
Daniel Vetterf69061b2012-12-06 09:01:42 +01001196 /* We need to check whether any gpu reset happened in between
1197 * the caller grabbing the seqno and now ... */
Chris Wilson094f9a52013-09-25 17:34:55 +01001198 if (reset_counter != atomic_read(&dev_priv->gpu_error.reset_counter)) {
1199 /* ... but upgrade the -EAGAIN to an -EIO if the gpu
1200 * is truely gone. */
1201 ret = i915_gem_check_wedge(&dev_priv->gpu_error, interruptible);
1202 if (ret == 0)
1203 ret = -EAGAIN;
1204 break;
1205 }
Daniel Vetterf69061b2012-12-06 09:01:42 +01001206
Chris Wilson094f9a52013-09-25 17:34:55 +01001207 if (i915_seqno_passed(ring->get_seqno(ring, false), seqno)) {
1208 ret = 0;
1209 break;
1210 }
Chris Wilsonb3612372012-08-24 09:35:08 +01001211
Chris Wilson094f9a52013-09-25 17:34:55 +01001212 if (interruptible && signal_pending(current)) {
1213 ret = -ERESTARTSYS;
1214 break;
1215 }
1216
Mika Kuoppala47e97662013-12-10 17:02:43 +02001217 if (timeout && time_after_eq(jiffies, timeout_expire)) {
Chris Wilson094f9a52013-09-25 17:34:55 +01001218 ret = -ETIME;
1219 break;
1220 }
1221
1222 timer.function = NULL;
1223 if (timeout || missed_irq(dev_priv, ring)) {
Mika Kuoppala47e97662013-12-10 17:02:43 +02001224 unsigned long expire;
1225
Chris Wilson094f9a52013-09-25 17:34:55 +01001226 setup_timer_on_stack(&timer, fake_irq, (unsigned long)current);
Mika Kuoppala47e97662013-12-10 17:02:43 +02001227 expire = missed_irq(dev_priv, ring) ? jiffies + 1 : timeout_expire;
Chris Wilson094f9a52013-09-25 17:34:55 +01001228 mod_timer(&timer, expire);
1229 }
1230
Chris Wilson5035c272013-10-04 09:58:46 +01001231 io_schedule();
Chris Wilson094f9a52013-09-25 17:34:55 +01001232
Chris Wilson094f9a52013-09-25 17:34:55 +01001233 if (timer.function) {
1234 del_singleshot_timer_sync(&timer);
1235 destroy_timer_on_stack(&timer);
1236 }
1237 }
Thomas Gleixner5ed0bdf2014-07-16 21:05:06 +00001238 now = ktime_get_raw_ns();
Chris Wilson094f9a52013-09-25 17:34:55 +01001239 trace_i915_gem_request_wait_end(ring, seqno);
Chris Wilsonb3612372012-08-24 09:35:08 +01001240
Mika Kuoppala168c3f22013-12-12 17:54:42 +02001241 if (!irq_test_in_progress)
1242 ring->irq_put(ring);
Chris Wilson094f9a52013-09-25 17:34:55 +01001243
1244 finish_wait(&ring->irq_queue, &wait);
Chris Wilsonb3612372012-08-24 09:35:08 +01001245
1246 if (timeout) {
Thomas Gleixner5ed0bdf2014-07-16 21:05:06 +00001247 s64 tres = *timeout - (now - before);
1248
1249 *timeout = tres < 0 ? 0 : tres;
Chris Wilsonb3612372012-08-24 09:35:08 +01001250 }
1251
Chris Wilson094f9a52013-09-25 17:34:55 +01001252 return ret;
Chris Wilsonb3612372012-08-24 09:35:08 +01001253}
1254
1255/**
1256 * Waits for a sequence number to be signaled, and cleans up the
1257 * request and object lists appropriately for that event.
1258 */
1259int
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001260i915_wait_seqno(struct intel_engine_cs *ring, uint32_t seqno)
Chris Wilsonb3612372012-08-24 09:35:08 +01001261{
1262 struct drm_device *dev = ring->dev;
1263 struct drm_i915_private *dev_priv = dev->dev_private;
1264 bool interruptible = dev_priv->mm.interruptible;
1265 int ret;
1266
1267 BUG_ON(!mutex_is_locked(&dev->struct_mutex));
1268 BUG_ON(seqno == 0);
1269
Daniel Vetter33196de2012-11-14 17:14:05 +01001270 ret = i915_gem_check_wedge(&dev_priv->gpu_error, interruptible);
Chris Wilsonb3612372012-08-24 09:35:08 +01001271 if (ret)
1272 return ret;
1273
1274 ret = i915_gem_check_olr(ring, seqno);
1275 if (ret)
1276 return ret;
1277
Daniel Vetterf69061b2012-12-06 09:01:42 +01001278 return __wait_seqno(ring, seqno,
1279 atomic_read(&dev_priv->gpu_error.reset_counter),
Chris Wilsonb29c19b2013-09-25 17:34:56 +01001280 interruptible, NULL, NULL);
Chris Wilsonb3612372012-08-24 09:35:08 +01001281}
1282
Chris Wilsond26e3af2013-06-29 22:05:26 +01001283static int
1284i915_gem_object_wait_rendering__tail(struct drm_i915_gem_object *obj,
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001285 struct intel_engine_cs *ring)
Chris Wilsond26e3af2013-06-29 22:05:26 +01001286{
Chris Wilsonc8725f32014-03-17 12:21:55 +00001287 if (!obj->active)
1288 return 0;
Chris Wilsond26e3af2013-06-29 22:05:26 +01001289
1290 /* Manually manage the write flush as we may have not yet
1291 * retired the buffer.
1292 *
1293 * Note that the last_write_seqno is always the earlier of
1294 * the two (read/write) seqno, so if we haved successfully waited,
1295 * we know we have passed the last write.
1296 */
1297 obj->last_write_seqno = 0;
Chris Wilsond26e3af2013-06-29 22:05:26 +01001298
1299 return 0;
1300}
1301
Chris Wilsonb3612372012-08-24 09:35:08 +01001302/**
1303 * Ensures that all rendering to the object has completed and the object is
1304 * safe to unbind from the GTT or access from the CPU.
1305 */
1306static __must_check int
1307i915_gem_object_wait_rendering(struct drm_i915_gem_object *obj,
1308 bool readonly)
1309{
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001310 struct intel_engine_cs *ring = obj->ring;
Chris Wilsonb3612372012-08-24 09:35:08 +01001311 u32 seqno;
1312 int ret;
1313
1314 seqno = readonly ? obj->last_write_seqno : obj->last_read_seqno;
1315 if (seqno == 0)
1316 return 0;
1317
1318 ret = i915_wait_seqno(ring, seqno);
1319 if (ret)
1320 return ret;
1321
Chris Wilsond26e3af2013-06-29 22:05:26 +01001322 return i915_gem_object_wait_rendering__tail(obj, ring);
Chris Wilsonb3612372012-08-24 09:35:08 +01001323}
1324
Chris Wilson3236f572012-08-24 09:35:09 +01001325/* A nonblocking variant of the above wait. This is a highly dangerous routine
1326 * as the object state may change during this call.
1327 */
1328static __must_check int
1329i915_gem_object_wait_rendering__nonblocking(struct drm_i915_gem_object *obj,
Chris Wilson6e4930f2014-02-07 18:37:06 -02001330 struct drm_i915_file_private *file_priv,
Chris Wilson3236f572012-08-24 09:35:09 +01001331 bool readonly)
1332{
1333 struct drm_device *dev = obj->base.dev;
1334 struct drm_i915_private *dev_priv = dev->dev_private;
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001335 struct intel_engine_cs *ring = obj->ring;
Daniel Vetterf69061b2012-12-06 09:01:42 +01001336 unsigned reset_counter;
Chris Wilson3236f572012-08-24 09:35:09 +01001337 u32 seqno;
1338 int ret;
1339
1340 BUG_ON(!mutex_is_locked(&dev->struct_mutex));
1341 BUG_ON(!dev_priv->mm.interruptible);
1342
1343 seqno = readonly ? obj->last_write_seqno : obj->last_read_seqno;
1344 if (seqno == 0)
1345 return 0;
1346
Daniel Vetter33196de2012-11-14 17:14:05 +01001347 ret = i915_gem_check_wedge(&dev_priv->gpu_error, true);
Chris Wilson3236f572012-08-24 09:35:09 +01001348 if (ret)
1349 return ret;
1350
1351 ret = i915_gem_check_olr(ring, seqno);
1352 if (ret)
1353 return ret;
1354
Daniel Vetterf69061b2012-12-06 09:01:42 +01001355 reset_counter = atomic_read(&dev_priv->gpu_error.reset_counter);
Chris Wilson3236f572012-08-24 09:35:09 +01001356 mutex_unlock(&dev->struct_mutex);
Chris Wilson6e4930f2014-02-07 18:37:06 -02001357 ret = __wait_seqno(ring, seqno, reset_counter, true, NULL, file_priv);
Chris Wilson3236f572012-08-24 09:35:09 +01001358 mutex_lock(&dev->struct_mutex);
Chris Wilsond26e3af2013-06-29 22:05:26 +01001359 if (ret)
1360 return ret;
Chris Wilson3236f572012-08-24 09:35:09 +01001361
Chris Wilsond26e3af2013-06-29 22:05:26 +01001362 return i915_gem_object_wait_rendering__tail(obj, ring);
Chris Wilson3236f572012-08-24 09:35:09 +01001363}
1364
Eric Anholt673a3942008-07-30 12:06:12 -07001365/**
Eric Anholt2ef7eea2008-11-10 10:53:25 -08001366 * Called when user space prepares to use an object with the CPU, either
1367 * through the mmap ioctl's mapping or a GTT mapping.
Eric Anholt673a3942008-07-30 12:06:12 -07001368 */
1369int
1370i915_gem_set_domain_ioctl(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +00001371 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -07001372{
1373 struct drm_i915_gem_set_domain *args = data;
Chris Wilson05394f32010-11-08 19:18:58 +00001374 struct drm_i915_gem_object *obj;
Eric Anholt2ef7eea2008-11-10 10:53:25 -08001375 uint32_t read_domains = args->read_domains;
1376 uint32_t write_domain = args->write_domain;
Eric Anholt673a3942008-07-30 12:06:12 -07001377 int ret;
1378
Eric Anholt2ef7eea2008-11-10 10:53:25 -08001379 /* Only handle setting domains to types used by the CPU. */
Chris Wilson21d509e2009-06-06 09:46:02 +01001380 if (write_domain & I915_GEM_GPU_DOMAINS)
Eric Anholt2ef7eea2008-11-10 10:53:25 -08001381 return -EINVAL;
1382
Chris Wilson21d509e2009-06-06 09:46:02 +01001383 if (read_domains & I915_GEM_GPU_DOMAINS)
Eric Anholt2ef7eea2008-11-10 10:53:25 -08001384 return -EINVAL;
1385
1386 /* Having something in the write domain implies it's in the read
1387 * domain, and only that read domain. Enforce that in the request.
1388 */
1389 if (write_domain != 0 && read_domains != write_domain)
1390 return -EINVAL;
1391
Chris Wilson76c1dec2010-09-25 11:22:51 +01001392 ret = i915_mutex_lock_interruptible(dev);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001393 if (ret)
Chris Wilson76c1dec2010-09-25 11:22:51 +01001394 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -07001395
Chris Wilson05394f32010-11-08 19:18:58 +00001396 obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->handle));
Chris Wilsonc8725222011-02-19 11:31:06 +00001397 if (&obj->base == NULL) {
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001398 ret = -ENOENT;
1399 goto unlock;
Chris Wilson76c1dec2010-09-25 11:22:51 +01001400 }
Jesse Barnes652c3932009-08-17 13:31:43 -07001401
Chris Wilson3236f572012-08-24 09:35:09 +01001402 /* Try to flush the object off the GPU without holding the lock.
1403 * We will repeat the flush holding the lock in the normal manner
1404 * to catch cases where we are gazumped.
1405 */
Chris Wilson6e4930f2014-02-07 18:37:06 -02001406 ret = i915_gem_object_wait_rendering__nonblocking(obj,
1407 file->driver_priv,
1408 !write_domain);
Chris Wilson3236f572012-08-24 09:35:09 +01001409 if (ret)
1410 goto unref;
1411
Eric Anholt2ef7eea2008-11-10 10:53:25 -08001412 if (read_domains & I915_GEM_DOMAIN_GTT) {
1413 ret = i915_gem_object_set_to_gtt_domain(obj, write_domain != 0);
Eric Anholt02354392008-11-26 13:58:13 -08001414
1415 /* Silently promote "you're not bound, there was nothing to do"
1416 * to success, since the client was just asking us to
1417 * make sure everything was done.
1418 */
1419 if (ret == -EINVAL)
1420 ret = 0;
Eric Anholt2ef7eea2008-11-10 10:53:25 -08001421 } else {
Eric Anholte47c68e2008-11-14 13:35:19 -08001422 ret = i915_gem_object_set_to_cpu_domain(obj, write_domain != 0);
Eric Anholt2ef7eea2008-11-10 10:53:25 -08001423 }
1424
Chris Wilson3236f572012-08-24 09:35:09 +01001425unref:
Chris Wilson05394f32010-11-08 19:18:58 +00001426 drm_gem_object_unreference(&obj->base);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001427unlock:
Eric Anholt673a3942008-07-30 12:06:12 -07001428 mutex_unlock(&dev->struct_mutex);
1429 return ret;
1430}
1431
1432/**
1433 * Called when user space has done writes to this buffer
1434 */
1435int
1436i915_gem_sw_finish_ioctl(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +00001437 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -07001438{
1439 struct drm_i915_gem_sw_finish *args = data;
Chris Wilson05394f32010-11-08 19:18:58 +00001440 struct drm_i915_gem_object *obj;
Eric Anholt673a3942008-07-30 12:06:12 -07001441 int ret = 0;
1442
Chris Wilson76c1dec2010-09-25 11:22:51 +01001443 ret = i915_mutex_lock_interruptible(dev);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001444 if (ret)
Chris Wilson76c1dec2010-09-25 11:22:51 +01001445 return ret;
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001446
Chris Wilson05394f32010-11-08 19:18:58 +00001447 obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->handle));
Chris Wilsonc8725222011-02-19 11:31:06 +00001448 if (&obj->base == NULL) {
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001449 ret = -ENOENT;
1450 goto unlock;
Eric Anholt673a3942008-07-30 12:06:12 -07001451 }
1452
Eric Anholt673a3942008-07-30 12:06:12 -07001453 /* Pinned buffers may be scanout, so flush the cache */
Chris Wilson2c225692013-08-09 12:26:45 +01001454 if (obj->pin_display)
1455 i915_gem_object_flush_cpu_write_domain(obj, true);
Eric Anholte47c68e2008-11-14 13:35:19 -08001456
Chris Wilson05394f32010-11-08 19:18:58 +00001457 drm_gem_object_unreference(&obj->base);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001458unlock:
Eric Anholt673a3942008-07-30 12:06:12 -07001459 mutex_unlock(&dev->struct_mutex);
1460 return ret;
1461}
1462
1463/**
1464 * Maps the contents of an object, returning the address it is mapped
1465 * into.
1466 *
1467 * While the mapping holds a reference on the contents of the object, it doesn't
1468 * imply a ref on the object itself.
1469 */
1470int
1471i915_gem_mmap_ioctl(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +00001472 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -07001473{
1474 struct drm_i915_gem_mmap *args = data;
1475 struct drm_gem_object *obj;
Eric Anholt673a3942008-07-30 12:06:12 -07001476 unsigned long addr;
1477
Chris Wilson05394f32010-11-08 19:18:58 +00001478 obj = drm_gem_object_lookup(dev, file, args->handle);
Eric Anholt673a3942008-07-30 12:06:12 -07001479 if (obj == NULL)
Chris Wilsonbf79cb92010-08-04 14:19:46 +01001480 return -ENOENT;
Eric Anholt673a3942008-07-30 12:06:12 -07001481
Daniel Vetter1286ff72012-05-10 15:25:09 +02001482 /* prime objects have no backing filp to GEM mmap
1483 * pages from.
1484 */
1485 if (!obj->filp) {
1486 drm_gem_object_unreference_unlocked(obj);
1487 return -EINVAL;
1488 }
1489
Linus Torvalds6be5ceb2012-04-20 17:13:58 -07001490 addr = vm_mmap(obj->filp, 0, args->size,
Eric Anholt673a3942008-07-30 12:06:12 -07001491 PROT_READ | PROT_WRITE, MAP_SHARED,
1492 args->offset);
Luca Barbieribc9025b2010-02-09 05:49:12 +00001493 drm_gem_object_unreference_unlocked(obj);
Eric Anholt673a3942008-07-30 12:06:12 -07001494 if (IS_ERR((void *)addr))
1495 return addr;
1496
1497 args->addr_ptr = (uint64_t) addr;
1498
1499 return 0;
1500}
1501
Jesse Barnesde151cf2008-11-12 10:03:55 -08001502/**
1503 * i915_gem_fault - fault a page into the GTT
1504 * vma: VMA in question
1505 * vmf: fault info
1506 *
1507 * The fault handler is set up by drm_gem_mmap() when a object is GTT mapped
1508 * from userspace. The fault handler takes care of binding the object to
1509 * the GTT (if needed), allocating and programming a fence register (again,
1510 * only if needed based on whether the old reg is still valid or the object
1511 * is tiled) and inserting a new PTE into the faulting process.
1512 *
1513 * Note that the faulting process may involve evicting existing objects
1514 * from the GTT and/or fence registers to make room. So performance may
1515 * suffer if the GTT working set is large or there are few fence registers
1516 * left.
1517 */
1518int i915_gem_fault(struct vm_area_struct *vma, struct vm_fault *vmf)
1519{
Chris Wilson05394f32010-11-08 19:18:58 +00001520 struct drm_i915_gem_object *obj = to_intel_bo(vma->vm_private_data);
1521 struct drm_device *dev = obj->base.dev;
Jani Nikula3e31c6c2014-03-31 14:27:16 +03001522 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001523 pgoff_t page_offset;
1524 unsigned long pfn;
1525 int ret = 0;
Jesse Barnes0f973f22009-01-26 17:10:45 -08001526 bool write = !!(vmf->flags & FAULT_FLAG_WRITE);
Jesse Barnesde151cf2008-11-12 10:03:55 -08001527
Paulo Zanonif65c9162013-11-27 18:20:34 -02001528 intel_runtime_pm_get(dev_priv);
1529
Jesse Barnesde151cf2008-11-12 10:03:55 -08001530 /* We don't use vmf->pgoff since that has the fake offset */
1531 page_offset = ((unsigned long)vmf->virtual_address - vma->vm_start) >>
1532 PAGE_SHIFT;
1533
Chris Wilsond9bc7e92011-02-07 13:09:31 +00001534 ret = i915_mutex_lock_interruptible(dev);
1535 if (ret)
1536 goto out;
Chris Wilsona00b10c2010-09-24 21:15:47 +01001537
Chris Wilsondb53a302011-02-03 11:57:46 +00001538 trace_i915_gem_object_fault(obj, page_offset, true, write);
1539
Chris Wilson6e4930f2014-02-07 18:37:06 -02001540 /* Try to flush the object off the GPU first without holding the lock.
1541 * Upon reacquiring the lock, we will perform our sanity checks and then
1542 * repeat the flush holding the lock in the normal manner to catch cases
1543 * where we are gazumped.
1544 */
1545 ret = i915_gem_object_wait_rendering__nonblocking(obj, NULL, !write);
1546 if (ret)
1547 goto unlock;
1548
Chris Wilsoneb119bd2012-12-16 12:43:36 +00001549 /* Access to snoopable pages through the GTT is incoherent. */
1550 if (obj->cache_level != I915_CACHE_NONE && !HAS_LLC(dev)) {
Chris Wilsonddeff6e2014-05-28 16:16:41 +01001551 ret = -EFAULT;
Chris Wilsoneb119bd2012-12-16 12:43:36 +00001552 goto unlock;
1553 }
1554
Chris Wilsond9bc7e92011-02-07 13:09:31 +00001555 /* Now bind it into the GTT if needed */
Daniel Vetter1ec9e262014-02-14 14:01:11 +01001556 ret = i915_gem_obj_ggtt_pin(obj, 0, PIN_MAPPABLE);
Chris Wilsond9e86c02010-11-10 16:40:20 +00001557 if (ret)
1558 goto unlock;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001559
Chris Wilsonc9839302012-11-20 10:45:17 +00001560 ret = i915_gem_object_set_to_gtt_domain(obj, write);
1561 if (ret)
1562 goto unpin;
1563
1564 ret = i915_gem_object_get_fence(obj);
1565 if (ret)
1566 goto unpin;
Chris Wilson7d1c4802010-08-07 21:45:03 +01001567
Chris Wilsonb90b91d2014-06-10 12:14:40 +01001568 /* Finally, remap it using the new GTT offset */
Ben Widawskyf343c5f2013-07-05 14:41:04 -07001569 pfn = dev_priv->gtt.mappable_base + i915_gem_obj_ggtt_offset(obj);
1570 pfn >>= PAGE_SHIFT;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001571
Chris Wilsonb90b91d2014-06-10 12:14:40 +01001572 if (!obj->fault_mappable) {
Ville Syrjäläbeff0d02014-06-17 21:03:00 +03001573 unsigned long size = min_t(unsigned long,
1574 vma->vm_end - vma->vm_start,
1575 obj->base.size);
Chris Wilsonb90b91d2014-06-10 12:14:40 +01001576 int i;
1577
Ville Syrjäläbeff0d02014-06-17 21:03:00 +03001578 for (i = 0; i < size >> PAGE_SHIFT; i++) {
Chris Wilsonb90b91d2014-06-10 12:14:40 +01001579 ret = vm_insert_pfn(vma,
1580 (unsigned long)vma->vm_start + i * PAGE_SIZE,
1581 pfn + i);
1582 if (ret)
1583 break;
1584 }
1585
1586 obj->fault_mappable = true;
1587 } else
1588 ret = vm_insert_pfn(vma,
1589 (unsigned long)vmf->virtual_address,
1590 pfn + page_offset);
Chris Wilsonc9839302012-11-20 10:45:17 +00001591unpin:
Ben Widawskyd7f46fc2013-12-06 14:10:55 -08001592 i915_gem_object_ggtt_unpin(obj);
Chris Wilsonc7150892009-09-23 00:43:56 +01001593unlock:
Jesse Barnesde151cf2008-11-12 10:03:55 -08001594 mutex_unlock(&dev->struct_mutex);
Chris Wilsond9bc7e92011-02-07 13:09:31 +00001595out:
Jesse Barnesde151cf2008-11-12 10:03:55 -08001596 switch (ret) {
Chris Wilsond9bc7e92011-02-07 13:09:31 +00001597 case -EIO:
Daniel Vetter2232f032014-09-04 09:36:18 +02001598 /*
1599 * We eat errors when the gpu is terminally wedged to avoid
1600 * userspace unduly crashing (gl has no provisions for mmaps to
1601 * fail). But any other -EIO isn't ours (e.g. swap in failure)
1602 * and so needs to be reported.
1603 */
1604 if (!i915_terminally_wedged(&dev_priv->gpu_error)) {
Paulo Zanonif65c9162013-11-27 18:20:34 -02001605 ret = VM_FAULT_SIGBUS;
1606 break;
1607 }
Chris Wilson045e7692010-11-07 09:18:22 +00001608 case -EAGAIN:
Daniel Vetter571c6082013-09-12 17:57:28 +02001609 /*
1610 * EAGAIN means the gpu is hung and we'll wait for the error
1611 * handler to reset everything when re-faulting in
1612 * i915_mutex_lock_interruptible.
Chris Wilsond9bc7e92011-02-07 13:09:31 +00001613 */
Chris Wilsonc7150892009-09-23 00:43:56 +01001614 case 0:
1615 case -ERESTARTSYS:
Chris Wilsonbed636a2011-02-11 20:31:19 +00001616 case -EINTR:
Dmitry Rogozhkine79e0fe2012-10-03 17:15:26 +03001617 case -EBUSY:
1618 /*
1619 * EBUSY is ok: this just means that another thread
1620 * already did the job.
1621 */
Paulo Zanonif65c9162013-11-27 18:20:34 -02001622 ret = VM_FAULT_NOPAGE;
1623 break;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001624 case -ENOMEM:
Paulo Zanonif65c9162013-11-27 18:20:34 -02001625 ret = VM_FAULT_OOM;
1626 break;
Daniel Vettera7c2e1a2012-10-17 11:17:16 +02001627 case -ENOSPC:
Chris Wilson45d67812014-01-31 11:34:57 +00001628 case -EFAULT:
Paulo Zanonif65c9162013-11-27 18:20:34 -02001629 ret = VM_FAULT_SIGBUS;
1630 break;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001631 default:
Daniel Vettera7c2e1a2012-10-17 11:17:16 +02001632 WARN_ONCE(ret, "unhandled error in i915_gem_fault: %i\n", ret);
Paulo Zanonif65c9162013-11-27 18:20:34 -02001633 ret = VM_FAULT_SIGBUS;
1634 break;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001635 }
Paulo Zanonif65c9162013-11-27 18:20:34 -02001636
1637 intel_runtime_pm_put(dev_priv);
1638 return ret;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001639}
1640
1641/**
Chris Wilson901782b2009-07-10 08:18:50 +01001642 * i915_gem_release_mmap - remove physical page mappings
1643 * @obj: obj in question
1644 *
André Goddard Rosaaf901ca2009-11-14 13:09:05 -02001645 * Preserve the reservation of the mmapping with the DRM core code, but
Chris Wilson901782b2009-07-10 08:18:50 +01001646 * relinquish ownership of the pages back to the system.
1647 *
1648 * It is vital that we remove the page mapping if we have mapped a tiled
1649 * object through the GTT and then lose the fence register due to
1650 * resource pressure. Similarly if the object has been moved out of the
1651 * aperture, than pages mapped into userspace must be revoked. Removing the
1652 * mapping will then trigger a page fault on the next user access, allowing
1653 * fixup by i915_gem_fault().
1654 */
Eric Anholtd05ca302009-07-10 13:02:26 -07001655void
Chris Wilson05394f32010-11-08 19:18:58 +00001656i915_gem_release_mmap(struct drm_i915_gem_object *obj)
Chris Wilson901782b2009-07-10 08:18:50 +01001657{
Chris Wilson6299f992010-11-24 12:23:44 +00001658 if (!obj->fault_mappable)
1659 return;
Chris Wilson901782b2009-07-10 08:18:50 +01001660
David Herrmann6796cb12014-01-03 14:24:19 +01001661 drm_vma_node_unmap(&obj->base.vma_node,
1662 obj->base.dev->anon_inode->i_mapping);
Chris Wilson6299f992010-11-24 12:23:44 +00001663 obj->fault_mappable = false;
Chris Wilson901782b2009-07-10 08:18:50 +01001664}
1665
Chris Wilsoneedd10f2014-06-16 08:57:44 +01001666void
1667i915_gem_release_all_mmaps(struct drm_i915_private *dev_priv)
1668{
1669 struct drm_i915_gem_object *obj;
1670
1671 list_for_each_entry(obj, &dev_priv->mm.bound_list, global_list)
1672 i915_gem_release_mmap(obj);
1673}
1674
Imre Deak0fa87792013-01-07 21:47:35 +02001675uint32_t
Chris Wilsone28f8712011-07-18 13:11:49 -07001676i915_gem_get_gtt_size(struct drm_device *dev, uint32_t size, int tiling_mode)
Chris Wilson92b88ae2010-11-09 11:47:32 +00001677{
Chris Wilsone28f8712011-07-18 13:11:49 -07001678 uint32_t gtt_size;
Chris Wilson92b88ae2010-11-09 11:47:32 +00001679
1680 if (INTEL_INFO(dev)->gen >= 4 ||
Chris Wilsone28f8712011-07-18 13:11:49 -07001681 tiling_mode == I915_TILING_NONE)
1682 return size;
Chris Wilson92b88ae2010-11-09 11:47:32 +00001683
1684 /* Previous chips need a power-of-two fence region when tiling */
1685 if (INTEL_INFO(dev)->gen == 3)
Chris Wilsone28f8712011-07-18 13:11:49 -07001686 gtt_size = 1024*1024;
Chris Wilson92b88ae2010-11-09 11:47:32 +00001687 else
Chris Wilsone28f8712011-07-18 13:11:49 -07001688 gtt_size = 512*1024;
Chris Wilson92b88ae2010-11-09 11:47:32 +00001689
Chris Wilsone28f8712011-07-18 13:11:49 -07001690 while (gtt_size < size)
1691 gtt_size <<= 1;
Chris Wilson92b88ae2010-11-09 11:47:32 +00001692
Chris Wilsone28f8712011-07-18 13:11:49 -07001693 return gtt_size;
Chris Wilson92b88ae2010-11-09 11:47:32 +00001694}
1695
Jesse Barnesde151cf2008-11-12 10:03:55 -08001696/**
1697 * i915_gem_get_gtt_alignment - return required GTT alignment for an object
1698 * @obj: object to check
1699 *
1700 * Return the required GTT alignment for an object, taking into account
Daniel Vetter5e783302010-11-14 22:32:36 +01001701 * potential fence register mapping.
Jesse Barnesde151cf2008-11-12 10:03:55 -08001702 */
Imre Deakd865110c2013-01-07 21:47:33 +02001703uint32_t
1704i915_gem_get_gtt_alignment(struct drm_device *dev, uint32_t size,
1705 int tiling_mode, bool fenced)
Jesse Barnesde151cf2008-11-12 10:03:55 -08001706{
Jesse Barnesde151cf2008-11-12 10:03:55 -08001707 /*
1708 * Minimum alignment is 4k (GTT page size), but might be greater
1709 * if a fence register is needed for the object.
1710 */
Imre Deakd865110c2013-01-07 21:47:33 +02001711 if (INTEL_INFO(dev)->gen >= 4 || (!fenced && IS_G33(dev)) ||
Chris Wilsone28f8712011-07-18 13:11:49 -07001712 tiling_mode == I915_TILING_NONE)
Jesse Barnesde151cf2008-11-12 10:03:55 -08001713 return 4096;
1714
1715 /*
1716 * Previous chips need to be aligned to the size of the smallest
1717 * fence register that can contain the object.
1718 */
Chris Wilsone28f8712011-07-18 13:11:49 -07001719 return i915_gem_get_gtt_size(dev, size, tiling_mode);
Chris Wilsona00b10c2010-09-24 21:15:47 +01001720}
1721
Chris Wilsond8cb5082012-08-11 15:41:03 +01001722static int i915_gem_object_create_mmap_offset(struct drm_i915_gem_object *obj)
1723{
1724 struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
1725 int ret;
1726
David Herrmann0de23972013-07-24 21:07:52 +02001727 if (drm_vma_node_has_offset(&obj->base.vma_node))
Chris Wilsond8cb5082012-08-11 15:41:03 +01001728 return 0;
1729
Daniel Vetterda494d72012-12-20 15:11:16 +01001730 dev_priv->mm.shrinker_no_lock_stealing = true;
1731
Chris Wilsond8cb5082012-08-11 15:41:03 +01001732 ret = drm_gem_create_mmap_offset(&obj->base);
1733 if (ret != -ENOSPC)
Daniel Vetterda494d72012-12-20 15:11:16 +01001734 goto out;
Chris Wilsond8cb5082012-08-11 15:41:03 +01001735
1736 /* Badly fragmented mmap space? The only way we can recover
1737 * space is by destroying unwanted objects. We can't randomly release
1738 * mmap_offsets as userspace expects them to be persistent for the
1739 * lifetime of the objects. The closest we can is to release the
1740 * offsets on purgeable objects by truncating it and marking it purged,
1741 * which prevents userspace from ever using that object again.
1742 */
Chris Wilson21ab4e72014-09-09 11:16:08 +01001743 i915_gem_shrink(dev_priv,
1744 obj->base.size >> PAGE_SHIFT,
1745 I915_SHRINK_BOUND |
1746 I915_SHRINK_UNBOUND |
1747 I915_SHRINK_PURGEABLE);
Chris Wilsond8cb5082012-08-11 15:41:03 +01001748 ret = drm_gem_create_mmap_offset(&obj->base);
1749 if (ret != -ENOSPC)
Daniel Vetterda494d72012-12-20 15:11:16 +01001750 goto out;
Chris Wilsond8cb5082012-08-11 15:41:03 +01001751
1752 i915_gem_shrink_all(dev_priv);
Daniel Vetterda494d72012-12-20 15:11:16 +01001753 ret = drm_gem_create_mmap_offset(&obj->base);
1754out:
1755 dev_priv->mm.shrinker_no_lock_stealing = false;
1756
1757 return ret;
Chris Wilsond8cb5082012-08-11 15:41:03 +01001758}
1759
1760static void i915_gem_object_free_mmap_offset(struct drm_i915_gem_object *obj)
1761{
Chris Wilsond8cb5082012-08-11 15:41:03 +01001762 drm_gem_free_mmap_offset(&obj->base);
1763}
1764
Jesse Barnesde151cf2008-11-12 10:03:55 -08001765int
Dave Airlieff72145b2011-02-07 12:16:14 +10001766i915_gem_mmap_gtt(struct drm_file *file,
1767 struct drm_device *dev,
1768 uint32_t handle,
1769 uint64_t *offset)
Jesse Barnesde151cf2008-11-12 10:03:55 -08001770{
Chris Wilsonda761a62010-10-27 17:37:08 +01001771 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson05394f32010-11-08 19:18:58 +00001772 struct drm_i915_gem_object *obj;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001773 int ret;
1774
Chris Wilson76c1dec2010-09-25 11:22:51 +01001775 ret = i915_mutex_lock_interruptible(dev);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001776 if (ret)
Chris Wilson76c1dec2010-09-25 11:22:51 +01001777 return ret;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001778
Dave Airlieff72145b2011-02-07 12:16:14 +10001779 obj = to_intel_bo(drm_gem_object_lookup(dev, file, handle));
Chris Wilsonc8725222011-02-19 11:31:06 +00001780 if (&obj->base == NULL) {
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001781 ret = -ENOENT;
1782 goto unlock;
1783 }
Jesse Barnesde151cf2008-11-12 10:03:55 -08001784
Ben Widawsky5d4545a2013-01-17 12:45:15 -08001785 if (obj->base.size > dev_priv->gtt.mappable_end) {
Chris Wilsonda761a62010-10-27 17:37:08 +01001786 ret = -E2BIG;
Eric Anholtff56b0b2011-10-31 23:16:21 -07001787 goto out;
Chris Wilsonda761a62010-10-27 17:37:08 +01001788 }
1789
Chris Wilson05394f32010-11-08 19:18:58 +00001790 if (obj->madv != I915_MADV_WILLNEED) {
Chris Wilsonbd9b6a42014-02-10 09:03:50 +00001791 DRM_DEBUG("Attempting to mmap a purgeable buffer\n");
Chris Wilson8c99e572014-01-31 11:34:58 +00001792 ret = -EFAULT;
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001793 goto out;
Chris Wilsonab182822009-09-22 18:46:17 +01001794 }
1795
Chris Wilsond8cb5082012-08-11 15:41:03 +01001796 ret = i915_gem_object_create_mmap_offset(obj);
1797 if (ret)
1798 goto out;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001799
David Herrmann0de23972013-07-24 21:07:52 +02001800 *offset = drm_vma_node_offset_addr(&obj->base.vma_node);
Jesse Barnesde151cf2008-11-12 10:03:55 -08001801
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001802out:
Chris Wilson05394f32010-11-08 19:18:58 +00001803 drm_gem_object_unreference(&obj->base);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001804unlock:
Jesse Barnesde151cf2008-11-12 10:03:55 -08001805 mutex_unlock(&dev->struct_mutex);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001806 return ret;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001807}
1808
Dave Airlieff72145b2011-02-07 12:16:14 +10001809/**
1810 * i915_gem_mmap_gtt_ioctl - prepare an object for GTT mmap'ing
1811 * @dev: DRM device
1812 * @data: GTT mapping ioctl data
1813 * @file: GEM object info
1814 *
1815 * Simply returns the fake offset to userspace so it can mmap it.
1816 * The mmap call will end up in drm_gem_mmap(), which will set things
1817 * up so we can get faults in the handler above.
1818 *
1819 * The fault handler will take care of binding the object into the GTT
1820 * (since it may have been evicted to make room for something), allocating
1821 * a fence register, and mapping the appropriate aperture address into
1822 * userspace.
1823 */
1824int
1825i915_gem_mmap_gtt_ioctl(struct drm_device *dev, void *data,
1826 struct drm_file *file)
1827{
1828 struct drm_i915_gem_mmap_gtt *args = data;
1829
Dave Airlieff72145b2011-02-07 12:16:14 +10001830 return i915_gem_mmap_gtt(file, dev, args->handle, &args->offset);
1831}
1832
Chris Wilson55372522014-03-25 13:23:06 +00001833static inline int
1834i915_gem_object_is_purgeable(struct drm_i915_gem_object *obj)
1835{
1836 return obj->madv == I915_MADV_DONTNEED;
1837}
1838
Daniel Vetter225067e2012-08-20 10:23:20 +02001839/* Immediately discard the backing storage */
1840static void
1841i915_gem_object_truncate(struct drm_i915_gem_object *obj)
Chris Wilsone5281cc2010-10-28 13:45:36 +01001842{
Chris Wilson4d6294bf2012-08-11 15:41:05 +01001843 i915_gem_object_free_mmap_offset(obj);
Daniel Vetter1286ff72012-05-10 15:25:09 +02001844
Chris Wilson4d6294bf2012-08-11 15:41:05 +01001845 if (obj->base.filp == NULL)
1846 return;
1847
Daniel Vetter225067e2012-08-20 10:23:20 +02001848 /* Our goal here is to return as much of the memory as
1849 * is possible back to the system as we are called from OOM.
1850 * To do this we must instruct the shmfs to drop all of its
1851 * backing pages, *now*.
Chris Wilsone5281cc2010-10-28 13:45:36 +01001852 */
Chris Wilson55372522014-03-25 13:23:06 +00001853 shmem_truncate_range(file_inode(obj->base.filp), 0, (loff_t)-1);
Daniel Vetter225067e2012-08-20 10:23:20 +02001854 obj->madv = __I915_MADV_PURGED;
Chris Wilsone5281cc2010-10-28 13:45:36 +01001855}
Chris Wilsone5281cc2010-10-28 13:45:36 +01001856
Chris Wilson55372522014-03-25 13:23:06 +00001857/* Try to discard unwanted pages */
1858static void
1859i915_gem_object_invalidate(struct drm_i915_gem_object *obj)
Daniel Vetter225067e2012-08-20 10:23:20 +02001860{
Chris Wilson55372522014-03-25 13:23:06 +00001861 struct address_space *mapping;
1862
1863 switch (obj->madv) {
1864 case I915_MADV_DONTNEED:
1865 i915_gem_object_truncate(obj);
1866 case __I915_MADV_PURGED:
1867 return;
1868 }
1869
1870 if (obj->base.filp == NULL)
1871 return;
1872
1873 mapping = file_inode(obj->base.filp)->i_mapping,
1874 invalidate_mapping_pages(mapping, 0, (loff_t)-1);
Chris Wilsone5281cc2010-10-28 13:45:36 +01001875}
1876
Chris Wilson5cdf5882010-09-27 15:51:07 +01001877static void
Chris Wilson05394f32010-11-08 19:18:58 +00001878i915_gem_object_put_pages_gtt(struct drm_i915_gem_object *obj)
Eric Anholt673a3942008-07-30 12:06:12 -07001879{
Imre Deak90797e62013-02-18 19:28:03 +02001880 struct sg_page_iter sg_iter;
1881 int ret;
Daniel Vetter1286ff72012-05-10 15:25:09 +02001882
Chris Wilson05394f32010-11-08 19:18:58 +00001883 BUG_ON(obj->madv == __I915_MADV_PURGED);
Eric Anholt856fa192009-03-19 14:10:50 -07001884
Chris Wilson6c085a72012-08-20 11:40:46 +02001885 ret = i915_gem_object_set_to_cpu_domain(obj, true);
1886 if (ret) {
1887 /* In the event of a disaster, abandon all caches and
1888 * hope for the best.
1889 */
1890 WARN_ON(ret != -EIO);
Chris Wilson2c225692013-08-09 12:26:45 +01001891 i915_gem_clflush_object(obj, true);
Chris Wilson6c085a72012-08-20 11:40:46 +02001892 obj->base.read_domains = obj->base.write_domain = I915_GEM_DOMAIN_CPU;
1893 }
1894
Daniel Vetter6dacfd22011-09-12 21:30:02 +02001895 if (i915_gem_object_needs_bit17_swizzle(obj))
Eric Anholt280b7132009-03-12 16:56:27 -07001896 i915_gem_object_save_bit_17_swizzle(obj);
1897
Chris Wilson05394f32010-11-08 19:18:58 +00001898 if (obj->madv == I915_MADV_DONTNEED)
1899 obj->dirty = 0;
Chris Wilson3ef94da2009-09-14 16:50:29 +01001900
Imre Deak90797e62013-02-18 19:28:03 +02001901 for_each_sg_page(obj->pages->sgl, &sg_iter, obj->pages->nents, 0) {
Imre Deak2db76d72013-03-26 15:14:18 +02001902 struct page *page = sg_page_iter_page(&sg_iter);
Chris Wilson9da3da62012-06-01 15:20:22 +01001903
Chris Wilson05394f32010-11-08 19:18:58 +00001904 if (obj->dirty)
Chris Wilson9da3da62012-06-01 15:20:22 +01001905 set_page_dirty(page);
Chris Wilson3ef94da2009-09-14 16:50:29 +01001906
Chris Wilson05394f32010-11-08 19:18:58 +00001907 if (obj->madv == I915_MADV_WILLNEED)
Chris Wilson9da3da62012-06-01 15:20:22 +01001908 mark_page_accessed(page);
Chris Wilson3ef94da2009-09-14 16:50:29 +01001909
Chris Wilson9da3da62012-06-01 15:20:22 +01001910 page_cache_release(page);
Chris Wilson3ef94da2009-09-14 16:50:29 +01001911 }
Chris Wilson05394f32010-11-08 19:18:58 +00001912 obj->dirty = 0;
Eric Anholt673a3942008-07-30 12:06:12 -07001913
Chris Wilson9da3da62012-06-01 15:20:22 +01001914 sg_free_table(obj->pages);
1915 kfree(obj->pages);
Chris Wilson37e680a2012-06-07 15:38:42 +01001916}
1917
Chris Wilsondd624af2013-01-15 12:39:35 +00001918int
Chris Wilson37e680a2012-06-07 15:38:42 +01001919i915_gem_object_put_pages(struct drm_i915_gem_object *obj)
1920{
1921 const struct drm_i915_gem_object_ops *ops = obj->ops;
1922
Chris Wilson2f745ad2012-09-04 21:02:58 +01001923 if (obj->pages == NULL)
Chris Wilson37e680a2012-06-07 15:38:42 +01001924 return 0;
1925
Chris Wilsona5570172012-09-04 21:02:54 +01001926 if (obj->pages_pin_count)
1927 return -EBUSY;
1928
Ben Widawsky98438772013-07-31 17:00:12 -07001929 BUG_ON(i915_gem_obj_bound_any(obj));
Ben Widawsky3e123022013-07-31 17:00:04 -07001930
Chris Wilsona2165e32012-12-03 11:49:00 +00001931 /* ->put_pages might need to allocate memory for the bit17 swizzle
1932 * array, hence protect them from being reaped by removing them from gtt
1933 * lists early. */
Ben Widawsky35c20a62013-05-31 11:28:48 -07001934 list_del(&obj->global_list);
Chris Wilsona2165e32012-12-03 11:49:00 +00001935
Chris Wilson37e680a2012-06-07 15:38:42 +01001936 ops->put_pages(obj);
Chris Wilson05394f32010-11-08 19:18:58 +00001937 obj->pages = NULL;
Chris Wilson6c085a72012-08-20 11:40:46 +02001938
Chris Wilson55372522014-03-25 13:23:06 +00001939 i915_gem_object_invalidate(obj);
Chris Wilson6c085a72012-08-20 11:40:46 +02001940
1941 return 0;
1942}
1943
Chris Wilson21ab4e72014-09-09 11:16:08 +01001944unsigned long
1945i915_gem_shrink(struct drm_i915_private *dev_priv,
1946 long target, unsigned flags)
Chris Wilson6c085a72012-08-20 11:40:46 +02001947{
Chris Wilson60a53722014-10-03 10:29:51 +01001948 const struct {
1949 struct list_head *list;
1950 unsigned int bit;
1951 } phases[] = {
1952 { &dev_priv->mm.unbound_list, I915_SHRINK_UNBOUND },
1953 { &dev_priv->mm.bound_list, I915_SHRINK_BOUND },
1954 { NULL, 0 },
1955 }, *phase;
Chris Wilsond9973b42013-10-04 10:33:00 +01001956 unsigned long count = 0;
Chris Wilson6c085a72012-08-20 11:40:46 +02001957
Chris Wilson57094f82013-09-04 10:45:50 +01001958 /*
Chris Wilsonc8725f32014-03-17 12:21:55 +00001959 * As we may completely rewrite the (un)bound list whilst unbinding
Chris Wilson57094f82013-09-04 10:45:50 +01001960 * (due to retiring requests) we have to strictly process only
1961 * one element of the list at the time, and recheck the list
1962 * on every iteration.
Chris Wilsonc8725f32014-03-17 12:21:55 +00001963 *
1964 * In particular, we must hold a reference whilst removing the
1965 * object as we may end up waiting for and/or retiring the objects.
1966 * This might release the final reference (held by the active list)
1967 * and result in the object being freed from under us. This is
1968 * similar to the precautions the eviction code must take whilst
1969 * removing objects.
1970 *
1971 * Also note that although these lists do not hold a reference to
1972 * the object we can safely grab one here: The final object
1973 * unreferencing and the bound_list are both protected by the
1974 * dev->struct_mutex and so we won't ever be able to observe an
1975 * object on the bound_list with a reference count equals 0.
Chris Wilson57094f82013-09-04 10:45:50 +01001976 */
Chris Wilson60a53722014-10-03 10:29:51 +01001977 for (phase = phases; phase->list; phase++) {
Chris Wilson21ab4e72014-09-09 11:16:08 +01001978 struct list_head still_in_list;
Chris Wilsonc8725f32014-03-17 12:21:55 +00001979
Chris Wilson60a53722014-10-03 10:29:51 +01001980 if ((flags & phase->bit) == 0)
1981 continue;
Ben Widawsky80dcfdb2013-07-31 17:00:01 -07001982
Chris Wilson21ab4e72014-09-09 11:16:08 +01001983 INIT_LIST_HEAD(&still_in_list);
Chris Wilson60a53722014-10-03 10:29:51 +01001984 while (count < target && !list_empty(phase->list)) {
Chris Wilson21ab4e72014-09-09 11:16:08 +01001985 struct drm_i915_gem_object *obj;
1986 struct i915_vma *vma, *v;
Chris Wilson57094f82013-09-04 10:45:50 +01001987
Chris Wilson60a53722014-10-03 10:29:51 +01001988 obj = list_first_entry(phase->list,
Chris Wilson21ab4e72014-09-09 11:16:08 +01001989 typeof(*obj), global_list);
1990 list_move_tail(&obj->global_list, &still_in_list);
Ben Widawsky80dcfdb2013-07-31 17:00:01 -07001991
Chris Wilson60a53722014-10-03 10:29:51 +01001992 if (flags & I915_SHRINK_PURGEABLE &&
1993 !i915_gem_object_is_purgeable(obj))
Chris Wilson21ab4e72014-09-09 11:16:08 +01001994 continue;
Chris Wilson57094f82013-09-04 10:45:50 +01001995
Chris Wilson21ab4e72014-09-09 11:16:08 +01001996 drm_gem_object_reference(&obj->base);
Ben Widawsky80dcfdb2013-07-31 17:00:01 -07001997
Chris Wilson60a53722014-10-03 10:29:51 +01001998 /* For the unbound phase, this should be a no-op! */
1999 list_for_each_entry_safe(vma, v,
2000 &obj->vma_list, vma_link)
Chris Wilson21ab4e72014-09-09 11:16:08 +01002001 if (i915_vma_unbind(vma))
2002 break;
Chris Wilson57094f82013-09-04 10:45:50 +01002003
Chris Wilson21ab4e72014-09-09 11:16:08 +01002004 if (i915_gem_object_put_pages(obj) == 0)
2005 count += obj->base.size >> PAGE_SHIFT;
2006
2007 drm_gem_object_unreference(&obj->base);
2008 }
Chris Wilson60a53722014-10-03 10:29:51 +01002009 list_splice(&still_in_list, phase->list);
Chris Wilson6c085a72012-08-20 11:40:46 +02002010 }
2011
2012 return count;
2013}
2014
Chris Wilsond9973b42013-10-04 10:33:00 +01002015static unsigned long
Chris Wilson6c085a72012-08-20 11:40:46 +02002016i915_gem_shrink_all(struct drm_i915_private *dev_priv)
2017{
Chris Wilson6c085a72012-08-20 11:40:46 +02002018 i915_gem_evict_everything(dev_priv->dev);
Chris Wilson21ab4e72014-09-09 11:16:08 +01002019 return i915_gem_shrink(dev_priv, LONG_MAX,
2020 I915_SHRINK_BOUND | I915_SHRINK_UNBOUND);
Daniel Vetter225067e2012-08-20 10:23:20 +02002021}
2022
Chris Wilson37e680a2012-06-07 15:38:42 +01002023static int
Chris Wilson6c085a72012-08-20 11:40:46 +02002024i915_gem_object_get_pages_gtt(struct drm_i915_gem_object *obj)
Eric Anholt673a3942008-07-30 12:06:12 -07002025{
Chris Wilson6c085a72012-08-20 11:40:46 +02002026 struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
Eric Anholt673a3942008-07-30 12:06:12 -07002027 int page_count, i;
2028 struct address_space *mapping;
Chris Wilson9da3da62012-06-01 15:20:22 +01002029 struct sg_table *st;
2030 struct scatterlist *sg;
Imre Deak90797e62013-02-18 19:28:03 +02002031 struct sg_page_iter sg_iter;
Eric Anholt673a3942008-07-30 12:06:12 -07002032 struct page *page;
Imre Deak90797e62013-02-18 19:28:03 +02002033 unsigned long last_pfn = 0; /* suppress gcc warning */
Chris Wilson6c085a72012-08-20 11:40:46 +02002034 gfp_t gfp;
Eric Anholt673a3942008-07-30 12:06:12 -07002035
Chris Wilson6c085a72012-08-20 11:40:46 +02002036 /* Assert that the object is not currently in any GPU domain. As it
2037 * wasn't in the GTT, there shouldn't be any way it could have been in
2038 * a GPU cache
2039 */
2040 BUG_ON(obj->base.read_domains & I915_GEM_GPU_DOMAINS);
2041 BUG_ON(obj->base.write_domain & I915_GEM_GPU_DOMAINS);
2042
Chris Wilson9da3da62012-06-01 15:20:22 +01002043 st = kmalloc(sizeof(*st), GFP_KERNEL);
2044 if (st == NULL)
Eric Anholt673a3942008-07-30 12:06:12 -07002045 return -ENOMEM;
2046
Chris Wilson9da3da62012-06-01 15:20:22 +01002047 page_count = obj->base.size / PAGE_SIZE;
2048 if (sg_alloc_table(st, page_count, GFP_KERNEL)) {
Chris Wilson9da3da62012-06-01 15:20:22 +01002049 kfree(st);
2050 return -ENOMEM;
2051 }
2052
2053 /* Get the list of pages out of our struct file. They'll be pinned
2054 * at this point until we release them.
2055 *
2056 * Fail silently without starting the shrinker
2057 */
Al Viro496ad9a2013-01-23 17:07:38 -05002058 mapping = file_inode(obj->base.filp)->i_mapping;
Chris Wilson6c085a72012-08-20 11:40:46 +02002059 gfp = mapping_gfp_mask(mapping);
Linus Torvaldscaf49192012-12-10 10:51:16 -08002060 gfp |= __GFP_NORETRY | __GFP_NOWARN | __GFP_NO_KSWAPD;
Chris Wilson6c085a72012-08-20 11:40:46 +02002061 gfp &= ~(__GFP_IO | __GFP_WAIT);
Imre Deak90797e62013-02-18 19:28:03 +02002062 sg = st->sgl;
2063 st->nents = 0;
2064 for (i = 0; i < page_count; i++) {
Chris Wilson6c085a72012-08-20 11:40:46 +02002065 page = shmem_read_mapping_page_gfp(mapping, i, gfp);
2066 if (IS_ERR(page)) {
Chris Wilson21ab4e72014-09-09 11:16:08 +01002067 i915_gem_shrink(dev_priv,
2068 page_count,
2069 I915_SHRINK_BOUND |
2070 I915_SHRINK_UNBOUND |
2071 I915_SHRINK_PURGEABLE);
Chris Wilson6c085a72012-08-20 11:40:46 +02002072 page = shmem_read_mapping_page_gfp(mapping, i, gfp);
2073 }
2074 if (IS_ERR(page)) {
2075 /* We've tried hard to allocate the memory by reaping
2076 * our own buffer, now let the real VM do its job and
2077 * go down in flames if truly OOM.
2078 */
Chris Wilson6c085a72012-08-20 11:40:46 +02002079 i915_gem_shrink_all(dev_priv);
David Herrmannf461d1b2014-05-25 14:34:10 +02002080 page = shmem_read_mapping_page(mapping, i);
Chris Wilson6c085a72012-08-20 11:40:46 +02002081 if (IS_ERR(page))
2082 goto err_pages;
Chris Wilson6c085a72012-08-20 11:40:46 +02002083 }
Konrad Rzeszutek Wilk426729d2013-06-24 11:47:48 -04002084#ifdef CONFIG_SWIOTLB
2085 if (swiotlb_nr_tbl()) {
2086 st->nents++;
2087 sg_set_page(sg, page, PAGE_SIZE, 0);
2088 sg = sg_next(sg);
2089 continue;
2090 }
2091#endif
Imre Deak90797e62013-02-18 19:28:03 +02002092 if (!i || page_to_pfn(page) != last_pfn + 1) {
2093 if (i)
2094 sg = sg_next(sg);
2095 st->nents++;
2096 sg_set_page(sg, page, PAGE_SIZE, 0);
2097 } else {
2098 sg->length += PAGE_SIZE;
2099 }
2100 last_pfn = page_to_pfn(page);
Daniel Vetter3bbbe702013-10-07 17:15:45 -03002101
2102 /* Check that the i965g/gm workaround works. */
2103 WARN_ON((gfp & __GFP_DMA32) && (last_pfn >= 0x00100000UL));
Eric Anholt673a3942008-07-30 12:06:12 -07002104 }
Konrad Rzeszutek Wilk426729d2013-06-24 11:47:48 -04002105#ifdef CONFIG_SWIOTLB
2106 if (!swiotlb_nr_tbl())
2107#endif
2108 sg_mark_end(sg);
Chris Wilson74ce6b62012-10-19 15:51:06 +01002109 obj->pages = st;
2110
Eric Anholt673a3942008-07-30 12:06:12 -07002111 if (i915_gem_object_needs_bit17_swizzle(obj))
2112 i915_gem_object_do_bit_17_swizzle(obj);
2113
2114 return 0;
2115
2116err_pages:
Imre Deak90797e62013-02-18 19:28:03 +02002117 sg_mark_end(sg);
2118 for_each_sg_page(st->sgl, &sg_iter, st->nents, 0)
Imre Deak2db76d72013-03-26 15:14:18 +02002119 page_cache_release(sg_page_iter_page(&sg_iter));
Chris Wilson9da3da62012-06-01 15:20:22 +01002120 sg_free_table(st);
2121 kfree(st);
Chris Wilson0820baf2014-03-25 13:23:03 +00002122
2123 /* shmemfs first checks if there is enough memory to allocate the page
2124 * and reports ENOSPC should there be insufficient, along with the usual
2125 * ENOMEM for a genuine allocation failure.
2126 *
2127 * We use ENOSPC in our driver to mean that we have run out of aperture
2128 * space and so want to translate the error from shmemfs back to our
2129 * usual understanding of ENOMEM.
2130 */
2131 if (PTR_ERR(page) == -ENOSPC)
2132 return -ENOMEM;
2133 else
2134 return PTR_ERR(page);
Eric Anholt673a3942008-07-30 12:06:12 -07002135}
2136
Chris Wilson37e680a2012-06-07 15:38:42 +01002137/* Ensure that the associated pages are gathered from the backing storage
2138 * and pinned into our object. i915_gem_object_get_pages() may be called
2139 * multiple times before they are released by a single call to
2140 * i915_gem_object_put_pages() - once the pages are no longer referenced
2141 * either as a result of memory pressure (reaping pages under the shrinker)
2142 * or as the object is itself released.
2143 */
2144int
2145i915_gem_object_get_pages(struct drm_i915_gem_object *obj)
2146{
2147 struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
2148 const struct drm_i915_gem_object_ops *ops = obj->ops;
2149 int ret;
2150
Chris Wilson2f745ad2012-09-04 21:02:58 +01002151 if (obj->pages)
Chris Wilson37e680a2012-06-07 15:38:42 +01002152 return 0;
2153
Chris Wilson43e28f02013-01-08 10:53:09 +00002154 if (obj->madv != I915_MADV_WILLNEED) {
Chris Wilsonbd9b6a42014-02-10 09:03:50 +00002155 DRM_DEBUG("Attempting to obtain a purgeable object\n");
Chris Wilson8c99e572014-01-31 11:34:58 +00002156 return -EFAULT;
Chris Wilson43e28f02013-01-08 10:53:09 +00002157 }
2158
Chris Wilsona5570172012-09-04 21:02:54 +01002159 BUG_ON(obj->pages_pin_count);
2160
Chris Wilson37e680a2012-06-07 15:38:42 +01002161 ret = ops->get_pages(obj);
2162 if (ret)
2163 return ret;
2164
Ben Widawsky35c20a62013-05-31 11:28:48 -07002165 list_add_tail(&obj->global_list, &dev_priv->mm.unbound_list);
Chris Wilson37e680a2012-06-07 15:38:42 +01002166 return 0;
Eric Anholt673a3942008-07-30 12:06:12 -07002167}
2168
Ben Widawskye2d05a82013-09-24 09:57:58 -07002169static void
Chris Wilson05394f32010-11-08 19:18:58 +00002170i915_gem_object_move_to_active(struct drm_i915_gem_object *obj,
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002171 struct intel_engine_cs *ring)
Eric Anholt673a3942008-07-30 12:06:12 -07002172{
Chris Wilson9d7730912012-11-27 16:22:52 +00002173 u32 seqno = intel_ring_get_seqno(ring);
Daniel Vetter617dbe22010-02-11 22:16:02 +01002174
Zou Nan hai852835f2010-05-21 09:08:56 +08002175 BUG_ON(ring == NULL);
Chris Wilson02978ff2013-07-09 09:22:39 +01002176 if (obj->ring != ring && obj->last_write_seqno) {
2177 /* Keep the seqno relative to the current ring */
2178 obj->last_write_seqno = seqno;
2179 }
Chris Wilson05394f32010-11-08 19:18:58 +00002180 obj->ring = ring;
Eric Anholt673a3942008-07-30 12:06:12 -07002181
2182 /* Add a reference if we're newly entering the active list. */
Chris Wilson05394f32010-11-08 19:18:58 +00002183 if (!obj->active) {
2184 drm_gem_object_reference(&obj->base);
2185 obj->active = 1;
Eric Anholt673a3942008-07-30 12:06:12 -07002186 }
Daniel Vettere35a41d2010-02-11 22:13:59 +01002187
Chris Wilson05394f32010-11-08 19:18:58 +00002188 list_move_tail(&obj->ring_list, &ring->active_list);
Chris Wilsoncaea7472010-11-12 13:53:37 +00002189
Chris Wilson0201f1e2012-07-20 12:41:01 +01002190 obj->last_read_seqno = seqno;
Chris Wilsoncaea7472010-11-12 13:53:37 +00002191}
2192
Ben Widawskye2d05a82013-09-24 09:57:58 -07002193void i915_vma_move_to_active(struct i915_vma *vma,
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002194 struct intel_engine_cs *ring)
Ben Widawskye2d05a82013-09-24 09:57:58 -07002195{
2196 list_move_tail(&vma->mm_list, &vma->vm->active_list);
2197 return i915_gem_object_move_to_active(vma->obj, ring);
2198}
2199
Chris Wilsoncaea7472010-11-12 13:53:37 +00002200static void
Chris Wilsoncaea7472010-11-12 13:53:37 +00002201i915_gem_object_move_to_inactive(struct drm_i915_gem_object *obj)
2202{
Ben Widawskyca191b12013-07-31 17:00:14 -07002203 struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
Ben Widawskyfeb822c2013-12-06 14:10:51 -08002204 struct i915_address_space *vm;
2205 struct i915_vma *vma;
Chris Wilsoncaea7472010-11-12 13:53:37 +00002206
Chris Wilson65ce3022012-07-20 12:41:02 +01002207 BUG_ON(obj->base.write_domain & ~I915_GEM_GPU_DOMAINS);
Chris Wilsoncaea7472010-11-12 13:53:37 +00002208 BUG_ON(!obj->active);
Chris Wilson65ce3022012-07-20 12:41:02 +01002209
Ben Widawskyfeb822c2013-12-06 14:10:51 -08002210 list_for_each_entry(vm, &dev_priv->vm_list, global_link) {
2211 vma = i915_gem_obj_to_vma(obj, vm);
2212 if (vma && !list_empty(&vma->mm_list))
2213 list_move_tail(&vma->mm_list, &vm->inactive_list);
2214 }
Chris Wilsoncaea7472010-11-12 13:53:37 +00002215
Daniel Vetterf99d7062014-06-19 16:01:59 +02002216 intel_fb_obj_flush(obj, true);
2217
Chris Wilson65ce3022012-07-20 12:41:02 +01002218 list_del_init(&obj->ring_list);
Chris Wilsoncaea7472010-11-12 13:53:37 +00002219 obj->ring = NULL;
2220
Chris Wilson65ce3022012-07-20 12:41:02 +01002221 obj->last_read_seqno = 0;
2222 obj->last_write_seqno = 0;
2223 obj->base.write_domain = 0;
2224
2225 obj->last_fenced_seqno = 0;
Chris Wilsoncaea7472010-11-12 13:53:37 +00002226
2227 obj->active = 0;
2228 drm_gem_object_unreference(&obj->base);
2229
2230 WARN_ON(i915_verify_lists(dev));
Eric Anholtce44b0e2008-11-06 16:00:31 -08002231}
Eric Anholt673a3942008-07-30 12:06:12 -07002232
Chris Wilsonc8725f32014-03-17 12:21:55 +00002233static void
2234i915_gem_object_retire(struct drm_i915_gem_object *obj)
2235{
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002236 struct intel_engine_cs *ring = obj->ring;
Chris Wilsonc8725f32014-03-17 12:21:55 +00002237
2238 if (ring == NULL)
2239 return;
2240
2241 if (i915_seqno_passed(ring->get_seqno(ring, true),
2242 obj->last_read_seqno))
2243 i915_gem_object_move_to_inactive(obj);
2244}
2245
Chris Wilson9d7730912012-11-27 16:22:52 +00002246static int
Mika Kuoppalafca26bb2012-12-19 11:13:08 +02002247i915_gem_init_seqno(struct drm_device *dev, u32 seqno)
Daniel Vetter53d227f2012-01-25 16:32:49 +01002248{
Chris Wilson9d7730912012-11-27 16:22:52 +00002249 struct drm_i915_private *dev_priv = dev->dev_private;
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002250 struct intel_engine_cs *ring;
Chris Wilson9d7730912012-11-27 16:22:52 +00002251 int ret, i, j;
Daniel Vetter53d227f2012-01-25 16:32:49 +01002252
Chris Wilson107f27a52012-12-10 13:56:17 +02002253 /* Carefully retire all requests without writing to the rings */
Chris Wilson9d7730912012-11-27 16:22:52 +00002254 for_each_ring(ring, dev_priv, i) {
Chris Wilson107f27a52012-12-10 13:56:17 +02002255 ret = intel_ring_idle(ring);
2256 if (ret)
2257 return ret;
Chris Wilson9d7730912012-11-27 16:22:52 +00002258 }
Chris Wilson9d7730912012-11-27 16:22:52 +00002259 i915_gem_retire_requests(dev);
Chris Wilson107f27a52012-12-10 13:56:17 +02002260
2261 /* Finally reset hw state */
Chris Wilson9d7730912012-11-27 16:22:52 +00002262 for_each_ring(ring, dev_priv, i) {
Mika Kuoppalafca26bb2012-12-19 11:13:08 +02002263 intel_ring_init_seqno(ring, seqno);
Mika Kuoppala498d2ac2012-12-04 15:12:04 +02002264
Ben Widawskyebc348b2014-04-29 14:52:28 -07002265 for (j = 0; j < ARRAY_SIZE(ring->semaphore.sync_seqno); j++)
2266 ring->semaphore.sync_seqno[j] = 0;
Chris Wilson9d7730912012-11-27 16:22:52 +00002267 }
2268
2269 return 0;
Daniel Vetter53d227f2012-01-25 16:32:49 +01002270}
2271
Mika Kuoppalafca26bb2012-12-19 11:13:08 +02002272int i915_gem_set_seqno(struct drm_device *dev, u32 seqno)
2273{
2274 struct drm_i915_private *dev_priv = dev->dev_private;
2275 int ret;
2276
2277 if (seqno == 0)
2278 return -EINVAL;
2279
2280 /* HWS page needs to be set less than what we
2281 * will inject to ring
2282 */
2283 ret = i915_gem_init_seqno(dev, seqno - 1);
2284 if (ret)
2285 return ret;
2286
2287 /* Carefully set the last_seqno value so that wrap
2288 * detection still works
2289 */
2290 dev_priv->next_seqno = seqno;
2291 dev_priv->last_seqno = seqno - 1;
2292 if (dev_priv->last_seqno == 0)
2293 dev_priv->last_seqno--;
2294
2295 return 0;
2296}
2297
Chris Wilson9d7730912012-11-27 16:22:52 +00002298int
2299i915_gem_get_seqno(struct drm_device *dev, u32 *seqno)
Daniel Vetter53d227f2012-01-25 16:32:49 +01002300{
Chris Wilson9d7730912012-11-27 16:22:52 +00002301 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter53d227f2012-01-25 16:32:49 +01002302
Chris Wilson9d7730912012-11-27 16:22:52 +00002303 /* reserve 0 for non-seqno */
2304 if (dev_priv->next_seqno == 0) {
Mika Kuoppalafca26bb2012-12-19 11:13:08 +02002305 int ret = i915_gem_init_seqno(dev, 0);
Chris Wilson9d7730912012-11-27 16:22:52 +00002306 if (ret)
2307 return ret;
2308
2309 dev_priv->next_seqno = 1;
2310 }
2311
Mika Kuoppalaf72b3432012-12-10 15:41:48 +02002312 *seqno = dev_priv->last_seqno = dev_priv->next_seqno++;
Chris Wilson9d7730912012-11-27 16:22:52 +00002313 return 0;
Daniel Vetter53d227f2012-01-25 16:32:49 +01002314}
2315
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002316int __i915_add_request(struct intel_engine_cs *ring,
Mika Kuoppala0025c072013-06-12 12:35:30 +03002317 struct drm_file *file,
Mika Kuoppala7d736f42013-06-12 15:01:39 +03002318 struct drm_i915_gem_object *obj,
Mika Kuoppala0025c072013-06-12 12:35:30 +03002319 u32 *out_seqno)
Eric Anholt673a3942008-07-30 12:06:12 -07002320{
Jani Nikula3e31c6c2014-03-31 14:27:16 +03002321 struct drm_i915_private *dev_priv = ring->dev->dev_private;
Chris Wilsonacb868d2012-09-26 13:47:30 +01002322 struct drm_i915_gem_request *request;
Oscar Mateo48e29f52014-07-24 17:04:29 +01002323 struct intel_ringbuffer *ringbuf;
Mika Kuoppala7d736f42013-06-12 15:01:39 +03002324 u32 request_ring_position, request_start;
Chris Wilson3cce4692010-10-27 16:11:02 +01002325 int ret;
2326
Oscar Mateo48e29f52014-07-24 17:04:29 +01002327 request = ring->preallocated_lazy_request;
2328 if (WARN_ON(request == NULL))
2329 return -ENOMEM;
2330
2331 if (i915.enable_execlists) {
2332 struct intel_context *ctx = request->ctx;
2333 ringbuf = ctx->engine[ring->id].ringbuf;
2334 } else
2335 ringbuf = ring->buffer;
2336
2337 request_start = intel_ring_get_tail(ringbuf);
Daniel Vettercc889e02012-06-13 20:45:19 +02002338 /*
2339 * Emit any outstanding flushes - execbuf can fail to emit the flush
2340 * after having emitted the batchbuffer command. Hence we need to fix
2341 * things up similar to emitting the lazy request. The difference here
2342 * is that the flush _must_ happen before the next request, no matter
2343 * what.
2344 */
Oscar Mateo48e29f52014-07-24 17:04:29 +01002345 if (i915.enable_execlists) {
2346 ret = logical_ring_flush_all_caches(ringbuf);
2347 if (ret)
2348 return ret;
2349 } else {
2350 ret = intel_ring_flush_all_caches(ring);
2351 if (ret)
2352 return ret;
2353 }
Daniel Vettercc889e02012-06-13 20:45:19 +02002354
Chris Wilsona71d8d92012-02-15 11:25:36 +00002355 /* Record the position of the start of the request so that
2356 * should we detect the updated seqno part-way through the
2357 * GPU processing the request, we never over-estimate the
2358 * position of the head.
2359 */
Oscar Mateo48e29f52014-07-24 17:04:29 +01002360 request_ring_position = intel_ring_get_tail(ringbuf);
Chris Wilsona71d8d92012-02-15 11:25:36 +00002361
Oscar Mateo48e29f52014-07-24 17:04:29 +01002362 if (i915.enable_execlists) {
2363 ret = ring->emit_request(ringbuf);
2364 if (ret)
2365 return ret;
2366 } else {
2367 ret = ring->add_request(ring);
2368 if (ret)
2369 return ret;
2370 }
Eric Anholt673a3942008-07-30 12:06:12 -07002371
Chris Wilson9d7730912012-11-27 16:22:52 +00002372 request->seqno = intel_ring_get_seqno(ring);
Zou Nan hai852835f2010-05-21 09:08:56 +08002373 request->ring = ring;
Mika Kuoppala7d736f42013-06-12 15:01:39 +03002374 request->head = request_start;
Chris Wilsona71d8d92012-02-15 11:25:36 +00002375 request->tail = request_ring_position;
Mika Kuoppala7d736f42013-06-12 15:01:39 +03002376
2377 /* Whilst this request exists, batch_obj will be on the
2378 * active_list, and so will hold the active reference. Only when this
2379 * request is retired will the the batch_obj be moved onto the
2380 * inactive_list and lose its active reference. Hence we do not need
2381 * to explicitly hold another reference here.
2382 */
Chris Wilson9a7e0c22013-08-26 19:50:54 -03002383 request->batch_obj = obj;
Mika Kuoppala0e50e962013-05-02 16:48:08 +03002384
Oscar Mateo48e29f52014-07-24 17:04:29 +01002385 if (!i915.enable_execlists) {
2386 /* Hold a reference to the current context so that we can inspect
2387 * it later in case a hangcheck error event fires.
2388 */
2389 request->ctx = ring->last_context;
2390 if (request->ctx)
2391 i915_gem_context_reference(request->ctx);
2392 }
Mika Kuoppala0e50e962013-05-02 16:48:08 +03002393
Eric Anholt673a3942008-07-30 12:06:12 -07002394 request->emitted_jiffies = jiffies;
Zou Nan hai852835f2010-05-21 09:08:56 +08002395 list_add_tail(&request->list, &ring->request_list);
Chris Wilson3bb73ab2012-07-20 12:40:59 +01002396 request->file_priv = NULL;
Zou Nan hai852835f2010-05-21 09:08:56 +08002397
Chris Wilsondb53a302011-02-03 11:57:46 +00002398 if (file) {
2399 struct drm_i915_file_private *file_priv = file->driver_priv;
2400
Chris Wilson1c255952010-09-26 11:03:27 +01002401 spin_lock(&file_priv->mm.lock);
Chris Wilsonf787a5f2010-09-24 16:02:42 +01002402 request->file_priv = file_priv;
Eric Anholtb9624422009-06-03 07:27:35 +00002403 list_add_tail(&request->client_list,
Chris Wilsonf787a5f2010-09-24 16:02:42 +01002404 &file_priv->mm.request_list);
Chris Wilson1c255952010-09-26 11:03:27 +01002405 spin_unlock(&file_priv->mm.lock);
Eric Anholtb9624422009-06-03 07:27:35 +00002406 }
Eric Anholt673a3942008-07-30 12:06:12 -07002407
Chris Wilson9d7730912012-11-27 16:22:52 +00002408 trace_i915_gem_request_add(ring, request->seqno);
Chris Wilson18235212013-09-04 10:45:51 +01002409 ring->outstanding_lazy_seqno = 0;
Chris Wilson3c0e2342013-09-04 10:45:52 +01002410 ring->preallocated_lazy_request = NULL;
Chris Wilsondb53a302011-02-03 11:57:46 +00002411
Daniel Vetterdb1b76c2013-07-09 16:51:37 +02002412 if (!dev_priv->ums.mm_suspended) {
Mika Kuoppala10cd45b2013-07-03 17:22:08 +03002413 i915_queue_hangcheck(ring->dev);
2414
Chris Wilsonf62a0072014-02-21 17:55:39 +00002415 cancel_delayed_work_sync(&dev_priv->mm.idle_work);
2416 queue_delayed_work(dev_priv->wq,
2417 &dev_priv->mm.retire_work,
2418 round_jiffies_up_relative(HZ));
2419 intel_mark_busy(dev_priv->dev);
Ben Gamarif65d9422009-09-14 17:48:44 -04002420 }
Daniel Vettercc889e02012-06-13 20:45:19 +02002421
Chris Wilsonacb868d2012-09-26 13:47:30 +01002422 if (out_seqno)
Chris Wilson9d7730912012-11-27 16:22:52 +00002423 *out_seqno = request->seqno;
Chris Wilson3cce4692010-10-27 16:11:02 +01002424 return 0;
Eric Anholt673a3942008-07-30 12:06:12 -07002425}
2426
Chris Wilsonf787a5f2010-09-24 16:02:42 +01002427static inline void
2428i915_gem_request_remove_from_client(struct drm_i915_gem_request *request)
Eric Anholt673a3942008-07-30 12:06:12 -07002429{
Chris Wilson1c255952010-09-26 11:03:27 +01002430 struct drm_i915_file_private *file_priv = request->file_priv;
Eric Anholt673a3942008-07-30 12:06:12 -07002431
Chris Wilson1c255952010-09-26 11:03:27 +01002432 if (!file_priv)
2433 return;
Chris Wilson1c5d22f2009-08-25 11:15:50 +01002434
Chris Wilson1c255952010-09-26 11:03:27 +01002435 spin_lock(&file_priv->mm.lock);
Chris Wilsonb29c19b2013-09-25 17:34:56 +01002436 list_del(&request->client_list);
2437 request->file_priv = NULL;
Chris Wilson1c255952010-09-26 11:03:27 +01002438 spin_unlock(&file_priv->mm.lock);
Eric Anholt673a3942008-07-30 12:06:12 -07002439}
2440
Mika Kuoppala939fd762014-01-30 19:04:44 +02002441static bool i915_context_is_banned(struct drm_i915_private *dev_priv,
Oscar Mateo273497e2014-05-22 14:13:37 +01002442 const struct intel_context *ctx)
Mika Kuoppalabe62acb2013-08-30 16:19:28 +03002443{
Mika Kuoppala44e2c072014-01-30 16:01:15 +02002444 unsigned long elapsed;
Mika Kuoppalabe62acb2013-08-30 16:19:28 +03002445
Mika Kuoppala44e2c072014-01-30 16:01:15 +02002446 elapsed = get_seconds() - ctx->hang_stats.guilty_ts;
2447
2448 if (ctx->hang_stats.banned)
Mika Kuoppalabe62acb2013-08-30 16:19:28 +03002449 return true;
2450
2451 if (elapsed <= DRM_I915_CTX_BAN_PERIOD) {
Ville Syrjäläccc7bed2014-02-21 16:26:47 +02002452 if (!i915_gem_context_is_default(ctx)) {
Mika Kuoppala3fac8972014-01-30 16:05:48 +02002453 DRM_DEBUG("context hanging too fast, banning!\n");
Ville Syrjäläccc7bed2014-02-21 16:26:47 +02002454 return true;
Mika Kuoppala88b4aa82014-03-28 18:18:18 +02002455 } else if (i915_stop_ring_allow_ban(dev_priv)) {
2456 if (i915_stop_ring_allow_warn(dev_priv))
2457 DRM_ERROR("gpu hanging too fast, banning!\n");
Ville Syrjäläccc7bed2014-02-21 16:26:47 +02002458 return true;
Mika Kuoppala3fac8972014-01-30 16:05:48 +02002459 }
Mika Kuoppalabe62acb2013-08-30 16:19:28 +03002460 }
2461
2462 return false;
2463}
2464
Mika Kuoppala939fd762014-01-30 19:04:44 +02002465static void i915_set_reset_status(struct drm_i915_private *dev_priv,
Oscar Mateo273497e2014-05-22 14:13:37 +01002466 struct intel_context *ctx,
Mika Kuoppalab6b0fac2014-01-30 19:04:43 +02002467 const bool guilty)
Mika Kuoppalaaa60c662013-06-12 15:13:20 +03002468{
Mika Kuoppala44e2c072014-01-30 16:01:15 +02002469 struct i915_ctx_hang_stats *hs;
2470
2471 if (WARN_ON(!ctx))
2472 return;
Mika Kuoppalaaa60c662013-06-12 15:13:20 +03002473
Mika Kuoppala44e2c072014-01-30 16:01:15 +02002474 hs = &ctx->hang_stats;
2475
2476 if (guilty) {
Mika Kuoppala939fd762014-01-30 19:04:44 +02002477 hs->banned = i915_context_is_banned(dev_priv, ctx);
Mika Kuoppala44e2c072014-01-30 16:01:15 +02002478 hs->batch_active++;
2479 hs->guilty_ts = get_seconds();
2480 } else {
2481 hs->batch_pending++;
Mika Kuoppalaaa60c662013-06-12 15:13:20 +03002482 }
2483}
2484
Mika Kuoppala0e50e962013-05-02 16:48:08 +03002485static void i915_gem_free_request(struct drm_i915_gem_request *request)
2486{
2487 list_del(&request->list);
2488 i915_gem_request_remove_from_client(request);
2489
2490 if (request->ctx)
2491 i915_gem_context_unreference(request->ctx);
2492
2493 kfree(request);
2494}
2495
Chris Wilson8d9fc7f2014-02-25 17:11:23 +02002496struct drm_i915_gem_request *
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002497i915_gem_find_active_request(struct intel_engine_cs *ring)
Chris Wilson9375e442010-09-19 12:21:28 +01002498{
Chris Wilson4db080f2013-12-04 11:37:09 +00002499 struct drm_i915_gem_request *request;
Chris Wilson8d9fc7f2014-02-25 17:11:23 +02002500 u32 completed_seqno;
2501
2502 completed_seqno = ring->get_seqno(ring, false);
Mika Kuoppalaaa60c662013-06-12 15:13:20 +03002503
Chris Wilson4db080f2013-12-04 11:37:09 +00002504 list_for_each_entry(request, &ring->request_list, list) {
2505 if (i915_seqno_passed(completed_seqno, request->seqno))
2506 continue;
Mika Kuoppalaaa60c662013-06-12 15:13:20 +03002507
Mika Kuoppalab6b0fac2014-01-30 19:04:43 +02002508 return request;
Chris Wilson4db080f2013-12-04 11:37:09 +00002509 }
Mika Kuoppalab6b0fac2014-01-30 19:04:43 +02002510
2511 return NULL;
2512}
2513
2514static void i915_gem_reset_ring_status(struct drm_i915_private *dev_priv,
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002515 struct intel_engine_cs *ring)
Mika Kuoppalab6b0fac2014-01-30 19:04:43 +02002516{
2517 struct drm_i915_gem_request *request;
2518 bool ring_hung;
2519
Chris Wilson8d9fc7f2014-02-25 17:11:23 +02002520 request = i915_gem_find_active_request(ring);
Mika Kuoppalab6b0fac2014-01-30 19:04:43 +02002521
2522 if (request == NULL)
2523 return;
2524
2525 ring_hung = ring->hangcheck.score >= HANGCHECK_SCORE_RING_HUNG;
2526
Mika Kuoppala939fd762014-01-30 19:04:44 +02002527 i915_set_reset_status(dev_priv, request->ctx, ring_hung);
Mika Kuoppalab6b0fac2014-01-30 19:04:43 +02002528
2529 list_for_each_entry_continue(request, &ring->request_list, list)
Mika Kuoppala939fd762014-01-30 19:04:44 +02002530 i915_set_reset_status(dev_priv, request->ctx, false);
Chris Wilson4db080f2013-12-04 11:37:09 +00002531}
2532
2533static void i915_gem_reset_ring_cleanup(struct drm_i915_private *dev_priv,
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002534 struct intel_engine_cs *ring)
Chris Wilson4db080f2013-12-04 11:37:09 +00002535{
Chris Wilsondfaae392010-09-22 10:31:52 +01002536 while (!list_empty(&ring->active_list)) {
Chris Wilson05394f32010-11-08 19:18:58 +00002537 struct drm_i915_gem_object *obj;
Eric Anholt673a3942008-07-30 12:06:12 -07002538
Chris Wilson05394f32010-11-08 19:18:58 +00002539 obj = list_first_entry(&ring->active_list,
2540 struct drm_i915_gem_object,
2541 ring_list);
Eric Anholt673a3942008-07-30 12:06:12 -07002542
Chris Wilson05394f32010-11-08 19:18:58 +00002543 i915_gem_object_move_to_inactive(obj);
Eric Anholt673a3942008-07-30 12:06:12 -07002544 }
Ben Widawsky1d62bee2014-01-01 10:15:13 -08002545
2546 /*
2547 * We must free the requests after all the corresponding objects have
2548 * been moved off active lists. Which is the same order as the normal
2549 * retire_requests function does. This is important if object hold
2550 * implicit references on things like e.g. ppgtt address spaces through
2551 * the request.
2552 */
2553 while (!list_empty(&ring->request_list)) {
2554 struct drm_i915_gem_request *request;
2555
2556 request = list_first_entry(&ring->request_list,
2557 struct drm_i915_gem_request,
2558 list);
2559
2560 i915_gem_free_request(request);
2561 }
Chris Wilsone3efda42014-04-09 09:19:41 +01002562
Oscar Mateocc9130b2014-07-24 17:04:42 +01002563 while (!list_empty(&ring->execlist_queue)) {
2564 struct intel_ctx_submit_request *submit_req;
2565
2566 submit_req = list_first_entry(&ring->execlist_queue,
2567 struct intel_ctx_submit_request,
2568 execlist_link);
2569 list_del(&submit_req->execlist_link);
2570 intel_runtime_pm_put(dev_priv);
2571 i915_gem_context_unreference(submit_req->ctx);
2572 kfree(submit_req);
2573 }
2574
Chris Wilsone3efda42014-04-09 09:19:41 +01002575 /* These may not have been flush before the reset, do so now */
2576 kfree(ring->preallocated_lazy_request);
2577 ring->preallocated_lazy_request = NULL;
2578 ring->outstanding_lazy_seqno = 0;
Eric Anholt673a3942008-07-30 12:06:12 -07002579}
2580
Chris Wilson19b2dbd2013-06-12 10:15:12 +01002581void i915_gem_restore_fences(struct drm_device *dev)
Chris Wilson312817a2010-11-22 11:50:11 +00002582{
2583 struct drm_i915_private *dev_priv = dev->dev_private;
2584 int i;
2585
Daniel Vetter4b9de732011-10-09 21:52:02 +02002586 for (i = 0; i < dev_priv->num_fence_regs; i++) {
Chris Wilson312817a2010-11-22 11:50:11 +00002587 struct drm_i915_fence_reg *reg = &dev_priv->fence_regs[i];
Chris Wilson7d2cb392010-11-27 17:38:29 +00002588
Daniel Vetter94a335d2013-07-17 14:51:28 +02002589 /*
2590 * Commit delayed tiling changes if we have an object still
2591 * attached to the fence, otherwise just clear the fence.
2592 */
2593 if (reg->obj) {
2594 i915_gem_object_update_fence(reg->obj, reg,
2595 reg->obj->tiling_mode);
2596 } else {
2597 i915_gem_write_fence(dev, i, NULL);
2598 }
Chris Wilson312817a2010-11-22 11:50:11 +00002599 }
2600}
2601
Chris Wilson069efc12010-09-30 16:53:18 +01002602void i915_gem_reset(struct drm_device *dev)
Eric Anholt673a3942008-07-30 12:06:12 -07002603{
Chris Wilsondfaae392010-09-22 10:31:52 +01002604 struct drm_i915_private *dev_priv = dev->dev_private;
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002605 struct intel_engine_cs *ring;
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002606 int i;
Eric Anholt673a3942008-07-30 12:06:12 -07002607
Chris Wilson4db080f2013-12-04 11:37:09 +00002608 /*
2609 * Before we free the objects from the requests, we need to inspect
2610 * them for finding the guilty party. As the requests only borrow
2611 * their reference to the objects, the inspection must be done first.
2612 */
Chris Wilsonb4519512012-05-11 14:29:30 +01002613 for_each_ring(ring, dev_priv, i)
Chris Wilson4db080f2013-12-04 11:37:09 +00002614 i915_gem_reset_ring_status(dev_priv, ring);
2615
2616 for_each_ring(ring, dev_priv, i)
2617 i915_gem_reset_ring_cleanup(dev_priv, ring);
Chris Wilsondfaae392010-09-22 10:31:52 +01002618
Ben Widawskyacce9ff2013-12-06 14:11:03 -08002619 i915_gem_context_reset(dev);
2620
Chris Wilson19b2dbd2013-06-12 10:15:12 +01002621 i915_gem_restore_fences(dev);
Eric Anholt673a3942008-07-30 12:06:12 -07002622}
2623
2624/**
2625 * This function clears the request list as sequence numbers are passed.
2626 */
Chris Wilson1cf0ba12014-05-05 09:07:33 +01002627void
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002628i915_gem_retire_requests_ring(struct intel_engine_cs *ring)
Eric Anholt673a3942008-07-30 12:06:12 -07002629{
Eric Anholt673a3942008-07-30 12:06:12 -07002630 uint32_t seqno;
2631
Chris Wilsondb53a302011-02-03 11:57:46 +00002632 if (list_empty(&ring->request_list))
Karsten Wiese6c0594a2009-02-23 15:07:57 +01002633 return;
2634
Chris Wilsondb53a302011-02-03 11:57:46 +00002635 WARN_ON(i915_verify_lists(ring->dev));
Eric Anholt673a3942008-07-30 12:06:12 -07002636
Chris Wilsonb2eadbc2012-08-09 10:58:30 +01002637 seqno = ring->get_seqno(ring, true);
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002638
Chris Wilsone9103032014-01-07 11:45:14 +00002639 /* Move any buffers on the active list that are no longer referenced
2640 * by the ringbuffer to the flushing/inactive lists as appropriate,
2641 * before we free the context associated with the requests.
2642 */
2643 while (!list_empty(&ring->active_list)) {
2644 struct drm_i915_gem_object *obj;
2645
2646 obj = list_first_entry(&ring->active_list,
2647 struct drm_i915_gem_object,
2648 ring_list);
2649
2650 if (!i915_seqno_passed(seqno, obj->last_read_seqno))
2651 break;
2652
2653 i915_gem_object_move_to_inactive(obj);
2654 }
2655
2656
Zou Nan hai852835f2010-05-21 09:08:56 +08002657 while (!list_empty(&ring->request_list)) {
Eric Anholt673a3942008-07-30 12:06:12 -07002658 struct drm_i915_gem_request *request;
Oscar Mateo48e29f52014-07-24 17:04:29 +01002659 struct intel_ringbuffer *ringbuf;
Eric Anholt673a3942008-07-30 12:06:12 -07002660
Zou Nan hai852835f2010-05-21 09:08:56 +08002661 request = list_first_entry(&ring->request_list,
Eric Anholt673a3942008-07-30 12:06:12 -07002662 struct drm_i915_gem_request,
2663 list);
Eric Anholt673a3942008-07-30 12:06:12 -07002664
Chris Wilsondfaae392010-09-22 10:31:52 +01002665 if (!i915_seqno_passed(seqno, request->seqno))
Eric Anholt673a3942008-07-30 12:06:12 -07002666 break;
Chris Wilsonb84d5f02010-09-18 01:38:04 +01002667
Chris Wilsondb53a302011-02-03 11:57:46 +00002668 trace_i915_gem_request_retire(ring, request->seqno);
Oscar Mateo48e29f52014-07-24 17:04:29 +01002669
2670 /* This is one of the few common intersection points
2671 * between legacy ringbuffer submission and execlists:
2672 * we need to tell them apart in order to find the correct
2673 * ringbuffer to which the request belongs to.
2674 */
2675 if (i915.enable_execlists) {
2676 struct intel_context *ctx = request->ctx;
2677 ringbuf = ctx->engine[ring->id].ringbuf;
2678 } else
2679 ringbuf = ring->buffer;
2680
Chris Wilsona71d8d92012-02-15 11:25:36 +00002681 /* We know the GPU must have read the request to have
2682 * sent us the seqno + interrupt, so use the position
2683 * of tail of the request to update the last known position
2684 * of the GPU head.
2685 */
Oscar Mateo48e29f52014-07-24 17:04:29 +01002686 ringbuf->last_retired_head = request->tail;
Chris Wilsonb84d5f02010-09-18 01:38:04 +01002687
Mika Kuoppala0e50e962013-05-02 16:48:08 +03002688 i915_gem_free_request(request);
Chris Wilsonb84d5f02010-09-18 01:38:04 +01002689 }
2690
Chris Wilsondb53a302011-02-03 11:57:46 +00002691 if (unlikely(ring->trace_irq_seqno &&
2692 i915_seqno_passed(seqno, ring->trace_irq_seqno))) {
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002693 ring->irq_put(ring);
Chris Wilsondb53a302011-02-03 11:57:46 +00002694 ring->trace_irq_seqno = 0;
Chris Wilson9d34e5d2009-09-24 05:26:06 +01002695 }
Chris Wilson23bc5982010-09-29 16:10:57 +01002696
Chris Wilsondb53a302011-02-03 11:57:46 +00002697 WARN_ON(i915_verify_lists(ring->dev));
Eric Anholt673a3942008-07-30 12:06:12 -07002698}
2699
Chris Wilsonb29c19b2013-09-25 17:34:56 +01002700bool
Chris Wilsonb09a1fe2010-07-23 23:18:49 +01002701i915_gem_retire_requests(struct drm_device *dev)
2702{
Jani Nikula3e31c6c2014-03-31 14:27:16 +03002703 struct drm_i915_private *dev_priv = dev->dev_private;
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002704 struct intel_engine_cs *ring;
Chris Wilsonb29c19b2013-09-25 17:34:56 +01002705 bool idle = true;
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002706 int i;
Chris Wilsonb09a1fe2010-07-23 23:18:49 +01002707
Chris Wilsonb29c19b2013-09-25 17:34:56 +01002708 for_each_ring(ring, dev_priv, i) {
Chris Wilsonb4519512012-05-11 14:29:30 +01002709 i915_gem_retire_requests_ring(ring);
Chris Wilsonb29c19b2013-09-25 17:34:56 +01002710 idle &= list_empty(&ring->request_list);
2711 }
2712
2713 if (idle)
2714 mod_delayed_work(dev_priv->wq,
2715 &dev_priv->mm.idle_work,
2716 msecs_to_jiffies(100));
2717
2718 return idle;
Chris Wilsonb09a1fe2010-07-23 23:18:49 +01002719}
2720
Daniel Vetter75ef9da2010-08-21 00:25:16 +02002721static void
Eric Anholt673a3942008-07-30 12:06:12 -07002722i915_gem_retire_work_handler(struct work_struct *work)
2723{
Chris Wilsonb29c19b2013-09-25 17:34:56 +01002724 struct drm_i915_private *dev_priv =
2725 container_of(work, typeof(*dev_priv), mm.retire_work.work);
2726 struct drm_device *dev = dev_priv->dev;
Chris Wilson0a587052011-01-09 21:05:44 +00002727 bool idle;
Eric Anholt673a3942008-07-30 12:06:12 -07002728
Chris Wilson891b48c2010-09-29 12:26:37 +01002729 /* Come back later if the device is busy... */
Chris Wilsonb29c19b2013-09-25 17:34:56 +01002730 idle = false;
2731 if (mutex_trylock(&dev->struct_mutex)) {
2732 idle = i915_gem_retire_requests(dev);
2733 mutex_unlock(&dev->struct_mutex);
2734 }
2735 if (!idle)
Chris Wilsonbcb45082012-10-05 17:02:57 +01002736 queue_delayed_work(dev_priv->wq, &dev_priv->mm.retire_work,
2737 round_jiffies_up_relative(HZ));
Chris Wilsonb29c19b2013-09-25 17:34:56 +01002738}
Chris Wilson891b48c2010-09-29 12:26:37 +01002739
Chris Wilsonb29c19b2013-09-25 17:34:56 +01002740static void
2741i915_gem_idle_work_handler(struct work_struct *work)
2742{
2743 struct drm_i915_private *dev_priv =
2744 container_of(work, typeof(*dev_priv), mm.idle_work.work);
Zou Nan haid1b851f2010-05-21 09:08:57 +08002745
Chris Wilsonb29c19b2013-09-25 17:34:56 +01002746 intel_mark_idle(dev_priv->dev);
Eric Anholt673a3942008-07-30 12:06:12 -07002747}
2748
Ben Widawsky5816d642012-04-11 11:18:19 -07002749/**
Daniel Vetter30dfebf2012-06-01 15:21:23 +02002750 * Ensures that an object will eventually get non-busy by flushing any required
2751 * write domains, emitting any outstanding lazy request and retiring and
2752 * completed requests.
2753 */
2754static int
2755i915_gem_object_flush_active(struct drm_i915_gem_object *obj)
2756{
2757 int ret;
2758
2759 if (obj->active) {
Chris Wilson0201f1e2012-07-20 12:41:01 +01002760 ret = i915_gem_check_olr(obj->ring, obj->last_read_seqno);
Daniel Vetter30dfebf2012-06-01 15:21:23 +02002761 if (ret)
2762 return ret;
2763
Daniel Vetter30dfebf2012-06-01 15:21:23 +02002764 i915_gem_retire_requests_ring(obj->ring);
2765 }
2766
2767 return 0;
2768}
2769
2770/**
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07002771 * i915_gem_wait_ioctl - implements DRM_IOCTL_I915_GEM_WAIT
2772 * @DRM_IOCTL_ARGS: standard ioctl arguments
2773 *
2774 * Returns 0 if successful, else an error is returned with the remaining time in
2775 * the timeout parameter.
2776 * -ETIME: object is still busy after timeout
2777 * -ERESTARTSYS: signal interrupted the wait
2778 * -ENONENT: object doesn't exist
2779 * Also possible, but rare:
2780 * -EAGAIN: GPU wedged
2781 * -ENOMEM: damn
2782 * -ENODEV: Internal IRQ fail
2783 * -E?: The add request failed
2784 *
2785 * The wait ioctl with a timeout of 0 reimplements the busy ioctl. With any
2786 * non-zero timeout parameter the wait ioctl will wait for the given number of
2787 * nanoseconds on an object becoming unbusy. Since the wait itself does so
2788 * without holding struct_mutex the object may become re-busied before this
2789 * function completes. A similar but shorter * race condition exists in the busy
2790 * ioctl
2791 */
2792int
2793i915_gem_wait_ioctl(struct drm_device *dev, void *data, struct drm_file *file)
2794{
Jani Nikula3e31c6c2014-03-31 14:27:16 +03002795 struct drm_i915_private *dev_priv = dev->dev_private;
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07002796 struct drm_i915_gem_wait *args = data;
2797 struct drm_i915_gem_object *obj;
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002798 struct intel_engine_cs *ring = NULL;
Daniel Vetterf69061b2012-12-06 09:01:42 +01002799 unsigned reset_counter;
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07002800 u32 seqno = 0;
2801 int ret = 0;
2802
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07002803 ret = i915_mutex_lock_interruptible(dev);
2804 if (ret)
2805 return ret;
2806
2807 obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->bo_handle));
2808 if (&obj->base == NULL) {
2809 mutex_unlock(&dev->struct_mutex);
2810 return -ENOENT;
2811 }
2812
Daniel Vetter30dfebf2012-06-01 15:21:23 +02002813 /* Need to make sure the object gets inactive eventually. */
2814 ret = i915_gem_object_flush_active(obj);
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07002815 if (ret)
2816 goto out;
2817
2818 if (obj->active) {
Chris Wilson0201f1e2012-07-20 12:41:01 +01002819 seqno = obj->last_read_seqno;
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07002820 ring = obj->ring;
2821 }
2822
2823 if (seqno == 0)
2824 goto out;
2825
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07002826 /* Do this after OLR check to make sure we make forward progress polling
Thomas Gleixner5ed0bdf2014-07-16 21:05:06 +00002827 * on this IOCTL with a timeout <=0 (like busy ioctl)
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07002828 */
Thomas Gleixner5ed0bdf2014-07-16 21:05:06 +00002829 if (args->timeout_ns <= 0) {
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07002830 ret = -ETIME;
2831 goto out;
2832 }
2833
2834 drm_gem_object_unreference(&obj->base);
Daniel Vetterf69061b2012-12-06 09:01:42 +01002835 reset_counter = atomic_read(&dev_priv->gpu_error.reset_counter);
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07002836 mutex_unlock(&dev->struct_mutex);
2837
Thomas Gleixner5ed0bdf2014-07-16 21:05:06 +00002838 return __wait_seqno(ring, seqno, reset_counter, true, &args->timeout_ns,
2839 file->driver_priv);
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07002840
2841out:
2842 drm_gem_object_unreference(&obj->base);
2843 mutex_unlock(&dev->struct_mutex);
2844 return ret;
2845}
2846
2847/**
Ben Widawsky5816d642012-04-11 11:18:19 -07002848 * i915_gem_object_sync - sync an object to a ring.
2849 *
2850 * @obj: object which may be in use on another ring.
2851 * @to: ring we wish to use the object on. May be NULL.
2852 *
2853 * This code is meant to abstract object synchronization with the GPU.
2854 * Calling with NULL implies synchronizing the object with the CPU
2855 * rather than a particular GPU ring.
2856 *
2857 * Returns 0 if successful, else propagates up the lower layer error.
2858 */
Ben Widawsky2911a352012-04-05 14:47:36 -07002859int
2860i915_gem_object_sync(struct drm_i915_gem_object *obj,
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002861 struct intel_engine_cs *to)
Ben Widawsky2911a352012-04-05 14:47:36 -07002862{
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002863 struct intel_engine_cs *from = obj->ring;
Ben Widawsky2911a352012-04-05 14:47:36 -07002864 u32 seqno;
2865 int ret, idx;
2866
2867 if (from == NULL || to == from)
2868 return 0;
2869
Ben Widawsky5816d642012-04-11 11:18:19 -07002870 if (to == NULL || !i915_semaphore_is_enabled(obj->base.dev))
Chris Wilson0201f1e2012-07-20 12:41:01 +01002871 return i915_gem_object_wait_rendering(obj, false);
Ben Widawsky2911a352012-04-05 14:47:36 -07002872
2873 idx = intel_ring_sync_index(from, to);
2874
Chris Wilson0201f1e2012-07-20 12:41:01 +01002875 seqno = obj->last_read_seqno;
Rodrigo Vividdd4dbc2014-06-30 09:51:11 -07002876 /* Optimization: Avoid semaphore sync when we are sure we already
2877 * waited for an object with higher seqno */
Ben Widawskyebc348b2014-04-29 14:52:28 -07002878 if (seqno <= from->semaphore.sync_seqno[idx])
Ben Widawsky2911a352012-04-05 14:47:36 -07002879 return 0;
2880
Ben Widawskyb4aca012012-04-25 20:50:12 -07002881 ret = i915_gem_check_olr(obj->ring, seqno);
2882 if (ret)
2883 return ret;
Ben Widawsky2911a352012-04-05 14:47:36 -07002884
Chris Wilsonb52b89d2013-09-25 11:43:28 +01002885 trace_i915_gem_ring_sync_to(from, to, seqno);
Ben Widawskyebc348b2014-04-29 14:52:28 -07002886 ret = to->semaphore.sync_to(to, from, seqno);
Ben Widawskye3a5a222012-04-11 11:18:20 -07002887 if (!ret)
Mika Kuoppala7b01e262012-11-28 17:18:45 +02002888 /* We use last_read_seqno because sync_to()
2889 * might have just caused seqno wrap under
2890 * the radar.
2891 */
Ben Widawskyebc348b2014-04-29 14:52:28 -07002892 from->semaphore.sync_seqno[idx] = obj->last_read_seqno;
Ben Widawsky2911a352012-04-05 14:47:36 -07002893
Ben Widawskye3a5a222012-04-11 11:18:20 -07002894 return ret;
Ben Widawsky2911a352012-04-05 14:47:36 -07002895}
2896
Chris Wilsonb5ffc9b2011-04-13 22:06:03 +01002897static void i915_gem_object_finish_gtt(struct drm_i915_gem_object *obj)
2898{
2899 u32 old_write_domain, old_read_domains;
2900
Chris Wilsonb5ffc9b2011-04-13 22:06:03 +01002901 /* Force a pagefault for domain tracking on next user access */
2902 i915_gem_release_mmap(obj);
2903
Keith Packardb97c3d92011-06-24 21:02:59 -07002904 if ((obj->base.read_domains & I915_GEM_DOMAIN_GTT) == 0)
2905 return;
2906
Chris Wilson97c809fd2012-10-09 19:24:38 +01002907 /* Wait for any direct GTT access to complete */
2908 mb();
2909
Chris Wilsonb5ffc9b2011-04-13 22:06:03 +01002910 old_read_domains = obj->base.read_domains;
2911 old_write_domain = obj->base.write_domain;
2912
2913 obj->base.read_domains &= ~I915_GEM_DOMAIN_GTT;
2914 obj->base.write_domain &= ~I915_GEM_DOMAIN_GTT;
2915
2916 trace_i915_gem_object_change_domain(obj,
2917 old_read_domains,
2918 old_write_domain);
2919}
2920
Ben Widawsky07fe0b12013-07-31 17:00:10 -07002921int i915_vma_unbind(struct i915_vma *vma)
Eric Anholt673a3942008-07-30 12:06:12 -07002922{
Ben Widawsky07fe0b12013-07-31 17:00:10 -07002923 struct drm_i915_gem_object *obj = vma->obj;
Jani Nikula3e31c6c2014-03-31 14:27:16 +03002924 struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
Chris Wilson43e28f02013-01-08 10:53:09 +00002925 int ret;
Eric Anholt673a3942008-07-30 12:06:12 -07002926
Ben Widawsky07fe0b12013-07-31 17:00:10 -07002927 if (list_empty(&vma->vma_link))
Eric Anholt673a3942008-07-30 12:06:12 -07002928 return 0;
2929
Daniel Vetter0ff501c2013-08-29 19:50:31 +02002930 if (!drm_mm_node_allocated(&vma->node)) {
2931 i915_gem_vma_destroy(vma);
Daniel Vetter0ff501c2013-08-29 19:50:31 +02002932 return 0;
2933 }
Ben Widawsky433544b2013-08-13 18:09:06 -07002934
Ben Widawskyd7f46fc2013-12-06 14:10:55 -08002935 if (vma->pin_count)
Chris Wilson31d8d652012-05-24 19:11:20 +01002936 return -EBUSY;
Eric Anholt673a3942008-07-30 12:06:12 -07002937
Chris Wilsonc4670ad2012-08-20 10:23:27 +01002938 BUG_ON(obj->pages == NULL);
2939
Chris Wilsona8198ee2011-04-13 22:04:09 +01002940 ret = i915_gem_object_finish_gpu(obj);
Chris Wilson1488fc02012-04-24 15:47:31 +01002941 if (ret)
Eric Anholt673a3942008-07-30 12:06:12 -07002942 return ret;
Chris Wilson8dc17752010-07-23 23:18:51 +01002943 /* Continue on if we fail due to EIO, the GPU is hung so we
2944 * should be safe and we need to cleanup or else we might
2945 * cause memory corruption through use-after-free.
2946 */
Chris Wilsona8198ee2011-04-13 22:04:09 +01002947
Chris Wilson1d1ef21d2014-09-09 07:02:43 +01002948 /* Throw away the active reference before moving to the unbound list */
2949 i915_gem_object_retire(obj);
2950
Daniel Vetter8b1bc9b2014-02-14 14:06:07 +01002951 if (i915_is_ggtt(vma->vm)) {
2952 i915_gem_object_finish_gtt(obj);
Chris Wilsona8198ee2011-04-13 22:04:09 +01002953
Daniel Vetter8b1bc9b2014-02-14 14:06:07 +01002954 /* release the fence reg _after_ flushing */
2955 ret = i915_gem_object_put_fence(obj);
2956 if (ret)
2957 return ret;
2958 }
Daniel Vetter96b47b62009-12-15 17:50:00 +01002959
Ben Widawsky07fe0b12013-07-31 17:00:10 -07002960 trace_i915_vma_unbind(vma);
Chris Wilsondb53a302011-02-03 11:57:46 +00002961
Ben Widawsky6f65e292013-12-06 14:10:56 -08002962 vma->unbind_vma(vma);
2963
Chris Wilson64bf9302014-02-25 14:23:28 +00002964 list_del_init(&vma->mm_list);
Ben Widawsky5cacaac2013-07-31 17:00:13 -07002965 if (i915_is_ggtt(vma->vm))
Chris Wilsone6a84462014-08-11 12:00:12 +02002966 obj->map_and_fenceable = false;
Eric Anholt673a3942008-07-30 12:06:12 -07002967
Ben Widawsky2f633152013-07-17 12:19:03 -07002968 drm_mm_remove_node(&vma->node);
2969 i915_gem_vma_destroy(vma);
2970
2971 /* Since the unbound list is global, only move to that list if
Daniel Vetterb93dab62013-08-26 11:23:47 +02002972 * no more VMAs exist. */
Armin Reese9490edb2014-07-11 10:20:07 -07002973 if (list_empty(&obj->vma_list)) {
2974 i915_gem_gtt_finish_object(obj);
Ben Widawsky2f633152013-07-17 12:19:03 -07002975 list_move_tail(&obj->global_list, &dev_priv->mm.unbound_list);
Armin Reese9490edb2014-07-11 10:20:07 -07002976 }
Eric Anholt673a3942008-07-30 12:06:12 -07002977
Chris Wilson70903c32013-12-04 09:59:09 +00002978 /* And finally now the object is completely decoupled from this vma,
2979 * we can drop its hold on the backing storage and allow it to be
2980 * reaped by the shrinker.
2981 */
2982 i915_gem_object_unpin_pages(obj);
2983
Chris Wilson88241782011-01-07 17:09:48 +00002984 return 0;
Chris Wilson54cf91d2010-11-25 18:00:26 +00002985}
2986
Ben Widawskyb2da9fe2012-04-26 16:02:58 -07002987int i915_gpu_idle(struct drm_device *dev)
Daniel Vetter4df2faf2010-02-19 11:52:00 +01002988{
Jani Nikula3e31c6c2014-03-31 14:27:16 +03002989 struct drm_i915_private *dev_priv = dev->dev_private;
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002990 struct intel_engine_cs *ring;
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002991 int ret, i;
Daniel Vetter4df2faf2010-02-19 11:52:00 +01002992
Daniel Vetter4df2faf2010-02-19 11:52:00 +01002993 /* Flush everything onto the inactive list. */
Chris Wilsonb4519512012-05-11 14:29:30 +01002994 for_each_ring(ring, dev_priv, i) {
Thomas Danielecdb5fd2014-08-20 16:29:24 +01002995 if (!i915.enable_execlists) {
2996 ret = i915_switch_context(ring, ring->default_context);
2997 if (ret)
2998 return ret;
2999 }
Ben Widawskyb6c74882012-08-14 14:35:14 -07003000
Chris Wilson3e960502012-11-27 16:22:54 +00003001 ret = intel_ring_idle(ring);
Chris Wilson1ec14ad2010-12-04 11:30:53 +00003002 if (ret)
3003 return ret;
3004 }
Zou Nan haid1b851f2010-05-21 09:08:57 +08003005
Daniel Vetter8a1a49f2010-02-11 22:29:04 +01003006 return 0;
Daniel Vetter4df2faf2010-02-19 11:52:00 +01003007}
3008
Chris Wilson9ce079e2012-04-17 15:31:30 +01003009static void i965_write_fence_reg(struct drm_device *dev, int reg,
3010 struct drm_i915_gem_object *obj)
Jesse Barnesde151cf2008-11-12 10:03:55 -08003011{
Jani Nikula3e31c6c2014-03-31 14:27:16 +03003012 struct drm_i915_private *dev_priv = dev->dev_private;
Imre Deak56c844e2013-01-07 21:47:34 +02003013 int fence_reg;
3014 int fence_pitch_shift;
Jesse Barnesde151cf2008-11-12 10:03:55 -08003015
Imre Deak56c844e2013-01-07 21:47:34 +02003016 if (INTEL_INFO(dev)->gen >= 6) {
3017 fence_reg = FENCE_REG_SANDYBRIDGE_0;
3018 fence_pitch_shift = SANDYBRIDGE_FENCE_PITCH_SHIFT;
3019 } else {
3020 fence_reg = FENCE_REG_965_0;
3021 fence_pitch_shift = I965_FENCE_PITCH_SHIFT;
3022 }
3023
Chris Wilsond18b9612013-07-10 13:36:23 +01003024 fence_reg += reg * 8;
3025
3026 /* To w/a incoherency with non-atomic 64-bit register updates,
3027 * we split the 64-bit update into two 32-bit writes. In order
3028 * for a partial fence not to be evaluated between writes, we
3029 * precede the update with write to turn off the fence register,
3030 * and only enable the fence as the last step.
3031 *
3032 * For extra levels of paranoia, we make sure each step lands
3033 * before applying the next step.
3034 */
3035 I915_WRITE(fence_reg, 0);
3036 POSTING_READ(fence_reg);
3037
Chris Wilson9ce079e2012-04-17 15:31:30 +01003038 if (obj) {
Ben Widawskyf343c5f2013-07-05 14:41:04 -07003039 u32 size = i915_gem_obj_ggtt_size(obj);
Chris Wilsond18b9612013-07-10 13:36:23 +01003040 uint64_t val;
Jesse Barnesde151cf2008-11-12 10:03:55 -08003041
Ben Widawskyf343c5f2013-07-05 14:41:04 -07003042 val = (uint64_t)((i915_gem_obj_ggtt_offset(obj) + size - 4096) &
Chris Wilson9ce079e2012-04-17 15:31:30 +01003043 0xfffff000) << 32;
Ben Widawskyf343c5f2013-07-05 14:41:04 -07003044 val |= i915_gem_obj_ggtt_offset(obj) & 0xfffff000;
Imre Deak56c844e2013-01-07 21:47:34 +02003045 val |= (uint64_t)((obj->stride / 128) - 1) << fence_pitch_shift;
Chris Wilson9ce079e2012-04-17 15:31:30 +01003046 if (obj->tiling_mode == I915_TILING_Y)
3047 val |= 1 << I965_FENCE_TILING_Y_SHIFT;
3048 val |= I965_FENCE_REG_VALID;
Daniel Vetterc6642782010-11-12 13:46:18 +00003049
Chris Wilsond18b9612013-07-10 13:36:23 +01003050 I915_WRITE(fence_reg + 4, val >> 32);
3051 POSTING_READ(fence_reg + 4);
3052
3053 I915_WRITE(fence_reg + 0, val);
3054 POSTING_READ(fence_reg);
3055 } else {
3056 I915_WRITE(fence_reg + 4, 0);
3057 POSTING_READ(fence_reg + 4);
3058 }
Jesse Barnesde151cf2008-11-12 10:03:55 -08003059}
3060
Chris Wilson9ce079e2012-04-17 15:31:30 +01003061static void i915_write_fence_reg(struct drm_device *dev, int reg,
3062 struct drm_i915_gem_object *obj)
Jesse Barnesde151cf2008-11-12 10:03:55 -08003063{
Jani Nikula3e31c6c2014-03-31 14:27:16 +03003064 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson9ce079e2012-04-17 15:31:30 +01003065 u32 val;
Jesse Barnesde151cf2008-11-12 10:03:55 -08003066
Chris Wilson9ce079e2012-04-17 15:31:30 +01003067 if (obj) {
Ben Widawskyf343c5f2013-07-05 14:41:04 -07003068 u32 size = i915_gem_obj_ggtt_size(obj);
Chris Wilson9ce079e2012-04-17 15:31:30 +01003069 int pitch_val;
3070 int tile_width;
Jesse Barnesde151cf2008-11-12 10:03:55 -08003071
Ben Widawskyf343c5f2013-07-05 14:41:04 -07003072 WARN((i915_gem_obj_ggtt_offset(obj) & ~I915_FENCE_START_MASK) ||
Chris Wilson9ce079e2012-04-17 15:31:30 +01003073 (size & -size) != size ||
Ben Widawskyf343c5f2013-07-05 14:41:04 -07003074 (i915_gem_obj_ggtt_offset(obj) & (size - 1)),
3075 "object 0x%08lx [fenceable? %d] not 1M or pot-size (0x%08x) aligned\n",
3076 i915_gem_obj_ggtt_offset(obj), obj->map_and_fenceable, size);
Chris Wilson9ce079e2012-04-17 15:31:30 +01003077
3078 if (obj->tiling_mode == I915_TILING_Y && HAS_128_BYTE_Y_TILING(dev))
3079 tile_width = 128;
3080 else
3081 tile_width = 512;
3082
3083 /* Note: pitch better be a power of two tile widths */
3084 pitch_val = obj->stride / tile_width;
3085 pitch_val = ffs(pitch_val) - 1;
3086
Ben Widawskyf343c5f2013-07-05 14:41:04 -07003087 val = i915_gem_obj_ggtt_offset(obj);
Chris Wilson9ce079e2012-04-17 15:31:30 +01003088 if (obj->tiling_mode == I915_TILING_Y)
3089 val |= 1 << I830_FENCE_TILING_Y_SHIFT;
3090 val |= I915_FENCE_SIZE_BITS(size);
3091 val |= pitch_val << I830_FENCE_PITCH_SHIFT;
3092 val |= I830_FENCE_REG_VALID;
3093 } else
3094 val = 0;
3095
3096 if (reg < 8)
3097 reg = FENCE_REG_830_0 + reg * 4;
Jesse Barnesde151cf2008-11-12 10:03:55 -08003098 else
Chris Wilson9ce079e2012-04-17 15:31:30 +01003099 reg = FENCE_REG_945_8 + (reg - 8) * 4;
Jesse Barnes0f973f22009-01-26 17:10:45 -08003100
Chris Wilson9ce079e2012-04-17 15:31:30 +01003101 I915_WRITE(reg, val);
3102 POSTING_READ(reg);
Jesse Barnesde151cf2008-11-12 10:03:55 -08003103}
3104
Chris Wilson9ce079e2012-04-17 15:31:30 +01003105static void i830_write_fence_reg(struct drm_device *dev, int reg,
3106 struct drm_i915_gem_object *obj)
Jesse Barnesde151cf2008-11-12 10:03:55 -08003107{
Jani Nikula3e31c6c2014-03-31 14:27:16 +03003108 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnesde151cf2008-11-12 10:03:55 -08003109 uint32_t val;
Jesse Barnesde151cf2008-11-12 10:03:55 -08003110
Chris Wilson9ce079e2012-04-17 15:31:30 +01003111 if (obj) {
Ben Widawskyf343c5f2013-07-05 14:41:04 -07003112 u32 size = i915_gem_obj_ggtt_size(obj);
Chris Wilson9ce079e2012-04-17 15:31:30 +01003113 uint32_t pitch_val;
Jesse Barnesde151cf2008-11-12 10:03:55 -08003114
Ben Widawskyf343c5f2013-07-05 14:41:04 -07003115 WARN((i915_gem_obj_ggtt_offset(obj) & ~I830_FENCE_START_MASK) ||
Chris Wilson9ce079e2012-04-17 15:31:30 +01003116 (size & -size) != size ||
Ben Widawskyf343c5f2013-07-05 14:41:04 -07003117 (i915_gem_obj_ggtt_offset(obj) & (size - 1)),
3118 "object 0x%08lx not 512K or pot-size 0x%08x aligned\n",
3119 i915_gem_obj_ggtt_offset(obj), size);
Eric Anholte76a16d2009-05-26 17:44:56 -07003120
Chris Wilson9ce079e2012-04-17 15:31:30 +01003121 pitch_val = obj->stride / 128;
3122 pitch_val = ffs(pitch_val) - 1;
Jesse Barnesde151cf2008-11-12 10:03:55 -08003123
Ben Widawskyf343c5f2013-07-05 14:41:04 -07003124 val = i915_gem_obj_ggtt_offset(obj);
Chris Wilson9ce079e2012-04-17 15:31:30 +01003125 if (obj->tiling_mode == I915_TILING_Y)
3126 val |= 1 << I830_FENCE_TILING_Y_SHIFT;
3127 val |= I830_FENCE_SIZE_BITS(size);
3128 val |= pitch_val << I830_FENCE_PITCH_SHIFT;
3129 val |= I830_FENCE_REG_VALID;
3130 } else
3131 val = 0;
Daniel Vetterc6642782010-11-12 13:46:18 +00003132
Chris Wilson9ce079e2012-04-17 15:31:30 +01003133 I915_WRITE(FENCE_REG_830_0 + reg * 4, val);
3134 POSTING_READ(FENCE_REG_830_0 + reg * 4);
3135}
3136
Chris Wilsond0a57782012-10-09 19:24:37 +01003137inline static bool i915_gem_object_needs_mb(struct drm_i915_gem_object *obj)
3138{
3139 return obj && obj->base.read_domains & I915_GEM_DOMAIN_GTT;
3140}
3141
Chris Wilson9ce079e2012-04-17 15:31:30 +01003142static void i915_gem_write_fence(struct drm_device *dev, int reg,
3143 struct drm_i915_gem_object *obj)
3144{
Chris Wilsond0a57782012-10-09 19:24:37 +01003145 struct drm_i915_private *dev_priv = dev->dev_private;
3146
3147 /* Ensure that all CPU reads are completed before installing a fence
3148 * and all writes before removing the fence.
3149 */
3150 if (i915_gem_object_needs_mb(dev_priv->fence_regs[reg].obj))
3151 mb();
3152
Daniel Vetter94a335d2013-07-17 14:51:28 +02003153 WARN(obj && (!obj->stride || !obj->tiling_mode),
3154 "bogus fence setup with stride: 0x%x, tiling mode: %i\n",
3155 obj->stride, obj->tiling_mode);
3156
Chris Wilson9ce079e2012-04-17 15:31:30 +01003157 switch (INTEL_INFO(dev)->gen) {
Damien Lespiau01209dd2013-02-13 15:27:25 +00003158 case 9:
Ben Widawsky5ab31332013-11-02 21:07:03 -07003159 case 8:
Chris Wilson9ce079e2012-04-17 15:31:30 +01003160 case 7:
Imre Deak56c844e2013-01-07 21:47:34 +02003161 case 6:
Chris Wilson9ce079e2012-04-17 15:31:30 +01003162 case 5:
3163 case 4: i965_write_fence_reg(dev, reg, obj); break;
3164 case 3: i915_write_fence_reg(dev, reg, obj); break;
3165 case 2: i830_write_fence_reg(dev, reg, obj); break;
Ben Widawsky7dbf9d62012-12-18 10:31:22 -08003166 default: BUG();
Chris Wilson9ce079e2012-04-17 15:31:30 +01003167 }
Chris Wilsond0a57782012-10-09 19:24:37 +01003168
3169 /* And similarly be paranoid that no direct access to this region
3170 * is reordered to before the fence is installed.
3171 */
3172 if (i915_gem_object_needs_mb(obj))
3173 mb();
Jesse Barnesde151cf2008-11-12 10:03:55 -08003174}
3175
Chris Wilson61050802012-04-17 15:31:31 +01003176static inline int fence_number(struct drm_i915_private *dev_priv,
3177 struct drm_i915_fence_reg *fence)
3178{
3179 return fence - dev_priv->fence_regs;
3180}
3181
3182static void i915_gem_object_update_fence(struct drm_i915_gem_object *obj,
3183 struct drm_i915_fence_reg *fence,
3184 bool enable)
3185{
Chris Wilson2dc8aae2013-05-22 17:08:06 +01003186 struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
Chris Wilson46a0b632013-07-10 13:36:24 +01003187 int reg = fence_number(dev_priv, fence);
Chris Wilson61050802012-04-17 15:31:31 +01003188
Chris Wilson46a0b632013-07-10 13:36:24 +01003189 i915_gem_write_fence(obj->base.dev, reg, enable ? obj : NULL);
Chris Wilson61050802012-04-17 15:31:31 +01003190
3191 if (enable) {
Chris Wilson46a0b632013-07-10 13:36:24 +01003192 obj->fence_reg = reg;
Chris Wilson61050802012-04-17 15:31:31 +01003193 fence->obj = obj;
3194 list_move_tail(&fence->lru_list, &dev_priv->mm.fence_list);
3195 } else {
3196 obj->fence_reg = I915_FENCE_REG_NONE;
3197 fence->obj = NULL;
3198 list_del_init(&fence->lru_list);
3199 }
Daniel Vetter94a335d2013-07-17 14:51:28 +02003200 obj->fence_dirty = false;
Chris Wilson61050802012-04-17 15:31:31 +01003201}
3202
Chris Wilsond9e86c02010-11-10 16:40:20 +00003203static int
Chris Wilsond0a57782012-10-09 19:24:37 +01003204i915_gem_object_wait_fence(struct drm_i915_gem_object *obj)
Chris Wilsond9e86c02010-11-10 16:40:20 +00003205{
Chris Wilson1c293ea2012-04-17 15:31:27 +01003206 if (obj->last_fenced_seqno) {
Chris Wilson86d5bc32012-07-20 12:41:04 +01003207 int ret = i915_wait_seqno(obj->ring, obj->last_fenced_seqno);
Chris Wilson18991842012-04-17 15:31:29 +01003208 if (ret)
3209 return ret;
Chris Wilsond9e86c02010-11-10 16:40:20 +00003210
3211 obj->last_fenced_seqno = 0;
Chris Wilsond9e86c02010-11-10 16:40:20 +00003212 }
3213
3214 return 0;
3215}
3216
3217int
3218i915_gem_object_put_fence(struct drm_i915_gem_object *obj)
3219{
Chris Wilson61050802012-04-17 15:31:31 +01003220 struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
Chris Wilsonf9c513e2013-03-26 11:29:27 +00003221 struct drm_i915_fence_reg *fence;
Chris Wilsond9e86c02010-11-10 16:40:20 +00003222 int ret;
3223
Chris Wilsond0a57782012-10-09 19:24:37 +01003224 ret = i915_gem_object_wait_fence(obj);
Chris Wilsond9e86c02010-11-10 16:40:20 +00003225 if (ret)
3226 return ret;
3227
Chris Wilson61050802012-04-17 15:31:31 +01003228 if (obj->fence_reg == I915_FENCE_REG_NONE)
3229 return 0;
Chris Wilson1690e1e2011-12-14 13:57:08 +01003230
Chris Wilsonf9c513e2013-03-26 11:29:27 +00003231 fence = &dev_priv->fence_regs[obj->fence_reg];
3232
Daniel Vetteraff10b302014-02-14 14:06:05 +01003233 if (WARN_ON(fence->pin_count))
3234 return -EBUSY;
3235
Chris Wilson61050802012-04-17 15:31:31 +01003236 i915_gem_object_fence_lost(obj);
Chris Wilsonf9c513e2013-03-26 11:29:27 +00003237 i915_gem_object_update_fence(obj, fence, false);
Chris Wilsond9e86c02010-11-10 16:40:20 +00003238
3239 return 0;
3240}
3241
3242static struct drm_i915_fence_reg *
Chris Wilsona360bb12012-04-17 15:31:25 +01003243i915_find_fence_reg(struct drm_device *dev)
Daniel Vetterae3db242010-02-19 11:51:58 +01003244{
Daniel Vetterae3db242010-02-19 11:51:58 +01003245 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson8fe301a2012-04-17 15:31:28 +01003246 struct drm_i915_fence_reg *reg, *avail;
Chris Wilsond9e86c02010-11-10 16:40:20 +00003247 int i;
Daniel Vetterae3db242010-02-19 11:51:58 +01003248
3249 /* First try to find a free reg */
Chris Wilsond9e86c02010-11-10 16:40:20 +00003250 avail = NULL;
Daniel Vetterae3db242010-02-19 11:51:58 +01003251 for (i = dev_priv->fence_reg_start; i < dev_priv->num_fence_regs; i++) {
3252 reg = &dev_priv->fence_regs[i];
3253 if (!reg->obj)
Chris Wilsond9e86c02010-11-10 16:40:20 +00003254 return reg;
Daniel Vetterae3db242010-02-19 11:51:58 +01003255
Chris Wilson1690e1e2011-12-14 13:57:08 +01003256 if (!reg->pin_count)
Chris Wilsond9e86c02010-11-10 16:40:20 +00003257 avail = reg;
Daniel Vetterae3db242010-02-19 11:51:58 +01003258 }
3259
Chris Wilsond9e86c02010-11-10 16:40:20 +00003260 if (avail == NULL)
Chris Wilson5dce5b932014-01-20 10:17:36 +00003261 goto deadlock;
Daniel Vetterae3db242010-02-19 11:51:58 +01003262
3263 /* None available, try to steal one or wait for a user to finish */
Chris Wilsond9e86c02010-11-10 16:40:20 +00003264 list_for_each_entry(reg, &dev_priv->mm.fence_list, lru_list) {
Chris Wilson1690e1e2011-12-14 13:57:08 +01003265 if (reg->pin_count)
Daniel Vetterae3db242010-02-19 11:51:58 +01003266 continue;
3267
Chris Wilson8fe301a2012-04-17 15:31:28 +01003268 return reg;
Daniel Vetterae3db242010-02-19 11:51:58 +01003269 }
3270
Chris Wilson5dce5b932014-01-20 10:17:36 +00003271deadlock:
3272 /* Wait for completion of pending flips which consume fences */
3273 if (intel_has_pending_fb_unpin(dev))
3274 return ERR_PTR(-EAGAIN);
3275
3276 return ERR_PTR(-EDEADLK);
Daniel Vetterae3db242010-02-19 11:51:58 +01003277}
3278
Jesse Barnesde151cf2008-11-12 10:03:55 -08003279/**
Chris Wilson9a5a53b2012-03-22 15:10:00 +00003280 * i915_gem_object_get_fence - set up fencing for an object
Jesse Barnesde151cf2008-11-12 10:03:55 -08003281 * @obj: object to map through a fence reg
3282 *
3283 * When mapping objects through the GTT, userspace wants to be able to write
3284 * to them without having to worry about swizzling if the object is tiled.
Jesse Barnesde151cf2008-11-12 10:03:55 -08003285 * This function walks the fence regs looking for a free one for @obj,
3286 * stealing one if it can't find any.
3287 *
3288 * It then sets up the reg based on the object's properties: address, pitch
3289 * and tiling format.
Chris Wilson9a5a53b2012-03-22 15:10:00 +00003290 *
3291 * For an untiled surface, this removes any existing fence.
Jesse Barnesde151cf2008-11-12 10:03:55 -08003292 */
Chris Wilson8c4b8c32009-06-17 22:08:52 +01003293int
Chris Wilson06d98132012-04-17 15:31:24 +01003294i915_gem_object_get_fence(struct drm_i915_gem_object *obj)
Jesse Barnesde151cf2008-11-12 10:03:55 -08003295{
Chris Wilson05394f32010-11-08 19:18:58 +00003296 struct drm_device *dev = obj->base.dev;
Jesse Barnes79e53942008-11-07 14:24:08 -08003297 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson14415742012-04-17 15:31:33 +01003298 bool enable = obj->tiling_mode != I915_TILING_NONE;
Chris Wilsond9e86c02010-11-10 16:40:20 +00003299 struct drm_i915_fence_reg *reg;
Daniel Vetterae3db242010-02-19 11:51:58 +01003300 int ret;
Jesse Barnesde151cf2008-11-12 10:03:55 -08003301
Chris Wilson14415742012-04-17 15:31:33 +01003302 /* Have we updated the tiling parameters upon the object and so
3303 * will need to serialise the write to the associated fence register?
3304 */
Chris Wilson5d82e3e2012-04-21 16:23:23 +01003305 if (obj->fence_dirty) {
Chris Wilsond0a57782012-10-09 19:24:37 +01003306 ret = i915_gem_object_wait_fence(obj);
Chris Wilson14415742012-04-17 15:31:33 +01003307 if (ret)
3308 return ret;
3309 }
Chris Wilson9a5a53b2012-03-22 15:10:00 +00003310
Chris Wilsond9e86c02010-11-10 16:40:20 +00003311 /* Just update our place in the LRU if our fence is getting reused. */
Chris Wilson05394f32010-11-08 19:18:58 +00003312 if (obj->fence_reg != I915_FENCE_REG_NONE) {
3313 reg = &dev_priv->fence_regs[obj->fence_reg];
Chris Wilson5d82e3e2012-04-21 16:23:23 +01003314 if (!obj->fence_dirty) {
Chris Wilson14415742012-04-17 15:31:33 +01003315 list_move_tail(&reg->lru_list,
3316 &dev_priv->mm.fence_list);
3317 return 0;
3318 }
3319 } else if (enable) {
Chris Wilsone6a84462014-08-11 12:00:12 +02003320 if (WARN_ON(!obj->map_and_fenceable))
3321 return -EINVAL;
3322
Chris Wilson14415742012-04-17 15:31:33 +01003323 reg = i915_find_fence_reg(dev);
Chris Wilson5dce5b932014-01-20 10:17:36 +00003324 if (IS_ERR(reg))
3325 return PTR_ERR(reg);
Chris Wilsond9e86c02010-11-10 16:40:20 +00003326
Chris Wilson14415742012-04-17 15:31:33 +01003327 if (reg->obj) {
3328 struct drm_i915_gem_object *old = reg->obj;
3329
Chris Wilsond0a57782012-10-09 19:24:37 +01003330 ret = i915_gem_object_wait_fence(old);
Chris Wilson29c5a582011-03-17 15:23:22 +00003331 if (ret)
3332 return ret;
3333
Chris Wilson14415742012-04-17 15:31:33 +01003334 i915_gem_object_fence_lost(old);
Chris Wilson29c5a582011-03-17 15:23:22 +00003335 }
Chris Wilson14415742012-04-17 15:31:33 +01003336 } else
Eric Anholta09ba7f2009-08-29 12:49:51 -07003337 return 0;
Eric Anholta09ba7f2009-08-29 12:49:51 -07003338
Chris Wilson14415742012-04-17 15:31:33 +01003339 i915_gem_object_update_fence(obj, reg, enable);
Chris Wilson14415742012-04-17 15:31:33 +01003340
Chris Wilson9ce079e2012-04-17 15:31:30 +01003341 return 0;
Jesse Barnesde151cf2008-11-12 10:03:55 -08003342}
3343
Chris Wilson4144f9b2014-09-11 08:43:48 +01003344static bool i915_gem_valid_gtt_space(struct i915_vma *vma,
Chris Wilson42d6ab42012-07-26 11:49:32 +01003345 unsigned long cache_level)
3346{
Chris Wilson4144f9b2014-09-11 08:43:48 +01003347 struct drm_mm_node *gtt_space = &vma->node;
Chris Wilson42d6ab42012-07-26 11:49:32 +01003348 struct drm_mm_node *other;
3349
Chris Wilson4144f9b2014-09-11 08:43:48 +01003350 /*
3351 * On some machines we have to be careful when putting differing types
3352 * of snoopable memory together to avoid the prefetcher crossing memory
3353 * domains and dying. During vm initialisation, we decide whether or not
3354 * these constraints apply and set the drm_mm.color_adjust
3355 * appropriately.
Chris Wilson42d6ab42012-07-26 11:49:32 +01003356 */
Chris Wilson4144f9b2014-09-11 08:43:48 +01003357 if (vma->vm->mm.color_adjust == NULL)
Chris Wilson42d6ab42012-07-26 11:49:32 +01003358 return true;
3359
Ben Widawskyc6cfb322013-07-05 14:41:06 -07003360 if (!drm_mm_node_allocated(gtt_space))
Chris Wilson42d6ab42012-07-26 11:49:32 +01003361 return true;
3362
3363 if (list_empty(&gtt_space->node_list))
3364 return true;
3365
3366 other = list_entry(gtt_space->node_list.prev, struct drm_mm_node, node_list);
3367 if (other->allocated && !other->hole_follows && other->color != cache_level)
3368 return false;
3369
3370 other = list_entry(gtt_space->node_list.next, struct drm_mm_node, node_list);
3371 if (other->allocated && !gtt_space->hole_follows && other->color != cache_level)
3372 return false;
3373
3374 return true;
3375}
3376
Jesse Barnesde151cf2008-11-12 10:03:55 -08003377/**
Eric Anholt673a3942008-07-30 12:06:12 -07003378 * Finds free space in the GTT aperture and binds the object there.
3379 */
Daniel Vetter262de142014-02-14 14:01:20 +01003380static struct i915_vma *
Ben Widawsky07fe0b12013-07-31 17:00:10 -07003381i915_gem_object_bind_to_vm(struct drm_i915_gem_object *obj,
3382 struct i915_address_space *vm,
3383 unsigned alignment,
Chris Wilsond23db882014-05-23 08:48:08 +02003384 uint64_t flags)
Eric Anholt673a3942008-07-30 12:06:12 -07003385{
Chris Wilson05394f32010-11-08 19:18:58 +00003386 struct drm_device *dev = obj->base.dev;
Jani Nikula3e31c6c2014-03-31 14:27:16 +03003387 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter5e783302010-11-14 22:32:36 +01003388 u32 size, fence_size, fence_alignment, unfenced_alignment;
Chris Wilsond23db882014-05-23 08:48:08 +02003389 unsigned long start =
3390 flags & PIN_OFFSET_BIAS ? flags & PIN_OFFSET_MASK : 0;
3391 unsigned long end =
Daniel Vetter1ec9e262014-02-14 14:01:11 +01003392 flags & PIN_MAPPABLE ? dev_priv->gtt.mappable_end : vm->total;
Ben Widawsky2f633152013-07-17 12:19:03 -07003393 struct i915_vma *vma;
Chris Wilson07f73f62009-09-14 16:50:30 +01003394 int ret;
Eric Anholt673a3942008-07-30 12:06:12 -07003395
Chris Wilsone28f8712011-07-18 13:11:49 -07003396 fence_size = i915_gem_get_gtt_size(dev,
3397 obj->base.size,
3398 obj->tiling_mode);
3399 fence_alignment = i915_gem_get_gtt_alignment(dev,
3400 obj->base.size,
Imre Deakd865110c2013-01-07 21:47:33 +02003401 obj->tiling_mode, true);
Chris Wilsone28f8712011-07-18 13:11:49 -07003402 unfenced_alignment =
Imre Deakd865110c2013-01-07 21:47:33 +02003403 i915_gem_get_gtt_alignment(dev,
Daniel Vetter1ec9e262014-02-14 14:01:11 +01003404 obj->base.size,
3405 obj->tiling_mode, false);
Chris Wilsona00b10c2010-09-24 21:15:47 +01003406
Eric Anholt673a3942008-07-30 12:06:12 -07003407 if (alignment == 0)
Daniel Vetter1ec9e262014-02-14 14:01:11 +01003408 alignment = flags & PIN_MAPPABLE ? fence_alignment :
Daniel Vetter5e783302010-11-14 22:32:36 +01003409 unfenced_alignment;
Daniel Vetter1ec9e262014-02-14 14:01:11 +01003410 if (flags & PIN_MAPPABLE && alignment & (fence_alignment - 1)) {
Chris Wilsonbd9b6a42014-02-10 09:03:50 +00003411 DRM_DEBUG("Invalid object alignment requested %u\n", alignment);
Daniel Vetter262de142014-02-14 14:01:20 +01003412 return ERR_PTR(-EINVAL);
Eric Anholt673a3942008-07-30 12:06:12 -07003413 }
3414
Daniel Vetter1ec9e262014-02-14 14:01:11 +01003415 size = flags & PIN_MAPPABLE ? fence_size : obj->base.size;
Chris Wilsona00b10c2010-09-24 21:15:47 +01003416
Chris Wilson654fc602010-05-27 13:18:21 +01003417 /* If the object is bigger than the entire aperture, reject it early
3418 * before evicting everything in a vain attempt to find space.
3419 */
Chris Wilsond23db882014-05-23 08:48:08 +02003420 if (obj->base.size > end) {
3421 DRM_DEBUG("Attempting to bind an object larger than the aperture: object=%zd > %s aperture=%lu\n",
Chris Wilsona36689c2013-05-21 16:58:49 +01003422 obj->base.size,
Daniel Vetter1ec9e262014-02-14 14:01:11 +01003423 flags & PIN_MAPPABLE ? "mappable" : "total",
Chris Wilsond23db882014-05-23 08:48:08 +02003424 end);
Daniel Vetter262de142014-02-14 14:01:20 +01003425 return ERR_PTR(-E2BIG);
Chris Wilson654fc602010-05-27 13:18:21 +01003426 }
3427
Chris Wilson37e680a2012-06-07 15:38:42 +01003428 ret = i915_gem_object_get_pages(obj);
Chris Wilson6c085a72012-08-20 11:40:46 +02003429 if (ret)
Daniel Vetter262de142014-02-14 14:01:20 +01003430 return ERR_PTR(ret);
Chris Wilson6c085a72012-08-20 11:40:46 +02003431
Chris Wilsonfbdda6f2012-11-20 10:45:16 +00003432 i915_gem_object_pin_pages(obj);
3433
Ben Widawskyaccfef22013-08-14 11:38:35 +02003434 vma = i915_gem_obj_lookup_or_create_vma(obj, vm);
Daniel Vetter262de142014-02-14 14:01:20 +01003435 if (IS_ERR(vma))
Daniel Vetterbc6bc152013-07-22 12:12:38 +02003436 goto err_unpin;
Ben Widawsky2f633152013-07-17 12:19:03 -07003437
Ben Widawsky0a9ae0d2013-05-25 12:26:35 -07003438search_free:
Ben Widawsky07fe0b12013-07-31 17:00:10 -07003439 ret = drm_mm_insert_node_in_range_generic(&vm->mm, &vma->node,
Ben Widawsky0a9ae0d2013-05-25 12:26:35 -07003440 size, alignment,
Chris Wilsond23db882014-05-23 08:48:08 +02003441 obj->cache_level,
3442 start, end,
Lauri Kasanen62347f92014-04-02 20:03:57 +03003443 DRM_MM_SEARCH_DEFAULT,
3444 DRM_MM_CREATE_DEFAULT);
Chris Wilsondc9dd7a2012-12-07 20:37:07 +00003445 if (ret) {
Ben Widawskyf6cd1f12013-07-31 17:00:11 -07003446 ret = i915_gem_evict_something(dev, vm, size, alignment,
Chris Wilsond23db882014-05-23 08:48:08 +02003447 obj->cache_level,
3448 start, end,
3449 flags);
Chris Wilsondc9dd7a2012-12-07 20:37:07 +00003450 if (ret == 0)
3451 goto search_free;
Chris Wilson97311292009-09-21 00:22:34 +01003452
Daniel Vetterbc6bc152013-07-22 12:12:38 +02003453 goto err_free_vma;
Chris Wilsondc9dd7a2012-12-07 20:37:07 +00003454 }
Chris Wilson4144f9b2014-09-11 08:43:48 +01003455 if (WARN_ON(!i915_gem_valid_gtt_space(vma, obj->cache_level))) {
Ben Widawsky2f633152013-07-17 12:19:03 -07003456 ret = -EINVAL;
Daniel Vetterbc6bc152013-07-22 12:12:38 +02003457 goto err_remove_node;
Eric Anholt673a3942008-07-30 12:06:12 -07003458 }
3459
Daniel Vetter74163902012-02-15 23:50:21 +01003460 ret = i915_gem_gtt_prepare_object(obj);
Ben Widawsky2f633152013-07-17 12:19:03 -07003461 if (ret)
Daniel Vetterbc6bc152013-07-22 12:12:38 +02003462 goto err_remove_node;
Eric Anholt673a3942008-07-30 12:06:12 -07003463
Ben Widawsky35c20a62013-05-31 11:28:48 -07003464 list_move_tail(&obj->global_list, &dev_priv->mm.bound_list);
Ben Widawskyca191b12013-07-31 17:00:14 -07003465 list_add_tail(&vma->mm_list, &vm->inactive_list);
Chris Wilsonbf1a1092010-08-07 11:01:20 +01003466
Ben Widawsky4bd561b2013-08-13 18:09:07 -07003467 if (i915_is_ggtt(vm)) {
3468 bool mappable, fenceable;
Chris Wilsona00b10c2010-09-24 21:15:47 +01003469
Daniel Vetter49987092013-08-14 10:21:23 +02003470 fenceable = (vma->node.size == fence_size &&
3471 (vma->node.start & (fence_alignment - 1)) == 0);
Chris Wilsona00b10c2010-09-24 21:15:47 +01003472
Daniel Vetter49987092013-08-14 10:21:23 +02003473 mappable = (vma->node.start + obj->base.size <=
3474 dev_priv->gtt.mappable_end);
Ben Widawsky4bd561b2013-08-13 18:09:07 -07003475
Ben Widawsky5cacaac2013-07-31 17:00:13 -07003476 obj->map_and_fenceable = mappable && fenceable;
Ben Widawsky4bd561b2013-08-13 18:09:07 -07003477 }
Daniel Vetter75e9e912010-11-04 17:11:09 +01003478
Daniel Vetter1ec9e262014-02-14 14:01:11 +01003479 WARN_ON(flags & PIN_MAPPABLE && !obj->map_and_fenceable);
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003480
Daniel Vetter1ec9e262014-02-14 14:01:11 +01003481 trace_i915_vma_bind(vma, flags);
Daniel Vetter8ea99c92014-02-14 14:01:21 +01003482 vma->bind_vma(vma, obj->cache_level,
3483 flags & (PIN_MAPPABLE | PIN_GLOBAL) ? GLOBAL_BIND : 0);
3484
Daniel Vetter262de142014-02-14 14:01:20 +01003485 return vma;
Ben Widawsky2f633152013-07-17 12:19:03 -07003486
Daniel Vetterbc6bc152013-07-22 12:12:38 +02003487err_remove_node:
Dan Carpenter6286ef92013-07-19 08:46:27 +03003488 drm_mm_remove_node(&vma->node);
Daniel Vetterbc6bc152013-07-22 12:12:38 +02003489err_free_vma:
Ben Widawsky2f633152013-07-17 12:19:03 -07003490 i915_gem_vma_destroy(vma);
Daniel Vetter262de142014-02-14 14:01:20 +01003491 vma = ERR_PTR(ret);
Daniel Vetterbc6bc152013-07-22 12:12:38 +02003492err_unpin:
Ben Widawsky2f633152013-07-17 12:19:03 -07003493 i915_gem_object_unpin_pages(obj);
Daniel Vetter262de142014-02-14 14:01:20 +01003494 return vma;
Eric Anholt673a3942008-07-30 12:06:12 -07003495}
3496
Chris Wilson000433b2013-08-08 14:41:09 +01003497bool
Chris Wilson2c225692013-08-09 12:26:45 +01003498i915_gem_clflush_object(struct drm_i915_gem_object *obj,
3499 bool force)
Eric Anholt673a3942008-07-30 12:06:12 -07003500{
Eric Anholt673a3942008-07-30 12:06:12 -07003501 /* If we don't have a page list set up, then we're not pinned
3502 * to GPU, and we can ignore the cache flush because it'll happen
3503 * again at bind time.
3504 */
Chris Wilson05394f32010-11-08 19:18:58 +00003505 if (obj->pages == NULL)
Chris Wilson000433b2013-08-08 14:41:09 +01003506 return false;
Eric Anholt673a3942008-07-30 12:06:12 -07003507
Imre Deak769ce462013-02-13 21:56:05 +02003508 /*
3509 * Stolen memory is always coherent with the GPU as it is explicitly
3510 * marked as wc by the system, or the system is cache-coherent.
3511 */
3512 if (obj->stolen)
Chris Wilson000433b2013-08-08 14:41:09 +01003513 return false;
Imre Deak769ce462013-02-13 21:56:05 +02003514
Chris Wilson9c23f7f2011-03-29 16:59:52 -07003515 /* If the GPU is snooping the contents of the CPU cache,
3516 * we do not need to manually clear the CPU cache lines. However,
3517 * the caches are only snooped when the render cache is
3518 * flushed/invalidated. As we always have to emit invalidations
3519 * and flushes when moving into and out of the RENDER domain, correct
3520 * snooping behaviour occurs naturally as the result of our domain
3521 * tracking.
3522 */
Chris Wilson2c225692013-08-09 12:26:45 +01003523 if (!force && cpu_cache_is_coherent(obj->base.dev, obj->cache_level))
Chris Wilson000433b2013-08-08 14:41:09 +01003524 return false;
Chris Wilson9c23f7f2011-03-29 16:59:52 -07003525
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003526 trace_i915_gem_object_clflush(obj);
Chris Wilson9da3da62012-06-01 15:20:22 +01003527 drm_clflush_sg(obj->pages);
Chris Wilson000433b2013-08-08 14:41:09 +01003528
3529 return true;
Eric Anholte47c68e2008-11-14 13:35:19 -08003530}
3531
3532/** Flushes the GTT write domain for the object if it's dirty. */
3533static void
Chris Wilson05394f32010-11-08 19:18:58 +00003534i915_gem_object_flush_gtt_write_domain(struct drm_i915_gem_object *obj)
Eric Anholte47c68e2008-11-14 13:35:19 -08003535{
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003536 uint32_t old_write_domain;
3537
Chris Wilson05394f32010-11-08 19:18:58 +00003538 if (obj->base.write_domain != I915_GEM_DOMAIN_GTT)
Eric Anholte47c68e2008-11-14 13:35:19 -08003539 return;
3540
Chris Wilson63256ec2011-01-04 18:42:07 +00003541 /* No actual flushing is required for the GTT write domain. Writes
Eric Anholte47c68e2008-11-14 13:35:19 -08003542 * to it immediately go to main memory as far as we know, so there's
3543 * no chipset flush. It also doesn't land in render cache.
Chris Wilson63256ec2011-01-04 18:42:07 +00003544 *
3545 * However, we do have to enforce the order so that all writes through
3546 * the GTT land before any writes to the device, such as updates to
3547 * the GATT itself.
Eric Anholte47c68e2008-11-14 13:35:19 -08003548 */
Chris Wilson63256ec2011-01-04 18:42:07 +00003549 wmb();
3550
Chris Wilson05394f32010-11-08 19:18:58 +00003551 old_write_domain = obj->base.write_domain;
3552 obj->base.write_domain = 0;
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003553
Daniel Vetterf99d7062014-06-19 16:01:59 +02003554 intel_fb_obj_flush(obj, false);
3555
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003556 trace_i915_gem_object_change_domain(obj,
Chris Wilson05394f32010-11-08 19:18:58 +00003557 obj->base.read_domains,
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003558 old_write_domain);
Eric Anholte47c68e2008-11-14 13:35:19 -08003559}
3560
3561/** Flushes the CPU write domain for the object if it's dirty. */
3562static void
Chris Wilson2c225692013-08-09 12:26:45 +01003563i915_gem_object_flush_cpu_write_domain(struct drm_i915_gem_object *obj,
3564 bool force)
Eric Anholte47c68e2008-11-14 13:35:19 -08003565{
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003566 uint32_t old_write_domain;
Eric Anholte47c68e2008-11-14 13:35:19 -08003567
Chris Wilson05394f32010-11-08 19:18:58 +00003568 if (obj->base.write_domain != I915_GEM_DOMAIN_CPU)
Eric Anholte47c68e2008-11-14 13:35:19 -08003569 return;
3570
Chris Wilson000433b2013-08-08 14:41:09 +01003571 if (i915_gem_clflush_object(obj, force))
3572 i915_gem_chipset_flush(obj->base.dev);
3573
Chris Wilson05394f32010-11-08 19:18:58 +00003574 old_write_domain = obj->base.write_domain;
3575 obj->base.write_domain = 0;
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003576
Daniel Vetterf99d7062014-06-19 16:01:59 +02003577 intel_fb_obj_flush(obj, false);
3578
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003579 trace_i915_gem_object_change_domain(obj,
Chris Wilson05394f32010-11-08 19:18:58 +00003580 obj->base.read_domains,
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003581 old_write_domain);
Eric Anholte47c68e2008-11-14 13:35:19 -08003582}
3583
Eric Anholt2ef7eea2008-11-10 10:53:25 -08003584/**
3585 * Moves a single object to the GTT read, and possibly write domain.
3586 *
3587 * This function returns when the move is complete, including waiting on
3588 * flushes to occur.
3589 */
Jesse Barnes79e53942008-11-07 14:24:08 -08003590int
Chris Wilson20217462010-11-23 15:26:33 +00003591i915_gem_object_set_to_gtt_domain(struct drm_i915_gem_object *obj, bool write)
Eric Anholt2ef7eea2008-11-10 10:53:25 -08003592{
Jani Nikula3e31c6c2014-03-31 14:27:16 +03003593 struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
Chris Wilsondc8cd1e2014-08-09 17:37:22 +01003594 struct i915_vma *vma = i915_gem_obj_to_ggtt(obj);
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003595 uint32_t old_write_domain, old_read_domains;
Eric Anholte47c68e2008-11-14 13:35:19 -08003596 int ret;
Eric Anholt2ef7eea2008-11-10 10:53:25 -08003597
Eric Anholt02354392008-11-26 13:58:13 -08003598 /* Not valid to be called on unbound objects. */
Chris Wilsondc8cd1e2014-08-09 17:37:22 +01003599 if (vma == NULL)
Eric Anholt02354392008-11-26 13:58:13 -08003600 return -EINVAL;
3601
Chris Wilson8d7e3de2011-02-07 15:23:02 +00003602 if (obj->base.write_domain == I915_GEM_DOMAIN_GTT)
3603 return 0;
3604
Chris Wilson0201f1e2012-07-20 12:41:01 +01003605 ret = i915_gem_object_wait_rendering(obj, !write);
Chris Wilson88241782011-01-07 17:09:48 +00003606 if (ret)
3607 return ret;
3608
Chris Wilsonc8725f32014-03-17 12:21:55 +00003609 i915_gem_object_retire(obj);
Chris Wilson2c225692013-08-09 12:26:45 +01003610 i915_gem_object_flush_cpu_write_domain(obj, false);
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003611
Chris Wilsond0a57782012-10-09 19:24:37 +01003612 /* Serialise direct access to this object with the barriers for
3613 * coherent writes from the GPU, by effectively invalidating the
3614 * GTT domain upon first access.
3615 */
3616 if ((obj->base.read_domains & I915_GEM_DOMAIN_GTT) == 0)
3617 mb();
3618
Chris Wilson05394f32010-11-08 19:18:58 +00003619 old_write_domain = obj->base.write_domain;
3620 old_read_domains = obj->base.read_domains;
Eric Anholt2ef7eea2008-11-10 10:53:25 -08003621
Eric Anholt2ef7eea2008-11-10 10:53:25 -08003622 /* It should now be out of any other write domains, and we can update
3623 * the domain values for our changes.
3624 */
Chris Wilson05394f32010-11-08 19:18:58 +00003625 BUG_ON((obj->base.write_domain & ~I915_GEM_DOMAIN_GTT) != 0);
3626 obj->base.read_domains |= I915_GEM_DOMAIN_GTT;
Eric Anholte47c68e2008-11-14 13:35:19 -08003627 if (write) {
Chris Wilson05394f32010-11-08 19:18:58 +00003628 obj->base.read_domains = I915_GEM_DOMAIN_GTT;
3629 obj->base.write_domain = I915_GEM_DOMAIN_GTT;
3630 obj->dirty = 1;
Eric Anholte47c68e2008-11-14 13:35:19 -08003631 }
3632
Daniel Vetterf99d7062014-06-19 16:01:59 +02003633 if (write)
3634 intel_fb_obj_invalidate(obj, NULL);
3635
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003636 trace_i915_gem_object_change_domain(obj,
3637 old_read_domains,
3638 old_write_domain);
3639
Chris Wilson8325a092012-04-24 15:52:35 +01003640 /* And bump the LRU for this access */
Chris Wilsondc8cd1e2014-08-09 17:37:22 +01003641 if (i915_gem_object_is_inactive(obj))
3642 list_move_tail(&vma->mm_list,
3643 &dev_priv->gtt.base.inactive_list);
Chris Wilson8325a092012-04-24 15:52:35 +01003644
Eric Anholte47c68e2008-11-14 13:35:19 -08003645 return 0;
3646}
3647
Chris Wilsone4ffd172011-04-04 09:44:39 +01003648int i915_gem_object_set_cache_level(struct drm_i915_gem_object *obj,
3649 enum i915_cache_level cache_level)
3650{
Daniel Vetter7bddb012012-02-09 17:15:47 +01003651 struct drm_device *dev = obj->base.dev;
Chris Wilsondf6f7832014-03-21 07:40:56 +00003652 struct i915_vma *vma, *next;
Chris Wilsone4ffd172011-04-04 09:44:39 +01003653 int ret;
3654
3655 if (obj->cache_level == cache_level)
3656 return 0;
3657
Ben Widawskyd7f46fc2013-12-06 14:10:55 -08003658 if (i915_gem_obj_is_pinned(obj)) {
Chris Wilsone4ffd172011-04-04 09:44:39 +01003659 DRM_DEBUG("can not change the cache level of pinned objects\n");
3660 return -EBUSY;
3661 }
3662
Chris Wilsondf6f7832014-03-21 07:40:56 +00003663 list_for_each_entry_safe(vma, next, &obj->vma_list, vma_link) {
Chris Wilson4144f9b2014-09-11 08:43:48 +01003664 if (!i915_gem_valid_gtt_space(vma, cache_level)) {
Ben Widawsky07fe0b12013-07-31 17:00:10 -07003665 ret = i915_vma_unbind(vma);
Ben Widawsky3089c6f2013-07-31 17:00:03 -07003666 if (ret)
3667 return ret;
Ben Widawsky3089c6f2013-07-31 17:00:03 -07003668 }
Chris Wilson42d6ab42012-07-26 11:49:32 +01003669 }
3670
Ben Widawsky3089c6f2013-07-31 17:00:03 -07003671 if (i915_gem_obj_bound_any(obj)) {
Chris Wilsone4ffd172011-04-04 09:44:39 +01003672 ret = i915_gem_object_finish_gpu(obj);
3673 if (ret)
3674 return ret;
3675
3676 i915_gem_object_finish_gtt(obj);
3677
3678 /* Before SandyBridge, you could not use tiling or fence
3679 * registers with snooped memory, so relinquish any fences
3680 * currently pointing to our region in the aperture.
3681 */
Chris Wilson42d6ab42012-07-26 11:49:32 +01003682 if (INTEL_INFO(dev)->gen < 6) {
Chris Wilsone4ffd172011-04-04 09:44:39 +01003683 ret = i915_gem_object_put_fence(obj);
3684 if (ret)
3685 return ret;
3686 }
3687
Ben Widawsky6f65e292013-12-06 14:10:56 -08003688 list_for_each_entry(vma, &obj->vma_list, vma_link)
Daniel Vetter8ea99c92014-02-14 14:01:21 +01003689 if (drm_mm_node_allocated(&vma->node))
3690 vma->bind_vma(vma, cache_level,
3691 obj->has_global_gtt_mapping ? GLOBAL_BIND : 0);
Chris Wilsone4ffd172011-04-04 09:44:39 +01003692 }
3693
Chris Wilson2c225692013-08-09 12:26:45 +01003694 list_for_each_entry(vma, &obj->vma_list, vma_link)
3695 vma->node.color = cache_level;
3696 obj->cache_level = cache_level;
3697
3698 if (cpu_write_needs_clflush(obj)) {
Chris Wilsone4ffd172011-04-04 09:44:39 +01003699 u32 old_read_domains, old_write_domain;
3700
3701 /* If we're coming from LLC cached, then we haven't
3702 * actually been tracking whether the data is in the
3703 * CPU cache or not, since we only allow one bit set
3704 * in obj->write_domain and have been skipping the clflushes.
3705 * Just set it to the CPU cache for now.
3706 */
Chris Wilsonc8725f32014-03-17 12:21:55 +00003707 i915_gem_object_retire(obj);
Chris Wilsone4ffd172011-04-04 09:44:39 +01003708 WARN_ON(obj->base.write_domain & ~I915_GEM_DOMAIN_CPU);
Chris Wilsone4ffd172011-04-04 09:44:39 +01003709
3710 old_read_domains = obj->base.read_domains;
3711 old_write_domain = obj->base.write_domain;
3712
3713 obj->base.read_domains = I915_GEM_DOMAIN_CPU;
3714 obj->base.write_domain = I915_GEM_DOMAIN_CPU;
3715
3716 trace_i915_gem_object_change_domain(obj,
3717 old_read_domains,
3718 old_write_domain);
3719 }
3720
Chris Wilsone4ffd172011-04-04 09:44:39 +01003721 return 0;
3722}
3723
Ben Widawsky199adf42012-09-21 17:01:20 -07003724int i915_gem_get_caching_ioctl(struct drm_device *dev, void *data,
3725 struct drm_file *file)
Chris Wilsone6994ae2012-07-10 10:27:08 +01003726{
Ben Widawsky199adf42012-09-21 17:01:20 -07003727 struct drm_i915_gem_caching *args = data;
Chris Wilsone6994ae2012-07-10 10:27:08 +01003728 struct drm_i915_gem_object *obj;
3729 int ret;
3730
3731 ret = i915_mutex_lock_interruptible(dev);
3732 if (ret)
3733 return ret;
3734
3735 obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->handle));
3736 if (&obj->base == NULL) {
3737 ret = -ENOENT;
3738 goto unlock;
3739 }
3740
Chris Wilson651d7942013-08-08 14:41:10 +01003741 switch (obj->cache_level) {
3742 case I915_CACHE_LLC:
3743 case I915_CACHE_L3_LLC:
3744 args->caching = I915_CACHING_CACHED;
3745 break;
3746
Chris Wilson4257d3b2013-08-08 14:41:11 +01003747 case I915_CACHE_WT:
3748 args->caching = I915_CACHING_DISPLAY;
3749 break;
3750
Chris Wilson651d7942013-08-08 14:41:10 +01003751 default:
3752 args->caching = I915_CACHING_NONE;
3753 break;
3754 }
Chris Wilsone6994ae2012-07-10 10:27:08 +01003755
3756 drm_gem_object_unreference(&obj->base);
3757unlock:
3758 mutex_unlock(&dev->struct_mutex);
3759 return ret;
3760}
3761
Ben Widawsky199adf42012-09-21 17:01:20 -07003762int i915_gem_set_caching_ioctl(struct drm_device *dev, void *data,
3763 struct drm_file *file)
Chris Wilsone6994ae2012-07-10 10:27:08 +01003764{
Ben Widawsky199adf42012-09-21 17:01:20 -07003765 struct drm_i915_gem_caching *args = data;
Chris Wilsone6994ae2012-07-10 10:27:08 +01003766 struct drm_i915_gem_object *obj;
3767 enum i915_cache_level level;
3768 int ret;
3769
Ben Widawsky199adf42012-09-21 17:01:20 -07003770 switch (args->caching) {
3771 case I915_CACHING_NONE:
Chris Wilsone6994ae2012-07-10 10:27:08 +01003772 level = I915_CACHE_NONE;
3773 break;
Ben Widawsky199adf42012-09-21 17:01:20 -07003774 case I915_CACHING_CACHED:
Chris Wilsone6994ae2012-07-10 10:27:08 +01003775 level = I915_CACHE_LLC;
3776 break;
Chris Wilson4257d3b2013-08-08 14:41:11 +01003777 case I915_CACHING_DISPLAY:
3778 level = HAS_WT(dev) ? I915_CACHE_WT : I915_CACHE_NONE;
3779 break;
Chris Wilsone6994ae2012-07-10 10:27:08 +01003780 default:
3781 return -EINVAL;
3782 }
3783
Ben Widawsky3bc29132012-09-26 16:15:20 -07003784 ret = i915_mutex_lock_interruptible(dev);
3785 if (ret)
3786 return ret;
3787
Chris Wilsone6994ae2012-07-10 10:27:08 +01003788 obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->handle));
3789 if (&obj->base == NULL) {
3790 ret = -ENOENT;
3791 goto unlock;
3792 }
3793
3794 ret = i915_gem_object_set_cache_level(obj, level);
3795
3796 drm_gem_object_unreference(&obj->base);
3797unlock:
3798 mutex_unlock(&dev->struct_mutex);
3799 return ret;
3800}
3801
Chris Wilsoncc98b412013-08-09 12:25:09 +01003802static bool is_pin_display(struct drm_i915_gem_object *obj)
3803{
Oscar Mateo19656432014-05-16 14:20:43 +01003804 struct i915_vma *vma;
3805
Oscar Mateo19656432014-05-16 14:20:43 +01003806 vma = i915_gem_obj_to_ggtt(obj);
3807 if (!vma)
3808 return false;
3809
Chris Wilsoncc98b412013-08-09 12:25:09 +01003810 /* There are 3 sources that pin objects:
3811 * 1. The display engine (scanouts, sprites, cursors);
3812 * 2. Reservations for execbuffer;
3813 * 3. The user.
3814 *
3815 * We can ignore reservations as we hold the struct_mutex and
3816 * are only called outside of the reservation path. The user
3817 * can only increment pin_count once, and so if after
3818 * subtracting the potential reference by the user, any pin_count
3819 * remains, it must be due to another use by the display engine.
3820 */
Oscar Mateo19656432014-05-16 14:20:43 +01003821 return vma->pin_count - !!obj->user_pin_count;
Chris Wilsoncc98b412013-08-09 12:25:09 +01003822}
3823
Zhenyu Wangb9241ea2009-11-25 13:09:39 +08003824/*
Chris Wilson2da3b9b2011-04-14 09:41:17 +01003825 * Prepare buffer for display plane (scanout, cursors, etc).
3826 * Can be called from an uninterruptible phase (modesetting) and allows
3827 * any flushes to be pipelined (for pageflips).
Zhenyu Wangb9241ea2009-11-25 13:09:39 +08003828 */
3829int
Chris Wilson2da3b9b2011-04-14 09:41:17 +01003830i915_gem_object_pin_to_display_plane(struct drm_i915_gem_object *obj,
3831 u32 alignment,
Oscar Mateoa4872ba2014-05-22 14:13:33 +01003832 struct intel_engine_cs *pipelined)
Zhenyu Wangb9241ea2009-11-25 13:09:39 +08003833{
Chris Wilson2da3b9b2011-04-14 09:41:17 +01003834 u32 old_read_domains, old_write_domain;
Oscar Mateo19656432014-05-16 14:20:43 +01003835 bool was_pin_display;
Zhenyu Wangb9241ea2009-11-25 13:09:39 +08003836 int ret;
3837
Chris Wilson0be73282010-12-06 14:36:27 +00003838 if (pipelined != obj->ring) {
Ben Widawsky2911a352012-04-05 14:47:36 -07003839 ret = i915_gem_object_sync(obj, pipelined);
3840 if (ret)
Zhenyu Wangb9241ea2009-11-25 13:09:39 +08003841 return ret;
3842 }
3843
Chris Wilsoncc98b412013-08-09 12:25:09 +01003844 /* Mark the pin_display early so that we account for the
3845 * display coherency whilst setting up the cache domains.
3846 */
Oscar Mateo19656432014-05-16 14:20:43 +01003847 was_pin_display = obj->pin_display;
Chris Wilsoncc98b412013-08-09 12:25:09 +01003848 obj->pin_display = true;
3849
Eric Anholta7ef0642011-03-29 16:59:54 -07003850 /* The display engine is not coherent with the LLC cache on gen6. As
3851 * a result, we make sure that the pinning that is about to occur is
3852 * done with uncached PTEs. This is lowest common denominator for all
3853 * chipsets.
3854 *
3855 * However for gen6+, we could do better by using the GFDT bit instead
3856 * of uncaching, which would allow us to flush all the LLC-cached data
3857 * with that bit in the PTE to main memory with just one PIPE_CONTROL.
3858 */
Chris Wilson651d7942013-08-08 14:41:10 +01003859 ret = i915_gem_object_set_cache_level(obj,
3860 HAS_WT(obj->base.dev) ? I915_CACHE_WT : I915_CACHE_NONE);
Eric Anholta7ef0642011-03-29 16:59:54 -07003861 if (ret)
Chris Wilsoncc98b412013-08-09 12:25:09 +01003862 goto err_unpin_display;
Eric Anholta7ef0642011-03-29 16:59:54 -07003863
Chris Wilson2da3b9b2011-04-14 09:41:17 +01003864 /* As the user may map the buffer once pinned in the display plane
3865 * (e.g. libkms for the bootup splash), we have to ensure that we
3866 * always use map_and_fenceable for all scanout buffers.
3867 */
Daniel Vetter1ec9e262014-02-14 14:01:11 +01003868 ret = i915_gem_obj_ggtt_pin(obj, alignment, PIN_MAPPABLE);
Chris Wilson2da3b9b2011-04-14 09:41:17 +01003869 if (ret)
Chris Wilsoncc98b412013-08-09 12:25:09 +01003870 goto err_unpin_display;
Chris Wilson2da3b9b2011-04-14 09:41:17 +01003871
Chris Wilson2c225692013-08-09 12:26:45 +01003872 i915_gem_object_flush_cpu_write_domain(obj, true);
Chris Wilsonb118c1e2010-05-27 13:18:14 +01003873
Chris Wilson2da3b9b2011-04-14 09:41:17 +01003874 old_write_domain = obj->base.write_domain;
Chris Wilson05394f32010-11-08 19:18:58 +00003875 old_read_domains = obj->base.read_domains;
Chris Wilson2da3b9b2011-04-14 09:41:17 +01003876
3877 /* It should now be out of any other write domains, and we can update
3878 * the domain values for our changes.
3879 */
Chris Wilsone5f1d962012-07-20 12:41:00 +01003880 obj->base.write_domain = 0;
Chris Wilson05394f32010-11-08 19:18:58 +00003881 obj->base.read_domains |= I915_GEM_DOMAIN_GTT;
Zhenyu Wangb9241ea2009-11-25 13:09:39 +08003882
3883 trace_i915_gem_object_change_domain(obj,
3884 old_read_domains,
Chris Wilson2da3b9b2011-04-14 09:41:17 +01003885 old_write_domain);
Zhenyu Wangb9241ea2009-11-25 13:09:39 +08003886
3887 return 0;
Chris Wilsoncc98b412013-08-09 12:25:09 +01003888
3889err_unpin_display:
Oscar Mateo19656432014-05-16 14:20:43 +01003890 WARN_ON(was_pin_display != is_pin_display(obj));
3891 obj->pin_display = was_pin_display;
Chris Wilsoncc98b412013-08-09 12:25:09 +01003892 return ret;
3893}
3894
3895void
3896i915_gem_object_unpin_from_display_plane(struct drm_i915_gem_object *obj)
3897{
Ben Widawskyd7f46fc2013-12-06 14:10:55 -08003898 i915_gem_object_ggtt_unpin(obj);
Chris Wilsoncc98b412013-08-09 12:25:09 +01003899 obj->pin_display = is_pin_display(obj);
Zhenyu Wangb9241ea2009-11-25 13:09:39 +08003900}
3901
Chris Wilson85345512010-11-13 09:49:11 +00003902int
Chris Wilsona8198ee2011-04-13 22:04:09 +01003903i915_gem_object_finish_gpu(struct drm_i915_gem_object *obj)
Chris Wilson85345512010-11-13 09:49:11 +00003904{
Chris Wilson88241782011-01-07 17:09:48 +00003905 int ret;
3906
Chris Wilsona8198ee2011-04-13 22:04:09 +01003907 if ((obj->base.read_domains & I915_GEM_GPU_DOMAINS) == 0)
Chris Wilson85345512010-11-13 09:49:11 +00003908 return 0;
3909
Chris Wilson0201f1e2012-07-20 12:41:01 +01003910 ret = i915_gem_object_wait_rendering(obj, false);
Chris Wilsonc501ae72011-12-14 13:57:23 +01003911 if (ret)
3912 return ret;
3913
Chris Wilsona8198ee2011-04-13 22:04:09 +01003914 /* Ensure that we invalidate the GPU's caches and TLBs. */
3915 obj->base.read_domains &= ~I915_GEM_GPU_DOMAINS;
Chris Wilsonc501ae72011-12-14 13:57:23 +01003916 return 0;
Chris Wilson85345512010-11-13 09:49:11 +00003917}
3918
Eric Anholte47c68e2008-11-14 13:35:19 -08003919/**
3920 * Moves a single object to the CPU read, and possibly write domain.
3921 *
3922 * This function returns when the move is complete, including waiting on
3923 * flushes to occur.
3924 */
Chris Wilsondabdfe02012-03-26 10:10:27 +02003925int
Chris Wilson919926a2010-11-12 13:42:53 +00003926i915_gem_object_set_to_cpu_domain(struct drm_i915_gem_object *obj, bool write)
Eric Anholte47c68e2008-11-14 13:35:19 -08003927{
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003928 uint32_t old_write_domain, old_read_domains;
Eric Anholte47c68e2008-11-14 13:35:19 -08003929 int ret;
3930
Chris Wilson8d7e3de2011-02-07 15:23:02 +00003931 if (obj->base.write_domain == I915_GEM_DOMAIN_CPU)
3932 return 0;
3933
Chris Wilson0201f1e2012-07-20 12:41:01 +01003934 ret = i915_gem_object_wait_rendering(obj, !write);
Chris Wilson88241782011-01-07 17:09:48 +00003935 if (ret)
3936 return ret;
3937
Chris Wilsonc8725f32014-03-17 12:21:55 +00003938 i915_gem_object_retire(obj);
Eric Anholte47c68e2008-11-14 13:35:19 -08003939 i915_gem_object_flush_gtt_write_domain(obj);
3940
Chris Wilson05394f32010-11-08 19:18:58 +00003941 old_write_domain = obj->base.write_domain;
3942 old_read_domains = obj->base.read_domains;
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003943
Eric Anholte47c68e2008-11-14 13:35:19 -08003944 /* Flush the CPU cache if it's still invalid. */
Chris Wilson05394f32010-11-08 19:18:58 +00003945 if ((obj->base.read_domains & I915_GEM_DOMAIN_CPU) == 0) {
Chris Wilson2c225692013-08-09 12:26:45 +01003946 i915_gem_clflush_object(obj, false);
Eric Anholte47c68e2008-11-14 13:35:19 -08003947
Chris Wilson05394f32010-11-08 19:18:58 +00003948 obj->base.read_domains |= I915_GEM_DOMAIN_CPU;
Eric Anholte47c68e2008-11-14 13:35:19 -08003949 }
3950
3951 /* It should now be out of any other write domains, and we can update
3952 * the domain values for our changes.
3953 */
Chris Wilson05394f32010-11-08 19:18:58 +00003954 BUG_ON((obj->base.write_domain & ~I915_GEM_DOMAIN_CPU) != 0);
Eric Anholte47c68e2008-11-14 13:35:19 -08003955
3956 /* If we're writing through the CPU, then the GPU read domains will
3957 * need to be invalidated at next use.
3958 */
3959 if (write) {
Chris Wilson05394f32010-11-08 19:18:58 +00003960 obj->base.read_domains = I915_GEM_DOMAIN_CPU;
3961 obj->base.write_domain = I915_GEM_DOMAIN_CPU;
Eric Anholte47c68e2008-11-14 13:35:19 -08003962 }
Eric Anholt2ef7eea2008-11-10 10:53:25 -08003963
Daniel Vetterf99d7062014-06-19 16:01:59 +02003964 if (write)
3965 intel_fb_obj_invalidate(obj, NULL);
3966
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003967 trace_i915_gem_object_change_domain(obj,
3968 old_read_domains,
3969 old_write_domain);
3970
Eric Anholt2ef7eea2008-11-10 10:53:25 -08003971 return 0;
3972}
3973
Eric Anholt673a3942008-07-30 12:06:12 -07003974/* Throttle our rendering by waiting until the ring has completed our requests
3975 * emitted over 20 msec ago.
3976 *
Eric Anholtb9624422009-06-03 07:27:35 +00003977 * Note that if we were to use the current jiffies each time around the loop,
3978 * we wouldn't escape the function with any frames outstanding if the time to
3979 * render a frame was over 20ms.
3980 *
Eric Anholt673a3942008-07-30 12:06:12 -07003981 * This should get us reasonable parallelism between CPU and GPU but also
3982 * relatively low latency when blocking on a particular request to finish.
3983 */
3984static int
Chris Wilsonf787a5f2010-09-24 16:02:42 +01003985i915_gem_ring_throttle(struct drm_device *dev, struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -07003986{
Chris Wilsonf787a5f2010-09-24 16:02:42 +01003987 struct drm_i915_private *dev_priv = dev->dev_private;
3988 struct drm_i915_file_private *file_priv = file->driver_priv;
Eric Anholtb9624422009-06-03 07:27:35 +00003989 unsigned long recent_enough = jiffies - msecs_to_jiffies(20);
Chris Wilsonf787a5f2010-09-24 16:02:42 +01003990 struct drm_i915_gem_request *request;
Oscar Mateoa4872ba2014-05-22 14:13:33 +01003991 struct intel_engine_cs *ring = NULL;
Daniel Vetterf69061b2012-12-06 09:01:42 +01003992 unsigned reset_counter;
Chris Wilsonf787a5f2010-09-24 16:02:42 +01003993 u32 seqno = 0;
3994 int ret;
Eric Anholt673a3942008-07-30 12:06:12 -07003995
Daniel Vetter308887a2012-11-14 17:14:06 +01003996 ret = i915_gem_wait_for_error(&dev_priv->gpu_error);
3997 if (ret)
3998 return ret;
3999
4000 ret = i915_gem_check_wedge(&dev_priv->gpu_error, false);
4001 if (ret)
4002 return ret;
Chris Wilsone110e8d2011-01-26 15:39:14 +00004003
Chris Wilson1c255952010-09-26 11:03:27 +01004004 spin_lock(&file_priv->mm.lock);
Chris Wilsonf787a5f2010-09-24 16:02:42 +01004005 list_for_each_entry(request, &file_priv->mm.request_list, client_list) {
Eric Anholtb9624422009-06-03 07:27:35 +00004006 if (time_after_eq(request->emitted_jiffies, recent_enough))
4007 break;
4008
Chris Wilsonf787a5f2010-09-24 16:02:42 +01004009 ring = request->ring;
4010 seqno = request->seqno;
Eric Anholtb9624422009-06-03 07:27:35 +00004011 }
Daniel Vetterf69061b2012-12-06 09:01:42 +01004012 reset_counter = atomic_read(&dev_priv->gpu_error.reset_counter);
Chris Wilson1c255952010-09-26 11:03:27 +01004013 spin_unlock(&file_priv->mm.lock);
Chris Wilsonf787a5f2010-09-24 16:02:42 +01004014
4015 if (seqno == 0)
4016 return 0;
4017
Chris Wilsonb29c19b2013-09-25 17:34:56 +01004018 ret = __wait_seqno(ring, seqno, reset_counter, true, NULL, NULL);
Chris Wilsonf787a5f2010-09-24 16:02:42 +01004019 if (ret == 0)
4020 queue_delayed_work(dev_priv->wq, &dev_priv->mm.retire_work, 0);
Eric Anholtb9624422009-06-03 07:27:35 +00004021
Eric Anholt673a3942008-07-30 12:06:12 -07004022 return ret;
4023}
4024
Chris Wilsond23db882014-05-23 08:48:08 +02004025static bool
4026i915_vma_misplaced(struct i915_vma *vma, uint32_t alignment, uint64_t flags)
4027{
4028 struct drm_i915_gem_object *obj = vma->obj;
4029
4030 if (alignment &&
4031 vma->node.start & (alignment - 1))
4032 return true;
4033
4034 if (flags & PIN_MAPPABLE && !obj->map_and_fenceable)
4035 return true;
4036
4037 if (flags & PIN_OFFSET_BIAS &&
4038 vma->node.start < (flags & PIN_OFFSET_MASK))
4039 return true;
4040
4041 return false;
4042}
4043
Eric Anholt673a3942008-07-30 12:06:12 -07004044int
Chris Wilson05394f32010-11-08 19:18:58 +00004045i915_gem_object_pin(struct drm_i915_gem_object *obj,
Ben Widawskyc37e2202013-07-31 16:59:58 -07004046 struct i915_address_space *vm,
Chris Wilson05394f32010-11-08 19:18:58 +00004047 uint32_t alignment,
Chris Wilsond23db882014-05-23 08:48:08 +02004048 uint64_t flags)
Eric Anholt673a3942008-07-30 12:06:12 -07004049{
Ben Widawsky6e7186a2014-05-06 22:21:36 -07004050 struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
Ben Widawsky07fe0b12013-07-31 17:00:10 -07004051 struct i915_vma *vma;
Eric Anholt673a3942008-07-30 12:06:12 -07004052 int ret;
4053
Ben Widawsky6e7186a2014-05-06 22:21:36 -07004054 if (WARN_ON(vm == &dev_priv->mm.aliasing_ppgtt->base))
4055 return -ENODEV;
4056
Daniel Vetterbf3d1492014-02-14 14:01:12 +01004057 if (WARN_ON(flags & (PIN_GLOBAL | PIN_MAPPABLE) && !i915_is_ggtt(vm)))
Daniel Vetter1ec9e262014-02-14 14:01:11 +01004058 return -EINVAL;
Ben Widawsky07fe0b12013-07-31 17:00:10 -07004059
4060 vma = i915_gem_obj_to_vma(obj, vm);
Ben Widawsky07fe0b12013-07-31 17:00:10 -07004061 if (vma) {
Ben Widawskyd7f46fc2013-12-06 14:10:55 -08004062 if (WARN_ON(vma->pin_count == DRM_I915_GEM_OBJECT_MAX_PIN_COUNT))
4063 return -EBUSY;
4064
Chris Wilsond23db882014-05-23 08:48:08 +02004065 if (i915_vma_misplaced(vma, alignment, flags)) {
Ben Widawskyd7f46fc2013-12-06 14:10:55 -08004066 WARN(vma->pin_count,
Chris Wilsonae7d49d2010-08-04 12:37:41 +01004067 "bo is already pinned with incorrect alignment:"
Ben Widawskyf343c5f2013-07-05 14:41:04 -07004068 " offset=%lx, req.alignment=%x, req.map_and_fenceable=%d,"
Daniel Vetter75e9e912010-11-04 17:11:09 +01004069 " obj->map_and_fenceable=%d\n",
Ben Widawsky07fe0b12013-07-31 17:00:10 -07004070 i915_gem_obj_offset(obj, vm), alignment,
Chris Wilsond23db882014-05-23 08:48:08 +02004071 !!(flags & PIN_MAPPABLE),
Chris Wilson05394f32010-11-08 19:18:58 +00004072 obj->map_and_fenceable);
Ben Widawsky07fe0b12013-07-31 17:00:10 -07004073 ret = i915_vma_unbind(vma);
Chris Wilsonac0c6b52010-05-27 13:18:18 +01004074 if (ret)
4075 return ret;
Daniel Vetter8ea99c92014-02-14 14:01:21 +01004076
4077 vma = NULL;
Chris Wilsonac0c6b52010-05-27 13:18:18 +01004078 }
4079 }
4080
Daniel Vetter8ea99c92014-02-14 14:01:21 +01004081 if (vma == NULL || !drm_mm_node_allocated(&vma->node)) {
Daniel Vetter262de142014-02-14 14:01:20 +01004082 vma = i915_gem_object_bind_to_vm(obj, vm, alignment, flags);
4083 if (IS_ERR(vma))
4084 return PTR_ERR(vma);
Chris Wilson22c344e2009-02-11 14:26:45 +00004085 }
Jesse Barnes76446ca2009-12-17 22:05:42 -05004086
Daniel Vetter8ea99c92014-02-14 14:01:21 +01004087 if (flags & PIN_GLOBAL && !obj->has_global_gtt_mapping)
4088 vma->bind_vma(vma, obj->cache_level, GLOBAL_BIND);
Daniel Vetter74898d72012-02-15 23:50:22 +01004089
Daniel Vetter8ea99c92014-02-14 14:01:21 +01004090 vma->pin_count++;
Daniel Vetter1ec9e262014-02-14 14:01:11 +01004091 if (flags & PIN_MAPPABLE)
4092 obj->pin_mappable |= true;
Eric Anholt673a3942008-07-30 12:06:12 -07004093
4094 return 0;
4095}
4096
4097void
Ben Widawskyd7f46fc2013-12-06 14:10:55 -08004098i915_gem_object_ggtt_unpin(struct drm_i915_gem_object *obj)
Eric Anholt673a3942008-07-30 12:06:12 -07004099{
Ben Widawskyd7f46fc2013-12-06 14:10:55 -08004100 struct i915_vma *vma = i915_gem_obj_to_ggtt(obj);
Eric Anholt673a3942008-07-30 12:06:12 -07004101
Ben Widawskyd7f46fc2013-12-06 14:10:55 -08004102 BUG_ON(!vma);
4103 BUG_ON(vma->pin_count == 0);
4104 BUG_ON(!i915_gem_obj_ggtt_bound(obj));
4105
4106 if (--vma->pin_count == 0)
Chris Wilson6299f992010-11-24 12:23:44 +00004107 obj->pin_mappable = false;
Eric Anholt673a3942008-07-30 12:06:12 -07004108}
4109
Daniel Vetterd8ffa602014-05-13 12:11:26 +02004110bool
4111i915_gem_object_pin_fence(struct drm_i915_gem_object *obj)
4112{
4113 if (obj->fence_reg != I915_FENCE_REG_NONE) {
4114 struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
4115 struct i915_vma *ggtt_vma = i915_gem_obj_to_ggtt(obj);
4116
4117 WARN_ON(!ggtt_vma ||
4118 dev_priv->fence_regs[obj->fence_reg].pin_count >
4119 ggtt_vma->pin_count);
4120 dev_priv->fence_regs[obj->fence_reg].pin_count++;
4121 return true;
4122 } else
4123 return false;
4124}
4125
4126void
4127i915_gem_object_unpin_fence(struct drm_i915_gem_object *obj)
4128{
4129 if (obj->fence_reg != I915_FENCE_REG_NONE) {
4130 struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
4131 WARN_ON(dev_priv->fence_regs[obj->fence_reg].pin_count <= 0);
4132 dev_priv->fence_regs[obj->fence_reg].pin_count--;
4133 }
4134}
4135
Eric Anholt673a3942008-07-30 12:06:12 -07004136int
4137i915_gem_pin_ioctl(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +00004138 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -07004139{
4140 struct drm_i915_gem_pin *args = data;
Chris Wilson05394f32010-11-08 19:18:58 +00004141 struct drm_i915_gem_object *obj;
Eric Anholt673a3942008-07-30 12:06:12 -07004142 int ret;
4143
Daniel Vetter02f6bcc2013-12-18 16:30:22 +01004144 if (INTEL_INFO(dev)->gen >= 6)
4145 return -ENODEV;
4146
Chris Wilson1d7cfea2010-10-17 09:45:41 +01004147 ret = i915_mutex_lock_interruptible(dev);
4148 if (ret)
4149 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -07004150
Chris Wilson05394f32010-11-08 19:18:58 +00004151 obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->handle));
Chris Wilsonc8725222011-02-19 11:31:06 +00004152 if (&obj->base == NULL) {
Chris Wilson1d7cfea2010-10-17 09:45:41 +01004153 ret = -ENOENT;
4154 goto unlock;
Eric Anholt673a3942008-07-30 12:06:12 -07004155 }
Eric Anholt673a3942008-07-30 12:06:12 -07004156
Chris Wilson05394f32010-11-08 19:18:58 +00004157 if (obj->madv != I915_MADV_WILLNEED) {
Chris Wilsonbd9b6a42014-02-10 09:03:50 +00004158 DRM_DEBUG("Attempting to pin a purgeable buffer\n");
Chris Wilson8c99e572014-01-31 11:34:58 +00004159 ret = -EFAULT;
Chris Wilson1d7cfea2010-10-17 09:45:41 +01004160 goto out;
Chris Wilson3ef94da2009-09-14 16:50:29 +01004161 }
4162
Chris Wilson05394f32010-11-08 19:18:58 +00004163 if (obj->pin_filp != NULL && obj->pin_filp != file) {
Chris Wilsonbd9b6a42014-02-10 09:03:50 +00004164 DRM_DEBUG("Already pinned in i915_gem_pin_ioctl(): %d\n",
Jesse Barnes79e53942008-11-07 14:24:08 -08004165 args->handle);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01004166 ret = -EINVAL;
4167 goto out;
Jesse Barnes79e53942008-11-07 14:24:08 -08004168 }
4169
Daniel Vetteraa5f8022013-10-10 14:46:37 +02004170 if (obj->user_pin_count == ULONG_MAX) {
4171 ret = -EBUSY;
4172 goto out;
4173 }
4174
Chris Wilson93be8782013-01-02 10:31:22 +00004175 if (obj->user_pin_count == 0) {
Daniel Vetter1ec9e262014-02-14 14:01:11 +01004176 ret = i915_gem_obj_ggtt_pin(obj, args->alignment, PIN_MAPPABLE);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01004177 if (ret)
4178 goto out;
Eric Anholt673a3942008-07-30 12:06:12 -07004179 }
4180
Chris Wilson93be8782013-01-02 10:31:22 +00004181 obj->user_pin_count++;
4182 obj->pin_filp = file;
4183
Ben Widawskyf343c5f2013-07-05 14:41:04 -07004184 args->offset = i915_gem_obj_ggtt_offset(obj);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01004185out:
Chris Wilson05394f32010-11-08 19:18:58 +00004186 drm_gem_object_unreference(&obj->base);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01004187unlock:
Eric Anholt673a3942008-07-30 12:06:12 -07004188 mutex_unlock(&dev->struct_mutex);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01004189 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -07004190}
4191
4192int
4193i915_gem_unpin_ioctl(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +00004194 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -07004195{
4196 struct drm_i915_gem_pin *args = data;
Chris Wilson05394f32010-11-08 19:18:58 +00004197 struct drm_i915_gem_object *obj;
Chris Wilson76c1dec2010-09-25 11:22:51 +01004198 int ret;
Eric Anholt673a3942008-07-30 12:06:12 -07004199
Chris Wilson1d7cfea2010-10-17 09:45:41 +01004200 ret = i915_mutex_lock_interruptible(dev);
4201 if (ret)
4202 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -07004203
Chris Wilson05394f32010-11-08 19:18:58 +00004204 obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->handle));
Chris Wilsonc8725222011-02-19 11:31:06 +00004205 if (&obj->base == NULL) {
Chris Wilson1d7cfea2010-10-17 09:45:41 +01004206 ret = -ENOENT;
4207 goto unlock;
Eric Anholt673a3942008-07-30 12:06:12 -07004208 }
Chris Wilson76c1dec2010-09-25 11:22:51 +01004209
Chris Wilson05394f32010-11-08 19:18:58 +00004210 if (obj->pin_filp != file) {
Chris Wilsonbd9b6a42014-02-10 09:03:50 +00004211 DRM_DEBUG("Not pinned by caller in i915_gem_pin_ioctl(): %d\n",
Jesse Barnes79e53942008-11-07 14:24:08 -08004212 args->handle);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01004213 ret = -EINVAL;
4214 goto out;
Jesse Barnes79e53942008-11-07 14:24:08 -08004215 }
Chris Wilson05394f32010-11-08 19:18:58 +00004216 obj->user_pin_count--;
4217 if (obj->user_pin_count == 0) {
4218 obj->pin_filp = NULL;
Ben Widawskyd7f46fc2013-12-06 14:10:55 -08004219 i915_gem_object_ggtt_unpin(obj);
Jesse Barnes79e53942008-11-07 14:24:08 -08004220 }
Eric Anholt673a3942008-07-30 12:06:12 -07004221
Chris Wilson1d7cfea2010-10-17 09:45:41 +01004222out:
Chris Wilson05394f32010-11-08 19:18:58 +00004223 drm_gem_object_unreference(&obj->base);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01004224unlock:
Eric Anholt673a3942008-07-30 12:06:12 -07004225 mutex_unlock(&dev->struct_mutex);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01004226 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -07004227}
4228
4229int
4230i915_gem_busy_ioctl(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +00004231 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -07004232{
4233 struct drm_i915_gem_busy *args = data;
Chris Wilson05394f32010-11-08 19:18:58 +00004234 struct drm_i915_gem_object *obj;
Chris Wilson30dbf0c2010-09-25 10:19:17 +01004235 int ret;
4236
Chris Wilson1d7cfea2010-10-17 09:45:41 +01004237 ret = i915_mutex_lock_interruptible(dev);
4238 if (ret)
4239 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -07004240
Chris Wilson05394f32010-11-08 19:18:58 +00004241 obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->handle));
Chris Wilsonc8725222011-02-19 11:31:06 +00004242 if (&obj->base == NULL) {
Chris Wilson1d7cfea2010-10-17 09:45:41 +01004243 ret = -ENOENT;
4244 goto unlock;
Eric Anholt673a3942008-07-30 12:06:12 -07004245 }
Zou Nan haid1b851f2010-05-21 09:08:57 +08004246
Chris Wilson0be555b2010-08-04 15:36:30 +01004247 /* Count all active objects as busy, even if they are currently not used
4248 * by the gpu. Users of this interface expect objects to eventually
4249 * become non-busy without any further actions, therefore emit any
4250 * necessary flushes here.
Eric Anholtc4de0a52008-12-14 19:05:04 -08004251 */
Daniel Vetter30dfebf2012-06-01 15:21:23 +02004252 ret = i915_gem_object_flush_active(obj);
4253
Chris Wilson05394f32010-11-08 19:18:58 +00004254 args->busy = obj->active;
Chris Wilsone9808ed2012-07-04 12:25:08 +01004255 if (obj->ring) {
4256 BUILD_BUG_ON(I915_NUM_RINGS > 16);
4257 args->busy |= intel_ring_flag(obj->ring) << 16;
4258 }
Eric Anholt673a3942008-07-30 12:06:12 -07004259
Chris Wilson05394f32010-11-08 19:18:58 +00004260 drm_gem_object_unreference(&obj->base);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01004261unlock:
Eric Anholt673a3942008-07-30 12:06:12 -07004262 mutex_unlock(&dev->struct_mutex);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01004263 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -07004264}
4265
4266int
4267i915_gem_throttle_ioctl(struct drm_device *dev, void *data,
4268 struct drm_file *file_priv)
4269{
Akshay Joshi0206e352011-08-16 15:34:10 -04004270 return i915_gem_ring_throttle(dev, file_priv);
Eric Anholt673a3942008-07-30 12:06:12 -07004271}
4272
Chris Wilson3ef94da2009-09-14 16:50:29 +01004273int
4274i915_gem_madvise_ioctl(struct drm_device *dev, void *data,
4275 struct drm_file *file_priv)
4276{
4277 struct drm_i915_gem_madvise *args = data;
Chris Wilson05394f32010-11-08 19:18:58 +00004278 struct drm_i915_gem_object *obj;
Chris Wilson76c1dec2010-09-25 11:22:51 +01004279 int ret;
Chris Wilson3ef94da2009-09-14 16:50:29 +01004280
4281 switch (args->madv) {
4282 case I915_MADV_DONTNEED:
4283 case I915_MADV_WILLNEED:
4284 break;
4285 default:
4286 return -EINVAL;
4287 }
4288
Chris Wilson1d7cfea2010-10-17 09:45:41 +01004289 ret = i915_mutex_lock_interruptible(dev);
4290 if (ret)
4291 return ret;
4292
Chris Wilson05394f32010-11-08 19:18:58 +00004293 obj = to_intel_bo(drm_gem_object_lookup(dev, file_priv, args->handle));
Chris Wilsonc8725222011-02-19 11:31:06 +00004294 if (&obj->base == NULL) {
Chris Wilson1d7cfea2010-10-17 09:45:41 +01004295 ret = -ENOENT;
4296 goto unlock;
Chris Wilson3ef94da2009-09-14 16:50:29 +01004297 }
Chris Wilson3ef94da2009-09-14 16:50:29 +01004298
Ben Widawskyd7f46fc2013-12-06 14:10:55 -08004299 if (i915_gem_obj_is_pinned(obj)) {
Chris Wilson1d7cfea2010-10-17 09:45:41 +01004300 ret = -EINVAL;
4301 goto out;
Chris Wilson3ef94da2009-09-14 16:50:29 +01004302 }
4303
Chris Wilson05394f32010-11-08 19:18:58 +00004304 if (obj->madv != __I915_MADV_PURGED)
4305 obj->madv = args->madv;
Chris Wilson3ef94da2009-09-14 16:50:29 +01004306
Chris Wilson6c085a72012-08-20 11:40:46 +02004307 /* if the object is no longer attached, discard its backing storage */
4308 if (i915_gem_object_is_purgeable(obj) && obj->pages == NULL)
Chris Wilson2d7ef392009-09-20 23:13:10 +01004309 i915_gem_object_truncate(obj);
4310
Chris Wilson05394f32010-11-08 19:18:58 +00004311 args->retained = obj->madv != __I915_MADV_PURGED;
Chris Wilsonbb6baf72009-09-22 14:24:13 +01004312
Chris Wilson1d7cfea2010-10-17 09:45:41 +01004313out:
Chris Wilson05394f32010-11-08 19:18:58 +00004314 drm_gem_object_unreference(&obj->base);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01004315unlock:
Chris Wilson3ef94da2009-09-14 16:50:29 +01004316 mutex_unlock(&dev->struct_mutex);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01004317 return ret;
Chris Wilson3ef94da2009-09-14 16:50:29 +01004318}
4319
Chris Wilson37e680a2012-06-07 15:38:42 +01004320void i915_gem_object_init(struct drm_i915_gem_object *obj,
4321 const struct drm_i915_gem_object_ops *ops)
Chris Wilson0327d6b2012-08-11 15:41:06 +01004322{
Ben Widawsky35c20a62013-05-31 11:28:48 -07004323 INIT_LIST_HEAD(&obj->global_list);
Chris Wilson0327d6b2012-08-11 15:41:06 +01004324 INIT_LIST_HEAD(&obj->ring_list);
Ben Widawskyb25cb2f2013-08-14 11:38:33 +02004325 INIT_LIST_HEAD(&obj->obj_exec_link);
Ben Widawsky2f633152013-07-17 12:19:03 -07004326 INIT_LIST_HEAD(&obj->vma_list);
Chris Wilson0327d6b2012-08-11 15:41:06 +01004327
Chris Wilson37e680a2012-06-07 15:38:42 +01004328 obj->ops = ops;
4329
Chris Wilson0327d6b2012-08-11 15:41:06 +01004330 obj->fence_reg = I915_FENCE_REG_NONE;
4331 obj->madv = I915_MADV_WILLNEED;
Chris Wilson0327d6b2012-08-11 15:41:06 +01004332
4333 i915_gem_info_add_obj(obj->base.dev->dev_private, obj->base.size);
4334}
4335
Chris Wilson37e680a2012-06-07 15:38:42 +01004336static const struct drm_i915_gem_object_ops i915_gem_object_ops = {
4337 .get_pages = i915_gem_object_get_pages_gtt,
4338 .put_pages = i915_gem_object_put_pages_gtt,
4339};
4340
Chris Wilson05394f32010-11-08 19:18:58 +00004341struct drm_i915_gem_object *i915_gem_alloc_object(struct drm_device *dev,
4342 size_t size)
Daniel Vetterac52bc52010-04-09 19:05:06 +00004343{
Daniel Vetterc397b902010-04-09 19:05:07 +00004344 struct drm_i915_gem_object *obj;
Hugh Dickins5949eac2011-06-27 16:18:18 -07004345 struct address_space *mapping;
Daniel Vetter1a240d42012-11-29 22:18:51 +01004346 gfp_t mask;
Daniel Vetterc397b902010-04-09 19:05:07 +00004347
Chris Wilson42dcedd2012-11-15 11:32:30 +00004348 obj = i915_gem_object_alloc(dev);
Daniel Vetterc397b902010-04-09 19:05:07 +00004349 if (obj == NULL)
4350 return NULL;
4351
4352 if (drm_gem_object_init(dev, &obj->base, size) != 0) {
Chris Wilson42dcedd2012-11-15 11:32:30 +00004353 i915_gem_object_free(obj);
Daniel Vetterc397b902010-04-09 19:05:07 +00004354 return NULL;
4355 }
4356
Chris Wilsonbed1ea92012-05-24 20:48:12 +01004357 mask = GFP_HIGHUSER | __GFP_RECLAIMABLE;
4358 if (IS_CRESTLINE(dev) || IS_BROADWATER(dev)) {
4359 /* 965gm cannot relocate objects above 4GiB. */
4360 mask &= ~__GFP_HIGHMEM;
4361 mask |= __GFP_DMA32;
4362 }
4363
Al Viro496ad9a2013-01-23 17:07:38 -05004364 mapping = file_inode(obj->base.filp)->i_mapping;
Chris Wilsonbed1ea92012-05-24 20:48:12 +01004365 mapping_set_gfp_mask(mapping, mask);
Hugh Dickins5949eac2011-06-27 16:18:18 -07004366
Chris Wilson37e680a2012-06-07 15:38:42 +01004367 i915_gem_object_init(obj, &i915_gem_object_ops);
Chris Wilson73aa8082010-09-30 11:46:12 +01004368
Daniel Vetterc397b902010-04-09 19:05:07 +00004369 obj->base.write_domain = I915_GEM_DOMAIN_CPU;
4370 obj->base.read_domains = I915_GEM_DOMAIN_CPU;
4371
Eugeni Dodonov3d29b842012-01-17 14:43:53 -02004372 if (HAS_LLC(dev)) {
4373 /* On some devices, we can have the GPU use the LLC (the CPU
Eric Anholta1871112011-03-29 16:59:55 -07004374 * cache) for about a 10% performance improvement
4375 * compared to uncached. Graphics requests other than
4376 * display scanout are coherent with the CPU in
4377 * accessing this cache. This means in this mode we
4378 * don't need to clflush on the CPU side, and on the
4379 * GPU side we only need to flush internal caches to
4380 * get data visible to the CPU.
4381 *
4382 * However, we maintain the display planes as UC, and so
4383 * need to rebind when first used as such.
4384 */
4385 obj->cache_level = I915_CACHE_LLC;
4386 } else
4387 obj->cache_level = I915_CACHE_NONE;
4388
Daniel Vetterd861e332013-07-24 23:25:03 +02004389 trace_i915_gem_object_create(obj);
4390
Chris Wilson05394f32010-11-08 19:18:58 +00004391 return obj;
Daniel Vetterac52bc52010-04-09 19:05:06 +00004392}
4393
Chris Wilson340fbd82014-05-22 09:16:52 +01004394static bool discard_backing_storage(struct drm_i915_gem_object *obj)
4395{
4396 /* If we are the last user of the backing storage (be it shmemfs
4397 * pages or stolen etc), we know that the pages are going to be
4398 * immediately released. In this case, we can then skip copying
4399 * back the contents from the GPU.
4400 */
4401
4402 if (obj->madv != I915_MADV_WILLNEED)
4403 return false;
4404
4405 if (obj->base.filp == NULL)
4406 return true;
4407
4408 /* At first glance, this looks racy, but then again so would be
4409 * userspace racing mmap against close. However, the first external
4410 * reference to the filp can only be obtained through the
4411 * i915_gem_mmap_ioctl() which safeguards us against the user
4412 * acquiring such a reference whilst we are in the middle of
4413 * freeing the object.
4414 */
4415 return atomic_long_read(&obj->base.filp->f_count) == 1;
4416}
4417
Chris Wilson1488fc02012-04-24 15:47:31 +01004418void i915_gem_free_object(struct drm_gem_object *gem_obj)
Chris Wilsonbe726152010-07-23 23:18:50 +01004419{
Chris Wilson1488fc02012-04-24 15:47:31 +01004420 struct drm_i915_gem_object *obj = to_intel_bo(gem_obj);
Chris Wilson05394f32010-11-08 19:18:58 +00004421 struct drm_device *dev = obj->base.dev;
Jani Nikula3e31c6c2014-03-31 14:27:16 +03004422 struct drm_i915_private *dev_priv = dev->dev_private;
Ben Widawsky07fe0b12013-07-31 17:00:10 -07004423 struct i915_vma *vma, *next;
Chris Wilsonbe726152010-07-23 23:18:50 +01004424
Paulo Zanonif65c9162013-11-27 18:20:34 -02004425 intel_runtime_pm_get(dev_priv);
4426
Chris Wilson26e12f82011-03-20 11:20:19 +00004427 trace_i915_gem_object_destroy(obj);
4428
Ben Widawsky07fe0b12013-07-31 17:00:10 -07004429 list_for_each_entry_safe(vma, next, &obj->vma_list, vma_link) {
Ben Widawskyd7f46fc2013-12-06 14:10:55 -08004430 int ret;
4431
4432 vma->pin_count = 0;
4433 ret = i915_vma_unbind(vma);
Ben Widawsky07fe0b12013-07-31 17:00:10 -07004434 if (WARN_ON(ret == -ERESTARTSYS)) {
4435 bool was_interruptible;
Chris Wilson1488fc02012-04-24 15:47:31 +01004436
Ben Widawsky07fe0b12013-07-31 17:00:10 -07004437 was_interruptible = dev_priv->mm.interruptible;
4438 dev_priv->mm.interruptible = false;
Chris Wilson1488fc02012-04-24 15:47:31 +01004439
Ben Widawsky07fe0b12013-07-31 17:00:10 -07004440 WARN_ON(i915_vma_unbind(vma));
Chris Wilson1488fc02012-04-24 15:47:31 +01004441
Ben Widawsky07fe0b12013-07-31 17:00:10 -07004442 dev_priv->mm.interruptible = was_interruptible;
4443 }
Chris Wilson1488fc02012-04-24 15:47:31 +01004444 }
4445
Chris Wilson00731152014-05-21 12:42:56 +01004446 i915_gem_object_detach_phys(obj);
4447
Ben Widawsky1d64ae72013-05-31 14:46:20 -07004448 /* Stolen objects don't hold a ref, but do hold pin count. Fix that up
4449 * before progressing. */
4450 if (obj->stolen)
4451 i915_gem_object_unpin_pages(obj);
4452
Daniel Vettera071fa02014-06-18 23:28:09 +02004453 WARN_ON(obj->frontbuffer_bits);
4454
Ben Widawsky401c29f2013-05-31 11:28:47 -07004455 if (WARN_ON(obj->pages_pin_count))
4456 obj->pages_pin_count = 0;
Chris Wilson340fbd82014-05-22 09:16:52 +01004457 if (discard_backing_storage(obj))
Chris Wilson55372522014-03-25 13:23:06 +00004458 obj->madv = I915_MADV_DONTNEED;
Chris Wilson37e680a2012-06-07 15:38:42 +01004459 i915_gem_object_put_pages(obj);
Chris Wilsond8cb5082012-08-11 15:41:03 +01004460 i915_gem_object_free_mmap_offset(obj);
Chris Wilsonbe726152010-07-23 23:18:50 +01004461
Chris Wilson9da3da62012-06-01 15:20:22 +01004462 BUG_ON(obj->pages);
4463
Chris Wilson2f745ad2012-09-04 21:02:58 +01004464 if (obj->base.import_attach)
4465 drm_prime_gem_destroy(&obj->base, NULL);
Chris Wilsonbe726152010-07-23 23:18:50 +01004466
Chris Wilson5cc9ed42014-05-16 14:22:37 +01004467 if (obj->ops->release)
4468 obj->ops->release(obj);
4469
Chris Wilson05394f32010-11-08 19:18:58 +00004470 drm_gem_object_release(&obj->base);
4471 i915_gem_info_remove_obj(dev_priv, obj->base.size);
Chris Wilsonbe726152010-07-23 23:18:50 +01004472
Chris Wilson05394f32010-11-08 19:18:58 +00004473 kfree(obj->bit_17);
Chris Wilson42dcedd2012-11-15 11:32:30 +00004474 i915_gem_object_free(obj);
Paulo Zanonif65c9162013-11-27 18:20:34 -02004475
4476 intel_runtime_pm_put(dev_priv);
Chris Wilsonbe726152010-07-23 23:18:50 +01004477}
4478
Daniel Vettere656a6c2013-08-14 14:14:04 +02004479struct i915_vma *i915_gem_obj_to_vma(struct drm_i915_gem_object *obj,
Ben Widawsky2f633152013-07-17 12:19:03 -07004480 struct i915_address_space *vm)
4481{
Daniel Vettere656a6c2013-08-14 14:14:04 +02004482 struct i915_vma *vma;
4483 list_for_each_entry(vma, &obj->vma_list, vma_link)
4484 if (vma->vm == vm)
4485 return vma;
4486
4487 return NULL;
4488}
4489
Ben Widawsky2f633152013-07-17 12:19:03 -07004490void i915_gem_vma_destroy(struct i915_vma *vma)
4491{
Michel Thierryb9d06dd2014-08-06 15:04:44 +02004492 struct i915_address_space *vm = NULL;
Ben Widawsky2f633152013-07-17 12:19:03 -07004493 WARN_ON(vma->node.allocated);
Chris Wilsonaaa056672013-08-20 12:56:40 +01004494
4495 /* Keep the vma as a placeholder in the execbuffer reservation lists */
4496 if (!list_empty(&vma->exec_list))
4497 return;
4498
Michel Thierryb9d06dd2014-08-06 15:04:44 +02004499 vm = vma->vm;
Michel Thierryb9d06dd2014-08-06 15:04:44 +02004500
Daniel Vetter841cd772014-08-06 15:04:48 +02004501 if (!i915_is_ggtt(vm))
4502 i915_ppgtt_put(i915_vm_to_ppgtt(vm));
Michel Thierryb9d06dd2014-08-06 15:04:44 +02004503
Ben Widawsky8b9c2b92013-07-31 17:00:16 -07004504 list_del(&vma->vma_link);
Daniel Vetterb93dab62013-08-26 11:23:47 +02004505
Ben Widawsky2f633152013-07-17 12:19:03 -07004506 kfree(vma);
4507}
4508
Chris Wilsone3efda42014-04-09 09:19:41 +01004509static void
4510i915_gem_stop_ringbuffers(struct drm_device *dev)
4511{
4512 struct drm_i915_private *dev_priv = dev->dev_private;
Oscar Mateoa4872ba2014-05-22 14:13:33 +01004513 struct intel_engine_cs *ring;
Chris Wilsone3efda42014-04-09 09:19:41 +01004514 int i;
4515
4516 for_each_ring(ring, dev_priv, i)
Oscar Mateoa83014d2014-07-24 17:04:21 +01004517 dev_priv->gt.stop_ring(ring);
Chris Wilsone3efda42014-04-09 09:19:41 +01004518}
4519
Jesse Barnes5669fca2009-02-17 15:13:31 -08004520int
Chris Wilson45c5f202013-10-16 11:50:01 +01004521i915_gem_suspend(struct drm_device *dev)
Eric Anholt673a3942008-07-30 12:06:12 -07004522{
Jani Nikula3e31c6c2014-03-31 14:27:16 +03004523 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson45c5f202013-10-16 11:50:01 +01004524 int ret = 0;
Eric Anholt673a3942008-07-30 12:06:12 -07004525
Chris Wilson45c5f202013-10-16 11:50:01 +01004526 mutex_lock(&dev->struct_mutex);
Chris Wilsonf7403342013-09-13 23:57:04 +01004527 if (dev_priv->ums.mm_suspended)
Chris Wilson45c5f202013-10-16 11:50:01 +01004528 goto err;
Eric Anholt673a3942008-07-30 12:06:12 -07004529
Ben Widawskyb2da9fe2012-04-26 16:02:58 -07004530 ret = i915_gpu_idle(dev);
Chris Wilsonf7403342013-09-13 23:57:04 +01004531 if (ret)
Chris Wilson45c5f202013-10-16 11:50:01 +01004532 goto err;
Chris Wilsonf7403342013-09-13 23:57:04 +01004533
Ben Widawskyb2da9fe2012-04-26 16:02:58 -07004534 i915_gem_retire_requests(dev);
Eric Anholt673a3942008-07-30 12:06:12 -07004535
Chris Wilson29105cc2010-01-07 10:39:13 +00004536 /* Under UMS, be paranoid and evict. */
Chris Wilsona39d7ef2012-04-24 18:22:52 +01004537 if (!drm_core_check_feature(dev, DRIVER_MODESET))
Chris Wilson6c085a72012-08-20 11:40:46 +02004538 i915_gem_evict_everything(dev);
Chris Wilson29105cc2010-01-07 10:39:13 +00004539
Chris Wilson29105cc2010-01-07 10:39:13 +00004540 i915_kernel_lost_context(dev);
Chris Wilsone3efda42014-04-09 09:19:41 +01004541 i915_gem_stop_ringbuffers(dev);
Chris Wilson29105cc2010-01-07 10:39:13 +00004542
Chris Wilson45c5f202013-10-16 11:50:01 +01004543 /* Hack! Don't let anybody do execbuf while we don't control the chip.
4544 * We need to replace this with a semaphore, or something.
4545 * And not confound ums.mm_suspended!
4546 */
4547 dev_priv->ums.mm_suspended = !drm_core_check_feature(dev,
4548 DRIVER_MODESET);
4549 mutex_unlock(&dev->struct_mutex);
4550
4551 del_timer_sync(&dev_priv->gpu_error.hangcheck_timer);
Chris Wilson29105cc2010-01-07 10:39:13 +00004552 cancel_delayed_work_sync(&dev_priv->mm.retire_work);
Deepak S274fa1c2014-08-05 07:51:20 -07004553 flush_delayed_work(&dev_priv->mm.idle_work);
Chris Wilson29105cc2010-01-07 10:39:13 +00004554
Eric Anholt673a3942008-07-30 12:06:12 -07004555 return 0;
Chris Wilson45c5f202013-10-16 11:50:01 +01004556
4557err:
4558 mutex_unlock(&dev->struct_mutex);
4559 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -07004560}
4561
Oscar Mateoa4872ba2014-05-22 14:13:33 +01004562int i915_gem_l3_remap(struct intel_engine_cs *ring, int slice)
Ben Widawskyb9524a12012-05-25 16:56:24 -07004563{
Ben Widawskyc3787e22013-09-17 21:12:44 -07004564 struct drm_device *dev = ring->dev;
Jani Nikula3e31c6c2014-03-31 14:27:16 +03004565 struct drm_i915_private *dev_priv = dev->dev_private;
Ben Widawsky35a85ac2013-09-19 11:13:41 -07004566 u32 reg_base = GEN7_L3LOG_BASE + (slice * 0x200);
4567 u32 *remap_info = dev_priv->l3_parity.remap_info[slice];
Ben Widawskyc3787e22013-09-17 21:12:44 -07004568 int i, ret;
Ben Widawskyb9524a12012-05-25 16:56:24 -07004569
Ben Widawsky040d2ba2013-09-19 11:01:40 -07004570 if (!HAS_L3_DPF(dev) || !remap_info)
Ben Widawskyc3787e22013-09-17 21:12:44 -07004571 return 0;
Ben Widawskyb9524a12012-05-25 16:56:24 -07004572
Ben Widawskyc3787e22013-09-17 21:12:44 -07004573 ret = intel_ring_begin(ring, GEN7_L3LOG_SIZE / 4 * 3);
4574 if (ret)
4575 return ret;
Ben Widawskyb9524a12012-05-25 16:56:24 -07004576
Ben Widawskyc3787e22013-09-17 21:12:44 -07004577 /*
4578 * Note: We do not worry about the concurrent register cacheline hang
4579 * here because no other code should access these registers other than
4580 * at initialization time.
4581 */
Ben Widawskyb9524a12012-05-25 16:56:24 -07004582 for (i = 0; i < GEN7_L3LOG_SIZE; i += 4) {
Ben Widawskyc3787e22013-09-17 21:12:44 -07004583 intel_ring_emit(ring, MI_LOAD_REGISTER_IMM(1));
4584 intel_ring_emit(ring, reg_base + i);
4585 intel_ring_emit(ring, remap_info[i/4]);
Ben Widawskyb9524a12012-05-25 16:56:24 -07004586 }
4587
Ben Widawskyc3787e22013-09-17 21:12:44 -07004588 intel_ring_advance(ring);
Ben Widawskyb9524a12012-05-25 16:56:24 -07004589
Ben Widawskyc3787e22013-09-17 21:12:44 -07004590 return ret;
Ben Widawskyb9524a12012-05-25 16:56:24 -07004591}
4592
Daniel Vetterf691e2f2012-02-02 09:58:12 +01004593void i915_gem_init_swizzling(struct drm_device *dev)
4594{
Jani Nikula3e31c6c2014-03-31 14:27:16 +03004595 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetterf691e2f2012-02-02 09:58:12 +01004596
Daniel Vetter11782b02012-01-31 16:47:55 +01004597 if (INTEL_INFO(dev)->gen < 5 ||
Daniel Vetterf691e2f2012-02-02 09:58:12 +01004598 dev_priv->mm.bit_6_swizzle_x == I915_BIT_6_SWIZZLE_NONE)
4599 return;
4600
4601 I915_WRITE(DISP_ARB_CTL, I915_READ(DISP_ARB_CTL) |
4602 DISP_TILE_SURFACE_SWIZZLING);
4603
Daniel Vetter11782b02012-01-31 16:47:55 +01004604 if (IS_GEN5(dev))
4605 return;
4606
Daniel Vetterf691e2f2012-02-02 09:58:12 +01004607 I915_WRITE(TILECTL, I915_READ(TILECTL) | TILECTL_SWZCTL);
4608 if (IS_GEN6(dev))
Daniel Vetter6b26c862012-04-24 14:04:12 +02004609 I915_WRITE(ARB_MODE, _MASKED_BIT_ENABLE(ARB_MODE_SWIZZLE_SNB));
Ben Widawsky8782e262012-12-18 10:31:23 -08004610 else if (IS_GEN7(dev))
Daniel Vetter6b26c862012-04-24 14:04:12 +02004611 I915_WRITE(ARB_MODE, _MASKED_BIT_ENABLE(ARB_MODE_SWIZZLE_IVB));
Ben Widawsky31a53362013-11-02 21:07:04 -07004612 else if (IS_GEN8(dev))
4613 I915_WRITE(GAMTARBMODE, _MASKED_BIT_ENABLE(ARB_MODE_SWIZZLE_BDW));
Ben Widawsky8782e262012-12-18 10:31:23 -08004614 else
4615 BUG();
Daniel Vetterf691e2f2012-02-02 09:58:12 +01004616}
Daniel Vettere21af882012-02-09 20:53:27 +01004617
Chris Wilson67b1b572012-07-05 23:49:40 +01004618static bool
4619intel_enable_blt(struct drm_device *dev)
4620{
4621 if (!HAS_BLT(dev))
4622 return false;
4623
4624 /* The blitter was dysfunctional on early prototypes */
4625 if (IS_GEN6(dev) && dev->pdev->revision < 8) {
4626 DRM_INFO("BLT not supported on this pre-production hardware;"
4627 " graphics performance will be degraded.\n");
4628 return false;
4629 }
4630
4631 return true;
4632}
4633
Ville Syrjälä81e7f202014-08-15 01:21:55 +03004634static void init_unused_ring(struct drm_device *dev, u32 base)
4635{
4636 struct drm_i915_private *dev_priv = dev->dev_private;
4637
4638 I915_WRITE(RING_CTL(base), 0);
4639 I915_WRITE(RING_HEAD(base), 0);
4640 I915_WRITE(RING_TAIL(base), 0);
4641 I915_WRITE(RING_START(base), 0);
4642}
4643
4644static void init_unused_rings(struct drm_device *dev)
4645{
4646 if (IS_I830(dev)) {
4647 init_unused_ring(dev, PRB1_BASE);
4648 init_unused_ring(dev, SRB0_BASE);
4649 init_unused_ring(dev, SRB1_BASE);
4650 init_unused_ring(dev, SRB2_BASE);
4651 init_unused_ring(dev, SRB3_BASE);
4652 } else if (IS_GEN2(dev)) {
4653 init_unused_ring(dev, SRB0_BASE);
4654 init_unused_ring(dev, SRB1_BASE);
4655 } else if (IS_GEN3(dev)) {
4656 init_unused_ring(dev, PRB1_BASE);
4657 init_unused_ring(dev, PRB2_BASE);
4658 }
4659}
4660
Oscar Mateoa83014d2014-07-24 17:04:21 +01004661int i915_gem_init_rings(struct drm_device *dev)
Zou Nan hai8187a2b2010-05-21 09:08:55 +08004662{
Ben Widawsky4fc7c972013-02-08 11:49:24 -08004663 struct drm_i915_private *dev_priv = dev->dev_private;
Zou Nan hai8187a2b2010-05-21 09:08:55 +08004664 int ret;
Chris Wilson68f95ba2010-05-27 13:18:22 +01004665
Ville Syrjälä81e7f202014-08-15 01:21:55 +03004666 /*
4667 * At least 830 can leave some of the unused rings
4668 * "active" (ie. head != tail) after resume which
4669 * will prevent c3 entry. Makes sure all unused rings
4670 * are totally idle.
4671 */
4672 init_unused_rings(dev);
4673
Xiang, Haihao5c1143b2010-09-16 10:43:11 +08004674 ret = intel_init_render_ring_buffer(dev);
Chris Wilson68f95ba2010-05-27 13:18:22 +01004675 if (ret)
Chris Wilsonb6913e42010-11-12 10:46:37 +00004676 return ret;
Chris Wilson68f95ba2010-05-27 13:18:22 +01004677
4678 if (HAS_BSD(dev)) {
Xiang, Haihao5c1143b2010-09-16 10:43:11 +08004679 ret = intel_init_bsd_ring_buffer(dev);
Chris Wilson68f95ba2010-05-27 13:18:22 +01004680 if (ret)
4681 goto cleanup_render_ring;
Zou Nan haid1b851f2010-05-21 09:08:57 +08004682 }
Chris Wilson68f95ba2010-05-27 13:18:22 +01004683
Chris Wilson67b1b572012-07-05 23:49:40 +01004684 if (intel_enable_blt(dev)) {
Chris Wilson549f7362010-10-19 11:19:32 +01004685 ret = intel_init_blt_ring_buffer(dev);
4686 if (ret)
4687 goto cleanup_bsd_ring;
4688 }
4689
Ben Widawsky9a8a2212013-05-28 19:22:23 -07004690 if (HAS_VEBOX(dev)) {
4691 ret = intel_init_vebox_ring_buffer(dev);
4692 if (ret)
4693 goto cleanup_blt_ring;
4694 }
4695
Zhao Yakui845f74a2014-04-17 10:37:37 +08004696 if (HAS_BSD2(dev)) {
4697 ret = intel_init_bsd2_ring_buffer(dev);
4698 if (ret)
4699 goto cleanup_vebox_ring;
4700 }
Ben Widawsky9a8a2212013-05-28 19:22:23 -07004701
Mika Kuoppala99433932013-01-22 14:12:17 +02004702 ret = i915_gem_set_seqno(dev, ((u32)~0 - 0x1000));
4703 if (ret)
Zhao Yakui845f74a2014-04-17 10:37:37 +08004704 goto cleanup_bsd2_ring;
Ben Widawsky4fc7c972013-02-08 11:49:24 -08004705
4706 return 0;
4707
Zhao Yakui845f74a2014-04-17 10:37:37 +08004708cleanup_bsd2_ring:
4709 intel_cleanup_ring_buffer(&dev_priv->ring[VCS2]);
Ben Widawsky9a8a2212013-05-28 19:22:23 -07004710cleanup_vebox_ring:
4711 intel_cleanup_ring_buffer(&dev_priv->ring[VECS]);
Ben Widawsky4fc7c972013-02-08 11:49:24 -08004712cleanup_blt_ring:
4713 intel_cleanup_ring_buffer(&dev_priv->ring[BCS]);
4714cleanup_bsd_ring:
4715 intel_cleanup_ring_buffer(&dev_priv->ring[VCS]);
4716cleanup_render_ring:
4717 intel_cleanup_ring_buffer(&dev_priv->ring[RCS]);
4718
4719 return ret;
4720}
4721
4722int
4723i915_gem_init_hw(struct drm_device *dev)
4724{
Jani Nikula3e31c6c2014-03-31 14:27:16 +03004725 struct drm_i915_private *dev_priv = dev->dev_private;
Ben Widawsky35a85ac2013-09-19 11:13:41 -07004726 int ret, i;
Ben Widawsky4fc7c972013-02-08 11:49:24 -08004727
4728 if (INTEL_INFO(dev)->gen < 6 && !intel_enable_gtt())
4729 return -EIO;
4730
Ben Widawsky59124502013-07-04 11:02:05 -07004731 if (dev_priv->ellc_size)
Ben Widawsky05e21cc2013-07-04 11:02:04 -07004732 I915_WRITE(HSW_IDICR, I915_READ(HSW_IDICR) | IDIHASHMSK(0xf));
Ben Widawsky4fc7c972013-02-08 11:49:24 -08004733
Ville Syrjälä0bf21342013-11-29 14:56:12 +02004734 if (IS_HASWELL(dev))
4735 I915_WRITE(MI_PREDICATE_RESULT_2, IS_HSW_GT3(dev) ?
4736 LOWER_SLICE_ENABLED : LOWER_SLICE_DISABLED);
Rodrigo Vivi94353732013-08-28 16:45:46 -03004737
Ben Widawsky88a2b2a2013-04-05 13:12:43 -07004738 if (HAS_PCH_NOP(dev)) {
Daniel Vetter6ba844b2014-01-22 23:39:30 +01004739 if (IS_IVYBRIDGE(dev)) {
4740 u32 temp = I915_READ(GEN7_MSG_CTL);
4741 temp &= ~(WAIT_FOR_PCH_FLR_ACK | WAIT_FOR_PCH_RESET_ACK);
4742 I915_WRITE(GEN7_MSG_CTL, temp);
4743 } else if (INTEL_INFO(dev)->gen >= 7) {
4744 u32 temp = I915_READ(HSW_NDE_RSTWRN_OPT);
4745 temp &= ~RESET_PCH_HANDSHAKE_ENABLE;
4746 I915_WRITE(HSW_NDE_RSTWRN_OPT, temp);
4747 }
Ben Widawsky88a2b2a2013-04-05 13:12:43 -07004748 }
4749
Ben Widawsky4fc7c972013-02-08 11:49:24 -08004750 i915_gem_init_swizzling(dev);
4751
Oscar Mateoa83014d2014-07-24 17:04:21 +01004752 ret = dev_priv->gt.init_rings(dev);
Ben Widawsky4fc7c972013-02-08 11:49:24 -08004753 if (ret)
Mika Kuoppala99433932013-01-22 14:12:17 +02004754 return ret;
4755
Ben Widawskyc3787e22013-09-17 21:12:44 -07004756 for (i = 0; i < NUM_L3_SLICES(dev); i++)
4757 i915_gem_l3_remap(&dev_priv->ring[RCS], i);
4758
Ben Widawsky254f9652012-06-04 14:42:42 -07004759 /*
Ben Widawsky2fa48d82013-12-06 14:11:04 -08004760 * XXX: Contexts should only be initialized once. Doing a switch to the
4761 * default context switch however is something we'd like to do after
4762 * reset or thaw (the latter may not actually be necessary for HW, but
4763 * goes with our code better). Context switching requires rings (for
4764 * the do_switch), but before enabling PPGTT. So don't move this.
Ben Widawsky254f9652012-06-04 14:42:42 -07004765 */
Ben Widawsky2fa48d82013-12-06 14:11:04 -08004766 ret = i915_gem_context_enable(dev_priv);
Chris Wilson60990322014-04-09 09:19:42 +01004767 if (ret && ret != -EIO) {
Ben Widawsky2fa48d82013-12-06 14:11:04 -08004768 DRM_ERROR("Context enable failed %d\n", ret);
Chris Wilson60990322014-04-09 09:19:42 +01004769 i915_gem_cleanup_ringbuffer(dev);
Daniel Vetter82460d92014-08-06 20:19:53 +02004770
4771 return ret;
4772 }
4773
4774 ret = i915_ppgtt_init_hw(dev);
4775 if (ret && ret != -EIO) {
4776 DRM_ERROR("PPGTT enable failed %d\n", ret);
4777 i915_gem_cleanup_ringbuffer(dev);
Ben Widawskyb7c36d22013-04-08 18:43:56 -07004778 }
Daniel Vettere21af882012-02-09 20:53:27 +01004779
Ben Widawsky2fa48d82013-12-06 14:11:04 -08004780 return ret;
Zou Nan hai8187a2b2010-05-21 09:08:55 +08004781}
4782
Chris Wilson1070a422012-04-24 15:47:41 +01004783int i915_gem_init(struct drm_device *dev)
4784{
4785 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson1070a422012-04-24 15:47:41 +01004786 int ret;
4787
Oscar Mateo127f1002014-07-24 17:04:11 +01004788 i915.enable_execlists = intel_sanitize_enable_execlists(dev,
4789 i915.enable_execlists);
4790
Chris Wilson1070a422012-04-24 15:47:41 +01004791 mutex_lock(&dev->struct_mutex);
Jesse Barnesd62b4892013-03-08 10:45:53 -08004792
4793 if (IS_VALLEYVIEW(dev)) {
4794 /* VLVA0 (potential hack), BIOS isn't actually waking us */
Imre Deak981a5ae2014-04-14 20:24:22 +03004795 I915_WRITE(VLV_GTLC_WAKE_CTRL, VLV_GTLC_ALLOWWAKEREQ);
4796 if (wait_for((I915_READ(VLV_GTLC_PW_STATUS) &
4797 VLV_GTLC_ALLOWWAKEACK), 10))
Jesse Barnesd62b4892013-03-08 10:45:53 -08004798 DRM_DEBUG_DRIVER("allow wake ack timed out\n");
4799 }
4800
Oscar Mateoa83014d2014-07-24 17:04:21 +01004801 if (!i915.enable_execlists) {
4802 dev_priv->gt.do_execbuf = i915_gem_ringbuffer_submission;
4803 dev_priv->gt.init_rings = i915_gem_init_rings;
4804 dev_priv->gt.cleanup_ring = intel_cleanup_ring_buffer;
4805 dev_priv->gt.stop_ring = intel_stop_ring_buffer;
Oscar Mateo454afeb2014-07-24 17:04:22 +01004806 } else {
4807 dev_priv->gt.do_execbuf = intel_execlists_submission;
4808 dev_priv->gt.init_rings = intel_logical_rings_init;
4809 dev_priv->gt.cleanup_ring = intel_logical_ring_cleanup;
4810 dev_priv->gt.stop_ring = intel_logical_ring_stop;
Oscar Mateoa83014d2014-07-24 17:04:21 +01004811 }
4812
Daniel Vetter6c5566a2014-08-06 15:04:50 +02004813 ret = i915_gem_init_userptr(dev);
4814 if (ret) {
4815 mutex_unlock(&dev->struct_mutex);
4816 return ret;
4817 }
4818
Ben Widawskyd7e50082012-12-18 10:31:25 -08004819 i915_gem_init_global_gtt(dev);
Jesse Barnesd62b4892013-03-08 10:45:53 -08004820
Ben Widawsky2fa48d82013-12-06 14:11:04 -08004821 ret = i915_gem_context_init(dev);
Mika Kuoppalae3848692014-01-31 17:14:02 +02004822 if (ret) {
4823 mutex_unlock(&dev->struct_mutex);
Ben Widawsky2fa48d82013-12-06 14:11:04 -08004824 return ret;
Mika Kuoppalae3848692014-01-31 17:14:02 +02004825 }
Ben Widawsky2fa48d82013-12-06 14:11:04 -08004826
Chris Wilson1070a422012-04-24 15:47:41 +01004827 ret = i915_gem_init_hw(dev);
Chris Wilson60990322014-04-09 09:19:42 +01004828 if (ret == -EIO) {
4829 /* Allow ring initialisation to fail by marking the GPU as
4830 * wedged. But we only want to do this where the GPU is angry,
4831 * for all other failure, such as an allocation failure, bail.
4832 */
4833 DRM_ERROR("Failed to initialize GPU, declaring it wedged\n");
4834 atomic_set_mask(I915_WEDGED, &dev_priv->gpu_error.reset_counter);
4835 ret = 0;
Chris Wilson1070a422012-04-24 15:47:41 +01004836 }
Chris Wilson60990322014-04-09 09:19:42 +01004837 mutex_unlock(&dev->struct_mutex);
Chris Wilson1070a422012-04-24 15:47:41 +01004838
Daniel Vetter53ca26c2012-04-26 23:28:03 +02004839 /* Allow hardware batchbuffers unless told otherwise, but not for KMS. */
4840 if (!drm_core_check_feature(dev, DRIVER_MODESET))
4841 dev_priv->dri1.allow_batchbuffer = 1;
Chris Wilson60990322014-04-09 09:19:42 +01004842 return ret;
Chris Wilson1070a422012-04-24 15:47:41 +01004843}
4844
Zou Nan hai8187a2b2010-05-21 09:08:55 +08004845void
4846i915_gem_cleanup_ringbuffer(struct drm_device *dev)
4847{
Jani Nikula3e31c6c2014-03-31 14:27:16 +03004848 struct drm_i915_private *dev_priv = dev->dev_private;
Oscar Mateoa4872ba2014-05-22 14:13:33 +01004849 struct intel_engine_cs *ring;
Chris Wilson1ec14ad2010-12-04 11:30:53 +00004850 int i;
Zou Nan hai8187a2b2010-05-21 09:08:55 +08004851
Chris Wilsonb4519512012-05-11 14:29:30 +01004852 for_each_ring(ring, dev_priv, i)
Oscar Mateoa83014d2014-07-24 17:04:21 +01004853 dev_priv->gt.cleanup_ring(ring);
Zou Nan hai8187a2b2010-05-21 09:08:55 +08004854}
4855
4856int
Eric Anholt673a3942008-07-30 12:06:12 -07004857i915_gem_entervt_ioctl(struct drm_device *dev, void *data,
4858 struct drm_file *file_priv)
4859{
Daniel Vetterdb1b76c2013-07-09 16:51:37 +02004860 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsonb4519512012-05-11 14:29:30 +01004861 int ret;
Eric Anholt673a3942008-07-30 12:06:12 -07004862
Jesse Barnes79e53942008-11-07 14:24:08 -08004863 if (drm_core_check_feature(dev, DRIVER_MODESET))
4864 return 0;
4865
Daniel Vetter1f83fee2012-11-15 17:17:22 +01004866 if (i915_reset_in_progress(&dev_priv->gpu_error)) {
Eric Anholt673a3942008-07-30 12:06:12 -07004867 DRM_ERROR("Reenabling wedged hardware, good luck\n");
Daniel Vetter1f83fee2012-11-15 17:17:22 +01004868 atomic_set(&dev_priv->gpu_error.reset_counter, 0);
Eric Anholt673a3942008-07-30 12:06:12 -07004869 }
4870
Eric Anholt673a3942008-07-30 12:06:12 -07004871 mutex_lock(&dev->struct_mutex);
Daniel Vetterdb1b76c2013-07-09 16:51:37 +02004872 dev_priv->ums.mm_suspended = 0;
Eric Anholt9bb2d6f2008-12-23 18:42:32 -08004873
Daniel Vetterf691e2f2012-02-02 09:58:12 +01004874 ret = i915_gem_init_hw(dev);
Wu Fengguangd816f6a2009-04-18 10:43:32 +08004875 if (ret != 0) {
4876 mutex_unlock(&dev->struct_mutex);
Eric Anholt9bb2d6f2008-12-23 18:42:32 -08004877 return ret;
Wu Fengguangd816f6a2009-04-18 10:43:32 +08004878 }
Eric Anholt9bb2d6f2008-12-23 18:42:32 -08004879
Ben Widawsky5cef07e2013-07-16 16:50:08 -07004880 BUG_ON(!list_empty(&dev_priv->gtt.base.active_list));
Kristian Høgsbergdbb19d32008-08-20 11:04:27 -04004881
Daniel Vetterbb0f1b52013-11-03 21:09:27 +01004882 ret = drm_irq_install(dev, dev->pdev->irq);
Chris Wilson5f353082010-06-07 14:03:03 +01004883 if (ret)
4884 goto cleanup_ringbuffer;
Daniel Vettere090c532013-11-03 20:27:05 +01004885 mutex_unlock(&dev->struct_mutex);
Kristian Høgsbergdbb19d32008-08-20 11:04:27 -04004886
Eric Anholt673a3942008-07-30 12:06:12 -07004887 return 0;
Chris Wilson5f353082010-06-07 14:03:03 +01004888
4889cleanup_ringbuffer:
Chris Wilson5f353082010-06-07 14:03:03 +01004890 i915_gem_cleanup_ringbuffer(dev);
Daniel Vetterdb1b76c2013-07-09 16:51:37 +02004891 dev_priv->ums.mm_suspended = 1;
Chris Wilson5f353082010-06-07 14:03:03 +01004892 mutex_unlock(&dev->struct_mutex);
4893
4894 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -07004895}
4896
4897int
4898i915_gem_leavevt_ioctl(struct drm_device *dev, void *data,
4899 struct drm_file *file_priv)
4900{
Jesse Barnes79e53942008-11-07 14:24:08 -08004901 if (drm_core_check_feature(dev, DRIVER_MODESET))
4902 return 0;
4903
Daniel Vettere090c532013-11-03 20:27:05 +01004904 mutex_lock(&dev->struct_mutex);
Kristian Høgsbergdbb19d32008-08-20 11:04:27 -04004905 drm_irq_uninstall(dev);
Daniel Vettere090c532013-11-03 20:27:05 +01004906 mutex_unlock(&dev->struct_mutex);
Daniel Vetterdb1b76c2013-07-09 16:51:37 +02004907
Chris Wilson45c5f202013-10-16 11:50:01 +01004908 return i915_gem_suspend(dev);
Eric Anholt673a3942008-07-30 12:06:12 -07004909}
4910
4911void
4912i915_gem_lastclose(struct drm_device *dev)
4913{
4914 int ret;
Eric Anholt673a3942008-07-30 12:06:12 -07004915
Eric Anholte806b492009-01-22 09:56:58 -08004916 if (drm_core_check_feature(dev, DRIVER_MODESET))
4917 return;
4918
Chris Wilson45c5f202013-10-16 11:50:01 +01004919 ret = i915_gem_suspend(dev);
Keith Packard6dbe2772008-10-14 21:41:13 -07004920 if (ret)
4921 DRM_ERROR("failed to idle hardware: %d\n", ret);
Eric Anholt673a3942008-07-30 12:06:12 -07004922}
4923
Chris Wilson64193402010-10-24 12:38:05 +01004924static void
Oscar Mateoa4872ba2014-05-22 14:13:33 +01004925init_ring_lists(struct intel_engine_cs *ring)
Chris Wilson64193402010-10-24 12:38:05 +01004926{
4927 INIT_LIST_HEAD(&ring->active_list);
4928 INIT_LIST_HEAD(&ring->request_list);
Chris Wilson64193402010-10-24 12:38:05 +01004929}
4930
Ben Widawsky7e0d96b2013-12-06 14:11:26 -08004931void i915_init_vm(struct drm_i915_private *dev_priv,
4932 struct i915_address_space *vm)
Ben Widawskyfc8c0672013-07-31 16:59:54 -07004933{
Ben Widawsky7e0d96b2013-12-06 14:11:26 -08004934 if (!i915_is_ggtt(vm))
4935 drm_mm_init(&vm->mm, vm->start, vm->total);
Ben Widawskyfc8c0672013-07-31 16:59:54 -07004936 vm->dev = dev_priv->dev;
4937 INIT_LIST_HEAD(&vm->active_list);
4938 INIT_LIST_HEAD(&vm->inactive_list);
4939 INIT_LIST_HEAD(&vm->global_link);
Chris Wilsonf72d21e2014-01-09 22:57:22 +00004940 list_add_tail(&vm->global_link, &dev_priv->vm_list);
Ben Widawskyfc8c0672013-07-31 16:59:54 -07004941}
4942
Eric Anholt673a3942008-07-30 12:06:12 -07004943void
4944i915_gem_load(struct drm_device *dev)
4945{
Jani Nikula3e31c6c2014-03-31 14:27:16 +03004946 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson42dcedd2012-11-15 11:32:30 +00004947 int i;
4948
4949 dev_priv->slab =
4950 kmem_cache_create("i915_gem_object",
4951 sizeof(struct drm_i915_gem_object), 0,
4952 SLAB_HWCACHE_ALIGN,
4953 NULL);
Eric Anholt673a3942008-07-30 12:06:12 -07004954
Ben Widawskyfc8c0672013-07-31 16:59:54 -07004955 INIT_LIST_HEAD(&dev_priv->vm_list);
4956 i915_init_vm(dev_priv, &dev_priv->gtt.base);
4957
Ben Widawskya33afea2013-09-17 21:12:45 -07004958 INIT_LIST_HEAD(&dev_priv->context_list);
Chris Wilson6c085a72012-08-20 11:40:46 +02004959 INIT_LIST_HEAD(&dev_priv->mm.unbound_list);
4960 INIT_LIST_HEAD(&dev_priv->mm.bound_list);
Eric Anholta09ba7f2009-08-29 12:49:51 -07004961 INIT_LIST_HEAD(&dev_priv->mm.fence_list);
Chris Wilson1ec14ad2010-12-04 11:30:53 +00004962 for (i = 0; i < I915_NUM_RINGS; i++)
4963 init_ring_lists(&dev_priv->ring[i]);
Daniel Vetter4b9de732011-10-09 21:52:02 +02004964 for (i = 0; i < I915_MAX_NUM_FENCES; i++)
Daniel Vetter007cc8a2010-04-28 11:02:31 +02004965 INIT_LIST_HEAD(&dev_priv->fence_regs[i].lru_list);
Eric Anholt673a3942008-07-30 12:06:12 -07004966 INIT_DELAYED_WORK(&dev_priv->mm.retire_work,
4967 i915_gem_retire_work_handler);
Chris Wilsonb29c19b2013-09-25 17:34:56 +01004968 INIT_DELAYED_WORK(&dev_priv->mm.idle_work,
4969 i915_gem_idle_work_handler);
Daniel Vetter1f83fee2012-11-15 17:17:22 +01004970 init_waitqueue_head(&dev_priv->gpu_error.reset_queue);
Chris Wilson31169712009-09-14 16:50:28 +01004971
Dave Airlie94400122010-07-20 13:15:31 +10004972 /* On GEN3 we really need to make sure the ARB C3 LP bit is set */
Ville Syrjälädbb42742014-02-25 15:13:41 +02004973 if (!drm_core_check_feature(dev, DRIVER_MODESET) && IS_GEN3(dev)) {
Daniel Vetter50743292012-04-26 22:02:54 +02004974 I915_WRITE(MI_ARB_STATE,
4975 _MASKED_BIT_ENABLE(MI_ARB_C3_LP_WRITE_ENABLE));
Dave Airlie94400122010-07-20 13:15:31 +10004976 }
4977
Chris Wilson72bfa192010-12-19 11:42:05 +00004978 dev_priv->relative_constants_mode = I915_EXEC_CONSTANTS_REL_GENERAL;
4979
Jesse Barnesde151cf2008-11-12 10:03:55 -08004980 /* Old X drivers will take 0-2 for front, back, depth buffers */
Eric Anholtb397c832010-01-26 09:43:10 -08004981 if (!drm_core_check_feature(dev, DRIVER_MODESET))
4982 dev_priv->fence_reg_start = 3;
Jesse Barnesde151cf2008-11-12 10:03:55 -08004983
Ville Syrjälä42b5aea2013-04-09 13:02:47 +03004984 if (INTEL_INFO(dev)->gen >= 7 && !IS_VALLEYVIEW(dev))
4985 dev_priv->num_fence_regs = 32;
4986 else if (INTEL_INFO(dev)->gen >= 4 || IS_I945G(dev) || IS_I945GM(dev) || IS_G33(dev))
Jesse Barnesde151cf2008-11-12 10:03:55 -08004987 dev_priv->num_fence_regs = 16;
4988 else
4989 dev_priv->num_fence_regs = 8;
4990
Grégoire Henryb5aa8a02009-06-23 15:41:02 +02004991 /* Initialize fence registers to zero */
Chris Wilson19b2dbd2013-06-12 10:15:12 +01004992 INIT_LIST_HEAD(&dev_priv->mm.fence_list);
4993 i915_gem_restore_fences(dev);
Eric Anholt10ed13e2011-05-06 13:53:49 -07004994
Eric Anholt673a3942008-07-30 12:06:12 -07004995 i915_gem_detect_bit_6_swizzle(dev);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05004996 init_waitqueue_head(&dev_priv->pending_flip_queue);
Chris Wilson17250b72010-10-28 12:51:39 +01004997
Chris Wilsonce453d82011-02-21 14:43:56 +00004998 dev_priv->mm.interruptible = true;
4999
Chris Wilsonceabbba52014-03-25 13:23:04 +00005000 dev_priv->mm.shrinker.scan_objects = i915_gem_shrinker_scan;
5001 dev_priv->mm.shrinker.count_objects = i915_gem_shrinker_count;
5002 dev_priv->mm.shrinker.seeks = DEFAULT_SEEKS;
5003 register_shrinker(&dev_priv->mm.shrinker);
Chris Wilson2cfcd322014-05-20 08:28:43 +01005004
5005 dev_priv->mm.oom_notifier.notifier_call = i915_gem_shrinker_oom;
5006 register_oom_notifier(&dev_priv->mm.oom_notifier);
Daniel Vetterf99d7062014-06-19 16:01:59 +02005007
5008 mutex_init(&dev_priv->fb_tracking.lock);
Eric Anholt673a3942008-07-30 12:06:12 -07005009}
Dave Airlie71acb5e2008-12-30 20:31:46 +10005010
Chris Wilsonf787a5f2010-09-24 16:02:42 +01005011void i915_gem_release(struct drm_device *dev, struct drm_file *file)
Eric Anholtb9624422009-06-03 07:27:35 +00005012{
Chris Wilsonf787a5f2010-09-24 16:02:42 +01005013 struct drm_i915_file_private *file_priv = file->driver_priv;
Eric Anholtb9624422009-06-03 07:27:35 +00005014
Chris Wilsonb29c19b2013-09-25 17:34:56 +01005015 cancel_delayed_work_sync(&file_priv->mm.idle_work);
5016
Eric Anholtb9624422009-06-03 07:27:35 +00005017 /* Clean up our request list when the client is going away, so that
5018 * later retire_requests won't dereference our soon-to-be-gone
5019 * file_priv.
5020 */
Chris Wilson1c255952010-09-26 11:03:27 +01005021 spin_lock(&file_priv->mm.lock);
Chris Wilsonf787a5f2010-09-24 16:02:42 +01005022 while (!list_empty(&file_priv->mm.request_list)) {
5023 struct drm_i915_gem_request *request;
5024
5025 request = list_first_entry(&file_priv->mm.request_list,
5026 struct drm_i915_gem_request,
5027 client_list);
5028 list_del(&request->client_list);
5029 request->file_priv = NULL;
5030 }
Chris Wilson1c255952010-09-26 11:03:27 +01005031 spin_unlock(&file_priv->mm.lock);
Eric Anholtb9624422009-06-03 07:27:35 +00005032}
Chris Wilson31169712009-09-14 16:50:28 +01005033
Chris Wilsonb29c19b2013-09-25 17:34:56 +01005034static void
5035i915_gem_file_idle_work_handler(struct work_struct *work)
5036{
5037 struct drm_i915_file_private *file_priv =
5038 container_of(work, typeof(*file_priv), mm.idle_work.work);
5039
5040 atomic_set(&file_priv->rps_wait_boost, false);
5041}
5042
5043int i915_gem_open(struct drm_device *dev, struct drm_file *file)
5044{
5045 struct drm_i915_file_private *file_priv;
Ben Widawskye422b882013-12-06 14:10:58 -08005046 int ret;
Chris Wilsonb29c19b2013-09-25 17:34:56 +01005047
5048 DRM_DEBUG_DRIVER("\n");
5049
5050 file_priv = kzalloc(sizeof(*file_priv), GFP_KERNEL);
5051 if (!file_priv)
5052 return -ENOMEM;
5053
5054 file->driver_priv = file_priv;
5055 file_priv->dev_priv = dev->dev_private;
Chris Wilsonab0e7ff2014-02-25 17:11:24 +02005056 file_priv->file = file;
Chris Wilsonb29c19b2013-09-25 17:34:56 +01005057
5058 spin_lock_init(&file_priv->mm.lock);
5059 INIT_LIST_HEAD(&file_priv->mm.request_list);
5060 INIT_DELAYED_WORK(&file_priv->mm.idle_work,
5061 i915_gem_file_idle_work_handler);
5062
Ben Widawskye422b882013-12-06 14:10:58 -08005063 ret = i915_gem_context_open(dev, file);
5064 if (ret)
5065 kfree(file_priv);
Chris Wilsonb29c19b2013-09-25 17:34:56 +01005066
Ben Widawskye422b882013-12-06 14:10:58 -08005067 return ret;
Chris Wilsonb29c19b2013-09-25 17:34:56 +01005068}
5069
Daniel Vetterb680c372014-09-19 18:27:27 +02005070/**
5071 * i915_gem_track_fb - update frontbuffer tracking
5072 * old: current GEM buffer for the frontbuffer slots
5073 * new: new GEM buffer for the frontbuffer slots
5074 * frontbuffer_bits: bitmask of frontbuffer slots
5075 *
5076 * This updates the frontbuffer tracking bits @frontbuffer_bits by clearing them
5077 * from @old and setting them in @new. Both @old and @new can be NULL.
5078 */
Daniel Vettera071fa02014-06-18 23:28:09 +02005079void i915_gem_track_fb(struct drm_i915_gem_object *old,
5080 struct drm_i915_gem_object *new,
5081 unsigned frontbuffer_bits)
5082{
5083 if (old) {
5084 WARN_ON(!mutex_is_locked(&old->base.dev->struct_mutex));
5085 WARN_ON(!(old->frontbuffer_bits & frontbuffer_bits));
5086 old->frontbuffer_bits &= ~frontbuffer_bits;
5087 }
5088
5089 if (new) {
5090 WARN_ON(!mutex_is_locked(&new->base.dev->struct_mutex));
5091 WARN_ON(new->frontbuffer_bits & frontbuffer_bits);
5092 new->frontbuffer_bits |= frontbuffer_bits;
5093 }
5094}
5095
Chris Wilson57745062012-11-21 13:04:04 +00005096static bool mutex_is_locked_by(struct mutex *mutex, struct task_struct *task)
5097{
5098 if (!mutex_is_locked(mutex))
5099 return false;
5100
5101#if defined(CONFIG_SMP) || defined(CONFIG_DEBUG_MUTEXES)
5102 return mutex->owner == task;
5103#else
5104 /* Since UP may be pre-empted, we cannot assume that we own the lock */
5105 return false;
5106#endif
5107}
5108
Chris Wilsonb453c4d2014-03-25 13:23:05 +00005109static bool i915_gem_shrinker_lock(struct drm_device *dev, bool *unlock)
5110{
5111 if (!mutex_trylock(&dev->struct_mutex)) {
5112 if (!mutex_is_locked_by(&dev->struct_mutex, current))
5113 return false;
5114
5115 if (to_i915(dev)->mm.shrinker_no_lock_stealing)
5116 return false;
5117
5118 *unlock = false;
5119 } else
5120 *unlock = true;
5121
5122 return true;
5123}
5124
Chris Wilsonceabbba52014-03-25 13:23:04 +00005125static int num_vma_bound(struct drm_i915_gem_object *obj)
5126{
5127 struct i915_vma *vma;
5128 int count = 0;
5129
5130 list_for_each_entry(vma, &obj->vma_list, vma_link)
5131 if (drm_mm_node_allocated(&vma->node))
5132 count++;
5133
5134 return count;
5135}
5136
Dave Chinner7dc19d52013-08-28 10:18:11 +10005137static unsigned long
Chris Wilsonceabbba52014-03-25 13:23:04 +00005138i915_gem_shrinker_count(struct shrinker *shrinker, struct shrink_control *sc)
Chris Wilson31169712009-09-14 16:50:28 +01005139{
Chris Wilson17250b72010-10-28 12:51:39 +01005140 struct drm_i915_private *dev_priv =
Chris Wilsonceabbba52014-03-25 13:23:04 +00005141 container_of(shrinker, struct drm_i915_private, mm.shrinker);
Chris Wilson17250b72010-10-28 12:51:39 +01005142 struct drm_device *dev = dev_priv->dev;
Chris Wilson6c085a72012-08-20 11:40:46 +02005143 struct drm_i915_gem_object *obj;
Dave Chinner7dc19d52013-08-28 10:18:11 +10005144 unsigned long count;
Chris Wilsonb453c4d2014-03-25 13:23:05 +00005145 bool unlock;
Chris Wilson17250b72010-10-28 12:51:39 +01005146
Chris Wilsonb453c4d2014-03-25 13:23:05 +00005147 if (!i915_gem_shrinker_lock(dev, &unlock))
5148 return 0;
Chris Wilson31169712009-09-14 16:50:28 +01005149
Dave Chinner7dc19d52013-08-28 10:18:11 +10005150 count = 0;
Ben Widawsky35c20a62013-05-31 11:28:48 -07005151 list_for_each_entry(obj, &dev_priv->mm.unbound_list, global_list)
Chris Wilsona5570172012-09-04 21:02:54 +01005152 if (obj->pages_pin_count == 0)
Dave Chinner7dc19d52013-08-28 10:18:11 +10005153 count += obj->base.size >> PAGE_SHIFT;
Ben Widawskyfcb4a572013-07-31 16:59:57 -07005154
5155 list_for_each_entry(obj, &dev_priv->mm.bound_list, global_list) {
Chris Wilsonceabbba52014-03-25 13:23:04 +00005156 if (!i915_gem_obj_is_pinned(obj) &&
5157 obj->pages_pin_count == num_vma_bound(obj))
Dave Chinner7dc19d52013-08-28 10:18:11 +10005158 count += obj->base.size >> PAGE_SHIFT;
Ben Widawskyfcb4a572013-07-31 16:59:57 -07005159 }
Chris Wilson31169712009-09-14 16:50:28 +01005160
Chris Wilson57745062012-11-21 13:04:04 +00005161 if (unlock)
5162 mutex_unlock(&dev->struct_mutex);
Chris Wilsond9973b42013-10-04 10:33:00 +01005163
Dave Chinner7dc19d52013-08-28 10:18:11 +10005164 return count;
Chris Wilson31169712009-09-14 16:50:28 +01005165}
Ben Widawskya70a3142013-07-31 16:59:56 -07005166
5167/* All the new VM stuff */
5168unsigned long i915_gem_obj_offset(struct drm_i915_gem_object *o,
5169 struct i915_address_space *vm)
5170{
5171 struct drm_i915_private *dev_priv = o->base.dev->dev_private;
5172 struct i915_vma *vma;
5173
Daniel Vetter896ab1a2014-08-06 15:04:51 +02005174 WARN_ON(vm == &dev_priv->mm.aliasing_ppgtt->base);
Ben Widawskya70a3142013-07-31 16:59:56 -07005175
Ben Widawskya70a3142013-07-31 16:59:56 -07005176 list_for_each_entry(vma, &o->vma_list, vma_link) {
5177 if (vma->vm == vm)
5178 return vma->node.start;
5179
5180 }
Daniel Vetterf25748ea2014-06-17 22:34:38 +02005181 WARN(1, "%s vma for this object not found.\n",
5182 i915_is_ggtt(vm) ? "global" : "ppgtt");
Ben Widawskya70a3142013-07-31 16:59:56 -07005183 return -1;
5184}
5185
5186bool i915_gem_obj_bound(struct drm_i915_gem_object *o,
5187 struct i915_address_space *vm)
5188{
5189 struct i915_vma *vma;
5190
5191 list_for_each_entry(vma, &o->vma_list, vma_link)
Ben Widawsky8b9c2b92013-07-31 17:00:16 -07005192 if (vma->vm == vm && drm_mm_node_allocated(&vma->node))
Ben Widawskya70a3142013-07-31 16:59:56 -07005193 return true;
5194
5195 return false;
5196}
5197
5198bool i915_gem_obj_bound_any(struct drm_i915_gem_object *o)
5199{
Chris Wilson5a1d5eb2013-09-10 11:27:37 +01005200 struct i915_vma *vma;
Ben Widawskya70a3142013-07-31 16:59:56 -07005201
Chris Wilson5a1d5eb2013-09-10 11:27:37 +01005202 list_for_each_entry(vma, &o->vma_list, vma_link)
5203 if (drm_mm_node_allocated(&vma->node))
Ben Widawskya70a3142013-07-31 16:59:56 -07005204 return true;
5205
5206 return false;
5207}
5208
5209unsigned long i915_gem_obj_size(struct drm_i915_gem_object *o,
5210 struct i915_address_space *vm)
5211{
5212 struct drm_i915_private *dev_priv = o->base.dev->dev_private;
5213 struct i915_vma *vma;
5214
Daniel Vetter896ab1a2014-08-06 15:04:51 +02005215 WARN_ON(vm == &dev_priv->mm.aliasing_ppgtt->base);
Ben Widawskya70a3142013-07-31 16:59:56 -07005216
5217 BUG_ON(list_empty(&o->vma_list));
5218
5219 list_for_each_entry(vma, &o->vma_list, vma_link)
5220 if (vma->vm == vm)
5221 return vma->node.size;
5222
5223 return 0;
5224}
5225
Dave Chinner7dc19d52013-08-28 10:18:11 +10005226static unsigned long
Chris Wilsonceabbba52014-03-25 13:23:04 +00005227i915_gem_shrinker_scan(struct shrinker *shrinker, struct shrink_control *sc)
Dave Chinner7dc19d52013-08-28 10:18:11 +10005228{
5229 struct drm_i915_private *dev_priv =
Chris Wilsonceabbba52014-03-25 13:23:04 +00005230 container_of(shrinker, struct drm_i915_private, mm.shrinker);
Dave Chinner7dc19d52013-08-28 10:18:11 +10005231 struct drm_device *dev = dev_priv->dev;
Dave Chinner7dc19d52013-08-28 10:18:11 +10005232 unsigned long freed;
Chris Wilsonb453c4d2014-03-25 13:23:05 +00005233 bool unlock;
Dave Chinner7dc19d52013-08-28 10:18:11 +10005234
Chris Wilsonb453c4d2014-03-25 13:23:05 +00005235 if (!i915_gem_shrinker_lock(dev, &unlock))
5236 return SHRINK_STOP;
Dave Chinner7dc19d52013-08-28 10:18:11 +10005237
Chris Wilson21ab4e72014-09-09 11:16:08 +01005238 freed = i915_gem_shrink(dev_priv,
5239 sc->nr_to_scan,
5240 I915_SHRINK_BOUND |
5241 I915_SHRINK_UNBOUND |
5242 I915_SHRINK_PURGEABLE);
Chris Wilsond9973b42013-10-04 10:33:00 +01005243 if (freed < sc->nr_to_scan)
Chris Wilson21ab4e72014-09-09 11:16:08 +01005244 freed += i915_gem_shrink(dev_priv,
5245 sc->nr_to_scan - freed,
5246 I915_SHRINK_BOUND |
5247 I915_SHRINK_UNBOUND);
Dave Chinner7dc19d52013-08-28 10:18:11 +10005248 if (unlock)
5249 mutex_unlock(&dev->struct_mutex);
Chris Wilsond9973b42013-10-04 10:33:00 +01005250
Dave Chinner7dc19d52013-08-28 10:18:11 +10005251 return freed;
5252}
Ben Widawsky5c2abbe2013-09-24 09:57:57 -07005253
Chris Wilson2cfcd322014-05-20 08:28:43 +01005254static int
5255i915_gem_shrinker_oom(struct notifier_block *nb, unsigned long event, void *ptr)
5256{
5257 struct drm_i915_private *dev_priv =
5258 container_of(nb, struct drm_i915_private, mm.oom_notifier);
5259 struct drm_device *dev = dev_priv->dev;
5260 struct drm_i915_gem_object *obj;
5261 unsigned long timeout = msecs_to_jiffies(5000) + 1;
Chris Wilson005445c2014-10-08 11:25:16 +01005262 unsigned long pinned, bound, unbound, freed_pages;
Chris Wilson2cfcd322014-05-20 08:28:43 +01005263 bool was_interruptible;
5264 bool unlock;
5265
Chris Wilsona1db2fa2014-07-11 11:28:00 +01005266 while (!i915_gem_shrinker_lock(dev, &unlock) && --timeout) {
Chris Wilson2cfcd322014-05-20 08:28:43 +01005267 schedule_timeout_killable(1);
Chris Wilsona1db2fa2014-07-11 11:28:00 +01005268 if (fatal_signal_pending(current))
5269 return NOTIFY_DONE;
5270 }
Chris Wilson2cfcd322014-05-20 08:28:43 +01005271 if (timeout == 0) {
5272 pr_err("Unable to purge GPU memory due lock contention.\n");
5273 return NOTIFY_DONE;
5274 }
5275
5276 was_interruptible = dev_priv->mm.interruptible;
5277 dev_priv->mm.interruptible = false;
5278
Chris Wilson005445c2014-10-08 11:25:16 +01005279 freed_pages = i915_gem_shrink_all(dev_priv);
Chris Wilson2cfcd322014-05-20 08:28:43 +01005280
5281 dev_priv->mm.interruptible = was_interruptible;
5282
5283 /* Because we may be allocating inside our own driver, we cannot
5284 * assert that there are no objects with pinned pages that are not
5285 * being pointed to by hardware.
5286 */
5287 unbound = bound = pinned = 0;
5288 list_for_each_entry(obj, &dev_priv->mm.unbound_list, global_list) {
5289 if (!obj->base.filp) /* not backed by a freeable object */
5290 continue;
5291
5292 if (obj->pages_pin_count)
5293 pinned += obj->base.size;
5294 else
5295 unbound += obj->base.size;
5296 }
5297 list_for_each_entry(obj, &dev_priv->mm.bound_list, global_list) {
5298 if (!obj->base.filp)
5299 continue;
5300
5301 if (obj->pages_pin_count)
5302 pinned += obj->base.size;
5303 else
5304 bound += obj->base.size;
5305 }
5306
5307 if (unlock)
5308 mutex_unlock(&dev->struct_mutex);
5309
5310 pr_info("Purging GPU memory, %lu bytes freed, %lu bytes still pinned.\n",
Chris Wilson005445c2014-10-08 11:25:16 +01005311 freed_pages << PAGE_SHIFT, pinned);
Chris Wilson2cfcd322014-05-20 08:28:43 +01005312 if (unbound || bound)
5313 pr_err("%lu and %lu bytes still available in the "
5314 "bound and unbound GPU page lists.\n",
5315 bound, unbound);
5316
Chris Wilson005445c2014-10-08 11:25:16 +01005317 *(unsigned long *)ptr += freed_pages;
Chris Wilson2cfcd322014-05-20 08:28:43 +01005318 return NOTIFY_DONE;
5319}
5320
Ben Widawsky5c2abbe2013-09-24 09:57:57 -07005321struct i915_vma *i915_gem_obj_to_ggtt(struct drm_i915_gem_object *obj)
5322{
5323 struct i915_vma *vma;
5324
Ben Widawsky5c2abbe2013-09-24 09:57:57 -07005325 vma = list_first_entry(&obj->vma_list, typeof(*vma), vma_link);
Daniel Vetter5dc383b2014-08-06 15:04:49 +02005326 if (vma->vm != i915_obj_to_ggtt(obj))
Ben Widawsky5c2abbe2013-09-24 09:57:57 -07005327 return NULL;
5328
5329 return vma;
5330}