blob: aaef0c731b9a2162421bbe550b89e9305976c22c [file] [log] [blame]
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001/*
Ajit Khaparded2145cd2011-03-16 08:20:46 +00002 * Copyright (C) 2005 - 2011 Emulex
Sathya Perla6b7c5b92009-03-11 23:32:03 -07003 * All rights reserved.
4 *
5 * This program is free software; you can redistribute it and/or
6 * modify it under the terms of the GNU General Public License version 2
7 * as published by the Free Software Foundation. The full GNU General
8 * Public License is included in this distribution in the file called COPYING.
9 *
10 * Contact Information:
Ajit Khaparded2145cd2011-03-16 08:20:46 +000011 * linux-drivers@emulex.com
Sathya Perla6b7c5b92009-03-11 23:32:03 -070012 *
Ajit Khaparded2145cd2011-03-16 08:20:46 +000013 * Emulex
14 * 3333 Susan Street
15 * Costa Mesa, CA 92626
Sathya Perla6b7c5b92009-03-11 23:32:03 -070016 */
17
18#include "be.h"
Sathya Perla8788fdc2009-07-27 22:52:03 +000019#include "be_cmds.h"
Sathya Perla6b7c5b92009-03-11 23:32:03 -070020
Ajit Khaparde609ff3b2011-02-20 11:42:07 +000021/* Must be a power of 2 or else MODULO will BUG_ON */
22static int be_get_temp_freq = 32;
23
Sathya Perla8788fdc2009-07-27 22:52:03 +000024static void be_mcc_notify(struct be_adapter *adapter)
Sathya Perla5fb379e2009-06-18 00:02:59 +000025{
Sathya Perla8788fdc2009-07-27 22:52:03 +000026 struct be_queue_info *mccq = &adapter->mcc_obj.q;
Sathya Perla5fb379e2009-06-18 00:02:59 +000027 u32 val = 0;
28
Ajit Khaparde7acc2082011-02-11 13:38:17 +000029 if (adapter->eeh_err) {
30 dev_info(&adapter->pdev->dev,
31 "Error in Card Detected! Cannot issue commands\n");
32 return;
33 }
34
Sathya Perla5fb379e2009-06-18 00:02:59 +000035 val |= mccq->id & DB_MCCQ_RING_ID_MASK;
36 val |= 1 << DB_MCCQ_NUM_POSTED_SHIFT;
Sathya Perlaf3eb62d2010-06-29 00:11:17 +000037
38 wmb();
Sathya Perla8788fdc2009-07-27 22:52:03 +000039 iowrite32(val, adapter->db + DB_MCCQ_OFFSET);
Sathya Perla5fb379e2009-06-18 00:02:59 +000040}
41
42/* To check if valid bit is set, check the entire word as we don't know
43 * the endianness of the data (old entry is host endian while a new entry is
44 * little endian) */
Sathya Perlaefd2e402009-07-27 22:53:10 +000045static inline bool be_mcc_compl_is_new(struct be_mcc_compl *compl)
Sathya Perla5fb379e2009-06-18 00:02:59 +000046{
47 if (compl->flags != 0) {
48 compl->flags = le32_to_cpu(compl->flags);
49 BUG_ON((compl->flags & CQE_FLAGS_VALID_MASK) == 0);
50 return true;
51 } else {
52 return false;
53 }
54}
55
56/* Need to reset the entire word that houses the valid bit */
Sathya Perlaefd2e402009-07-27 22:53:10 +000057static inline void be_mcc_compl_use(struct be_mcc_compl *compl)
Sathya Perla5fb379e2009-06-18 00:02:59 +000058{
59 compl->flags = 0;
60}
61
Sathya Perla8788fdc2009-07-27 22:52:03 +000062static int be_mcc_compl_process(struct be_adapter *adapter,
Sathya Perlaefd2e402009-07-27 22:53:10 +000063 struct be_mcc_compl *compl)
Sathya Perla5fb379e2009-06-18 00:02:59 +000064{
65 u16 compl_status, extd_status;
66
67 /* Just swap the status to host endian; mcc tag is opaquely copied
68 * from mcc_wrb */
69 be_dws_le_to_cpu(compl, 4);
70
71 compl_status = (compl->status >> CQE_STATUS_COMPL_SHIFT) &
72 CQE_STATUS_COMPL_MASK;
Sarveshwar Bandidd131e72010-05-25 16:16:32 -070073
74 if ((compl->tag0 == OPCODE_COMMON_WRITE_FLASHROM) &&
75 (compl->tag1 == CMD_SUBSYSTEM_COMMON)) {
76 adapter->flash_status = compl_status;
77 complete(&adapter->flash_compl);
78 }
79
Sathya Perlab31c50a2009-09-17 10:30:13 -070080 if (compl_status == MCC_STATUS_SUCCESS) {
Selvin Xavier005d5692011-05-16 07:36:35 +000081 if (((compl->tag0 == OPCODE_ETH_GET_STATISTICS) ||
82 (compl->tag0 == OPCODE_ETH_GET_PPORT_STATS)) &&
Ajit Khaparde63499352011-04-19 12:11:02 +000083 (compl->tag1 == CMD_SUBSYSTEM_ETH)) {
Ajit Khaparde89a88ab2011-05-16 07:36:18 +000084 if (adapter->generation == BE_GEN3) {
Selvin Xavier005d5692011-05-16 07:36:35 +000085 if (lancer_chip(adapter)) {
86 struct lancer_cmd_resp_pport_stats
87 *resp = adapter->stats_cmd.va;
88 be_dws_le_to_cpu(&resp->pport_stats,
89 sizeof(resp->pport_stats));
90 } else {
91 struct be_cmd_resp_get_stats_v1 *resp =
Ajit Khaparde89a88ab2011-05-16 07:36:18 +000092 adapter->stats_cmd.va;
93
94 be_dws_le_to_cpu(&resp->hw_stats,
95 sizeof(resp->hw_stats));
Selvin Xavier005d5692011-05-16 07:36:35 +000096 }
Ajit Khaparde89a88ab2011-05-16 07:36:18 +000097 } else {
98 struct be_cmd_resp_get_stats_v0 *resp =
99 adapter->stats_cmd.va;
100
101 be_dws_le_to_cpu(&resp->hw_stats,
102 sizeof(resp->hw_stats));
103 }
104 be_parse_stats(adapter);
Sathya Perlab31c50a2009-09-17 10:30:13 -0700105 netdev_stats_update(adapter);
Ajit Khapardeb2aebe62011-02-20 11:41:39 +0000106 adapter->stats_cmd_sent = false;
Sathya Perlab31c50a2009-09-17 10:30:13 -0700107 }
Ajit Khaparde89438072010-07-23 12:42:40 -0700108 } else if ((compl_status != MCC_STATUS_NOT_SUPPORTED) &&
109 (compl->tag0 != OPCODE_COMMON_NTWK_MAC_QUERY)) {
Sathya Perla5fb379e2009-06-18 00:02:59 +0000110 extd_status = (compl->status >> CQE_STATUS_EXTD_SHIFT) &
111 CQE_STATUS_EXTD_MASK;
Sathya Perla5f0b8492009-07-27 22:52:56 +0000112 dev_warn(&adapter->pdev->dev,
Ajit Khaparded744b442009-12-03 06:12:06 +0000113 "Error in cmd completion - opcode %d, compl %d, extd %d\n",
114 compl->tag0, compl_status, extd_status);
Sathya Perla5fb379e2009-06-18 00:02:59 +0000115 }
Sathya Perlab31c50a2009-09-17 10:30:13 -0700116 return compl_status;
Sathya Perla5fb379e2009-06-18 00:02:59 +0000117}
118
Sathya Perlaa8f447bd2009-06-18 00:10:27 +0000119/* Link state evt is a string of bytes; no need for endian swapping */
Sathya Perla8788fdc2009-07-27 22:52:03 +0000120static void be_async_link_state_process(struct be_adapter *adapter,
Sathya Perlaa8f447bd2009-06-18 00:10:27 +0000121 struct be_async_event_link_state *evt)
122{
Sathya Perla8788fdc2009-07-27 22:52:03 +0000123 be_link_status_update(adapter,
124 evt->port_link_status == ASYNC_EVENT_LINK_UP);
Sathya Perlaa8f447bd2009-06-18 00:10:27 +0000125}
126
Somnath Koturcc4ce022010-10-21 07:11:14 -0700127/* Grp5 CoS Priority evt */
128static void be_async_grp5_cos_priority_process(struct be_adapter *adapter,
129 struct be_async_event_grp5_cos_priority *evt)
130{
131 if (evt->valid) {
132 adapter->vlan_prio_bmap = evt->available_priority_bmap;
Ajit Khaparde60964dd2011-02-11 13:37:25 +0000133 adapter->recommended_prio &= ~VLAN_PRIO_MASK;
Somnath Koturcc4ce022010-10-21 07:11:14 -0700134 adapter->recommended_prio =
135 evt->reco_default_priority << VLAN_PRIO_SHIFT;
136 }
137}
138
139/* Grp5 QOS Speed evt */
140static void be_async_grp5_qos_speed_process(struct be_adapter *adapter,
141 struct be_async_event_grp5_qos_link_speed *evt)
142{
143 if (evt->physical_port == adapter->port_num) {
144 /* qos_link_speed is in units of 10 Mbps */
145 adapter->link_speed = evt->qos_link_speed * 10;
146 }
147}
148
Ajit Khaparde3968fa12011-02-20 11:41:53 +0000149/*Grp5 PVID evt*/
150static void be_async_grp5_pvid_state_process(struct be_adapter *adapter,
151 struct be_async_event_grp5_pvid_state *evt)
152{
153 if (evt->enabled)
Somnath Kotur6709d952011-05-04 22:40:46 +0000154 adapter->pvid = le16_to_cpu(evt->tag);
Ajit Khaparde3968fa12011-02-20 11:41:53 +0000155 else
156 adapter->pvid = 0;
157}
158
Somnath Koturcc4ce022010-10-21 07:11:14 -0700159static void be_async_grp5_evt_process(struct be_adapter *adapter,
160 u32 trailer, struct be_mcc_compl *evt)
161{
162 u8 event_type = 0;
163
164 event_type = (trailer >> ASYNC_TRAILER_EVENT_TYPE_SHIFT) &
165 ASYNC_TRAILER_EVENT_TYPE_MASK;
166
167 switch (event_type) {
168 case ASYNC_EVENT_COS_PRIORITY:
169 be_async_grp5_cos_priority_process(adapter,
170 (struct be_async_event_grp5_cos_priority *)evt);
171 break;
172 case ASYNC_EVENT_QOS_SPEED:
173 be_async_grp5_qos_speed_process(adapter,
174 (struct be_async_event_grp5_qos_link_speed *)evt);
175 break;
Ajit Khaparde3968fa12011-02-20 11:41:53 +0000176 case ASYNC_EVENT_PVID_STATE:
177 be_async_grp5_pvid_state_process(adapter,
178 (struct be_async_event_grp5_pvid_state *)evt);
179 break;
Somnath Koturcc4ce022010-10-21 07:11:14 -0700180 default:
181 dev_warn(&adapter->pdev->dev, "Unknown grp5 event!\n");
182 break;
183 }
184}
185
Sathya Perlaa8f447bd2009-06-18 00:10:27 +0000186static inline bool is_link_state_evt(u32 trailer)
187{
Eric Dumazet807540b2010-09-23 05:40:09 +0000188 return ((trailer >> ASYNC_TRAILER_EVENT_CODE_SHIFT) &
Sathya Perlaa8f447bd2009-06-18 00:10:27 +0000189 ASYNC_TRAILER_EVENT_CODE_MASK) ==
Eric Dumazet807540b2010-09-23 05:40:09 +0000190 ASYNC_EVENT_CODE_LINK_STATE;
Sathya Perlaa8f447bd2009-06-18 00:10:27 +0000191}
Sathya Perla5fb379e2009-06-18 00:02:59 +0000192
Somnath Koturcc4ce022010-10-21 07:11:14 -0700193static inline bool is_grp5_evt(u32 trailer)
194{
195 return (((trailer >> ASYNC_TRAILER_EVENT_CODE_SHIFT) &
196 ASYNC_TRAILER_EVENT_CODE_MASK) ==
197 ASYNC_EVENT_CODE_GRP_5);
198}
199
Sathya Perlaefd2e402009-07-27 22:53:10 +0000200static struct be_mcc_compl *be_mcc_compl_get(struct be_adapter *adapter)
Sathya Perla5fb379e2009-06-18 00:02:59 +0000201{
Sathya Perla8788fdc2009-07-27 22:52:03 +0000202 struct be_queue_info *mcc_cq = &adapter->mcc_obj.cq;
Sathya Perlaefd2e402009-07-27 22:53:10 +0000203 struct be_mcc_compl *compl = queue_tail_node(mcc_cq);
Sathya Perla5fb379e2009-06-18 00:02:59 +0000204
205 if (be_mcc_compl_is_new(compl)) {
206 queue_tail_inc(mcc_cq);
207 return compl;
208 }
209 return NULL;
210}
211
Sathya Perla7a1e9b22010-02-17 01:35:11 +0000212void be_async_mcc_enable(struct be_adapter *adapter)
213{
214 spin_lock_bh(&adapter->mcc_cq_lock);
215
216 be_cq_notify(adapter, adapter->mcc_obj.cq.id, true, 0);
217 adapter->mcc_obj.rearm_cq = true;
218
219 spin_unlock_bh(&adapter->mcc_cq_lock);
220}
221
222void be_async_mcc_disable(struct be_adapter *adapter)
223{
224 adapter->mcc_obj.rearm_cq = false;
225}
226
Sathya Perlaf31e50a2010-03-02 03:56:39 -0800227int be_process_mcc(struct be_adapter *adapter, int *status)
Sathya Perla5fb379e2009-06-18 00:02:59 +0000228{
Sathya Perlaefd2e402009-07-27 22:53:10 +0000229 struct be_mcc_compl *compl;
Sathya Perlaf31e50a2010-03-02 03:56:39 -0800230 int num = 0;
Sathya Perla7a1e9b22010-02-17 01:35:11 +0000231 struct be_mcc_obj *mcc_obj = &adapter->mcc_obj;
Sathya Perla5fb379e2009-06-18 00:02:59 +0000232
Sathya Perla8788fdc2009-07-27 22:52:03 +0000233 spin_lock_bh(&adapter->mcc_cq_lock);
234 while ((compl = be_mcc_compl_get(adapter))) {
Sathya Perlaa8f447bd2009-06-18 00:10:27 +0000235 if (compl->flags & CQE_FLAGS_ASYNC_MASK) {
236 /* Interpret flags as an async trailer */
Ajit Khaparde323f30b2010-09-03 06:24:13 +0000237 if (is_link_state_evt(compl->flags))
238 be_async_link_state_process(adapter,
Sathya Perlaa8f447bd2009-06-18 00:10:27 +0000239 (struct be_async_event_link_state *) compl);
Somnath Koturcc4ce022010-10-21 07:11:14 -0700240 else if (is_grp5_evt(compl->flags))
241 be_async_grp5_evt_process(adapter,
242 compl->flags, compl);
Sathya Perlab31c50a2009-09-17 10:30:13 -0700243 } else if (compl->flags & CQE_FLAGS_COMPLETED_MASK) {
Sathya Perlaf31e50a2010-03-02 03:56:39 -0800244 *status = be_mcc_compl_process(adapter, compl);
Sathya Perla7a1e9b22010-02-17 01:35:11 +0000245 atomic_dec(&mcc_obj->q.used);
Sathya Perla5fb379e2009-06-18 00:02:59 +0000246 }
247 be_mcc_compl_use(compl);
248 num++;
249 }
Sathya Perlab31c50a2009-09-17 10:30:13 -0700250
Sathya Perla8788fdc2009-07-27 22:52:03 +0000251 spin_unlock_bh(&adapter->mcc_cq_lock);
Sathya Perlaf31e50a2010-03-02 03:56:39 -0800252 return num;
Sathya Perla5fb379e2009-06-18 00:02:59 +0000253}
254
Sathya Perla6ac7b682009-06-18 00:05:54 +0000255/* Wait till no more pending mcc requests are present */
Sathya Perlab31c50a2009-09-17 10:30:13 -0700256static int be_mcc_wait_compl(struct be_adapter *adapter)
Sathya Perla6ac7b682009-06-18 00:05:54 +0000257{
Sathya Perlab31c50a2009-09-17 10:30:13 -0700258#define mcc_timeout 120000 /* 12s timeout */
Sathya Perlaf31e50a2010-03-02 03:56:39 -0800259 int i, num, status = 0;
260 struct be_mcc_obj *mcc_obj = &adapter->mcc_obj;
Sathya Perlab31c50a2009-09-17 10:30:13 -0700261
Ajit Khaparde7acc2082011-02-11 13:38:17 +0000262 if (adapter->eeh_err)
263 return -EIO;
264
Sathya Perlaf31e50a2010-03-02 03:56:39 -0800265 for (i = 0; i < mcc_timeout; i++) {
266 num = be_process_mcc(adapter, &status);
267 if (num)
268 be_cq_notify(adapter, mcc_obj->cq.id,
269 mcc_obj->rearm_cq, num);
270
271 if (atomic_read(&mcc_obj->q.used) == 0)
Sathya Perla6ac7b682009-06-18 00:05:54 +0000272 break;
273 udelay(100);
274 }
Sathya Perlab31c50a2009-09-17 10:30:13 -0700275 if (i == mcc_timeout) {
Sathya Perla5f0b8492009-07-27 22:52:56 +0000276 dev_err(&adapter->pdev->dev, "mccq poll timed out\n");
Sathya Perlab31c50a2009-09-17 10:30:13 -0700277 return -1;
278 }
Sathya Perlaf31e50a2010-03-02 03:56:39 -0800279 return status;
Sathya Perla6ac7b682009-06-18 00:05:54 +0000280}
281
282/* Notify MCC requests and wait for completion */
Sathya Perlab31c50a2009-09-17 10:30:13 -0700283static int be_mcc_notify_wait(struct be_adapter *adapter)
Sathya Perla6ac7b682009-06-18 00:05:54 +0000284{
Sathya Perla8788fdc2009-07-27 22:52:03 +0000285 be_mcc_notify(adapter);
Sathya Perlab31c50a2009-09-17 10:30:13 -0700286 return be_mcc_wait_compl(adapter);
Sathya Perla6ac7b682009-06-18 00:05:54 +0000287}
288
Sathya Perla5f0b8492009-07-27 22:52:56 +0000289static int be_mbox_db_ready_wait(struct be_adapter *adapter, void __iomem *db)
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700290{
Sathya Perlaf25b03a2010-05-30 23:34:14 +0000291 int msecs = 0;
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700292 u32 ready;
293
Ajit Khaparde7acc2082011-02-11 13:38:17 +0000294 if (adapter->eeh_err) {
295 dev_err(&adapter->pdev->dev,
296 "Error detected in card.Cannot issue commands\n");
297 return -EIO;
298 }
299
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700300 do {
Sathya Perlacf588472010-02-14 21:22:01 +0000301 ready = ioread32(db);
302 if (ready == 0xffffffff) {
303 dev_err(&adapter->pdev->dev,
304 "pci slot disconnected\n");
305 return -1;
306 }
307
308 ready &= MPU_MAILBOX_DB_RDY_MASK;
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700309 if (ready)
310 break;
311
Sathya Perlaf25b03a2010-05-30 23:34:14 +0000312 if (msecs > 4000) {
Sathya Perla5f0b8492009-07-27 22:52:56 +0000313 dev_err(&adapter->pdev->dev, "mbox poll timed out\n");
Padmanabh Ratnakar18a91e62011-05-10 05:13:01 +0000314 if (!lancer_chip(adapter))
315 be_detect_dump_ue(adapter);
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700316 return -1;
317 }
318
Sathya Perla1dbf53a2011-05-12 19:32:16 +0000319 msleep(1);
Sathya Perlaf25b03a2010-05-30 23:34:14 +0000320 msecs++;
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700321 } while (true);
322
323 return 0;
324}
325
326/*
327 * Insert the mailbox address into the doorbell in two steps
Sathya Perla5fb379e2009-06-18 00:02:59 +0000328 * Polls on the mbox doorbell till a command completion (or a timeout) occurs
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700329 */
Sathya Perlab31c50a2009-09-17 10:30:13 -0700330static int be_mbox_notify_wait(struct be_adapter *adapter)
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700331{
332 int status;
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700333 u32 val = 0;
Sathya Perla8788fdc2009-07-27 22:52:03 +0000334 void __iomem *db = adapter->db + MPU_MAILBOX_DB_OFFSET;
335 struct be_dma_mem *mbox_mem = &adapter->mbox_mem;
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700336 struct be_mcc_mailbox *mbox = mbox_mem->va;
Sathya Perlaefd2e402009-07-27 22:53:10 +0000337 struct be_mcc_compl *compl = &mbox->compl;
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700338
Sathya Perlacf588472010-02-14 21:22:01 +0000339 /* wait for ready to be set */
340 status = be_mbox_db_ready_wait(adapter, db);
341 if (status != 0)
342 return status;
343
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700344 val |= MPU_MAILBOX_DB_HI_MASK;
345 /* at bits 2 - 31 place mbox dma addr msb bits 34 - 63 */
346 val |= (upper_32_bits(mbox_mem->dma) >> 2) << 2;
347 iowrite32(val, db);
348
349 /* wait for ready to be set */
Sathya Perla5f0b8492009-07-27 22:52:56 +0000350 status = be_mbox_db_ready_wait(adapter, db);
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700351 if (status != 0)
352 return status;
353
354 val = 0;
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700355 /* at bits 2 - 31 place mbox dma addr lsb bits 4 - 33 */
356 val |= (u32)(mbox_mem->dma >> 4) << 2;
357 iowrite32(val, db);
358
Sathya Perla5f0b8492009-07-27 22:52:56 +0000359 status = be_mbox_db_ready_wait(adapter, db);
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700360 if (status != 0)
361 return status;
362
Sathya Perla5fb379e2009-06-18 00:02:59 +0000363 /* A cq entry has been made now */
Sathya Perlaefd2e402009-07-27 22:53:10 +0000364 if (be_mcc_compl_is_new(compl)) {
365 status = be_mcc_compl_process(adapter, &mbox->compl);
366 be_mcc_compl_use(compl);
Sathya Perla5fb379e2009-06-18 00:02:59 +0000367 if (status)
368 return status;
369 } else {
Sathya Perla5f0b8492009-07-27 22:52:56 +0000370 dev_err(&adapter->pdev->dev, "invalid mailbox completion\n");
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700371 return -1;
372 }
Sathya Perla5fb379e2009-06-18 00:02:59 +0000373 return 0;
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700374}
375
Sathya Perla8788fdc2009-07-27 22:52:03 +0000376static int be_POST_stage_get(struct be_adapter *adapter, u16 *stage)
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700377{
Sathya Perlafe6d2a32010-11-21 23:25:50 +0000378 u32 sem;
379
380 if (lancer_chip(adapter))
381 sem = ioread32(adapter->db + MPU_EP_SEMAPHORE_IF_TYPE2_OFFSET);
382 else
383 sem = ioread32(adapter->csr + MPU_EP_SEMAPHORE_OFFSET);
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700384
385 *stage = sem & EP_SEMAPHORE_POST_STAGE_MASK;
386 if ((sem >> EP_SEMAPHORE_POST_ERR_SHIFT) & EP_SEMAPHORE_POST_ERR_MASK)
387 return -1;
388 else
389 return 0;
390}
391
Sathya Perla8788fdc2009-07-27 22:52:03 +0000392int be_cmd_POST(struct be_adapter *adapter)
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700393{
Sathya Perla43a04fdc2009-10-14 20:21:17 +0000394 u16 stage;
395 int status, timeout = 0;
Sathya Perla6ed35ee2011-05-12 19:32:15 +0000396 struct device *dev = &adapter->pdev->dev;
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700397
Sathya Perla43a04fdc2009-10-14 20:21:17 +0000398 do {
399 status = be_POST_stage_get(adapter, &stage);
400 if (status) {
Sathya Perla6ed35ee2011-05-12 19:32:15 +0000401 dev_err(dev, "POST error; stage=0x%x\n", stage);
Sathya Perla43a04fdc2009-10-14 20:21:17 +0000402 return -1;
403 } else if (stage != POST_STAGE_ARMFW_RDY) {
Sathya Perla6ed35ee2011-05-12 19:32:15 +0000404 if (msleep_interruptible(2000)) {
405 dev_err(dev, "Waiting for POST aborted\n");
406 return -EINTR;
407 }
Sathya Perla43a04fdc2009-10-14 20:21:17 +0000408 timeout += 2;
409 } else {
410 return 0;
411 }
Sathya Perlad938a702010-05-26 00:33:43 -0700412 } while (timeout < 40);
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700413
Sathya Perla6ed35ee2011-05-12 19:32:15 +0000414 dev_err(dev, "POST timeout; stage=0x%x\n", stage);
Sathya Perla43a04fdc2009-10-14 20:21:17 +0000415 return -1;
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700416}
417
418static inline void *embedded_payload(struct be_mcc_wrb *wrb)
419{
420 return wrb->payload.embedded_payload;
421}
422
423static inline struct be_sge *nonembedded_sgl(struct be_mcc_wrb *wrb)
424{
425 return &wrb->payload.sgl[0];
426}
427
428/* Don't touch the hdr after it's prepared */
429static void be_wrb_hdr_prepare(struct be_mcc_wrb *wrb, int payload_len,
Ajit Khaparded744b442009-12-03 06:12:06 +0000430 bool embedded, u8 sge_cnt, u32 opcode)
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700431{
432 if (embedded)
433 wrb->embedded |= MCC_WRB_EMBEDDED_MASK;
434 else
435 wrb->embedded |= (sge_cnt & MCC_WRB_SGE_CNT_MASK) <<
436 MCC_WRB_SGE_CNT_SHIFT;
437 wrb->payload_length = payload_len;
Ajit Khaparded744b442009-12-03 06:12:06 +0000438 wrb->tag0 = opcode;
Sathya Perlafa4281b2010-01-21 22:51:36 +0000439 be_dws_cpu_to_le(wrb, 8);
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700440}
441
442/* Don't touch the hdr after it's prepared */
443static void be_cmd_hdr_prepare(struct be_cmd_req_hdr *req_hdr,
444 u8 subsystem, u8 opcode, int cmd_len)
445{
446 req_hdr->opcode = opcode;
447 req_hdr->subsystem = subsystem;
448 req_hdr->request_length = cpu_to_le32(cmd_len - sizeof(*req_hdr));
Ajit Khaparde07793d32010-02-16 00:18:46 +0000449 req_hdr->version = 0;
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700450}
451
452static void be_cmd_page_addrs_prepare(struct phys_addr *pages, u32 max_pages,
453 struct be_dma_mem *mem)
454{
455 int i, buf_pages = min(PAGES_4K_SPANNED(mem->va, mem->size), max_pages);
456 u64 dma = (u64)mem->dma;
457
458 for (i = 0; i < buf_pages; i++) {
459 pages[i].lo = cpu_to_le32(dma & 0xFFFFFFFF);
460 pages[i].hi = cpu_to_le32(upper_32_bits(dma));
461 dma += PAGE_SIZE_4K;
462 }
463}
464
465/* Converts interrupt delay in microseconds to multiplier value */
466static u32 eq_delay_to_mult(u32 usec_delay)
467{
468#define MAX_INTR_RATE 651042
469 const u32 round = 10;
470 u32 multiplier;
471
472 if (usec_delay == 0)
473 multiplier = 0;
474 else {
475 u32 interrupt_rate = 1000000 / usec_delay;
476 /* Max delay, corresponding to the lowest interrupt rate */
477 if (interrupt_rate == 0)
478 multiplier = 1023;
479 else {
480 multiplier = (MAX_INTR_RATE - interrupt_rate) * round;
481 multiplier /= interrupt_rate;
482 /* Round the multiplier to the closest value.*/
483 multiplier = (multiplier + round/2) / round;
484 multiplier = min(multiplier, (u32)1023);
485 }
486 }
487 return multiplier;
488}
489
Sathya Perlab31c50a2009-09-17 10:30:13 -0700490static inline struct be_mcc_wrb *wrb_from_mbox(struct be_adapter *adapter)
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700491{
Sathya Perlab31c50a2009-09-17 10:30:13 -0700492 struct be_dma_mem *mbox_mem = &adapter->mbox_mem;
493 struct be_mcc_wrb *wrb
494 = &((struct be_mcc_mailbox *)(mbox_mem->va))->wrb;
495 memset(wrb, 0, sizeof(*wrb));
496 return wrb;
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700497}
498
Sathya Perlab31c50a2009-09-17 10:30:13 -0700499static struct be_mcc_wrb *wrb_from_mccq(struct be_adapter *adapter)
Sathya Perla5fb379e2009-06-18 00:02:59 +0000500{
Sathya Perlab31c50a2009-09-17 10:30:13 -0700501 struct be_queue_info *mccq = &adapter->mcc_obj.q;
502 struct be_mcc_wrb *wrb;
503
Sathya Perla713d03942009-11-22 22:02:45 +0000504 if (atomic_read(&mccq->used) >= mccq->len) {
505 dev_err(&adapter->pdev->dev, "Out of MCCQ wrbs\n");
506 return NULL;
507 }
508
Sathya Perlab31c50a2009-09-17 10:30:13 -0700509 wrb = queue_head_node(mccq);
510 queue_head_inc(mccq);
511 atomic_inc(&mccq->used);
512 memset(wrb, 0, sizeof(*wrb));
Sathya Perla5fb379e2009-06-18 00:02:59 +0000513 return wrb;
514}
515
Sathya Perla2243e2e2009-11-22 22:02:03 +0000516/* Tell fw we're about to start firing cmds by writing a
517 * special pattern across the wrb hdr; uses mbox
518 */
519int be_cmd_fw_init(struct be_adapter *adapter)
520{
521 u8 *wrb;
522 int status;
523
Ivan Vecera29849612010-12-14 05:43:19 +0000524 if (mutex_lock_interruptible(&adapter->mbox_lock))
525 return -1;
Sathya Perla2243e2e2009-11-22 22:02:03 +0000526
527 wrb = (u8 *)wrb_from_mbox(adapter);
Sathya Perla359a9722010-12-01 01:03:36 +0000528 *wrb++ = 0xFF;
529 *wrb++ = 0x12;
530 *wrb++ = 0x34;
531 *wrb++ = 0xFF;
532 *wrb++ = 0xFF;
533 *wrb++ = 0x56;
534 *wrb++ = 0x78;
535 *wrb = 0xFF;
Sathya Perla2243e2e2009-11-22 22:02:03 +0000536
537 status = be_mbox_notify_wait(adapter);
538
Ivan Vecera29849612010-12-14 05:43:19 +0000539 mutex_unlock(&adapter->mbox_lock);
Sathya Perla2243e2e2009-11-22 22:02:03 +0000540 return status;
541}
542
543/* Tell fw we're done with firing cmds by writing a
544 * special pattern across the wrb hdr; uses mbox
545 */
546int be_cmd_fw_clean(struct be_adapter *adapter)
547{
548 u8 *wrb;
549 int status;
550
Sathya Perlacf588472010-02-14 21:22:01 +0000551 if (adapter->eeh_err)
552 return -EIO;
553
Ivan Vecera29849612010-12-14 05:43:19 +0000554 if (mutex_lock_interruptible(&adapter->mbox_lock))
555 return -1;
Sathya Perla2243e2e2009-11-22 22:02:03 +0000556
557 wrb = (u8 *)wrb_from_mbox(adapter);
558 *wrb++ = 0xFF;
559 *wrb++ = 0xAA;
560 *wrb++ = 0xBB;
561 *wrb++ = 0xFF;
562 *wrb++ = 0xFF;
563 *wrb++ = 0xCC;
564 *wrb++ = 0xDD;
565 *wrb = 0xFF;
566
567 status = be_mbox_notify_wait(adapter);
568
Ivan Vecera29849612010-12-14 05:43:19 +0000569 mutex_unlock(&adapter->mbox_lock);
Sathya Perla2243e2e2009-11-22 22:02:03 +0000570 return status;
571}
Sathya Perla8788fdc2009-07-27 22:52:03 +0000572int be_cmd_eq_create(struct be_adapter *adapter,
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700573 struct be_queue_info *eq, int eq_delay)
574{
Sathya Perlab31c50a2009-09-17 10:30:13 -0700575 struct be_mcc_wrb *wrb;
576 struct be_cmd_req_eq_create *req;
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700577 struct be_dma_mem *q_mem = &eq->dma_mem;
578 int status;
579
Ivan Vecera29849612010-12-14 05:43:19 +0000580 if (mutex_lock_interruptible(&adapter->mbox_lock))
581 return -1;
Sathya Perlab31c50a2009-09-17 10:30:13 -0700582
583 wrb = wrb_from_mbox(adapter);
584 req = embedded_payload(wrb);
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700585
Ajit Khaparded744b442009-12-03 06:12:06 +0000586 be_wrb_hdr_prepare(wrb, sizeof(*req), true, 0, OPCODE_COMMON_EQ_CREATE);
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700587
588 be_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
589 OPCODE_COMMON_EQ_CREATE, sizeof(*req));
590
591 req->num_pages = cpu_to_le16(PAGES_4K_SPANNED(q_mem->va, q_mem->size));
592
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700593 AMAP_SET_BITS(struct amap_eq_context, valid, req->context, 1);
594 /* 4byte eqe*/
595 AMAP_SET_BITS(struct amap_eq_context, size, req->context, 0);
596 AMAP_SET_BITS(struct amap_eq_context, count, req->context,
597 __ilog2_u32(eq->len/256));
598 AMAP_SET_BITS(struct amap_eq_context, delaymult, req->context,
599 eq_delay_to_mult(eq_delay));
600 be_dws_cpu_to_le(req->context, sizeof(req->context));
601
602 be_cmd_page_addrs_prepare(req->pages, ARRAY_SIZE(req->pages), q_mem);
603
Sathya Perlab31c50a2009-09-17 10:30:13 -0700604 status = be_mbox_notify_wait(adapter);
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700605 if (!status) {
Sathya Perlab31c50a2009-09-17 10:30:13 -0700606 struct be_cmd_resp_eq_create *resp = embedded_payload(wrb);
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700607 eq->id = le16_to_cpu(resp->eq_id);
608 eq->created = true;
609 }
Sathya Perlab31c50a2009-09-17 10:30:13 -0700610
Ivan Vecera29849612010-12-14 05:43:19 +0000611 mutex_unlock(&adapter->mbox_lock);
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700612 return status;
613}
614
Sathya Perlab31c50a2009-09-17 10:30:13 -0700615/* Uses mbox */
Sathya Perla8788fdc2009-07-27 22:52:03 +0000616int be_cmd_mac_addr_query(struct be_adapter *adapter, u8 *mac_addr,
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700617 u8 type, bool permanent, u32 if_handle)
618{
Sathya Perlab31c50a2009-09-17 10:30:13 -0700619 struct be_mcc_wrb *wrb;
620 struct be_cmd_req_mac_query *req;
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700621 int status;
622
Ivan Vecera29849612010-12-14 05:43:19 +0000623 if (mutex_lock_interruptible(&adapter->mbox_lock))
624 return -1;
Sathya Perlab31c50a2009-09-17 10:30:13 -0700625
626 wrb = wrb_from_mbox(adapter);
627 req = embedded_payload(wrb);
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700628
Ajit Khaparded744b442009-12-03 06:12:06 +0000629 be_wrb_hdr_prepare(wrb, sizeof(*req), true, 0,
630 OPCODE_COMMON_NTWK_MAC_QUERY);
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700631
632 be_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
633 OPCODE_COMMON_NTWK_MAC_QUERY, sizeof(*req));
634
635 req->type = type;
636 if (permanent) {
637 req->permanent = 1;
638 } else {
Sathya Perlab31c50a2009-09-17 10:30:13 -0700639 req->if_id = cpu_to_le16((u16) if_handle);
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700640 req->permanent = 0;
641 }
642
Sathya Perlab31c50a2009-09-17 10:30:13 -0700643 status = be_mbox_notify_wait(adapter);
644 if (!status) {
645 struct be_cmd_resp_mac_query *resp = embedded_payload(wrb);
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700646 memcpy(mac_addr, resp->mac.addr, ETH_ALEN);
Sathya Perlab31c50a2009-09-17 10:30:13 -0700647 }
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700648
Ivan Vecera29849612010-12-14 05:43:19 +0000649 mutex_unlock(&adapter->mbox_lock);
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700650 return status;
651}
652
Sathya Perlab31c50a2009-09-17 10:30:13 -0700653/* Uses synchronous MCCQ */
Sathya Perla8788fdc2009-07-27 22:52:03 +0000654int be_cmd_pmac_add(struct be_adapter *adapter, u8 *mac_addr,
Ajit Khapardef8617e02011-02-11 13:36:37 +0000655 u32 if_id, u32 *pmac_id, u32 domain)
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700656{
Sathya Perlab31c50a2009-09-17 10:30:13 -0700657 struct be_mcc_wrb *wrb;
658 struct be_cmd_req_pmac_add *req;
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700659 int status;
660
Sathya Perlab31c50a2009-09-17 10:30:13 -0700661 spin_lock_bh(&adapter->mcc_lock);
662
663 wrb = wrb_from_mccq(adapter);
Sathya Perla713d03942009-11-22 22:02:45 +0000664 if (!wrb) {
665 status = -EBUSY;
666 goto err;
667 }
Sathya Perlab31c50a2009-09-17 10:30:13 -0700668 req = embedded_payload(wrb);
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700669
Ajit Khaparded744b442009-12-03 06:12:06 +0000670 be_wrb_hdr_prepare(wrb, sizeof(*req), true, 0,
671 OPCODE_COMMON_NTWK_PMAC_ADD);
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700672
673 be_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
674 OPCODE_COMMON_NTWK_PMAC_ADD, sizeof(*req));
675
Ajit Khapardef8617e02011-02-11 13:36:37 +0000676 req->hdr.domain = domain;
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700677 req->if_id = cpu_to_le32(if_id);
678 memcpy(req->mac_address, mac_addr, ETH_ALEN);
679
Sathya Perlab31c50a2009-09-17 10:30:13 -0700680 status = be_mcc_notify_wait(adapter);
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700681 if (!status) {
682 struct be_cmd_resp_pmac_add *resp = embedded_payload(wrb);
683 *pmac_id = le32_to_cpu(resp->pmac_id);
684 }
685
Sathya Perla713d03942009-11-22 22:02:45 +0000686err:
Sathya Perlab31c50a2009-09-17 10:30:13 -0700687 spin_unlock_bh(&adapter->mcc_lock);
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700688 return status;
689}
690
Sathya Perlab31c50a2009-09-17 10:30:13 -0700691/* Uses synchronous MCCQ */
Ajit Khapardef8617e02011-02-11 13:36:37 +0000692int be_cmd_pmac_del(struct be_adapter *adapter, u32 if_id, u32 pmac_id, u32 dom)
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700693{
Sathya Perlab31c50a2009-09-17 10:30:13 -0700694 struct be_mcc_wrb *wrb;
695 struct be_cmd_req_pmac_del *req;
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700696 int status;
697
Sathya Perlab31c50a2009-09-17 10:30:13 -0700698 spin_lock_bh(&adapter->mcc_lock);
699
700 wrb = wrb_from_mccq(adapter);
Sathya Perla713d03942009-11-22 22:02:45 +0000701 if (!wrb) {
702 status = -EBUSY;
703 goto err;
704 }
Sathya Perlab31c50a2009-09-17 10:30:13 -0700705 req = embedded_payload(wrb);
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700706
Ajit Khaparded744b442009-12-03 06:12:06 +0000707 be_wrb_hdr_prepare(wrb, sizeof(*req), true, 0,
708 OPCODE_COMMON_NTWK_PMAC_DEL);
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700709
710 be_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
711 OPCODE_COMMON_NTWK_PMAC_DEL, sizeof(*req));
712
Ajit Khapardef8617e02011-02-11 13:36:37 +0000713 req->hdr.domain = dom;
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700714 req->if_id = cpu_to_le32(if_id);
715 req->pmac_id = cpu_to_le32(pmac_id);
716
Sathya Perlab31c50a2009-09-17 10:30:13 -0700717 status = be_mcc_notify_wait(adapter);
718
Sathya Perla713d03942009-11-22 22:02:45 +0000719err:
Sathya Perlab31c50a2009-09-17 10:30:13 -0700720 spin_unlock_bh(&adapter->mcc_lock);
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700721 return status;
722}
723
Sathya Perlab31c50a2009-09-17 10:30:13 -0700724/* Uses Mbox */
Sathya Perla8788fdc2009-07-27 22:52:03 +0000725int be_cmd_cq_create(struct be_adapter *adapter,
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700726 struct be_queue_info *cq, struct be_queue_info *eq,
727 bool sol_evts, bool no_delay, int coalesce_wm)
728{
Sathya Perlab31c50a2009-09-17 10:30:13 -0700729 struct be_mcc_wrb *wrb;
730 struct be_cmd_req_cq_create *req;
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700731 struct be_dma_mem *q_mem = &cq->dma_mem;
Sathya Perlab31c50a2009-09-17 10:30:13 -0700732 void *ctxt;
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700733 int status;
734
Ivan Vecera29849612010-12-14 05:43:19 +0000735 if (mutex_lock_interruptible(&adapter->mbox_lock))
736 return -1;
Sathya Perlab31c50a2009-09-17 10:30:13 -0700737
738 wrb = wrb_from_mbox(adapter);
739 req = embedded_payload(wrb);
740 ctxt = &req->context;
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700741
Ajit Khaparded744b442009-12-03 06:12:06 +0000742 be_wrb_hdr_prepare(wrb, sizeof(*req), true, 0,
743 OPCODE_COMMON_CQ_CREATE);
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700744
745 be_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
746 OPCODE_COMMON_CQ_CREATE, sizeof(*req));
747
748 req->num_pages = cpu_to_le16(PAGES_4K_SPANNED(q_mem->va, q_mem->size));
Sathya Perlafe6d2a32010-11-21 23:25:50 +0000749 if (lancer_chip(adapter)) {
Padmanabh Ratnakar8b7756c2011-03-07 03:08:52 +0000750 req->hdr.version = 2;
Sathya Perlafe6d2a32010-11-21 23:25:50 +0000751 req->page_size = 1; /* 1 for 4K */
Sathya Perlafe6d2a32010-11-21 23:25:50 +0000752 AMAP_SET_BITS(struct amap_cq_context_lancer, nodelay, ctxt,
753 no_delay);
754 AMAP_SET_BITS(struct amap_cq_context_lancer, count, ctxt,
755 __ilog2_u32(cq->len/256));
756 AMAP_SET_BITS(struct amap_cq_context_lancer, valid, ctxt, 1);
757 AMAP_SET_BITS(struct amap_cq_context_lancer, eventable,
758 ctxt, 1);
759 AMAP_SET_BITS(struct amap_cq_context_lancer, eqid,
760 ctxt, eq->id);
761 AMAP_SET_BITS(struct amap_cq_context_lancer, armed, ctxt, 1);
762 } else {
763 AMAP_SET_BITS(struct amap_cq_context_be, coalescwm, ctxt,
764 coalesce_wm);
765 AMAP_SET_BITS(struct amap_cq_context_be, nodelay,
766 ctxt, no_delay);
767 AMAP_SET_BITS(struct amap_cq_context_be, count, ctxt,
768 __ilog2_u32(cq->len/256));
769 AMAP_SET_BITS(struct amap_cq_context_be, valid, ctxt, 1);
770 AMAP_SET_BITS(struct amap_cq_context_be, solevent,
771 ctxt, sol_evts);
772 AMAP_SET_BITS(struct amap_cq_context_be, eventable, ctxt, 1);
773 AMAP_SET_BITS(struct amap_cq_context_be, eqid, ctxt, eq->id);
774 AMAP_SET_BITS(struct amap_cq_context_be, armed, ctxt, 1);
775 }
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700776
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700777 be_dws_cpu_to_le(ctxt, sizeof(req->context));
778
779 be_cmd_page_addrs_prepare(req->pages, ARRAY_SIZE(req->pages), q_mem);
780
Sathya Perlab31c50a2009-09-17 10:30:13 -0700781 status = be_mbox_notify_wait(adapter);
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700782 if (!status) {
Sathya Perlab31c50a2009-09-17 10:30:13 -0700783 struct be_cmd_resp_cq_create *resp = embedded_payload(wrb);
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700784 cq->id = le16_to_cpu(resp->cq_id);
785 cq->created = true;
786 }
Sathya Perlab31c50a2009-09-17 10:30:13 -0700787
Ivan Vecera29849612010-12-14 05:43:19 +0000788 mutex_unlock(&adapter->mbox_lock);
Sathya Perla5fb379e2009-06-18 00:02:59 +0000789
790 return status;
791}
792
793static u32 be_encoded_q_len(int q_len)
794{
795 u32 len_encoded = fls(q_len); /* log2(len) + 1 */
796 if (len_encoded == 16)
797 len_encoded = 0;
798 return len_encoded;
799}
800
Sathya Perla8788fdc2009-07-27 22:52:03 +0000801int be_cmd_mccq_create(struct be_adapter *adapter,
Sathya Perla5fb379e2009-06-18 00:02:59 +0000802 struct be_queue_info *mccq,
803 struct be_queue_info *cq)
804{
Sathya Perlab31c50a2009-09-17 10:30:13 -0700805 struct be_mcc_wrb *wrb;
806 struct be_cmd_req_mcc_create *req;
Sathya Perla5fb379e2009-06-18 00:02:59 +0000807 struct be_dma_mem *q_mem = &mccq->dma_mem;
Sathya Perlab31c50a2009-09-17 10:30:13 -0700808 void *ctxt;
Sathya Perla5fb379e2009-06-18 00:02:59 +0000809 int status;
810
Ivan Vecera29849612010-12-14 05:43:19 +0000811 if (mutex_lock_interruptible(&adapter->mbox_lock))
812 return -1;
Sathya Perlab31c50a2009-09-17 10:30:13 -0700813
814 wrb = wrb_from_mbox(adapter);
815 req = embedded_payload(wrb);
816 ctxt = &req->context;
Sathya Perla5fb379e2009-06-18 00:02:59 +0000817
Ajit Khaparded744b442009-12-03 06:12:06 +0000818 be_wrb_hdr_prepare(wrb, sizeof(*req), true, 0,
Somnath Koturcc4ce022010-10-21 07:11:14 -0700819 OPCODE_COMMON_MCC_CREATE_EXT);
Sathya Perla5fb379e2009-06-18 00:02:59 +0000820
821 be_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
Somnath Koturcc4ce022010-10-21 07:11:14 -0700822 OPCODE_COMMON_MCC_CREATE_EXT, sizeof(*req));
Sathya Perla5fb379e2009-06-18 00:02:59 +0000823
Ajit Khaparded4a2ac32010-03-11 01:35:59 +0000824 req->num_pages = cpu_to_le16(PAGES_4K_SPANNED(q_mem->va, q_mem->size));
Sathya Perlafe6d2a32010-11-21 23:25:50 +0000825 if (lancer_chip(adapter)) {
826 req->hdr.version = 1;
827 req->cq_id = cpu_to_le16(cq->id);
Sathya Perla5fb379e2009-06-18 00:02:59 +0000828
Sathya Perlafe6d2a32010-11-21 23:25:50 +0000829 AMAP_SET_BITS(struct amap_mcc_context_lancer, ring_size, ctxt,
830 be_encoded_q_len(mccq->len));
831 AMAP_SET_BITS(struct amap_mcc_context_lancer, valid, ctxt, 1);
832 AMAP_SET_BITS(struct amap_mcc_context_lancer, async_cq_id,
833 ctxt, cq->id);
834 AMAP_SET_BITS(struct amap_mcc_context_lancer, async_cq_valid,
835 ctxt, 1);
836
837 } else {
838 AMAP_SET_BITS(struct amap_mcc_context_be, valid, ctxt, 1);
839 AMAP_SET_BITS(struct amap_mcc_context_be, ring_size, ctxt,
840 be_encoded_q_len(mccq->len));
841 AMAP_SET_BITS(struct amap_mcc_context_be, cq_id, ctxt, cq->id);
842 }
843
Somnath Koturcc4ce022010-10-21 07:11:14 -0700844 /* Subscribe to Link State and Group 5 Events(bits 1 and 5 set) */
Sathya Perlafe6d2a32010-11-21 23:25:50 +0000845 req->async_event_bitmap[0] = cpu_to_le32(0x00000022);
Sathya Perla5fb379e2009-06-18 00:02:59 +0000846 be_dws_cpu_to_le(ctxt, sizeof(req->context));
847
848 be_cmd_page_addrs_prepare(req->pages, ARRAY_SIZE(req->pages), q_mem);
849
Sathya Perlab31c50a2009-09-17 10:30:13 -0700850 status = be_mbox_notify_wait(adapter);
Sathya Perla5fb379e2009-06-18 00:02:59 +0000851 if (!status) {
852 struct be_cmd_resp_mcc_create *resp = embedded_payload(wrb);
853 mccq->id = le16_to_cpu(resp->id);
854 mccq->created = true;
855 }
Ivan Vecera29849612010-12-14 05:43:19 +0000856 mutex_unlock(&adapter->mbox_lock);
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700857
858 return status;
859}
860
Sathya Perla8788fdc2009-07-27 22:52:03 +0000861int be_cmd_txq_create(struct be_adapter *adapter,
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700862 struct be_queue_info *txq,
863 struct be_queue_info *cq)
864{
Sathya Perlab31c50a2009-09-17 10:30:13 -0700865 struct be_mcc_wrb *wrb;
866 struct be_cmd_req_eth_tx_create *req;
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700867 struct be_dma_mem *q_mem = &txq->dma_mem;
Sathya Perlab31c50a2009-09-17 10:30:13 -0700868 void *ctxt;
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700869 int status;
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700870
Ivan Vecera29849612010-12-14 05:43:19 +0000871 if (mutex_lock_interruptible(&adapter->mbox_lock))
872 return -1;
Sathya Perlab31c50a2009-09-17 10:30:13 -0700873
874 wrb = wrb_from_mbox(adapter);
875 req = embedded_payload(wrb);
876 ctxt = &req->context;
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700877
Ajit Khaparded744b442009-12-03 06:12:06 +0000878 be_wrb_hdr_prepare(wrb, sizeof(*req), true, 0,
879 OPCODE_ETH_TX_CREATE);
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700880
881 be_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_ETH, OPCODE_ETH_TX_CREATE,
882 sizeof(*req));
883
Padmanabh Ratnakar8b7756c2011-03-07 03:08:52 +0000884 if (lancer_chip(adapter)) {
885 req->hdr.version = 1;
886 AMAP_SET_BITS(struct amap_tx_context, if_id, ctxt,
887 adapter->if_handle);
888 }
889
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700890 req->num_pages = PAGES_4K_SPANNED(q_mem->va, q_mem->size);
891 req->ulp_num = BE_ULP1_NUM;
892 req->type = BE_ETH_TX_RING_TYPE_STANDARD;
893
Sathya Perlab31c50a2009-09-17 10:30:13 -0700894 AMAP_SET_BITS(struct amap_tx_context, tx_ring_size, ctxt,
895 be_encoded_q_len(txq->len));
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700896 AMAP_SET_BITS(struct amap_tx_context, ctx_valid, ctxt, 1);
897 AMAP_SET_BITS(struct amap_tx_context, cq_id_send, ctxt, cq->id);
898
899 be_dws_cpu_to_le(ctxt, sizeof(req->context));
900
901 be_cmd_page_addrs_prepare(req->pages, ARRAY_SIZE(req->pages), q_mem);
902
Sathya Perlab31c50a2009-09-17 10:30:13 -0700903 status = be_mbox_notify_wait(adapter);
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700904 if (!status) {
905 struct be_cmd_resp_eth_tx_create *resp = embedded_payload(wrb);
906 txq->id = le16_to_cpu(resp->cid);
907 txq->created = true;
908 }
Sathya Perlab31c50a2009-09-17 10:30:13 -0700909
Ivan Vecera29849612010-12-14 05:43:19 +0000910 mutex_unlock(&adapter->mbox_lock);
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700911
912 return status;
913}
914
Sathya Perlab31c50a2009-09-17 10:30:13 -0700915/* Uses mbox */
Sathya Perla8788fdc2009-07-27 22:52:03 +0000916int be_cmd_rxq_create(struct be_adapter *adapter,
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700917 struct be_queue_info *rxq, u16 cq_id, u16 frag_size,
Sathya Perla3abcded2010-10-03 22:12:27 -0700918 u16 max_frame_size, u32 if_id, u32 rss, u8 *rss_id)
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700919{
Sathya Perlab31c50a2009-09-17 10:30:13 -0700920 struct be_mcc_wrb *wrb;
921 struct be_cmd_req_eth_rx_create *req;
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700922 struct be_dma_mem *q_mem = &rxq->dma_mem;
923 int status;
924
Ivan Vecera29849612010-12-14 05:43:19 +0000925 if (mutex_lock_interruptible(&adapter->mbox_lock))
926 return -1;
Sathya Perlab31c50a2009-09-17 10:30:13 -0700927
928 wrb = wrb_from_mbox(adapter);
929 req = embedded_payload(wrb);
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700930
Ajit Khaparded744b442009-12-03 06:12:06 +0000931 be_wrb_hdr_prepare(wrb, sizeof(*req), true, 0,
932 OPCODE_ETH_RX_CREATE);
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700933
934 be_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_ETH, OPCODE_ETH_RX_CREATE,
935 sizeof(*req));
936
937 req->cq_id = cpu_to_le16(cq_id);
938 req->frag_size = fls(frag_size) - 1;
939 req->num_pages = 2;
940 be_cmd_page_addrs_prepare(req->pages, ARRAY_SIZE(req->pages), q_mem);
941 req->interface_id = cpu_to_le32(if_id);
942 req->max_frame_size = cpu_to_le16(max_frame_size);
943 req->rss_queue = cpu_to_le32(rss);
944
Sathya Perlab31c50a2009-09-17 10:30:13 -0700945 status = be_mbox_notify_wait(adapter);
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700946 if (!status) {
947 struct be_cmd_resp_eth_rx_create *resp = embedded_payload(wrb);
948 rxq->id = le16_to_cpu(resp->id);
949 rxq->created = true;
Sathya Perla3abcded2010-10-03 22:12:27 -0700950 *rss_id = resp->rss_id;
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700951 }
Sathya Perlab31c50a2009-09-17 10:30:13 -0700952
Ivan Vecera29849612010-12-14 05:43:19 +0000953 mutex_unlock(&adapter->mbox_lock);
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700954
955 return status;
956}
957
Sathya Perlab31c50a2009-09-17 10:30:13 -0700958/* Generic destroyer function for all types of queues
959 * Uses Mbox
960 */
Sathya Perla8788fdc2009-07-27 22:52:03 +0000961int be_cmd_q_destroy(struct be_adapter *adapter, struct be_queue_info *q,
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700962 int queue_type)
963{
Sathya Perlab31c50a2009-09-17 10:30:13 -0700964 struct be_mcc_wrb *wrb;
965 struct be_cmd_req_q_destroy *req;
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700966 u8 subsys = 0, opcode = 0;
967 int status;
968
Sathya Perlacf588472010-02-14 21:22:01 +0000969 if (adapter->eeh_err)
970 return -EIO;
971
Ivan Vecera29849612010-12-14 05:43:19 +0000972 if (mutex_lock_interruptible(&adapter->mbox_lock))
973 return -1;
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700974
Sathya Perlab31c50a2009-09-17 10:30:13 -0700975 wrb = wrb_from_mbox(adapter);
976 req = embedded_payload(wrb);
977
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700978 switch (queue_type) {
979 case QTYPE_EQ:
980 subsys = CMD_SUBSYSTEM_COMMON;
981 opcode = OPCODE_COMMON_EQ_DESTROY;
982 break;
983 case QTYPE_CQ:
984 subsys = CMD_SUBSYSTEM_COMMON;
985 opcode = OPCODE_COMMON_CQ_DESTROY;
986 break;
987 case QTYPE_TXQ:
988 subsys = CMD_SUBSYSTEM_ETH;
989 opcode = OPCODE_ETH_TX_DESTROY;
990 break;
991 case QTYPE_RXQ:
992 subsys = CMD_SUBSYSTEM_ETH;
993 opcode = OPCODE_ETH_RX_DESTROY;
994 break;
Sathya Perla5fb379e2009-06-18 00:02:59 +0000995 case QTYPE_MCCQ:
996 subsys = CMD_SUBSYSTEM_COMMON;
997 opcode = OPCODE_COMMON_MCC_DESTROY;
998 break;
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700999 default:
Sathya Perla5f0b8492009-07-27 22:52:56 +00001000 BUG();
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001001 }
Ajit Khaparded744b442009-12-03 06:12:06 +00001002
1003 be_wrb_hdr_prepare(wrb, sizeof(*req), true, 0, opcode);
1004
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001005 be_cmd_hdr_prepare(&req->hdr, subsys, opcode, sizeof(*req));
1006 req->id = cpu_to_le16(q->id);
1007
Sathya Perlab31c50a2009-09-17 10:30:13 -07001008 status = be_mbox_notify_wait(adapter);
Sathya Perla5f0b8492009-07-27 22:52:56 +00001009
Ivan Vecera29849612010-12-14 05:43:19 +00001010 mutex_unlock(&adapter->mbox_lock);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001011
1012 return status;
1013}
1014
Sathya Perlab31c50a2009-09-17 10:30:13 -07001015/* Create an rx filtering policy configuration on an i/f
1016 * Uses mbox
1017 */
Sathya Perla73d540f2009-10-14 20:20:42 +00001018int be_cmd_if_create(struct be_adapter *adapter, u32 cap_flags, u32 en_flags,
Sarveshwar Bandiba343c72010-03-31 02:56:12 +00001019 u8 *mac, bool pmac_invalid, u32 *if_handle, u32 *pmac_id,
1020 u32 domain)
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001021{
Sathya Perlab31c50a2009-09-17 10:30:13 -07001022 struct be_mcc_wrb *wrb;
1023 struct be_cmd_req_if_create *req;
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001024 int status;
1025
Ivan Vecera29849612010-12-14 05:43:19 +00001026 if (mutex_lock_interruptible(&adapter->mbox_lock))
1027 return -1;
Sathya Perlab31c50a2009-09-17 10:30:13 -07001028
1029 wrb = wrb_from_mbox(adapter);
1030 req = embedded_payload(wrb);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001031
Ajit Khaparded744b442009-12-03 06:12:06 +00001032 be_wrb_hdr_prepare(wrb, sizeof(*req), true, 0,
1033 OPCODE_COMMON_NTWK_INTERFACE_CREATE);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001034
1035 be_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
1036 OPCODE_COMMON_NTWK_INTERFACE_CREATE, sizeof(*req));
1037
Sarveshwar Bandiba343c72010-03-31 02:56:12 +00001038 req->hdr.domain = domain;
Sathya Perla73d540f2009-10-14 20:20:42 +00001039 req->capability_flags = cpu_to_le32(cap_flags);
1040 req->enable_flags = cpu_to_le32(en_flags);
Sathya Perlab31c50a2009-09-17 10:30:13 -07001041 req->pmac_invalid = pmac_invalid;
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001042 if (!pmac_invalid)
1043 memcpy(req->mac_addr, mac, ETH_ALEN);
1044
Sathya Perlab31c50a2009-09-17 10:30:13 -07001045 status = be_mbox_notify_wait(adapter);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001046 if (!status) {
1047 struct be_cmd_resp_if_create *resp = embedded_payload(wrb);
1048 *if_handle = le32_to_cpu(resp->interface_id);
1049 if (!pmac_invalid)
1050 *pmac_id = le32_to_cpu(resp->pmac_id);
1051 }
1052
Ivan Vecera29849612010-12-14 05:43:19 +00001053 mutex_unlock(&adapter->mbox_lock);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001054 return status;
1055}
1056
Sathya Perlab31c50a2009-09-17 10:30:13 -07001057/* Uses mbox */
Ajit Khaparde658681f2011-02-11 13:34:46 +00001058int be_cmd_if_destroy(struct be_adapter *adapter, u32 interface_id, u32 domain)
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001059{
Sathya Perlab31c50a2009-09-17 10:30:13 -07001060 struct be_mcc_wrb *wrb;
1061 struct be_cmd_req_if_destroy *req;
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001062 int status;
1063
Sathya Perlacf588472010-02-14 21:22:01 +00001064 if (adapter->eeh_err)
1065 return -EIO;
1066
Ivan Vecera29849612010-12-14 05:43:19 +00001067 if (mutex_lock_interruptible(&adapter->mbox_lock))
1068 return -1;
Sathya Perlab31c50a2009-09-17 10:30:13 -07001069
1070 wrb = wrb_from_mbox(adapter);
1071 req = embedded_payload(wrb);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001072
Ajit Khaparded744b442009-12-03 06:12:06 +00001073 be_wrb_hdr_prepare(wrb, sizeof(*req), true, 0,
1074 OPCODE_COMMON_NTWK_INTERFACE_DESTROY);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001075
1076 be_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
1077 OPCODE_COMMON_NTWK_INTERFACE_DESTROY, sizeof(*req));
1078
Ajit Khaparde658681f2011-02-11 13:34:46 +00001079 req->hdr.domain = domain;
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001080 req->interface_id = cpu_to_le32(interface_id);
Sathya Perlab31c50a2009-09-17 10:30:13 -07001081
1082 status = be_mbox_notify_wait(adapter);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001083
Ivan Vecera29849612010-12-14 05:43:19 +00001084 mutex_unlock(&adapter->mbox_lock);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001085
1086 return status;
1087}
1088
1089/* Get stats is a non embedded command: the request is not embedded inside
1090 * WRB but is a separate dma memory block
Sathya Perlab31c50a2009-09-17 10:30:13 -07001091 * Uses asynchronous MCC
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001092 */
Sathya Perla8788fdc2009-07-27 22:52:03 +00001093int be_cmd_get_stats(struct be_adapter *adapter, struct be_dma_mem *nonemb_cmd)
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001094{
Sathya Perlab31c50a2009-09-17 10:30:13 -07001095 struct be_mcc_wrb *wrb;
Ajit Khaparde89a88ab2011-05-16 07:36:18 +00001096 struct be_cmd_req_hdr *hdr;
Sathya Perlab31c50a2009-09-17 10:30:13 -07001097 struct be_sge *sge;
Sathya Perla713d03942009-11-22 22:02:45 +00001098 int status = 0;
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001099
Ajit Khaparde609ff3b2011-02-20 11:42:07 +00001100 if (MODULO(adapter->work_counter, be_get_temp_freq) == 0)
1101 be_cmd_get_die_temperature(adapter);
1102
Sathya Perlab31c50a2009-09-17 10:30:13 -07001103 spin_lock_bh(&adapter->mcc_lock);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001104
Sathya Perlab31c50a2009-09-17 10:30:13 -07001105 wrb = wrb_from_mccq(adapter);
Sathya Perla713d03942009-11-22 22:02:45 +00001106 if (!wrb) {
1107 status = -EBUSY;
1108 goto err;
1109 }
Ajit Khaparde89a88ab2011-05-16 07:36:18 +00001110 hdr = nonemb_cmd->va;
Sathya Perlab31c50a2009-09-17 10:30:13 -07001111 sge = nonembedded_sgl(wrb);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001112
Ajit Khaparde89a88ab2011-05-16 07:36:18 +00001113 be_wrb_hdr_prepare(wrb, nonemb_cmd->size, false, 1,
Ajit Khaparded744b442009-12-03 06:12:06 +00001114 OPCODE_ETH_GET_STATISTICS);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001115
Ajit Khaparde89a88ab2011-05-16 07:36:18 +00001116 be_cmd_hdr_prepare(hdr, CMD_SUBSYSTEM_ETH,
1117 OPCODE_ETH_GET_STATISTICS, nonemb_cmd->size);
1118
1119 if (adapter->generation == BE_GEN3)
1120 hdr->version = 1;
1121
Ajit Khaparde63499352011-04-19 12:11:02 +00001122 wrb->tag1 = CMD_SUBSYSTEM_ETH;
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001123 sge->pa_hi = cpu_to_le32(upper_32_bits(nonemb_cmd->dma));
1124 sge->pa_lo = cpu_to_le32(nonemb_cmd->dma & 0xFFFFFFFF);
1125 sge->len = cpu_to_le32(nonemb_cmd->size);
1126
Sathya Perlab31c50a2009-09-17 10:30:13 -07001127 be_mcc_notify(adapter);
Ajit Khapardeb2aebe62011-02-20 11:41:39 +00001128 adapter->stats_cmd_sent = true;
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001129
Sathya Perla713d03942009-11-22 22:02:45 +00001130err:
Sathya Perlab31c50a2009-09-17 10:30:13 -07001131 spin_unlock_bh(&adapter->mcc_lock);
Sathya Perla713d03942009-11-22 22:02:45 +00001132 return status;
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001133}
1134
Selvin Xavier005d5692011-05-16 07:36:35 +00001135/* Lancer Stats */
1136int lancer_cmd_get_pport_stats(struct be_adapter *adapter,
1137 struct be_dma_mem *nonemb_cmd)
1138{
1139
1140 struct be_mcc_wrb *wrb;
1141 struct lancer_cmd_req_pport_stats *req;
1142 struct be_sge *sge;
1143 int status = 0;
1144
1145 spin_lock_bh(&adapter->mcc_lock);
1146
1147 wrb = wrb_from_mccq(adapter);
1148 if (!wrb) {
1149 status = -EBUSY;
1150 goto err;
1151 }
1152 req = nonemb_cmd->va;
1153 sge = nonembedded_sgl(wrb);
1154
1155 be_wrb_hdr_prepare(wrb, nonemb_cmd->size, false, 1,
1156 OPCODE_ETH_GET_PPORT_STATS);
1157
1158 be_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_ETH,
1159 OPCODE_ETH_GET_PPORT_STATS, nonemb_cmd->size);
1160
1161
1162 req->cmd_params.params.pport_num = cpu_to_le16(adapter->port_num);
1163 req->cmd_params.params.reset_stats = 0;
1164
1165 wrb->tag1 = CMD_SUBSYSTEM_ETH;
1166 sge->pa_hi = cpu_to_le32(upper_32_bits(nonemb_cmd->dma));
1167 sge->pa_lo = cpu_to_le32(nonemb_cmd->dma & 0xFFFFFFFF);
1168 sge->len = cpu_to_le32(nonemb_cmd->size);
1169
1170 be_mcc_notify(adapter);
1171 adapter->stats_cmd_sent = true;
1172
1173err:
1174 spin_unlock_bh(&adapter->mcc_lock);
1175 return status;
1176}
1177
Sathya Perlab31c50a2009-09-17 10:30:13 -07001178/* Uses synchronous mcc */
Sathya Perla8788fdc2009-07-27 22:52:03 +00001179int be_cmd_link_status_query(struct be_adapter *adapter,
Ajit Khaparde187e8752011-04-19 12:11:46 +00001180 bool *link_up, u8 *mac_speed, u16 *link_speed, u32 dom)
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001181{
Sathya Perlab31c50a2009-09-17 10:30:13 -07001182 struct be_mcc_wrb *wrb;
1183 struct be_cmd_req_link_status *req;
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001184 int status;
1185
Sathya Perlab31c50a2009-09-17 10:30:13 -07001186 spin_lock_bh(&adapter->mcc_lock);
1187
1188 wrb = wrb_from_mccq(adapter);
Sathya Perla713d03942009-11-22 22:02:45 +00001189 if (!wrb) {
1190 status = -EBUSY;
1191 goto err;
1192 }
Sathya Perlab31c50a2009-09-17 10:30:13 -07001193 req = embedded_payload(wrb);
Sathya Perlaa8f447bd2009-06-18 00:10:27 +00001194
1195 *link_up = false;
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001196
Ajit Khaparded744b442009-12-03 06:12:06 +00001197 be_wrb_hdr_prepare(wrb, sizeof(*req), true, 0,
1198 OPCODE_COMMON_NTWK_LINK_STATUS_QUERY);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001199
1200 be_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
1201 OPCODE_COMMON_NTWK_LINK_STATUS_QUERY, sizeof(*req));
1202
Sathya Perlab31c50a2009-09-17 10:30:13 -07001203 status = be_mcc_notify_wait(adapter);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001204 if (!status) {
1205 struct be_cmd_resp_link_status *resp = embedded_payload(wrb);
Sarveshwar Bandi0388f252009-10-28 04:15:20 -07001206 if (resp->mac_speed != PHY_LINK_SPEED_ZERO) {
Sathya Perlaa8f447bd2009-06-18 00:10:27 +00001207 *link_up = true;
Sarveshwar Bandi0388f252009-10-28 04:15:20 -07001208 *link_speed = le16_to_cpu(resp->link_speed);
1209 *mac_speed = resp->mac_speed;
1210 }
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001211 }
1212
Sathya Perla713d03942009-11-22 22:02:45 +00001213err:
Sathya Perlab31c50a2009-09-17 10:30:13 -07001214 spin_unlock_bh(&adapter->mcc_lock);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001215 return status;
1216}
1217
Ajit Khaparde609ff3b2011-02-20 11:42:07 +00001218/* Uses synchronous mcc */
1219int be_cmd_get_die_temperature(struct be_adapter *adapter)
1220{
1221 struct be_mcc_wrb *wrb;
1222 struct be_cmd_req_get_cntl_addnl_attribs *req;
1223 int status;
1224
1225 spin_lock_bh(&adapter->mcc_lock);
1226
1227 wrb = wrb_from_mccq(adapter);
1228 if (!wrb) {
1229 status = -EBUSY;
1230 goto err;
1231 }
1232 req = embedded_payload(wrb);
1233
1234 be_wrb_hdr_prepare(wrb, sizeof(*req), true, 0,
1235 OPCODE_COMMON_GET_CNTL_ADDITIONAL_ATTRIBUTES);
1236
1237 be_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
1238 OPCODE_COMMON_GET_CNTL_ADDITIONAL_ATTRIBUTES, sizeof(*req));
1239
1240 status = be_mcc_notify_wait(adapter);
1241 if (!status) {
1242 struct be_cmd_resp_get_cntl_addnl_attribs *resp =
1243 embedded_payload(wrb);
1244 adapter->drv_stats.be_on_die_temperature =
1245 resp->on_die_temperature;
1246 }
1247 /* If IOCTL fails once, do not bother issuing it again */
1248 else
1249 be_get_temp_freq = 0;
1250
1251err:
1252 spin_unlock_bh(&adapter->mcc_lock);
1253 return status;
1254}
1255
Somnath Kotur311fddc2011-03-16 21:22:43 +00001256/* Uses synchronous mcc */
1257int be_cmd_get_reg_len(struct be_adapter *adapter, u32 *log_size)
1258{
1259 struct be_mcc_wrb *wrb;
1260 struct be_cmd_req_get_fat *req;
1261 int status;
1262
1263 spin_lock_bh(&adapter->mcc_lock);
1264
1265 wrb = wrb_from_mccq(adapter);
1266 if (!wrb) {
1267 status = -EBUSY;
1268 goto err;
1269 }
1270 req = embedded_payload(wrb);
1271
1272 be_wrb_hdr_prepare(wrb, sizeof(*req), true, 0,
1273 OPCODE_COMMON_MANAGE_FAT);
1274
1275 be_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
1276 OPCODE_COMMON_MANAGE_FAT, sizeof(*req));
1277 req->fat_operation = cpu_to_le32(QUERY_FAT);
1278 status = be_mcc_notify_wait(adapter);
1279 if (!status) {
1280 struct be_cmd_resp_get_fat *resp = embedded_payload(wrb);
1281 if (log_size && resp->log_size)
Somnath Koturfe2a70e2011-04-21 03:18:12 +00001282 *log_size = le32_to_cpu(resp->log_size) -
1283 sizeof(u32);
Somnath Kotur311fddc2011-03-16 21:22:43 +00001284 }
1285err:
1286 spin_unlock_bh(&adapter->mcc_lock);
1287 return status;
1288}
1289
1290void be_cmd_get_regs(struct be_adapter *adapter, u32 buf_len, void *buf)
1291{
1292 struct be_dma_mem get_fat_cmd;
1293 struct be_mcc_wrb *wrb;
1294 struct be_cmd_req_get_fat *req;
1295 struct be_sge *sge;
Somnath Koturfe2a70e2011-04-21 03:18:12 +00001296 u32 offset = 0, total_size, buf_size,
1297 log_offset = sizeof(u32), payload_len;
Somnath Kotur311fddc2011-03-16 21:22:43 +00001298 int status;
1299
1300 if (buf_len == 0)
1301 return;
1302
1303 total_size = buf_len;
1304
Somnath Koturfe2a70e2011-04-21 03:18:12 +00001305 get_fat_cmd.size = sizeof(struct be_cmd_req_get_fat) + 60*1024;
1306 get_fat_cmd.va = pci_alloc_consistent(adapter->pdev,
1307 get_fat_cmd.size,
1308 &get_fat_cmd.dma);
1309 if (!get_fat_cmd.va) {
1310 status = -ENOMEM;
1311 dev_err(&adapter->pdev->dev,
1312 "Memory allocation failure while retrieving FAT data\n");
1313 return;
1314 }
1315
Somnath Kotur311fddc2011-03-16 21:22:43 +00001316 spin_lock_bh(&adapter->mcc_lock);
1317
Somnath Kotur311fddc2011-03-16 21:22:43 +00001318 while (total_size) {
1319 buf_size = min(total_size, (u32)60*1024);
1320 total_size -= buf_size;
1321
Somnath Koturfe2a70e2011-04-21 03:18:12 +00001322 wrb = wrb_from_mccq(adapter);
1323 if (!wrb) {
1324 status = -EBUSY;
Somnath Kotur311fddc2011-03-16 21:22:43 +00001325 goto err;
1326 }
1327 req = get_fat_cmd.va;
1328 sge = nonembedded_sgl(wrb);
1329
Somnath Koturfe2a70e2011-04-21 03:18:12 +00001330 payload_len = sizeof(struct be_cmd_req_get_fat) + buf_size;
1331 be_wrb_hdr_prepare(wrb, payload_len, false, 1,
Somnath Kotur311fddc2011-03-16 21:22:43 +00001332 OPCODE_COMMON_MANAGE_FAT);
1333
1334 be_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
Somnath Koturfe2a70e2011-04-21 03:18:12 +00001335 OPCODE_COMMON_MANAGE_FAT, payload_len);
Somnath Kotur311fddc2011-03-16 21:22:43 +00001336
Somnath Koturfe2a70e2011-04-21 03:18:12 +00001337 sge->pa_hi = cpu_to_le32(upper_32_bits(get_fat_cmd.dma));
Somnath Kotur311fddc2011-03-16 21:22:43 +00001338 sge->pa_lo = cpu_to_le32(get_fat_cmd.dma & 0xFFFFFFFF);
1339 sge->len = cpu_to_le32(get_fat_cmd.size);
1340
1341 req->fat_operation = cpu_to_le32(RETRIEVE_FAT);
1342 req->read_log_offset = cpu_to_le32(log_offset);
1343 req->read_log_length = cpu_to_le32(buf_size);
1344 req->data_buffer_size = cpu_to_le32(buf_size);
1345
1346 status = be_mcc_notify_wait(adapter);
1347 if (!status) {
1348 struct be_cmd_resp_get_fat *resp = get_fat_cmd.va;
1349 memcpy(buf + offset,
1350 resp->data_buffer,
1351 resp->read_log_length);
Somnath Koturfe2a70e2011-04-21 03:18:12 +00001352 } else {
Somnath Kotur311fddc2011-03-16 21:22:43 +00001353 dev_err(&adapter->pdev->dev, "FAT Table Retrieve error\n");
Somnath Koturfe2a70e2011-04-21 03:18:12 +00001354 goto err;
1355 }
Somnath Kotur311fddc2011-03-16 21:22:43 +00001356 offset += buf_size;
1357 log_offset += buf_size;
1358 }
1359err:
Somnath Koturfe2a70e2011-04-21 03:18:12 +00001360 pci_free_consistent(adapter->pdev, get_fat_cmd.size,
1361 get_fat_cmd.va,
1362 get_fat_cmd.dma);
Somnath Kotur311fddc2011-03-16 21:22:43 +00001363 spin_unlock_bh(&adapter->mcc_lock);
1364}
1365
Sathya Perlab31c50a2009-09-17 10:30:13 -07001366/* Uses Mbox */
Sathya Perla8788fdc2009-07-27 22:52:03 +00001367int be_cmd_get_fw_ver(struct be_adapter *adapter, char *fw_ver)
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001368{
Sathya Perlab31c50a2009-09-17 10:30:13 -07001369 struct be_mcc_wrb *wrb;
1370 struct be_cmd_req_get_fw_version *req;
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001371 int status;
1372
Ivan Vecera29849612010-12-14 05:43:19 +00001373 if (mutex_lock_interruptible(&adapter->mbox_lock))
1374 return -1;
Sathya Perlab31c50a2009-09-17 10:30:13 -07001375
1376 wrb = wrb_from_mbox(adapter);
1377 req = embedded_payload(wrb);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001378
Ajit Khaparded744b442009-12-03 06:12:06 +00001379 be_wrb_hdr_prepare(wrb, sizeof(*req), true, 0,
1380 OPCODE_COMMON_GET_FW_VERSION);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001381
1382 be_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
1383 OPCODE_COMMON_GET_FW_VERSION, sizeof(*req));
1384
Sathya Perlab31c50a2009-09-17 10:30:13 -07001385 status = be_mbox_notify_wait(adapter);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001386 if (!status) {
1387 struct be_cmd_resp_get_fw_version *resp = embedded_payload(wrb);
1388 strncpy(fw_ver, resp->firmware_version_string, FW_VER_LEN);
1389 }
1390
Ivan Vecera29849612010-12-14 05:43:19 +00001391 mutex_unlock(&adapter->mbox_lock);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001392 return status;
1393}
1394
Sathya Perlab31c50a2009-09-17 10:30:13 -07001395/* set the EQ delay interval of an EQ to specified value
1396 * Uses async mcc
1397 */
Sathya Perla8788fdc2009-07-27 22:52:03 +00001398int be_cmd_modify_eqd(struct be_adapter *adapter, u32 eq_id, u32 eqd)
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001399{
Sathya Perlab31c50a2009-09-17 10:30:13 -07001400 struct be_mcc_wrb *wrb;
1401 struct be_cmd_req_modify_eq_delay *req;
Sathya Perla713d03942009-11-22 22:02:45 +00001402 int status = 0;
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001403
Sathya Perlab31c50a2009-09-17 10:30:13 -07001404 spin_lock_bh(&adapter->mcc_lock);
1405
1406 wrb = wrb_from_mccq(adapter);
Sathya Perla713d03942009-11-22 22:02:45 +00001407 if (!wrb) {
1408 status = -EBUSY;
1409 goto err;
1410 }
Sathya Perlab31c50a2009-09-17 10:30:13 -07001411 req = embedded_payload(wrb);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001412
Ajit Khaparded744b442009-12-03 06:12:06 +00001413 be_wrb_hdr_prepare(wrb, sizeof(*req), true, 0,
1414 OPCODE_COMMON_MODIFY_EQ_DELAY);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001415
1416 be_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
1417 OPCODE_COMMON_MODIFY_EQ_DELAY, sizeof(*req));
1418
1419 req->num_eq = cpu_to_le32(1);
1420 req->delay[0].eq_id = cpu_to_le32(eq_id);
1421 req->delay[0].phase = 0;
1422 req->delay[0].delay_multiplier = cpu_to_le32(eqd);
1423
Sathya Perlab31c50a2009-09-17 10:30:13 -07001424 be_mcc_notify(adapter);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001425
Sathya Perla713d03942009-11-22 22:02:45 +00001426err:
Sathya Perlab31c50a2009-09-17 10:30:13 -07001427 spin_unlock_bh(&adapter->mcc_lock);
Sathya Perla713d03942009-11-22 22:02:45 +00001428 return status;
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001429}
1430
Sathya Perlab31c50a2009-09-17 10:30:13 -07001431/* Uses sycnhronous mcc */
Sathya Perla8788fdc2009-07-27 22:52:03 +00001432int be_cmd_vlan_config(struct be_adapter *adapter, u32 if_id, u16 *vtag_array,
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001433 u32 num, bool untagged, bool promiscuous)
1434{
Sathya Perlab31c50a2009-09-17 10:30:13 -07001435 struct be_mcc_wrb *wrb;
1436 struct be_cmd_req_vlan_config *req;
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001437 int status;
1438
Sathya Perlab31c50a2009-09-17 10:30:13 -07001439 spin_lock_bh(&adapter->mcc_lock);
1440
1441 wrb = wrb_from_mccq(adapter);
Sathya Perla713d03942009-11-22 22:02:45 +00001442 if (!wrb) {
1443 status = -EBUSY;
1444 goto err;
1445 }
Sathya Perlab31c50a2009-09-17 10:30:13 -07001446 req = embedded_payload(wrb);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001447
Ajit Khaparded744b442009-12-03 06:12:06 +00001448 be_wrb_hdr_prepare(wrb, sizeof(*req), true, 0,
1449 OPCODE_COMMON_NTWK_VLAN_CONFIG);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001450
1451 be_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
1452 OPCODE_COMMON_NTWK_VLAN_CONFIG, sizeof(*req));
1453
1454 req->interface_id = if_id;
1455 req->promiscuous = promiscuous;
1456 req->untagged = untagged;
1457 req->num_vlan = num;
1458 if (!promiscuous) {
1459 memcpy(req->normal_vlan, vtag_array,
1460 req->num_vlan * sizeof(vtag_array[0]));
1461 }
1462
Sathya Perlab31c50a2009-09-17 10:30:13 -07001463 status = be_mcc_notify_wait(adapter);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001464
Sathya Perla713d03942009-11-22 22:02:45 +00001465err:
Sathya Perlab31c50a2009-09-17 10:30:13 -07001466 spin_unlock_bh(&adapter->mcc_lock);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001467 return status;
1468}
1469
Sathya Perlab31c50a2009-09-17 10:30:13 -07001470/* Uses MCC for this command as it may be called in BH context
1471 * Uses synchronous mcc
1472 */
Padmanabh Ratnakarecd0bf02011-05-10 05:13:26 +00001473int be_cmd_promiscuous_config(struct be_adapter *adapter, bool en)
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001474{
Sathya Perla6ac7b682009-06-18 00:05:54 +00001475 struct be_mcc_wrb *wrb;
Padmanabh Ratnakarecd0bf02011-05-10 05:13:26 +00001476 struct be_cmd_req_rx_filter *req;
1477 struct be_dma_mem promiscous_cmd;
1478 struct be_sge *sge;
Sathya Perlab31c50a2009-09-17 10:30:13 -07001479 int status;
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001480
Padmanabh Ratnakarecd0bf02011-05-10 05:13:26 +00001481 memset(&promiscous_cmd, 0, sizeof(struct be_dma_mem));
1482 promiscous_cmd.size = sizeof(struct be_cmd_req_rx_filter);
1483 promiscous_cmd.va = pci_alloc_consistent(adapter->pdev,
1484 promiscous_cmd.size, &promiscous_cmd.dma);
1485 if (!promiscous_cmd.va) {
1486 dev_err(&adapter->pdev->dev,
1487 "Memory allocation failure\n");
1488 return -ENOMEM;
1489 }
1490
Sathya Perla8788fdc2009-07-27 22:52:03 +00001491 spin_lock_bh(&adapter->mcc_lock);
Sathya Perla6ac7b682009-06-18 00:05:54 +00001492
Sathya Perlab31c50a2009-09-17 10:30:13 -07001493 wrb = wrb_from_mccq(adapter);
Sathya Perla713d03942009-11-22 22:02:45 +00001494 if (!wrb) {
1495 status = -EBUSY;
1496 goto err;
1497 }
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001498
Padmanabh Ratnakarecd0bf02011-05-10 05:13:26 +00001499 req = promiscous_cmd.va;
1500 sge = nonembedded_sgl(wrb);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001501
Padmanabh Ratnakarecd0bf02011-05-10 05:13:26 +00001502 be_wrb_hdr_prepare(wrb, sizeof(*req), false, 1,
1503 OPCODE_COMMON_NTWK_RX_FILTER);
1504 be_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
1505 OPCODE_COMMON_NTWK_RX_FILTER, sizeof(*req));
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001506
Padmanabh Ratnakarecd0bf02011-05-10 05:13:26 +00001507 req->if_id = cpu_to_le32(adapter->if_handle);
1508 req->if_flags_mask = cpu_to_le32(BE_IF_FLAGS_PROMISCUOUS);
1509 if (en)
1510 req->if_flags = cpu_to_le32(BE_IF_FLAGS_PROMISCUOUS);
1511
1512 sge->pa_hi = cpu_to_le32(upper_32_bits(promiscous_cmd.dma));
1513 sge->pa_lo = cpu_to_le32(promiscous_cmd.dma & 0xFFFFFFFF);
1514 sge->len = cpu_to_le32(promiscous_cmd.size);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001515
Sathya Perlab31c50a2009-09-17 10:30:13 -07001516 status = be_mcc_notify_wait(adapter);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001517
Sathya Perla713d03942009-11-22 22:02:45 +00001518err:
Sathya Perla8788fdc2009-07-27 22:52:03 +00001519 spin_unlock_bh(&adapter->mcc_lock);
Padmanabh Ratnakarecd0bf02011-05-10 05:13:26 +00001520 pci_free_consistent(adapter->pdev, promiscous_cmd.size,
1521 promiscous_cmd.va, promiscous_cmd.dma);
Sathya Perlab31c50a2009-09-17 10:30:13 -07001522 return status;
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001523}
1524
Sathya Perla6ac7b682009-06-18 00:05:54 +00001525/*
Sathya Perlab31c50a2009-09-17 10:30:13 -07001526 * Uses MCC for this command as it may be called in BH context
Lucas De Marchi25985ed2011-03-30 22:57:33 -03001527 * (mc == NULL) => multicast promiscuous
Sathya Perla6ac7b682009-06-18 00:05:54 +00001528 */
Sathya Perla8788fdc2009-07-27 22:52:03 +00001529int be_cmd_multicast_set(struct be_adapter *adapter, u32 if_id,
Jiri Pirko0ddf4772010-02-20 00:13:58 +00001530 struct net_device *netdev, struct be_dma_mem *mem)
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001531{
Sathya Perla6ac7b682009-06-18 00:05:54 +00001532 struct be_mcc_wrb *wrb;
Sathya Perlae7b909a2009-11-22 22:01:10 +00001533 struct be_cmd_req_mcast_mac_config *req = mem->va;
1534 struct be_sge *sge;
1535 int status;
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001536
Sathya Perla8788fdc2009-07-27 22:52:03 +00001537 spin_lock_bh(&adapter->mcc_lock);
Sathya Perla6ac7b682009-06-18 00:05:54 +00001538
Sathya Perlab31c50a2009-09-17 10:30:13 -07001539 wrb = wrb_from_mccq(adapter);
Sathya Perla713d03942009-11-22 22:02:45 +00001540 if (!wrb) {
1541 status = -EBUSY;
1542 goto err;
1543 }
Sathya Perlae7b909a2009-11-22 22:01:10 +00001544 sge = nonembedded_sgl(wrb);
1545 memset(req, 0, sizeof(*req));
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001546
Ajit Khaparded744b442009-12-03 06:12:06 +00001547 be_wrb_hdr_prepare(wrb, sizeof(*req), false, 1,
1548 OPCODE_COMMON_NTWK_MULTICAST_SET);
Sathya Perlae7b909a2009-11-22 22:01:10 +00001549 sge->pa_hi = cpu_to_le32(upper_32_bits(mem->dma));
1550 sge->pa_lo = cpu_to_le32(mem->dma & 0xFFFFFFFF);
1551 sge->len = cpu_to_le32(mem->size);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001552
1553 be_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
1554 OPCODE_COMMON_NTWK_MULTICAST_SET, sizeof(*req));
1555
1556 req->interface_id = if_id;
Jiri Pirko0ddf4772010-02-20 00:13:58 +00001557 if (netdev) {
Sathya Perla24307ee2009-06-18 00:09:25 +00001558 int i;
Jiri Pirko22bedad32010-04-01 21:22:57 +00001559 struct netdev_hw_addr *ha;
Sathya Perla24307ee2009-06-18 00:09:25 +00001560
Jiri Pirko0ddf4772010-02-20 00:13:58 +00001561 req->num_mac = cpu_to_le16(netdev_mc_count(netdev));
Sathya Perla24307ee2009-06-18 00:09:25 +00001562
Jiri Pirko0ddf4772010-02-20 00:13:58 +00001563 i = 0;
Jiri Pirko22bedad32010-04-01 21:22:57 +00001564 netdev_for_each_mc_addr(ha, netdev)
Joe Jin408cc292010-12-06 03:00:59 +00001565 memcpy(req->mac[i++].byte, ha->addr, ETH_ALEN);
Sathya Perla24307ee2009-06-18 00:09:25 +00001566 } else {
1567 req->promiscuous = 1;
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001568 }
1569
Sathya Perlae7b909a2009-11-22 22:01:10 +00001570 status = be_mcc_notify_wait(adapter);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001571
Sathya Perla713d03942009-11-22 22:02:45 +00001572err:
Sathya Perla8788fdc2009-07-27 22:52:03 +00001573 spin_unlock_bh(&adapter->mcc_lock);
Sathya Perlae7b909a2009-11-22 22:01:10 +00001574 return status;
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001575}
1576
Sathya Perlab31c50a2009-09-17 10:30:13 -07001577/* Uses synchrounous mcc */
Sathya Perla8788fdc2009-07-27 22:52:03 +00001578int be_cmd_set_flow_control(struct be_adapter *adapter, u32 tx_fc, u32 rx_fc)
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001579{
Sathya Perlab31c50a2009-09-17 10:30:13 -07001580 struct be_mcc_wrb *wrb;
1581 struct be_cmd_req_set_flow_control *req;
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001582 int status;
1583
Sathya Perlab31c50a2009-09-17 10:30:13 -07001584 spin_lock_bh(&adapter->mcc_lock);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001585
Sathya Perlab31c50a2009-09-17 10:30:13 -07001586 wrb = wrb_from_mccq(adapter);
Sathya Perla713d03942009-11-22 22:02:45 +00001587 if (!wrb) {
1588 status = -EBUSY;
1589 goto err;
1590 }
Sathya Perlab31c50a2009-09-17 10:30:13 -07001591 req = embedded_payload(wrb);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001592
Ajit Khaparded744b442009-12-03 06:12:06 +00001593 be_wrb_hdr_prepare(wrb, sizeof(*req), true, 0,
1594 OPCODE_COMMON_SET_FLOW_CONTROL);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001595
1596 be_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
1597 OPCODE_COMMON_SET_FLOW_CONTROL, sizeof(*req));
1598
1599 req->tx_flow_control = cpu_to_le16((u16)tx_fc);
1600 req->rx_flow_control = cpu_to_le16((u16)rx_fc);
1601
Sathya Perlab31c50a2009-09-17 10:30:13 -07001602 status = be_mcc_notify_wait(adapter);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001603
Sathya Perla713d03942009-11-22 22:02:45 +00001604err:
Sathya Perlab31c50a2009-09-17 10:30:13 -07001605 spin_unlock_bh(&adapter->mcc_lock);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001606 return status;
1607}
1608
Sathya Perlab31c50a2009-09-17 10:30:13 -07001609/* Uses sycn mcc */
Sathya Perla8788fdc2009-07-27 22:52:03 +00001610int be_cmd_get_flow_control(struct be_adapter *adapter, u32 *tx_fc, u32 *rx_fc)
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001611{
Sathya Perlab31c50a2009-09-17 10:30:13 -07001612 struct be_mcc_wrb *wrb;
1613 struct be_cmd_req_get_flow_control *req;
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001614 int status;
1615
Sathya Perlab31c50a2009-09-17 10:30:13 -07001616 spin_lock_bh(&adapter->mcc_lock);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001617
Sathya Perlab31c50a2009-09-17 10:30:13 -07001618 wrb = wrb_from_mccq(adapter);
Sathya Perla713d03942009-11-22 22:02:45 +00001619 if (!wrb) {
1620 status = -EBUSY;
1621 goto err;
1622 }
Sathya Perlab31c50a2009-09-17 10:30:13 -07001623 req = embedded_payload(wrb);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001624
Ajit Khaparded744b442009-12-03 06:12:06 +00001625 be_wrb_hdr_prepare(wrb, sizeof(*req), true, 0,
1626 OPCODE_COMMON_GET_FLOW_CONTROL);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001627
1628 be_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
1629 OPCODE_COMMON_GET_FLOW_CONTROL, sizeof(*req));
1630
Sathya Perlab31c50a2009-09-17 10:30:13 -07001631 status = be_mcc_notify_wait(adapter);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001632 if (!status) {
1633 struct be_cmd_resp_get_flow_control *resp =
1634 embedded_payload(wrb);
1635 *tx_fc = le16_to_cpu(resp->tx_flow_control);
1636 *rx_fc = le16_to_cpu(resp->rx_flow_control);
1637 }
1638
Sathya Perla713d03942009-11-22 22:02:45 +00001639err:
Sathya Perlab31c50a2009-09-17 10:30:13 -07001640 spin_unlock_bh(&adapter->mcc_lock);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001641 return status;
1642}
1643
Sathya Perlab31c50a2009-09-17 10:30:13 -07001644/* Uses mbox */
Sathya Perla3abcded2010-10-03 22:12:27 -07001645int be_cmd_query_fw_cfg(struct be_adapter *adapter, u32 *port_num,
1646 u32 *mode, u32 *caps)
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001647{
Sathya Perlab31c50a2009-09-17 10:30:13 -07001648 struct be_mcc_wrb *wrb;
1649 struct be_cmd_req_query_fw_cfg *req;
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001650 int status;
1651
Ivan Vecera29849612010-12-14 05:43:19 +00001652 if (mutex_lock_interruptible(&adapter->mbox_lock))
1653 return -1;
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001654
Sathya Perlab31c50a2009-09-17 10:30:13 -07001655 wrb = wrb_from_mbox(adapter);
1656 req = embedded_payload(wrb);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001657
Ajit Khaparded744b442009-12-03 06:12:06 +00001658 be_wrb_hdr_prepare(wrb, sizeof(*req), true, 0,
1659 OPCODE_COMMON_QUERY_FIRMWARE_CONFIG);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001660
1661 be_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
1662 OPCODE_COMMON_QUERY_FIRMWARE_CONFIG, sizeof(*req));
1663
Sathya Perlab31c50a2009-09-17 10:30:13 -07001664 status = be_mbox_notify_wait(adapter);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001665 if (!status) {
1666 struct be_cmd_resp_query_fw_cfg *resp = embedded_payload(wrb);
1667 *port_num = le32_to_cpu(resp->phys_port);
Ajit Khaparde3486be22010-07-23 02:04:54 +00001668 *mode = le32_to_cpu(resp->function_mode);
Sathya Perla3abcded2010-10-03 22:12:27 -07001669 *caps = le32_to_cpu(resp->function_caps);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001670 }
1671
Ivan Vecera29849612010-12-14 05:43:19 +00001672 mutex_unlock(&adapter->mbox_lock);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001673 return status;
1674}
sarveshwarb14074ea2009-08-05 13:05:24 -07001675
Sathya Perlab31c50a2009-09-17 10:30:13 -07001676/* Uses mbox */
sarveshwarb14074ea2009-08-05 13:05:24 -07001677int be_cmd_reset_function(struct be_adapter *adapter)
1678{
Sathya Perlab31c50a2009-09-17 10:30:13 -07001679 struct be_mcc_wrb *wrb;
1680 struct be_cmd_req_hdr *req;
sarveshwarb14074ea2009-08-05 13:05:24 -07001681 int status;
1682
Ivan Vecera29849612010-12-14 05:43:19 +00001683 if (mutex_lock_interruptible(&adapter->mbox_lock))
1684 return -1;
sarveshwarb14074ea2009-08-05 13:05:24 -07001685
Sathya Perlab31c50a2009-09-17 10:30:13 -07001686 wrb = wrb_from_mbox(adapter);
1687 req = embedded_payload(wrb);
sarveshwarb14074ea2009-08-05 13:05:24 -07001688
Ajit Khaparded744b442009-12-03 06:12:06 +00001689 be_wrb_hdr_prepare(wrb, sizeof(*req), true, 0,
1690 OPCODE_COMMON_FUNCTION_RESET);
sarveshwarb14074ea2009-08-05 13:05:24 -07001691
1692 be_cmd_hdr_prepare(req, CMD_SUBSYSTEM_COMMON,
1693 OPCODE_COMMON_FUNCTION_RESET, sizeof(*req));
1694
Sathya Perlab31c50a2009-09-17 10:30:13 -07001695 status = be_mbox_notify_wait(adapter);
sarveshwarb14074ea2009-08-05 13:05:24 -07001696
Ivan Vecera29849612010-12-14 05:43:19 +00001697 mutex_unlock(&adapter->mbox_lock);
sarveshwarb14074ea2009-08-05 13:05:24 -07001698 return status;
1699}
Ajit Khaparde84517482009-09-04 03:12:16 +00001700
Sathya Perla3abcded2010-10-03 22:12:27 -07001701int be_cmd_rss_config(struct be_adapter *adapter, u8 *rsstable, u16 table_size)
1702{
1703 struct be_mcc_wrb *wrb;
1704 struct be_cmd_req_rss_config *req;
1705 u32 myhash[10];
1706 int status;
1707
Ivan Vecera29849612010-12-14 05:43:19 +00001708 if (mutex_lock_interruptible(&adapter->mbox_lock))
1709 return -1;
Sathya Perla3abcded2010-10-03 22:12:27 -07001710
1711 wrb = wrb_from_mbox(adapter);
1712 req = embedded_payload(wrb);
1713
1714 be_wrb_hdr_prepare(wrb, sizeof(*req), true, 0,
1715 OPCODE_ETH_RSS_CONFIG);
1716
1717 be_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_ETH,
1718 OPCODE_ETH_RSS_CONFIG, sizeof(*req));
1719
1720 req->if_id = cpu_to_le32(adapter->if_handle);
1721 req->enable_rss = cpu_to_le16(RSS_ENABLE_TCP_IPV4 | RSS_ENABLE_IPV4);
1722 req->cpu_table_size_log2 = cpu_to_le16(fls(table_size) - 1);
1723 memcpy(req->cpu_table, rsstable, table_size);
1724 memcpy(req->hash, myhash, sizeof(myhash));
1725 be_dws_cpu_to_le(req->hash, sizeof(req->hash));
1726
1727 status = be_mbox_notify_wait(adapter);
1728
Ivan Vecera29849612010-12-14 05:43:19 +00001729 mutex_unlock(&adapter->mbox_lock);
Sathya Perla3abcded2010-10-03 22:12:27 -07001730 return status;
1731}
1732
Sarveshwar Bandifad9ab22009-10-12 04:23:15 -07001733/* Uses sync mcc */
1734int be_cmd_set_beacon_state(struct be_adapter *adapter, u8 port_num,
1735 u8 bcn, u8 sts, u8 state)
1736{
1737 struct be_mcc_wrb *wrb;
1738 struct be_cmd_req_enable_disable_beacon *req;
1739 int status;
1740
1741 spin_lock_bh(&adapter->mcc_lock);
1742
1743 wrb = wrb_from_mccq(adapter);
Sathya Perla713d03942009-11-22 22:02:45 +00001744 if (!wrb) {
1745 status = -EBUSY;
1746 goto err;
1747 }
Sarveshwar Bandifad9ab22009-10-12 04:23:15 -07001748 req = embedded_payload(wrb);
1749
Ajit Khaparded744b442009-12-03 06:12:06 +00001750 be_wrb_hdr_prepare(wrb, sizeof(*req), true, 0,
1751 OPCODE_COMMON_ENABLE_DISABLE_BEACON);
Sarveshwar Bandifad9ab22009-10-12 04:23:15 -07001752
1753 be_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
1754 OPCODE_COMMON_ENABLE_DISABLE_BEACON, sizeof(*req));
1755
1756 req->port_num = port_num;
1757 req->beacon_state = state;
1758 req->beacon_duration = bcn;
1759 req->status_duration = sts;
1760
1761 status = be_mcc_notify_wait(adapter);
1762
Sathya Perla713d03942009-11-22 22:02:45 +00001763err:
Sarveshwar Bandifad9ab22009-10-12 04:23:15 -07001764 spin_unlock_bh(&adapter->mcc_lock);
1765 return status;
1766}
1767
1768/* Uses sync mcc */
1769int be_cmd_get_beacon_state(struct be_adapter *adapter, u8 port_num, u32 *state)
1770{
1771 struct be_mcc_wrb *wrb;
1772 struct be_cmd_req_get_beacon_state *req;
1773 int status;
1774
1775 spin_lock_bh(&adapter->mcc_lock);
1776
1777 wrb = wrb_from_mccq(adapter);
Sathya Perla713d03942009-11-22 22:02:45 +00001778 if (!wrb) {
1779 status = -EBUSY;
1780 goto err;
1781 }
Sarveshwar Bandifad9ab22009-10-12 04:23:15 -07001782 req = embedded_payload(wrb);
1783
Ajit Khaparded744b442009-12-03 06:12:06 +00001784 be_wrb_hdr_prepare(wrb, sizeof(*req), true, 0,
1785 OPCODE_COMMON_GET_BEACON_STATE);
Sarveshwar Bandifad9ab22009-10-12 04:23:15 -07001786
1787 be_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
1788 OPCODE_COMMON_GET_BEACON_STATE, sizeof(*req));
1789
1790 req->port_num = port_num;
1791
1792 status = be_mcc_notify_wait(adapter);
1793 if (!status) {
1794 struct be_cmd_resp_get_beacon_state *resp =
1795 embedded_payload(wrb);
1796 *state = resp->beacon_state;
1797 }
1798
Sathya Perla713d03942009-11-22 22:02:45 +00001799err:
Sarveshwar Bandifad9ab22009-10-12 04:23:15 -07001800 spin_unlock_bh(&adapter->mcc_lock);
1801 return status;
1802}
1803
Ajit Khaparde84517482009-09-04 03:12:16 +00001804int be_cmd_write_flashrom(struct be_adapter *adapter, struct be_dma_mem *cmd,
1805 u32 flash_type, u32 flash_opcode, u32 buf_size)
1806{
Sathya Perlab31c50a2009-09-17 10:30:13 -07001807 struct be_mcc_wrb *wrb;
Ajit Khaparde3f0d4562010-02-09 01:30:35 +00001808 struct be_cmd_write_flashrom *req;
Sathya Perlab31c50a2009-09-17 10:30:13 -07001809 struct be_sge *sge;
Ajit Khaparde84517482009-09-04 03:12:16 +00001810 int status;
1811
Sathya Perlab31c50a2009-09-17 10:30:13 -07001812 spin_lock_bh(&adapter->mcc_lock);
Sarveshwar Bandidd131e72010-05-25 16:16:32 -07001813 adapter->flash_status = 0;
Sathya Perlab31c50a2009-09-17 10:30:13 -07001814
1815 wrb = wrb_from_mccq(adapter);
Sathya Perla713d03942009-11-22 22:02:45 +00001816 if (!wrb) {
1817 status = -EBUSY;
Dan Carpenter2892d9c2010-05-26 04:46:35 +00001818 goto err_unlock;
Sathya Perla713d03942009-11-22 22:02:45 +00001819 }
1820 req = cmd->va;
Sathya Perlab31c50a2009-09-17 10:30:13 -07001821 sge = nonembedded_sgl(wrb);
1822
Ajit Khaparded744b442009-12-03 06:12:06 +00001823 be_wrb_hdr_prepare(wrb, cmd->size, false, 1,
1824 OPCODE_COMMON_WRITE_FLASHROM);
Sarveshwar Bandidd131e72010-05-25 16:16:32 -07001825 wrb->tag1 = CMD_SUBSYSTEM_COMMON;
Ajit Khaparde84517482009-09-04 03:12:16 +00001826
1827 be_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
1828 OPCODE_COMMON_WRITE_FLASHROM, cmd->size);
1829 sge->pa_hi = cpu_to_le32(upper_32_bits(cmd->dma));
1830 sge->pa_lo = cpu_to_le32(cmd->dma & 0xFFFFFFFF);
1831 sge->len = cpu_to_le32(cmd->size);
1832
1833 req->params.op_type = cpu_to_le32(flash_type);
1834 req->params.op_code = cpu_to_le32(flash_opcode);
1835 req->params.data_buf_size = cpu_to_le32(buf_size);
1836
Sarveshwar Bandidd131e72010-05-25 16:16:32 -07001837 be_mcc_notify(adapter);
1838 spin_unlock_bh(&adapter->mcc_lock);
1839
1840 if (!wait_for_completion_timeout(&adapter->flash_compl,
1841 msecs_to_jiffies(12000)))
1842 status = -1;
1843 else
1844 status = adapter->flash_status;
Ajit Khaparde84517482009-09-04 03:12:16 +00001845
Dan Carpenter2892d9c2010-05-26 04:46:35 +00001846 return status;
1847
1848err_unlock:
1849 spin_unlock_bh(&adapter->mcc_lock);
Ajit Khaparde84517482009-09-04 03:12:16 +00001850 return status;
1851}
Sarveshwar Bandifa9a6fe2009-11-20 14:23:47 -08001852
Ajit Khaparde3f0d4562010-02-09 01:30:35 +00001853int be_cmd_get_flash_crc(struct be_adapter *adapter, u8 *flashed_crc,
1854 int offset)
Sarveshwar Bandifa9a6fe2009-11-20 14:23:47 -08001855{
1856 struct be_mcc_wrb *wrb;
1857 struct be_cmd_write_flashrom *req;
1858 int status;
1859
1860 spin_lock_bh(&adapter->mcc_lock);
1861
1862 wrb = wrb_from_mccq(adapter);
Sathya Perla713d03942009-11-22 22:02:45 +00001863 if (!wrb) {
1864 status = -EBUSY;
1865 goto err;
1866 }
Sarveshwar Bandifa9a6fe2009-11-20 14:23:47 -08001867 req = embedded_payload(wrb);
1868
Ajit Khaparded744b442009-12-03 06:12:06 +00001869 be_wrb_hdr_prepare(wrb, sizeof(*req)+4, true, 0,
1870 OPCODE_COMMON_READ_FLASHROM);
Sarveshwar Bandifa9a6fe2009-11-20 14:23:47 -08001871
1872 be_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
1873 OPCODE_COMMON_READ_FLASHROM, sizeof(*req)+4);
1874
Ajit Khaparde3f0d4562010-02-09 01:30:35 +00001875 req->params.op_type = cpu_to_le32(IMG_TYPE_REDBOOT);
Sarveshwar Bandifa9a6fe2009-11-20 14:23:47 -08001876 req->params.op_code = cpu_to_le32(FLASHROM_OPER_REPORT);
Ajit Khaparde8b93b712010-03-31 01:57:10 +00001877 req->params.offset = cpu_to_le32(offset);
1878 req->params.data_buf_size = cpu_to_le32(0x4);
Sarveshwar Bandifa9a6fe2009-11-20 14:23:47 -08001879
1880 status = be_mcc_notify_wait(adapter);
1881 if (!status)
1882 memcpy(flashed_crc, req->params.data_buf, 4);
1883
Sathya Perla713d03942009-11-22 22:02:45 +00001884err:
Sarveshwar Bandifa9a6fe2009-11-20 14:23:47 -08001885 spin_unlock_bh(&adapter->mcc_lock);
1886 return status;
1887}
Ajit Khaparde71d8d1b2009-12-03 06:16:59 +00001888
Dan Carpenterc196b022010-05-26 04:47:39 +00001889int be_cmd_enable_magic_wol(struct be_adapter *adapter, u8 *mac,
Ajit Khaparde71d8d1b2009-12-03 06:16:59 +00001890 struct be_dma_mem *nonemb_cmd)
1891{
1892 struct be_mcc_wrb *wrb;
1893 struct be_cmd_req_acpi_wol_magic_config *req;
1894 struct be_sge *sge;
1895 int status;
1896
1897 spin_lock_bh(&adapter->mcc_lock);
1898
1899 wrb = wrb_from_mccq(adapter);
1900 if (!wrb) {
1901 status = -EBUSY;
1902 goto err;
1903 }
1904 req = nonemb_cmd->va;
1905 sge = nonembedded_sgl(wrb);
1906
1907 be_wrb_hdr_prepare(wrb, sizeof(*req), false, 1,
1908 OPCODE_ETH_ACPI_WOL_MAGIC_CONFIG);
1909
1910 be_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_ETH,
1911 OPCODE_ETH_ACPI_WOL_MAGIC_CONFIG, sizeof(*req));
1912 memcpy(req->magic_mac, mac, ETH_ALEN);
1913
1914 sge->pa_hi = cpu_to_le32(upper_32_bits(nonemb_cmd->dma));
1915 sge->pa_lo = cpu_to_le32(nonemb_cmd->dma & 0xFFFFFFFF);
1916 sge->len = cpu_to_le32(nonemb_cmd->size);
1917
1918 status = be_mcc_notify_wait(adapter);
1919
1920err:
1921 spin_unlock_bh(&adapter->mcc_lock);
1922 return status;
1923}
Suresh Rff33a6e2009-12-03 16:15:52 -08001924
Sarveshwar Bandifced9992009-12-23 04:41:44 +00001925int be_cmd_set_loopback(struct be_adapter *adapter, u8 port_num,
1926 u8 loopback_type, u8 enable)
1927{
1928 struct be_mcc_wrb *wrb;
1929 struct be_cmd_req_set_lmode *req;
1930 int status;
1931
1932 spin_lock_bh(&adapter->mcc_lock);
1933
1934 wrb = wrb_from_mccq(adapter);
1935 if (!wrb) {
1936 status = -EBUSY;
1937 goto err;
1938 }
1939
1940 req = embedded_payload(wrb);
1941
1942 be_wrb_hdr_prepare(wrb, sizeof(*req), true, 0,
1943 OPCODE_LOWLEVEL_SET_LOOPBACK_MODE);
1944
1945 be_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_LOWLEVEL,
1946 OPCODE_LOWLEVEL_SET_LOOPBACK_MODE,
1947 sizeof(*req));
1948
1949 req->src_port = port_num;
1950 req->dest_port = port_num;
1951 req->loopback_type = loopback_type;
1952 req->loopback_state = enable;
1953
1954 status = be_mcc_notify_wait(adapter);
1955err:
1956 spin_unlock_bh(&adapter->mcc_lock);
1957 return status;
1958}
1959
Suresh Rff33a6e2009-12-03 16:15:52 -08001960int be_cmd_loopback_test(struct be_adapter *adapter, u32 port_num,
1961 u32 loopback_type, u32 pkt_size, u32 num_pkts, u64 pattern)
1962{
1963 struct be_mcc_wrb *wrb;
1964 struct be_cmd_req_loopback_test *req;
1965 int status;
1966
1967 spin_lock_bh(&adapter->mcc_lock);
1968
1969 wrb = wrb_from_mccq(adapter);
1970 if (!wrb) {
1971 status = -EBUSY;
1972 goto err;
1973 }
1974
1975 req = embedded_payload(wrb);
1976
1977 be_wrb_hdr_prepare(wrb, sizeof(*req), true, 0,
1978 OPCODE_LOWLEVEL_LOOPBACK_TEST);
1979
1980 be_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_LOWLEVEL,
1981 OPCODE_LOWLEVEL_LOOPBACK_TEST, sizeof(*req));
Sathya Perla3ffd0512010-06-01 00:19:33 -07001982 req->hdr.timeout = cpu_to_le32(4);
Suresh Rff33a6e2009-12-03 16:15:52 -08001983
1984 req->pattern = cpu_to_le64(pattern);
1985 req->src_port = cpu_to_le32(port_num);
1986 req->dest_port = cpu_to_le32(port_num);
1987 req->pkt_size = cpu_to_le32(pkt_size);
1988 req->num_pkts = cpu_to_le32(num_pkts);
1989 req->loopback_type = cpu_to_le32(loopback_type);
1990
1991 status = be_mcc_notify_wait(adapter);
1992 if (!status) {
1993 struct be_cmd_resp_loopback_test *resp = embedded_payload(wrb);
1994 status = le32_to_cpu(resp->status);
1995 }
1996
1997err:
1998 spin_unlock_bh(&adapter->mcc_lock);
1999 return status;
2000}
2001
2002int be_cmd_ddr_dma_test(struct be_adapter *adapter, u64 pattern,
2003 u32 byte_cnt, struct be_dma_mem *cmd)
2004{
2005 struct be_mcc_wrb *wrb;
2006 struct be_cmd_req_ddrdma_test *req;
2007 struct be_sge *sge;
2008 int status;
2009 int i, j = 0;
2010
2011 spin_lock_bh(&adapter->mcc_lock);
2012
2013 wrb = wrb_from_mccq(adapter);
2014 if (!wrb) {
2015 status = -EBUSY;
2016 goto err;
2017 }
2018 req = cmd->va;
2019 sge = nonembedded_sgl(wrb);
2020 be_wrb_hdr_prepare(wrb, cmd->size, false, 1,
2021 OPCODE_LOWLEVEL_HOST_DDR_DMA);
2022 be_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_LOWLEVEL,
2023 OPCODE_LOWLEVEL_HOST_DDR_DMA, cmd->size);
2024
2025 sge->pa_hi = cpu_to_le32(upper_32_bits(cmd->dma));
2026 sge->pa_lo = cpu_to_le32(cmd->dma & 0xFFFFFFFF);
2027 sge->len = cpu_to_le32(cmd->size);
2028
2029 req->pattern = cpu_to_le64(pattern);
2030 req->byte_count = cpu_to_le32(byte_cnt);
2031 for (i = 0; i < byte_cnt; i++) {
2032 req->snd_buff[i] = (u8)(pattern >> (j*8));
2033 j++;
2034 if (j > 7)
2035 j = 0;
2036 }
2037
2038 status = be_mcc_notify_wait(adapter);
2039
2040 if (!status) {
2041 struct be_cmd_resp_ddrdma_test *resp;
2042 resp = cmd->va;
2043 if ((memcmp(resp->rcv_buff, req->snd_buff, byte_cnt) != 0) ||
2044 resp->snd_err) {
2045 status = -1;
2046 }
2047 }
2048
2049err:
2050 spin_unlock_bh(&adapter->mcc_lock);
2051 return status;
2052}
Sarveshwar Bandi368c0ca2010-01-08 00:07:27 -08002053
Dan Carpenterc196b022010-05-26 04:47:39 +00002054int be_cmd_get_seeprom_data(struct be_adapter *adapter,
Sarveshwar Bandi368c0ca2010-01-08 00:07:27 -08002055 struct be_dma_mem *nonemb_cmd)
2056{
2057 struct be_mcc_wrb *wrb;
2058 struct be_cmd_req_seeprom_read *req;
2059 struct be_sge *sge;
2060 int status;
2061
2062 spin_lock_bh(&adapter->mcc_lock);
2063
2064 wrb = wrb_from_mccq(adapter);
Ajit Khapardee45ff012011-02-04 17:18:28 +00002065 if (!wrb) {
2066 status = -EBUSY;
2067 goto err;
2068 }
Sarveshwar Bandi368c0ca2010-01-08 00:07:27 -08002069 req = nonemb_cmd->va;
2070 sge = nonembedded_sgl(wrb);
2071
2072 be_wrb_hdr_prepare(wrb, sizeof(*req), false, 1,
2073 OPCODE_COMMON_SEEPROM_READ);
2074
2075 be_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
2076 OPCODE_COMMON_SEEPROM_READ, sizeof(*req));
2077
2078 sge->pa_hi = cpu_to_le32(upper_32_bits(nonemb_cmd->dma));
2079 sge->pa_lo = cpu_to_le32(nonemb_cmd->dma & 0xFFFFFFFF);
2080 sge->len = cpu_to_le32(nonemb_cmd->size);
2081
2082 status = be_mcc_notify_wait(adapter);
2083
Ajit Khapardee45ff012011-02-04 17:18:28 +00002084err:
Sarveshwar Bandi368c0ca2010-01-08 00:07:27 -08002085 spin_unlock_bh(&adapter->mcc_lock);
2086 return status;
2087}
Ajit Khapardeee3cb622010-07-01 03:51:00 +00002088
2089int be_cmd_get_phy_info(struct be_adapter *adapter, struct be_dma_mem *cmd)
2090{
2091 struct be_mcc_wrb *wrb;
2092 struct be_cmd_req_get_phy_info *req;
2093 struct be_sge *sge;
2094 int status;
2095
2096 spin_lock_bh(&adapter->mcc_lock);
2097
2098 wrb = wrb_from_mccq(adapter);
2099 if (!wrb) {
2100 status = -EBUSY;
2101 goto err;
2102 }
2103
2104 req = cmd->va;
2105 sge = nonembedded_sgl(wrb);
2106
2107 be_wrb_hdr_prepare(wrb, sizeof(*req), false, 1,
2108 OPCODE_COMMON_GET_PHY_DETAILS);
2109
2110 be_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
2111 OPCODE_COMMON_GET_PHY_DETAILS,
2112 sizeof(*req));
2113
2114 sge->pa_hi = cpu_to_le32(upper_32_bits(cmd->dma));
2115 sge->pa_lo = cpu_to_le32(cmd->dma & 0xFFFFFFFF);
2116 sge->len = cpu_to_le32(cmd->size);
2117
2118 status = be_mcc_notify_wait(adapter);
2119err:
2120 spin_unlock_bh(&adapter->mcc_lock);
2121 return status;
2122}
Ajit Khapardee1d18732010-07-23 01:52:13 +00002123
2124int be_cmd_set_qos(struct be_adapter *adapter, u32 bps, u32 domain)
2125{
2126 struct be_mcc_wrb *wrb;
2127 struct be_cmd_req_set_qos *req;
2128 int status;
2129
2130 spin_lock_bh(&adapter->mcc_lock);
2131
2132 wrb = wrb_from_mccq(adapter);
2133 if (!wrb) {
2134 status = -EBUSY;
2135 goto err;
2136 }
2137
2138 req = embedded_payload(wrb);
2139
2140 be_wrb_hdr_prepare(wrb, sizeof(*req), true, 0,
2141 OPCODE_COMMON_SET_QOS);
2142
2143 be_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
2144 OPCODE_COMMON_SET_QOS, sizeof(*req));
2145
2146 req->hdr.domain = domain;
Ajit Khaparde6bff57a2011-02-11 13:33:02 +00002147 req->valid_bits = cpu_to_le32(BE_QOS_BITS_NIC);
2148 req->max_bps_nic = cpu_to_le32(bps);
Ajit Khapardee1d18732010-07-23 01:52:13 +00002149
2150 status = be_mcc_notify_wait(adapter);
2151
2152err:
2153 spin_unlock_bh(&adapter->mcc_lock);
2154 return status;
2155}
Ajit Khaparde9e1453c2011-02-20 11:42:22 +00002156
2157int be_cmd_get_cntl_attributes(struct be_adapter *adapter)
2158{
2159 struct be_mcc_wrb *wrb;
2160 struct be_cmd_req_cntl_attribs *req;
2161 struct be_cmd_resp_cntl_attribs *resp;
2162 struct be_sge *sge;
2163 int status;
2164 int payload_len = max(sizeof(*req), sizeof(*resp));
2165 struct mgmt_controller_attrib *attribs;
2166 struct be_dma_mem attribs_cmd;
2167
2168 memset(&attribs_cmd, 0, sizeof(struct be_dma_mem));
2169 attribs_cmd.size = sizeof(struct be_cmd_resp_cntl_attribs);
2170 attribs_cmd.va = pci_alloc_consistent(adapter->pdev, attribs_cmd.size,
2171 &attribs_cmd.dma);
2172 if (!attribs_cmd.va) {
2173 dev_err(&adapter->pdev->dev,
2174 "Memory allocation failure\n");
2175 return -ENOMEM;
2176 }
2177
2178 if (mutex_lock_interruptible(&adapter->mbox_lock))
2179 return -1;
2180
2181 wrb = wrb_from_mbox(adapter);
2182 if (!wrb) {
2183 status = -EBUSY;
2184 goto err;
2185 }
2186 req = attribs_cmd.va;
2187 sge = nonembedded_sgl(wrb);
2188
2189 be_wrb_hdr_prepare(wrb, payload_len, false, 1,
2190 OPCODE_COMMON_GET_CNTL_ATTRIBUTES);
2191 be_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
2192 OPCODE_COMMON_GET_CNTL_ATTRIBUTES, payload_len);
2193 sge->pa_hi = cpu_to_le32(upper_32_bits(attribs_cmd.dma));
2194 sge->pa_lo = cpu_to_le32(attribs_cmd.dma & 0xFFFFFFFF);
2195 sge->len = cpu_to_le32(attribs_cmd.size);
2196
2197 status = be_mbox_notify_wait(adapter);
2198 if (!status) {
2199 attribs = (struct mgmt_controller_attrib *)( attribs_cmd.va +
2200 sizeof(struct be_cmd_resp_hdr));
2201 adapter->hba_port_num = attribs->hba_attribs.phy_port;
2202 }
2203
2204err:
2205 mutex_unlock(&adapter->mbox_lock);
2206 pci_free_consistent(adapter->pdev, attribs_cmd.size, attribs_cmd.va,
2207 attribs_cmd.dma);
2208 return status;
2209}
Sathya Perla2e588f82011-03-11 02:49:26 +00002210
2211/* Uses mbox */
2212int be_cmd_check_native_mode(struct be_adapter *adapter)
2213{
2214 struct be_mcc_wrb *wrb;
2215 struct be_cmd_req_set_func_cap *req;
2216 int status;
2217
2218 if (mutex_lock_interruptible(&adapter->mbox_lock))
2219 return -1;
2220
2221 wrb = wrb_from_mbox(adapter);
2222 if (!wrb) {
2223 status = -EBUSY;
2224 goto err;
2225 }
2226
2227 req = embedded_payload(wrb);
2228
2229 be_wrb_hdr_prepare(wrb, sizeof(*req), true, 0,
2230 OPCODE_COMMON_SET_DRIVER_FUNCTION_CAP);
2231
2232 be_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
2233 OPCODE_COMMON_SET_DRIVER_FUNCTION_CAP, sizeof(*req));
2234
2235 req->valid_cap_flags = cpu_to_le32(CAPABILITY_SW_TIMESTAMPS |
2236 CAPABILITY_BE3_NATIVE_ERX_API);
2237 req->cap_flags = cpu_to_le32(CAPABILITY_BE3_NATIVE_ERX_API);
2238
2239 status = be_mbox_notify_wait(adapter);
2240 if (!status) {
2241 struct be_cmd_resp_set_func_cap *resp = embedded_payload(wrb);
2242 adapter->be3_native = le32_to_cpu(resp->cap_flags) &
2243 CAPABILITY_BE3_NATIVE_ERX_API;
2244 }
2245err:
2246 mutex_unlock(&adapter->mbox_lock);
2247 return status;
2248}