blob: 6f3b94b7300bf36445520f2184314c8256f34c8d [file] [log] [blame]
Eugeni Dodonov85208be2012-04-16 22:20:34 -03001/*
2 * Copyright © 2012 Intel Corporation
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
21 * IN THE SOFTWARE.
22 *
23 * Authors:
24 * Eugeni Dodonov <eugeni.dodonov@intel.com>
25 *
26 */
27
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -030028#include <linux/cpufreq.h>
Eugeni Dodonov85208be2012-04-16 22:20:34 -030029#include "i915_drv.h"
30#include "intel_drv.h"
Daniel Vettereb48eb02012-04-26 23:28:12 +020031#include "../../../platform/x86/intel_ips.h"
32#include <linux/module.h>
Paulo Zanonif9dcb0d2013-12-11 18:50:10 -020033#include <linux/vgaarb.h>
Damien Lespiauf4db9322013-06-24 22:59:50 +010034#include <drm/i915_powerwell.h>
Paulo Zanoni8a187452013-12-06 20:32:13 -020035#include <linux/pm_runtime.h>
Eugeni Dodonov85208be2012-04-16 22:20:34 -030036
Ben Widawskydc39fff2013-10-18 12:32:07 -070037/**
38 * RC6 is a special power stage which allows the GPU to enter an very
39 * low-voltage mode when idle, using down to 0V while at this stage. This
40 * stage is entered automatically when the GPU is idle when RC6 support is
41 * enabled, and as soon as new workload arises GPU wakes up automatically as well.
42 *
43 * There are different RC6 modes available in Intel GPU, which differentiate
44 * among each other with the latency required to enter and leave RC6 and
45 * voltage consumed by the GPU in different states.
46 *
47 * The combination of the following flags define which states GPU is allowed
48 * to enter, while RC6 is the normal RC6 state, RC6p is the deep RC6, and
49 * RC6pp is deepest RC6. Their support by hardware varies according to the
50 * GPU, BIOS, chipset and platform. RC6 is usually the safest one and the one
51 * which brings the most power savings; deeper states save more power, but
52 * require higher latency to switch to and wake up.
53 */
54#define INTEL_RC6_ENABLE (1<<0)
55#define INTEL_RC6p_ENABLE (1<<1)
56#define INTEL_RC6pp_ENABLE (1<<2)
57
Eugeni Dodonovf6750b32012-04-18 11:51:14 -030058/* FBC, or Frame Buffer Compression, is a technique employed to compress the
59 * framebuffer contents in-memory, aiming at reducing the required bandwidth
60 * during in-memory transfers and, therefore, reduce the power packet.
Eugeni Dodonov85208be2012-04-16 22:20:34 -030061 *
Eugeni Dodonovf6750b32012-04-18 11:51:14 -030062 * The benefits of FBC are mostly visible with solid backgrounds and
63 * variation-less patterns.
Eugeni Dodonov85208be2012-04-16 22:20:34 -030064 *
Eugeni Dodonovf6750b32012-04-18 11:51:14 -030065 * FBC-related functionality can be enabled by the means of the
66 * i915.i915_enable_fbc parameter
Eugeni Dodonov85208be2012-04-16 22:20:34 -030067 */
68
Eugeni Dodonov1fa61102012-04-18 15:29:26 -030069static void i8xx_disable_fbc(struct drm_device *dev)
Eugeni Dodonov85208be2012-04-16 22:20:34 -030070{
71 struct drm_i915_private *dev_priv = dev->dev_private;
72 u32 fbc_ctl;
73
74 /* Disable compression */
75 fbc_ctl = I915_READ(FBC_CONTROL);
76 if ((fbc_ctl & FBC_CTL_EN) == 0)
77 return;
78
79 fbc_ctl &= ~FBC_CTL_EN;
80 I915_WRITE(FBC_CONTROL, fbc_ctl);
81
82 /* Wait for compressing bit to clear */
83 if (wait_for((I915_READ(FBC_STATUS) & FBC_STAT_COMPRESSING) == 0, 10)) {
84 DRM_DEBUG_KMS("FBC idle timed out\n");
85 return;
86 }
87
88 DRM_DEBUG_KMS("disabled FBC\n");
89}
90
Ville Syrjälä993495a2013-12-12 17:27:40 +020091static void i8xx_enable_fbc(struct drm_crtc *crtc)
Eugeni Dodonov85208be2012-04-16 22:20:34 -030092{
93 struct drm_device *dev = crtc->dev;
94 struct drm_i915_private *dev_priv = dev->dev_private;
Matt Roperf4510a22014-04-01 15:22:40 -070095 struct drm_framebuffer *fb = crtc->primary->fb;
Matt Roper2ff8fde2014-07-08 07:50:07 -070096 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
Eugeni Dodonov85208be2012-04-16 22:20:34 -030097 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
98 int cfb_pitch;
Ville Syrjälä7f2cf222014-01-23 16:49:11 +020099 int i;
Ville Syrjälä159f9872013-11-28 17:29:57 +0200100 u32 fbc_ctl;
Eugeni Dodonov85208be2012-04-16 22:20:34 -0300101
Ben Widawsky5c3fe8b2013-06-27 16:30:21 -0700102 cfb_pitch = dev_priv->fbc.size / FBC_LL_SIZE;
Eugeni Dodonov85208be2012-04-16 22:20:34 -0300103 if (fb->pitches[0] < cfb_pitch)
104 cfb_pitch = fb->pitches[0];
105
Ville Syrjälä42a430f2013-11-28 17:29:56 +0200106 /* FBC_CTL wants 32B or 64B units */
107 if (IS_GEN2(dev))
108 cfb_pitch = (cfb_pitch / 32) - 1;
109 else
110 cfb_pitch = (cfb_pitch / 64) - 1;
Eugeni Dodonov85208be2012-04-16 22:20:34 -0300111
112 /* Clear old tags */
113 for (i = 0; i < (FBC_LL_SIZE / 32) + 1; i++)
114 I915_WRITE(FBC_TAG + (i * 4), 0);
115
Ville Syrjälä159f9872013-11-28 17:29:57 +0200116 if (IS_GEN4(dev)) {
117 u32 fbc_ctl2;
118
119 /* Set it up... */
120 fbc_ctl2 = FBC_CTL_FENCE_DBL | FBC_CTL_IDLE_IMM | FBC_CTL_CPU_FENCE;
Ville Syrjälä7f2cf222014-01-23 16:49:11 +0200121 fbc_ctl2 |= FBC_CTL_PLANE(intel_crtc->plane);
Ville Syrjälä159f9872013-11-28 17:29:57 +0200122 I915_WRITE(FBC_CONTROL2, fbc_ctl2);
123 I915_WRITE(FBC_FENCE_OFF, crtc->y);
124 }
Eugeni Dodonov85208be2012-04-16 22:20:34 -0300125
126 /* enable it... */
Ville Syrjälä993495a2013-12-12 17:27:40 +0200127 fbc_ctl = I915_READ(FBC_CONTROL);
128 fbc_ctl &= 0x3fff << FBC_CTL_INTERVAL_SHIFT;
129 fbc_ctl |= FBC_CTL_EN | FBC_CTL_PERIODIC;
Eugeni Dodonov85208be2012-04-16 22:20:34 -0300130 if (IS_I945GM(dev))
131 fbc_ctl |= FBC_CTL_C3_IDLE; /* 945 needs special SR handling */
132 fbc_ctl |= (cfb_pitch & 0xff) << FBC_CTL_STRIDE_SHIFT;
Eugeni Dodonov85208be2012-04-16 22:20:34 -0300133 fbc_ctl |= obj->fence_reg;
134 I915_WRITE(FBC_CONTROL, fbc_ctl);
135
Ville Syrjälä5cd54102014-01-23 16:49:16 +0200136 DRM_DEBUG_KMS("enabled FBC, pitch %d, yoff %d, plane %c\n",
Ville Syrjälä84f44ce2013-04-17 17:48:49 +0300137 cfb_pitch, crtc->y, plane_name(intel_crtc->plane));
Eugeni Dodonov85208be2012-04-16 22:20:34 -0300138}
139
Eugeni Dodonov1fa61102012-04-18 15:29:26 -0300140static bool i8xx_fbc_enabled(struct drm_device *dev)
Eugeni Dodonov85208be2012-04-16 22:20:34 -0300141{
142 struct drm_i915_private *dev_priv = dev->dev_private;
143
144 return I915_READ(FBC_CONTROL) & FBC_CTL_EN;
145}
146
Ville Syrjälä993495a2013-12-12 17:27:40 +0200147static void g4x_enable_fbc(struct drm_crtc *crtc)
Eugeni Dodonov85208be2012-04-16 22:20:34 -0300148{
149 struct drm_device *dev = crtc->dev;
150 struct drm_i915_private *dev_priv = dev->dev_private;
Matt Roperf4510a22014-04-01 15:22:40 -0700151 struct drm_framebuffer *fb = crtc->primary->fb;
Matt Roper2ff8fde2014-07-08 07:50:07 -0700152 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
Eugeni Dodonov85208be2012-04-16 22:20:34 -0300153 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Eugeni Dodonov85208be2012-04-16 22:20:34 -0300154 u32 dpfc_ctl;
155
Ville Syrjälä3fa2e0e2014-01-23 16:49:12 +0200156 dpfc_ctl = DPFC_CTL_PLANE(intel_crtc->plane) | DPFC_SR_EN;
157 if (drm_format_plane_cpp(fb->pixel_format, 0) == 2)
158 dpfc_ctl |= DPFC_CTL_LIMIT_2X;
159 else
160 dpfc_ctl |= DPFC_CTL_LIMIT_1X;
Eugeni Dodonov85208be2012-04-16 22:20:34 -0300161 dpfc_ctl |= DPFC_CTL_FENCE_EN | obj->fence_reg;
Eugeni Dodonov85208be2012-04-16 22:20:34 -0300162
Eugeni Dodonov85208be2012-04-16 22:20:34 -0300163 I915_WRITE(DPFC_FENCE_YOFF, crtc->y);
164
165 /* enable it... */
Ville Syrjäläfe74c1a2014-01-23 16:49:13 +0200166 I915_WRITE(DPFC_CONTROL, dpfc_ctl | DPFC_CTL_EN);
Eugeni Dodonov85208be2012-04-16 22:20:34 -0300167
Ville Syrjälä84f44ce2013-04-17 17:48:49 +0300168 DRM_DEBUG_KMS("enabled fbc on plane %c\n", plane_name(intel_crtc->plane));
Eugeni Dodonov85208be2012-04-16 22:20:34 -0300169}
170
Eugeni Dodonov1fa61102012-04-18 15:29:26 -0300171static void g4x_disable_fbc(struct drm_device *dev)
Eugeni Dodonov85208be2012-04-16 22:20:34 -0300172{
173 struct drm_i915_private *dev_priv = dev->dev_private;
174 u32 dpfc_ctl;
175
176 /* Disable compression */
177 dpfc_ctl = I915_READ(DPFC_CONTROL);
178 if (dpfc_ctl & DPFC_CTL_EN) {
179 dpfc_ctl &= ~DPFC_CTL_EN;
180 I915_WRITE(DPFC_CONTROL, dpfc_ctl);
181
182 DRM_DEBUG_KMS("disabled FBC\n");
183 }
184}
185
Eugeni Dodonov1fa61102012-04-18 15:29:26 -0300186static bool g4x_fbc_enabled(struct drm_device *dev)
Eugeni Dodonov85208be2012-04-16 22:20:34 -0300187{
188 struct drm_i915_private *dev_priv = dev->dev_private;
189
190 return I915_READ(DPFC_CONTROL) & DPFC_CTL_EN;
191}
192
193static void sandybridge_blit_fbc_update(struct drm_device *dev)
194{
195 struct drm_i915_private *dev_priv = dev->dev_private;
196 u32 blt_ecoskpd;
197
198 /* Make sure blitter notifies FBC of writes */
Deepak S940aece2013-11-23 14:55:43 +0530199
200 /* Blitter is part of Media powerwell on VLV. No impact of
201 * his param in other platforms for now */
202 gen6_gt_force_wake_get(dev_priv, FORCEWAKE_MEDIA);
Deepak Sc8d9a592013-11-23 14:55:42 +0530203
Eugeni Dodonov85208be2012-04-16 22:20:34 -0300204 blt_ecoskpd = I915_READ(GEN6_BLITTER_ECOSKPD);
205 blt_ecoskpd |= GEN6_BLITTER_FBC_NOTIFY <<
206 GEN6_BLITTER_LOCK_SHIFT;
207 I915_WRITE(GEN6_BLITTER_ECOSKPD, blt_ecoskpd);
208 blt_ecoskpd |= GEN6_BLITTER_FBC_NOTIFY;
209 I915_WRITE(GEN6_BLITTER_ECOSKPD, blt_ecoskpd);
210 blt_ecoskpd &= ~(GEN6_BLITTER_FBC_NOTIFY <<
211 GEN6_BLITTER_LOCK_SHIFT);
212 I915_WRITE(GEN6_BLITTER_ECOSKPD, blt_ecoskpd);
213 POSTING_READ(GEN6_BLITTER_ECOSKPD);
Deepak Sc8d9a592013-11-23 14:55:42 +0530214
Deepak S940aece2013-11-23 14:55:43 +0530215 gen6_gt_force_wake_put(dev_priv, FORCEWAKE_MEDIA);
Eugeni Dodonov85208be2012-04-16 22:20:34 -0300216}
217
Ville Syrjälä993495a2013-12-12 17:27:40 +0200218static void ironlake_enable_fbc(struct drm_crtc *crtc)
Eugeni Dodonov85208be2012-04-16 22:20:34 -0300219{
220 struct drm_device *dev = crtc->dev;
221 struct drm_i915_private *dev_priv = dev->dev_private;
Matt Roperf4510a22014-04-01 15:22:40 -0700222 struct drm_framebuffer *fb = crtc->primary->fb;
Matt Roper2ff8fde2014-07-08 07:50:07 -0700223 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
Eugeni Dodonov85208be2012-04-16 22:20:34 -0300224 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Eugeni Dodonov85208be2012-04-16 22:20:34 -0300225 u32 dpfc_ctl;
226
Ville Syrjälä46f3dab2014-01-23 16:49:14 +0200227 dpfc_ctl = DPFC_CTL_PLANE(intel_crtc->plane);
Ville Syrjälä3fa2e0e2014-01-23 16:49:12 +0200228 if (drm_format_plane_cpp(fb->pixel_format, 0) == 2)
Ben Widawsky5e59f712014-06-30 10:41:24 -0700229 dev_priv->fbc.threshold++;
230
231 switch (dev_priv->fbc.threshold) {
232 case 4:
233 case 3:
234 dpfc_ctl |= DPFC_CTL_LIMIT_4X;
235 break;
236 case 2:
Ville Syrjälä3fa2e0e2014-01-23 16:49:12 +0200237 dpfc_ctl |= DPFC_CTL_LIMIT_2X;
Ben Widawsky5e59f712014-06-30 10:41:24 -0700238 break;
239 case 1:
Ville Syrjälä3fa2e0e2014-01-23 16:49:12 +0200240 dpfc_ctl |= DPFC_CTL_LIMIT_1X;
Ben Widawsky5e59f712014-06-30 10:41:24 -0700241 break;
242 }
Ville Syrjäläd6293362013-11-21 21:29:45 +0200243 dpfc_ctl |= DPFC_CTL_FENCE_EN;
244 if (IS_GEN5(dev))
245 dpfc_ctl |= obj->fence_reg;
Eugeni Dodonov85208be2012-04-16 22:20:34 -0300246
Eugeni Dodonov85208be2012-04-16 22:20:34 -0300247 I915_WRITE(ILK_DPFC_FENCE_YOFF, crtc->y);
Ben Widawskyf343c5f2013-07-05 14:41:04 -0700248 I915_WRITE(ILK_FBC_RT_BASE, i915_gem_obj_ggtt_offset(obj) | ILK_FBC_RT_VALID);
Eugeni Dodonov85208be2012-04-16 22:20:34 -0300249 /* enable it... */
250 I915_WRITE(ILK_DPFC_CONTROL, dpfc_ctl | DPFC_CTL_EN);
251
252 if (IS_GEN6(dev)) {
253 I915_WRITE(SNB_DPFC_CTL_SA,
254 SNB_CPU_FENCE_ENABLE | obj->fence_reg);
255 I915_WRITE(DPFC_CPU_FENCE_OFFSET, crtc->y);
256 sandybridge_blit_fbc_update(dev);
257 }
258
Ville Syrjälä84f44ce2013-04-17 17:48:49 +0300259 DRM_DEBUG_KMS("enabled fbc on plane %c\n", plane_name(intel_crtc->plane));
Eugeni Dodonov85208be2012-04-16 22:20:34 -0300260}
261
Eugeni Dodonov1fa61102012-04-18 15:29:26 -0300262static void ironlake_disable_fbc(struct drm_device *dev)
Eugeni Dodonov85208be2012-04-16 22:20:34 -0300263{
264 struct drm_i915_private *dev_priv = dev->dev_private;
265 u32 dpfc_ctl;
266
267 /* Disable compression */
268 dpfc_ctl = I915_READ(ILK_DPFC_CONTROL);
269 if (dpfc_ctl & DPFC_CTL_EN) {
270 dpfc_ctl &= ~DPFC_CTL_EN;
271 I915_WRITE(ILK_DPFC_CONTROL, dpfc_ctl);
272
273 DRM_DEBUG_KMS("disabled FBC\n");
274 }
275}
276
Eugeni Dodonov1fa61102012-04-18 15:29:26 -0300277static bool ironlake_fbc_enabled(struct drm_device *dev)
Eugeni Dodonov85208be2012-04-16 22:20:34 -0300278{
279 struct drm_i915_private *dev_priv = dev->dev_private;
280
281 return I915_READ(ILK_DPFC_CONTROL) & DPFC_CTL_EN;
282}
283
Ville Syrjälä993495a2013-12-12 17:27:40 +0200284static void gen7_enable_fbc(struct drm_crtc *crtc)
Rodrigo Viviabe959c2013-05-06 19:37:33 -0300285{
286 struct drm_device *dev = crtc->dev;
287 struct drm_i915_private *dev_priv = dev->dev_private;
Matt Roperf4510a22014-04-01 15:22:40 -0700288 struct drm_framebuffer *fb = crtc->primary->fb;
Matt Roper2ff8fde2014-07-08 07:50:07 -0700289 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
Rodrigo Viviabe959c2013-05-06 19:37:33 -0300290 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Ville Syrjälä3fa2e0e2014-01-23 16:49:12 +0200291 u32 dpfc_ctl;
Rodrigo Viviabe959c2013-05-06 19:37:33 -0300292
Ville Syrjälä3fa2e0e2014-01-23 16:49:12 +0200293 dpfc_ctl = IVB_DPFC_CTL_PLANE(intel_crtc->plane);
294 if (drm_format_plane_cpp(fb->pixel_format, 0) == 2)
Ben Widawsky5e59f712014-06-30 10:41:24 -0700295 dev_priv->fbc.threshold++;
296
297 switch (dev_priv->fbc.threshold) {
298 case 4:
299 case 3:
300 dpfc_ctl |= DPFC_CTL_LIMIT_4X;
301 break;
302 case 2:
Ville Syrjälä3fa2e0e2014-01-23 16:49:12 +0200303 dpfc_ctl |= DPFC_CTL_LIMIT_2X;
Ben Widawsky5e59f712014-06-30 10:41:24 -0700304 break;
305 case 1:
Ville Syrjälä3fa2e0e2014-01-23 16:49:12 +0200306 dpfc_ctl |= DPFC_CTL_LIMIT_1X;
Ben Widawsky5e59f712014-06-30 10:41:24 -0700307 break;
308 }
309
Ville Syrjälä3fa2e0e2014-01-23 16:49:12 +0200310 dpfc_ctl |= IVB_DPFC_CTL_FENCE_EN;
311
Rodrigo Vivida46f932014-08-01 02:04:45 -0700312 if (dev_priv->fbc.false_color)
313 dpfc_ctl |= FBC_CTL_FALSE_COLOR;
314
Ville Syrjälä3fa2e0e2014-01-23 16:49:12 +0200315 I915_WRITE(ILK_DPFC_CONTROL, dpfc_ctl | DPFC_CTL_EN);
Rodrigo Viviabe959c2013-05-06 19:37:33 -0300316
Rodrigo Vivi891348b2013-05-06 19:37:36 -0300317 if (IS_IVYBRIDGE(dev)) {
Damien Lespiau7dd23ba2013-05-10 14:33:17 +0100318 /* WaFbcAsynchFlipDisableFbcQueue:ivb */
Ville Syrjälä2adb6db2014-03-05 13:05:46 +0200319 I915_WRITE(ILK_DISPLAY_CHICKEN1,
320 I915_READ(ILK_DISPLAY_CHICKEN1) |
321 ILK_FBCQ_DIS);
Rodrigo Vivi28554162013-05-06 19:37:37 -0300322 } else {
Ville Syrjälä2adb6db2014-03-05 13:05:46 +0200323 /* WaFbcAsynchFlipDisableFbcQueue:hsw,bdw */
Ville Syrjälä8f670bb2014-03-05 13:05:47 +0200324 I915_WRITE(CHICKEN_PIPESL_1(intel_crtc->pipe),
325 I915_READ(CHICKEN_PIPESL_1(intel_crtc->pipe)) |
326 HSW_FBCQ_DIS);
Rodrigo Vivi891348b2013-05-06 19:37:36 -0300327 }
Rodrigo Vivib74ea102013-05-09 14:08:38 -0300328
Rodrigo Viviabe959c2013-05-06 19:37:33 -0300329 I915_WRITE(SNB_DPFC_CTL_SA,
330 SNB_CPU_FENCE_ENABLE | obj->fence_reg);
331 I915_WRITE(DPFC_CPU_FENCE_OFFSET, crtc->y);
332
333 sandybridge_blit_fbc_update(dev);
334
Ville Syrjäläb19870e2013-11-06 23:02:25 +0200335 DRM_DEBUG_KMS("enabled fbc on plane %c\n", plane_name(intel_crtc->plane));
Rodrigo Viviabe959c2013-05-06 19:37:33 -0300336}
337
Eugeni Dodonov85208be2012-04-16 22:20:34 -0300338bool intel_fbc_enabled(struct drm_device *dev)
339{
340 struct drm_i915_private *dev_priv = dev->dev_private;
341
342 if (!dev_priv->display.fbc_enabled)
343 return false;
344
345 return dev_priv->display.fbc_enabled(dev);
346}
347
Rodrigo Vivic5ad0112014-08-04 03:51:38 -0700348void gen8_fbc_sw_flush(struct drm_device *dev, u32 value)
349{
350 struct drm_i915_private *dev_priv = dev->dev_private;
351
352 if (!IS_GEN8(dev))
353 return;
354
Rodrigo Vivi01d06e92014-09-05 16:57:20 -0400355 if (!intel_fbc_enabled(dev))
356 return;
357
Rodrigo Vivic5ad0112014-08-04 03:51:38 -0700358 I915_WRITE(MSG_FBC_REND_STATE, value);
359}
360
Eugeni Dodonov85208be2012-04-16 22:20:34 -0300361static void intel_fbc_work_fn(struct work_struct *__work)
362{
363 struct intel_fbc_work *work =
364 container_of(to_delayed_work(__work),
365 struct intel_fbc_work, work);
366 struct drm_device *dev = work->crtc->dev;
367 struct drm_i915_private *dev_priv = dev->dev_private;
368
369 mutex_lock(&dev->struct_mutex);
Ben Widawsky5c3fe8b2013-06-27 16:30:21 -0700370 if (work == dev_priv->fbc.fbc_work) {
Eugeni Dodonov85208be2012-04-16 22:20:34 -0300371 /* Double check that we haven't switched fb without cancelling
372 * the prior work.
373 */
Matt Roperf4510a22014-04-01 15:22:40 -0700374 if (work->crtc->primary->fb == work->fb) {
Ville Syrjälä993495a2013-12-12 17:27:40 +0200375 dev_priv->display.enable_fbc(work->crtc);
Eugeni Dodonov85208be2012-04-16 22:20:34 -0300376
Ben Widawsky5c3fe8b2013-06-27 16:30:21 -0700377 dev_priv->fbc.plane = to_intel_crtc(work->crtc)->plane;
Matt Roperf4510a22014-04-01 15:22:40 -0700378 dev_priv->fbc.fb_id = work->crtc->primary->fb->base.id;
Ben Widawsky5c3fe8b2013-06-27 16:30:21 -0700379 dev_priv->fbc.y = work->crtc->y;
Eugeni Dodonov85208be2012-04-16 22:20:34 -0300380 }
381
Ben Widawsky5c3fe8b2013-06-27 16:30:21 -0700382 dev_priv->fbc.fbc_work = NULL;
Eugeni Dodonov85208be2012-04-16 22:20:34 -0300383 }
384 mutex_unlock(&dev->struct_mutex);
385
386 kfree(work);
387}
388
389static void intel_cancel_fbc_work(struct drm_i915_private *dev_priv)
390{
Ben Widawsky5c3fe8b2013-06-27 16:30:21 -0700391 if (dev_priv->fbc.fbc_work == NULL)
Eugeni Dodonov85208be2012-04-16 22:20:34 -0300392 return;
393
394 DRM_DEBUG_KMS("cancelling pending FBC enable\n");
395
396 /* Synchronisation is provided by struct_mutex and checking of
Ben Widawsky5c3fe8b2013-06-27 16:30:21 -0700397 * dev_priv->fbc.fbc_work, so we can perform the cancellation
Eugeni Dodonov85208be2012-04-16 22:20:34 -0300398 * entirely asynchronously.
399 */
Ben Widawsky5c3fe8b2013-06-27 16:30:21 -0700400 if (cancel_delayed_work(&dev_priv->fbc.fbc_work->work))
Eugeni Dodonov85208be2012-04-16 22:20:34 -0300401 /* tasklet was killed before being run, clean up */
Ben Widawsky5c3fe8b2013-06-27 16:30:21 -0700402 kfree(dev_priv->fbc.fbc_work);
Eugeni Dodonov85208be2012-04-16 22:20:34 -0300403
404 /* Mark the work as no longer wanted so that if it does
405 * wake-up (because the work was already running and waiting
406 * for our mutex), it will discover that is no longer
407 * necessary to run.
408 */
Ben Widawsky5c3fe8b2013-06-27 16:30:21 -0700409 dev_priv->fbc.fbc_work = NULL;
Eugeni Dodonov85208be2012-04-16 22:20:34 -0300410}
411
Ville Syrjälä993495a2013-12-12 17:27:40 +0200412static void intel_enable_fbc(struct drm_crtc *crtc)
Eugeni Dodonov85208be2012-04-16 22:20:34 -0300413{
414 struct intel_fbc_work *work;
415 struct drm_device *dev = crtc->dev;
416 struct drm_i915_private *dev_priv = dev->dev_private;
417
418 if (!dev_priv->display.enable_fbc)
419 return;
420
421 intel_cancel_fbc_work(dev_priv);
422
Daniel Vetterb14c5672013-09-19 12:18:32 +0200423 work = kzalloc(sizeof(*work), GFP_KERNEL);
Eugeni Dodonov85208be2012-04-16 22:20:34 -0300424 if (work == NULL) {
Paulo Zanoni6cdcb5e2013-06-12 17:27:29 -0300425 DRM_ERROR("Failed to allocate FBC work structure\n");
Ville Syrjälä993495a2013-12-12 17:27:40 +0200426 dev_priv->display.enable_fbc(crtc);
Eugeni Dodonov85208be2012-04-16 22:20:34 -0300427 return;
428 }
429
430 work->crtc = crtc;
Matt Roperf4510a22014-04-01 15:22:40 -0700431 work->fb = crtc->primary->fb;
Eugeni Dodonov85208be2012-04-16 22:20:34 -0300432 INIT_DELAYED_WORK(&work->work, intel_fbc_work_fn);
433
Ben Widawsky5c3fe8b2013-06-27 16:30:21 -0700434 dev_priv->fbc.fbc_work = work;
Eugeni Dodonov85208be2012-04-16 22:20:34 -0300435
Eugeni Dodonov85208be2012-04-16 22:20:34 -0300436 /* Delay the actual enabling to let pageflipping cease and the
437 * display to settle before starting the compression. Note that
438 * this delay also serves a second purpose: it allows for a
439 * vblank to pass after disabling the FBC before we attempt
440 * to modify the control registers.
441 *
442 * A more complicated solution would involve tracking vblanks
443 * following the termination of the page-flipping sequence
444 * and indeed performing the enable as a co-routine and not
445 * waiting synchronously upon the vblank.
Damien Lespiau7457d612013-06-07 17:41:07 +0100446 *
447 * WaFbcWaitForVBlankBeforeEnable:ilk,snb
Eugeni Dodonov85208be2012-04-16 22:20:34 -0300448 */
449 schedule_delayed_work(&work->work, msecs_to_jiffies(50));
450}
451
452void intel_disable_fbc(struct drm_device *dev)
453{
454 struct drm_i915_private *dev_priv = dev->dev_private;
455
456 intel_cancel_fbc_work(dev_priv);
457
458 if (!dev_priv->display.disable_fbc)
459 return;
460
461 dev_priv->display.disable_fbc(dev);
Ben Widawsky5c3fe8b2013-06-27 16:30:21 -0700462 dev_priv->fbc.plane = -1;
Eugeni Dodonov85208be2012-04-16 22:20:34 -0300463}
464
Chris Wilson29ebf902013-07-27 17:23:55 +0100465static bool set_no_fbc_reason(struct drm_i915_private *dev_priv,
466 enum no_fbc_reason reason)
467{
468 if (dev_priv->fbc.no_fbc_reason == reason)
469 return false;
470
471 dev_priv->fbc.no_fbc_reason = reason;
472 return true;
473}
474
Eugeni Dodonov85208be2012-04-16 22:20:34 -0300475/**
476 * intel_update_fbc - enable/disable FBC as needed
477 * @dev: the drm_device
478 *
479 * Set up the framebuffer compression hardware at mode set time. We
480 * enable it if possible:
481 * - plane A only (on pre-965)
482 * - no pixel mulitply/line duplication
483 * - no alpha buffer discard
484 * - no dual wide
Paulo Zanonif85da862013-06-04 16:53:39 -0300485 * - framebuffer <= max_hdisplay in width, max_vdisplay in height
Eugeni Dodonov85208be2012-04-16 22:20:34 -0300486 *
487 * We can't assume that any compression will take place (worst case),
488 * so the compressed buffer has to be the same size as the uncompressed
489 * one. It also must reside (along with the line length buffer) in
490 * stolen memory.
491 *
492 * We need to enable/disable FBC on a global basis.
493 */
494void intel_update_fbc(struct drm_device *dev)
495{
496 struct drm_i915_private *dev_priv = dev->dev_private;
497 struct drm_crtc *crtc = NULL, *tmp_crtc;
498 struct intel_crtc *intel_crtc;
499 struct drm_framebuffer *fb;
Eugeni Dodonov85208be2012-04-16 22:20:34 -0300500 struct drm_i915_gem_object *obj;
Ville Syrjäläef644fd2013-09-04 18:25:21 +0300501 const struct drm_display_mode *adjusted_mode;
Ville Syrjälä37327ab2013-09-04 18:25:28 +0300502 unsigned int max_width, max_height;
Eugeni Dodonov85208be2012-04-16 22:20:34 -0300503
Daniel Vetter3a77c4c2014-01-10 08:50:12 +0100504 if (!HAS_FBC(dev)) {
Chris Wilson29ebf902013-07-27 17:23:55 +0100505 set_no_fbc_reason(dev_priv, FBC_UNSUPPORTED);
Eugeni Dodonov85208be2012-04-16 22:20:34 -0300506 return;
Chris Wilson29ebf902013-07-27 17:23:55 +0100507 }
Eugeni Dodonov85208be2012-04-16 22:20:34 -0300508
Jani Nikulad330a952014-01-21 11:24:25 +0200509 if (!i915.powersave) {
Chris Wilson29ebf902013-07-27 17:23:55 +0100510 if (set_no_fbc_reason(dev_priv, FBC_MODULE_PARAM))
511 DRM_DEBUG_KMS("fbc disabled per module param\n");
Eugeni Dodonov85208be2012-04-16 22:20:34 -0300512 return;
Chris Wilson29ebf902013-07-27 17:23:55 +0100513 }
Eugeni Dodonov85208be2012-04-16 22:20:34 -0300514
515 /*
516 * If FBC is already on, we just have to verify that we can
517 * keep it that way...
518 * Need to disable if:
519 * - more than one pipe is active
520 * - changing FBC params (stride, fence, mode)
521 * - new fb is too large to fit in compressed buffer
522 * - going to an unsupported config (interlace, pixel multiply, etc.)
523 */
Damien Lespiau70e1e0e2014-05-13 23:32:24 +0100524 for_each_crtc(dev, tmp_crtc) {
Chris Wilson3490ea52013-01-07 10:11:40 +0000525 if (intel_crtc_active(tmp_crtc) &&
Ville Syrjälä4c445e02013-10-09 17:24:58 +0300526 to_intel_crtc(tmp_crtc)->primary_enabled) {
Eugeni Dodonov85208be2012-04-16 22:20:34 -0300527 if (crtc) {
Chris Wilson29ebf902013-07-27 17:23:55 +0100528 if (set_no_fbc_reason(dev_priv, FBC_MULTIPLE_PIPES))
529 DRM_DEBUG_KMS("more than one pipe active, disabling compression\n");
Eugeni Dodonov85208be2012-04-16 22:20:34 -0300530 goto out_disable;
531 }
532 crtc = tmp_crtc;
533 }
534 }
535
Matt Roperf4510a22014-04-01 15:22:40 -0700536 if (!crtc || crtc->primary->fb == NULL) {
Chris Wilson29ebf902013-07-27 17:23:55 +0100537 if (set_no_fbc_reason(dev_priv, FBC_NO_OUTPUT))
538 DRM_DEBUG_KMS("no output, disabling\n");
Eugeni Dodonov85208be2012-04-16 22:20:34 -0300539 goto out_disable;
540 }
541
542 intel_crtc = to_intel_crtc(crtc);
Matt Roperf4510a22014-04-01 15:22:40 -0700543 fb = crtc->primary->fb;
Matt Roper2ff8fde2014-07-08 07:50:07 -0700544 obj = intel_fb_obj(fb);
Ville Syrjäläef644fd2013-09-04 18:25:21 +0300545 adjusted_mode = &intel_crtc->config.adjusted_mode;
Eugeni Dodonov85208be2012-04-16 22:20:34 -0300546
Chris Wilson03689202014-06-06 10:37:11 +0100547 if (i915.enable_fbc < 0) {
Chris Wilson29ebf902013-07-27 17:23:55 +0100548 if (set_no_fbc_reason(dev_priv, FBC_CHIP_DEFAULT))
549 DRM_DEBUG_KMS("disabled per chip default\n");
Damien Lespiau8a5729a2013-06-24 16:22:02 +0100550 goto out_disable;
Eugeni Dodonov85208be2012-04-16 22:20:34 -0300551 }
Jani Nikulad330a952014-01-21 11:24:25 +0200552 if (!i915.enable_fbc) {
Chris Wilson29ebf902013-07-27 17:23:55 +0100553 if (set_no_fbc_reason(dev_priv, FBC_MODULE_PARAM))
554 DRM_DEBUG_KMS("fbc disabled per module param\n");
Eugeni Dodonov85208be2012-04-16 22:20:34 -0300555 goto out_disable;
556 }
Ville Syrjäläef644fd2013-09-04 18:25:21 +0300557 if ((adjusted_mode->flags & DRM_MODE_FLAG_INTERLACE) ||
558 (adjusted_mode->flags & DRM_MODE_FLAG_DBLSCAN)) {
Chris Wilson29ebf902013-07-27 17:23:55 +0100559 if (set_no_fbc_reason(dev_priv, FBC_UNSUPPORTED_MODE))
560 DRM_DEBUG_KMS("mode incompatible with compression, "
561 "disabling\n");
Eugeni Dodonov85208be2012-04-16 22:20:34 -0300562 goto out_disable;
563 }
Paulo Zanonif85da862013-06-04 16:53:39 -0300564
Daisy Sun032843a2014-06-16 15:48:18 -0700565 if (INTEL_INFO(dev)->gen >= 8 || IS_HASWELL(dev)) {
566 max_width = 4096;
567 max_height = 4096;
568 } else if (IS_G4X(dev) || INTEL_INFO(dev)->gen >= 5) {
Ville Syrjälä37327ab2013-09-04 18:25:28 +0300569 max_width = 4096;
570 max_height = 2048;
Paulo Zanonif85da862013-06-04 16:53:39 -0300571 } else {
Ville Syrjälä37327ab2013-09-04 18:25:28 +0300572 max_width = 2048;
573 max_height = 1536;
Paulo Zanonif85da862013-06-04 16:53:39 -0300574 }
Ville Syrjälä37327ab2013-09-04 18:25:28 +0300575 if (intel_crtc->config.pipe_src_w > max_width ||
576 intel_crtc->config.pipe_src_h > max_height) {
Chris Wilson29ebf902013-07-27 17:23:55 +0100577 if (set_no_fbc_reason(dev_priv, FBC_MODE_TOO_LARGE))
578 DRM_DEBUG_KMS("mode too large for compression, disabling\n");
Eugeni Dodonov85208be2012-04-16 22:20:34 -0300579 goto out_disable;
580 }
Ben Widawsky8f94d242014-02-20 16:01:20 -0800581 if ((INTEL_INFO(dev)->gen < 4 || HAS_DDI(dev)) &&
Ville Syrjäläc5a44aa2013-11-28 17:29:58 +0200582 intel_crtc->plane != PLANE_A) {
Chris Wilson29ebf902013-07-27 17:23:55 +0100583 if (set_no_fbc_reason(dev_priv, FBC_BAD_PLANE))
Ville Syrjäläc5a44aa2013-11-28 17:29:58 +0200584 DRM_DEBUG_KMS("plane not A, disabling compression\n");
Eugeni Dodonov85208be2012-04-16 22:20:34 -0300585 goto out_disable;
586 }
587
588 /* The use of a CPU fence is mandatory in order to detect writes
589 * by the CPU to the scanout and trigger updates to the FBC.
590 */
591 if (obj->tiling_mode != I915_TILING_X ||
592 obj->fence_reg == I915_FENCE_REG_NONE) {
Chris Wilson29ebf902013-07-27 17:23:55 +0100593 if (set_no_fbc_reason(dev_priv, FBC_NOT_TILED))
594 DRM_DEBUG_KMS("framebuffer not tiled or fenced, disabling compression\n");
Eugeni Dodonov85208be2012-04-16 22:20:34 -0300595 goto out_disable;
596 }
Sonika Jindal48404c12014-08-22 14:06:04 +0530597 if (INTEL_INFO(dev)->gen <= 4 && !IS_G4X(dev) &&
598 to_intel_plane(crtc->primary)->rotation != BIT(DRM_ROTATE_0)) {
599 if (set_no_fbc_reason(dev_priv, FBC_UNSUPPORTED_MODE))
600 DRM_DEBUG_KMS("Rotation unsupported, disabling\n");
601 goto out_disable;
602 }
Eugeni Dodonov85208be2012-04-16 22:20:34 -0300603
604 /* If the kernel debugger is active, always disable compression */
605 if (in_dbg_master())
606 goto out_disable;
607
Matt Roper2ff8fde2014-07-08 07:50:07 -0700608 if (i915_gem_stolen_setup_compression(dev, obj->base.size,
Ben Widawsky5e59f712014-06-30 10:41:24 -0700609 drm_format_plane_cpp(fb->pixel_format, 0))) {
Chris Wilson29ebf902013-07-27 17:23:55 +0100610 if (set_no_fbc_reason(dev_priv, FBC_STOLEN_TOO_SMALL))
611 DRM_DEBUG_KMS("framebuffer too large, disabling compression\n");
Chris Wilson11be49e2012-11-15 11:32:20 +0000612 goto out_disable;
613 }
614
Eugeni Dodonov85208be2012-04-16 22:20:34 -0300615 /* If the scanout has not changed, don't modify the FBC settings.
616 * Note that we make the fundamental assumption that the fb->obj
617 * cannot be unpinned (and have its GTT offset and fence revoked)
618 * without first being decoupled from the scanout and FBC disabled.
619 */
Ben Widawsky5c3fe8b2013-06-27 16:30:21 -0700620 if (dev_priv->fbc.plane == intel_crtc->plane &&
621 dev_priv->fbc.fb_id == fb->base.id &&
622 dev_priv->fbc.y == crtc->y)
Eugeni Dodonov85208be2012-04-16 22:20:34 -0300623 return;
624
625 if (intel_fbc_enabled(dev)) {
626 /* We update FBC along two paths, after changing fb/crtc
627 * configuration (modeswitching) and after page-flipping
628 * finishes. For the latter, we know that not only did
629 * we disable the FBC at the start of the page-flip
630 * sequence, but also more than one vblank has passed.
631 *
632 * For the former case of modeswitching, it is possible
633 * to switch between two FBC valid configurations
634 * instantaneously so we do need to disable the FBC
635 * before we can modify its control registers. We also
636 * have to wait for the next vblank for that to take
637 * effect. However, since we delay enabling FBC we can
638 * assume that a vblank has passed since disabling and
639 * that we can safely alter the registers in the deferred
640 * callback.
641 *
642 * In the scenario that we go from a valid to invalid
643 * and then back to valid FBC configuration we have
644 * no strict enforcement that a vblank occurred since
645 * disabling the FBC. However, along all current pipe
646 * disabling paths we do need to wait for a vblank at
647 * some point. And we wait before enabling FBC anyway.
648 */
649 DRM_DEBUG_KMS("disabling active FBC for update\n");
650 intel_disable_fbc(dev);
651 }
652
Ville Syrjälä993495a2013-12-12 17:27:40 +0200653 intel_enable_fbc(crtc);
Chris Wilson29ebf902013-07-27 17:23:55 +0100654 dev_priv->fbc.no_fbc_reason = FBC_OK;
Eugeni Dodonov85208be2012-04-16 22:20:34 -0300655 return;
656
657out_disable:
658 /* Multiple disables should be harmless */
659 if (intel_fbc_enabled(dev)) {
660 DRM_DEBUG_KMS("unsupported config, disabling FBC\n");
661 intel_disable_fbc(dev);
662 }
Chris Wilson11be49e2012-11-15 11:32:20 +0000663 i915_gem_stolen_cleanup_compression(dev);
Eugeni Dodonov85208be2012-04-16 22:20:34 -0300664}
665
Daniel Vetterc921aba2012-04-26 23:28:17 +0200666static void i915_pineview_get_mem_freq(struct drm_device *dev)
667{
Jani Nikula50227e12014-03-31 14:27:21 +0300668 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetterc921aba2012-04-26 23:28:17 +0200669 u32 tmp;
670
671 tmp = I915_READ(CLKCFG);
672
673 switch (tmp & CLKCFG_FSB_MASK) {
674 case CLKCFG_FSB_533:
675 dev_priv->fsb_freq = 533; /* 133*4 */
676 break;
677 case CLKCFG_FSB_800:
678 dev_priv->fsb_freq = 800; /* 200*4 */
679 break;
680 case CLKCFG_FSB_667:
681 dev_priv->fsb_freq = 667; /* 167*4 */
682 break;
683 case CLKCFG_FSB_400:
684 dev_priv->fsb_freq = 400; /* 100*4 */
685 break;
686 }
687
688 switch (tmp & CLKCFG_MEM_MASK) {
689 case CLKCFG_MEM_533:
690 dev_priv->mem_freq = 533;
691 break;
692 case CLKCFG_MEM_667:
693 dev_priv->mem_freq = 667;
694 break;
695 case CLKCFG_MEM_800:
696 dev_priv->mem_freq = 800;
697 break;
698 }
699
700 /* detect pineview DDR3 setting */
701 tmp = I915_READ(CSHRDDR3CTL);
702 dev_priv->is_ddr3 = (tmp & CSHRDDR3CTL_DDR3) ? 1 : 0;
703}
704
705static void i915_ironlake_get_mem_freq(struct drm_device *dev)
706{
Jani Nikula50227e12014-03-31 14:27:21 +0300707 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetterc921aba2012-04-26 23:28:17 +0200708 u16 ddrpll, csipll;
709
710 ddrpll = I915_READ16(DDRMPLL1);
711 csipll = I915_READ16(CSIPLL0);
712
713 switch (ddrpll & 0xff) {
714 case 0xc:
715 dev_priv->mem_freq = 800;
716 break;
717 case 0x10:
718 dev_priv->mem_freq = 1066;
719 break;
720 case 0x14:
721 dev_priv->mem_freq = 1333;
722 break;
723 case 0x18:
724 dev_priv->mem_freq = 1600;
725 break;
726 default:
727 DRM_DEBUG_DRIVER("unknown memory frequency 0x%02x\n",
728 ddrpll & 0xff);
729 dev_priv->mem_freq = 0;
730 break;
731 }
732
Daniel Vetter20e4d402012-08-08 23:35:39 +0200733 dev_priv->ips.r_t = dev_priv->mem_freq;
Daniel Vetterc921aba2012-04-26 23:28:17 +0200734
735 switch (csipll & 0x3ff) {
736 case 0x00c:
737 dev_priv->fsb_freq = 3200;
738 break;
739 case 0x00e:
740 dev_priv->fsb_freq = 3733;
741 break;
742 case 0x010:
743 dev_priv->fsb_freq = 4266;
744 break;
745 case 0x012:
746 dev_priv->fsb_freq = 4800;
747 break;
748 case 0x014:
749 dev_priv->fsb_freq = 5333;
750 break;
751 case 0x016:
752 dev_priv->fsb_freq = 5866;
753 break;
754 case 0x018:
755 dev_priv->fsb_freq = 6400;
756 break;
757 default:
758 DRM_DEBUG_DRIVER("unknown fsb frequency 0x%04x\n",
759 csipll & 0x3ff);
760 dev_priv->fsb_freq = 0;
761 break;
762 }
763
764 if (dev_priv->fsb_freq == 3200) {
Daniel Vetter20e4d402012-08-08 23:35:39 +0200765 dev_priv->ips.c_m = 0;
Daniel Vetterc921aba2012-04-26 23:28:17 +0200766 } else if (dev_priv->fsb_freq > 3200 && dev_priv->fsb_freq <= 4800) {
Daniel Vetter20e4d402012-08-08 23:35:39 +0200767 dev_priv->ips.c_m = 1;
Daniel Vetterc921aba2012-04-26 23:28:17 +0200768 } else {
Daniel Vetter20e4d402012-08-08 23:35:39 +0200769 dev_priv->ips.c_m = 2;
Daniel Vetterc921aba2012-04-26 23:28:17 +0200770 }
771}
772
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300773static const struct cxsr_latency cxsr_latency_table[] = {
774 {1, 0, 800, 400, 3382, 33382, 3983, 33983}, /* DDR2-400 SC */
775 {1, 0, 800, 667, 3354, 33354, 3807, 33807}, /* DDR2-667 SC */
776 {1, 0, 800, 800, 3347, 33347, 3763, 33763}, /* DDR2-800 SC */
777 {1, 1, 800, 667, 6420, 36420, 6873, 36873}, /* DDR3-667 SC */
778 {1, 1, 800, 800, 5902, 35902, 6318, 36318}, /* DDR3-800 SC */
779
780 {1, 0, 667, 400, 3400, 33400, 4021, 34021}, /* DDR2-400 SC */
781 {1, 0, 667, 667, 3372, 33372, 3845, 33845}, /* DDR2-667 SC */
782 {1, 0, 667, 800, 3386, 33386, 3822, 33822}, /* DDR2-800 SC */
783 {1, 1, 667, 667, 6438, 36438, 6911, 36911}, /* DDR3-667 SC */
784 {1, 1, 667, 800, 5941, 35941, 6377, 36377}, /* DDR3-800 SC */
785
786 {1, 0, 400, 400, 3472, 33472, 4173, 34173}, /* DDR2-400 SC */
787 {1, 0, 400, 667, 3443, 33443, 3996, 33996}, /* DDR2-667 SC */
788 {1, 0, 400, 800, 3430, 33430, 3946, 33946}, /* DDR2-800 SC */
789 {1, 1, 400, 667, 6509, 36509, 7062, 37062}, /* DDR3-667 SC */
790 {1, 1, 400, 800, 5985, 35985, 6501, 36501}, /* DDR3-800 SC */
791
792 {0, 0, 800, 400, 3438, 33438, 4065, 34065}, /* DDR2-400 SC */
793 {0, 0, 800, 667, 3410, 33410, 3889, 33889}, /* DDR2-667 SC */
794 {0, 0, 800, 800, 3403, 33403, 3845, 33845}, /* DDR2-800 SC */
795 {0, 1, 800, 667, 6476, 36476, 6955, 36955}, /* DDR3-667 SC */
796 {0, 1, 800, 800, 5958, 35958, 6400, 36400}, /* DDR3-800 SC */
797
798 {0, 0, 667, 400, 3456, 33456, 4103, 34106}, /* DDR2-400 SC */
799 {0, 0, 667, 667, 3428, 33428, 3927, 33927}, /* DDR2-667 SC */
800 {0, 0, 667, 800, 3443, 33443, 3905, 33905}, /* DDR2-800 SC */
801 {0, 1, 667, 667, 6494, 36494, 6993, 36993}, /* DDR3-667 SC */
802 {0, 1, 667, 800, 5998, 35998, 6460, 36460}, /* DDR3-800 SC */
803
804 {0, 0, 400, 400, 3528, 33528, 4255, 34255}, /* DDR2-400 SC */
805 {0, 0, 400, 667, 3500, 33500, 4079, 34079}, /* DDR2-667 SC */
806 {0, 0, 400, 800, 3487, 33487, 4029, 34029}, /* DDR2-800 SC */
807 {0, 1, 400, 667, 6566, 36566, 7145, 37145}, /* DDR3-667 SC */
808 {0, 1, 400, 800, 6042, 36042, 6584, 36584}, /* DDR3-800 SC */
809};
810
Daniel Vetter63c62272012-04-21 23:17:55 +0200811static const struct cxsr_latency *intel_get_cxsr_latency(int is_desktop,
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300812 int is_ddr3,
813 int fsb,
814 int mem)
815{
816 const struct cxsr_latency *latency;
817 int i;
818
819 if (fsb == 0 || mem == 0)
820 return NULL;
821
822 for (i = 0; i < ARRAY_SIZE(cxsr_latency_table); i++) {
823 latency = &cxsr_latency_table[i];
824 if (is_desktop == latency->is_desktop &&
825 is_ddr3 == latency->is_ddr3 &&
826 fsb == latency->fsb_freq && mem == latency->mem_freq)
827 return latency;
828 }
829
830 DRM_DEBUG_KMS("Unknown FSB/MEM found, disable CxSR\n");
831
832 return NULL;
833}
834
Imre Deak5209b1f2014-07-01 12:36:17 +0300835void intel_set_memory_cxsr(struct drm_i915_private *dev_priv, bool enable)
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300836{
Imre Deak5209b1f2014-07-01 12:36:17 +0300837 struct drm_device *dev = dev_priv->dev;
838 u32 val;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300839
Imre Deak5209b1f2014-07-01 12:36:17 +0300840 if (IS_VALLEYVIEW(dev)) {
841 I915_WRITE(FW_BLC_SELF_VLV, enable ? FW_CSPWRDWNEN : 0);
842 } else if (IS_G4X(dev) || IS_CRESTLINE(dev)) {
843 I915_WRITE(FW_BLC_SELF, enable ? FW_BLC_SELF_EN : 0);
844 } else if (IS_PINEVIEW(dev)) {
845 val = I915_READ(DSPFW3) & ~PINEVIEW_SELF_REFRESH_EN;
846 val |= enable ? PINEVIEW_SELF_REFRESH_EN : 0;
847 I915_WRITE(DSPFW3, val);
848 } else if (IS_I945G(dev) || IS_I945GM(dev)) {
849 val = enable ? _MASKED_BIT_ENABLE(FW_BLC_SELF_EN) :
850 _MASKED_BIT_DISABLE(FW_BLC_SELF_EN);
851 I915_WRITE(FW_BLC_SELF, val);
852 } else if (IS_I915GM(dev)) {
853 val = enable ? _MASKED_BIT_ENABLE(INSTPM_SELF_EN) :
854 _MASKED_BIT_DISABLE(INSTPM_SELF_EN);
855 I915_WRITE(INSTPM, val);
856 } else {
857 return;
858 }
859
860 DRM_DEBUG_KMS("memory self-refresh is %s\n",
861 enable ? "enabled" : "disabled");
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300862}
863
864/*
865 * Latency for FIFO fetches is dependent on several factors:
866 * - memory configuration (speed, channels)
867 * - chipset
868 * - current MCH state
869 * It can be fairly high in some situations, so here we assume a fairly
870 * pessimal value. It's a tradeoff between extra memory fetches (if we
871 * set this value too high, the FIFO will fetch frequently to stay full)
872 * and power consumption (set it too low to save power and we might see
873 * FIFO underruns and display "flicker").
874 *
875 * A value of 5us seems to be a good balance; safe for very low end
876 * platforms but not overly aggressive on lower latency configs.
877 */
Chris Wilson5aef6002014-09-03 11:56:07 +0100878static const int pessimal_latency_ns = 5000;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300879
Eugeni Dodonov1fa61102012-04-18 15:29:26 -0300880static int i9xx_get_fifo_size(struct drm_device *dev, int plane)
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300881{
882 struct drm_i915_private *dev_priv = dev->dev_private;
883 uint32_t dsparb = I915_READ(DSPARB);
884 int size;
885
886 size = dsparb & 0x7f;
887 if (plane)
888 size = ((dsparb >> DSPARB_CSTART_SHIFT) & 0x7f) - size;
889
890 DRM_DEBUG_KMS("FIFO size - (0x%08x) %s: %d\n", dsparb,
891 plane ? "B" : "A", size);
892
893 return size;
894}
895
Daniel Vetterfeb56b92013-12-14 20:38:30 -0200896static int i830_get_fifo_size(struct drm_device *dev, int plane)
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300897{
898 struct drm_i915_private *dev_priv = dev->dev_private;
899 uint32_t dsparb = I915_READ(DSPARB);
900 int size;
901
902 size = dsparb & 0x1ff;
903 if (plane)
904 size = ((dsparb >> DSPARB_BEND_SHIFT) & 0x1ff) - size;
905 size >>= 1; /* Convert to cachelines */
906
907 DRM_DEBUG_KMS("FIFO size - (0x%08x) %s: %d\n", dsparb,
908 plane ? "B" : "A", size);
909
910 return size;
911}
912
Eugeni Dodonov1fa61102012-04-18 15:29:26 -0300913static int i845_get_fifo_size(struct drm_device *dev, int plane)
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300914{
915 struct drm_i915_private *dev_priv = dev->dev_private;
916 uint32_t dsparb = I915_READ(DSPARB);
917 int size;
918
919 size = dsparb & 0x7f;
920 size >>= 2; /* Convert to cachelines */
921
922 DRM_DEBUG_KMS("FIFO size - (0x%08x) %s: %d\n", dsparb,
923 plane ? "B" : "A",
924 size);
925
926 return size;
927}
928
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300929/* Pineview has different values for various configs */
930static const struct intel_watermark_params pineview_display_wm = {
Ville Syrjäläe0f02732014-06-05 19:15:50 +0300931 .fifo_size = PINEVIEW_DISPLAY_FIFO,
932 .max_wm = PINEVIEW_MAX_WM,
933 .default_wm = PINEVIEW_DFT_WM,
934 .guard_size = PINEVIEW_GUARD_WM,
935 .cacheline_size = PINEVIEW_FIFO_LINE_SIZE,
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300936};
937static const struct intel_watermark_params pineview_display_hplloff_wm = {
Ville Syrjäläe0f02732014-06-05 19:15:50 +0300938 .fifo_size = PINEVIEW_DISPLAY_FIFO,
939 .max_wm = PINEVIEW_MAX_WM,
940 .default_wm = PINEVIEW_DFT_HPLLOFF_WM,
941 .guard_size = PINEVIEW_GUARD_WM,
942 .cacheline_size = PINEVIEW_FIFO_LINE_SIZE,
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300943};
944static const struct intel_watermark_params pineview_cursor_wm = {
Ville Syrjäläe0f02732014-06-05 19:15:50 +0300945 .fifo_size = PINEVIEW_CURSOR_FIFO,
946 .max_wm = PINEVIEW_CURSOR_MAX_WM,
947 .default_wm = PINEVIEW_CURSOR_DFT_WM,
948 .guard_size = PINEVIEW_CURSOR_GUARD_WM,
949 .cacheline_size = PINEVIEW_FIFO_LINE_SIZE,
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300950};
951static const struct intel_watermark_params pineview_cursor_hplloff_wm = {
Ville Syrjäläe0f02732014-06-05 19:15:50 +0300952 .fifo_size = PINEVIEW_CURSOR_FIFO,
953 .max_wm = PINEVIEW_CURSOR_MAX_WM,
954 .default_wm = PINEVIEW_CURSOR_DFT_WM,
955 .guard_size = PINEVIEW_CURSOR_GUARD_WM,
956 .cacheline_size = PINEVIEW_FIFO_LINE_SIZE,
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300957};
958static const struct intel_watermark_params g4x_wm_info = {
Ville Syrjäläe0f02732014-06-05 19:15:50 +0300959 .fifo_size = G4X_FIFO_SIZE,
960 .max_wm = G4X_MAX_WM,
961 .default_wm = G4X_MAX_WM,
962 .guard_size = 2,
963 .cacheline_size = G4X_FIFO_LINE_SIZE,
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300964};
965static const struct intel_watermark_params g4x_cursor_wm_info = {
Ville Syrjäläe0f02732014-06-05 19:15:50 +0300966 .fifo_size = I965_CURSOR_FIFO,
967 .max_wm = I965_CURSOR_MAX_WM,
968 .default_wm = I965_CURSOR_DFT_WM,
969 .guard_size = 2,
970 .cacheline_size = G4X_FIFO_LINE_SIZE,
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300971};
972static const struct intel_watermark_params valleyview_wm_info = {
Ville Syrjäläe0f02732014-06-05 19:15:50 +0300973 .fifo_size = VALLEYVIEW_FIFO_SIZE,
974 .max_wm = VALLEYVIEW_MAX_WM,
975 .default_wm = VALLEYVIEW_MAX_WM,
976 .guard_size = 2,
977 .cacheline_size = G4X_FIFO_LINE_SIZE,
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300978};
979static const struct intel_watermark_params valleyview_cursor_wm_info = {
Ville Syrjäläe0f02732014-06-05 19:15:50 +0300980 .fifo_size = I965_CURSOR_FIFO,
981 .max_wm = VALLEYVIEW_CURSOR_MAX_WM,
982 .default_wm = I965_CURSOR_DFT_WM,
983 .guard_size = 2,
984 .cacheline_size = G4X_FIFO_LINE_SIZE,
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300985};
986static const struct intel_watermark_params i965_cursor_wm_info = {
Ville Syrjäläe0f02732014-06-05 19:15:50 +0300987 .fifo_size = I965_CURSOR_FIFO,
988 .max_wm = I965_CURSOR_MAX_WM,
989 .default_wm = I965_CURSOR_DFT_WM,
990 .guard_size = 2,
991 .cacheline_size = I915_FIFO_LINE_SIZE,
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300992};
993static const struct intel_watermark_params i945_wm_info = {
Ville Syrjäläe0f02732014-06-05 19:15:50 +0300994 .fifo_size = I945_FIFO_SIZE,
995 .max_wm = I915_MAX_WM,
996 .default_wm = 1,
997 .guard_size = 2,
998 .cacheline_size = I915_FIFO_LINE_SIZE,
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300999};
1000static const struct intel_watermark_params i915_wm_info = {
Ville Syrjäläe0f02732014-06-05 19:15:50 +03001001 .fifo_size = I915_FIFO_SIZE,
1002 .max_wm = I915_MAX_WM,
1003 .default_wm = 1,
1004 .guard_size = 2,
1005 .cacheline_size = I915_FIFO_LINE_SIZE,
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001006};
Ville Syrjälä9d539102014-08-15 01:21:53 +03001007static const struct intel_watermark_params i830_a_wm_info = {
Ville Syrjäläe0f02732014-06-05 19:15:50 +03001008 .fifo_size = I855GM_FIFO_SIZE,
1009 .max_wm = I915_MAX_WM,
1010 .default_wm = 1,
1011 .guard_size = 2,
1012 .cacheline_size = I830_FIFO_LINE_SIZE,
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001013};
Ville Syrjälä9d539102014-08-15 01:21:53 +03001014static const struct intel_watermark_params i830_bc_wm_info = {
1015 .fifo_size = I855GM_FIFO_SIZE,
1016 .max_wm = I915_MAX_WM/2,
1017 .default_wm = 1,
1018 .guard_size = 2,
1019 .cacheline_size = I830_FIFO_LINE_SIZE,
1020};
Daniel Vetterfeb56b92013-12-14 20:38:30 -02001021static const struct intel_watermark_params i845_wm_info = {
Ville Syrjäläe0f02732014-06-05 19:15:50 +03001022 .fifo_size = I830_FIFO_SIZE,
1023 .max_wm = I915_MAX_WM,
1024 .default_wm = 1,
1025 .guard_size = 2,
1026 .cacheline_size = I830_FIFO_LINE_SIZE,
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001027};
1028
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001029/**
1030 * intel_calculate_wm - calculate watermark level
1031 * @clock_in_khz: pixel clock
1032 * @wm: chip FIFO params
1033 * @pixel_size: display pixel size
1034 * @latency_ns: memory latency for the platform
1035 *
1036 * Calculate the watermark level (the level at which the display plane will
1037 * start fetching from memory again). Each chip has a different display
1038 * FIFO size and allocation, so the caller needs to figure that out and pass
1039 * in the correct intel_watermark_params structure.
1040 *
1041 * As the pixel clock runs, the FIFO will be drained at a rate that depends
1042 * on the pixel size. When it reaches the watermark level, it'll start
1043 * fetching FIFO line sized based chunks from memory until the FIFO fills
1044 * past the watermark point. If the FIFO drains completely, a FIFO underrun
1045 * will occur, and a display engine hang could result.
1046 */
1047static unsigned long intel_calculate_wm(unsigned long clock_in_khz,
1048 const struct intel_watermark_params *wm,
1049 int fifo_size,
1050 int pixel_size,
1051 unsigned long latency_ns)
1052{
1053 long entries_required, wm_size;
1054
1055 /*
1056 * Note: we need to make sure we don't overflow for various clock &
1057 * latency values.
1058 * clocks go from a few thousand to several hundred thousand.
1059 * latency is usually a few thousand
1060 */
1061 entries_required = ((clock_in_khz / 1000) * pixel_size * latency_ns) /
1062 1000;
1063 entries_required = DIV_ROUND_UP(entries_required, wm->cacheline_size);
1064
1065 DRM_DEBUG_KMS("FIFO entries required for mode: %ld\n", entries_required);
1066
1067 wm_size = fifo_size - (entries_required + wm->guard_size);
1068
1069 DRM_DEBUG_KMS("FIFO watermark level: %ld\n", wm_size);
1070
1071 /* Don't promote wm_size to unsigned... */
1072 if (wm_size > (long)wm->max_wm)
1073 wm_size = wm->max_wm;
1074 if (wm_size <= 0)
1075 wm_size = wm->default_wm;
Ville Syrjäläd6feb192014-09-05 21:54:13 +03001076
1077 /*
1078 * Bspec seems to indicate that the value shouldn't be lower than
1079 * 'burst size + 1'. Certainly 830 is quite unhappy with low values.
1080 * Lets go for 8 which is the burst size since certain platforms
1081 * already use a hardcoded 8 (which is what the spec says should be
1082 * done).
1083 */
1084 if (wm_size <= 8)
1085 wm_size = 8;
1086
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001087 return wm_size;
1088}
1089
1090static struct drm_crtc *single_enabled_crtc(struct drm_device *dev)
1091{
1092 struct drm_crtc *crtc, *enabled = NULL;
1093
Damien Lespiau70e1e0e2014-05-13 23:32:24 +01001094 for_each_crtc(dev, crtc) {
Chris Wilson3490ea52013-01-07 10:11:40 +00001095 if (intel_crtc_active(crtc)) {
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001096 if (enabled)
1097 return NULL;
1098 enabled = crtc;
1099 }
1100 }
1101
1102 return enabled;
1103}
1104
Ville Syrjälä46ba6142013-09-10 11:40:40 +03001105static void pineview_update_wm(struct drm_crtc *unused_crtc)
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001106{
Ville Syrjälä46ba6142013-09-10 11:40:40 +03001107 struct drm_device *dev = unused_crtc->dev;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001108 struct drm_i915_private *dev_priv = dev->dev_private;
1109 struct drm_crtc *crtc;
1110 const struct cxsr_latency *latency;
1111 u32 reg;
1112 unsigned long wm;
1113
1114 latency = intel_get_cxsr_latency(IS_PINEVIEW_G(dev), dev_priv->is_ddr3,
1115 dev_priv->fsb_freq, dev_priv->mem_freq);
1116 if (!latency) {
1117 DRM_DEBUG_KMS("Unknown FSB/MEM found, disable CxSR\n");
Imre Deak5209b1f2014-07-01 12:36:17 +03001118 intel_set_memory_cxsr(dev_priv, false);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001119 return;
1120 }
1121
1122 crtc = single_enabled_crtc(dev);
1123 if (crtc) {
Damien Lespiau241bfc32013-09-25 16:45:37 +01001124 const struct drm_display_mode *adjusted_mode;
Matt Roperf4510a22014-04-01 15:22:40 -07001125 int pixel_size = crtc->primary->fb->bits_per_pixel / 8;
Damien Lespiau241bfc32013-09-25 16:45:37 +01001126 int clock;
1127
1128 adjusted_mode = &to_intel_crtc(crtc)->config.adjusted_mode;
1129 clock = adjusted_mode->crtc_clock;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001130
1131 /* Display SR */
1132 wm = intel_calculate_wm(clock, &pineview_display_wm,
1133 pineview_display_wm.fifo_size,
1134 pixel_size, latency->display_sr);
1135 reg = I915_READ(DSPFW1);
1136 reg &= ~DSPFW_SR_MASK;
1137 reg |= wm << DSPFW_SR_SHIFT;
1138 I915_WRITE(DSPFW1, reg);
1139 DRM_DEBUG_KMS("DSPFW1 register is %x\n", reg);
1140
1141 /* cursor SR */
1142 wm = intel_calculate_wm(clock, &pineview_cursor_wm,
1143 pineview_display_wm.fifo_size,
1144 pixel_size, latency->cursor_sr);
1145 reg = I915_READ(DSPFW3);
1146 reg &= ~DSPFW_CURSOR_SR_MASK;
1147 reg |= (wm & 0x3f) << DSPFW_CURSOR_SR_SHIFT;
1148 I915_WRITE(DSPFW3, reg);
1149
1150 /* Display HPLL off SR */
1151 wm = intel_calculate_wm(clock, &pineview_display_hplloff_wm,
1152 pineview_display_hplloff_wm.fifo_size,
1153 pixel_size, latency->display_hpll_disable);
1154 reg = I915_READ(DSPFW3);
1155 reg &= ~DSPFW_HPLL_SR_MASK;
1156 reg |= wm & DSPFW_HPLL_SR_MASK;
1157 I915_WRITE(DSPFW3, reg);
1158
1159 /* cursor HPLL off SR */
1160 wm = intel_calculate_wm(clock, &pineview_cursor_hplloff_wm,
1161 pineview_display_hplloff_wm.fifo_size,
1162 pixel_size, latency->cursor_hpll_disable);
1163 reg = I915_READ(DSPFW3);
1164 reg &= ~DSPFW_HPLL_CURSOR_MASK;
1165 reg |= (wm & 0x3f) << DSPFW_HPLL_CURSOR_SHIFT;
1166 I915_WRITE(DSPFW3, reg);
1167 DRM_DEBUG_KMS("DSPFW3 register is %x\n", reg);
1168
Imre Deak5209b1f2014-07-01 12:36:17 +03001169 intel_set_memory_cxsr(dev_priv, true);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001170 } else {
Imre Deak5209b1f2014-07-01 12:36:17 +03001171 intel_set_memory_cxsr(dev_priv, false);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001172 }
1173}
1174
1175static bool g4x_compute_wm0(struct drm_device *dev,
1176 int plane,
1177 const struct intel_watermark_params *display,
1178 int display_latency_ns,
1179 const struct intel_watermark_params *cursor,
1180 int cursor_latency_ns,
1181 int *plane_wm,
1182 int *cursor_wm)
1183{
1184 struct drm_crtc *crtc;
Ville Syrjälä4fe85902013-09-04 18:25:22 +03001185 const struct drm_display_mode *adjusted_mode;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001186 int htotal, hdisplay, clock, pixel_size;
1187 int line_time_us, line_count;
1188 int entries, tlb_miss;
1189
1190 crtc = intel_get_crtc_for_plane(dev, plane);
Chris Wilson3490ea52013-01-07 10:11:40 +00001191 if (!intel_crtc_active(crtc)) {
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001192 *cursor_wm = cursor->guard_size;
1193 *plane_wm = display->guard_size;
1194 return false;
1195 }
1196
Ville Syrjälä4fe85902013-09-04 18:25:22 +03001197 adjusted_mode = &to_intel_crtc(crtc)->config.adjusted_mode;
Damien Lespiau241bfc32013-09-25 16:45:37 +01001198 clock = adjusted_mode->crtc_clock;
Jesse Barnesfec8cba2013-11-27 11:10:26 -08001199 htotal = adjusted_mode->crtc_htotal;
Ville Syrjälä37327ab2013-09-04 18:25:28 +03001200 hdisplay = to_intel_crtc(crtc)->config.pipe_src_w;
Matt Roperf4510a22014-04-01 15:22:40 -07001201 pixel_size = crtc->primary->fb->bits_per_pixel / 8;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001202
1203 /* Use the small buffer method to calculate plane watermark */
1204 entries = ((clock * pixel_size / 1000) * display_latency_ns) / 1000;
1205 tlb_miss = display->fifo_size*display->cacheline_size - hdisplay * 8;
1206 if (tlb_miss > 0)
1207 entries += tlb_miss;
1208 entries = DIV_ROUND_UP(entries, display->cacheline_size);
1209 *plane_wm = entries + display->guard_size;
1210 if (*plane_wm > (int)display->max_wm)
1211 *plane_wm = display->max_wm;
1212
1213 /* Use the large buffer method to calculate cursor watermark */
Ville Syrjälä922044c2014-02-14 14:18:57 +02001214 line_time_us = max(htotal * 1000 / clock, 1);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001215 line_count = (cursor_latency_ns / line_time_us + 1000) / 1000;
Chris Wilson7bb836d2014-03-26 12:38:14 +00001216 entries = line_count * to_intel_crtc(crtc)->cursor_width * pixel_size;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001217 tlb_miss = cursor->fifo_size*cursor->cacheline_size - hdisplay * 8;
1218 if (tlb_miss > 0)
1219 entries += tlb_miss;
1220 entries = DIV_ROUND_UP(entries, cursor->cacheline_size);
1221 *cursor_wm = entries + cursor->guard_size;
1222 if (*cursor_wm > (int)cursor->max_wm)
1223 *cursor_wm = (int)cursor->max_wm;
1224
1225 return true;
1226}
1227
1228/*
1229 * Check the wm result.
1230 *
1231 * If any calculated watermark values is larger than the maximum value that
1232 * can be programmed into the associated watermark register, that watermark
1233 * must be disabled.
1234 */
1235static bool g4x_check_srwm(struct drm_device *dev,
1236 int display_wm, int cursor_wm,
1237 const struct intel_watermark_params *display,
1238 const struct intel_watermark_params *cursor)
1239{
1240 DRM_DEBUG_KMS("SR watermark: display plane %d, cursor %d\n",
1241 display_wm, cursor_wm);
1242
1243 if (display_wm > display->max_wm) {
1244 DRM_DEBUG_KMS("display watermark is too large(%d/%ld), disabling\n",
1245 display_wm, display->max_wm);
1246 return false;
1247 }
1248
1249 if (cursor_wm > cursor->max_wm) {
1250 DRM_DEBUG_KMS("cursor watermark is too large(%d/%ld), disabling\n",
1251 cursor_wm, cursor->max_wm);
1252 return false;
1253 }
1254
1255 if (!(display_wm || cursor_wm)) {
1256 DRM_DEBUG_KMS("SR latency is 0, disabling\n");
1257 return false;
1258 }
1259
1260 return true;
1261}
1262
1263static bool g4x_compute_srwm(struct drm_device *dev,
1264 int plane,
1265 int latency_ns,
1266 const struct intel_watermark_params *display,
1267 const struct intel_watermark_params *cursor,
1268 int *display_wm, int *cursor_wm)
1269{
1270 struct drm_crtc *crtc;
Ville Syrjälä4fe85902013-09-04 18:25:22 +03001271 const struct drm_display_mode *adjusted_mode;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001272 int hdisplay, htotal, pixel_size, clock;
1273 unsigned long line_time_us;
1274 int line_count, line_size;
1275 int small, large;
1276 int entries;
1277
1278 if (!latency_ns) {
1279 *display_wm = *cursor_wm = 0;
1280 return false;
1281 }
1282
1283 crtc = intel_get_crtc_for_plane(dev, plane);
Ville Syrjälä4fe85902013-09-04 18:25:22 +03001284 adjusted_mode = &to_intel_crtc(crtc)->config.adjusted_mode;
Damien Lespiau241bfc32013-09-25 16:45:37 +01001285 clock = adjusted_mode->crtc_clock;
Jesse Barnesfec8cba2013-11-27 11:10:26 -08001286 htotal = adjusted_mode->crtc_htotal;
Ville Syrjälä37327ab2013-09-04 18:25:28 +03001287 hdisplay = to_intel_crtc(crtc)->config.pipe_src_w;
Matt Roperf4510a22014-04-01 15:22:40 -07001288 pixel_size = crtc->primary->fb->bits_per_pixel / 8;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001289
Ville Syrjälä922044c2014-02-14 14:18:57 +02001290 line_time_us = max(htotal * 1000 / clock, 1);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001291 line_count = (latency_ns / line_time_us + 1000) / 1000;
1292 line_size = hdisplay * pixel_size;
1293
1294 /* Use the minimum of the small and large buffer method for primary */
1295 small = ((clock * pixel_size / 1000) * latency_ns) / 1000;
1296 large = line_count * line_size;
1297
1298 entries = DIV_ROUND_UP(min(small, large), display->cacheline_size);
1299 *display_wm = entries + display->guard_size;
1300
1301 /* calculate the self-refresh watermark for display cursor */
Chris Wilson7bb836d2014-03-26 12:38:14 +00001302 entries = line_count * pixel_size * to_intel_crtc(crtc)->cursor_width;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001303 entries = DIV_ROUND_UP(entries, cursor->cacheline_size);
1304 *cursor_wm = entries + cursor->guard_size;
1305
1306 return g4x_check_srwm(dev,
1307 *display_wm, *cursor_wm,
1308 display, cursor);
1309}
1310
Gajanan Bhat0948c262014-08-07 01:58:24 +05301311static bool vlv_compute_drain_latency(struct drm_crtc *crtc,
1312 int pixel_size,
1313 int *prec_mult,
1314 int *drain_latency)
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001315{
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001316 int entries;
Gajanan Bhat0948c262014-08-07 01:58:24 +05301317 int clock = to_intel_crtc(crtc)->config.adjusted_mode.crtc_clock;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001318
Gajanan Bhat0948c262014-08-07 01:58:24 +05301319 if (WARN(clock == 0, "Pixel clock is zero!\n"))
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001320 return false;
1321
Gajanan Bhat0948c262014-08-07 01:58:24 +05301322 if (WARN(pixel_size == 0, "Pixel size is zero!\n"))
1323 return false;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001324
Gajanan Bhata398e9c2014-08-05 23:15:54 +05301325 entries = DIV_ROUND_UP(clock, 1000) * pixel_size;
Gajanan Bhat0948c262014-08-07 01:58:24 +05301326 *prec_mult = (entries > 128) ? DRAIN_LATENCY_PRECISION_64 :
1327 DRAIN_LATENCY_PRECISION_32;
1328 *drain_latency = (64 * (*prec_mult) * 4) / entries;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001329
Gajanan Bhata398e9c2014-08-05 23:15:54 +05301330 if (*drain_latency > DRAIN_LATENCY_MASK)
1331 *drain_latency = DRAIN_LATENCY_MASK;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001332
1333 return true;
1334}
1335
1336/*
1337 * Update drain latency registers of memory arbiter
1338 *
1339 * Valleyview SoC has a new memory arbiter and needs drain latency registers
1340 * to be programmed. Each plane has a drain latency multiplier and a drain
1341 * latency value.
1342 */
1343
Gajanan Bhat41aad812014-07-16 18:24:03 +05301344static void vlv_update_drain_latency(struct drm_crtc *crtc)
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001345{
Gajanan Bhat0948c262014-08-07 01:58:24 +05301346 struct drm_i915_private *dev_priv = crtc->dev->dev_private;
1347 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
1348 int pixel_size;
1349 int drain_latency;
1350 enum pipe pipe = intel_crtc->pipe;
1351 int plane_prec, prec_mult, plane_dl;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001352
Gajanan Bhat0948c262014-08-07 01:58:24 +05301353 plane_dl = I915_READ(VLV_DDL(pipe)) & ~(DDL_PLANE_PRECISION_64 |
1354 DRAIN_LATENCY_MASK | DDL_CURSOR_PRECISION_64 |
1355 (DRAIN_LATENCY_MASK << DDL_CURSOR_SHIFT));
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001356
Gajanan Bhat0948c262014-08-07 01:58:24 +05301357 if (!intel_crtc_active(crtc)) {
1358 I915_WRITE(VLV_DDL(pipe), plane_dl);
1359 return;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001360 }
1361
Gajanan Bhat0948c262014-08-07 01:58:24 +05301362 /* Primary plane Drain Latency */
1363 pixel_size = crtc->primary->fb->bits_per_pixel / 8; /* BPP */
1364 if (vlv_compute_drain_latency(crtc, pixel_size, &prec_mult, &drain_latency)) {
1365 plane_prec = (prec_mult == DRAIN_LATENCY_PRECISION_64) ?
1366 DDL_PLANE_PRECISION_64 :
1367 DDL_PLANE_PRECISION_32;
1368 plane_dl |= plane_prec | drain_latency;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001369 }
Gajanan Bhat0948c262014-08-07 01:58:24 +05301370
1371 /* Cursor Drain Latency
1372 * BPP is always 4 for cursor
1373 */
1374 pixel_size = 4;
1375
1376 /* Program cursor DL only if it is enabled */
1377 if (intel_crtc->cursor_base &&
1378 vlv_compute_drain_latency(crtc, pixel_size, &prec_mult, &drain_latency)) {
1379 plane_prec = (prec_mult == DRAIN_LATENCY_PRECISION_64) ?
1380 DDL_CURSOR_PRECISION_64 :
1381 DDL_CURSOR_PRECISION_32;
1382 plane_dl |= plane_prec | (drain_latency << DDL_CURSOR_SHIFT);
1383 }
1384
1385 I915_WRITE(VLV_DDL(pipe), plane_dl);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001386}
1387
1388#define single_plane_enabled(mask) is_power_of_2(mask)
1389
Ville Syrjälä46ba6142013-09-10 11:40:40 +03001390static void valleyview_update_wm(struct drm_crtc *crtc)
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001391{
Ville Syrjälä46ba6142013-09-10 11:40:40 +03001392 struct drm_device *dev = crtc->dev;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001393 static const int sr_latency_ns = 12000;
1394 struct drm_i915_private *dev_priv = dev->dev_private;
1395 int planea_wm, planeb_wm, cursora_wm, cursorb_wm;
1396 int plane_sr, cursor_sr;
Chris Wilsonaf6c4572012-12-11 12:01:43 +00001397 int ignore_plane_sr, ignore_cursor_sr;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001398 unsigned int enabled = 0;
Imre Deak98584252014-06-13 14:54:20 +03001399 bool cxsr_enabled;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001400
Gajanan Bhat41aad812014-07-16 18:24:03 +05301401 vlv_update_drain_latency(crtc);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001402
Ville Syrjälä51cea1f2013-03-21 13:10:44 +02001403 if (g4x_compute_wm0(dev, PIPE_A,
Chris Wilson5aef6002014-09-03 11:56:07 +01001404 &valleyview_wm_info, pessimal_latency_ns,
1405 &valleyview_cursor_wm_info, pessimal_latency_ns,
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001406 &planea_wm, &cursora_wm))
Ville Syrjälä51cea1f2013-03-21 13:10:44 +02001407 enabled |= 1 << PIPE_A;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001408
Ville Syrjälä51cea1f2013-03-21 13:10:44 +02001409 if (g4x_compute_wm0(dev, PIPE_B,
Chris Wilson5aef6002014-09-03 11:56:07 +01001410 &valleyview_wm_info, pessimal_latency_ns,
1411 &valleyview_cursor_wm_info, pessimal_latency_ns,
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001412 &planeb_wm, &cursorb_wm))
Ville Syrjälä51cea1f2013-03-21 13:10:44 +02001413 enabled |= 1 << PIPE_B;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001414
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001415 if (single_plane_enabled(enabled) &&
1416 g4x_compute_srwm(dev, ffs(enabled) - 1,
1417 sr_latency_ns,
1418 &valleyview_wm_info,
1419 &valleyview_cursor_wm_info,
Chris Wilsonaf6c4572012-12-11 12:01:43 +00001420 &plane_sr, &ignore_cursor_sr) &&
1421 g4x_compute_srwm(dev, ffs(enabled) - 1,
1422 2*sr_latency_ns,
1423 &valleyview_wm_info,
1424 &valleyview_cursor_wm_info,
Chris Wilson52bd02d2012-12-07 10:43:24 +00001425 &ignore_plane_sr, &cursor_sr)) {
Imre Deak98584252014-06-13 14:54:20 +03001426 cxsr_enabled = true;
Chris Wilson52bd02d2012-12-07 10:43:24 +00001427 } else {
Imre Deak98584252014-06-13 14:54:20 +03001428 cxsr_enabled = false;
Imre Deak5209b1f2014-07-01 12:36:17 +03001429 intel_set_memory_cxsr(dev_priv, false);
Chris Wilson52bd02d2012-12-07 10:43:24 +00001430 plane_sr = cursor_sr = 0;
1431 }
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001432
Ville Syrjäläa5043452014-06-28 02:04:18 +03001433 DRM_DEBUG_KMS("Setting FIFO watermarks - A: plane=%d, cursor=%d, "
1434 "B: plane=%d, cursor=%d, SR: plane=%d, cursor=%d\n",
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001435 planea_wm, cursora_wm,
1436 planeb_wm, cursorb_wm,
1437 plane_sr, cursor_sr);
1438
1439 I915_WRITE(DSPFW1,
1440 (plane_sr << DSPFW_SR_SHIFT) |
1441 (cursorb_wm << DSPFW_CURSORB_SHIFT) |
1442 (planeb_wm << DSPFW_PLANEB_SHIFT) |
Ville Syrjälä0a560672014-06-11 16:51:18 +03001443 (planea_wm << DSPFW_PLANEA_SHIFT));
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001444 I915_WRITE(DSPFW2,
Chris Wilson8c919b22012-12-04 16:33:19 +00001445 (I915_READ(DSPFW2) & ~DSPFW_CURSORA_MASK) |
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001446 (cursora_wm << DSPFW_CURSORA_SHIFT));
1447 I915_WRITE(DSPFW3,
Chris Wilson8c919b22012-12-04 16:33:19 +00001448 (I915_READ(DSPFW3) & ~DSPFW_CURSOR_SR_MASK) |
1449 (cursor_sr << DSPFW_CURSOR_SR_SHIFT));
Imre Deak98584252014-06-13 14:54:20 +03001450
1451 if (cxsr_enabled)
1452 intel_set_memory_cxsr(dev_priv, true);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001453}
1454
Ville Syrjälä3c2777f2014-06-26 17:03:06 +03001455static void cherryview_update_wm(struct drm_crtc *crtc)
1456{
1457 struct drm_device *dev = crtc->dev;
1458 static const int sr_latency_ns = 12000;
1459 struct drm_i915_private *dev_priv = dev->dev_private;
1460 int planea_wm, planeb_wm, planec_wm;
1461 int cursora_wm, cursorb_wm, cursorc_wm;
1462 int plane_sr, cursor_sr;
1463 int ignore_plane_sr, ignore_cursor_sr;
1464 unsigned int enabled = 0;
1465 bool cxsr_enabled;
1466
1467 vlv_update_drain_latency(crtc);
1468
1469 if (g4x_compute_wm0(dev, PIPE_A,
Chris Wilson5aef6002014-09-03 11:56:07 +01001470 &valleyview_wm_info, pessimal_latency_ns,
1471 &valleyview_cursor_wm_info, pessimal_latency_ns,
Ville Syrjälä3c2777f2014-06-26 17:03:06 +03001472 &planea_wm, &cursora_wm))
1473 enabled |= 1 << PIPE_A;
1474
1475 if (g4x_compute_wm0(dev, PIPE_B,
Chris Wilson5aef6002014-09-03 11:56:07 +01001476 &valleyview_wm_info, pessimal_latency_ns,
1477 &valleyview_cursor_wm_info, pessimal_latency_ns,
Ville Syrjälä3c2777f2014-06-26 17:03:06 +03001478 &planeb_wm, &cursorb_wm))
1479 enabled |= 1 << PIPE_B;
1480
1481 if (g4x_compute_wm0(dev, PIPE_C,
Chris Wilson5aef6002014-09-03 11:56:07 +01001482 &valleyview_wm_info, pessimal_latency_ns,
1483 &valleyview_cursor_wm_info, pessimal_latency_ns,
Ville Syrjälä3c2777f2014-06-26 17:03:06 +03001484 &planec_wm, &cursorc_wm))
1485 enabled |= 1 << PIPE_C;
1486
1487 if (single_plane_enabled(enabled) &&
1488 g4x_compute_srwm(dev, ffs(enabled) - 1,
1489 sr_latency_ns,
1490 &valleyview_wm_info,
1491 &valleyview_cursor_wm_info,
1492 &plane_sr, &ignore_cursor_sr) &&
1493 g4x_compute_srwm(dev, ffs(enabled) - 1,
1494 2*sr_latency_ns,
1495 &valleyview_wm_info,
1496 &valleyview_cursor_wm_info,
1497 &ignore_plane_sr, &cursor_sr)) {
1498 cxsr_enabled = true;
1499 } else {
1500 cxsr_enabled = false;
1501 intel_set_memory_cxsr(dev_priv, false);
1502 plane_sr = cursor_sr = 0;
1503 }
1504
1505 DRM_DEBUG_KMS("Setting FIFO watermarks - A: plane=%d, cursor=%d, "
1506 "B: plane=%d, cursor=%d, C: plane=%d, cursor=%d, "
1507 "SR: plane=%d, cursor=%d\n",
1508 planea_wm, cursora_wm,
1509 planeb_wm, cursorb_wm,
1510 planec_wm, cursorc_wm,
1511 plane_sr, cursor_sr);
1512
1513 I915_WRITE(DSPFW1,
1514 (plane_sr << DSPFW_SR_SHIFT) |
1515 (cursorb_wm << DSPFW_CURSORB_SHIFT) |
1516 (planeb_wm << DSPFW_PLANEB_SHIFT) |
1517 (planea_wm << DSPFW_PLANEA_SHIFT));
1518 I915_WRITE(DSPFW2,
1519 (I915_READ(DSPFW2) & ~DSPFW_CURSORA_MASK) |
1520 (cursora_wm << DSPFW_CURSORA_SHIFT));
1521 I915_WRITE(DSPFW3,
1522 (I915_READ(DSPFW3) & ~DSPFW_CURSOR_SR_MASK) |
1523 (cursor_sr << DSPFW_CURSOR_SR_SHIFT));
1524 I915_WRITE(DSPFW9_CHV,
1525 (I915_READ(DSPFW9_CHV) & ~(DSPFW_PLANEC_MASK |
1526 DSPFW_CURSORC_MASK)) |
1527 (planec_wm << DSPFW_PLANEC_SHIFT) |
1528 (cursorc_wm << DSPFW_CURSORC_SHIFT));
1529
1530 if (cxsr_enabled)
1531 intel_set_memory_cxsr(dev_priv, true);
1532}
1533
Gajanan Bhat01e184c2014-08-07 17:03:30 +05301534static void valleyview_update_sprite_wm(struct drm_plane *plane,
1535 struct drm_crtc *crtc,
1536 uint32_t sprite_width,
1537 uint32_t sprite_height,
1538 int pixel_size,
1539 bool enabled, bool scaled)
1540{
1541 struct drm_device *dev = crtc->dev;
1542 struct drm_i915_private *dev_priv = dev->dev_private;
1543 int pipe = to_intel_plane(plane)->pipe;
1544 int sprite = to_intel_plane(plane)->plane;
1545 int drain_latency;
1546 int plane_prec;
1547 int sprite_dl;
1548 int prec_mult;
1549
1550 sprite_dl = I915_READ(VLV_DDL(pipe)) & ~(DDL_SPRITE_PRECISION_64(sprite) |
1551 (DRAIN_LATENCY_MASK << DDL_SPRITE_SHIFT(sprite)));
1552
1553 if (enabled && vlv_compute_drain_latency(crtc, pixel_size, &prec_mult,
1554 &drain_latency)) {
1555 plane_prec = (prec_mult == DRAIN_LATENCY_PRECISION_64) ?
1556 DDL_SPRITE_PRECISION_64(sprite) :
1557 DDL_SPRITE_PRECISION_32(sprite);
1558 sprite_dl |= plane_prec |
1559 (drain_latency << DDL_SPRITE_SHIFT(sprite));
1560 }
1561
1562 I915_WRITE(VLV_DDL(pipe), sprite_dl);
1563}
1564
Ville Syrjälä46ba6142013-09-10 11:40:40 +03001565static void g4x_update_wm(struct drm_crtc *crtc)
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001566{
Ville Syrjälä46ba6142013-09-10 11:40:40 +03001567 struct drm_device *dev = crtc->dev;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001568 static const int sr_latency_ns = 12000;
1569 struct drm_i915_private *dev_priv = dev->dev_private;
1570 int planea_wm, planeb_wm, cursora_wm, cursorb_wm;
1571 int plane_sr, cursor_sr;
1572 unsigned int enabled = 0;
Imre Deak98584252014-06-13 14:54:20 +03001573 bool cxsr_enabled;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001574
Ville Syrjälä51cea1f2013-03-21 13:10:44 +02001575 if (g4x_compute_wm0(dev, PIPE_A,
Chris Wilson5aef6002014-09-03 11:56:07 +01001576 &g4x_wm_info, pessimal_latency_ns,
1577 &g4x_cursor_wm_info, pessimal_latency_ns,
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001578 &planea_wm, &cursora_wm))
Ville Syrjälä51cea1f2013-03-21 13:10:44 +02001579 enabled |= 1 << PIPE_A;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001580
Ville Syrjälä51cea1f2013-03-21 13:10:44 +02001581 if (g4x_compute_wm0(dev, PIPE_B,
Chris Wilson5aef6002014-09-03 11:56:07 +01001582 &g4x_wm_info, pessimal_latency_ns,
1583 &g4x_cursor_wm_info, pessimal_latency_ns,
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001584 &planeb_wm, &cursorb_wm))
Ville Syrjälä51cea1f2013-03-21 13:10:44 +02001585 enabled |= 1 << PIPE_B;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001586
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001587 if (single_plane_enabled(enabled) &&
1588 g4x_compute_srwm(dev, ffs(enabled) - 1,
1589 sr_latency_ns,
1590 &g4x_wm_info,
1591 &g4x_cursor_wm_info,
Chris Wilson52bd02d2012-12-07 10:43:24 +00001592 &plane_sr, &cursor_sr)) {
Imre Deak98584252014-06-13 14:54:20 +03001593 cxsr_enabled = true;
Chris Wilson52bd02d2012-12-07 10:43:24 +00001594 } else {
Imre Deak98584252014-06-13 14:54:20 +03001595 cxsr_enabled = false;
Imre Deak5209b1f2014-07-01 12:36:17 +03001596 intel_set_memory_cxsr(dev_priv, false);
Chris Wilson52bd02d2012-12-07 10:43:24 +00001597 plane_sr = cursor_sr = 0;
1598 }
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001599
Ville Syrjäläa5043452014-06-28 02:04:18 +03001600 DRM_DEBUG_KMS("Setting FIFO watermarks - A: plane=%d, cursor=%d, "
1601 "B: plane=%d, cursor=%d, SR: plane=%d, cursor=%d\n",
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001602 planea_wm, cursora_wm,
1603 planeb_wm, cursorb_wm,
1604 plane_sr, cursor_sr);
1605
1606 I915_WRITE(DSPFW1,
1607 (plane_sr << DSPFW_SR_SHIFT) |
1608 (cursorb_wm << DSPFW_CURSORB_SHIFT) |
1609 (planeb_wm << DSPFW_PLANEB_SHIFT) |
Ville Syrjälä0a560672014-06-11 16:51:18 +03001610 (planea_wm << DSPFW_PLANEA_SHIFT));
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001611 I915_WRITE(DSPFW2,
Chris Wilson8c919b22012-12-04 16:33:19 +00001612 (I915_READ(DSPFW2) & ~DSPFW_CURSORA_MASK) |
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001613 (cursora_wm << DSPFW_CURSORA_SHIFT));
1614 /* HPLL off in SR has some issues on G4x... disable it */
1615 I915_WRITE(DSPFW3,
Chris Wilson8c919b22012-12-04 16:33:19 +00001616 (I915_READ(DSPFW3) & ~(DSPFW_HPLL_SR_EN | DSPFW_CURSOR_SR_MASK)) |
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001617 (cursor_sr << DSPFW_CURSOR_SR_SHIFT));
Imre Deak98584252014-06-13 14:54:20 +03001618
1619 if (cxsr_enabled)
1620 intel_set_memory_cxsr(dev_priv, true);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001621}
1622
Ville Syrjälä46ba6142013-09-10 11:40:40 +03001623static void i965_update_wm(struct drm_crtc *unused_crtc)
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001624{
Ville Syrjälä46ba6142013-09-10 11:40:40 +03001625 struct drm_device *dev = unused_crtc->dev;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001626 struct drm_i915_private *dev_priv = dev->dev_private;
1627 struct drm_crtc *crtc;
1628 int srwm = 1;
1629 int cursor_sr = 16;
Imre Deak98584252014-06-13 14:54:20 +03001630 bool cxsr_enabled;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001631
1632 /* Calc sr entries for one plane configs */
1633 crtc = single_enabled_crtc(dev);
1634 if (crtc) {
1635 /* self-refresh has much higher latency */
1636 static const int sr_latency_ns = 12000;
Ville Syrjälä4fe85902013-09-04 18:25:22 +03001637 const struct drm_display_mode *adjusted_mode =
1638 &to_intel_crtc(crtc)->config.adjusted_mode;
Damien Lespiau241bfc32013-09-25 16:45:37 +01001639 int clock = adjusted_mode->crtc_clock;
Jesse Barnesfec8cba2013-11-27 11:10:26 -08001640 int htotal = adjusted_mode->crtc_htotal;
Ville Syrjälä37327ab2013-09-04 18:25:28 +03001641 int hdisplay = to_intel_crtc(crtc)->config.pipe_src_w;
Matt Roperf4510a22014-04-01 15:22:40 -07001642 int pixel_size = crtc->primary->fb->bits_per_pixel / 8;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001643 unsigned long line_time_us;
1644 int entries;
1645
Ville Syrjälä922044c2014-02-14 14:18:57 +02001646 line_time_us = max(htotal * 1000 / clock, 1);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001647
1648 /* Use ns/us then divide to preserve precision */
1649 entries = (((sr_latency_ns / line_time_us) + 1000) / 1000) *
1650 pixel_size * hdisplay;
1651 entries = DIV_ROUND_UP(entries, I915_FIFO_LINE_SIZE);
1652 srwm = I965_FIFO_SIZE - entries;
1653 if (srwm < 0)
1654 srwm = 1;
1655 srwm &= 0x1ff;
1656 DRM_DEBUG_KMS("self-refresh entries: %d, wm: %d\n",
1657 entries, srwm);
1658
1659 entries = (((sr_latency_ns / line_time_us) + 1000) / 1000) *
Chris Wilson7bb836d2014-03-26 12:38:14 +00001660 pixel_size * to_intel_crtc(crtc)->cursor_width;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001661 entries = DIV_ROUND_UP(entries,
1662 i965_cursor_wm_info.cacheline_size);
1663 cursor_sr = i965_cursor_wm_info.fifo_size -
1664 (entries + i965_cursor_wm_info.guard_size);
1665
1666 if (cursor_sr > i965_cursor_wm_info.max_wm)
1667 cursor_sr = i965_cursor_wm_info.max_wm;
1668
1669 DRM_DEBUG_KMS("self-refresh watermark: display plane %d "
1670 "cursor %d\n", srwm, cursor_sr);
1671
Imre Deak98584252014-06-13 14:54:20 +03001672 cxsr_enabled = true;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001673 } else {
Imre Deak98584252014-06-13 14:54:20 +03001674 cxsr_enabled = false;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001675 /* Turn off self refresh if both pipes are enabled */
Imre Deak5209b1f2014-07-01 12:36:17 +03001676 intel_set_memory_cxsr(dev_priv, false);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001677 }
1678
1679 DRM_DEBUG_KMS("Setting FIFO watermarks - A: 8, B: 8, C: 8, SR %d\n",
1680 srwm);
1681
1682 /* 965 has limitations... */
1683 I915_WRITE(DSPFW1, (srwm << DSPFW_SR_SHIFT) |
Ville Syrjälä0a560672014-06-11 16:51:18 +03001684 (8 << DSPFW_CURSORB_SHIFT) |
1685 (8 << DSPFW_PLANEB_SHIFT) |
1686 (8 << DSPFW_PLANEA_SHIFT));
1687 I915_WRITE(DSPFW2, (8 << DSPFW_CURSORA_SHIFT) |
1688 (8 << DSPFW_PLANEC_SHIFT_OLD));
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001689 /* update cursor SR watermark */
1690 I915_WRITE(DSPFW3, (cursor_sr << DSPFW_CURSOR_SR_SHIFT));
Imre Deak98584252014-06-13 14:54:20 +03001691
1692 if (cxsr_enabled)
1693 intel_set_memory_cxsr(dev_priv, true);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001694}
1695
Ville Syrjälä46ba6142013-09-10 11:40:40 +03001696static void i9xx_update_wm(struct drm_crtc *unused_crtc)
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001697{
Ville Syrjälä46ba6142013-09-10 11:40:40 +03001698 struct drm_device *dev = unused_crtc->dev;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001699 struct drm_i915_private *dev_priv = dev->dev_private;
1700 const struct intel_watermark_params *wm_info;
1701 uint32_t fwater_lo;
1702 uint32_t fwater_hi;
1703 int cwm, srwm = 1;
1704 int fifo_size;
1705 int planea_wm, planeb_wm;
1706 struct drm_crtc *crtc, *enabled = NULL;
1707
1708 if (IS_I945GM(dev))
1709 wm_info = &i945_wm_info;
1710 else if (!IS_GEN2(dev))
1711 wm_info = &i915_wm_info;
1712 else
Ville Syrjälä9d539102014-08-15 01:21:53 +03001713 wm_info = &i830_a_wm_info;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001714
1715 fifo_size = dev_priv->display.get_fifo_size(dev, 0);
1716 crtc = intel_get_crtc_for_plane(dev, 0);
Chris Wilson3490ea52013-01-07 10:11:40 +00001717 if (intel_crtc_active(crtc)) {
Damien Lespiau241bfc32013-09-25 16:45:37 +01001718 const struct drm_display_mode *adjusted_mode;
Matt Roperf4510a22014-04-01 15:22:40 -07001719 int cpp = crtc->primary->fb->bits_per_pixel / 8;
Chris Wilsonb9e0bda2012-10-22 12:32:15 +01001720 if (IS_GEN2(dev))
1721 cpp = 4;
1722
Damien Lespiau241bfc32013-09-25 16:45:37 +01001723 adjusted_mode = &to_intel_crtc(crtc)->config.adjusted_mode;
1724 planea_wm = intel_calculate_wm(adjusted_mode->crtc_clock,
Chris Wilsonb9e0bda2012-10-22 12:32:15 +01001725 wm_info, fifo_size, cpp,
Chris Wilson5aef6002014-09-03 11:56:07 +01001726 pessimal_latency_ns);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001727 enabled = crtc;
Ville Syrjälä9d539102014-08-15 01:21:53 +03001728 } else {
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001729 planea_wm = fifo_size - wm_info->guard_size;
Ville Syrjälä9d539102014-08-15 01:21:53 +03001730 if (planea_wm > (long)wm_info->max_wm)
1731 planea_wm = wm_info->max_wm;
1732 }
1733
1734 if (IS_GEN2(dev))
1735 wm_info = &i830_bc_wm_info;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001736
1737 fifo_size = dev_priv->display.get_fifo_size(dev, 1);
1738 crtc = intel_get_crtc_for_plane(dev, 1);
Chris Wilson3490ea52013-01-07 10:11:40 +00001739 if (intel_crtc_active(crtc)) {
Damien Lespiau241bfc32013-09-25 16:45:37 +01001740 const struct drm_display_mode *adjusted_mode;
Matt Roperf4510a22014-04-01 15:22:40 -07001741 int cpp = crtc->primary->fb->bits_per_pixel / 8;
Chris Wilsonb9e0bda2012-10-22 12:32:15 +01001742 if (IS_GEN2(dev))
1743 cpp = 4;
1744
Damien Lespiau241bfc32013-09-25 16:45:37 +01001745 adjusted_mode = &to_intel_crtc(crtc)->config.adjusted_mode;
1746 planeb_wm = intel_calculate_wm(adjusted_mode->crtc_clock,
Chris Wilsonb9e0bda2012-10-22 12:32:15 +01001747 wm_info, fifo_size, cpp,
Chris Wilson5aef6002014-09-03 11:56:07 +01001748 pessimal_latency_ns);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001749 if (enabled == NULL)
1750 enabled = crtc;
1751 else
1752 enabled = NULL;
Ville Syrjälä9d539102014-08-15 01:21:53 +03001753 } else {
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001754 planeb_wm = fifo_size - wm_info->guard_size;
Ville Syrjälä9d539102014-08-15 01:21:53 +03001755 if (planeb_wm > (long)wm_info->max_wm)
1756 planeb_wm = wm_info->max_wm;
1757 }
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001758
1759 DRM_DEBUG_KMS("FIFO watermarks - A: %d, B: %d\n", planea_wm, planeb_wm);
1760
Daniel Vetter2ab1bc92014-04-07 08:54:21 +02001761 if (IS_I915GM(dev) && enabled) {
Matt Roper2ff8fde2014-07-08 07:50:07 -07001762 struct drm_i915_gem_object *obj;
Daniel Vetter2ab1bc92014-04-07 08:54:21 +02001763
Matt Roper2ff8fde2014-07-08 07:50:07 -07001764 obj = intel_fb_obj(enabled->primary->fb);
Daniel Vetter2ab1bc92014-04-07 08:54:21 +02001765
1766 /* self-refresh seems busted with untiled */
Matt Roper2ff8fde2014-07-08 07:50:07 -07001767 if (obj->tiling_mode == I915_TILING_NONE)
Daniel Vetter2ab1bc92014-04-07 08:54:21 +02001768 enabled = NULL;
1769 }
1770
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001771 /*
1772 * Overlay gets an aggressive default since video jitter is bad.
1773 */
1774 cwm = 2;
1775
1776 /* Play safe and disable self-refresh before adjusting watermarks. */
Imre Deak5209b1f2014-07-01 12:36:17 +03001777 intel_set_memory_cxsr(dev_priv, false);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001778
1779 /* Calc sr entries for one plane configs */
1780 if (HAS_FW_BLC(dev) && enabled) {
1781 /* self-refresh has much higher latency */
1782 static const int sr_latency_ns = 6000;
Ville Syrjälä4fe85902013-09-04 18:25:22 +03001783 const struct drm_display_mode *adjusted_mode =
1784 &to_intel_crtc(enabled)->config.adjusted_mode;
Damien Lespiau241bfc32013-09-25 16:45:37 +01001785 int clock = adjusted_mode->crtc_clock;
Jesse Barnesfec8cba2013-11-27 11:10:26 -08001786 int htotal = adjusted_mode->crtc_htotal;
Daniel Vetterf727b492013-11-20 15:02:10 +01001787 int hdisplay = to_intel_crtc(enabled)->config.pipe_src_w;
Matt Roperf4510a22014-04-01 15:22:40 -07001788 int pixel_size = enabled->primary->fb->bits_per_pixel / 8;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001789 unsigned long line_time_us;
1790 int entries;
1791
Ville Syrjälä922044c2014-02-14 14:18:57 +02001792 line_time_us = max(htotal * 1000 / clock, 1);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001793
1794 /* Use ns/us then divide to preserve precision */
1795 entries = (((sr_latency_ns / line_time_us) + 1000) / 1000) *
1796 pixel_size * hdisplay;
1797 entries = DIV_ROUND_UP(entries, wm_info->cacheline_size);
1798 DRM_DEBUG_KMS("self-refresh entries: %d\n", entries);
1799 srwm = wm_info->fifo_size - entries;
1800 if (srwm < 0)
1801 srwm = 1;
1802
1803 if (IS_I945G(dev) || IS_I945GM(dev))
1804 I915_WRITE(FW_BLC_SELF,
1805 FW_BLC_SELF_FIFO_MASK | (srwm & 0xff));
1806 else if (IS_I915GM(dev))
1807 I915_WRITE(FW_BLC_SELF, srwm & 0x3f);
1808 }
1809
1810 DRM_DEBUG_KMS("Setting FIFO watermarks - A: %d, B: %d, C: %d, SR %d\n",
1811 planea_wm, planeb_wm, cwm, srwm);
1812
1813 fwater_lo = ((planeb_wm & 0x3f) << 16) | (planea_wm & 0x3f);
1814 fwater_hi = (cwm & 0x1f);
1815
1816 /* Set request length to 8 cachelines per fetch */
1817 fwater_lo = fwater_lo | (1 << 24) | (1 << 8);
1818 fwater_hi = fwater_hi | (1 << 8);
1819
1820 I915_WRITE(FW_BLC, fwater_lo);
1821 I915_WRITE(FW_BLC2, fwater_hi);
1822
Imre Deak5209b1f2014-07-01 12:36:17 +03001823 if (enabled)
1824 intel_set_memory_cxsr(dev_priv, true);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001825}
1826
Daniel Vetterfeb56b92013-12-14 20:38:30 -02001827static void i845_update_wm(struct drm_crtc *unused_crtc)
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001828{
Ville Syrjälä46ba6142013-09-10 11:40:40 +03001829 struct drm_device *dev = unused_crtc->dev;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001830 struct drm_i915_private *dev_priv = dev->dev_private;
1831 struct drm_crtc *crtc;
Damien Lespiau241bfc32013-09-25 16:45:37 +01001832 const struct drm_display_mode *adjusted_mode;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001833 uint32_t fwater_lo;
1834 int planea_wm;
1835
1836 crtc = single_enabled_crtc(dev);
1837 if (crtc == NULL)
1838 return;
1839
Damien Lespiau241bfc32013-09-25 16:45:37 +01001840 adjusted_mode = &to_intel_crtc(crtc)->config.adjusted_mode;
1841 planea_wm = intel_calculate_wm(adjusted_mode->crtc_clock,
Daniel Vetterfeb56b92013-12-14 20:38:30 -02001842 &i845_wm_info,
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001843 dev_priv->display.get_fifo_size(dev, 0),
Chris Wilson5aef6002014-09-03 11:56:07 +01001844 4, pessimal_latency_ns);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001845 fwater_lo = I915_READ(FW_BLC) & ~0xfff;
1846 fwater_lo |= (3<<8) | planea_wm;
1847
1848 DRM_DEBUG_KMS("Setting FIFO watermarks - A: %d\n", planea_wm);
1849
1850 I915_WRITE(FW_BLC, fwater_lo);
1851}
1852
Ville Syrjälä36587292013-07-05 11:57:16 +03001853static uint32_t ilk_pipe_pixel_rate(struct drm_device *dev,
1854 struct drm_crtc *crtc)
Paulo Zanoni801bcff2013-05-31 10:08:35 -03001855{
1856 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Chris Wilsonfd4daa92013-08-27 17:04:17 +01001857 uint32_t pixel_rate;
Paulo Zanoni801bcff2013-05-31 10:08:35 -03001858
Damien Lespiau241bfc32013-09-25 16:45:37 +01001859 pixel_rate = intel_crtc->config.adjusted_mode.crtc_clock;
Paulo Zanoni801bcff2013-05-31 10:08:35 -03001860
1861 /* We only use IF-ID interlacing. If we ever use PF-ID we'll need to
1862 * adjust the pixel_rate here. */
1863
Chris Wilsonfd4daa92013-08-27 17:04:17 +01001864 if (intel_crtc->config.pch_pfit.enabled) {
Paulo Zanoni801bcff2013-05-31 10:08:35 -03001865 uint64_t pipe_w, pipe_h, pfit_w, pfit_h;
Chris Wilsonfd4daa92013-08-27 17:04:17 +01001866 uint32_t pfit_size = intel_crtc->config.pch_pfit.size;
Paulo Zanoni801bcff2013-05-31 10:08:35 -03001867
Ville Syrjälä37327ab2013-09-04 18:25:28 +03001868 pipe_w = intel_crtc->config.pipe_src_w;
1869 pipe_h = intel_crtc->config.pipe_src_h;
Paulo Zanoni801bcff2013-05-31 10:08:35 -03001870 pfit_w = (pfit_size >> 16) & 0xFFFF;
1871 pfit_h = pfit_size & 0xFFFF;
1872 if (pipe_w < pfit_w)
1873 pipe_w = pfit_w;
1874 if (pipe_h < pfit_h)
1875 pipe_h = pfit_h;
1876
1877 pixel_rate = div_u64((uint64_t) pixel_rate * pipe_w * pipe_h,
1878 pfit_w * pfit_h);
1879 }
1880
1881 return pixel_rate;
1882}
1883
Ville Syrjälä37126462013-08-01 16:18:55 +03001884/* latency must be in 0.1us units. */
Ville Syrjälä23297042013-07-05 11:57:17 +03001885static uint32_t ilk_wm_method1(uint32_t pixel_rate, uint8_t bytes_per_pixel,
Paulo Zanoni801bcff2013-05-31 10:08:35 -03001886 uint32_t latency)
1887{
1888 uint64_t ret;
1889
Ville Syrjälä3312ba62013-08-01 16:18:53 +03001890 if (WARN(latency == 0, "Latency value missing\n"))
1891 return UINT_MAX;
1892
Paulo Zanoni801bcff2013-05-31 10:08:35 -03001893 ret = (uint64_t) pixel_rate * bytes_per_pixel * latency;
1894 ret = DIV_ROUND_UP_ULL(ret, 64 * 10000) + 2;
1895
1896 return ret;
1897}
1898
Ville Syrjälä37126462013-08-01 16:18:55 +03001899/* latency must be in 0.1us units. */
Ville Syrjälä23297042013-07-05 11:57:17 +03001900static uint32_t ilk_wm_method2(uint32_t pixel_rate, uint32_t pipe_htotal,
Paulo Zanoni801bcff2013-05-31 10:08:35 -03001901 uint32_t horiz_pixels, uint8_t bytes_per_pixel,
1902 uint32_t latency)
1903{
1904 uint32_t ret;
1905
Ville Syrjälä3312ba62013-08-01 16:18:53 +03001906 if (WARN(latency == 0, "Latency value missing\n"))
1907 return UINT_MAX;
1908
Paulo Zanoni801bcff2013-05-31 10:08:35 -03001909 ret = (latency * pixel_rate) / (pipe_htotal * 10000);
1910 ret = (ret + 1) * horiz_pixels * bytes_per_pixel;
1911 ret = DIV_ROUND_UP(ret, 64) + 2;
1912 return ret;
1913}
1914
Ville Syrjälä23297042013-07-05 11:57:17 +03001915static uint32_t ilk_wm_fbc(uint32_t pri_val, uint32_t horiz_pixels,
Paulo Zanonicca32e92013-05-31 11:45:06 -03001916 uint8_t bytes_per_pixel)
1917{
1918 return DIV_ROUND_UP(pri_val * 64, horiz_pixels * bytes_per_pixel) + 2;
1919}
1920
Imre Deak820c1982013-12-17 14:46:36 +02001921struct ilk_pipe_wm_parameters {
Paulo Zanoni801bcff2013-05-31 10:08:35 -03001922 bool active;
Paulo Zanoni801bcff2013-05-31 10:08:35 -03001923 uint32_t pipe_htotal;
1924 uint32_t pixel_rate;
Ville Syrjäläc35426d2013-08-07 13:29:50 +03001925 struct intel_plane_wm_parameters pri;
1926 struct intel_plane_wm_parameters spr;
1927 struct intel_plane_wm_parameters cur;
Paulo Zanoni801bcff2013-05-31 10:08:35 -03001928};
1929
Imre Deak820c1982013-12-17 14:46:36 +02001930struct ilk_wm_maximums {
Paulo Zanonicca32e92013-05-31 11:45:06 -03001931 uint16_t pri;
1932 uint16_t spr;
1933 uint16_t cur;
1934 uint16_t fbc;
1935};
1936
Ville Syrjälä240264f2013-08-07 13:29:12 +03001937/* used in computing the new watermarks state */
1938struct intel_wm_config {
1939 unsigned int num_pipes_active;
1940 bool sprites_enabled;
1941 bool sprites_scaled;
Ville Syrjälä240264f2013-08-07 13:29:12 +03001942};
1943
Ville Syrjälä37126462013-08-01 16:18:55 +03001944/*
1945 * For both WM_PIPE and WM_LP.
1946 * mem_value must be in 0.1us units.
1947 */
Imre Deak820c1982013-12-17 14:46:36 +02001948static uint32_t ilk_compute_pri_wm(const struct ilk_pipe_wm_parameters *params,
Paulo Zanonicca32e92013-05-31 11:45:06 -03001949 uint32_t mem_value,
1950 bool is_lp)
Paulo Zanoni801bcff2013-05-31 10:08:35 -03001951{
Paulo Zanonicca32e92013-05-31 11:45:06 -03001952 uint32_t method1, method2;
1953
Ville Syrjäläc35426d2013-08-07 13:29:50 +03001954 if (!params->active || !params->pri.enabled)
Paulo Zanoni801bcff2013-05-31 10:08:35 -03001955 return 0;
1956
Ville Syrjälä23297042013-07-05 11:57:17 +03001957 method1 = ilk_wm_method1(params->pixel_rate,
Ville Syrjäläc35426d2013-08-07 13:29:50 +03001958 params->pri.bytes_per_pixel,
Paulo Zanonicca32e92013-05-31 11:45:06 -03001959 mem_value);
1960
1961 if (!is_lp)
1962 return method1;
1963
Ville Syrjälä23297042013-07-05 11:57:17 +03001964 method2 = ilk_wm_method2(params->pixel_rate,
Paulo Zanonicca32e92013-05-31 11:45:06 -03001965 params->pipe_htotal,
Ville Syrjäläc35426d2013-08-07 13:29:50 +03001966 params->pri.horiz_pixels,
1967 params->pri.bytes_per_pixel,
Paulo Zanonicca32e92013-05-31 11:45:06 -03001968 mem_value);
1969
1970 return min(method1, method2);
Paulo Zanoni801bcff2013-05-31 10:08:35 -03001971}
1972
Ville Syrjälä37126462013-08-01 16:18:55 +03001973/*
1974 * For both WM_PIPE and WM_LP.
1975 * mem_value must be in 0.1us units.
1976 */
Imre Deak820c1982013-12-17 14:46:36 +02001977static uint32_t ilk_compute_spr_wm(const struct ilk_pipe_wm_parameters *params,
Paulo Zanoni801bcff2013-05-31 10:08:35 -03001978 uint32_t mem_value)
1979{
1980 uint32_t method1, method2;
1981
Ville Syrjäläc35426d2013-08-07 13:29:50 +03001982 if (!params->active || !params->spr.enabled)
Paulo Zanoni801bcff2013-05-31 10:08:35 -03001983 return 0;
1984
Ville Syrjälä23297042013-07-05 11:57:17 +03001985 method1 = ilk_wm_method1(params->pixel_rate,
Ville Syrjäläc35426d2013-08-07 13:29:50 +03001986 params->spr.bytes_per_pixel,
Paulo Zanoni801bcff2013-05-31 10:08:35 -03001987 mem_value);
Ville Syrjälä23297042013-07-05 11:57:17 +03001988 method2 = ilk_wm_method2(params->pixel_rate,
Paulo Zanoni801bcff2013-05-31 10:08:35 -03001989 params->pipe_htotal,
Ville Syrjäläc35426d2013-08-07 13:29:50 +03001990 params->spr.horiz_pixels,
1991 params->spr.bytes_per_pixel,
Paulo Zanoni801bcff2013-05-31 10:08:35 -03001992 mem_value);
1993 return min(method1, method2);
1994}
1995
Ville Syrjälä37126462013-08-01 16:18:55 +03001996/*
1997 * For both WM_PIPE and WM_LP.
1998 * mem_value must be in 0.1us units.
1999 */
Imre Deak820c1982013-12-17 14:46:36 +02002000static uint32_t ilk_compute_cur_wm(const struct ilk_pipe_wm_parameters *params,
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002001 uint32_t mem_value)
2002{
Ville Syrjäläc35426d2013-08-07 13:29:50 +03002003 if (!params->active || !params->cur.enabled)
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002004 return 0;
2005
Ville Syrjälä23297042013-07-05 11:57:17 +03002006 return ilk_wm_method2(params->pixel_rate,
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002007 params->pipe_htotal,
Ville Syrjäläc35426d2013-08-07 13:29:50 +03002008 params->cur.horiz_pixels,
2009 params->cur.bytes_per_pixel,
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002010 mem_value);
2011}
2012
Paulo Zanonicca32e92013-05-31 11:45:06 -03002013/* Only for WM_LP. */
Imre Deak820c1982013-12-17 14:46:36 +02002014static uint32_t ilk_compute_fbc_wm(const struct ilk_pipe_wm_parameters *params,
Ville Syrjälä1fda9882013-07-05 11:57:19 +03002015 uint32_t pri_val)
Paulo Zanonicca32e92013-05-31 11:45:06 -03002016{
Ville Syrjäläc35426d2013-08-07 13:29:50 +03002017 if (!params->active || !params->pri.enabled)
Paulo Zanonicca32e92013-05-31 11:45:06 -03002018 return 0;
2019
Ville Syrjälä23297042013-07-05 11:57:17 +03002020 return ilk_wm_fbc(pri_val,
Ville Syrjäläc35426d2013-08-07 13:29:50 +03002021 params->pri.horiz_pixels,
2022 params->pri.bytes_per_pixel);
Paulo Zanonicca32e92013-05-31 11:45:06 -03002023}
2024
Ville Syrjälä158ae642013-08-07 13:28:19 +03002025static unsigned int ilk_display_fifo_size(const struct drm_device *dev)
2026{
Ville Syrjälä416f4722013-11-02 21:07:46 -07002027 if (INTEL_INFO(dev)->gen >= 8)
2028 return 3072;
2029 else if (INTEL_INFO(dev)->gen >= 7)
Ville Syrjälä158ae642013-08-07 13:28:19 +03002030 return 768;
2031 else
2032 return 512;
2033}
2034
Ville Syrjälä4e975082014-03-07 18:32:11 +02002035static unsigned int ilk_plane_wm_reg_max(const struct drm_device *dev,
2036 int level, bool is_sprite)
2037{
2038 if (INTEL_INFO(dev)->gen >= 8)
2039 /* BDW primary/sprite plane watermarks */
2040 return level == 0 ? 255 : 2047;
2041 else if (INTEL_INFO(dev)->gen >= 7)
2042 /* IVB/HSW primary/sprite plane watermarks */
2043 return level == 0 ? 127 : 1023;
2044 else if (!is_sprite)
2045 /* ILK/SNB primary plane watermarks */
2046 return level == 0 ? 127 : 511;
2047 else
2048 /* ILK/SNB sprite plane watermarks */
2049 return level == 0 ? 63 : 255;
2050}
2051
2052static unsigned int ilk_cursor_wm_reg_max(const struct drm_device *dev,
2053 int level)
2054{
2055 if (INTEL_INFO(dev)->gen >= 7)
2056 return level == 0 ? 63 : 255;
2057 else
2058 return level == 0 ? 31 : 63;
2059}
2060
2061static unsigned int ilk_fbc_wm_reg_max(const struct drm_device *dev)
2062{
2063 if (INTEL_INFO(dev)->gen >= 8)
2064 return 31;
2065 else
2066 return 15;
2067}
2068
Ville Syrjälä158ae642013-08-07 13:28:19 +03002069/* Calculate the maximum primary/sprite plane watermark */
2070static unsigned int ilk_plane_wm_max(const struct drm_device *dev,
2071 int level,
Ville Syrjälä240264f2013-08-07 13:29:12 +03002072 const struct intel_wm_config *config,
Ville Syrjälä158ae642013-08-07 13:28:19 +03002073 enum intel_ddb_partitioning ddb_partitioning,
2074 bool is_sprite)
2075{
2076 unsigned int fifo_size = ilk_display_fifo_size(dev);
Ville Syrjälä158ae642013-08-07 13:28:19 +03002077
2078 /* if sprites aren't enabled, sprites get nothing */
Ville Syrjälä240264f2013-08-07 13:29:12 +03002079 if (is_sprite && !config->sprites_enabled)
Ville Syrjälä158ae642013-08-07 13:28:19 +03002080 return 0;
2081
2082 /* HSW allows LP1+ watermarks even with multiple pipes */
Ville Syrjälä240264f2013-08-07 13:29:12 +03002083 if (level == 0 || config->num_pipes_active > 1) {
Ville Syrjälä158ae642013-08-07 13:28:19 +03002084 fifo_size /= INTEL_INFO(dev)->num_pipes;
2085
2086 /*
2087 * For some reason the non self refresh
2088 * FIFO size is only half of the self
2089 * refresh FIFO size on ILK/SNB.
2090 */
2091 if (INTEL_INFO(dev)->gen <= 6)
2092 fifo_size /= 2;
2093 }
2094
Ville Syrjälä240264f2013-08-07 13:29:12 +03002095 if (config->sprites_enabled) {
Ville Syrjälä158ae642013-08-07 13:28:19 +03002096 /* level 0 is always calculated with 1:1 split */
2097 if (level > 0 && ddb_partitioning == INTEL_DDB_PART_5_6) {
2098 if (is_sprite)
2099 fifo_size *= 5;
2100 fifo_size /= 6;
2101 } else {
2102 fifo_size /= 2;
2103 }
2104 }
2105
2106 /* clamp to max that the registers can hold */
Ville Syrjälä4e975082014-03-07 18:32:11 +02002107 return min(fifo_size, ilk_plane_wm_reg_max(dev, level, is_sprite));
Ville Syrjälä158ae642013-08-07 13:28:19 +03002108}
2109
2110/* Calculate the maximum cursor plane watermark */
2111static unsigned int ilk_cursor_wm_max(const struct drm_device *dev,
Ville Syrjälä240264f2013-08-07 13:29:12 +03002112 int level,
2113 const struct intel_wm_config *config)
Ville Syrjälä158ae642013-08-07 13:28:19 +03002114{
2115 /* HSW LP1+ watermarks w/ multiple pipes */
Ville Syrjälä240264f2013-08-07 13:29:12 +03002116 if (level > 0 && config->num_pipes_active > 1)
Ville Syrjälä158ae642013-08-07 13:28:19 +03002117 return 64;
2118
2119 /* otherwise just report max that registers can hold */
Ville Syrjälä4e975082014-03-07 18:32:11 +02002120 return ilk_cursor_wm_reg_max(dev, level);
Ville Syrjälä158ae642013-08-07 13:28:19 +03002121}
2122
Damien Lespiaud34ff9c2014-01-06 19:17:23 +00002123static void ilk_compute_wm_maximums(const struct drm_device *dev,
Ville Syrjälä34982fe2013-10-09 19:18:09 +03002124 int level,
2125 const struct intel_wm_config *config,
2126 enum intel_ddb_partitioning ddb_partitioning,
Imre Deak820c1982013-12-17 14:46:36 +02002127 struct ilk_wm_maximums *max)
Ville Syrjälä158ae642013-08-07 13:28:19 +03002128{
Ville Syrjälä240264f2013-08-07 13:29:12 +03002129 max->pri = ilk_plane_wm_max(dev, level, config, ddb_partitioning, false);
2130 max->spr = ilk_plane_wm_max(dev, level, config, ddb_partitioning, true);
2131 max->cur = ilk_cursor_wm_max(dev, level, config);
Ville Syrjälä4e975082014-03-07 18:32:11 +02002132 max->fbc = ilk_fbc_wm_reg_max(dev);
Ville Syrjälä158ae642013-08-07 13:28:19 +03002133}
2134
Ville Syrjäläa3cb4042014-04-28 15:44:56 +03002135static void ilk_compute_wm_reg_maximums(struct drm_device *dev,
2136 int level,
2137 struct ilk_wm_maximums *max)
2138{
2139 max->pri = ilk_plane_wm_reg_max(dev, level, false);
2140 max->spr = ilk_plane_wm_reg_max(dev, level, true);
2141 max->cur = ilk_cursor_wm_reg_max(dev, level);
2142 max->fbc = ilk_fbc_wm_reg_max(dev);
2143}
2144
Ville Syrjäläd9395652013-10-09 19:18:10 +03002145static bool ilk_validate_wm_level(int level,
Imre Deak820c1982013-12-17 14:46:36 +02002146 const struct ilk_wm_maximums *max,
Ville Syrjäläd9395652013-10-09 19:18:10 +03002147 struct intel_wm_level *result)
Ville Syrjäläa9786a12013-08-07 13:24:47 +03002148{
2149 bool ret;
2150
2151 /* already determined to be invalid? */
2152 if (!result->enable)
2153 return false;
2154
2155 result->enable = result->pri_val <= max->pri &&
2156 result->spr_val <= max->spr &&
2157 result->cur_val <= max->cur;
2158
2159 ret = result->enable;
2160
2161 /*
2162 * HACK until we can pre-compute everything,
2163 * and thus fail gracefully if LP0 watermarks
2164 * are exceeded...
2165 */
2166 if (level == 0 && !result->enable) {
2167 if (result->pri_val > max->pri)
2168 DRM_DEBUG_KMS("Primary WM%d too large %u (max %u)\n",
2169 level, result->pri_val, max->pri);
2170 if (result->spr_val > max->spr)
2171 DRM_DEBUG_KMS("Sprite WM%d too large %u (max %u)\n",
2172 level, result->spr_val, max->spr);
2173 if (result->cur_val > max->cur)
2174 DRM_DEBUG_KMS("Cursor WM%d too large %u (max %u)\n",
2175 level, result->cur_val, max->cur);
2176
2177 result->pri_val = min_t(uint32_t, result->pri_val, max->pri);
2178 result->spr_val = min_t(uint32_t, result->spr_val, max->spr);
2179 result->cur_val = min_t(uint32_t, result->cur_val, max->cur);
2180 result->enable = true;
2181 }
2182
Ville Syrjäläa9786a12013-08-07 13:24:47 +03002183 return ret;
2184}
2185
Damien Lespiaud34ff9c2014-01-06 19:17:23 +00002186static void ilk_compute_wm_level(const struct drm_i915_private *dev_priv,
Ville Syrjälä6f5ddd12013-08-06 22:24:02 +03002187 int level,
Imre Deak820c1982013-12-17 14:46:36 +02002188 const struct ilk_pipe_wm_parameters *p,
Ville Syrjälä1fd527c2013-08-06 22:24:05 +03002189 struct intel_wm_level *result)
Ville Syrjälä6f5ddd12013-08-06 22:24:02 +03002190{
2191 uint16_t pri_latency = dev_priv->wm.pri_latency[level];
2192 uint16_t spr_latency = dev_priv->wm.spr_latency[level];
2193 uint16_t cur_latency = dev_priv->wm.cur_latency[level];
2194
2195 /* WM1+ latency values stored in 0.5us units */
2196 if (level > 0) {
2197 pri_latency *= 5;
2198 spr_latency *= 5;
2199 cur_latency *= 5;
2200 }
2201
2202 result->pri_val = ilk_compute_pri_wm(p, pri_latency, level);
2203 result->spr_val = ilk_compute_spr_wm(p, spr_latency);
2204 result->cur_val = ilk_compute_cur_wm(p, cur_latency);
2205 result->fbc_val = ilk_compute_fbc_wm(p, result->pri_val);
2206 result->enable = true;
2207}
2208
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002209static uint32_t
2210hsw_compute_linetime_wm(struct drm_device *dev, struct drm_crtc *crtc)
Eugeni Dodonov1f8eeab2012-05-09 15:37:24 -03002211{
2212 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanoni1011d8c2013-05-09 16:55:50 -03002213 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Paulo Zanoni1011d8c2013-05-09 16:55:50 -03002214 struct drm_display_mode *mode = &intel_crtc->config.adjusted_mode;
Paulo Zanoni85a02de2013-05-03 17:23:43 -03002215 u32 linetime, ips_linetime;
Eugeni Dodonov1f8eeab2012-05-09 15:37:24 -03002216
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002217 if (!intel_crtc_active(crtc))
2218 return 0;
Paulo Zanoni1011d8c2013-05-09 16:55:50 -03002219
Eugeni Dodonov1f8eeab2012-05-09 15:37:24 -03002220 /* The WM are computed with base on how long it takes to fill a single
2221 * row at the given clock rate, multiplied by 8.
2222 * */
Jesse Barnesfec8cba2013-11-27 11:10:26 -08002223 linetime = DIV_ROUND_CLOSEST(mode->crtc_htotal * 1000 * 8,
2224 mode->crtc_clock);
2225 ips_linetime = DIV_ROUND_CLOSEST(mode->crtc_htotal * 1000 * 8,
Paulo Zanoni85a02de2013-05-03 17:23:43 -03002226 intel_ddi_get_cdclk_freq(dev_priv));
Eugeni Dodonov1f8eeab2012-05-09 15:37:24 -03002227
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002228 return PIPE_WM_LINETIME_IPS_LINETIME(ips_linetime) |
2229 PIPE_WM_LINETIME_TIME(linetime);
Eugeni Dodonov1f8eeab2012-05-09 15:37:24 -03002230}
2231
Ville Syrjälä12b134d2013-07-05 11:57:21 +03002232static void intel_read_wm_latency(struct drm_device *dev, uint16_t wm[5])
2233{
2234 struct drm_i915_private *dev_priv = dev->dev_private;
2235
Ville Syrjäläa42a5712014-01-07 16:14:08 +02002236 if (IS_HASWELL(dev) || IS_BROADWELL(dev)) {
Ville Syrjälä12b134d2013-07-05 11:57:21 +03002237 uint64_t sskpd = I915_READ64(MCH_SSKPD);
2238
2239 wm[0] = (sskpd >> 56) & 0xFF;
2240 if (wm[0] == 0)
2241 wm[0] = sskpd & 0xF;
Ville Syrjäläe5d50192013-07-05 11:57:22 +03002242 wm[1] = (sskpd >> 4) & 0xFF;
2243 wm[2] = (sskpd >> 12) & 0xFF;
2244 wm[3] = (sskpd >> 20) & 0x1FF;
2245 wm[4] = (sskpd >> 32) & 0x1FF;
Ville Syrjälä63cf9a12013-07-05 11:57:23 +03002246 } else if (INTEL_INFO(dev)->gen >= 6) {
2247 uint32_t sskpd = I915_READ(MCH_SSKPD);
2248
2249 wm[0] = (sskpd >> SSKPD_WM0_SHIFT) & SSKPD_WM_MASK;
2250 wm[1] = (sskpd >> SSKPD_WM1_SHIFT) & SSKPD_WM_MASK;
2251 wm[2] = (sskpd >> SSKPD_WM2_SHIFT) & SSKPD_WM_MASK;
2252 wm[3] = (sskpd >> SSKPD_WM3_SHIFT) & SSKPD_WM_MASK;
Ville Syrjälä3a88d0a2013-08-01 16:18:49 +03002253 } else if (INTEL_INFO(dev)->gen >= 5) {
2254 uint32_t mltr = I915_READ(MLTR_ILK);
2255
2256 /* ILK primary LP0 latency is 700 ns */
2257 wm[0] = 7;
2258 wm[1] = (mltr >> MLTR_WM1_SHIFT) & ILK_SRLT_MASK;
2259 wm[2] = (mltr >> MLTR_WM2_SHIFT) & ILK_SRLT_MASK;
Ville Syrjälä12b134d2013-07-05 11:57:21 +03002260 }
2261}
2262
Ville Syrjälä53615a52013-08-01 16:18:50 +03002263static void intel_fixup_spr_wm_latency(struct drm_device *dev, uint16_t wm[5])
2264{
2265 /* ILK sprite LP0 latency is 1300 ns */
2266 if (INTEL_INFO(dev)->gen == 5)
2267 wm[0] = 13;
2268}
2269
2270static void intel_fixup_cur_wm_latency(struct drm_device *dev, uint16_t wm[5])
2271{
2272 /* ILK cursor LP0 latency is 1300 ns */
2273 if (INTEL_INFO(dev)->gen == 5)
2274 wm[0] = 13;
2275
2276 /* WaDoubleCursorLP3Latency:ivb */
2277 if (IS_IVYBRIDGE(dev))
2278 wm[3] *= 2;
2279}
2280
Damien Lespiau546c81f2014-05-13 15:30:26 +01002281int ilk_wm_max_level(const struct drm_device *dev)
Ville Syrjäläad0d6dc2013-08-30 14:30:25 +03002282{
2283 /* how many WM levels are we expecting */
Ville Syrjäläa42a5712014-01-07 16:14:08 +02002284 if (IS_HASWELL(dev) || IS_BROADWELL(dev))
Ville Syrjäläad0d6dc2013-08-30 14:30:25 +03002285 return 4;
2286 else if (INTEL_INFO(dev)->gen >= 6)
2287 return 3;
2288 else
2289 return 2;
2290}
Ville Syrjälä26ec9712013-08-01 16:18:52 +03002291static void intel_print_wm_latency(struct drm_device *dev,
2292 const char *name,
2293 const uint16_t wm[5])
2294{
Ville Syrjäläad0d6dc2013-08-30 14:30:25 +03002295 int level, max_level = ilk_wm_max_level(dev);
Ville Syrjälä26ec9712013-08-01 16:18:52 +03002296
2297 for (level = 0; level <= max_level; level++) {
2298 unsigned int latency = wm[level];
2299
2300 if (latency == 0) {
2301 DRM_ERROR("%s WM%d latency not provided\n",
2302 name, level);
2303 continue;
2304 }
2305
2306 /* WM1+ latency values in 0.5us units */
2307 if (level > 0)
2308 latency *= 5;
2309
2310 DRM_DEBUG_KMS("%s WM%d latency %u (%u.%u usec)\n",
2311 name, level, wm[level],
2312 latency / 10, latency % 10);
2313 }
2314}
2315
Ville Syrjäläe95a2f72014-05-08 15:09:19 +03002316static bool ilk_increase_wm_latency(struct drm_i915_private *dev_priv,
2317 uint16_t wm[5], uint16_t min)
2318{
2319 int level, max_level = ilk_wm_max_level(dev_priv->dev);
2320
2321 if (wm[0] >= min)
2322 return false;
2323
2324 wm[0] = max(wm[0], min);
2325 for (level = 1; level <= max_level; level++)
2326 wm[level] = max_t(uint16_t, wm[level], DIV_ROUND_UP(min, 5));
2327
2328 return true;
2329}
2330
2331static void snb_wm_latency_quirk(struct drm_device *dev)
2332{
2333 struct drm_i915_private *dev_priv = dev->dev_private;
2334 bool changed;
2335
2336 /*
2337 * The BIOS provided WM memory latency values are often
2338 * inadequate for high resolution displays. Adjust them.
2339 */
2340 changed = ilk_increase_wm_latency(dev_priv, dev_priv->wm.pri_latency, 12) |
2341 ilk_increase_wm_latency(dev_priv, dev_priv->wm.spr_latency, 12) |
2342 ilk_increase_wm_latency(dev_priv, dev_priv->wm.cur_latency, 12);
2343
2344 if (!changed)
2345 return;
2346
2347 DRM_DEBUG_KMS("WM latency values increased to avoid potential underruns\n");
2348 intel_print_wm_latency(dev, "Primary", dev_priv->wm.pri_latency);
2349 intel_print_wm_latency(dev, "Sprite", dev_priv->wm.spr_latency);
2350 intel_print_wm_latency(dev, "Cursor", dev_priv->wm.cur_latency);
2351}
2352
Damien Lespiaufa50ad62014-03-17 18:01:16 +00002353static void ilk_setup_wm_latency(struct drm_device *dev)
Ville Syrjälä53615a52013-08-01 16:18:50 +03002354{
2355 struct drm_i915_private *dev_priv = dev->dev_private;
2356
2357 intel_read_wm_latency(dev, dev_priv->wm.pri_latency);
2358
2359 memcpy(dev_priv->wm.spr_latency, dev_priv->wm.pri_latency,
2360 sizeof(dev_priv->wm.pri_latency));
2361 memcpy(dev_priv->wm.cur_latency, dev_priv->wm.pri_latency,
2362 sizeof(dev_priv->wm.pri_latency));
2363
2364 intel_fixup_spr_wm_latency(dev, dev_priv->wm.spr_latency);
2365 intel_fixup_cur_wm_latency(dev, dev_priv->wm.cur_latency);
Ville Syrjälä26ec9712013-08-01 16:18:52 +03002366
2367 intel_print_wm_latency(dev, "Primary", dev_priv->wm.pri_latency);
2368 intel_print_wm_latency(dev, "Sprite", dev_priv->wm.spr_latency);
2369 intel_print_wm_latency(dev, "Cursor", dev_priv->wm.cur_latency);
Ville Syrjäläe95a2f72014-05-08 15:09:19 +03002370
2371 if (IS_GEN6(dev))
2372 snb_wm_latency_quirk(dev);
Ville Syrjälä53615a52013-08-01 16:18:50 +03002373}
2374
Imre Deak820c1982013-12-17 14:46:36 +02002375static void ilk_compute_wm_parameters(struct drm_crtc *crtc,
Ville Syrjälä2a44b762014-03-07 18:32:09 +02002376 struct ilk_pipe_wm_parameters *p)
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002377{
Ville Syrjälä7c4a3952013-10-09 19:17:56 +03002378 struct drm_device *dev = crtc->dev;
2379 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2380 enum pipe pipe = intel_crtc->pipe;
Ville Syrjälä7c4a3952013-10-09 19:17:56 +03002381 struct drm_plane *plane;
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002382
Ville Syrjälä2a44b762014-03-07 18:32:09 +02002383 if (!intel_crtc_active(crtc))
2384 return;
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002385
Ville Syrjälä2a44b762014-03-07 18:32:09 +02002386 p->active = true;
2387 p->pipe_htotal = intel_crtc->config.adjusted_mode.crtc_htotal;
2388 p->pixel_rate = ilk_pipe_pixel_rate(dev, crtc);
2389 p->pri.bytes_per_pixel = crtc->primary->fb->bits_per_pixel / 8;
2390 p->cur.bytes_per_pixel = 4;
2391 p->pri.horiz_pixels = intel_crtc->config.pipe_src_w;
2392 p->cur.horiz_pixels = intel_crtc->cursor_width;
2393 /* TODO: for now, assume primary and cursor planes are always enabled. */
2394 p->pri.enabled = true;
2395 p->cur.enabled = true;
Ville Syrjälä7c4a3952013-10-09 19:17:56 +03002396
Matt Roperaf2b6532014-04-01 15:22:32 -07002397 drm_for_each_legacy_plane(plane, &dev->mode_config.plane_list) {
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002398 struct intel_plane *intel_plane = to_intel_plane(plane);
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002399
Ville Syrjälä2a44b762014-03-07 18:32:09 +02002400 if (intel_plane->pipe == pipe) {
Ville Syrjälä7c4a3952013-10-09 19:17:56 +03002401 p->spr = intel_plane->wm;
Ville Syrjälä2a44b762014-03-07 18:32:09 +02002402 break;
2403 }
2404 }
2405}
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002406
Ville Syrjälä2a44b762014-03-07 18:32:09 +02002407static void ilk_compute_wm_config(struct drm_device *dev,
2408 struct intel_wm_config *config)
2409{
2410 struct intel_crtc *intel_crtc;
2411
2412 /* Compute the currently _active_ config */
Damien Lespiaud3fcc802014-05-13 23:32:22 +01002413 for_each_intel_crtc(dev, intel_crtc) {
Ville Syrjälä2a44b762014-03-07 18:32:09 +02002414 const struct intel_pipe_wm *wm = &intel_crtc->wm.active;
2415
2416 if (!wm->pipe_enabled)
2417 continue;
2418
2419 config->sprites_enabled |= wm->sprites_enabled;
2420 config->sprites_scaled |= wm->sprites_scaled;
2421 config->num_pipes_active++;
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002422 }
2423}
2424
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03002425/* Compute new watermarks for the pipe */
2426static bool intel_compute_pipe_wm(struct drm_crtc *crtc,
Imre Deak820c1982013-12-17 14:46:36 +02002427 const struct ilk_pipe_wm_parameters *params,
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03002428 struct intel_pipe_wm *pipe_wm)
2429{
2430 struct drm_device *dev = crtc->dev;
Damien Lespiaud34ff9c2014-01-06 19:17:23 +00002431 const struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03002432 int level, max_level = ilk_wm_max_level(dev);
2433 /* LP0 watermark maximums depend on this pipe alone */
2434 struct intel_wm_config config = {
2435 .num_pipes_active = 1,
2436 .sprites_enabled = params->spr.enabled,
2437 .sprites_scaled = params->spr.scaled,
2438 };
Imre Deak820c1982013-12-17 14:46:36 +02002439 struct ilk_wm_maximums max;
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03002440
Ville Syrjälä2a44b762014-03-07 18:32:09 +02002441 pipe_wm->pipe_enabled = params->active;
2442 pipe_wm->sprites_enabled = params->spr.enabled;
2443 pipe_wm->sprites_scaled = params->spr.scaled;
2444
Ville Syrjälä7b39a0b2013-12-05 15:51:30 +02002445 /* ILK/SNB: LP2+ watermarks only w/o sprites */
2446 if (INTEL_INFO(dev)->gen <= 6 && params->spr.enabled)
2447 max_level = 1;
2448
2449 /* ILK/SNB/IVB: LP1+ watermarks only w/o scaling */
2450 if (params->spr.scaled)
2451 max_level = 0;
2452
Ville Syrjäläa3cb4042014-04-28 15:44:56 +03002453 ilk_compute_wm_level(dev_priv, 0, params, &pipe_wm->wm[0]);
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03002454
Ville Syrjäläa42a5712014-01-07 16:14:08 +02002455 if (IS_HASWELL(dev) || IS_BROADWELL(dev))
Ville Syrjäläce0e0712013-12-05 15:51:36 +02002456 pipe_wm->linetime = hsw_compute_linetime_wm(dev, crtc);
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03002457
Ville Syrjäläa3cb4042014-04-28 15:44:56 +03002458 /* LP0 watermarks always use 1/2 DDB partitioning */
2459 ilk_compute_wm_maximums(dev, 0, &config, INTEL_DDB_PART_1_2, &max);
2460
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03002461 /* At least LP0 must be valid */
Ville Syrjäläa3cb4042014-04-28 15:44:56 +03002462 if (!ilk_validate_wm_level(0, &max, &pipe_wm->wm[0]))
2463 return false;
2464
2465 ilk_compute_wm_reg_maximums(dev, 1, &max);
2466
2467 for (level = 1; level <= max_level; level++) {
2468 struct intel_wm_level wm = {};
2469
2470 ilk_compute_wm_level(dev_priv, level, params, &wm);
2471
2472 /*
2473 * Disable any watermark level that exceeds the
2474 * register maximums since such watermarks are
2475 * always invalid.
2476 */
2477 if (!ilk_validate_wm_level(level, &max, &wm))
2478 break;
2479
2480 pipe_wm->wm[level] = wm;
2481 }
2482
2483 return true;
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03002484}
2485
2486/*
2487 * Merge the watermarks from all active pipes for a specific level.
2488 */
2489static void ilk_merge_wm_level(struct drm_device *dev,
2490 int level,
2491 struct intel_wm_level *ret_wm)
2492{
2493 const struct intel_crtc *intel_crtc;
2494
Ville Syrjäläd52fea52014-04-28 15:44:57 +03002495 ret_wm->enable = true;
2496
Damien Lespiaud3fcc802014-05-13 23:32:22 +01002497 for_each_intel_crtc(dev, intel_crtc) {
Ville Syrjäläfe392ef2014-03-07 18:32:10 +02002498 const struct intel_pipe_wm *active = &intel_crtc->wm.active;
2499 const struct intel_wm_level *wm = &active->wm[level];
2500
2501 if (!active->pipe_enabled)
2502 continue;
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03002503
Ville Syrjäläd52fea52014-04-28 15:44:57 +03002504 /*
2505 * The watermark values may have been used in the past,
2506 * so we must maintain them in the registers for some
2507 * time even if the level is now disabled.
2508 */
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03002509 if (!wm->enable)
Ville Syrjäläd52fea52014-04-28 15:44:57 +03002510 ret_wm->enable = false;
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03002511
2512 ret_wm->pri_val = max(ret_wm->pri_val, wm->pri_val);
2513 ret_wm->spr_val = max(ret_wm->spr_val, wm->spr_val);
2514 ret_wm->cur_val = max(ret_wm->cur_val, wm->cur_val);
2515 ret_wm->fbc_val = max(ret_wm->fbc_val, wm->fbc_val);
2516 }
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03002517}
2518
2519/*
2520 * Merge all low power watermarks for all active pipes.
2521 */
2522static void ilk_wm_merge(struct drm_device *dev,
Ville Syrjälä0ba22e22013-12-05 15:51:34 +02002523 const struct intel_wm_config *config,
Imre Deak820c1982013-12-17 14:46:36 +02002524 const struct ilk_wm_maximums *max,
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03002525 struct intel_pipe_wm *merged)
2526{
2527 int level, max_level = ilk_wm_max_level(dev);
Ville Syrjäläd52fea52014-04-28 15:44:57 +03002528 int last_enabled_level = max_level;
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03002529
Ville Syrjälä0ba22e22013-12-05 15:51:34 +02002530 /* ILK/SNB/IVB: LP1+ watermarks only w/ single pipe */
2531 if ((INTEL_INFO(dev)->gen <= 6 || IS_IVYBRIDGE(dev)) &&
2532 config->num_pipes_active > 1)
2533 return;
2534
Ville Syrjälä6c8b6c22013-12-05 15:51:35 +02002535 /* ILK: FBC WM must be disabled always */
2536 merged->fbc_wm_enabled = INTEL_INFO(dev)->gen >= 6;
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03002537
2538 /* merge each WM1+ level */
2539 for (level = 1; level <= max_level; level++) {
2540 struct intel_wm_level *wm = &merged->wm[level];
2541
2542 ilk_merge_wm_level(dev, level, wm);
2543
Ville Syrjäläd52fea52014-04-28 15:44:57 +03002544 if (level > last_enabled_level)
2545 wm->enable = false;
2546 else if (!ilk_validate_wm_level(level, max, wm))
2547 /* make sure all following levels get disabled */
2548 last_enabled_level = level - 1;
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03002549
2550 /*
2551 * The spec says it is preferred to disable
2552 * FBC WMs instead of disabling a WM level.
2553 */
2554 if (wm->fbc_val > max->fbc) {
Ville Syrjäläd52fea52014-04-28 15:44:57 +03002555 if (wm->enable)
2556 merged->fbc_wm_enabled = false;
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03002557 wm->fbc_val = 0;
2558 }
2559 }
Ville Syrjälä6c8b6c22013-12-05 15:51:35 +02002560
2561 /* ILK: LP2+ must be disabled when FBC WM is disabled but FBC enabled */
2562 /*
2563 * FIXME this is racy. FBC might get enabled later.
2564 * What we should check here is whether FBC can be
2565 * enabled sometime later.
2566 */
2567 if (IS_GEN5(dev) && !merged->fbc_wm_enabled && intel_fbc_enabled(dev)) {
2568 for (level = 2; level <= max_level; level++) {
2569 struct intel_wm_level *wm = &merged->wm[level];
2570
2571 wm->enable = false;
2572 }
2573 }
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03002574}
2575
Ville Syrjäläb380ca32013-10-09 19:18:01 +03002576static int ilk_wm_lp_to_level(int wm_lp, const struct intel_pipe_wm *pipe_wm)
2577{
2578 /* LP1,LP2,LP3 levels are either 1,2,3 or 1,3,4 */
2579 return wm_lp + (wm_lp >= 2 && pipe_wm->wm[4].enable);
2580}
2581
Ville Syrjäläa68d68e2013-12-05 15:51:29 +02002582/* The value we need to program into the WM_LPx latency field */
2583static unsigned int ilk_wm_lp_latency(struct drm_device *dev, int level)
2584{
2585 struct drm_i915_private *dev_priv = dev->dev_private;
2586
Ville Syrjäläa42a5712014-01-07 16:14:08 +02002587 if (IS_HASWELL(dev) || IS_BROADWELL(dev))
Ville Syrjäläa68d68e2013-12-05 15:51:29 +02002588 return 2 * level;
2589 else
2590 return dev_priv->wm.pri_latency[level];
2591}
2592
Imre Deak820c1982013-12-17 14:46:36 +02002593static void ilk_compute_wm_results(struct drm_device *dev,
Ville Syrjälä0362c782013-10-09 19:17:57 +03002594 const struct intel_pipe_wm *merged,
Ville Syrjälä609cede2013-10-09 19:18:03 +03002595 enum intel_ddb_partitioning partitioning,
Imre Deak820c1982013-12-17 14:46:36 +02002596 struct ilk_wm_values *results)
Paulo Zanoni1011d8c2013-05-09 16:55:50 -03002597{
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03002598 struct intel_crtc *intel_crtc;
2599 int level, wm_lp;
Paulo Zanonicca32e92013-05-31 11:45:06 -03002600
Ville Syrjälä0362c782013-10-09 19:17:57 +03002601 results->enable_fbc_wm = merged->fbc_wm_enabled;
Ville Syrjälä609cede2013-10-09 19:18:03 +03002602 results->partitioning = partitioning;
Paulo Zanonicca32e92013-05-31 11:45:06 -03002603
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03002604 /* LP1+ register values */
Paulo Zanonicca32e92013-05-31 11:45:06 -03002605 for (wm_lp = 1; wm_lp <= 3; wm_lp++) {
Ville Syrjälä1fd527c2013-08-06 22:24:05 +03002606 const struct intel_wm_level *r;
Paulo Zanonicca32e92013-05-31 11:45:06 -03002607
Ville Syrjäläb380ca32013-10-09 19:18:01 +03002608 level = ilk_wm_lp_to_level(wm_lp, merged);
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03002609
Ville Syrjälä0362c782013-10-09 19:17:57 +03002610 r = &merged->wm[level];
Paulo Zanonicca32e92013-05-31 11:45:06 -03002611
Ville Syrjäläd52fea52014-04-28 15:44:57 +03002612 /*
2613 * Maintain the watermark values even if the level is
2614 * disabled. Doing otherwise could cause underruns.
2615 */
2616 results->wm_lp[wm_lp - 1] =
Ville Syrjäläa68d68e2013-12-05 15:51:29 +02002617 (ilk_wm_lp_latency(dev, level) << WM1_LP_LATENCY_SHIFT) |
Ville Syrjälä416f4722013-11-02 21:07:46 -07002618 (r->pri_val << WM1_LP_SR_SHIFT) |
2619 r->cur_val;
2620
Ville Syrjäläd52fea52014-04-28 15:44:57 +03002621 if (r->enable)
2622 results->wm_lp[wm_lp - 1] |= WM1_LP_SR_EN;
2623
Ville Syrjälä416f4722013-11-02 21:07:46 -07002624 if (INTEL_INFO(dev)->gen >= 8)
2625 results->wm_lp[wm_lp - 1] |=
2626 r->fbc_val << WM1_LP_FBC_SHIFT_BDW;
2627 else
2628 results->wm_lp[wm_lp - 1] |=
2629 r->fbc_val << WM1_LP_FBC_SHIFT;
2630
Ville Syrjäläd52fea52014-04-28 15:44:57 +03002631 /*
2632 * Always set WM1S_LP_EN when spr_val != 0, even if the
2633 * level is disabled. Doing otherwise could cause underruns.
2634 */
Ville Syrjälä6cef2b8a2013-12-05 15:51:32 +02002635 if (INTEL_INFO(dev)->gen <= 6 && r->spr_val) {
2636 WARN_ON(wm_lp != 1);
2637 results->wm_lp_spr[wm_lp - 1] = WM1S_LP_EN | r->spr_val;
2638 } else
2639 results->wm_lp_spr[wm_lp - 1] = r->spr_val;
Paulo Zanonicca32e92013-05-31 11:45:06 -03002640 }
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002641
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03002642 /* LP0 register values */
Damien Lespiaud3fcc802014-05-13 23:32:22 +01002643 for_each_intel_crtc(dev, intel_crtc) {
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03002644 enum pipe pipe = intel_crtc->pipe;
2645 const struct intel_wm_level *r =
2646 &intel_crtc->wm.active.wm[0];
Paulo Zanoni1011d8c2013-05-09 16:55:50 -03002647
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03002648 if (WARN_ON(!r->enable))
2649 continue;
2650
2651 results->wm_linetime[pipe] = intel_crtc->wm.active.linetime;
2652
2653 results->wm_pipe[pipe] =
2654 (r->pri_val << WM0_PIPE_PLANE_SHIFT) |
2655 (r->spr_val << WM0_PIPE_SPRITE_SHIFT) |
2656 r->cur_val;
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002657 }
2658}
2659
Paulo Zanoni861f3382013-05-31 10:19:21 -03002660/* Find the result with the highest level enabled. Check for enable_fbc_wm in
2661 * case both are at the same level. Prefer r1 in case they're the same. */
Imre Deak820c1982013-12-17 14:46:36 +02002662static struct intel_pipe_wm *ilk_find_best_result(struct drm_device *dev,
Ville Syrjälä198a1e92013-10-09 19:17:58 +03002663 struct intel_pipe_wm *r1,
2664 struct intel_pipe_wm *r2)
Paulo Zanoni861f3382013-05-31 10:19:21 -03002665{
Ville Syrjälä198a1e92013-10-09 19:17:58 +03002666 int level, max_level = ilk_wm_max_level(dev);
2667 int level1 = 0, level2 = 0;
Paulo Zanoni861f3382013-05-31 10:19:21 -03002668
Ville Syrjälä198a1e92013-10-09 19:17:58 +03002669 for (level = 1; level <= max_level; level++) {
2670 if (r1->wm[level].enable)
2671 level1 = level;
2672 if (r2->wm[level].enable)
2673 level2 = level;
Paulo Zanoni861f3382013-05-31 10:19:21 -03002674 }
2675
Ville Syrjälä198a1e92013-10-09 19:17:58 +03002676 if (level1 == level2) {
2677 if (r2->fbc_wm_enabled && !r1->fbc_wm_enabled)
Paulo Zanoni861f3382013-05-31 10:19:21 -03002678 return r2;
2679 else
2680 return r1;
Ville Syrjälä198a1e92013-10-09 19:17:58 +03002681 } else if (level1 > level2) {
Paulo Zanoni861f3382013-05-31 10:19:21 -03002682 return r1;
2683 } else {
2684 return r2;
2685 }
2686}
2687
Ville Syrjälä49a687c2013-10-11 19:39:52 +03002688/* dirty bits used to track which watermarks need changes */
2689#define WM_DIRTY_PIPE(pipe) (1 << (pipe))
2690#define WM_DIRTY_LINETIME(pipe) (1 << (8 + (pipe)))
2691#define WM_DIRTY_LP(wm_lp) (1 << (15 + (wm_lp)))
2692#define WM_DIRTY_LP_ALL (WM_DIRTY_LP(1) | WM_DIRTY_LP(2) | WM_DIRTY_LP(3))
2693#define WM_DIRTY_FBC (1 << 24)
2694#define WM_DIRTY_DDB (1 << 25)
2695
Damien Lespiau055e3932014-08-18 13:49:10 +01002696static unsigned int ilk_compute_wm_dirty(struct drm_i915_private *dev_priv,
Imre Deak820c1982013-12-17 14:46:36 +02002697 const struct ilk_wm_values *old,
2698 const struct ilk_wm_values *new)
Ville Syrjälä49a687c2013-10-11 19:39:52 +03002699{
2700 unsigned int dirty = 0;
2701 enum pipe pipe;
2702 int wm_lp;
2703
Damien Lespiau055e3932014-08-18 13:49:10 +01002704 for_each_pipe(dev_priv, pipe) {
Ville Syrjälä49a687c2013-10-11 19:39:52 +03002705 if (old->wm_linetime[pipe] != new->wm_linetime[pipe]) {
2706 dirty |= WM_DIRTY_LINETIME(pipe);
2707 /* Must disable LP1+ watermarks too */
2708 dirty |= WM_DIRTY_LP_ALL;
2709 }
2710
2711 if (old->wm_pipe[pipe] != new->wm_pipe[pipe]) {
2712 dirty |= WM_DIRTY_PIPE(pipe);
2713 /* Must disable LP1+ watermarks too */
2714 dirty |= WM_DIRTY_LP_ALL;
2715 }
2716 }
2717
2718 if (old->enable_fbc_wm != new->enable_fbc_wm) {
2719 dirty |= WM_DIRTY_FBC;
2720 /* Must disable LP1+ watermarks too */
2721 dirty |= WM_DIRTY_LP_ALL;
2722 }
2723
2724 if (old->partitioning != new->partitioning) {
2725 dirty |= WM_DIRTY_DDB;
2726 /* Must disable LP1+ watermarks too */
2727 dirty |= WM_DIRTY_LP_ALL;
2728 }
2729
2730 /* LP1+ watermarks already deemed dirty, no need to continue */
2731 if (dirty & WM_DIRTY_LP_ALL)
2732 return dirty;
2733
2734 /* Find the lowest numbered LP1+ watermark in need of an update... */
2735 for (wm_lp = 1; wm_lp <= 3; wm_lp++) {
2736 if (old->wm_lp[wm_lp - 1] != new->wm_lp[wm_lp - 1] ||
2737 old->wm_lp_spr[wm_lp - 1] != new->wm_lp_spr[wm_lp - 1])
2738 break;
2739 }
2740
2741 /* ...and mark it and all higher numbered LP1+ watermarks as dirty */
2742 for (; wm_lp <= 3; wm_lp++)
2743 dirty |= WM_DIRTY_LP(wm_lp);
2744
2745 return dirty;
2746}
2747
Ville Syrjälä8553c182013-12-05 15:51:39 +02002748static bool _ilk_disable_lp_wm(struct drm_i915_private *dev_priv,
2749 unsigned int dirty)
2750{
Imre Deak820c1982013-12-17 14:46:36 +02002751 struct ilk_wm_values *previous = &dev_priv->wm.hw;
Ville Syrjälä8553c182013-12-05 15:51:39 +02002752 bool changed = false;
2753
2754 if (dirty & WM_DIRTY_LP(3) && previous->wm_lp[2] & WM1_LP_SR_EN) {
2755 previous->wm_lp[2] &= ~WM1_LP_SR_EN;
2756 I915_WRITE(WM3_LP_ILK, previous->wm_lp[2]);
2757 changed = true;
2758 }
2759 if (dirty & WM_DIRTY_LP(2) && previous->wm_lp[1] & WM1_LP_SR_EN) {
2760 previous->wm_lp[1] &= ~WM1_LP_SR_EN;
2761 I915_WRITE(WM2_LP_ILK, previous->wm_lp[1]);
2762 changed = true;
2763 }
2764 if (dirty & WM_DIRTY_LP(1) && previous->wm_lp[0] & WM1_LP_SR_EN) {
2765 previous->wm_lp[0] &= ~WM1_LP_SR_EN;
2766 I915_WRITE(WM1_LP_ILK, previous->wm_lp[0]);
2767 changed = true;
2768 }
2769
2770 /*
2771 * Don't touch WM1S_LP_EN here.
2772 * Doing so could cause underruns.
2773 */
2774
2775 return changed;
2776}
2777
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002778/*
2779 * The spec says we shouldn't write when we don't need, because every write
2780 * causes WMs to be re-evaluated, expending some power.
2781 */
Imre Deak820c1982013-12-17 14:46:36 +02002782static void ilk_write_wm_values(struct drm_i915_private *dev_priv,
2783 struct ilk_wm_values *results)
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002784{
Ville Syrjäläac9545f2013-12-05 15:51:28 +02002785 struct drm_device *dev = dev_priv->dev;
Imre Deak820c1982013-12-17 14:46:36 +02002786 struct ilk_wm_values *previous = &dev_priv->wm.hw;
Ville Syrjälä49a687c2013-10-11 19:39:52 +03002787 unsigned int dirty;
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002788 uint32_t val;
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002789
Damien Lespiau055e3932014-08-18 13:49:10 +01002790 dirty = ilk_compute_wm_dirty(dev_priv, previous, results);
Ville Syrjälä49a687c2013-10-11 19:39:52 +03002791 if (!dirty)
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002792 return;
2793
Ville Syrjälä8553c182013-12-05 15:51:39 +02002794 _ilk_disable_lp_wm(dev_priv, dirty);
Ville Syrjälä6cef2b8a2013-12-05 15:51:32 +02002795
Ville Syrjälä49a687c2013-10-11 19:39:52 +03002796 if (dirty & WM_DIRTY_PIPE(PIPE_A))
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002797 I915_WRITE(WM0_PIPEA_ILK, results->wm_pipe[0]);
Ville Syrjälä49a687c2013-10-11 19:39:52 +03002798 if (dirty & WM_DIRTY_PIPE(PIPE_B))
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002799 I915_WRITE(WM0_PIPEB_ILK, results->wm_pipe[1]);
Ville Syrjälä49a687c2013-10-11 19:39:52 +03002800 if (dirty & WM_DIRTY_PIPE(PIPE_C))
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002801 I915_WRITE(WM0_PIPEC_IVB, results->wm_pipe[2]);
2802
Ville Syrjälä49a687c2013-10-11 19:39:52 +03002803 if (dirty & WM_DIRTY_LINETIME(PIPE_A))
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002804 I915_WRITE(PIPE_WM_LINETIME(PIPE_A), results->wm_linetime[0]);
Ville Syrjälä49a687c2013-10-11 19:39:52 +03002805 if (dirty & WM_DIRTY_LINETIME(PIPE_B))
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002806 I915_WRITE(PIPE_WM_LINETIME(PIPE_B), results->wm_linetime[1]);
Ville Syrjälä49a687c2013-10-11 19:39:52 +03002807 if (dirty & WM_DIRTY_LINETIME(PIPE_C))
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002808 I915_WRITE(PIPE_WM_LINETIME(PIPE_C), results->wm_linetime[2]);
2809
Ville Syrjälä49a687c2013-10-11 19:39:52 +03002810 if (dirty & WM_DIRTY_DDB) {
Ville Syrjäläa42a5712014-01-07 16:14:08 +02002811 if (IS_HASWELL(dev) || IS_BROADWELL(dev)) {
Ville Syrjäläac9545f2013-12-05 15:51:28 +02002812 val = I915_READ(WM_MISC);
2813 if (results->partitioning == INTEL_DDB_PART_1_2)
2814 val &= ~WM_MISC_DATA_PARTITION_5_6;
2815 else
2816 val |= WM_MISC_DATA_PARTITION_5_6;
2817 I915_WRITE(WM_MISC, val);
2818 } else {
2819 val = I915_READ(DISP_ARB_CTL2);
2820 if (results->partitioning == INTEL_DDB_PART_1_2)
2821 val &= ~DISP_DATA_PARTITION_5_6;
2822 else
2823 val |= DISP_DATA_PARTITION_5_6;
2824 I915_WRITE(DISP_ARB_CTL2, val);
2825 }
Paulo Zanoni1011d8c2013-05-09 16:55:50 -03002826 }
2827
Ville Syrjälä49a687c2013-10-11 19:39:52 +03002828 if (dirty & WM_DIRTY_FBC) {
Paulo Zanonicca32e92013-05-31 11:45:06 -03002829 val = I915_READ(DISP_ARB_CTL);
2830 if (results->enable_fbc_wm)
2831 val &= ~DISP_FBC_WM_DIS;
2832 else
2833 val |= DISP_FBC_WM_DIS;
2834 I915_WRITE(DISP_ARB_CTL, val);
2835 }
2836
Imre Deak954911e2013-12-17 14:46:34 +02002837 if (dirty & WM_DIRTY_LP(1) &&
2838 previous->wm_lp_spr[0] != results->wm_lp_spr[0])
2839 I915_WRITE(WM1S_LP_ILK, results->wm_lp_spr[0]);
2840
2841 if (INTEL_INFO(dev)->gen >= 7) {
Ville Syrjälä6cef2b8a2013-12-05 15:51:32 +02002842 if (dirty & WM_DIRTY_LP(2) && previous->wm_lp_spr[1] != results->wm_lp_spr[1])
2843 I915_WRITE(WM2S_LP_IVB, results->wm_lp_spr[1]);
2844 if (dirty & WM_DIRTY_LP(3) && previous->wm_lp_spr[2] != results->wm_lp_spr[2])
2845 I915_WRITE(WM3S_LP_IVB, results->wm_lp_spr[2]);
2846 }
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002847
Ville Syrjäläfacd6192013-12-05 15:51:33 +02002848 if (dirty & WM_DIRTY_LP(1) && previous->wm_lp[0] != results->wm_lp[0])
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002849 I915_WRITE(WM1_LP_ILK, results->wm_lp[0]);
Ville Syrjäläfacd6192013-12-05 15:51:33 +02002850 if (dirty & WM_DIRTY_LP(2) && previous->wm_lp[1] != results->wm_lp[1])
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002851 I915_WRITE(WM2_LP_ILK, results->wm_lp[1]);
Ville Syrjäläfacd6192013-12-05 15:51:33 +02002852 if (dirty & WM_DIRTY_LP(3) && previous->wm_lp[2] != results->wm_lp[2])
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002853 I915_WRITE(WM3_LP_ILK, results->wm_lp[2]);
Ville Syrjälä609cede2013-10-09 19:18:03 +03002854
2855 dev_priv->wm.hw = *results;
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002856}
2857
Ville Syrjälä8553c182013-12-05 15:51:39 +02002858static bool ilk_disable_lp_wm(struct drm_device *dev)
2859{
2860 struct drm_i915_private *dev_priv = dev->dev_private;
2861
2862 return _ilk_disable_lp_wm(dev_priv, WM_DIRTY_LP_ALL);
2863}
2864
Imre Deak820c1982013-12-17 14:46:36 +02002865static void ilk_update_wm(struct drm_crtc *crtc)
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002866{
Ville Syrjälä7c4a3952013-10-09 19:17:56 +03002867 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Ville Syrjälä46ba6142013-09-10 11:40:40 +03002868 struct drm_device *dev = crtc->dev;
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002869 struct drm_i915_private *dev_priv = dev->dev_private;
Imre Deak820c1982013-12-17 14:46:36 +02002870 struct ilk_wm_maximums max;
2871 struct ilk_pipe_wm_parameters params = {};
2872 struct ilk_wm_values results = {};
Ville Syrjälä77c122b2013-08-06 22:24:04 +03002873 enum intel_ddb_partitioning partitioning;
Ville Syrjälä7c4a3952013-10-09 19:17:56 +03002874 struct intel_pipe_wm pipe_wm = {};
Ville Syrjälä198a1e92013-10-09 19:17:58 +03002875 struct intel_pipe_wm lp_wm_1_2 = {}, lp_wm_5_6 = {}, *best_lp_wm;
Ville Syrjäläa485bfb2013-10-09 19:17:59 +03002876 struct intel_wm_config config = {};
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002877
Ville Syrjälä2a44b762014-03-07 18:32:09 +02002878 ilk_compute_wm_parameters(crtc, &params);
Paulo Zanoni861f3382013-05-31 10:19:21 -03002879
Ville Syrjälä7c4a3952013-10-09 19:17:56 +03002880 intel_compute_pipe_wm(crtc, &params, &pipe_wm);
2881
2882 if (!memcmp(&intel_crtc->wm.active, &pipe_wm, sizeof(pipe_wm)))
2883 return;
2884
2885 intel_crtc->wm.active = pipe_wm;
2886
Ville Syrjälä2a44b762014-03-07 18:32:09 +02002887 ilk_compute_wm_config(dev, &config);
2888
Ville Syrjälä34982fe2013-10-09 19:18:09 +03002889 ilk_compute_wm_maximums(dev, 1, &config, INTEL_DDB_PART_1_2, &max);
Ville Syrjälä0ba22e22013-12-05 15:51:34 +02002890 ilk_wm_merge(dev, &config, &max, &lp_wm_1_2);
Ville Syrjälä0362c782013-10-09 19:17:57 +03002891
Ville Syrjäläa485bfb2013-10-09 19:17:59 +03002892 /* 5/6 split only in single pipe config on IVB+ */
Ville Syrjäläec98c8d2013-10-11 15:26:26 +03002893 if (INTEL_INFO(dev)->gen >= 7 &&
2894 config.num_pipes_active == 1 && config.sprites_enabled) {
Ville Syrjälä34982fe2013-10-09 19:18:09 +03002895 ilk_compute_wm_maximums(dev, 1, &config, INTEL_DDB_PART_5_6, &max);
Ville Syrjälä0ba22e22013-12-05 15:51:34 +02002896 ilk_wm_merge(dev, &config, &max, &lp_wm_5_6);
Ville Syrjäläa485bfb2013-10-09 19:17:59 +03002897
Imre Deak820c1982013-12-17 14:46:36 +02002898 best_lp_wm = ilk_find_best_result(dev, &lp_wm_1_2, &lp_wm_5_6);
Paulo Zanoni861f3382013-05-31 10:19:21 -03002899 } else {
Ville Syrjälä198a1e92013-10-09 19:17:58 +03002900 best_lp_wm = &lp_wm_1_2;
Paulo Zanoni861f3382013-05-31 10:19:21 -03002901 }
2902
Ville Syrjälä198a1e92013-10-09 19:17:58 +03002903 partitioning = (best_lp_wm == &lp_wm_1_2) ?
Ville Syrjälä77c122b2013-08-06 22:24:04 +03002904 INTEL_DDB_PART_1_2 : INTEL_DDB_PART_5_6;
Paulo Zanoni861f3382013-05-31 10:19:21 -03002905
Imre Deak820c1982013-12-17 14:46:36 +02002906 ilk_compute_wm_results(dev, best_lp_wm, partitioning, &results);
Ville Syrjälä609cede2013-10-09 19:18:03 +03002907
Imre Deak820c1982013-12-17 14:46:36 +02002908 ilk_write_wm_values(dev_priv, &results);
Paulo Zanoni1011d8c2013-05-09 16:55:50 -03002909}
2910
Damien Lespiaued57cb82014-07-15 09:21:24 +02002911static void
2912ilk_update_sprite_wm(struct drm_plane *plane,
2913 struct drm_crtc *crtc,
2914 uint32_t sprite_width, uint32_t sprite_height,
2915 int pixel_size, bool enabled, bool scaled)
Paulo Zanoni526682e2013-05-24 11:59:18 -03002916{
Ville Syrjälä8553c182013-12-05 15:51:39 +02002917 struct drm_device *dev = plane->dev;
Ville Syrjäläadf3d352013-08-06 22:24:11 +03002918 struct intel_plane *intel_plane = to_intel_plane(plane);
Paulo Zanoni526682e2013-05-24 11:59:18 -03002919
Ville Syrjäläadf3d352013-08-06 22:24:11 +03002920 intel_plane->wm.enabled = enabled;
2921 intel_plane->wm.scaled = scaled;
2922 intel_plane->wm.horiz_pixels = sprite_width;
Damien Lespiaued57cb82014-07-15 09:21:24 +02002923 intel_plane->wm.vert_pixels = sprite_width;
Ville Syrjäläadf3d352013-08-06 22:24:11 +03002924 intel_plane->wm.bytes_per_pixel = pixel_size;
Paulo Zanoni526682e2013-05-24 11:59:18 -03002925
Ville Syrjälä8553c182013-12-05 15:51:39 +02002926 /*
2927 * IVB workaround: must disable low power watermarks for at least
2928 * one frame before enabling scaling. LP watermarks can be re-enabled
2929 * when scaling is disabled.
2930 *
2931 * WaCxSRDisabledForSpriteScaling:ivb
2932 */
2933 if (IS_IVYBRIDGE(dev) && scaled && ilk_disable_lp_wm(dev))
2934 intel_wait_for_vblank(dev, intel_plane->pipe);
2935
Imre Deak820c1982013-12-17 14:46:36 +02002936 ilk_update_wm(crtc);
Paulo Zanoni526682e2013-05-24 11:59:18 -03002937}
2938
Ville Syrjälä243e6a42013-10-14 14:55:24 +03002939static void ilk_pipe_wm_get_hw_state(struct drm_crtc *crtc)
2940{
2941 struct drm_device *dev = crtc->dev;
2942 struct drm_i915_private *dev_priv = dev->dev_private;
Imre Deak820c1982013-12-17 14:46:36 +02002943 struct ilk_wm_values *hw = &dev_priv->wm.hw;
Ville Syrjälä243e6a42013-10-14 14:55:24 +03002944 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2945 struct intel_pipe_wm *active = &intel_crtc->wm.active;
2946 enum pipe pipe = intel_crtc->pipe;
2947 static const unsigned int wm0_pipe_reg[] = {
2948 [PIPE_A] = WM0_PIPEA_ILK,
2949 [PIPE_B] = WM0_PIPEB_ILK,
2950 [PIPE_C] = WM0_PIPEC_IVB,
2951 };
2952
2953 hw->wm_pipe[pipe] = I915_READ(wm0_pipe_reg[pipe]);
Ville Syrjäläa42a5712014-01-07 16:14:08 +02002954 if (IS_HASWELL(dev) || IS_BROADWELL(dev))
Ville Syrjäläce0e0712013-12-05 15:51:36 +02002955 hw->wm_linetime[pipe] = I915_READ(PIPE_WM_LINETIME(pipe));
Ville Syrjälä243e6a42013-10-14 14:55:24 +03002956
Ville Syrjälä2a44b762014-03-07 18:32:09 +02002957 active->pipe_enabled = intel_crtc_active(crtc);
2958
2959 if (active->pipe_enabled) {
Ville Syrjälä243e6a42013-10-14 14:55:24 +03002960 u32 tmp = hw->wm_pipe[pipe];
2961
2962 /*
2963 * For active pipes LP0 watermark is marked as
2964 * enabled, and LP1+ watermaks as disabled since
2965 * we can't really reverse compute them in case
2966 * multiple pipes are active.
2967 */
2968 active->wm[0].enable = true;
2969 active->wm[0].pri_val = (tmp & WM0_PIPE_PLANE_MASK) >> WM0_PIPE_PLANE_SHIFT;
2970 active->wm[0].spr_val = (tmp & WM0_PIPE_SPRITE_MASK) >> WM0_PIPE_SPRITE_SHIFT;
2971 active->wm[0].cur_val = tmp & WM0_PIPE_CURSOR_MASK;
2972 active->linetime = hw->wm_linetime[pipe];
2973 } else {
2974 int level, max_level = ilk_wm_max_level(dev);
2975
2976 /*
2977 * For inactive pipes, all watermark levels
2978 * should be marked as enabled but zeroed,
2979 * which is what we'd compute them to.
2980 */
2981 for (level = 0; level <= max_level; level++)
2982 active->wm[level].enable = true;
2983 }
2984}
2985
2986void ilk_wm_get_hw_state(struct drm_device *dev)
2987{
2988 struct drm_i915_private *dev_priv = dev->dev_private;
Imre Deak820c1982013-12-17 14:46:36 +02002989 struct ilk_wm_values *hw = &dev_priv->wm.hw;
Ville Syrjälä243e6a42013-10-14 14:55:24 +03002990 struct drm_crtc *crtc;
2991
Damien Lespiau70e1e0e2014-05-13 23:32:24 +01002992 for_each_crtc(dev, crtc)
Ville Syrjälä243e6a42013-10-14 14:55:24 +03002993 ilk_pipe_wm_get_hw_state(crtc);
2994
2995 hw->wm_lp[0] = I915_READ(WM1_LP_ILK);
2996 hw->wm_lp[1] = I915_READ(WM2_LP_ILK);
2997 hw->wm_lp[2] = I915_READ(WM3_LP_ILK);
2998
2999 hw->wm_lp_spr[0] = I915_READ(WM1S_LP_ILK);
Ville Syrjäläcfa76982014-03-07 18:32:08 +02003000 if (INTEL_INFO(dev)->gen >= 7) {
3001 hw->wm_lp_spr[1] = I915_READ(WM2S_LP_IVB);
3002 hw->wm_lp_spr[2] = I915_READ(WM3S_LP_IVB);
3003 }
Ville Syrjälä243e6a42013-10-14 14:55:24 +03003004
Ville Syrjäläa42a5712014-01-07 16:14:08 +02003005 if (IS_HASWELL(dev) || IS_BROADWELL(dev))
Ville Syrjäläac9545f2013-12-05 15:51:28 +02003006 hw->partitioning = (I915_READ(WM_MISC) & WM_MISC_DATA_PARTITION_5_6) ?
3007 INTEL_DDB_PART_5_6 : INTEL_DDB_PART_1_2;
3008 else if (IS_IVYBRIDGE(dev))
3009 hw->partitioning = (I915_READ(DISP_ARB_CTL2) & DISP_DATA_PARTITION_5_6) ?
3010 INTEL_DDB_PART_5_6 : INTEL_DDB_PART_1_2;
Ville Syrjälä243e6a42013-10-14 14:55:24 +03003011
3012 hw->enable_fbc_wm =
3013 !(I915_READ(DISP_ARB_CTL) & DISP_FBC_WM_DIS);
3014}
3015
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03003016/**
3017 * intel_update_watermarks - update FIFO watermark values based on current modes
3018 *
3019 * Calculate watermark values for the various WM regs based on current mode
3020 * and plane configuration.
3021 *
3022 * There are several cases to deal with here:
3023 * - normal (i.e. non-self-refresh)
3024 * - self-refresh (SR) mode
3025 * - lines are large relative to FIFO size (buffer can hold up to 2)
3026 * - lines are small relative to FIFO size (buffer can hold more than 2
3027 * lines), so need to account for TLB latency
3028 *
3029 * The normal calculation is:
3030 * watermark = dotclock * bytes per pixel * latency
3031 * where latency is platform & configuration dependent (we assume pessimal
3032 * values here).
3033 *
3034 * The SR calculation is:
3035 * watermark = (trunc(latency/line time)+1) * surface width *
3036 * bytes per pixel
3037 * where
3038 * line time = htotal / dotclock
3039 * surface width = hdisplay for normal plane and 64 for cursor
3040 * and latency is assumed to be high, as above.
3041 *
3042 * The final value programmed to the register should always be rounded up,
3043 * and include an extra 2 entries to account for clock crossings.
3044 *
3045 * We don't use the sprite, so we can ignore that. And on Crestline we have
3046 * to set the non-SR watermarks to 8.
3047 */
Ville Syrjälä46ba6142013-09-10 11:40:40 +03003048void intel_update_watermarks(struct drm_crtc *crtc)
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03003049{
Ville Syrjälä46ba6142013-09-10 11:40:40 +03003050 struct drm_i915_private *dev_priv = crtc->dev->dev_private;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03003051
3052 if (dev_priv->display.update_wm)
Ville Syrjälä46ba6142013-09-10 11:40:40 +03003053 dev_priv->display.update_wm(crtc);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03003054}
3055
Ville Syrjäläadf3d352013-08-06 22:24:11 +03003056void intel_update_sprite_watermarks(struct drm_plane *plane,
3057 struct drm_crtc *crtc,
Damien Lespiaued57cb82014-07-15 09:21:24 +02003058 uint32_t sprite_width,
3059 uint32_t sprite_height,
3060 int pixel_size,
Ville Syrjälä39db4a42013-08-06 22:24:00 +03003061 bool enabled, bool scaled)
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03003062{
Ville Syrjäläadf3d352013-08-06 22:24:11 +03003063 struct drm_i915_private *dev_priv = plane->dev->dev_private;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03003064
3065 if (dev_priv->display.update_sprite_wm)
Damien Lespiaued57cb82014-07-15 09:21:24 +02003066 dev_priv->display.update_sprite_wm(plane, crtc,
3067 sprite_width, sprite_height,
Ville Syrjälä39db4a42013-08-06 22:24:00 +03003068 pixel_size, enabled, scaled);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03003069}
3070
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03003071static struct drm_i915_gem_object *
3072intel_alloc_context_page(struct drm_device *dev)
3073{
3074 struct drm_i915_gem_object *ctx;
3075 int ret;
3076
3077 WARN_ON(!mutex_is_locked(&dev->struct_mutex));
3078
3079 ctx = i915_gem_alloc_object(dev, 4096);
3080 if (!ctx) {
3081 DRM_DEBUG("failed to alloc power context, RC6 disabled\n");
3082 return NULL;
3083 }
3084
Daniel Vetterc69766f2014-02-14 14:01:17 +01003085 ret = i915_gem_obj_ggtt_pin(ctx, 4096, 0);
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03003086 if (ret) {
3087 DRM_ERROR("failed to pin power context: %d\n", ret);
3088 goto err_unref;
3089 }
3090
3091 ret = i915_gem_object_set_to_gtt_domain(ctx, 1);
3092 if (ret) {
3093 DRM_ERROR("failed to set-domain on power context: %d\n", ret);
3094 goto err_unpin;
3095 }
3096
3097 return ctx;
3098
3099err_unpin:
Ben Widawskyd7f46fc2013-12-06 14:10:55 -08003100 i915_gem_object_ggtt_unpin(ctx);
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03003101err_unref:
3102 drm_gem_object_unreference(&ctx->base);
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03003103 return NULL;
3104}
3105
Daniel Vetter92703882012-08-09 16:46:01 +02003106/**
3107 * Lock protecting IPS related data structures
Daniel Vetter92703882012-08-09 16:46:01 +02003108 */
3109DEFINE_SPINLOCK(mchdev_lock);
3110
3111/* Global for IPS driver to get at the current i915 device. Protected by
3112 * mchdev_lock. */
3113static struct drm_i915_private *i915_mch_dev;
3114
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03003115bool ironlake_set_drps(struct drm_device *dev, u8 val)
3116{
3117 struct drm_i915_private *dev_priv = dev->dev_private;
3118 u16 rgvswctl;
3119
Daniel Vetter92703882012-08-09 16:46:01 +02003120 assert_spin_locked(&mchdev_lock);
3121
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03003122 rgvswctl = I915_READ16(MEMSWCTL);
3123 if (rgvswctl & MEMCTL_CMD_STS) {
3124 DRM_DEBUG("gpu busy, RCS change rejected\n");
3125 return false; /* still busy with another command */
3126 }
3127
3128 rgvswctl = (MEMCTL_CMD_CHFREQ << MEMCTL_CMD_SHIFT) |
3129 (val << MEMCTL_FREQ_SHIFT) | MEMCTL_SFCAVM;
3130 I915_WRITE16(MEMSWCTL, rgvswctl);
3131 POSTING_READ16(MEMSWCTL);
3132
3133 rgvswctl |= MEMCTL_CMD_STS;
3134 I915_WRITE16(MEMSWCTL, rgvswctl);
3135
3136 return true;
3137}
3138
Daniel Vetter8090c6b2012-06-24 16:42:32 +02003139static void ironlake_enable_drps(struct drm_device *dev)
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03003140{
3141 struct drm_i915_private *dev_priv = dev->dev_private;
3142 u32 rgvmodectl = I915_READ(MEMMODECTL);
3143 u8 fmax, fmin, fstart, vstart;
3144
Daniel Vetter92703882012-08-09 16:46:01 +02003145 spin_lock_irq(&mchdev_lock);
3146
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03003147 /* Enable temp reporting */
3148 I915_WRITE16(PMMISC, I915_READ(PMMISC) | MCPPCE_EN);
3149 I915_WRITE16(TSC1, I915_READ(TSC1) | TSE);
3150
3151 /* 100ms RC evaluation intervals */
3152 I915_WRITE(RCUPEI, 100000);
3153 I915_WRITE(RCDNEI, 100000);
3154
3155 /* Set max/min thresholds to 90ms and 80ms respectively */
3156 I915_WRITE(RCBMAXAVG, 90000);
3157 I915_WRITE(RCBMINAVG, 80000);
3158
3159 I915_WRITE(MEMIHYST, 1);
3160
3161 /* Set up min, max, and cur for interrupt handling */
3162 fmax = (rgvmodectl & MEMMODE_FMAX_MASK) >> MEMMODE_FMAX_SHIFT;
3163 fmin = (rgvmodectl & MEMMODE_FMIN_MASK);
3164 fstart = (rgvmodectl & MEMMODE_FSTART_MASK) >>
3165 MEMMODE_FSTART_SHIFT;
3166
3167 vstart = (I915_READ(PXVFREQ_BASE + (fstart * 4)) & PXVFREQ_PX_MASK) >>
3168 PXVFREQ_PX_SHIFT;
3169
Daniel Vetter20e4d402012-08-08 23:35:39 +02003170 dev_priv->ips.fmax = fmax; /* IPS callback will increase this */
3171 dev_priv->ips.fstart = fstart;
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03003172
Daniel Vetter20e4d402012-08-08 23:35:39 +02003173 dev_priv->ips.max_delay = fstart;
3174 dev_priv->ips.min_delay = fmin;
3175 dev_priv->ips.cur_delay = fstart;
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03003176
3177 DRM_DEBUG_DRIVER("fmax: %d, fmin: %d, fstart: %d\n",
3178 fmax, fmin, fstart);
3179
3180 I915_WRITE(MEMINTREN, MEMINT_CX_SUPR_EN | MEMINT_EVAL_CHG_EN);
3181
3182 /*
3183 * Interrupts will be enabled in ironlake_irq_postinstall
3184 */
3185
3186 I915_WRITE(VIDSTART, vstart);
3187 POSTING_READ(VIDSTART);
3188
3189 rgvmodectl |= MEMMODE_SWMODE_EN;
3190 I915_WRITE(MEMMODECTL, rgvmodectl);
3191
Daniel Vetter92703882012-08-09 16:46:01 +02003192 if (wait_for_atomic((I915_READ(MEMSWCTL) & MEMCTL_CMD_STS) == 0, 10))
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03003193 DRM_ERROR("stuck trying to change perf mode\n");
Daniel Vetter92703882012-08-09 16:46:01 +02003194 mdelay(1);
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03003195
3196 ironlake_set_drps(dev, fstart);
3197
Daniel Vetter20e4d402012-08-08 23:35:39 +02003198 dev_priv->ips.last_count1 = I915_READ(0x112e4) + I915_READ(0x112e8) +
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03003199 I915_READ(0x112e0);
Daniel Vetter20e4d402012-08-08 23:35:39 +02003200 dev_priv->ips.last_time1 = jiffies_to_msecs(jiffies);
3201 dev_priv->ips.last_count2 = I915_READ(0x112f4);
Thomas Gleixner5ed0bdf2014-07-16 21:05:06 +00003202 dev_priv->ips.last_time2 = ktime_get_raw_ns();
Daniel Vetter92703882012-08-09 16:46:01 +02003203
3204 spin_unlock_irq(&mchdev_lock);
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03003205}
3206
Daniel Vetter8090c6b2012-06-24 16:42:32 +02003207static void ironlake_disable_drps(struct drm_device *dev)
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03003208{
3209 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter92703882012-08-09 16:46:01 +02003210 u16 rgvswctl;
3211
3212 spin_lock_irq(&mchdev_lock);
3213
3214 rgvswctl = I915_READ16(MEMSWCTL);
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03003215
3216 /* Ack interrupts, disable EFC interrupt */
3217 I915_WRITE(MEMINTREN, I915_READ(MEMINTREN) & ~MEMINT_EVAL_CHG_EN);
3218 I915_WRITE(MEMINTRSTS, MEMINT_EVAL_CHG);
3219 I915_WRITE(DEIER, I915_READ(DEIER) & ~DE_PCU_EVENT);
3220 I915_WRITE(DEIIR, DE_PCU_EVENT);
3221 I915_WRITE(DEIMR, I915_READ(DEIMR) | DE_PCU_EVENT);
3222
3223 /* Go back to the starting frequency */
Daniel Vetter20e4d402012-08-08 23:35:39 +02003224 ironlake_set_drps(dev, dev_priv->ips.fstart);
Daniel Vetter92703882012-08-09 16:46:01 +02003225 mdelay(1);
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03003226 rgvswctl |= MEMCTL_CMD_STS;
3227 I915_WRITE(MEMSWCTL, rgvswctl);
Daniel Vetter92703882012-08-09 16:46:01 +02003228 mdelay(1);
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03003229
Daniel Vetter92703882012-08-09 16:46:01 +02003230 spin_unlock_irq(&mchdev_lock);
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03003231}
3232
Daniel Vetteracbe9472012-07-26 11:50:05 +02003233/* There's a funny hw issue where the hw returns all 0 when reading from
3234 * GEN6_RP_INTERRUPT_LIMITS. Hence we always need to compute the desired value
3235 * ourselves, instead of doing a rmw cycle (which might result in us clearing
3236 * all limits and the gpu stuck at whatever frequency it is at atm).
3237 */
Chris Wilson6917c7b2013-11-06 13:56:26 -02003238static u32 gen6_rps_limits(struct drm_i915_private *dev_priv, u8 val)
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03003239{
Chris Wilson7b9e0ae2012-04-28 08:56:39 +01003240 u32 limits;
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03003241
Daniel Vetter20b46e52012-07-26 11:16:14 +02003242 /* Only set the down limit when we've reached the lowest level to avoid
3243 * getting more interrupts, otherwise leave this clear. This prevents a
3244 * race in the hw when coming out of rc6: There's a tiny window where
3245 * the hw runs at the minimal clock before selecting the desired
3246 * frequency, if the down threshold expires in that window we will not
3247 * receive a down interrupt. */
Ben Widawskyb39fb292014-03-19 18:31:11 -07003248 limits = dev_priv->rps.max_freq_softlimit << 24;
3249 if (val <= dev_priv->rps.min_freq_softlimit)
3250 limits |= dev_priv->rps.min_freq_softlimit << 16;
Daniel Vetter20b46e52012-07-26 11:16:14 +02003251
3252 return limits;
3253}
3254
Chris Wilsondd75fdc2013-09-25 17:34:57 +01003255static void gen6_set_rps_thresholds(struct drm_i915_private *dev_priv, u8 val)
3256{
3257 int new_power;
3258
Daisy Sunc76bb612014-08-11 11:08:38 -07003259 if (dev_priv->rps.is_bdw_sw_turbo)
3260 return;
3261
Chris Wilsondd75fdc2013-09-25 17:34:57 +01003262 new_power = dev_priv->rps.power;
3263 switch (dev_priv->rps.power) {
3264 case LOW_POWER:
Ben Widawskyb39fb292014-03-19 18:31:11 -07003265 if (val > dev_priv->rps.efficient_freq + 1 && val > dev_priv->rps.cur_freq)
Chris Wilsondd75fdc2013-09-25 17:34:57 +01003266 new_power = BETWEEN;
3267 break;
3268
3269 case BETWEEN:
Ben Widawskyb39fb292014-03-19 18:31:11 -07003270 if (val <= dev_priv->rps.efficient_freq && val < dev_priv->rps.cur_freq)
Chris Wilsondd75fdc2013-09-25 17:34:57 +01003271 new_power = LOW_POWER;
Ben Widawskyb39fb292014-03-19 18:31:11 -07003272 else if (val >= dev_priv->rps.rp0_freq && val > dev_priv->rps.cur_freq)
Chris Wilsondd75fdc2013-09-25 17:34:57 +01003273 new_power = HIGH_POWER;
3274 break;
3275
3276 case HIGH_POWER:
Ben Widawskyb39fb292014-03-19 18:31:11 -07003277 if (val < (dev_priv->rps.rp1_freq + dev_priv->rps.rp0_freq) >> 1 && val < dev_priv->rps.cur_freq)
Chris Wilsondd75fdc2013-09-25 17:34:57 +01003278 new_power = BETWEEN;
3279 break;
3280 }
3281 /* Max/min bins are special */
Ben Widawskyb39fb292014-03-19 18:31:11 -07003282 if (val == dev_priv->rps.min_freq_softlimit)
Chris Wilsondd75fdc2013-09-25 17:34:57 +01003283 new_power = LOW_POWER;
Ben Widawskyb39fb292014-03-19 18:31:11 -07003284 if (val == dev_priv->rps.max_freq_softlimit)
Chris Wilsondd75fdc2013-09-25 17:34:57 +01003285 new_power = HIGH_POWER;
3286 if (new_power == dev_priv->rps.power)
3287 return;
3288
3289 /* Note the units here are not exactly 1us, but 1280ns. */
3290 switch (new_power) {
3291 case LOW_POWER:
3292 /* Upclock if more than 95% busy over 16ms */
3293 I915_WRITE(GEN6_RP_UP_EI, 12500);
3294 I915_WRITE(GEN6_RP_UP_THRESHOLD, 11800);
3295
3296 /* Downclock if less than 85% busy over 32ms */
3297 I915_WRITE(GEN6_RP_DOWN_EI, 25000);
3298 I915_WRITE(GEN6_RP_DOWN_THRESHOLD, 21250);
3299
3300 I915_WRITE(GEN6_RP_CONTROL,
3301 GEN6_RP_MEDIA_TURBO |
3302 GEN6_RP_MEDIA_HW_NORMAL_MODE |
3303 GEN6_RP_MEDIA_IS_GFX |
3304 GEN6_RP_ENABLE |
3305 GEN6_RP_UP_BUSY_AVG |
3306 GEN6_RP_DOWN_IDLE_AVG);
3307 break;
3308
3309 case BETWEEN:
3310 /* Upclock if more than 90% busy over 13ms */
3311 I915_WRITE(GEN6_RP_UP_EI, 10250);
3312 I915_WRITE(GEN6_RP_UP_THRESHOLD, 9225);
3313
3314 /* Downclock if less than 75% busy over 32ms */
3315 I915_WRITE(GEN6_RP_DOWN_EI, 25000);
3316 I915_WRITE(GEN6_RP_DOWN_THRESHOLD, 18750);
3317
3318 I915_WRITE(GEN6_RP_CONTROL,
3319 GEN6_RP_MEDIA_TURBO |
3320 GEN6_RP_MEDIA_HW_NORMAL_MODE |
3321 GEN6_RP_MEDIA_IS_GFX |
3322 GEN6_RP_ENABLE |
3323 GEN6_RP_UP_BUSY_AVG |
3324 GEN6_RP_DOWN_IDLE_AVG);
3325 break;
3326
3327 case HIGH_POWER:
3328 /* Upclock if more than 85% busy over 10ms */
3329 I915_WRITE(GEN6_RP_UP_EI, 8000);
3330 I915_WRITE(GEN6_RP_UP_THRESHOLD, 6800);
3331
3332 /* Downclock if less than 60% busy over 32ms */
3333 I915_WRITE(GEN6_RP_DOWN_EI, 25000);
3334 I915_WRITE(GEN6_RP_DOWN_THRESHOLD, 15000);
3335
3336 I915_WRITE(GEN6_RP_CONTROL,
3337 GEN6_RP_MEDIA_TURBO |
3338 GEN6_RP_MEDIA_HW_NORMAL_MODE |
3339 GEN6_RP_MEDIA_IS_GFX |
3340 GEN6_RP_ENABLE |
3341 GEN6_RP_UP_BUSY_AVG |
3342 GEN6_RP_DOWN_IDLE_AVG);
3343 break;
3344 }
3345
3346 dev_priv->rps.power = new_power;
3347 dev_priv->rps.last_adj = 0;
3348}
3349
Chris Wilson2876ce72014-03-28 08:03:34 +00003350static u32 gen6_rps_pm_mask(struct drm_i915_private *dev_priv, u8 val)
3351{
3352 u32 mask = 0;
3353
3354 if (val > dev_priv->rps.min_freq_softlimit)
3355 mask |= GEN6_PM_RP_DOWN_THRESHOLD | GEN6_PM_RP_DOWN_TIMEOUT;
3356 if (val < dev_priv->rps.max_freq_softlimit)
3357 mask |= GEN6_PM_RP_UP_THRESHOLD;
3358
Chris Wilson7b3c29f2014-07-10 20:31:19 +01003359 mask |= dev_priv->pm_rps_events & (GEN6_PM_RP_DOWN_EI_EXPIRED | GEN6_PM_RP_UP_EI_EXPIRED);
3360 mask &= dev_priv->pm_rps_events;
3361
Chris Wilson2876ce72014-03-28 08:03:34 +00003362 /* IVB and SNB hard hangs on looping batchbuffer
3363 * if GEN6_PM_UP_EI_EXPIRED is masked.
3364 */
3365 if (INTEL_INFO(dev_priv->dev)->gen <= 7 && !IS_HASWELL(dev_priv->dev))
3366 mask |= GEN6_PM_RP_UP_EI_EXPIRED;
3367
Deepak Sbaccd452014-05-15 20:58:09 +03003368 if (IS_GEN8(dev_priv->dev))
3369 mask |= GEN8_PMINTR_REDIRECT_TO_NON_DISP;
3370
Chris Wilson2876ce72014-03-28 08:03:34 +00003371 return ~mask;
3372}
3373
Jeff McGeeb8a5ff82014-02-04 11:37:01 -06003374/* gen6_set_rps is called to update the frequency request, but should also be
3375 * called when the range (min_delay and max_delay) is modified so that we can
3376 * update the GEN6_RP_INTERRUPT_LIMITS register accordingly. */
Daniel Vetter20b46e52012-07-26 11:16:14 +02003377void gen6_set_rps(struct drm_device *dev, u8 val)
3378{
3379 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson7b9e0ae2012-04-28 08:56:39 +01003380
Jesse Barnes4fc688c2012-11-02 11:14:01 -07003381 WARN_ON(!mutex_is_locked(&dev_priv->rps.hw_lock));
Ben Widawskyb39fb292014-03-19 18:31:11 -07003382 WARN_ON(val > dev_priv->rps.max_freq_softlimit);
3383 WARN_ON(val < dev_priv->rps.min_freq_softlimit);
Daniel Vetter004777c2012-08-09 15:07:01 +02003384
Chris Wilsoneb64cad2014-03-27 08:24:20 +00003385 /* min/max delay may still have been modified so be sure to
3386 * write the limits value.
3387 */
3388 if (val != dev_priv->rps.cur_freq) {
3389 gen6_set_rps_thresholds(dev_priv, val);
Jeff McGeeb8a5ff82014-02-04 11:37:01 -06003390
Ben Widawsky50e6a2a2014-03-31 17:16:43 -07003391 if (IS_HASWELL(dev) || IS_BROADWELL(dev))
Chris Wilsoneb64cad2014-03-27 08:24:20 +00003392 I915_WRITE(GEN6_RPNSWREQ,
3393 HSW_FREQUENCY(val));
3394 else
3395 I915_WRITE(GEN6_RPNSWREQ,
3396 GEN6_FREQUENCY(val) |
3397 GEN6_OFFSET(0) |
3398 GEN6_AGGRESSIVE_TURBO);
Jeff McGeeb8a5ff82014-02-04 11:37:01 -06003399 }
Chris Wilson7b9e0ae2012-04-28 08:56:39 +01003400
Chris Wilson7b9e0ae2012-04-28 08:56:39 +01003401 /* Make sure we continue to get interrupts
3402 * until we hit the minimum or maximum frequencies.
3403 */
Chris Wilsoneb64cad2014-03-27 08:24:20 +00003404 I915_WRITE(GEN6_RP_INTERRUPT_LIMITS, gen6_rps_limits(dev_priv, val));
Chris Wilson2876ce72014-03-28 08:03:34 +00003405 I915_WRITE(GEN6_PMINTRMSK, gen6_rps_pm_mask(dev_priv, val));
Chris Wilson7b9e0ae2012-04-28 08:56:39 +01003406
Ben Widawskyd5570a72012-09-07 19:43:41 -07003407 POSTING_READ(GEN6_RPNSWREQ);
3408
Ben Widawskyb39fb292014-03-19 18:31:11 -07003409 dev_priv->rps.cur_freq = val;
Daniel Vetterbe2cde92012-08-30 13:26:48 +02003410 trace_intel_gpu_freq_change(val * 50);
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03003411}
3412
Deepak S76c3552f2014-01-30 23:08:16 +05303413/* vlv_set_rps_idle: Set the frequency to Rpn if Gfx clocks are down
3414 *
3415 * * If Gfx is Idle, then
3416 * 1. Mask Turbo interrupts
3417 * 2. Bring up Gfx clock
3418 * 3. Change the freq to Rpn and wait till P-Unit updates freq
3419 * 4. Clear the Force GFX CLK ON bit so that Gfx can down
3420 * 5. Unmask Turbo interrupts
3421*/
3422static void vlv_set_rps_idle(struct drm_i915_private *dev_priv)
3423{
Deepak S5549d252014-06-28 11:26:11 +05303424 struct drm_device *dev = dev_priv->dev;
3425
3426 /* Latest VLV doesn't need to force the gfx clock */
3427 if (dev->pdev->revision >= 0xd) {
3428 valleyview_set_rps(dev_priv->dev, dev_priv->rps.min_freq_softlimit);
3429 return;
3430 }
3431
Deepak S76c3552f2014-01-30 23:08:16 +05303432 /*
3433 * When we are idle. Drop to min voltage state.
3434 */
3435
Ben Widawskyb39fb292014-03-19 18:31:11 -07003436 if (dev_priv->rps.cur_freq <= dev_priv->rps.min_freq_softlimit)
Deepak S76c3552f2014-01-30 23:08:16 +05303437 return;
3438
3439 /* Mask turbo interrupt so that they will not come in between */
3440 I915_WRITE(GEN6_PMINTRMSK, 0xffffffff);
3441
Imre Deak650ad972014-04-18 16:35:02 +03003442 vlv_force_gfx_clock(dev_priv, true);
Deepak S76c3552f2014-01-30 23:08:16 +05303443
Ben Widawskyb39fb292014-03-19 18:31:11 -07003444 dev_priv->rps.cur_freq = dev_priv->rps.min_freq_softlimit;
Deepak S76c3552f2014-01-30 23:08:16 +05303445
3446 vlv_punit_write(dev_priv, PUNIT_REG_GPU_FREQ_REQ,
Ben Widawskyb39fb292014-03-19 18:31:11 -07003447 dev_priv->rps.min_freq_softlimit);
Deepak S76c3552f2014-01-30 23:08:16 +05303448
3449 if (wait_for(((vlv_punit_read(dev_priv, PUNIT_REG_GPU_FREQ_STS))
3450 & GENFREQSTATUS) == 0, 5))
3451 DRM_ERROR("timed out waiting for Punit\n");
3452
Imre Deak650ad972014-04-18 16:35:02 +03003453 vlv_force_gfx_clock(dev_priv, false);
Deepak S76c3552f2014-01-30 23:08:16 +05303454
Chris Wilson2876ce72014-03-28 08:03:34 +00003455 I915_WRITE(GEN6_PMINTRMSK,
3456 gen6_rps_pm_mask(dev_priv, dev_priv->rps.cur_freq));
Deepak S76c3552f2014-01-30 23:08:16 +05303457}
3458
Chris Wilsonb29c19b2013-09-25 17:34:56 +01003459void gen6_rps_idle(struct drm_i915_private *dev_priv)
3460{
Damien Lespiau691bb712013-12-12 14:36:36 +00003461 struct drm_device *dev = dev_priv->dev;
3462
Chris Wilsonb29c19b2013-09-25 17:34:56 +01003463 mutex_lock(&dev_priv->rps.hw_lock);
Chris Wilsonc0951f02013-10-10 21:58:50 +01003464 if (dev_priv->rps.enabled) {
Deepak S34638112014-06-28 11:26:26 +05303465 if (IS_CHERRYVIEW(dev))
3466 valleyview_set_rps(dev_priv->dev, dev_priv->rps.min_freq_softlimit);
3467 else if (IS_VALLEYVIEW(dev))
Deepak S76c3552f2014-01-30 23:08:16 +05303468 vlv_set_rps_idle(dev_priv);
Daisy Sunc76bb612014-08-11 11:08:38 -07003469 else if (!dev_priv->rps.is_bdw_sw_turbo
3470 || atomic_read(&dev_priv->rps.sw_turbo.flip_received)){
Ben Widawskyb39fb292014-03-19 18:31:11 -07003471 gen6_set_rps(dev_priv->dev, dev_priv->rps.min_freq_softlimit);
Daisy Sunc76bb612014-08-11 11:08:38 -07003472 }
3473
Chris Wilsonc0951f02013-10-10 21:58:50 +01003474 dev_priv->rps.last_adj = 0;
3475 }
Chris Wilsonb29c19b2013-09-25 17:34:56 +01003476 mutex_unlock(&dev_priv->rps.hw_lock);
3477}
3478
3479void gen6_rps_boost(struct drm_i915_private *dev_priv)
3480{
Damien Lespiau691bb712013-12-12 14:36:36 +00003481 struct drm_device *dev = dev_priv->dev;
3482
Chris Wilsonb29c19b2013-09-25 17:34:56 +01003483 mutex_lock(&dev_priv->rps.hw_lock);
Chris Wilsonc0951f02013-10-10 21:58:50 +01003484 if (dev_priv->rps.enabled) {
Damien Lespiau691bb712013-12-12 14:36:36 +00003485 if (IS_VALLEYVIEW(dev))
Ben Widawskyb39fb292014-03-19 18:31:11 -07003486 valleyview_set_rps(dev_priv->dev, dev_priv->rps.max_freq_softlimit);
Daisy Sunc76bb612014-08-11 11:08:38 -07003487 else if (!dev_priv->rps.is_bdw_sw_turbo
3488 || atomic_read(&dev_priv->rps.sw_turbo.flip_received)){
Ben Widawskyb39fb292014-03-19 18:31:11 -07003489 gen6_set_rps(dev_priv->dev, dev_priv->rps.max_freq_softlimit);
Daisy Sunc76bb612014-08-11 11:08:38 -07003490 }
3491
Chris Wilsonc0951f02013-10-10 21:58:50 +01003492 dev_priv->rps.last_adj = 0;
3493 }
Chris Wilsonb29c19b2013-09-25 17:34:56 +01003494 mutex_unlock(&dev_priv->rps.hw_lock);
3495}
3496
Jesse Barnes0a073b82013-04-17 15:54:58 -07003497void valleyview_set_rps(struct drm_device *dev, u8 val)
3498{
3499 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjälä7a670922013-06-25 19:21:06 +03003500
Jesse Barnes0a073b82013-04-17 15:54:58 -07003501 WARN_ON(!mutex_is_locked(&dev_priv->rps.hw_lock));
Ben Widawskyb39fb292014-03-19 18:31:11 -07003502 WARN_ON(val > dev_priv->rps.max_freq_softlimit);
3503 WARN_ON(val < dev_priv->rps.min_freq_softlimit);
Jesse Barnes0a073b82013-04-17 15:54:58 -07003504
Ville Syrjälä73008b92013-06-25 19:21:01 +03003505 DRM_DEBUG_DRIVER("GPU freq request from %d MHz (%u) to %d MHz (%u)\n",
Ben Widawskyb39fb292014-03-19 18:31:11 -07003506 vlv_gpu_freq(dev_priv, dev_priv->rps.cur_freq),
3507 dev_priv->rps.cur_freq,
Ville Syrjälä2ec38152013-11-05 22:42:29 +02003508 vlv_gpu_freq(dev_priv, val), val);
Jesse Barnes0a073b82013-04-17 15:54:58 -07003509
Ville Syrjälä1c147622014-08-18 14:42:43 +03003510 if (WARN_ONCE(IS_CHERRYVIEW(dev) && (val & 1),
3511 "Odd GPU freq value\n"))
3512 val &= ~1;
3513
Chris Wilson2876ce72014-03-28 08:03:34 +00003514 if (val != dev_priv->rps.cur_freq)
3515 vlv_punit_write(dev_priv, PUNIT_REG_GPU_FREQ_REQ, val);
Jesse Barnes0a073b82013-04-17 15:54:58 -07003516
Imre Deak09c87db2014-04-03 20:02:42 +03003517 I915_WRITE(GEN6_PMINTRMSK, gen6_rps_pm_mask(dev_priv, val));
Jesse Barnes0a073b82013-04-17 15:54:58 -07003518
Ben Widawskyb39fb292014-03-19 18:31:11 -07003519 dev_priv->rps.cur_freq = val;
Ville Syrjälä2ec38152013-11-05 22:42:29 +02003520 trace_intel_gpu_freq_change(vlv_gpu_freq(dev_priv, val));
Jesse Barnes0a073b82013-04-17 15:54:58 -07003521}
3522
Ben Widawsky09610212014-05-15 20:58:08 +03003523static void gen8_disable_rps_interrupts(struct drm_device *dev)
3524{
3525 struct drm_i915_private *dev_priv = dev->dev_private;
Daisy Sunc76bb612014-08-11 11:08:38 -07003526 if (IS_BROADWELL(dev) && dev_priv->rps.is_bdw_sw_turbo){
3527 if (atomic_read(&dev_priv->rps.sw_turbo.flip_received))
3528 del_timer(&dev_priv->rps.sw_turbo.flip_timer);
3529 dev_priv-> rps.is_bdw_sw_turbo = false;
3530 } else {
3531 I915_WRITE(GEN6_PMINTRMSK, ~GEN8_PMINTR_REDIRECT_TO_NON_DISP);
3532 I915_WRITE(GEN8_GT_IER(2), I915_READ(GEN8_GT_IER(2)) &
3533 ~dev_priv->pm_rps_events);
3534 /* Complete PM interrupt masking here doesn't race with the rps work
3535 * item again unmasking PM interrupts because that is using a different
3536 * register (GEN8_GT_IMR(2)) to mask PM interrupts. The only risk is in
3537 * leaving stale bits in GEN8_GT_IIR(2) and GEN8_GT_IMR(2) which
3538 * gen8_enable_rps will clean up. */
Ben Widawsky09610212014-05-15 20:58:08 +03003539
Daisy Sunc76bb612014-08-11 11:08:38 -07003540 spin_lock_irq(&dev_priv->irq_lock);
3541 dev_priv->rps.pm_iir = 0;
3542 spin_unlock_irq(&dev_priv->irq_lock);
Ben Widawsky09610212014-05-15 20:58:08 +03003543
Daisy Sunc76bb612014-08-11 11:08:38 -07003544 I915_WRITE(GEN8_GT_IIR(2), dev_priv->pm_rps_events);
3545 }
Ben Widawsky09610212014-05-15 20:58:08 +03003546}
3547
Daniel Vetter44fc7d52013-07-12 22:43:27 +02003548static void gen6_disable_rps_interrupts(struct drm_device *dev)
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03003549{
3550 struct drm_i915_private *dev_priv = dev->dev_private;
3551
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03003552 I915_WRITE(GEN6_PMINTRMSK, 0xffffffff);
Deepak Sa6706b42014-03-15 20:23:22 +05303553 I915_WRITE(GEN6_PMIER, I915_READ(GEN6_PMIER) &
3554 ~dev_priv->pm_rps_events);
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03003555 /* Complete PM interrupt masking here doesn't race with the rps work
3556 * item again unmasking PM interrupts because that is using a different
3557 * register (PMIMR) to mask PM interrupts. The only risk is in leaving
3558 * stale bits in PMIIR and PMIMR which gen6_enable_rps will clean up. */
3559
Daniel Vetter59cdb632013-07-04 23:35:28 +02003560 spin_lock_irq(&dev_priv->irq_lock);
Daniel Vetterc6a828d2012-08-08 23:35:35 +02003561 dev_priv->rps.pm_iir = 0;
Daniel Vetter59cdb632013-07-04 23:35:28 +02003562 spin_unlock_irq(&dev_priv->irq_lock);
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03003563
Deepak Sa6706b42014-03-15 20:23:22 +05303564 I915_WRITE(GEN6_PMIIR, dev_priv->pm_rps_events);
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03003565}
3566
Daniel Vetter44fc7d52013-07-12 22:43:27 +02003567static void gen6_disable_rps(struct drm_device *dev)
3568{
3569 struct drm_i915_private *dev_priv = dev->dev_private;
3570
3571 I915_WRITE(GEN6_RC_CONTROL, 0);
3572 I915_WRITE(GEN6_RPNSWREQ, 1 << 31);
3573
Ben Widawsky09610212014-05-15 20:58:08 +03003574 if (IS_BROADWELL(dev))
3575 gen8_disable_rps_interrupts(dev);
3576 else
3577 gen6_disable_rps_interrupts(dev);
Daniel Vetter44fc7d52013-07-12 22:43:27 +02003578}
3579
Deepak S38807742014-05-23 21:00:15 +05303580static void cherryview_disable_rps(struct drm_device *dev)
3581{
3582 struct drm_i915_private *dev_priv = dev->dev_private;
3583
3584 I915_WRITE(GEN6_RC_CONTROL, 0);
Deepak S3497a562014-07-10 13:16:26 +05303585
3586 gen8_disable_rps_interrupts(dev);
Deepak S38807742014-05-23 21:00:15 +05303587}
3588
Jesse Barnesd20d4f02013-04-23 10:09:28 -07003589static void valleyview_disable_rps(struct drm_device *dev)
3590{
3591 struct drm_i915_private *dev_priv = dev->dev_private;
3592
Deepak S98a2e5f2014-08-18 10:35:27 -07003593 /* we're doing forcewake before Disabling RC6,
3594 * This what the BIOS expects when going into suspend */
3595 gen6_gt_force_wake_get(dev_priv, FORCEWAKE_ALL);
3596
Jesse Barnesd20d4f02013-04-23 10:09:28 -07003597 I915_WRITE(GEN6_RC_CONTROL, 0);
Jesse Barnesd20d4f02013-04-23 10:09:28 -07003598
Deepak S98a2e5f2014-08-18 10:35:27 -07003599 gen6_gt_force_wake_put(dev_priv, FORCEWAKE_ALL);
3600
Daniel Vetter44fc7d52013-07-12 22:43:27 +02003601 gen6_disable_rps_interrupts(dev);
Jesse Barnesd20d4f02013-04-23 10:09:28 -07003602}
3603
Ben Widawskydc39fff2013-10-18 12:32:07 -07003604static void intel_print_rc6_info(struct drm_device *dev, u32 mode)
3605{
Imre Deak91ca6892014-04-14 20:24:25 +03003606 if (IS_VALLEYVIEW(dev)) {
3607 if (mode & (GEN7_RC_CTL_TO_MODE | GEN6_RC_CTL_EI_MODE(1)))
3608 mode = GEN6_RC_CTL_RC6_ENABLE;
3609 else
3610 mode = 0;
3611 }
Daniel Vetter8dfd1f02014-08-04 11:15:56 +02003612 DRM_DEBUG_KMS("Enabling RC6 states: RC6 %s, RC6p %s, RC6pp %s\n",
3613 (mode & GEN6_RC_CTL_RC6_ENABLE) ? "on" : "off",
3614 (mode & GEN6_RC_CTL_RC6p_ENABLE) ? "on" : "off",
3615 (mode & GEN6_RC_CTL_RC6pp_ENABLE) ? "on" : "off");
Ben Widawskydc39fff2013-10-18 12:32:07 -07003616}
3617
Imre Deake6069ca2014-04-18 16:01:02 +03003618static int sanitize_rc6_option(const struct drm_device *dev, int enable_rc6)
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03003619{
Damien Lespiaueb4926e2013-06-07 17:41:14 +01003620 /* No RC6 before Ironlake */
3621 if (INTEL_INFO(dev)->gen < 5)
3622 return 0;
3623
Imre Deake6069ca2014-04-18 16:01:02 +03003624 /* RC6 is only on Ironlake mobile not on desktop */
3625 if (INTEL_INFO(dev)->gen == 5 && !IS_IRONLAKE_M(dev))
3626 return 0;
3627
Daniel Vetter456470e2012-08-08 23:35:40 +02003628 /* Respect the kernel parameter if it is set */
Imre Deake6069ca2014-04-18 16:01:02 +03003629 if (enable_rc6 >= 0) {
3630 int mask;
3631
3632 if (INTEL_INFO(dev)->gen == 6 || IS_IVYBRIDGE(dev))
3633 mask = INTEL_RC6_ENABLE | INTEL_RC6p_ENABLE |
3634 INTEL_RC6pp_ENABLE;
3635 else
3636 mask = INTEL_RC6_ENABLE;
3637
3638 if ((enable_rc6 & mask) != enable_rc6)
Daniel Vetter8dfd1f02014-08-04 11:15:56 +02003639 DRM_DEBUG_KMS("Adjusting RC6 mask to %d (requested %d, valid %d)\n",
3640 enable_rc6 & mask, enable_rc6, mask);
Imre Deake6069ca2014-04-18 16:01:02 +03003641
3642 return enable_rc6 & mask;
3643 }
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03003644
Chris Wilson6567d742012-11-10 10:00:06 +00003645 /* Disable RC6 on Ironlake */
3646 if (INTEL_INFO(dev)->gen == 5)
3647 return 0;
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03003648
Ben Widawsky8bade1a2014-01-28 20:25:39 -08003649 if (IS_IVYBRIDGE(dev))
Ben Widawskycca84a12014-01-28 20:25:38 -08003650 return (INTEL_RC6_ENABLE | INTEL_RC6p_ENABLE);
Ben Widawsky8bade1a2014-01-28 20:25:39 -08003651
3652 return INTEL_RC6_ENABLE;
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03003653}
3654
Imre Deake6069ca2014-04-18 16:01:02 +03003655int intel_enable_rc6(const struct drm_device *dev)
3656{
3657 return i915.enable_rc6;
3658}
3659
Ben Widawsky09610212014-05-15 20:58:08 +03003660static void gen8_enable_rps_interrupts(struct drm_device *dev)
3661{
3662 struct drm_i915_private *dev_priv = dev->dev_private;
3663
3664 spin_lock_irq(&dev_priv->irq_lock);
3665 WARN_ON(dev_priv->rps.pm_iir);
Daniel Vetter480c8032014-07-16 09:49:40 +02003666 gen8_enable_pm_irq(dev_priv, dev_priv->pm_rps_events);
Ben Widawsky09610212014-05-15 20:58:08 +03003667 I915_WRITE(GEN8_GT_IIR(2), dev_priv->pm_rps_events);
3668 spin_unlock_irq(&dev_priv->irq_lock);
3669}
3670
Daniel Vetter44fc7d52013-07-12 22:43:27 +02003671static void gen6_enable_rps_interrupts(struct drm_device *dev)
3672{
3673 struct drm_i915_private *dev_priv = dev->dev_private;
3674
3675 spin_lock_irq(&dev_priv->irq_lock);
Daniel Vettera0b33352013-07-04 23:35:34 +02003676 WARN_ON(dev_priv->rps.pm_iir);
Daniel Vetter480c8032014-07-16 09:49:40 +02003677 gen6_enable_pm_irq(dev_priv, dev_priv->pm_rps_events);
Deepak Sa6706b42014-03-15 20:23:22 +05303678 I915_WRITE(GEN6_PMIIR, dev_priv->pm_rps_events);
Daniel Vetter44fc7d52013-07-12 22:43:27 +02003679 spin_unlock_irq(&dev_priv->irq_lock);
Daniel Vetter44fc7d52013-07-12 22:43:27 +02003680}
3681
Ben Widawsky3280e8b2014-03-31 17:16:42 -07003682static void parse_rp_state_cap(struct drm_i915_private *dev_priv, u32 rp_state_cap)
3683{
3684 /* All of these values are in units of 50MHz */
3685 dev_priv->rps.cur_freq = 0;
3686 /* static values from HW: RP0 < RPe < RP1 < RPn (min_freq) */
3687 dev_priv->rps.rp1_freq = (rp_state_cap >> 8) & 0xff;
3688 dev_priv->rps.rp0_freq = (rp_state_cap >> 0) & 0xff;
3689 dev_priv->rps.min_freq = (rp_state_cap >> 16) & 0xff;
3690 /* XXX: only BYT has a special efficient freq */
3691 dev_priv->rps.efficient_freq = dev_priv->rps.rp1_freq;
3692 /* hw_max = RP0 until we check for overclocking */
3693 dev_priv->rps.max_freq = dev_priv->rps.rp0_freq;
3694
3695 /* Preserve min/max settings in case of re-init */
3696 if (dev_priv->rps.max_freq_softlimit == 0)
3697 dev_priv->rps.max_freq_softlimit = dev_priv->rps.max_freq;
3698
3699 if (dev_priv->rps.min_freq_softlimit == 0)
3700 dev_priv->rps.min_freq_softlimit = dev_priv->rps.min_freq;
3701}
3702
Daisy Sunc76bb612014-08-11 11:08:38 -07003703static void bdw_sw_calculate_freq(struct drm_device *dev,
3704 struct intel_rps_bdw_cal *c, u32 *cur_time, u32 *c0)
3705{
3706 struct drm_i915_private *dev_priv = dev->dev_private;
3707 u64 busy = 0;
3708 u32 busyness_pct = 0;
3709 u32 elapsed_time = 0;
3710 u16 new_freq = 0;
3711
3712 if (!c || !cur_time || !c0)
3713 return;
3714
3715 if (0 == c->last_c0)
3716 goto out;
3717
3718 /* Check Evaluation interval */
3719 elapsed_time = *cur_time - c->last_ts;
3720 if (elapsed_time < c->eval_interval)
3721 return;
3722
3723 mutex_lock(&dev_priv->rps.hw_lock);
3724
3725 /*
3726 * c0 unit in 32*1.28 usec, elapsed_time unit in 1 usec.
3727 * Whole busyness_pct calculation should be
3728 * busy = ((u64)(*c0 - c->last_c0) << 5 << 7) / 100;
3729 * busyness_pct = (u32)(busy * 100 / elapsed_time);
3730 * The final formula is to simplify CPU calculation
3731 */
3732 busy = (u64)(*c0 - c->last_c0) << 12;
3733 do_div(busy, elapsed_time);
3734 busyness_pct = (u32)busy;
3735
3736 if (c->is_up && busyness_pct >= c->it_threshold_pct)
3737 new_freq = (u16)dev_priv->rps.cur_freq + 3;
3738 if (!c->is_up && busyness_pct <= c->it_threshold_pct)
3739 new_freq = (u16)dev_priv->rps.cur_freq - 1;
3740
3741 /* Adjust to new frequency busyness and compare with threshold */
3742 if (0 != new_freq) {
3743 if (new_freq > dev_priv->rps.max_freq_softlimit)
3744 new_freq = dev_priv->rps.max_freq_softlimit;
3745 else if (new_freq < dev_priv->rps.min_freq_softlimit)
3746 new_freq = dev_priv->rps.min_freq_softlimit;
3747
3748 gen6_set_rps(dev, new_freq);
3749 }
3750
3751 mutex_unlock(&dev_priv->rps.hw_lock);
3752
3753out:
3754 c->last_c0 = *c0;
3755 c->last_ts = *cur_time;
3756}
3757
3758static void gen8_set_frequency_RP0(struct work_struct *work)
3759{
3760 struct intel_rps_bdw_turbo *p_bdw_turbo =
3761 container_of(work, struct intel_rps_bdw_turbo, work_max_freq);
3762 struct intel_gen6_power_mgmt *p_power_mgmt =
3763 container_of(p_bdw_turbo, struct intel_gen6_power_mgmt, sw_turbo);
3764 struct drm_i915_private *dev_priv =
3765 container_of(p_power_mgmt, struct drm_i915_private, rps);
3766
3767 mutex_lock(&dev_priv->rps.hw_lock);
3768 gen6_set_rps(dev_priv->dev, dev_priv->rps.rp0_freq);
3769 mutex_unlock(&dev_priv->rps.hw_lock);
3770}
3771
3772static void flip_active_timeout_handler(unsigned long var)
3773{
3774 struct drm_i915_private *dev_priv = (struct drm_i915_private *) var;
3775
3776 del_timer(&dev_priv->rps.sw_turbo.flip_timer);
3777 atomic_set(&dev_priv->rps.sw_turbo.flip_received, false);
3778
3779 queue_work(dev_priv->wq, &dev_priv->rps.sw_turbo.work_max_freq);
3780}
3781
3782void bdw_software_turbo(struct drm_device *dev)
3783{
3784 struct drm_i915_private *dev_priv = dev->dev_private;
3785
3786 u32 current_time = I915_READ(TIMESTAMP_CTR); /* unit in usec */
3787 u32 current_c0 = I915_READ(MCHBAR_PCU_C0); /* unit in 32*1.28 usec */
3788
3789 bdw_sw_calculate_freq(dev, &dev_priv->rps.sw_turbo.up,
3790 &current_time, &current_c0);
3791 bdw_sw_calculate_freq(dev, &dev_priv->rps.sw_turbo.down,
3792 &current_time, &current_c0);
3793}
3794
Ben Widawsky6edee7f2013-11-02 21:07:52 -07003795static void gen8_enable_rps(struct drm_device *dev)
3796{
3797 struct drm_i915_private *dev_priv = dev->dev_private;
Oscar Mateoa4872ba2014-05-22 14:13:33 +01003798 struct intel_engine_cs *ring;
Ben Widawsky6edee7f2013-11-02 21:07:52 -07003799 uint32_t rc6_mask = 0, rp_state_cap;
Daisy Sunc76bb612014-08-11 11:08:38 -07003800 uint32_t threshold_up_pct, threshold_down_pct;
3801 uint32_t ei_up, ei_down; /* up and down evaluation interval */
3802 u32 rp_ctl_flag;
Ben Widawsky6edee7f2013-11-02 21:07:52 -07003803 int unused;
3804
Daisy Sunc76bb612014-08-11 11:08:38 -07003805 /* Use software Turbo for BDW */
3806 dev_priv->rps.is_bdw_sw_turbo = IS_BROADWELL(dev);
3807
Ben Widawsky6edee7f2013-11-02 21:07:52 -07003808 /* 1a: Software RC state - RC0 */
3809 I915_WRITE(GEN6_RC_STATE, 0);
3810
3811 /* 1c & 1d: Get forcewake during program sequence. Although the driver
3812 * hasn't enabled a state yet where we need forcewake, BIOS may have.*/
Deepak Sc8d9a592013-11-23 14:55:42 +05303813 gen6_gt_force_wake_get(dev_priv, FORCEWAKE_ALL);
Ben Widawsky6edee7f2013-11-02 21:07:52 -07003814
3815 /* 2a: Disable RC states. */
3816 I915_WRITE(GEN6_RC_CONTROL, 0);
3817
3818 rp_state_cap = I915_READ(GEN6_RP_STATE_CAP);
Ben Widawsky3280e8b2014-03-31 17:16:42 -07003819 parse_rp_state_cap(dev_priv, rp_state_cap);
Ben Widawsky6edee7f2013-11-02 21:07:52 -07003820
3821 /* 2b: Program RC6 thresholds.*/
3822 I915_WRITE(GEN6_RC6_WAKE_RATE_LIMIT, 40 << 16);
3823 I915_WRITE(GEN6_RC_EVALUATION_INTERVAL, 125000); /* 12500 * 1280ns */
3824 I915_WRITE(GEN6_RC_IDLE_HYSTERSIS, 25); /* 25 * 1280ns */
3825 for_each_ring(ring, dev_priv, unused)
3826 I915_WRITE(RING_MAX_IDLE(ring->mmio_base), 10);
3827 I915_WRITE(GEN6_RC_SLEEP, 0);
Tom O'Rourke0d68b252014-04-09 11:44:06 -07003828 if (IS_BROADWELL(dev))
3829 I915_WRITE(GEN6_RC6_THRESHOLD, 625); /* 800us/1.28 for TO */
3830 else
3831 I915_WRITE(GEN6_RC6_THRESHOLD, 50000); /* 50/125ms per EI */
Ben Widawsky6edee7f2013-11-02 21:07:52 -07003832
3833 /* 3: Enable RC6 */
3834 if (intel_enable_rc6(dev) & INTEL_RC6_ENABLE)
3835 rc6_mask = GEN6_RC_CTL_RC6_ENABLE;
Ben Widawskyabbf9d22014-01-28 20:25:41 -08003836 intel_print_rc6_info(dev, rc6_mask);
Tom O'Rourke0d68b252014-04-09 11:44:06 -07003837 if (IS_BROADWELL(dev))
3838 I915_WRITE(GEN6_RC_CONTROL, GEN6_RC_CTL_HW_ENABLE |
3839 GEN7_RC_CTL_TO_MODE |
3840 rc6_mask);
3841 else
3842 I915_WRITE(GEN6_RC_CONTROL, GEN6_RC_CTL_HW_ENABLE |
3843 GEN6_RC_CTL_EI_MODE(1) |
3844 rc6_mask);
Ben Widawsky6edee7f2013-11-02 21:07:52 -07003845
3846 /* 4 Program defaults and thresholds for RPS*/
Ben Widawskyf9bdc582014-03-31 17:16:41 -07003847 I915_WRITE(GEN6_RPNSWREQ,
3848 HSW_FREQUENCY(dev_priv->rps.rp1_freq));
3849 I915_WRITE(GEN6_RC_VIDEO_FREQ,
3850 HSW_FREQUENCY(dev_priv->rps.rp1_freq));
Daisy Sunc76bb612014-08-11 11:08:38 -07003851 ei_up = 84480; /* 84.48ms */
3852 ei_down = 448000;
3853 threshold_up_pct = 90; /* x percent busy */
3854 threshold_down_pct = 70;
Ben Widawsky6edee7f2013-11-02 21:07:52 -07003855
Daisy Sunc76bb612014-08-11 11:08:38 -07003856 if (dev_priv->rps.is_bdw_sw_turbo) {
3857 dev_priv->rps.sw_turbo.up.it_threshold_pct = threshold_up_pct;
3858 dev_priv->rps.sw_turbo.up.eval_interval = ei_up;
3859 dev_priv->rps.sw_turbo.up.is_up = true;
3860 dev_priv->rps.sw_turbo.up.last_ts = 0;
3861 dev_priv->rps.sw_turbo.up.last_c0 = 0;
Ben Widawsky6edee7f2013-11-02 21:07:52 -07003862
Daisy Sunc76bb612014-08-11 11:08:38 -07003863 dev_priv->rps.sw_turbo.down.it_threshold_pct = threshold_down_pct;
3864 dev_priv->rps.sw_turbo.down.eval_interval = ei_down;
3865 dev_priv->rps.sw_turbo.down.is_up = false;
3866 dev_priv->rps.sw_turbo.down.last_ts = 0;
3867 dev_priv->rps.sw_turbo.down.last_c0 = 0;
Ben Widawsky6edee7f2013-11-02 21:07:52 -07003868
Daisy Sunc76bb612014-08-11 11:08:38 -07003869 /* Start the timer to track if flip comes*/
3870 dev_priv->rps.sw_turbo.timeout = 200*1000; /* in us */
3871
3872 init_timer(&dev_priv->rps.sw_turbo.flip_timer);
3873 dev_priv->rps.sw_turbo.flip_timer.function = flip_active_timeout_handler;
3874 dev_priv->rps.sw_turbo.flip_timer.data = (unsigned long) dev_priv;
3875 dev_priv->rps.sw_turbo.flip_timer.expires =
3876 usecs_to_jiffies(dev_priv->rps.sw_turbo.timeout) + jiffies;
3877 add_timer(&dev_priv->rps.sw_turbo.flip_timer);
3878 INIT_WORK(&dev_priv->rps.sw_turbo.work_max_freq, gen8_set_frequency_RP0);
3879
3880 atomic_set(&dev_priv->rps.sw_turbo.flip_received, true);
3881 } else {
3882 /* NB: Docs say 1s, and 1000000 - which aren't equivalent
3883 * 1 second timeout*/
3884 I915_WRITE(GEN6_RP_DOWN_TIMEOUT, FREQ_1_28_US(1000000));
3885
3886 /* Docs recommend 900MHz, and 300 MHz respectively */
3887 I915_WRITE(GEN6_RP_INTERRUPT_LIMITS,
3888 dev_priv->rps.max_freq_softlimit << 24 |
3889 dev_priv->rps.min_freq_softlimit << 16);
3890
3891 I915_WRITE(GEN6_RP_UP_THRESHOLD,
3892 FREQ_1_28_US(ei_up * threshold_up_pct / 100));
3893 I915_WRITE(GEN6_RP_DOWN_THRESHOLD,
3894 FREQ_1_28_US(ei_down * threshold_down_pct / 100));
3895 I915_WRITE(GEN6_RP_UP_EI,
3896 FREQ_1_28_US(ei_up));
3897 I915_WRITE(GEN6_RP_DOWN_EI,
3898 FREQ_1_28_US(ei_down));
3899
3900 I915_WRITE(GEN6_RP_IDLE_HYSTERSIS, 10);
3901 }
Ben Widawsky6edee7f2013-11-02 21:07:52 -07003902
3903 /* 5: Enable RPS */
Daisy Sunc76bb612014-08-11 11:08:38 -07003904 rp_ctl_flag = GEN6_RP_MEDIA_TURBO |
3905 GEN6_RP_MEDIA_HW_NORMAL_MODE |
3906 GEN6_RP_MEDIA_IS_GFX |
3907 GEN6_RP_UP_BUSY_AVG |
3908 GEN6_RP_DOWN_IDLE_AVG;
3909 if (!dev_priv->rps.is_bdw_sw_turbo)
3910 rp_ctl_flag |= GEN6_RP_ENABLE;
Ben Widawsky6edee7f2013-11-02 21:07:52 -07003911
Daisy Sunc76bb612014-08-11 11:08:38 -07003912 I915_WRITE(GEN6_RP_CONTROL, rp_ctl_flag);
Ben Widawsky6edee7f2013-11-02 21:07:52 -07003913
Daisy Sunc76bb612014-08-11 11:08:38 -07003914 /* 6: Ring frequency + overclocking
3915 * (our driver does this later */
Ben Widawsky6edee7f2013-11-02 21:07:52 -07003916 gen6_set_rps(dev, (I915_READ(GEN6_GT_PERF_STATUS) & 0xff00) >> 8);
Daisy Sunc76bb612014-08-11 11:08:38 -07003917 if (!dev_priv->rps.is_bdw_sw_turbo)
3918 gen8_enable_rps_interrupts(dev);
Ben Widawsky6edee7f2013-11-02 21:07:52 -07003919
Deepak Sc8d9a592013-11-23 14:55:42 +05303920 gen6_gt_force_wake_put(dev_priv, FORCEWAKE_ALL);
Ben Widawsky6edee7f2013-11-02 21:07:52 -07003921}
3922
Daniel Vetter79f5b2c2012-06-24 16:42:33 +02003923static void gen6_enable_rps(struct drm_device *dev)
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03003924{
Daniel Vetter79f5b2c2012-06-24 16:42:33 +02003925 struct drm_i915_private *dev_priv = dev->dev_private;
Oscar Mateoa4872ba2014-05-22 14:13:33 +01003926 struct intel_engine_cs *ring;
Ben Widawsky2a5913a2014-03-19 18:31:13 -07003927 u32 rp_state_cap;
Ben Widawskyd060c162014-03-19 18:31:08 -07003928 u32 rc6vids, pcu_mbox = 0, rc6_mask = 0;
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03003929 u32 gtfifodbg;
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03003930 int rc6_mode;
Ben Widawsky42c05262012-09-26 10:34:00 -07003931 int i, ret;
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03003932
Jesse Barnes4fc688c2012-11-02 11:14:01 -07003933 WARN_ON(!mutex_is_locked(&dev_priv->rps.hw_lock));
Daniel Vetter79f5b2c2012-06-24 16:42:33 +02003934
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03003935 /* Here begins a magic sequence of register writes to enable
3936 * auto-downclocking.
3937 *
3938 * Perhaps there might be some value in exposing these to
3939 * userspace...
3940 */
3941 I915_WRITE(GEN6_RC_STATE, 0);
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03003942
3943 /* Clear the DBG now so we don't confuse earlier errors */
3944 if ((gtfifodbg = I915_READ(GTFIFODBG))) {
3945 DRM_ERROR("GT fifo had a previous error %x\n", gtfifodbg);
3946 I915_WRITE(GTFIFODBG, gtfifodbg);
3947 }
3948
Deepak Sc8d9a592013-11-23 14:55:42 +05303949 gen6_gt_force_wake_get(dev_priv, FORCEWAKE_ALL);
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03003950
Chris Wilson7b9e0ae2012-04-28 08:56:39 +01003951 rp_state_cap = I915_READ(GEN6_RP_STATE_CAP);
Chris Wilson7b9e0ae2012-04-28 08:56:39 +01003952
Ben Widawsky3280e8b2014-03-31 17:16:42 -07003953 parse_rp_state_cap(dev_priv, rp_state_cap);
Jeff McGeedd0a1aa2014-02-04 11:32:31 -06003954
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03003955 /* disable the counters and set deterministic thresholds */
3956 I915_WRITE(GEN6_RC_CONTROL, 0);
3957
3958 I915_WRITE(GEN6_RC1_WAKE_RATE_LIMIT, 1000 << 16);
3959 I915_WRITE(GEN6_RC6_WAKE_RATE_LIMIT, 40 << 16 | 30);
3960 I915_WRITE(GEN6_RC6pp_WAKE_RATE_LIMIT, 30);
3961 I915_WRITE(GEN6_RC_EVALUATION_INTERVAL, 125000);
3962 I915_WRITE(GEN6_RC_IDLE_HYSTERSIS, 25);
3963
Chris Wilsonb4519512012-05-11 14:29:30 +01003964 for_each_ring(ring, dev_priv, i)
3965 I915_WRITE(RING_MAX_IDLE(ring->mmio_base), 10);
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03003966
3967 I915_WRITE(GEN6_RC_SLEEP, 0);
3968 I915_WRITE(GEN6_RC1e_THRESHOLD, 1000);
Daniel Vetter29c78f62013-11-16 16:04:26 +01003969 if (IS_IVYBRIDGE(dev))
Stéphane Marchesin351aa562013-08-13 11:55:17 -07003970 I915_WRITE(GEN6_RC6_THRESHOLD, 125000);
3971 else
3972 I915_WRITE(GEN6_RC6_THRESHOLD, 50000);
Stéphane Marchesin0920a482013-01-29 19:41:59 -08003973 I915_WRITE(GEN6_RC6p_THRESHOLD, 150000);
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03003974 I915_WRITE(GEN6_RC6pp_THRESHOLD, 64000); /* unused */
3975
Eugeni Dodonov5a7dc922012-07-02 11:51:05 -03003976 /* Check if we are enabling RC6 */
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03003977 rc6_mode = intel_enable_rc6(dev_priv->dev);
3978 if (rc6_mode & INTEL_RC6_ENABLE)
3979 rc6_mask |= GEN6_RC_CTL_RC6_ENABLE;
3980
Eugeni Dodonov5a7dc922012-07-02 11:51:05 -03003981 /* We don't use those on Haswell */
3982 if (!IS_HASWELL(dev)) {
3983 if (rc6_mode & INTEL_RC6p_ENABLE)
3984 rc6_mask |= GEN6_RC_CTL_RC6p_ENABLE;
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03003985
Eugeni Dodonov5a7dc922012-07-02 11:51:05 -03003986 if (rc6_mode & INTEL_RC6pp_ENABLE)
3987 rc6_mask |= GEN6_RC_CTL_RC6pp_ENABLE;
3988 }
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03003989
Ben Widawskydc39fff2013-10-18 12:32:07 -07003990 intel_print_rc6_info(dev, rc6_mask);
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03003991
3992 I915_WRITE(GEN6_RC_CONTROL,
3993 rc6_mask |
3994 GEN6_RC_CTL_EI_MODE(1) |
3995 GEN6_RC_CTL_HW_ENABLE);
3996
Chris Wilsondd75fdc2013-09-25 17:34:57 +01003997 /* Power down if completely idle for over 50ms */
3998 I915_WRITE(GEN6_RP_DOWN_TIMEOUT, 50000);
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03003999 I915_WRITE(GEN6_RP_IDLE_HYSTERSIS, 10);
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03004000
Ben Widawsky42c05262012-09-26 10:34:00 -07004001 ret = sandybridge_pcode_write(dev_priv, GEN6_PCODE_WRITE_MIN_FREQ_TABLE, 0);
Ben Widawskyd060c162014-03-19 18:31:08 -07004002 if (ret)
Ben Widawsky42c05262012-09-26 10:34:00 -07004003 DRM_DEBUG_DRIVER("Failed to set the min frequency\n");
Ben Widawskyd060c162014-03-19 18:31:08 -07004004
4005 ret = sandybridge_pcode_read(dev_priv, GEN6_READ_OC_PARAMS, &pcu_mbox);
4006 if (!ret && (pcu_mbox & (1<<31))) { /* OC supported */
4007 DRM_DEBUG_DRIVER("Overclocking supported. Max: %dMHz, Overclock max: %dMHz\n",
Ben Widawskyb39fb292014-03-19 18:31:11 -07004008 (dev_priv->rps.max_freq_softlimit & 0xff) * 50,
Ben Widawskyd060c162014-03-19 18:31:08 -07004009 (pcu_mbox & 0xff) * 50);
Ben Widawskyb39fb292014-03-19 18:31:11 -07004010 dev_priv->rps.max_freq = pcu_mbox & 0xff;
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03004011 }
4012
Chris Wilsondd75fdc2013-09-25 17:34:57 +01004013 dev_priv->rps.power = HIGH_POWER; /* force a reset */
Ben Widawskyb39fb292014-03-19 18:31:11 -07004014 gen6_set_rps(dev_priv->dev, dev_priv->rps.min_freq_softlimit);
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03004015
Daniel Vetter44fc7d52013-07-12 22:43:27 +02004016 gen6_enable_rps_interrupts(dev);
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03004017
Ben Widawsky31643d52012-09-26 10:34:01 -07004018 rc6vids = 0;
4019 ret = sandybridge_pcode_read(dev_priv, GEN6_PCODE_READ_RC6VIDS, &rc6vids);
4020 if (IS_GEN6(dev) && ret) {
4021 DRM_DEBUG_DRIVER("Couldn't check for BIOS workaround\n");
4022 } else if (IS_GEN6(dev) && (GEN6_DECODE_RC6_VID(rc6vids & 0xff) < 450)) {
4023 DRM_DEBUG_DRIVER("You should update your BIOS. Correcting minimum rc6 voltage (%dmV->%dmV)\n",
4024 GEN6_DECODE_RC6_VID(rc6vids & 0xff), 450);
4025 rc6vids &= 0xffff00;
4026 rc6vids |= GEN6_ENCODE_RC6_VID(450);
4027 ret = sandybridge_pcode_write(dev_priv, GEN6_PCODE_WRITE_RC6VIDS, rc6vids);
4028 if (ret)
4029 DRM_ERROR("Couldn't fix incorrect rc6 voltage\n");
4030 }
4031
Deepak Sc8d9a592013-11-23 14:55:42 +05304032 gen6_gt_force_wake_put(dev_priv, FORCEWAKE_ALL);
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03004033}
4034
Imre Deakc2bc2fc2014-04-18 16:16:23 +03004035static void __gen6_update_ring_freq(struct drm_device *dev)
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03004036{
Daniel Vetter79f5b2c2012-06-24 16:42:33 +02004037 struct drm_i915_private *dev_priv = dev->dev_private;
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03004038 int min_freq = 15;
Chris Wilson3ebecd02013-04-12 19:10:13 +01004039 unsigned int gpu_freq;
4040 unsigned int max_ia_freq, min_ring_freq;
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03004041 int scaling_factor = 180;
Ben Widawskyeda79642013-10-07 17:15:48 -03004042 struct cpufreq_policy *policy;
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03004043
Jesse Barnes4fc688c2012-11-02 11:14:01 -07004044 WARN_ON(!mutex_is_locked(&dev_priv->rps.hw_lock));
Daniel Vetter79f5b2c2012-06-24 16:42:33 +02004045
Ben Widawskyeda79642013-10-07 17:15:48 -03004046 policy = cpufreq_cpu_get(0);
4047 if (policy) {
4048 max_ia_freq = policy->cpuinfo.max_freq;
4049 cpufreq_cpu_put(policy);
4050 } else {
4051 /*
4052 * Default to measured freq if none found, PCU will ensure we
4053 * don't go over
4054 */
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03004055 max_ia_freq = tsc_khz;
Ben Widawskyeda79642013-10-07 17:15:48 -03004056 }
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03004057
4058 /* Convert from kHz to MHz */
4059 max_ia_freq /= 1000;
4060
Ben Widawsky153b4b952013-10-22 22:05:09 -07004061 min_ring_freq = I915_READ(DCLK) & 0xf;
Ben Widawskyf6aca452013-10-02 09:25:02 -07004062 /* convert DDR frequency from units of 266.6MHz to bandwidth */
4063 min_ring_freq = mult_frac(min_ring_freq, 8, 3);
Chris Wilson3ebecd02013-04-12 19:10:13 +01004064
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03004065 /*
4066 * For each potential GPU frequency, load a ring frequency we'd like
4067 * to use for memory access. We do this by specifying the IA frequency
4068 * the PCU should use as a reference to determine the ring frequency.
4069 */
Ben Widawskyb39fb292014-03-19 18:31:11 -07004070 for (gpu_freq = dev_priv->rps.max_freq_softlimit; gpu_freq >= dev_priv->rps.min_freq_softlimit;
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03004071 gpu_freq--) {
Ben Widawskyb39fb292014-03-19 18:31:11 -07004072 int diff = dev_priv->rps.max_freq_softlimit - gpu_freq;
Chris Wilson3ebecd02013-04-12 19:10:13 +01004073 unsigned int ia_freq = 0, ring_freq = 0;
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03004074
Ben Widawsky46c764d2013-11-02 21:07:49 -07004075 if (INTEL_INFO(dev)->gen >= 8) {
4076 /* max(2 * GT, DDR). NB: GT is 50MHz units */
4077 ring_freq = max(min_ring_freq, gpu_freq);
4078 } else if (IS_HASWELL(dev)) {
Ben Widawskyf6aca452013-10-02 09:25:02 -07004079 ring_freq = mult_frac(gpu_freq, 5, 4);
Chris Wilson3ebecd02013-04-12 19:10:13 +01004080 ring_freq = max(min_ring_freq, ring_freq);
4081 /* leave ia_freq as the default, chosen by cpufreq */
4082 } else {
4083 /* On older processors, there is no separate ring
4084 * clock domain, so in order to boost the bandwidth
4085 * of the ring, we need to upclock the CPU (ia_freq).
4086 *
4087 * For GPU frequencies less than 750MHz,
4088 * just use the lowest ring freq.
4089 */
4090 if (gpu_freq < min_freq)
4091 ia_freq = 800;
4092 else
4093 ia_freq = max_ia_freq - ((diff * scaling_factor) / 2);
4094 ia_freq = DIV_ROUND_CLOSEST(ia_freq, 100);
4095 }
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03004096
Ben Widawsky42c05262012-09-26 10:34:00 -07004097 sandybridge_pcode_write(dev_priv,
4098 GEN6_PCODE_WRITE_MIN_FREQ_TABLE,
Chris Wilson3ebecd02013-04-12 19:10:13 +01004099 ia_freq << GEN6_PCODE_FREQ_IA_RATIO_SHIFT |
4100 ring_freq << GEN6_PCODE_FREQ_RING_RATIO_SHIFT |
4101 gpu_freq);
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03004102 }
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03004103}
4104
Imre Deakc2bc2fc2014-04-18 16:16:23 +03004105void gen6_update_ring_freq(struct drm_device *dev)
4106{
4107 struct drm_i915_private *dev_priv = dev->dev_private;
4108
4109 if (INTEL_INFO(dev)->gen < 6 || IS_VALLEYVIEW(dev))
4110 return;
4111
4112 mutex_lock(&dev_priv->rps.hw_lock);
4113 __gen6_update_ring_freq(dev);
4114 mutex_unlock(&dev_priv->rps.hw_lock);
4115}
4116
Ville Syrjälä03af2042014-06-28 02:03:53 +03004117static int cherryview_rps_max_freq(struct drm_i915_private *dev_priv)
Deepak S2b6b3a02014-05-27 15:59:30 +05304118{
4119 u32 val, rp0;
4120
4121 val = vlv_punit_read(dev_priv, PUNIT_GPU_STATUS_REG);
4122 rp0 = (val >> PUNIT_GPU_STATUS_MAX_FREQ_SHIFT) & PUNIT_GPU_STATUS_MAX_FREQ_MASK;
4123
4124 return rp0;
4125}
4126
4127static int cherryview_rps_rpe_freq(struct drm_i915_private *dev_priv)
4128{
4129 u32 val, rpe;
4130
4131 val = vlv_punit_read(dev_priv, PUNIT_GPU_DUTYCYCLE_REG);
4132 rpe = (val >> PUNIT_GPU_DUTYCYCLE_RPE_FREQ_SHIFT) & PUNIT_GPU_DUTYCYCLE_RPE_FREQ_MASK;
4133
4134 return rpe;
4135}
4136
Deepak S7707df42014-07-12 18:46:14 +05304137static int cherryview_rps_guar_freq(struct drm_i915_private *dev_priv)
4138{
4139 u32 val, rp1;
4140
4141 val = vlv_punit_read(dev_priv, PUNIT_REG_GPU_FREQ_STS);
4142 rp1 = (val >> PUNIT_GPU_STATUS_MAX_FREQ_SHIFT) & PUNIT_GPU_STATUS_MAX_FREQ_MASK;
4143
4144 return rp1;
4145}
4146
Ville Syrjälä03af2042014-06-28 02:03:53 +03004147static int cherryview_rps_min_freq(struct drm_i915_private *dev_priv)
Deepak S2b6b3a02014-05-27 15:59:30 +05304148{
4149 u32 val, rpn;
4150
4151 val = vlv_punit_read(dev_priv, PUNIT_GPU_STATUS_REG);
4152 rpn = (val >> PUNIT_GPU_STATIS_GFX_MIN_FREQ_SHIFT) & PUNIT_GPU_STATUS_GFX_MIN_FREQ_MASK;
4153 return rpn;
4154}
4155
Deepak Sf8f2b002014-07-10 13:16:21 +05304156static int valleyview_rps_guar_freq(struct drm_i915_private *dev_priv)
4157{
4158 u32 val, rp1;
4159
4160 val = vlv_nc_read(dev_priv, IOSF_NC_FB_GFX_FREQ_FUSE);
4161
4162 rp1 = (val & FB_GFX_FGUARANTEED_FREQ_FUSE_MASK) >> FB_GFX_FGUARANTEED_FREQ_FUSE_SHIFT;
4163
4164 return rp1;
4165}
4166
Ville Syrjälä03af2042014-06-28 02:03:53 +03004167static int valleyview_rps_max_freq(struct drm_i915_private *dev_priv)
Jesse Barnes0a073b82013-04-17 15:54:58 -07004168{
4169 u32 val, rp0;
4170
Jani Nikula64936252013-05-22 15:36:20 +03004171 val = vlv_nc_read(dev_priv, IOSF_NC_FB_GFX_FREQ_FUSE);
Jesse Barnes0a073b82013-04-17 15:54:58 -07004172
4173 rp0 = (val & FB_GFX_MAX_FREQ_FUSE_MASK) >> FB_GFX_MAX_FREQ_FUSE_SHIFT;
4174 /* Clamp to max */
4175 rp0 = min_t(u32, rp0, 0xea);
4176
4177 return rp0;
4178}
4179
4180static int valleyview_rps_rpe_freq(struct drm_i915_private *dev_priv)
4181{
4182 u32 val, rpe;
4183
Jani Nikula64936252013-05-22 15:36:20 +03004184 val = vlv_nc_read(dev_priv, IOSF_NC_FB_GFX_FMAX_FUSE_LO);
Jesse Barnes0a073b82013-04-17 15:54:58 -07004185 rpe = (val & FB_FMAX_VMIN_FREQ_LO_MASK) >> FB_FMAX_VMIN_FREQ_LO_SHIFT;
Jani Nikula64936252013-05-22 15:36:20 +03004186 val = vlv_nc_read(dev_priv, IOSF_NC_FB_GFX_FMAX_FUSE_HI);
Jesse Barnes0a073b82013-04-17 15:54:58 -07004187 rpe |= (val & FB_FMAX_VMIN_FREQ_HI_MASK) << 5;
4188
4189 return rpe;
4190}
4191
Ville Syrjälä03af2042014-06-28 02:03:53 +03004192static int valleyview_rps_min_freq(struct drm_i915_private *dev_priv)
Jesse Barnes0a073b82013-04-17 15:54:58 -07004193{
Jani Nikula64936252013-05-22 15:36:20 +03004194 return vlv_punit_read(dev_priv, PUNIT_REG_GPU_LFM) & 0xff;
Jesse Barnes0a073b82013-04-17 15:54:58 -07004195}
4196
Imre Deakae484342014-03-31 15:10:44 +03004197/* Check that the pctx buffer wasn't move under us. */
4198static void valleyview_check_pctx(struct drm_i915_private *dev_priv)
4199{
4200 unsigned long pctx_addr = I915_READ(VLV_PCBR) & ~4095;
4201
4202 WARN_ON(pctx_addr != dev_priv->mm.stolen_base +
4203 dev_priv->vlv_pctx->stolen->start);
4204}
4205
Deepak S38807742014-05-23 21:00:15 +05304206
4207/* Check that the pcbr address is not empty. */
4208static void cherryview_check_pctx(struct drm_i915_private *dev_priv)
4209{
4210 unsigned long pctx_addr = I915_READ(VLV_PCBR) & ~4095;
4211
4212 WARN_ON((pctx_addr >> VLV_PCBR_ADDR_SHIFT) == 0);
4213}
4214
4215static void cherryview_setup_pctx(struct drm_device *dev)
4216{
4217 struct drm_i915_private *dev_priv = dev->dev_private;
4218 unsigned long pctx_paddr, paddr;
4219 struct i915_gtt *gtt = &dev_priv->gtt;
4220 u32 pcbr;
4221 int pctx_size = 32*1024;
4222
4223 WARN_ON(!mutex_is_locked(&dev->struct_mutex));
4224
4225 pcbr = I915_READ(VLV_PCBR);
4226 if ((pcbr >> VLV_PCBR_ADDR_SHIFT) == 0) {
4227 paddr = (dev_priv->mm.stolen_base +
4228 (gtt->stolen_size - pctx_size));
4229
4230 pctx_paddr = (paddr & (~4095));
4231 I915_WRITE(VLV_PCBR, pctx_paddr);
4232 }
4233}
4234
Jesse Barnesc9cddff2013-05-08 10:45:13 -07004235static void valleyview_setup_pctx(struct drm_device *dev)
4236{
4237 struct drm_i915_private *dev_priv = dev->dev_private;
4238 struct drm_i915_gem_object *pctx;
4239 unsigned long pctx_paddr;
4240 u32 pcbr;
4241 int pctx_size = 24*1024;
4242
Imre Deak17b0c1f2014-02-11 21:39:06 +02004243 WARN_ON(!mutex_is_locked(&dev->struct_mutex));
4244
Jesse Barnesc9cddff2013-05-08 10:45:13 -07004245 pcbr = I915_READ(VLV_PCBR);
4246 if (pcbr) {
4247 /* BIOS set it up already, grab the pre-alloc'd space */
4248 int pcbr_offset;
4249
4250 pcbr_offset = (pcbr & (~4095)) - dev_priv->mm.stolen_base;
4251 pctx = i915_gem_object_create_stolen_for_preallocated(dev_priv->dev,
4252 pcbr_offset,
Daniel Vetter190d6cd2013-07-04 13:06:28 +02004253 I915_GTT_OFFSET_NONE,
Jesse Barnesc9cddff2013-05-08 10:45:13 -07004254 pctx_size);
4255 goto out;
4256 }
4257
4258 /*
4259 * From the Gunit register HAS:
4260 * The Gfx driver is expected to program this register and ensure
4261 * proper allocation within Gfx stolen memory. For example, this
4262 * register should be programmed such than the PCBR range does not
4263 * overlap with other ranges, such as the frame buffer, protected
4264 * memory, or any other relevant ranges.
4265 */
4266 pctx = i915_gem_object_create_stolen(dev, pctx_size);
4267 if (!pctx) {
4268 DRM_DEBUG("not enough stolen space for PCTX, disabling\n");
4269 return;
4270 }
4271
4272 pctx_paddr = dev_priv->mm.stolen_base + pctx->stolen->start;
4273 I915_WRITE(VLV_PCBR, pctx_paddr);
4274
4275out:
4276 dev_priv->vlv_pctx = pctx;
4277}
4278
Imre Deakae484342014-03-31 15:10:44 +03004279static void valleyview_cleanup_pctx(struct drm_device *dev)
4280{
4281 struct drm_i915_private *dev_priv = dev->dev_private;
4282
4283 if (WARN_ON(!dev_priv->vlv_pctx))
4284 return;
4285
4286 drm_gem_object_unreference(&dev_priv->vlv_pctx->base);
4287 dev_priv->vlv_pctx = NULL;
4288}
4289
Imre Deak4e805192014-04-14 20:24:41 +03004290static void valleyview_init_gt_powersave(struct drm_device *dev)
4291{
4292 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjälä2bb25c12014-08-18 14:42:44 +03004293 u32 val;
Imre Deak4e805192014-04-14 20:24:41 +03004294
4295 valleyview_setup_pctx(dev);
4296
4297 mutex_lock(&dev_priv->rps.hw_lock);
4298
Ville Syrjälä2bb25c12014-08-18 14:42:44 +03004299 val = vlv_punit_read(dev_priv, PUNIT_REG_GPU_FREQ_STS);
4300 switch ((val >> 6) & 3) {
4301 case 0:
4302 case 1:
4303 dev_priv->mem_freq = 800;
4304 break;
4305 case 2:
4306 dev_priv->mem_freq = 1066;
4307 break;
4308 case 3:
4309 dev_priv->mem_freq = 1333;
4310 break;
4311 }
4312 DRM_DEBUG_DRIVER("DDR speed: %d MHz", dev_priv->mem_freq);
4313
Imre Deak4e805192014-04-14 20:24:41 +03004314 dev_priv->rps.max_freq = valleyview_rps_max_freq(dev_priv);
4315 dev_priv->rps.rp0_freq = dev_priv->rps.max_freq;
4316 DRM_DEBUG_DRIVER("max GPU freq: %d MHz (%u)\n",
4317 vlv_gpu_freq(dev_priv, dev_priv->rps.max_freq),
4318 dev_priv->rps.max_freq);
4319
4320 dev_priv->rps.efficient_freq = valleyview_rps_rpe_freq(dev_priv);
4321 DRM_DEBUG_DRIVER("RPe GPU freq: %d MHz (%u)\n",
4322 vlv_gpu_freq(dev_priv, dev_priv->rps.efficient_freq),
4323 dev_priv->rps.efficient_freq);
4324
Deepak Sf8f2b002014-07-10 13:16:21 +05304325 dev_priv->rps.rp1_freq = valleyview_rps_guar_freq(dev_priv);
4326 DRM_DEBUG_DRIVER("RP1(Guar Freq) GPU freq: %d MHz (%u)\n",
4327 vlv_gpu_freq(dev_priv, dev_priv->rps.rp1_freq),
4328 dev_priv->rps.rp1_freq);
4329
Imre Deak4e805192014-04-14 20:24:41 +03004330 dev_priv->rps.min_freq = valleyview_rps_min_freq(dev_priv);
4331 DRM_DEBUG_DRIVER("min GPU freq: %d MHz (%u)\n",
4332 vlv_gpu_freq(dev_priv, dev_priv->rps.min_freq),
4333 dev_priv->rps.min_freq);
4334
4335 /* Preserve min/max settings in case of re-init */
4336 if (dev_priv->rps.max_freq_softlimit == 0)
4337 dev_priv->rps.max_freq_softlimit = dev_priv->rps.max_freq;
4338
4339 if (dev_priv->rps.min_freq_softlimit == 0)
4340 dev_priv->rps.min_freq_softlimit = dev_priv->rps.min_freq;
4341
4342 mutex_unlock(&dev_priv->rps.hw_lock);
4343}
4344
Deepak S38807742014-05-23 21:00:15 +05304345static void cherryview_init_gt_powersave(struct drm_device *dev)
4346{
Deepak S2b6b3a02014-05-27 15:59:30 +05304347 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjälä2bb25c12014-08-18 14:42:44 +03004348 u32 val;
Deepak S2b6b3a02014-05-27 15:59:30 +05304349
Deepak S38807742014-05-23 21:00:15 +05304350 cherryview_setup_pctx(dev);
Deepak S2b6b3a02014-05-27 15:59:30 +05304351
4352 mutex_lock(&dev_priv->rps.hw_lock);
4353
Ville Syrjälä2bb25c12014-08-18 14:42:44 +03004354 val = vlv_punit_read(dev_priv, CCK_FUSE_REG);
4355 switch ((val >> 2) & 0x7) {
4356 case 0:
4357 case 1:
4358 dev_priv->rps.cz_freq = 200;
4359 dev_priv->mem_freq = 1600;
4360 break;
4361 case 2:
4362 dev_priv->rps.cz_freq = 267;
4363 dev_priv->mem_freq = 1600;
4364 break;
4365 case 3:
4366 dev_priv->rps.cz_freq = 333;
4367 dev_priv->mem_freq = 2000;
4368 break;
4369 case 4:
4370 dev_priv->rps.cz_freq = 320;
4371 dev_priv->mem_freq = 1600;
4372 break;
4373 case 5:
4374 dev_priv->rps.cz_freq = 400;
4375 dev_priv->mem_freq = 1600;
4376 break;
4377 }
4378 DRM_DEBUG_DRIVER("DDR speed: %d MHz", dev_priv->mem_freq);
4379
Deepak S2b6b3a02014-05-27 15:59:30 +05304380 dev_priv->rps.max_freq = cherryview_rps_max_freq(dev_priv);
4381 dev_priv->rps.rp0_freq = dev_priv->rps.max_freq;
4382 DRM_DEBUG_DRIVER("max GPU freq: %d MHz (%u)\n",
4383 vlv_gpu_freq(dev_priv, dev_priv->rps.max_freq),
4384 dev_priv->rps.max_freq);
4385
4386 dev_priv->rps.efficient_freq = cherryview_rps_rpe_freq(dev_priv);
4387 DRM_DEBUG_DRIVER("RPe GPU freq: %d MHz (%u)\n",
4388 vlv_gpu_freq(dev_priv, dev_priv->rps.efficient_freq),
4389 dev_priv->rps.efficient_freq);
4390
Deepak S7707df42014-07-12 18:46:14 +05304391 dev_priv->rps.rp1_freq = cherryview_rps_guar_freq(dev_priv);
4392 DRM_DEBUG_DRIVER("RP1(Guar) GPU freq: %d MHz (%u)\n",
4393 vlv_gpu_freq(dev_priv, dev_priv->rps.rp1_freq),
4394 dev_priv->rps.rp1_freq);
4395
Deepak S2b6b3a02014-05-27 15:59:30 +05304396 dev_priv->rps.min_freq = cherryview_rps_min_freq(dev_priv);
4397 DRM_DEBUG_DRIVER("min GPU freq: %d MHz (%u)\n",
4398 vlv_gpu_freq(dev_priv, dev_priv->rps.min_freq),
4399 dev_priv->rps.min_freq);
4400
Ville Syrjälä1c147622014-08-18 14:42:43 +03004401 WARN_ONCE((dev_priv->rps.max_freq |
4402 dev_priv->rps.efficient_freq |
4403 dev_priv->rps.rp1_freq |
4404 dev_priv->rps.min_freq) & 1,
4405 "Odd GPU freq values\n");
4406
Deepak S2b6b3a02014-05-27 15:59:30 +05304407 /* Preserve min/max settings in case of re-init */
4408 if (dev_priv->rps.max_freq_softlimit == 0)
4409 dev_priv->rps.max_freq_softlimit = dev_priv->rps.max_freq;
4410
4411 if (dev_priv->rps.min_freq_softlimit == 0)
4412 dev_priv->rps.min_freq_softlimit = dev_priv->rps.min_freq;
4413
4414 mutex_unlock(&dev_priv->rps.hw_lock);
Deepak S38807742014-05-23 21:00:15 +05304415}
4416
Imre Deak4e805192014-04-14 20:24:41 +03004417static void valleyview_cleanup_gt_powersave(struct drm_device *dev)
4418{
4419 valleyview_cleanup_pctx(dev);
4420}
4421
Deepak S38807742014-05-23 21:00:15 +05304422static void cherryview_enable_rps(struct drm_device *dev)
4423{
4424 struct drm_i915_private *dev_priv = dev->dev_private;
4425 struct intel_engine_cs *ring;
Deepak S2b6b3a02014-05-27 15:59:30 +05304426 u32 gtfifodbg, val, rc6_mode = 0, pcbr;
Deepak S38807742014-05-23 21:00:15 +05304427 int i;
4428
4429 WARN_ON(!mutex_is_locked(&dev_priv->rps.hw_lock));
4430
4431 gtfifodbg = I915_READ(GTFIFODBG);
4432 if (gtfifodbg) {
4433 DRM_DEBUG_DRIVER("GT fifo had a previous error %x\n",
4434 gtfifodbg);
4435 I915_WRITE(GTFIFODBG, gtfifodbg);
4436 }
4437
4438 cherryview_check_pctx(dev_priv);
4439
4440 /* 1a & 1b: Get forcewake during program sequence. Although the driver
4441 * hasn't enabled a state yet where we need forcewake, BIOS may have.*/
4442 gen6_gt_force_wake_get(dev_priv, FORCEWAKE_ALL);
4443
4444 /* 2a: Program RC6 thresholds.*/
4445 I915_WRITE(GEN6_RC6_WAKE_RATE_LIMIT, 40 << 16);
4446 I915_WRITE(GEN6_RC_EVALUATION_INTERVAL, 125000); /* 12500 * 1280ns */
4447 I915_WRITE(GEN6_RC_IDLE_HYSTERSIS, 25); /* 25 * 1280ns */
4448
4449 for_each_ring(ring, dev_priv, i)
4450 I915_WRITE(RING_MAX_IDLE(ring->mmio_base), 10);
4451 I915_WRITE(GEN6_RC_SLEEP, 0);
4452
4453 I915_WRITE(GEN6_RC6_THRESHOLD, 50000); /* 50/125ms per EI */
4454
4455 /* allows RC6 residency counter to work */
4456 I915_WRITE(VLV_COUNTER_CONTROL,
4457 _MASKED_BIT_ENABLE(VLV_COUNT_RANGE_HIGH |
4458 VLV_MEDIA_RC6_COUNT_EN |
4459 VLV_RENDER_RC6_COUNT_EN));
4460
4461 /* For now we assume BIOS is allocating and populating the PCBR */
4462 pcbr = I915_READ(VLV_PCBR);
4463
4464 DRM_DEBUG_DRIVER("PCBR offset : 0x%x\n", pcbr);
4465
4466 /* 3: Enable RC6 */
4467 if ((intel_enable_rc6(dev) & INTEL_RC6_ENABLE) &&
4468 (pcbr >> VLV_PCBR_ADDR_SHIFT))
4469 rc6_mode = GEN6_RC_CTL_EI_MODE(1);
4470
4471 I915_WRITE(GEN6_RC_CONTROL, rc6_mode);
4472
Deepak S2b6b3a02014-05-27 15:59:30 +05304473 /* 4 Program defaults and thresholds for RPS*/
4474 I915_WRITE(GEN6_RP_UP_THRESHOLD, 59400);
4475 I915_WRITE(GEN6_RP_DOWN_THRESHOLD, 245000);
4476 I915_WRITE(GEN6_RP_UP_EI, 66000);
4477 I915_WRITE(GEN6_RP_DOWN_EI, 350000);
4478
4479 I915_WRITE(GEN6_RP_IDLE_HYSTERSIS, 10);
4480
Tom O'Rourke7405f422014-06-10 16:26:34 -07004481 /* WaDisablePwrmtrEvent:chv (pre-production hw) */
4482 I915_WRITE(0xA80C, I915_READ(0xA80C) & 0x00ffffff);
4483 I915_WRITE(0xA810, I915_READ(0xA810) & 0xffffff00);
4484
Deepak S2b6b3a02014-05-27 15:59:30 +05304485 /* 5: Enable RPS */
4486 I915_WRITE(GEN6_RP_CONTROL,
4487 GEN6_RP_MEDIA_HW_NORMAL_MODE |
Tom O'Rourke7405f422014-06-10 16:26:34 -07004488 GEN6_RP_MEDIA_IS_GFX | /* WaSetMaskForGfxBusyness:chv (pre-production hw ?) */
Deepak S2b6b3a02014-05-27 15:59:30 +05304489 GEN6_RP_ENABLE |
4490 GEN6_RP_UP_BUSY_AVG |
4491 GEN6_RP_DOWN_IDLE_AVG);
4492
4493 val = vlv_punit_read(dev_priv, PUNIT_REG_GPU_FREQ_STS);
4494
4495 DRM_DEBUG_DRIVER("GPLL enabled? %s\n", val & 0x10 ? "yes" : "no");
4496 DRM_DEBUG_DRIVER("GPU status: 0x%08x\n", val);
4497
4498 dev_priv->rps.cur_freq = (val >> 8) & 0xff;
4499 DRM_DEBUG_DRIVER("current GPU freq: %d MHz (%u)\n",
4500 vlv_gpu_freq(dev_priv, dev_priv->rps.cur_freq),
4501 dev_priv->rps.cur_freq);
4502
4503 DRM_DEBUG_DRIVER("setting GPU freq to %d MHz (%u)\n",
4504 vlv_gpu_freq(dev_priv, dev_priv->rps.efficient_freq),
4505 dev_priv->rps.efficient_freq);
4506
4507 valleyview_set_rps(dev_priv->dev, dev_priv->rps.efficient_freq);
4508
Deepak S3497a562014-07-10 13:16:26 +05304509 gen8_enable_rps_interrupts(dev);
4510
Deepak S38807742014-05-23 21:00:15 +05304511 gen6_gt_force_wake_put(dev_priv, FORCEWAKE_ALL);
4512}
4513
Jesse Barnes0a073b82013-04-17 15:54:58 -07004514static void valleyview_enable_rps(struct drm_device *dev)
4515{
4516 struct drm_i915_private *dev_priv = dev->dev_private;
Oscar Mateoa4872ba2014-05-22 14:13:33 +01004517 struct intel_engine_cs *ring;
Ben Widawsky2a5913a2014-03-19 18:31:13 -07004518 u32 gtfifodbg, val, rc6_mode = 0;
Jesse Barnes0a073b82013-04-17 15:54:58 -07004519 int i;
4520
4521 WARN_ON(!mutex_is_locked(&dev_priv->rps.hw_lock));
4522
Imre Deakae484342014-03-31 15:10:44 +03004523 valleyview_check_pctx(dev_priv);
4524
Jesse Barnes0a073b82013-04-17 15:54:58 -07004525 if ((gtfifodbg = I915_READ(GTFIFODBG))) {
Jesse Barnesf7d85c12013-09-27 10:40:54 -07004526 DRM_DEBUG_DRIVER("GT fifo had a previous error %x\n",
4527 gtfifodbg);
Jesse Barnes0a073b82013-04-17 15:54:58 -07004528 I915_WRITE(GTFIFODBG, gtfifodbg);
4529 }
4530
Deepak Sc8d9a592013-11-23 14:55:42 +05304531 /* If VLV, Forcewake all wells, else re-direct to regular path */
4532 gen6_gt_force_wake_get(dev_priv, FORCEWAKE_ALL);
Jesse Barnes0a073b82013-04-17 15:54:58 -07004533
4534 I915_WRITE(GEN6_RP_UP_THRESHOLD, 59400);
4535 I915_WRITE(GEN6_RP_DOWN_THRESHOLD, 245000);
4536 I915_WRITE(GEN6_RP_UP_EI, 66000);
4537 I915_WRITE(GEN6_RP_DOWN_EI, 350000);
4538
4539 I915_WRITE(GEN6_RP_IDLE_HYSTERSIS, 10);
Deepak S31685c22014-07-03 17:33:01 -04004540 I915_WRITE(GEN6_RP_DOWN_TIMEOUT, 0xf4240);
Jesse Barnes0a073b82013-04-17 15:54:58 -07004541
4542 I915_WRITE(GEN6_RP_CONTROL,
4543 GEN6_RP_MEDIA_TURBO |
4544 GEN6_RP_MEDIA_HW_NORMAL_MODE |
4545 GEN6_RP_MEDIA_IS_GFX |
4546 GEN6_RP_ENABLE |
4547 GEN6_RP_UP_BUSY_AVG |
4548 GEN6_RP_DOWN_IDLE_CONT);
4549
4550 I915_WRITE(GEN6_RC6_WAKE_RATE_LIMIT, 0x00280000);
4551 I915_WRITE(GEN6_RC_EVALUATION_INTERVAL, 125000);
4552 I915_WRITE(GEN6_RC_IDLE_HYSTERSIS, 25);
4553
4554 for_each_ring(ring, dev_priv, i)
4555 I915_WRITE(RING_MAX_IDLE(ring->mmio_base), 10);
4556
Jesse Barnes2f0aa302013-11-15 09:32:11 -08004557 I915_WRITE(GEN6_RC6_THRESHOLD, 0x557);
Jesse Barnes0a073b82013-04-17 15:54:58 -07004558
4559 /* allows RC6 residency counter to work */
Jesse Barnes49798eb2013-09-26 17:55:57 -07004560 I915_WRITE(VLV_COUNTER_CONTROL,
Deepak S31685c22014-07-03 17:33:01 -04004561 _MASKED_BIT_ENABLE(VLV_MEDIA_RC0_COUNT_EN |
4562 VLV_RENDER_RC0_COUNT_EN |
Jesse Barnes49798eb2013-09-26 17:55:57 -07004563 VLV_MEDIA_RC6_COUNT_EN |
4564 VLV_RENDER_RC6_COUNT_EN));
Deepak S31685c22014-07-03 17:33:01 -04004565
Jesse Barnesa2b23fe2013-09-19 09:33:13 -07004566 if (intel_enable_rc6(dev) & INTEL_RC6_ENABLE)
Jesse Barnes6b88f292013-11-15 09:32:12 -08004567 rc6_mode = GEN7_RC_CTL_TO_MODE | VLV_RC_CTL_CTX_RST_PARALLEL;
Ben Widawskydc39fff2013-10-18 12:32:07 -07004568
4569 intel_print_rc6_info(dev, rc6_mode);
4570
Jesse Barnesa2b23fe2013-09-19 09:33:13 -07004571 I915_WRITE(GEN6_RC_CONTROL, rc6_mode);
Jesse Barnes0a073b82013-04-17 15:54:58 -07004572
Jani Nikula64936252013-05-22 15:36:20 +03004573 val = vlv_punit_read(dev_priv, PUNIT_REG_GPU_FREQ_STS);
Jesse Barnes0a073b82013-04-17 15:54:58 -07004574
4575 DRM_DEBUG_DRIVER("GPLL enabled? %s\n", val & 0x10 ? "yes" : "no");
4576 DRM_DEBUG_DRIVER("GPU status: 0x%08x\n", val);
4577
Ben Widawskyb39fb292014-03-19 18:31:11 -07004578 dev_priv->rps.cur_freq = (val >> 8) & 0xff;
Ville Syrjälä73008b92013-06-25 19:21:01 +03004579 DRM_DEBUG_DRIVER("current GPU freq: %d MHz (%u)\n",
Ben Widawskyb39fb292014-03-19 18:31:11 -07004580 vlv_gpu_freq(dev_priv, dev_priv->rps.cur_freq),
4581 dev_priv->rps.cur_freq);
Jesse Barnes0a073b82013-04-17 15:54:58 -07004582
Ville Syrjälä73008b92013-06-25 19:21:01 +03004583 DRM_DEBUG_DRIVER("setting GPU freq to %d MHz (%u)\n",
Ben Widawskyb39fb292014-03-19 18:31:11 -07004584 vlv_gpu_freq(dev_priv, dev_priv->rps.efficient_freq),
4585 dev_priv->rps.efficient_freq);
Jesse Barnes0a073b82013-04-17 15:54:58 -07004586
Ben Widawskyb39fb292014-03-19 18:31:11 -07004587 valleyview_set_rps(dev_priv->dev, dev_priv->rps.efficient_freq);
Jesse Barnes0a073b82013-04-17 15:54:58 -07004588
Daniel Vetter44fc7d52013-07-12 22:43:27 +02004589 gen6_enable_rps_interrupts(dev);
Jesse Barnes0a073b82013-04-17 15:54:58 -07004590
Deepak Sc8d9a592013-11-23 14:55:42 +05304591 gen6_gt_force_wake_put(dev_priv, FORCEWAKE_ALL);
Jesse Barnes0a073b82013-04-17 15:54:58 -07004592}
4593
Daniel Vetter930ebb42012-06-29 23:32:16 +02004594void ironlake_teardown_rc6(struct drm_device *dev)
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03004595{
4596 struct drm_i915_private *dev_priv = dev->dev_private;
4597
Daniel Vetter3e373942012-11-02 19:55:04 +01004598 if (dev_priv->ips.renderctx) {
Ben Widawskyd7f46fc2013-12-06 14:10:55 -08004599 i915_gem_object_ggtt_unpin(dev_priv->ips.renderctx);
Daniel Vetter3e373942012-11-02 19:55:04 +01004600 drm_gem_object_unreference(&dev_priv->ips.renderctx->base);
4601 dev_priv->ips.renderctx = NULL;
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03004602 }
4603
Daniel Vetter3e373942012-11-02 19:55:04 +01004604 if (dev_priv->ips.pwrctx) {
Ben Widawskyd7f46fc2013-12-06 14:10:55 -08004605 i915_gem_object_ggtt_unpin(dev_priv->ips.pwrctx);
Daniel Vetter3e373942012-11-02 19:55:04 +01004606 drm_gem_object_unreference(&dev_priv->ips.pwrctx->base);
4607 dev_priv->ips.pwrctx = NULL;
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03004608 }
4609}
4610
Daniel Vetter930ebb42012-06-29 23:32:16 +02004611static void ironlake_disable_rc6(struct drm_device *dev)
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03004612{
4613 struct drm_i915_private *dev_priv = dev->dev_private;
4614
4615 if (I915_READ(PWRCTXA)) {
4616 /* Wake the GPU, prevent RC6, then restore RSTDBYCTL */
4617 I915_WRITE(RSTDBYCTL, I915_READ(RSTDBYCTL) | RCX_SW_EXIT);
4618 wait_for(((I915_READ(RSTDBYCTL) & RSX_STATUS_MASK) == RSX_STATUS_ON),
4619 50);
4620
4621 I915_WRITE(PWRCTXA, 0);
4622 POSTING_READ(PWRCTXA);
4623
4624 I915_WRITE(RSTDBYCTL, I915_READ(RSTDBYCTL) & ~RCX_SW_EXIT);
4625 POSTING_READ(RSTDBYCTL);
4626 }
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03004627}
4628
4629static int ironlake_setup_rc6(struct drm_device *dev)
4630{
4631 struct drm_i915_private *dev_priv = dev->dev_private;
4632
Daniel Vetter3e373942012-11-02 19:55:04 +01004633 if (dev_priv->ips.renderctx == NULL)
4634 dev_priv->ips.renderctx = intel_alloc_context_page(dev);
4635 if (!dev_priv->ips.renderctx)
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03004636 return -ENOMEM;
4637
Daniel Vetter3e373942012-11-02 19:55:04 +01004638 if (dev_priv->ips.pwrctx == NULL)
4639 dev_priv->ips.pwrctx = intel_alloc_context_page(dev);
4640 if (!dev_priv->ips.pwrctx) {
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03004641 ironlake_teardown_rc6(dev);
4642 return -ENOMEM;
4643 }
4644
4645 return 0;
4646}
4647
Daniel Vetter930ebb42012-06-29 23:32:16 +02004648static void ironlake_enable_rc6(struct drm_device *dev)
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03004649{
4650 struct drm_i915_private *dev_priv = dev->dev_private;
Oscar Mateoa4872ba2014-05-22 14:13:33 +01004651 struct intel_engine_cs *ring = &dev_priv->ring[RCS];
Chris Wilson3e960502012-11-27 16:22:54 +00004652 bool was_interruptible;
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03004653 int ret;
4654
4655 /* rc6 disabled by default due to repeated reports of hanging during
4656 * boot and resume.
4657 */
4658 if (!intel_enable_rc6(dev))
4659 return;
4660
Daniel Vetter79f5b2c2012-06-24 16:42:33 +02004661 WARN_ON(!mutex_is_locked(&dev->struct_mutex));
4662
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03004663 ret = ironlake_setup_rc6(dev);
Daniel Vetter79f5b2c2012-06-24 16:42:33 +02004664 if (ret)
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03004665 return;
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03004666
Chris Wilson3e960502012-11-27 16:22:54 +00004667 was_interruptible = dev_priv->mm.interruptible;
4668 dev_priv->mm.interruptible = false;
4669
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03004670 /*
4671 * GPU can automatically power down the render unit if given a page
4672 * to save state.
4673 */
Daniel Vetter6d90c952012-04-26 23:28:05 +02004674 ret = intel_ring_begin(ring, 6);
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03004675 if (ret) {
4676 ironlake_teardown_rc6(dev);
Chris Wilson3e960502012-11-27 16:22:54 +00004677 dev_priv->mm.interruptible = was_interruptible;
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03004678 return;
4679 }
4680
Daniel Vetter6d90c952012-04-26 23:28:05 +02004681 intel_ring_emit(ring, MI_SUSPEND_FLUSH | MI_SUSPEND_FLUSH_EN);
4682 intel_ring_emit(ring, MI_SET_CONTEXT);
Ben Widawskyf343c5f2013-07-05 14:41:04 -07004683 intel_ring_emit(ring, i915_gem_obj_ggtt_offset(dev_priv->ips.renderctx) |
Daniel Vetter6d90c952012-04-26 23:28:05 +02004684 MI_MM_SPACE_GTT |
4685 MI_SAVE_EXT_STATE_EN |
4686 MI_RESTORE_EXT_STATE_EN |
4687 MI_RESTORE_INHIBIT);
4688 intel_ring_emit(ring, MI_SUSPEND_FLUSH);
4689 intel_ring_emit(ring, MI_NOOP);
4690 intel_ring_emit(ring, MI_FLUSH);
4691 intel_ring_advance(ring);
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03004692
4693 /*
4694 * Wait for the command parser to advance past MI_SET_CONTEXT. The HW
4695 * does an implicit flush, combined with MI_FLUSH above, it should be
4696 * safe to assume that renderctx is valid
4697 */
Chris Wilson3e960502012-11-27 16:22:54 +00004698 ret = intel_ring_idle(ring);
4699 dev_priv->mm.interruptible = was_interruptible;
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03004700 if (ret) {
Jani Nikuladef27a52013-03-12 10:49:19 +02004701 DRM_ERROR("failed to enable ironlake power savings\n");
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03004702 ironlake_teardown_rc6(dev);
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03004703 return;
4704 }
4705
Ben Widawskyf343c5f2013-07-05 14:41:04 -07004706 I915_WRITE(PWRCTXA, i915_gem_obj_ggtt_offset(dev_priv->ips.pwrctx) | PWRCTX_EN);
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03004707 I915_WRITE(RSTDBYCTL, I915_READ(RSTDBYCTL) & ~RCX_SW_EXIT);
Ben Widawskydc39fff2013-10-18 12:32:07 -07004708
Imre Deak91ca6892014-04-14 20:24:25 +03004709 intel_print_rc6_info(dev, GEN6_RC_CTL_RC6_ENABLE);
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03004710}
4711
Eugeni Dodonovdde18882012-04-18 15:29:24 -03004712static unsigned long intel_pxfreq(u32 vidfreq)
4713{
4714 unsigned long freq;
4715 int div = (vidfreq & 0x3f0000) >> 16;
4716 int post = (vidfreq & 0x3000) >> 12;
4717 int pre = (vidfreq & 0x7);
4718
4719 if (!pre)
4720 return 0;
4721
4722 freq = ((div * 133333) / ((1<<post) * pre));
4723
4724 return freq;
4725}
4726
Daniel Vettereb48eb02012-04-26 23:28:12 +02004727static const struct cparams {
4728 u16 i;
4729 u16 t;
4730 u16 m;
4731 u16 c;
4732} cparams[] = {
4733 { 1, 1333, 301, 28664 },
4734 { 1, 1066, 294, 24460 },
4735 { 1, 800, 294, 25192 },
4736 { 0, 1333, 276, 27605 },
4737 { 0, 1066, 276, 27605 },
4738 { 0, 800, 231, 23784 },
4739};
4740
Chris Wilsonf531dcb2012-09-25 10:16:12 +01004741static unsigned long __i915_chipset_val(struct drm_i915_private *dev_priv)
Daniel Vettereb48eb02012-04-26 23:28:12 +02004742{
4743 u64 total_count, diff, ret;
4744 u32 count1, count2, count3, m = 0, c = 0;
4745 unsigned long now = jiffies_to_msecs(jiffies), diff1;
4746 int i;
4747
Daniel Vetter02d71952012-08-09 16:44:54 +02004748 assert_spin_locked(&mchdev_lock);
4749
Daniel Vetter20e4d402012-08-08 23:35:39 +02004750 diff1 = now - dev_priv->ips.last_time1;
Daniel Vettereb48eb02012-04-26 23:28:12 +02004751
4752 /* Prevent division-by-zero if we are asking too fast.
4753 * Also, we don't get interesting results if we are polling
4754 * faster than once in 10ms, so just return the saved value
4755 * in such cases.
4756 */
4757 if (diff1 <= 10)
Daniel Vetter20e4d402012-08-08 23:35:39 +02004758 return dev_priv->ips.chipset_power;
Daniel Vettereb48eb02012-04-26 23:28:12 +02004759
4760 count1 = I915_READ(DMIEC);
4761 count2 = I915_READ(DDREC);
4762 count3 = I915_READ(CSIEC);
4763
4764 total_count = count1 + count2 + count3;
4765
4766 /* FIXME: handle per-counter overflow */
Daniel Vetter20e4d402012-08-08 23:35:39 +02004767 if (total_count < dev_priv->ips.last_count1) {
4768 diff = ~0UL - dev_priv->ips.last_count1;
Daniel Vettereb48eb02012-04-26 23:28:12 +02004769 diff += total_count;
4770 } else {
Daniel Vetter20e4d402012-08-08 23:35:39 +02004771 diff = total_count - dev_priv->ips.last_count1;
Daniel Vettereb48eb02012-04-26 23:28:12 +02004772 }
4773
4774 for (i = 0; i < ARRAY_SIZE(cparams); i++) {
Daniel Vetter20e4d402012-08-08 23:35:39 +02004775 if (cparams[i].i == dev_priv->ips.c_m &&
4776 cparams[i].t == dev_priv->ips.r_t) {
Daniel Vettereb48eb02012-04-26 23:28:12 +02004777 m = cparams[i].m;
4778 c = cparams[i].c;
4779 break;
4780 }
4781 }
4782
4783 diff = div_u64(diff, diff1);
4784 ret = ((m * diff) + c);
4785 ret = div_u64(ret, 10);
4786
Daniel Vetter20e4d402012-08-08 23:35:39 +02004787 dev_priv->ips.last_count1 = total_count;
4788 dev_priv->ips.last_time1 = now;
Daniel Vettereb48eb02012-04-26 23:28:12 +02004789
Daniel Vetter20e4d402012-08-08 23:35:39 +02004790 dev_priv->ips.chipset_power = ret;
Daniel Vettereb48eb02012-04-26 23:28:12 +02004791
4792 return ret;
4793}
4794
Chris Wilsonf531dcb2012-09-25 10:16:12 +01004795unsigned long i915_chipset_val(struct drm_i915_private *dev_priv)
4796{
Damien Lespiau3d13ef22014-02-07 19:12:47 +00004797 struct drm_device *dev = dev_priv->dev;
Chris Wilsonf531dcb2012-09-25 10:16:12 +01004798 unsigned long val;
4799
Damien Lespiau3d13ef22014-02-07 19:12:47 +00004800 if (INTEL_INFO(dev)->gen != 5)
Chris Wilsonf531dcb2012-09-25 10:16:12 +01004801 return 0;
4802
4803 spin_lock_irq(&mchdev_lock);
4804
4805 val = __i915_chipset_val(dev_priv);
4806
4807 spin_unlock_irq(&mchdev_lock);
4808
4809 return val;
4810}
4811
Daniel Vettereb48eb02012-04-26 23:28:12 +02004812unsigned long i915_mch_val(struct drm_i915_private *dev_priv)
4813{
4814 unsigned long m, x, b;
4815 u32 tsfs;
4816
4817 tsfs = I915_READ(TSFS);
4818
4819 m = ((tsfs & TSFS_SLOPE_MASK) >> TSFS_SLOPE_SHIFT);
4820 x = I915_READ8(TR1);
4821
4822 b = tsfs & TSFS_INTR_MASK;
4823
4824 return ((m * x) / 127) - b;
4825}
4826
4827static u16 pvid_to_extvid(struct drm_i915_private *dev_priv, u8 pxvid)
4828{
Damien Lespiau3d13ef22014-02-07 19:12:47 +00004829 struct drm_device *dev = dev_priv->dev;
Daniel Vettereb48eb02012-04-26 23:28:12 +02004830 static const struct v_table {
4831 u16 vd; /* in .1 mil */
4832 u16 vm; /* in .1 mil */
4833 } v_table[] = {
4834 { 0, 0, },
4835 { 375, 0, },
4836 { 500, 0, },
4837 { 625, 0, },
4838 { 750, 0, },
4839 { 875, 0, },
4840 { 1000, 0, },
4841 { 1125, 0, },
4842 { 4125, 3000, },
4843 { 4125, 3000, },
4844 { 4125, 3000, },
4845 { 4125, 3000, },
4846 { 4125, 3000, },
4847 { 4125, 3000, },
4848 { 4125, 3000, },
4849 { 4125, 3000, },
4850 { 4125, 3000, },
4851 { 4125, 3000, },
4852 { 4125, 3000, },
4853 { 4125, 3000, },
4854 { 4125, 3000, },
4855 { 4125, 3000, },
4856 { 4125, 3000, },
4857 { 4125, 3000, },
4858 { 4125, 3000, },
4859 { 4125, 3000, },
4860 { 4125, 3000, },
4861 { 4125, 3000, },
4862 { 4125, 3000, },
4863 { 4125, 3000, },
4864 { 4125, 3000, },
4865 { 4125, 3000, },
4866 { 4250, 3125, },
4867 { 4375, 3250, },
4868 { 4500, 3375, },
4869 { 4625, 3500, },
4870 { 4750, 3625, },
4871 { 4875, 3750, },
4872 { 5000, 3875, },
4873 { 5125, 4000, },
4874 { 5250, 4125, },
4875 { 5375, 4250, },
4876 { 5500, 4375, },
4877 { 5625, 4500, },
4878 { 5750, 4625, },
4879 { 5875, 4750, },
4880 { 6000, 4875, },
4881 { 6125, 5000, },
4882 { 6250, 5125, },
4883 { 6375, 5250, },
4884 { 6500, 5375, },
4885 { 6625, 5500, },
4886 { 6750, 5625, },
4887 { 6875, 5750, },
4888 { 7000, 5875, },
4889 { 7125, 6000, },
4890 { 7250, 6125, },
4891 { 7375, 6250, },
4892 { 7500, 6375, },
4893 { 7625, 6500, },
4894 { 7750, 6625, },
4895 { 7875, 6750, },
4896 { 8000, 6875, },
4897 { 8125, 7000, },
4898 { 8250, 7125, },
4899 { 8375, 7250, },
4900 { 8500, 7375, },
4901 { 8625, 7500, },
4902 { 8750, 7625, },
4903 { 8875, 7750, },
4904 { 9000, 7875, },
4905 { 9125, 8000, },
4906 { 9250, 8125, },
4907 { 9375, 8250, },
4908 { 9500, 8375, },
4909 { 9625, 8500, },
4910 { 9750, 8625, },
4911 { 9875, 8750, },
4912 { 10000, 8875, },
4913 { 10125, 9000, },
4914 { 10250, 9125, },
4915 { 10375, 9250, },
4916 { 10500, 9375, },
4917 { 10625, 9500, },
4918 { 10750, 9625, },
4919 { 10875, 9750, },
4920 { 11000, 9875, },
4921 { 11125, 10000, },
4922 { 11250, 10125, },
4923 { 11375, 10250, },
4924 { 11500, 10375, },
4925 { 11625, 10500, },
4926 { 11750, 10625, },
4927 { 11875, 10750, },
4928 { 12000, 10875, },
4929 { 12125, 11000, },
4930 { 12250, 11125, },
4931 { 12375, 11250, },
4932 { 12500, 11375, },
4933 { 12625, 11500, },
4934 { 12750, 11625, },
4935 { 12875, 11750, },
4936 { 13000, 11875, },
4937 { 13125, 12000, },
4938 { 13250, 12125, },
4939 { 13375, 12250, },
4940 { 13500, 12375, },
4941 { 13625, 12500, },
4942 { 13750, 12625, },
4943 { 13875, 12750, },
4944 { 14000, 12875, },
4945 { 14125, 13000, },
4946 { 14250, 13125, },
4947 { 14375, 13250, },
4948 { 14500, 13375, },
4949 { 14625, 13500, },
4950 { 14750, 13625, },
4951 { 14875, 13750, },
4952 { 15000, 13875, },
4953 { 15125, 14000, },
4954 { 15250, 14125, },
4955 { 15375, 14250, },
4956 { 15500, 14375, },
4957 { 15625, 14500, },
4958 { 15750, 14625, },
4959 { 15875, 14750, },
4960 { 16000, 14875, },
4961 { 16125, 15000, },
4962 };
Damien Lespiau3d13ef22014-02-07 19:12:47 +00004963 if (INTEL_INFO(dev)->is_mobile)
Daniel Vettereb48eb02012-04-26 23:28:12 +02004964 return v_table[pxvid].vm;
4965 else
4966 return v_table[pxvid].vd;
4967}
4968
Daniel Vetter02d71952012-08-09 16:44:54 +02004969static void __i915_update_gfx_val(struct drm_i915_private *dev_priv)
Daniel Vettereb48eb02012-04-26 23:28:12 +02004970{
Thomas Gleixner5ed0bdf2014-07-16 21:05:06 +00004971 u64 now, diff, diffms;
Daniel Vettereb48eb02012-04-26 23:28:12 +02004972 u32 count;
4973
Daniel Vetter02d71952012-08-09 16:44:54 +02004974 assert_spin_locked(&mchdev_lock);
Daniel Vettereb48eb02012-04-26 23:28:12 +02004975
Thomas Gleixner5ed0bdf2014-07-16 21:05:06 +00004976 now = ktime_get_raw_ns();
4977 diffms = now - dev_priv->ips.last_time2;
4978 do_div(diffms, NSEC_PER_MSEC);
Daniel Vettereb48eb02012-04-26 23:28:12 +02004979
4980 /* Don't divide by 0 */
Daniel Vettereb48eb02012-04-26 23:28:12 +02004981 if (!diffms)
4982 return;
4983
4984 count = I915_READ(GFXEC);
4985
Daniel Vetter20e4d402012-08-08 23:35:39 +02004986 if (count < dev_priv->ips.last_count2) {
4987 diff = ~0UL - dev_priv->ips.last_count2;
Daniel Vettereb48eb02012-04-26 23:28:12 +02004988 diff += count;
4989 } else {
Daniel Vetter20e4d402012-08-08 23:35:39 +02004990 diff = count - dev_priv->ips.last_count2;
Daniel Vettereb48eb02012-04-26 23:28:12 +02004991 }
4992
Daniel Vetter20e4d402012-08-08 23:35:39 +02004993 dev_priv->ips.last_count2 = count;
4994 dev_priv->ips.last_time2 = now;
Daniel Vettereb48eb02012-04-26 23:28:12 +02004995
4996 /* More magic constants... */
4997 diff = diff * 1181;
4998 diff = div_u64(diff, diffms * 10);
Daniel Vetter20e4d402012-08-08 23:35:39 +02004999 dev_priv->ips.gfx_power = diff;
Daniel Vettereb48eb02012-04-26 23:28:12 +02005000}
5001
Daniel Vetter02d71952012-08-09 16:44:54 +02005002void i915_update_gfx_val(struct drm_i915_private *dev_priv)
5003{
Damien Lespiau3d13ef22014-02-07 19:12:47 +00005004 struct drm_device *dev = dev_priv->dev;
5005
5006 if (INTEL_INFO(dev)->gen != 5)
Daniel Vetter02d71952012-08-09 16:44:54 +02005007 return;
5008
Daniel Vetter92703882012-08-09 16:46:01 +02005009 spin_lock_irq(&mchdev_lock);
Daniel Vetter02d71952012-08-09 16:44:54 +02005010
5011 __i915_update_gfx_val(dev_priv);
5012
Daniel Vetter92703882012-08-09 16:46:01 +02005013 spin_unlock_irq(&mchdev_lock);
Daniel Vetter02d71952012-08-09 16:44:54 +02005014}
5015
Chris Wilsonf531dcb2012-09-25 10:16:12 +01005016static unsigned long __i915_gfx_val(struct drm_i915_private *dev_priv)
Daniel Vettereb48eb02012-04-26 23:28:12 +02005017{
5018 unsigned long t, corr, state1, corr2, state2;
5019 u32 pxvid, ext_v;
5020
Daniel Vetter02d71952012-08-09 16:44:54 +02005021 assert_spin_locked(&mchdev_lock);
5022
Ben Widawskyb39fb292014-03-19 18:31:11 -07005023 pxvid = I915_READ(PXVFREQ_BASE + (dev_priv->rps.cur_freq * 4));
Daniel Vettereb48eb02012-04-26 23:28:12 +02005024 pxvid = (pxvid >> 24) & 0x7f;
5025 ext_v = pvid_to_extvid(dev_priv, pxvid);
5026
5027 state1 = ext_v;
5028
5029 t = i915_mch_val(dev_priv);
5030
5031 /* Revel in the empirically derived constants */
5032
5033 /* Correction factor in 1/100000 units */
5034 if (t > 80)
5035 corr = ((t * 2349) + 135940);
5036 else if (t >= 50)
5037 corr = ((t * 964) + 29317);
5038 else /* < 50 */
5039 corr = ((t * 301) + 1004);
5040
5041 corr = corr * ((150142 * state1) / 10000 - 78642);
5042 corr /= 100000;
Daniel Vetter20e4d402012-08-08 23:35:39 +02005043 corr2 = (corr * dev_priv->ips.corr);
Daniel Vettereb48eb02012-04-26 23:28:12 +02005044
5045 state2 = (corr2 * state1) / 10000;
5046 state2 /= 100; /* convert to mW */
5047
Daniel Vetter02d71952012-08-09 16:44:54 +02005048 __i915_update_gfx_val(dev_priv);
Daniel Vettereb48eb02012-04-26 23:28:12 +02005049
Daniel Vetter20e4d402012-08-08 23:35:39 +02005050 return dev_priv->ips.gfx_power + state2;
Daniel Vettereb48eb02012-04-26 23:28:12 +02005051}
5052
Chris Wilsonf531dcb2012-09-25 10:16:12 +01005053unsigned long i915_gfx_val(struct drm_i915_private *dev_priv)
5054{
Damien Lespiau3d13ef22014-02-07 19:12:47 +00005055 struct drm_device *dev = dev_priv->dev;
Chris Wilsonf531dcb2012-09-25 10:16:12 +01005056 unsigned long val;
5057
Damien Lespiau3d13ef22014-02-07 19:12:47 +00005058 if (INTEL_INFO(dev)->gen != 5)
Chris Wilsonf531dcb2012-09-25 10:16:12 +01005059 return 0;
5060
5061 spin_lock_irq(&mchdev_lock);
5062
5063 val = __i915_gfx_val(dev_priv);
5064
5065 spin_unlock_irq(&mchdev_lock);
5066
5067 return val;
5068}
5069
Daniel Vettereb48eb02012-04-26 23:28:12 +02005070/**
5071 * i915_read_mch_val - return value for IPS use
5072 *
5073 * Calculate and return a value for the IPS driver to use when deciding whether
5074 * we have thermal and power headroom to increase CPU or GPU power budget.
5075 */
5076unsigned long i915_read_mch_val(void)
5077{
5078 struct drm_i915_private *dev_priv;
5079 unsigned long chipset_val, graphics_val, ret = 0;
5080
Daniel Vetter92703882012-08-09 16:46:01 +02005081 spin_lock_irq(&mchdev_lock);
Daniel Vettereb48eb02012-04-26 23:28:12 +02005082 if (!i915_mch_dev)
5083 goto out_unlock;
5084 dev_priv = i915_mch_dev;
5085
Chris Wilsonf531dcb2012-09-25 10:16:12 +01005086 chipset_val = __i915_chipset_val(dev_priv);
5087 graphics_val = __i915_gfx_val(dev_priv);
Daniel Vettereb48eb02012-04-26 23:28:12 +02005088
5089 ret = chipset_val + graphics_val;
5090
5091out_unlock:
Daniel Vetter92703882012-08-09 16:46:01 +02005092 spin_unlock_irq(&mchdev_lock);
Daniel Vettereb48eb02012-04-26 23:28:12 +02005093
5094 return ret;
5095}
5096EXPORT_SYMBOL_GPL(i915_read_mch_val);
5097
5098/**
5099 * i915_gpu_raise - raise GPU frequency limit
5100 *
5101 * Raise the limit; IPS indicates we have thermal headroom.
5102 */
5103bool i915_gpu_raise(void)
5104{
5105 struct drm_i915_private *dev_priv;
5106 bool ret = true;
5107
Daniel Vetter92703882012-08-09 16:46:01 +02005108 spin_lock_irq(&mchdev_lock);
Daniel Vettereb48eb02012-04-26 23:28:12 +02005109 if (!i915_mch_dev) {
5110 ret = false;
5111 goto out_unlock;
5112 }
5113 dev_priv = i915_mch_dev;
5114
Daniel Vetter20e4d402012-08-08 23:35:39 +02005115 if (dev_priv->ips.max_delay > dev_priv->ips.fmax)
5116 dev_priv->ips.max_delay--;
Daniel Vettereb48eb02012-04-26 23:28:12 +02005117
5118out_unlock:
Daniel Vetter92703882012-08-09 16:46:01 +02005119 spin_unlock_irq(&mchdev_lock);
Daniel Vettereb48eb02012-04-26 23:28:12 +02005120
5121 return ret;
5122}
5123EXPORT_SYMBOL_GPL(i915_gpu_raise);
5124
5125/**
5126 * i915_gpu_lower - lower GPU frequency limit
5127 *
5128 * IPS indicates we're close to a thermal limit, so throttle back the GPU
5129 * frequency maximum.
5130 */
5131bool i915_gpu_lower(void)
5132{
5133 struct drm_i915_private *dev_priv;
5134 bool ret = true;
5135
Daniel Vetter92703882012-08-09 16:46:01 +02005136 spin_lock_irq(&mchdev_lock);
Daniel Vettereb48eb02012-04-26 23:28:12 +02005137 if (!i915_mch_dev) {
5138 ret = false;
5139 goto out_unlock;
5140 }
5141 dev_priv = i915_mch_dev;
5142
Daniel Vetter20e4d402012-08-08 23:35:39 +02005143 if (dev_priv->ips.max_delay < dev_priv->ips.min_delay)
5144 dev_priv->ips.max_delay++;
Daniel Vettereb48eb02012-04-26 23:28:12 +02005145
5146out_unlock:
Daniel Vetter92703882012-08-09 16:46:01 +02005147 spin_unlock_irq(&mchdev_lock);
Daniel Vettereb48eb02012-04-26 23:28:12 +02005148
5149 return ret;
5150}
5151EXPORT_SYMBOL_GPL(i915_gpu_lower);
5152
5153/**
5154 * i915_gpu_busy - indicate GPU business to IPS
5155 *
5156 * Tell the IPS driver whether or not the GPU is busy.
5157 */
5158bool i915_gpu_busy(void)
5159{
5160 struct drm_i915_private *dev_priv;
Oscar Mateoa4872ba2014-05-22 14:13:33 +01005161 struct intel_engine_cs *ring;
Daniel Vettereb48eb02012-04-26 23:28:12 +02005162 bool ret = false;
Chris Wilsonf047e392012-07-21 12:31:41 +01005163 int i;
Daniel Vettereb48eb02012-04-26 23:28:12 +02005164
Daniel Vetter92703882012-08-09 16:46:01 +02005165 spin_lock_irq(&mchdev_lock);
Daniel Vettereb48eb02012-04-26 23:28:12 +02005166 if (!i915_mch_dev)
5167 goto out_unlock;
5168 dev_priv = i915_mch_dev;
5169
Chris Wilsonf047e392012-07-21 12:31:41 +01005170 for_each_ring(ring, dev_priv, i)
5171 ret |= !list_empty(&ring->request_list);
Daniel Vettereb48eb02012-04-26 23:28:12 +02005172
5173out_unlock:
Daniel Vetter92703882012-08-09 16:46:01 +02005174 spin_unlock_irq(&mchdev_lock);
Daniel Vettereb48eb02012-04-26 23:28:12 +02005175
5176 return ret;
5177}
5178EXPORT_SYMBOL_GPL(i915_gpu_busy);
5179
5180/**
5181 * i915_gpu_turbo_disable - disable graphics turbo
5182 *
5183 * Disable graphics turbo by resetting the max frequency and setting the
5184 * current frequency to the default.
5185 */
5186bool i915_gpu_turbo_disable(void)
5187{
5188 struct drm_i915_private *dev_priv;
5189 bool ret = true;
5190
Daniel Vetter92703882012-08-09 16:46:01 +02005191 spin_lock_irq(&mchdev_lock);
Daniel Vettereb48eb02012-04-26 23:28:12 +02005192 if (!i915_mch_dev) {
5193 ret = false;
5194 goto out_unlock;
5195 }
5196 dev_priv = i915_mch_dev;
5197
Daniel Vetter20e4d402012-08-08 23:35:39 +02005198 dev_priv->ips.max_delay = dev_priv->ips.fstart;
Daniel Vettereb48eb02012-04-26 23:28:12 +02005199
Daniel Vetter20e4d402012-08-08 23:35:39 +02005200 if (!ironlake_set_drps(dev_priv->dev, dev_priv->ips.fstart))
Daniel Vettereb48eb02012-04-26 23:28:12 +02005201 ret = false;
5202
5203out_unlock:
Daniel Vetter92703882012-08-09 16:46:01 +02005204 spin_unlock_irq(&mchdev_lock);
Daniel Vettereb48eb02012-04-26 23:28:12 +02005205
5206 return ret;
5207}
5208EXPORT_SYMBOL_GPL(i915_gpu_turbo_disable);
5209
5210/**
5211 * Tells the intel_ips driver that the i915 driver is now loaded, if
5212 * IPS got loaded first.
5213 *
5214 * This awkward dance is so that neither module has to depend on the
5215 * other in order for IPS to do the appropriate communication of
5216 * GPU turbo limits to i915.
5217 */
5218static void
5219ips_ping_for_i915_load(void)
5220{
5221 void (*link)(void);
5222
5223 link = symbol_get(ips_link_to_i915_driver);
5224 if (link) {
5225 link();
5226 symbol_put(ips_link_to_i915_driver);
5227 }
5228}
5229
5230void intel_gpu_ips_init(struct drm_i915_private *dev_priv)
5231{
Daniel Vetter02d71952012-08-09 16:44:54 +02005232 /* We only register the i915 ips part with intel-ips once everything is
5233 * set up, to avoid intel-ips sneaking in and reading bogus values. */
Daniel Vetter92703882012-08-09 16:46:01 +02005234 spin_lock_irq(&mchdev_lock);
Daniel Vettereb48eb02012-04-26 23:28:12 +02005235 i915_mch_dev = dev_priv;
Daniel Vetter92703882012-08-09 16:46:01 +02005236 spin_unlock_irq(&mchdev_lock);
Daniel Vettereb48eb02012-04-26 23:28:12 +02005237
5238 ips_ping_for_i915_load();
5239}
5240
5241void intel_gpu_ips_teardown(void)
5242{
Daniel Vetter92703882012-08-09 16:46:01 +02005243 spin_lock_irq(&mchdev_lock);
Daniel Vettereb48eb02012-04-26 23:28:12 +02005244 i915_mch_dev = NULL;
Daniel Vetter92703882012-08-09 16:46:01 +02005245 spin_unlock_irq(&mchdev_lock);
Daniel Vettereb48eb02012-04-26 23:28:12 +02005246}
Deepak S76c3552f2014-01-30 23:08:16 +05305247
Daniel Vetter8090c6b2012-06-24 16:42:32 +02005248static void intel_init_emon(struct drm_device *dev)
Eugeni Dodonovdde18882012-04-18 15:29:24 -03005249{
5250 struct drm_i915_private *dev_priv = dev->dev_private;
5251 u32 lcfuse;
5252 u8 pxw[16];
5253 int i;
5254
5255 /* Disable to program */
5256 I915_WRITE(ECR, 0);
5257 POSTING_READ(ECR);
5258
5259 /* Program energy weights for various events */
5260 I915_WRITE(SDEW, 0x15040d00);
5261 I915_WRITE(CSIEW0, 0x007f0000);
5262 I915_WRITE(CSIEW1, 0x1e220004);
5263 I915_WRITE(CSIEW2, 0x04000004);
5264
5265 for (i = 0; i < 5; i++)
5266 I915_WRITE(PEW + (i * 4), 0);
5267 for (i = 0; i < 3; i++)
5268 I915_WRITE(DEW + (i * 4), 0);
5269
5270 /* Program P-state weights to account for frequency power adjustment */
5271 for (i = 0; i < 16; i++) {
5272 u32 pxvidfreq = I915_READ(PXVFREQ_BASE + (i * 4));
5273 unsigned long freq = intel_pxfreq(pxvidfreq);
5274 unsigned long vid = (pxvidfreq & PXVFREQ_PX_MASK) >>
5275 PXVFREQ_PX_SHIFT;
5276 unsigned long val;
5277
5278 val = vid * vid;
5279 val *= (freq / 1000);
5280 val *= 255;
5281 val /= (127*127*900);
5282 if (val > 0xff)
5283 DRM_ERROR("bad pxval: %ld\n", val);
5284 pxw[i] = val;
5285 }
5286 /* Render standby states get 0 weight */
5287 pxw[14] = 0;
5288 pxw[15] = 0;
5289
5290 for (i = 0; i < 4; i++) {
5291 u32 val = (pxw[i*4] << 24) | (pxw[(i*4)+1] << 16) |
5292 (pxw[(i*4)+2] << 8) | (pxw[(i*4)+3]);
5293 I915_WRITE(PXW + (i * 4), val);
5294 }
5295
5296 /* Adjust magic regs to magic values (more experimental results) */
5297 I915_WRITE(OGW0, 0);
5298 I915_WRITE(OGW1, 0);
5299 I915_WRITE(EG0, 0x00007f00);
5300 I915_WRITE(EG1, 0x0000000e);
5301 I915_WRITE(EG2, 0x000e0000);
5302 I915_WRITE(EG3, 0x68000300);
5303 I915_WRITE(EG4, 0x42000000);
5304 I915_WRITE(EG5, 0x00140031);
5305 I915_WRITE(EG6, 0);
5306 I915_WRITE(EG7, 0);
5307
5308 for (i = 0; i < 8; i++)
5309 I915_WRITE(PXWL + (i * 4), 0);
5310
5311 /* Enable PMON + select events */
5312 I915_WRITE(ECR, 0x80000019);
5313
5314 lcfuse = I915_READ(LCFUSE02);
5315
Daniel Vetter20e4d402012-08-08 23:35:39 +02005316 dev_priv->ips.corr = (lcfuse & LCFUSE_HIV_MASK);
Eugeni Dodonovdde18882012-04-18 15:29:24 -03005317}
5318
Imre Deakae484342014-03-31 15:10:44 +03005319void intel_init_gt_powersave(struct drm_device *dev)
5320{
Imre Deake6069ca2014-04-18 16:01:02 +03005321 i915.enable_rc6 = sanitize_rc6_option(dev, i915.enable_rc6);
5322
Deepak S38807742014-05-23 21:00:15 +05305323 if (IS_CHERRYVIEW(dev))
5324 cherryview_init_gt_powersave(dev);
5325 else if (IS_VALLEYVIEW(dev))
Imre Deak4e805192014-04-14 20:24:41 +03005326 valleyview_init_gt_powersave(dev);
Imre Deakae484342014-03-31 15:10:44 +03005327}
5328
5329void intel_cleanup_gt_powersave(struct drm_device *dev)
5330{
Deepak S38807742014-05-23 21:00:15 +05305331 if (IS_CHERRYVIEW(dev))
5332 return;
5333 else if (IS_VALLEYVIEW(dev))
Imre Deak4e805192014-04-14 20:24:41 +03005334 valleyview_cleanup_gt_powersave(dev);
Imre Deakae484342014-03-31 15:10:44 +03005335}
5336
Jesse Barnes156c7ca2014-06-12 08:35:45 -07005337/**
5338 * intel_suspend_gt_powersave - suspend PM work and helper threads
5339 * @dev: drm device
5340 *
5341 * We don't want to disable RC6 or other features here, we just want
5342 * to make sure any work we've queued has finished and won't bother
5343 * us while we're suspended.
5344 */
5345void intel_suspend_gt_powersave(struct drm_device *dev)
5346{
5347 struct drm_i915_private *dev_priv = dev->dev_private;
5348
5349 /* Interrupts should be disabled already to avoid re-arming. */
Jesse Barnes9df7575f2014-06-20 09:29:20 -07005350 WARN_ON(intel_irqs_enabled(dev_priv));
Jesse Barnes156c7ca2014-06-12 08:35:45 -07005351
5352 flush_delayed_work(&dev_priv->rps.delayed_resume_work);
5353
5354 cancel_work_sync(&dev_priv->rps.work);
Deepak Sb47adc12014-06-20 20:03:02 +05305355
5356 /* Force GPU to min freq during suspend */
5357 gen6_rps_idle(dev_priv);
Jesse Barnes156c7ca2014-06-12 08:35:45 -07005358}
5359
Daniel Vetter8090c6b2012-06-24 16:42:32 +02005360void intel_disable_gt_powersave(struct drm_device *dev)
5361{
Jesse Barnes1a01ab32012-11-02 11:14:00 -07005362 struct drm_i915_private *dev_priv = dev->dev_private;
5363
Daniel Vetterfd0c0642013-04-24 11:13:35 +02005364 /* Interrupts should be disabled already to avoid re-arming. */
Jesse Barnes9df7575f2014-06-20 09:29:20 -07005365 WARN_ON(intel_irqs_enabled(dev_priv));
Daniel Vetterfd0c0642013-04-24 11:13:35 +02005366
Daniel Vetter930ebb42012-06-29 23:32:16 +02005367 if (IS_IRONLAKE_M(dev)) {
Daniel Vetter8090c6b2012-06-24 16:42:32 +02005368 ironlake_disable_drps(dev);
Daniel Vetter930ebb42012-06-29 23:32:16 +02005369 ironlake_disable_rc6(dev);
Deepak S38807742014-05-23 21:00:15 +05305370 } else if (INTEL_INFO(dev)->gen >= 6) {
Daniel Vetter10d8d362014-06-12 17:48:52 +02005371 intel_suspend_gt_powersave(dev);
Imre Deake4948372014-05-12 18:35:04 +03005372
Jesse Barnes4fc688c2012-11-02 11:14:01 -07005373 mutex_lock(&dev_priv->rps.hw_lock);
Deepak S38807742014-05-23 21:00:15 +05305374 if (IS_CHERRYVIEW(dev))
5375 cherryview_disable_rps(dev);
5376 else if (IS_VALLEYVIEW(dev))
Jesse Barnesd20d4f02013-04-23 10:09:28 -07005377 valleyview_disable_rps(dev);
5378 else
5379 gen6_disable_rps(dev);
Chris Wilsonc0951f02013-10-10 21:58:50 +01005380 dev_priv->rps.enabled = false;
Jesse Barnes4fc688c2012-11-02 11:14:01 -07005381 mutex_unlock(&dev_priv->rps.hw_lock);
Daniel Vetter930ebb42012-06-29 23:32:16 +02005382 }
Daniel Vetter8090c6b2012-06-24 16:42:32 +02005383}
5384
Jesse Barnes1a01ab32012-11-02 11:14:00 -07005385static void intel_gen6_powersave_work(struct work_struct *work)
5386{
5387 struct drm_i915_private *dev_priv =
5388 container_of(work, struct drm_i915_private,
5389 rps.delayed_resume_work.work);
5390 struct drm_device *dev = dev_priv->dev;
5391
Daisy Sunc76bb612014-08-11 11:08:38 -07005392 dev_priv->rps.is_bdw_sw_turbo = false;
5393
Jesse Barnes4fc688c2012-11-02 11:14:01 -07005394 mutex_lock(&dev_priv->rps.hw_lock);
Jesse Barnes0a073b82013-04-17 15:54:58 -07005395
Deepak S38807742014-05-23 21:00:15 +05305396 if (IS_CHERRYVIEW(dev)) {
5397 cherryview_enable_rps(dev);
5398 } else if (IS_VALLEYVIEW(dev)) {
Jesse Barnes0a073b82013-04-17 15:54:58 -07005399 valleyview_enable_rps(dev);
Ben Widawsky6edee7f2013-11-02 21:07:52 -07005400 } else if (IS_BROADWELL(dev)) {
5401 gen8_enable_rps(dev);
Imre Deakc2bc2fc2014-04-18 16:16:23 +03005402 __gen6_update_ring_freq(dev);
Jesse Barnes0a073b82013-04-17 15:54:58 -07005403 } else {
5404 gen6_enable_rps(dev);
Imre Deakc2bc2fc2014-04-18 16:16:23 +03005405 __gen6_update_ring_freq(dev);
Jesse Barnes0a073b82013-04-17 15:54:58 -07005406 }
Chris Wilsonc0951f02013-10-10 21:58:50 +01005407 dev_priv->rps.enabled = true;
Jesse Barnes4fc688c2012-11-02 11:14:01 -07005408 mutex_unlock(&dev_priv->rps.hw_lock);
Imre Deakc6df39b2014-04-14 20:24:29 +03005409
5410 intel_runtime_pm_put(dev_priv);
Jesse Barnes1a01ab32012-11-02 11:14:00 -07005411}
5412
Daniel Vetter8090c6b2012-06-24 16:42:32 +02005413void intel_enable_gt_powersave(struct drm_device *dev)
5414{
Jesse Barnes1a01ab32012-11-02 11:14:00 -07005415 struct drm_i915_private *dev_priv = dev->dev_private;
5416
Daniel Vetter8090c6b2012-06-24 16:42:32 +02005417 if (IS_IRONLAKE_M(dev)) {
Imre Deakdc1d0132014-04-14 20:24:28 +03005418 mutex_lock(&dev->struct_mutex);
Daniel Vetter8090c6b2012-06-24 16:42:32 +02005419 ironlake_enable_drps(dev);
5420 ironlake_enable_rc6(dev);
5421 intel_init_emon(dev);
Imre Deakdc1d0132014-04-14 20:24:28 +03005422 mutex_unlock(&dev->struct_mutex);
Deepak S38807742014-05-23 21:00:15 +05305423 } else if (INTEL_INFO(dev)->gen >= 6) {
Jesse Barnes1a01ab32012-11-02 11:14:00 -07005424 /*
5425 * PCU communication is slow and this doesn't need to be
5426 * done at any specific time, so do this out of our fast path
5427 * to make resume and init faster.
Imre Deakc6df39b2014-04-14 20:24:29 +03005428 *
5429 * We depend on the HW RC6 power context save/restore
5430 * mechanism when entering D3 through runtime PM suspend. So
5431 * disable RPM until RPS/RC6 is properly setup. We can only
5432 * get here via the driver load/system resume/runtime resume
5433 * paths, so the _noresume version is enough (and in case of
5434 * runtime resume it's necessary).
Jesse Barnes1a01ab32012-11-02 11:14:00 -07005435 */
Imre Deakc6df39b2014-04-14 20:24:29 +03005436 if (schedule_delayed_work(&dev_priv->rps.delayed_resume_work,
5437 round_jiffies_up_relative(HZ)))
5438 intel_runtime_pm_get_noresume(dev_priv);
Daniel Vetter8090c6b2012-06-24 16:42:32 +02005439 }
5440}
5441
Imre Deakc6df39b2014-04-14 20:24:29 +03005442void intel_reset_gt_powersave(struct drm_device *dev)
5443{
5444 struct drm_i915_private *dev_priv = dev->dev_private;
5445
5446 dev_priv->rps.enabled = false;
5447 intel_enable_gt_powersave(dev);
5448}
5449
Daniel Vetter3107bd42012-10-31 22:52:31 +01005450static void ibx_init_clock_gating(struct drm_device *dev)
5451{
5452 struct drm_i915_private *dev_priv = dev->dev_private;
5453
5454 /*
5455 * On Ibex Peak and Cougar Point, we need to disable clock
5456 * gating for the panel power sequencer or it will fail to
5457 * start up when no ports are active.
5458 */
5459 I915_WRITE(SOUTH_DSPCLK_GATE_D, PCH_DPLSUNIT_CLOCK_GATE_DISABLE);
5460}
5461
Ville Syrjälä0e088b82013-06-07 10:47:04 +03005462static void g4x_disable_trickle_feed(struct drm_device *dev)
5463{
5464 struct drm_i915_private *dev_priv = dev->dev_private;
5465 int pipe;
5466
Damien Lespiau055e3932014-08-18 13:49:10 +01005467 for_each_pipe(dev_priv, pipe) {
Ville Syrjälä0e088b82013-06-07 10:47:04 +03005468 I915_WRITE(DSPCNTR(pipe),
5469 I915_READ(DSPCNTR(pipe)) |
5470 DISPPLANE_TRICKLE_FEED_DISABLE);
Ville Syrjälä1dba99f2013-10-01 18:02:18 +03005471 intel_flush_primary_plane(dev_priv, pipe);
Ville Syrjälä0e088b82013-06-07 10:47:04 +03005472 }
5473}
5474
Ville Syrjälä017636c2013-12-05 15:51:37 +02005475static void ilk_init_lp_watermarks(struct drm_device *dev)
5476{
5477 struct drm_i915_private *dev_priv = dev->dev_private;
5478
5479 I915_WRITE(WM3_LP_ILK, I915_READ(WM3_LP_ILK) & ~WM1_LP_SR_EN);
5480 I915_WRITE(WM2_LP_ILK, I915_READ(WM2_LP_ILK) & ~WM1_LP_SR_EN);
5481 I915_WRITE(WM1_LP_ILK, I915_READ(WM1_LP_ILK) & ~WM1_LP_SR_EN);
5482
5483 /*
5484 * Don't touch WM1S_LP_EN here.
5485 * Doing so could cause underruns.
5486 */
5487}
5488
Eugeni Dodonov1fa61102012-04-18 15:29:26 -03005489static void ironlake_init_clock_gating(struct drm_device *dev)
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03005490{
5491 struct drm_i915_private *dev_priv = dev->dev_private;
Damien Lespiau231e54f2012-10-19 17:55:41 +01005492 uint32_t dspclk_gate = ILK_VRHUNIT_CLOCK_GATE_DISABLE;
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03005493
Damien Lespiauf1e8fa52013-06-07 17:41:09 +01005494 /*
5495 * Required for FBC
5496 * WaFbcDisableDpfcClockGating:ilk
5497 */
Damien Lespiau4d47e4f2012-10-19 17:55:42 +01005498 dspclk_gate |= ILK_DPFCRUNIT_CLOCK_GATE_DISABLE |
5499 ILK_DPFCUNIT_CLOCK_GATE_DISABLE |
5500 ILK_DPFDUNIT_CLOCK_GATE_ENABLE;
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03005501
5502 I915_WRITE(PCH_3DCGDIS0,
5503 MARIUNIT_CLOCK_GATE_DISABLE |
5504 SVSMUNIT_CLOCK_GATE_DISABLE);
5505 I915_WRITE(PCH_3DCGDIS1,
5506 VFMUNIT_CLOCK_GATE_DISABLE);
5507
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03005508 /*
5509 * According to the spec the following bits should be set in
5510 * order to enable memory self-refresh
5511 * The bit 22/21 of 0x42004
5512 * The bit 5 of 0x42020
5513 * The bit 15 of 0x45000
5514 */
5515 I915_WRITE(ILK_DISPLAY_CHICKEN2,
5516 (I915_READ(ILK_DISPLAY_CHICKEN2) |
5517 ILK_DPARB_GATE | ILK_VSDPFD_FULL));
Damien Lespiau4d47e4f2012-10-19 17:55:42 +01005518 dspclk_gate |= ILK_DPARBUNIT_CLOCK_GATE_ENABLE;
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03005519 I915_WRITE(DISP_ARB_CTL,
5520 (I915_READ(DISP_ARB_CTL) |
5521 DISP_FBC_WM_DIS));
Ville Syrjälä017636c2013-12-05 15:51:37 +02005522
5523 ilk_init_lp_watermarks(dev);
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03005524
5525 /*
5526 * Based on the document from hardware guys the following bits
5527 * should be set unconditionally in order to enable FBC.
5528 * The bit 22 of 0x42000
5529 * The bit 22 of 0x42004
5530 * The bit 7,8,9 of 0x42020.
5531 */
5532 if (IS_IRONLAKE_M(dev)) {
Damien Lespiau4bb35332013-06-14 15:23:24 +01005533 /* WaFbcAsynchFlipDisableFbcQueue:ilk */
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03005534 I915_WRITE(ILK_DISPLAY_CHICKEN1,
5535 I915_READ(ILK_DISPLAY_CHICKEN1) |
5536 ILK_FBCQ_DIS);
5537 I915_WRITE(ILK_DISPLAY_CHICKEN2,
5538 I915_READ(ILK_DISPLAY_CHICKEN2) |
5539 ILK_DPARB_GATE);
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03005540 }
5541
Damien Lespiau4d47e4f2012-10-19 17:55:42 +01005542 I915_WRITE(ILK_DSPCLK_GATE_D, dspclk_gate);
5543
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03005544 I915_WRITE(ILK_DISPLAY_CHICKEN2,
5545 I915_READ(ILK_DISPLAY_CHICKEN2) |
5546 ILK_ELPIN_409_SELECT);
5547 I915_WRITE(_3D_CHICKEN2,
5548 _3D_CHICKEN2_WM_READ_PIPELINED << 16 |
5549 _3D_CHICKEN2_WM_READ_PIPELINED);
Daniel Vetter4358a372012-10-18 11:49:51 +02005550
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01005551 /* WaDisableRenderCachePipelinedFlush:ilk */
Daniel Vetter4358a372012-10-18 11:49:51 +02005552 I915_WRITE(CACHE_MODE_0,
5553 _MASKED_BIT_ENABLE(CM0_PIPELINED_RENDER_FLUSH_DISABLE));
Daniel Vetter3107bd42012-10-31 22:52:31 +01005554
Akash Goel4e046322014-04-04 17:14:38 +05305555 /* WaDisable_RenderCache_OperationalFlush:ilk */
5556 I915_WRITE(CACHE_MODE_0, _MASKED_BIT_DISABLE(RC_OP_FLUSH_ENABLE));
5557
Ville Syrjälä0e088b82013-06-07 10:47:04 +03005558 g4x_disable_trickle_feed(dev);
Ville Syrjäläbdad2b22013-06-07 10:47:03 +03005559
Daniel Vetter3107bd42012-10-31 22:52:31 +01005560 ibx_init_clock_gating(dev);
5561}
5562
5563static void cpt_init_clock_gating(struct drm_device *dev)
5564{
5565 struct drm_i915_private *dev_priv = dev->dev_private;
5566 int pipe;
Paulo Zanoni3f704fa2013-04-08 15:48:07 -03005567 uint32_t val;
Daniel Vetter3107bd42012-10-31 22:52:31 +01005568
5569 /*
5570 * On Ibex Peak and Cougar Point, we need to disable clock
5571 * gating for the panel power sequencer or it will fail to
5572 * start up when no ports are active.
5573 */
Jesse Barnescd664072013-10-02 10:34:19 -07005574 I915_WRITE(SOUTH_DSPCLK_GATE_D, PCH_DPLSUNIT_CLOCK_GATE_DISABLE |
5575 PCH_DPLUNIT_CLOCK_GATE_DISABLE |
5576 PCH_CPUNIT_CLOCK_GATE_DISABLE);
Daniel Vetter3107bd42012-10-31 22:52:31 +01005577 I915_WRITE(SOUTH_CHICKEN2, I915_READ(SOUTH_CHICKEN2) |
5578 DPLS_EDP_PPS_FIX_DIS);
Takashi Iwai335c07b2012-12-11 11:46:29 +01005579 /* The below fixes the weird display corruption, a few pixels shifted
5580 * downward, on (only) LVDS of some HP laptops with IVY.
5581 */
Damien Lespiau055e3932014-08-18 13:49:10 +01005582 for_each_pipe(dev_priv, pipe) {
Paulo Zanonidc4bd2d2013-04-08 15:48:08 -03005583 val = I915_READ(TRANS_CHICKEN2(pipe));
5584 val |= TRANS_CHICKEN2_TIMING_OVERRIDE;
5585 val &= ~TRANS_CHICKEN2_FDI_POLARITY_REVERSED;
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03005586 if (dev_priv->vbt.fdi_rx_polarity_inverted)
Paulo Zanoni3f704fa2013-04-08 15:48:07 -03005587 val |= TRANS_CHICKEN2_FDI_POLARITY_REVERSED;
Paulo Zanonidc4bd2d2013-04-08 15:48:08 -03005588 val &= ~TRANS_CHICKEN2_FRAME_START_DELAY_MASK;
5589 val &= ~TRANS_CHICKEN2_DISABLE_DEEP_COLOR_COUNTER;
5590 val &= ~TRANS_CHICKEN2_DISABLE_DEEP_COLOR_MODESWITCH;
Paulo Zanoni3f704fa2013-04-08 15:48:07 -03005591 I915_WRITE(TRANS_CHICKEN2(pipe), val);
5592 }
Daniel Vetter3107bd42012-10-31 22:52:31 +01005593 /* WADP0ClockGatingDisable */
Damien Lespiau055e3932014-08-18 13:49:10 +01005594 for_each_pipe(dev_priv, pipe) {
Daniel Vetter3107bd42012-10-31 22:52:31 +01005595 I915_WRITE(TRANS_CHICKEN1(pipe),
5596 TRANS_CHICKEN1_DP0UNIT_GC_DISABLE);
5597 }
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03005598}
5599
Daniel Vetter1d7aaa02013-02-09 21:03:42 +01005600static void gen6_check_mch_setup(struct drm_device *dev)
5601{
5602 struct drm_i915_private *dev_priv = dev->dev_private;
5603 uint32_t tmp;
5604
5605 tmp = I915_READ(MCH_SSKPD);
Daniel Vetterdf662a22014-08-04 11:17:25 +02005606 if ((tmp & MCH_SSKPD_WM0_MASK) != MCH_SSKPD_WM0_VAL)
5607 DRM_DEBUG_KMS("Wrong MCH_SSKPD value: 0x%08x This can cause underruns.\n",
5608 tmp);
Daniel Vetter1d7aaa02013-02-09 21:03:42 +01005609}
5610
Eugeni Dodonov1fa61102012-04-18 15:29:26 -03005611static void gen6_init_clock_gating(struct drm_device *dev)
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03005612{
5613 struct drm_i915_private *dev_priv = dev->dev_private;
Damien Lespiau231e54f2012-10-19 17:55:41 +01005614 uint32_t dspclk_gate = ILK_VRHUNIT_CLOCK_GATE_DISABLE;
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03005615
Damien Lespiau231e54f2012-10-19 17:55:41 +01005616 I915_WRITE(ILK_DSPCLK_GATE_D, dspclk_gate);
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03005617
5618 I915_WRITE(ILK_DISPLAY_CHICKEN2,
5619 I915_READ(ILK_DISPLAY_CHICKEN2) |
5620 ILK_ELPIN_409_SELECT);
5621
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01005622 /* WaDisableHiZPlanesWhenMSAAEnabled:snb */
Daniel Vetter42839082012-12-14 23:38:28 +01005623 I915_WRITE(_3D_CHICKEN,
5624 _MASKED_BIT_ENABLE(_3D_CHICKEN_HIZ_PLANE_DISABLE_MSAA_4X_SNB));
5625
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01005626 /* WaSetupGtModeTdRowDispatch:snb */
Daniel Vetter6547fbd2012-12-14 23:38:29 +01005627 if (IS_SNB_GT1(dev))
5628 I915_WRITE(GEN6_GT_MODE,
5629 _MASKED_BIT_ENABLE(GEN6_TD_FOUR_ROW_DISPATCH_DISABLE));
5630
Akash Goel4e046322014-04-04 17:14:38 +05305631 /* WaDisable_RenderCache_OperationalFlush:snb */
5632 I915_WRITE(CACHE_MODE_0, _MASKED_BIT_DISABLE(RC_OP_FLUSH_ENABLE));
5633
Ville Syrjälä8d85d272014-02-04 21:59:15 +02005634 /*
5635 * BSpec recoomends 8x4 when MSAA is used,
5636 * however in practice 16x4 seems fastest.
Ville Syrjäläc5c98a52014-02-05 12:43:47 +02005637 *
5638 * Note that PS/WM thread counts depend on the WIZ hashing
5639 * disable bit, which we don't touch here, but it's good
5640 * to keep in mind (see 3DSTATE_PS and 3DSTATE_WM).
Ville Syrjälä8d85d272014-02-04 21:59:15 +02005641 */
5642 I915_WRITE(GEN6_GT_MODE,
5643 GEN6_WIZ_HASHING_MASK | GEN6_WIZ_HASHING_16x4);
5644
Ville Syrjälä017636c2013-12-05 15:51:37 +02005645 ilk_init_lp_watermarks(dev);
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03005646
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03005647 I915_WRITE(CACHE_MODE_0,
Daniel Vetter50743292012-04-26 22:02:54 +02005648 _MASKED_BIT_DISABLE(CM0_STC_EVICT_DISABLE_LRA_SNB));
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03005649
5650 I915_WRITE(GEN6_UCGCTL1,
5651 I915_READ(GEN6_UCGCTL1) |
5652 GEN6_BLBUNIT_CLOCK_GATE_DISABLE |
5653 GEN6_CSUNIT_CLOCK_GATE_DISABLE);
5654
5655 /* According to the BSpec vol1g, bit 12 (RCPBUNIT) clock
5656 * gating disable must be set. Failure to set it results in
5657 * flickering pixels due to Z write ordering failures after
5658 * some amount of runtime in the Mesa "fire" demo, and Unigine
5659 * Sanctuary and Tropics, and apparently anything else with
5660 * alpha test or pixel discard.
5661 *
5662 * According to the spec, bit 11 (RCCUNIT) must also be set,
5663 * but we didn't debug actual testcases to find it out.
Jesse Barnes0f846f82012-06-14 11:04:47 -07005664 *
Ville Syrjäläef593182014-01-22 21:32:47 +02005665 * WaDisableRCCUnitClockGating:snb
5666 * WaDisableRCPBUnitClockGating:snb
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03005667 */
5668 I915_WRITE(GEN6_UCGCTL2,
5669 GEN6_RCPBUNIT_CLOCK_GATE_DISABLE |
5670 GEN6_RCCUNIT_CLOCK_GATE_DISABLE);
5671
Ville Syrjälä5eb146d2014-02-04 21:59:16 +02005672 /* WaStripsFansDisableFastClipPerformanceFix:snb */
Ville Syrjälä743b57d2014-02-04 21:59:17 +02005673 I915_WRITE(_3D_CHICKEN3,
5674 _MASKED_BIT_ENABLE(_3D_CHICKEN3_SF_DISABLE_FASTCLIP_CULL));
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03005675
5676 /*
Ville Syrjäläe927ecd2014-02-04 21:59:18 +02005677 * Bspec says:
5678 * "This bit must be set if 3DSTATE_CLIP clip mode is set to normal and
5679 * 3DSTATE_SF number of SF output attributes is more than 16."
5680 */
5681 I915_WRITE(_3D_CHICKEN3,
5682 _MASKED_BIT_ENABLE(_3D_CHICKEN3_SF_DISABLE_PIPELINED_ATTR_FETCH));
5683
5684 /*
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03005685 * According to the spec the following bits should be
5686 * set in order to enable memory self-refresh and fbc:
5687 * The bit21 and bit22 of 0x42000
5688 * The bit21 and bit22 of 0x42004
5689 * The bit5 and bit7 of 0x42020
5690 * The bit14 of 0x70180
5691 * The bit14 of 0x71180
Damien Lespiau4bb35332013-06-14 15:23:24 +01005692 *
5693 * WaFbcAsynchFlipDisableFbcQueue:snb
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03005694 */
5695 I915_WRITE(ILK_DISPLAY_CHICKEN1,
5696 I915_READ(ILK_DISPLAY_CHICKEN1) |
5697 ILK_FBCQ_DIS | ILK_PABSTRETCH_DIS);
5698 I915_WRITE(ILK_DISPLAY_CHICKEN2,
5699 I915_READ(ILK_DISPLAY_CHICKEN2) |
5700 ILK_DPARB_GATE | ILK_VSDPFD_FULL);
Damien Lespiau231e54f2012-10-19 17:55:41 +01005701 I915_WRITE(ILK_DSPCLK_GATE_D,
5702 I915_READ(ILK_DSPCLK_GATE_D) |
5703 ILK_DPARBUNIT_CLOCK_GATE_ENABLE |
5704 ILK_DPFDUNIT_CLOCK_GATE_ENABLE);
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03005705
Ville Syrjälä0e088b82013-06-07 10:47:04 +03005706 g4x_disable_trickle_feed(dev);
Ben Widawskyf8f2ac92012-10-03 19:34:24 -07005707
Daniel Vetter3107bd42012-10-31 22:52:31 +01005708 cpt_init_clock_gating(dev);
Daniel Vetter1d7aaa02013-02-09 21:03:42 +01005709
5710 gen6_check_mch_setup(dev);
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03005711}
5712
5713static void gen7_setup_fixed_func_scheduler(struct drm_i915_private *dev_priv)
5714{
5715 uint32_t reg = I915_READ(GEN7_FF_THREAD_MODE);
5716
Ville Syrjälä3aad9052014-01-22 21:32:59 +02005717 /*
Ville Syrjälä46680e02014-01-22 21:33:01 +02005718 * WaVSThreadDispatchOverride:ivb,vlv
Ville Syrjälä3aad9052014-01-22 21:32:59 +02005719 *
5720 * This actually overrides the dispatch
5721 * mode for all thread types.
5722 */
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03005723 reg &= ~GEN7_FF_SCHED_MASK;
5724 reg |= GEN7_FF_TS_SCHED_HW;
5725 reg |= GEN7_FF_VS_SCHED_HW;
5726 reg |= GEN7_FF_DS_SCHED_HW;
5727
5728 I915_WRITE(GEN7_FF_THREAD_MODE, reg);
5729}
5730
Paulo Zanoni17a303e2012-11-20 15:12:07 -02005731static void lpt_init_clock_gating(struct drm_device *dev)
5732{
5733 struct drm_i915_private *dev_priv = dev->dev_private;
5734
5735 /*
5736 * TODO: this bit should only be enabled when really needed, then
5737 * disabled when not needed anymore in order to save power.
5738 */
5739 if (dev_priv->pch_id == INTEL_PCH_LPT_LP_DEVICE_ID_TYPE)
5740 I915_WRITE(SOUTH_DSPCLK_GATE_D,
5741 I915_READ(SOUTH_DSPCLK_GATE_D) |
5742 PCH_LP_PARTITION_LEVEL_DISABLE);
Paulo Zanoni0a790cd2013-04-17 18:15:49 -03005743
5744 /* WADPOClockGatingDisable:hsw */
5745 I915_WRITE(_TRANSA_CHICKEN1,
5746 I915_READ(_TRANSA_CHICKEN1) |
5747 TRANS_CHICKEN1_DP0UNIT_GC_DISABLE);
Paulo Zanoni17a303e2012-11-20 15:12:07 -02005748}
5749
Imre Deak7d708ee2013-04-17 14:04:50 +03005750static void lpt_suspend_hw(struct drm_device *dev)
5751{
5752 struct drm_i915_private *dev_priv = dev->dev_private;
5753
5754 if (dev_priv->pch_id == INTEL_PCH_LPT_LP_DEVICE_ID_TYPE) {
5755 uint32_t val = I915_READ(SOUTH_DSPCLK_GATE_D);
5756
5757 val &= ~PCH_LP_PARTITION_LEVEL_DISABLE;
5758 I915_WRITE(SOUTH_DSPCLK_GATE_D, val);
5759 }
5760}
5761
Paulo Zanoni47c2bd92014-08-21 17:09:37 -03005762static void broadwell_init_clock_gating(struct drm_device *dev)
Ben Widawsky1020a5c2013-11-02 21:07:06 -07005763{
5764 struct drm_i915_private *dev_priv = dev->dev_private;
Damien Lespiau07d27e22014-03-03 17:31:46 +00005765 enum pipe pipe;
Ben Widawsky1020a5c2013-11-02 21:07:06 -07005766
5767 I915_WRITE(WM3_LP_ILK, 0);
5768 I915_WRITE(WM2_LP_ILK, 0);
5769 I915_WRITE(WM1_LP_ILK, 0);
Ben Widawsky50ed5fb2013-11-02 21:07:40 -07005770
5771 /* FIXME(BDW): Check all the w/a, some might only apply to
5772 * pre-production hw. */
5773
Kenneth Graunkec8966e12014-02-26 23:59:30 -08005774
Ben Widawsky4afe8d32013-11-02 21:07:55 -07005775 I915_WRITE(GAMTARBMODE, _MASKED_BIT_ENABLE(ARB_MODE_BWGTLB_DISABLE));
5776
Ben Widawsky7f88da02013-11-02 21:07:58 -07005777 I915_WRITE(_3D_CHICKEN3,
Michel Thierryb3f9ad92014-07-07 12:40:17 +01005778 _MASKED_BIT_ENABLE(_3D_CHICKEN_SDE_LIMIT_FIFO_POLY_DEPTH(2)));
Ben Widawsky7f88da02013-11-02 21:07:58 -07005779
Ben Widawsky242a4012014-04-18 18:04:29 -03005780
Ben Widawskyab57fff2013-12-12 15:28:04 -08005781 /* WaSwitchSolVfFArbitrationPriority:bdw */
Ben Widawsky50ed5fb2013-11-02 21:07:40 -07005782 I915_WRITE(GAM_ECOCHK, I915_READ(GAM_ECOCHK) | HSW_ECOCHK_ARB_PRIO_SOL);
Ben Widawskyfe4ab3c2013-11-02 21:07:54 -07005783
Ben Widawskyab57fff2013-12-12 15:28:04 -08005784 /* WaPsrDPAMaskVBlankInSRD:bdw */
Ben Widawskyfe4ab3c2013-11-02 21:07:54 -07005785 I915_WRITE(CHICKEN_PAR1_1,
5786 I915_READ(CHICKEN_PAR1_1) | DPA_MASK_VBLANK_SRD);
5787
Ben Widawskyab57fff2013-12-12 15:28:04 -08005788 /* WaPsrDPRSUnmaskVBlankInSRD:bdw */
Damien Lespiau055e3932014-08-18 13:49:10 +01005789 for_each_pipe(dev_priv, pipe) {
Damien Lespiau07d27e22014-03-03 17:31:46 +00005790 I915_WRITE(CHICKEN_PIPESL_1(pipe),
Ville Syrjäläc7c65622014-03-05 13:05:45 +02005791 I915_READ(CHICKEN_PIPESL_1(pipe)) |
Ville Syrjälä8f670bb2014-03-05 13:05:47 +02005792 BDW_DPRS_MASK_VBLANK_SRD);
Ben Widawskyfe4ab3c2013-11-02 21:07:54 -07005793 }
Ben Widawsky63801f22013-12-12 17:26:03 -08005794
Ben Widawskyab57fff2013-12-12 15:28:04 -08005795 /* WaVSRefCountFullforceMissDisable:bdw */
5796 /* WaDSRefCountFullforceMissDisable:bdw */
5797 I915_WRITE(GEN7_FF_THREAD_MODE,
5798 I915_READ(GEN7_FF_THREAD_MODE) &
5799 ~(GEN8_FF_DS_REF_CNT_FFME | GEN7_FF_VS_REF_CNT_FFME));
Ville Syrjälä36075a42014-02-04 21:59:21 +02005800
Ville Syrjälä295e8bb2014-02-27 21:59:01 +02005801 I915_WRITE(GEN6_RC_SLEEP_PSMI_CONTROL,
5802 _MASKED_BIT_ENABLE(GEN8_RC_SEMA_IDLE_MSG_DISABLE));
Ville Syrjälä4f1ca9e2014-02-27 21:59:02 +02005803
5804 /* WaDisableSDEUnitClockGating:bdw */
5805 I915_WRITE(GEN8_UCGCTL6, I915_READ(GEN8_UCGCTL6) |
5806 GEN8_SDEUNIT_CLOCK_GATE_DISABLE);
Damien Lespiau5d708682014-03-26 18:41:51 +00005807
Paulo Zanoni89d6b2b2014-08-21 17:09:36 -03005808 lpt_init_clock_gating(dev);
Ben Widawsky1020a5c2013-11-02 21:07:06 -07005809}
5810
Eugeni Dodonovcad2a2d2012-07-02 11:51:09 -03005811static void haswell_init_clock_gating(struct drm_device *dev)
5812{
5813 struct drm_i915_private *dev_priv = dev->dev_private;
Eugeni Dodonovcad2a2d2012-07-02 11:51:09 -03005814
Ville Syrjälä017636c2013-12-05 15:51:37 +02005815 ilk_init_lp_watermarks(dev);
Eugeni Dodonovcad2a2d2012-07-02 11:51:09 -03005816
Francisco Jerezf3fc4882013-10-02 15:53:16 -07005817 /* L3 caching of data atomics doesn't work -- disable it. */
5818 I915_WRITE(HSW_SCRATCH1, HSW_SCRATCH1_L3_DATA_ATOMICS_DISABLE);
5819 I915_WRITE(HSW_ROW_CHICKEN3,
5820 _MASKED_BIT_ENABLE(HSW_ROW_CHICKEN3_L3_GLOBAL_ATOMICS_DISABLE));
5821
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01005822 /* This is required by WaCatErrorRejectionIssue:hsw */
Eugeni Dodonovcad2a2d2012-07-02 11:51:09 -03005823 I915_WRITE(GEN7_SQ_CHICKEN_MBCUNIT_CONFIG,
5824 I915_READ(GEN7_SQ_CHICKEN_MBCUNIT_CONFIG) |
5825 GEN7_SQ_CHICKEN_MBCUNIT_SQINTMOB);
5826
Ville Syrjäläe36ea7f2014-01-22 21:33:00 +02005827 /* WaVSRefCountFullforceMissDisable:hsw */
5828 I915_WRITE(GEN7_FF_THREAD_MODE,
5829 I915_READ(GEN7_FF_THREAD_MODE) & ~GEN7_FF_VS_REF_CNT_FFME);
Eugeni Dodonovcad2a2d2012-07-02 11:51:09 -03005830
Akash Goel4e046322014-04-04 17:14:38 +05305831 /* WaDisable_RenderCache_OperationalFlush:hsw */
5832 I915_WRITE(CACHE_MODE_0_GEN7, _MASKED_BIT_DISABLE(RC_OP_FLUSH_ENABLE));
5833
Chia-I Wufe27c602014-01-28 13:29:33 +08005834 /* enable HiZ Raw Stall Optimization */
5835 I915_WRITE(CACHE_MODE_0_GEN7,
5836 _MASKED_BIT_DISABLE(HIZ_RAW_STALL_OPT_DISABLE));
5837
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01005838 /* WaDisable4x2SubspanOptimization:hsw */
Eugeni Dodonovcad2a2d2012-07-02 11:51:09 -03005839 I915_WRITE(CACHE_MODE_1,
5840 _MASKED_BIT_ENABLE(PIXEL_SUBSPAN_COLLECT_OPT_DISABLE));
Eugeni Dodonov1544d9d2012-07-02 11:51:10 -03005841
Ville Syrjäläa12c4962014-02-04 21:59:20 +02005842 /*
5843 * BSpec recommends 8x4 when MSAA is used,
5844 * however in practice 16x4 seems fastest.
Ville Syrjäläc5c98a52014-02-05 12:43:47 +02005845 *
5846 * Note that PS/WM thread counts depend on the WIZ hashing
5847 * disable bit, which we don't touch here, but it's good
5848 * to keep in mind (see 3DSTATE_PS and 3DSTATE_WM).
Ville Syrjäläa12c4962014-02-04 21:59:20 +02005849 */
5850 I915_WRITE(GEN7_GT_MODE,
5851 GEN6_WIZ_HASHING_MASK | GEN6_WIZ_HASHING_16x4);
5852
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01005853 /* WaSwitchSolVfFArbitrationPriority:hsw */
Ben Widawskye3dff582013-03-20 14:49:14 -07005854 I915_WRITE(GAM_ECOCHK, I915_READ(GAM_ECOCHK) | HSW_ECOCHK_ARB_PRIO_SOL);
5855
Paulo Zanoni90a88642013-05-03 17:23:45 -03005856 /* WaRsPkgCStateDisplayPMReq:hsw */
5857 I915_WRITE(CHICKEN_PAR1_1,
5858 I915_READ(CHICKEN_PAR1_1) | FORCE_ARB_IDLE_PLANES);
Eugeni Dodonov1544d9d2012-07-02 11:51:10 -03005859
Paulo Zanoni17a303e2012-11-20 15:12:07 -02005860 lpt_init_clock_gating(dev);
Eugeni Dodonovcad2a2d2012-07-02 11:51:09 -03005861}
5862
Eugeni Dodonov1fa61102012-04-18 15:29:26 -03005863static void ivybridge_init_clock_gating(struct drm_device *dev)
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03005864{
5865 struct drm_i915_private *dev_priv = dev->dev_private;
Ben Widawsky20848222012-05-04 18:58:59 -07005866 uint32_t snpcr;
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03005867
Ville Syrjälä017636c2013-12-05 15:51:37 +02005868 ilk_init_lp_watermarks(dev);
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03005869
Damien Lespiau231e54f2012-10-19 17:55:41 +01005870 I915_WRITE(ILK_DSPCLK_GATE_D, ILK_VRHUNIT_CLOCK_GATE_DISABLE);
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03005871
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01005872 /* WaDisableEarlyCull:ivb */
Jesse Barnes87f80202012-10-02 17:43:41 -05005873 I915_WRITE(_3D_CHICKEN3,
5874 _MASKED_BIT_ENABLE(_3D_CHICKEN_SF_DISABLE_OBJEND_CULL));
5875
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01005876 /* WaDisableBackToBackFlipFix:ivb */
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03005877 I915_WRITE(IVB_CHICKEN3,
5878 CHICKEN3_DGMG_REQ_OUT_FIX_DISABLE |
5879 CHICKEN3_DGMG_DONE_FIX_DISABLE);
5880
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01005881 /* WaDisablePSDDualDispatchEnable:ivb */
Jesse Barnes12f33822012-10-25 12:15:45 -07005882 if (IS_IVB_GT1(dev))
5883 I915_WRITE(GEN7_HALF_SLICE_CHICKEN1,
5884 _MASKED_BIT_ENABLE(GEN7_PSD_SINGLE_PORT_DISPATCH_ENABLE));
Jesse Barnes12f33822012-10-25 12:15:45 -07005885
Akash Goel4e046322014-04-04 17:14:38 +05305886 /* WaDisable_RenderCache_OperationalFlush:ivb */
5887 I915_WRITE(CACHE_MODE_0_GEN7, _MASKED_BIT_DISABLE(RC_OP_FLUSH_ENABLE));
5888
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01005889 /* Apply the WaDisableRHWOOptimizationForRenderHang:ivb workaround. */
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03005890 I915_WRITE(GEN7_COMMON_SLICE_CHICKEN1,
5891 GEN7_CSC1_RHWO_OPT_DISABLE_IN_RCC);
5892
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01005893 /* WaApplyL3ControlAndL3ChickenMode:ivb */
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03005894 I915_WRITE(GEN7_L3CNTLREG1,
5895 GEN7_WA_FOR_GEN7_L3_CONTROL);
5896 I915_WRITE(GEN7_L3_CHICKEN_MODE_REGISTER,
Jesse Barnes8ab43972012-10-25 12:15:42 -07005897 GEN7_WA_L3_CHICKEN_MODE);
5898 if (IS_IVB_GT1(dev))
5899 I915_WRITE(GEN7_ROW_CHICKEN2,
5900 _MASKED_BIT_ENABLE(DOP_CLOCK_GATING_DISABLE));
Ville Syrjälä412236c2014-01-22 21:32:44 +02005901 else {
5902 /* must write both registers */
5903 I915_WRITE(GEN7_ROW_CHICKEN2,
5904 _MASKED_BIT_ENABLE(DOP_CLOCK_GATING_DISABLE));
Jesse Barnes8ab43972012-10-25 12:15:42 -07005905 I915_WRITE(GEN7_ROW_CHICKEN2_GT2,
5906 _MASKED_BIT_ENABLE(DOP_CLOCK_GATING_DISABLE));
Ville Syrjälä412236c2014-01-22 21:32:44 +02005907 }
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03005908
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01005909 /* WaForceL3Serialization:ivb */
Jesse Barnes61939d92012-10-02 17:43:38 -05005910 I915_WRITE(GEN7_L3SQCREG4, I915_READ(GEN7_L3SQCREG4) &
5911 ~L3SQ_URB_READ_CAM_MATCH_DISABLE);
5912
Ville Syrjälä1b80a19a2014-01-22 21:32:53 +02005913 /*
Jesse Barnes0f846f82012-06-14 11:04:47 -07005914 * According to the spec, bit 13 (RCZUNIT) must be set on IVB.
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01005915 * This implements the WaDisableRCZUnitClockGating:ivb workaround.
Jesse Barnes0f846f82012-06-14 11:04:47 -07005916 */
5917 I915_WRITE(GEN6_UCGCTL2,
Ville Syrjälä28acf3b2014-01-22 21:32:48 +02005918 GEN6_RCZUNIT_CLOCK_GATE_DISABLE);
Jesse Barnes0f846f82012-06-14 11:04:47 -07005919
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01005920 /* This is required by WaCatErrorRejectionIssue:ivb */
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03005921 I915_WRITE(GEN7_SQ_CHICKEN_MBCUNIT_CONFIG,
5922 I915_READ(GEN7_SQ_CHICKEN_MBCUNIT_CONFIG) |
5923 GEN7_SQ_CHICKEN_MBCUNIT_SQINTMOB);
5924
Ville Syrjälä0e088b82013-06-07 10:47:04 +03005925 g4x_disable_trickle_feed(dev);
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03005926
5927 gen7_setup_fixed_func_scheduler(dev_priv);
Daniel Vetter97e19302012-04-24 16:00:21 +02005928
Chris Wilson22721342014-03-04 09:41:43 +00005929 if (0) { /* causes HiZ corruption on ivb:gt1 */
5930 /* enable HiZ Raw Stall Optimization */
5931 I915_WRITE(CACHE_MODE_0_GEN7,
5932 _MASKED_BIT_DISABLE(HIZ_RAW_STALL_OPT_DISABLE));
5933 }
Chia-I Wu116f2b62014-01-28 13:29:34 +08005934
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01005935 /* WaDisable4x2SubspanOptimization:ivb */
Daniel Vetter97e19302012-04-24 16:00:21 +02005936 I915_WRITE(CACHE_MODE_1,
5937 _MASKED_BIT_ENABLE(PIXEL_SUBSPAN_COLLECT_OPT_DISABLE));
Ben Widawsky20848222012-05-04 18:58:59 -07005938
Ville Syrjäläa607c1a2014-02-04 21:59:19 +02005939 /*
5940 * BSpec recommends 8x4 when MSAA is used,
5941 * however in practice 16x4 seems fastest.
Ville Syrjäläc5c98a52014-02-05 12:43:47 +02005942 *
5943 * Note that PS/WM thread counts depend on the WIZ hashing
5944 * disable bit, which we don't touch here, but it's good
5945 * to keep in mind (see 3DSTATE_PS and 3DSTATE_WM).
Ville Syrjäläa607c1a2014-02-04 21:59:19 +02005946 */
5947 I915_WRITE(GEN7_GT_MODE,
5948 GEN6_WIZ_HASHING_MASK | GEN6_WIZ_HASHING_16x4);
5949
Ben Widawsky20848222012-05-04 18:58:59 -07005950 snpcr = I915_READ(GEN6_MBCUNIT_SNPCR);
5951 snpcr &= ~GEN6_MBC_SNPCR_MASK;
5952 snpcr |= GEN6_MBC_SNPCR_MED;
5953 I915_WRITE(GEN6_MBCUNIT_SNPCR, snpcr);
Daniel Vetter3107bd42012-10-31 22:52:31 +01005954
Ben Widawskyab5c6082013-04-05 13:12:41 -07005955 if (!HAS_PCH_NOP(dev))
5956 cpt_init_clock_gating(dev);
Daniel Vetter1d7aaa02013-02-09 21:03:42 +01005957
5958 gen6_check_mch_setup(dev);
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03005959}
5960
Eugeni Dodonov1fa61102012-04-18 15:29:26 -03005961static void valleyview_init_clock_gating(struct drm_device *dev)
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03005962{
5963 struct drm_i915_private *dev_priv = dev->dev_private;
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03005964
Ville Syrjäläd7fe0cc2013-05-21 18:01:50 +03005965 I915_WRITE(DSPCLK_GATE_D, VRHUNIT_CLOCK_GATE_DISABLE);
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03005966
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01005967 /* WaDisableEarlyCull:vlv */
Jesse Barnes87f80202012-10-02 17:43:41 -05005968 I915_WRITE(_3D_CHICKEN3,
5969 _MASKED_BIT_ENABLE(_3D_CHICKEN_SF_DISABLE_OBJEND_CULL));
5970
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01005971 /* WaDisableBackToBackFlipFix:vlv */
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03005972 I915_WRITE(IVB_CHICKEN3,
5973 CHICKEN3_DGMG_REQ_OUT_FIX_DISABLE |
5974 CHICKEN3_DGMG_DONE_FIX_DISABLE);
5975
Ville Syrjäläfad7d362014-01-22 21:32:39 +02005976 /* WaPsdDispatchEnable:vlv */
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01005977 /* WaDisablePSDDualDispatchEnable:vlv */
Jesse Barnes12f33822012-10-25 12:15:45 -07005978 I915_WRITE(GEN7_HALF_SLICE_CHICKEN1,
Jesse Barnesd3bc0302013-03-08 10:45:51 -08005979 _MASKED_BIT_ENABLE(GEN7_MAX_PS_THREAD_DEP |
5980 GEN7_PSD_SINGLE_PORT_DISPATCH_ENABLE));
Jesse Barnes12f33822012-10-25 12:15:45 -07005981
Akash Goel4e046322014-04-04 17:14:38 +05305982 /* WaDisable_RenderCache_OperationalFlush:vlv */
5983 I915_WRITE(CACHE_MODE_0_GEN7, _MASKED_BIT_DISABLE(RC_OP_FLUSH_ENABLE));
5984
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01005985 /* WaForceL3Serialization:vlv */
Jesse Barnes61939d92012-10-02 17:43:38 -05005986 I915_WRITE(GEN7_L3SQCREG4, I915_READ(GEN7_L3SQCREG4) &
5987 ~L3SQ_URB_READ_CAM_MATCH_DISABLE);
5988
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01005989 /* WaDisableDopClockGating:vlv */
Jesse Barnes8ab43972012-10-25 12:15:42 -07005990 I915_WRITE(GEN7_ROW_CHICKEN2,
5991 _MASKED_BIT_ENABLE(DOP_CLOCK_GATING_DISABLE));
5992
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01005993 /* This is required by WaCatErrorRejectionIssue:vlv */
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03005994 I915_WRITE(GEN7_SQ_CHICKEN_MBCUNIT_CONFIG,
5995 I915_READ(GEN7_SQ_CHICKEN_MBCUNIT_CONFIG) |
5996 GEN7_SQ_CHICKEN_MBCUNIT_SQINTMOB);
5997
Ville Syrjälä46680e02014-01-22 21:33:01 +02005998 gen7_setup_fixed_func_scheduler(dev_priv);
5999
Ville Syrjälä3c0edae2014-01-22 21:32:56 +02006000 /*
Jesse Barnes0f846f82012-06-14 11:04:47 -07006001 * According to the spec, bit 13 (RCZUNIT) must be set on IVB.
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01006002 * This implements the WaDisableRCZUnitClockGating:vlv workaround.
Jesse Barnes0f846f82012-06-14 11:04:47 -07006003 */
6004 I915_WRITE(GEN6_UCGCTL2,
Ville Syrjälä3c0edae2014-01-22 21:32:56 +02006005 GEN6_RCZUNIT_CLOCK_GATE_DISABLE);
Jesse Barnes0f846f82012-06-14 11:04:47 -07006006
Akash Goelc98f5062014-03-24 23:00:07 +05306007 /* WaDisableL3Bank2xClockGate:vlv
6008 * Disabling L3 clock gating- MMIO 940c[25] = 1
6009 * Set bit 25, to disable L3_BANK_2x_CLK_GATING */
6010 I915_WRITE(GEN7_UCGCTL4,
6011 I915_READ(GEN7_UCGCTL4) | GEN7_L3BANK2X_CLOCK_GATE_DISABLE);
Jesse Barnese3f33d42012-06-14 11:04:50 -07006012
Ville Syrjäläe0d8d592013-06-12 22:11:18 +03006013 I915_WRITE(MI_ARB_VLV, MI_ARB_DISPLAY_TRICKLE_FEED_DISABLE);
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03006014
Ville Syrjäläafd58e72014-01-22 21:33:03 +02006015 /*
6016 * BSpec says this must be set, even though
6017 * WaDisable4x2SubspanOptimization isn't listed for VLV.
6018 */
Daniel Vetter6b26c862012-04-24 14:04:12 +02006019 I915_WRITE(CACHE_MODE_1,
6020 _MASKED_BIT_ENABLE(PIXEL_SUBSPAN_COLLECT_OPT_DISABLE));
Jesse Barnes79831172012-06-20 10:53:12 -07006021
6022 /*
Ville Syrjälä031994e2014-01-22 21:32:46 +02006023 * WaIncreaseL3CreditsForVLVB0:vlv
6024 * This is the hardware default actually.
6025 */
6026 I915_WRITE(GEN7_L3SQCREG1, VLV_B0_WA_L3SQCREG1_VALUE);
6027
6028 /*
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01006029 * WaDisableVLVClockGating_VBIIssue:vlv
Jesse Barnes2d809572012-10-25 12:15:44 -07006030 * Disable clock gating on th GCFG unit to prevent a delay
6031 * in the reporting of vblank events.
6032 */
Ville Syrjälä7a0d1ee2014-01-22 21:33:04 +02006033 I915_WRITE(VLV_GUNIT_CLOCK_GATE, GCFG_DIS);
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03006034}
6035
Ville Syrjäläa4565da2014-04-09 13:28:10 +03006036static void cherryview_init_clock_gating(struct drm_device *dev)
6037{
6038 struct drm_i915_private *dev_priv = dev->dev_private;
6039
6040 I915_WRITE(DSPCLK_GATE_D, VRHUNIT_CLOCK_GATE_DISABLE);
6041
6042 I915_WRITE(MI_ARB_VLV, MI_ARB_DISPLAY_TRICKLE_FEED_DISABLE);
Ville Syrjälädd811e72014-04-09 13:28:33 +03006043
Ville Syrjälä232ce332014-04-09 13:28:35 +03006044 /* WaVSRefCountFullforceMissDisable:chv */
6045 /* WaDSRefCountFullforceMissDisable:chv */
6046 I915_WRITE(GEN7_FF_THREAD_MODE,
6047 I915_READ(GEN7_FF_THREAD_MODE) &
6048 ~(GEN8_FF_DS_REF_CNT_FFME | GEN7_FF_VS_REF_CNT_FFME));
Ville Syrjäläacea6f92014-04-09 13:28:36 +03006049
6050 /* WaDisableSemaphoreAndSyncFlipWait:chv */
6051 I915_WRITE(GEN6_RC_SLEEP_PSMI_CONTROL,
6052 _MASKED_BIT_ENABLE(GEN8_RC_SEMA_IDLE_MSG_DISABLE));
Ville Syrjälä08466972014-04-09 13:28:37 +03006053
6054 /* WaDisableCSUnitClockGating:chv */
6055 I915_WRITE(GEN6_UCGCTL1, I915_READ(GEN6_UCGCTL1) |
6056 GEN6_CSUNIT_CLOCK_GATE_DISABLE);
Ville Syrjäläc6317802014-04-09 13:28:38 +03006057
6058 /* WaDisableSDEUnitClockGating:chv */
6059 I915_WRITE(GEN8_UCGCTL6, I915_READ(GEN8_UCGCTL6) |
6060 GEN8_SDEUNIT_CLOCK_GATE_DISABLE);
Rafael Barbalhoe0d34ce2014-04-09 13:28:40 +03006061
Ville Syrjäläe4443e42014-04-09 13:28:41 +03006062 /* WaDisableGunitClockGating:chv (pre-production hw) */
6063 I915_WRITE(VLV_GUNIT_CLOCK_GATE, I915_READ(VLV_GUNIT_CLOCK_GATE) |
6064 GINT_DIS);
6065
6066 /* WaDisableFfDopClockGating:chv (pre-production hw) */
6067 I915_WRITE(GEN6_RC_SLEEP_PSMI_CONTROL,
6068 _MASKED_BIT_ENABLE(GEN8_FF_DOP_CLOCK_GATE_DISABLE));
6069
6070 /* WaDisableDopClockGating:chv (pre-production hw) */
Ville Syrjäläe4443e42014-04-09 13:28:41 +03006071 I915_WRITE(GEN6_UCGCTL1, I915_READ(GEN6_UCGCTL1) |
6072 GEN6_EU_TCUNIT_CLOCK_GATE_DISABLE);
Ville Syrjäläa4565da2014-04-09 13:28:10 +03006073}
6074
Eugeni Dodonov1fa61102012-04-18 15:29:26 -03006075static void g4x_init_clock_gating(struct drm_device *dev)
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03006076{
6077 struct drm_i915_private *dev_priv = dev->dev_private;
6078 uint32_t dspclk_gate;
6079
6080 I915_WRITE(RENCLK_GATE_D1, 0);
6081 I915_WRITE(RENCLK_GATE_D2, VF_UNIT_CLOCK_GATE_DISABLE |
6082 GS_UNIT_CLOCK_GATE_DISABLE |
6083 CL_UNIT_CLOCK_GATE_DISABLE);
6084 I915_WRITE(RAMCLK_GATE_D, 0);
6085 dspclk_gate = VRHUNIT_CLOCK_GATE_DISABLE |
6086 OVRUNIT_CLOCK_GATE_DISABLE |
6087 OVCUNIT_CLOCK_GATE_DISABLE;
6088 if (IS_GM45(dev))
6089 dspclk_gate |= DSSUNIT_CLOCK_GATE_DISABLE;
6090 I915_WRITE(DSPCLK_GATE_D, dspclk_gate);
Daniel Vetter4358a372012-10-18 11:49:51 +02006091
6092 /* WaDisableRenderCachePipelinedFlush */
6093 I915_WRITE(CACHE_MODE_0,
6094 _MASKED_BIT_ENABLE(CM0_PIPELINED_RENDER_FLUSH_DISABLE));
Ville Syrjäläde1aa622013-06-07 10:47:01 +03006095
Akash Goel4e046322014-04-04 17:14:38 +05306096 /* WaDisable_RenderCache_OperationalFlush:g4x */
6097 I915_WRITE(CACHE_MODE_0, _MASKED_BIT_DISABLE(RC_OP_FLUSH_ENABLE));
6098
Ville Syrjälä0e088b82013-06-07 10:47:04 +03006099 g4x_disable_trickle_feed(dev);
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03006100}
6101
Eugeni Dodonov1fa61102012-04-18 15:29:26 -03006102static void crestline_init_clock_gating(struct drm_device *dev)
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03006103{
6104 struct drm_i915_private *dev_priv = dev->dev_private;
6105
6106 I915_WRITE(RENCLK_GATE_D1, I965_RCC_CLOCK_GATE_DISABLE);
6107 I915_WRITE(RENCLK_GATE_D2, 0);
6108 I915_WRITE(DSPCLK_GATE_D, 0);
6109 I915_WRITE(RAMCLK_GATE_D, 0);
6110 I915_WRITE16(DEUC, 0);
Ville Syrjälä20f94962013-06-07 10:47:02 +03006111 I915_WRITE(MI_ARB_STATE,
6112 _MASKED_BIT_ENABLE(MI_ARB_DISPLAY_TRICKLE_FEED_DISABLE));
Akash Goel4e046322014-04-04 17:14:38 +05306113
6114 /* WaDisable_RenderCache_OperationalFlush:gen4 */
6115 I915_WRITE(CACHE_MODE_0, _MASKED_BIT_DISABLE(RC_OP_FLUSH_ENABLE));
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03006116}
6117
Eugeni Dodonov1fa61102012-04-18 15:29:26 -03006118static void broadwater_init_clock_gating(struct drm_device *dev)
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03006119{
6120 struct drm_i915_private *dev_priv = dev->dev_private;
6121
6122 I915_WRITE(RENCLK_GATE_D1, I965_RCZ_CLOCK_GATE_DISABLE |
6123 I965_RCC_CLOCK_GATE_DISABLE |
6124 I965_RCPB_CLOCK_GATE_DISABLE |
6125 I965_ISC_CLOCK_GATE_DISABLE |
6126 I965_FBC_CLOCK_GATE_DISABLE);
6127 I915_WRITE(RENCLK_GATE_D2, 0);
Ville Syrjälä20f94962013-06-07 10:47:02 +03006128 I915_WRITE(MI_ARB_STATE,
6129 _MASKED_BIT_ENABLE(MI_ARB_DISPLAY_TRICKLE_FEED_DISABLE));
Akash Goel4e046322014-04-04 17:14:38 +05306130
6131 /* WaDisable_RenderCache_OperationalFlush:gen4 */
6132 I915_WRITE(CACHE_MODE_0, _MASKED_BIT_DISABLE(RC_OP_FLUSH_ENABLE));
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03006133}
6134
Eugeni Dodonov1fa61102012-04-18 15:29:26 -03006135static void gen3_init_clock_gating(struct drm_device *dev)
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03006136{
6137 struct drm_i915_private *dev_priv = dev->dev_private;
6138 u32 dstate = I915_READ(D_STATE);
6139
6140 dstate |= DSTATE_PLL_D3_OFF | DSTATE_GFX_CLOCK_GATING |
6141 DSTATE_DOT_CLOCK_GATING;
6142 I915_WRITE(D_STATE, dstate);
Chris Wilson13a86b82012-04-24 14:51:43 +01006143
6144 if (IS_PINEVIEW(dev))
6145 I915_WRITE(ECOSKPD, _MASKED_BIT_ENABLE(ECO_GATING_CX_ONLY));
Daniel Vetter974a3b02012-09-09 11:54:16 +02006146
6147 /* IIR "flip pending" means done if this bit is set */
6148 I915_WRITE(ECOSKPD, _MASKED_BIT_DISABLE(ECO_FLIP_DONE));
Ville Syrjälä12fabbcb92014-02-25 15:13:38 +02006149
6150 /* interrupts should cause a wake up from C3 */
Ville Syrjälä32992542014-02-25 15:13:39 +02006151 I915_WRITE(INSTPM, _MASKED_BIT_ENABLE(INSTPM_AGPBUSY_INT_EN));
Ville Syrjälädbb42742014-02-25 15:13:41 +02006152
6153 /* On GEN3 we really need to make sure the ARB C3 LP bit is set */
6154 I915_WRITE(MI_ARB_STATE, _MASKED_BIT_ENABLE(MI_ARB_C3_LP_WRITE_ENABLE));
Ville Syrjälä10383922014-08-15 01:21:54 +03006155
6156 I915_WRITE(MI_ARB_STATE,
6157 _MASKED_BIT_ENABLE(MI_ARB_DISPLAY_TRICKLE_FEED_DISABLE));
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03006158}
6159
Eugeni Dodonov1fa61102012-04-18 15:29:26 -03006160static void i85x_init_clock_gating(struct drm_device *dev)
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03006161{
6162 struct drm_i915_private *dev_priv = dev->dev_private;
6163
6164 I915_WRITE(RENCLK_GATE_D1, SV_CLOCK_GATE_DISABLE);
Ville Syrjälä54e472a2014-02-25 15:13:40 +02006165
6166 /* interrupts should cause a wake up from C3 */
6167 I915_WRITE(MI_STATE, _MASKED_BIT_ENABLE(MI_AGPBUSY_INT_EN) |
6168 _MASKED_BIT_DISABLE(MI_AGPBUSY_830_MODE));
Ville Syrjälä10383922014-08-15 01:21:54 +03006169
6170 I915_WRITE(MEM_MODE,
6171 _MASKED_BIT_ENABLE(MEM_DISPLAY_TRICKLE_FEED_DISABLE));
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03006172}
6173
Eugeni Dodonov1fa61102012-04-18 15:29:26 -03006174static void i830_init_clock_gating(struct drm_device *dev)
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03006175{
6176 struct drm_i915_private *dev_priv = dev->dev_private;
6177
6178 I915_WRITE(DSPCLK_GATE_D, OVRUNIT_CLOCK_GATE_DISABLE);
Ville Syrjälä10383922014-08-15 01:21:54 +03006179
6180 I915_WRITE(MEM_MODE,
6181 _MASKED_BIT_ENABLE(MEM_DISPLAY_A_TRICKLE_FEED_DISABLE) |
6182 _MASKED_BIT_ENABLE(MEM_DISPLAY_B_TRICKLE_FEED_DISABLE));
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03006183}
6184
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03006185void intel_init_clock_gating(struct drm_device *dev)
6186{
6187 struct drm_i915_private *dev_priv = dev->dev_private;
6188
6189 dev_priv->display.init_clock_gating(dev);
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03006190}
6191
Imre Deak7d708ee2013-04-17 14:04:50 +03006192void intel_suspend_hw(struct drm_device *dev)
6193{
6194 if (HAS_PCH_LPT(dev))
6195 lpt_suspend_hw(dev);
6196}
6197
Imre Deakc1ca7272013-11-25 17:15:29 +02006198#define for_each_power_well(i, power_well, domain_mask, power_domains) \
6199 for (i = 0; \
6200 i < (power_domains)->power_well_count && \
6201 ((power_well) = &(power_domains)->power_wells[i]); \
6202 i++) \
6203 if ((power_well)->domains & (domain_mask))
6204
6205#define for_each_power_well_rev(i, power_well, domain_mask, power_domains) \
6206 for (i = (power_domains)->power_well_count - 1; \
6207 i >= 0 && ((power_well) = &(power_domains)->power_wells[i]);\
6208 i--) \
6209 if ((power_well)->domains & (domain_mask))
6210
Paulo Zanoni15d199e2013-03-22 14:14:13 -03006211/**
6212 * We should only use the power well if we explicitly asked the hardware to
6213 * enable it, so check if it's enabled and also check if we've requested it to
6214 * be enabled.
6215 */
Imre Deakda7e29b2014-02-18 00:02:02 +02006216static bool hsw_power_well_enabled(struct drm_i915_private *dev_priv,
Imre Deakc1ca7272013-11-25 17:15:29 +02006217 struct i915_power_well *power_well)
6218{
Imre Deakc1ca7272013-11-25 17:15:29 +02006219 return I915_READ(HSW_PWR_WELL_DRIVER) ==
6220 (HSW_PWR_WELL_ENABLE_REQUEST | HSW_PWR_WELL_STATE_ENABLED);
6221}
6222
Imre Deakbfafe932014-06-05 20:31:47 +03006223bool intel_display_power_enabled_unlocked(struct drm_i915_private *dev_priv,
6224 enum intel_display_power_domain domain)
Imre Deakddf9c532013-11-27 22:02:02 +02006225{
Imre Deakddf9c532013-11-27 22:02:02 +02006226 struct i915_power_domains *power_domains;
Imre Deakb8c000d2014-06-02 14:21:10 +03006227 struct i915_power_well *power_well;
6228 bool is_enabled;
6229 int i;
6230
6231 if (dev_priv->pm.suspended)
6232 return false;
Imre Deakddf9c532013-11-27 22:02:02 +02006233
6234 power_domains = &dev_priv->power_domains;
Imre Deakbfafe932014-06-05 20:31:47 +03006235
Imre Deakb8c000d2014-06-02 14:21:10 +03006236 is_enabled = true;
Imre Deakbfafe932014-06-05 20:31:47 +03006237
Imre Deakb8c000d2014-06-02 14:21:10 +03006238 for_each_power_well_rev(i, power_well, BIT(domain), power_domains) {
6239 if (power_well->always_on)
6240 continue;
Imre Deakddf9c532013-11-27 22:02:02 +02006241
Imre Deakbfafe932014-06-05 20:31:47 +03006242 if (!power_well->hw_enabled) {
Imre Deakb8c000d2014-06-02 14:21:10 +03006243 is_enabled = false;
6244 break;
6245 }
6246 }
Imre Deakbfafe932014-06-05 20:31:47 +03006247
Imre Deakb8c000d2014-06-02 14:21:10 +03006248 return is_enabled;
Imre Deakddf9c532013-11-27 22:02:02 +02006249}
6250
Imre Deakda7e29b2014-02-18 00:02:02 +02006251bool intel_display_power_enabled(struct drm_i915_private *dev_priv,
Paulo Zanonib97186f2013-05-03 12:15:36 -03006252 enum intel_display_power_domain domain)
Paulo Zanoni15d199e2013-03-22 14:14:13 -03006253{
Imre Deakc1ca7272013-11-25 17:15:29 +02006254 struct i915_power_domains *power_domains;
Imre Deakbfafe932014-06-05 20:31:47 +03006255 bool ret;
Paulo Zanoni882244a2014-04-01 14:55:12 -03006256
Imre Deakc1ca7272013-11-25 17:15:29 +02006257 power_domains = &dev_priv->power_domains;
6258
Imre Deakc1ca7272013-11-25 17:15:29 +02006259 mutex_lock(&power_domains->lock);
Imre Deakbfafe932014-06-05 20:31:47 +03006260 ret = intel_display_power_enabled_unlocked(dev_priv, domain);
Imre Deakc1ca7272013-11-25 17:15:29 +02006261 mutex_unlock(&power_domains->lock);
6262
Imre Deakbfafe932014-06-05 20:31:47 +03006263 return ret;
Paulo Zanoni15d199e2013-03-22 14:14:13 -03006264}
6265
Imre Deak93c73e82014-02-18 00:02:19 +02006266/*
6267 * Starting with Haswell, we have a "Power Down Well" that can be turned off
6268 * when not needed anymore. We have 4 registers that can request the power well
6269 * to be enabled, and it will only be disabled if none of the registers is
6270 * requesting it to be enabled.
6271 */
Paulo Zanonid5e8fdc2013-12-11 18:50:09 -02006272static void hsw_power_well_post_enable(struct drm_i915_private *dev_priv)
6273{
6274 struct drm_device *dev = dev_priv->dev;
Paulo Zanonid5e8fdc2013-12-11 18:50:09 -02006275
Paulo Zanonif9dcb0d2013-12-11 18:50:10 -02006276 /*
6277 * After we re-enable the power well, if we touch VGA register 0x3d5
6278 * we'll get unclaimed register interrupts. This stops after we write
6279 * anything to the VGA MSR register. The vgacon module uses this
6280 * register all the time, so if we unbind our driver and, as a
6281 * consequence, bind vgacon, we'll get stuck in an infinite loop at
6282 * console_unlock(). So make here we touch the VGA MSR register, making
6283 * sure vgacon can keep working normally without triggering interrupts
6284 * and error messages.
6285 */
6286 vga_get_uninterruptible(dev->pdev, VGA_RSRC_LEGACY_IO);
6287 outb(inb(VGA_MSR_READ), VGA_MSR_WRITE);
6288 vga_put(dev->pdev, VGA_RSRC_LEGACY_IO);
6289
Paulo Zanonid49bdb02014-07-04 11:50:31 -03006290 if (IS_BROADWELL(dev))
6291 gen8_irq_power_well_post_enable(dev_priv);
Paulo Zanonid5e8fdc2013-12-11 18:50:09 -02006292}
6293
Imre Deakda7e29b2014-02-18 00:02:02 +02006294static void hsw_set_power_well(struct drm_i915_private *dev_priv,
Imre Deakc1ca7272013-11-25 17:15:29 +02006295 struct i915_power_well *power_well, bool enable)
Eugeni Dodonovd0d3e512012-05-09 15:37:16 -03006296{
Paulo Zanonifa42e232013-01-25 16:59:11 -02006297 bool is_enabled, enable_requested;
6298 uint32_t tmp;
Eugeni Dodonovd0d3e512012-05-09 15:37:16 -03006299
Paulo Zanonifa42e232013-01-25 16:59:11 -02006300 tmp = I915_READ(HSW_PWR_WELL_DRIVER);
Paulo Zanoni6aedd1f2013-08-02 16:22:25 -03006301 is_enabled = tmp & HSW_PWR_WELL_STATE_ENABLED;
6302 enable_requested = tmp & HSW_PWR_WELL_ENABLE_REQUEST;
Eugeni Dodonovd0d3e512012-05-09 15:37:16 -03006303
Paulo Zanonifa42e232013-01-25 16:59:11 -02006304 if (enable) {
6305 if (!enable_requested)
Paulo Zanoni6aedd1f2013-08-02 16:22:25 -03006306 I915_WRITE(HSW_PWR_WELL_DRIVER,
6307 HSW_PWR_WELL_ENABLE_REQUEST);
Eugeni Dodonovd0d3e512012-05-09 15:37:16 -03006308
Paulo Zanonifa42e232013-01-25 16:59:11 -02006309 if (!is_enabled) {
6310 DRM_DEBUG_KMS("Enabling power well\n");
6311 if (wait_for((I915_READ(HSW_PWR_WELL_DRIVER) &
Paulo Zanoni6aedd1f2013-08-02 16:22:25 -03006312 HSW_PWR_WELL_STATE_ENABLED), 20))
Paulo Zanonifa42e232013-01-25 16:59:11 -02006313 DRM_ERROR("Timeout enabling power well\n");
6314 }
Ben Widawsky596cc112013-11-11 14:46:28 -08006315
Paulo Zanonid5e8fdc2013-12-11 18:50:09 -02006316 hsw_power_well_post_enable(dev_priv);
Paulo Zanonifa42e232013-01-25 16:59:11 -02006317 } else {
6318 if (enable_requested) {
6319 I915_WRITE(HSW_PWR_WELL_DRIVER, 0);
Paulo Zanoni9dbd8fe2013-07-23 10:48:11 -03006320 POSTING_READ(HSW_PWR_WELL_DRIVER);
Paulo Zanonifa42e232013-01-25 16:59:11 -02006321 DRM_DEBUG_KMS("Requesting to disable the power well\n");
Eugeni Dodonovd0d3e512012-05-09 15:37:16 -03006322 }
6323 }
Paulo Zanonifa42e232013-01-25 16:59:11 -02006324}
Eugeni Dodonovd0d3e512012-05-09 15:37:16 -03006325
Imre Deakc6cb5822014-03-04 19:22:55 +02006326static void hsw_power_well_sync_hw(struct drm_i915_private *dev_priv,
6327 struct i915_power_well *power_well)
6328{
6329 hsw_set_power_well(dev_priv, power_well, power_well->count > 0);
6330
6331 /*
6332 * We're taking over the BIOS, so clear any requests made by it since
6333 * the driver is in charge now.
6334 */
6335 if (I915_READ(HSW_PWR_WELL_BIOS) & HSW_PWR_WELL_ENABLE_REQUEST)
6336 I915_WRITE(HSW_PWR_WELL_BIOS, 0);
6337}
6338
6339static void hsw_power_well_enable(struct drm_i915_private *dev_priv,
6340 struct i915_power_well *power_well)
6341{
Imre Deakc6cb5822014-03-04 19:22:55 +02006342 hsw_set_power_well(dev_priv, power_well, true);
6343}
6344
6345static void hsw_power_well_disable(struct drm_i915_private *dev_priv,
6346 struct i915_power_well *power_well)
6347{
6348 hsw_set_power_well(dev_priv, power_well, false);
Imre Deakc6cb5822014-03-04 19:22:55 +02006349}
6350
Imre Deaka45f44662014-03-04 19:22:56 +02006351static void i9xx_always_on_power_well_noop(struct drm_i915_private *dev_priv,
6352 struct i915_power_well *power_well)
6353{
6354}
6355
6356static bool i9xx_always_on_power_well_enabled(struct drm_i915_private *dev_priv,
6357 struct i915_power_well *power_well)
6358{
6359 return true;
6360}
6361
Ville Syrjäläd2011dc2014-06-13 13:37:56 +03006362static void vlv_set_power_well(struct drm_i915_private *dev_priv,
6363 struct i915_power_well *power_well, bool enable)
Imre Deak77961eb2014-03-05 16:20:56 +02006364{
Ville Syrjäläd2011dc2014-06-13 13:37:56 +03006365 enum punit_power_well power_well_id = power_well->data;
Imre Deak77961eb2014-03-05 16:20:56 +02006366 u32 mask;
6367 u32 state;
6368 u32 ctrl;
6369
6370 mask = PUNIT_PWRGT_MASK(power_well_id);
6371 state = enable ? PUNIT_PWRGT_PWR_ON(power_well_id) :
6372 PUNIT_PWRGT_PWR_GATE(power_well_id);
6373
6374 mutex_lock(&dev_priv->rps.hw_lock);
6375
6376#define COND \
6377 ((vlv_punit_read(dev_priv, PUNIT_REG_PWRGT_STATUS) & mask) == state)
6378
6379 if (COND)
6380 goto out;
6381
6382 ctrl = vlv_punit_read(dev_priv, PUNIT_REG_PWRGT_CTRL);
6383 ctrl &= ~mask;
6384 ctrl |= state;
6385 vlv_punit_write(dev_priv, PUNIT_REG_PWRGT_CTRL, ctrl);
6386
6387 if (wait_for(COND, 100))
6388 DRM_ERROR("timout setting power well state %08x (%08x)\n",
6389 state,
6390 vlv_punit_read(dev_priv, PUNIT_REG_PWRGT_CTRL));
6391
6392#undef COND
6393
6394out:
6395 mutex_unlock(&dev_priv->rps.hw_lock);
6396}
6397
6398static void vlv_power_well_sync_hw(struct drm_i915_private *dev_priv,
6399 struct i915_power_well *power_well)
6400{
6401 vlv_set_power_well(dev_priv, power_well, power_well->count > 0);
6402}
6403
6404static void vlv_power_well_enable(struct drm_i915_private *dev_priv,
6405 struct i915_power_well *power_well)
6406{
6407 vlv_set_power_well(dev_priv, power_well, true);
6408}
6409
6410static void vlv_power_well_disable(struct drm_i915_private *dev_priv,
6411 struct i915_power_well *power_well)
6412{
6413 vlv_set_power_well(dev_priv, power_well, false);
6414}
6415
6416static bool vlv_power_well_enabled(struct drm_i915_private *dev_priv,
6417 struct i915_power_well *power_well)
6418{
6419 int power_well_id = power_well->data;
6420 bool enabled = false;
6421 u32 mask;
6422 u32 state;
6423 u32 ctrl;
6424
6425 mask = PUNIT_PWRGT_MASK(power_well_id);
6426 ctrl = PUNIT_PWRGT_PWR_ON(power_well_id);
6427
6428 mutex_lock(&dev_priv->rps.hw_lock);
6429
6430 state = vlv_punit_read(dev_priv, PUNIT_REG_PWRGT_STATUS) & mask;
6431 /*
6432 * We only ever set the power-on and power-gate states, anything
6433 * else is unexpected.
6434 */
6435 WARN_ON(state != PUNIT_PWRGT_PWR_ON(power_well_id) &&
6436 state != PUNIT_PWRGT_PWR_GATE(power_well_id));
6437 if (state == ctrl)
6438 enabled = true;
6439
6440 /*
6441 * A transient state at this point would mean some unexpected party
6442 * is poking at the power controls too.
6443 */
6444 ctrl = vlv_punit_read(dev_priv, PUNIT_REG_PWRGT_CTRL) & mask;
6445 WARN_ON(ctrl != state);
6446
6447 mutex_unlock(&dev_priv->rps.hw_lock);
6448
6449 return enabled;
6450}
6451
6452static void vlv_display_power_well_enable(struct drm_i915_private *dev_priv,
6453 struct i915_power_well *power_well)
6454{
6455 WARN_ON_ONCE(power_well->data != PUNIT_POWER_WELL_DISP2D);
6456
6457 vlv_set_power_well(dev_priv, power_well, true);
6458
6459 spin_lock_irq(&dev_priv->irq_lock);
6460 valleyview_enable_display_irqs(dev_priv);
6461 spin_unlock_irq(&dev_priv->irq_lock);
6462
6463 /*
Imre Deak0d116a22014-04-25 13:19:05 +03006464 * During driver initialization/resume we can avoid restoring the
6465 * part of the HW/SW state that will be inited anyway explicitly.
Imre Deak77961eb2014-03-05 16:20:56 +02006466 */
Imre Deak0d116a22014-04-25 13:19:05 +03006467 if (dev_priv->power_domains.initializing)
6468 return;
6469
6470 intel_hpd_init(dev_priv->dev);
Imre Deak77961eb2014-03-05 16:20:56 +02006471
6472 i915_redisable_vga_power_on(dev_priv->dev);
6473}
6474
6475static void vlv_display_power_well_disable(struct drm_i915_private *dev_priv,
6476 struct i915_power_well *power_well)
6477{
Imre Deak77961eb2014-03-05 16:20:56 +02006478 WARN_ON_ONCE(power_well->data != PUNIT_POWER_WELL_DISP2D);
6479
6480 spin_lock_irq(&dev_priv->irq_lock);
Imre Deak77961eb2014-03-05 16:20:56 +02006481 valleyview_disable_display_irqs(dev_priv);
6482 spin_unlock_irq(&dev_priv->irq_lock);
6483
Imre Deak77961eb2014-03-05 16:20:56 +02006484 vlv_set_power_well(dev_priv, power_well, false);
Ville Syrjälä773538e82014-09-04 14:54:56 +03006485
6486 vlv_power_sequencer_reset(dev_priv);
Imre Deak77961eb2014-03-05 16:20:56 +02006487}
6488
Ville Syrjäläaa519f22014-06-13 13:37:55 +03006489static void vlv_dpio_cmn_power_well_enable(struct drm_i915_private *dev_priv,
6490 struct i915_power_well *power_well)
6491{
6492 WARN_ON_ONCE(power_well->data != PUNIT_POWER_WELL_DPIO_CMN_BC);
6493
6494 /*
6495 * Enable the CRI clock source so we can get at the
6496 * display and the reference clock for VGA
6497 * hotplug / manual detection.
6498 */
6499 I915_WRITE(DPLL(PIPE_B), I915_READ(DPLL(PIPE_B)) |
6500 DPLL_REFA_CLK_ENABLE_VLV | DPLL_INTEGRATED_CRI_CLK_VLV);
6501 udelay(1); /* >10ns for cmnreset, >0ns for sidereset */
6502
6503 vlv_set_power_well(dev_priv, power_well, true);
6504
6505 /*
6506 * From VLV2A0_DP_eDP_DPIO_driver_vbios_notes_10.docx -
6507 * 6. De-assert cmn_reset/side_reset. Same as VLV X0.
6508 * a. GUnit 0x2110 bit[0] set to 1 (def 0)
6509 * b. The other bits such as sfr settings / modesel may all
6510 * be set to 0.
6511 *
6512 * This should only be done on init and resume from S3 with
6513 * both PLLs disabled, or we risk losing DPIO and PLL
6514 * synchronization.
6515 */
6516 I915_WRITE(DPIO_CTL, I915_READ(DPIO_CTL) | DPIO_CMNRST);
6517}
6518
6519static void vlv_dpio_cmn_power_well_disable(struct drm_i915_private *dev_priv,
6520 struct i915_power_well *power_well)
6521{
Ville Syrjäläaa519f22014-06-13 13:37:55 +03006522 enum pipe pipe;
6523
6524 WARN_ON_ONCE(power_well->data != PUNIT_POWER_WELL_DPIO_CMN_BC);
6525
Damien Lespiau055e3932014-08-18 13:49:10 +01006526 for_each_pipe(dev_priv, pipe)
Ville Syrjäläaa519f22014-06-13 13:37:55 +03006527 assert_pll_disabled(dev_priv, pipe);
6528
6529 /* Assert common reset */
6530 I915_WRITE(DPIO_CTL, I915_READ(DPIO_CTL) & ~DPIO_CMNRST);
6531
6532 vlv_set_power_well(dev_priv, power_well, false);
6533}
6534
Ville Syrjälä5d6f7ea2014-06-28 02:04:08 +03006535static void chv_dpio_cmn_power_well_enable(struct drm_i915_private *dev_priv,
6536 struct i915_power_well *power_well)
6537{
6538 enum dpio_phy phy;
6539
6540 WARN_ON_ONCE(power_well->data != PUNIT_POWER_WELL_DPIO_CMN_BC &&
6541 power_well->data != PUNIT_POWER_WELL_DPIO_CMN_D);
6542
6543 /*
6544 * Enable the CRI clock source so we can get at the
6545 * display and the reference clock for VGA
6546 * hotplug / manual detection.
6547 */
6548 if (power_well->data == PUNIT_POWER_WELL_DPIO_CMN_BC) {
6549 phy = DPIO_PHY0;
6550 I915_WRITE(DPLL(PIPE_B), I915_READ(DPLL(PIPE_B)) |
6551 DPLL_REFA_CLK_ENABLE_VLV);
6552 I915_WRITE(DPLL(PIPE_B), I915_READ(DPLL(PIPE_B)) |
6553 DPLL_REFA_CLK_ENABLE_VLV | DPLL_INTEGRATED_CRI_CLK_VLV);
6554 } else {
6555 phy = DPIO_PHY1;
6556 I915_WRITE(DPLL(PIPE_C), I915_READ(DPLL(PIPE_C)) |
6557 DPLL_REFA_CLK_ENABLE_VLV | DPLL_INTEGRATED_CRI_CLK_VLV);
6558 }
6559 udelay(1); /* >10ns for cmnreset, >0ns for sidereset */
6560 vlv_set_power_well(dev_priv, power_well, true);
6561
6562 /* Poll for phypwrgood signal */
6563 if (wait_for(I915_READ(DISPLAY_PHY_STATUS) & PHY_POWERGOOD(phy), 1))
6564 DRM_ERROR("Display PHY %d is not power up\n", phy);
6565
Ville Syrjäläefd814b2014-06-27 19:52:13 +03006566 I915_WRITE(DISPLAY_PHY_CONTROL, I915_READ(DISPLAY_PHY_CONTROL) |
6567 PHY_COM_LANE_RESET_DEASSERT(phy));
Ville Syrjälä5d6f7ea2014-06-28 02:04:08 +03006568}
6569
6570static void chv_dpio_cmn_power_well_disable(struct drm_i915_private *dev_priv,
6571 struct i915_power_well *power_well)
6572{
6573 enum dpio_phy phy;
6574
6575 WARN_ON_ONCE(power_well->data != PUNIT_POWER_WELL_DPIO_CMN_BC &&
6576 power_well->data != PUNIT_POWER_WELL_DPIO_CMN_D);
6577
6578 if (power_well->data == PUNIT_POWER_WELL_DPIO_CMN_BC) {
6579 phy = DPIO_PHY0;
6580 assert_pll_disabled(dev_priv, PIPE_A);
6581 assert_pll_disabled(dev_priv, PIPE_B);
6582 } else {
6583 phy = DPIO_PHY1;
6584 assert_pll_disabled(dev_priv, PIPE_C);
6585 }
6586
Ville Syrjäläefd814b2014-06-27 19:52:13 +03006587 I915_WRITE(DISPLAY_PHY_CONTROL, I915_READ(DISPLAY_PHY_CONTROL) &
6588 ~PHY_COM_LANE_RESET_DEASSERT(phy));
Ville Syrjälä5d6f7ea2014-06-28 02:04:08 +03006589
6590 vlv_set_power_well(dev_priv, power_well, false);
6591}
6592
Ville Syrjälä26972b02014-06-28 02:04:11 +03006593static bool chv_pipe_power_well_enabled(struct drm_i915_private *dev_priv,
6594 struct i915_power_well *power_well)
6595{
6596 enum pipe pipe = power_well->data;
6597 bool enabled;
6598 u32 state, ctrl;
6599
6600 mutex_lock(&dev_priv->rps.hw_lock);
6601
6602 state = vlv_punit_read(dev_priv, PUNIT_REG_DSPFREQ) & DP_SSS_MASK(pipe);
6603 /*
6604 * We only ever set the power-on and power-gate states, anything
6605 * else is unexpected.
6606 */
6607 WARN_ON(state != DP_SSS_PWR_ON(pipe) && state != DP_SSS_PWR_GATE(pipe));
6608 enabled = state == DP_SSS_PWR_ON(pipe);
6609
6610 /*
6611 * A transient state at this point would mean some unexpected party
6612 * is poking at the power controls too.
6613 */
6614 ctrl = vlv_punit_read(dev_priv, PUNIT_REG_DSPFREQ) & DP_SSC_MASK(pipe);
6615 WARN_ON(ctrl << 16 != state);
6616
6617 mutex_unlock(&dev_priv->rps.hw_lock);
6618
6619 return enabled;
6620}
6621
6622static void chv_set_pipe_power_well(struct drm_i915_private *dev_priv,
6623 struct i915_power_well *power_well,
6624 bool enable)
6625{
6626 enum pipe pipe = power_well->data;
6627 u32 state;
6628 u32 ctrl;
6629
6630 state = enable ? DP_SSS_PWR_ON(pipe) : DP_SSS_PWR_GATE(pipe);
6631
6632 mutex_lock(&dev_priv->rps.hw_lock);
6633
6634#define COND \
6635 ((vlv_punit_read(dev_priv, PUNIT_REG_DSPFREQ) & DP_SSS_MASK(pipe)) == state)
6636
6637 if (COND)
6638 goto out;
6639
6640 ctrl = vlv_punit_read(dev_priv, PUNIT_REG_DSPFREQ);
6641 ctrl &= ~DP_SSC_MASK(pipe);
6642 ctrl |= enable ? DP_SSC_PWR_ON(pipe) : DP_SSC_PWR_GATE(pipe);
6643 vlv_punit_write(dev_priv, PUNIT_REG_DSPFREQ, ctrl);
6644
6645 if (wait_for(COND, 100))
6646 DRM_ERROR("timout setting power well state %08x (%08x)\n",
6647 state,
6648 vlv_punit_read(dev_priv, PUNIT_REG_DSPFREQ));
6649
6650#undef COND
6651
6652out:
6653 mutex_unlock(&dev_priv->rps.hw_lock);
6654}
6655
6656static void chv_pipe_power_well_sync_hw(struct drm_i915_private *dev_priv,
6657 struct i915_power_well *power_well)
6658{
6659 chv_set_pipe_power_well(dev_priv, power_well, power_well->count > 0);
6660}
6661
6662static void chv_pipe_power_well_enable(struct drm_i915_private *dev_priv,
6663 struct i915_power_well *power_well)
6664{
6665 WARN_ON_ONCE(power_well->data != PIPE_A &&
6666 power_well->data != PIPE_B &&
6667 power_well->data != PIPE_C);
6668
6669 chv_set_pipe_power_well(dev_priv, power_well, true);
6670}
6671
6672static void chv_pipe_power_well_disable(struct drm_i915_private *dev_priv,
6673 struct i915_power_well *power_well)
6674{
6675 WARN_ON_ONCE(power_well->data != PIPE_A &&
6676 power_well->data != PIPE_B &&
6677 power_well->data != PIPE_C);
6678
6679 chv_set_pipe_power_well(dev_priv, power_well, false);
6680}
6681
Imre Deak25eaa002014-03-04 19:23:06 +02006682static void check_power_well_state(struct drm_i915_private *dev_priv,
6683 struct i915_power_well *power_well)
6684{
6685 bool enabled = power_well->ops->is_enabled(dev_priv, power_well);
6686
6687 if (power_well->always_on || !i915.disable_power_well) {
6688 if (!enabled)
6689 goto mismatch;
6690
6691 return;
6692 }
6693
6694 if (enabled != (power_well->count > 0))
6695 goto mismatch;
6696
6697 return;
6698
6699mismatch:
6700 WARN(1, "state mismatch for '%s' (always_on %d hw state %d use-count %d disable_power_well %d\n",
6701 power_well->name, power_well->always_on, enabled,
6702 power_well->count, i915.disable_power_well);
6703}
6704
Imre Deakda7e29b2014-02-18 00:02:02 +02006705void intel_display_power_get(struct drm_i915_private *dev_priv,
Ville Syrjälä67656252013-09-16 17:38:28 +03006706 enum intel_display_power_domain domain)
6707{
Imre Deak83c00f52013-10-25 17:36:47 +03006708 struct i915_power_domains *power_domains;
Imre Deakc1ca7272013-11-25 17:15:29 +02006709 struct i915_power_well *power_well;
6710 int i;
Ville Syrjälä67656252013-09-16 17:38:28 +03006711
Paulo Zanoni9e6ea712014-03-07 20:08:06 -03006712 intel_runtime_pm_get(dev_priv);
6713
Imre Deak83c00f52013-10-25 17:36:47 +03006714 power_domains = &dev_priv->power_domains;
6715
6716 mutex_lock(&power_domains->lock);
Imre Deak1da51582013-11-25 17:15:35 +02006717
Imre Deak25eaa002014-03-04 19:23:06 +02006718 for_each_power_well(i, power_well, BIT(domain), power_domains) {
6719 if (!power_well->count++) {
6720 DRM_DEBUG_KMS("enabling %s\n", power_well->name);
Imre Deakc6cb5822014-03-04 19:22:55 +02006721 power_well->ops->enable(dev_priv, power_well);
Imre Deakbfafe932014-06-05 20:31:47 +03006722 power_well->hw_enabled = true;
Imre Deak25eaa002014-03-04 19:23:06 +02006723 }
6724
6725 check_power_well_state(dev_priv, power_well);
6726 }
Imre Deak1da51582013-11-25 17:15:35 +02006727
Imre Deakddf9c532013-11-27 22:02:02 +02006728 power_domains->domain_use_count[domain]++;
6729
Imre Deak83c00f52013-10-25 17:36:47 +03006730 mutex_unlock(&power_domains->lock);
Ville Syrjälä67656252013-09-16 17:38:28 +03006731}
6732
Imre Deakda7e29b2014-02-18 00:02:02 +02006733void intel_display_power_put(struct drm_i915_private *dev_priv,
Ville Syrjälä67656252013-09-16 17:38:28 +03006734 enum intel_display_power_domain domain)
6735{
Imre Deak83c00f52013-10-25 17:36:47 +03006736 struct i915_power_domains *power_domains;
Imre Deakc1ca7272013-11-25 17:15:29 +02006737 struct i915_power_well *power_well;
6738 int i;
Ville Syrjälä67656252013-09-16 17:38:28 +03006739
Imre Deak83c00f52013-10-25 17:36:47 +03006740 power_domains = &dev_priv->power_domains;
6741
6742 mutex_lock(&power_domains->lock);
Imre Deak1da51582013-11-25 17:15:35 +02006743
Imre Deak1da51582013-11-25 17:15:35 +02006744 WARN_ON(!power_domains->domain_use_count[domain]);
6745 power_domains->domain_use_count[domain]--;
Imre Deakddf9c532013-11-27 22:02:02 +02006746
Imre Deak70bf4072014-03-04 19:22:51 +02006747 for_each_power_well_rev(i, power_well, BIT(domain), power_domains) {
6748 WARN_ON(!power_well->count);
6749
Imre Deak25eaa002014-03-04 19:23:06 +02006750 if (!--power_well->count && i915.disable_power_well) {
6751 DRM_DEBUG_KMS("disabling %s\n", power_well->name);
Imre Deakbfafe932014-06-05 20:31:47 +03006752 power_well->hw_enabled = false;
Imre Deakc6cb5822014-03-04 19:22:55 +02006753 power_well->ops->disable(dev_priv, power_well);
Imre Deak25eaa002014-03-04 19:23:06 +02006754 }
6755
6756 check_power_well_state(dev_priv, power_well);
Imre Deak70bf4072014-03-04 19:22:51 +02006757 }
Imre Deak1da51582013-11-25 17:15:35 +02006758
Imre Deak83c00f52013-10-25 17:36:47 +03006759 mutex_unlock(&power_domains->lock);
Paulo Zanoni9e6ea712014-03-07 20:08:06 -03006760
6761 intel_runtime_pm_put(dev_priv);
Ville Syrjälä67656252013-09-16 17:38:28 +03006762}
6763
Imre Deak83c00f52013-10-25 17:36:47 +03006764static struct i915_power_domains *hsw_pwr;
Wang Xingchaoa38911a2013-05-30 22:07:11 +08006765
6766/* Display audio driver power well request */
Takashi Iwai74b0c2d2014-06-13 15:14:34 +02006767int i915_request_power_well(void)
Wang Xingchaoa38911a2013-05-30 22:07:11 +08006768{
Imre Deakb4ed4482013-10-25 17:36:49 +03006769 struct drm_i915_private *dev_priv;
6770
Takashi Iwai74b0c2d2014-06-13 15:14:34 +02006771 if (!hsw_pwr)
6772 return -ENODEV;
Wang Xingchaoa38911a2013-05-30 22:07:11 +08006773
Imre Deakb4ed4482013-10-25 17:36:49 +03006774 dev_priv = container_of(hsw_pwr, struct drm_i915_private,
6775 power_domains);
Imre Deakda7e29b2014-02-18 00:02:02 +02006776 intel_display_power_get(dev_priv, POWER_DOMAIN_AUDIO);
Takashi Iwai74b0c2d2014-06-13 15:14:34 +02006777 return 0;
Wang Xingchaoa38911a2013-05-30 22:07:11 +08006778}
6779EXPORT_SYMBOL_GPL(i915_request_power_well);
6780
6781/* Display audio driver power well release */
Takashi Iwai74b0c2d2014-06-13 15:14:34 +02006782int i915_release_power_well(void)
Wang Xingchaoa38911a2013-05-30 22:07:11 +08006783{
Imre Deakb4ed4482013-10-25 17:36:49 +03006784 struct drm_i915_private *dev_priv;
6785
Takashi Iwai74b0c2d2014-06-13 15:14:34 +02006786 if (!hsw_pwr)
6787 return -ENODEV;
Wang Xingchaoa38911a2013-05-30 22:07:11 +08006788
Imre Deakb4ed4482013-10-25 17:36:49 +03006789 dev_priv = container_of(hsw_pwr, struct drm_i915_private,
6790 power_domains);
Imre Deakda7e29b2014-02-18 00:02:02 +02006791 intel_display_power_put(dev_priv, POWER_DOMAIN_AUDIO);
Takashi Iwai74b0c2d2014-06-13 15:14:34 +02006792 return 0;
Wang Xingchaoa38911a2013-05-30 22:07:11 +08006793}
6794EXPORT_SYMBOL_GPL(i915_release_power_well);
6795
Jani Nikulac149dcb2014-07-04 10:00:37 +08006796/*
6797 * Private interface for the audio driver to get CDCLK in kHz.
6798 *
6799 * Caller must request power well using i915_request_power_well() prior to
6800 * making the call.
6801 */
6802int i915_get_cdclk_freq(void)
6803{
6804 struct drm_i915_private *dev_priv;
6805
6806 if (!hsw_pwr)
6807 return -ENODEV;
6808
6809 dev_priv = container_of(hsw_pwr, struct drm_i915_private,
6810 power_domains);
6811
6812 return intel_ddi_get_cdclk_freq(dev_priv);
6813}
6814EXPORT_SYMBOL_GPL(i915_get_cdclk_freq);
6815
6816
Imre Deakefcad912014-03-04 19:22:53 +02006817#define POWER_DOMAIN_MASK (BIT(POWER_DOMAIN_NUM) - 1)
6818
6819#define HSW_ALWAYS_ON_POWER_DOMAINS ( \
6820 BIT(POWER_DOMAIN_PIPE_A) | \
Imre Deakf5938f32014-03-04 19:22:54 +02006821 BIT(POWER_DOMAIN_TRANSCODER_EDP) | \
Imre Deak319be8a2014-03-04 19:22:57 +02006822 BIT(POWER_DOMAIN_PORT_DDI_A_2_LANES) | \
6823 BIT(POWER_DOMAIN_PORT_DDI_A_4_LANES) | \
6824 BIT(POWER_DOMAIN_PORT_DDI_B_2_LANES) | \
6825 BIT(POWER_DOMAIN_PORT_DDI_B_4_LANES) | \
6826 BIT(POWER_DOMAIN_PORT_DDI_C_2_LANES) | \
6827 BIT(POWER_DOMAIN_PORT_DDI_C_4_LANES) | \
6828 BIT(POWER_DOMAIN_PORT_DDI_D_2_LANES) | \
6829 BIT(POWER_DOMAIN_PORT_DDI_D_4_LANES) | \
6830 BIT(POWER_DOMAIN_PORT_CRT) | \
Paulo Zanonibd2bb1b2014-07-04 11:27:38 -03006831 BIT(POWER_DOMAIN_PLLS) | \
Imre Deakf5938f32014-03-04 19:22:54 +02006832 BIT(POWER_DOMAIN_INIT))
Imre Deakefcad912014-03-04 19:22:53 +02006833#define HSW_DISPLAY_POWER_DOMAINS ( \
6834 (POWER_DOMAIN_MASK & ~HSW_ALWAYS_ON_POWER_DOMAINS) | \
6835 BIT(POWER_DOMAIN_INIT))
6836
6837#define BDW_ALWAYS_ON_POWER_DOMAINS ( \
6838 HSW_ALWAYS_ON_POWER_DOMAINS | \
6839 BIT(POWER_DOMAIN_PIPE_A_PANEL_FITTER))
6840#define BDW_DISPLAY_POWER_DOMAINS ( \
6841 (POWER_DOMAIN_MASK & ~BDW_ALWAYS_ON_POWER_DOMAINS) | \
6842 BIT(POWER_DOMAIN_INIT))
6843
Imre Deak77961eb2014-03-05 16:20:56 +02006844#define VLV_ALWAYS_ON_POWER_DOMAINS BIT(POWER_DOMAIN_INIT)
6845#define VLV_DISPLAY_POWER_DOMAINS POWER_DOMAIN_MASK
6846
6847#define VLV_DPIO_CMN_BC_POWER_DOMAINS ( \
6848 BIT(POWER_DOMAIN_PORT_DDI_B_2_LANES) | \
6849 BIT(POWER_DOMAIN_PORT_DDI_B_4_LANES) | \
6850 BIT(POWER_DOMAIN_PORT_DDI_C_2_LANES) | \
6851 BIT(POWER_DOMAIN_PORT_DDI_C_4_LANES) | \
6852 BIT(POWER_DOMAIN_PORT_CRT) | \
6853 BIT(POWER_DOMAIN_INIT))
6854
6855#define VLV_DPIO_TX_B_LANES_01_POWER_DOMAINS ( \
6856 BIT(POWER_DOMAIN_PORT_DDI_B_2_LANES) | \
6857 BIT(POWER_DOMAIN_PORT_DDI_B_4_LANES) | \
6858 BIT(POWER_DOMAIN_INIT))
6859
6860#define VLV_DPIO_TX_B_LANES_23_POWER_DOMAINS ( \
6861 BIT(POWER_DOMAIN_PORT_DDI_B_4_LANES) | \
6862 BIT(POWER_DOMAIN_INIT))
6863
6864#define VLV_DPIO_TX_C_LANES_01_POWER_DOMAINS ( \
6865 BIT(POWER_DOMAIN_PORT_DDI_C_2_LANES) | \
6866 BIT(POWER_DOMAIN_PORT_DDI_C_4_LANES) | \
6867 BIT(POWER_DOMAIN_INIT))
6868
6869#define VLV_DPIO_TX_C_LANES_23_POWER_DOMAINS ( \
6870 BIT(POWER_DOMAIN_PORT_DDI_C_4_LANES) | \
6871 BIT(POWER_DOMAIN_INIT))
6872
Ville Syrjälä26972b02014-06-28 02:04:11 +03006873#define CHV_PIPE_A_POWER_DOMAINS ( \
6874 BIT(POWER_DOMAIN_PIPE_A) | \
6875 BIT(POWER_DOMAIN_INIT))
6876
6877#define CHV_PIPE_B_POWER_DOMAINS ( \
6878 BIT(POWER_DOMAIN_PIPE_B) | \
6879 BIT(POWER_DOMAIN_INIT))
6880
6881#define CHV_PIPE_C_POWER_DOMAINS ( \
6882 BIT(POWER_DOMAIN_PIPE_C) | \
6883 BIT(POWER_DOMAIN_INIT))
6884
Ville Syrjälä5d6f7ea2014-06-28 02:04:08 +03006885#define CHV_DPIO_CMN_BC_POWER_DOMAINS ( \
6886 BIT(POWER_DOMAIN_PORT_DDI_B_2_LANES) | \
6887 BIT(POWER_DOMAIN_PORT_DDI_B_4_LANES) | \
6888 BIT(POWER_DOMAIN_PORT_DDI_C_2_LANES) | \
6889 BIT(POWER_DOMAIN_PORT_DDI_C_4_LANES) | \
6890 BIT(POWER_DOMAIN_INIT))
6891
6892#define CHV_DPIO_CMN_D_POWER_DOMAINS ( \
6893 BIT(POWER_DOMAIN_PORT_DDI_D_2_LANES) | \
6894 BIT(POWER_DOMAIN_PORT_DDI_D_4_LANES) | \
6895 BIT(POWER_DOMAIN_INIT))
6896
Ville Syrjälä2ce147f2014-06-28 02:04:13 +03006897#define CHV_DPIO_TX_D_LANES_01_POWER_DOMAINS ( \
6898 BIT(POWER_DOMAIN_PORT_DDI_D_2_LANES) | \
6899 BIT(POWER_DOMAIN_PORT_DDI_D_4_LANES) | \
6900 BIT(POWER_DOMAIN_INIT))
6901
6902#define CHV_DPIO_TX_D_LANES_23_POWER_DOMAINS ( \
6903 BIT(POWER_DOMAIN_PORT_DDI_D_4_LANES) | \
6904 BIT(POWER_DOMAIN_INIT))
6905
Imre Deaka45f44662014-03-04 19:22:56 +02006906static const struct i915_power_well_ops i9xx_always_on_power_well_ops = {
6907 .sync_hw = i9xx_always_on_power_well_noop,
6908 .enable = i9xx_always_on_power_well_noop,
6909 .disable = i9xx_always_on_power_well_noop,
6910 .is_enabled = i9xx_always_on_power_well_enabled,
6911};
Imre Deakc6cb5822014-03-04 19:22:55 +02006912
Ville Syrjälä26972b02014-06-28 02:04:11 +03006913static const struct i915_power_well_ops chv_pipe_power_well_ops = {
6914 .sync_hw = chv_pipe_power_well_sync_hw,
6915 .enable = chv_pipe_power_well_enable,
6916 .disable = chv_pipe_power_well_disable,
6917 .is_enabled = chv_pipe_power_well_enabled,
6918};
6919
Ville Syrjälä5d6f7ea2014-06-28 02:04:08 +03006920static const struct i915_power_well_ops chv_dpio_cmn_power_well_ops = {
6921 .sync_hw = vlv_power_well_sync_hw,
6922 .enable = chv_dpio_cmn_power_well_enable,
6923 .disable = chv_dpio_cmn_power_well_disable,
6924 .is_enabled = vlv_power_well_enabled,
6925};
6926
Imre Deak1c2256d2013-11-25 17:15:34 +02006927static struct i915_power_well i9xx_always_on_power_well[] = {
6928 {
6929 .name = "always-on",
6930 .always_on = 1,
6931 .domains = POWER_DOMAIN_MASK,
Imre Deakc6cb5822014-03-04 19:22:55 +02006932 .ops = &i9xx_always_on_power_well_ops,
Imre Deak1c2256d2013-11-25 17:15:34 +02006933 },
6934};
6935
Imre Deakc6cb5822014-03-04 19:22:55 +02006936static const struct i915_power_well_ops hsw_power_well_ops = {
6937 .sync_hw = hsw_power_well_sync_hw,
6938 .enable = hsw_power_well_enable,
6939 .disable = hsw_power_well_disable,
6940 .is_enabled = hsw_power_well_enabled,
6941};
6942
Imre Deakc1ca7272013-11-25 17:15:29 +02006943static struct i915_power_well hsw_power_wells[] = {
6944 {
Imre Deak6f3ef5d2013-11-25 17:15:30 +02006945 .name = "always-on",
6946 .always_on = 1,
6947 .domains = HSW_ALWAYS_ON_POWER_DOMAINS,
Imre Deakc6cb5822014-03-04 19:22:55 +02006948 .ops = &i9xx_always_on_power_well_ops,
Imre Deak6f3ef5d2013-11-25 17:15:30 +02006949 },
6950 {
Imre Deakc1ca7272013-11-25 17:15:29 +02006951 .name = "display",
Imre Deakefcad912014-03-04 19:22:53 +02006952 .domains = HSW_DISPLAY_POWER_DOMAINS,
Imre Deakc6cb5822014-03-04 19:22:55 +02006953 .ops = &hsw_power_well_ops,
Imre Deakc1ca7272013-11-25 17:15:29 +02006954 },
6955};
6956
6957static struct i915_power_well bdw_power_wells[] = {
6958 {
Imre Deak6f3ef5d2013-11-25 17:15:30 +02006959 .name = "always-on",
6960 .always_on = 1,
6961 .domains = BDW_ALWAYS_ON_POWER_DOMAINS,
Imre Deakc6cb5822014-03-04 19:22:55 +02006962 .ops = &i9xx_always_on_power_well_ops,
Imre Deak6f3ef5d2013-11-25 17:15:30 +02006963 },
6964 {
Imre Deakc1ca7272013-11-25 17:15:29 +02006965 .name = "display",
Imre Deakefcad912014-03-04 19:22:53 +02006966 .domains = BDW_DISPLAY_POWER_DOMAINS,
Imre Deakc6cb5822014-03-04 19:22:55 +02006967 .ops = &hsw_power_well_ops,
Imre Deakc1ca7272013-11-25 17:15:29 +02006968 },
6969};
6970
Imre Deak77961eb2014-03-05 16:20:56 +02006971static const struct i915_power_well_ops vlv_display_power_well_ops = {
6972 .sync_hw = vlv_power_well_sync_hw,
6973 .enable = vlv_display_power_well_enable,
6974 .disable = vlv_display_power_well_disable,
6975 .is_enabled = vlv_power_well_enabled,
6976};
6977
Ville Syrjäläaa519f22014-06-13 13:37:55 +03006978static const struct i915_power_well_ops vlv_dpio_cmn_power_well_ops = {
6979 .sync_hw = vlv_power_well_sync_hw,
6980 .enable = vlv_dpio_cmn_power_well_enable,
6981 .disable = vlv_dpio_cmn_power_well_disable,
6982 .is_enabled = vlv_power_well_enabled,
6983};
6984
Imre Deak77961eb2014-03-05 16:20:56 +02006985static const struct i915_power_well_ops vlv_dpio_power_well_ops = {
6986 .sync_hw = vlv_power_well_sync_hw,
6987 .enable = vlv_power_well_enable,
6988 .disable = vlv_power_well_disable,
6989 .is_enabled = vlv_power_well_enabled,
6990};
6991
6992static struct i915_power_well vlv_power_wells[] = {
6993 {
6994 .name = "always-on",
6995 .always_on = 1,
6996 .domains = VLV_ALWAYS_ON_POWER_DOMAINS,
6997 .ops = &i9xx_always_on_power_well_ops,
6998 },
6999 {
7000 .name = "display",
7001 .domains = VLV_DISPLAY_POWER_DOMAINS,
7002 .data = PUNIT_POWER_WELL_DISP2D,
7003 .ops = &vlv_display_power_well_ops,
7004 },
7005 {
Imre Deak77961eb2014-03-05 16:20:56 +02007006 .name = "dpio-tx-b-01",
7007 .domains = VLV_DPIO_TX_B_LANES_01_POWER_DOMAINS |
7008 VLV_DPIO_TX_B_LANES_23_POWER_DOMAINS |
7009 VLV_DPIO_TX_C_LANES_01_POWER_DOMAINS |
7010 VLV_DPIO_TX_C_LANES_23_POWER_DOMAINS,
7011 .ops = &vlv_dpio_power_well_ops,
7012 .data = PUNIT_POWER_WELL_DPIO_TX_B_LANES_01,
7013 },
7014 {
7015 .name = "dpio-tx-b-23",
7016 .domains = VLV_DPIO_TX_B_LANES_01_POWER_DOMAINS |
7017 VLV_DPIO_TX_B_LANES_23_POWER_DOMAINS |
7018 VLV_DPIO_TX_C_LANES_01_POWER_DOMAINS |
7019 VLV_DPIO_TX_C_LANES_23_POWER_DOMAINS,
7020 .ops = &vlv_dpio_power_well_ops,
7021 .data = PUNIT_POWER_WELL_DPIO_TX_B_LANES_23,
7022 },
7023 {
7024 .name = "dpio-tx-c-01",
7025 .domains = VLV_DPIO_TX_B_LANES_01_POWER_DOMAINS |
7026 VLV_DPIO_TX_B_LANES_23_POWER_DOMAINS |
7027 VLV_DPIO_TX_C_LANES_01_POWER_DOMAINS |
7028 VLV_DPIO_TX_C_LANES_23_POWER_DOMAINS,
7029 .ops = &vlv_dpio_power_well_ops,
7030 .data = PUNIT_POWER_WELL_DPIO_TX_C_LANES_01,
7031 },
7032 {
7033 .name = "dpio-tx-c-23",
7034 .domains = VLV_DPIO_TX_B_LANES_01_POWER_DOMAINS |
7035 VLV_DPIO_TX_B_LANES_23_POWER_DOMAINS |
7036 VLV_DPIO_TX_C_LANES_01_POWER_DOMAINS |
7037 VLV_DPIO_TX_C_LANES_23_POWER_DOMAINS,
7038 .ops = &vlv_dpio_power_well_ops,
7039 .data = PUNIT_POWER_WELL_DPIO_TX_C_LANES_23,
7040 },
Jesse Barnesf099a3c2014-05-23 13:16:43 -07007041 {
7042 .name = "dpio-common",
7043 .domains = VLV_DPIO_CMN_BC_POWER_DOMAINS,
7044 .data = PUNIT_POWER_WELL_DPIO_CMN_BC,
Ville Syrjäläaa519f22014-06-13 13:37:55 +03007045 .ops = &vlv_dpio_cmn_power_well_ops,
Jesse Barnesf099a3c2014-05-23 13:16:43 -07007046 },
Imre Deak77961eb2014-03-05 16:20:56 +02007047};
7048
Ville Syrjälä4811ff42014-06-28 02:04:07 +03007049static struct i915_power_well chv_power_wells[] = {
7050 {
7051 .name = "always-on",
7052 .always_on = 1,
7053 .domains = VLV_ALWAYS_ON_POWER_DOMAINS,
7054 .ops = &i9xx_always_on_power_well_ops,
7055 },
Ville Syrjäläf07057d2014-06-28 02:04:10 +03007056#if 0
7057 {
7058 .name = "display",
7059 .domains = VLV_DISPLAY_POWER_DOMAINS,
7060 .data = PUNIT_POWER_WELL_DISP2D,
7061 .ops = &vlv_display_power_well_ops,
7062 },
Ville Syrjälä26972b02014-06-28 02:04:11 +03007063 {
7064 .name = "pipe-a",
7065 .domains = CHV_PIPE_A_POWER_DOMAINS,
7066 .data = PIPE_A,
7067 .ops = &chv_pipe_power_well_ops,
7068 },
7069 {
7070 .name = "pipe-b",
7071 .domains = CHV_PIPE_B_POWER_DOMAINS,
7072 .data = PIPE_B,
7073 .ops = &chv_pipe_power_well_ops,
7074 },
7075 {
7076 .name = "pipe-c",
7077 .domains = CHV_PIPE_C_POWER_DOMAINS,
7078 .data = PIPE_C,
7079 .ops = &chv_pipe_power_well_ops,
7080 },
Ville Syrjäläf07057d2014-06-28 02:04:10 +03007081#endif
Ville Syrjälä5d6f7ea2014-06-28 02:04:08 +03007082 {
7083 .name = "dpio-common-bc",
Ville Syrjälä3dd7b9742014-06-27 19:49:57 +03007084 /*
7085 * XXX: cmnreset for one PHY seems to disturb the other.
7086 * As a workaround keep both powered on at the same
7087 * time for now.
7088 */
7089 .domains = CHV_DPIO_CMN_BC_POWER_DOMAINS | CHV_DPIO_CMN_D_POWER_DOMAINS,
Ville Syrjälä5d6f7ea2014-06-28 02:04:08 +03007090 .data = PUNIT_POWER_WELL_DPIO_CMN_BC,
7091 .ops = &chv_dpio_cmn_power_well_ops,
7092 },
7093 {
7094 .name = "dpio-common-d",
Ville Syrjälä3dd7b9742014-06-27 19:49:57 +03007095 /*
7096 * XXX: cmnreset for one PHY seems to disturb the other.
7097 * As a workaround keep both powered on at the same
7098 * time for now.
7099 */
7100 .domains = CHV_DPIO_CMN_BC_POWER_DOMAINS | CHV_DPIO_CMN_D_POWER_DOMAINS,
Ville Syrjälä5d6f7ea2014-06-28 02:04:08 +03007101 .data = PUNIT_POWER_WELL_DPIO_CMN_D,
7102 .ops = &chv_dpio_cmn_power_well_ops,
7103 },
Ville Syrjälä82583562014-06-28 02:04:12 +03007104#if 0
7105 {
7106 .name = "dpio-tx-b-01",
7107 .domains = VLV_DPIO_TX_B_LANES_01_POWER_DOMAINS |
7108 VLV_DPIO_TX_B_LANES_23_POWER_DOMAINS,
7109 .ops = &vlv_dpio_power_well_ops,
7110 .data = PUNIT_POWER_WELL_DPIO_TX_B_LANES_01,
7111 },
7112 {
7113 .name = "dpio-tx-b-23",
7114 .domains = VLV_DPIO_TX_B_LANES_01_POWER_DOMAINS |
7115 VLV_DPIO_TX_B_LANES_23_POWER_DOMAINS,
7116 .ops = &vlv_dpio_power_well_ops,
7117 .data = PUNIT_POWER_WELL_DPIO_TX_B_LANES_23,
7118 },
7119 {
7120 .name = "dpio-tx-c-01",
7121 .domains = VLV_DPIO_TX_C_LANES_01_POWER_DOMAINS |
7122 VLV_DPIO_TX_C_LANES_23_POWER_DOMAINS,
7123 .ops = &vlv_dpio_power_well_ops,
7124 .data = PUNIT_POWER_WELL_DPIO_TX_C_LANES_01,
7125 },
7126 {
7127 .name = "dpio-tx-c-23",
7128 .domains = VLV_DPIO_TX_C_LANES_01_POWER_DOMAINS |
7129 VLV_DPIO_TX_C_LANES_23_POWER_DOMAINS,
7130 .ops = &vlv_dpio_power_well_ops,
7131 .data = PUNIT_POWER_WELL_DPIO_TX_C_LANES_23,
7132 },
Ville Syrjälä2ce147f2014-06-28 02:04:13 +03007133 {
7134 .name = "dpio-tx-d-01",
7135 .domains = CHV_DPIO_TX_D_LANES_01_POWER_DOMAINS |
7136 CHV_DPIO_TX_D_LANES_23_POWER_DOMAINS,
7137 .ops = &vlv_dpio_power_well_ops,
7138 .data = PUNIT_POWER_WELL_DPIO_TX_D_LANES_01,
7139 },
7140 {
7141 .name = "dpio-tx-d-23",
7142 .domains = CHV_DPIO_TX_D_LANES_01_POWER_DOMAINS |
7143 CHV_DPIO_TX_D_LANES_23_POWER_DOMAINS,
7144 .ops = &vlv_dpio_power_well_ops,
7145 .data = PUNIT_POWER_WELL_DPIO_TX_D_LANES_23,
7146 },
Ville Syrjälä82583562014-06-28 02:04:12 +03007147#endif
Ville Syrjälä4811ff42014-06-28 02:04:07 +03007148};
7149
Ville Syrjäläd2011dc2014-06-13 13:37:56 +03007150static struct i915_power_well *lookup_power_well(struct drm_i915_private *dev_priv,
7151 enum punit_power_well power_well_id)
7152{
7153 struct i915_power_domains *power_domains = &dev_priv->power_domains;
7154 struct i915_power_well *power_well;
7155 int i;
7156
7157 for_each_power_well(i, power_well, POWER_DOMAIN_MASK, power_domains) {
7158 if (power_well->data == power_well_id)
7159 return power_well;
7160 }
7161
7162 return NULL;
7163}
7164
Imre Deakc1ca7272013-11-25 17:15:29 +02007165#define set_power_wells(power_domains, __power_wells) ({ \
7166 (power_domains)->power_wells = (__power_wells); \
7167 (power_domains)->power_well_count = ARRAY_SIZE(__power_wells); \
7168})
7169
Imre Deakda7e29b2014-02-18 00:02:02 +02007170int intel_power_domains_init(struct drm_i915_private *dev_priv)
Wang Xingchaoa38911a2013-05-30 22:07:11 +08007171{
Imre Deak83c00f52013-10-25 17:36:47 +03007172 struct i915_power_domains *power_domains = &dev_priv->power_domains;
Imre Deakc1ca7272013-11-25 17:15:29 +02007173
Imre Deak83c00f52013-10-25 17:36:47 +03007174 mutex_init(&power_domains->lock);
Wang Xingchaoa38911a2013-05-30 22:07:11 +08007175
Imre Deakc1ca7272013-11-25 17:15:29 +02007176 /*
7177 * The enabling order will be from lower to higher indexed wells,
7178 * the disabling order is reversed.
7179 */
Imre Deakda7e29b2014-02-18 00:02:02 +02007180 if (IS_HASWELL(dev_priv->dev)) {
Imre Deakc1ca7272013-11-25 17:15:29 +02007181 set_power_wells(power_domains, hsw_power_wells);
7182 hsw_pwr = power_domains;
Imre Deakda7e29b2014-02-18 00:02:02 +02007183 } else if (IS_BROADWELL(dev_priv->dev)) {
Imre Deakc1ca7272013-11-25 17:15:29 +02007184 set_power_wells(power_domains, bdw_power_wells);
7185 hsw_pwr = power_domains;
Ville Syrjälä4811ff42014-06-28 02:04:07 +03007186 } else if (IS_CHERRYVIEW(dev_priv->dev)) {
7187 set_power_wells(power_domains, chv_power_wells);
Imre Deak77961eb2014-03-05 16:20:56 +02007188 } else if (IS_VALLEYVIEW(dev_priv->dev)) {
7189 set_power_wells(power_domains, vlv_power_wells);
Imre Deakc1ca7272013-11-25 17:15:29 +02007190 } else {
Imre Deak1c2256d2013-11-25 17:15:34 +02007191 set_power_wells(power_domains, i9xx_always_on_power_well);
Imre Deakc1ca7272013-11-25 17:15:29 +02007192 }
Wang Xingchaoa38911a2013-05-30 22:07:11 +08007193
7194 return 0;
7195}
7196
Imre Deakda7e29b2014-02-18 00:02:02 +02007197void intel_power_domains_remove(struct drm_i915_private *dev_priv)
Wang Xingchaoa38911a2013-05-30 22:07:11 +08007198{
7199 hsw_pwr = NULL;
7200}
7201
Imre Deakda7e29b2014-02-18 00:02:02 +02007202static void intel_power_domains_resume(struct drm_i915_private *dev_priv)
Ville Syrjälä9cdb8262013-09-16 17:38:27 +03007203{
Imre Deak83c00f52013-10-25 17:36:47 +03007204 struct i915_power_domains *power_domains = &dev_priv->power_domains;
7205 struct i915_power_well *power_well;
Imre Deakc1ca7272013-11-25 17:15:29 +02007206 int i;
Ville Syrjälä9cdb8262013-09-16 17:38:27 +03007207
Imre Deak83c00f52013-10-25 17:36:47 +03007208 mutex_lock(&power_domains->lock);
Imre Deakbfafe932014-06-05 20:31:47 +03007209 for_each_power_well(i, power_well, POWER_DOMAIN_MASK, power_domains) {
Imre Deaka45f44662014-03-04 19:22:56 +02007210 power_well->ops->sync_hw(dev_priv, power_well);
Imre Deakbfafe932014-06-05 20:31:47 +03007211 power_well->hw_enabled = power_well->ops->is_enabled(dev_priv,
7212 power_well);
7213 }
Imre Deak83c00f52013-10-25 17:36:47 +03007214 mutex_unlock(&power_domains->lock);
Wang Xingchaoa38911a2013-05-30 22:07:11 +08007215}
7216
Ville Syrjäläd2011dc2014-06-13 13:37:56 +03007217static void vlv_cmnlane_wa(struct drm_i915_private *dev_priv)
7218{
7219 struct i915_power_well *cmn =
7220 lookup_power_well(dev_priv, PUNIT_POWER_WELL_DPIO_CMN_BC);
7221 struct i915_power_well *disp2d =
7222 lookup_power_well(dev_priv, PUNIT_POWER_WELL_DISP2D);
7223
7224 /* nothing to do if common lane is already off */
7225 if (!cmn->ops->is_enabled(dev_priv, cmn))
7226 return;
7227
7228 /* If the display might be already active skip this */
7229 if (disp2d->ops->is_enabled(dev_priv, disp2d) &&
7230 I915_READ(DPIO_CTL) & DPIO_CMNRST)
7231 return;
7232
7233 DRM_DEBUG_KMS("toggling display PHY side reset\n");
7234
7235 /* cmnlane needs DPLL registers */
7236 disp2d->ops->enable(dev_priv, disp2d);
7237
7238 /*
7239 * From VLV2A0_DP_eDP_HDMI_DPIO_driver_vbios_notes_11.docx:
7240 * Need to assert and de-assert PHY SB reset by gating the
7241 * common lane power, then un-gating it.
7242 * Simply ungating isn't enough to reset the PHY enough to get
7243 * ports and lanes running.
7244 */
7245 cmn->ops->disable(dev_priv, cmn);
7246}
7247
Imre Deakda7e29b2014-02-18 00:02:02 +02007248void intel_power_domains_init_hw(struct drm_i915_private *dev_priv)
Paulo Zanonifa42e232013-01-25 16:59:11 -02007249{
Ville Syrjäläd2011dc2014-06-13 13:37:56 +03007250 struct drm_device *dev = dev_priv->dev;
Imre Deak0d116a22014-04-25 13:19:05 +03007251 struct i915_power_domains *power_domains = &dev_priv->power_domains;
7252
7253 power_domains->initializing = true;
Ville Syrjäläd2011dc2014-06-13 13:37:56 +03007254
7255 if (IS_VALLEYVIEW(dev) && !IS_CHERRYVIEW(dev)) {
7256 mutex_lock(&power_domains->lock);
7257 vlv_cmnlane_wa(dev_priv);
7258 mutex_unlock(&power_domains->lock);
7259 }
7260
Paulo Zanonifa42e232013-01-25 16:59:11 -02007261 /* For now, we need the power well to be always enabled. */
Imre Deakda7e29b2014-02-18 00:02:02 +02007262 intel_display_set_init_power(dev_priv, true);
7263 intel_power_domains_resume(dev_priv);
Imre Deak0d116a22014-04-25 13:19:05 +03007264 power_domains->initializing = false;
Eugeni Dodonovd0d3e512012-05-09 15:37:16 -03007265}
7266
Paulo Zanonic67a4702013-08-19 13:18:09 -03007267void intel_aux_display_runtime_get(struct drm_i915_private *dev_priv)
7268{
Paulo Zanonid361ae22014-03-07 20:08:12 -03007269 intel_runtime_pm_get(dev_priv);
Paulo Zanonic67a4702013-08-19 13:18:09 -03007270}
7271
7272void intel_aux_display_runtime_put(struct drm_i915_private *dev_priv)
7273{
Paulo Zanonid361ae22014-03-07 20:08:12 -03007274 intel_runtime_pm_put(dev_priv);
Paulo Zanonic67a4702013-08-19 13:18:09 -03007275}
7276
Paulo Zanoni8a187452013-12-06 20:32:13 -02007277void intel_runtime_pm_get(struct drm_i915_private *dev_priv)
7278{
7279 struct drm_device *dev = dev_priv->dev;
7280 struct device *device = &dev->pdev->dev;
7281
7282 if (!HAS_RUNTIME_PM(dev))
7283 return;
7284
7285 pm_runtime_get_sync(device);
7286 WARN(dev_priv->pm.suspended, "Device still suspended.\n");
7287}
7288
Imre Deakc6df39b2014-04-14 20:24:29 +03007289void intel_runtime_pm_get_noresume(struct drm_i915_private *dev_priv)
7290{
7291 struct drm_device *dev = dev_priv->dev;
7292 struct device *device = &dev->pdev->dev;
7293
7294 if (!HAS_RUNTIME_PM(dev))
7295 return;
7296
7297 WARN(dev_priv->pm.suspended, "Getting nosync-ref while suspended.\n");
7298 pm_runtime_get_noresume(device);
7299}
7300
Paulo Zanoni8a187452013-12-06 20:32:13 -02007301void intel_runtime_pm_put(struct drm_i915_private *dev_priv)
7302{
7303 struct drm_device *dev = dev_priv->dev;
7304 struct device *device = &dev->pdev->dev;
7305
7306 if (!HAS_RUNTIME_PM(dev))
7307 return;
7308
7309 pm_runtime_mark_last_busy(device);
7310 pm_runtime_put_autosuspend(device);
7311}
7312
7313void intel_init_runtime_pm(struct drm_i915_private *dev_priv)
7314{
7315 struct drm_device *dev = dev_priv->dev;
7316 struct device *device = &dev->pdev->dev;
7317
Paulo Zanoni8a187452013-12-06 20:32:13 -02007318 if (!HAS_RUNTIME_PM(dev))
7319 return;
7320
7321 pm_runtime_set_active(device);
7322
Imre Deakaeab0b52014-04-14 20:24:36 +03007323 /*
7324 * RPM depends on RC6 to save restore the GT HW context, so make RC6 a
7325 * requirement.
7326 */
7327 if (!intel_enable_rc6(dev)) {
7328 DRM_INFO("RC6 disabled, disabling runtime PM support\n");
7329 return;
7330 }
7331
Paulo Zanoni8a187452013-12-06 20:32:13 -02007332 pm_runtime_set_autosuspend_delay(device, 10000); /* 10s */
7333 pm_runtime_mark_last_busy(device);
7334 pm_runtime_use_autosuspend(device);
Paulo Zanoniba0239e2014-03-07 20:08:07 -03007335
7336 pm_runtime_put_autosuspend(device);
Paulo Zanoni8a187452013-12-06 20:32:13 -02007337}
7338
7339void intel_fini_runtime_pm(struct drm_i915_private *dev_priv)
7340{
7341 struct drm_device *dev = dev_priv->dev;
7342 struct device *device = &dev->pdev->dev;
7343
7344 if (!HAS_RUNTIME_PM(dev))
7345 return;
7346
Imre Deakaeab0b52014-04-14 20:24:36 +03007347 if (!intel_enable_rc6(dev))
7348 return;
7349
Paulo Zanoni8a187452013-12-06 20:32:13 -02007350 /* Make sure we're not suspended first. */
7351 pm_runtime_get_sync(device);
7352 pm_runtime_disable(device);
7353}
7354
Eugeni Dodonov1fa61102012-04-18 15:29:26 -03007355/* Set up chip specific power management-related functions */
7356void intel_init_pm(struct drm_device *dev)
7357{
7358 struct drm_i915_private *dev_priv = dev->dev_private;
7359
Daniel Vetter3a77c4c2014-01-10 08:50:12 +01007360 if (HAS_FBC(dev)) {
Ville Syrjälä40045462013-11-28 17:29:59 +02007361 if (INTEL_INFO(dev)->gen >= 7) {
Eugeni Dodonov1fa61102012-04-18 15:29:26 -03007362 dev_priv->display.fbc_enabled = ironlake_fbc_enabled;
Ville Syrjälä40045462013-11-28 17:29:59 +02007363 dev_priv->display.enable_fbc = gen7_enable_fbc;
7364 dev_priv->display.disable_fbc = ironlake_disable_fbc;
7365 } else if (INTEL_INFO(dev)->gen >= 5) {
7366 dev_priv->display.fbc_enabled = ironlake_fbc_enabled;
7367 dev_priv->display.enable_fbc = ironlake_enable_fbc;
Eugeni Dodonov1fa61102012-04-18 15:29:26 -03007368 dev_priv->display.disable_fbc = ironlake_disable_fbc;
7369 } else if (IS_GM45(dev)) {
7370 dev_priv->display.fbc_enabled = g4x_fbc_enabled;
7371 dev_priv->display.enable_fbc = g4x_enable_fbc;
7372 dev_priv->display.disable_fbc = g4x_disable_fbc;
Ville Syrjälä40045462013-11-28 17:29:59 +02007373 } else {
Eugeni Dodonov1fa61102012-04-18 15:29:26 -03007374 dev_priv->display.fbc_enabled = i8xx_fbc_enabled;
7375 dev_priv->display.enable_fbc = i8xx_enable_fbc;
7376 dev_priv->display.disable_fbc = i8xx_disable_fbc;
Ville Syrjälä993495a2013-12-12 17:27:40 +02007377
7378 /* This value was pulled out of someone's hat */
7379 I915_WRITE(FBC_CONTROL, 500 << FBC_CTL_INTERVAL_SHIFT);
Eugeni Dodonov1fa61102012-04-18 15:29:26 -03007380 }
Eugeni Dodonov1fa61102012-04-18 15:29:26 -03007381 }
7382
Daniel Vetterc921aba2012-04-26 23:28:17 +02007383 /* For cxsr */
7384 if (IS_PINEVIEW(dev))
7385 i915_pineview_get_mem_freq(dev);
7386 else if (IS_GEN5(dev))
7387 i915_ironlake_get_mem_freq(dev);
7388
Eugeni Dodonov1fa61102012-04-18 15:29:26 -03007389 /* For FIFO watermark updates */
7390 if (HAS_PCH_SPLIT(dev)) {
Damien Lespiaufa50ad62014-03-17 18:01:16 +00007391 ilk_setup_wm_latency(dev);
Ville Syrjälä53615a52013-08-01 16:18:50 +03007392
Ville Syrjäläbd602542014-01-07 16:14:10 +02007393 if ((IS_GEN5(dev) && dev_priv->wm.pri_latency[1] &&
7394 dev_priv->wm.spr_latency[1] && dev_priv->wm.cur_latency[1]) ||
7395 (!IS_GEN5(dev) && dev_priv->wm.pri_latency[0] &&
7396 dev_priv->wm.spr_latency[0] && dev_priv->wm.cur_latency[0])) {
7397 dev_priv->display.update_wm = ilk_update_wm;
7398 dev_priv->display.update_sprite_wm = ilk_update_sprite_wm;
7399 } else {
7400 DRM_DEBUG_KMS("Failed to read display plane latency. "
7401 "Disable CxSR\n");
7402 }
7403
7404 if (IS_GEN5(dev))
Eugeni Dodonov1fa61102012-04-18 15:29:26 -03007405 dev_priv->display.init_clock_gating = ironlake_init_clock_gating;
Ville Syrjäläbd602542014-01-07 16:14:10 +02007406 else if (IS_GEN6(dev))
Eugeni Dodonov1fa61102012-04-18 15:29:26 -03007407 dev_priv->display.init_clock_gating = gen6_init_clock_gating;
Ville Syrjäläbd602542014-01-07 16:14:10 +02007408 else if (IS_IVYBRIDGE(dev))
Eugeni Dodonov1fa61102012-04-18 15:29:26 -03007409 dev_priv->display.init_clock_gating = ivybridge_init_clock_gating;
Ville Syrjäläbd602542014-01-07 16:14:10 +02007410 else if (IS_HASWELL(dev))
Eugeni Dodonovcad2a2d2012-07-02 11:51:09 -03007411 dev_priv->display.init_clock_gating = haswell_init_clock_gating;
Ville Syrjäläbd602542014-01-07 16:14:10 +02007412 else if (INTEL_INFO(dev)->gen == 8)
Paulo Zanoni47c2bd92014-08-21 17:09:37 -03007413 dev_priv->display.init_clock_gating = broadwell_init_clock_gating;
Ville Syrjäläa4565da2014-04-09 13:28:10 +03007414 } else if (IS_CHERRYVIEW(dev)) {
Ville Syrjälä3c2777f2014-06-26 17:03:06 +03007415 dev_priv->display.update_wm = cherryview_update_wm;
Gajanan Bhat01e184c2014-08-07 17:03:30 +05307416 dev_priv->display.update_sprite_wm = valleyview_update_sprite_wm;
Ville Syrjäläa4565da2014-04-09 13:28:10 +03007417 dev_priv->display.init_clock_gating =
7418 cherryview_init_clock_gating;
Eugeni Dodonov1fa61102012-04-18 15:29:26 -03007419 } else if (IS_VALLEYVIEW(dev)) {
7420 dev_priv->display.update_wm = valleyview_update_wm;
Gajanan Bhat01e184c2014-08-07 17:03:30 +05307421 dev_priv->display.update_sprite_wm = valleyview_update_sprite_wm;
Eugeni Dodonov1fa61102012-04-18 15:29:26 -03007422 dev_priv->display.init_clock_gating =
7423 valleyview_init_clock_gating;
Eugeni Dodonov1fa61102012-04-18 15:29:26 -03007424 } else if (IS_PINEVIEW(dev)) {
7425 if (!intel_get_cxsr_latency(IS_PINEVIEW_G(dev),
7426 dev_priv->is_ddr3,
7427 dev_priv->fsb_freq,
7428 dev_priv->mem_freq)) {
7429 DRM_INFO("failed to find known CxSR latency "
7430 "(found ddr%s fsb freq %d, mem freq %d), "
7431 "disabling CxSR\n",
7432 (dev_priv->is_ddr3 == 1) ? "3" : "2",
7433 dev_priv->fsb_freq, dev_priv->mem_freq);
7434 /* Disable CxSR and never update its watermark again */
Imre Deak5209b1f2014-07-01 12:36:17 +03007435 intel_set_memory_cxsr(dev_priv, false);
Eugeni Dodonov1fa61102012-04-18 15:29:26 -03007436 dev_priv->display.update_wm = NULL;
7437 } else
7438 dev_priv->display.update_wm = pineview_update_wm;
7439 dev_priv->display.init_clock_gating = gen3_init_clock_gating;
7440 } else if (IS_G4X(dev)) {
7441 dev_priv->display.update_wm = g4x_update_wm;
7442 dev_priv->display.init_clock_gating = g4x_init_clock_gating;
7443 } else if (IS_GEN4(dev)) {
7444 dev_priv->display.update_wm = i965_update_wm;
7445 if (IS_CRESTLINE(dev))
7446 dev_priv->display.init_clock_gating = crestline_init_clock_gating;
7447 else if (IS_BROADWATER(dev))
7448 dev_priv->display.init_clock_gating = broadwater_init_clock_gating;
7449 } else if (IS_GEN3(dev)) {
7450 dev_priv->display.update_wm = i9xx_update_wm;
7451 dev_priv->display.get_fifo_size = i9xx_get_fifo_size;
7452 dev_priv->display.init_clock_gating = gen3_init_clock_gating;
Daniel Vetterfeb56b92013-12-14 20:38:30 -02007453 } else if (IS_GEN2(dev)) {
7454 if (INTEL_INFO(dev)->num_pipes == 1) {
7455 dev_priv->display.update_wm = i845_update_wm;
Eugeni Dodonov1fa61102012-04-18 15:29:26 -03007456 dev_priv->display.get_fifo_size = i845_get_fifo_size;
Daniel Vetterfeb56b92013-12-14 20:38:30 -02007457 } else {
7458 dev_priv->display.update_wm = i9xx_update_wm;
Eugeni Dodonov1fa61102012-04-18 15:29:26 -03007459 dev_priv->display.get_fifo_size = i830_get_fifo_size;
Daniel Vetterfeb56b92013-12-14 20:38:30 -02007460 }
7461
7462 if (IS_I85X(dev) || IS_I865G(dev))
7463 dev_priv->display.init_clock_gating = i85x_init_clock_gating;
7464 else
7465 dev_priv->display.init_clock_gating = i830_init_clock_gating;
7466 } else {
7467 DRM_ERROR("unexpected fall-through in intel_init_pm\n");
Eugeni Dodonov1fa61102012-04-18 15:29:26 -03007468 }
7469}
7470
Ben Widawsky42c05262012-09-26 10:34:00 -07007471int sandybridge_pcode_read(struct drm_i915_private *dev_priv, u8 mbox, u32 *val)
7472{
Jesse Barnes4fc688c2012-11-02 11:14:01 -07007473 WARN_ON(!mutex_is_locked(&dev_priv->rps.hw_lock));
Ben Widawsky42c05262012-09-26 10:34:00 -07007474
7475 if (I915_READ(GEN6_PCODE_MAILBOX) & GEN6_PCODE_READY) {
7476 DRM_DEBUG_DRIVER("warning: pcode (read) mailbox access failed\n");
7477 return -EAGAIN;
7478 }
7479
7480 I915_WRITE(GEN6_PCODE_DATA, *val);
7481 I915_WRITE(GEN6_PCODE_MAILBOX, GEN6_PCODE_READY | mbox);
7482
7483 if (wait_for((I915_READ(GEN6_PCODE_MAILBOX) & GEN6_PCODE_READY) == 0,
7484 500)) {
7485 DRM_ERROR("timeout waiting for pcode read (%d) to finish\n", mbox);
7486 return -ETIMEDOUT;
7487 }
7488
7489 *val = I915_READ(GEN6_PCODE_DATA);
7490 I915_WRITE(GEN6_PCODE_DATA, 0);
7491
7492 return 0;
7493}
7494
7495int sandybridge_pcode_write(struct drm_i915_private *dev_priv, u8 mbox, u32 val)
7496{
Jesse Barnes4fc688c2012-11-02 11:14:01 -07007497 WARN_ON(!mutex_is_locked(&dev_priv->rps.hw_lock));
Ben Widawsky42c05262012-09-26 10:34:00 -07007498
7499 if (I915_READ(GEN6_PCODE_MAILBOX) & GEN6_PCODE_READY) {
7500 DRM_DEBUG_DRIVER("warning: pcode (write) mailbox access failed\n");
7501 return -EAGAIN;
7502 }
7503
7504 I915_WRITE(GEN6_PCODE_DATA, val);
7505 I915_WRITE(GEN6_PCODE_MAILBOX, GEN6_PCODE_READY | mbox);
7506
7507 if (wait_for((I915_READ(GEN6_PCODE_MAILBOX) & GEN6_PCODE_READY) == 0,
7508 500)) {
7509 DRM_ERROR("timeout waiting for pcode write (%d) to finish\n", mbox);
7510 return -ETIMEDOUT;
7511 }
7512
7513 I915_WRITE(GEN6_PCODE_DATA, 0);
7514
7515 return 0;
7516}
Jesse Barnesa0e4e192013-04-02 11:23:05 -07007517
Fengguang Wub55dd642014-07-12 11:21:39 +02007518static int byt_gpu_freq(struct drm_i915_private *dev_priv, int val)
Jesse Barnes855ba3b2013-04-17 15:54:57 -07007519{
Ville Syrjälä07ab1182013-11-05 22:42:28 +02007520 int div;
Jesse Barnes855ba3b2013-04-17 15:54:57 -07007521
Ville Syrjälä07ab1182013-11-05 22:42:28 +02007522 /* 4 x czclk */
Ville Syrjälä2ec38152013-11-05 22:42:29 +02007523 switch (dev_priv->mem_freq) {
Jesse Barnes855ba3b2013-04-17 15:54:57 -07007524 case 800:
Ville Syrjälä07ab1182013-11-05 22:42:28 +02007525 div = 10;
Jesse Barnes855ba3b2013-04-17 15:54:57 -07007526 break;
7527 case 1066:
Ville Syrjälä07ab1182013-11-05 22:42:28 +02007528 div = 12;
Jesse Barnes855ba3b2013-04-17 15:54:57 -07007529 break;
7530 case 1333:
Ville Syrjälä07ab1182013-11-05 22:42:28 +02007531 div = 16;
Jesse Barnes855ba3b2013-04-17 15:54:57 -07007532 break;
7533 default:
7534 return -1;
7535 }
7536
Ville Syrjälä2ec38152013-11-05 22:42:29 +02007537 return DIV_ROUND_CLOSEST(dev_priv->mem_freq * (val + 6 - 0xbd), 4 * div);
Jesse Barnes855ba3b2013-04-17 15:54:57 -07007538}
7539
Fengguang Wub55dd642014-07-12 11:21:39 +02007540static int byt_freq_opcode(struct drm_i915_private *dev_priv, int val)
Jesse Barnes855ba3b2013-04-17 15:54:57 -07007541{
Ville Syrjälä07ab1182013-11-05 22:42:28 +02007542 int mul;
Jesse Barnes855ba3b2013-04-17 15:54:57 -07007543
Ville Syrjälä07ab1182013-11-05 22:42:28 +02007544 /* 4 x czclk */
Ville Syrjälä2ec38152013-11-05 22:42:29 +02007545 switch (dev_priv->mem_freq) {
Jesse Barnes855ba3b2013-04-17 15:54:57 -07007546 case 800:
Ville Syrjälä07ab1182013-11-05 22:42:28 +02007547 mul = 10;
Jesse Barnes855ba3b2013-04-17 15:54:57 -07007548 break;
7549 case 1066:
Ville Syrjälä07ab1182013-11-05 22:42:28 +02007550 mul = 12;
Jesse Barnes855ba3b2013-04-17 15:54:57 -07007551 break;
7552 case 1333:
Ville Syrjälä07ab1182013-11-05 22:42:28 +02007553 mul = 16;
Jesse Barnes855ba3b2013-04-17 15:54:57 -07007554 break;
7555 default:
7556 return -1;
7557 }
7558
Ville Syrjälä2ec38152013-11-05 22:42:29 +02007559 return DIV_ROUND_CLOSEST(4 * mul * val, dev_priv->mem_freq) + 0xbd - 6;
Jesse Barnes855ba3b2013-04-17 15:54:57 -07007560}
7561
Fengguang Wub55dd642014-07-12 11:21:39 +02007562static int chv_gpu_freq(struct drm_i915_private *dev_priv, int val)
Deepak S22b1b2f2014-07-12 14:54:33 +05307563{
7564 int div, freq;
7565
7566 switch (dev_priv->rps.cz_freq) {
7567 case 200:
7568 div = 5;
7569 break;
7570 case 267:
7571 div = 6;
7572 break;
7573 case 320:
7574 case 333:
7575 case 400:
7576 div = 8;
7577 break;
7578 default:
7579 return -1;
7580 }
7581
7582 freq = (DIV_ROUND_CLOSEST((dev_priv->rps.cz_freq * val), 2 * div) / 2);
7583
7584 return freq;
7585}
7586
Fengguang Wub55dd642014-07-12 11:21:39 +02007587static int chv_freq_opcode(struct drm_i915_private *dev_priv, int val)
Deepak S22b1b2f2014-07-12 14:54:33 +05307588{
7589 int mul, opcode;
7590
7591 switch (dev_priv->rps.cz_freq) {
7592 case 200:
7593 mul = 5;
7594 break;
7595 case 267:
7596 mul = 6;
7597 break;
7598 case 320:
7599 case 333:
7600 case 400:
7601 mul = 8;
7602 break;
7603 default:
7604 return -1;
7605 }
7606
Ville Syrjälä1c147622014-08-18 14:42:43 +03007607 /* CHV needs even values */
Deepak S22b1b2f2014-07-12 14:54:33 +05307608 opcode = (DIV_ROUND_CLOSEST((val * 2 * mul), dev_priv->rps.cz_freq) * 2);
7609
7610 return opcode;
7611}
7612
7613int vlv_gpu_freq(struct drm_i915_private *dev_priv, int val)
7614{
7615 int ret = -1;
7616
7617 if (IS_CHERRYVIEW(dev_priv->dev))
7618 ret = chv_gpu_freq(dev_priv, val);
7619 else if (IS_VALLEYVIEW(dev_priv->dev))
7620 ret = byt_gpu_freq(dev_priv, val);
7621
7622 return ret;
7623}
7624
7625int vlv_freq_opcode(struct drm_i915_private *dev_priv, int val)
7626{
7627 int ret = -1;
7628
7629 if (IS_CHERRYVIEW(dev_priv->dev))
7630 ret = chv_freq_opcode(dev_priv, val);
7631 else if (IS_VALLEYVIEW(dev_priv->dev))
7632 ret = byt_freq_opcode(dev_priv, val);
7633
7634 return ret;
7635}
7636
Daniel Vetterf742a552013-12-06 10:17:53 +01007637void intel_pm_setup(struct drm_device *dev)
Chris Wilson907b28c2013-07-19 20:36:52 +01007638{
7639 struct drm_i915_private *dev_priv = dev->dev_private;
7640
Daniel Vetterf742a552013-12-06 10:17:53 +01007641 mutex_init(&dev_priv->rps.hw_lock);
7642
Chris Wilson907b28c2013-07-19 20:36:52 +01007643 INIT_DELAYED_WORK(&dev_priv->rps.delayed_resume_work,
7644 intel_gen6_powersave_work);
Paulo Zanoni5d584b22014-03-07 20:08:15 -03007645
Paulo Zanoni33688d92014-03-07 20:08:19 -03007646 dev_priv->pm.suspended = false;
Jesse Barnes9df7575f2014-06-20 09:29:20 -07007647 dev_priv->pm._irqs_disabled = false;
Chris Wilson907b28c2013-07-19 20:36:52 +01007648}