blob: 04c29e01b391cec5413e7d6907916cc4fc22aaaf [file] [log] [blame]
Alexander Grafc215c6e2009-10-30 05:47:14 +00001/*
2 * This program is free software; you can redistribute it and/or modify
3 * it under the terms of the GNU General Public License, version 2, as
4 * published by the Free Software Foundation.
5 *
6 * This program is distributed in the hope that it will be useful,
7 * but WITHOUT ANY WARRANTY; without even the implied warranty of
8 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
9 * GNU General Public License for more details.
10 *
11 * You should have received a copy of the GNU General Public License
12 * along with this program; if not, write to the Free Software
13 * Foundation, 51 Franklin Street, Fifth Floor, Boston, MA 02110-1301, USA.
14 *
15 * Copyright SUSE Linux Products GmbH 2009
16 *
17 * Authors: Alexander Graf <agraf@suse.de>
18 */
19
20#include <asm/kvm_ppc.h>
21#include <asm/disassemble.h>
22#include <asm/kvm_book3s.h>
23#include <asm/reg.h>
Benjamin Herrenschmidt95327d02012-04-01 17:35:53 +000024#include <asm/switch_to.h>
Paul Mackerrasb0a94d42012-11-04 18:15:43 +000025#include <asm/time.h>
Simon Guo57063402018-05-23 15:02:01 +080026#include <asm/tm.h>
Thomas Huth5358a962015-05-22 09:25:02 +020027#include "book3s.h"
Simon Guo533082a2018-05-23 15:02:00 +080028#include <asm/asm-prototypes.h>
Alexander Grafc215c6e2009-10-30 05:47:14 +000029
30#define OP_19_XOP_RFID 18
31#define OP_19_XOP_RFI 50
32
33#define OP_31_XOP_MFMSR 83
34#define OP_31_XOP_MTMSR 146
35#define OP_31_XOP_MTMSRD 178
Alexander Graf71db4082010-02-19 11:00:37 +010036#define OP_31_XOP_MTSR 210
Alexander Grafc215c6e2009-10-30 05:47:14 +000037#define OP_31_XOP_MTSRIN 242
38#define OP_31_XOP_TLBIEL 274
39#define OP_31_XOP_TLBIE 306
Alexander Graf50c7bb82012-12-14 23:42:05 +010040/* Opcode is officially reserved, reuse it as sc 1 when sc 1 doesn't trap */
41#define OP_31_XOP_FAKE_SC1 308
Alexander Grafc215c6e2009-10-30 05:47:14 +000042#define OP_31_XOP_SLBMTE 402
43#define OP_31_XOP_SLBIE 434
44#define OP_31_XOP_SLBIA 498
Alexander Grafc6648762010-03-24 21:48:24 +010045#define OP_31_XOP_MFSR 595
Alexander Grafc215c6e2009-10-30 05:47:14 +000046#define OP_31_XOP_MFSRIN 659
Alexander Grafbd7cdbb2010-03-24 21:48:33 +010047#define OP_31_XOP_DCBA 758
Alexander Grafc215c6e2009-10-30 05:47:14 +000048#define OP_31_XOP_SLBMFEV 851
49#define OP_31_XOP_EIOIO 854
50#define OP_31_XOP_SLBMFEE 915
51
Simon Guo57063402018-05-23 15:02:01 +080052#define OP_31_XOP_TBEGIN 654
53
Simon Guo03c81682018-05-23 15:02:03 +080054#define OP_31_XOP_TRECLAIM 942
55
Alexander Grafc215c6e2009-10-30 05:47:14 +000056/* DCBZ is actually 1014, but we patch it to 1010 so we get a trap */
57#define OP_31_XOP_DCBZ 1010
58
Alexander Grafca7f4202010-03-24 21:48:28 +010059#define OP_LFS 48
60#define OP_LFD 50
61#define OP_STFS 52
62#define OP_STFD 54
63
Alexander Grafd6d549b2010-02-19 11:00:33 +010064#define SPRN_GQR0 912
65#define SPRN_GQR1 913
66#define SPRN_GQR2 914
67#define SPRN_GQR3 915
68#define SPRN_GQR4 916
69#define SPRN_GQR5 917
70#define SPRN_GQR6 918
71#define SPRN_GQR7 919
72
Alexander Graf07b09072010-04-16 00:11:53 +020073/* Book3S_32 defines mfsrin(v) - but that messes up our abstract
74 * function pointers, so let's just disable the define. */
75#undef mfsrin
76
Alexander Graf317a8fa2011-08-08 16:07:16 +020077enum priv_level {
78 PRIV_PROBLEM = 0,
79 PRIV_SUPER = 1,
80 PRIV_HYPER = 2,
81};
82
83static bool spr_allowed(struct kvm_vcpu *vcpu, enum priv_level level)
84{
85 /* PAPR VMs only access supervisor SPRs */
86 if (vcpu->arch.papr_enabled && (level > PRIV_SUPER))
87 return false;
88
89 /* Limit user space to its own small SPR set */
Alexander Graf5deb8e72014-04-24 13:46:24 +020090 if ((kvmppc_get_msr(vcpu) & MSR_PR) && level > PRIV_PROBLEM)
Alexander Graf317a8fa2011-08-08 16:07:16 +020091 return false;
92
93 return true;
94}
95
Simon Guode7ad932018-05-23 15:01:56 +080096#ifdef CONFIG_PPC_TRANSACTIONAL_MEM
97static inline void kvmppc_copyto_vcpu_tm(struct kvm_vcpu *vcpu)
98{
99 memcpy(&vcpu->arch.gpr_tm[0], &vcpu->arch.regs.gpr[0],
100 sizeof(vcpu->arch.gpr_tm));
101 memcpy(&vcpu->arch.fp_tm, &vcpu->arch.fp,
102 sizeof(struct thread_fp_state));
103 memcpy(&vcpu->arch.vr_tm, &vcpu->arch.vr,
104 sizeof(struct thread_vr_state));
105 vcpu->arch.ppr_tm = vcpu->arch.ppr;
106 vcpu->arch.dscr_tm = vcpu->arch.dscr;
107 vcpu->arch.amr_tm = vcpu->arch.amr;
108 vcpu->arch.ctr_tm = vcpu->arch.regs.ctr;
109 vcpu->arch.tar_tm = vcpu->arch.tar;
110 vcpu->arch.lr_tm = vcpu->arch.regs.link;
111 vcpu->arch.cr_tm = vcpu->arch.cr;
112 vcpu->arch.xer_tm = vcpu->arch.regs.xer;
113 vcpu->arch.vrsave_tm = vcpu->arch.vrsave;
114}
115
116static inline void kvmppc_copyfrom_vcpu_tm(struct kvm_vcpu *vcpu)
117{
118 memcpy(&vcpu->arch.regs.gpr[0], &vcpu->arch.gpr_tm[0],
119 sizeof(vcpu->arch.regs.gpr));
120 memcpy(&vcpu->arch.fp, &vcpu->arch.fp_tm,
121 sizeof(struct thread_fp_state));
122 memcpy(&vcpu->arch.vr, &vcpu->arch.vr_tm,
123 sizeof(struct thread_vr_state));
124 vcpu->arch.ppr = vcpu->arch.ppr_tm;
125 vcpu->arch.dscr = vcpu->arch.dscr_tm;
126 vcpu->arch.amr = vcpu->arch.amr_tm;
127 vcpu->arch.regs.ctr = vcpu->arch.ctr_tm;
128 vcpu->arch.tar = vcpu->arch.tar_tm;
129 vcpu->arch.regs.link = vcpu->arch.lr_tm;
130 vcpu->arch.cr = vcpu->arch.cr_tm;
131 vcpu->arch.regs.xer = vcpu->arch.xer_tm;
132 vcpu->arch.vrsave = vcpu->arch.vrsave_tm;
133}
134
Simon Guo03c81682018-05-23 15:02:03 +0800135static void kvmppc_emulate_treclaim(struct kvm_vcpu *vcpu, int ra_val)
136{
137 unsigned long guest_msr = kvmppc_get_msr(vcpu);
138 int fc_val = ra_val ? ra_val : 1;
139
140 /* CR0 = 0 | MSR[TS] | 0 */
141 vcpu->arch.cr = (vcpu->arch.cr & ~(CR0_MASK << CR0_SHIFT)) |
142 (((guest_msr & MSR_TS_MASK) >> (MSR_TS_S_LG - 1))
143 << CR0_SHIFT);
144
145 preempt_disable();
146 kvmppc_save_tm_pr(vcpu);
147 kvmppc_copyfrom_vcpu_tm(vcpu);
148
149 tm_enable();
150 vcpu->arch.texasr = mfspr(SPRN_TEXASR);
151 /* failure recording depends on Failure Summary bit */
152 if (!(vcpu->arch.texasr & TEXASR_FS)) {
153 vcpu->arch.texasr &= ~TEXASR_FC;
154 vcpu->arch.texasr |= ((u64)fc_val << TEXASR_FC_LG);
155
156 vcpu->arch.texasr &= ~(TEXASR_PR | TEXASR_HV);
157 if (kvmppc_get_msr(vcpu) & MSR_PR)
158 vcpu->arch.texasr |= TEXASR_PR;
159
160 if (kvmppc_get_msr(vcpu) & MSR_HV)
161 vcpu->arch.texasr |= TEXASR_HV;
162
163 vcpu->arch.tfiar = kvmppc_get_pc(vcpu);
164 mtspr(SPRN_TEXASR, vcpu->arch.texasr);
165 mtspr(SPRN_TFIAR, vcpu->arch.tfiar);
166 }
167 tm_disable();
168 /*
169 * treclaim need quit to non-transactional state.
170 */
171 guest_msr &= ~(MSR_TS_MASK);
172 kvmppc_set_msr(vcpu, guest_msr);
173 preempt_enable();
174}
Simon Guode7ad932018-05-23 15:01:56 +0800175#endif
176
Aneesh Kumar K.V3a167bea2013-10-07 22:17:53 +0530177int kvmppc_core_emulate_op_pr(struct kvm_run *run, struct kvm_vcpu *vcpu,
178 unsigned int inst, int *advance)
Alexander Grafc215c6e2009-10-30 05:47:14 +0000179{
180 int emulated = EMULATE_DONE;
Alexander Grafc46dc9a2012-05-04 14:01:33 +0200181 int rt = get_rt(inst);
182 int rs = get_rs(inst);
183 int ra = get_ra(inst);
184 int rb = get_rb(inst);
Alexander Graf42188362014-05-13 17:05:51 +0200185 u32 inst_sc = 0x44000002;
Alexander Grafc215c6e2009-10-30 05:47:14 +0000186
187 switch (get_op(inst)) {
Alexander Graf42188362014-05-13 17:05:51 +0200188 case 0:
189 emulated = EMULATE_FAIL;
190 if ((kvmppc_get_msr(vcpu) & MSR_LE) &&
191 (inst == swab32(inst_sc))) {
192 /*
193 * This is the byte reversed syscall instruction of our
194 * hypercall handler. Early versions of LE Linux didn't
195 * swap the instructions correctly and ended up in
196 * illegal instructions.
197 * Just always fail hypercalls on these broken systems.
198 */
199 kvmppc_set_gpr(vcpu, 3, EV_UNIMPLEMENTED);
200 kvmppc_set_pc(vcpu, kvmppc_get_pc(vcpu) + 4);
201 emulated = EMULATE_DONE;
202 }
203 break;
Alexander Grafc215c6e2009-10-30 05:47:14 +0000204 case 19:
205 switch (get_xop(inst)) {
206 case OP_19_XOP_RFID:
Simon Guo401a89e2018-05-23 15:01:54 +0800207 case OP_19_XOP_RFI: {
208 unsigned long srr1 = kvmppc_get_srr1(vcpu);
209#ifdef CONFIG_PPC_TRANSACTIONAL_MEM
210 unsigned long cur_msr = kvmppc_get_msr(vcpu);
211
212 /*
213 * add rules to fit in ISA specification regarding TM
214 * state transistion in TM disable/Suspended state,
215 * and target TM state is TM inactive(00) state. (the
216 * change should be suppressed).
217 */
218 if (((cur_msr & MSR_TM) == 0) &&
219 ((srr1 & MSR_TM) == 0) &&
220 MSR_TM_SUSPENDED(cur_msr) &&
221 !MSR_TM_ACTIVE(srr1))
222 srr1 |= MSR_TS_S;
223#endif
Alexander Graf5deb8e72014-04-24 13:46:24 +0200224 kvmppc_set_pc(vcpu, kvmppc_get_srr0(vcpu));
Simon Guo401a89e2018-05-23 15:01:54 +0800225 kvmppc_set_msr(vcpu, srr1);
Alexander Grafc215c6e2009-10-30 05:47:14 +0000226 *advance = 0;
227 break;
Simon Guo401a89e2018-05-23 15:01:54 +0800228 }
Alexander Grafc215c6e2009-10-30 05:47:14 +0000229
230 default:
231 emulated = EMULATE_FAIL;
232 break;
233 }
234 break;
235 case 31:
236 switch (get_xop(inst)) {
237 case OP_31_XOP_MFMSR:
Alexander Graf5deb8e72014-04-24 13:46:24 +0200238 kvmppc_set_gpr(vcpu, rt, kvmppc_get_msr(vcpu));
Alexander Grafc215c6e2009-10-30 05:47:14 +0000239 break;
240 case OP_31_XOP_MTMSRD:
241 {
Alexander Grafc46dc9a2012-05-04 14:01:33 +0200242 ulong rs_val = kvmppc_get_gpr(vcpu, rs);
Alexander Grafc215c6e2009-10-30 05:47:14 +0000243 if (inst & 0x10000) {
Alexander Graf5deb8e72014-04-24 13:46:24 +0200244 ulong new_msr = kvmppc_get_msr(vcpu);
Alexander Grafc46dc9a2012-05-04 14:01:33 +0200245 new_msr &= ~(MSR_RI | MSR_EE);
246 new_msr |= rs_val & (MSR_RI | MSR_EE);
Alexander Graf5deb8e72014-04-24 13:46:24 +0200247 kvmppc_set_msr_fast(vcpu, new_msr);
Alexander Grafc215c6e2009-10-30 05:47:14 +0000248 } else
Alexander Grafc46dc9a2012-05-04 14:01:33 +0200249 kvmppc_set_msr(vcpu, rs_val);
Alexander Grafc215c6e2009-10-30 05:47:14 +0000250 break;
251 }
252 case OP_31_XOP_MTMSR:
Alexander Grafc46dc9a2012-05-04 14:01:33 +0200253 kvmppc_set_msr(vcpu, kvmppc_get_gpr(vcpu, rs));
Alexander Grafc215c6e2009-10-30 05:47:14 +0000254 break;
Alexander Grafc6648762010-03-24 21:48:24 +0100255 case OP_31_XOP_MFSR:
256 {
257 int srnum;
258
259 srnum = kvmppc_get_field(inst, 12 + 32, 15 + 32);
260 if (vcpu->arch.mmu.mfsrin) {
261 u32 sr;
262 sr = vcpu->arch.mmu.mfsrin(vcpu, srnum);
Alexander Grafc46dc9a2012-05-04 14:01:33 +0200263 kvmppc_set_gpr(vcpu, rt, sr);
Alexander Grafc6648762010-03-24 21:48:24 +0100264 }
265 break;
266 }
Alexander Grafc215c6e2009-10-30 05:47:14 +0000267 case OP_31_XOP_MFSRIN:
268 {
269 int srnum;
270
Alexander Grafc46dc9a2012-05-04 14:01:33 +0200271 srnum = (kvmppc_get_gpr(vcpu, rb) >> 28) & 0xf;
Alexander Grafc215c6e2009-10-30 05:47:14 +0000272 if (vcpu->arch.mmu.mfsrin) {
273 u32 sr;
274 sr = vcpu->arch.mmu.mfsrin(vcpu, srnum);
Alexander Grafc46dc9a2012-05-04 14:01:33 +0200275 kvmppc_set_gpr(vcpu, rt, sr);
Alexander Grafc215c6e2009-10-30 05:47:14 +0000276 }
277 break;
278 }
Alexander Graf71db4082010-02-19 11:00:37 +0100279 case OP_31_XOP_MTSR:
280 vcpu->arch.mmu.mtsrin(vcpu,
281 (inst >> 16) & 0xf,
Alexander Grafc46dc9a2012-05-04 14:01:33 +0200282 kvmppc_get_gpr(vcpu, rs));
Alexander Graf71db4082010-02-19 11:00:37 +0100283 break;
Alexander Grafc215c6e2009-10-30 05:47:14 +0000284 case OP_31_XOP_MTSRIN:
285 vcpu->arch.mmu.mtsrin(vcpu,
Alexander Grafc46dc9a2012-05-04 14:01:33 +0200286 (kvmppc_get_gpr(vcpu, rb) >> 28) & 0xf,
287 kvmppc_get_gpr(vcpu, rs));
Alexander Grafc215c6e2009-10-30 05:47:14 +0000288 break;
289 case OP_31_XOP_TLBIE:
290 case OP_31_XOP_TLBIEL:
291 {
292 bool large = (inst & 0x00200000) ? true : false;
Alexander Grafc46dc9a2012-05-04 14:01:33 +0200293 ulong addr = kvmppc_get_gpr(vcpu, rb);
Alexander Grafc215c6e2009-10-30 05:47:14 +0000294 vcpu->arch.mmu.tlbie(vcpu, addr, large);
295 break;
296 }
Aneesh Kumar K.V2ba9f0d2013-10-07 22:17:59 +0530297#ifdef CONFIG_PPC_BOOK3S_64
Alexander Graf50c7bb82012-12-14 23:42:05 +0100298 case OP_31_XOP_FAKE_SC1:
299 {
300 /* SC 1 papr hypercalls */
301 ulong cmd = kvmppc_get_gpr(vcpu, 3);
302 int i;
303
Alexander Graf5deb8e72014-04-24 13:46:24 +0200304 if ((kvmppc_get_msr(vcpu) & MSR_PR) ||
Alexander Graf50c7bb82012-12-14 23:42:05 +0100305 !vcpu->arch.papr_enabled) {
306 emulated = EMULATE_FAIL;
307 break;
308 }
309
310 if (kvmppc_h_pr(vcpu, cmd) == EMULATE_DONE)
311 break;
312
313 run->papr_hcall.nr = cmd;
314 for (i = 0; i < 9; ++i) {
315 ulong gpr = kvmppc_get_gpr(vcpu, 4 + i);
316 run->papr_hcall.args[i] = gpr;
317 }
318
Bharat Bhushan0f47f9b2013-04-08 00:32:14 +0000319 run->exit_reason = KVM_EXIT_PAPR_HCALL;
320 vcpu->arch.hcall_needed = 1;
Bharat Bhushanc402a3f2013-04-08 00:32:13 +0000321 emulated = EMULATE_EXIT_USER;
Alexander Graf50c7bb82012-12-14 23:42:05 +0100322 break;
323 }
324#endif
Alexander Grafc215c6e2009-10-30 05:47:14 +0000325 case OP_31_XOP_EIOIO:
326 break;
327 case OP_31_XOP_SLBMTE:
328 if (!vcpu->arch.mmu.slbmte)
329 return EMULATE_FAIL;
330
Alexander Graf8e5b26b2010-01-08 02:58:01 +0100331 vcpu->arch.mmu.slbmte(vcpu,
Alexander Grafc46dc9a2012-05-04 14:01:33 +0200332 kvmppc_get_gpr(vcpu, rs),
333 kvmppc_get_gpr(vcpu, rb));
Alexander Grafc215c6e2009-10-30 05:47:14 +0000334 break;
335 case OP_31_XOP_SLBIE:
336 if (!vcpu->arch.mmu.slbie)
337 return EMULATE_FAIL;
338
Alexander Graf8e5b26b2010-01-08 02:58:01 +0100339 vcpu->arch.mmu.slbie(vcpu,
Alexander Grafc46dc9a2012-05-04 14:01:33 +0200340 kvmppc_get_gpr(vcpu, rb));
Alexander Grafc215c6e2009-10-30 05:47:14 +0000341 break;
342 case OP_31_XOP_SLBIA:
343 if (!vcpu->arch.mmu.slbia)
344 return EMULATE_FAIL;
345
346 vcpu->arch.mmu.slbia(vcpu);
347 break;
348 case OP_31_XOP_SLBMFEE:
349 if (!vcpu->arch.mmu.slbmfee) {
350 emulated = EMULATE_FAIL;
351 } else {
Alexander Grafc46dc9a2012-05-04 14:01:33 +0200352 ulong t, rb_val;
Alexander Grafc215c6e2009-10-30 05:47:14 +0000353
Alexander Grafc46dc9a2012-05-04 14:01:33 +0200354 rb_val = kvmppc_get_gpr(vcpu, rb);
355 t = vcpu->arch.mmu.slbmfee(vcpu, rb_val);
356 kvmppc_set_gpr(vcpu, rt, t);
Alexander Grafc215c6e2009-10-30 05:47:14 +0000357 }
358 break;
359 case OP_31_XOP_SLBMFEV:
360 if (!vcpu->arch.mmu.slbmfev) {
361 emulated = EMULATE_FAIL;
362 } else {
Alexander Grafc46dc9a2012-05-04 14:01:33 +0200363 ulong t, rb_val;
Alexander Grafc215c6e2009-10-30 05:47:14 +0000364
Alexander Grafc46dc9a2012-05-04 14:01:33 +0200365 rb_val = kvmppc_get_gpr(vcpu, rb);
366 t = vcpu->arch.mmu.slbmfev(vcpu, rb_val);
367 kvmppc_set_gpr(vcpu, rt, t);
Alexander Grafc215c6e2009-10-30 05:47:14 +0000368 }
369 break;
Alexander Grafbd7cdbb2010-03-24 21:48:33 +0100370 case OP_31_XOP_DCBA:
371 /* Gets treated as NOP */
372 break;
Alexander Grafc215c6e2009-10-30 05:47:14 +0000373 case OP_31_XOP_DCBZ:
374 {
Alexander Grafc46dc9a2012-05-04 14:01:33 +0200375 ulong rb_val = kvmppc_get_gpr(vcpu, rb);
376 ulong ra_val = 0;
Alexander Graf5467a972010-02-19 11:00:38 +0100377 ulong addr, vaddr;
Alexander Grafc215c6e2009-10-30 05:47:14 +0000378 u32 zeros[8] = { 0, 0, 0, 0, 0, 0, 0, 0 };
Alexander Graf9fb244a2010-03-24 21:48:32 +0100379 u32 dsisr;
380 int r;
Alexander Grafc215c6e2009-10-30 05:47:14 +0000381
Alexander Grafc46dc9a2012-05-04 14:01:33 +0200382 if (ra)
383 ra_val = kvmppc_get_gpr(vcpu, ra);
Alexander Grafc215c6e2009-10-30 05:47:14 +0000384
Alexander Grafc46dc9a2012-05-04 14:01:33 +0200385 addr = (ra_val + rb_val) & ~31ULL;
Alexander Graf5deb8e72014-04-24 13:46:24 +0200386 if (!(kvmppc_get_msr(vcpu) & MSR_SF))
Alexander Grafc215c6e2009-10-30 05:47:14 +0000387 addr &= 0xffffffff;
Alexander Graf5467a972010-02-19 11:00:38 +0100388 vaddr = addr;
Alexander Grafc215c6e2009-10-30 05:47:14 +0000389
Alexander Graf9fb244a2010-03-24 21:48:32 +0100390 r = kvmppc_st(vcpu, &addr, 32, zeros, true);
391 if ((r == -ENOENT) || (r == -EPERM)) {
392 *advance = 0;
Alexander Graf5deb8e72014-04-24 13:46:24 +0200393 kvmppc_set_dar(vcpu, vaddr);
Paul Mackerrasa2d56022013-09-20 14:52:43 +1000394 vcpu->arch.fault_dar = vaddr;
Alexander Graf9fb244a2010-03-24 21:48:32 +0100395
396 dsisr = DSISR_ISSTORE;
397 if (r == -ENOENT)
398 dsisr |= DSISR_NOHPTE;
399 else if (r == -EPERM)
400 dsisr |= DSISR_PROTFAULT;
401
Alexander Graf5deb8e72014-04-24 13:46:24 +0200402 kvmppc_set_dsisr(vcpu, dsisr);
Paul Mackerrasa2d56022013-09-20 14:52:43 +1000403 vcpu->arch.fault_dsisr = dsisr;
Alexander Graf9fb244a2010-03-24 21:48:32 +0100404
Alexander Grafc215c6e2009-10-30 05:47:14 +0000405 kvmppc_book3s_queue_irqprio(vcpu,
406 BOOK3S_INTERRUPT_DATA_STORAGE);
Alexander Grafc215c6e2009-10-30 05:47:14 +0000407 }
408
409 break;
410 }
Simon Guo57063402018-05-23 15:02:01 +0800411#ifdef CONFIG_PPC_TRANSACTIONAL_MEM
412 case OP_31_XOP_TBEGIN:
413 {
414 if (!cpu_has_feature(CPU_FTR_TM))
415 break;
416
417 if (!(kvmppc_get_msr(vcpu) & MSR_TM)) {
418 kvmppc_trigger_fac_interrupt(vcpu, FSCR_TM_LG);
419 emulated = EMULATE_AGAIN;
420 break;
421 }
422
423 if (!(kvmppc_get_msr(vcpu) & MSR_PR)) {
424 preempt_disable();
425 vcpu->arch.cr = (CR0_TBEGIN_FAILURE |
426 (vcpu->arch.cr & ~(CR0_MASK << CR0_SHIFT)));
427
428 vcpu->arch.texasr = (TEXASR_FS | TEXASR_EXACT |
429 (((u64)(TM_CAUSE_EMULATE | TM_CAUSE_PERSISTENT))
430 << TEXASR_FC_LG));
431
432 if ((inst >> 21) & 0x1)
433 vcpu->arch.texasr |= TEXASR_ROT;
434
435 if (kvmppc_get_msr(vcpu) & MSR_HV)
436 vcpu->arch.texasr |= TEXASR_HV;
437
438 vcpu->arch.tfhar = kvmppc_get_pc(vcpu) + 4;
439 vcpu->arch.tfiar = kvmppc_get_pc(vcpu);
440
441 kvmppc_restore_tm_sprs(vcpu);
442 preempt_enable();
443 } else
444 emulated = EMULATE_FAIL;
445 break;
446 }
Simon Guo03c81682018-05-23 15:02:03 +0800447 case OP_31_XOP_TRECLAIM:
448 {
449 ulong guest_msr = kvmppc_get_msr(vcpu);
450 unsigned long ra_val = 0;
451
452 if (!cpu_has_feature(CPU_FTR_TM))
453 break;
454
455 if (!(kvmppc_get_msr(vcpu) & MSR_TM)) {
456 kvmppc_trigger_fac_interrupt(vcpu, FSCR_TM_LG);
457 emulated = EMULATE_AGAIN;
458 break;
459 }
460
461 /* generate interrupts based on priorities */
462 if (guest_msr & MSR_PR) {
463 /* Privileged Instruction type Program Interrupt */
464 kvmppc_core_queue_program(vcpu, SRR1_PROGPRIV);
465 emulated = EMULATE_AGAIN;
466 break;
467 }
468
469 if (!MSR_TM_ACTIVE(guest_msr)) {
470 /* TM bad thing interrupt */
471 kvmppc_core_queue_program(vcpu, SRR1_PROGTM);
472 emulated = EMULATE_AGAIN;
473 break;
474 }
475
476 if (ra)
477 ra_val = kvmppc_get_gpr(vcpu, ra);
478 kvmppc_emulate_treclaim(vcpu, ra_val);
479 break;
480 }
Simon Guo57063402018-05-23 15:02:01 +0800481#endif
Alexander Grafc215c6e2009-10-30 05:47:14 +0000482 default:
483 emulated = EMULATE_FAIL;
484 }
485 break;
486 default:
487 emulated = EMULATE_FAIL;
488 }
489
Alexander Graf831317b2010-02-19 11:00:44 +0100490 if (emulated == EMULATE_FAIL)
491 emulated = kvmppc_emulate_paired_single(run, vcpu);
492
Alexander Grafc215c6e2009-10-30 05:47:14 +0000493 return emulated;
494}
495
Alexander Grafe15a1132009-11-30 03:02:02 +0000496void kvmppc_set_bat(struct kvm_vcpu *vcpu, struct kvmppc_bat *bat, bool upper,
497 u32 val)
498{
499 if (upper) {
500 /* Upper BAT */
501 u32 bl = (val >> 2) & 0x7ff;
502 bat->bepi_mask = (~bl << 17);
503 bat->bepi = val & 0xfffe0000;
504 bat->vs = (val & 2) ? 1 : 0;
505 bat->vp = (val & 1) ? 1 : 0;
506 bat->raw = (bat->raw & 0xffffffff00000000ULL) | val;
507 } else {
508 /* Lower BAT */
509 bat->brpn = val & 0xfffe0000;
510 bat->wimg = (val >> 3) & 0xf;
511 bat->pp = val & 3;
512 bat->raw = (bat->raw & 0x00000000ffffffffULL) | ((u64)val << 32);
513 }
514}
515
Alexander Grafc1c88e22010-08-02 23:23:04 +0200516static struct kvmppc_bat *kvmppc_find_bat(struct kvm_vcpu *vcpu, int sprn)
Alexander Grafc04a6952010-03-24 21:48:25 +0100517{
518 struct kvmppc_vcpu_book3s *vcpu_book3s = to_book3s(vcpu);
519 struct kvmppc_bat *bat;
520
521 switch (sprn) {
522 case SPRN_IBAT0U ... SPRN_IBAT3L:
523 bat = &vcpu_book3s->ibat[(sprn - SPRN_IBAT0U) / 2];
524 break;
525 case SPRN_IBAT4U ... SPRN_IBAT7L:
526 bat = &vcpu_book3s->ibat[4 + ((sprn - SPRN_IBAT4U) / 2)];
527 break;
528 case SPRN_DBAT0U ... SPRN_DBAT3L:
529 bat = &vcpu_book3s->dbat[(sprn - SPRN_DBAT0U) / 2];
530 break;
531 case SPRN_DBAT4U ... SPRN_DBAT7L:
532 bat = &vcpu_book3s->dbat[4 + ((sprn - SPRN_DBAT4U) / 2)];
533 break;
534 default:
535 BUG();
536 }
537
Alexander Grafc1c88e22010-08-02 23:23:04 +0200538 return bat;
Alexander Grafc215c6e2009-10-30 05:47:14 +0000539}
540
Aneesh Kumar K.V3a167bea2013-10-07 22:17:53 +0530541int kvmppc_core_emulate_mtspr_pr(struct kvm_vcpu *vcpu, int sprn, ulong spr_val)
Alexander Grafc215c6e2009-10-30 05:47:14 +0000542{
543 int emulated = EMULATE_DONE;
544
545 switch (sprn) {
546 case SPRN_SDR1:
Alexander Graf317a8fa2011-08-08 16:07:16 +0200547 if (!spr_allowed(vcpu, PRIV_HYPER))
548 goto unprivileged;
Alexander Graf8e5b26b2010-01-08 02:58:01 +0100549 to_book3s(vcpu)->sdr1 = spr_val;
Alexander Grafc215c6e2009-10-30 05:47:14 +0000550 break;
551 case SPRN_DSISR:
Alexander Graf5deb8e72014-04-24 13:46:24 +0200552 kvmppc_set_dsisr(vcpu, spr_val);
Alexander Grafc215c6e2009-10-30 05:47:14 +0000553 break;
554 case SPRN_DAR:
Alexander Graf5deb8e72014-04-24 13:46:24 +0200555 kvmppc_set_dar(vcpu, spr_val);
Alexander Grafc215c6e2009-10-30 05:47:14 +0000556 break;
557 case SPRN_HIOR:
Alexander Graf8e5b26b2010-01-08 02:58:01 +0100558 to_book3s(vcpu)->hior = spr_val;
Alexander Grafc215c6e2009-10-30 05:47:14 +0000559 break;
560 case SPRN_IBAT0U ... SPRN_IBAT3L:
561 case SPRN_IBAT4U ... SPRN_IBAT7L:
562 case SPRN_DBAT0U ... SPRN_DBAT3L:
563 case SPRN_DBAT4U ... SPRN_DBAT7L:
Alexander Grafc1c88e22010-08-02 23:23:04 +0200564 {
565 struct kvmppc_bat *bat = kvmppc_find_bat(vcpu, sprn);
566
567 kvmppc_set_bat(vcpu, bat, !(sprn % 2), (u32)spr_val);
Alexander Grafc215c6e2009-10-30 05:47:14 +0000568 /* BAT writes happen so rarely that we're ok to flush
569 * everything here */
570 kvmppc_mmu_pte_flush(vcpu, 0, 0);
Alexander Grafc04a6952010-03-24 21:48:25 +0100571 kvmppc_mmu_flush_segments(vcpu);
Alexander Grafc215c6e2009-10-30 05:47:14 +0000572 break;
Alexander Grafc1c88e22010-08-02 23:23:04 +0200573 }
Alexander Grafc215c6e2009-10-30 05:47:14 +0000574 case SPRN_HID0:
Alexander Graf8e5b26b2010-01-08 02:58:01 +0100575 to_book3s(vcpu)->hid[0] = spr_val;
Alexander Grafc215c6e2009-10-30 05:47:14 +0000576 break;
577 case SPRN_HID1:
Alexander Graf8e5b26b2010-01-08 02:58:01 +0100578 to_book3s(vcpu)->hid[1] = spr_val;
Alexander Grafc215c6e2009-10-30 05:47:14 +0000579 break;
580 case SPRN_HID2:
Alexander Graf8e5b26b2010-01-08 02:58:01 +0100581 to_book3s(vcpu)->hid[2] = spr_val;
Alexander Grafc215c6e2009-10-30 05:47:14 +0000582 break;
Alexander Grafd6d549b2010-02-19 11:00:33 +0100583 case SPRN_HID2_GEKKO:
584 to_book3s(vcpu)->hid[2] = spr_val;
585 /* HID2.PSE controls paired single on gekko */
586 switch (vcpu->arch.pvr) {
587 case 0x00080200: /* lonestar 2.0 */
588 case 0x00088202: /* lonestar 2.2 */
589 case 0x70000100: /* gekko 1.0 */
590 case 0x00080100: /* gekko 2.0 */
591 case 0x00083203: /* gekko 2.3a */
592 case 0x00083213: /* gekko 2.3b */
593 case 0x00083204: /* gekko 2.4 */
594 case 0x00083214: /* gekko 2.4e (8SE) - retail HW2 */
Alexander Grafb83d4a92010-04-20 02:49:54 +0200595 case 0x00087200: /* broadway */
596 if (vcpu->arch.hflags & BOOK3S_HFLAG_NATIVE_PS) {
597 /* Native paired singles */
598 } else if (spr_val & (1 << 29)) { /* HID2.PSE */
Alexander Grafd6d549b2010-02-19 11:00:33 +0100599 vcpu->arch.hflags |= BOOK3S_HFLAG_PAIRED_SINGLE;
600 kvmppc_giveup_ext(vcpu, MSR_FP);
601 } else {
602 vcpu->arch.hflags &= ~BOOK3S_HFLAG_PAIRED_SINGLE;
603 }
604 break;
605 }
606 break;
Alexander Grafc215c6e2009-10-30 05:47:14 +0000607 case SPRN_HID4:
Alexander Grafd6d549b2010-02-19 11:00:33 +0100608 case SPRN_HID4_GEKKO:
Alexander Graf8e5b26b2010-01-08 02:58:01 +0100609 to_book3s(vcpu)->hid[4] = spr_val;
Alexander Grafc215c6e2009-10-30 05:47:14 +0000610 break;
611 case SPRN_HID5:
Alexander Graf8e5b26b2010-01-08 02:58:01 +0100612 to_book3s(vcpu)->hid[5] = spr_val;
Alexander Grafc215c6e2009-10-30 05:47:14 +0000613 /* guest HID5 set can change is_dcbz32 */
614 if (vcpu->arch.mmu.is_dcbz32(vcpu) &&
615 (mfmsr() & MSR_HV))
616 vcpu->arch.hflags |= BOOK3S_HFLAG_DCBZ32;
617 break;
Alexander Grafd6d549b2010-02-19 11:00:33 +0100618 case SPRN_GQR0:
619 case SPRN_GQR1:
620 case SPRN_GQR2:
621 case SPRN_GQR3:
622 case SPRN_GQR4:
623 case SPRN_GQR5:
624 case SPRN_GQR6:
625 case SPRN_GQR7:
626 to_book3s(vcpu)->gqr[sprn - SPRN_GQR0] = spr_val;
627 break;
Alexander Graf2e23f542014-04-29 13:36:21 +0200628#ifdef CONFIG_PPC_BOOK3S_64
Alexander Graf8e6afa32014-07-31 10:21:59 +0200629 case SPRN_FSCR:
630 kvmppc_set_fscr(vcpu, spr_val);
631 break;
Alexander Graf2e23f542014-04-29 13:36:21 +0200632 case SPRN_BESCR:
633 vcpu->arch.bescr = spr_val;
634 break;
635 case SPRN_EBBHR:
636 vcpu->arch.ebbhr = spr_val;
637 break;
638 case SPRN_EBBRR:
639 vcpu->arch.ebbrr = spr_val;
640 break;
Alexander Graf9916d572014-04-29 17:54:40 +0200641#ifdef CONFIG_PPC_TRANSACTIONAL_MEM
642 case SPRN_TFHAR:
Alexander Graf9916d572014-04-29 17:54:40 +0200643 case SPRN_TEXASR:
Alexander Graf9916d572014-04-29 17:54:40 +0200644 case SPRN_TFIAR:
Simon Guo533082a2018-05-23 15:02:00 +0800645 if (!cpu_has_feature(CPU_FTR_TM))
646 break;
647
648 if (!(kvmppc_get_msr(vcpu) & MSR_TM)) {
649 kvmppc_trigger_fac_interrupt(vcpu, FSCR_TM_LG);
650 emulated = EMULATE_AGAIN;
651 break;
652 }
653
654 if (MSR_TM_ACTIVE(kvmppc_get_msr(vcpu)) &&
655 !((MSR_TM_SUSPENDED(kvmppc_get_msr(vcpu))) &&
656 (sprn == SPRN_TFHAR))) {
657 /* it is illegal to mtspr() TM regs in
658 * other than non-transactional state, with
659 * the exception of TFHAR in suspend state.
660 */
661 kvmppc_core_queue_program(vcpu, SRR1_PROGTM);
662 emulated = EMULATE_AGAIN;
663 break;
664 }
665
666 tm_enable();
667 if (sprn == SPRN_TFHAR)
668 mtspr(SPRN_TFHAR, spr_val);
669 else if (sprn == SPRN_TEXASR)
670 mtspr(SPRN_TEXASR, spr_val);
671 else
672 mtspr(SPRN_TFIAR, spr_val);
673 tm_disable();
674
Alexander Graf9916d572014-04-29 17:54:40 +0200675 break;
676#endif
Alexander Graf2e23f542014-04-29 13:36:21 +0200677#endif
Alexander Grafc215c6e2009-10-30 05:47:14 +0000678 case SPRN_ICTC:
679 case SPRN_THRM1:
680 case SPRN_THRM2:
681 case SPRN_THRM3:
682 case SPRN_CTRLF:
683 case SPRN_CTRLT:
Alexander Grafd6d549b2010-02-19 11:00:33 +0100684 case SPRN_L2CR:
Paul Mackerrasb0a94d42012-11-04 18:15:43 +0000685 case SPRN_DSCR:
Alexander Grafd6d549b2010-02-19 11:00:33 +0100686 case SPRN_MMCR0_GEKKO:
687 case SPRN_MMCR1_GEKKO:
688 case SPRN_PMC1_GEKKO:
689 case SPRN_PMC2_GEKKO:
690 case SPRN_PMC3_GEKKO:
691 case SPRN_PMC4_GEKKO:
692 case SPRN_WPAR_GEKKO:
Mihai Caramanf2be6552012-12-20 04:52:39 +0000693 case SPRN_MSSSR0:
Alexander Graff3532022013-07-02 16:15:10 +0200694 case SPRN_DABR:
Alexander Graff8f6eb02014-04-22 12:41:06 +0200695#ifdef CONFIG_PPC_BOOK3S_64
696 case SPRN_MMCRS:
697 case SPRN_MMCRA:
698 case SPRN_MMCR0:
699 case SPRN_MMCR1:
700 case SPRN_MMCR2:
Thomas Huthfa73c3b2016-09-21 15:06:45 +0200701 case SPRN_UMMCR2:
Alexander Graff8f6eb02014-04-22 12:41:06 +0200702#endif
Alexander Grafc215c6e2009-10-30 05:47:14 +0000703 break;
Alexander Graf317a8fa2011-08-08 16:07:16 +0200704unprivileged:
Alexander Grafc215c6e2009-10-30 05:47:14 +0000705 default:
Thomas Huthfeafd132017-04-05 15:58:51 +0200706 pr_info_ratelimited("KVM: invalid SPR write: %d\n", sprn);
707 if (sprn & 0x10) {
708 if (kvmppc_get_msr(vcpu) & MSR_PR) {
709 kvmppc_core_queue_program(vcpu, SRR1_PROGPRIV);
710 emulated = EMULATE_AGAIN;
711 }
712 } else {
713 if ((kvmppc_get_msr(vcpu) & MSR_PR) || sprn == 0) {
714 kvmppc_core_queue_program(vcpu, SRR1_PROGILL);
715 emulated = EMULATE_AGAIN;
716 }
717 }
Alexander Grafc215c6e2009-10-30 05:47:14 +0000718 break;
719 }
720
721 return emulated;
722}
723
Aneesh Kumar K.V3a167bea2013-10-07 22:17:53 +0530724int kvmppc_core_emulate_mfspr_pr(struct kvm_vcpu *vcpu, int sprn, ulong *spr_val)
Alexander Grafc215c6e2009-10-30 05:47:14 +0000725{
726 int emulated = EMULATE_DONE;
727
728 switch (sprn) {
Alexander Grafc04a6952010-03-24 21:48:25 +0100729 case SPRN_IBAT0U ... SPRN_IBAT3L:
730 case SPRN_IBAT4U ... SPRN_IBAT7L:
731 case SPRN_DBAT0U ... SPRN_DBAT3L:
732 case SPRN_DBAT4U ... SPRN_DBAT7L:
Alexander Grafc1c88e22010-08-02 23:23:04 +0200733 {
734 struct kvmppc_bat *bat = kvmppc_find_bat(vcpu, sprn);
735
736 if (sprn % 2)
Alexander Graf54771e62012-05-04 14:55:12 +0200737 *spr_val = bat->raw >> 32;
Alexander Grafc1c88e22010-08-02 23:23:04 +0200738 else
Alexander Graf54771e62012-05-04 14:55:12 +0200739 *spr_val = bat->raw;
Alexander Grafc1c88e22010-08-02 23:23:04 +0200740
Alexander Grafc04a6952010-03-24 21:48:25 +0100741 break;
Alexander Grafc1c88e22010-08-02 23:23:04 +0200742 }
Alexander Grafc215c6e2009-10-30 05:47:14 +0000743 case SPRN_SDR1:
Alexander Graf317a8fa2011-08-08 16:07:16 +0200744 if (!spr_allowed(vcpu, PRIV_HYPER))
745 goto unprivileged;
Alexander Graf54771e62012-05-04 14:55:12 +0200746 *spr_val = to_book3s(vcpu)->sdr1;
Alexander Grafc215c6e2009-10-30 05:47:14 +0000747 break;
748 case SPRN_DSISR:
Alexander Graf5deb8e72014-04-24 13:46:24 +0200749 *spr_val = kvmppc_get_dsisr(vcpu);
Alexander Grafc215c6e2009-10-30 05:47:14 +0000750 break;
751 case SPRN_DAR:
Alexander Graf5deb8e72014-04-24 13:46:24 +0200752 *spr_val = kvmppc_get_dar(vcpu);
Alexander Grafc215c6e2009-10-30 05:47:14 +0000753 break;
754 case SPRN_HIOR:
Alexander Graf54771e62012-05-04 14:55:12 +0200755 *spr_val = to_book3s(vcpu)->hior;
Alexander Grafc215c6e2009-10-30 05:47:14 +0000756 break;
757 case SPRN_HID0:
Alexander Graf54771e62012-05-04 14:55:12 +0200758 *spr_val = to_book3s(vcpu)->hid[0];
Alexander Grafc215c6e2009-10-30 05:47:14 +0000759 break;
760 case SPRN_HID1:
Alexander Graf54771e62012-05-04 14:55:12 +0200761 *spr_val = to_book3s(vcpu)->hid[1];
Alexander Grafc215c6e2009-10-30 05:47:14 +0000762 break;
763 case SPRN_HID2:
Alexander Grafd6d549b2010-02-19 11:00:33 +0100764 case SPRN_HID2_GEKKO:
Alexander Graf54771e62012-05-04 14:55:12 +0200765 *spr_val = to_book3s(vcpu)->hid[2];
Alexander Grafc215c6e2009-10-30 05:47:14 +0000766 break;
767 case SPRN_HID4:
Alexander Grafd6d549b2010-02-19 11:00:33 +0100768 case SPRN_HID4_GEKKO:
Alexander Graf54771e62012-05-04 14:55:12 +0200769 *spr_val = to_book3s(vcpu)->hid[4];
Alexander Grafc215c6e2009-10-30 05:47:14 +0000770 break;
771 case SPRN_HID5:
Alexander Graf54771e62012-05-04 14:55:12 +0200772 *spr_val = to_book3s(vcpu)->hid[5];
Alexander Grafc215c6e2009-10-30 05:47:14 +0000773 break;
Alexander Grafaacf9aa2011-08-08 17:22:59 +0200774 case SPRN_CFAR:
Paul Mackerrasb0a94d42012-11-04 18:15:43 +0000775 case SPRN_DSCR:
Alexander Graf54771e62012-05-04 14:55:12 +0200776 *spr_val = 0;
Alexander Grafaacf9aa2011-08-08 17:22:59 +0200777 break;
Paul Mackerrasb0a94d42012-11-04 18:15:43 +0000778 case SPRN_PURR:
Aneesh Kumar K.V3cd60e32014-06-04 16:47:55 +0530779 /*
780 * On exit we would have updated purr
781 */
782 *spr_val = vcpu->arch.purr;
Paul Mackerrasb0a94d42012-11-04 18:15:43 +0000783 break;
784 case SPRN_SPURR:
Aneesh Kumar K.V3cd60e32014-06-04 16:47:55 +0530785 /*
786 * On exit we would have updated spurr
787 */
788 *spr_val = vcpu->arch.spurr;
Paul Mackerrasb0a94d42012-11-04 18:15:43 +0000789 break;
Aneesh Kumar K.V8f42ab22014-06-05 17:38:02 +0530790 case SPRN_VTB:
Paul Mackerras88b02cf92016-09-15 13:42:52 +1000791 *spr_val = to_book3s(vcpu)->vtb;
Aneesh Kumar K.V8f42ab22014-06-05 17:38:02 +0530792 break;
Aneesh Kumar K.V06da28e2014-06-05 17:38:05 +0530793 case SPRN_IC:
794 *spr_val = vcpu->arch.ic;
795 break;
Alexander Grafd6d549b2010-02-19 11:00:33 +0100796 case SPRN_GQR0:
797 case SPRN_GQR1:
798 case SPRN_GQR2:
799 case SPRN_GQR3:
800 case SPRN_GQR4:
801 case SPRN_GQR5:
802 case SPRN_GQR6:
803 case SPRN_GQR7:
Alexander Graf54771e62012-05-04 14:55:12 +0200804 *spr_val = to_book3s(vcpu)->gqr[sprn - SPRN_GQR0];
Alexander Grafd6d549b2010-02-19 11:00:33 +0100805 break;
Alexander Graf8e6afa32014-07-31 10:21:59 +0200806#ifdef CONFIG_PPC_BOOK3S_64
Alexander Graf616dff82014-04-29 16:48:44 +0200807 case SPRN_FSCR:
808 *spr_val = vcpu->arch.fscr;
809 break;
Alexander Graf2e23f542014-04-29 13:36:21 +0200810 case SPRN_BESCR:
811 *spr_val = vcpu->arch.bescr;
812 break;
813 case SPRN_EBBHR:
814 *spr_val = vcpu->arch.ebbhr;
815 break;
816 case SPRN_EBBRR:
817 *spr_val = vcpu->arch.ebbrr;
818 break;
Alexander Graf9916d572014-04-29 17:54:40 +0200819#ifdef CONFIG_PPC_TRANSACTIONAL_MEM
820 case SPRN_TFHAR:
Alexander Graf9916d572014-04-29 17:54:40 +0200821 case SPRN_TEXASR:
Alexander Graf9916d572014-04-29 17:54:40 +0200822 case SPRN_TFIAR:
Simon Guo533082a2018-05-23 15:02:00 +0800823 if (!cpu_has_feature(CPU_FTR_TM))
824 break;
825
826 if (!(kvmppc_get_msr(vcpu) & MSR_TM)) {
827 kvmppc_trigger_fac_interrupt(vcpu, FSCR_TM_LG);
828 emulated = EMULATE_AGAIN;
829 break;
830 }
831
832 tm_enable();
833 if (sprn == SPRN_TFHAR)
834 *spr_val = mfspr(SPRN_TFHAR);
835 else if (sprn == SPRN_TEXASR)
836 *spr_val = mfspr(SPRN_TEXASR);
837 else if (sprn == SPRN_TFIAR)
838 *spr_val = mfspr(SPRN_TFIAR);
839 tm_disable();
Alexander Graf9916d572014-04-29 17:54:40 +0200840 break;
841#endif
Alexander Graf2e23f542014-04-29 13:36:21 +0200842#endif
Alexander Grafc215c6e2009-10-30 05:47:14 +0000843 case SPRN_THRM1:
844 case SPRN_THRM2:
845 case SPRN_THRM3:
846 case SPRN_CTRLF:
847 case SPRN_CTRLT:
Alexander Grafd6d549b2010-02-19 11:00:33 +0100848 case SPRN_L2CR:
849 case SPRN_MMCR0_GEKKO:
850 case SPRN_MMCR1_GEKKO:
851 case SPRN_PMC1_GEKKO:
852 case SPRN_PMC2_GEKKO:
853 case SPRN_PMC3_GEKKO:
854 case SPRN_PMC4_GEKKO:
855 case SPRN_WPAR_GEKKO:
Mihai Caramanf2be6552012-12-20 04:52:39 +0000856 case SPRN_MSSSR0:
Alexander Graff3532022013-07-02 16:15:10 +0200857 case SPRN_DABR:
Alexander Graff8f6eb02014-04-22 12:41:06 +0200858#ifdef CONFIG_PPC_BOOK3S_64
859 case SPRN_MMCRS:
860 case SPRN_MMCRA:
861 case SPRN_MMCR0:
862 case SPRN_MMCR1:
863 case SPRN_MMCR2:
Thomas Huthfa73c3b2016-09-21 15:06:45 +0200864 case SPRN_UMMCR2:
Alexander Grafa5948fa2014-04-25 16:07:21 +0200865 case SPRN_TIR:
Alexander Graff8f6eb02014-04-22 12:41:06 +0200866#endif
Alexander Graf54771e62012-05-04 14:55:12 +0200867 *spr_val = 0;
Alexander Grafc215c6e2009-10-30 05:47:14 +0000868 break;
869 default:
Alexander Graf317a8fa2011-08-08 16:07:16 +0200870unprivileged:
Thomas Huthfeafd132017-04-05 15:58:51 +0200871 pr_info_ratelimited("KVM: invalid SPR read: %d\n", sprn);
872 if (sprn & 0x10) {
873 if (kvmppc_get_msr(vcpu) & MSR_PR) {
874 kvmppc_core_queue_program(vcpu, SRR1_PROGPRIV);
875 emulated = EMULATE_AGAIN;
876 }
877 } else {
878 if ((kvmppc_get_msr(vcpu) & MSR_PR) || sprn == 0 ||
879 sprn == 4 || sprn == 5 || sprn == 6) {
880 kvmppc_core_queue_program(vcpu, SRR1_PROGILL);
881 emulated = EMULATE_AGAIN;
882 }
883 }
884
Alexander Grafc215c6e2009-10-30 05:47:14 +0000885 break;
886 }
887
888 return emulated;
889}
890
Alexander Grafca7f4202010-03-24 21:48:28 +0100891u32 kvmppc_alignment_dsisr(struct kvm_vcpu *vcpu, unsigned int inst)
892{
Aneesh Kumar K.Vddca1562014-05-12 17:04:06 +0530893 return make_dsisr(inst);
Alexander Grafca7f4202010-03-24 21:48:28 +0100894}
895
896ulong kvmppc_alignment_dar(struct kvm_vcpu *vcpu, unsigned int inst)
897{
Aneesh Kumar K.V7310f3a2014-05-12 17:04:05 +0530898#ifdef CONFIG_PPC_BOOK3S_64
899 /*
900 * Linux's fix_alignment() assumes that DAR is valid, so can we
901 */
902 return vcpu->arch.fault_dar;
903#else
Alexander Grafca7f4202010-03-24 21:48:28 +0100904 ulong dar = 0;
Alexander Grafc46dc9a2012-05-04 14:01:33 +0200905 ulong ra = get_ra(inst);
906 ulong rb = get_rb(inst);
Alexander Grafca7f4202010-03-24 21:48:28 +0100907
908 switch (get_op(inst)) {
909 case OP_LFS:
910 case OP_LFD:
911 case OP_STFD:
912 case OP_STFS:
Alexander Grafca7f4202010-03-24 21:48:28 +0100913 if (ra)
914 dar = kvmppc_get_gpr(vcpu, ra);
915 dar += (s32)((s16)inst);
916 break;
917 case 31:
Alexander Grafca7f4202010-03-24 21:48:28 +0100918 if (ra)
919 dar = kvmppc_get_gpr(vcpu, ra);
Alexander Grafc46dc9a2012-05-04 14:01:33 +0200920 dar += kvmppc_get_gpr(vcpu, rb);
Alexander Grafca7f4202010-03-24 21:48:28 +0100921 break;
922 default:
923 printk(KERN_INFO "KVM: Unaligned instruction 0x%x\n", inst);
924 break;
925 }
926
927 return dar;
Aneesh Kumar K.V7310f3a2014-05-12 17:04:05 +0530928#endif
Alexander Grafca7f4202010-03-24 21:48:28 +0100929}