blob: 87fa486bee2cd4f56322115db2efcc1f4bb49e69 [file] [log] [blame]
Minghuan Lian62d0ff832014-11-05 16:45:11 +08001/*
2 * PCIe host controller driver for Freescale Layerscape SoCs
3 *
4 * Copyright (C) 2014 Freescale Semiconductor.
5 *
Minghuan Lian5192ec72015-10-16 15:19:19 +08006 * Author: Minghuan Lian <Minghuan.Lian@freescale.com>
Minghuan Lian62d0ff832014-11-05 16:45:11 +08007 *
8 * This program is free software; you can redistribute it and/or modify
9 * it under the terms of the GNU General Public License version 2 as
10 * published by the Free Software Foundation.
11 */
12
13#include <linux/kernel.h>
Minghuan Lian62d0ff832014-11-05 16:45:11 +080014#include <linux/interrupt.h>
Paul Gortmaker154fb602016-07-02 19:13:27 -040015#include <linux/init.h>
Minghuan Lian62d0ff832014-11-05 16:45:11 +080016#include <linux/of_pci.h>
17#include <linux/of_platform.h>
18#include <linux/of_irq.h>
19#include <linux/of_address.h>
20#include <linux/pci.h>
21#include <linux/platform_device.h>
22#include <linux/resource.h>
23#include <linux/mfd/syscon.h>
24#include <linux/regmap.h>
25
26#include "pcie-designware.h"
27
28/* PEX1/2 Misc Ports Status Register */
29#define SCFG_PEXMSCPORTSR(pex_idx) (0x94 + (pex_idx) * 4)
30#define LTSSM_STATE_SHIFT 20
31#define LTSSM_STATE_MASK 0x3f
32#define LTSSM_PCIE_L0 0x11 /* L0 state */
33
Minghuan Lian5192ec72015-10-16 15:19:19 +080034/* PEX Internal Configuration Registers */
35#define PCIE_STRFMR1 0x71c /* Symbol Timer & Filter Mask Register1 */
Minghuan Lian5192ec72015-10-16 15:19:19 +080036
Hou Zhiqiang4a2745d2017-08-28 18:52:58 +080037#define PCIE_IATU_NUM 6
38
Minghuan Liand6463342015-10-16 15:19:17 +080039struct ls_pcie_drvdata {
Minghuan Lian5192ec72015-10-16 15:19:19 +080040 u32 lut_offset;
41 u32 ltssm_shift;
Mingkai Hu1d770402016-10-25 20:36:56 +080042 u32 lut_dbg;
Jisheng Zhang4ab2e7c2017-06-05 16:53:46 +080043 const struct dw_pcie_host_ops *ops;
Kishon Vijay Abraham I442ec4c2017-02-15 18:48:14 +053044 const struct dw_pcie_ops *dw_pcie_ops;
Minghuan Liand6463342015-10-16 15:19:17 +080045};
46
Minghuan Lian62d0ff832014-11-05 16:45:11 +080047struct ls_pcie {
Kishon Vijay Abraham I442ec4c2017-02-15 18:48:14 +053048 struct dw_pcie *pci;
Minghuan Lian5192ec72015-10-16 15:19:19 +080049 void __iomem *lut;
Minghuan Lian62d0ff832014-11-05 16:45:11 +080050 struct regmap *scfg;
Minghuan Liand6463342015-10-16 15:19:17 +080051 const struct ls_pcie_drvdata *drvdata;
Minghuan Lian62d0ff832014-11-05 16:45:11 +080052 int index;
Minghuan Lian62d0ff832014-11-05 16:45:11 +080053};
54
Kishon Vijay Abraham I442ec4c2017-02-15 18:48:14 +053055#define to_ls_pcie(x) dev_get_drvdata((x)->dev)
Minghuan Lian62d0ff832014-11-05 16:45:11 +080056
Minghuan Lian7af4ce32015-10-16 15:19:16 +080057static bool ls_pcie_is_bridge(struct ls_pcie *pcie)
58{
Kishon Vijay Abraham I442ec4c2017-02-15 18:48:14 +053059 struct dw_pcie *pci = pcie->pci;
Minghuan Lian7af4ce32015-10-16 15:19:16 +080060 u32 header_type;
61
Kishon Vijay Abraham I442ec4c2017-02-15 18:48:14 +053062 header_type = ioread8(pci->dbi_base + PCI_HEADER_TYPE);
Minghuan Lian7af4ce32015-10-16 15:19:16 +080063 header_type &= 0x7f;
64
65 return header_type == PCI_HEADER_TYPE_BRIDGE;
66}
67
Minghuan Lian5192ec72015-10-16 15:19:19 +080068/* Clear multi-function bit */
69static void ls_pcie_clear_multifunction(struct ls_pcie *pcie)
70{
Kishon Vijay Abraham I442ec4c2017-02-15 18:48:14 +053071 struct dw_pcie *pci = pcie->pci;
72
73 iowrite8(PCI_HEADER_TYPE_BRIDGE, pci->dbi_base + PCI_HEADER_TYPE);
Minghuan Lian5192ec72015-10-16 15:19:19 +080074}
75
Minghuan Lian1195c102016-02-29 17:24:15 -060076/* Drop MSG TLP except for Vendor MSG */
77static void ls_pcie_drop_msg_tlp(struct ls_pcie *pcie)
78{
79 u32 val;
Kishon Vijay Abraham I442ec4c2017-02-15 18:48:14 +053080 struct dw_pcie *pci = pcie->pci;
Minghuan Lian1195c102016-02-29 17:24:15 -060081
Kishon Vijay Abraham I442ec4c2017-02-15 18:48:14 +053082 val = ioread32(pci->dbi_base + PCIE_STRFMR1);
Minghuan Lian1195c102016-02-29 17:24:15 -060083 val &= 0xDFFFFFFF;
Kishon Vijay Abraham I442ec4c2017-02-15 18:48:14 +053084 iowrite32(val, pci->dbi_base + PCIE_STRFMR1);
Minghuan Lian1195c102016-02-29 17:24:15 -060085}
86
Hou Zhiqiang4a2745d2017-08-28 18:52:58 +080087static void ls_pcie_disable_outbound_atus(struct ls_pcie *pcie)
88{
89 int i;
90
91 for (i = 0; i < PCIE_IATU_NUM; i++)
92 dw_pcie_disable_atu(pcie->pci, DW_PCIE_REGION_OUTBOUND, i);
93}
94
Kishon Vijay Abraham I442ec4c2017-02-15 18:48:14 +053095static int ls1021_pcie_link_up(struct dw_pcie *pci)
Minghuan Lian62d0ff832014-11-05 16:45:11 +080096{
97 u32 state;
Kishon Vijay Abraham I442ec4c2017-02-15 18:48:14 +053098 struct ls_pcie *pcie = to_ls_pcie(pci);
Minghuan Lian62d0ff832014-11-05 16:45:11 +080099
Minghuan Liand6463342015-10-16 15:19:17 +0800100 if (!pcie->scfg)
101 return 0;
102
Minghuan Lian62d0ff832014-11-05 16:45:11 +0800103 regmap_read(pcie->scfg, SCFG_PEXMSCPORTSR(pcie->index), &state);
104 state = (state >> LTSSM_STATE_SHIFT) & LTSSM_STATE_MASK;
105
106 if (state < LTSSM_PCIE_L0)
107 return 0;
108
109 return 1;
110}
111
Hou Zhiqiangba95a822017-08-28 18:52:56 +0800112static int ls_pcie_link_up(struct dw_pcie *pci)
113{
114 struct ls_pcie *pcie = to_ls_pcie(pci);
115 u32 state;
116
117 state = (ioread32(pcie->lut + pcie->drvdata->lut_dbg) >>
118 pcie->drvdata->ltssm_shift) &
119 LTSSM_STATE_MASK;
120
121 if (state < LTSSM_PCIE_L0)
122 return 0;
123
124 return 1;
125}
126
127static int ls_pcie_host_init(struct pcie_port *pp)
128{
129 struct dw_pcie *pci = to_dw_pcie_from_pp(pp);
130 struct ls_pcie *pcie = to_ls_pcie(pci);
131
Hou Zhiqiang4a2745d2017-08-28 18:52:58 +0800132 /*
133 * Disable outbound windows configured by the bootloader to avoid
134 * one transaction hitting multiple outbound windows.
135 * dw_pcie_setup_rc() will reconfigure the outbound windows.
136 */
137 ls_pcie_disable_outbound_atus(pcie);
138
Hou Zhiqiange44abfe2017-08-28 18:52:59 +0800139 dw_pcie_dbi_ro_wr_en(pci);
Hou Zhiqiangba95a822017-08-28 18:52:56 +0800140 ls_pcie_clear_multifunction(pcie);
Hou Zhiqiange44abfe2017-08-28 18:52:59 +0800141 dw_pcie_dbi_ro_wr_dis(pci);
Hou Zhiqiangba95a822017-08-28 18:52:56 +0800142
143 ls_pcie_drop_msg_tlp(pcie);
144
145 dw_pcie_setup_rc(pp);
146
147 return 0;
148}
149
Bjorn Andersson4a301762017-07-15 23:39:45 -0700150static int ls1021_pcie_host_init(struct pcie_port *pp)
Bjorn Helgaas1d3f9ba2015-06-02 16:24:25 -0500151{
Kishon Vijay Abraham I442ec4c2017-02-15 18:48:14 +0530152 struct dw_pcie *pci = to_dw_pcie_from_pp(pp);
153 struct ls_pcie *pcie = to_ls_pcie(pci);
154 struct device *dev = pci->dev;
Minghuan Lian1195c102016-02-29 17:24:15 -0600155 u32 index[2];
Bjorn Andersson4a301762017-07-15 23:39:45 -0700156 int ret;
Minghuan Liand6463342015-10-16 15:19:17 +0800157
Bjorn Helgaasc11125e2016-10-06 13:38:05 -0500158 pcie->scfg = syscon_regmap_lookup_by_phandle(dev->of_node,
Minghuan Liand6463342015-10-16 15:19:17 +0800159 "fsl,pcie-scfg");
160 if (IS_ERR(pcie->scfg)) {
Bjorn Andersson4a301762017-07-15 23:39:45 -0700161 ret = PTR_ERR(pcie->scfg);
Bjorn Helgaasc11125e2016-10-06 13:38:05 -0500162 dev_err(dev, "No syscfg phandle specified\n");
Minghuan Liand6463342015-10-16 15:19:17 +0800163 pcie->scfg = NULL;
Bjorn Andersson4a301762017-07-15 23:39:45 -0700164 return ret;
Minghuan Liand6463342015-10-16 15:19:17 +0800165 }
166
Bjorn Helgaasc11125e2016-10-06 13:38:05 -0500167 if (of_property_read_u32_array(dev->of_node,
Minghuan Liand6463342015-10-16 15:19:17 +0800168 "fsl,pcie-scfg", index, 2)) {
169 pcie->scfg = NULL;
Bjorn Andersson4a301762017-07-15 23:39:45 -0700170 return -EINVAL;
Minghuan Liand6463342015-10-16 15:19:17 +0800171 }
172 pcie->index = index[1];
Bjorn Helgaas1d3f9ba2015-06-02 16:24:25 -0500173
Hou Zhiqiangfa92dba2017-08-28 18:52:57 +0800174 return ls_pcie_host_init(pp);
Minghuan Lian62d0ff832014-11-05 16:45:11 +0800175}
176
Minghuan Lianbd33b872015-10-16 15:19:20 +0800177static int ls_pcie_msi_host_init(struct pcie_port *pp,
178 struct msi_controller *chip)
179{
Kishon Vijay Abraham I442ec4c2017-02-15 18:48:14 +0530180 struct dw_pcie *pci = to_dw_pcie_from_pp(pp);
181 struct device *dev = pci->dev;
Bjorn Helgaasc11125e2016-10-06 13:38:05 -0500182 struct device_node *np = dev->of_node;
Minghuan Lianbd33b872015-10-16 15:19:20 +0800183 struct device_node *msi_node;
Minghuan Lianbd33b872015-10-16 15:19:20 +0800184
185 /*
186 * The MSI domain is set by the generic of_msi_configure(). This
187 * .msi_host_init() function keeps us from doing the default MSI
188 * domain setup in dw_pcie_host_init() and also enforces the
189 * requirement that "msi-parent" exists.
190 */
191 msi_node = of_parse_phandle(np, "msi-parent", 0);
192 if (!msi_node) {
Bjorn Helgaasc11125e2016-10-06 13:38:05 -0500193 dev_err(dev, "failed to find msi-parent\n");
Minghuan Lianbd33b872015-10-16 15:19:20 +0800194 return -EINVAL;
195 }
196
197 return 0;
198}
199
Jisheng Zhang4ab2e7c2017-06-05 16:53:46 +0800200static const struct dw_pcie_host_ops ls1021_pcie_host_ops = {
Minghuan Liand6463342015-10-16 15:19:17 +0800201 .host_init = ls1021_pcie_host_init,
Minghuan Lianbd33b872015-10-16 15:19:20 +0800202 .msi_host_init = ls_pcie_msi_host_init,
Minghuan Lian62d0ff832014-11-05 16:45:11 +0800203};
204
Jisheng Zhang4ab2e7c2017-06-05 16:53:46 +0800205static const struct dw_pcie_host_ops ls_pcie_host_ops = {
Minghuan Lian5192ec72015-10-16 15:19:19 +0800206 .host_init = ls_pcie_host_init,
Minghuan Lianbd33b872015-10-16 15:19:20 +0800207 .msi_host_init = ls_pcie_msi_host_init,
Minghuan Lian5192ec72015-10-16 15:19:19 +0800208};
209
Kishon Vijay Abraham I442ec4c2017-02-15 18:48:14 +0530210static const struct dw_pcie_ops dw_ls1021_pcie_ops = {
211 .link_up = ls1021_pcie_link_up,
212};
213
214static const struct dw_pcie_ops dw_ls_pcie_ops = {
215 .link_up = ls_pcie_link_up,
216};
217
Minghuan Liand6463342015-10-16 15:19:17 +0800218static struct ls_pcie_drvdata ls1021_drvdata = {
219 .ops = &ls1021_pcie_host_ops,
Kishon Vijay Abraham I442ec4c2017-02-15 18:48:14 +0530220 .dw_pcie_ops = &dw_ls1021_pcie_ops,
Minghuan Liand6463342015-10-16 15:19:17 +0800221};
222
Minghuan Lian5192ec72015-10-16 15:19:19 +0800223static struct ls_pcie_drvdata ls1043_drvdata = {
224 .lut_offset = 0x10000,
225 .ltssm_shift = 24,
Mingkai Hu1d770402016-10-25 20:36:56 +0800226 .lut_dbg = 0x7fc,
227 .ops = &ls_pcie_host_ops,
Kishon Vijay Abraham I442ec4c2017-02-15 18:48:14 +0530228 .dw_pcie_ops = &dw_ls_pcie_ops,
Mingkai Hu1d770402016-10-25 20:36:56 +0800229};
230
231static struct ls_pcie_drvdata ls1046_drvdata = {
232 .lut_offset = 0x80000,
233 .ltssm_shift = 24,
234 .lut_dbg = 0x407fc,
Minghuan Lian5192ec72015-10-16 15:19:19 +0800235 .ops = &ls_pcie_host_ops,
Kishon Vijay Abraham I442ec4c2017-02-15 18:48:14 +0530236 .dw_pcie_ops = &dw_ls_pcie_ops,
Minghuan Lian5192ec72015-10-16 15:19:19 +0800237};
238
239static struct ls_pcie_drvdata ls2080_drvdata = {
240 .lut_offset = 0x80000,
241 .ltssm_shift = 0,
Mingkai Hu1d770402016-10-25 20:36:56 +0800242 .lut_dbg = 0x7fc,
Minghuan Lian5192ec72015-10-16 15:19:19 +0800243 .ops = &ls_pcie_host_ops,
Kishon Vijay Abraham I442ec4c2017-02-15 18:48:14 +0530244 .dw_pcie_ops = &dw_ls_pcie_ops,
Minghuan Lian5192ec72015-10-16 15:19:19 +0800245};
246
Hou Zhiqiang8f893572017-08-04 14:41:33 +0800247static struct ls_pcie_drvdata ls2088_drvdata = {
248 .lut_offset = 0x80000,
249 .ltssm_shift = 0,
250 .lut_dbg = 0x407fc,
251 .ops = &ls_pcie_host_ops,
252 .dw_pcie_ops = &dw_ls_pcie_ops,
253};
254
Minghuan Liand6463342015-10-16 15:19:17 +0800255static const struct of_device_id ls_pcie_of_match[] = {
256 { .compatible = "fsl,ls1021a-pcie", .data = &ls1021_drvdata },
Minghuan Lian5192ec72015-10-16 15:19:19 +0800257 { .compatible = "fsl,ls1043a-pcie", .data = &ls1043_drvdata },
Mingkai Hu1d770402016-10-25 20:36:56 +0800258 { .compatible = "fsl,ls1046a-pcie", .data = &ls1046_drvdata },
Minghuan Lian5192ec72015-10-16 15:19:19 +0800259 { .compatible = "fsl,ls2080a-pcie", .data = &ls2080_drvdata },
Yang Shidbae40b2016-01-27 09:32:05 -0800260 { .compatible = "fsl,ls2085a-pcie", .data = &ls2080_drvdata },
Hou Zhiqiang8f893572017-08-04 14:41:33 +0800261 { .compatible = "fsl,ls2088a-pcie", .data = &ls2088_drvdata },
Hou Zhiqiang03fc6132017-08-04 14:41:34 +0800262 { .compatible = "fsl,ls1088a-pcie", .data = &ls2088_drvdata },
Minghuan Liand6463342015-10-16 15:19:17 +0800263 { },
264};
Minghuan Liand6463342015-10-16 15:19:17 +0800265
Bjorn Helgaas4726a822016-10-06 13:38:06 -0500266static int __init ls_add_pcie_port(struct ls_pcie *pcie)
Minghuan Lian62d0ff832014-11-05 16:45:11 +0800267{
Kishon Vijay Abraham I442ec4c2017-02-15 18:48:14 +0530268 struct dw_pcie *pci = pcie->pci;
269 struct pcie_port *pp = &pci->pp;
270 struct device *dev = pci->dev;
Minghuan Lian62d0ff832014-11-05 16:45:11 +0800271 int ret;
272
Kishon Vijay Abraham I442ec4c2017-02-15 18:48:14 +0530273 pp->ops = pcie->drvdata->ops;
274
Minghuan Lian62d0ff832014-11-05 16:45:11 +0800275 ret = dw_pcie_host_init(pp);
276 if (ret) {
Bjorn Helgaasc11125e2016-10-06 13:38:05 -0500277 dev_err(dev, "failed to initialize host\n");
Minghuan Lian62d0ff832014-11-05 16:45:11 +0800278 return ret;
279 }
280
281 return 0;
282}
283
284static int __init ls_pcie_probe(struct platform_device *pdev)
285{
Bjorn Helgaasc11125e2016-10-06 13:38:05 -0500286 struct device *dev = &pdev->dev;
Kishon Vijay Abraham I442ec4c2017-02-15 18:48:14 +0530287 struct dw_pcie *pci;
Minghuan Lian62d0ff832014-11-05 16:45:11 +0800288 struct ls_pcie *pcie;
289 struct resource *dbi_base;
Minghuan Lian62d0ff832014-11-05 16:45:11 +0800290 int ret;
291
Bjorn Helgaasc11125e2016-10-06 13:38:05 -0500292 pcie = devm_kzalloc(dev, sizeof(*pcie), GFP_KERNEL);
Minghuan Lian62d0ff832014-11-05 16:45:11 +0800293 if (!pcie)
294 return -ENOMEM;
295
Kishon Vijay Abraham I442ec4c2017-02-15 18:48:14 +0530296 pci = devm_kzalloc(dev, sizeof(*pci), GFP_KERNEL);
297 if (!pci)
298 return -ENOMEM;
299
Bjorn Helgaas6dc2c042017-01-31 16:36:11 -0600300 pcie->drvdata = of_device_get_match_data(dev);
Kishon Vijay Abraham I442ec4c2017-02-15 18:48:14 +0530301
302 pci->dev = dev;
303 pci->ops = pcie->drvdata->dw_pcie_ops;
Bjorn Helgaasfefe6732016-10-06 13:38:06 -0500304
Guenter Roeckc0464062017-02-25 02:08:12 -0800305 pcie->pci = pci;
306
Minghuan Lian62d0ff832014-11-05 16:45:11 +0800307 dbi_base = platform_get_resource_byname(pdev, IORESOURCE_MEM, "regs");
Lorenzo Pieralisi01bd4892017-04-19 17:49:08 +0100308 pci->dbi_base = devm_pci_remap_cfg_resource(dev, dbi_base);
Kishon Vijay Abraham I442ec4c2017-02-15 18:48:14 +0530309 if (IS_ERR(pci->dbi_base))
310 return PTR_ERR(pci->dbi_base);
Minghuan Lian62d0ff832014-11-05 16:45:11 +0800311
Kishon Vijay Abraham I442ec4c2017-02-15 18:48:14 +0530312 pcie->lut = pci->dbi_base + pcie->drvdata->lut_offset;
Minghuan Lian62d0ff832014-11-05 16:45:11 +0800313
Minghuan Lian7af4ce32015-10-16 15:19:16 +0800314 if (!ls_pcie_is_bridge(pcie))
315 return -ENODEV;
316
Kishon Vijay Abraham I9bcf0a62017-02-15 18:48:11 +0530317 platform_set_drvdata(pdev, pcie);
318
Bjorn Helgaas4726a822016-10-06 13:38:06 -0500319 ret = ls_add_pcie_port(pcie);
Minghuan Lian62d0ff832014-11-05 16:45:11 +0800320 if (ret < 0)
321 return ret;
322
Minghuan Lian62d0ff832014-11-05 16:45:11 +0800323 return 0;
324}
325
Minghuan Lian62d0ff832014-11-05 16:45:11 +0800326static struct platform_driver ls_pcie_driver = {
327 .driver = {
328 .name = "layerscape-pcie",
Minghuan Lian62d0ff832014-11-05 16:45:11 +0800329 .of_match_table = ls_pcie_of_match,
Brian Norrisa5f40e82017-04-20 15:36:25 -0500330 .suppress_bind_attrs = true,
Minghuan Lian62d0ff832014-11-05 16:45:11 +0800331 },
332};
Paul Gortmaker154fb602016-07-02 19:13:27 -0400333builtin_platform_driver_probe(ls_pcie_driver, ls_pcie_probe);