blob: 2311b31bdcac91f1b559b2627ac24471890d69c2 [file] [log] [blame]
David Ertmane78b80b2014-02-04 01:56:06 +00001/* Intel PRO/1000 Linux driver
Yanir Lubetkin529498c2015-06-02 17:05:50 +03002 * Copyright(c) 1999 - 2015 Intel Corporation.
David Ertmane78b80b2014-02-04 01:56:06 +00003 *
4 * This program is free software; you can redistribute it and/or modify it
5 * under the terms and conditions of the GNU General Public License,
6 * version 2, as published by the Free Software Foundation.
7 *
8 * This program is distributed in the hope it will be useful, but WITHOUT
9 * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
10 * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
11 * more details.
12 *
13 * The full GNU General Public License is included in this distribution in
14 * the file called "COPYING".
15 *
16 * Contact Information:
17 * Linux NICS <linux.nics@intel.com>
18 * e1000-devel Mailing List <e1000-devel@lists.sourceforge.net>
19 * Intel Corporation, 5200 N.E. Elam Young Parkway, Hillsboro, OR 97124-6497
20 */
Auke Kokbc7f75f2007-09-17 12:30:59 -070021
22/* Linux PRO/1000 Ethernet Driver main header file */
23
24#ifndef _E1000_H_
25#define _E1000_H_
26
Jeff Kirsher86d70e52011-03-25 16:01:01 +000027#include <linux/bitops.h>
Auke Kokbc7f75f2007-09-17 12:30:59 -070028#include <linux/types.h>
29#include <linux/timer.h>
30#include <linux/workqueue.h>
31#include <linux/io.h>
32#include <linux/netdevice.h>
Bruce Alland8014db2009-11-20 23:24:48 +000033#include <linux/pci.h>
Bruce Allan6f461f62010-04-27 03:33:04 +000034#include <linux/pci-aspm.h>
Bruce Allanfe46f582011-01-06 14:29:51 +000035#include <linux/crc32.h>
Jeff Kirsher86d70e52011-03-25 16:01:01 +000036#include <linux/if_vlan.h>
Richard Cochran74d23cc2014-12-21 19:46:56 +010037#include <linux/timecounter.h>
Bruce Allanb67e1912012-12-27 08:32:33 +000038#include <linux/net_tstamp.h>
Bruce Alland89777b2013-01-19 01:09:58 +000039#include <linux/ptp_clock_kernel.h>
40#include <linux/ptp_classify.h>
Bruce Allanc2ade1a2013-01-16 08:54:35 +000041#include <linux/mii.h>
Bruce Alland495bcb2013-03-20 07:23:11 +000042#include <linux/mdio.h>
David Ahern56840442015-05-12 09:36:59 -060043#include <linux/pm_qos.h>
Auke Kokbc7f75f2007-09-17 12:30:59 -070044#include "hw.h"
45
46struct e1000_info;
47
Jeff Kirsher44defeb2008-08-04 17:20:41 -070048#define e_dbg(format, arg...) \
Bruce Allan8544b9f2010-03-24 12:55:30 +000049 netdev_dbg(hw->adapter->netdev, format, ## arg)
Jeff Kirsher44defeb2008-08-04 17:20:41 -070050#define e_err(format, arg...) \
Bruce Allan8544b9f2010-03-24 12:55:30 +000051 netdev_err(adapter->netdev, format, ## arg)
Jeff Kirsher44defeb2008-08-04 17:20:41 -070052#define e_info(format, arg...) \
Bruce Allan8544b9f2010-03-24 12:55:30 +000053 netdev_info(adapter->netdev, format, ## arg)
Jeff Kirsher44defeb2008-08-04 17:20:41 -070054#define e_warn(format, arg...) \
Bruce Allan8544b9f2010-03-24 12:55:30 +000055 netdev_warn(adapter->netdev, format, ## arg)
Jeff Kirsher44defeb2008-08-04 17:20:41 -070056#define e_notice(format, arg...) \
Bruce Allan8544b9f2010-03-24 12:55:30 +000057 netdev_notice(adapter->netdev, format, ## arg)
Auke Kokbc7f75f2007-09-17 12:30:59 -070058
Martin Olsson98a17082009-04-22 18:21:29 +020059/* Interrupt modes, as used by the IntMode parameter */
Bruce Allan4662e822008-08-26 18:37:06 -070060#define E1000E_INT_MODE_LEGACY 0
61#define E1000E_INT_MODE_MSI 1
62#define E1000E_INT_MODE_MSIX 2
63
Bruce Allanad680762008-03-28 09:15:03 -070064/* Tx/Rx descriptor defines */
Auke Kokbc7f75f2007-09-17 12:30:59 -070065#define E1000_DEFAULT_TXD 256
66#define E1000_MAX_TXD 4096
Auke Kok7b1be192008-04-23 11:09:19 -070067#define E1000_MIN_TXD 64
Auke Kokbc7f75f2007-09-17 12:30:59 -070068
69#define E1000_DEFAULT_RXD 256
70#define E1000_MAX_RXD 4096
Auke Kok7b1be192008-04-23 11:09:19 -070071#define E1000_MIN_RXD 64
Auke Kokbc7f75f2007-09-17 12:30:59 -070072
Auke Kokde5b3072008-04-23 11:09:08 -070073#define E1000_MIN_ITR_USECS 10 /* 100000 irq/sec */
74#define E1000_MAX_ITR_USECS 10000 /* 100 irq/sec */
75
Auke Kokbc7f75f2007-09-17 12:30:59 -070076#define E1000_FC_PAUSE_TIME 0x0680 /* 858 usec */
77
78/* How many Tx Descriptors do we need to call netif_wake_queue ? */
79/* How many Rx Buffers do we bundle into one write to the hardware ? */
80#define E1000_RX_BUFFER_WRITE 16 /* Must be power of 2 */
81
82#define AUTO_ALL_MODES 0
83#define E1000_EEPROM_APME 0x0400
84
85#define E1000_MNG_VLAN_NONE (-1)
86
Bruce Allan2adc55c2009-06-02 11:28:58 +000087#define DEFAULT_JUMBO 9234
88
Rafael J. Wysocki23606cf2010-03-14 14:35:17 +000089/* Time to wait before putting the device into D3 if there's no link (in ms). */
90#define LINK_TIMEOUT 100
91
Bruce Allane921eb12012-11-28 09:28:37 +000092/* Count for polling __E1000_RESET condition every 10-20msec.
Bruce Allanbb9e44d2012-03-21 00:39:12 +000093 * Experimentation has shown the reset can take approximately 210msec.
94 */
95#define E1000_CHECK_RESET_COUNT 25
96
Yanir Lubetkinff917422015-06-02 17:05:38 +030097#define PCICFG_DESC_RING_STATUS 0xe4
98#define FLUSH_DESC_REQUIRED 0x100
Jesse Brandeburg3a3b7582010-09-29 21:38:49 +000099
Bruce Allane921eb12012-11-28 09:28:37 +0000100/* in the case of WTHRESH, it appears at least the 82571/2 hardware
Jesse Brandeburg3a3b7582010-09-29 21:38:49 +0000101 * writes back 4 descriptors when WTHRESH=5, and 3 descriptors when
Hiroaki SHIMODA8edc0e62012-10-10 15:34:20 +0000102 * WTHRESH=4, so a setting of 5 gives the most efficient bus
103 * utilization but to avoid possible Tx stalls, set it to 1
Jesse Brandeburg3a3b7582010-09-29 21:38:49 +0000104 */
105#define E1000_TXDCTL_DMA_BURST_ENABLE \
106 (E1000_TXDCTL_GRAN | /* set descriptor granularity */ \
107 E1000_TXDCTL_COUNT_DESC | \
Jacob Keller18dd2392016-04-13 16:08:32 -0700108 (1u << 16) | /* wthresh must be +1 more than desired */\
109 (1u << 8) | /* hthresh */ \
110 0x1f) /* pthresh */
Jesse Brandeburg3a3b7582010-09-29 21:38:49 +0000111
112#define E1000_RXDCTL_DMA_BURST_ENABLE \
113 (0x01000000 | /* set descriptor granularity */ \
Jacob Keller18dd2392016-04-13 16:08:32 -0700114 (4u << 16) | /* set writeback threshold */ \
115 (4u << 8) | /* set prefetch threshold */ \
Jesse Brandeburg3a3b7582010-09-29 21:38:49 +0000116 0x20) /* set hthresh */
117
Jacob Keller18dd2392016-04-13 16:08:32 -0700118#define E1000_TIDV_FPD BIT(31)
119#define E1000_RDTR_FPD BIT(31)
Jesse Brandeburg3a3b7582010-09-29 21:38:49 +0000120
Auke Kokbc7f75f2007-09-17 12:30:59 -0700121enum e1000_boards {
122 board_82571,
123 board_82572,
124 board_82573,
Bruce Allan4662e822008-08-26 18:37:06 -0700125 board_82574,
Alexander Duyck8c81c9c2009-03-19 01:12:27 +0000126 board_82583,
Auke Kokbc7f75f2007-09-17 12:30:59 -0700127 board_80003es2lan,
128 board_ich8lan,
129 board_ich9lan,
Bruce Allanf4187b52008-08-26 18:36:50 -0700130 board_ich10lan,
Bruce Allana4f58f52009-06-02 11:29:18 +0000131 board_pchlan,
Bruce Alland3738bb2010-06-16 13:27:28 +0000132 board_pch2lan,
Bruce Allan2fbe4522012-04-19 03:21:47 +0000133 board_pch_lpt,
Sasha Neftin3a3173b2017-04-06 10:26:32 +0300134 board_pch_spt,
135 board_pch_cnp
Auke Kokbc7f75f2007-09-17 12:30:59 -0700136};
137
Auke Kokbc7f75f2007-09-17 12:30:59 -0700138struct e1000_ps_page {
139 struct page *page;
140 u64 dma; /* must be u64 - written to hw */
141};
142
Bruce Allane921eb12012-11-28 09:28:37 +0000143/* wrappers around a pointer to a socket buffer,
Auke Kokbc7f75f2007-09-17 12:30:59 -0700144 * so a DMA handle can be stored along with the buffer
145 */
146struct e1000_buffer {
147 dma_addr_t dma;
148 struct sk_buff *skb;
149 union {
Bruce Allanad680762008-03-28 09:15:03 -0700150 /* Tx */
Auke Kokbc7f75f2007-09-17 12:30:59 -0700151 struct {
152 unsigned long time_stamp;
153 u16 length;
154 u16 next_to_watch;
Tom Herbert9ed318d2010-05-05 14:02:27 +0000155 unsigned int segs;
156 unsigned int bytecount;
Alexander Duyck03b13202009-12-02 16:45:31 +0000157 u16 mapped_as_page;
Auke Kokbc7f75f2007-09-17 12:30:59 -0700158 };
Bruce Allanad680762008-03-28 09:15:03 -0700159 /* Rx */
Alexander Duyck03b13202009-12-02 16:45:31 +0000160 struct {
161 /* arrays of page information for packet split */
162 struct e1000_ps_page *ps_pages;
163 struct page *page;
164 };
Auke Kokbc7f75f2007-09-17 12:30:59 -0700165 };
Auke Kokbc7f75f2007-09-17 12:30:59 -0700166};
167
168struct e1000_ring {
Bruce Allan55aa6982011-12-16 00:45:45 +0000169 struct e1000_adapter *adapter; /* back pointer to adapter */
Auke Kokbc7f75f2007-09-17 12:30:59 -0700170 void *desc; /* pointer to ring memory */
171 dma_addr_t dma; /* phys address of ring */
172 unsigned int size; /* length of ring in bytes */
173 unsigned int count; /* number of desc. in ring */
174
175 u16 next_to_use;
176 u16 next_to_clean;
177
Bruce Allanc5083cf2011-12-16 00:45:40 +0000178 void __iomem *head;
179 void __iomem *tail;
Auke Kokbc7f75f2007-09-17 12:30:59 -0700180
181 /* array of buffer information structs */
182 struct e1000_buffer *buffer_info;
183
Bruce Allan4662e822008-08-26 18:37:06 -0700184 char name[IFNAMSIZ + 5];
185 u32 ims_val;
186 u32 itr_val;
Bruce Allanc5083cf2011-12-16 00:45:40 +0000187 void __iomem *itr_register;
Bruce Allan4662e822008-08-26 18:37:06 -0700188 int set_itr;
189
Auke Kokbc7f75f2007-09-17 12:30:59 -0700190 struct sk_buff *rx_skb_top;
Auke Kokbc7f75f2007-09-17 12:30:59 -0700191};
192
Bruce Allan7c257692008-04-23 11:09:00 -0700193/* PHY register snapshot values */
194struct e1000_phy_regs {
195 u16 bmcr; /* basic mode control register */
196 u16 bmsr; /* basic mode status register */
197 u16 advertise; /* auto-negotiation advertisement */
198 u16 lpa; /* link partner ability register */
199 u16 expansion; /* auto-negotiation expansion reg */
200 u16 ctrl1000; /* 1000BASE-T control register */
201 u16 stat1000; /* 1000BASE-T status register */
202 u16 estatus; /* extended status register */
203};
204
Auke Kokbc7f75f2007-09-17 12:30:59 -0700205/* board specific private data structure */
206struct e1000_adapter {
207 struct timer_list watchdog_timer;
208 struct timer_list phy_info_timer;
209 struct timer_list blink_timer;
210
211 struct work_struct reset_task;
212 struct work_struct watchdog_task;
213
214 const struct e1000_info *ei;
215
Jeff Kirsher86d70e52011-03-25 16:01:01 +0000216 unsigned long active_vlans[BITS_TO_LONGS(VLAN_N_VID)];
Auke Kokbc7f75f2007-09-17 12:30:59 -0700217 u32 bd_number;
218 u32 rx_buffer_len;
219 u16 mng_vlan_id;
220 u16 link_speed;
221 u16 link_duplex;
Bruce Allan84527592008-11-21 17:00:22 -0800222 u16 eeprom_vers;
Auke Kokbc7f75f2007-09-17 12:30:59 -0700223
Auke Kokbc7f75f2007-09-17 12:30:59 -0700224 /* track device up/down/testing state */
225 unsigned long state;
226
227 /* Interrupt Throttle Rate */
228 u32 itr;
229 u32 itr_setting;
230 u16 tx_itr;
231 u16 rx_itr;
232
Bruce Allan33550ce2013-02-20 04:06:16 +0000233 /* Tx - one ring per active queue */
234 struct e1000_ring *tx_ring ____cacheline_aligned_in_smp;
Bruce Alland821a4c2012-08-24 20:38:11 +0000235 u32 tx_fifo_limit;
Auke Kokbc7f75f2007-09-17 12:30:59 -0700236
237 struct napi_struct napi;
238
Bruce Allan94fb8482013-01-23 09:00:03 +0000239 unsigned int uncorr_errors; /* uncorrectable ECC errors */
240 unsigned int corr_errors; /* correctable ECC errors */
Auke Kokbc7f75f2007-09-17 12:30:59 -0700241 unsigned int restart_queue;
242 u32 txd_cmd;
243
244 bool detect_tx_hung;
Jeff Kirsher09357b02011-11-18 14:25:00 +0000245 bool tx_hang_recheck;
Auke Kokbc7f75f2007-09-17 12:30:59 -0700246 u8 tx_timeout_factor;
247
248 u32 tx_int_delay;
249 u32 tx_abs_int_delay;
250
251 unsigned int total_tx_bytes;
252 unsigned int total_tx_packets;
253 unsigned int total_rx_bytes;
254 unsigned int total_rx_packets;
255
Bruce Allanad680762008-03-28 09:15:03 -0700256 /* Tx stats */
Auke Kokbc7f75f2007-09-17 12:30:59 -0700257 u64 tpt_old;
258 u64 colc_old;
Bruce Allan7c257692008-04-23 11:09:00 -0700259 u32 gotc;
260 u64 gotc_old;
Auke Kokbc7f75f2007-09-17 12:30:59 -0700261 u32 tx_timeout_count;
262 u32 tx_fifo_head;
263 u32 tx_head_addr;
264 u32 tx_fifo_size;
265 u32 tx_dma_failed;
Jakub Kicinski59c871c2014-03-15 14:55:00 +0000266 u32 tx_hwtstamp_timeouts;
Jacob Kellercff57142017-05-03 10:28:57 -0700267 u32 tx_hwtstamp_skipped;
Auke Kokbc7f75f2007-09-17 12:30:59 -0700268
Bruce Allane921eb12012-11-28 09:28:37 +0000269 /* Rx */
David Ertmanb56083e2014-04-07 23:11:09 +0000270 bool (*clean_rx)(struct e1000_ring *ring, int *work_done,
271 int work_to_do) ____cacheline_aligned_in_smp;
272 void (*alloc_rx_buf)(struct e1000_ring *ring, int cleaned_count,
273 gfp_t gfp);
Auke Kokbc7f75f2007-09-17 12:30:59 -0700274 struct e1000_ring *rx_ring;
275
276 u32 rx_int_delay;
277 u32 rx_abs_int_delay;
278
Bruce Allanad680762008-03-28 09:15:03 -0700279 /* Rx stats */
Auke Kokbc7f75f2007-09-17 12:30:59 -0700280 u64 hw_csum_err;
281 u64 hw_csum_good;
282 u64 rx_hdr_split;
Bruce Allan7c257692008-04-23 11:09:00 -0700283 u32 gorc;
284 u64 gorc_old;
Auke Kokbc7f75f2007-09-17 12:30:59 -0700285 u32 alloc_rx_buff_failed;
286 u32 rx_dma_failed;
Bruce Allanb67e1912012-12-27 08:32:33 +0000287 u32 rx_hwtstamp_cleared;
Auke Kokbc7f75f2007-09-17 12:30:59 -0700288
289 unsigned int rx_ps_pages;
290 u16 rx_ps_bsize0;
Jeff Kirsher318a94d2008-03-28 09:15:16 -0700291 u32 max_frame_size;
292 u32 min_frame_size;
Auke Kokbc7f75f2007-09-17 12:30:59 -0700293
294 /* OS defined structs */
295 struct net_device *netdev;
296 struct pci_dev *pdev;
Auke Kokbc7f75f2007-09-17 12:30:59 -0700297
298 /* structs defined in e1000_hw.h */
299 struct e1000_hw hw;
300
Bruce Allan9d570882013-01-04 10:06:03 +0000301 spinlock_t stats64_lock; /* protects statistics counters */
Auke Kokbc7f75f2007-09-17 12:30:59 -0700302 struct e1000_hw_stats stats;
303 struct e1000_phy_info phy_info;
304 struct e1000_phy_stats phy_stats;
305
Bruce Allan7c257692008-04-23 11:09:00 -0700306 /* Snapshot of PHY registers */
307 struct e1000_phy_regs phy_regs;
308
Auke Kokbc7f75f2007-09-17 12:30:59 -0700309 struct e1000_ring test_tx_ring;
310 struct e1000_ring test_rx_ring;
311 u32 test_icr;
312
313 u32 msg_enable;
Jeff Kirsher8e86acd2010-08-02 14:27:23 +0000314 unsigned int num_vectors;
Bruce Allan4662e822008-08-26 18:37:06 -0700315 struct msix_entry *msix_entries;
316 int int_mode;
317 u32 eiac_mask;
Auke Kokbc7f75f2007-09-17 12:30:59 -0700318
319 u32 eeprom_wol;
320 u32 wol;
321 u32 pba;
Bruce Allan2adc55c2009-06-02 11:28:58 +0000322 u32 max_hw_frame_size;
Auke Kokbc7f75f2007-09-17 12:30:59 -0700323
Jeff Kirsher318a94d2008-03-28 09:15:16 -0700324 bool fc_autoneg;
Auke Kokbc7f75f2007-09-17 12:30:59 -0700325
Auke Kokbc7f75f2007-09-17 12:30:59 -0700326 unsigned int flags;
Jeff Kirshereb7c3ad2008-11-14 06:45:23 +0000327 unsigned int flags2;
Jesse Brandeburga8f88ff2008-10-02 16:33:25 -0700328 struct work_struct downshift_task;
329 struct work_struct update_phy_task;
Bruce Allan41cec6f2009-11-20 23:28:56 +0000330 struct work_struct print_hang_task;
Rafael J. Wysocki23606cf2010-03-14 14:35:17 +0000331
Carolyn Wybornyff10e132010-10-28 00:59:53 +0000332 int phy_hang_count;
Bruce Allan55aa6982011-12-16 00:45:45 +0000333
334 u16 tx_ring_count;
335 u16 rx_ring_count;
Bruce Allanb67e1912012-12-27 08:32:33 +0000336
337 struct hwtstamp_config hwtstamp_config;
338 struct delayed_work systim_overflow_work;
339 struct sk_buff *tx_hwtstamp_skb;
Jakub Kicinski59c871c2014-03-15 14:55:00 +0000340 unsigned long tx_hwtstamp_start;
Bruce Allanb67e1912012-12-27 08:32:33 +0000341 struct work_struct tx_hwtstamp_work;
342 spinlock_t systim_lock; /* protects SYSTIML/H regsters */
343 struct cyclecounter cc;
344 struct timecounter tc;
Bruce Alland89777b2013-01-19 01:09:58 +0000345 struct ptp_clock *ptp_clock;
346 struct ptp_clock_info ptp_clock_info;
Thomas Grafe2c65442015-04-10 15:52:37 +0200347 struct pm_qos_request pm_qos_req;
Jacob Kelleraa524b62016-04-20 11:36:42 -0700348 s32 ptp_delta;
Bruce Alland495bcb2013-03-20 07:23:11 +0000349
350 u16 eee_advert;
Auke Kokbc7f75f2007-09-17 12:30:59 -0700351};
352
353struct e1000_info {
354 enum e1000_mac_type mac;
355 unsigned int flags;
Bruce Allan6f461f62010-04-27 03:33:04 +0000356 unsigned int flags2;
Auke Kokbc7f75f2007-09-17 12:30:59 -0700357 u32 pba;
Bruce Allan2adc55c2009-06-02 11:28:58 +0000358 u32 max_hw_frame_size;
Jeff Kirsher69e3fd82008-04-02 13:48:18 -0700359 s32 (*get_variants)(struct e1000_adapter *);
Jeff Kirsher8ce9d6c2011-09-24 13:23:52 +0000360 const struct e1000_mac_operations *mac_ops;
361 const struct e1000_phy_operations *phy_ops;
362 const struct e1000_nvm_operations *nvm_ops;
Auke Kokbc7f75f2007-09-17 12:30:59 -0700363};
364
Bruce Alland89777b2013-01-19 01:09:58 +0000365s32 e1000e_get_base_timinca(struct e1000_adapter *adapter, u32 *timinca);
366
Bruce Allanb67e1912012-12-27 08:32:33 +0000367/* The system time is maintained by a 64-bit counter comprised of the 32-bit
368 * SYSTIMH and SYSTIML registers. How the counter increments (and therefore
369 * its resolution) is based on the contents of the TIMINCA register - it
370 * increments every incperiod (bits 31:24) clock ticks by incvalue (bits 23:0).
371 * For the best accuracy, the incperiod should be as small as possible. The
372 * incvalue is scaled by a factor as large as possible (while still fitting
373 * in bits 23:0) so that relatively small clock corrections can be made.
374 *
375 * As a result, a shift of INCVALUE_SHIFT_n is used to fit a value of
376 * INCVALUE_n into the TIMINCA register allowing 32+8+(24-INCVALUE_SHIFT_n)
377 * bits to count nanoseconds leaving the rest for fractional nonseconds.
378 */
Sasha Neftin68fe1d52017-04-06 10:27:03 +0300379#define INCVALUE_96MHZ 125
380#define INCVALUE_SHIFT_96MHZ 17
381#define INCPERIOD_SHIFT_96MHZ 2
382#define INCPERIOD_96MHZ (12 >> INCPERIOD_SHIFT_96MHZ)
Bruce Allanb67e1912012-12-27 08:32:33 +0000383
Sasha Neftin68fe1d52017-04-06 10:27:03 +0300384#define INCVALUE_25MHZ 40
385#define INCVALUE_SHIFT_25MHZ 18
386#define INCPERIOD_25MHZ 1
Bruce Allanb67e1912012-12-27 08:32:33 +0000387
Sasha Neftin68fe1d52017-04-06 10:27:03 +0300388#define INCVALUE_24MHZ 125
389#define INCVALUE_SHIFT_24MHZ 14
390#define INCPERIOD_24MHZ 3
391
392#define INCVALUE_38400KHZ 26
393#define INCVALUE_SHIFT_38400KHZ 19
394#define INCPERIOD_38400KHZ 1
Yanir Lubetkin83129b32015-06-02 17:05:45 +0300395
Bruce Allanb67e1912012-12-27 08:32:33 +0000396/* Another drawback of scaling the incvalue by a large factor is the
397 * 64-bit SYSTIM register overflows more quickly. This is dealt with
398 * by simply reading the clock before it overflows.
399 *
400 * Clock ns bits Overflows after
401 * ~~~~~~ ~~~~~~~ ~~~~~~~~~~~~~~~
402 * 96MHz 47-bit 2^(47-INCPERIOD_SHIFT_96MHz) / 10^9 / 3600 = 9.77 hrs
403 * 25MHz 46-bit 2^46 / 10^9 / 3600 = 19.55 hours
404 */
405#define E1000_SYSTIM_OVERFLOW_PERIOD (HZ * 60 * 60 * 4)
Todd Fujinaka5e7ff972014-05-03 06:41:37 +0000406#define E1000_MAX_82574_SYSTIM_REREADS 50
407#define E1000_82574_SYSTIM_EPSILON (1ULL << 35ULL)
Bruce Allanb67e1912012-12-27 08:32:33 +0000408
Auke Kokbc7f75f2007-09-17 12:30:59 -0700409/* hardware capability, feature, and workaround flags */
Jacob Keller18dd2392016-04-13 16:08:32 -0700410#define FLAG_HAS_AMT BIT(0)
411#define FLAG_HAS_FLASH BIT(1)
412#define FLAG_HAS_HW_VLAN_FILTER BIT(2)
413#define FLAG_HAS_WOL BIT(3)
414/* reserved BIT(4) */
415#define FLAG_HAS_CTRLEXT_ON_LOAD BIT(5)
416#define FLAG_HAS_SWSM_ON_LOAD BIT(6)
417#define FLAG_HAS_JUMBO_FRAMES BIT(7)
418#define FLAG_READ_ONLY_NVM BIT(8)
419#define FLAG_IS_ICH BIT(9)
420#define FLAG_HAS_MSIX BIT(10)
421#define FLAG_HAS_SMART_POWER_DOWN BIT(11)
422#define FLAG_IS_QUAD_PORT_A BIT(12)
423#define FLAG_IS_QUAD_PORT BIT(13)
424#define FLAG_HAS_HW_TIMESTAMP BIT(14)
425#define FLAG_APME_IN_WUC BIT(15)
426#define FLAG_APME_IN_CTRL3 BIT(16)
427#define FLAG_APME_CHECK_PORT_B BIT(17)
428#define FLAG_DISABLE_FC_PAUSE_TIME BIT(18)
429#define FLAG_NO_WAKE_UCAST BIT(19)
430#define FLAG_MNG_PT_ENABLED BIT(20)
431#define FLAG_RESET_OVERWRITES_LAA BIT(21)
432#define FLAG_TARC_SPEED_MODE_BIT BIT(22)
433#define FLAG_TARC_SET_BIT_ZERO BIT(23)
434#define FLAG_RX_NEEDS_RESTART BIT(24)
435#define FLAG_LSC_GIG_SPEED_DROP BIT(25)
436#define FLAG_SMART_POWER_DOWN BIT(26)
437#define FLAG_MSI_ENABLED BIT(27)
438/* reserved BIT(28) */
439#define FLAG_TSO_FORCE BIT(29)
440#define FLAG_RESTART_NOW BIT(30)
441#define FLAG_MSI_TEST_FAILED BIT(31)
Auke Kokbc7f75f2007-09-17 12:30:59 -0700442
Jacob Keller18dd2392016-04-13 16:08:32 -0700443#define FLAG2_CRC_STRIPPING BIT(0)
444#define FLAG2_HAS_PHY_WAKEUP BIT(1)
445#define FLAG2_IS_DISCARDING BIT(2)
446#define FLAG2_DISABLE_ASPM_L1 BIT(3)
447#define FLAG2_HAS_PHY_STATS BIT(4)
448#define FLAG2_HAS_EEE BIT(5)
449#define FLAG2_DMA_BURST BIT(6)
450#define FLAG2_DISABLE_ASPM_L0S BIT(7)
451#define FLAG2_DISABLE_AIM BIT(8)
452#define FLAG2_CHECK_PHY_HANG BIT(9)
453#define FLAG2_NO_DISABLE_RX BIT(10)
454#define FLAG2_PCIM2PCI_ARBITER_WA BIT(11)
455#define FLAG2_DFLT_CRC_STRIPPING BIT(12)
456#define FLAG2_CHECK_RX_HWTSTAMP BIT(13)
Jarod Wilson0be5b962016-07-26 14:25:34 -0400457#define FLAG2_CHECK_SYSTIM_OVERFLOW BIT(14)
Jeff Kirshereb7c3ad2008-11-14 06:45:23 +0000458
Auke Kokbc7f75f2007-09-17 12:30:59 -0700459#define E1000_RX_DESC_PS(R, i) \
460 (&(((union e1000_rx_desc_packet_split *)((R).desc))[i]))
Bruce Allan5f450212011-07-22 06:21:46 +0000461#define E1000_RX_DESC_EXT(R, i) \
462 (&(((union e1000_rx_desc_extended *)((R).desc))[i]))
Auke Kokbc7f75f2007-09-17 12:30:59 -0700463#define E1000_GET_DESC(R, i, type) (&(((struct type *)((R).desc))[i]))
Auke Kokbc7f75f2007-09-17 12:30:59 -0700464#define E1000_TX_DESC(R, i) E1000_GET_DESC(R, i, e1000_tx_desc)
465#define E1000_CONTEXT_DESC(R, i) E1000_GET_DESC(R, i, e1000_context_desc)
466
467enum e1000_state_t {
468 __E1000_TESTING,
469 __E1000_RESETTING,
Bruce Allana90b4122011-10-07 03:50:38 +0000470 __E1000_ACCESS_SHARED_RESOURCE,
Auke Kokbc7f75f2007-09-17 12:30:59 -0700471 __E1000_DOWN
472};
473
474enum latency_range {
475 lowest_latency = 0,
476 low_latency = 1,
477 bulk_latency = 2,
478 latency_invalid = 255
479};
480
481extern char e1000e_driver_name[];
482extern const char e1000e_driver_version[];
483
Joe Perches5ccc9212013-09-23 11:37:59 -0700484void e1000e_check_options(struct e1000_adapter *adapter);
485void e1000e_set_ethtool_ops(struct net_device *netdev);
Auke Kokbc7f75f2007-09-17 12:30:59 -0700486
Stefan Assmannd5ea45d2016-02-03 09:20:52 +0100487int e1000e_open(struct net_device *netdev);
488int e1000e_close(struct net_device *netdev);
Alexander Duyck386164d2015-10-27 16:59:31 -0700489void e1000e_up(struct e1000_adapter *adapter);
David Ertman28002092014-02-14 07:16:41 +0000490void e1000e_down(struct e1000_adapter *adapter, bool reset);
Joe Perches5ccc9212013-09-23 11:37:59 -0700491void e1000e_reinit_locked(struct e1000_adapter *adapter);
492void e1000e_reset(struct e1000_adapter *adapter);
493void e1000e_power_up_phy(struct e1000_adapter *adapter);
494int e1000e_setup_rx_resources(struct e1000_ring *ring);
495int e1000e_setup_tx_resources(struct e1000_ring *ring);
496void e1000e_free_rx_resources(struct e1000_ring *ring);
497void e1000e_free_tx_resources(struct e1000_ring *ring);
stephen hemmingerbc1f4472017-01-06 19:12:52 -0800498void e1000e_get_stats64(struct net_device *netdev,
499 struct rtnl_link_stats64 *stats);
Joe Perches5ccc9212013-09-23 11:37:59 -0700500void e1000e_set_interrupt_capability(struct e1000_adapter *adapter);
501void e1000e_reset_interrupt_capability(struct e1000_adapter *adapter);
502void e1000e_get_hw_control(struct e1000_adapter *adapter);
503void e1000e_release_hw_control(struct e1000_adapter *adapter);
504void e1000e_write_itr(struct e1000_adapter *adapter, u32 itr);
Auke Kokbc7f75f2007-09-17 12:30:59 -0700505
506extern unsigned int copybreak;
507
Jeff Kirsher8ce9d6c2011-09-24 13:23:52 +0000508extern const struct e1000_info e1000_82571_info;
509extern const struct e1000_info e1000_82572_info;
510extern const struct e1000_info e1000_82573_info;
511extern const struct e1000_info e1000_82574_info;
512extern const struct e1000_info e1000_82583_info;
513extern const struct e1000_info e1000_ich8_info;
514extern const struct e1000_info e1000_ich9_info;
515extern const struct e1000_info e1000_ich10_info;
516extern const struct e1000_info e1000_pch_info;
517extern const struct e1000_info e1000_pch2_info;
Bruce Allan2fbe4522012-04-19 03:21:47 +0000518extern const struct e1000_info e1000_pch_lpt_info;
David Ertman79849eb2015-02-10 09:10:43 +0000519extern const struct e1000_info e1000_pch_spt_info;
Sasha Neftin3a3173b2017-04-06 10:26:32 +0300520extern const struct e1000_info e1000_pch_cnp_info;
Jeff Kirsher8ce9d6c2011-09-24 13:23:52 +0000521extern const struct e1000_info e1000_es2_info;
Auke Kokbc7f75f2007-09-17 12:30:59 -0700522
Joe Perches5ccc9212013-09-23 11:37:59 -0700523void e1000e_ptp_init(struct e1000_adapter *adapter);
524void e1000e_ptp_remove(struct e1000_adapter *adapter);
Bruce Allan0be84012009-12-02 17:03:18 +0000525
Auke Kokbc7f75f2007-09-17 12:30:59 -0700526static inline s32 e1000_phy_hw_reset(struct e1000_hw *hw)
527{
Bruce Allan94d81862009-11-20 23:25:26 +0000528 return hw->phy.ops.reset(hw);
Auke Kokbc7f75f2007-09-17 12:30:59 -0700529}
530
Auke Kokbc7f75f2007-09-17 12:30:59 -0700531static inline s32 e1e_rphy(struct e1000_hw *hw, u32 offset, u16 *data)
532{
Bruce Allan94d81862009-11-20 23:25:26 +0000533 return hw->phy.ops.read_reg(hw, offset, data);
Auke Kokbc7f75f2007-09-17 12:30:59 -0700534}
535
Bruce Allanf1430d62012-04-14 04:21:52 +0000536static inline s32 e1e_rphy_locked(struct e1000_hw *hw, u32 offset, u16 *data)
537{
538 return hw->phy.ops.read_reg_locked(hw, offset, data);
539}
540
Auke Kokbc7f75f2007-09-17 12:30:59 -0700541static inline s32 e1e_wphy(struct e1000_hw *hw, u32 offset, u16 data)
542{
Bruce Allan94d81862009-11-20 23:25:26 +0000543 return hw->phy.ops.write_reg(hw, offset, data);
Auke Kokbc7f75f2007-09-17 12:30:59 -0700544}
545
Bruce Allanf1430d62012-04-14 04:21:52 +0000546static inline s32 e1e_wphy_locked(struct e1000_hw *hw, u32 offset, u16 data)
547{
548 return hw->phy.ops.write_reg_locked(hw, offset, data);
549}
550
Joe Perches5ccc9212013-09-23 11:37:59 -0700551void e1000e_reload_nvm_generic(struct e1000_hw *hw);
Bruce Allan608f8a02010-01-13 02:04:58 +0000552
553static inline s32 e1000e_read_mac_addr(struct e1000_hw *hw)
554{
555 if (hw->mac.ops.read_mac_addr)
556 return hw->mac.ops.read_mac_addr(hw);
557
558 return e1000_read_mac_addr_generic(hw);
559}
Auke Kokbc7f75f2007-09-17 12:30:59 -0700560
561static inline s32 e1000_validate_nvm_checksum(struct e1000_hw *hw)
562{
Bruce Allan94d81862009-11-20 23:25:26 +0000563 return hw->nvm.ops.validate(hw);
Auke Kokbc7f75f2007-09-17 12:30:59 -0700564}
565
566static inline s32 e1000e_update_nvm_checksum(struct e1000_hw *hw)
567{
Bruce Allan94d81862009-11-20 23:25:26 +0000568 return hw->nvm.ops.update(hw);
Auke Kokbc7f75f2007-09-17 12:30:59 -0700569}
570
Bruce Allanc29c3ba2013-02-20 04:05:50 +0000571static inline s32 e1000_read_nvm(struct e1000_hw *hw, u16 offset, u16 words,
572 u16 *data)
Auke Kokbc7f75f2007-09-17 12:30:59 -0700573{
Bruce Allan94d81862009-11-20 23:25:26 +0000574 return hw->nvm.ops.read(hw, offset, words, data);
Auke Kokbc7f75f2007-09-17 12:30:59 -0700575}
576
Bruce Allanc29c3ba2013-02-20 04:05:50 +0000577static inline s32 e1000_write_nvm(struct e1000_hw *hw, u16 offset, u16 words,
578 u16 *data)
Auke Kokbc7f75f2007-09-17 12:30:59 -0700579{
Bruce Allan94d81862009-11-20 23:25:26 +0000580 return hw->nvm.ops.write(hw, offset, words, data);
Auke Kokbc7f75f2007-09-17 12:30:59 -0700581}
582
583static inline s32 e1000_get_phy_info(struct e1000_hw *hw)
584{
Bruce Allan94d81862009-11-20 23:25:26 +0000585 return hw->phy.ops.get_info(hw);
Auke Kokbc7f75f2007-09-17 12:30:59 -0700586}
587
Auke Kokbc7f75f2007-09-17 12:30:59 -0700588static inline u32 __er32(struct e1000_hw *hw, unsigned long reg)
589{
590 return readl(hw->hw_addr + reg);
591}
592
Bruce Allanbdc125f2012-03-20 03:47:52 +0000593#define er32(reg) __er32(hw, E1000_##reg)
594
Andi Kleenc6f31482014-05-20 08:22:45 +0000595s32 __ew32_prepare(struct e1000_hw *hw);
596void __ew32(struct e1000_hw *hw, unsigned long reg, u32 val);
Auke Kokbc7f75f2007-09-17 12:30:59 -0700597
Bruce Allanbdc125f2012-03-20 03:47:52 +0000598#define ew32(reg, val) __ew32(hw, E1000_##reg, (val))
599
600#define e1e_flush() er32(STATUS)
601
602#define E1000_WRITE_REG_ARRAY(a, reg, offset, value) \
603 (__ew32((a), (reg + ((offset) << 2)), (value)))
604
605#define E1000_READ_REG_ARRAY(a, reg, offset) \
606 (readl((a)->hw_addr + reg + ((offset) << 2)))
607
Auke Kokbc7f75f2007-09-17 12:30:59 -0700608#endif /* _E1000_H_ */