blob: 5f6942c5df1c89ade736db2ea3ce1c4a8b88e58e [file] [log] [blame]
Tomi Valkeinen559d6702009-11-03 11:23:50 +02001/*
2 * linux/drivers/video/omap2/dss/dss.c
3 *
4 * Copyright (C) 2009 Nokia Corporation
5 * Author: Tomi Valkeinen <tomi.valkeinen@nokia.com>
6 *
7 * Some code and ideas taken from drivers/video/omap/ driver
8 * by Imre Deak.
9 *
10 * This program is free software; you can redistribute it and/or modify it
11 * under the terms of the GNU General Public License version 2 as published by
12 * the Free Software Foundation.
13 *
14 * This program is distributed in the hope that it will be useful, but WITHOUT
15 * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
16 * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
17 * more details.
18 *
19 * You should have received a copy of the GNU General Public License along with
20 * this program. If not, see <http://www.gnu.org/licenses/>.
21 */
22
23#define DSS_SUBSYS_NAME "DSS"
24
25#include <linux/kernel.h>
Tomi Valkeinen2ecef242013-12-16 15:13:24 +020026#include <linux/module.h>
Tomi Valkeinen559d6702009-11-03 11:23:50 +020027#include <linux/io.h>
Paul Gortmakera8a35932011-07-10 13:20:26 -040028#include <linux/export.h>
Tomi Valkeinen559d6702009-11-03 11:23:50 +020029#include <linux/err.h>
30#include <linux/delay.h>
Tomi Valkeinen559d6702009-11-03 11:23:50 +020031#include <linux/seq_file.h>
32#include <linux/clk.h>
Tomi Valkeinen24e62892011-05-23 11:51:18 +030033#include <linux/platform_device.h>
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +030034#include <linux/pm_runtime.h>
Chandrabhanu Mahapatra185bae12012-07-11 18:36:18 +053035#include <linux/gfp.h>
Tomi Valkeinen33366d02012-09-28 13:54:35 +030036#include <linux/sizes.h>
Tomi Valkeinen2ecef242013-12-16 15:13:24 +020037#include <linux/of.h>
Tomi Valkeinen559d6702009-11-03 11:23:50 +020038
Tomi Valkeinena0b38cc2011-05-11 14:05:07 +030039#include <video/omapdss.h>
Tony Lindgren2c799ce2012-02-24 10:34:35 -080040
Tomi Valkeinen559d6702009-11-03 11:23:50 +020041#include "dss.h"
Tomi Valkeinen6ec549e2011-02-24 14:18:50 +020042#include "dss_features.h"
Tomi Valkeinen559d6702009-11-03 11:23:50 +020043
Tomi Valkeinen559d6702009-11-03 11:23:50 +020044#define DSS_SZ_REGS SZ_512
45
46struct dss_reg {
47 u16 idx;
48};
49
50#define DSS_REG(idx) ((const struct dss_reg) { idx })
51
52#define DSS_REVISION DSS_REG(0x0000)
53#define DSS_SYSCONFIG DSS_REG(0x0010)
54#define DSS_SYSSTATUS DSS_REG(0x0014)
Tomi Valkeinen559d6702009-11-03 11:23:50 +020055#define DSS_CONTROL DSS_REG(0x0040)
56#define DSS_SDI_CONTROL DSS_REG(0x0044)
57#define DSS_PLL_CONTROL DSS_REG(0x0048)
58#define DSS_SDI_STATUS DSS_REG(0x005C)
59
60#define REG_GET(idx, start, end) \
61 FLD_GET(dss_read_reg(idx), start, end)
62
63#define REG_FLD_MOD(idx, val, start, end) \
64 dss_write_reg(idx, FLD_MOD(dss_read_reg(idx), val, start, end))
65
Tomi Valkeinen852f0832012-02-17 17:58:04 +020066static int dss_runtime_get(void);
67static void dss_runtime_put(void);
68
Chandrabhanu Mahapatra185bae12012-07-11 18:36:18 +053069struct dss_features {
70 u8 fck_div_max;
71 u8 dss_fck_multiplier;
Tomi Valkeinen64ad8462013-11-01 11:38:04 +020072 const char *parent_clk_name;
Archit Taneja387ce9f2014-05-22 17:01:57 +053073 enum omap_display_type *ports;
74 int num_ports;
Archit Taneja064c2a42014-04-23 18:00:18 +053075 int (*dpi_select_source)(int port, enum omap_channel channel);
Chandrabhanu Mahapatra185bae12012-07-11 18:36:18 +053076};
77
Tomi Valkeinen559d6702009-11-03 11:23:50 +020078static struct {
Senthilvadivu Guruswamy96c401b2011-01-24 06:21:57 +000079 struct platform_device *pdev;
Tomi Valkeinen559d6702009-11-03 11:23:50 +020080 void __iomem *base;
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +030081
Tomi Valkeinen64ad8462013-11-01 11:38:04 +020082 struct clk *parent_clk;
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +030083 struct clk *dss_clk;
Tomi Valkeinen5aaee692012-12-12 10:37:03 +020084 unsigned long dss_clk_rate;
Tomi Valkeinen559d6702009-11-03 11:23:50 +020085
86 unsigned long cache_req_pck;
87 unsigned long cache_prate;
Tomi Valkeinen559d6702009-11-03 11:23:50 +020088 struct dispc_clock_info cache_dispc_cinfo;
89
Archit Taneja5a8b5722011-05-12 17:26:29 +053090 enum omap_dss_clk_source dsi_clk_source[MAX_NUM_DSI];
Archit Taneja89a35e52011-04-12 13:52:23 +053091 enum omap_dss_clk_source dispc_clk_source;
92 enum omap_dss_clk_source lcd_clk_source[MAX_DSS_LCD_MANAGERS];
Tomi Valkeinen2f18c4d2010-01-08 18:00:36 +020093
Tomi Valkeinen69f06052011-06-01 15:56:39 +030094 bool ctx_valid;
Tomi Valkeinen559d6702009-11-03 11:23:50 +020095 u32 ctx[DSS_SZ_REGS / sizeof(u32)];
Chandrabhanu Mahapatra185bae12012-07-11 18:36:18 +053096
97 const struct dss_features *feat;
Tomi Valkeinen559d6702009-11-03 11:23:50 +020098} dss;
99
Taneja, Archit235e7db2011-03-14 23:28:21 -0500100static const char * const dss_generic_clk_source_names[] = {
Archit Taneja89a35e52011-04-12 13:52:23 +0530101 [OMAP_DSS_CLK_SRC_DSI_PLL_HSDIV_DISPC] = "DSI_PLL_HSDIV_DISPC",
102 [OMAP_DSS_CLK_SRC_DSI_PLL_HSDIV_DSI] = "DSI_PLL_HSDIV_DSI",
103 [OMAP_DSS_CLK_SRC_FCK] = "DSS_FCK",
Tomi Valkeinen901e5fe2011-11-30 17:34:52 +0200104 [OMAP_DSS_CLK_SRC_DSI2_PLL_HSDIV_DISPC] = "DSI_PLL2_HSDIV_DISPC",
105 [OMAP_DSS_CLK_SRC_DSI2_PLL_HSDIV_DSI] = "DSI_PLL2_HSDIV_DSI",
Archit Taneja067a57e2011-03-02 11:57:25 +0530106};
107
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200108static inline void dss_write_reg(const struct dss_reg idx, u32 val)
109{
110 __raw_writel(val, dss.base + idx.idx);
111}
112
113static inline u32 dss_read_reg(const struct dss_reg idx)
114{
115 return __raw_readl(dss.base + idx.idx);
116}
117
118#define SR(reg) \
119 dss.ctx[(DSS_##reg).idx / sizeof(u32)] = dss_read_reg(DSS_##reg)
120#define RR(reg) \
121 dss_write_reg(DSS_##reg, dss.ctx[(DSS_##reg).idx / sizeof(u32)])
122
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +0300123static void dss_save_context(void)
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200124{
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +0300125 DSSDBG("dss_save_context\n");
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200126
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200127 SR(CONTROL);
128
Tomi Valkeinen6ec549e2011-02-24 14:18:50 +0200129 if (dss_feat_get_supported_displays(OMAP_DSS_CHANNEL_LCD) &
130 OMAP_DISPLAY_TYPE_SDI) {
131 SR(SDI_CONTROL);
132 SR(PLL_CONTROL);
133 }
Tomi Valkeinen69f06052011-06-01 15:56:39 +0300134
135 dss.ctx_valid = true;
136
137 DSSDBG("context saved\n");
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200138}
139
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +0300140static void dss_restore_context(void)
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200141{
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +0300142 DSSDBG("dss_restore_context\n");
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200143
Tomi Valkeinen69f06052011-06-01 15:56:39 +0300144 if (!dss.ctx_valid)
145 return;
146
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200147 RR(CONTROL);
148
Tomi Valkeinen6ec549e2011-02-24 14:18:50 +0200149 if (dss_feat_get_supported_displays(OMAP_DSS_CHANNEL_LCD) &
150 OMAP_DISPLAY_TYPE_SDI) {
151 RR(SDI_CONTROL);
152 RR(PLL_CONTROL);
153 }
Tomi Valkeinen69f06052011-06-01 15:56:39 +0300154
155 DSSDBG("context restored\n");
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200156}
157
158#undef SR
159#undef RR
160
Archit Taneja889b4fd2012-07-20 17:18:49 +0530161void dss_sdi_init(int datapairs)
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200162{
163 u32 l;
164
165 BUG_ON(datapairs > 3 || datapairs < 1);
166
167 l = dss_read_reg(DSS_SDI_CONTROL);
168 l = FLD_MOD(l, 0xf, 19, 15); /* SDI_PDIV */
169 l = FLD_MOD(l, datapairs-1, 3, 2); /* SDI_PRSEL */
170 l = FLD_MOD(l, 2, 1, 0); /* SDI_BWSEL */
171 dss_write_reg(DSS_SDI_CONTROL, l);
172
173 l = dss_read_reg(DSS_PLL_CONTROL);
174 l = FLD_MOD(l, 0x7, 25, 22); /* SDI_PLL_FREQSEL */
175 l = FLD_MOD(l, 0xb, 16, 11); /* SDI_PLL_REGN */
176 l = FLD_MOD(l, 0xb4, 10, 1); /* SDI_PLL_REGM */
177 dss_write_reg(DSS_PLL_CONTROL, l);
178}
179
180int dss_sdi_enable(void)
181{
182 unsigned long timeout;
183
184 dispc_pck_free_enable(1);
185
186 /* Reset SDI PLL */
187 REG_FLD_MOD(DSS_PLL_CONTROL, 1, 18, 18); /* SDI_PLL_SYSRESET */
188 udelay(1); /* wait 2x PCLK */
189
190 /* Lock SDI PLL */
191 REG_FLD_MOD(DSS_PLL_CONTROL, 1, 28, 28); /* SDI_PLL_GOBIT */
192
193 /* Waiting for PLL lock request to complete */
194 timeout = jiffies + msecs_to_jiffies(500);
195 while (dss_read_reg(DSS_SDI_STATUS) & (1 << 6)) {
196 if (time_after_eq(jiffies, timeout)) {
197 DSSERR("PLL lock request timed out\n");
198 goto err1;
199 }
200 }
201
202 /* Clearing PLL_GO bit */
203 REG_FLD_MOD(DSS_PLL_CONTROL, 0, 28, 28);
204
205 /* Waiting for PLL to lock */
206 timeout = jiffies + msecs_to_jiffies(500);
207 while (!(dss_read_reg(DSS_SDI_STATUS) & (1 << 5))) {
208 if (time_after_eq(jiffies, timeout)) {
209 DSSERR("PLL lock timed out\n");
210 goto err1;
211 }
212 }
213
214 dispc_lcd_enable_signal(1);
215
216 /* Waiting for SDI reset to complete */
217 timeout = jiffies + msecs_to_jiffies(500);
218 while (!(dss_read_reg(DSS_SDI_STATUS) & (1 << 2))) {
219 if (time_after_eq(jiffies, timeout)) {
220 DSSERR("SDI reset timed out\n");
221 goto err2;
222 }
223 }
224
225 return 0;
226
227 err2:
228 dispc_lcd_enable_signal(0);
229 err1:
230 /* Reset SDI PLL */
231 REG_FLD_MOD(DSS_PLL_CONTROL, 0, 18, 18); /* SDI_PLL_SYSRESET */
232
233 dispc_pck_free_enable(0);
234
235 return -ETIMEDOUT;
236}
237
238void dss_sdi_disable(void)
239{
240 dispc_lcd_enable_signal(0);
241
242 dispc_pck_free_enable(0);
243
244 /* Reset SDI PLL */
245 REG_FLD_MOD(DSS_PLL_CONTROL, 0, 18, 18); /* SDI_PLL_SYSRESET */
246}
247
Archit Taneja89a35e52011-04-12 13:52:23 +0530248const char *dss_get_generic_clk_source_name(enum omap_dss_clk_source clk_src)
Archit Taneja067a57e2011-03-02 11:57:25 +0530249{
Taneja, Archit235e7db2011-03-14 23:28:21 -0500250 return dss_generic_clk_source_names[clk_src];
Archit Taneja067a57e2011-03-02 11:57:25 +0530251}
252
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200253void dss_dump_clocks(struct seq_file *s)
254{
Tomi Valkeinen0acf6592011-03-14 07:28:57 -0500255 const char *fclk_name, *fclk_real_name;
256 unsigned long fclk_rate;
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200257
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +0300258 if (dss_runtime_get())
259 return;
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200260
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200261 seq_printf(s, "- DSS -\n");
262
Archit Taneja89a35e52011-04-12 13:52:23 +0530263 fclk_name = dss_get_generic_clk_source_name(OMAP_DSS_CLK_SRC_FCK);
264 fclk_real_name = dss_feat_get_clk_source_name(OMAP_DSS_CLK_SRC_FCK);
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +0300265 fclk_rate = clk_get_rate(dss.dss_clk);
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200266
Tomi Valkeinen9c15d762013-11-01 11:36:10 +0200267 seq_printf(s, "%s (%s) = %lu\n",
268 fclk_name, fclk_real_name,
269 fclk_rate);
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200270
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +0300271 dss_runtime_put();
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200272}
273
Tomi Valkeinene40402c2012-03-02 18:01:07 +0200274static void dss_dump_regs(struct seq_file *s)
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200275{
276#define DUMPREG(r) seq_printf(s, "%-35s %08x\n", #r, dss_read_reg(r))
277
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +0300278 if (dss_runtime_get())
279 return;
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200280
281 DUMPREG(DSS_REVISION);
282 DUMPREG(DSS_SYSCONFIG);
283 DUMPREG(DSS_SYSSTATUS);
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200284 DUMPREG(DSS_CONTROL);
Tomi Valkeinen6ec549e2011-02-24 14:18:50 +0200285
286 if (dss_feat_get_supported_displays(OMAP_DSS_CHANNEL_LCD) &
287 OMAP_DISPLAY_TYPE_SDI) {
288 DUMPREG(DSS_SDI_CONTROL);
289 DUMPREG(DSS_PLL_CONTROL);
290 DUMPREG(DSS_SDI_STATUS);
291 }
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200292
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +0300293 dss_runtime_put();
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200294#undef DUMPREG
295}
296
Tomi Valkeinena5b83992012-10-22 16:58:36 +0300297static void dss_select_dispc_clk_source(enum omap_dss_clk_source clk_src)
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200298{
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530299 struct platform_device *dsidev;
Tomi Valkeinen2f18c4d2010-01-08 18:00:36 +0200300 int b;
Taneja, Architea751592011-03-08 05:50:35 -0600301 u8 start, end;
Tomi Valkeinen2f18c4d2010-01-08 18:00:36 +0200302
Taneja, Archit66534e82011-03-08 05:50:34 -0600303 switch (clk_src) {
Archit Taneja89a35e52011-04-12 13:52:23 +0530304 case OMAP_DSS_CLK_SRC_FCK:
Taneja, Archit66534e82011-03-08 05:50:34 -0600305 b = 0;
306 break;
Archit Taneja89a35e52011-04-12 13:52:23 +0530307 case OMAP_DSS_CLK_SRC_DSI_PLL_HSDIV_DISPC:
Taneja, Archit66534e82011-03-08 05:50:34 -0600308 b = 1;
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530309 dsidev = dsi_get_dsidev_from_id(0);
310 dsi_wait_pll_hsdiv_dispc_active(dsidev);
Taneja, Archit66534e82011-03-08 05:50:34 -0600311 break;
Archit Taneja5a8b5722011-05-12 17:26:29 +0530312 case OMAP_DSS_CLK_SRC_DSI2_PLL_HSDIV_DISPC:
313 b = 2;
314 dsidev = dsi_get_dsidev_from_id(1);
315 dsi_wait_pll_hsdiv_dispc_active(dsidev);
316 break;
Taneja, Archit66534e82011-03-08 05:50:34 -0600317 default:
318 BUG();
Tomi Valkeinenc6eee962012-05-18 11:47:02 +0300319 return;
Taneja, Archit66534e82011-03-08 05:50:34 -0600320 }
Tomi Valkeinene406f902010-06-09 15:28:12 +0300321
Taneja, Architea751592011-03-08 05:50:35 -0600322 dss_feat_get_reg_field(FEAT_REG_DISPC_CLK_SWITCH, &start, &end);
323
324 REG_FLD_MOD(DSS_CONTROL, b, start, end); /* DISPC_CLK_SWITCH */
Tomi Valkeinen2f18c4d2010-01-08 18:00:36 +0200325
326 dss.dispc_clk_source = clk_src;
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200327}
328
Archit Taneja5a8b5722011-05-12 17:26:29 +0530329void dss_select_dsi_clk_source(int dsi_module,
330 enum omap_dss_clk_source clk_src)
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200331{
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530332 struct platform_device *dsidev;
Archit Tanejaa2e5d822012-05-07 16:51:35 +0530333 int b, pos;
Tomi Valkeinen2f18c4d2010-01-08 18:00:36 +0200334
Taneja, Archit66534e82011-03-08 05:50:34 -0600335 switch (clk_src) {
Archit Taneja89a35e52011-04-12 13:52:23 +0530336 case OMAP_DSS_CLK_SRC_FCK:
Taneja, Archit66534e82011-03-08 05:50:34 -0600337 b = 0;
338 break;
Archit Taneja89a35e52011-04-12 13:52:23 +0530339 case OMAP_DSS_CLK_SRC_DSI_PLL_HSDIV_DSI:
Archit Taneja5a8b5722011-05-12 17:26:29 +0530340 BUG_ON(dsi_module != 0);
Taneja, Archit66534e82011-03-08 05:50:34 -0600341 b = 1;
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530342 dsidev = dsi_get_dsidev_from_id(0);
343 dsi_wait_pll_hsdiv_dsi_active(dsidev);
Taneja, Archit66534e82011-03-08 05:50:34 -0600344 break;
Archit Taneja5a8b5722011-05-12 17:26:29 +0530345 case OMAP_DSS_CLK_SRC_DSI2_PLL_HSDIV_DSI:
346 BUG_ON(dsi_module != 1);
347 b = 1;
348 dsidev = dsi_get_dsidev_from_id(1);
349 dsi_wait_pll_hsdiv_dsi_active(dsidev);
350 break;
Taneja, Archit66534e82011-03-08 05:50:34 -0600351 default:
352 BUG();
Tomi Valkeinenc6eee962012-05-18 11:47:02 +0300353 return;
Taneja, Archit66534e82011-03-08 05:50:34 -0600354 }
Tomi Valkeinene406f902010-06-09 15:28:12 +0300355
Archit Tanejaa2e5d822012-05-07 16:51:35 +0530356 pos = dsi_module == 0 ? 1 : 10;
357 REG_FLD_MOD(DSS_CONTROL, b, pos, pos); /* DSIx_CLK_SWITCH */
Tomi Valkeinen2f18c4d2010-01-08 18:00:36 +0200358
Archit Taneja5a8b5722011-05-12 17:26:29 +0530359 dss.dsi_clk_source[dsi_module] = clk_src;
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200360}
361
Taneja, Architea751592011-03-08 05:50:35 -0600362void dss_select_lcd_clk_source(enum omap_channel channel,
Archit Taneja89a35e52011-04-12 13:52:23 +0530363 enum omap_dss_clk_source clk_src)
Taneja, Architea751592011-03-08 05:50:35 -0600364{
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530365 struct platform_device *dsidev;
Taneja, Architea751592011-03-08 05:50:35 -0600366 int b, ix, pos;
367
Tomi Valkeinena5b83992012-10-22 16:58:36 +0300368 if (!dss_has_feature(FEAT_LCD_CLK_SRC)) {
369 dss_select_dispc_clk_source(clk_src);
Taneja, Architea751592011-03-08 05:50:35 -0600370 return;
Tomi Valkeinena5b83992012-10-22 16:58:36 +0300371 }
Taneja, Architea751592011-03-08 05:50:35 -0600372
373 switch (clk_src) {
Archit Taneja89a35e52011-04-12 13:52:23 +0530374 case OMAP_DSS_CLK_SRC_FCK:
Taneja, Architea751592011-03-08 05:50:35 -0600375 b = 0;
376 break;
Archit Taneja89a35e52011-04-12 13:52:23 +0530377 case OMAP_DSS_CLK_SRC_DSI_PLL_HSDIV_DISPC:
Taneja, Architea751592011-03-08 05:50:35 -0600378 BUG_ON(channel != OMAP_DSS_CHANNEL_LCD);
379 b = 1;
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530380 dsidev = dsi_get_dsidev_from_id(0);
381 dsi_wait_pll_hsdiv_dispc_active(dsidev);
Taneja, Architea751592011-03-08 05:50:35 -0600382 break;
Archit Taneja5a8b5722011-05-12 17:26:29 +0530383 case OMAP_DSS_CLK_SRC_DSI2_PLL_HSDIV_DISPC:
Chandrabhanu Mahapatrae86d4562012-06-29 10:43:13 +0530384 BUG_ON(channel != OMAP_DSS_CHANNEL_LCD2 &&
385 channel != OMAP_DSS_CHANNEL_LCD3);
Archit Taneja5a8b5722011-05-12 17:26:29 +0530386 b = 1;
387 dsidev = dsi_get_dsidev_from_id(1);
388 dsi_wait_pll_hsdiv_dispc_active(dsidev);
389 break;
Taneja, Architea751592011-03-08 05:50:35 -0600390 default:
391 BUG();
Tomi Valkeinenc6eee962012-05-18 11:47:02 +0300392 return;
Taneja, Architea751592011-03-08 05:50:35 -0600393 }
394
Chandrabhanu Mahapatrae86d4562012-06-29 10:43:13 +0530395 pos = channel == OMAP_DSS_CHANNEL_LCD ? 0 :
396 (channel == OMAP_DSS_CHANNEL_LCD2 ? 12 : 19);
Taneja, Architea751592011-03-08 05:50:35 -0600397 REG_FLD_MOD(DSS_CONTROL, b, pos, pos); /* LCDx_CLK_SWITCH */
398
Chandrabhanu Mahapatrae86d4562012-06-29 10:43:13 +0530399 ix = channel == OMAP_DSS_CHANNEL_LCD ? 0 :
400 (channel == OMAP_DSS_CHANNEL_LCD2 ? 1 : 2);
Taneja, Architea751592011-03-08 05:50:35 -0600401 dss.lcd_clk_source[ix] = clk_src;
402}
403
Archit Taneja89a35e52011-04-12 13:52:23 +0530404enum omap_dss_clk_source dss_get_dispc_clk_source(void)
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200405{
Tomi Valkeinen2f18c4d2010-01-08 18:00:36 +0200406 return dss.dispc_clk_source;
407}
408
Archit Taneja5a8b5722011-05-12 17:26:29 +0530409enum omap_dss_clk_source dss_get_dsi_clk_source(int dsi_module)
Tomi Valkeinen2f18c4d2010-01-08 18:00:36 +0200410{
Archit Taneja5a8b5722011-05-12 17:26:29 +0530411 return dss.dsi_clk_source[dsi_module];
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200412}
413
Archit Taneja89a35e52011-04-12 13:52:23 +0530414enum omap_dss_clk_source dss_get_lcd_clk_source(enum omap_channel channel)
Taneja, Architea751592011-03-08 05:50:35 -0600415{
Archit Taneja89976f22011-03-31 13:23:35 +0530416 if (dss_has_feature(FEAT_LCD_CLK_SRC)) {
Chandrabhanu Mahapatrae86d4562012-06-29 10:43:13 +0530417 int ix = channel == OMAP_DSS_CHANNEL_LCD ? 0 :
418 (channel == OMAP_DSS_CHANNEL_LCD2 ? 1 : 2);
Archit Taneja89976f22011-03-31 13:23:35 +0530419 return dss.lcd_clk_source[ix];
420 } else {
421 /* LCD_CLK source is the same as DISPC_FCLK source for
422 * OMAP2 and OMAP3 */
423 return dss.dispc_clk_source;
424 }
Taneja, Architea751592011-03-08 05:50:35 -0600425}
426
Tomi Valkeinen688af022013-10-31 16:41:57 +0200427bool dss_div_calc(unsigned long pck, unsigned long fck_min,
428 dss_div_calc_func func, void *data)
Tomi Valkeinen43417822013-03-05 16:34:05 +0200429{
430 int fckd, fckd_start, fckd_stop;
431 unsigned long fck;
432 unsigned long fck_hw_max;
433 unsigned long fckd_hw_max;
434 unsigned long prate;
Tomi Valkeinen648a55e2013-04-10 14:47:38 +0300435 unsigned m;
Tomi Valkeinen43417822013-03-05 16:34:05 +0200436
Tomi Valkeinenfc1fe6e2013-10-31 16:42:13 +0200437 fck_hw_max = dss_feat_get_param_max(FEAT_PARAM_DSS_FCK);
438
Tomi Valkeinen64ad8462013-11-01 11:38:04 +0200439 if (dss.parent_clk == NULL) {
Tomi Valkeinenfc1fe6e2013-10-31 16:42:13 +0200440 unsigned pckd;
441
442 pckd = fck_hw_max / pck;
443
444 fck = pck * pckd;
445
446 fck = clk_round_rate(dss.dss_clk, fck);
447
Tomi Valkeinend0f58bd2013-10-31 14:44:23 +0200448 return func(fck, data);
Tomi Valkeinen43417822013-03-05 16:34:05 +0200449 }
450
Tomi Valkeinen43417822013-03-05 16:34:05 +0200451 fckd_hw_max = dss.feat->fck_div_max;
452
Tomi Valkeinen648a55e2013-04-10 14:47:38 +0300453 m = dss.feat->dss_fck_multiplier;
Tomi Valkeinenada94432013-10-31 16:06:38 +0200454 prate = clk_get_rate(dss.parent_clk);
Tomi Valkeinen43417822013-03-05 16:34:05 +0200455
456 fck_min = fck_min ? fck_min : 1;
457
Tomi Valkeinen648a55e2013-04-10 14:47:38 +0300458 fckd_start = min(prate * m / fck_min, fckd_hw_max);
459 fckd_stop = max(DIV_ROUND_UP(prate * m, fck_hw_max), 1ul);
Tomi Valkeinen43417822013-03-05 16:34:05 +0200460
461 for (fckd = fckd_start; fckd >= fckd_stop; --fckd) {
Tomi Valkeinend0e224f2014-02-13 11:36:22 +0200462 fck = DIV_ROUND_UP(prate, fckd) * m;
Tomi Valkeinen43417822013-03-05 16:34:05 +0200463
Tomi Valkeinend0f58bd2013-10-31 14:44:23 +0200464 if (func(fck, data))
Tomi Valkeinen43417822013-03-05 16:34:05 +0200465 return true;
466 }
467
468 return false;
469}
470
Tomi Valkeinend0f58bd2013-10-31 14:44:23 +0200471int dss_set_fck_rate(unsigned long rate)
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200472{
Tomi Valkeinenada94432013-10-31 16:06:38 +0200473 int r;
474
Tomi Valkeinend0f58bd2013-10-31 14:44:23 +0200475 DSSDBG("set fck to %lu\n", rate);
476
Tomi Valkeinenada94432013-10-31 16:06:38 +0200477 r = clk_set_rate(dss.dss_clk, rate);
478 if (r)
479 return r;
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200480
Tomi Valkeinen5aaee692012-12-12 10:37:03 +0200481 dss.dss_clk_rate = clk_get_rate(dss.dss_clk);
482
Tomi Valkeinend0f58bd2013-10-31 14:44:23 +0200483 WARN_ONCE(dss.dss_clk_rate != rate,
Tomi Valkeinen648a55e2013-04-10 14:47:38 +0300484 "clk rate mismatch: %lu != %lu", dss.dss_clk_rate,
Tomi Valkeinend0f58bd2013-10-31 14:44:23 +0200485 rate);
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200486
487 return 0;
488}
489
Tomi Valkeinen5aaee692012-12-12 10:37:03 +0200490unsigned long dss_get_dispc_clk_rate(void)
491{
492 return dss.dss_clk_rate;
493}
494
Tomi Valkeinen13a1a2b2012-10-22 16:35:41 +0300495static int dss_setup_default_clock(void)
496{
497 unsigned long max_dss_fck, prate;
Tomi Valkeinend0f58bd2013-10-31 14:44:23 +0200498 unsigned long fck;
Tomi Valkeinen13a1a2b2012-10-22 16:35:41 +0300499 unsigned fck_div;
Tomi Valkeinen13a1a2b2012-10-22 16:35:41 +0300500 int r;
501
Tomi Valkeinen13a1a2b2012-10-22 16:35:41 +0300502 max_dss_fck = dss_feat_get_param_max(FEAT_PARAM_DSS_FCK);
503
Tomi Valkeinenfc1fe6e2013-10-31 16:42:13 +0200504 if (dss.parent_clk == NULL) {
505 fck = clk_round_rate(dss.dss_clk, max_dss_fck);
506 } else {
507 prate = clk_get_rate(dss.parent_clk);
Tomi Valkeinen13a1a2b2012-10-22 16:35:41 +0300508
Tomi Valkeinenfc1fe6e2013-10-31 16:42:13 +0200509 fck_div = DIV_ROUND_UP(prate * dss.feat->dss_fck_multiplier,
510 max_dss_fck);
Tomi Valkeinend0e224f2014-02-13 11:36:22 +0200511 fck = DIV_ROUND_UP(prate, fck_div) * dss.feat->dss_fck_multiplier;
Tomi Valkeinenfc1fe6e2013-10-31 16:42:13 +0200512 }
Tomi Valkeinen13a1a2b2012-10-22 16:35:41 +0300513
Tomi Valkeinend0f58bd2013-10-31 14:44:23 +0200514 r = dss_set_fck_rate(fck);
Tomi Valkeinen13a1a2b2012-10-22 16:35:41 +0300515 if (r)
516 return r;
517
518 return 0;
519}
520
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200521void dss_set_venc_output(enum omap_dss_venc_type type)
522{
523 int l = 0;
524
525 if (type == OMAP_DSS_VENC_TYPE_COMPOSITE)
526 l = 0;
527 else if (type == OMAP_DSS_VENC_TYPE_SVIDEO)
528 l = 1;
529 else
530 BUG();
531
532 /* venc out selection. 0 = comp, 1 = svideo */
533 REG_FLD_MOD(DSS_CONTROL, l, 6, 6);
534}
535
536void dss_set_dac_pwrdn_bgz(bool enable)
537{
538 REG_FLD_MOD(DSS_CONTROL, enable, 5, 5); /* DAC Power-Down Control */
539}
540
Ricardo Neri8aa2eed2012-08-01 07:56:40 -0500541void dss_select_hdmi_venc_clk_source(enum dss_hdmi_venc_clk_source_select src)
Mythri P K7ed024a2011-03-09 16:31:38 +0530542{
Ricardo Neri8aa2eed2012-08-01 07:56:40 -0500543 enum omap_display_type dp;
544 dp = dss_feat_get_supported_displays(OMAP_DSS_CHANNEL_DIGIT);
545
546 /* Complain about invalid selections */
547 WARN_ON((src == DSS_VENC_TV_CLK) && !(dp & OMAP_DISPLAY_TYPE_VENC));
548 WARN_ON((src == DSS_HDMI_M_PCLK) && !(dp & OMAP_DISPLAY_TYPE_HDMI));
549
550 /* Select only if we have options */
551 if ((dp & OMAP_DISPLAY_TYPE_VENC) && (dp & OMAP_DISPLAY_TYPE_HDMI))
552 REG_FLD_MOD(DSS_CONTROL, src, 15, 15); /* VENC_HDMI_SWITCH */
Mythri P K7ed024a2011-03-09 16:31:38 +0530553}
554
Tomi Valkeinen4a61e262011-08-31 14:33:31 +0300555enum dss_hdmi_venc_clk_source_select dss_get_hdmi_venc_clk_source(void)
556{
557 enum omap_display_type displays;
558
559 displays = dss_feat_get_supported_displays(OMAP_DSS_CHANNEL_DIGIT);
560 if ((displays & OMAP_DISPLAY_TYPE_HDMI) == 0)
561 return DSS_VENC_TV_CLK;
562
Ricardo Neri8aa2eed2012-08-01 07:56:40 -0500563 if ((displays & OMAP_DISPLAY_TYPE_VENC) == 0)
564 return DSS_HDMI_M_PCLK;
565
Tomi Valkeinen4a61e262011-08-31 14:33:31 +0300566 return REG_GET(DSS_CONTROL, 15, 15);
567}
568
Archit Taneja064c2a42014-04-23 18:00:18 +0530569static int dss_dpi_select_source_omap2_omap3(int port, enum omap_channel channel)
Tomi Valkeinende09e452012-09-21 12:09:54 +0300570{
571 if (channel != OMAP_DSS_CHANNEL_LCD)
572 return -EINVAL;
573
574 return 0;
575}
576
Archit Taneja064c2a42014-04-23 18:00:18 +0530577static int dss_dpi_select_source_omap4(int port, enum omap_channel channel)
Tomi Valkeinende09e452012-09-21 12:09:54 +0300578{
579 int val;
580
581 switch (channel) {
582 case OMAP_DSS_CHANNEL_LCD2:
583 val = 0;
584 break;
585 case OMAP_DSS_CHANNEL_DIGIT:
586 val = 1;
587 break;
588 default:
589 return -EINVAL;
590 }
591
592 REG_FLD_MOD(DSS_CONTROL, val, 17, 17);
593
594 return 0;
595}
596
Archit Taneja064c2a42014-04-23 18:00:18 +0530597static int dss_dpi_select_source_omap5(int port, enum omap_channel channel)
Tomi Valkeinende09e452012-09-21 12:09:54 +0300598{
599 int val;
600
601 switch (channel) {
602 case OMAP_DSS_CHANNEL_LCD:
603 val = 1;
604 break;
605 case OMAP_DSS_CHANNEL_LCD2:
606 val = 2;
607 break;
608 case OMAP_DSS_CHANNEL_LCD3:
609 val = 3;
610 break;
611 case OMAP_DSS_CHANNEL_DIGIT:
612 val = 0;
613 break;
614 default:
615 return -EINVAL;
616 }
617
618 REG_FLD_MOD(DSS_CONTROL, val, 17, 16);
619
620 return 0;
621}
622
Archit Taneja064c2a42014-04-23 18:00:18 +0530623int dss_dpi_select_source(int port, enum omap_channel channel)
Tomi Valkeinende09e452012-09-21 12:09:54 +0300624{
Archit Taneja064c2a42014-04-23 18:00:18 +0530625 return dss.feat->dpi_select_source(port, channel);
Tomi Valkeinende09e452012-09-21 12:09:54 +0300626}
627
Senthilvadivu Guruswamy8b9cb3a2011-01-24 06:21:58 +0000628static int dss_get_clocks(void)
629{
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +0300630 struct clk *clk;
Senthilvadivu Guruswamy8b9cb3a2011-01-24 06:21:58 +0000631
Archit Tanejab2c9c8e2013-04-08 11:55:00 +0300632 clk = devm_clk_get(&dss.pdev->dev, "fck");
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +0300633 if (IS_ERR(clk)) {
634 DSSERR("can't get clock fck\n");
Archit Tanejab2c9c8e2013-04-08 11:55:00 +0300635 return PTR_ERR(clk);
Semwal, Sumita1a0dcc2011-03-01 02:42:14 -0600636 }
Senthilvadivu Guruswamy8b9cb3a2011-01-24 06:21:58 +0000637
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +0300638 dss.dss_clk = clk;
Senthilvadivu Guruswamy8b9cb3a2011-01-24 06:21:58 +0000639
Tomi Valkeinen64ad8462013-11-01 11:38:04 +0200640 if (dss.feat->parent_clk_name) {
641 clk = clk_get(NULL, dss.feat->parent_clk_name);
Aaro Koskinen8ad93752012-11-21 21:48:51 +0200642 if (IS_ERR(clk)) {
Tomi Valkeinen64ad8462013-11-01 11:38:04 +0200643 DSSERR("Failed to get %s\n", dss.feat->parent_clk_name);
Archit Tanejab2c9c8e2013-04-08 11:55:00 +0300644 return PTR_ERR(clk);
Aaro Koskinen8ad93752012-11-21 21:48:51 +0200645 }
646 } else {
647 clk = NULL;
Tomi Valkeinen94c042c2011-05-16 13:43:04 +0300648 }
649
Tomi Valkeinen64ad8462013-11-01 11:38:04 +0200650 dss.parent_clk = clk;
Tomi Valkeinen94c042c2011-05-16 13:43:04 +0300651
Senthilvadivu Guruswamy8b9cb3a2011-01-24 06:21:58 +0000652 return 0;
Senthilvadivu Guruswamy8b9cb3a2011-01-24 06:21:58 +0000653}
654
655static void dss_put_clocks(void)
656{
Tomi Valkeinen64ad8462013-11-01 11:38:04 +0200657 if (dss.parent_clk)
658 clk_put(dss.parent_clk);
Senthilvadivu Guruswamy8b9cb3a2011-01-24 06:21:58 +0000659}
660
Tomi Valkeinen852f0832012-02-17 17:58:04 +0200661static int dss_runtime_get(void)
Senthilvadivu Guruswamy8b9cb3a2011-01-24 06:21:58 +0000662{
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +0300663 int r;
Senthilvadivu Guruswamy8b9cb3a2011-01-24 06:21:58 +0000664
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +0300665 DSSDBG("dss_runtime_get\n");
666
667 r = pm_runtime_get_sync(&dss.pdev->dev);
668 WARN_ON(r < 0);
669 return r < 0 ? r : 0;
Senthilvadivu Guruswamy8b9cb3a2011-01-24 06:21:58 +0000670}
671
Tomi Valkeinen852f0832012-02-17 17:58:04 +0200672static void dss_runtime_put(void)
Senthilvadivu Guruswamy8b9cb3a2011-01-24 06:21:58 +0000673{
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +0300674 int r;
Senthilvadivu Guruswamy8b9cb3a2011-01-24 06:21:58 +0000675
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +0300676 DSSDBG("dss_runtime_put\n");
Senthilvadivu Guruswamy8b9cb3a2011-01-24 06:21:58 +0000677
Tomi Valkeinen0eaf9f52012-01-23 13:23:08 +0200678 r = pm_runtime_put_sync(&dss.pdev->dev);
Tomi Valkeinen5be3aeb2012-06-27 16:37:18 +0300679 WARN_ON(r < 0 && r != -ENOSYS && r != -EBUSY);
Senthilvadivu Guruswamy8b9cb3a2011-01-24 06:21:58 +0000680}
681
Senthilvadivu Guruswamy8b9cb3a2011-01-24 06:21:58 +0000682/* DEBUGFS */
Chandrabhanu Mahapatra1b3bcb32012-09-29 11:25:42 +0530683#if defined(CONFIG_OMAP2_DSS_DEBUGFS)
Senthilvadivu Guruswamy8b9cb3a2011-01-24 06:21:58 +0000684void dss_debug_dump_clocks(struct seq_file *s)
685{
Senthilvadivu Guruswamy8b9cb3a2011-01-24 06:21:58 +0000686 dss_dump_clocks(s);
687 dispc_dump_clocks(s);
688#ifdef CONFIG_OMAP2_DSS_DSI
689 dsi_dump_clocks(s);
690#endif
691}
692#endif
693
Archit Taneja387ce9f2014-05-22 17:01:57 +0530694
695static enum omap_display_type omap2plus_ports[] = {
696 OMAP_DISPLAY_TYPE_DPI,
697};
698
699static enum omap_display_type omap34xx_ports[] = {
700 OMAP_DISPLAY_TYPE_DPI,
701 OMAP_DISPLAY_TYPE_SDI,
702};
703
Tomi Valkeinen84273a92012-09-21 12:03:31 +0300704static const struct dss_features omap24xx_dss_feats __initconst = {
Tomi Valkeinen6e555e22013-11-01 11:26:43 +0200705 /*
706 * fck div max is really 16, but the divider range has gaps. The range
707 * from 1 to 6 has no gaps, so let's use that as a max.
708 */
709 .fck_div_max = 6,
Tomi Valkeinen84273a92012-09-21 12:03:31 +0300710 .dss_fck_multiplier = 2,
Tomi Valkeinenada94432013-10-31 16:06:38 +0200711 .parent_clk_name = "core_ck",
Tomi Valkeinende09e452012-09-21 12:09:54 +0300712 .dpi_select_source = &dss_dpi_select_source_omap2_omap3,
Archit Taneja387ce9f2014-05-22 17:01:57 +0530713 .ports = omap2plus_ports,
714 .num_ports = ARRAY_SIZE(omap2plus_ports),
Tomi Valkeinen84273a92012-09-21 12:03:31 +0300715};
716
717static const struct dss_features omap34xx_dss_feats __initconst = {
718 .fck_div_max = 16,
719 .dss_fck_multiplier = 2,
Tomi Valkeinenada94432013-10-31 16:06:38 +0200720 .parent_clk_name = "dpll4_ck",
Tomi Valkeinende09e452012-09-21 12:09:54 +0300721 .dpi_select_source = &dss_dpi_select_source_omap2_omap3,
Archit Taneja387ce9f2014-05-22 17:01:57 +0530722 .ports = omap34xx_ports,
723 .num_ports = ARRAY_SIZE(omap34xx_ports),
Tomi Valkeinen84273a92012-09-21 12:03:31 +0300724};
725
726static const struct dss_features omap3630_dss_feats __initconst = {
727 .fck_div_max = 32,
728 .dss_fck_multiplier = 1,
Tomi Valkeinenada94432013-10-31 16:06:38 +0200729 .parent_clk_name = "dpll4_ck",
Tomi Valkeinende09e452012-09-21 12:09:54 +0300730 .dpi_select_source = &dss_dpi_select_source_omap2_omap3,
Archit Taneja387ce9f2014-05-22 17:01:57 +0530731 .ports = omap2plus_ports,
732 .num_ports = ARRAY_SIZE(omap2plus_ports),
Tomi Valkeinen84273a92012-09-21 12:03:31 +0300733};
734
735static const struct dss_features omap44xx_dss_feats __initconst = {
736 .fck_div_max = 32,
737 .dss_fck_multiplier = 1,
Tomi Valkeinenada94432013-10-31 16:06:38 +0200738 .parent_clk_name = "dpll_per_x2_ck",
Tomi Valkeinende09e452012-09-21 12:09:54 +0300739 .dpi_select_source = &dss_dpi_select_source_omap4,
Archit Taneja387ce9f2014-05-22 17:01:57 +0530740 .ports = omap2plus_ports,
741 .num_ports = ARRAY_SIZE(omap2plus_ports),
Tomi Valkeinen84273a92012-09-21 12:03:31 +0300742};
743
744static const struct dss_features omap54xx_dss_feats __initconst = {
745 .fck_div_max = 64,
746 .dss_fck_multiplier = 1,
Tomi Valkeinenada94432013-10-31 16:06:38 +0200747 .parent_clk_name = "dpll_per_x2_ck",
Tomi Valkeinende09e452012-09-21 12:09:54 +0300748 .dpi_select_source = &dss_dpi_select_source_omap5,
Archit Taneja387ce9f2014-05-22 17:01:57 +0530749 .ports = omap2plus_ports,
750 .num_ports = ARRAY_SIZE(omap2plus_ports),
Tomi Valkeinen84273a92012-09-21 12:03:31 +0300751};
752
Sathya Prakash M Rd6279d42014-03-24 16:31:51 +0530753static const struct dss_features am43xx_dss_feats __initconst = {
754 .fck_div_max = 0,
755 .dss_fck_multiplier = 0,
756 .parent_clk_name = NULL,
757 .dpi_select_source = &dss_dpi_select_source_omap2_omap3,
Archit Taneja387ce9f2014-05-22 17:01:57 +0530758 .ports = omap2plus_ports,
759 .num_ports = ARRAY_SIZE(omap2plus_ports),
Sathya Prakash M Rd6279d42014-03-24 16:31:51 +0530760};
761
Tomi Valkeinenbd81ed02012-09-28 12:56:00 +0300762static int __init dss_init_features(struct platform_device *pdev)
Chandrabhanu Mahapatra185bae12012-07-11 18:36:18 +0530763{
764 const struct dss_features *src;
765 struct dss_features *dst;
766
Tomi Valkeinenbd81ed02012-09-28 12:56:00 +0300767 dst = devm_kzalloc(&pdev->dev, sizeof(*dst), GFP_KERNEL);
Chandrabhanu Mahapatra185bae12012-07-11 18:36:18 +0530768 if (!dst) {
Tomi Valkeinenbd81ed02012-09-28 12:56:00 +0300769 dev_err(&pdev->dev, "Failed to allocate local DSS Features\n");
Chandrabhanu Mahapatra185bae12012-07-11 18:36:18 +0530770 return -ENOMEM;
771 }
772
Tomi Valkeinenb2c7d542012-10-18 13:46:29 +0300773 switch (omapdss_get_version()) {
Tomi Valkeinenbd81ed02012-09-28 12:56:00 +0300774 case OMAPDSS_VER_OMAP24xx:
Chandrabhanu Mahapatra185bae12012-07-11 18:36:18 +0530775 src = &omap24xx_dss_feats;
Tomi Valkeinenbd81ed02012-09-28 12:56:00 +0300776 break;
777
778 case OMAPDSS_VER_OMAP34xx_ES1:
779 case OMAPDSS_VER_OMAP34xx_ES3:
780 case OMAPDSS_VER_AM35xx:
Chandrabhanu Mahapatra185bae12012-07-11 18:36:18 +0530781 src = &omap34xx_dss_feats;
Tomi Valkeinenbd81ed02012-09-28 12:56:00 +0300782 break;
783
784 case OMAPDSS_VER_OMAP3630:
Chandrabhanu Mahapatra185bae12012-07-11 18:36:18 +0530785 src = &omap3630_dss_feats;
Tomi Valkeinenbd81ed02012-09-28 12:56:00 +0300786 break;
787
788 case OMAPDSS_VER_OMAP4430_ES1:
789 case OMAPDSS_VER_OMAP4430_ES2:
790 case OMAPDSS_VER_OMAP4:
Chandrabhanu Mahapatra185bae12012-07-11 18:36:18 +0530791 src = &omap44xx_dss_feats;
Tomi Valkeinenbd81ed02012-09-28 12:56:00 +0300792 break;
793
794 case OMAPDSS_VER_OMAP5:
Archit Taneja23362832012-04-08 16:47:01 +0530795 src = &omap54xx_dss_feats;
Tomi Valkeinenbd81ed02012-09-28 12:56:00 +0300796 break;
797
Sathya Prakash M Rd6279d42014-03-24 16:31:51 +0530798 case OMAPDSS_VER_AM43xx:
799 src = &am43xx_dss_feats;
800 break;
801
Tomi Valkeinenbd81ed02012-09-28 12:56:00 +0300802 default:
Chandrabhanu Mahapatra185bae12012-07-11 18:36:18 +0530803 return -ENODEV;
Tomi Valkeinenbd81ed02012-09-28 12:56:00 +0300804 }
Chandrabhanu Mahapatra185bae12012-07-11 18:36:18 +0530805
806 memcpy(dst, src, sizeof(*dst));
807 dss.feat = dst;
808
809 return 0;
810}
811
Tomi Valkeinen5f0bc7a2014-03-20 11:55:02 +0200812static int __init dss_init_ports(struct platform_device *pdev)
Tomi Valkeinen2ecef242013-12-16 15:13:24 +0200813{
814 struct device_node *parent = pdev->dev.of_node;
815 struct device_node *port;
816 int r;
817
818 if (parent == NULL)
819 return 0;
820
821 port = omapdss_of_get_next_port(parent, NULL);
Archit Taneja00592772014-05-08 14:45:12 +0530822 if (!port)
Tomi Valkeinen2ecef242013-12-16 15:13:24 +0200823 return 0;
Tomi Valkeinen2ecef242013-12-16 15:13:24 +0200824
Archit Taneja387ce9f2014-05-22 17:01:57 +0530825 if (dss.feat->num_ports == 0)
826 return 0;
827
Tomi Valkeinen2ecef242013-12-16 15:13:24 +0200828 do {
Archit Taneja387ce9f2014-05-22 17:01:57 +0530829 enum omap_display_type port_type;
Tomi Valkeinen2ecef242013-12-16 15:13:24 +0200830 u32 reg;
831
832 r = of_property_read_u32(port, "reg", &reg);
833 if (r)
834 reg = 0;
835
Archit Taneja387ce9f2014-05-22 17:01:57 +0530836 if (reg >= dss.feat->num_ports)
837 continue;
838
839 port_type = dss.feat->ports[reg];
840
841 switch (port_type) {
842 case OMAP_DISPLAY_TYPE_DPI:
Tomi Valkeinen2ecef242013-12-16 15:13:24 +0200843 dpi_init_port(pdev, port);
Archit Taneja387ce9f2014-05-22 17:01:57 +0530844 break;
845 case OMAP_DISPLAY_TYPE_SDI:
Tomi Valkeinen2ecef242013-12-16 15:13:24 +0200846 sdi_init_port(pdev, port);
Archit Taneja387ce9f2014-05-22 17:01:57 +0530847 break;
848 default:
849 break;
850 }
Tomi Valkeinen2ecef242013-12-16 15:13:24 +0200851 } while ((port = omapdss_of_get_next_port(parent, port)) != NULL);
852
853 return 0;
854}
855
Archit Taneja2ac6a1a2014-06-01 12:47:44 +0530856static void __exit dss_uninit_ports(struct platform_device *pdev)
Tomi Valkeinen2ecef242013-12-16 15:13:24 +0200857{
Archit Taneja80eb6752014-06-02 14:11:51 +0530858 struct device_node *parent = pdev->dev.of_node;
859 struct device_node *port;
860
861 if (parent == NULL)
862 return;
863
864 port = omapdss_of_get_next_port(parent, NULL);
865 if (!port)
866 return;
867
Archit Taneja387ce9f2014-05-22 17:01:57 +0530868 if (dss.feat->num_ports == 0)
869 return;
Tomi Valkeinen2ecef242013-12-16 15:13:24 +0200870
Archit Taneja387ce9f2014-05-22 17:01:57 +0530871 do {
872 enum omap_display_type port_type;
873 u32 reg;
874 int r;
875
876 r = of_property_read_u32(port, "reg", &reg);
877 if (r)
878 reg = 0;
879
880 if (reg >= dss.feat->num_ports)
881 continue;
882
883 port_type = dss.feat->ports[reg];
884
885 switch (port_type) {
886 case OMAP_DISPLAY_TYPE_DPI:
887 dpi_uninit_port(port);
888 break;
889 case OMAP_DISPLAY_TYPE_SDI:
890 sdi_uninit_port(port);
891 break;
892 default:
893 break;
894 }
895 } while ((port = omapdss_of_get_next_port(parent, port)) != NULL);
Tomi Valkeinen2ecef242013-12-16 15:13:24 +0200896}
897
Senthilvadivu Guruswamy96c401b2011-01-24 06:21:57 +0000898/* DSS HW IP initialisation */
Tomi Valkeinen6e7e8f02012-02-17 17:41:13 +0200899static int __init omap_dsshw_probe(struct platform_device *pdev)
Senthilvadivu Guruswamy96c401b2011-01-24 06:21:57 +0000900{
Tomi Valkeinenb98482e2011-05-16 13:52:51 +0300901 struct resource *dss_mem;
902 u32 rev;
Senthilvadivu Guruswamy96c401b2011-01-24 06:21:57 +0000903 int r;
Senthilvadivu Guruswamy96c401b2011-01-24 06:21:57 +0000904
905 dss.pdev = pdev;
906
Tomi Valkeinenbd81ed02012-09-28 12:56:00 +0300907 r = dss_init_features(dss.pdev);
Chandrabhanu Mahapatra185bae12012-07-11 18:36:18 +0530908 if (r)
909 return r;
910
Tomi Valkeinenb98482e2011-05-16 13:52:51 +0300911 dss_mem = platform_get_resource(dss.pdev, IORESOURCE_MEM, 0);
912 if (!dss_mem) {
913 DSSERR("can't get IORESOURCE_MEM DSS\n");
Tomi Valkeinencd3b3442012-01-25 13:31:04 +0200914 return -EINVAL;
Tomi Valkeinenb98482e2011-05-16 13:52:51 +0300915 }
Tomi Valkeinencd3b3442012-01-25 13:31:04 +0200916
Julia Lawall6e2a14d2012-01-24 14:00:45 +0100917 dss.base = devm_ioremap(&pdev->dev, dss_mem->start,
918 resource_size(dss_mem));
Tomi Valkeinenb98482e2011-05-16 13:52:51 +0300919 if (!dss.base) {
920 DSSERR("can't ioremap DSS\n");
Tomi Valkeinencd3b3442012-01-25 13:31:04 +0200921 return -ENOMEM;
Tomi Valkeinenb98482e2011-05-16 13:52:51 +0300922 }
923
Senthilvadivu Guruswamy8b9cb3a2011-01-24 06:21:58 +0000924 r = dss_get_clocks();
925 if (r)
Tomi Valkeinencd3b3442012-01-25 13:31:04 +0200926 return r;
Senthilvadivu Guruswamy8b9cb3a2011-01-24 06:21:58 +0000927
Tomi Valkeinen13a1a2b2012-10-22 16:35:41 +0300928 r = dss_setup_default_clock();
929 if (r)
930 goto err_setup_clocks;
931
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +0300932 pm_runtime_enable(&pdev->dev);
Tomi Valkeinenb98482e2011-05-16 13:52:51 +0300933
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +0300934 r = dss_runtime_get();
935 if (r)
936 goto err_runtime_get;
Tomi Valkeinenb98482e2011-05-16 13:52:51 +0300937
Tomi Valkeinen5aaee692012-12-12 10:37:03 +0200938 dss.dss_clk_rate = clk_get_rate(dss.dss_clk);
939
Tomi Valkeinenb98482e2011-05-16 13:52:51 +0300940 /* Select DPLL */
941 REG_FLD_MOD(DSS_CONTROL, 0, 0, 0);
942
Tomi Valkeinena5b83992012-10-22 16:58:36 +0300943 dss_select_dispc_clk_source(OMAP_DSS_CLK_SRC_FCK);
944
Tomi Valkeinenb98482e2011-05-16 13:52:51 +0300945#ifdef CONFIG_OMAP2_DSS_VENC
946 REG_FLD_MOD(DSS_CONTROL, 1, 4, 4); /* venc dac demen */
947 REG_FLD_MOD(DSS_CONTROL, 1, 3, 3); /* venc clock 4x enable */
948 REG_FLD_MOD(DSS_CONTROL, 0, 2, 2); /* venc clock mode = normal */
949#endif
950 dss.dsi_clk_source[0] = OMAP_DSS_CLK_SRC_FCK;
951 dss.dsi_clk_source[1] = OMAP_DSS_CLK_SRC_FCK;
952 dss.dispc_clk_source = OMAP_DSS_CLK_SRC_FCK;
953 dss.lcd_clk_source[0] = OMAP_DSS_CLK_SRC_FCK;
954 dss.lcd_clk_source[1] = OMAP_DSS_CLK_SRC_FCK;
Senthilvadivu Guruswamy96c401b2011-01-24 06:21:57 +0000955
Tomi Valkeinen2ecef242013-12-16 15:13:24 +0200956 dss_init_ports(pdev);
957
Tomi Valkeinenb98482e2011-05-16 13:52:51 +0300958 rev = dss_read_reg(DSS_REVISION);
959 printk(KERN_INFO "OMAP DSS rev %d.%d\n",
960 FLD_GET(rev, 7, 4), FLD_GET(rev, 3, 0));
961
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +0300962 dss_runtime_put();
Tomi Valkeinenb98482e2011-05-16 13:52:51 +0300963
Tomi Valkeinene40402c2012-03-02 18:01:07 +0200964 dss_debugfs_create_file("dss", dss_dump_regs);
965
Senthilvadivu Guruswamy8b9cb3a2011-01-24 06:21:58 +0000966 return 0;
Tomi Valkeinena57dd4f2012-02-20 16:57:37 +0200967
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +0300968err_runtime_get:
969 pm_runtime_disable(&pdev->dev);
Tomi Valkeinen13a1a2b2012-10-22 16:35:41 +0300970err_setup_clocks:
Senthilvadivu Guruswamy8b9cb3a2011-01-24 06:21:58 +0000971 dss_put_clocks();
Senthilvadivu Guruswamy96c401b2011-01-24 06:21:57 +0000972 return r;
973}
974
Tomi Valkeinen6e7e8f02012-02-17 17:41:13 +0200975static int __exit omap_dsshw_remove(struct platform_device *pdev)
Senthilvadivu Guruswamy96c401b2011-01-24 06:21:57 +0000976{
Archit Taneja2ac6a1a2014-06-01 12:47:44 +0530977 dss_uninit_ports(pdev);
Tomi Valkeinen2ecef242013-12-16 15:13:24 +0200978
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +0300979 pm_runtime_disable(&pdev->dev);
Senthilvadivu Guruswamy8b9cb3a2011-01-24 06:21:58 +0000980
981 dss_put_clocks();
Tomi Valkeinenb98482e2011-05-16 13:52:51 +0300982
Senthilvadivu Guruswamy96c401b2011-01-24 06:21:57 +0000983 return 0;
984}
985
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +0300986static int dss_runtime_suspend(struct device *dev)
987{
988 dss_save_context();
Tomi Valkeinena8081d32012-03-08 12:52:38 +0200989 dss_set_min_bus_tput(dev, 0);
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +0300990 return 0;
991}
992
993static int dss_runtime_resume(struct device *dev)
994{
Tomi Valkeinena8081d32012-03-08 12:52:38 +0200995 int r;
996 /*
997 * Set an arbitrarily high tput request to ensure OPP100.
998 * What we should really do is to make a request to stay in OPP100,
999 * without any tput requirements, but that is not currently possible
1000 * via the PM layer.
1001 */
1002
1003 r = dss_set_min_bus_tput(dev, 1000000000);
1004 if (r)
1005 return r;
1006
Tomi Valkeinen39020712011-05-26 14:54:05 +03001007 dss_restore_context();
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03001008 return 0;
1009}
1010
1011static const struct dev_pm_ops dss_pm_ops = {
1012 .runtime_suspend = dss_runtime_suspend,
1013 .runtime_resume = dss_runtime_resume,
1014};
1015
Tomi Valkeinen2ecef242013-12-16 15:13:24 +02001016static const struct of_device_id dss_of_match[] = {
1017 { .compatible = "ti,omap2-dss", },
1018 { .compatible = "ti,omap3-dss", },
1019 { .compatible = "ti,omap4-dss", },
Tomi Valkeinen2e7e6b62014-04-16 13:16:43 +03001020 { .compatible = "ti,omap5-dss", },
Tomi Valkeinen2ecef242013-12-16 15:13:24 +02001021 {},
1022};
1023
1024MODULE_DEVICE_TABLE(of, dss_of_match);
1025
Senthilvadivu Guruswamy96c401b2011-01-24 06:21:57 +00001026static struct platform_driver omap_dsshw_driver = {
Tomi Valkeinen6e7e8f02012-02-17 17:41:13 +02001027 .remove = __exit_p(omap_dsshw_remove),
Senthilvadivu Guruswamy96c401b2011-01-24 06:21:57 +00001028 .driver = {
1029 .name = "omapdss_dss",
1030 .owner = THIS_MODULE,
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03001031 .pm = &dss_pm_ops,
Tomi Valkeinen2ecef242013-12-16 15:13:24 +02001032 .of_match_table = dss_of_match,
Tomi Valkeinen422ccbd2014-10-16 09:54:25 +03001033 .suppress_bind_attrs = true,
Senthilvadivu Guruswamy96c401b2011-01-24 06:21:57 +00001034 },
1035};
1036
Tomi Valkeinen6e7e8f02012-02-17 17:41:13 +02001037int __init dss_init_platform_driver(void)
Senthilvadivu Guruswamy96c401b2011-01-24 06:21:57 +00001038{
Tomi Valkeinen11436e12012-03-07 12:53:18 +02001039 return platform_driver_probe(&omap_dsshw_driver, omap_dsshw_probe);
Senthilvadivu Guruswamy96c401b2011-01-24 06:21:57 +00001040}
1041
1042void dss_uninit_platform_driver(void)
1043{
Tomi Valkeinen04c742c2012-02-23 15:32:37 +02001044 platform_driver_unregister(&omap_dsshw_driver);
Senthilvadivu Guruswamy96c401b2011-01-24 06:21:57 +00001045}