blob: e8e5d491d4e258690897ad4350fc14db385a65fa [file] [log] [blame]
Dong Aishengbc3a59c2012-03-31 21:26:57 +08001/*
2 * Copyright 2012 Freescale Semiconductor, Inc.
3 *
4 * The code contained herein is licensed under the GNU General Public
5 * License. You may obtain a copy of the GNU General Public License
6 * Version 2 or later at the following locations:
7 *
8 * http://www.opensource.org/licenses/gpl-license.html
9 * http://www.gnu.org/copyleft/gpl.html
10 */
11
12/include/ "skeleton.dtsi"
13
14/ {
15 interrupt-parent = <&icoll>;
16
Shawn Guoce4c6f92012-05-04 14:32:35 +080017 aliases {
Fabio Estevam6bf6eb02013-07-22 17:57:01 -030018 ethernet0 = &mac0;
19 ethernet1 = &mac1;
Shawn Guoce4c6f92012-05-04 14:32:35 +080020 gpio0 = &gpio0;
21 gpio1 = &gpio1;
22 gpio2 = &gpio2;
23 gpio3 = &gpio3;
24 gpio4 = &gpio4;
Shawn Guo530f1d42012-05-10 15:03:16 +080025 saif0 = &saif0;
26 saif1 = &saif1;
Fabio Estevam80d969e2012-06-15 12:35:56 -030027 serial0 = &auart0;
28 serial1 = &auart1;
29 serial2 = &auart2;
30 serial3 = &auart3;
31 serial4 = &auart4;
Fabio Estevam6bf6eb02013-07-22 17:57:01 -030032 spi0 = &ssp1;
33 spi1 = &ssp2;
Shawn Guoce4c6f92012-05-04 14:32:35 +080034 };
35
Dong Aishengbc3a59c2012-03-31 21:26:57 +080036 cpus {
Lorenzo Pieralisi7925e892013-04-18 18:34:06 +010037 #address-cells = <0>;
38 #size-cells = <0>;
39
40 cpu {
41 compatible = "arm,arm926ej-s";
42 device_type = "cpu";
Dong Aishengbc3a59c2012-03-31 21:26:57 +080043 };
44 };
45
46 apb@80000000 {
47 compatible = "simple-bus";
48 #address-cells = <1>;
49 #size-cells = <1>;
50 reg = <0x80000000 0x80000>;
51 ranges;
52
53 apbh@80000000 {
54 compatible = "simple-bus";
55 #address-cells = <1>;
56 #size-cells = <1>;
57 reg = <0x80000000 0x3c900>;
58 ranges;
59
60 icoll: interrupt-controller@80000000 {
Shawn Guo83a84ef2012-08-20 21:34:56 +080061 compatible = "fsl,imx28-icoll", "fsl,icoll";
Dong Aishengbc3a59c2012-03-31 21:26:57 +080062 interrupt-controller;
63 #interrupt-cells = <1>;
64 reg = <0x80000000 0x2000>;
65 };
66
67 hsadc@80002000 {
Fabio Estevam0f06cde2012-07-30 21:29:19 -030068 reg = <0x80002000 0x2000>;
Shawn Guo7f2b9282013-07-16 17:10:55 +080069 interrupts = <13>;
Shawn Guof30fb032013-02-25 21:56:56 +080070 dmas = <&dma_apbh 12>;
71 dma-names = "rx";
Dong Aishengbc3a59c2012-03-31 21:26:57 +080072 status = "disabled";
73 };
74
Shawn Guof30fb032013-02-25 21:56:56 +080075 dma_apbh: dma-apbh@80004000 {
Dong Aisheng84f35702012-05-04 20:12:19 +080076 compatible = "fsl,imx28-dma-apbh";
Fabio Estevam0f06cde2012-07-30 21:29:19 -030077 reg = <0x80004000 0x2000>;
Shawn Guof30fb032013-02-25 21:56:56 +080078 interrupts = <82 83 84 85
79 88 88 88 88
80 88 88 88 88
81 87 86 0 0>;
82 interrupt-names = "ssp0", "ssp1", "ssp2", "ssp3",
83 "gpmi0", "gmpi1", "gpmi2", "gmpi3",
84 "gpmi4", "gmpi5", "gpmi6", "gmpi7",
85 "hsadc", "lcdif", "empty", "empty";
86 #dma-cells = <1>;
87 dma-channels = <16>;
Shawn Guob598b9f2012-08-22 21:36:29 +080088 clocks = <&clks 25>;
Dong Aishengbc3a59c2012-03-31 21:26:57 +080089 };
90
91 perfmon@80006000 {
Fabio Estevam0f06cde2012-07-30 21:29:19 -030092 reg = <0x80006000 0x800>;
Dong Aishengbc3a59c2012-03-31 21:26:57 +080093 interrupts = <27>;
94 status = "disabled";
95 };
96
Huang Shijie7a8e5142012-05-25 17:25:35 +080097 gpmi-nand@8000c000 {
98 compatible = "fsl,imx28-gpmi-nand";
99 #address-cells = <1>;
100 #size-cells = <1>;
Fabio Estevam0f06cde2012-07-30 21:29:19 -0300101 reg = <0x8000c000 0x2000>, <0x8000a000 0x2000>;
Huang Shijie7a8e5142012-05-25 17:25:35 +0800102 reg-names = "gpmi-nand", "bch";
Shawn Guo7f2b9282013-07-16 17:10:55 +0800103 interrupts = <41>;
104 interrupt-names = "bch";
Shawn Guob598b9f2012-08-22 21:36:29 +0800105 clocks = <&clks 50>;
Huang Shijieb6442552012-10-10 18:27:09 +0800106 clock-names = "gpmi_io";
Shawn Guof30fb032013-02-25 21:56:56 +0800107 dmas = <&dma_apbh 4>;
108 dma-names = "rx-tx";
Dong Aishengbc3a59c2012-03-31 21:26:57 +0800109 status = "disabled";
110 };
111
112 ssp0: ssp@80010000 {
Maxime Ripard41bf5702012-09-04 10:44:02 +0200113 #address-cells = <1>;
114 #size-cells = <0>;
Fabio Estevam0f06cde2012-07-30 21:29:19 -0300115 reg = <0x80010000 0x2000>;
Shawn Guo7f2b9282013-07-16 17:10:55 +0800116 interrupts = <96>;
Shawn Guob598b9f2012-08-22 21:36:29 +0800117 clocks = <&clks 46>;
Shawn Guof30fb032013-02-25 21:56:56 +0800118 dmas = <&dma_apbh 0>;
119 dma-names = "rx-tx";
Dong Aishengbc3a59c2012-03-31 21:26:57 +0800120 status = "disabled";
121 };
122
123 ssp1: ssp@80012000 {
Maxime Ripard41bf5702012-09-04 10:44:02 +0200124 #address-cells = <1>;
125 #size-cells = <0>;
Fabio Estevam0f06cde2012-07-30 21:29:19 -0300126 reg = <0x80012000 0x2000>;
Shawn Guo7f2b9282013-07-16 17:10:55 +0800127 interrupts = <97>;
Shawn Guob598b9f2012-08-22 21:36:29 +0800128 clocks = <&clks 47>;
Shawn Guof30fb032013-02-25 21:56:56 +0800129 dmas = <&dma_apbh 1>;
130 dma-names = "rx-tx";
Dong Aishengbc3a59c2012-03-31 21:26:57 +0800131 status = "disabled";
132 };
133
134 ssp2: ssp@80014000 {
Maxime Ripard41bf5702012-09-04 10:44:02 +0200135 #address-cells = <1>;
136 #size-cells = <0>;
Fabio Estevam0f06cde2012-07-30 21:29:19 -0300137 reg = <0x80014000 0x2000>;
Shawn Guo7f2b9282013-07-16 17:10:55 +0800138 interrupts = <98>;
Shawn Guob598b9f2012-08-22 21:36:29 +0800139 clocks = <&clks 48>;
Shawn Guof30fb032013-02-25 21:56:56 +0800140 dmas = <&dma_apbh 2>;
141 dma-names = "rx-tx";
Dong Aishengbc3a59c2012-03-31 21:26:57 +0800142 status = "disabled";
143 };
144
145 ssp3: ssp@80016000 {
Maxime Ripard41bf5702012-09-04 10:44:02 +0200146 #address-cells = <1>;
147 #size-cells = <0>;
Fabio Estevam0f06cde2012-07-30 21:29:19 -0300148 reg = <0x80016000 0x2000>;
Shawn Guo7f2b9282013-07-16 17:10:55 +0800149 interrupts = <99>;
Shawn Guob598b9f2012-08-22 21:36:29 +0800150 clocks = <&clks 49>;
Shawn Guof30fb032013-02-25 21:56:56 +0800151 dmas = <&dma_apbh 3>;
152 dma-names = "rx-tx";
Dong Aishengbc3a59c2012-03-31 21:26:57 +0800153 status = "disabled";
154 };
155
156 pinctrl@80018000 {
157 #address-cells = <1>;
158 #size-cells = <0>;
Shawn Guoce4c6f92012-05-04 14:32:35 +0800159 compatible = "fsl,imx28-pinctrl", "simple-bus";
Fabio Estevam0f06cde2012-07-30 21:29:19 -0300160 reg = <0x80018000 0x2000>;
Dong Aishengbc3a59c2012-03-31 21:26:57 +0800161
Shawn Guoce4c6f92012-05-04 14:32:35 +0800162 gpio0: gpio@0 {
163 compatible = "fsl,imx28-gpio", "fsl,mxs-gpio";
164 interrupts = <127>;
165 gpio-controller;
166 #gpio-cells = <2>;
167 interrupt-controller;
168 #interrupt-cells = <2>;
169 };
170
171 gpio1: gpio@1 {
172 compatible = "fsl,imx28-gpio", "fsl,mxs-gpio";
173 interrupts = <126>;
174 gpio-controller;
175 #gpio-cells = <2>;
176 interrupt-controller;
177 #interrupt-cells = <2>;
178 };
179
180 gpio2: gpio@2 {
181 compatible = "fsl,imx28-gpio", "fsl,mxs-gpio";
182 interrupts = <125>;
183 gpio-controller;
184 #gpio-cells = <2>;
185 interrupt-controller;
186 #interrupt-cells = <2>;
187 };
188
189 gpio3: gpio@3 {
190 compatible = "fsl,imx28-gpio", "fsl,mxs-gpio";
191 interrupts = <124>;
192 gpio-controller;
193 #gpio-cells = <2>;
194 interrupt-controller;
195 #interrupt-cells = <2>;
196 };
197
198 gpio4: gpio@4 {
199 compatible = "fsl,imx28-gpio", "fsl,mxs-gpio";
200 interrupts = <123>;
201 gpio-controller;
202 #gpio-cells = <2>;
203 interrupt-controller;
204 #interrupt-cells = <2>;
205 };
206
Dong Aishengbc3a59c2012-03-31 21:26:57 +0800207 duart_pins_a: duart@0 {
208 reg = <0>;
Shawn Guof14da762012-06-28 11:44:57 +0800209 fsl,pinmux-ids = <
210 0x3102 /* MX28_PAD_PWM0__DUART_RX */
211 0x3112 /* MX28_PAD_PWM1__DUART_TX */
212 >;
Dong Aishengbc3a59c2012-03-31 21:26:57 +0800213 fsl,drive-strength = <0>;
214 fsl,voltage = <1>;
215 fsl,pull-up = <0>;
216 };
217
Maxime Ripard8385e7c2012-06-27 10:18:11 +0200218 duart_pins_b: duart@1 {
219 reg = <1>;
Shawn Guof14da762012-06-28 11:44:57 +0800220 fsl,pinmux-ids = <
221 0x3022 /* MX28_PAD_AUART0_CTS__DUART_RX */
222 0x3032 /* MX28_PAD_AUART0_RTS__DUART_TX */
223 >;
Maxime Ripard8385e7c2012-06-27 10:18:11 +0200224 fsl,drive-strength = <0>;
225 fsl,voltage = <1>;
226 fsl,pull-up = <0>;
227 };
228
Shawn Guoe1a4d182012-07-09 12:34:35 +0800229 duart_4pins_a: duart-4pins@0 {
230 reg = <0>;
231 fsl,pinmux-ids = <
232 0x3022 /* MX28_PAD_AUART0_CTS__DUART_RX */
233 0x3032 /* MX28_PAD_AUART0_RTS__DUART_TX */
234 0x3002 /* MX28_PAD_AUART0_RX__DUART_CTS */
235 0x3012 /* MX28_PAD_AUART0_TX__DUART_RTS */
236 >;
237 fsl,drive-strength = <0>;
238 fsl,voltage = <1>;
239 fsl,pull-up = <0>;
240 };
241
Huang Shijie7a8e5142012-05-25 17:25:35 +0800242 gpmi_pins_a: gpmi-nand@0 {
243 reg = <0>;
Shawn Guof14da762012-06-28 11:44:57 +0800244 fsl,pinmux-ids = <
245 0x0000 /* MX28_PAD_GPMI_D00__GPMI_D0 */
246 0x0010 /* MX28_PAD_GPMI_D01__GPMI_D1 */
247 0x0020 /* MX28_PAD_GPMI_D02__GPMI_D2 */
248 0x0030 /* MX28_PAD_GPMI_D03__GPMI_D3 */
249 0x0040 /* MX28_PAD_GPMI_D04__GPMI_D4 */
250 0x0050 /* MX28_PAD_GPMI_D05__GPMI_D5 */
251 0x0060 /* MX28_PAD_GPMI_D06__GPMI_D6 */
252 0x0070 /* MX28_PAD_GPMI_D07__GPMI_D7 */
253 0x0100 /* MX28_PAD_GPMI_CE0N__GPMI_CE0N */
Shawn Guof14da762012-06-28 11:44:57 +0800254 0x0140 /* MX28_PAD_GPMI_RDY0__GPMI_READY0 */
Shawn Guof14da762012-06-28 11:44:57 +0800255 0x0180 /* MX28_PAD_GPMI_RDN__GPMI_RDN */
256 0x0190 /* MX28_PAD_GPMI_WRN__GPMI_WRN */
257 0x01a0 /* MX28_PAD_GPMI_ALE__GPMI_ALE */
258 0x01b0 /* MX28_PAD_GPMI_CLE__GPMI_CLE */
259 0x01c0 /* MX28_PAD_GPMI_RESETN__GPMI_RESETN */
260 >;
Huang Shijie7a8e5142012-05-25 17:25:35 +0800261 fsl,drive-strength = <0>;
262 fsl,voltage = <1>;
263 fsl,pull-up = <0>;
264 };
265
266 gpmi_status_cfg: gpmi-status-cfg {
Shawn Guof14da762012-06-28 11:44:57 +0800267 fsl,pinmux-ids = <
268 0x0180 /* MX28_PAD_GPMI_RDN__GPMI_RDN */
269 0x0190 /* MX28_PAD_GPMI_WRN__GPMI_WRN */
270 0x01c0 /* MX28_PAD_GPMI_RESETN__GPMI_RESETN */
271 >;
Huang Shijie7a8e5142012-05-25 17:25:35 +0800272 fsl,drive-strength = <2>;
273 };
274
Fabio Estevam80d969e2012-06-15 12:35:56 -0300275 auart0_pins_a: auart0@0 {
276 reg = <0>;
Shawn Guof14da762012-06-28 11:44:57 +0800277 fsl,pinmux-ids = <
278 0x3000 /* MX28_PAD_AUART0_RX__AUART0_RX */
279 0x3010 /* MX28_PAD_AUART0_TX__AUART0_TX */
280 0x3020 /* MX28_PAD_AUART0_CTS__AUART0_CTS */
281 0x3030 /* MX28_PAD_AUART0_RTS__AUART0_RTS */
282 >;
Fabio Estevam80d969e2012-06-15 12:35:56 -0300283 fsl,drive-strength = <0>;
284 fsl,voltage = <1>;
285 fsl,pull-up = <0>;
286 };
287
Marek Vasut8fa62e12012-07-07 21:21:38 +0800288 auart0_2pins_a: auart0-2pins@0 {
289 reg = <0>;
290 fsl,pinmux-ids = <
291 0x3000 /* MX28_PAD_AUART0_RX__AUART0_RX */
292 0x3010 /* MX28_PAD_AUART0_TX__AUART0_TX */
293 >;
294 fsl,drive-strength = <0>;
295 fsl,voltage = <1>;
296 fsl,pull-up = <0>;
297 };
298
Shawn Guoe1a4d182012-07-09 12:34:35 +0800299 auart1_pins_a: auart1@0 {
300 reg = <0>;
301 fsl,pinmux-ids = <
302 0x3040 /* MX28_PAD_AUART1_RX__AUART1_RX */
303 0x3050 /* MX28_PAD_AUART1_TX__AUART1_TX */
304 0x3060 /* MX28_PAD_AUART1_CTS__AUART1_CTS */
305 0x3070 /* MX28_PAD_AUART1_RTS__AUART1_RTS */
306 >;
307 fsl,drive-strength = <0>;
308 fsl,voltage = <1>;
309 fsl,pull-up = <0>;
310 };
311
Shawn Guo3143bbb2012-07-07 23:12:03 +0800312 auart1_2pins_a: auart1-2pins@0 {
313 reg = <0>;
314 fsl,pinmux-ids = <
315 0x3040 /* MX28_PAD_AUART1_RX__AUART1_RX */
316 0x3050 /* MX28_PAD_AUART1_TX__AUART1_TX */
317 >;
318 fsl,drive-strength = <0>;
319 fsl,voltage = <1>;
320 fsl,pull-up = <0>;
321 };
322
323 auart2_2pins_a: auart2-2pins@0 {
324 reg = <0>;
325 fsl,pinmux-ids = <
326 0x2101 /* MX28_PAD_SSP2_SCK__AUART2_RX */
327 0x2111 /* MX28_PAD_SSP2_MOSI__AUART2_TX */
328 >;
329 fsl,drive-strength = <0>;
330 fsl,voltage = <1>;
331 fsl,pull-up = <0>;
332 };
333
Eric Bénardf8040cf2013-04-08 14:57:31 +0200334 auart2_2pins_b: auart2-2pins@1 {
335 reg = <1>;
336 fsl,pinmux-ids = <
337 0x3080 /* MX28_PAD_AUART2_RX__AUART2_RX */
338 0x3090 /* MX28_PAD_AUART2_TX__AUART2_TX */
339 >;
340 fsl,drive-strength = <0>;
341 fsl,voltage = <1>;
342 fsl,pull-up = <0>;
343 };
344
Fabio Estevam80d969e2012-06-15 12:35:56 -0300345 auart3_pins_a: auart3@0 {
346 reg = <0>;
Shawn Guof14da762012-06-28 11:44:57 +0800347 fsl,pinmux-ids = <
348 0x30c0 /* MX28_PAD_AUART3_RX__AUART3_RX */
349 0x30d0 /* MX28_PAD_AUART3_TX__AUART3_TX */
350 0x30e0 /* MX28_PAD_AUART3_CTS__AUART3_CTS */
351 0x30f0 /* MX28_PAD_AUART3_RTS__AUART3_RTS */
352 >;
Fabio Estevam80d969e2012-06-15 12:35:56 -0300353 fsl,drive-strength = <0>;
354 fsl,voltage = <1>;
355 fsl,pull-up = <0>;
356 };
357
Shawn Guo3143bbb2012-07-07 23:12:03 +0800358 auart3_2pins_a: auart3-2pins@0 {
359 reg = <0>;
360 fsl,pinmux-ids = <
361 0x2121 /* MX28_PAD_SSP2_MISO__AUART3_RX */
362 0x2131 /* MX28_PAD_SSP2_SS0__AUART3_TX */
363 >;
364 fsl,drive-strength = <0>;
365 fsl,voltage = <1>;
366 fsl,pull-up = <0>;
367 };
368
Eric Bénard4812e742013-04-08 14:57:32 +0200369 auart3_2pins_b: auart3-2pins@1 {
370 reg = <1>;
371 fsl,pinmux-ids = <
372 0x30c0 /* MX28_PAD_AUART3_RX__AUART3_RX */
373 0x30d0 /* MX28_PAD_AUART3_TX__AUART3_TX */
374 >;
375 fsl,drive-strength = <0>;
376 fsl,voltage = <1>;
377 fsl,pull-up = <0>;
378 };
379
Eric Bénard33678d12013-04-08 14:57:33 +0200380 auart4_2pins_a: auart4@0 {
381 reg = <0>;
382 fsl,pinmux-ids = <
383 0x2181 /* MX28_PAD_SSP3_SCK__AUART4_TX */
384 0x2191 /* MX28_PAD_SSP3_MOSI__AUART4_RX */
385 >;
386 fsl,drive-strength = <0>;
387 fsl,voltage = <1>;
388 fsl,pull-up = <0>;
389 };
390
Dong Aishengbc3a59c2012-03-31 21:26:57 +0800391 mac0_pins_a: mac0@0 {
392 reg = <0>;
Shawn Guof14da762012-06-28 11:44:57 +0800393 fsl,pinmux-ids = <
394 0x4000 /* MX28_PAD_ENET0_MDC__ENET0_MDC */
395 0x4010 /* MX28_PAD_ENET0_MDIO__ENET0_MDIO */
396 0x4020 /* MX28_PAD_ENET0_RX_EN__ENET0_RX_EN */
397 0x4030 /* MX28_PAD_ENET0_RXD0__ENET0_RXD0 */
398 0x4040 /* MX28_PAD_ENET0_RXD1__ENET0_RXD1 */
399 0x4060 /* MX28_PAD_ENET0_TX_EN__ENET0_TX_EN */
400 0x4070 /* MX28_PAD_ENET0_TXD0__ENET0_TXD0 */
401 0x4080 /* MX28_PAD_ENET0_TXD1__ENET0_TXD1 */
402 0x4100 /* MX28_PAD_ENET_CLK__CLKCTRL_ENET */
403 >;
Dong Aishengbc3a59c2012-03-31 21:26:57 +0800404 fsl,drive-strength = <1>;
405 fsl,voltage = <1>;
406 fsl,pull-up = <1>;
407 };
408
409 mac1_pins_a: mac1@0 {
410 reg = <0>;
Shawn Guof14da762012-06-28 11:44:57 +0800411 fsl,pinmux-ids = <
412 0x40f1 /* MX28_PAD_ENET0_CRS__ENET1_RX_EN */
413 0x4091 /* MX28_PAD_ENET0_RXD2__ENET1_RXD0 */
414 0x40a1 /* MX28_PAD_ENET0_RXD3__ENET1_RXD1 */
415 0x40e1 /* MX28_PAD_ENET0_COL__ENET1_TX_EN */
416 0x40b1 /* MX28_PAD_ENET0_TXD2__ENET1_TXD0 */
417 0x40c1 /* MX28_PAD_ENET0_TXD3__ENET1_TXD1 */
418 >;
Dong Aishengbc3a59c2012-03-31 21:26:57 +0800419 fsl,drive-strength = <1>;
420 fsl,voltage = <1>;
421 fsl,pull-up = <1>;
422 };
Shawn Guo35d23042012-05-06 16:33:34 +0800423
424 mmc0_8bit_pins_a: mmc0-8bit@0 {
425 reg = <0>;
Shawn Guof14da762012-06-28 11:44:57 +0800426 fsl,pinmux-ids = <
427 0x2000 /* MX28_PAD_SSP0_DATA0__SSP0_D0 */
428 0x2010 /* MX28_PAD_SSP0_DATA1__SSP0_D1 */
429 0x2020 /* MX28_PAD_SSP0_DATA2__SSP0_D2 */
430 0x2030 /* MX28_PAD_SSP0_DATA3__SSP0_D3 */
431 0x2040 /* MX28_PAD_SSP0_DATA4__SSP0_D4 */
432 0x2050 /* MX28_PAD_SSP0_DATA5__SSP0_D5 */
433 0x2060 /* MX28_PAD_SSP0_DATA6__SSP0_D6 */
434 0x2070 /* MX28_PAD_SSP0_DATA7__SSP0_D7 */
435 0x2080 /* MX28_PAD_SSP0_CMD__SSP0_CMD */
436 0x2090 /* MX28_PAD_SSP0_DETECT__SSP0_CARD_DETECT */
437 0x20a0 /* MX28_PAD_SSP0_SCK__SSP0_SCK */
438 >;
Shawn Guo35d23042012-05-06 16:33:34 +0800439 fsl,drive-strength = <1>;
440 fsl,voltage = <1>;
441 fsl,pull-up = <1>;
442 };
443
Maxime Ripard8385e7c2012-06-27 10:18:11 +0200444 mmc0_4bit_pins_a: mmc0-4bit@0 {
445 reg = <0>;
Shawn Guof14da762012-06-28 11:44:57 +0800446 fsl,pinmux-ids = <
447 0x2000 /* MX28_PAD_SSP0_DATA0__SSP0_D0 */
448 0x2010 /* MX28_PAD_SSP0_DATA1__SSP0_D1 */
449 0x2020 /* MX28_PAD_SSP0_DATA2__SSP0_D2 */
450 0x2030 /* MX28_PAD_SSP0_DATA3__SSP0_D3 */
451 0x2080 /* MX28_PAD_SSP0_CMD__SSP0_CMD */
452 0x2090 /* MX28_PAD_SSP0_DETECT__SSP0_CARD_DETECT */
453 0x20a0 /* MX28_PAD_SSP0_SCK__SSP0_SCK */
454 >;
Maxime Ripard8385e7c2012-06-27 10:18:11 +0200455 fsl,drive-strength = <1>;
456 fsl,voltage = <1>;
457 fsl,pull-up = <1>;
458 };
459
Shawn Guo35d23042012-05-06 16:33:34 +0800460 mmc0_cd_cfg: mmc0-cd-cfg {
Shawn Guof14da762012-06-28 11:44:57 +0800461 fsl,pinmux-ids = <
462 0x2090 /* MX28_PAD_SSP0_DETECT__SSP0_CARD_DETECT */
463 >;
Shawn Guo35d23042012-05-06 16:33:34 +0800464 fsl,pull-up = <0>;
465 };
466
467 mmc0_sck_cfg: mmc0-sck-cfg {
Shawn Guof14da762012-06-28 11:44:57 +0800468 fsl,pinmux-ids = <
469 0x20a0 /* MX28_PAD_SSP0_SCK__SSP0_SCK */
470 >;
Shawn Guo35d23042012-05-06 16:33:34 +0800471 fsl,drive-strength = <2>;
472 fsl,pull-up = <0>;
473 };
Shawn Guo2a96e392012-05-10 15:02:10 +0800474
475 i2c0_pins_a: i2c0@0 {
476 reg = <0>;
Shawn Guof14da762012-06-28 11:44:57 +0800477 fsl,pinmux-ids = <
478 0x3180 /* MX28_PAD_I2C0_SCL__I2C0_SCL */
479 0x3190 /* MX28_PAD_I2C0_SDA__I2C0_SDA */
480 >;
Shawn Guo2a96e392012-05-10 15:02:10 +0800481 fsl,drive-strength = <1>;
482 fsl,voltage = <1>;
483 fsl,pull-up = <1>;
484 };
Shawn Guo530f1d42012-05-10 15:03:16 +0800485
Maxime Ripard5c697ea2012-08-23 10:42:29 +0200486 i2c0_pins_b: i2c0@1 {
487 reg = <1>;
488 fsl,pinmux-ids = <
489 0x3001 /* MX28_PAD_AUART0_RX__I2C0_SCL */
490 0x3011 /* MX28_PAD_AUART0_TX__I2C0_SDA */
491 >;
492 fsl,drive-strength = <1>;
493 fsl,voltage = <1>;
494 fsl,pull-up = <1>;
495 };
496
Maxime Ripardde7e9342012-08-31 16:00:40 +0200497 i2c1_pins_a: i2c1@0 {
498 reg = <0>;
499 fsl,pinmux-ids = <
500 0x3101 /* MX28_PAD_PWM0__I2C1_SCL */
501 0x3111 /* MX28_PAD_PWM1__I2C1_SDA */
502 >;
503 fsl,drive-strength = <1>;
504 fsl,voltage = <1>;
505 fsl,pull-up = <1>;
506 };
507
Shawn Guo530f1d42012-05-10 15:03:16 +0800508 saif0_pins_a: saif0@0 {
509 reg = <0>;
Shawn Guof14da762012-06-28 11:44:57 +0800510 fsl,pinmux-ids = <
511 0x3140 /* MX28_PAD_SAIF0_MCLK__SAIF0_MCLK */
512 0x3150 /* MX28_PAD_SAIF0_LRCLK__SAIF0_LRCLK */
513 0x3160 /* MX28_PAD_SAIF0_BITCLK__SAIF0_BITCLK */
514 0x3170 /* MX28_PAD_SAIF0_SDATA0__SAIF0_SDATA0 */
515 >;
Shawn Guo530f1d42012-05-10 15:03:16 +0800516 fsl,drive-strength = <2>;
517 fsl,voltage = <1>;
518 fsl,pull-up = <1>;
519 };
520
521 saif1_pins_a: saif1@0 {
522 reg = <0>;
Shawn Guof14da762012-06-28 11:44:57 +0800523 fsl,pinmux-ids = <
524 0x31a0 /* MX28_PAD_SAIF1_SDATA0__SAIF1_SDATA0 */
525 >;
Shawn Guo530f1d42012-05-10 15:03:16 +0800526 fsl,drive-strength = <2>;
527 fsl,voltage = <1>;
528 fsl,pull-up = <1>;
529 };
Shawn Guo52f71762012-06-28 11:45:06 +0800530
Shawn Guoe1a4d182012-07-09 12:34:35 +0800531 pwm0_pins_a: pwm0@0 {
532 reg = <0>;
533 fsl,pinmux-ids = <
534 0x3100 /* MX28_PAD_PWM0__PWM_0 */
535 >;
536 fsl,drive-strength = <0>;
537 fsl,voltage = <1>;
538 fsl,pull-up = <0>;
539 };
540
Shawn Guo52f71762012-06-28 11:45:06 +0800541 pwm2_pins_a: pwm2@0 {
542 reg = <0>;
543 fsl,pinmux-ids = <
544 0x3120 /* MX28_PAD_PWM2__PWM_2 */
545 >;
546 fsl,drive-strength = <0>;
547 fsl,voltage = <1>;
548 fsl,pull-up = <0>;
549 };
Shawn Guoa915ee422012-06-28 11:45:07 +0800550
Julien Boibessot2bde51c2012-10-27 12:15:46 +0200551 pwm3_pins_a: pwm3@0 {
552 reg = <0>;
553 fsl,pinmux-ids = <
554 0x31c0 /* MX28_PAD_PWM3__PWM_3 */
555 >;
556 fsl,drive-strength = <0>;
557 fsl,voltage = <1>;
558 fsl,pull-up = <0>;
559 };
560
Maxime Ripardd2486202013-01-25 09:54:06 +0100561 pwm3_pins_b: pwm3@1 {
562 reg = <1>;
563 fsl,pinmux-ids = <
564 0x3141 /* MX28_PAD_SAIF0_MCLK__PWM3 */
565 >;
566 fsl,drive-strength = <0>;
567 fsl,voltage = <1>;
568 fsl,pull-up = <0>;
569 };
570
Maxime Ripard2f442112012-08-23 10:42:30 +0200571 pwm4_pins_a: pwm4@0 {
572 reg = <0>;
573 fsl,pinmux-ids = <
574 0x31d0 /* MX28_PAD_PWM4__PWM_4 */
575 >;
576 fsl,drive-strength = <0>;
577 fsl,voltage = <1>;
578 fsl,pull-up = <0>;
579 };
580
Shawn Guoa915ee422012-06-28 11:45:07 +0800581 lcdif_24bit_pins_a: lcdif-24bit@0 {
582 reg = <0>;
583 fsl,pinmux-ids = <
584 0x1000 /* MX28_PAD_LCD_D00__LCD_D0 */
585 0x1010 /* MX28_PAD_LCD_D01__LCD_D1 */
586 0x1020 /* MX28_PAD_LCD_D02__LCD_D2 */
587 0x1030 /* MX28_PAD_LCD_D03__LCD_D3 */
588 0x1040 /* MX28_PAD_LCD_D04__LCD_D4 */
589 0x1050 /* MX28_PAD_LCD_D05__LCD_D5 */
590 0x1060 /* MX28_PAD_LCD_D06__LCD_D6 */
591 0x1070 /* MX28_PAD_LCD_D07__LCD_D7 */
592 0x1080 /* MX28_PAD_LCD_D08__LCD_D8 */
593 0x1090 /* MX28_PAD_LCD_D09__LCD_D9 */
594 0x10a0 /* MX28_PAD_LCD_D10__LCD_D10 */
595 0x10b0 /* MX28_PAD_LCD_D11__LCD_D11 */
596 0x10c0 /* MX28_PAD_LCD_D12__LCD_D12 */
597 0x10d0 /* MX28_PAD_LCD_D13__LCD_D13 */
598 0x10e0 /* MX28_PAD_LCD_D14__LCD_D14 */
599 0x10f0 /* MX28_PAD_LCD_D15__LCD_D15 */
600 0x1100 /* MX28_PAD_LCD_D16__LCD_D16 */
601 0x1110 /* MX28_PAD_LCD_D17__LCD_D17 */
602 0x1120 /* MX28_PAD_LCD_D18__LCD_D18 */
603 0x1130 /* MX28_PAD_LCD_D19__LCD_D19 */
604 0x1140 /* MX28_PAD_LCD_D20__LCD_D20 */
605 0x1150 /* MX28_PAD_LCD_D21__LCD_D21 */
606 0x1160 /* MX28_PAD_LCD_D22__LCD_D22 */
607 0x1170 /* MX28_PAD_LCD_D23__LCD_D23 */
Shawn Guoa915ee422012-06-28 11:45:07 +0800608 >;
609 fsl,drive-strength = <0>;
610 fsl,voltage = <1>;
611 fsl,pull-up = <0>;
612 };
Shawn Guo6ca44ac2012-06-28 11:45:03 +0800613
Gwenhael Goavec-Merou4ced2a42012-11-01 17:50:59 +0100614 lcdif_16bit_pins_a: lcdif-16bit@0 {
615 reg = <0>;
616 fsl,pinmux-ids = <
617 0x1000 /* MX28_PAD_LCD_D00__LCD_D0 */
618 0x1010 /* MX28_PAD_LCD_D01__LCD_D1 */
619 0x1020 /* MX28_PAD_LCD_D02__LCD_D2 */
620 0x1030 /* MX28_PAD_LCD_D03__LCD_D3 */
621 0x1040 /* MX28_PAD_LCD_D04__LCD_D4 */
622 0x1050 /* MX28_PAD_LCD_D05__LCD_D5 */
623 0x1060 /* MX28_PAD_LCD_D06__LCD_D6 */
624 0x1070 /* MX28_PAD_LCD_D07__LCD_D7 */
625 0x1080 /* MX28_PAD_LCD_D08__LCD_D8 */
626 0x1090 /* MX28_PAD_LCD_D09__LCD_D9 */
627 0x10a0 /* MX28_PAD_LCD_D10__LCD_D10 */
628 0x10b0 /* MX28_PAD_LCD_D11__LCD_D11 */
629 0x10c0 /* MX28_PAD_LCD_D12__LCD_D12 */
630 0x10d0 /* MX28_PAD_LCD_D13__LCD_D13 */
631 0x10e0 /* MX28_PAD_LCD_D14__LCD_D14 */
632 0x10f0 /* MX28_PAD_LCD_D15__LCD_D15 */
633 >;
634 fsl,drive-strength = <0>;
635 fsl,voltage = <1>;
636 fsl,pull-up = <0>;
637 };
638
Shawn Guo6ca44ac2012-06-28 11:45:03 +0800639 can0_pins_a: can0@0 {
640 reg = <0>;
641 fsl,pinmux-ids = <
642 0x0161 /* MX28_PAD_GPMI_RDY2__CAN0_TX */
643 0x0171 /* MX28_PAD_GPMI_RDY3__CAN0_RX */
644 >;
645 fsl,drive-strength = <0>;
646 fsl,voltage = <1>;
647 fsl,pull-up = <0>;
648 };
649
650 can1_pins_a: can1@0 {
651 reg = <0>;
652 fsl,pinmux-ids = <
653 0x0121 /* MX28_PAD_GPMI_CE2N__CAN1_TX */
654 0x0131 /* MX28_PAD_GPMI_CE3N__CAN1_RX */
655 >;
656 fsl,drive-strength = <0>;
657 fsl,voltage = <1>;
658 fsl,pull-up = <0>;
659 };
Marek Vasut7f122212012-08-25 01:51:37 +0200660
661 spi2_pins_a: spi2@0 {
662 reg = <0>;
663 fsl,pinmux-ids = <
664 0x2100 /* MX28_PAD_SSP2_SCK__SSP2_SCK */
665 0x2110 /* MX28_PAD_SSP2_MOSI__SSP2_CMD */
666 0x2120 /* MX28_PAD_SSP2_MISO__SSP2_D0 */
667 0x2130 /* MX28_PAD_SSP2_SS0__SSP2_D3 */
668 >;
669 fsl,drive-strength = <1>;
670 fsl,voltage = <1>;
671 fsl,pull-up = <1>;
672 };
Marek Vasutbb2f1262012-08-25 01:51:38 +0200673
674 usbphy0_pins_a: usbphy0@0 {
675 reg = <0>;
676 fsl,pinmux-ids = <
677 0x2152 /* MX28_PAD_SSP2_SS2__USB0_OVERCURRENT */
678 >;
679 fsl,drive-strength = <2>;
680 fsl,voltage = <1>;
681 fsl,pull-up = <0>;
682 };
683
684 usbphy0_pins_b: usbphy0@1 {
685 reg = <1>;
686 fsl,pinmux-ids = <
687 0x3061 /* MX28_PAD_AUART1_CTS__USB0_OVERCURRENT */
688 >;
689 fsl,drive-strength = <2>;
690 fsl,voltage = <1>;
691 fsl,pull-up = <0>;
692 };
693
694 usbphy1_pins_a: usbphy1@0 {
695 reg = <0>;
696 fsl,pinmux-ids = <
697 0x2142 /* MX28_PAD_SSP2_SS1__USB1_OVERCURRENT */
698 >;
699 fsl,drive-strength = <2>;
700 fsl,voltage = <1>;
701 fsl,pull-up = <0>;
702 };
Dong Aishengbc3a59c2012-03-31 21:26:57 +0800703 };
704
705 digctl@8001c000 {
Fabio Estevam115581c2013-06-04 10:18:44 -0300706 compatible = "fsl,imx28-digctl", "fsl,imx23-digctl";
Fabio Estevam0f06cde2012-07-30 21:29:19 -0300707 reg = <0x8001c000 0x2000>;
Dong Aishengbc3a59c2012-03-31 21:26:57 +0800708 interrupts = <89>;
709 status = "disabled";
710 };
711
712 etm@80022000 {
Fabio Estevam0f06cde2012-07-30 21:29:19 -0300713 reg = <0x80022000 0x2000>;
Dong Aishengbc3a59c2012-03-31 21:26:57 +0800714 status = "disabled";
715 };
716
Shawn Guof30fb032013-02-25 21:56:56 +0800717 dma_apbx: dma-apbx@80024000 {
Dong Aisheng84f35702012-05-04 20:12:19 +0800718 compatible = "fsl,imx28-dma-apbx";
Fabio Estevam0f06cde2012-07-30 21:29:19 -0300719 reg = <0x80024000 0x2000>;
Shawn Guof30fb032013-02-25 21:56:56 +0800720 interrupts = <78 79 66 0
721 80 81 68 69
722 70 71 72 73
723 74 75 76 77>;
724 interrupt-names = "auart4-rx", "aurat4-tx", "spdif-tx", "empty",
725 "saif0", "saif1", "i2c0", "i2c1",
726 "auart0-rx", "auart0-tx", "auart1-rx", "auart1-tx",
727 "auart2-rx", "auart2-tx", "auart3-rx", "auart3-tx";
728 #dma-cells = <1>;
729 dma-channels = <16>;
Shawn Guob598b9f2012-08-22 21:36:29 +0800730 clocks = <&clks 26>;
Dong Aishengbc3a59c2012-03-31 21:26:57 +0800731 };
732
733 dcp@80028000 {
Fabio Estevam0f06cde2012-07-30 21:29:19 -0300734 reg = <0x80028000 0x2000>;
Dong Aishengbc3a59c2012-03-31 21:26:57 +0800735 interrupts = <52 53 54>;
Tobias Rauter519d8b12013-05-19 21:59:38 +0200736 compatible = "fsl-dcp";
Dong Aishengbc3a59c2012-03-31 21:26:57 +0800737 };
738
739 pxp@8002a000 {
Fabio Estevam0f06cde2012-07-30 21:29:19 -0300740 reg = <0x8002a000 0x2000>;
Dong Aishengbc3a59c2012-03-31 21:26:57 +0800741 interrupts = <39>;
742 status = "disabled";
743 };
744
745 ocotp@8002c000 {
Shawn Guo69d75a02013-03-29 09:59:28 +0800746 compatible = "fsl,ocotp";
Fabio Estevam0f06cde2012-07-30 21:29:19 -0300747 reg = <0x8002c000 0x2000>;
Dong Aishengbc3a59c2012-03-31 21:26:57 +0800748 status = "disabled";
749 };
750
751 axi-ahb@8002e000 {
Fabio Estevam0f06cde2012-07-30 21:29:19 -0300752 reg = <0x8002e000 0x2000>;
Dong Aishengbc3a59c2012-03-31 21:26:57 +0800753 status = "disabled";
754 };
755
756 lcdif@80030000 {
Shawn Guoa915ee422012-06-28 11:45:07 +0800757 compatible = "fsl,imx28-lcdif";
Fabio Estevam0f06cde2012-07-30 21:29:19 -0300758 reg = <0x80030000 0x2000>;
Shawn Guo7f2b9282013-07-16 17:10:55 +0800759 interrupts = <38>;
Shawn Guob598b9f2012-08-22 21:36:29 +0800760 clocks = <&clks 55>;
Shawn Guof30fb032013-02-25 21:56:56 +0800761 dmas = <&dma_apbh 13>;
762 dma-names = "rx";
Dong Aishengbc3a59c2012-03-31 21:26:57 +0800763 status = "disabled";
764 };
765
766 can0: can@80032000 {
Shawn Guo6ca44ac2012-06-28 11:45:03 +0800767 compatible = "fsl,imx28-flexcan", "fsl,p1010-flexcan";
Fabio Estevam0f06cde2012-07-30 21:29:19 -0300768 reg = <0x80032000 0x2000>;
Dong Aishengbc3a59c2012-03-31 21:26:57 +0800769 interrupts = <8>;
Shawn Guob598b9f2012-08-22 21:36:29 +0800770 clocks = <&clks 58>, <&clks 58>;
771 clock-names = "ipg", "per";
Dong Aishengbc3a59c2012-03-31 21:26:57 +0800772 status = "disabled";
773 };
774
775 can1: can@80034000 {
Shawn Guo6ca44ac2012-06-28 11:45:03 +0800776 compatible = "fsl,imx28-flexcan", "fsl,p1010-flexcan";
Fabio Estevam0f06cde2012-07-30 21:29:19 -0300777 reg = <0x80034000 0x2000>;
Dong Aishengbc3a59c2012-03-31 21:26:57 +0800778 interrupts = <9>;
Shawn Guob598b9f2012-08-22 21:36:29 +0800779 clocks = <&clks 59>, <&clks 59>;
780 clock-names = "ipg", "per";
Dong Aishengbc3a59c2012-03-31 21:26:57 +0800781 status = "disabled";
782 };
783
784 simdbg@8003c000 {
Fabio Estevam0f06cde2012-07-30 21:29:19 -0300785 reg = <0x8003c000 0x200>;
Dong Aishengbc3a59c2012-03-31 21:26:57 +0800786 status = "disabled";
787 };
788
789 simgpmisel@8003c200 {
Fabio Estevam0f06cde2012-07-30 21:29:19 -0300790 reg = <0x8003c200 0x100>;
Dong Aishengbc3a59c2012-03-31 21:26:57 +0800791 status = "disabled";
792 };
793
794 simsspsel@8003c300 {
Fabio Estevam0f06cde2012-07-30 21:29:19 -0300795 reg = <0x8003c300 0x100>;
Dong Aishengbc3a59c2012-03-31 21:26:57 +0800796 status = "disabled";
797 };
798
799 simmemsel@8003c400 {
Fabio Estevam0f06cde2012-07-30 21:29:19 -0300800 reg = <0x8003c400 0x100>;
Dong Aishengbc3a59c2012-03-31 21:26:57 +0800801 status = "disabled";
802 };
803
804 gpiomon@8003c500 {
Fabio Estevam0f06cde2012-07-30 21:29:19 -0300805 reg = <0x8003c500 0x100>;
Dong Aishengbc3a59c2012-03-31 21:26:57 +0800806 status = "disabled";
807 };
808
809 simenet@8003c700 {
Fabio Estevam0f06cde2012-07-30 21:29:19 -0300810 reg = <0x8003c700 0x100>;
Dong Aishengbc3a59c2012-03-31 21:26:57 +0800811 status = "disabled";
812 };
813
814 armjtag@8003c800 {
Fabio Estevam0f06cde2012-07-30 21:29:19 -0300815 reg = <0x8003c800 0x100>;
Dong Aishengbc3a59c2012-03-31 21:26:57 +0800816 status = "disabled";
817 };
Lothar Waßmann07a3ce72013-08-08 14:51:20 +0200818 };
Dong Aishengbc3a59c2012-03-31 21:26:57 +0800819
820 apbx@80040000 {
821 compatible = "simple-bus";
822 #address-cells = <1>;
823 #size-cells = <1>;
824 reg = <0x80040000 0x40000>;
825 ranges;
826
Shawn Guob598b9f2012-08-22 21:36:29 +0800827 clks: clkctrl@80040000 {
Shawn Guo8f7cf882013-03-29 09:33:09 +0800828 compatible = "fsl,imx28-clkctrl", "fsl,clkctrl";
Fabio Estevam0f06cde2012-07-30 21:29:19 -0300829 reg = <0x80040000 0x2000>;
Shawn Guob598b9f2012-08-22 21:36:29 +0800830 #clock-cells = <1>;
Dong Aishengbc3a59c2012-03-31 21:26:57 +0800831 };
832
833 saif0: saif@80042000 {
Shawn Guo530f1d42012-05-10 15:03:16 +0800834 compatible = "fsl,imx28-saif";
Fabio Estevam0f06cde2012-07-30 21:29:19 -0300835 reg = <0x80042000 0x2000>;
Shawn Guo7f2b9282013-07-16 17:10:55 +0800836 interrupts = <59>;
Shawn Guo66acaf32013-07-01 15:46:05 +0800837 #clock-cells = <0>;
Shawn Guob598b9f2012-08-22 21:36:29 +0800838 clocks = <&clks 53>;
Shawn Guof30fb032013-02-25 21:56:56 +0800839 dmas = <&dma_apbx 4>;
840 dma-names = "rx-tx";
Dong Aishengbc3a59c2012-03-31 21:26:57 +0800841 status = "disabled";
842 };
843
844 power@80044000 {
Fabio Estevam0f06cde2012-07-30 21:29:19 -0300845 reg = <0x80044000 0x2000>;
Dong Aishengbc3a59c2012-03-31 21:26:57 +0800846 status = "disabled";
847 };
848
849 saif1: saif@80046000 {
Shawn Guo530f1d42012-05-10 15:03:16 +0800850 compatible = "fsl,imx28-saif";
Fabio Estevam0f06cde2012-07-30 21:29:19 -0300851 reg = <0x80046000 0x2000>;
Shawn Guo7f2b9282013-07-16 17:10:55 +0800852 interrupts = <58>;
Shawn Guob598b9f2012-08-22 21:36:29 +0800853 clocks = <&clks 54>;
Shawn Guof30fb032013-02-25 21:56:56 +0800854 dmas = <&dma_apbx 5>;
855 dma-names = "rx-tx";
Dong Aishengbc3a59c2012-03-31 21:26:57 +0800856 status = "disabled";
857 };
858
859 lradc@80050000 {
Marek Vasutaef35102012-08-17 10:42:52 +0800860 compatible = "fsl,imx28-lradc";
Fabio Estevam0f06cde2012-07-30 21:29:19 -0300861 reg = <0x80050000 0x2000>;
Marek Vasutaef35102012-08-17 10:42:52 +0800862 interrupts = <10 14 15 16 17 18 19
863 20 21 22 23 24 25>;
Dong Aishengbc3a59c2012-03-31 21:26:57 +0800864 status = "disabled";
865 };
866
867 spdif@80054000 {
Fabio Estevam0f06cde2012-07-30 21:29:19 -0300868 reg = <0x80054000 0x2000>;
Shawn Guo7f2b9282013-07-16 17:10:55 +0800869 interrupts = <45>;
Shawn Guof30fb032013-02-25 21:56:56 +0800870 dmas = <&dma_apbx 2>;
871 dma-names = "tx";
Dong Aishengbc3a59c2012-03-31 21:26:57 +0800872 status = "disabled";
873 };
874
875 rtc@80056000 {
Shawn Guof98c9902012-06-28 11:45:05 +0800876 compatible = "fsl,imx28-rtc", "fsl,stmp3xxx-rtc";
Fabio Estevam0f06cde2012-07-30 21:29:19 -0300877 reg = <0x80056000 0x2000>;
Shawn Guof98c9902012-06-28 11:45:05 +0800878 interrupts = <29>;
Dong Aishengbc3a59c2012-03-31 21:26:57 +0800879 };
880
881 i2c0: i2c@80058000 {
Shawn Guo2a96e392012-05-10 15:02:10 +0800882 #address-cells = <1>;
883 #size-cells = <0>;
884 compatible = "fsl,imx28-i2c";
Fabio Estevam0f06cde2012-07-30 21:29:19 -0300885 reg = <0x80058000 0x2000>;
Shawn Guo7f2b9282013-07-16 17:10:55 +0800886 interrupts = <111>;
Marek Vasutcd4f2d42012-07-09 18:22:53 +0200887 clock-frequency = <100000>;
Shawn Guof30fb032013-02-25 21:56:56 +0800888 dmas = <&dma_apbx 6>;
889 dma-names = "rx-tx";
Dong Aishengbc3a59c2012-03-31 21:26:57 +0800890 status = "disabled";
891 };
892
893 i2c1: i2c@8005a000 {
Shawn Guo2a96e392012-05-10 15:02:10 +0800894 #address-cells = <1>;
895 #size-cells = <0>;
896 compatible = "fsl,imx28-i2c";
Fabio Estevam0f06cde2012-07-30 21:29:19 -0300897 reg = <0x8005a000 0x2000>;
Shawn Guo7f2b9282013-07-16 17:10:55 +0800898 interrupts = <110>;
Marek Vasutcd4f2d42012-07-09 18:22:53 +0200899 clock-frequency = <100000>;
Shawn Guof30fb032013-02-25 21:56:56 +0800900 dmas = <&dma_apbx 7>;
901 dma-names = "rx-tx";
Dong Aishengbc3a59c2012-03-31 21:26:57 +0800902 status = "disabled";
903 };
904
Shawn Guo52f71762012-06-28 11:45:06 +0800905 pwm: pwm@80064000 {
906 compatible = "fsl,imx28-pwm", "fsl,imx23-pwm";
Fabio Estevam0f06cde2012-07-30 21:29:19 -0300907 reg = <0x80064000 0x2000>;
Shawn Guob598b9f2012-08-22 21:36:29 +0800908 clocks = <&clks 44>;
Shawn Guo52f71762012-06-28 11:45:06 +0800909 #pwm-cells = <2>;
910 fsl,pwm-number = <8>;
Dong Aishengbc3a59c2012-03-31 21:26:57 +0800911 status = "disabled";
912 };
913
914 timrot@80068000 {
Shawn Guoeeca6e62012-08-20 08:51:45 +0800915 compatible = "fsl,imx28-timrot", "fsl,timrot";
Fabio Estevam0f06cde2012-07-30 21:29:19 -0300916 reg = <0x80068000 0x2000>;
Shawn Guoeeca6e62012-08-20 08:51:45 +0800917 interrupts = <48 49 50 51>;
Shawn Guo2efb9502013-03-25 22:57:14 +0800918 clocks = <&clks 26>;
Dong Aishengbc3a59c2012-03-31 21:26:57 +0800919 };
920
921 auart0: serial@8006a000 {
Fabio Estevam80d969e2012-06-15 12:35:56 -0300922 compatible = "fsl,imx28-auart", "fsl,imx23-auart";
Dong Aishengbc3a59c2012-03-31 21:26:57 +0800923 reg = <0x8006a000 0x2000>;
Shawn Guo7f2b9282013-07-16 17:10:55 +0800924 interrupts = <112>;
Shawn Guof30fb032013-02-25 21:56:56 +0800925 dmas = <&dma_apbx 8>, <&dma_apbx 9>;
926 dma-names = "rx", "tx";
Shawn Guob598b9f2012-08-22 21:36:29 +0800927 clocks = <&clks 45>;
Dong Aishengbc3a59c2012-03-31 21:26:57 +0800928 status = "disabled";
929 };
930
931 auart1: serial@8006c000 {
Fabio Estevam80d969e2012-06-15 12:35:56 -0300932 compatible = "fsl,imx28-auart", "fsl,imx23-auart";
Dong Aishengbc3a59c2012-03-31 21:26:57 +0800933 reg = <0x8006c000 0x2000>;
Shawn Guo7f2b9282013-07-16 17:10:55 +0800934 interrupts = <113>;
Shawn Guof30fb032013-02-25 21:56:56 +0800935 dmas = <&dma_apbx 10>, <&dma_apbx 11>;
936 dma-names = "rx", "tx";
Shawn Guob598b9f2012-08-22 21:36:29 +0800937 clocks = <&clks 45>;
Dong Aishengbc3a59c2012-03-31 21:26:57 +0800938 status = "disabled";
939 };
940
941 auart2: serial@8006e000 {
Fabio Estevam80d969e2012-06-15 12:35:56 -0300942 compatible = "fsl,imx28-auart", "fsl,imx23-auart";
Dong Aishengbc3a59c2012-03-31 21:26:57 +0800943 reg = <0x8006e000 0x2000>;
Shawn Guo7f2b9282013-07-16 17:10:55 +0800944 interrupts = <114>;
Shawn Guof30fb032013-02-25 21:56:56 +0800945 dmas = <&dma_apbx 12>, <&dma_apbx 13>;
946 dma-names = "rx", "tx";
Shawn Guob598b9f2012-08-22 21:36:29 +0800947 clocks = <&clks 45>;
Dong Aishengbc3a59c2012-03-31 21:26:57 +0800948 status = "disabled";
949 };
950
951 auart3: serial@80070000 {
Fabio Estevam80d969e2012-06-15 12:35:56 -0300952 compatible = "fsl,imx28-auart", "fsl,imx23-auart";
Dong Aishengbc3a59c2012-03-31 21:26:57 +0800953 reg = <0x80070000 0x2000>;
Shawn Guo7f2b9282013-07-16 17:10:55 +0800954 interrupts = <115>;
Shawn Guof30fb032013-02-25 21:56:56 +0800955 dmas = <&dma_apbx 14>, <&dma_apbx 15>;
956 dma-names = "rx", "tx";
Shawn Guob598b9f2012-08-22 21:36:29 +0800957 clocks = <&clks 45>;
Dong Aishengbc3a59c2012-03-31 21:26:57 +0800958 status = "disabled";
959 };
960
961 auart4: serial@80072000 {
Fabio Estevam80d969e2012-06-15 12:35:56 -0300962 compatible = "fsl,imx28-auart", "fsl,imx23-auart";
Dong Aishengbc3a59c2012-03-31 21:26:57 +0800963 reg = <0x80072000 0x2000>;
Shawn Guo7f2b9282013-07-16 17:10:55 +0800964 interrupts = <116>;
Shawn Guof30fb032013-02-25 21:56:56 +0800965 dmas = <&dma_apbx 0>, <&dma_apbx 1>;
966 dma-names = "rx", "tx";
Shawn Guob598b9f2012-08-22 21:36:29 +0800967 clocks = <&clks 45>;
Dong Aishengbc3a59c2012-03-31 21:26:57 +0800968 status = "disabled";
969 };
970
971 duart: serial@80074000 {
972 compatible = "arm,pl011", "arm,primecell";
973 reg = <0x80074000 0x1000>;
974 interrupts = <47>;
Shawn Guob598b9f2012-08-22 21:36:29 +0800975 clocks = <&clks 45>, <&clks 26>;
976 clock-names = "uart", "apb_pclk";
Dong Aishengbc3a59c2012-03-31 21:26:57 +0800977 status = "disabled";
978 };
979
980 usbphy0: usbphy@8007c000 {
Richard Zhao5da01272012-07-12 10:25:27 +0800981 compatible = "fsl,imx28-usbphy", "fsl,imx23-usbphy";
Dong Aishengbc3a59c2012-03-31 21:26:57 +0800982 reg = <0x8007c000 0x2000>;
Shawn Guob598b9f2012-08-22 21:36:29 +0800983 clocks = <&clks 62>;
Dong Aishengbc3a59c2012-03-31 21:26:57 +0800984 status = "disabled";
985 };
986
987 usbphy1: usbphy@8007e000 {
Richard Zhao5da01272012-07-12 10:25:27 +0800988 compatible = "fsl,imx28-usbphy", "fsl,imx23-usbphy";
Dong Aishengbc3a59c2012-03-31 21:26:57 +0800989 reg = <0x8007e000 0x2000>;
Shawn Guob598b9f2012-08-22 21:36:29 +0800990 clocks = <&clks 63>;
Dong Aishengbc3a59c2012-03-31 21:26:57 +0800991 status = "disabled";
992 };
993 };
994 };
995
996 ahb@80080000 {
997 compatible = "simple-bus";
998 #address-cells = <1>;
999 #size-cells = <1>;
1000 reg = <0x80080000 0x80000>;
1001 ranges;
1002
Richard Zhao5da01272012-07-12 10:25:27 +08001003 usb0: usb@80080000 {
1004 compatible = "fsl,imx28-usb", "fsl,imx27-usb";
Dong Aishengbc3a59c2012-03-31 21:26:57 +08001005 reg = <0x80080000 0x10000>;
Richard Zhao5da01272012-07-12 10:25:27 +08001006 interrupts = <93>;
Shawn Guob598b9f2012-08-22 21:36:29 +08001007 clocks = <&clks 60>;
Richard Zhao5da01272012-07-12 10:25:27 +08001008 fsl,usbphy = <&usbphy0>;
Dong Aishengbc3a59c2012-03-31 21:26:57 +08001009 status = "disabled";
1010 };
1011
Richard Zhao5da01272012-07-12 10:25:27 +08001012 usb1: usb@80090000 {
1013 compatible = "fsl,imx28-usb", "fsl,imx27-usb";
Dong Aishengbc3a59c2012-03-31 21:26:57 +08001014 reg = <0x80090000 0x10000>;
Richard Zhao5da01272012-07-12 10:25:27 +08001015 interrupts = <92>;
Shawn Guob598b9f2012-08-22 21:36:29 +08001016 clocks = <&clks 61>;
Richard Zhao5da01272012-07-12 10:25:27 +08001017 fsl,usbphy = <&usbphy1>;
Dong Aishengbc3a59c2012-03-31 21:26:57 +08001018 status = "disabled";
1019 };
1020
1021 dflpt@800c0000 {
1022 reg = <0x800c0000 0x10000>;
1023 status = "disabled";
1024 };
1025
1026 mac0: ethernet@800f0000 {
1027 compatible = "fsl,imx28-fec";
1028 reg = <0x800f0000 0x4000>;
1029 interrupts = <101>;
Wolfram Sangf231a9f2013-01-29 15:46:12 +01001030 clocks = <&clks 57>, <&clks 57>, <&clks 64>;
1031 clock-names = "ipg", "ahb", "enet_out";
Dong Aishengbc3a59c2012-03-31 21:26:57 +08001032 status = "disabled";
1033 };
1034
1035 mac1: ethernet@800f4000 {
1036 compatible = "fsl,imx28-fec";
1037 reg = <0x800f4000 0x4000>;
1038 interrupts = <102>;
Shawn Guob598b9f2012-08-22 21:36:29 +08001039 clocks = <&clks 57>, <&clks 57>;
1040 clock-names = "ipg", "ahb";
Dong Aishengbc3a59c2012-03-31 21:26:57 +08001041 status = "disabled";
1042 };
1043
1044 switch@800f8000 {
1045 reg = <0x800f8000 0x8000>;
1046 status = "disabled";
1047 };
Dong Aishengbc3a59c2012-03-31 21:26:57 +08001048 };
1049};