blob: 9d5ffd74c16a0c0f23f522821c75c2df7866e773 [file] [log] [blame]
Arkadiusz Hiler2d803c22016-11-25 18:59:35 +01001/*
2 * Copyright © 2016 Intel Corporation
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
21 * IN THE SOFTWARE.
22 *
23 */
24
Arkadiusz Hiler2d803c22016-11-25 18:59:35 +010025#include "intel_uc.h"
Sagar Arun Kamblea2695742017-11-16 19:02:41 +053026#include "intel_guc_submission.h"
Michał Winiarski1bbbca02017-12-13 23:13:46 +010027#include "intel_guc.h"
Michal Wajdeczkoddf79d82017-10-04 18:13:42 +000028#include "i915_drv.h"
Arkadiusz Hiler2d803c22016-11-25 18:59:35 +010029
Michal Wajdeczkobf67ce62018-01-31 17:32:37 +000030static void guc_free_load_err_log(struct intel_guc *guc);
31
Arkadiusz Hiler6cd5a722017-03-14 15:28:11 +010032/* Reset GuC providing us with fresh state for both GuC and HuC.
33 */
34static int __intel_uc_reset_hw(struct drm_i915_private *dev_priv)
35{
36 int ret;
37 u32 guc_status;
38
Michel Thierrycb20a3c2017-10-30 11:56:14 -070039 ret = intel_reset_guc(dev_priv);
Arkadiusz Hiler6cd5a722017-03-14 15:28:11 +010040 if (ret) {
Michel Thierrycb20a3c2017-10-30 11:56:14 -070041 DRM_ERROR("Failed to reset GuC, ret = %d\n", ret);
Arkadiusz Hiler6cd5a722017-03-14 15:28:11 +010042 return ret;
43 }
44
45 guc_status = I915_READ(GUC_STATUS);
46 WARN(!(guc_status & GS_MIA_IN_RESET),
47 "GuC status: 0x%x, MIA core expected to be in reset\n",
48 guc_status);
49
50 return ret;
51}
52
Michal Wajdeczko121981f2017-12-06 13:53:15 +000053static int __get_platform_enable_guc(struct drm_i915_private *dev_priv)
54{
55 struct intel_uc_fw *guc_fw = &dev_priv->guc.fw;
56 struct intel_uc_fw *huc_fw = &dev_priv->huc.fw;
57 int enable_guc = 0;
58
59 /* Default is to enable GuC/HuC if we know their firmwares */
60 if (intel_uc_fw_is_selected(guc_fw))
61 enable_guc |= ENABLE_GUC_SUBMISSION;
62 if (intel_uc_fw_is_selected(huc_fw))
63 enable_guc |= ENABLE_GUC_LOAD_HUC;
64
65 /* Any platform specific fine-tuning can be done here */
66
67 return enable_guc;
68}
69
Michal Wajdeczko0ed87952018-01-11 15:24:40 +000070static int __get_default_guc_log_level(struct drm_i915_private *dev_priv)
71{
72 int guc_log_level = 0; /* disabled */
73
74 /* Enable if we're running on platform with GuC and debug config */
75 if (HAS_GUC(dev_priv) && intel_uc_is_using_guc() &&
76 (IS_ENABLED(CONFIG_DRM_I915_DEBUG) ||
77 IS_ENABLED(CONFIG_DRM_I915_DEBUG_GEM)))
78 guc_log_level = 1 + GUC_LOG_VERBOSITY_MAX;
79
80 /* Any platform specific fine-tuning can be done here */
81
82 return guc_log_level;
83}
84
Michal Wajdeczko121981f2017-12-06 13:53:15 +000085/**
Michal Wajdeczko3c33fc72018-03-12 13:03:06 +000086 * sanitize_options_early - sanitize uC related modparam options
Michal Wajdeczko121981f2017-12-06 13:53:15 +000087 * @dev_priv: device private
88 *
89 * In case of "enable_guc" option this function will attempt to modify
90 * it only if it was initially set to "auto(-1)". Default value for this
91 * modparam varies between platforms and it is hardcoded in driver code.
92 * Any other modparam value is only monitored against availability of the
93 * related hardware or firmware definitions.
Michal Wajdeczko0ed87952018-01-11 15:24:40 +000094 *
95 * In case of "guc_log_level" option this function will attempt to modify
96 * it only if it was initially set to "auto(-1)" or if initial value was
97 * "enable(1..4)" on platforms without the GuC. Default value for this
98 * modparam varies between platforms and is usually set to "disable(0)"
99 * unless GuC is enabled on given platform and the driver is compiled with
100 * debug config when this modparam will default to "enable(1..4)".
Michal Wajdeczko121981f2017-12-06 13:53:15 +0000101 */
Michal Wajdeczko3c33fc72018-03-12 13:03:06 +0000102static void sanitize_options_early(struct drm_i915_private *dev_priv)
Arkadiusz Hilerd2be9f22017-03-14 15:28:10 +0100103{
Michal Wajdeczko121981f2017-12-06 13:53:15 +0000104 struct intel_uc_fw *guc_fw = &dev_priv->guc.fw;
105 struct intel_uc_fw *huc_fw = &dev_priv->huc.fw;
Arkadiusz Hilerb551f612017-03-14 15:28:13 +0100106
Michal Wajdeczkod4a70a12017-03-15 13:37:41 +0000107 /* A negative value means "use platform default" */
Michal Wajdeczko121981f2017-12-06 13:53:15 +0000108 if (i915_modparams.enable_guc < 0)
109 i915_modparams.enable_guc = __get_platform_enable_guc(dev_priv);
Michal Wajdeczkod4a70a12017-03-15 13:37:41 +0000110
Michal Wajdeczko121981f2017-12-06 13:53:15 +0000111 DRM_DEBUG_DRIVER("enable_guc=%d (submission:%s huc:%s)\n",
112 i915_modparams.enable_guc,
113 yesno(intel_uc_is_using_guc_submission()),
114 yesno(intel_uc_is_using_huc()));
115
116 /* Verify GuC firmware availability */
117 if (intel_uc_is_using_guc() && !intel_uc_fw_is_selected(guc_fw)) {
Michal Wajdeczko0ed87952018-01-11 15:24:40 +0000118 DRM_WARN("Incompatible option detected: %s=%d, %s!\n",
119 "enable_guc", i915_modparams.enable_guc,
Michal Wajdeczko121981f2017-12-06 13:53:15 +0000120 !HAS_GUC(dev_priv) ? "no GuC hardware" :
121 "no GuC firmware");
Arkadiusz Hilerb551f612017-03-14 15:28:13 +0100122 }
Michal Wajdeczkod4a70a12017-03-15 13:37:41 +0000123
Michal Wajdeczko121981f2017-12-06 13:53:15 +0000124 /* Verify HuC firmware availability */
125 if (intel_uc_is_using_huc() && !intel_uc_fw_is_selected(huc_fw)) {
Michal Wajdeczko0ed87952018-01-11 15:24:40 +0000126 DRM_WARN("Incompatible option detected: %s=%d, %s!\n",
127 "enable_guc", i915_modparams.enable_guc,
Michal Wajdeczko121981f2017-12-06 13:53:15 +0000128 !HAS_HUC(dev_priv) ? "no HuC hardware" :
129 "no HuC firmware");
130 }
Michal Wajdeczkod4a70a12017-03-15 13:37:41 +0000131
Michal Wajdeczko0ed87952018-01-11 15:24:40 +0000132 /* A negative value means "use platform/config default" */
133 if (i915_modparams.guc_log_level < 0)
134 i915_modparams.guc_log_level =
135 __get_default_guc_log_level(dev_priv);
136
137 if (i915_modparams.guc_log_level > 0 && !intel_uc_is_using_guc()) {
138 DRM_WARN("Incompatible option detected: %s=%d, %s!\n",
139 "guc_log_level", i915_modparams.guc_log_level,
140 !HAS_GUC(dev_priv) ? "no GuC hardware" :
141 "GuC not enabled");
142 i915_modparams.guc_log_level = 0;
143 }
144
145 if (i915_modparams.guc_log_level > 1 + GUC_LOG_VERBOSITY_MAX) {
146 DRM_WARN("Incompatible option detected: %s=%d, %s!\n",
147 "guc_log_level", i915_modparams.guc_log_level,
148 "verbosity too high");
149 i915_modparams.guc_log_level = 1 + GUC_LOG_VERBOSITY_MAX;
150 }
151
152 DRM_DEBUG_DRIVER("guc_log_level=%d (enabled:%s verbosity:%d)\n",
153 i915_modparams.guc_log_level,
154 yesno(i915_modparams.guc_log_level),
155 i915_modparams.guc_log_level - 1);
156
Michal Wajdeczko121981f2017-12-06 13:53:15 +0000157 /* Make sure that sanitization was done */
158 GEM_BUG_ON(i915_modparams.enable_guc < 0);
Michal Wajdeczko0ed87952018-01-11 15:24:40 +0000159 GEM_BUG_ON(i915_modparams.guc_log_level < 0);
Arkadiusz Hilerd2be9f22017-03-14 15:28:10 +0100160}
161
Michal Wajdeczko3af7a9c2017-10-04 15:33:27 +0000162void intel_uc_init_early(struct drm_i915_private *dev_priv)
163{
Michal Wajdeczko9bf384c2017-10-04 18:13:41 +0000164 intel_guc_init_early(&dev_priv->guc);
Michal Wajdeczko2fe2d4e2017-12-06 13:53:10 +0000165 intel_huc_init_early(&dev_priv->huc);
Michal Wajdeczko3c33fc72018-03-12 13:03:06 +0000166
167 sanitize_options_early(dev_priv);
Michal Wajdeczko3af7a9c2017-10-04 15:33:27 +0000168}
169
Arkadiusz Hiler29ad6a32017-03-14 15:28:09 +0100170void intel_uc_init_fw(struct drm_i915_private *dev_priv)
171{
Michal Wajdeczkoa655aeb2017-12-06 13:53:13 +0000172 if (!USES_GUC(dev_priv))
173 return;
174
Michal Wajdeczko0dfa1ce2017-12-06 13:53:16 +0000175 if (USES_HUC(dev_priv))
176 intel_uc_fw_fetch(dev_priv, &dev_priv->huc.fw);
177
Michal Wajdeczkoa16b4312017-10-04 15:33:25 +0000178 intel_uc_fw_fetch(dev_priv, &dev_priv->guc.fw);
Arkadiusz Hiler29ad6a32017-03-14 15:28:09 +0100179}
180
Oscar Mateo3950bf32017-03-22 10:39:46 -0700181void intel_uc_fini_fw(struct drm_i915_private *dev_priv)
182{
Michal Wajdeczkoa655aeb2017-12-06 13:53:13 +0000183 if (!USES_GUC(dev_priv))
184 return;
185
Michal Wajdeczkoa16b4312017-10-04 15:33:25 +0000186 intel_uc_fw_fini(&dev_priv->guc.fw);
Michal Wajdeczko0dfa1ce2017-12-06 13:53:16 +0000187
188 if (USES_HUC(dev_priv))
189 intel_uc_fw_fini(&dev_priv->huc.fw);
Michal Wajdeczkobf67ce62018-01-31 17:32:37 +0000190
191 guc_free_load_err_log(&dev_priv->guc);
Oscar Mateo3950bf32017-03-22 10:39:46 -0700192}
193
Sagar Arun Kamble1fc556f2017-10-04 15:33:24 +0000194/**
195 * intel_uc_init_mmio - setup uC MMIO access
196 *
197 * @dev_priv: device private
198 *
199 * Setup minimal state necessary for MMIO accesses later in the
200 * initialization sequence.
201 */
202void intel_uc_init_mmio(struct drm_i915_private *dev_priv)
203{
Michal Wajdeczko9bf384c2017-10-04 18:13:41 +0000204 intel_guc_init_send_regs(&dev_priv->guc);
Sagar Arun Kamble1fc556f2017-10-04 15:33:24 +0000205}
206
Daniele Ceraolo Spurioac58d2a2017-05-22 10:50:28 -0700207static void guc_capture_load_err_log(struct intel_guc *guc)
208{
Michal Wajdeczko0ed87952018-01-11 15:24:40 +0000209 if (!guc->log.vma || !i915_modparams.guc_log_level)
Daniele Ceraolo Spurioac58d2a2017-05-22 10:50:28 -0700210 return;
211
212 if (!guc->load_err_log)
213 guc->load_err_log = i915_gem_object_get(guc->log.vma->obj);
214
215 return;
216}
217
218static void guc_free_load_err_log(struct intel_guc *guc)
219{
220 if (guc->load_err_log)
221 i915_gem_object_put(guc->load_err_log);
222}
223
Michał Winiarski950724b2018-03-08 16:46:54 +0100224int intel_uc_register(struct drm_i915_private *i915)
225{
226 int ret = 0;
227
228 if (!USES_GUC(i915))
229 return 0;
230
231 if (i915_modparams.guc_log_level)
232 ret = intel_guc_log_register(&i915->guc);
233
234 return ret;
235}
236
237void intel_uc_unregister(struct drm_i915_private *i915)
238{
239 if (!USES_GUC(i915))
240 return;
241
242 if (i915_modparams.guc_log_level)
243 intel_guc_log_unregister(&i915->guc);
244}
245
Michal Wajdeczko789a6252017-05-02 10:32:42 +0000246static int guc_enable_communication(struct intel_guc *guc)
247{
Michal Wajdeczkof8a58d62017-05-26 11:13:25 +0000248 struct drm_i915_private *dev_priv = guc_to_i915(guc);
249
Michal Wajdeczkof8a58d62017-05-26 11:13:25 +0000250 if (HAS_GUC_CT(dev_priv))
251 return intel_guc_enable_ct(guc);
252
Michal Wajdeczko789a6252017-05-02 10:32:42 +0000253 guc->send = intel_guc_send_mmio;
254 return 0;
255}
256
257static void guc_disable_communication(struct intel_guc *guc)
258{
Michal Wajdeczkof8a58d62017-05-26 11:13:25 +0000259 struct drm_i915_private *dev_priv = guc_to_i915(guc);
260
261 if (HAS_GUC_CT(dev_priv))
262 intel_guc_disable_ct(guc);
263
Michal Wajdeczko789a6252017-05-02 10:32:42 +0000264 guc->send = intel_guc_send_nop;
265}
266
Sagar Arun Kamble70deead2018-01-24 21:16:58 +0530267int intel_uc_init_misc(struct drm_i915_private *dev_priv)
Michał Winiarski3176ff42017-12-13 23:13:47 +0100268{
Sagar Arun Kamble70deead2018-01-24 21:16:58 +0530269 struct intel_guc *guc = &dev_priv->guc;
Michał Winiarski3176ff42017-12-13 23:13:47 +0100270 int ret;
271
272 if (!USES_GUC(dev_priv))
273 return 0;
274
Sagar Arun Kamble70deead2018-01-24 21:16:58 +0530275 ret = intel_guc_init_wq(guc);
Michał Winiarski950724b2018-03-08 16:46:54 +0100276 if (ret)
277 return ret;
Michał Winiarski3176ff42017-12-13 23:13:47 +0100278
279 return 0;
280}
281
Sagar Arun Kamble70deead2018-01-24 21:16:58 +0530282void intel_uc_fini_misc(struct drm_i915_private *dev_priv)
Michał Winiarski3176ff42017-12-13 23:13:47 +0100283{
Sagar Arun Kamble70deead2018-01-24 21:16:58 +0530284 struct intel_guc *guc = &dev_priv->guc;
285
Michał Winiarski3176ff42017-12-13 23:13:47 +0100286 if (!USES_GUC(dev_priv))
287 return;
288
Sagar Arun Kamble70deead2018-01-24 21:16:58 +0530289 intel_guc_fini_wq(guc);
Michał Winiarski3176ff42017-12-13 23:13:47 +0100290}
291
Michał Winiarski61b5c152017-12-13 23:13:48 +0100292int intel_uc_init(struct drm_i915_private *dev_priv)
293{
294 struct intel_guc *guc = &dev_priv->guc;
295 int ret;
296
297 if (!USES_GUC(dev_priv))
298 return 0;
299
300 if (!HAS_GUC(dev_priv))
301 return -ENODEV;
302
303 ret = intel_guc_init(guc);
304 if (ret)
305 return ret;
306
307 if (USES_GUC_SUBMISSION(dev_priv)) {
308 /*
309 * This is stuff we need to have available at fw load time
310 * if we are planning to enable submission later
311 */
312 ret = intel_guc_submission_init(guc);
313 if (ret) {
314 intel_guc_fini(guc);
315 return ret;
316 }
317 }
318
319 return 0;
320}
321
322void intel_uc_fini(struct drm_i915_private *dev_priv)
323{
324 struct intel_guc *guc = &dev_priv->guc;
325
326 if (!USES_GUC(dev_priv))
327 return;
328
329 GEM_BUG_ON(!HAS_GUC(dev_priv));
330
331 if (USES_GUC_SUBMISSION(dev_priv))
332 intel_guc_submission_fini(guc);
333
334 intel_guc_fini(guc);
335}
336
Michal Wajdeczkoc37d5722018-03-12 13:03:07 +0000337void intel_uc_sanitize(struct drm_i915_private *i915)
338{
339 struct intel_guc *guc = &i915->guc;
340 struct intel_huc *huc = &i915->huc;
341
342 if (!USES_GUC(i915))
343 return;
344
345 GEM_BUG_ON(!HAS_GUC(i915));
346
347 guc_disable_communication(guc);
348
349 intel_huc_sanitize(huc);
350 intel_guc_sanitize(guc);
351
352 __intel_uc_reset_hw(i915);
353}
354
Arkadiusz Hiler6cd5a722017-03-14 15:28:11 +0100355int intel_uc_init_hw(struct drm_i915_private *dev_priv)
356{
Michal Wajdeczko789a6252017-05-02 10:32:42 +0000357 struct intel_guc *guc = &dev_priv->guc;
Michal Wajdeczko0dfa1ce2017-12-06 13:53:16 +0000358 struct intel_huc *huc = &dev_priv->huc;
Arkadiusz Hiler6cd5a722017-03-14 15:28:11 +0100359 int ret, attempts;
360
Michal Wajdeczko93ffbe82017-12-06 13:53:12 +0000361 if (!USES_GUC(dev_priv))
Oscar Mateob8991402017-03-28 09:53:47 -0700362 return 0;
363
Michał Winiarski61b5c152017-12-13 23:13:48 +0100364 GEM_BUG_ON(!HAS_GUC(dev_priv));
Michal Wajdeczko121981f2017-12-06 13:53:15 +0000365
Arkadiusz Hiler6cd5a722017-03-14 15:28:11 +0100366 gen9_reset_guc_interrupts(dev_priv);
367
daniele.ceraolospurio@intel.com13f6c712017-04-06 17:18:52 -0700368 /* init WOPCM */
369 I915_WRITE(GUC_WOPCM_SIZE, intel_guc_wopcm_size(dev_priv));
370 I915_WRITE(DMA_GUC_WOPCM_OFFSET,
371 GUC_WOPCM_OFFSET_VALUE | HUC_LOADING_AGENT_GUC);
372
Arkadiusz Hiler6cd5a722017-03-14 15:28:11 +0100373 /* WaEnableuKernelHeaderValidFix:skl */
374 /* WaEnableGuCBootHashCheckNotSet:skl,bxt,kbl */
375 if (IS_GEN9(dev_priv))
376 attempts = 3;
377 else
378 attempts = 1;
379
380 while (attempts--) {
381 /*
382 * Always reset the GuC just before (re)loading, so
383 * that the state and timing are fairly predictable
384 */
385 ret = __intel_uc_reset_hw(dev_priv);
386 if (ret)
Michał Winiarski61b5c152017-12-13 23:13:48 +0100387 goto err_out;
Arkadiusz Hiler6cd5a722017-03-14 15:28:11 +0100388
Michal Wajdeczko0dfa1ce2017-12-06 13:53:16 +0000389 if (USES_HUC(dev_priv)) {
Sagar Arun Kamble57312ea2018-03-01 22:15:45 +0530390 ret = intel_huc_fw_upload(huc);
Michal Wajdeczko0dfa1ce2017-12-06 13:53:16 +0000391 if (ret)
Michał Winiarski61b5c152017-12-13 23:13:48 +0100392 goto err_out;
Michal Wajdeczko0dfa1ce2017-12-06 13:53:16 +0000393 }
394
Michal Wajdeczko5d53be42017-10-16 14:47:11 +0000395 intel_guc_init_params(guc);
Michal Wajdeczkoe8668bb2017-10-16 14:47:14 +0000396 ret = intel_guc_fw_upload(guc);
Arkadiusz Hiler6cd5a722017-03-14 15:28:11 +0100397 if (ret == 0 || ret != -EAGAIN)
398 break;
399
400 DRM_DEBUG_DRIVER("GuC fw load failed: %d; will reset and "
401 "retry %d more time(s)\n", ret, attempts);
402 }
403
404 /* Did we succeded or run out of retries? */
405 if (ret)
Daniele Ceraolo Spurioac58d2a2017-05-22 10:50:28 -0700406 goto err_log_capture;
Arkadiusz Hiler6cd5a722017-03-14 15:28:11 +0100407
Michal Wajdeczko789a6252017-05-02 10:32:42 +0000408 ret = guc_enable_communication(guc);
409 if (ret)
Daniele Ceraolo Spurioac58d2a2017-05-22 10:50:28 -0700410 goto err_log_capture;
Michal Wajdeczko789a6252017-05-02 10:32:42 +0000411
Michal Wajdeczko0dfa1ce2017-12-06 13:53:16 +0000412 if (USES_HUC(dev_priv)) {
413 ret = intel_huc_auth(huc);
414 if (ret)
415 goto err_communication;
416 }
417
Michal Wajdeczko93ffbe82017-12-06 13:53:12 +0000418 if (USES_GUC_SUBMISSION(dev_priv)) {
Michal Wajdeczko0ed87952018-01-11 15:24:40 +0000419 if (i915_modparams.guc_log_level)
Arkadiusz Hiler6cd5a722017-03-14 15:28:11 +0100420 gen9_enable_guc_interrupts(dev_priv);
421
Sagar Arun Kambledb14d0c52017-11-16 19:02:39 +0530422 ret = intel_guc_submission_enable(guc);
Arkadiusz Hiler6cd5a722017-03-14 15:28:11 +0100423 if (ret)
Oscar Mateo3950bf32017-03-22 10:39:46 -0700424 goto err_interrupts;
Arkadiusz Hiler6cd5a722017-03-14 15:28:11 +0100425 }
426
Michal Wajdeczko93ffbe82017-12-06 13:53:12 +0000427 dev_info(dev_priv->drm.dev, "GuC firmware version %u.%u\n",
Michal Wajdeczko86ffc312017-10-16 14:47:17 +0000428 guc->fw.major_ver_found, guc->fw.minor_ver_found);
Michal Wajdeczko93ffbe82017-12-06 13:53:12 +0000429 dev_info(dev_priv->drm.dev, "GuC submission %s\n",
430 enableddisabled(USES_GUC_SUBMISSION(dev_priv)));
Michal Wajdeczko0dfa1ce2017-12-06 13:53:16 +0000431 dev_info(dev_priv->drm.dev, "HuC %s\n",
432 enableddisabled(USES_HUC(dev_priv)));
Michal Wajdeczko86ffc312017-10-16 14:47:17 +0000433
Arkadiusz Hiler6cd5a722017-03-14 15:28:11 +0100434 return 0;
435
436 /*
437 * We've failed to load the firmware :(
Arkadiusz Hiler6cd5a722017-03-14 15:28:11 +0100438 */
Oscar Mateo3950bf32017-03-22 10:39:46 -0700439err_interrupts:
440 gen9_disable_guc_interrupts(dev_priv);
Michal Wajdeczko0dfa1ce2017-12-06 13:53:16 +0000441err_communication:
442 guc_disable_communication(guc);
Daniele Ceraolo Spurioac58d2a2017-05-22 10:50:28 -0700443err_log_capture:
444 guc_capture_load_err_log(guc);
Michal Wajdeczko121981f2017-12-06 13:53:15 +0000445err_out:
446 /*
447 * Note that there is no fallback as either user explicitly asked for
448 * the GuC or driver default option was to run with the GuC enabled.
449 */
450 if (GEM_WARN_ON(ret == -EIO))
451 ret = -EINVAL;
Arkadiusz Hiler6cd5a722017-03-14 15:28:11 +0100452
Michal Wajdeczko121981f2017-12-06 13:53:15 +0000453 dev_err(dev_priv->drm.dev, "GuC initialization failed %d\n", ret);
Arkadiusz Hiler6cd5a722017-03-14 15:28:11 +0100454 return ret;
455}
456
Oscar Mateo3950bf32017-03-22 10:39:46 -0700457void intel_uc_fini_hw(struct drm_i915_private *dev_priv)
458{
Sagar Arun Kambledb14d0c52017-11-16 19:02:39 +0530459 struct intel_guc *guc = &dev_priv->guc;
460
Michal Wajdeczko93ffbe82017-12-06 13:53:12 +0000461 if (!USES_GUC(dev_priv))
Oscar Mateob8991402017-03-28 09:53:47 -0700462 return;
463
Michał Winiarski61b5c152017-12-13 23:13:48 +0100464 GEM_BUG_ON(!HAS_GUC(dev_priv));
465
Michal Wajdeczko93ffbe82017-12-06 13:53:12 +0000466 if (USES_GUC_SUBMISSION(dev_priv))
Sagar Arun Kambledb14d0c52017-11-16 19:02:39 +0530467 intel_guc_submission_disable(guc);
Michal Wajdeczko2f640852017-05-26 11:13:24 +0000468
Sagar Arun Kambledb14d0c52017-11-16 19:02:39 +0530469 guc_disable_communication(guc);
Michal Wajdeczko2f640852017-05-26 11:13:24 +0000470
Michał Winiarski61b5c152017-12-13 23:13:48 +0100471 if (USES_GUC_SUBMISSION(dev_priv))
Oscar Mateo3950bf32017-03-22 10:39:46 -0700472 gen9_disable_guc_interrupts(dev_priv);
Oscar Mateo3950bf32017-03-22 10:39:46 -0700473}
Michal Wajdeczko7cfca4a2018-03-02 11:15:49 +0000474
475int intel_uc_suspend(struct drm_i915_private *i915)
476{
477 struct intel_guc *guc = &i915->guc;
478 int err;
479
480 if (!USES_GUC(i915))
481 return 0;
482
483 if (guc->fw.load_status != INTEL_UC_FIRMWARE_SUCCESS)
484 return 0;
485
486 err = intel_guc_suspend(guc);
487 if (err) {
488 DRM_DEBUG_DRIVER("Failed to suspend GuC, err=%d", err);
489 return err;
490 }
491
492 gen9_disable_guc_interrupts(i915);
493
494 return 0;
495}
496
497int intel_uc_resume(struct drm_i915_private *i915)
498{
499 struct intel_guc *guc = &i915->guc;
500 int err;
501
502 if (!USES_GUC(i915))
503 return 0;
504
505 if (guc->fw.load_status != INTEL_UC_FIRMWARE_SUCCESS)
506 return 0;
507
508 if (i915_modparams.guc_log_level)
509 gen9_enable_guc_interrupts(i915);
510
511 err = intel_guc_resume(guc);
512 if (err) {
513 DRM_DEBUG_DRIVER("Failed to resume GuC, err=%d", err);
514 return err;
515 }
516
517 return 0;
518}