blob: 1c62c1a00fca49679cb8a69a1ac1a5564be9868d [file] [log] [blame]
Ben Hutchings8ceee662008-04-27 12:55:59 +01001/****************************************************************************
Ben Hutchingsf7a6d2c2013-08-29 23:32:48 +01002 * Driver for Solarflare network controllers and boards
Ben Hutchings8ceee662008-04-27 12:55:59 +01003 * Copyright 2005-2006 Fen Systems Ltd.
Ben Hutchingsf7a6d2c2013-08-29 23:32:48 +01004 * Copyright 2005-2013 Solarflare Communications Inc.
Ben Hutchings8ceee662008-04-27 12:55:59 +01005 *
6 * This program is free software; you can redistribute it and/or modify it
7 * under the terms of the GNU General Public License version 2 as published
8 * by the Free Software Foundation, incorporated herein by reference.
9 */
10
11/* Common definitions for all Efx net driver code */
12
13#ifndef EFX_NET_DRIVER_H
14#define EFX_NET_DRIVER_H
15
Ben Hutchings8ceee662008-04-27 12:55:59 +010016#include <linux/netdevice.h>
17#include <linux/etherdevice.h>
18#include <linux/ethtool.h>
19#include <linux/if_vlan.h>
Steve Hodgson90d683a2010-06-01 11:19:39 +000020#include <linux/timer.h>
Ben Hutchings68e7f452009-04-29 08:05:08 +000021#include <linux/mdio.h>
Ben Hutchings8ceee662008-04-27 12:55:59 +010022#include <linux/list.h>
23#include <linux/pci.h>
24#include <linux/device.h>
25#include <linux/highmem.h>
26#include <linux/workqueue.h>
Ben Hutchingscd2d5b52012-02-14 00:48:07 +000027#include <linux/mutex.h>
Edward Cree0d322412015-05-20 11:10:03 +010028#include <linux/rwsem.h>
David S. Miller10ed61c2010-09-21 16:11:06 -070029#include <linux/vmalloc.h>
Ben Hutchings37b5a602008-05-30 22:27:04 +010030#include <linux/i2c.h>
Ben Hutchings45a3fd52012-11-28 04:38:14 +000031#include <linux/mtd/mtd.h>
Alexandre Rames36763262014-07-22 14:03:25 +010032#include <net/busy_poll.h>
Ben Hutchings8ceee662008-04-27 12:55:59 +010033
34#include "enum.h"
35#include "bitfield.h"
Ben Hutchingsadd72472012-11-08 01:46:53 +000036#include "filter.h"
Ben Hutchings8ceee662008-04-27 12:55:59 +010037
Ben Hutchings8ceee662008-04-27 12:55:59 +010038/**************************************************************************
39 *
40 * Build definitions
41 *
42 **************************************************************************/
Ben Hutchingsc5d5f5f2010-06-23 11:30:26 +000043
Edward Cree5a6681e2016-11-28 18:55:34 +000044#define EFX_DRIVER_VERSION "4.1"
Ben Hutchings8ceee662008-04-27 12:55:59 +010045
Ben Hutchings5f3f9d62011-11-04 22:29:14 +000046#ifdef DEBUG
Edward Creee01b16a2016-12-02 15:51:33 +000047#define EFX_WARN_ON_ONCE_PARANOID(x) WARN_ON_ONCE(x)
Ben Hutchings8ceee662008-04-27 12:55:59 +010048#define EFX_WARN_ON_PARANOID(x) WARN_ON(x)
49#else
Edward Creee01b16a2016-12-02 15:51:33 +000050#define EFX_WARN_ON_ONCE_PARANOID(x) do {} while (0)
Ben Hutchings8ceee662008-04-27 12:55:59 +010051#define EFX_WARN_ON_PARANOID(x) do {} while (0)
52#endif
53
Ben Hutchings8ceee662008-04-27 12:55:59 +010054/**************************************************************************
55 *
56 * Efx data structures
57 *
58 **************************************************************************/
59
Ben Hutchingsa16e5b22012-02-14 00:40:12 +000060#define EFX_MAX_CHANNELS 32U
Ben Hutchings8ceee662008-04-27 12:55:59 +010061#define EFX_MAX_RX_QUEUES EFX_MAX_CHANNELS
Ben Hutchingscd2d5b52012-02-14 00:48:07 +000062#define EFX_EXTRA_CHANNEL_IOV 0
Stuart Hodgson7c236c42012-09-03 11:09:36 +010063#define EFX_EXTRA_CHANNEL_PTP 1
64#define EFX_MAX_EXTRA_CHANNELS 2U
Ben Hutchings8ceee662008-04-27 12:55:59 +010065
Ben Hutchingsa4900ac2010-04-28 09:30:43 +000066/* Checksum generation is a per-queue option in hardware, so each
67 * queue visible to the networking core is backed by two hardware TX
68 * queues. */
Ben Hutchings94b274b2011-01-10 21:18:20 +000069#define EFX_MAX_TX_TC 2
70#define EFX_MAX_CORE_TX_QUEUES (EFX_MAX_TX_TC * EFX_MAX_CHANNELS)
71#define EFX_TXQ_TYPE_OFFLOAD 1 /* flag */
72#define EFX_TXQ_TYPE_HIGHPRI 2 /* flag */
73#define EFX_TXQ_TYPES 4
74#define EFX_MAX_TX_QUEUES (EFX_TXQ_TYPES * EFX_MAX_CHANNELS)
Ben Hutchings60ac1062008-09-01 12:44:59 +010075
Ben Hutchings85740cdf2013-01-29 23:33:15 +000076/* Maximum possible MTU the driver supports */
77#define EFX_MAX_MTU (9 * 1024)
78
Bert Kenward72a31d82016-09-06 17:50:00 +010079/* Minimum MTU, from RFC791 (IP) */
80#define EFX_MIN_MTU 68
81
Ben Hutchings950c54d2013-05-13 12:01:22 +000082/* Size of an RX scatter buffer. Small enough to pack 2 into a 4K page,
83 * and should be a multiple of the cache line size.
84 */
85#define EFX_RX_USR_BUF_SIZE (2048 - 256)
86
87/* If possible, we should ensure cache line alignment at start and end
88 * of every buffer. Otherwise, we just need to ensure 4-byte
89 * alignment of the network header.
90 */
91#if NET_IP_ALIGN == 0
92#define EFX_RX_BUF_ALIGNMENT L1_CACHE_BYTES
93#else
94#define EFX_RX_BUF_ALIGNMENT 4
95#endif
Ben Hutchings85740cdf2013-01-29 23:33:15 +000096
Stuart Hodgson7c236c42012-09-03 11:09:36 +010097/* Forward declare Precision Time Protocol (PTP) support structure. */
98struct efx_ptp_data;
Daniel Pieczko9ec06592013-11-21 17:11:25 +000099struct hwtstamp_config;
Stuart Hodgson7c236c42012-09-03 11:09:36 +0100100
Ben Hutchingsd4f2cec2012-07-04 03:58:33 +0100101struct efx_self_tests;
102
Ben Hutchings8ceee662008-04-27 12:55:59 +0100103/**
Ben Hutchingscaa75582012-09-19 00:31:42 +0100104 * struct efx_buffer - A general-purpose DMA buffer
105 * @addr: host base address of the buffer
Ben Hutchings8ceee662008-04-27 12:55:59 +0100106 * @dma_addr: DMA base address of the buffer
107 * @len: Buffer length, in bytes
Ben Hutchings8ceee662008-04-27 12:55:59 +0100108 *
Ben Hutchingscaa75582012-09-19 00:31:42 +0100109 * The NIC uses these buffers for its interrupt status registers and
110 * MAC stats dumps.
Ben Hutchings8ceee662008-04-27 12:55:59 +0100111 */
Ben Hutchingscaa75582012-09-19 00:31:42 +0100112struct efx_buffer {
Ben Hutchings8ceee662008-04-27 12:55:59 +0100113 void *addr;
114 dma_addr_t dma_addr;
115 unsigned int len;
Ben Hutchingscaa75582012-09-19 00:31:42 +0100116};
117
118/**
119 * struct efx_special_buffer - DMA buffer entered into buffer table
120 * @buf: Standard &struct efx_buffer
121 * @index: Buffer index within controller;s buffer table
122 * @entries: Number of buffer table entries
123 *
124 * The NIC has a buffer table that maps buffers of size %EFX_BUF_SIZE.
125 * Event and descriptor rings are addressed via one or more buffer
126 * table entries (and so can be physically non-contiguous, although we
127 * currently do not take advantage of that). On Falcon and Siena we
128 * have to take care of allocating and initialising the entries
129 * ourselves. On later hardware this is managed by the firmware and
130 * @index and @entries are left as 0.
131 */
132struct efx_special_buffer {
133 struct efx_buffer buf;
Ben Hutchings5bbe2f42012-02-13 23:14:23 +0000134 unsigned int index;
135 unsigned int entries;
Ben Hutchings8ceee662008-04-27 12:55:59 +0100136};
137
138/**
Ben Hutchings7668ff92012-05-17 20:52:20 +0100139 * struct efx_tx_buffer - buffer state for a TX descriptor
140 * @skb: When @flags & %EFX_TX_BUF_SKB, the associated socket buffer to be
141 * freed when descriptor completes
Ben Hutchingsba8977b2013-01-08 23:43:19 +0000142 * @option: When @flags & %EFX_TX_BUF_OPTION, a NIC-specific option descriptor.
Ben Hutchings8ceee662008-04-27 12:55:59 +0100143 * @dma_addr: DMA address of the fragment.
Ben Hutchings7668ff92012-05-17 20:52:20 +0100144 * @flags: Flags for allocation and DMA mapping type
Ben Hutchings8ceee662008-04-27 12:55:59 +0100145 * @len: Length of this fragment.
146 * This field is zero when the queue slot is empty.
Ben Hutchings8ceee662008-04-27 12:55:59 +0100147 * @unmap_len: Length of this fragment to unmap
Alexandre Rames2acdb922013-10-31 12:42:32 +0000148 * @dma_offset: Offset of @dma_addr from the address of the backing DMA mapping.
149 * Only valid if @unmap_len != 0.
Ben Hutchings8ceee662008-04-27 12:55:59 +0100150 */
151struct efx_tx_buffer {
Dan Carpentere3739092016-11-25 13:43:04 +0300152 const struct sk_buff *skb;
Ben Hutchingsba8977b2013-01-08 23:43:19 +0000153 union {
154 efx_qword_t option;
155 dma_addr_t dma_addr;
156 };
Ben Hutchings7668ff92012-05-17 20:52:20 +0100157 unsigned short flags;
Ben Hutchings8ceee662008-04-27 12:55:59 +0100158 unsigned short len;
Ben Hutchings8ceee662008-04-27 12:55:59 +0100159 unsigned short unmap_len;
Alexandre Rames2acdb922013-10-31 12:42:32 +0000160 unsigned short dma_offset;
Ben Hutchings8ceee662008-04-27 12:55:59 +0100161};
Ben Hutchings7668ff92012-05-17 20:52:20 +0100162#define EFX_TX_BUF_CONT 1 /* not last descriptor of packet */
163#define EFX_TX_BUF_SKB 2 /* buffer is last part of skb */
Ben Hutchings7668ff92012-05-17 20:52:20 +0100164#define EFX_TX_BUF_MAP_SINGLE 8 /* buffer was mapped with dma_map_single() */
Ben Hutchingsba8977b2013-01-08 23:43:19 +0000165#define EFX_TX_BUF_OPTION 0x10 /* empty buffer for option descriptor */
Ben Hutchings8ceee662008-04-27 12:55:59 +0100166
167/**
168 * struct efx_tx_queue - An Efx TX queue
169 *
170 * This is a ring buffer of TX fragments.
171 * Since the TX completion path always executes on the same
172 * CPU and the xmit path can operate on different CPUs,
173 * performance is increased by ensuring that the completion
174 * path and the xmit path operate on different cache lines.
175 * This is particularly important if the xmit path is always
176 * executing on one CPU which is different from the completion
177 * path. There is also a cache line for members which are
178 * read but not written on the fast path.
179 *
180 * @efx: The associated Efx NIC
181 * @queue: DMA queue number
Bert Kenward93171b12015-11-30 09:05:35 +0000182 * @tso_version: Version of TSO in use for this queue.
Ben Hutchings8ceee662008-04-27 12:55:59 +0100183 * @channel: The associated channel
Ben Hutchingsc04bfc62010-12-10 01:24:16 +0000184 * @core_txq: The networking core TX queue structure
Ben Hutchings8ceee662008-04-27 12:55:59 +0100185 * @buffer: The software buffer ring
Bert Kenwarde9117e52016-11-17 10:51:54 +0000186 * @cb_page: Array of pages of copy buffers. Carved up according to
187 * %EFX_TX_CB_ORDER into %EFX_TX_CB_SIZE-sized chunks.
Ben Hutchings8ceee662008-04-27 12:55:59 +0100188 * @txd: The hardware descriptor ring
Steve Hodgsonecc910f2010-09-10 06:42:22 +0000189 * @ptr_mask: The size of the ring minus 1.
Ben Hutchings183233b2013-06-28 21:47:12 +0100190 * @piobuf: PIO buffer region for this TX queue (shared with its partner).
191 * Size of the region is efx_piobuf_size.
192 * @piobuf_offset: Buffer offset to be specified in PIO descriptors
Ben Hutchings94b274b2011-01-10 21:18:20 +0000193 * @initialised: Has hardware queue been initialised?
Bert Kenwarde9117e52016-11-17 10:51:54 +0000194 * @handle_tso: TSO xmit preparation handler. Sets up the TSO metadata and
195 * may also map tx data, depending on the nature of the TSO implementation.
Ben Hutchings8ceee662008-04-27 12:55:59 +0100196 * @read_count: Current read pointer.
197 * This is the number of buffers that have been removed from both rings.
Ben Hutchingscd385572010-11-15 23:53:11 +0000198 * @old_write_count: The value of @write_count when last checked.
199 * This is here for performance reasons. The xmit path will
200 * only get the up-to-date value of @write_count if this
201 * variable indicates that the queue is empty. This is to
202 * avoid cache-line ping-pong between the xmit path and the
203 * completion path.
Ben Hutchings02e12162013-04-27 01:55:21 +0100204 * @merge_events: Number of TX merged completion events
Ben Hutchings8ceee662008-04-27 12:55:59 +0100205 * @insert_count: Current insert pointer
206 * This is the number of buffers that have been added to the
207 * software ring.
208 * @write_count: Current write pointer
209 * This is the number of buffers that have been added to the
210 * hardware ring.
211 * @old_read_count: The value of read_count when last checked.
212 * This is here for performance reasons. The xmit path will
213 * only get the up-to-date value of read_count if this
214 * variable indicates that the queue is full. This is to
215 * avoid cache-line ping-pong between the xmit path and the
216 * completion path.
Ben Hutchingsb9b39b62008-05-07 12:51:12 +0100217 * @tso_bursts: Number of times TSO xmit invoked by kernel
218 * @tso_long_headers: Number of packets with headers too long for standard
219 * blocks
220 * @tso_packets: Number of packets via the TSO xmit path
Edward Cree46d1efd2016-11-17 10:52:36 +0000221 * @tso_fallbacks: Number of times TSO fallback used
Ben Hutchingscd385572010-11-15 23:53:11 +0000222 * @pushes: Number of times the TX push feature has been used
Jon Cooperee45fd92c2013-09-02 18:24:29 +0100223 * @pio_packets: Number of times the TX PIO feature has been used
Martin Habetsb2663a42015-11-02 12:51:31 +0000224 * @xmit_more_available: Are any packets waiting to be pushed to the NIC
Bert Kenwarde9117e52016-11-17 10:51:54 +0000225 * @cb_packets: Number of times the TX copybreak feature has been used
Ben Hutchingscd385572010-11-15 23:53:11 +0000226 * @empty_read_count: If the completion path has seen the queue as empty
227 * and the transmission path has not yet checked this, the value of
228 * @read_count bitwise-added to %EFX_EMPTY_COUNT_VALID; otherwise 0.
Ben Hutchings8ceee662008-04-27 12:55:59 +0100229 */
230struct efx_tx_queue {
231 /* Members which don't change on the fast path */
232 struct efx_nic *efx ____cacheline_aligned_in_smp;
Ben Hutchingsa4900ac2010-04-28 09:30:43 +0000233 unsigned queue;
Bert Kenward93171b12015-11-30 09:05:35 +0000234 unsigned int tso_version;
Ben Hutchings8ceee662008-04-27 12:55:59 +0100235 struct efx_channel *channel;
Ben Hutchingsc04bfc62010-12-10 01:24:16 +0000236 struct netdev_queue *core_txq;
Ben Hutchings8ceee662008-04-27 12:55:59 +0100237 struct efx_tx_buffer *buffer;
Bert Kenwarde9117e52016-11-17 10:51:54 +0000238 struct efx_buffer *cb_page;
Ben Hutchings8ceee662008-04-27 12:55:59 +0100239 struct efx_special_buffer txd;
Steve Hodgsonecc910f2010-09-10 06:42:22 +0000240 unsigned int ptr_mask;
Ben Hutchings183233b2013-06-28 21:47:12 +0100241 void __iomem *piobuf;
242 unsigned int piobuf_offset;
Ben Hutchings94b274b2011-01-10 21:18:20 +0000243 bool initialised;
Bert Kenwarde9117e52016-11-17 10:51:54 +0000244
245 /* Function pointers used in the fast path. */
246 int (*handle_tso)(struct efx_tx_queue*, struct sk_buff*, bool *);
Ben Hutchings8ceee662008-04-27 12:55:59 +0100247
248 /* Members used mainly on the completion path */
249 unsigned int read_count ____cacheline_aligned_in_smp;
Ben Hutchingscd385572010-11-15 23:53:11 +0000250 unsigned int old_write_count;
Ben Hutchings02e12162013-04-27 01:55:21 +0100251 unsigned int merge_events;
Peter Dunningc9368352015-07-08 10:05:10 +0100252 unsigned int bytes_compl;
253 unsigned int pkts_compl;
Ben Hutchings8ceee662008-04-27 12:55:59 +0100254
255 /* Members used only on the xmit path */
256 unsigned int insert_count ____cacheline_aligned_in_smp;
257 unsigned int write_count;
258 unsigned int old_read_count;
Ben Hutchingsb9b39b62008-05-07 12:51:12 +0100259 unsigned int tso_bursts;
260 unsigned int tso_long_headers;
261 unsigned int tso_packets;
Edward Cree46d1efd2016-11-17 10:52:36 +0000262 unsigned int tso_fallbacks;
Ben Hutchingscd385572010-11-15 23:53:11 +0000263 unsigned int pushes;
Jon Cooperee45fd92c2013-09-02 18:24:29 +0100264 unsigned int pio_packets;
Martin Habetsb2663a42015-11-02 12:51:31 +0000265 bool xmit_more_available;
Bert Kenwarde9117e52016-11-17 10:51:54 +0000266 unsigned int cb_packets;
Andrew Rybchenko8ccf38002014-07-17 12:10:43 +0100267 /* Statistics to supplement MAC stats */
268 unsigned long tx_packets;
Ben Hutchingscd385572010-11-15 23:53:11 +0000269
270 /* Members shared between paths and sometimes updated */
271 unsigned int empty_read_count ____cacheline_aligned_in_smp;
272#define EFX_EMPTY_COUNT_VALID 0x80000000
Daniel Pieczko525d9e82012-10-02 13:36:18 +0100273 atomic_t flush_outstanding;
Ben Hutchings8ceee662008-04-27 12:55:59 +0100274};
275
Bert Kenwarde9117e52016-11-17 10:51:54 +0000276#define EFX_TX_CB_ORDER 7
277#define EFX_TX_CB_SIZE (1 << EFX_TX_CB_ORDER) - NET_IP_ALIGN
278
Ben Hutchings8ceee662008-04-27 12:55:59 +0100279/**
280 * struct efx_rx_buffer - An Efx RX data buffer
281 * @dma_addr: DMA base address of the buffer
Alexandre Rames97d48a12013-01-11 12:26:21 +0000282 * @page: The associated page buffer.
Ben Hutchingsdb339562011-08-26 18:05:11 +0100283 * Will be %NULL if the buffer slot is currently free.
Ben Hutchingsb74e3e82013-01-29 23:33:15 +0000284 * @page_offset: If pending: offset in @page of DMA base address.
285 * If completed: offset in @page of Ethernet header.
Ben Hutchings80c2e712013-01-23 21:52:13 +0000286 * @len: If pending: length for DMA descriptor.
287 * If completed: received length, excluding hash prefix.
Ben Hutchings85740cdf2013-01-29 23:33:15 +0000288 * @flags: Flags for buffer and packet state. These are only set on the
289 * first buffer of a scattered packet.
Ben Hutchings8ceee662008-04-27 12:55:59 +0100290 */
291struct efx_rx_buffer {
292 dma_addr_t dma_addr;
Alexandre Rames97d48a12013-01-11 12:26:21 +0000293 struct page *page;
Ben Hutchingsb590ace2013-01-10 23:51:54 +0000294 u16 page_offset;
295 u16 len;
Ben Hutchingsdb339562011-08-26 18:05:11 +0100296 u16 flags;
Ben Hutchings8ceee662008-04-27 12:55:59 +0100297};
Ben Hutchings179ea7f2013-03-07 16:31:17 +0000298#define EFX_RX_BUF_LAST_IN_PAGE 0x0001
Ben Hutchingsdb339562011-08-26 18:05:11 +0100299#define EFX_RX_PKT_CSUMMED 0x0002
300#define EFX_RX_PKT_DISCARD 0x0004
Ben Hutchingsd07df8e2013-05-16 18:38:11 +0100301#define EFX_RX_PKT_TCP 0x0040
Ben Hutchings3dced742013-04-27 01:55:18 +0100302#define EFX_RX_PKT_PREFIX_LEN 0x0080 /* length is in prefix only */
Ben Hutchings8ceee662008-04-27 12:55:59 +0100303
304/**
Steve Hodgson62b330b2010-06-01 11:20:53 +0000305 * struct efx_rx_page_state - Page-based rx buffer state
306 *
307 * Inserted at the start of every page allocated for receive buffers.
308 * Used to facilitate sharing dma mappings between recycled rx buffers
309 * and those passed up to the kernel.
310 *
Steve Hodgson62b330b2010-06-01 11:20:53 +0000311 * @dma_addr: The dma address of this page.
312 */
313struct efx_rx_page_state {
Steve Hodgson62b330b2010-06-01 11:20:53 +0000314 dma_addr_t dma_addr;
315
316 unsigned int __pad[0] ____cacheline_aligned;
317};
318
319/**
Ben Hutchings8ceee662008-04-27 12:55:59 +0100320 * struct efx_rx_queue - An Efx RX queue
321 * @efx: The associated Efx NIC
Stuart Hodgson79d68b32012-07-16 17:08:33 +0100322 * @core_index: Index of network core RX queue. Will be >= 0 iff this
323 * is associated with a real RX queue.
Ben Hutchings8ceee662008-04-27 12:55:59 +0100324 * @buffer: The software buffer ring
325 * @rxd: The hardware descriptor ring
Steve Hodgsonecc910f2010-09-10 06:42:22 +0000326 * @ptr_mask: The size of the ring minus 1.
Ben Hutchingsd8aec742013-05-27 16:52:54 +0100327 * @refill_enabled: Enable refill whenever fill level is low
Ben Hutchings9f2cb712012-02-08 00:11:20 +0000328 * @flush_pending: Set when a RX flush is pending. Has the same lifetime as
329 * @rxq_flush_pending.
Ben Hutchings8ceee662008-04-27 12:55:59 +0100330 * @added_count: Number of buffers added to the receive queue.
331 * @notified_count: Number of buffers given to NIC (<= @added_count).
332 * @removed_count: Number of buffers removed from the receive queue.
Jon Coopere8c68c02013-03-08 10:18:28 +0000333 * @scatter_n: Used by NIC specific receive code.
334 * @scatter_len: Used by NIC specific receive code.
Daniel Pieczko27689352013-02-13 10:54:41 +0000335 * @page_ring: The ring to store DMA mapped pages for reuse.
336 * @page_add: Counter to calculate the write pointer for the recycle ring.
337 * @page_remove: Counter to calculate the read pointer for the recycle ring.
338 * @page_recycle_count: The number of pages that have been recycled.
339 * @page_recycle_failed: The number of pages that couldn't be recycled because
340 * the kernel still held a reference to them.
341 * @page_recycle_full: The number of pages that were released because the
342 * recycle ring was full.
343 * @page_ptr_mask: The number of pages in the RX recycle ring minus 1.
Ben Hutchings8ceee662008-04-27 12:55:59 +0100344 * @max_fill: RX descriptor maximum fill level (<= ring size)
345 * @fast_fill_trigger: RX descriptor fill level that will trigger a fast fill
346 * (<= @max_fill)
Ben Hutchings8ceee662008-04-27 12:55:59 +0100347 * @min_fill: RX descriptor minimum non-zero fill level.
348 * This records the minimum fill level observed when a ring
349 * refill was triggered.
Daniel Pieczko27689352013-02-13 10:54:41 +0000350 * @recycle_count: RX buffer recycle counter.
Steve Hodgson90d683a2010-06-01 11:19:39 +0000351 * @slow_fill: Timer used to defer efx_nic_generate_fill_event().
Ben Hutchings8ceee662008-04-27 12:55:59 +0100352 */
353struct efx_rx_queue {
354 struct efx_nic *efx;
Stuart Hodgson79d68b32012-07-16 17:08:33 +0100355 int core_index;
Ben Hutchings8ceee662008-04-27 12:55:59 +0100356 struct efx_rx_buffer *buffer;
357 struct efx_special_buffer rxd;
Steve Hodgsonecc910f2010-09-10 06:42:22 +0000358 unsigned int ptr_mask;
Ben Hutchingsd8aec742013-05-27 16:52:54 +0100359 bool refill_enabled;
Ben Hutchings9f2cb712012-02-08 00:11:20 +0000360 bool flush_pending;
Ben Hutchings8ceee662008-04-27 12:55:59 +0100361
Ben Hutchings9bc2fc92013-01-29 23:33:14 +0000362 unsigned int added_count;
363 unsigned int notified_count;
364 unsigned int removed_count;
Ben Hutchings85740cdf2013-01-29 23:33:15 +0000365 unsigned int scatter_n;
Jon Coopere8c68c02013-03-08 10:18:28 +0000366 unsigned int scatter_len;
Daniel Pieczko27689352013-02-13 10:54:41 +0000367 struct page **page_ring;
368 unsigned int page_add;
369 unsigned int page_remove;
370 unsigned int page_recycle_count;
371 unsigned int page_recycle_failed;
372 unsigned int page_recycle_full;
373 unsigned int page_ptr_mask;
Ben Hutchings8ceee662008-04-27 12:55:59 +0100374 unsigned int max_fill;
375 unsigned int fast_fill_trigger;
Ben Hutchings8ceee662008-04-27 12:55:59 +0100376 unsigned int min_fill;
377 unsigned int min_overfill;
Daniel Pieczko27689352013-02-13 10:54:41 +0000378 unsigned int recycle_count;
Steve Hodgson90d683a2010-06-01 11:19:39 +0000379 struct timer_list slow_fill;
Ben Hutchings8ceee662008-04-27 12:55:59 +0100380 unsigned int slow_fill_count;
Andrew Rybchenko8ccf38002014-07-17 12:10:43 +0100381 /* Statistics to supplement MAC stats */
382 unsigned long rx_packets;
Ben Hutchings8ceee662008-04-27 12:55:59 +0100383};
384
Jon Cooperbd9a2652013-11-18 12:54:41 +0000385enum efx_sync_events_state {
386 SYNC_EVENTS_DISABLED = 0,
387 SYNC_EVENTS_QUIESCENT,
388 SYNC_EVENTS_REQUESTED,
389 SYNC_EVENTS_VALID,
390};
391
Ben Hutchings8ceee662008-04-27 12:55:59 +0100392/**
393 * struct efx_channel - An Efx channel
394 *
395 * A channel comprises an event queue, at least one TX queue, at least
396 * one RX queue, and an associated tasklet for processing the event
397 * queue.
398 *
399 * @efx: Associated Efx NIC
Ben Hutchings8ceee662008-04-27 12:55:59 +0100400 * @channel: Channel instance number
Ben Hutchings7f967c02012-02-13 23:45:02 +0000401 * @type: Channel type definition
Ben Hutchingsbe3fc092012-10-08 18:21:51 +0100402 * @eventq_init: Event queue initialised flag
Ben Hutchings8ceee662008-04-27 12:55:59 +0100403 * @enabled: Channel enabled indicator
404 * @irq: IRQ number (MSI and MSI-X only)
Bert Kenward539de7c2016-08-11 13:02:09 +0100405 * @irq_moderation_us: IRQ moderation value (in microseconds)
Ben Hutchings8ceee662008-04-27 12:55:59 +0100406 * @napi_dev: Net device used with NAPI
407 * @napi_str: NAPI control structure
Alexandre Rames36763262014-07-22 14:03:25 +0100408 * @state: state for NAPI vs busy polling
409 * @state_lock: lock protecting @state
Ben Hutchings8ceee662008-04-27 12:55:59 +0100410 * @eventq: Event queue buffer
Steve Hodgsonecc910f2010-09-10 06:42:22 +0000411 * @eventq_mask: Event queue pointer mask
Ben Hutchings8ceee662008-04-27 12:55:59 +0100412 * @eventq_read_ptr: Event queue read pointer
Ben Hutchingsdd407812012-02-28 23:40:21 +0000413 * @event_test_cpu: Last CPU to handle interrupt or test event for this channel
Ben Hutchings6fb70fd2009-03-20 13:30:37 +0000414 * @irq_count: Number of IRQs since last adaptive moderation decision
415 * @irq_mod_score: IRQ moderation score
Jon Cooperfaf8dcc2016-05-31 19:12:32 +0100416 * @rps_flow_id: Flow IDs of filters allocated for accelerated RFS,
417 * indexed by filter ID
Ben Hutchings8ceee662008-04-27 12:55:59 +0100418 * @n_rx_tobe_disc: Count of RX_TOBE_DISC errors
Ben Hutchings8ceee662008-04-27 12:55:59 +0100419 * @n_rx_ip_hdr_chksum_err: Count of RX IP header checksum errors
420 * @n_rx_tcp_udp_chksum_err: Count of RX TCP and UDP checksum errors
Ben Hutchingsc1ac4032009-11-28 05:36:29 +0000421 * @n_rx_mcast_mismatch: Count of unmatched multicast frames
Ben Hutchings8ceee662008-04-27 12:55:59 +0100422 * @n_rx_frm_trunc: Count of RX_FRM_TRUNC errors
423 * @n_rx_overlength: Count of RX_OVERLENGTH errors
424 * @n_skbuff_leaks: Count of skbuffs leaked due to RX overrun
Ben Hutchings85740cdf2013-01-29 23:33:15 +0000425 * @n_rx_nodesc_trunc: Number of RX packets truncated and then dropped due to
426 * lack of descriptors
Ben Hutchings8127d662013-08-29 19:19:29 +0100427 * @n_rx_merge_events: Number of RX merged completion events
428 * @n_rx_merge_packets: Number of RX packets completed by merged events
Ben Hutchings85740cdf2013-01-29 23:33:15 +0000429 * @rx_pkt_n_frags: Number of fragments in next packet to be delivered by
430 * __efx_rx_packet(), or zero if there is none
431 * @rx_pkt_index: Ring index of first buffer for next packet to be delivered
432 * by __efx_rx_packet(), if @rx_pkt_n_frags != 0
Ben Hutchings8313aca2010-09-10 06:41:57 +0000433 * @rx_queue: RX queue for this channel
Ben Hutchings8313aca2010-09-10 06:41:57 +0000434 * @tx_queue: TX queues for this channel
Jon Cooperbd9a2652013-11-18 12:54:41 +0000435 * @sync_events_state: Current state of sync events on this channel
436 * @sync_timestamp_major: Major part of the last ptp sync event
437 * @sync_timestamp_minor: Minor part of the last ptp sync event
Ben Hutchings8ceee662008-04-27 12:55:59 +0100438 */
439struct efx_channel {
440 struct efx_nic *efx;
Ben Hutchings8ceee662008-04-27 12:55:59 +0100441 int channel;
Ben Hutchings7f967c02012-02-13 23:45:02 +0000442 const struct efx_channel_type *type;
Ben Hutchingsbe3fc092012-10-08 18:21:51 +0100443 bool eventq_init;
Ben Hutchingsdc8cfa52008-09-01 12:46:50 +0100444 bool enabled;
Ben Hutchings8ceee662008-04-27 12:55:59 +0100445 int irq;
Bert Kenward539de7c2016-08-11 13:02:09 +0100446 unsigned int irq_moderation_us;
Ben Hutchings8ceee662008-04-27 12:55:59 +0100447 struct net_device *napi_dev;
448 struct napi_struct napi_str;
Alexandre Rames36763262014-07-22 14:03:25 +0100449#ifdef CONFIG_NET_RX_BUSY_POLL
Bert Kenwardc0f9c7e2015-10-26 14:23:42 +0000450 unsigned long busy_poll_state;
451#endif
Ben Hutchings8ceee662008-04-27 12:55:59 +0100452 struct efx_special_buffer eventq;
Steve Hodgsonecc910f2010-09-10 06:42:22 +0000453 unsigned int eventq_mask;
Ben Hutchings8ceee662008-04-27 12:55:59 +0100454 unsigned int eventq_read_ptr;
Ben Hutchingsdd407812012-02-28 23:40:21 +0000455 int event_test_cpu;
Ben Hutchings8ceee662008-04-27 12:55:59 +0100456
Ben Hutchings6fb70fd2009-03-20 13:30:37 +0000457 unsigned int irq_count;
458 unsigned int irq_mod_score;
Ben Hutchings64d8ad62011-01-05 00:50:41 +0000459#ifdef CONFIG_RFS_ACCEL
460 unsigned int rfs_filters_added;
Jon Cooperfaf8dcc2016-05-31 19:12:32 +0100461#define RPS_FLOW_ID_INVALID 0xFFFFFFFF
462 u32 *rps_flow_id;
Ben Hutchings64d8ad62011-01-05 00:50:41 +0000463#endif
Ben Hutchings6fb70fd2009-03-20 13:30:37 +0000464
Ben Hutchings8ceee662008-04-27 12:55:59 +0100465 unsigned n_rx_tobe_disc;
Ben Hutchings8ceee662008-04-27 12:55:59 +0100466 unsigned n_rx_ip_hdr_chksum_err;
467 unsigned n_rx_tcp_udp_chksum_err;
Ben Hutchingsc1ac4032009-11-28 05:36:29 +0000468 unsigned n_rx_mcast_mismatch;
Ben Hutchings8ceee662008-04-27 12:55:59 +0100469 unsigned n_rx_frm_trunc;
470 unsigned n_rx_overlength;
471 unsigned n_skbuff_leaks;
Ben Hutchings85740cdf2013-01-29 23:33:15 +0000472 unsigned int n_rx_nodesc_trunc;
Ben Hutchings8127d662013-08-29 19:19:29 +0100473 unsigned int n_rx_merge_events;
474 unsigned int n_rx_merge_packets;
Ben Hutchings8ceee662008-04-27 12:55:59 +0100475
Ben Hutchings85740cdf2013-01-29 23:33:15 +0000476 unsigned int rx_pkt_n_frags;
477 unsigned int rx_pkt_index;
Ben Hutchings8ceee662008-04-27 12:55:59 +0100478
Ben Hutchings8313aca2010-09-10 06:41:57 +0000479 struct efx_rx_queue rx_queue;
Ben Hutchings94b274b2011-01-10 21:18:20 +0000480 struct efx_tx_queue tx_queue[EFX_TXQ_TYPES];
Jon Cooperbd9a2652013-11-18 12:54:41 +0000481
482 enum efx_sync_events_state sync_events_state;
483 u32 sync_timestamp_major;
484 u32 sync_timestamp_minor;
Ben Hutchings8ceee662008-04-27 12:55:59 +0100485};
486
Alexandre Rames36763262014-07-22 14:03:25 +0100487#ifdef CONFIG_NET_RX_BUSY_POLL
Bert Kenwardc0f9c7e2015-10-26 14:23:42 +0000488enum efx_channel_busy_poll_state {
489 EFX_CHANNEL_STATE_IDLE = 0,
490 EFX_CHANNEL_STATE_NAPI = BIT(0),
491 EFX_CHANNEL_STATE_NAPI_REQ_BIT = 1,
492 EFX_CHANNEL_STATE_NAPI_REQ = BIT(1),
493 EFX_CHANNEL_STATE_POLL_BIT = 2,
494 EFX_CHANNEL_STATE_POLL = BIT(2),
495 EFX_CHANNEL_STATE_DISABLE_BIT = 3,
496};
497
498static inline void efx_channel_busy_poll_init(struct efx_channel *channel)
Alexandre Rames36763262014-07-22 14:03:25 +0100499{
Bert Kenwardc0f9c7e2015-10-26 14:23:42 +0000500 WRITE_ONCE(channel->busy_poll_state, EFX_CHANNEL_STATE_IDLE);
Alexandre Rames36763262014-07-22 14:03:25 +0100501}
502
503/* Called from the device poll routine to get ownership of a channel. */
504static inline bool efx_channel_lock_napi(struct efx_channel *channel)
505{
Bert Kenwardc0f9c7e2015-10-26 14:23:42 +0000506 unsigned long prev, old = READ_ONCE(channel->busy_poll_state);
Alexandre Rames36763262014-07-22 14:03:25 +0100507
Bert Kenwardc0f9c7e2015-10-26 14:23:42 +0000508 while (1) {
509 switch (old) {
510 case EFX_CHANNEL_STATE_POLL:
511 /* Ensure efx_channel_try_lock_poll() wont starve us */
512 set_bit(EFX_CHANNEL_STATE_NAPI_REQ_BIT,
513 &channel->busy_poll_state);
514 /* fallthrough */
515 case EFX_CHANNEL_STATE_POLL | EFX_CHANNEL_STATE_NAPI_REQ:
516 return false;
517 default:
518 break;
519 }
520 prev = cmpxchg(&channel->busy_poll_state, old,
521 EFX_CHANNEL_STATE_NAPI);
522 if (unlikely(prev != old)) {
523 /* This is likely to mean we've just entered polling
524 * state. Go back round to set the REQ bit.
525 */
526 old = prev;
527 continue;
528 }
529 return true;
Alexandre Rames36763262014-07-22 14:03:25 +0100530 }
Alexandre Rames36763262014-07-22 14:03:25 +0100531}
532
533static inline void efx_channel_unlock_napi(struct efx_channel *channel)
534{
Bert Kenwardc0f9c7e2015-10-26 14:23:42 +0000535 /* Make sure write has completed from efx_channel_lock_napi() */
536 smp_wmb();
537 WRITE_ONCE(channel->busy_poll_state, EFX_CHANNEL_STATE_IDLE);
Alexandre Rames36763262014-07-22 14:03:25 +0100538}
539
540/* Called from efx_busy_poll(). */
Bert Kenwardc0f9c7e2015-10-26 14:23:42 +0000541static inline bool efx_channel_try_lock_poll(struct efx_channel *channel)
Alexandre Rames36763262014-07-22 14:03:25 +0100542{
Bert Kenwardc0f9c7e2015-10-26 14:23:42 +0000543 return cmpxchg(&channel->busy_poll_state, EFX_CHANNEL_STATE_IDLE,
544 EFX_CHANNEL_STATE_POLL) == EFX_CHANNEL_STATE_IDLE;
Alexandre Rames36763262014-07-22 14:03:25 +0100545}
546
Alexandre Rames36763262014-07-22 14:03:25 +0100547static inline void efx_channel_unlock_poll(struct efx_channel *channel)
548{
Bert Kenwardc0f9c7e2015-10-26 14:23:42 +0000549 clear_bit_unlock(EFX_CHANNEL_STATE_POLL_BIT, &channel->busy_poll_state);
Alexandre Rames36763262014-07-22 14:03:25 +0100550}
551
Alexandre Rames36763262014-07-22 14:03:25 +0100552static inline bool efx_channel_busy_polling(struct efx_channel *channel)
553{
Bert Kenwardc0f9c7e2015-10-26 14:23:42 +0000554 return test_bit(EFX_CHANNEL_STATE_POLL_BIT, &channel->busy_poll_state);
Alexandre Rames36763262014-07-22 14:03:25 +0100555}
556
557static inline void efx_channel_enable(struct efx_channel *channel)
558{
Bert Kenwardc0f9c7e2015-10-26 14:23:42 +0000559 clear_bit_unlock(EFX_CHANNEL_STATE_DISABLE_BIT,
560 &channel->busy_poll_state);
Alexandre Rames36763262014-07-22 14:03:25 +0100561}
562
Bert Kenwardc0f9c7e2015-10-26 14:23:42 +0000563/* Stop further polling or napi access.
564 * Returns false if the channel is currently busy polling.
565 */
Alexandre Rames36763262014-07-22 14:03:25 +0100566static inline bool efx_channel_disable(struct efx_channel *channel)
567{
Bert Kenwardc0f9c7e2015-10-26 14:23:42 +0000568 set_bit(EFX_CHANNEL_STATE_DISABLE_BIT, &channel->busy_poll_state);
569 /* Implicit barrier in efx_channel_busy_polling() */
570 return !efx_channel_busy_polling(channel);
Alexandre Rames36763262014-07-22 14:03:25 +0100571}
572
573#else /* CONFIG_NET_RX_BUSY_POLL */
574
Bert Kenwardc0f9c7e2015-10-26 14:23:42 +0000575static inline void efx_channel_busy_poll_init(struct efx_channel *channel)
Alexandre Rames36763262014-07-22 14:03:25 +0100576{
577}
578
579static inline bool efx_channel_lock_napi(struct efx_channel *channel)
580{
581 return true;
582}
583
584static inline void efx_channel_unlock_napi(struct efx_channel *channel)
585{
586}
587
Bert Kenwardc0f9c7e2015-10-26 14:23:42 +0000588static inline bool efx_channel_try_lock_poll(struct efx_channel *channel)
Alexandre Rames36763262014-07-22 14:03:25 +0100589{
590 return false;
591}
592
593static inline void efx_channel_unlock_poll(struct efx_channel *channel)
594{
595}
596
597static inline bool efx_channel_busy_polling(struct efx_channel *channel)
598{
599 return false;
600}
601
602static inline void efx_channel_enable(struct efx_channel *channel)
603{
604}
605
606static inline bool efx_channel_disable(struct efx_channel *channel)
607{
608 return true;
609}
610#endif /* CONFIG_NET_RX_BUSY_POLL */
611
Ben Hutchings7f967c02012-02-13 23:45:02 +0000612/**
Ben Hutchingsd8291182012-10-05 23:35:41 +0100613 * struct efx_msi_context - Context for each MSI
614 * @efx: The associated NIC
615 * @index: Index of the channel/IRQ
616 * @name: Name of the channel/IRQ
617 *
618 * Unlike &struct efx_channel, this is never reallocated and is always
619 * safe for the IRQ handler to access.
620 */
621struct efx_msi_context {
622 struct efx_nic *efx;
623 unsigned int index;
624 char name[IFNAMSIZ + 6];
625};
626
627/**
Ben Hutchings7f967c02012-02-13 23:45:02 +0000628 * struct efx_channel_type - distinguishes traffic and extra channels
629 * @handle_no_channel: Handle failure to allocate an extra channel
630 * @pre_probe: Set up extra state prior to initialisation
631 * @post_remove: Tear down extra state after finalisation, if allocated.
632 * May be called on channels that have not been probed.
633 * @get_name: Generate the channel's name (used for its IRQ handler)
634 * @copy: Copy the channel state prior to reallocation. May be %NULL if
635 * reallocation is not supported.
Stuart Hodgsonc31e5f92012-07-18 09:52:11 +0100636 * @receive_skb: Handle an skb ready to be passed to netif_receive_skb()
Ben Hutchings7f967c02012-02-13 23:45:02 +0000637 * @keep_eventq: Flag for whether event queue should be kept initialised
638 * while the device is stopped
639 */
640struct efx_channel_type {
641 void (*handle_no_channel)(struct efx_nic *);
642 int (*pre_probe)(struct efx_channel *);
Stuart Hodgsonc31e5f92012-07-18 09:52:11 +0100643 void (*post_remove)(struct efx_channel *);
Ben Hutchings7f967c02012-02-13 23:45:02 +0000644 void (*get_name)(struct efx_channel *, char *buf, size_t len);
645 struct efx_channel *(*copy)(const struct efx_channel *);
Ben Hutchings4a74dc652013-03-05 20:13:54 +0000646 bool (*receive_skb)(struct efx_channel *, struct sk_buff *);
Ben Hutchings7f967c02012-02-13 23:45:02 +0000647 bool keep_eventq;
648};
649
Ben Hutchings398468e2009-11-23 16:03:45 +0000650enum efx_led_mode {
651 EFX_LED_OFF = 0,
652 EFX_LED_ON = 1,
653 EFX_LED_DEFAULT = 2
654};
655
Ben Hutchingsc4593022009-11-23 16:08:17 +0000656#define STRING_TABLE_LOOKUP(val, member) \
657 ((val) < member ## _max) ? member ## _names[val] : "(invalid)"
658
Ben Hutchings18e83e42012-01-05 19:05:20 +0000659extern const char *const efx_loopback_mode_names[];
Ben Hutchingsc4593022009-11-23 16:08:17 +0000660extern const unsigned int efx_loopback_mode_max;
661#define LOOPBACK_MODE(efx) \
662 STRING_TABLE_LOOKUP((efx)->loopback_mode, efx_loopback_mode)
663
Ben Hutchings18e83e42012-01-05 19:05:20 +0000664extern const char *const efx_reset_type_names[];
Ben Hutchingsc4593022009-11-23 16:08:17 +0000665extern const unsigned int efx_reset_type_max;
666#define RESET_TYPE(type) \
667 STRING_TABLE_LOOKUP(type, efx_reset_type)
Ben Hutchings3273c2e2008-05-07 13:36:19 +0100668
Ben Hutchings8ceee662008-04-27 12:55:59 +0100669enum efx_int_mode {
670 /* Be careful if altering to correct macro below */
671 EFX_INT_MODE_MSIX = 0,
672 EFX_INT_MODE_MSI = 1,
673 EFX_INT_MODE_LEGACY = 2,
674 EFX_INT_MODE_MAX /* Insert any new items before this */
675};
676#define EFX_INT_MODE_USE_MSI(x) (((x)->interrupt_mode) <= EFX_INT_MODE_MSI)
677
Ben Hutchings8ceee662008-04-27 12:55:59 +0100678enum nic_state {
Ben Hutchingsf16aeea2012-07-27 19:31:16 +0100679 STATE_UNINIT = 0, /* device being probed/removed or is frozen */
680 STATE_READY = 1, /* hardware ready and netdev registered */
681 STATE_DISABLED = 2, /* device disabled due to hardware errors */
Alexandre Rames626950d2013-01-14 17:20:22 +0000682 STATE_RECOVERY = 3, /* device recovering from PCI error */
Ben Hutchings8ceee662008-04-27 12:55:59 +0100683};
684
Ben Hutchings8ceee662008-04-27 12:55:59 +0100685/* Forward declaration */
686struct efx_nic;
687
688/* Pseudo bit-mask flow control field */
David S. Millerb56269462011-05-17 17:53:22 -0400689#define EFX_FC_RX FLOW_CTRL_RX
690#define EFX_FC_TX FLOW_CTRL_TX
691#define EFX_FC_AUTO 4
Ben Hutchings8ceee662008-04-27 12:55:59 +0100692
Ben Hutchings177dfcd2008-12-12 21:50:08 -0800693/**
Ben Hutchingseb50c0d2009-11-23 16:06:30 +0000694 * struct efx_link_state - Current state of the link
695 * @up: Link is up
696 * @fd: Link is full-duplex
697 * @fc: Actual flow control flags
698 * @speed: Link speed (Mbps)
699 */
700struct efx_link_state {
701 bool up;
702 bool fd;
David S. Millerb56269462011-05-17 17:53:22 -0400703 u8 fc;
Ben Hutchingseb50c0d2009-11-23 16:06:30 +0000704 unsigned int speed;
705};
706
Steve Hodgsonfdaa9ae2009-11-28 05:34:05 +0000707static inline bool efx_link_state_equal(const struct efx_link_state *left,
708 const struct efx_link_state *right)
709{
710 return left->up == right->up && left->fd == right->fd &&
711 left->fc == right->fc && left->speed == right->speed;
712}
713
Ben Hutchingseb50c0d2009-11-23 16:06:30 +0000714/**
Ben Hutchings8ceee662008-04-27 12:55:59 +0100715 * struct efx_phy_operations - Efx PHY operations table
Ben Hutchingsc1c4f452009-11-29 15:08:55 +0000716 * @probe: Probe PHY and initialise efx->mdio.mode_support, efx->mdio.mmds,
717 * efx->loopback_modes.
Ben Hutchings8ceee662008-04-27 12:55:59 +0100718 * @init: Initialise PHY
719 * @fini: Shut down PHY
720 * @reconfigure: Reconfigure PHY (e.g. for new link parameters)
Steve Hodgsonfdaa9ae2009-11-28 05:34:05 +0000721 * @poll: Update @link_state and report whether it changed.
722 * Serialised by the mac_lock.
Philippe Reynes7cafe8f2016-12-15 00:12:53 +0100723 * @get_link_ksettings: Get ethtool settings. Serialised by the mac_lock.
724 * @set_link_ksettings: Set ethtool settings. Serialised by the mac_lock.
Ben Hutchingsaf4ad9b2009-01-29 17:59:37 +0000725 * @set_npage_adv: Set abilities advertised in (Extended) Next Page
Ben Hutchings04cc8ca2008-12-12 21:50:46 -0800726 * (only needed where AN bit is set in mmds)
Ben Hutchings4f16c072010-02-03 09:30:50 +0000727 * @test_alive: Test that PHY is 'alive' (online)
Ben Hutchingsc1c4f452009-11-29 15:08:55 +0000728 * @test_name: Get the name of a PHY-specific test/result
Ben Hutchings4f16c072010-02-03 09:30:50 +0000729 * @run_tests: Run tests and record results as appropriate (offline).
Ben Hutchings17967212008-12-26 13:47:25 -0800730 * Flags are the ethtool tests flags.
Ben Hutchings8ceee662008-04-27 12:55:59 +0100731 */
732struct efx_phy_operations {
Ben Hutchingsc1c4f452009-11-29 15:08:55 +0000733 int (*probe) (struct efx_nic *efx);
Ben Hutchings8ceee662008-04-27 12:55:59 +0100734 int (*init) (struct efx_nic *efx);
735 void (*fini) (struct efx_nic *efx);
Steve Hodgsonff3b00a2009-12-23 13:46:36 +0000736 void (*remove) (struct efx_nic *efx);
Ben Hutchingsd3245b22009-11-29 03:42:41 +0000737 int (*reconfigure) (struct efx_nic *efx);
Steve Hodgsonfdaa9ae2009-11-28 05:34:05 +0000738 bool (*poll) (struct efx_nic *efx);
Philippe Reynes7cafe8f2016-12-15 00:12:53 +0100739 void (*get_link_ksettings)(struct efx_nic *efx,
740 struct ethtool_link_ksettings *cmd);
741 int (*set_link_ksettings)(struct efx_nic *efx,
742 const struct ethtool_link_ksettings *cmd);
Ben Hutchingsaf4ad9b2009-01-29 17:59:37 +0000743 void (*set_npage_adv) (struct efx_nic *efx, u32);
Ben Hutchings4f16c072010-02-03 09:30:50 +0000744 int (*test_alive) (struct efx_nic *efx);
Ben Hutchingsc1c4f452009-11-29 15:08:55 +0000745 const char *(*test_name) (struct efx_nic *efx, unsigned int index);
Ben Hutchings17967212008-12-26 13:47:25 -0800746 int (*run_tests) (struct efx_nic *efx, int *results, unsigned flags);
Stuart Hodgsonc087bd22012-05-01 18:50:43 +0100747 int (*get_module_eeprom) (struct efx_nic *efx,
748 struct ethtool_eeprom *ee,
749 u8 *data);
750 int (*get_module_info) (struct efx_nic *efx,
751 struct ethtool_modinfo *modinfo);
Ben Hutchings8ceee662008-04-27 12:55:59 +0100752};
753
Ben Hutchingsf8b87c12008-09-01 12:48:17 +0100754/**
Ben Hutchings49ce9c22012-07-10 10:56:00 +0000755 * enum efx_phy_mode - PHY operating mode flags
Ben Hutchingsf8b87c12008-09-01 12:48:17 +0100756 * @PHY_MODE_NORMAL: on and should pass traffic
757 * @PHY_MODE_TX_DISABLED: on with TX disabled
Ben Hutchings3e133c42008-11-04 20:34:56 +0000758 * @PHY_MODE_LOW_POWER: set to low power through MDIO
759 * @PHY_MODE_OFF: switched off through external control
Ben Hutchingsf8b87c12008-09-01 12:48:17 +0100760 * @PHY_MODE_SPECIAL: on but will not pass traffic
761 */
762enum efx_phy_mode {
763 PHY_MODE_NORMAL = 0,
764 PHY_MODE_TX_DISABLED = 1,
Ben Hutchings3e133c42008-11-04 20:34:56 +0000765 PHY_MODE_LOW_POWER = 2,
766 PHY_MODE_OFF = 4,
Ben Hutchingsf8b87c12008-09-01 12:48:17 +0100767 PHY_MODE_SPECIAL = 8,
768};
769
770static inline bool efx_phy_mode_disabled(enum efx_phy_mode mode)
771{
Ben Hutchings8c8661e2008-09-01 12:49:02 +0100772 return !!(mode & ~PHY_MODE_TX_DISABLED);
Ben Hutchingsf8b87c12008-09-01 12:48:17 +0100773}
774
Ben Hutchingscd0ecc92012-12-14 21:52:56 +0000775/**
776 * struct efx_hw_stat_desc - Description of a hardware statistic
777 * @name: Name of the statistic as visible through ethtool, or %NULL if
778 * it should not be exposed
779 * @dma_width: Width in bits (0 for non-DMA statistics)
780 * @offset: Offset within stats (ignored for non-DMA statistics)
Ben Hutchings8ceee662008-04-27 12:55:59 +0100781 */
Ben Hutchingscd0ecc92012-12-14 21:52:56 +0000782struct efx_hw_stat_desc {
783 const char *name;
784 u16 dma_width;
785 u16 offset;
Ben Hutchings8ceee662008-04-27 12:55:59 +0100786};
787
788/* Number of bits used in a multicast filter hash address */
789#define EFX_MCAST_HASH_BITS 8
790
791/* Number of (single-bit) entries in a multicast filter hash */
792#define EFX_MCAST_HASH_ENTRIES (1 << EFX_MCAST_HASH_BITS)
793
794/* An Efx multicast filter hash */
795union efx_multicast_hash {
796 u8 byte[EFX_MCAST_HASH_ENTRIES / 8];
797 efx_oword_t oword[EFX_MCAST_HASH_ENTRIES / sizeof(efx_oword_t) / 8];
798};
799
Ben Hutchingscd2d5b52012-02-14 00:48:07 +0000800struct vfdi_status;
Ben Hutchings64eebcf2010-09-20 08:43:07 +0000801
Ben Hutchings8ceee662008-04-27 12:55:59 +0100802/**
803 * struct efx_nic - an Efx NIC
804 * @name: Device name (net device name or bus id before net device registered)
805 * @pci_dev: The PCI device
Ben Hutchings0bcf4a62013-10-18 19:21:45 +0100806 * @node: List node for maintaning primary/secondary function lists
807 * @primary: &struct efx_nic instance for the primary function of this
808 * controller. May be the same structure, and may be %NULL if no
809 * primary function is bound. Serialised by rtnl_lock.
810 * @secondary_list: List of &struct efx_nic instances for the secondary PCI
811 * functions of the controller, if this is for the primary function.
812 * Serialised by rtnl_lock.
Ben Hutchings8ceee662008-04-27 12:55:59 +0100813 * @type: Controller type attributes
814 * @legacy_irq: IRQ number
Ben Hutchings8d9853d2008-07-18 19:01:20 +0100815 * @workqueue: Workqueue for port reconfigures and the HW monitor.
816 * Work items do not hold and must not acquire RTNL.
Ben Hutchings6977dc62008-12-26 13:44:39 -0800817 * @workqueue_name: Name of workqueue
Ben Hutchings8ceee662008-04-27 12:55:59 +0100818 * @reset_work: Scheduled reset workitem
Ben Hutchings8ceee662008-04-27 12:55:59 +0100819 * @membase_phys: Memory BAR value as physical address
820 * @membase: Memory BAR value
Ben Hutchings8ceee662008-04-27 12:55:59 +0100821 * @interrupt_mode: Interrupt mode
Ben Hutchingscc180b62011-12-08 19:51:47 +0000822 * @timer_quantum_ns: Interrupt timer quantum, in nanoseconds
Bert Kenwardd95e3292016-08-11 13:02:36 +0100823 * @timer_max_ns: Interrupt timer maximum value, in nanoseconds
Ben Hutchings6fb70fd2009-03-20 13:30:37 +0000824 * @irq_rx_adaptive: Adaptive IRQ moderation enabled for RX event queues
Bert Kenward539de7c2016-08-11 13:02:09 +0100825 * @irq_rx_mod_step_us: Step size for IRQ moderation for RX event queues
826 * @irq_rx_moderation_us: IRQ moderation time for RX event queues
Ben Hutchings62776d02010-06-23 11:30:07 +0000827 * @msg_enable: Log message enable flags
Ben Hutchingsf16aeea2012-07-27 19:31:16 +0100828 * @state: Device state number (%STATE_*). Serialised by the rtnl_lock.
Ben Hutchingsa7d529a2011-06-24 20:46:31 +0100829 * @reset_pending: Bitmask for pending resets
Ben Hutchings8ceee662008-04-27 12:55:59 +0100830 * @tx_queue: TX DMA queues
831 * @rx_queue: RX DMA queues
832 * @channel: Channels
Ben Hutchingsd8291182012-10-05 23:35:41 +0100833 * @msi_context: Context for each MSI
Ben Hutchings7f967c02012-02-13 23:45:02 +0000834 * @extra_channel_types: Types of extra (non-traffic) channels that
835 * should be allocated for this NIC
Steve Hodgsonecc910f2010-09-10 06:42:22 +0000836 * @rxq_entries: Size of receive queues requested by user.
837 * @txq_entries: Size of transmit queues requested by user.
Ben Hutchings14bf7182012-05-22 01:27:58 +0100838 * @txq_stop_thresh: TX queue fill level at or above which we stop it.
839 * @txq_wake_thresh: TX queue fill level at or below which we wake it.
Ben Hutchings28e47c42012-02-15 01:58:49 +0000840 * @tx_dc_base: Base qword address in SRAM of TX queue descriptor caches
841 * @rx_dc_base: Base qword address in SRAM of RX queue descriptor caches
842 * @sram_lim_qw: Qword address limit of SRAM
Ben Hutchings0484e0d2009-10-23 08:32:04 +0000843 * @next_buffer_table: First available buffer table id
Neil Turton28b581a2008-12-12 21:41:06 -0800844 * @n_channels: Number of channels in use
Ben Hutchingsa4900ac2010-04-28 09:30:43 +0000845 * @n_rx_channels: Number of channels used for RX (= number of RX queues)
846 * @n_tx_channels: Number of channels used for TX
Andrew Rybchenko2ec03012013-11-16 11:02:27 +0400847 * @rx_ip_align: RX DMA address offset to have IP header aligned in
848 * in accordance with NET_IP_ALIGN
Ben Hutchings272baee2013-01-29 23:33:14 +0000849 * @rx_dma_len: Current maximum RX DMA length
Ben Hutchings8ceee662008-04-27 12:55:59 +0100850 * @rx_buffer_order: Order (log2) of number of pages for each RX buffer
Ben Hutchings85740cdf2013-01-29 23:33:15 +0000851 * @rx_buffer_truesize: Amortised allocation size of an RX buffer,
852 * for use in sk_buff::truesize
Jon Cooper43a37392012-10-18 15:49:54 +0100853 * @rx_prefix_size: Size of RX prefix before packet data
854 * @rx_packet_hash_offset: Offset of RX flow hash from start of packet data
855 * (valid only if @rx_prefix_size != 0; always negative)
Ben Hutchings3dced742013-04-27 01:55:18 +0100856 * @rx_packet_len_offset: Offset of RX packet length from start of packet data
857 * (valid only for NICs that set %EFX_RX_PKT_PREFIX_LEN; always negative)
Jon Cooperbd9a2652013-11-18 12:54:41 +0000858 * @rx_packet_ts_offset: Offset of timestamp from start of packet data
859 * (valid only if channel->sync_timestamps_enabled; always negative)
Ben Hutchings78d41892010-12-02 13:47:56 +0000860 * @rx_hash_key: Toeplitz hash key for RSS
Ben Hutchings765c9f42010-06-30 05:06:28 +0000861 * @rx_indir_table: Indirection table for RSS
Ben Hutchings85740cdf2013-01-29 23:33:15 +0000862 * @rx_scatter: Scatter mode enabled for receives
Edward Cree4fdda952017-01-04 15:10:56 +0000863 * @rss_active: RSS enabled on hardware
Edward Creeb718c882016-11-03 22:12:58 +0000864 * @rx_hash_udp_4tuple: UDP 4-tuple hashing enabled
Ben Hutchings0484e0d2009-10-23 08:32:04 +0000865 * @int_error_count: Number of internal errors seen recently
866 * @int_error_expire: Time at which error count will be expired
Ben Hutchingsd8291182012-10-05 23:35:41 +0100867 * @irq_soft_enabled: Are IRQs soft-enabled? If not, IRQ handler will
868 * acknowledge but do nothing else.
Ben Hutchings8ceee662008-04-27 12:55:59 +0100869 * @irq_status: Interrupt status buffer
Ben Hutchingsc28884c2010-04-28 09:30:00 +0000870 * @irq_zero_count: Number of legacy IRQs seen with queue flags == 0
Ben Hutchings1646a6f32012-01-05 20:14:10 +0000871 * @irq_level: IRQ level/index for IRQs not triggered by an event queue
Ben Hutchingsdd407812012-02-28 23:40:21 +0000872 * @selftest_work: Work item for asynchronous self-test
Ben Hutchings76884832009-11-29 15:10:44 +0000873 * @mtd_list: List of MTDs attached to the NIC
Lucas De Marchi25985ed2011-03-30 22:57:33 -0300874 * @nic_data: Hardware dependent state
Ben Hutchingsf3ad5002012-09-18 02:33:56 +0100875 * @mcdi: Management-Controller-to-Driver Interface state
Ben Hutchings8c8661e2008-09-01 12:49:02 +0100876 * @mac_lock: MAC access lock. Protects @port_enabled, @phy_mode,
Ben Hutchingse4abce82011-05-16 18:51:24 +0100877 * efx_monitor() and efx_reconfigure_port()
Ben Hutchings8ceee662008-04-27 12:55:59 +0100878 * @port_enabled: Port enabled indicator.
Steve Hodgsonfdaa9ae2009-11-28 05:34:05 +0000879 * Serialises efx_stop_all(), efx_start_all(), efx_monitor() and
880 * efx_mac_work() with kernel interfaces. Safe to read under any
881 * one of the rtnl_lock, mac_lock, or netif_tx_lock, but all three must
882 * be held to modify it.
Ben Hutchings8ceee662008-04-27 12:55:59 +0100883 * @port_initialized: Port initialized?
884 * @net_dev: Operating system network device. Consider holding the rtnl lock
Andrew Rybchenkoebfcd0f2016-06-15 17:43:20 +0100885 * @fixed_features: Features which cannot be turned off
Ben Hutchings8ceee662008-04-27 12:55:59 +0100886 * @stats_buffer: DMA buffer for statistics
Ben Hutchings8ceee662008-04-27 12:55:59 +0100887 * @phy_type: PHY type
Ben Hutchings8ceee662008-04-27 12:55:59 +0100888 * @phy_op: PHY interface
889 * @phy_data: PHY private data (including PHY-specific stats)
Ben Hutchings68e7f452009-04-29 08:05:08 +0000890 * @mdio: PHY MDIO interface
Ben Hutchings8880f4e2009-11-29 15:15:41 +0000891 * @mdio_bus: PHY MDIO bus ID (only used by Siena)
Ben Hutchings8c8661e2008-09-01 12:49:02 +0100892 * @phy_mode: PHY operating mode. Serialised by @mac_lock.
Ben Hutchingsd3245b22009-11-29 03:42:41 +0000893 * @link_advertising: Autonegotiation advertising flags
Ben Hutchingseb50c0d2009-11-23 16:06:30 +0000894 * @link_state: Current state of the link
Ben Hutchings8ceee662008-04-27 12:55:59 +0100895 * @n_link_state_changes: Number of times the link has changed state
Ben Hutchings964e6132012-11-19 23:08:22 +0000896 * @unicast_filter: Flag for Falcon-arch simple unicast filter.
897 * Protected by @mac_lock.
898 * @multicast_hash: Multicast hash table for Falcon-arch.
899 * Protected by @mac_lock.
Ben Hutchings04cc8ca2008-12-12 21:50:46 -0800900 * @wanted_fc: Wanted flow control flags
Steve Hodgsona606f432011-05-23 12:18:45 +0100901 * @fc_disable: When non-zero flow control is disabled. Typically used to
902 * ensure that network back pressure doesn't delay dma queue flushes.
903 * Serialised by the rtnl lock.
Ben Hutchings8be4f3e2009-11-25 16:12:16 +0000904 * @mac_work: Work item for changing MAC promiscuity and multicast hash
Ben Hutchings3273c2e2008-05-07 13:36:19 +0100905 * @loopback_mode: Loopback status
906 * @loopback_modes: Supported loopback mode bitmask
907 * @loopback_selftest: Offline self-test private state
Edward Cree0d322412015-05-20 11:10:03 +0100908 * @filter_sem: Filter table rw_semaphore, for freeing the table
909 * @filter_lock: Filter table lock, for mere content changes
Ben Hutchings6d661ce2012-10-27 00:33:30 +0100910 * @filter_state: Architecture-dependent filter table state
Jon Cooperfaf8dcc2016-05-31 19:12:32 +0100911 * @rps_expire_channel: Next channel to check for expiry
912 * @rps_expire_index: Next index to check for expiry in
913 * @rps_expire_channel's @rps_flow_id
Alexandre Rames3881d8a2013-06-10 11:03:21 +0100914 * @active_queues: Count of RX and TX queues that haven't been flushed and drained.
Ben Hutchings9f2cb712012-02-08 00:11:20 +0000915 * @rxq_flush_pending: Count of number of receive queues that need to be flushed.
916 * Decremented when the efx_flush_rx_queue() is called.
917 * @rxq_flush_outstanding: Count of number of RX flushes started but not yet
918 * completed (either success or failure). Not used when MCDI is used to
919 * flush receive queues.
920 * @flush_wq: wait queue used by efx_nic_flush_queues() to wait for flush completions.
Ben Hutchingscd2d5b52012-02-14 00:48:07 +0000921 * @vf_count: Number of VFs intended to be enabled.
922 * @vf_init_count: Number of VFs that have been fully initialised.
923 * @vi_scale: log2 number of vnics per VF.
Stuart Hodgson7c236c42012-09-03 11:09:36 +0100924 * @ptp_data: PTP state data
Ben Hutchingsef215e62013-12-05 20:13:22 +0000925 * @vpd_sn: Serial number read from VPD
Ben Hutchingsab28c122010-12-06 22:53:15 +0000926 * @monitor_work: Hardware monitor workitem
927 * @biu_lock: BIU (bus interface unit) lock
Ben Hutchings1646a6f32012-01-05 20:14:10 +0000928 * @last_irq_cpu: Last CPU to handle a possible test interrupt. This
929 * field is used by efx_test_interrupts() to verify that an
930 * interrupt has occurred.
Ben Hutchingscd0ecc92012-12-14 21:52:56 +0000931 * @stats_lock: Statistics update lock. Must be held when calling
932 * efx_nic_type::{update,start,stop}_stats.
Edward Creee4d112e2014-07-15 11:58:12 +0100933 * @n_rx_noskb_drops: Count of RX packets dropped due to failure to allocate an skb
Ben Hutchings8ceee662008-04-27 12:55:59 +0100934 *
Ben Hutchings754c6532010-02-03 09:31:57 +0000935 * This is stored in the private area of the &struct net_device.
Ben Hutchings8ceee662008-04-27 12:55:59 +0100936 */
937struct efx_nic {
Ben Hutchingsab28c122010-12-06 22:53:15 +0000938 /* The following fields should be written very rarely */
939
Ben Hutchings8ceee662008-04-27 12:55:59 +0100940 char name[IFNAMSIZ];
Ben Hutchings0bcf4a62013-10-18 19:21:45 +0100941 struct list_head node;
942 struct efx_nic *primary;
943 struct list_head secondary_list;
Ben Hutchings8ceee662008-04-27 12:55:59 +0100944 struct pci_dev *pci_dev;
Ben Hutchings66020412013-06-10 18:03:17 +0100945 unsigned int port_num;
Ben Hutchings8ceee662008-04-27 12:55:59 +0100946 const struct efx_nic_type *type;
947 int legacy_irq;
Alexandre Ramesb28405b2013-03-21 16:41:43 +0000948 bool eeh_disabled_legacy_irq;
Ben Hutchings8ceee662008-04-27 12:55:59 +0100949 struct workqueue_struct *workqueue;
Ben Hutchings6977dc62008-12-26 13:44:39 -0800950 char workqueue_name[16];
Ben Hutchings8ceee662008-04-27 12:55:59 +0100951 struct work_struct reset_work;
Ben Hutchings086ea352008-05-16 21:17:06 +0100952 resource_size_t membase_phys;
Ben Hutchings8ceee662008-04-27 12:55:59 +0100953 void __iomem *membase;
Ben Hutchingsab28c122010-12-06 22:53:15 +0000954
Ben Hutchings8ceee662008-04-27 12:55:59 +0100955 enum efx_int_mode interrupt_mode;
Ben Hutchingscc180b62011-12-08 19:51:47 +0000956 unsigned int timer_quantum_ns;
Bert Kenwardd95e3292016-08-11 13:02:36 +0100957 unsigned int timer_max_ns;
Ben Hutchings6fb70fd2009-03-20 13:30:37 +0000958 bool irq_rx_adaptive;
Bert Kenward539de7c2016-08-11 13:02:09 +0100959 unsigned int irq_mod_step_us;
960 unsigned int irq_rx_moderation_us;
Ben Hutchings62776d02010-06-23 11:30:07 +0000961 u32 msg_enable;
Ben Hutchings8ceee662008-04-27 12:55:59 +0100962
Ben Hutchings8ceee662008-04-27 12:55:59 +0100963 enum nic_state state;
Ben Hutchingsa7d529a2011-06-24 20:46:31 +0100964 unsigned long reset_pending;
Ben Hutchings8ceee662008-04-27 12:55:59 +0100965
Ben Hutchings8313aca2010-09-10 06:41:57 +0000966 struct efx_channel *channel[EFX_MAX_CHANNELS];
Ben Hutchingsd8291182012-10-05 23:35:41 +0100967 struct efx_msi_context msi_context[EFX_MAX_CHANNELS];
Ben Hutchings7f967c02012-02-13 23:45:02 +0000968 const struct efx_channel_type *
969 extra_channel_type[EFX_MAX_EXTRA_CHANNELS];
Ben Hutchings8ceee662008-04-27 12:55:59 +0100970
Steve Hodgsonecc910f2010-09-10 06:42:22 +0000971 unsigned rxq_entries;
972 unsigned txq_entries;
Ben Hutchings14bf7182012-05-22 01:27:58 +0100973 unsigned int txq_stop_thresh;
974 unsigned int txq_wake_thresh;
975
Ben Hutchings28e47c42012-02-15 01:58:49 +0000976 unsigned tx_dc_base;
977 unsigned rx_dc_base;
978 unsigned sram_lim_qw;
Ben Hutchings0484e0d2009-10-23 08:32:04 +0000979 unsigned next_buffer_table;
Ben Hutchingsb1057982012-09-19 00:56:47 +0100980
981 unsigned int max_channels;
Shradha Shahb0fbdae2015-08-28 10:55:42 +0100982 unsigned int max_tx_channels;
Ben Hutchingsa4900ac2010-04-28 09:30:43 +0000983 unsigned n_channels;
984 unsigned n_rx_channels;
Ben Hutchingscd2d5b52012-02-14 00:48:07 +0000985 unsigned rss_spread;
Ben Hutchings97653432011-01-12 18:26:56 +0000986 unsigned tx_channel_offset;
Ben Hutchingsa4900ac2010-04-28 09:30:43 +0000987 unsigned n_tx_channels;
Andrew Rybchenko2ec03012013-11-16 11:02:27 +0400988 unsigned int rx_ip_align;
Ben Hutchings272baee2013-01-29 23:33:14 +0000989 unsigned int rx_dma_len;
Ben Hutchings8ceee662008-04-27 12:55:59 +0100990 unsigned int rx_buffer_order;
Ben Hutchings85740cdf2013-01-29 23:33:15 +0000991 unsigned int rx_buffer_truesize;
Daniel Pieczko1648a232013-02-13 10:54:41 +0000992 unsigned int rx_page_buf_step;
Daniel Pieczko27689352013-02-13 10:54:41 +0000993 unsigned int rx_bufs_per_page;
Daniel Pieczko1648a232013-02-13 10:54:41 +0000994 unsigned int rx_pages_per_batch;
Jon Cooper43a37392012-10-18 15:49:54 +0100995 unsigned int rx_prefix_size;
996 int rx_packet_hash_offset;
Ben Hutchings3dced742013-04-27 01:55:18 +0100997 int rx_packet_len_offset;
Jon Cooperbd9a2652013-11-18 12:54:41 +0000998 int rx_packet_ts_offset;
Ben Hutchings5d3a6fc2010-06-25 07:05:43 +0000999 u8 rx_hash_key[40];
Ben Hutchings765c9f42010-06-30 05:06:28 +00001000 u32 rx_indir_table[128];
Ben Hutchings85740cdf2013-01-29 23:33:15 +00001001 bool rx_scatter;
Edward Cree4fdda952017-01-04 15:10:56 +00001002 bool rss_active;
Edward Creeb718c882016-11-03 22:12:58 +00001003 bool rx_hash_udp_4tuple;
Ben Hutchings8ceee662008-04-27 12:55:59 +01001004
Ben Hutchings0484e0d2009-10-23 08:32:04 +00001005 unsigned int_error_count;
1006 unsigned long int_error_expire;
1007
Ben Hutchingsd8291182012-10-05 23:35:41 +01001008 bool irq_soft_enabled;
Ben Hutchings8ceee662008-04-27 12:55:59 +01001009 struct efx_buffer irq_status;
Ben Hutchingsc28884c2010-04-28 09:30:00 +00001010 unsigned irq_zero_count;
Ben Hutchings1646a6f32012-01-05 20:14:10 +00001011 unsigned irq_level;
Ben Hutchingsdd407812012-02-28 23:40:21 +00001012 struct delayed_work selftest_work;
Ben Hutchings8ceee662008-04-27 12:55:59 +01001013
Ben Hutchings76884832009-11-29 15:10:44 +00001014#ifdef CONFIG_SFC_MTD
1015 struct list_head mtd_list;
1016#endif
Ben Hutchings4a5b5042008-09-01 12:47:16 +01001017
Ben Hutchings8880f4e2009-11-29 15:15:41 +00001018 void *nic_data;
Ben Hutchingsf3ad5002012-09-18 02:33:56 +01001019 struct efx_mcdi_data *mcdi;
Ben Hutchings8ceee662008-04-27 12:55:59 +01001020
1021 struct mutex mac_lock;
Ben Hutchings766ca0f2008-12-12 21:59:24 -08001022 struct work_struct mac_work;
Ben Hutchingsdc8cfa52008-09-01 12:46:50 +01001023 bool port_enabled;
Ben Hutchings8ceee662008-04-27 12:55:59 +01001024
Jon Cooper74cd60a2013-09-16 14:18:51 +01001025 bool mc_bist_for_other_fn;
Ben Hutchingsdc8cfa52008-09-01 12:46:50 +01001026 bool port_initialized;
Ben Hutchings8ceee662008-04-27 12:55:59 +01001027 struct net_device *net_dev;
Ben Hutchings8ceee662008-04-27 12:55:59 +01001028
Andrew Rybchenkoebfcd0f2016-06-15 17:43:20 +01001029 netdev_features_t fixed_features;
1030
Ben Hutchings8ceee662008-04-27 12:55:59 +01001031 struct efx_buffer stats_buffer;
Jon Cooperf8f3b5a2013-09-30 17:36:50 +01001032 u64 rx_nodesc_drops_total;
1033 u64 rx_nodesc_drops_while_down;
1034 bool rx_nodesc_drops_prev_state;
Ben Hutchings8ceee662008-04-27 12:55:59 +01001035
Ben Hutchingsc1c4f452009-11-29 15:08:55 +00001036 unsigned int phy_type;
stephen hemminger6c8c2512011-04-14 05:50:12 +00001037 const struct efx_phy_operations *phy_op;
Ben Hutchings8ceee662008-04-27 12:55:59 +01001038 void *phy_data;
Ben Hutchings68e7f452009-04-29 08:05:08 +00001039 struct mdio_if_info mdio;
Ben Hutchings8880f4e2009-11-29 15:15:41 +00001040 unsigned int mdio_bus;
Ben Hutchingsf8b87c12008-09-01 12:48:17 +01001041 enum efx_phy_mode phy_mode;
Ben Hutchings8ceee662008-04-27 12:55:59 +01001042
Ben Hutchingsd3245b22009-11-29 03:42:41 +00001043 u32 link_advertising;
Ben Hutchingseb50c0d2009-11-23 16:06:30 +00001044 struct efx_link_state link_state;
Ben Hutchings8ceee662008-04-27 12:55:59 +01001045 unsigned int n_link_state_changes;
1046
Ben Hutchings964e6132012-11-19 23:08:22 +00001047 bool unicast_filter;
Ben Hutchings8ceee662008-04-27 12:55:59 +01001048 union efx_multicast_hash multicast_hash;
David S. Millerb56269462011-05-17 17:53:22 -04001049 u8 wanted_fc;
Steve Hodgsona606f432011-05-23 12:18:45 +01001050 unsigned fc_disable;
Ben Hutchings8ceee662008-04-27 12:55:59 +01001051
1052 atomic_t rx_reset;
Ben Hutchings3273c2e2008-05-07 13:36:19 +01001053 enum efx_loopback_mode loopback_mode;
Ben Hutchingse58f69f2009-11-29 15:08:41 +00001054 u64 loopback_modes;
Ben Hutchings3273c2e2008-05-07 13:36:19 +01001055
1056 void *loopback_selftest;
Ben Hutchings64eebcf2010-09-20 08:43:07 +00001057
Edward Cree0d322412015-05-20 11:10:03 +01001058 struct rw_semaphore filter_sem;
Ben Hutchings6d661ce2012-10-27 00:33:30 +01001059 spinlock_t filter_lock;
1060 void *filter_state;
1061#ifdef CONFIG_RFS_ACCEL
Jon Cooperfaf8dcc2016-05-31 19:12:32 +01001062 unsigned int rps_expire_channel;
Ben Hutchings6d661ce2012-10-27 00:33:30 +01001063 unsigned int rps_expire_index;
1064#endif
Ben Hutchingsab28c122010-12-06 22:53:15 +00001065
Alexandre Rames3881d8a2013-06-10 11:03:21 +01001066 atomic_t active_queues;
Ben Hutchings9f2cb712012-02-08 00:11:20 +00001067 atomic_t rxq_flush_pending;
1068 atomic_t rxq_flush_outstanding;
1069 wait_queue_head_t flush_wq;
1070
Ben Hutchingscd2d5b52012-02-14 00:48:07 +00001071#ifdef CONFIG_SFC_SRIOV
Ben Hutchingscd2d5b52012-02-14 00:48:07 +00001072 unsigned vf_count;
1073 unsigned vf_init_count;
1074 unsigned vi_scale;
Ben Hutchingscd2d5b52012-02-14 00:48:07 +00001075#endif
1076
Stuart Hodgson7c236c42012-09-03 11:09:36 +01001077 struct efx_ptp_data *ptp_data;
Stuart Hodgson7c236c42012-09-03 11:09:36 +01001078
Ben Hutchingsef215e62013-12-05 20:13:22 +00001079 char *vpd_sn;
1080
Ben Hutchingsab28c122010-12-06 22:53:15 +00001081 /* The following fields may be written more often */
1082
1083 struct delayed_work monitor_work ____cacheline_aligned_in_smp;
1084 spinlock_t biu_lock;
Ben Hutchings1646a6f32012-01-05 20:14:10 +00001085 int last_irq_cpu;
Ben Hutchingsab28c122010-12-06 22:53:15 +00001086 spinlock_t stats_lock;
Edward Creee4d112e2014-07-15 11:58:12 +01001087 atomic_t n_rx_noskb_drops;
Ben Hutchings8ceee662008-04-27 12:55:59 +01001088};
1089
Ben Hutchings55668612008-05-16 21:16:10 +01001090static inline int efx_dev_registered(struct efx_nic *efx)
1091{
1092 return efx->net_dev->reg_state == NETREG_REGISTERED;
1093}
1094
Ben Hutchings8880f4e2009-11-29 15:15:41 +00001095static inline unsigned int efx_port_num(struct efx_nic *efx)
1096{
Ben Hutchings66020412013-06-10 18:03:17 +01001097 return efx->port_num;
Ben Hutchings8880f4e2009-11-29 15:15:41 +00001098}
1099
Ben Hutchings45a3fd52012-11-28 04:38:14 +00001100struct efx_mtd_partition {
1101 struct list_head node;
1102 struct mtd_info mtd;
1103 const char *dev_type_name;
1104 const char *type_name;
1105 char name[IFNAMSIZ + 20];
1106};
1107
Ben Hutchings8ceee662008-04-27 12:55:59 +01001108/**
1109 * struct efx_nic_type - Efx device type definition
Shradha Shah02246a72015-05-06 00:58:14 +01001110 * @mem_bar: Get the memory BAR
Ben Hutchingsb1057982012-09-19 00:56:47 +01001111 * @mem_map_size: Get memory BAR mapped size
Ben Hutchingsef2b90e2009-11-29 03:42:31 +00001112 * @probe: Probe the controller
1113 * @remove: Free resources allocated by probe()
1114 * @init: Initialise the controller
Ben Hutchings28e47c42012-02-15 01:58:49 +00001115 * @dimension_resources: Dimension controller resources (buffer table,
1116 * and VIs once the available interrupt resources are clear)
Ben Hutchingsef2b90e2009-11-29 03:42:31 +00001117 * @fini: Shut down the controller
1118 * @monitor: Periodic function for polling link state and hardware monitor
Ben Hutchings0e2a9c72011-06-24 20:50:07 +01001119 * @map_reset_reason: Map ethtool reset reason to a reset method
1120 * @map_reset_flags: Map ethtool reset flags to a reset method, if possible
Ben Hutchingsef2b90e2009-11-29 03:42:31 +00001121 * @reset: Reset the controller hardware and possibly the PHY. This will
1122 * be called while the controller is uninitialised.
1123 * @probe_port: Probe the MAC and PHY
1124 * @remove_port: Free resources allocated by probe_port()
Ben Hutchings40641ed2010-12-02 13:47:45 +00001125 * @handle_global_event: Handle a "global" event (may be %NULL)
Ben Hutchingse42c3d82013-05-27 16:52:54 +01001126 * @fini_dmaq: Flush and finalise DMA queues (RX and TX queues)
Ben Hutchingsef2b90e2009-11-29 03:42:31 +00001127 * @prepare_flush: Prepare the hardware for flushing the DMA queues
Ben Hutchingse42c3d82013-05-27 16:52:54 +01001128 * (for Falcon architecture)
1129 * @finish_flush: Clean up after flushing the DMA queues (for Falcon
1130 * architecture)
Edward Creee2835462014-04-16 19:27:48 +01001131 * @prepare_flr: Prepare for an FLR
1132 * @finish_flr: Clean up after an FLR
Ben Hutchingscd0ecc92012-12-14 21:52:56 +00001133 * @describe_stats: Describe statistics for ethtool
1134 * @update_stats: Update statistics not provided by event handling.
1135 * Either argument may be %NULL.
Ben Hutchingsef2b90e2009-11-29 03:42:31 +00001136 * @start_stats: Start the regular fetching of statistics
Jon Cooperf8f3b5a2013-09-30 17:36:50 +01001137 * @pull_stats: Pull stats from the NIC and wait until they arrive.
Ben Hutchingsef2b90e2009-11-29 03:42:31 +00001138 * @stop_stats: Stop the regular fetching of statistics
Ben Hutchings06629f02009-11-29 03:43:43 +00001139 * @set_id_led: Set state of identifying LED or revert to automatic function
Ben Hutchingsef2b90e2009-11-29 03:42:31 +00001140 * @push_irq_moderation: Apply interrupt moderation value
Ben Hutchingsd3245b22009-11-29 03:42:41 +00001141 * @reconfigure_port: Push loopback/power/txdis changes to the MAC and PHY
Ben Hutchings9dd3a132012-09-13 01:11:25 +01001142 * @prepare_enable_fc_tx: Prepare MAC to enable pause frame TX (may be %NULL)
Ben Hutchings30b81cd2011-09-13 19:47:48 +01001143 * @reconfigure_mac: Push MAC address, MTU, flow control and filter settings
1144 * to the hardware. Serialised by the mac_lock.
Ben Hutchings710b2082011-09-03 00:15:00 +01001145 * @check_mac_fault: Check MAC fault state. True if fault present.
Ben Hutchings89c758f2009-11-29 03:43:07 +00001146 * @get_wol: Get WoL configuration from driver state
1147 * @set_wol: Push WoL configuration to the NIC
1148 * @resume_wol: Synchronise WoL state between driver and MC (e.g. after resume)
Ben Hutchings86094f72013-08-21 19:51:04 +01001149 * @test_chip: Test registers. May use efx_farch_test_registers(), and is
Ben Hutchingsd4f2cec2012-07-04 03:58:33 +01001150 * expected to reset the NIC.
Ben Hutchings0aa3fba2009-11-29 03:43:33 +00001151 * @test_nvram: Test validity of NVRAM contents
Ben Hutchingsf3ad5002012-09-18 02:33:56 +01001152 * @mcdi_request: Send an MCDI request with the given header and SDU.
1153 * The SDU length may be any value from 0 up to the protocol-
1154 * defined maximum, but its buffer will be padded to a multiple
1155 * of 4 bytes.
1156 * @mcdi_poll_response: Test whether an MCDI response is available.
1157 * @mcdi_read_response: Read the MCDI response PDU. The offset will
1158 * be a multiple of 4. The length may not be, but the buffer
1159 * will be padded so it is safe to round up.
1160 * @mcdi_poll_reboot: Test whether the MCDI has rebooted. If so,
1161 * return an appropriate error code for aborting any current
1162 * request; otherwise return 0.
Ben Hutchings86094f72013-08-21 19:51:04 +01001163 * @irq_enable_master: Enable IRQs on the NIC. Each event queue must
1164 * be separately enabled after this.
1165 * @irq_test_generate: Generate a test IRQ
1166 * @irq_disable_non_ev: Disable non-event IRQs on the NIC. Each event
1167 * queue must be separately disabled before this.
1168 * @irq_handle_msi: Handle MSI for a channel. The @dev_id argument is
1169 * a pointer to the &struct efx_msi_context for the channel.
1170 * @irq_handle_legacy: Handle legacy interrupt. The @dev_id argument
1171 * is a pointer to the &struct efx_nic.
1172 * @tx_probe: Allocate resources for TX queue
1173 * @tx_init: Initialise TX queue on the NIC
1174 * @tx_remove: Free resources for TX queue
1175 * @tx_write: Write TX descriptors and doorbell
Andrew Rybchenkod43050c2013-11-14 09:00:27 +04001176 * @rx_push_rss_config: Write RSS hash key and indirection table to the NIC
Ben Hutchings86094f72013-08-21 19:51:04 +01001177 * @rx_probe: Allocate resources for RX queue
1178 * @rx_init: Initialise RX queue on the NIC
1179 * @rx_remove: Free resources for RX queue
1180 * @rx_write: Write RX descriptors and doorbell
1181 * @rx_defer_refill: Generate a refill reminder event
1182 * @ev_probe: Allocate resources for event queue
1183 * @ev_init: Initialise event queue on the NIC
1184 * @ev_fini: Deinitialise event queue on the NIC
1185 * @ev_remove: Free resources for event queue
1186 * @ev_process: Process events for a queue, up to the given NAPI quota
1187 * @ev_read_ack: Acknowledge read events on a queue, rearming its IRQ
1188 * @ev_test_generate: Generate a test event
Ben Hutchingsadd72472012-11-08 01:46:53 +00001189 * @filter_table_probe: Probe filter capabilities and set up filter software state
1190 * @filter_table_restore: Restore filters removed from hardware
1191 * @filter_table_remove: Remove filters from hardware and tear down software state
1192 * @filter_update_rx_scatter: Update filters after change to rx scatter setting
1193 * @filter_insert: add or replace a filter
1194 * @filter_remove_safe: remove a filter by ID, carefully
1195 * @filter_get_safe: retrieve a filter by ID, carefully
Ben Hutchingsfbd79122013-11-21 19:15:03 +00001196 * @filter_clear_rx: Remove all RX filters whose priority is less than or
1197 * equal to the given priority and is not %EFX_FILTER_PRI_AUTO
Ben Hutchingsadd72472012-11-08 01:46:53 +00001198 * @filter_count_rx_used: Get the number of filters in use at a given priority
1199 * @filter_get_rx_id_limit: Get maximum value of a filter id, plus 1
1200 * @filter_get_rx_ids: Get list of RX filters at a given priority
1201 * @filter_rfs_insert: Add or replace a filter for RFS. This must be
1202 * atomic. The hardware change may be asynchronous but should
1203 * not be delayed for long. It may fail if this can't be done
1204 * atomically.
1205 * @filter_rfs_expire_one: Consider expiring a filter inserted for RFS.
1206 * This must check whether the specified table entry is used by RFS
1207 * and that rps_may_expire_flow() returns true for it.
Ben Hutchings45a3fd52012-11-28 04:38:14 +00001208 * @mtd_probe: Probe and add MTD partitions associated with this net device,
1209 * using efx_mtd_add()
1210 * @mtd_rename: Set an MTD partition name using the net device name
1211 * @mtd_read: Read from an MTD partition
1212 * @mtd_erase: Erase part of an MTD partition
1213 * @mtd_write: Write to an MTD partition
1214 * @mtd_sync: Wait for write-back to complete on MTD partition. This
1215 * also notifies the driver that a writer has finished using this
1216 * partition.
Daniel Pieczko9ec06592013-11-21 17:11:25 +00001217 * @ptp_write_host_time: Send host time to MC as part of sync protocol
Jon Cooperbd9a2652013-11-18 12:54:41 +00001218 * @ptp_set_ts_sync_events: Enable or disable sync events for inline RX
1219 * timestamping, possibly only temporarily for the purposes of a reset.
Daniel Pieczko9ec06592013-11-21 17:11:25 +00001220 * @ptp_set_ts_config: Set hardware timestamp configuration. The flags
1221 * and tx_type will already have been validated but this operation
1222 * must validate and update rx_filter.
Shradha Shah910c8782015-05-20 11:12:48 +01001223 * @set_mac_address: Set the MAC address of the device
Edward Cree46d1efd2016-11-17 10:52:36 +00001224 * @tso_versions: Returns mask of firmware-assisted TSO versions supported.
1225 * If %NULL, then device does not support any TSO version.
Ben Hutchingsdaeda632009-11-28 05:36:04 +00001226 * @revision: Hardware architecture revision
Ben Hutchings8ceee662008-04-27 12:55:59 +01001227 * @txd_ptr_tbl_base: TX descriptor ring base address
1228 * @rxd_ptr_tbl_base: RX descriptor ring base address
1229 * @buf_tbl_base: Buffer table base address
1230 * @evq_ptr_tbl_base: Event queue pointer table base address
1231 * @evq_rptr_tbl_base: Event queue read-pointer table base address
Ben Hutchings8ceee662008-04-27 12:55:59 +01001232 * @max_dma_mask: Maximum possible DMA mask
Jon Cooper43a37392012-10-18 15:49:54 +01001233 * @rx_prefix_size: Size of RX prefix before packet data
1234 * @rx_hash_offset: Offset of RX flow hash within prefix
Jon Cooperbd9a2652013-11-18 12:54:41 +00001235 * @rx_ts_offset: Offset of timestamp within prefix
Ben Hutchings85740cdf2013-01-29 23:33:15 +00001236 * @rx_buffer_padding: Size of padding at end of RX packet
Jon Coopere8c68c02013-03-08 10:18:28 +00001237 * @can_rx_scatter: NIC is able to scatter packets to multiple buffers
1238 * @always_rx_scatter: NIC will always scatter packets to multiple buffers
Ben Hutchings8ceee662008-04-27 12:55:59 +01001239 * @max_interrupt_mode: Highest capability interrupt mode supported
1240 * from &enum efx_init_mode.
Ben Hutchingscc180b62011-12-08 19:51:47 +00001241 * @timer_period_max: Maximum period of interrupt timer (in ticks)
Ben Hutchingsc383b532009-11-29 15:11:02 +00001242 * @offload_features: net_device feature flags for protocol offload
1243 * features implemented in hardware
Ben Hutchingsdf2cd8a2012-09-19 00:56:18 +01001244 * @mcdi_max_ver: Maximum MCDI version supported
Daniel Pieczko9ec06592013-11-21 17:11:25 +00001245 * @hwtstamp_filters: Mask of hardware timestamp filter types supported
Ben Hutchings8ceee662008-04-27 12:55:59 +01001246 */
1247struct efx_nic_type {
Shradha Shah6f7f8aa2015-05-06 01:00:07 +01001248 bool is_vf;
Shradha Shah02246a72015-05-06 00:58:14 +01001249 unsigned int mem_bar;
Ben Hutchingsb1057982012-09-19 00:56:47 +01001250 unsigned int (*mem_map_size)(struct efx_nic *efx);
Ben Hutchingsef2b90e2009-11-29 03:42:31 +00001251 int (*probe)(struct efx_nic *efx);
1252 void (*remove)(struct efx_nic *efx);
1253 int (*init)(struct efx_nic *efx);
Ben Hutchingsc15eed22013-08-29 00:45:48 +01001254 int (*dimension_resources)(struct efx_nic *efx);
Ben Hutchingsef2b90e2009-11-29 03:42:31 +00001255 void (*fini)(struct efx_nic *efx);
1256 void (*monitor)(struct efx_nic *efx);
Ben Hutchings0e2a9c72011-06-24 20:50:07 +01001257 enum reset_type (*map_reset_reason)(enum reset_type reason);
1258 int (*map_reset_flags)(u32 *flags);
Ben Hutchingsef2b90e2009-11-29 03:42:31 +00001259 int (*reset)(struct efx_nic *efx, enum reset_type method);
1260 int (*probe_port)(struct efx_nic *efx);
1261 void (*remove_port)(struct efx_nic *efx);
Ben Hutchings40641ed2010-12-02 13:47:45 +00001262 bool (*handle_global_event)(struct efx_channel *channel, efx_qword_t *);
Ben Hutchingse42c3d82013-05-27 16:52:54 +01001263 int (*fini_dmaq)(struct efx_nic *efx);
Ben Hutchingsef2b90e2009-11-29 03:42:31 +00001264 void (*prepare_flush)(struct efx_nic *efx);
Ben Hutchingsd5e8cc62012-09-06 16:52:31 +01001265 void (*finish_flush)(struct efx_nic *efx);
Edward Creee2835462014-04-16 19:27:48 +01001266 void (*prepare_flr)(struct efx_nic *efx);
1267 void (*finish_flr)(struct efx_nic *efx);
Ben Hutchingscd0ecc92012-12-14 21:52:56 +00001268 size_t (*describe_stats)(struct efx_nic *efx, u8 *names);
1269 size_t (*update_stats)(struct efx_nic *efx, u64 *full_stats,
1270 struct rtnl_link_stats64 *core_stats);
Ben Hutchingsef2b90e2009-11-29 03:42:31 +00001271 void (*start_stats)(struct efx_nic *efx);
Jon Cooperf8f3b5a2013-09-30 17:36:50 +01001272 void (*pull_stats)(struct efx_nic *efx);
Ben Hutchingsef2b90e2009-11-29 03:42:31 +00001273 void (*stop_stats)(struct efx_nic *efx);
Ben Hutchings06629f02009-11-29 03:43:43 +00001274 void (*set_id_led)(struct efx_nic *efx, enum efx_led_mode mode);
Ben Hutchingsef2b90e2009-11-29 03:42:31 +00001275 void (*push_irq_moderation)(struct efx_channel *channel);
Ben Hutchingsd3245b22009-11-29 03:42:41 +00001276 int (*reconfigure_port)(struct efx_nic *efx);
Ben Hutchings9dd3a132012-09-13 01:11:25 +01001277 void (*prepare_enable_fc_tx)(struct efx_nic *efx);
Ben Hutchings710b2082011-09-03 00:15:00 +01001278 int (*reconfigure_mac)(struct efx_nic *efx);
1279 bool (*check_mac_fault)(struct efx_nic *efx);
Ben Hutchings89c758f2009-11-29 03:43:07 +00001280 void (*get_wol)(struct efx_nic *efx, struct ethtool_wolinfo *wol);
1281 int (*set_wol)(struct efx_nic *efx, u32 type);
1282 void (*resume_wol)(struct efx_nic *efx);
Ben Hutchingsd4f2cec2012-07-04 03:58:33 +01001283 int (*test_chip)(struct efx_nic *efx, struct efx_self_tests *tests);
Ben Hutchings0aa3fba2009-11-29 03:43:33 +00001284 int (*test_nvram)(struct efx_nic *efx);
Ben Hutchingsf3ad5002012-09-18 02:33:56 +01001285 void (*mcdi_request)(struct efx_nic *efx,
1286 const efx_dword_t *hdr, size_t hdr_len,
1287 const efx_dword_t *sdu, size_t sdu_len);
1288 bool (*mcdi_poll_response)(struct efx_nic *efx);
1289 void (*mcdi_read_response)(struct efx_nic *efx, efx_dword_t *pdu,
1290 size_t pdu_offset, size_t pdu_len);
1291 int (*mcdi_poll_reboot)(struct efx_nic *efx);
Daniel Pieczkoc577e592015-10-09 10:40:35 +01001292 void (*mcdi_reboot_detected)(struct efx_nic *efx);
Ben Hutchings86094f72013-08-21 19:51:04 +01001293 void (*irq_enable_master)(struct efx_nic *efx);
Jon Cooper942e2982016-08-26 15:13:30 +01001294 int (*irq_test_generate)(struct efx_nic *efx);
Ben Hutchings86094f72013-08-21 19:51:04 +01001295 void (*irq_disable_non_ev)(struct efx_nic *efx);
1296 irqreturn_t (*irq_handle_msi)(int irq, void *dev_id);
1297 irqreturn_t (*irq_handle_legacy)(int irq, void *dev_id);
1298 int (*tx_probe)(struct efx_tx_queue *tx_queue);
1299 void (*tx_init)(struct efx_tx_queue *tx_queue);
1300 void (*tx_remove)(struct efx_tx_queue *tx_queue);
1301 void (*tx_write)(struct efx_tx_queue *tx_queue);
Bert Kenwarde9117e52016-11-17 10:51:54 +00001302 unsigned int (*tx_limit_len)(struct efx_tx_queue *tx_queue,
1303 dma_addr_t dma_addr, unsigned int len);
Jon Cooper267c0152015-05-06 00:59:38 +01001304 int (*rx_push_rss_config)(struct efx_nic *efx, bool user,
1305 const u32 *rx_indir_table);
Ben Hutchings86094f72013-08-21 19:51:04 +01001306 int (*rx_probe)(struct efx_rx_queue *rx_queue);
1307 void (*rx_init)(struct efx_rx_queue *rx_queue);
1308 void (*rx_remove)(struct efx_rx_queue *rx_queue);
1309 void (*rx_write)(struct efx_rx_queue *rx_queue);
1310 void (*rx_defer_refill)(struct efx_rx_queue *rx_queue);
1311 int (*ev_probe)(struct efx_channel *channel);
Jon Cooper261e4d92013-04-15 18:51:54 +01001312 int (*ev_init)(struct efx_channel *channel);
Ben Hutchings86094f72013-08-21 19:51:04 +01001313 void (*ev_fini)(struct efx_channel *channel);
1314 void (*ev_remove)(struct efx_channel *channel);
1315 int (*ev_process)(struct efx_channel *channel, int quota);
1316 void (*ev_read_ack)(struct efx_channel *channel);
1317 void (*ev_test_generate)(struct efx_channel *channel);
Ben Hutchingsadd72472012-11-08 01:46:53 +00001318 int (*filter_table_probe)(struct efx_nic *efx);
1319 void (*filter_table_restore)(struct efx_nic *efx);
1320 void (*filter_table_remove)(struct efx_nic *efx);
1321 void (*filter_update_rx_scatter)(struct efx_nic *efx);
1322 s32 (*filter_insert)(struct efx_nic *efx,
1323 struct efx_filter_spec *spec, bool replace);
1324 int (*filter_remove_safe)(struct efx_nic *efx,
1325 enum efx_filter_priority priority,
1326 u32 filter_id);
1327 int (*filter_get_safe)(struct efx_nic *efx,
1328 enum efx_filter_priority priority,
1329 u32 filter_id, struct efx_filter_spec *);
Ben Hutchingsfbd79122013-11-21 19:15:03 +00001330 int (*filter_clear_rx)(struct efx_nic *efx,
1331 enum efx_filter_priority priority);
Ben Hutchingsadd72472012-11-08 01:46:53 +00001332 u32 (*filter_count_rx_used)(struct efx_nic *efx,
1333 enum efx_filter_priority priority);
1334 u32 (*filter_get_rx_id_limit)(struct efx_nic *efx);
1335 s32 (*filter_get_rx_ids)(struct efx_nic *efx,
1336 enum efx_filter_priority priority,
1337 u32 *buf, u32 size);
1338#ifdef CONFIG_RFS_ACCEL
1339 s32 (*filter_rfs_insert)(struct efx_nic *efx,
1340 struct efx_filter_spec *spec);
1341 bool (*filter_rfs_expire_one)(struct efx_nic *efx, u32 flow_id,
1342 unsigned int index);
1343#endif
Ben Hutchings45a3fd52012-11-28 04:38:14 +00001344#ifdef CONFIG_SFC_MTD
1345 int (*mtd_probe)(struct efx_nic *efx);
1346 void (*mtd_rename)(struct efx_mtd_partition *part);
1347 int (*mtd_read)(struct mtd_info *mtd, loff_t start, size_t len,
1348 size_t *retlen, u8 *buffer);
1349 int (*mtd_erase)(struct mtd_info *mtd, loff_t start, size_t len);
1350 int (*mtd_write)(struct mtd_info *mtd, loff_t start, size_t len,
1351 size_t *retlen, const u8 *buffer);
1352 int (*mtd_sync)(struct mtd_info *mtd);
1353#endif
Laurence Evans977a5d52013-03-07 11:46:58 +00001354 void (*ptp_write_host_time)(struct efx_nic *efx, u32 host_time);
Jon Cooperbd9a2652013-11-18 12:54:41 +00001355 int (*ptp_set_ts_sync_events)(struct efx_nic *efx, bool en, bool temp);
Daniel Pieczko9ec06592013-11-21 17:11:25 +00001356 int (*ptp_set_ts_config)(struct efx_nic *efx,
1357 struct hwtstamp_config *init);
Shradha Shah834e23d2015-05-06 00:55:58 +01001358 int (*sriov_configure)(struct efx_nic *efx, int num_vfs);
Andrew Rybchenko4a53ea82016-06-15 17:48:32 +01001359 int (*vlan_rx_add_vid)(struct efx_nic *efx, __be16 proto, u16 vid);
1360 int (*vlan_rx_kill_vid)(struct efx_nic *efx, __be16 proto, u16 vid);
Shradha Shahd98a4ff2014-11-05 12:16:46 +00001361 int (*sriov_init)(struct efx_nic *efx);
1362 void (*sriov_fini)(struct efx_nic *efx);
Shradha Shahd98a4ff2014-11-05 12:16:46 +00001363 bool (*sriov_wanted)(struct efx_nic *efx);
1364 void (*sriov_reset)(struct efx_nic *efx);
Shradha Shah7fa8d542015-05-06 00:55:13 +01001365 void (*sriov_flr)(struct efx_nic *efx, unsigned vf_i);
1366 int (*sriov_set_vf_mac)(struct efx_nic *efx, int vf_i, u8 *mac);
1367 int (*sriov_set_vf_vlan)(struct efx_nic *efx, int vf_i, u16 vlan,
1368 u8 qos);
1369 int (*sriov_set_vf_spoofchk)(struct efx_nic *efx, int vf_i,
1370 bool spoofchk);
1371 int (*sriov_get_vf_config)(struct efx_nic *efx, int vf_i,
1372 struct ifla_vf_info *ivi);
Edward Cree4392dc62015-05-20 11:12:13 +01001373 int (*sriov_set_vf_link_state)(struct efx_nic *efx, int vf_i,
1374 int link_state);
Shradha Shah1d051e02015-06-02 11:38:16 +01001375 int (*sriov_get_phys_port_id)(struct efx_nic *efx,
1376 struct netdev_phys_item_id *ppid);
Daniel Pieczko6d8aaaf2015-05-06 00:57:34 +01001377 int (*vswitching_probe)(struct efx_nic *efx);
1378 int (*vswitching_restore)(struct efx_nic *efx);
1379 void (*vswitching_remove)(struct efx_nic *efx);
Daniel Pieczko0d5e0fb2015-05-20 11:10:20 +01001380 int (*get_mac_address)(struct efx_nic *efx, unsigned char *perm_addr);
Shradha Shah910c8782015-05-20 11:12:48 +01001381 int (*set_mac_address)(struct efx_nic *efx);
Edward Cree46d1efd2016-11-17 10:52:36 +00001382 u32 (*tso_versions)(struct efx_nic *efx);
Steve Hodgsonb895d732009-11-28 05:35:00 +00001383
Ben Hutchingsdaeda632009-11-28 05:36:04 +00001384 int revision;
Ben Hutchings8ceee662008-04-27 12:55:59 +01001385 unsigned int txd_ptr_tbl_base;
1386 unsigned int rxd_ptr_tbl_base;
1387 unsigned int buf_tbl_base;
1388 unsigned int evq_ptr_tbl_base;
1389 unsigned int evq_rptr_tbl_base;
Ben Hutchings9bbd7d92008-05-16 21:18:48 +01001390 u64 max_dma_mask;
Jon Cooper43a37392012-10-18 15:49:54 +01001391 unsigned int rx_prefix_size;
1392 unsigned int rx_hash_offset;
Jon Cooperbd9a2652013-11-18 12:54:41 +00001393 unsigned int rx_ts_offset;
Ben Hutchings8ceee662008-04-27 12:55:59 +01001394 unsigned int rx_buffer_padding;
Ben Hutchings85740cdf2013-01-29 23:33:15 +00001395 bool can_rx_scatter;
Jon Coopere8c68c02013-03-08 10:18:28 +00001396 bool always_rx_scatter;
Ben Hutchings8ceee662008-04-27 12:55:59 +01001397 unsigned int max_interrupt_mode;
Ben Hutchingscc180b62011-12-08 19:51:47 +00001398 unsigned int timer_period_max;
Michał Mirosławc8f44af2011-11-15 15:29:55 +00001399 netdev_features_t offload_features;
Ben Hutchingsdf2cd8a2012-09-19 00:56:18 +01001400 int mcdi_max_ver;
Ben Hutchingsadd72472012-11-08 01:46:53 +00001401 unsigned int max_rx_ip_filters;
Daniel Pieczko9ec06592013-11-21 17:11:25 +00001402 u32 hwtstamp_filters;
Ben Hutchings8ceee662008-04-27 12:55:59 +01001403};
1404
1405/**************************************************************************
1406 *
1407 * Prototypes and inline functions
1408 *
1409 *************************************************************************/
1410
Ben Hutchingsf7d12cd2010-09-10 06:41:47 +00001411static inline struct efx_channel *
1412efx_get_channel(struct efx_nic *efx, unsigned index)
1413{
Edward Creee01b16a2016-12-02 15:51:33 +00001414 EFX_WARN_ON_ONCE_PARANOID(index >= efx->n_channels);
Ben Hutchings8313aca2010-09-10 06:41:57 +00001415 return efx->channel[index];
Ben Hutchingsf7d12cd2010-09-10 06:41:47 +00001416}
1417
Ben Hutchings8ceee662008-04-27 12:55:59 +01001418/* Iterate over all used channels */
1419#define efx_for_each_channel(_channel, _efx) \
Ben Hutchings8313aca2010-09-10 06:41:57 +00001420 for (_channel = (_efx)->channel[0]; \
1421 _channel; \
1422 _channel = (_channel->channel + 1 < (_efx)->n_channels) ? \
1423 (_efx)->channel[_channel->channel + 1] : NULL)
Ben Hutchings8ceee662008-04-27 12:55:59 +01001424
Ben Hutchings7f967c02012-02-13 23:45:02 +00001425/* Iterate over all used channels in reverse */
1426#define efx_for_each_channel_rev(_channel, _efx) \
1427 for (_channel = (_efx)->channel[(_efx)->n_channels - 1]; \
1428 _channel; \
1429 _channel = _channel->channel ? \
1430 (_efx)->channel[_channel->channel - 1] : NULL)
1431
Ben Hutchings97653432011-01-12 18:26:56 +00001432static inline struct efx_tx_queue *
1433efx_get_tx_queue(struct efx_nic *efx, unsigned index, unsigned type)
1434{
Edward Creee01b16a2016-12-02 15:51:33 +00001435 EFX_WARN_ON_ONCE_PARANOID(index >= efx->n_tx_channels ||
1436 type >= EFX_TXQ_TYPES);
Ben Hutchings97653432011-01-12 18:26:56 +00001437 return &efx->channel[efx->tx_channel_offset + index]->tx_queue[type];
1438}
Ben Hutchingsf7d12cd2010-09-10 06:41:47 +00001439
Ben Hutchings525da902011-02-07 23:04:38 +00001440static inline bool efx_channel_has_tx_queues(struct efx_channel *channel)
1441{
1442 return channel->channel - channel->efx->tx_channel_offset <
1443 channel->efx->n_tx_channels;
1444}
1445
Ben Hutchingsf7d12cd2010-09-10 06:41:47 +00001446static inline struct efx_tx_queue *
1447efx_channel_get_tx_queue(struct efx_channel *channel, unsigned type)
1448{
Edward Creee01b16a2016-12-02 15:51:33 +00001449 EFX_WARN_ON_ONCE_PARANOID(!efx_channel_has_tx_queues(channel) ||
1450 type >= EFX_TXQ_TYPES);
Ben Hutchings525da902011-02-07 23:04:38 +00001451 return &channel->tx_queue[type];
Ben Hutchingsf7d12cd2010-09-10 06:41:47 +00001452}
Ben Hutchings8ceee662008-04-27 12:55:59 +01001453
Ben Hutchings94b274b2011-01-10 21:18:20 +00001454static inline bool efx_tx_queue_used(struct efx_tx_queue *tx_queue)
1455{
1456 return !(tx_queue->efx->net_dev->num_tc < 2 &&
1457 tx_queue->queue & EFX_TXQ_TYPE_HIGHPRI);
1458}
1459
Ben Hutchings8ceee662008-04-27 12:55:59 +01001460/* Iterate over all TX queues belonging to a channel */
1461#define efx_for_each_channel_tx_queue(_tx_queue, _channel) \
Ben Hutchings525da902011-02-07 23:04:38 +00001462 if (!efx_channel_has_tx_queues(_channel)) \
1463 ; \
1464 else \
1465 for (_tx_queue = (_channel)->tx_queue; \
Ben Hutchings94b274b2011-01-10 21:18:20 +00001466 _tx_queue < (_channel)->tx_queue + EFX_TXQ_TYPES && \
1467 efx_tx_queue_used(_tx_queue); \
Ben Hutchings525da902011-02-07 23:04:38 +00001468 _tx_queue++)
Ben Hutchings8ceee662008-04-27 12:55:59 +01001469
Ben Hutchings94b274b2011-01-10 21:18:20 +00001470/* Iterate over all possible TX queues belonging to a channel */
1471#define efx_for_each_possible_channel_tx_queue(_tx_queue, _channel) \
Ben Hutchings73e00262012-02-23 00:45:50 +00001472 if (!efx_channel_has_tx_queues(_channel)) \
1473 ; \
1474 else \
1475 for (_tx_queue = (_channel)->tx_queue; \
1476 _tx_queue < (_channel)->tx_queue + EFX_TXQ_TYPES; \
1477 _tx_queue++)
Ben Hutchings94b274b2011-01-10 21:18:20 +00001478
Ben Hutchings525da902011-02-07 23:04:38 +00001479static inline bool efx_channel_has_rx_queue(struct efx_channel *channel)
1480{
Stuart Hodgson79d68b32012-07-16 17:08:33 +01001481 return channel->rx_queue.core_index >= 0;
Ben Hutchings525da902011-02-07 23:04:38 +00001482}
1483
Ben Hutchingsf7d12cd2010-09-10 06:41:47 +00001484static inline struct efx_rx_queue *
1485efx_channel_get_rx_queue(struct efx_channel *channel)
1486{
Edward Creee01b16a2016-12-02 15:51:33 +00001487 EFX_WARN_ON_ONCE_PARANOID(!efx_channel_has_rx_queue(channel));
Ben Hutchings525da902011-02-07 23:04:38 +00001488 return &channel->rx_queue;
Ben Hutchingsf7d12cd2010-09-10 06:41:47 +00001489}
1490
Ben Hutchings8ceee662008-04-27 12:55:59 +01001491/* Iterate over all RX queues belonging to a channel */
1492#define efx_for_each_channel_rx_queue(_rx_queue, _channel) \
Ben Hutchings525da902011-02-07 23:04:38 +00001493 if (!efx_channel_has_rx_queue(_channel)) \
1494 ; \
1495 else \
1496 for (_rx_queue = &(_channel)->rx_queue; \
1497 _rx_queue; \
1498 _rx_queue = NULL)
Ben Hutchings8ceee662008-04-27 12:55:59 +01001499
Ben Hutchingsba1e8a32010-09-10 06:41:36 +00001500static inline struct efx_channel *
1501efx_rx_queue_channel(struct efx_rx_queue *rx_queue)
1502{
Ben Hutchings8313aca2010-09-10 06:41:57 +00001503 return container_of(rx_queue, struct efx_channel, rx_queue);
Ben Hutchingsba1e8a32010-09-10 06:41:36 +00001504}
1505
1506static inline int efx_rx_queue_index(struct efx_rx_queue *rx_queue)
1507{
Ben Hutchings8313aca2010-09-10 06:41:57 +00001508 return efx_rx_queue_channel(rx_queue)->channel;
Ben Hutchingsba1e8a32010-09-10 06:41:36 +00001509}
1510
Ben Hutchings8ceee662008-04-27 12:55:59 +01001511/* Returns a pointer to the specified receive buffer in the RX
1512 * descriptor queue.
1513 */
1514static inline struct efx_rx_buffer *efx_rx_buffer(struct efx_rx_queue *rx_queue,
1515 unsigned int index)
1516{
Eric Dumazet807540b2010-09-23 05:40:09 +00001517 return &rx_queue->buffer[index];
Ben Hutchings8ceee662008-04-27 12:55:59 +01001518}
1519
Ben Hutchings8ceee662008-04-27 12:55:59 +01001520/**
1521 * EFX_MAX_FRAME_LEN - calculate maximum frame length
1522 *
1523 * This calculates the maximum frame length that will be used for a
1524 * given MTU. The frame length will be equal to the MTU plus a
1525 * constant amount of header space and padding. This is the quantity
1526 * that the net driver will program into the MAC as the maximum frame
1527 * length.
1528 *
Ben Hutchings754c6532010-02-03 09:31:57 +00001529 * The 10G MAC requires 8-byte alignment on the frame
Ben Hutchings8ceee662008-04-27 12:55:59 +01001530 * length, so we round up to the nearest 8.
Ben Hutchingscc117632009-08-26 08:17:59 +00001531 *
1532 * Re-clocking by the XGXS on RX can reduce an IPG to 32 bits (half an
1533 * XGMII cycle). If the frame length reaches the maximum value in the
1534 * same cycle, the XMAC can miss the IPG altogether. We work around
1535 * this by adding a further 16 bytes.
Ben Hutchings8ceee662008-04-27 12:55:59 +01001536 */
Jarod Wilson6f24e5d2015-11-30 17:12:21 -05001537#define EFX_FRAME_PAD 16
Ben Hutchings8ceee662008-04-27 12:55:59 +01001538#define EFX_MAX_FRAME_LEN(mtu) \
Jarod Wilson6f24e5d2015-11-30 17:12:21 -05001539 (ALIGN(((mtu) + ETH_HLEN + VLAN_HLEN + ETH_FCS_LEN + EFX_FRAME_PAD), 8))
Ben Hutchings8ceee662008-04-27 12:55:59 +01001540
Stuart Hodgson7c236c42012-09-03 11:09:36 +01001541static inline bool efx_xmit_with_hwtstamp(struct sk_buff *skb)
1542{
1543 return skb_shinfo(skb)->tx_flags & SKBTX_HW_TSTAMP;
1544}
1545static inline void efx_xmit_hwtstamp_pending(struct sk_buff *skb)
1546{
1547 skb_shinfo(skb)->tx_flags |= SKBTX_IN_PROGRESS;
1548}
Ben Hutchings8ceee662008-04-27 12:55:59 +01001549
Martin Habetse4478ad2016-06-15 17:51:07 +01001550/* Get all supported features.
1551 * If a feature is not fixed, it is present in hw_features.
1552 * If a feature is fixed, it does not present in hw_features, but
1553 * always in features.
1554 */
1555static inline netdev_features_t efx_supported_features(const struct efx_nic *efx)
1556{
1557 const struct net_device *net_dev = efx->net_dev;
1558
1559 return net_dev->features | net_dev->hw_features;
1560}
1561
Bert Kenwarde9117e52016-11-17 10:51:54 +00001562/* Get the current TX queue insert index. */
1563static inline unsigned int
1564efx_tx_queue_get_insert_index(const struct efx_tx_queue *tx_queue)
1565{
1566 return tx_queue->insert_count & tx_queue->ptr_mask;
1567}
1568
1569/* Get a TX buffer. */
1570static inline struct efx_tx_buffer *
1571__efx_tx_queue_get_insert_buffer(const struct efx_tx_queue *tx_queue)
1572{
1573 return &tx_queue->buffer[efx_tx_queue_get_insert_index(tx_queue)];
1574}
1575
1576/* Get a TX buffer, checking it's not currently in use. */
1577static inline struct efx_tx_buffer *
1578efx_tx_queue_get_insert_buffer(const struct efx_tx_queue *tx_queue)
1579{
1580 struct efx_tx_buffer *buffer =
1581 __efx_tx_queue_get_insert_buffer(tx_queue);
1582
Edward Creee01b16a2016-12-02 15:51:33 +00001583 EFX_WARN_ON_ONCE_PARANOID(buffer->len);
1584 EFX_WARN_ON_ONCE_PARANOID(buffer->flags);
1585 EFX_WARN_ON_ONCE_PARANOID(buffer->unmap_len);
Bert Kenwarde9117e52016-11-17 10:51:54 +00001586
1587 return buffer;
1588}
1589
Ben Hutchings8ceee662008-04-27 12:55:59 +01001590#endif /* EFX_NET_DRIVER_H */