blob: 5ed919e453511dc1b1031061a74d2e6992adaec8 [file] [log] [blame]
Emily Dengc6e14f42016-08-08 11:30:50 +08001/*
2 * Copyright 2014 Advanced Micro Devices, Inc.
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice shall be included in
12 * all copies or substantial portions of the Software.
13 *
14 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
15 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
16 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
17 * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
18 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
19 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
20 * OTHER DEALINGS IN THE SOFTWARE.
21 *
22 */
Masahiro Yamada248a1d62017-04-24 13:50:21 +090023#include <drm/drmP.h>
Emily Dengc6e14f42016-08-08 11:30:50 +080024#include "amdgpu.h"
25#include "amdgpu_pm.h"
26#include "amdgpu_i2c.h"
27#include "atom.h"
Emily Dengc6e14f42016-08-08 11:30:50 +080028#include "amdgpu_pll.h"
29#include "amdgpu_connectors.h"
Alex Deuchera1d37042016-09-29 23:36:12 -040030#ifdef CONFIG_DRM_AMDGPU_SI
31#include "dce_v6_0.h"
32#endif
Emily Deng83c9b022016-08-08 11:33:11 +080033#ifdef CONFIG_DRM_AMDGPU_CIK
34#include "dce_v8_0.h"
35#endif
36#include "dce_v10_0.h"
37#include "dce_v11_0.h"
Emily Deng46ac3622016-08-08 11:35:39 +080038#include "dce_virtual.h"
Emily Dengc6e14f42016-08-08 11:30:50 +080039
Alex Deucher623fea12016-10-13 17:36:46 -040040#define DCE_VIRTUAL_VBLANK_PERIOD 16666666
41
42
Emily Dengc6e14f42016-08-08 11:30:50 +080043static void dce_virtual_set_display_funcs(struct amdgpu_device *adev);
44static void dce_virtual_set_irq_funcs(struct amdgpu_device *adev);
Alex Deucher66264ba2016-09-30 12:37:36 -040045static int dce_virtual_connector_encoder_init(struct amdgpu_device *adev,
46 int index);
Emily Dengc6e14f42016-08-08 11:30:50 +080047
Emily Deng8e6de752016-08-08 11:31:13 +080048/**
49 * dce_virtual_vblank_wait - vblank wait asic callback.
50 *
51 * @adev: amdgpu_device pointer
52 * @crtc: crtc to wait for vblank on
53 *
54 * Wait for vblank on the requested crtc (evergreen+).
55 */
56static void dce_virtual_vblank_wait(struct amdgpu_device *adev, int crtc)
57{
58 return;
59}
60
61static u32 dce_virtual_vblank_get_counter(struct amdgpu_device *adev, int crtc)
62{
Emily Deng041aa652016-08-17 14:59:20 +080063 return 0;
Emily Deng8e6de752016-08-08 11:31:13 +080064}
65
66static void dce_virtual_page_flip(struct amdgpu_device *adev,
67 int crtc_id, u64 crtc_base, bool async)
68{
69 return;
70}
71
72static int dce_virtual_crtc_get_scanoutpos(struct amdgpu_device *adev, int crtc,
73 u32 *vbl, u32 *position)
74{
Emily Deng8e6de752016-08-08 11:31:13 +080075 *vbl = 0;
76 *position = 0;
77
Emily Deng041aa652016-08-17 14:59:20 +080078 return -EINVAL;
Emily Deng8e6de752016-08-08 11:31:13 +080079}
80
81static bool dce_virtual_hpd_sense(struct amdgpu_device *adev,
82 enum amdgpu_hpd_id hpd)
83{
84 return true;
85}
86
87static void dce_virtual_hpd_set_polarity(struct amdgpu_device *adev,
88 enum amdgpu_hpd_id hpd)
89{
90 return;
91}
92
93static u32 dce_virtual_hpd_get_gpio_reg(struct amdgpu_device *adev)
94{
95 return 0;
96}
97
Emily Deng8e6de752016-08-08 11:31:13 +080098/**
99 * dce_virtual_bandwidth_update - program display watermarks
100 *
101 * @adev: amdgpu_device pointer
102 *
103 * Calculate and program the display watermarks and line
104 * buffer allocation (CIK).
105 */
106static void dce_virtual_bandwidth_update(struct amdgpu_device *adev)
107{
108 return;
109}
110
Emily Deng0d43f3b2016-08-08 11:32:22 +0800111static int dce_virtual_crtc_gamma_set(struct drm_crtc *crtc, u16 *red,
Daniel Vetter6d124ff2017-04-03 10:33:01 +0200112 u16 *green, u16 *blue, uint32_t size,
113 struct drm_modeset_acquire_ctx *ctx)
Emily Deng0d43f3b2016-08-08 11:32:22 +0800114{
Emily Deng0d43f3b2016-08-08 11:32:22 +0800115 return 0;
116}
117
118static void dce_virtual_crtc_destroy(struct drm_crtc *crtc)
119{
120 struct amdgpu_crtc *amdgpu_crtc = to_amdgpu_crtc(crtc);
121
122 drm_crtc_cleanup(crtc);
123 kfree(amdgpu_crtc);
124}
125
Emily Dengc6e14f42016-08-08 11:30:50 +0800126static const struct drm_crtc_funcs dce_virtual_crtc_funcs = {
127 .cursor_set2 = NULL,
128 .cursor_move = NULL,
Emily Deng0d43f3b2016-08-08 11:32:22 +0800129 .gamma_set = dce_virtual_crtc_gamma_set,
130 .set_config = amdgpu_crtc_set_config,
131 .destroy = dce_virtual_crtc_destroy,
Michel Dänzer325cbba2016-08-04 12:39:37 +0900132 .page_flip_target = amdgpu_crtc_page_flip_target,
Emily Dengc6e14f42016-08-08 11:30:50 +0800133};
134
Emily Dengf1f5ef92016-08-08 11:32:00 +0800135static void dce_virtual_crtc_dpms(struct drm_crtc *crtc, int mode)
136{
137 struct drm_device *dev = crtc->dev;
138 struct amdgpu_device *adev = dev->dev_private;
139 struct amdgpu_crtc *amdgpu_crtc = to_amdgpu_crtc(crtc);
140 unsigned type;
141
Xiangliang Yuebe0a802017-02-14 16:08:18 +0800142 if (amdgpu_sriov_vf(adev))
143 return;
144
Emily Dengf1f5ef92016-08-08 11:32:00 +0800145 switch (mode) {
146 case DRM_MODE_DPMS_ON:
147 amdgpu_crtc->enabled = true;
Alex Deucher82b9f812016-09-30 11:19:41 -0400148 /* Make sure VBLANK interrupts are still enabled */
Emily Dengf1f5ef92016-08-08 11:32:00 +0800149 type = amdgpu_crtc_idx_to_irq_type(adev, amdgpu_crtc->crtc_id);
150 amdgpu_irq_update(adev, &adev->crtc_irq, type);
Daniel Vetter2d1e3312016-11-14 10:02:54 +0100151 drm_crtc_vblank_on(crtc);
Emily Dengf1f5ef92016-08-08 11:32:00 +0800152 break;
153 case DRM_MODE_DPMS_STANDBY:
154 case DRM_MODE_DPMS_SUSPEND:
155 case DRM_MODE_DPMS_OFF:
Daniel Vetter2d1e3312016-11-14 10:02:54 +0100156 drm_crtc_vblank_off(crtc);
Emily Dengf1f5ef92016-08-08 11:32:00 +0800157 amdgpu_crtc->enabled = false;
158 break;
159 }
160}
161
162
163static void dce_virtual_crtc_prepare(struct drm_crtc *crtc)
164{
165 dce_virtual_crtc_dpms(crtc, DRM_MODE_DPMS_OFF);
166}
167
168static void dce_virtual_crtc_commit(struct drm_crtc *crtc)
169{
170 dce_virtual_crtc_dpms(crtc, DRM_MODE_DPMS_ON);
171}
172
173static void dce_virtual_crtc_disable(struct drm_crtc *crtc)
174{
175 struct amdgpu_crtc *amdgpu_crtc = to_amdgpu_crtc(crtc);
176
177 dce_virtual_crtc_dpms(crtc, DRM_MODE_DPMS_OFF);
178 if (crtc->primary->fb) {
179 int r;
180 struct amdgpu_framebuffer *amdgpu_fb;
Christian König765e7fb2016-09-15 15:06:50 +0200181 struct amdgpu_bo *abo;
Emily Dengf1f5ef92016-08-08 11:32:00 +0800182
183 amdgpu_fb = to_amdgpu_framebuffer(crtc->primary->fb);
Christian König765e7fb2016-09-15 15:06:50 +0200184 abo = gem_to_amdgpu_bo(amdgpu_fb->obj);
Michel Dänzerc81a1a72017-04-28 17:28:14 +0900185 r = amdgpu_bo_reserve(abo, true);
Emily Dengf1f5ef92016-08-08 11:32:00 +0800186 if (unlikely(r))
Christian König765e7fb2016-09-15 15:06:50 +0200187 DRM_ERROR("failed to reserve abo before unpin\n");
Emily Dengf1f5ef92016-08-08 11:32:00 +0800188 else {
Christian König765e7fb2016-09-15 15:06:50 +0200189 amdgpu_bo_unpin(abo);
190 amdgpu_bo_unreserve(abo);
Emily Dengf1f5ef92016-08-08 11:32:00 +0800191 }
192 }
193
194 amdgpu_crtc->pll_id = ATOM_PPLL_INVALID;
195 amdgpu_crtc->encoder = NULL;
196 amdgpu_crtc->connector = NULL;
197}
198
199static int dce_virtual_crtc_mode_set(struct drm_crtc *crtc,
200 struct drm_display_mode *mode,
201 struct drm_display_mode *adjusted_mode,
202 int x, int y, struct drm_framebuffer *old_fb)
203{
204 struct amdgpu_crtc *amdgpu_crtc = to_amdgpu_crtc(crtc);
205
206 /* update the hw version fpr dpm */
207 amdgpu_crtc->hw_mode = *adjusted_mode;
208
209 return 0;
210}
211
212static bool dce_virtual_crtc_mode_fixup(struct drm_crtc *crtc,
213 const struct drm_display_mode *mode,
214 struct drm_display_mode *adjusted_mode)
215{
Emily Dengf1f5ef92016-08-08 11:32:00 +0800216 return true;
217}
218
219
220static int dce_virtual_crtc_set_base(struct drm_crtc *crtc, int x, int y,
221 struct drm_framebuffer *old_fb)
222{
223 return 0;
224}
225
Emily Dengf1f5ef92016-08-08 11:32:00 +0800226static int dce_virtual_crtc_set_base_atomic(struct drm_crtc *crtc,
227 struct drm_framebuffer *fb,
228 int x, int y, enum mode_set_atomic state)
229{
230 return 0;
231}
232
Emily Dengc6e14f42016-08-08 11:30:50 +0800233static const struct drm_crtc_helper_funcs dce_virtual_crtc_helper_funcs = {
Emily Dengf1f5ef92016-08-08 11:32:00 +0800234 .dpms = dce_virtual_crtc_dpms,
235 .mode_fixup = dce_virtual_crtc_mode_fixup,
236 .mode_set = dce_virtual_crtc_mode_set,
237 .mode_set_base = dce_virtual_crtc_set_base,
238 .mode_set_base_atomic = dce_virtual_crtc_set_base_atomic,
239 .prepare = dce_virtual_crtc_prepare,
240 .commit = dce_virtual_crtc_commit,
Emily Dengf1f5ef92016-08-08 11:32:00 +0800241 .disable = dce_virtual_crtc_disable,
Emily Dengc6e14f42016-08-08 11:30:50 +0800242};
243
244static int dce_virtual_crtc_init(struct amdgpu_device *adev, int index)
245{
246 struct amdgpu_crtc *amdgpu_crtc;
Emily Dengc6e14f42016-08-08 11:30:50 +0800247
248 amdgpu_crtc = kzalloc(sizeof(struct amdgpu_crtc) +
249 (AMDGPUFB_CONN_LIMIT * sizeof(struct drm_connector *)), GFP_KERNEL);
250 if (amdgpu_crtc == NULL)
251 return -ENOMEM;
252
253 drm_crtc_init(adev->ddev, &amdgpu_crtc->base, &dce_virtual_crtc_funcs);
254
255 drm_mode_crtc_set_gamma_size(&amdgpu_crtc->base, 256);
256 amdgpu_crtc->crtc_id = index;
257 adev->mode_info.crtcs[index] = amdgpu_crtc;
258
Emily Dengc6e14f42016-08-08 11:30:50 +0800259 amdgpu_crtc->pll_id = ATOM_PPLL_INVALID;
260 amdgpu_crtc->encoder = NULL;
261 amdgpu_crtc->connector = NULL;
Emily Deng0f663562016-09-30 13:02:18 -0400262 amdgpu_crtc->vsync_timer_enabled = AMDGPU_IRQ_STATE_DISABLE;
Emily Dengc6e14f42016-08-08 11:30:50 +0800263 drm_crtc_helper_add(&amdgpu_crtc->base, &dce_virtual_crtc_helper_funcs);
264
265 return 0;
266}
267
268static int dce_virtual_early_init(void *handle)
269{
270 struct amdgpu_device *adev = (struct amdgpu_device *)handle;
271
272 dce_virtual_set_display_funcs(adev);
273 dce_virtual_set_irq_funcs(adev);
274
Emily Dengc6e14f42016-08-08 11:30:50 +0800275 adev->mode_info.num_hpd = 1;
276 adev->mode_info.num_dig = 1;
277 return 0;
278}
279
Alex Deucher66264ba2016-09-30 12:37:36 -0400280static struct drm_encoder *
281dce_virtual_encoder(struct drm_connector *connector)
Emily Dengc6e14f42016-08-08 11:30:50 +0800282{
Alex Deucher66264ba2016-09-30 12:37:36 -0400283 int enc_id = connector->encoder_ids[0];
284 struct drm_encoder *encoder;
285 int i;
Emily Dengc6e14f42016-08-08 11:30:50 +0800286
Alex Deucher66264ba2016-09-30 12:37:36 -0400287 for (i = 0; i < DRM_CONNECTOR_MAX_ENCODER; i++) {
288 if (connector->encoder_ids[i] == 0)
289 break;
Emily Dengc6e14f42016-08-08 11:30:50 +0800290
Alex Deucher66264ba2016-09-30 12:37:36 -0400291 encoder = drm_encoder_find(connector->dev, connector->encoder_ids[i]);
292 if (!encoder)
293 continue;
Emily Dengc6e14f42016-08-08 11:30:50 +0800294
Alex Deucher66264ba2016-09-30 12:37:36 -0400295 if (encoder->encoder_type == DRM_MODE_ENCODER_VIRTUAL)
296 return encoder;
297 }
Emily Dengc6e14f42016-08-08 11:30:50 +0800298
Alex Deucher66264ba2016-09-30 12:37:36 -0400299 /* pick the first one */
300 if (enc_id)
301 return drm_encoder_find(connector->dev, enc_id);
302 return NULL;
Emily Dengc6e14f42016-08-08 11:30:50 +0800303}
304
Alex Deucher66264ba2016-09-30 12:37:36 -0400305static int dce_virtual_get_modes(struct drm_connector *connector)
306{
307 struct drm_device *dev = connector->dev;
308 struct drm_display_mode *mode = NULL;
309 unsigned i;
310 static const struct mode_size {
311 int w;
312 int h;
313 } common_modes[17] = {
314 { 640, 480},
315 { 720, 480},
316 { 800, 600},
317 { 848, 480},
318 {1024, 768},
319 {1152, 768},
320 {1280, 720},
321 {1280, 800},
322 {1280, 854},
323 {1280, 960},
324 {1280, 1024},
325 {1440, 900},
326 {1400, 1050},
327 {1680, 1050},
328 {1600, 1200},
329 {1920, 1080},
330 {1920, 1200}
331 };
332
333 for (i = 0; i < 17; i++) {
334 mode = drm_cvt_mode(dev, common_modes[i].w, common_modes[i].h, 60, false, false, false);
335 drm_mode_probed_add(connector, mode);
336 }
337
338 return 0;
339}
340
341static int dce_virtual_mode_valid(struct drm_connector *connector,
342 struct drm_display_mode *mode)
343{
344 return MODE_OK;
345}
346
347static int
348dce_virtual_dpms(struct drm_connector *connector, int mode)
349{
350 return 0;
351}
352
Alex Deucher66264ba2016-09-30 12:37:36 -0400353static int
354dce_virtual_set_property(struct drm_connector *connector,
355 struct drm_property *property,
356 uint64_t val)
357{
358 return 0;
359}
360
361static void dce_virtual_destroy(struct drm_connector *connector)
362{
363 drm_connector_unregister(connector);
364 drm_connector_cleanup(connector);
365 kfree(connector);
366}
367
368static void dce_virtual_force(struct drm_connector *connector)
369{
370 return;
371}
372
373static const struct drm_connector_helper_funcs dce_virtual_connector_helper_funcs = {
374 .get_modes = dce_virtual_get_modes,
375 .mode_valid = dce_virtual_mode_valid,
376 .best_encoder = dce_virtual_encoder,
377};
378
379static const struct drm_connector_funcs dce_virtual_connector_funcs = {
380 .dpms = dce_virtual_dpms,
Alex Deucher66264ba2016-09-30 12:37:36 -0400381 .fill_modes = drm_helper_probe_single_connector_modes,
382 .set_property = dce_virtual_set_property,
383 .destroy = dce_virtual_destroy,
384 .force = dce_virtual_force,
385};
386
Emily Dengc6e14f42016-08-08 11:30:50 +0800387static int dce_virtual_sw_init(void *handle)
388{
389 int r, i;
390 struct amdgpu_device *adev = (struct amdgpu_device *)handle;
391
Alex Deucherd766e6a2016-03-29 18:28:50 -0400392 r = amdgpu_irq_add_id(adev, AMDGPU_IH_CLIENTID_LEGACY, 229, &adev->crtc_irq);
Emily Dengc6e14f42016-08-08 11:30:50 +0800393 if (r)
394 return r;
395
Emily Deng041aa652016-08-17 14:59:20 +0800396 adev->ddev->max_vblank_count = 0;
397
Emily Dengc6e14f42016-08-08 11:30:50 +0800398 adev->ddev->mode_config.funcs = &amdgpu_mode_funcs;
399
400 adev->ddev->mode_config.max_width = 16384;
401 adev->ddev->mode_config.max_height = 16384;
402
403 adev->ddev->mode_config.preferred_depth = 24;
404 adev->ddev->mode_config.prefer_shadow = 1;
405
406 adev->ddev->mode_config.fb_base = adev->mc.aper_base;
407
408 r = amdgpu_modeset_create_props(adev);
409 if (r)
410 return r;
411
412 adev->ddev->mode_config.max_width = 16384;
413 adev->ddev->mode_config.max_height = 16384;
414
Alex Deucher66264ba2016-09-30 12:37:36 -0400415 /* allocate crtcs, encoders, connectors */
Emily Dengc6e14f42016-08-08 11:30:50 +0800416 for (i = 0; i < adev->mode_info.num_crtc; i++) {
417 r = dce_virtual_crtc_init(adev, i);
418 if (r)
419 return r;
Alex Deucher66264ba2016-09-30 12:37:36 -0400420 r = dce_virtual_connector_encoder_init(adev, i);
421 if (r)
422 return r;
Emily Dengc6e14f42016-08-08 11:30:50 +0800423 }
424
Emily Dengc6e14f42016-08-08 11:30:50 +0800425 drm_kms_helper_poll_init(adev->ddev);
426
427 adev->mode_info.mode_config_initialized = true;
428 return 0;
429}
430
431static int dce_virtual_sw_fini(void *handle)
432{
433 struct amdgpu_device *adev = (struct amdgpu_device *)handle;
434
435 kfree(adev->mode_info.bios_hardcoded_edid);
436
437 drm_kms_helper_poll_fini(adev->ddev);
438
439 drm_mode_config_cleanup(adev->ddev);
440 adev->mode_info.mode_config_initialized = false;
441 return 0;
442}
443
444static int dce_virtual_hw_init(void *handle)
445{
Alex Deuchere4f6b392016-12-08 14:53:27 -0500446 struct amdgpu_device *adev = (struct amdgpu_device *)handle;
447
448 switch (adev->asic_type) {
449#ifdef CONFIG_DRM_AMDGPU_SI
450 case CHIP_TAHITI:
451 case CHIP_PITCAIRN:
452 case CHIP_VERDE:
453 case CHIP_OLAND:
454 dce_v6_0_disable_dce(adev);
455 break;
456#endif
457#ifdef CONFIG_DRM_AMDGPU_CIK
458 case CHIP_BONAIRE:
459 case CHIP_HAWAII:
460 case CHIP_KAVERI:
461 case CHIP_KABINI:
462 case CHIP_MULLINS:
463 dce_v8_0_disable_dce(adev);
464 break;
465#endif
466 case CHIP_FIJI:
467 case CHIP_TONGA:
468 dce_v10_0_disable_dce(adev);
469 break;
470 case CHIP_CARRIZO:
471 case CHIP_STONEY:
472 case CHIP_POLARIS11:
473 case CHIP_POLARIS10:
474 dce_v11_0_disable_dce(adev);
475 break;
476 case CHIP_TOPAZ:
477#ifdef CONFIG_DRM_AMDGPU_SI
478 case CHIP_HAINAN:
479#endif
480 /* no DCE */
481 break;
482 default:
483 DRM_ERROR("Virtual display unsupported ASIC type: 0x%X\n", adev->asic_type);
484 }
Emily Dengc6e14f42016-08-08 11:30:50 +0800485 return 0;
486}
487
488static int dce_virtual_hw_fini(void *handle)
489{
490 return 0;
491}
492
493static int dce_virtual_suspend(void *handle)
494{
495 return dce_virtual_hw_fini(handle);
496}
497
498static int dce_virtual_resume(void *handle)
499{
Masahiro Yamadad912ade2016-09-14 23:39:08 +0900500 return dce_virtual_hw_init(handle);
Emily Dengc6e14f42016-08-08 11:30:50 +0800501}
502
503static bool dce_virtual_is_idle(void *handle)
504{
505 return true;
506}
507
508static int dce_virtual_wait_for_idle(void *handle)
509{
510 return 0;
511}
512
513static int dce_virtual_soft_reset(void *handle)
514{
515 return 0;
516}
517
518static int dce_virtual_set_clockgating_state(void *handle,
519 enum amd_clockgating_state state)
520{
521 return 0;
522}
523
524static int dce_virtual_set_powergating_state(void *handle,
525 enum amd_powergating_state state)
526{
527 return 0;
528}
529
Alex Deuchera1255102016-10-13 17:41:13 -0400530static const struct amd_ip_funcs dce_virtual_ip_funcs = {
Emily Dengc6e14f42016-08-08 11:30:50 +0800531 .name = "dce_virtual",
532 .early_init = dce_virtual_early_init,
533 .late_init = NULL,
534 .sw_init = dce_virtual_sw_init,
535 .sw_fini = dce_virtual_sw_fini,
536 .hw_init = dce_virtual_hw_init,
537 .hw_fini = dce_virtual_hw_fini,
538 .suspend = dce_virtual_suspend,
539 .resume = dce_virtual_resume,
540 .is_idle = dce_virtual_is_idle,
541 .wait_for_idle = dce_virtual_wait_for_idle,
542 .soft_reset = dce_virtual_soft_reset,
543 .set_clockgating_state = dce_virtual_set_clockgating_state,
544 .set_powergating_state = dce_virtual_set_powergating_state,
545};
546
Emily Deng8e6de752016-08-08 11:31:13 +0800547/* these are handled by the primary encoders */
548static void dce_virtual_encoder_prepare(struct drm_encoder *encoder)
549{
550 return;
551}
552
553static void dce_virtual_encoder_commit(struct drm_encoder *encoder)
554{
555 return;
556}
557
558static void
559dce_virtual_encoder_mode_set(struct drm_encoder *encoder,
Alex Deucher66264ba2016-09-30 12:37:36 -0400560 struct drm_display_mode *mode,
561 struct drm_display_mode *adjusted_mode)
Emily Deng8e6de752016-08-08 11:31:13 +0800562{
563 return;
564}
565
566static void dce_virtual_encoder_disable(struct drm_encoder *encoder)
567{
568 return;
569}
570
571static void
572dce_virtual_encoder_dpms(struct drm_encoder *encoder, int mode)
573{
574 return;
575}
576
577static bool dce_virtual_encoder_mode_fixup(struct drm_encoder *encoder,
578 const struct drm_display_mode *mode,
579 struct drm_display_mode *adjusted_mode)
580{
Emily Deng8e6de752016-08-08 11:31:13 +0800581 return true;
582}
583
584static const struct drm_encoder_helper_funcs dce_virtual_encoder_helper_funcs = {
585 .dpms = dce_virtual_encoder_dpms,
586 .mode_fixup = dce_virtual_encoder_mode_fixup,
587 .prepare = dce_virtual_encoder_prepare,
588 .mode_set = dce_virtual_encoder_mode_set,
589 .commit = dce_virtual_encoder_commit,
590 .disable = dce_virtual_encoder_disable,
591};
592
593static void dce_virtual_encoder_destroy(struct drm_encoder *encoder)
594{
Emily Deng8e6de752016-08-08 11:31:13 +0800595 drm_encoder_cleanup(encoder);
Xiangliang Yu3a1d19a2017-01-19 09:57:41 +0800596 kfree(encoder);
Emily Deng8e6de752016-08-08 11:31:13 +0800597}
598
599static const struct drm_encoder_funcs dce_virtual_encoder_funcs = {
600 .destroy = dce_virtual_encoder_destroy,
601};
602
Alex Deucher66264ba2016-09-30 12:37:36 -0400603static int dce_virtual_connector_encoder_init(struct amdgpu_device *adev,
604 int index)
Emily Deng8e6de752016-08-08 11:31:13 +0800605{
Emily Deng8e6de752016-08-08 11:31:13 +0800606 struct drm_encoder *encoder;
Alex Deucher66264ba2016-09-30 12:37:36 -0400607 struct drm_connector *connector;
Emily Deng8e6de752016-08-08 11:31:13 +0800608
Alex Deucher66264ba2016-09-30 12:37:36 -0400609 /* add a new encoder */
610 encoder = kzalloc(sizeof(struct drm_encoder), GFP_KERNEL);
611 if (!encoder)
612 return -ENOMEM;
613 encoder->possible_crtcs = 1 << index;
614 drm_encoder_init(adev->ddev, encoder, &dce_virtual_encoder_funcs,
615 DRM_MODE_ENCODER_VIRTUAL, NULL);
616 drm_encoder_helper_add(encoder, &dce_virtual_encoder_helper_funcs);
Emily Deng8e6de752016-08-08 11:31:13 +0800617
Alex Deucher66264ba2016-09-30 12:37:36 -0400618 connector = kzalloc(sizeof(struct drm_connector), GFP_KERNEL);
619 if (!connector) {
620 kfree(encoder);
621 return -ENOMEM;
Emily Deng8e6de752016-08-08 11:31:13 +0800622 }
623
Alex Deucher66264ba2016-09-30 12:37:36 -0400624 /* add a new connector */
625 drm_connector_init(adev->ddev, connector, &dce_virtual_connector_funcs,
626 DRM_MODE_CONNECTOR_VIRTUAL);
627 drm_connector_helper_add(connector, &dce_virtual_connector_helper_funcs);
628 connector->display_info.subpixel_order = SubPixelHorizontalRGB;
629 connector->interlace_allowed = false;
630 connector->doublescan_allowed = false;
631 drm_connector_register(connector);
Emily Deng8e6de752016-08-08 11:31:13 +0800632
Alex Deucher66264ba2016-09-30 12:37:36 -0400633 /* link them */
634 drm_mode_connector_attach_encoder(connector, encoder);
Emily Deng8e6de752016-08-08 11:31:13 +0800635
Alex Deucher66264ba2016-09-30 12:37:36 -0400636 return 0;
Emily Deng8e6de752016-08-08 11:31:13 +0800637}
638
Emily Dengc6e14f42016-08-08 11:30:50 +0800639static const struct amdgpu_display_funcs dce_virtual_display_funcs = {
Emily Deng8e6de752016-08-08 11:31:13 +0800640 .bandwidth_update = &dce_virtual_bandwidth_update,
641 .vblank_get_counter = &dce_virtual_vblank_get_counter,
642 .vblank_wait = &dce_virtual_vblank_wait,
Emily Dengc6e14f42016-08-08 11:30:50 +0800643 .backlight_set_level = NULL,
644 .backlight_get_level = NULL,
Emily Deng8e6de752016-08-08 11:31:13 +0800645 .hpd_sense = &dce_virtual_hpd_sense,
646 .hpd_set_polarity = &dce_virtual_hpd_set_polarity,
647 .hpd_get_gpio_reg = &dce_virtual_hpd_get_gpio_reg,
648 .page_flip = &dce_virtual_page_flip,
649 .page_flip_get_scanoutpos = &dce_virtual_crtc_get_scanoutpos,
Alex Deucher66264ba2016-09-30 12:37:36 -0400650 .add_encoder = NULL,
651 .add_connector = NULL,
Emily Dengc6e14f42016-08-08 11:30:50 +0800652};
653
654static void dce_virtual_set_display_funcs(struct amdgpu_device *adev)
655{
656 if (adev->mode_info.funcs == NULL)
657 adev->mode_info.funcs = &dce_virtual_display_funcs;
658}
659
Alex Deucher9405e472016-09-30 11:41:37 -0400660static int dce_virtual_pageflip(struct amdgpu_device *adev,
661 unsigned crtc_id)
662{
663 unsigned long flags;
664 struct amdgpu_crtc *amdgpu_crtc;
665 struct amdgpu_flip_work *works;
666
667 amdgpu_crtc = adev->mode_info.crtcs[crtc_id];
668
669 if (crtc_id >= adev->mode_info.num_crtc) {
670 DRM_ERROR("invalid pageflip crtc %d\n", crtc_id);
671 return -EINVAL;
672 }
673
674 /* IRQ could occur when in initial stage */
675 if (amdgpu_crtc == NULL)
676 return 0;
677
678 spin_lock_irqsave(&adev->ddev->event_lock, flags);
679 works = amdgpu_crtc->pflip_works;
680 if (amdgpu_crtc->pflip_status != AMDGPU_FLIP_SUBMITTED) {
681 DRM_DEBUG_DRIVER("amdgpu_crtc->pflip_status = %d != "
682 "AMDGPU_FLIP_SUBMITTED(%d)\n",
683 amdgpu_crtc->pflip_status,
684 AMDGPU_FLIP_SUBMITTED);
685 spin_unlock_irqrestore(&adev->ddev->event_lock, flags);
686 return 0;
687 }
688
689 /* page flip completed. clean up */
690 amdgpu_crtc->pflip_status = AMDGPU_FLIP_NONE;
691 amdgpu_crtc->pflip_works = NULL;
692
693 /* wakeup usersapce */
694 if (works->event)
695 drm_crtc_send_vblank_event(&amdgpu_crtc->base, works->event);
696
697 spin_unlock_irqrestore(&adev->ddev->event_lock, flags);
698
699 drm_crtc_vblank_put(&amdgpu_crtc->base);
700 schedule_work(&works->unpin_work);
701
702 return 0;
703}
704
Emily Deng46ac3622016-08-08 11:35:39 +0800705static enum hrtimer_restart dce_virtual_vblank_timer_handle(struct hrtimer *vblank_timer)
706{
Emily Deng0f663562016-09-30 13:02:18 -0400707 struct amdgpu_crtc *amdgpu_crtc = container_of(vblank_timer,
708 struct amdgpu_crtc, vblank_timer);
709 struct drm_device *ddev = amdgpu_crtc->base.dev;
710 struct amdgpu_device *adev = ddev->dev_private;
Alex Deucher9405e472016-09-30 11:41:37 -0400711
Emily Deng0f663562016-09-30 13:02:18 -0400712 drm_handle_vblank(ddev, amdgpu_crtc->crtc_id);
713 dce_virtual_pageflip(adev, amdgpu_crtc->crtc_id);
Thomas Gleixner8b0e1952016-12-25 12:30:41 +0100714 hrtimer_start(vblank_timer, DCE_VIRTUAL_VBLANK_PERIOD,
Alex Deucher9405e472016-09-30 11:41:37 -0400715 HRTIMER_MODE_REL);
716
Emily Deng46ac3622016-08-08 11:35:39 +0800717 return HRTIMER_NORESTART;
718}
719
Emily Denge13273d2016-08-08 11:31:37 +0800720static void dce_virtual_set_crtc_vblank_interrupt_state(struct amdgpu_device *adev,
Alex Deucher82b9f812016-09-30 11:19:41 -0400721 int crtc,
722 enum amdgpu_interrupt_state state)
Emily Denge13273d2016-08-08 11:31:37 +0800723{
724 if (crtc >= adev->mode_info.num_crtc) {
725 DRM_DEBUG("invalid crtc %d\n", crtc);
726 return;
727 }
Emily Deng46ac3622016-08-08 11:35:39 +0800728
Emily Deng0f663562016-09-30 13:02:18 -0400729 if (state && !adev->mode_info.crtcs[crtc]->vsync_timer_enabled) {
Emily Deng46ac3622016-08-08 11:35:39 +0800730 DRM_DEBUG("Enable software vsync timer\n");
Emily Deng0f663562016-09-30 13:02:18 -0400731 hrtimer_init(&adev->mode_info.crtcs[crtc]->vblank_timer,
732 CLOCK_MONOTONIC, HRTIMER_MODE_REL);
733 hrtimer_set_expires(&adev->mode_info.crtcs[crtc]->vblank_timer,
Thomas Gleixner8b0e1952016-12-25 12:30:41 +0100734 DCE_VIRTUAL_VBLANK_PERIOD);
Emily Deng0f663562016-09-30 13:02:18 -0400735 adev->mode_info.crtcs[crtc]->vblank_timer.function =
736 dce_virtual_vblank_timer_handle;
737 hrtimer_start(&adev->mode_info.crtcs[crtc]->vblank_timer,
Thomas Gleixner8b0e1952016-12-25 12:30:41 +0100738 DCE_VIRTUAL_VBLANK_PERIOD, HRTIMER_MODE_REL);
Emily Deng0f663562016-09-30 13:02:18 -0400739 } else if (!state && adev->mode_info.crtcs[crtc]->vsync_timer_enabled) {
Emily Deng46ac3622016-08-08 11:35:39 +0800740 DRM_DEBUG("Disable software vsync timer\n");
Emily Deng0f663562016-09-30 13:02:18 -0400741 hrtimer_cancel(&adev->mode_info.crtcs[crtc]->vblank_timer);
Emily Deng46ac3622016-08-08 11:35:39 +0800742 }
743
Emily Deng0f663562016-09-30 13:02:18 -0400744 adev->mode_info.crtcs[crtc]->vsync_timer_enabled = state;
Emily Deng46ac3622016-08-08 11:35:39 +0800745 DRM_DEBUG("[FM]set crtc %d vblank interrupt state %d\n", crtc, state);
Emily Denge13273d2016-08-08 11:31:37 +0800746}
747
Emily Deng46ac3622016-08-08 11:35:39 +0800748
Emily Denge13273d2016-08-08 11:31:37 +0800749static int dce_virtual_set_crtc_irq_state(struct amdgpu_device *adev,
Alex Deucher82b9f812016-09-30 11:19:41 -0400750 struct amdgpu_irq_src *source,
751 unsigned type,
752 enum amdgpu_interrupt_state state)
Emily Denge13273d2016-08-08 11:31:37 +0800753{
Emily Deng0f663562016-09-30 13:02:18 -0400754 if (type > AMDGPU_CRTC_IRQ_VBLANK6)
755 return -EINVAL;
756
757 dce_virtual_set_crtc_vblank_interrupt_state(adev, type, state);
758
Emily Denge13273d2016-08-08 11:31:37 +0800759 return 0;
760}
761
Emily Dengc6e14f42016-08-08 11:30:50 +0800762static const struct amdgpu_irq_src_funcs dce_virtual_crtc_irq_funcs = {
Emily Denge13273d2016-08-08 11:31:37 +0800763 .set = dce_virtual_set_crtc_irq_state,
Alex Deucherbf2335a2016-09-30 11:23:30 -0400764 .process = NULL,
Emily Dengc6e14f42016-08-08 11:30:50 +0800765};
766
Emily Dengc6e14f42016-08-08 11:30:50 +0800767static void dce_virtual_set_irq_funcs(struct amdgpu_device *adev)
768{
Emily Deng89a6c2e2017-07-25 09:51:13 +0800769 adev->crtc_irq.num_types = AMDGPU_CRTC_IRQ_VBLANK6 + 1;
Emily Dengc6e14f42016-08-08 11:30:50 +0800770 adev->crtc_irq.funcs = &dce_virtual_crtc_irq_funcs;
Emily Dengc6e14f42016-08-08 11:30:50 +0800771}
772
Alex Deuchera1255102016-10-13 17:41:13 -0400773const struct amdgpu_ip_block_version dce_virtual_ip_block =
774{
775 .type = AMD_IP_BLOCK_TYPE_DCE,
776 .major = 1,
777 .minor = 0,
778 .rev = 0,
779 .funcs = &dce_virtual_ip_funcs,
780};