blob: d1d35c79edfdbecfaeacad1be53a1eaf8c9efd8e [file] [log] [blame]
Jesse Barnes79e53942008-11-07 14:24:08 -08001/*
2 * Copyright (c) 2006 Dave Airlie <airlied@linux.ie>
3 * Copyright (c) 2007-2008 Intel Corporation
4 * Jesse Barnes <jesse.barnes@intel.com>
5 *
6 * Permission is hereby granted, free of charge, to any person obtaining a
7 * copy of this software and associated documentation files (the "Software"),
8 * to deal in the Software without restriction, including without limitation
9 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
10 * and/or sell copies of the Software, and to permit persons to whom the
11 * Software is furnished to do so, subject to the following conditions:
12 *
13 * The above copyright notice and this permission notice (including the next
14 * paragraph) shall be included in all copies or substantial portions of the
15 * Software.
16 *
17 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
18 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
19 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
20 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
21 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
22 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
23 * IN THE SOFTWARE.
24 */
25#ifndef __INTEL_DRV_H__
26#define __INTEL_DRV_H__
27
Jesse Barnesd1d70672014-05-28 14:39:03 -070028#include <linux/async.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080029#include <linux/i2c.h>
Damien Lespiau178f7362013-08-06 20:32:18 +010030#include <linux/hdmi.h>
David Howells760285e2012-10-02 18:01:07 +010031#include <drm/i915_drm.h>
Jesse Barnes80824002009-09-10 15:28:06 -070032#include "i915_drv.h"
David Howells760285e2012-10-02 18:01:07 +010033#include <drm/drm_crtc.h>
34#include <drm/drm_crtc_helper.h>
35#include <drm/drm_fb_helper.h>
Dave Airlie0e32b392014-05-02 14:02:48 +100036#include <drm/drm_dp_mst_helper.h>
Gustavo Padovaneeca7782014-09-05 17:04:46 -030037#include <drm/drm_rect.h>
Ander Conselvan de Oliveira10f81c12015-03-20 16:18:01 +020038#include <drm/drm_atomic.h>
Chris Wilson913d8d12010-08-07 11:01:35 +010039
Daniel Vetter1d5bfac2013-03-28 00:03:25 +010040/**
41 * _wait_for - magic (register) wait macro
42 *
43 * Does the right thing for modeset paths when run under kdgb or similar atomic
44 * contexts. Note that it's important that we check the condition again after
45 * having timed out, since the timeout could be due to preemption or similar and
46 * we've never had a chance to check the condition before the timeout.
47 */
Chris Wilson481b6af2010-08-23 17:43:35 +010048#define _wait_for(COND, MS, W) ({ \
Daniel Vetter1d5bfac2013-03-28 00:03:25 +010049 unsigned long timeout__ = jiffies + msecs_to_jiffies(MS) + 1; \
Chris Wilson913d8d12010-08-07 11:01:35 +010050 int ret__ = 0; \
Akshay Joshi0206e352011-08-16 15:34:10 -040051 while (!(COND)) { \
Chris Wilson913d8d12010-08-07 11:01:35 +010052 if (time_after(jiffies, timeout__)) { \
Daniel Vetter1d5bfac2013-03-28 00:03:25 +010053 if (!(COND)) \
54 ret__ = -ETIMEDOUT; \
Chris Wilson913d8d12010-08-07 11:01:35 +010055 break; \
56 } \
Ville Syrjälä9848de02015-03-20 21:28:08 +020057 if ((W) && drm_can_sleep()) { \
58 usleep_range((W)*1000, (W)*2000); \
Ben Widawsky0cc27642012-09-01 22:59:48 -070059 } else { \
60 cpu_relax(); \
61 } \
Chris Wilson913d8d12010-08-07 11:01:35 +010062 } \
63 ret__; \
64})
65
Chris Wilson481b6af2010-08-23 17:43:35 +010066#define wait_for(COND, MS) _wait_for(COND, MS, 1)
67#define wait_for_atomic(COND, MS) _wait_for(COND, MS, 0)
Daniel Vetter6effa332013-03-28 11:31:04 +010068#define wait_for_atomic_us(COND, US) _wait_for((COND), \
69 DIV_ROUND_UP((US), 1000), 0)
Chris Wilson481b6af2010-08-23 17:43:35 +010070
Jani Nikula49938ac2014-01-10 17:10:20 +020071#define KHz(x) (1000 * (x))
72#define MHz(x) KHz(1000 * (x))
Chris Wilson021357a2010-09-07 20:54:59 +010073
Jesse Barnes79e53942008-11-07 14:24:08 -080074/*
75 * Display related stuff
76 */
77
78/* store information about an Ixxx DVO */
79/* The i830->i865 use multiple DVOs with multiple i2cs */
80/* the i915, i945 have a single sDVO i2c bus - which is different */
81#define MAX_OUTPUTS 6
82/* maximum connectors per crtcs in the mode set */
Jesse Barnes79e53942008-11-07 14:24:08 -080083
Sagar Kamble4726e0b2014-03-10 17:06:23 +053084/* Maximum cursor sizes */
85#define GEN2_CURSOR_WIDTH 64
86#define GEN2_CURSOR_HEIGHT 64
Damien Lespiau068be562014-03-28 14:17:49 +000087#define MAX_CURSOR_WIDTH 256
88#define MAX_CURSOR_HEIGHT 256
Sagar Kamble4726e0b2014-03-10 17:06:23 +053089
Jesse Barnes79e53942008-11-07 14:24:08 -080090#define INTEL_I2C_BUS_DVO 1
91#define INTEL_I2C_BUS_SDVO 2
92
93/* these are outputs from the chip - integrated only
94 external chips are via DVO or SDVO output */
Paulo Zanoni6847d71b2014-10-27 17:47:52 -020095enum intel_output_type {
96 INTEL_OUTPUT_UNUSED = 0,
97 INTEL_OUTPUT_ANALOG = 1,
98 INTEL_OUTPUT_DVO = 2,
99 INTEL_OUTPUT_SDVO = 3,
100 INTEL_OUTPUT_LVDS = 4,
101 INTEL_OUTPUT_TVOUT = 5,
102 INTEL_OUTPUT_HDMI = 6,
103 INTEL_OUTPUT_DISPLAYPORT = 7,
104 INTEL_OUTPUT_EDP = 8,
105 INTEL_OUTPUT_DSI = 9,
106 INTEL_OUTPUT_UNKNOWN = 10,
107 INTEL_OUTPUT_DP_MST = 11,
108};
Jesse Barnes79e53942008-11-07 14:24:08 -0800109
110#define INTEL_DVO_CHIP_NONE 0
111#define INTEL_DVO_CHIP_LVDS 1
112#define INTEL_DVO_CHIP_TMDS 2
113#define INTEL_DVO_CHIP_TVOUT 4
114
Shobhit Kumardfba2e22014-04-14 11:18:24 +0530115#define INTEL_DSI_VIDEO_MODE 0
116#define INTEL_DSI_COMMAND_MODE 1
Jani Nikula72ffa332013-08-27 15:12:17 +0300117
Jesse Barnes79e53942008-11-07 14:24:08 -0800118struct intel_framebuffer {
119 struct drm_framebuffer base;
Chris Wilson05394f32010-11-08 19:18:58 +0000120 struct drm_i915_gem_object *obj;
Jesse Barnes79e53942008-11-07 14:24:08 -0800121};
122
Chris Wilson37811fc2010-08-25 22:45:57 +0100123struct intel_fbdev {
124 struct drm_fb_helper helper;
Jesse Barnes8bcd4552014-02-07 12:10:38 -0800125 struct intel_framebuffer *fb;
Chris Wilson37811fc2010-08-25 22:45:57 +0100126 struct list_head fbdev_list;
127 struct drm_display_mode *our_mode;
Jesse Barnesd978ef12014-03-07 08:57:51 -0800128 int preferred_bpp;
Chris Wilson37811fc2010-08-25 22:45:57 +0100129};
Jesse Barnes79e53942008-11-07 14:24:08 -0800130
Eric Anholt21d40d32010-03-25 11:11:14 -0700131struct intel_encoder {
Chris Wilson4ef69c72010-09-09 15:14:28 +0100132 struct drm_encoder base;
Daniel Vetter9a935852012-07-05 22:34:27 +0200133
Paulo Zanoni6847d71b2014-10-27 17:47:52 -0200134 enum intel_output_type type;
Ville Syrjäläbc079e82014-03-03 16:15:28 +0200135 unsigned int cloneable;
Eric Anholt21d40d32010-03-25 11:11:14 -0700136 void (*hot_plug)(struct intel_encoder *);
Daniel Vetter7ae89232013-03-27 00:44:52 +0100137 bool (*compute_config)(struct intel_encoder *,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +0200138 struct intel_crtc_state *);
Daniel Vetterdafd2262012-11-26 17:22:07 +0100139 void (*pre_pll_enable)(struct intel_encoder *);
Daniel Vetterbf49ec82012-09-06 22:15:40 +0200140 void (*pre_enable)(struct intel_encoder *);
Daniel Vetteref9c3ae2012-06-29 22:40:09 +0200141 void (*enable)(struct intel_encoder *);
Daniel Vetter6cc5f342013-03-27 00:44:53 +0100142 void (*mode_set)(struct intel_encoder *intel_encoder);
Daniel Vetteref9c3ae2012-06-29 22:40:09 +0200143 void (*disable)(struct intel_encoder *);
Daniel Vetterbf49ec82012-09-06 22:15:40 +0200144 void (*post_disable)(struct intel_encoder *);
Ville Syrjäläd6db9952015-07-08 23:45:49 +0300145 void (*post_pll_disable)(struct intel_encoder *);
Daniel Vetterf0947c32012-07-02 13:10:34 +0200146 /* Read out the current hw state of this connector, returning true if
147 * the encoder is active. If the encoder is enabled it also set the pipe
148 * it is connected to in the pipe parameter. */
149 bool (*get_hw_state)(struct intel_encoder *, enum pipe *pipe);
Jesse Barnes045ac3b2013-05-14 17:08:26 -0700150 /* Reconstructs the equivalent mode flags for the current hardware
Daniel Vetterfdafa9e2013-06-12 11:47:24 +0200151 * state. This must be called _after_ display->get_pipe_config has
Xiong Zhang63000ef2013-06-28 12:59:06 +0800152 * pre-filled the pipe config. Note that intel_encoder->base.crtc must
153 * be set correctly before calling this function. */
Jesse Barnes045ac3b2013-05-14 17:08:26 -0700154 void (*get_config)(struct intel_encoder *,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +0200155 struct intel_crtc_state *pipe_config);
Imre Deak07f9cd02014-08-18 14:42:45 +0300156 /*
157 * Called during system suspend after all pending requests for the
158 * encoder are flushed (for example for DP AUX transactions) and
159 * device interrupts are disabled.
160 */
161 void (*suspend)(struct intel_encoder *);
Ma Lingf8aed702009-08-24 13:50:24 +0800162 int crtc_mask;
Egbert Eich1d843f92013-02-25 12:06:49 -0500163 enum hpd_pin hpd_pin;
Jesse Barnes79e53942008-11-07 14:24:08 -0800164};
165
Jani Nikula1d508702012-10-19 14:51:49 +0300166struct intel_panel {
Jani Nikuladd06f902012-10-19 14:51:50 +0300167 struct drm_display_mode *fixed_mode;
Vandana Kannanec9ed192013-12-10 13:37:36 +0530168 struct drm_display_mode *downclock_mode;
Jani Nikula4d891522012-10-26 12:03:59 +0300169 int fitting_mode;
Jani Nikula58c68772013-11-08 16:48:54 +0200170
171 /* backlight */
172 struct {
Jani Nikulac91c9f32013-11-08 16:48:55 +0200173 bool present;
Jani Nikula58c68772013-11-08 16:48:54 +0200174 u32 level;
Jani Nikula6dda7302014-06-24 18:27:40 +0300175 u32 min;
Jani Nikula7bd688c2013-11-08 16:48:56 +0200176 u32 max;
Jani Nikula58c68772013-11-08 16:48:54 +0200177 bool enabled;
Jani Nikula636baeb2013-11-08 16:49:02 +0200178 bool combination_mode; /* gen 2/4 only */
179 bool active_low_pwm;
Shobhit Kumarb029e662015-06-26 14:32:10 +0530180
181 /* PWM chip */
Sunil Kamath022e4e52015-09-30 22:34:57 +0530182 bool util_pin_active_low; /* bxt+ */
183 u8 controller; /* bxt+ only */
Shobhit Kumarb029e662015-06-26 14:32:10 +0530184 struct pwm_device *pwm;
185
Jani Nikula58c68772013-11-08 16:48:54 +0200186 struct backlight_device *device;
Jani Nikulaab656bb2014-08-13 12:10:12 +0300187
Jani Nikula5507fae2015-09-14 14:03:48 +0300188 /* Connector and platform specific backlight functions */
189 int (*setup)(struct intel_connector *connector, enum pipe pipe);
190 uint32_t (*get)(struct intel_connector *connector);
191 void (*set)(struct intel_connector *connector, uint32_t level);
192 void (*disable)(struct intel_connector *connector);
193 void (*enable)(struct intel_connector *connector);
194 uint32_t (*hz_to_pwm)(struct intel_connector *connector,
195 uint32_t hz);
196 void (*power)(struct intel_connector *, bool enable);
197 } backlight;
Jani Nikula1d508702012-10-19 14:51:49 +0300198};
199
Zhenyu Wang5daa55e2010-03-30 14:39:28 +0800200struct intel_connector {
201 struct drm_connector base;
Daniel Vetter9a935852012-07-05 22:34:27 +0200202 /*
203 * The fixed encoder this connector is connected to.
204 */
Chris Wilsondf0e9242010-09-09 16:20:55 +0100205 struct intel_encoder *encoder;
Daniel Vetter9a935852012-07-05 22:34:27 +0200206
Daniel Vetterf0947c32012-07-02 13:10:34 +0200207 /* Reads out the current hw, returning true if the connector is enabled
208 * and active (i.e. dpms ON state). */
209 bool (*get_hw_state)(struct intel_connector *);
Jani Nikula1d508702012-10-19 14:51:49 +0300210
Imre Deak4932e2c2014-02-11 17:12:48 +0200211 /*
212 * Removes all interfaces through which the connector is accessible
213 * - like sysfs, debugfs entries -, so that no new operations can be
214 * started on the connector. Also makes sure all currently pending
215 * operations finish before returing.
216 */
217 void (*unregister)(struct intel_connector *);
218
Jani Nikula1d508702012-10-19 14:51:49 +0300219 /* Panel info for eDP and LVDS */
220 struct intel_panel panel;
Jani Nikula9cd300e2012-10-19 14:51:52 +0300221
222 /* Cached EDID for eDP and LVDS. May hold ERR_PTR for invalid EDID. */
223 struct edid *edid;
Chris Wilsonbeb60602014-09-02 20:04:00 +0100224 struct edid *detect_edid;
Egbert Eich821450c2013-04-16 13:36:55 +0200225
226 /* since POLL and HPD connectors may use the same HPD line keep the native
227 state of connector->polled in case hotplug storm detection changes it */
228 u8 polled;
Dave Airlie0e32b392014-05-02 14:02:48 +1000229
230 void *port; /* store this opaque as its illegal to dereference it */
231
232 struct intel_dp *mst_port;
Zhenyu Wang5daa55e2010-03-30 14:39:28 +0800233};
234
Ville Syrjälä80ad9202013-04-19 14:36:51 +0300235typedef struct dpll {
236 /* given values */
237 int n;
238 int m1, m2;
239 int p1, p2;
240 /* derived values */
241 int dot;
242 int vco;
243 int m;
244 int p;
245} intel_clock_t;
246
Maarten Lankhorstde419ab2015-06-04 10:21:28 +0200247struct intel_atomic_state {
248 struct drm_atomic_state base;
249
Maarten Lankhorst27c329e2015-06-15 12:33:56 +0200250 unsigned int cdclk;
Maarten Lankhorstde419ab2015-06-04 10:21:28 +0200251 bool dpll_set;
252 struct intel_shared_dpll_config shared_dpll[I915_NUM_PLLS];
253};
254
Gustavo Padovaneeca7782014-09-05 17:04:46 -0300255struct intel_plane_state {
Matt Roper2b875c22014-12-01 15:40:13 -0800256 struct drm_plane_state base;
Gustavo Padovaneeca7782014-09-05 17:04:46 -0300257 struct drm_rect src;
258 struct drm_rect dst;
259 struct drm_rect clip;
Gustavo Padovaneeca7782014-09-05 17:04:46 -0300260 bool visible;
Matt Roper32b7eee2014-12-24 07:59:06 -0800261
262 /*
Chandra Kondurube41e332015-04-07 15:28:36 -0700263 * scaler_id
264 * = -1 : not using a scaler
265 * >= 0 : using a scalers
266 *
267 * plane requiring a scaler:
268 * - During check_plane, its bit is set in
269 * crtc_state->scaler_state.scaler_users by calling helper function
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +0200270 * update_scaler_plane.
Chandra Kondurube41e332015-04-07 15:28:36 -0700271 * - scaler_id indicates the scaler it got assigned.
272 *
273 * plane doesn't require a scaler:
274 * - this can happen when scaling is no more required or plane simply
275 * got disabled.
276 * - During check_plane, corresponding bit is reset in
277 * crtc_state->scaler_state.scaler_users by calling helper function
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +0200278 * update_scaler_plane.
Chandra Kondurube41e332015-04-07 15:28:36 -0700279 */
280 int scaler_id;
Maarten Lankhorst818ed962015-06-15 12:33:54 +0200281
282 struct drm_intel_sprite_colorkey ckey;
Gustavo Padovaneeca7782014-09-05 17:04:46 -0300283};
284
Damien Lespiau5724dbd2015-01-20 12:51:52 +0000285struct intel_initial_plane_config {
Damien Lespiau2d140302015-02-05 17:22:18 +0000286 struct intel_framebuffer *fb;
Damien Lespiau49af4492015-01-20 12:51:44 +0000287 unsigned int tiling;
Jesse Barnes46f297f2014-03-07 08:57:48 -0800288 int size;
289 u32 base;
290};
291
Chandra Kondurube41e332015-04-07 15:28:36 -0700292#define SKL_MIN_SRC_W 8
293#define SKL_MAX_SRC_W 4096
294#define SKL_MIN_SRC_H 8
Chandra Konduru6156a452015-04-27 13:48:39 -0700295#define SKL_MAX_SRC_H 4096
Chandra Kondurube41e332015-04-07 15:28:36 -0700296#define SKL_MIN_DST_W 8
297#define SKL_MAX_DST_W 4096
298#define SKL_MIN_DST_H 8
Chandra Konduru6156a452015-04-27 13:48:39 -0700299#define SKL_MAX_DST_H 4096
Chandra Kondurube41e332015-04-07 15:28:36 -0700300
301struct intel_scaler {
Chandra Kondurube41e332015-04-07 15:28:36 -0700302 int in_use;
303 uint32_t mode;
304};
305
306struct intel_crtc_scaler_state {
307#define SKL_NUM_SCALERS 2
308 struct intel_scaler scalers[SKL_NUM_SCALERS];
309
310 /*
311 * scaler_users: keeps track of users requesting scalers on this crtc.
312 *
313 * If a bit is set, a user is using a scaler.
314 * Here user can be a plane or crtc as defined below:
315 * bits 0-30 - plane (bit position is index from drm_plane_index)
316 * bit 31 - crtc
317 *
318 * Instead of creating a new index to cover planes and crtc, using
319 * existing drm_plane_index for planes which is well less than 31
320 * planes and bit 31 for crtc. This should be fine to cover all
321 * our platforms.
322 *
323 * intel_atomic_setup_scalers will setup available scalers to users
324 * requesting scalers. It will gracefully fail if request exceeds
325 * avilability.
326 */
327#define SKL_CRTC_INDEX 31
328 unsigned scaler_users;
329
330 /* scaler used by crtc for panel fitting purpose */
331 int scaler_id;
332};
333
Daniel Vetter1ed51de2015-07-15 14:15:51 +0200334/* drm_mode->private_flags */
335#define I915_MODE_FLAG_INHERITED 1
336
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +0200337struct intel_crtc_state {
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +0200338 struct drm_crtc_state base;
339
Daniel Vetterbb760062013-06-06 14:55:52 +0200340 /**
341 * quirks - bitfield with hw state readout quirks
342 *
343 * For various reasons the hw state readout code might not be able to
344 * completely faithfully read out the current state. These cases are
345 * tracked with quirk flags so that fastboot and state checker can act
346 * accordingly.
347 */
Daniel Vetter99535992014-04-13 12:00:33 +0200348#define PIPE_CONFIG_QUIRK_MODE_SYNC_FLAGS (1<<0) /* unreliable sync mode.flags */
Daniel Vetterbb760062013-06-06 14:55:52 +0200349 unsigned long quirks;
350
Maarten Lankhorstbfd16b22015-08-27 15:44:05 +0200351 bool update_pipe;
352
Ville Syrjälä37327ab2013-09-04 18:25:28 +0300353 /* Pipe source size (ie. panel fitter input size)
354 * All planes will be positioned inside this space,
355 * and get clipped at the edges. */
356 int pipe_src_w, pipe_src_h;
357
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +0100358 /* Whether to set up the PCH/FDI. Note that we never allow sharing
359 * between pch encoders and cpu encoders. */
360 bool has_pch_encoder;
Daniel Vetter50f3b012013-03-27 00:44:56 +0100361
Jesse Barnese43823e2014-11-05 14:26:08 -0800362 /* Are we sending infoframes on the attached port */
363 bool has_infoframe;
364
Daniel Vetter3b117c82013-04-17 20:15:07 +0200365 /* CPU Transcoder for the pipe. Currently this can only differ from the
366 * pipe on Haswell (where we have a special eDP transcoder). */
367 enum transcoder cpu_transcoder;
368
Daniel Vetter50f3b012013-03-27 00:44:56 +0100369 /*
370 * Use reduced/limited/broadcast rbg range, compressing from the full
371 * range fed into the crtcs.
372 */
373 bool limited_color_range;
374
Daniel Vetter03afc4a2013-04-02 23:42:31 +0200375 /* DP has a bunch of special case unfortunately, so mark the pipe
376 * accordingly. */
377 bool has_dp_encoder;
Daniel Vetterd8b32242013-04-25 17:54:44 +0200378
Daniel Vetter6897b4b2014-04-24 23:54:47 +0200379 /* Whether we should send NULL infoframes. Required for audio. */
380 bool has_hdmi_sink;
381
Daniel Vetter9ed109a2014-04-24 23:54:52 +0200382 /* Audio enabled on this pipe. Only valid if either has_hdmi_sink or
383 * has_dp_encoder is set. */
384 bool has_audio;
385
Daniel Vetterd8b32242013-04-25 17:54:44 +0200386 /*
387 * Enable dithering, used when the selected pipe bpp doesn't match the
388 * plane bpp.
389 */
Daniel Vetter965e0c42013-03-27 00:44:57 +0100390 bool dither;
Daniel Vetterf47709a2013-03-28 10:42:02 +0100391
392 /* Controls for the clock computation, to override various stages. */
393 bool clock_set;
394
Daniel Vetter09ede542013-04-30 14:01:45 +0200395 /* SDVO TV has a bunch of special case. To make multifunction encoders
396 * work correctly, we need to track this at runtime.*/
397 bool sdvo_tv_clock;
398
Daniel Vettere29c22c2013-02-21 00:00:16 +0100399 /*
400 * crtc bandwidth limit, don't increase pipe bpp or clock if not really
401 * required. This is set in the 2nd loop of calling encoder's
402 * ->compute_config if the first pick doesn't work out.
403 */
404 bool bw_constrained;
405
Daniel Vetterf47709a2013-03-28 10:42:02 +0100406 /* Settings for the intel dpll used on pretty much everything but
407 * haswell. */
Ville Syrjälä80ad9202013-04-19 14:36:51 +0300408 struct dpll dpll;
Daniel Vetterf47709a2013-03-28 10:42:02 +0100409
Daniel Vettera43f6e02013-06-07 23:10:32 +0200410 /* Selected dpll when shared or DPLL_ID_PRIVATE. */
411 enum intel_dpll_id shared_dpll;
412
Satheeshakrishna M96b7dfb2014-11-13 14:55:17 +0000413 /*
414 * - PORT_CLK_SEL for DDI ports on HSW/BDW.
415 * - enum skl_dpll on SKL
416 */
Daniel Vetterde7cfc62014-06-25 22:01:54 +0300417 uint32_t ddi_pll_sel;
418
Daniel Vetter66e985c2013-06-05 13:34:20 +0200419 /* Actual register state of the dpll, for shared dpll cross-checking. */
420 struct intel_dpll_hw_state dpll_hw_state;
421
Daniel Vetter965e0c42013-03-27 00:44:57 +0100422 int pipe_bpp;
Daniel Vetter6cf86a52013-04-02 23:38:10 +0200423 struct intel_link_m_n dp_m_n;
Daniel Vetterff9a6752013-06-01 17:16:21 +0200424
Pradeep Bhat439d7ac2014-04-05 12:13:28 +0530425 /* m2_n2 for eDP downclock */
426 struct intel_link_m_n dp_m2_n2;
Vandana Kannanf769cd22014-08-05 07:51:22 -0700427 bool has_drrs;
Pradeep Bhat439d7ac2014-04-05 12:13:28 +0530428
Daniel Vetterff9a6752013-06-01 17:16:21 +0200429 /*
430 * Frequence the dpll for the port should run at. Differs from the
Ville Syrjälä3c52f4e2013-09-06 23:28:59 +0300431 * adjusted dotclock e.g. for DP or 12bpc hdmi mode. This is also
432 * already multiplied by pixel_multiplier.
Daniel Vetterdf92b1e2013-03-28 10:41:58 +0100433 */
Daniel Vetterff9a6752013-06-01 17:16:21 +0200434 int port_clock;
435
Daniel Vetter6cc5f342013-03-27 00:44:53 +0100436 /* Used by SDVO (and if we ever fix it, HDMI). */
437 unsigned pixel_multiplier;
Jesse Barnes2dd24552013-04-25 12:55:01 -0700438
Ville Syrjälä90a6b7b2015-07-06 16:39:15 +0300439 uint8_t lane_count;
440
Jesse Barnes2dd24552013-04-25 12:55:01 -0700441 /* Panel fitter controls for gen2-gen4 + VLV */
Jesse Barnesb074cec2013-04-25 12:55:02 -0700442 struct {
443 u32 control;
444 u32 pgm_ratios;
Daniel Vetter68fc8742013-04-25 22:52:16 +0200445 u32 lvds_border_bits;
Jesse Barnesb074cec2013-04-25 12:55:02 -0700446 } gmch_pfit;
447
448 /* Panel fitter placement and size for Ironlake+ */
449 struct {
450 u32 pos;
451 u32 size;
Chris Wilsonfd4daa92013-08-27 17:04:17 +0100452 bool enabled;
Daniel Vetterfabf6e52014-05-29 14:10:22 +0200453 bool force_thru;
Jesse Barnesb074cec2013-04-25 12:55:02 -0700454 } pch_pfit;
Daniel Vetter33d29b12013-02-13 18:04:45 +0100455
Daniel Vetterca3a0ff2013-02-14 16:54:22 +0100456 /* FDI configuration, only valid if has_pch_encoder is set. */
Daniel Vetter33d29b12013-02-13 18:04:45 +0100457 int fdi_lanes;
Daniel Vetterca3a0ff2013-02-14 16:54:22 +0100458 struct intel_link_m_n fdi_m_n;
Paulo Zanoni42db64e2013-05-31 16:33:22 -0300459
460 bool ips_enabled;
Ville Syrjäläcf532bb2013-09-04 18:30:02 +0300461
462 bool double_wide;
Dave Airlie0e32b392014-05-02 14:02:48 +1000463
464 bool dp_encoder_is_mst;
465 int pbn;
Chandra Kondurube41e332015-04-07 15:28:36 -0700466
467 struct intel_crtc_scaler_state scaler_state;
Maarten Lankhorst99d736a2015-06-01 12:50:09 +0200468
469 /* w/a for waiting 2 vblanks during crtc enable */
470 enum pipe hsw_workaround_pipe;
Daniel Vetterb8cecdf2013-03-27 00:44:50 +0100471};
472
Ville Syrjälä262cd2e2015-06-24 22:00:04 +0300473struct vlv_wm_state {
474 struct vlv_pipe_wm wm[3];
475 struct vlv_sr_wm sr[3];
476 uint8_t num_active_planes;
477 uint8_t num_levels;
478 uint8_t level;
479 bool cxsr;
480};
481
Matt Roper261a27d2015-10-08 15:28:25 -0700482struct intel_pipe_wm {
483 struct intel_wm_level wm[5];
484 uint32_t linetime;
485 bool fbc_wm_enabled;
486 bool pipe_enabled;
487 bool sprites_enabled;
488 bool sprites_scaled;
489};
490
Sourab Gupta84c33a62014-06-02 16:47:17 +0530491struct intel_mmio_flip {
Ander Conselvan de Oliveira9362c7c2014-10-28 15:10:14 +0200492 struct work_struct work;
Chris Wilsonbcafc4e2015-04-27 13:41:21 +0100493 struct drm_i915_private *i915;
Daniel Vettereed29a52015-05-21 14:21:25 +0200494 struct drm_i915_gem_request *req;
Chris Wilsonb2cfe0a2015-04-27 13:41:16 +0100495 struct intel_crtc *crtc;
Sourab Gupta84c33a62014-06-02 16:47:17 +0530496};
497
Matt Roper261a27d2015-10-08 15:28:25 -0700498struct skl_pipe_wm {
499 struct skl_wm_level wm[8];
500 struct skl_wm_level trans_wm;
501 uint32_t linetime;
502};
503
Matt Roper32b7eee2014-12-24 07:59:06 -0800504/*
505 * Tracking of operations that need to be performed at the beginning/end of an
506 * atomic commit, outside the atomic section where interrupts are disabled.
507 * These are generally operations that grab mutexes or might otherwise sleep
508 * and thus can't be run with interrupts disabled.
509 */
510struct intel_crtc_atomic_commit {
511 /* Sleepable operations to perform before commit */
512 bool wait_for_flips;
513 bool disable_fbc;
Rodrigo Vivi066cf552015-06-26 13:55:54 -0700514 bool disable_ips;
Ville Syrjälä852eb002015-06-24 22:00:07 +0300515 bool disable_cxsr;
Matt Roper32b7eee2014-12-24 07:59:06 -0800516 bool pre_disable_primary;
Ville Syrjäläf015c552015-06-24 22:00:02 +0300517 bool update_wm_pre, update_wm_post;
Matt Roperea2c67b2014-12-23 10:41:52 -0800518 unsigned disabled_planes;
Matt Roper32b7eee2014-12-24 07:59:06 -0800519
520 /* Sleepable operations to perform after commit */
521 unsigned fb_bits;
522 bool wait_vblank;
523 bool update_fbc;
524 bool post_enable_primary;
525 unsigned update_sprite_watermarks;
526};
527
Jesse Barnes79e53942008-11-07 14:24:08 -0800528struct intel_crtc {
529 struct drm_crtc base;
Jesse Barnes80824002009-09-10 15:28:06 -0700530 enum pipe pipe;
531 enum plane plane;
Jesse Barnes79e53942008-11-07 14:24:08 -0800532 u8 lut_r[256], lut_g[256], lut_b[256];
Daniel Vetter08a48462012-07-02 11:43:47 +0200533 /*
534 * Whether the crtc and the connected output pipeline is active. Implies
535 * that crtc->enabled is set, i.e. the current mode configuration has
536 * some outputs connected to this crtc.
Daniel Vetter08a48462012-07-02 11:43:47 +0200537 */
538 bool active;
Imre Deak6efdf352013-10-16 17:25:52 +0300539 unsigned long enabled_power_domains;
Jesse Barnes652c3932009-08-17 13:31:43 -0700540 bool lowfreq_avail;
Daniel Vetter02e792f2009-09-15 22:57:34 +0200541 struct intel_overlay *overlay;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -0500542 struct intel_unpin_work *unpin_work;
Chris Wilsoncda4b7d2010-07-09 08:45:04 +0100543
Chris Wilsonb4a98e52012-11-01 09:26:26 +0000544 atomic_t unpin_work_count;
545
Daniel Vettere506a0c2012-07-05 12:17:29 +0200546 /* Display surface base address adjustement for pageflips. Note that on
547 * gen4+ this only adjusts up to a tile, offsets within a tile are
548 * handled in the hw itself (with the TILEOFF register). */
549 unsigned long dspaddr_offset;
Paulo Zanoni2db33662015-09-14 15:20:03 -0300550 int adjusted_x;
551 int adjusted_y;
Daniel Vettere506a0c2012-07-05 12:17:29 +0200552
Chris Wilson05394f32010-11-08 19:18:58 +0000553 struct drm_i915_gem_object *cursor_bo;
Chris Wilsoncda4b7d2010-07-09 08:45:04 +0100554 uint32_t cursor_addr;
Chris Wilson4b0e3332014-05-30 16:35:26 +0300555 uint32_t cursor_cntl;
Ville Syrjälädc41c152014-08-13 11:57:05 +0300556 uint32_t cursor_size;
Chris Wilson4b0e3332014-05-30 16:35:26 +0300557 uint32_t cursor_base;
Jesse Barnes4b645f12011-10-12 09:51:31 -0700558
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +0200559 struct intel_crtc_state *config;
Daniel Vetterb8cecdf2013-03-27 00:44:50 +0100560
Ville Syrjälä10d83732013-01-29 18:13:34 +0200561 /* reset counter value when the last flip was submitted */
562 unsigned int reset_counter;
Paulo Zanoni86642812013-04-12 17:57:57 -0300563
564 /* Access to these should be protected by dev_priv->irq_lock. */
565 bool cpu_fifo_underrun_disabled;
566 bool pch_fifo_underrun_disabled;
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +0300567
568 /* per-pipe watermark state */
569 struct {
570 /* watermarks currently being used */
Matt Roper261a27d2015-10-08 15:28:25 -0700571 struct intel_pipe_wm active;
572 /* SKL wm values currently in use */
573 struct skl_pipe_wm skl_active;
Ville Syrjälä852eb002015-06-24 22:00:07 +0300574 /* allow CxSR on this pipe */
575 bool cxsr_allowed;
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +0300576 } wm;
Ville Syrjälä8d7849d2014-04-29 13:35:46 +0300577
Ville Syrjälä80715b22014-05-15 20:23:23 +0300578 int scanline_offset;
Matt Roper32b7eee2014-12-24 07:59:06 -0800579
Jesse Barneseb120ef2015-09-15 14:19:32 -0700580 struct {
581 unsigned start_vbl_count;
582 ktime_t start_vbl_time;
583 int min_vbl, max_vbl;
584 int scanline_start;
585 } debug;
Maarten Lankhorst85a62bf2015-09-01 12:15:33 +0200586
Matt Roper32b7eee2014-12-24 07:59:06 -0800587 struct intel_crtc_atomic_commit atomic;
Chandra Kondurube41e332015-04-07 15:28:36 -0700588
589 /* scalers available on this crtc */
590 int num_scalers;
Ville Syrjälä262cd2e2015-06-24 22:00:04 +0300591
592 struct vlv_wm_state wm_state;
Jesse Barnes79e53942008-11-07 14:24:08 -0800593};
594
Ville Syrjäläc35426d2013-08-07 13:29:50 +0300595struct intel_plane_wm_parameters {
596 uint32_t horiz_pixels;
Damien Lespiaued57cb82014-07-15 09:21:24 +0200597 uint32_t vert_pixels;
Chandra Konduru2cd601c2015-04-27 15:47:37 -0700598 /*
599 * For packed pixel formats:
600 * bytes_per_pixel - holds bytes per pixel
601 * For planar pixel formats:
602 * bytes_per_pixel - holds bytes per pixel for uv-plane
603 * y_bytes_per_pixel - holds bytes per pixel for y-plane
604 */
Ville Syrjäläc35426d2013-08-07 13:29:50 +0300605 uint8_t bytes_per_pixel;
Chandra Konduru2cd601c2015-04-27 15:47:37 -0700606 uint8_t y_bytes_per_pixel;
Ville Syrjäläc35426d2013-08-07 13:29:50 +0300607 bool enabled;
608 bool scaled;
Tvrtko Ursulin0fda6562015-02-27 15:12:35 +0000609 u64 tiling;
Tvrtko Ursulin1fc0a8f2015-03-23 11:10:38 +0000610 unsigned int rotation;
Ville Syrjälä6eb1a682015-06-24 22:00:03 +0300611 uint16_t fifo_size;
Ville Syrjäläc35426d2013-08-07 13:29:50 +0300612};
613
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800614struct intel_plane {
615 struct drm_plane base;
Jesse Barnes7f1f3852013-04-02 11:22:20 -0700616 int plane;
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800617 enum pipe pipe;
Damien Lespiau2d354c32012-10-22 18:19:27 +0100618 bool can_scale;
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800619 int max_downscale;
Ville Syrjäläa9ff8712015-06-24 21:59:34 +0300620 uint32_t frontbuffer_bit;
Paulo Zanoni526682e2013-05-24 11:59:18 -0300621
622 /* Since we need to change the watermarks before/after
623 * enabling/disabling the planes, we need to store the parameters here
624 * as the other pieces of the struct may not reflect the values we want
625 * for the watermark calculations. Currently only Haswell uses this.
626 */
Ville Syrjäläc35426d2013-08-07 13:29:50 +0300627 struct intel_plane_wm_parameters wm;
Paulo Zanoni526682e2013-05-24 11:59:18 -0300628
Matt Roper8e7d6882015-01-21 16:35:41 -0800629 /*
630 * NOTE: Do not place new plane state fields here (e.g., when adding
631 * new plane properties). New runtime state should now be placed in
632 * the intel_plane_state structure and accessed via drm_plane->state.
633 */
634
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800635 void (*update_plane)(struct drm_plane *plane,
Ville Syrjäläb39d53f2013-08-06 22:24:09 +0300636 struct drm_crtc *crtc,
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800637 struct drm_framebuffer *fb,
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800638 int crtc_x, int crtc_y,
639 unsigned int crtc_w, unsigned int crtc_h,
640 uint32_t x, uint32_t y,
641 uint32_t src_w, uint32_t src_h);
Ville Syrjäläb39d53f2013-08-06 22:24:09 +0300642 void (*disable_plane)(struct drm_plane *plane,
Maarten Lankhorst7fabf5e2015-06-15 12:33:47 +0200643 struct drm_crtc *crtc);
Matt Roperc59cb172014-12-01 15:40:16 -0800644 int (*check_plane)(struct drm_plane *plane,
Maarten Lankhorst061e4b82015-06-15 12:33:46 +0200645 struct intel_crtc_state *crtc_state,
Matt Roperc59cb172014-12-01 15:40:16 -0800646 struct intel_plane_state *state);
647 void (*commit_plane)(struct drm_plane *plane,
648 struct intel_plane_state *state);
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800649};
650
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300651struct intel_watermark_params {
652 unsigned long fifo_size;
653 unsigned long max_wm;
654 unsigned long default_wm;
655 unsigned long guard_size;
656 unsigned long cacheline_size;
657};
658
659struct cxsr_latency {
660 int is_desktop;
661 int is_ddr3;
662 unsigned long fsb_freq;
663 unsigned long mem_freq;
664 unsigned long display_sr;
665 unsigned long display_hpll_disable;
666 unsigned long cursor_sr;
667 unsigned long cursor_hpll_disable;
668};
669
Maarten Lankhorstde419ab2015-06-04 10:21:28 +0200670#define to_intel_atomic_state(x) container_of(x, struct intel_atomic_state, base)
Jesse Barnes79e53942008-11-07 14:24:08 -0800671#define to_intel_crtc(x) container_of(x, struct intel_crtc, base)
Ander Conselvan de Oliveira10f81c12015-03-20 16:18:01 +0200672#define to_intel_crtc_state(x) container_of(x, struct intel_crtc_state, base)
Zhenyu Wang5daa55e2010-03-30 14:39:28 +0800673#define to_intel_connector(x) container_of(x, struct intel_connector, base)
Chris Wilson4ef69c72010-09-09 15:14:28 +0100674#define to_intel_encoder(x) container_of(x, struct intel_encoder, base)
Jesse Barnes79e53942008-11-07 14:24:08 -0800675#define to_intel_framebuffer(x) container_of(x, struct intel_framebuffer, base)
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800676#define to_intel_plane(x) container_of(x, struct intel_plane, base)
Matt Roperea2c67b2014-12-23 10:41:52 -0800677#define to_intel_plane_state(x) container_of(x, struct intel_plane_state, base)
Matt Roper155e6362014-07-07 18:21:47 -0700678#define intel_fb_obj(x) (x ? to_intel_framebuffer(x)->obj : NULL)
Jesse Barnes79e53942008-11-07 14:24:08 -0800679
Eugeni Dodonovf5bbfca2012-05-09 15:37:30 -0300680struct intel_hdmi {
Paulo Zanonib242b7f2013-02-18 19:00:26 -0300681 u32 hdmi_reg;
Eugeni Dodonovf5bbfca2012-05-09 15:37:30 -0300682 int ddc_bus;
Ville Syrjälä0f2a2a72015-07-06 15:10:00 +0300683 bool limited_color_range;
Ville Syrjälä55bc60d2013-01-17 16:31:29 +0200684 bool color_range_auto;
Eugeni Dodonovf5bbfca2012-05-09 15:37:30 -0300685 bool has_hdmi_sink;
686 bool has_audio;
687 enum hdmi_force_audio force_audio;
Ville Syrjäläabedc072013-01-17 16:31:31 +0200688 bool rgb_quant_range_selectable;
Vandana Kannan94a11dd2014-06-11 11:06:01 +0530689 enum hdmi_picture_aspect aspect_ratio;
Shashank Sharmad8b4c432015-09-04 18:56:11 +0530690 struct intel_connector *attached_connector;
Eugeni Dodonovf5bbfca2012-05-09 15:37:30 -0300691 void (*write_infoframe)(struct drm_encoder *encoder,
Damien Lespiau178f7362013-08-06 20:32:18 +0100692 enum hdmi_infoframe_type type,
Ville Syrjäläfff63862013-12-10 15:19:08 +0200693 const void *frame, ssize_t len);
Paulo Zanoni687f4d02012-05-28 16:42:48 -0300694 void (*set_infoframes)(struct drm_encoder *encoder,
Daniel Vetter6897b4b2014-04-24 23:54:47 +0200695 bool enable,
Ville Syrjälä7c5f93b2015-09-08 13:40:49 +0300696 const struct drm_display_mode *adjusted_mode);
Jesse Barnese43823e2014-11-05 14:26:08 -0800697 bool (*infoframe_enabled)(struct drm_encoder *encoder);
Eugeni Dodonovf5bbfca2012-05-09 15:37:30 -0300698};
699
Dave Airlie0e32b392014-05-02 14:02:48 +1000700struct intel_dp_mst_encoder;
Adam Jacksonb091cd92012-09-18 10:58:49 -0400701#define DP_MAX_DOWNSTREAM_PORTS 0x10
Shobhit Kumar54d63ca2012-06-29 16:03:35 -0300702
Ramalingam Cfe3cd48d2015-02-13 15:32:59 +0530703/*
704 * enum link_m_n_set:
705 * When platform provides two set of M_N registers for dp, we can
706 * program them and switch between them incase of DRRS.
707 * But When only one such register is provided, we have to program the
708 * required divider value on that registers itself based on the DRRS state.
709 *
710 * M1_N1 : Program dp_m_n on M1_N1 registers
711 * dp_m2_n2 on M2_N2 registers (If supported)
712 *
713 * M2_N2 : Program dp_m2_n2 on M1_N1 registers
714 * M2_N2 registers are not supported
715 */
716
717enum link_m_n_set {
718 /* Sets the m1_n1 and m2_n2 */
719 M1_N1 = 0,
720 M2_N2
721};
722
Rodrigo Vivi621d4c72015-07-23 16:35:49 -0700723struct sink_crc {
724 bool started;
725 u8 last_crc[6];
726 int last_count;
727};
728
Shobhit Kumar54d63ca2012-06-29 16:03:35 -0300729struct intel_dp {
Shobhit Kumar54d63ca2012-06-29 16:03:35 -0300730 uint32_t output_reg;
Paulo Zanoni9ed35ab2013-02-18 19:00:25 -0300731 uint32_t aux_ch_ctl_reg;
Shobhit Kumar54d63ca2012-06-29 16:03:35 -0300732 uint32_t DP;
Ville Syrjälä901c2da2015-08-17 18:05:12 +0300733 int link_rate;
734 uint8_t lane_count;
Shobhit Kumar54d63ca2012-06-29 16:03:35 -0300735 bool has_audio;
736 enum hdmi_force_audio force_audio;
Ville Syrjälä0f2a2a72015-07-06 15:10:00 +0300737 bool limited_color_range;
Ville Syrjälä55bc60d2013-01-17 16:31:29 +0200738 bool color_range_auto;
Shobhit Kumar54d63ca2012-06-29 16:03:35 -0300739 uint8_t dpcd[DP_RECEIVER_CAP_SIZE];
Shobhit Kumar2293bb52013-07-11 18:44:56 -0300740 uint8_t psr_dpcd[EDP_PSR_RECEIVER_CAP_SIZE];
Adam Jacksonb091cd92012-09-18 10:58:49 -0400741 uint8_t downstream_ports[DP_MAX_DOWNSTREAM_PORTS];
Ville Syrjälä94ca7192015-03-13 19:40:31 +0200742 /* sink rates as reported by DP_SUPPORTED_LINK_RATES */
743 uint8_t num_sink_rates;
744 int sink_rates[DP_MAX_SUPPORTED_RATES];
Rodrigo Vivi621d4c72015-07-23 16:35:49 -0700745 struct sink_crc sink_crc;
Jani Nikula9d1a1032014-03-14 16:51:15 +0200746 struct drm_dp_aux aux;
Shobhit Kumar54d63ca2012-06-29 16:03:35 -0300747 uint8_t train_set[4];
748 int panel_power_up_delay;
749 int panel_power_down_delay;
750 int panel_power_cycle_delay;
751 int backlight_on_delay;
752 int backlight_off_delay;
Shobhit Kumar54d63ca2012-06-29 16:03:35 -0300753 struct delayed_work panel_vdd_work;
754 bool want_panel_vdd;
Paulo Zanonidce56b32013-12-19 14:29:40 -0200755 unsigned long last_power_cycle;
756 unsigned long last_power_on;
757 unsigned long last_backlight_off;
Dave Airlie5d42f822014-08-05 09:04:59 +1000758
Clint Taylor01527b32014-07-07 13:01:46 -0700759 struct notifier_block edp_notifier;
760
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +0300761 /*
762 * Pipe whose power sequencer is currently locked into
763 * this port. Only relevant on VLV/CHV.
764 */
765 enum pipe pps_pipe;
Ville Syrjälä36b5f422014-10-16 21:27:30 +0300766 struct edp_power_seq pps_delays;
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +0300767
Dave Airlie0e32b392014-05-02 14:02:48 +1000768 bool can_mst; /* this port supports mst */
769 bool is_mst;
770 int active_mst_links;
771 /* connector directly attached - won't be use for modeset in mst world */
Jani Nikuladd06f902012-10-19 14:51:50 +0300772 struct intel_connector *attached_connector;
Damien Lespiauec5b01d2014-01-21 13:35:39 +0000773
Dave Airlie0e32b392014-05-02 14:02:48 +1000774 /* mst connector list */
775 struct intel_dp_mst_encoder *mst_encoders[I915_MAX_PIPES];
776 struct drm_dp_mst_topology_mgr mst_mgr;
777
Damien Lespiauec5b01d2014-01-21 13:35:39 +0000778 uint32_t (*get_aux_clock_divider)(struct intel_dp *dp, int index);
Damien Lespiau153b1102014-01-21 13:37:15 +0000779 /*
780 * This function returns the value we have to program the AUX_CTL
781 * register with to kick off an AUX transaction.
782 */
783 uint32_t (*get_aux_send_ctl)(struct intel_dp *dp,
784 bool has_aux_irq,
785 int send_bytes,
786 uint32_t aux_clock_divider);
Mika Kahola4e96c972015-04-29 09:17:39 +0300787 bool train_set_valid;
Todd Previtec5d5ab72015-04-15 08:38:38 -0700788
789 /* Displayport compliance testing */
790 unsigned long compliance_test_type;
Todd Previte559be302015-05-04 07:48:20 -0700791 unsigned long compliance_test_data;
792 bool compliance_test_active;
Shobhit Kumar54d63ca2012-06-29 16:03:35 -0300793};
794
Paulo Zanonida63a9f2012-10-26 19:05:46 -0200795struct intel_digital_port {
796 struct intel_encoder base;
Paulo Zanoni174edf12012-10-26 19:05:50 -0200797 enum port port;
Stéphane Marchesinbcf53de42013-07-12 13:54:41 -0700798 u32 saved_port_bits;
Paulo Zanonida63a9f2012-10-26 19:05:46 -0200799 struct intel_dp dp;
800 struct intel_hdmi hdmi;
Daniel Vetterb2c5c182015-01-23 06:00:31 +0100801 enum irqreturn (*hpd_pulse)(struct intel_digital_port *, bool);
Ville Syrjäläb0b33842015-07-08 23:45:55 +0300802 bool release_cl2_override;
Paulo Zanonida63a9f2012-10-26 19:05:46 -0200803};
804
Dave Airlie0e32b392014-05-02 14:02:48 +1000805struct intel_dp_mst_encoder {
806 struct intel_encoder base;
807 enum pipe pipe;
808 struct intel_digital_port *primary;
809 void *port; /* store this opaque as its illegal to dereference it */
810};
811
Ville Syrjälä65d64cc2015-07-08 23:45:53 +0300812static inline enum dpio_channel
Jesse Barnes89b667f2013-04-18 14:51:36 -0700813vlv_dport_to_channel(struct intel_digital_port *dport)
814{
815 switch (dport->port) {
816 case PORT_B:
Chon Ming Lee00fc31b2014-04-09 13:28:15 +0300817 case PORT_D:
Chon Ming Leee4607fc2013-11-06 14:36:35 +0800818 return DPIO_CH0;
Jesse Barnes89b667f2013-04-18 14:51:36 -0700819 case PORT_C:
Chon Ming Leee4607fc2013-11-06 14:36:35 +0800820 return DPIO_CH1;
Jesse Barnes89b667f2013-04-18 14:51:36 -0700821 default:
822 BUG();
823 }
824}
825
Ville Syrjälä65d64cc2015-07-08 23:45:53 +0300826static inline enum dpio_phy
827vlv_dport_to_phy(struct intel_digital_port *dport)
828{
829 switch (dport->port) {
830 case PORT_B:
831 case PORT_C:
832 return DPIO_PHY0;
833 case PORT_D:
834 return DPIO_PHY1;
835 default:
836 BUG();
837 }
838}
839
840static inline enum dpio_channel
Chon Ming Leeeb69b0e2014-04-09 13:28:16 +0300841vlv_pipe_to_channel(enum pipe pipe)
842{
843 switch (pipe) {
844 case PIPE_A:
845 case PIPE_C:
846 return DPIO_CH0;
847 case PIPE_B:
848 return DPIO_CH1;
849 default:
850 BUG();
851 }
852}
853
Chris Wilsonf875c152010-09-09 15:44:14 +0100854static inline struct drm_crtc *
855intel_get_crtc_for_pipe(struct drm_device *dev, int pipe)
856{
857 struct drm_i915_private *dev_priv = dev->dev_private;
858 return dev_priv->pipe_to_crtc_mapping[pipe];
859}
860
Chris Wilson417ae142011-01-19 15:04:42 +0000861static inline struct drm_crtc *
862intel_get_crtc_for_plane(struct drm_device *dev, int plane)
863{
864 struct drm_i915_private *dev_priv = dev->dev_private;
865 return dev_priv->plane_to_crtc_mapping[plane];
866}
867
Simon Farnsworth4e5359c2010-09-01 17:47:52 +0100868struct intel_unpin_work {
869 struct work_struct work;
Chris Wilsonb4a98e52012-11-01 09:26:26 +0000870 struct drm_crtc *crtc;
Tvrtko Ursulinab8d6672015-02-02 15:44:15 +0000871 struct drm_framebuffer *old_fb;
Chris Wilson05394f32010-11-08 19:18:58 +0000872 struct drm_i915_gem_object *pending_flip_obj;
Simon Farnsworth4e5359c2010-09-01 17:47:52 +0100873 struct drm_pending_vblank_event *event;
Chris Wilsone7d841c2012-12-03 11:36:30 +0000874 atomic_t pending;
875#define INTEL_FLIP_INACTIVE 0
876#define INTEL_FLIP_PENDING 1
877#define INTEL_FLIP_COMPLETE 2
Ville Syrjälä75f7f3e2014-04-15 21:41:34 +0300878 u32 flip_count;
879 u32 gtt_offset;
John Harrisonf06cc1b2014-11-24 18:49:37 +0000880 struct drm_i915_gem_request *flip_queued_req;
Ville Syrjälä66f59c52015-09-14 22:43:46 +0300881 u32 flip_queued_vblank;
882 u32 flip_ready_vblank;
Simon Farnsworth4e5359c2010-09-01 17:47:52 +0100883 bool enable_stall_check;
884};
885
Paulo Zanoni5f1aae62013-09-24 13:52:53 -0300886struct intel_load_detect_pipe {
887 struct drm_framebuffer *release_fb;
888 bool load_detect_temp;
889 int dpms_mode;
890};
Daniel Vetterb9805142012-08-31 17:37:33 +0200891
Paulo Zanoni5f1aae62013-09-24 13:52:53 -0300892static inline struct intel_encoder *
893intel_attached_encoder(struct drm_connector *connector)
Chris Wilsondf0e9242010-09-09 16:20:55 +0100894{
895 return to_intel_connector(connector)->encoder;
896}
897
Paulo Zanonida63a9f2012-10-26 19:05:46 -0200898static inline struct intel_digital_port *
899enc_to_dig_port(struct drm_encoder *encoder)
900{
901 return container_of(encoder, struct intel_digital_port, base.base);
902}
903
Dave Airlie0e32b392014-05-02 14:02:48 +1000904static inline struct intel_dp_mst_encoder *
905enc_to_mst(struct drm_encoder *encoder)
906{
907 return container_of(encoder, struct intel_dp_mst_encoder, base.base);
908}
909
Imre Deak9ff8c9b2013-05-08 13:14:02 +0300910static inline struct intel_dp *enc_to_intel_dp(struct drm_encoder *encoder)
911{
912 return &enc_to_dig_port(encoder)->dp;
913}
914
Paulo Zanonida63a9f2012-10-26 19:05:46 -0200915static inline struct intel_digital_port *
916dp_to_dig_port(struct intel_dp *intel_dp)
917{
918 return container_of(intel_dp, struct intel_digital_port, dp);
919}
920
921static inline struct intel_digital_port *
922hdmi_to_dig_port(struct intel_hdmi *intel_hdmi)
923{
924 return container_of(intel_hdmi, struct intel_digital_port, hdmi);
Paulo Zanoni7739c332012-10-15 15:51:29 -0300925}
926
Damien Lespiau6af31a62014-03-28 00:18:33 +0530927/*
928 * Returns the number of planes for this pipe, ie the number of sprites + 1
929 * (primary plane). This doesn't count the cursor plane then.
930 */
931static inline unsigned int intel_num_planes(struct intel_crtc *crtc)
932{
933 return INTEL_INFO(crtc->base.dev)->num_sprites[crtc->pipe] + 1;
934}
Damien Lespiaub0ea7d32012-12-13 16:09:00 +0000935
Daniel Vetter47339cd2014-09-30 10:56:46 +0200936/* intel_fifo_underrun.c */
Daniel Vettera72e4c92014-09-30 10:56:47 +0200937bool intel_set_cpu_fifo_underrun_reporting(struct drm_i915_private *dev_priv,
Paulo Zanoni87440422013-09-24 15:48:31 -0300938 enum pipe pipe, bool enable);
Daniel Vettera72e4c92014-09-30 10:56:47 +0200939bool intel_set_pch_fifo_underrun_reporting(struct drm_i915_private *dev_priv,
Paulo Zanoni87440422013-09-24 15:48:31 -0300940 enum transcoder pch_transcoder,
941 bool enable);
Daniel Vetter1f7247c2014-09-30 10:56:48 +0200942void intel_cpu_fifo_underrun_irq_handler(struct drm_i915_private *dev_priv,
943 enum pipe pipe);
944void intel_pch_fifo_underrun_irq_handler(struct drm_i915_private *dev_priv,
945 enum transcoder pch_transcoder);
Daniel Vettera72e4c92014-09-30 10:56:47 +0200946void i9xx_check_fifo_underruns(struct drm_i915_private *dev_priv);
Daniel Vetter47339cd2014-09-30 10:56:46 +0200947
948/* i915_irq.c */
Daniel Vetter480c8032014-07-16 09:49:40 +0200949void gen5_enable_gt_irq(struct drm_i915_private *dev_priv, uint32_t mask);
950void gen5_disable_gt_irq(struct drm_i915_private *dev_priv, uint32_t mask);
951void gen6_enable_pm_irq(struct drm_i915_private *dev_priv, uint32_t mask);
952void gen6_disable_pm_irq(struct drm_i915_private *dev_priv, uint32_t mask);
Imre Deak3cc134e2014-11-19 15:30:03 +0200953void gen6_reset_rps_interrupts(struct drm_device *dev);
Imre Deakb900b942014-11-05 20:48:48 +0200954void gen6_enable_rps_interrupts(struct drm_device *dev);
955void gen6_disable_rps_interrupts(struct drm_device *dev);
Imre Deak59d02a12014-12-19 19:33:26 +0200956u32 gen6_sanitize_rps_pm_mask(struct drm_i915_private *dev_priv, u32 mask);
Daniel Vetterb9632912014-09-30 10:56:44 +0200957void intel_runtime_pm_disable_interrupts(struct drm_i915_private *dev_priv);
958void intel_runtime_pm_enable_interrupts(struct drm_i915_private *dev_priv);
Jesse Barnes9df7575f2014-06-20 09:29:20 -0700959static inline bool intel_irqs_enabled(struct drm_i915_private *dev_priv)
960{
961 /*
962 * We only use drm_irq_uninstall() at unload and VT switch, so
963 * this is the only thing we need to check.
964 */
Daniel Vetter2aeb7d32014-09-30 10:56:43 +0200965 return dev_priv->pm.irqs_enabled;
Jesse Barnes9df7575f2014-06-20 09:29:20 -0700966}
967
Ville Syrjäläa225f072014-04-29 13:35:45 +0300968int intel_get_crtc_scanline(struct intel_crtc *crtc);
Damien Lespiau4c6c03b2015-03-06 18:50:48 +0000969void gen8_irq_power_well_post_enable(struct drm_i915_private *dev_priv,
970 unsigned int pipe_mask);
Jesse Barnes79e53942008-11-07 14:24:08 -0800971
Paulo Zanoni5f1aae62013-09-24 13:52:53 -0300972/* intel_crt.c */
Paulo Zanoni87440422013-09-24 15:48:31 -0300973void intel_crt_init(struct drm_device *dev);
Jesse Barnes79e53942008-11-07 14:24:08 -0800974
Jesse Barnes79e53942008-11-07 14:24:08 -0800975
Paulo Zanoni5f1aae62013-09-24 13:52:53 -0300976/* intel_ddi.c */
Paulo Zanoni87440422013-09-24 15:48:31 -0300977void intel_prepare_ddi(struct drm_device *dev);
978void hsw_fdi_link_train(struct drm_crtc *crtc);
979void intel_ddi_init(struct drm_device *dev, enum port port);
980enum port intel_ddi_get_encoder_port(struct intel_encoder *intel_encoder);
981bool intel_ddi_get_hw_state(struct intel_encoder *encoder, enum pipe *pipe);
Paulo Zanoni87440422013-09-24 15:48:31 -0300982void intel_ddi_pll_init(struct drm_device *dev);
983void intel_ddi_enable_transcoder_func(struct drm_crtc *crtc);
984void intel_ddi_disable_transcoder_func(struct drm_i915_private *dev_priv,
985 enum transcoder cpu_transcoder);
986void intel_ddi_enable_pipe_clock(struct intel_crtc *intel_crtc);
987void intel_ddi_disable_pipe_clock(struct intel_crtc *intel_crtc);
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +0200988bool intel_ddi_pll_select(struct intel_crtc *crtc,
989 struct intel_crtc_state *crtc_state);
Paulo Zanoni87440422013-09-24 15:48:31 -0300990void intel_ddi_set_pipe_settings(struct drm_crtc *crtc);
991void intel_ddi_prepare_link_retrain(struct drm_encoder *encoder);
992bool intel_ddi_connector_get_hw_state(struct intel_connector *intel_connector);
993void intel_ddi_fdi_disable(struct drm_crtc *crtc);
994void intel_ddi_get_config(struct intel_encoder *encoder,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +0200995 struct intel_crtc_state *pipe_config);
Satheeshakrishna Mbcddf612014-08-22 09:49:10 +0530996struct intel_encoder *
997intel_ddi_get_crtc_new_encoder(struct intel_crtc_state *crtc_state);
Eugeni Dodonov72662e12012-05-09 15:37:31 -0300998
Dave Airlie44905a272014-05-02 13:36:43 +1000999void intel_ddi_init_dp_buf_reg(struct intel_encoder *encoder);
Dave Airlie0e32b392014-05-02 14:02:48 +10001000void intel_ddi_clock_get(struct intel_encoder *encoder,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02001001 struct intel_crtc_state *pipe_config);
Dave Airlie0e32b392014-05-02 14:02:48 +10001002void intel_ddi_set_vc_payload_alloc(struct drm_crtc *crtc, bool state);
David Weinehallf8896f52015-06-25 11:11:03 +03001003uint32_t ddi_signal_levels(struct intel_dp *intel_dp);
Paulo Zanoni5f1aae62013-09-24 13:52:53 -03001004
Daniel Vetterb680c372014-09-19 18:27:27 +02001005/* intel_frontbuffer.c */
Daniel Vetterf99d7062014-06-19 16:01:59 +02001006void intel_fb_obj_invalidate(struct drm_i915_gem_object *obj,
Paulo Zanonia4001f12015-02-13 17:23:44 -02001007 enum fb_op_origin origin);
Daniel Vetterf99d7062014-06-19 16:01:59 +02001008void intel_frontbuffer_flip_prepare(struct drm_device *dev,
1009 unsigned frontbuffer_bits);
1010void intel_frontbuffer_flip_complete(struct drm_device *dev,
1011 unsigned frontbuffer_bits);
Daniel Vetterf99d7062014-06-19 16:01:59 +02001012void intel_frontbuffer_flip(struct drm_device *dev,
Daniel Vetterfdbff922015-06-18 11:23:24 +02001013 unsigned frontbuffer_bits);
Tvrtko Ursulin6761dd32015-03-23 11:10:32 +00001014unsigned int intel_fb_align_height(struct drm_device *dev,
1015 unsigned int height,
1016 uint32_t pixel_format,
1017 uint64_t fb_format_modifier);
Rodrigo Vivide152b62015-07-07 16:28:51 -07001018void intel_fb_obj_flush(struct drm_i915_gem_object *obj, bool retire,
1019 enum fb_op_origin origin);
Damien Lespiaub3218032015-02-27 11:15:18 +00001020u32 intel_fb_stride_alignment(struct drm_device *dev, uint64_t fb_modifier,
1021 uint32_t pixel_format);
Daniel Vetterb680c372014-09-19 18:27:27 +02001022
Jani Nikula7c10a2b2014-10-27 16:26:43 +02001023/* intel_audio.c */
1024void intel_init_audio(struct drm_device *dev);
Jani Nikula69bfe1a2014-10-27 16:26:50 +02001025void intel_audio_codec_enable(struct intel_encoder *encoder);
1026void intel_audio_codec_disable(struct intel_encoder *encoder);
Imre Deak58fddc22015-01-08 17:54:14 +02001027void i915_audio_component_init(struct drm_i915_private *dev_priv);
1028void i915_audio_component_cleanup(struct drm_i915_private *dev_priv);
Jani Nikula7c10a2b2014-10-27 16:26:43 +02001029
Daniel Vetterb680c372014-09-19 18:27:27 +02001030/* intel_display.c */
Matt Roper65a3fea2015-01-21 16:35:42 -08001031extern const struct drm_plane_funcs intel_plane_funcs;
Daniel Vetterb680c372014-09-19 18:27:27 +02001032bool intel_has_pending_fb_unpin(struct drm_device *dev);
1033int intel_pch_rawclk(struct drm_device *dev);
Jani Nikula79e50a42015-08-26 10:58:20 +03001034int intel_hrawclk(struct drm_device *dev);
Daniel Vetterb680c372014-09-19 18:27:27 +02001035void intel_mark_busy(struct drm_device *dev);
Paulo Zanoni87440422013-09-24 15:48:31 -03001036void intel_mark_idle(struct drm_device *dev);
1037void intel_crtc_restore_mode(struct drm_crtc *crtc);
Maarten Lankhorst70e0bd72015-07-13 16:30:29 +02001038int intel_display_suspend(struct drm_device *dev);
Paulo Zanoni87440422013-09-24 15:48:31 -03001039void intel_encoder_destroy(struct drm_encoder *encoder);
Ander Conselvan de Oliveira08d9bc92015-04-10 10:59:10 +03001040int intel_connector_init(struct intel_connector *);
1041struct intel_connector *intel_connector_alloc(void);
Paulo Zanoni87440422013-09-24 15:48:31 -03001042bool intel_connector_get_hw_state(struct intel_connector *connector);
Paulo Zanoni87440422013-09-24 15:48:31 -03001043void intel_connector_attach_encoder(struct intel_connector *connector,
1044 struct intel_encoder *encoder);
1045struct drm_encoder *intel_best_encoder(struct drm_connector *connector);
1046struct drm_display_mode *intel_crtc_mode_get(struct drm_device *dev,
1047 struct drm_crtc *crtc);
Jesse Barnes752aa882013-10-31 18:55:49 +02001048enum pipe intel_get_pipe_from_connector(struct intel_connector *connector);
Paulo Zanoni5f1aae62013-09-24 13:52:53 -03001049int intel_get_pipe_from_crtc_id(struct drm_device *dev, void *data,
1050 struct drm_file *file_priv);
Paulo Zanoni87440422013-09-24 15:48:31 -03001051enum transcoder intel_pipe_to_cpu_transcoder(struct drm_i915_private *dev_priv,
1052 enum pipe pipe);
Damien Lespiau40935612014-10-29 11:16:59 +00001053bool intel_pipe_has_type(struct intel_crtc *crtc, enum intel_output_type type);
Daniel Vetter4f905cf92014-09-15 14:12:21 +02001054static inline void
1055intel_wait_for_vblank(struct drm_device *dev, int pipe)
1056{
1057 drm_wait_one_vblank(dev, pipe);
1058}
Paulo Zanoni87440422013-09-24 15:48:31 -03001059int ironlake_get_lanes_required(int target_clock, int link_bw, int bpp);
Chon Ming Leee4607fc2013-11-06 14:36:35 +08001060void vlv_wait_port_ready(struct drm_i915_private *dev_priv,
Ville Syrjälä9b6de0a2015-04-10 18:21:31 +03001061 struct intel_digital_port *dport,
1062 unsigned int expected_mask);
Paulo Zanoni87440422013-09-24 15:48:31 -03001063bool intel_get_load_detect_pipe(struct drm_connector *connector,
1064 struct drm_display_mode *mode,
Rob Clark51fd3712013-11-19 12:10:12 -05001065 struct intel_load_detect_pipe *old,
1066 struct drm_modeset_acquire_ctx *ctx);
Paulo Zanoni87440422013-09-24 15:48:31 -03001067void intel_release_load_detect_pipe(struct drm_connector *connector,
Ander Conselvan de Oliveira49172fe2015-03-20 16:18:02 +02001068 struct intel_load_detect_pipe *old,
1069 struct drm_modeset_acquire_ctx *ctx);
Tvrtko Ursulin850c4cd2014-10-30 16:39:38 +00001070int intel_pin_and_fence_fb_obj(struct drm_plane *plane,
1071 struct drm_framebuffer *fb,
Tvrtko Ursulin82bc3b22015-03-23 11:10:34 +00001072 const struct drm_plane_state *plane_state,
John Harrison91af1272015-06-18 13:14:56 +01001073 struct intel_engine_cs *pipelined,
1074 struct drm_i915_gem_request **pipelined_request);
Daniel Vettera8bb6812014-02-10 18:00:39 +01001075struct drm_framebuffer *
1076__intel_framebuffer_create(struct drm_device *dev,
Paulo Zanoni87440422013-09-24 15:48:31 -03001077 struct drm_mode_fb_cmd2 *mode_cmd,
1078 struct drm_i915_gem_object *obj);
Paulo Zanoni87440422013-09-24 15:48:31 -03001079void intel_prepare_page_flip(struct drm_device *dev, int plane);
1080void intel_finish_page_flip(struct drm_device *dev, int pipe);
1081void intel_finish_page_flip_plane(struct drm_device *dev, int plane);
Chris Wilsond6bbafa2014-09-05 07:13:24 +01001082void intel_check_page_flip(struct drm_device *dev, int pipe);
Matt Roper6beb8c232014-12-01 15:40:14 -08001083int intel_prepare_plane_fb(struct drm_plane *plane,
Tvrtko Ursulind136dfe2015-03-03 14:22:31 +00001084 const struct drm_plane_state *new_state);
Matt Roper38f3ce32014-12-02 07:45:25 -08001085void intel_cleanup_plane_fb(struct drm_plane *plane,
Tvrtko Ursulind136dfe2015-03-03 14:22:31 +00001086 const struct drm_plane_state *old_state);
Matt Ropera98b3432015-01-21 16:35:43 -08001087int intel_plane_atomic_get_property(struct drm_plane *plane,
1088 const struct drm_plane_state *state,
1089 struct drm_property *property,
1090 uint64_t *val);
1091int intel_plane_atomic_set_property(struct drm_plane *plane,
1092 struct drm_plane_state *state,
1093 struct drm_property *property,
1094 uint64_t val);
Maarten Lankhorstda20eab2015-06-15 12:33:44 +02001095int intel_plane_atomic_calc_changes(struct drm_crtc_state *crtc_state,
1096 struct drm_plane_state *plane_state);
Daniel Vetter716c2e52014-06-25 22:02:02 +03001097
Tvrtko Ursulin50470bb2015-03-23 11:10:36 +00001098unsigned int
1099intel_tile_height(struct drm_device *dev, uint32_t pixel_format,
Tvrtko Ursulinfe47ea02015-09-21 10:45:32 +01001100 uint64_t fb_format_modifier, unsigned int plane);
Tvrtko Ursulin50470bb2015-03-23 11:10:36 +00001101
Tvrtko Ursulin121920f2015-03-23 11:10:37 +00001102static inline bool
1103intel_rotation_90_or_270(unsigned int rotation)
1104{
1105 return rotation & (BIT(DRM_ROTATE_90) | BIT(DRM_ROTATE_270));
1106}
1107
Sonika Jindal3b7a5112015-04-10 14:37:29 +05301108void intel_create_rotation_property(struct drm_device *dev,
1109 struct intel_plane *plane);
1110
Daniel Vetter716c2e52014-06-25 22:02:02 +03001111/* shared dpll functions */
Paulo Zanoni5f1aae62013-09-24 13:52:53 -03001112struct intel_shared_dpll *intel_crtc_to_shared_dpll(struct intel_crtc *crtc);
1113void assert_shared_dpll(struct drm_i915_private *dev_priv,
1114 struct intel_shared_dpll *pll,
1115 bool state);
1116#define assert_shared_dpll_enabled(d, p) assert_shared_dpll(d, p, true)
1117#define assert_shared_dpll_disabled(d, p) assert_shared_dpll(d, p, false)
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02001118struct intel_shared_dpll *intel_get_shared_dpll(struct intel_crtc *crtc,
1119 struct intel_crtc_state *state);
Daniel Vetter716c2e52014-06-25 22:02:02 +03001120
Ville Syrjäläd288f652014-10-28 13:20:22 +02001121void vlv_force_pll_on(struct drm_device *dev, enum pipe pipe,
1122 const struct dpll *dpll);
1123void vlv_force_pll_off(struct drm_device *dev, enum pipe pipe);
1124
Daniel Vetter716c2e52014-06-25 22:02:02 +03001125/* modesetting asserts */
Daniel Vetterb680c372014-09-19 18:27:27 +02001126void assert_panel_unlocked(struct drm_i915_private *dev_priv,
1127 enum pipe pipe);
Paulo Zanoni5f1aae62013-09-24 13:52:53 -03001128void assert_pll(struct drm_i915_private *dev_priv,
1129 enum pipe pipe, bool state);
1130#define assert_pll_enabled(d, p) assert_pll(d, p, true)
1131#define assert_pll_disabled(d, p) assert_pll(d, p, false)
1132void assert_fdi_rx_pll(struct drm_i915_private *dev_priv,
1133 enum pipe pipe, bool state);
1134#define assert_fdi_rx_pll_enabled(d, p) assert_fdi_rx_pll(d, p, true)
1135#define assert_fdi_rx_pll_disabled(d, p) assert_fdi_rx_pll(d, p, false)
Paulo Zanoni87440422013-09-24 15:48:31 -03001136void assert_pipe(struct drm_i915_private *dev_priv, enum pipe pipe, bool state);
Paulo Zanoni5f1aae62013-09-24 13:52:53 -03001137#define assert_pipe_enabled(d, p) assert_pipe(d, p, true)
1138#define assert_pipe_disabled(d, p) assert_pipe(d, p, false)
Ville Syrjälä4e9a86b2015-06-11 16:31:14 +03001139unsigned long intel_gen4_compute_page_offset(struct drm_i915_private *dev_priv,
1140 int *x, int *y,
Paulo Zanoni87440422013-09-24 15:48:31 -03001141 unsigned int tiling_mode,
1142 unsigned int bpp,
1143 unsigned int pitch);
Ville Syrjälä75147472014-11-24 18:28:11 +02001144void intel_prepare_reset(struct drm_device *dev);
1145void intel_finish_reset(struct drm_device *dev);
Paulo Zanonia14cb6f2014-03-07 20:08:17 -03001146void hsw_enable_pc8(struct drm_i915_private *dev_priv);
1147void hsw_disable_pc8(struct drm_i915_private *dev_priv);
Vandana Kannanf8437dd12014-11-24 13:37:39 +05301148void broxton_init_cdclk(struct drm_device *dev);
1149void broxton_uninit_cdclk(struct drm_device *dev);
Vandana Kannan5c6706e2014-11-24 13:37:39 +05301150void broxton_ddi_phy_init(struct drm_device *dev);
1151void broxton_ddi_phy_uninit(struct drm_device *dev);
A.Sunil Kamath664326f2014-11-24 13:37:44 +05301152void bxt_enable_dc9(struct drm_i915_private *dev_priv);
1153void bxt_disable_dc9(struct drm_i915_private *dev_priv);
Damien Lespiau5d96d8a2015-05-21 16:37:48 +01001154void skl_init_cdclk(struct drm_i915_private *dev_priv);
1155void skl_uninit_cdclk(struct drm_i915_private *dev_priv);
Animesh Manna0a9d2be2015-09-29 11:01:59 +05301156void skl_enable_dc6(struct drm_i915_private *dev_priv);
1157void skl_disable_dc6(struct drm_i915_private *dev_priv);
Paulo Zanoni87440422013-09-24 15:48:31 -03001158void intel_dp_get_m_n(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02001159 struct intel_crtc_state *pipe_config);
Ramalingam Cfe3cd48d2015-02-13 15:32:59 +05301160void intel_dp_set_m_n(struct intel_crtc *crtc, enum link_m_n_set m_n);
Paulo Zanoni87440422013-09-24 15:48:31 -03001161int intel_dotclock_calculate(int link_freq, const struct intel_link_m_n *m_n);
1162void
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02001163ironlake_check_encoder_dotclock(const struct intel_crtc_state *pipe_config,
Paulo Zanoni5f1aae62013-09-24 13:52:53 -03001164 int dotclock);
Imre Deak5ab7b0b2015-03-06 03:29:25 +02001165bool bxt_find_best_dpll(struct intel_crtc_state *crtc_state, int target_clock,
1166 intel_clock_t *best_clock);
Imre Deakdccbea32015-06-22 23:35:51 +03001167int chv_calc_dpll_params(int refclk, intel_clock_t *pll_clock);
1168
Paulo Zanoni87440422013-09-24 15:48:31 -03001169bool intel_crtc_active(struct drm_crtc *crtc);
Ville Syrjälä20bc86732013-10-01 18:02:17 +03001170void hsw_enable_ips(struct intel_crtc *crtc);
1171void hsw_disable_ips(struct intel_crtc *crtc);
Imre Deak319be8a2014-03-04 19:22:57 +02001172enum intel_display_power_domain
1173intel_display_port_power_domain(struct intel_encoder *intel_encoder);
Daniel Vetterf6a83282014-02-11 15:28:57 -08001174void intel_mode_from_pipe_config(struct drm_display_mode *mode,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02001175 struct intel_crtc_state *pipe_config);
Ville Syrjälä46a55d32014-05-21 14:04:46 +03001176void intel_crtc_wait_for_pending_flips(struct drm_crtc *crtc);
Ville Syrjäläe2fcdaa2014-08-06 14:02:51 +03001177void intel_modeset_preclose(struct drm_device *dev, struct drm_file *file);
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02001178
Maarten Lankhorste435d6e2015-07-13 16:30:15 +02001179int skl_update_scaler_crtc(struct intel_crtc_state *crtc_state);
Chandra Konduru6156a452015-04-27 13:48:39 -07001180int skl_max_scale(struct intel_crtc *crtc, struct intel_crtc_state *crtc_state);
Paulo Zanoni5f1aae62013-09-24 13:52:53 -03001181
Tvrtko Ursulin121920f2015-03-23 11:10:37 +00001182unsigned long intel_plane_obj_offset(struct intel_plane *intel_plane,
Tvrtko Ursulindedf2782015-09-21 10:45:35 +01001183 struct drm_i915_gem_object *obj,
1184 unsigned int plane);
1185
Chandra Konduru6156a452015-04-27 13:48:39 -07001186u32 skl_plane_ctl_format(uint32_t pixel_format);
1187u32 skl_plane_ctl_tiling(uint64_t fb_modifier);
1188u32 skl_plane_ctl_rotation(unsigned int rotation);
Tvrtko Ursulin121920f2015-03-23 11:10:37 +00001189
Daniel Vettereb805622015-05-04 14:58:44 +02001190/* intel_csr.c */
1191void intel_csr_ucode_init(struct drm_device *dev);
Suketu Shahdc174302015-04-17 19:46:16 +05301192enum csr_state intel_csr_load_status_get(struct drm_i915_private *dev_priv);
1193void intel_csr_load_status_set(struct drm_i915_private *dev_priv,
1194 enum csr_state state);
Daniel Vettereb805622015-05-04 14:58:44 +02001195void intel_csr_load_program(struct drm_device *dev);
1196void intel_csr_ucode_fini(struct drm_device *dev);
Suketu Shah5aefb232015-04-16 14:22:10 +05301197void assert_csr_loaded(struct drm_i915_private *dev_priv);
Daniel Vettereb805622015-05-04 14:58:44 +02001198
Paulo Zanoni5f1aae62013-09-24 13:52:53 -03001199/* intel_dp.c */
Paulo Zanoni87440422013-09-24 15:48:31 -03001200void intel_dp_init(struct drm_device *dev, int output_reg, enum port port);
1201bool intel_dp_init_connector(struct intel_digital_port *intel_dig_port,
1202 struct intel_connector *intel_connector);
Ville Syrjälä901c2da2015-08-17 18:05:12 +03001203void intel_dp_set_link_params(struct intel_dp *intel_dp,
1204 const struct intel_crtc_state *pipe_config);
Paulo Zanoni87440422013-09-24 15:48:31 -03001205void intel_dp_start_link_train(struct intel_dp *intel_dp);
Paulo Zanoni87440422013-09-24 15:48:31 -03001206void intel_dp_stop_link_train(struct intel_dp *intel_dp);
1207void intel_dp_sink_dpms(struct intel_dp *intel_dp, int mode);
1208void intel_dp_encoder_destroy(struct drm_encoder *encoder);
Rodrigo Vivid2e216d2014-01-24 13:36:17 -02001209int intel_dp_sink_crc(struct intel_dp *intel_dp, u8 *crc);
Paulo Zanoni87440422013-09-24 15:48:31 -03001210bool intel_dp_compute_config(struct intel_encoder *encoder,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02001211 struct intel_crtc_state *pipe_config);
Ville Syrjälä5d8a7752013-11-01 18:22:39 +02001212bool intel_dp_is_edp(struct drm_device *dev, enum port port);
Daniel Vetterb2c5c182015-01-23 06:00:31 +01001213enum irqreturn intel_dp_hpd_pulse(struct intel_digital_port *intel_dig_port,
1214 bool long_hpd);
Daniel Vetter4be73782014-01-17 14:39:48 +01001215void intel_edp_backlight_on(struct intel_dp *intel_dp);
1216void intel_edp_backlight_off(struct intel_dp *intel_dp);
Jani Nikula24f3e092014-03-17 16:43:36 +02001217void intel_edp_panel_vdd_on(struct intel_dp *intel_dp);
Daniel Vetter4be73782014-01-17 14:39:48 +01001218void intel_edp_panel_on(struct intel_dp *intel_dp);
1219void intel_edp_panel_off(struct intel_dp *intel_dp);
Dave Airlie0e32b392014-05-02 14:02:48 +10001220void intel_dp_add_properties(struct intel_dp *intel_dp, struct drm_connector *connector);
1221void intel_dp_mst_suspend(struct drm_device *dev);
1222void intel_dp_mst_resume(struct drm_device *dev);
Ville Syrjälä50fec212015-03-12 17:10:34 +02001223int intel_dp_max_link_rate(struct intel_dp *intel_dp);
Ville Syrjäläed4e9c12015-03-12 17:10:36 +02001224int intel_dp_rate_select(struct intel_dp *intel_dp, int rate);
Dave Airlie0e32b392014-05-02 14:02:48 +10001225void intel_dp_hot_plug(struct intel_encoder *intel_encoder);
Ville Syrjälä773538e82014-09-04 14:54:56 +03001226void vlv_power_sequencer_reset(struct drm_i915_private *dev_priv);
Rodrigo Vivi0bc12bc2014-11-14 08:52:28 -08001227uint32_t intel_dp_pack_aux(const uint8_t *src, int src_bytes);
Matt Roper4a3b8762014-12-23 10:41:51 -08001228void intel_plane_destroy(struct drm_plane *plane);
Vandana Kannanc3955782015-01-22 15:17:40 +05301229void intel_edp_drrs_enable(struct intel_dp *intel_dp);
1230void intel_edp_drrs_disable(struct intel_dp *intel_dp);
Vandana Kannana93fad02015-01-10 02:25:59 +05301231void intel_edp_drrs_invalidate(struct drm_device *dev,
1232 unsigned frontbuffer_bits);
1233void intel_edp_drrs_flush(struct drm_device *dev, unsigned frontbuffer_bits);
Sonika Jindal237ed862015-09-15 09:44:20 +05301234bool intel_digital_port_connected(struct drm_i915_private *dev_priv,
1235 struct intel_digital_port *port);
Ander Conselvan de Oliveira6fa2d192015-08-31 11:23:28 +03001236void hsw_dp_set_ddi_pll_sel(struct intel_crtc_state *pipe_config);
Rodrigo Vivi0bc12bc2014-11-14 08:52:28 -08001237
Dave Airlie0e32b392014-05-02 14:02:48 +10001238/* intel_dp_mst.c */
1239int intel_dp_mst_encoder_init(struct intel_digital_port *intel_dig_port, int conn_id);
1240void intel_dp_mst_encoder_cleanup(struct intel_digital_port *intel_dig_port);
Paulo Zanoni5f1aae62013-09-24 13:52:53 -03001241/* intel_dsi.c */
Damien Lespiau4328633d2014-05-28 12:30:56 +01001242void intel_dsi_init(struct drm_device *dev);
Paulo Zanoni5f1aae62013-09-24 13:52:53 -03001243
1244
1245/* intel_dvo.c */
Paulo Zanoni87440422013-09-24 15:48:31 -03001246void intel_dvo_init(struct drm_device *dev);
Paulo Zanoni5f1aae62013-09-24 13:52:53 -03001247
1248
Daniel Vetter0632fef2013-10-08 17:44:49 +02001249/* legacy fbdev emulation in intel_fbdev.c */
Daniel Vetter06957262015-08-10 13:34:08 +02001250#ifdef CONFIG_DRM_FBDEV_EMULATION
Daniel Vetter4520f532013-10-09 09:18:51 +02001251extern int intel_fbdev_init(struct drm_device *dev);
Jesse Barnesd1d70672014-05-28 14:39:03 -07001252extern void intel_fbdev_initial_config(void *data, async_cookie_t cookie);
Daniel Vetter4520f532013-10-09 09:18:51 +02001253extern void intel_fbdev_fini(struct drm_device *dev);
Chris Wilson82e3b8c2014-08-13 13:09:46 +01001254extern void intel_fbdev_set_suspend(struct drm_device *dev, int state, bool synchronous);
Daniel Vetter0632fef2013-10-08 17:44:49 +02001255extern void intel_fbdev_output_poll_changed(struct drm_device *dev);
1256extern void intel_fbdev_restore_mode(struct drm_device *dev);
Daniel Vetter4520f532013-10-09 09:18:51 +02001257#else
1258static inline int intel_fbdev_init(struct drm_device *dev)
1259{
1260 return 0;
1261}
Paulo Zanoni5f1aae62013-09-24 13:52:53 -03001262
Jesse Barnesd1d70672014-05-28 14:39:03 -07001263static inline void intel_fbdev_initial_config(void *data, async_cookie_t cookie)
Daniel Vetter4520f532013-10-09 09:18:51 +02001264{
1265}
1266
1267static inline void intel_fbdev_fini(struct drm_device *dev)
1268{
1269}
1270
Chris Wilson82e3b8c2014-08-13 13:09:46 +01001271static inline void intel_fbdev_set_suspend(struct drm_device *dev, int state, bool synchronous)
Daniel Vetter4520f532013-10-09 09:18:51 +02001272{
1273}
1274
Daniel Vetter0632fef2013-10-08 17:44:49 +02001275static inline void intel_fbdev_restore_mode(struct drm_device *dev)
Daniel Vetter4520f532013-10-09 09:18:51 +02001276{
1277}
1278#endif
Paulo Zanoni5f1aae62013-09-24 13:52:53 -03001279
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -02001280/* intel_fbc.c */
Paulo Zanoni7733b492015-07-07 15:26:04 -03001281bool intel_fbc_enabled(struct drm_i915_private *dev_priv);
1282void intel_fbc_update(struct drm_i915_private *dev_priv);
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -02001283void intel_fbc_init(struct drm_i915_private *dev_priv);
Paulo Zanoni7733b492015-07-07 15:26:04 -03001284void intel_fbc_disable(struct drm_i915_private *dev_priv);
Paulo Zanoni25ad93f2015-07-02 19:25:10 -03001285void intel_fbc_disable_crtc(struct intel_crtc *crtc);
Paulo Zanonidbef0f12015-02-13 17:23:46 -02001286void intel_fbc_invalidate(struct drm_i915_private *dev_priv,
1287 unsigned int frontbuffer_bits,
1288 enum fb_op_origin origin);
1289void intel_fbc_flush(struct drm_i915_private *dev_priv,
Paulo Zanoni6f4551f2015-07-14 16:29:10 -03001290 unsigned int frontbuffer_bits, enum fb_op_origin origin);
Paulo Zanoni2e8144a2015-06-12 14:36:20 -03001291const char *intel_no_fbc_reason_str(enum no_fbc_reason reason);
Paulo Zanoni7733b492015-07-07 15:26:04 -03001292void intel_fbc_cleanup_cfb(struct drm_i915_private *dev_priv);
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -02001293
Paulo Zanoni5f1aae62013-09-24 13:52:53 -03001294/* intel_hdmi.c */
Paulo Zanoni87440422013-09-24 15:48:31 -03001295void intel_hdmi_init(struct drm_device *dev, int hdmi_reg, enum port port);
1296void intel_hdmi_init_connector(struct intel_digital_port *intel_dig_port,
1297 struct intel_connector *intel_connector);
1298struct intel_hdmi *enc_to_intel_hdmi(struct drm_encoder *encoder);
1299bool intel_hdmi_compute_config(struct intel_encoder *encoder,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02001300 struct intel_crtc_state *pipe_config);
Paulo Zanoni5f1aae62013-09-24 13:52:53 -03001301
1302
1303/* intel_lvds.c */
Paulo Zanoni87440422013-09-24 15:48:31 -03001304void intel_lvds_init(struct drm_device *dev);
1305bool intel_is_dual_link_lvds(struct drm_device *dev);
Paulo Zanoni5f1aae62013-09-24 13:52:53 -03001306
1307
1308/* intel_modes.c */
1309int intel_connector_update_modes(struct drm_connector *connector,
Paulo Zanoni87440422013-09-24 15:48:31 -03001310 struct edid *edid);
Paulo Zanoni5f1aae62013-09-24 13:52:53 -03001311int intel_ddc_get_modes(struct drm_connector *c, struct i2c_adapter *adapter);
Paulo Zanoni87440422013-09-24 15:48:31 -03001312void intel_attach_force_audio_property(struct drm_connector *connector);
1313void intel_attach_broadcast_rgb_property(struct drm_connector *connector);
Ville Syrjälä7949dd42015-09-25 16:39:30 +03001314void intel_attach_aspect_ratio_property(struct drm_connector *connector);
Paulo Zanoni5f1aae62013-09-24 13:52:53 -03001315
1316
1317/* intel_overlay.c */
Paulo Zanoni87440422013-09-24 15:48:31 -03001318void intel_setup_overlay(struct drm_device *dev);
1319void intel_cleanup_overlay(struct drm_device *dev);
1320int intel_overlay_switch_off(struct intel_overlay *overlay);
1321int intel_overlay_put_image(struct drm_device *dev, void *data,
1322 struct drm_file *file_priv);
1323int intel_overlay_attrs(struct drm_device *dev, void *data,
1324 struct drm_file *file_priv);
Ville Syrjälä1362b772014-11-26 17:07:29 +02001325void intel_overlay_reset(struct drm_i915_private *dev_priv);
Paulo Zanoni5f1aae62013-09-24 13:52:53 -03001326
1327
1328/* intel_panel.c */
Paulo Zanoni87440422013-09-24 15:48:31 -03001329int intel_panel_init(struct intel_panel *panel,
Vandana Kannan4b6ed682014-02-11 14:26:36 +05301330 struct drm_display_mode *fixed_mode,
1331 struct drm_display_mode *downclock_mode);
Paulo Zanoni87440422013-09-24 15:48:31 -03001332void intel_panel_fini(struct intel_panel *panel);
1333void intel_fixed_panel_mode(const struct drm_display_mode *fixed_mode,
1334 struct drm_display_mode *adjusted_mode);
1335void intel_pch_panel_fitting(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02001336 struct intel_crtc_state *pipe_config,
Paulo Zanoni87440422013-09-24 15:48:31 -03001337 int fitting_mode);
1338void intel_gmch_panel_fitting(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02001339 struct intel_crtc_state *pipe_config,
Paulo Zanoni87440422013-09-24 15:48:31 -03001340 int fitting_mode);
Jani Nikula6dda7302014-06-24 18:27:40 +03001341void intel_panel_set_backlight_acpi(struct intel_connector *connector,
1342 u32 level, u32 max);
Ville Syrjälä6517d272014-11-07 11:16:02 +02001343int intel_panel_setup_backlight(struct drm_connector *connector, enum pipe pipe);
Jesse Barnes752aa882013-10-31 18:55:49 +02001344void intel_panel_enable_backlight(struct intel_connector *connector);
1345void intel_panel_disable_backlight(struct intel_connector *connector);
Jani Nikuladb31af1d2013-11-08 16:48:53 +02001346void intel_panel_destroy_backlight(struct drm_connector *connector);
Paulo Zanoni87440422013-09-24 15:48:31 -03001347enum drm_connector_status intel_panel_detect(struct drm_device *dev);
Vandana Kannanec9ed192013-12-10 13:37:36 +05301348extern struct drm_display_mode *intel_find_panel_downclock(
1349 struct drm_device *dev,
1350 struct drm_display_mode *fixed_mode,
1351 struct drm_connector *connector);
Ville Syrjälä0962c3c2014-11-07 15:19:46 +02001352void intel_backlight_register(struct drm_device *dev);
1353void intel_backlight_unregister(struct drm_device *dev);
1354
Paulo Zanoni5f1aae62013-09-24 13:52:53 -03001355
Rodrigo Vivi0bc12bc2014-11-14 08:52:28 -08001356/* intel_psr.c */
Rodrigo Vivi0bc12bc2014-11-14 08:52:28 -08001357void intel_psr_enable(struct intel_dp *intel_dp);
1358void intel_psr_disable(struct intel_dp *intel_dp);
1359void intel_psr_invalidate(struct drm_device *dev,
Daniel Vetter20c88382015-06-18 10:30:27 +02001360 unsigned frontbuffer_bits);
Rodrigo Vivi0bc12bc2014-11-14 08:52:28 -08001361void intel_psr_flush(struct drm_device *dev,
Rodrigo Vivi169de132015-07-08 16:21:31 -07001362 unsigned frontbuffer_bits,
1363 enum fb_op_origin origin);
Rodrigo Vivi0bc12bc2014-11-14 08:52:28 -08001364void intel_psr_init(struct drm_device *dev);
Daniel Vetter20c88382015-06-18 10:30:27 +02001365void intel_psr_single_frame_update(struct drm_device *dev,
1366 unsigned frontbuffer_bits);
Rodrigo Vivi0bc12bc2014-11-14 08:52:28 -08001367
Daniel Vetter9c065a72014-09-30 10:56:38 +02001368/* intel_runtime_pm.c */
1369int intel_power_domains_init(struct drm_i915_private *);
Daniel Vetterf458ebb2014-09-30 10:56:39 +02001370void intel_power_domains_fini(struct drm_i915_private *);
Daniel Vetter9c065a72014-09-30 10:56:38 +02001371void intel_power_domains_init_hw(struct drm_i915_private *dev_priv);
Daniel Vetterf458ebb2014-09-30 10:56:39 +02001372void intel_runtime_pm_enable(struct drm_i915_private *dev_priv);
Daniel Vetter9c065a72014-09-30 10:56:38 +02001373
Daniel Vetterf458ebb2014-09-30 10:56:39 +02001374bool intel_display_power_is_enabled(struct drm_i915_private *dev_priv,
1375 enum intel_display_power_domain domain);
1376bool __intel_display_power_is_enabled(struct drm_i915_private *dev_priv,
1377 enum intel_display_power_domain domain);
Daniel Vetter9c065a72014-09-30 10:56:38 +02001378void intel_display_power_get(struct drm_i915_private *dev_priv,
1379 enum intel_display_power_domain domain);
1380void intel_display_power_put(struct drm_i915_private *dev_priv,
1381 enum intel_display_power_domain domain);
1382void intel_aux_display_runtime_get(struct drm_i915_private *dev_priv);
1383void intel_aux_display_runtime_put(struct drm_i915_private *dev_priv);
1384void intel_runtime_pm_get(struct drm_i915_private *dev_priv);
1385void intel_runtime_pm_get_noresume(struct drm_i915_private *dev_priv);
1386void intel_runtime_pm_put(struct drm_i915_private *dev_priv);
1387
Daniel Vetterd9bc89d92014-09-30 10:56:40 +02001388void intel_display_set_init_power(struct drm_i915_private *dev, bool enable);
1389
Ville Syrjäläe0fce782015-07-08 23:45:54 +03001390void chv_phy_powergate_lanes(struct intel_encoder *encoder,
1391 bool override, unsigned int mask);
Ville Syrjäläb0b33842015-07-08 23:45:55 +03001392bool chv_phy_powergate_ch(struct drm_i915_private *dev_priv, enum dpio_phy phy,
1393 enum dpio_channel ch, bool override);
Ville Syrjäläe0fce782015-07-08 23:45:54 +03001394
1395
Paulo Zanoni5f1aae62013-09-24 13:52:53 -03001396/* intel_pm.c */
Paulo Zanoni87440422013-09-24 15:48:31 -03001397void intel_init_clock_gating(struct drm_device *dev);
1398void intel_suspend_hw(struct drm_device *dev);
Damien Lespiau546c81f2014-05-13 15:30:26 +01001399int ilk_wm_max_level(const struct drm_device *dev);
Paulo Zanoni87440422013-09-24 15:48:31 -03001400void intel_update_watermarks(struct drm_crtc *crtc);
Paulo Zanoni2791a162015-10-09 18:22:43 -03001401void intel_update_sprite_watermarks(struct drm_plane *plane,
1402 struct drm_crtc *crtc,
1403 uint32_t sprite_width,
1404 uint32_t sprite_height,
1405 int pixel_size,
1406 bool enabled, bool scaled);
Paulo Zanoni87440422013-09-24 15:48:31 -03001407void intel_init_pm(struct drm_device *dev);
Daniel Vetterf742a552013-12-06 10:17:53 +01001408void intel_pm_setup(struct drm_device *dev);
Paulo Zanoni87440422013-09-24 15:48:31 -03001409void intel_gpu_ips_init(struct drm_i915_private *dev_priv);
1410void intel_gpu_ips_teardown(void);
Imre Deakae484342014-03-31 15:10:44 +03001411void intel_init_gt_powersave(struct drm_device *dev);
1412void intel_cleanup_gt_powersave(struct drm_device *dev);
Paulo Zanoni87440422013-09-24 15:48:31 -03001413void intel_enable_gt_powersave(struct drm_device *dev);
1414void intel_disable_gt_powersave(struct drm_device *dev);
Jesse Barnes156c7ca2014-06-12 08:35:45 -07001415void intel_suspend_gt_powersave(struct drm_device *dev);
Imre Deakc6df39b2014-04-14 20:24:29 +03001416void intel_reset_gt_powersave(struct drm_device *dev);
Paulo Zanoni5f1aae62013-09-24 13:52:53 -03001417void gen6_update_ring_freq(struct drm_device *dev);
Chris Wilson43cf3bf2015-03-18 09:48:22 +00001418void gen6_rps_busy(struct drm_i915_private *dev_priv);
1419void gen6_rps_reset_ei(struct drm_i915_private *dev_priv);
Daniel Vetter076e29f2013-10-08 19:39:29 +02001420void gen6_rps_idle(struct drm_i915_private *dev_priv);
Chris Wilson1854d5c2015-04-07 16:20:32 +01001421void gen6_rps_boost(struct drm_i915_private *dev_priv,
Chris Wilsone61b9952015-04-27 13:41:24 +01001422 struct intel_rps_client *rps,
1423 unsigned long submitted);
Chris Wilson6ad790c2015-04-07 16:20:31 +01001424void intel_queue_rps_boost_for_request(struct drm_device *dev,
Daniel Vettereed29a52015-05-21 14:21:25 +02001425 struct drm_i915_gem_request *req);
Ville Syrjälä6eb1a682015-06-24 22:00:03 +03001426void vlv_wm_get_hw_state(struct drm_device *dev);
Ville Syrjälä243e6a42013-10-14 14:55:24 +03001427void ilk_wm_get_hw_state(struct drm_device *dev);
Pradeep Bhat30789992014-11-04 17:06:45 +00001428void skl_wm_get_hw_state(struct drm_device *dev);
Damien Lespiau08db6652014-11-04 17:06:52 +00001429void skl_ddb_get_hw_state(struct drm_i915_private *dev_priv,
1430 struct skl_ddb_allocation *ddb /* out */);
Ville Syrjälä8cfb3402015-06-03 15:45:11 +03001431uint32_t ilk_pipe_pixel_rate(const struct intel_crtc_state *pipe_config);
Paulo Zanoni5f1aae62013-09-24 13:52:53 -03001432
1433/* intel_sdvo.c */
Paulo Zanoni87440422013-09-24 15:48:31 -03001434bool intel_sdvo_init(struct drm_device *dev, uint32_t sdvo_reg, bool is_sdvob);
Paulo Zanoni5f1aae62013-09-24 13:52:53 -03001435
1436
1437/* intel_sprite.c */
Paulo Zanoni87440422013-09-24 15:48:31 -03001438int intel_plane_init(struct drm_device *dev, enum pipe pipe, int plane);
Paulo Zanoni87440422013-09-24 15:48:31 -03001439int intel_sprite_set_colorkey(struct drm_device *dev, void *data,
1440 struct drm_file *file_priv);
Maarten Lankhorst34e0adb2015-08-31 13:04:25 +02001441void intel_pipe_update_start(struct intel_crtc *crtc);
1442void intel_pipe_update_end(struct intel_crtc *crtc);
Paulo Zanoni5f1aae62013-09-24 13:52:53 -03001443
1444/* intel_tv.c */
Paulo Zanoni87440422013-09-24 15:48:31 -03001445void intel_tv_init(struct drm_device *dev);
Ville Syrjälä20ddf662013-09-04 18:25:25 +03001446
Matt Roperea2c67b2014-12-23 10:41:52 -08001447/* intel_atomic.c */
Matt Roper2545e4a2015-01-22 16:51:27 -08001448int intel_connector_atomic_get_property(struct drm_connector *connector,
1449 const struct drm_connector_state *state,
1450 struct drm_property *property,
1451 uint64_t *val);
Matt Roper13568372015-01-21 16:35:47 -08001452struct drm_crtc_state *intel_crtc_duplicate_state(struct drm_crtc *crtc);
1453void intel_crtc_destroy_state(struct drm_crtc *crtc,
1454 struct drm_crtc_state *state);
Maarten Lankhorstde419ab2015-06-04 10:21:28 +02001455struct drm_atomic_state *intel_atomic_state_alloc(struct drm_device *dev);
1456void intel_atomic_state_clear(struct drm_atomic_state *);
1457struct intel_shared_dpll_config *
1458intel_atomic_get_shared_dpll_state(struct drm_atomic_state *s);
1459
Ander Conselvan de Oliveira10f81c12015-03-20 16:18:01 +02001460static inline struct intel_crtc_state *
1461intel_atomic_get_crtc_state(struct drm_atomic_state *state,
1462 struct intel_crtc *crtc)
1463{
1464 struct drm_crtc_state *crtc_state;
1465 crtc_state = drm_atomic_get_crtc_state(state, &crtc->base);
1466 if (IS_ERR(crtc_state))
Fabian Frederick0b6cc182015-04-25 11:34:29 +02001467 return ERR_CAST(crtc_state);
Ander Conselvan de Oliveira10f81c12015-03-20 16:18:01 +02001468
1469 return to_intel_crtc_state(crtc_state);
1470}
Chandra Kondurud03c93d2015-04-09 16:42:46 -07001471int intel_atomic_setup_scalers(struct drm_device *dev,
1472 struct intel_crtc *intel_crtc,
1473 struct intel_crtc_state *crtc_state);
Matt Roper5ee67f12015-01-21 16:35:44 -08001474
1475/* intel_atomic_plane.c */
Matt Roper8e7d6882015-01-21 16:35:41 -08001476struct intel_plane_state *intel_create_plane_state(struct drm_plane *plane);
Matt Roperea2c67b2014-12-23 10:41:52 -08001477struct drm_plane_state *intel_plane_duplicate_state(struct drm_plane *plane);
1478void intel_plane_destroy_state(struct drm_plane *plane,
1479 struct drm_plane_state *state);
1480extern const struct drm_plane_helper_funcs intel_plane_helper_funcs;
1481
Jesse Barnes79e53942008-11-07 14:24:08 -08001482#endif /* __INTEL_DRV_H__ */