blob: e838a3f74b696dd208680498f3350a3349a65392 [file] [log] [blame]
Michael Chanb6016b72005-05-26 13:03:09 -07001/* bnx2.c: Broadcom NX2 network driver.
2 *
Michael Chan8a56d242013-08-06 15:50:12 -07003 * Copyright (c) 2004-2013 Broadcom Corporation
Michael Chanb6016b72005-05-26 13:03:09 -07004 *
5 * This program is free software; you can redistribute it and/or modify
6 * it under the terms of the GNU General Public License as published by
7 * the Free Software Foundation.
8 *
9 * Written by: Michael Chan (mchan@broadcom.com)
10 */
11
Joe Perches3a9c6a42010-02-17 15:01:51 +000012#define pr_fmt(fmt) KBUILD_MODNAME ": " fmt
Michael Chanf2a4f052006-03-23 01:13:12 -080013
14#include <linux/module.h>
15#include <linux/moduleparam.h>
16
Michael Chan555069d2012-06-16 15:45:41 +000017#include <linux/stringify.h>
Michael Chanf2a4f052006-03-23 01:13:12 -080018#include <linux/kernel.h>
19#include <linux/timer.h>
20#include <linux/errno.h>
21#include <linux/ioport.h>
22#include <linux/slab.h>
23#include <linux/vmalloc.h>
24#include <linux/interrupt.h>
25#include <linux/pci.h>
26#include <linux/init.h>
27#include <linux/netdevice.h>
28#include <linux/etherdevice.h>
29#include <linux/skbuff.h>
30#include <linux/dma-mapping.h>
Jiri Slaby1977f032007-10-18 23:40:25 -070031#include <linux/bitops.h>
Michael Chanf2a4f052006-03-23 01:13:12 -080032#include <asm/io.h>
33#include <asm/irq.h>
34#include <linux/delay.h>
35#include <asm/byteorder.h>
Michael Chanc86a31f2006-06-13 15:03:47 -070036#include <asm/page.h>
Michael Chanf2a4f052006-03-23 01:13:12 -080037#include <linux/time.h>
38#include <linux/ethtool.h>
39#include <linux/mii.h>
Jiri Pirko01789342011-08-16 06:29:00 +000040#include <linux/if.h>
Michael Chanf2a4f052006-03-23 01:13:12 -080041#include <linux/if_vlan.h>
Michael Chanf2a4f052006-03-23 01:13:12 -080042#include <net/ip.h>
Linus Torvaldsde081fa2007-07-12 16:40:08 -070043#include <net/tcp.h>
Michael Chanf2a4f052006-03-23 01:13:12 -080044#include <net/checksum.h>
Michael Chanf2a4f052006-03-23 01:13:12 -080045#include <linux/workqueue.h>
46#include <linux/crc32.h>
47#include <linux/prefetch.h>
Michael Chan29b12172006-03-23 01:13:43 -080048#include <linux/cache.h>
Michael Chan57579f72009-04-04 16:51:14 -070049#include <linux/firmware.h>
Benjamin Li706bf242008-07-18 17:55:11 -070050#include <linux/log2.h>
John Feeneycd709aa2010-08-22 17:45:53 +000051#include <linux/aer.h>
Michael Chanf2a4f052006-03-23 01:13:12 -080052
Michael Chan4edd4732009-06-08 18:14:42 -070053#if defined(CONFIG_CNIC) || defined(CONFIG_CNIC_MODULE)
54#define BCM_CNIC 1
55#include "cnic_if.h"
56#endif
Michael Chanb6016b72005-05-26 13:03:09 -070057#include "bnx2.h"
58#include "bnx2_fw.h"
Denys Vlasenkob3448b02007-09-30 17:55:51 -070059
Michael Chanb6016b72005-05-26 13:03:09 -070060#define DRV_MODULE_NAME "bnx2"
Michael Chan8a56d242013-08-06 15:50:12 -070061#define DRV_MODULE_VERSION "2.2.4"
62#define DRV_MODULE_RELDATE "Aug 05, 2013"
Michael Chanc2c20ef2011-12-18 18:15:09 +000063#define FW_MIPS_FILE_06 "bnx2/bnx2-mips-06-6.2.3.fw"
Michael Chan22fa1592010-10-11 16:12:00 -070064#define FW_RV2P_FILE_06 "bnx2/bnx2-rv2p-06-6.0.15.fw"
Michael Chanc2c20ef2011-12-18 18:15:09 +000065#define FW_MIPS_FILE_09 "bnx2/bnx2-mips-09-6.2.1b.fw"
Michael Chan22fa1592010-10-11 16:12:00 -070066#define FW_RV2P_FILE_09_Ax "bnx2/bnx2-rv2p-09ax-6.0.17.fw"
67#define FW_RV2P_FILE_09 "bnx2/bnx2-rv2p-09-6.0.17.fw"
Michael Chanb6016b72005-05-26 13:03:09 -070068
69#define RUN_AT(x) (jiffies + (x))
70
71/* Time in jiffies before concluding the transmitter is hung. */
72#define TX_TIMEOUT (5*HZ)
73
Bill Pembertoncfd95a62012-12-03 09:22:58 -050074static char version[] =
Michael Chanb6016b72005-05-26 13:03:09 -070075 "Broadcom NetXtreme II Gigabit Ethernet Driver " DRV_MODULE_NAME " v" DRV_MODULE_VERSION " (" DRV_MODULE_RELDATE ")\n";
76
77MODULE_AUTHOR("Michael Chan <mchan@broadcom.com>");
Benjamin Li453a9c62008-09-18 16:39:16 -070078MODULE_DESCRIPTION("Broadcom NetXtreme II BCM5706/5708/5709/5716 Driver");
Michael Chanb6016b72005-05-26 13:03:09 -070079MODULE_LICENSE("GPL");
80MODULE_VERSION(DRV_MODULE_VERSION);
Michael Chan57579f72009-04-04 16:51:14 -070081MODULE_FIRMWARE(FW_MIPS_FILE_06);
82MODULE_FIRMWARE(FW_RV2P_FILE_06);
83MODULE_FIRMWARE(FW_MIPS_FILE_09);
84MODULE_FIRMWARE(FW_RV2P_FILE_09);
Michael Chan078b0732009-08-29 00:02:46 -070085MODULE_FIRMWARE(FW_RV2P_FILE_09_Ax);
Michael Chanb6016b72005-05-26 13:03:09 -070086
87static int disable_msi = 0;
88
89module_param(disable_msi, int, 0);
90MODULE_PARM_DESC(disable_msi, "Disable Message Signaled Interrupt (MSI)");
91
92typedef enum {
93 BCM5706 = 0,
94 NC370T,
95 NC370I,
96 BCM5706S,
97 NC370F,
Michael Chan5b0c76a2005-11-04 08:45:49 -080098 BCM5708,
99 BCM5708S,
Michael Chanbac0dff2006-11-19 14:15:05 -0800100 BCM5709,
Michael Chan27a005b2007-05-03 13:23:41 -0700101 BCM5709S,
Michael Chan7bb0a042008-07-14 22:37:47 -0700102 BCM5716,
Michael Chan1caacec2008-11-12 16:01:12 -0800103 BCM5716S,
Michael Chanb6016b72005-05-26 13:03:09 -0700104} board_t;
105
106/* indexed by board_t, above */
Andrew Mortonfefa8642008-02-09 23:17:15 -0800107static struct {
Michael Chanb6016b72005-05-26 13:03:09 -0700108 char *name;
Bill Pembertoncfd95a62012-12-03 09:22:58 -0500109} board_info[] = {
Michael Chanb6016b72005-05-26 13:03:09 -0700110 { "Broadcom NetXtreme II BCM5706 1000Base-T" },
111 { "HP NC370T Multifunction Gigabit Server Adapter" },
112 { "HP NC370i Multifunction Gigabit Server Adapter" },
113 { "Broadcom NetXtreme II BCM5706 1000Base-SX" },
114 { "HP NC370F Multifunction Gigabit Server Adapter" },
Michael Chan5b0c76a2005-11-04 08:45:49 -0800115 { "Broadcom NetXtreme II BCM5708 1000Base-T" },
116 { "Broadcom NetXtreme II BCM5708 1000Base-SX" },
Michael Chanbac0dff2006-11-19 14:15:05 -0800117 { "Broadcom NetXtreme II BCM5709 1000Base-T" },
Michael Chan27a005b2007-05-03 13:23:41 -0700118 { "Broadcom NetXtreme II BCM5709 1000Base-SX" },
Michael Chan7bb0a042008-07-14 22:37:47 -0700119 { "Broadcom NetXtreme II BCM5716 1000Base-T" },
Michael Chan1caacec2008-11-12 16:01:12 -0800120 { "Broadcom NetXtreme II BCM5716 1000Base-SX" },
Michael Chanb6016b72005-05-26 13:03:09 -0700121 };
122
Michael Chan7bb0a042008-07-14 22:37:47 -0700123static DEFINE_PCI_DEVICE_TABLE(bnx2_pci_tbl) = {
Michael Chanb6016b72005-05-26 13:03:09 -0700124 { PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_NX2_5706,
125 PCI_VENDOR_ID_HP, 0x3101, 0, 0, NC370T },
126 { PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_NX2_5706,
127 PCI_VENDOR_ID_HP, 0x3106, 0, 0, NC370I },
128 { PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_NX2_5706,
129 PCI_ANY_ID, PCI_ANY_ID, 0, 0, BCM5706 },
Michael Chan5b0c76a2005-11-04 08:45:49 -0800130 { PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_NX2_5708,
131 PCI_ANY_ID, PCI_ANY_ID, 0, 0, BCM5708 },
Michael Chanb6016b72005-05-26 13:03:09 -0700132 { PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_NX2_5706S,
133 PCI_VENDOR_ID_HP, 0x3102, 0, 0, NC370F },
134 { PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_NX2_5706S,
135 PCI_ANY_ID, PCI_ANY_ID, 0, 0, BCM5706S },
Michael Chan5b0c76a2005-11-04 08:45:49 -0800136 { PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_NX2_5708S,
137 PCI_ANY_ID, PCI_ANY_ID, 0, 0, BCM5708S },
Michael Chanbac0dff2006-11-19 14:15:05 -0800138 { PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_NX2_5709,
139 PCI_ANY_ID, PCI_ANY_ID, 0, 0, BCM5709 },
Michael Chan27a005b2007-05-03 13:23:41 -0700140 { PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_NX2_5709S,
141 PCI_ANY_ID, PCI_ANY_ID, 0, 0, BCM5709S },
Michael Chan7bb0a042008-07-14 22:37:47 -0700142 { PCI_VENDOR_ID_BROADCOM, 0x163b,
143 PCI_ANY_ID, PCI_ANY_ID, 0, 0, BCM5716 },
Michael Chan1caacec2008-11-12 16:01:12 -0800144 { PCI_VENDOR_ID_BROADCOM, 0x163c,
Michael Chan1f2435e2008-12-16 20:28:13 -0800145 PCI_ANY_ID, PCI_ANY_ID, 0, 0, BCM5716S },
Michael Chanb6016b72005-05-26 13:03:09 -0700146 { 0, }
147};
148
Michael Chan0ced9d02009-08-21 16:20:49 +0000149static const struct flash_spec flash_table[] =
Michael Chanb6016b72005-05-26 13:03:09 -0700150{
Michael Chane30372c2007-07-16 18:26:23 -0700151#define BUFFERED_FLAGS (BNX2_NV_BUFFERED | BNX2_NV_TRANSLATE)
152#define NONBUFFERED_FLAGS (BNX2_NV_WREN)
Michael Chanb6016b72005-05-26 13:03:09 -0700153 /* Slow EEPROM */
Michael Chan37137702005-11-04 08:49:17 -0800154 {0x00000000, 0x40830380, 0x009f0081, 0xa184a053, 0xaf000400,
Michael Chane30372c2007-07-16 18:26:23 -0700155 BUFFERED_FLAGS, SEEPROM_PAGE_BITS, SEEPROM_PAGE_SIZE,
Michael Chanb6016b72005-05-26 13:03:09 -0700156 SEEPROM_BYTE_ADDR_MASK, SEEPROM_TOTAL_SIZE,
157 "EEPROM - slow"},
Michael Chan37137702005-11-04 08:49:17 -0800158 /* Expansion entry 0001 */
159 {0x08000002, 0x4b808201, 0x00050081, 0x03840253, 0xaf020406,
Michael Chane30372c2007-07-16 18:26:23 -0700160 NONBUFFERED_FLAGS, SAIFUN_FLASH_PAGE_BITS, SAIFUN_FLASH_PAGE_SIZE,
Michael Chan37137702005-11-04 08:49:17 -0800161 SAIFUN_FLASH_BYTE_ADDR_MASK, 0,
162 "Entry 0001"},
Michael Chanb6016b72005-05-26 13:03:09 -0700163 /* Saifun SA25F010 (non-buffered flash) */
164 /* strap, cfg1, & write1 need updates */
Michael Chan37137702005-11-04 08:49:17 -0800165 {0x04000001, 0x47808201, 0x00050081, 0x03840253, 0xaf020406,
Michael Chane30372c2007-07-16 18:26:23 -0700166 NONBUFFERED_FLAGS, SAIFUN_FLASH_PAGE_BITS, SAIFUN_FLASH_PAGE_SIZE,
Michael Chanb6016b72005-05-26 13:03:09 -0700167 SAIFUN_FLASH_BYTE_ADDR_MASK, SAIFUN_FLASH_BASE_TOTAL_SIZE*2,
168 "Non-buffered flash (128kB)"},
169 /* Saifun SA25F020 (non-buffered flash) */
170 /* strap, cfg1, & write1 need updates */
Michael Chan37137702005-11-04 08:49:17 -0800171 {0x0c000003, 0x4f808201, 0x00050081, 0x03840253, 0xaf020406,
Michael Chane30372c2007-07-16 18:26:23 -0700172 NONBUFFERED_FLAGS, SAIFUN_FLASH_PAGE_BITS, SAIFUN_FLASH_PAGE_SIZE,
Michael Chanb6016b72005-05-26 13:03:09 -0700173 SAIFUN_FLASH_BYTE_ADDR_MASK, SAIFUN_FLASH_BASE_TOTAL_SIZE*4,
174 "Non-buffered flash (256kB)"},
Michael Chan37137702005-11-04 08:49:17 -0800175 /* Expansion entry 0100 */
176 {0x11000000, 0x53808201, 0x00050081, 0x03840253, 0xaf020406,
Michael Chane30372c2007-07-16 18:26:23 -0700177 NONBUFFERED_FLAGS, SAIFUN_FLASH_PAGE_BITS, SAIFUN_FLASH_PAGE_SIZE,
Michael Chan37137702005-11-04 08:49:17 -0800178 SAIFUN_FLASH_BYTE_ADDR_MASK, 0,
179 "Entry 0100"},
180 /* Entry 0101: ST M45PE10 (non-buffered flash, TetonII B0) */
Jeff Garzik6aa20a22006-09-13 13:24:59 -0400181 {0x19000002, 0x5b808201, 0x000500db, 0x03840253, 0xaf020406,
Michael Chane30372c2007-07-16 18:26:23 -0700182 NONBUFFERED_FLAGS, ST_MICRO_FLASH_PAGE_BITS, ST_MICRO_FLASH_PAGE_SIZE,
Michael Chan37137702005-11-04 08:49:17 -0800183 ST_MICRO_FLASH_BYTE_ADDR_MASK, ST_MICRO_FLASH_BASE_TOTAL_SIZE*2,
184 "Entry 0101: ST M45PE10 (128kB non-bufferred)"},
185 /* Entry 0110: ST M45PE20 (non-buffered flash)*/
186 {0x15000001, 0x57808201, 0x000500db, 0x03840253, 0xaf020406,
Michael Chane30372c2007-07-16 18:26:23 -0700187 NONBUFFERED_FLAGS, ST_MICRO_FLASH_PAGE_BITS, ST_MICRO_FLASH_PAGE_SIZE,
Michael Chan37137702005-11-04 08:49:17 -0800188 ST_MICRO_FLASH_BYTE_ADDR_MASK, ST_MICRO_FLASH_BASE_TOTAL_SIZE*4,
189 "Entry 0110: ST M45PE20 (256kB non-bufferred)"},
190 /* Saifun SA25F005 (non-buffered flash) */
191 /* strap, cfg1, & write1 need updates */
192 {0x1d000003, 0x5f808201, 0x00050081, 0x03840253, 0xaf020406,
Michael Chane30372c2007-07-16 18:26:23 -0700193 NONBUFFERED_FLAGS, SAIFUN_FLASH_PAGE_BITS, SAIFUN_FLASH_PAGE_SIZE,
Michael Chan37137702005-11-04 08:49:17 -0800194 SAIFUN_FLASH_BYTE_ADDR_MASK, SAIFUN_FLASH_BASE_TOTAL_SIZE,
195 "Non-buffered flash (64kB)"},
196 /* Fast EEPROM */
197 {0x22000000, 0x62808380, 0x009f0081, 0xa184a053, 0xaf000400,
Michael Chane30372c2007-07-16 18:26:23 -0700198 BUFFERED_FLAGS, SEEPROM_PAGE_BITS, SEEPROM_PAGE_SIZE,
Michael Chan37137702005-11-04 08:49:17 -0800199 SEEPROM_BYTE_ADDR_MASK, SEEPROM_TOTAL_SIZE,
200 "EEPROM - fast"},
201 /* Expansion entry 1001 */
202 {0x2a000002, 0x6b808201, 0x00050081, 0x03840253, 0xaf020406,
Michael Chane30372c2007-07-16 18:26:23 -0700203 NONBUFFERED_FLAGS, SAIFUN_FLASH_PAGE_BITS, SAIFUN_FLASH_PAGE_SIZE,
Michael Chan37137702005-11-04 08:49:17 -0800204 SAIFUN_FLASH_BYTE_ADDR_MASK, 0,
205 "Entry 1001"},
206 /* Expansion entry 1010 */
207 {0x26000001, 0x67808201, 0x00050081, 0x03840253, 0xaf020406,
Michael Chane30372c2007-07-16 18:26:23 -0700208 NONBUFFERED_FLAGS, SAIFUN_FLASH_PAGE_BITS, SAIFUN_FLASH_PAGE_SIZE,
Michael Chan37137702005-11-04 08:49:17 -0800209 SAIFUN_FLASH_BYTE_ADDR_MASK, 0,
210 "Entry 1010"},
211 /* ATMEL AT45DB011B (buffered flash) */
212 {0x2e000003, 0x6e808273, 0x00570081, 0x68848353, 0xaf000400,
Michael Chane30372c2007-07-16 18:26:23 -0700213 BUFFERED_FLAGS, BUFFERED_FLASH_PAGE_BITS, BUFFERED_FLASH_PAGE_SIZE,
Michael Chan37137702005-11-04 08:49:17 -0800214 BUFFERED_FLASH_BYTE_ADDR_MASK, BUFFERED_FLASH_TOTAL_SIZE,
215 "Buffered flash (128kB)"},
216 /* Expansion entry 1100 */
217 {0x33000000, 0x73808201, 0x00050081, 0x03840253, 0xaf020406,
Michael Chane30372c2007-07-16 18:26:23 -0700218 NONBUFFERED_FLAGS, SAIFUN_FLASH_PAGE_BITS, SAIFUN_FLASH_PAGE_SIZE,
Michael Chan37137702005-11-04 08:49:17 -0800219 SAIFUN_FLASH_BYTE_ADDR_MASK, 0,
220 "Entry 1100"},
221 /* Expansion entry 1101 */
222 {0x3b000002, 0x7b808201, 0x00050081, 0x03840253, 0xaf020406,
Michael Chane30372c2007-07-16 18:26:23 -0700223 NONBUFFERED_FLAGS, SAIFUN_FLASH_PAGE_BITS, SAIFUN_FLASH_PAGE_SIZE,
Michael Chan37137702005-11-04 08:49:17 -0800224 SAIFUN_FLASH_BYTE_ADDR_MASK, 0,
225 "Entry 1101"},
226 /* Ateml Expansion entry 1110 */
227 {0x37000001, 0x76808273, 0x00570081, 0x68848353, 0xaf000400,
Michael Chane30372c2007-07-16 18:26:23 -0700228 BUFFERED_FLAGS, BUFFERED_FLASH_PAGE_BITS, BUFFERED_FLASH_PAGE_SIZE,
Michael Chan37137702005-11-04 08:49:17 -0800229 BUFFERED_FLASH_BYTE_ADDR_MASK, 0,
230 "Entry 1110 (Atmel)"},
231 /* ATMEL AT45DB021B (buffered flash) */
232 {0x3f000003, 0x7e808273, 0x00570081, 0x68848353, 0xaf000400,
Michael Chane30372c2007-07-16 18:26:23 -0700233 BUFFERED_FLAGS, BUFFERED_FLASH_PAGE_BITS, BUFFERED_FLASH_PAGE_SIZE,
Michael Chan37137702005-11-04 08:49:17 -0800234 BUFFERED_FLASH_BYTE_ADDR_MASK, BUFFERED_FLASH_TOTAL_SIZE*2,
235 "Buffered flash (256kB)"},
Michael Chanb6016b72005-05-26 13:03:09 -0700236};
237
Michael Chan0ced9d02009-08-21 16:20:49 +0000238static const struct flash_spec flash_5709 = {
Michael Chane30372c2007-07-16 18:26:23 -0700239 .flags = BNX2_NV_BUFFERED,
240 .page_bits = BCM5709_FLASH_PAGE_BITS,
241 .page_size = BCM5709_FLASH_PAGE_SIZE,
242 .addr_mask = BCM5709_FLASH_BYTE_ADDR_MASK,
243 .total_size = BUFFERED_FLASH_TOTAL_SIZE*2,
244 .name = "5709 Buffered flash (256kB)",
245};
246
Michael Chanb6016b72005-05-26 13:03:09 -0700247MODULE_DEVICE_TABLE(pci, bnx2_pci_tbl);
248
Benjamin Li4327ba42010-03-23 13:13:11 +0000249static void bnx2_init_napi(struct bnx2 *bp);
Michael Chanf048fa92010-06-01 15:05:36 +0000250static void bnx2_del_napi(struct bnx2 *bp);
Benjamin Li4327ba42010-03-23 13:13:11 +0000251
Michael Chan35e90102008-06-19 16:37:42 -0700252static inline u32 bnx2_tx_avail(struct bnx2 *bp, struct bnx2_tx_ring_info *txr)
Michael Chane89bbf12005-08-25 15:36:58 -0700253{
Michael Chan2f8af122006-08-15 01:39:10 -0700254 u32 diff;
Michael Chane89bbf12005-08-25 15:36:58 -0700255
Michael Chan11848b962010-07-19 14:15:04 +0000256 /* Tell compiler to fetch tx_prod and tx_cons from memory. */
257 barrier();
Michael Chanfaac9c42006-12-14 15:56:32 -0800258
259 /* The ring uses 256 indices for 255 entries, one of them
260 * needs to be skipped.
261 */
Michael Chan35e90102008-06-19 16:37:42 -0700262 diff = txr->tx_prod - txr->tx_cons;
Michael Chan2bc40782012-12-06 10:33:09 +0000263 if (unlikely(diff >= BNX2_TX_DESC_CNT)) {
Michael Chanfaac9c42006-12-14 15:56:32 -0800264 diff &= 0xffff;
Michael Chan2bc40782012-12-06 10:33:09 +0000265 if (diff == BNX2_TX_DESC_CNT)
266 diff = BNX2_MAX_TX_DESC_CNT;
Michael Chanfaac9c42006-12-14 15:56:32 -0800267 }
Eric Dumazet807540b2010-09-23 05:40:09 +0000268 return bp->tx_ring_size - diff;
Michael Chane89bbf12005-08-25 15:36:58 -0700269}
270
Michael Chanb6016b72005-05-26 13:03:09 -0700271static u32
272bnx2_reg_rd_ind(struct bnx2 *bp, u32 offset)
273{
Michael Chan1b8227c2007-05-03 13:24:05 -0700274 u32 val;
275
276 spin_lock_bh(&bp->indirect_lock);
Michael Chane503e062012-12-06 10:33:08 +0000277 BNX2_WR(bp, BNX2_PCICFG_REG_WINDOW_ADDRESS, offset);
278 val = BNX2_RD(bp, BNX2_PCICFG_REG_WINDOW);
Michael Chan1b8227c2007-05-03 13:24:05 -0700279 spin_unlock_bh(&bp->indirect_lock);
280 return val;
Michael Chanb6016b72005-05-26 13:03:09 -0700281}
282
283static void
284bnx2_reg_wr_ind(struct bnx2 *bp, u32 offset, u32 val)
285{
Michael Chan1b8227c2007-05-03 13:24:05 -0700286 spin_lock_bh(&bp->indirect_lock);
Michael Chane503e062012-12-06 10:33:08 +0000287 BNX2_WR(bp, BNX2_PCICFG_REG_WINDOW_ADDRESS, offset);
288 BNX2_WR(bp, BNX2_PCICFG_REG_WINDOW, val);
Michael Chan1b8227c2007-05-03 13:24:05 -0700289 spin_unlock_bh(&bp->indirect_lock);
Michael Chanb6016b72005-05-26 13:03:09 -0700290}
291
292static void
Michael Chan2726d6e2008-01-29 21:35:05 -0800293bnx2_shmem_wr(struct bnx2 *bp, u32 offset, u32 val)
294{
295 bnx2_reg_wr_ind(bp, bp->shmem_base + offset, val);
296}
297
298static u32
299bnx2_shmem_rd(struct bnx2 *bp, u32 offset)
300{
Eric Dumazet807540b2010-09-23 05:40:09 +0000301 return bnx2_reg_rd_ind(bp, bp->shmem_base + offset);
Michael Chan2726d6e2008-01-29 21:35:05 -0800302}
303
304static void
Michael Chanb6016b72005-05-26 13:03:09 -0700305bnx2_ctx_wr(struct bnx2 *bp, u32 cid_addr, u32 offset, u32 val)
306{
307 offset += cid_addr;
Michael Chan1b8227c2007-05-03 13:24:05 -0700308 spin_lock_bh(&bp->indirect_lock);
Michael Chan4ce45e02012-12-06 10:33:10 +0000309 if (BNX2_CHIP(bp) == BNX2_CHIP_5709) {
Michael Chan59b47d82006-11-19 14:10:45 -0800310 int i;
311
Michael Chane503e062012-12-06 10:33:08 +0000312 BNX2_WR(bp, BNX2_CTX_CTX_DATA, val);
313 BNX2_WR(bp, BNX2_CTX_CTX_CTRL,
314 offset | BNX2_CTX_CTX_CTRL_WRITE_REQ);
Michael Chan59b47d82006-11-19 14:10:45 -0800315 for (i = 0; i < 5; i++) {
Michael Chane503e062012-12-06 10:33:08 +0000316 val = BNX2_RD(bp, BNX2_CTX_CTX_CTRL);
Michael Chan59b47d82006-11-19 14:10:45 -0800317 if ((val & BNX2_CTX_CTX_CTRL_WRITE_REQ) == 0)
318 break;
319 udelay(5);
320 }
321 } else {
Michael Chane503e062012-12-06 10:33:08 +0000322 BNX2_WR(bp, BNX2_CTX_DATA_ADR, offset);
323 BNX2_WR(bp, BNX2_CTX_DATA, val);
Michael Chan59b47d82006-11-19 14:10:45 -0800324 }
Michael Chan1b8227c2007-05-03 13:24:05 -0700325 spin_unlock_bh(&bp->indirect_lock);
Michael Chanb6016b72005-05-26 13:03:09 -0700326}
327
Michael Chan4edd4732009-06-08 18:14:42 -0700328#ifdef BCM_CNIC
329static int
330bnx2_drv_ctl(struct net_device *dev, struct drv_ctl_info *info)
331{
332 struct bnx2 *bp = netdev_priv(dev);
333 struct drv_ctl_io *io = &info->data.io;
334
335 switch (info->cmd) {
336 case DRV_CTL_IO_WR_CMD:
337 bnx2_reg_wr_ind(bp, io->offset, io->data);
338 break;
339 case DRV_CTL_IO_RD_CMD:
340 io->data = bnx2_reg_rd_ind(bp, io->offset);
341 break;
342 case DRV_CTL_CTX_WR_CMD:
343 bnx2_ctx_wr(bp, io->cid_addr, io->offset, io->data);
344 break;
345 default:
346 return -EINVAL;
347 }
348 return 0;
349}
350
351static void bnx2_setup_cnic_irq_info(struct bnx2 *bp)
352{
353 struct cnic_eth_dev *cp = &bp->cnic_eth_dev;
354 struct bnx2_napi *bnapi = &bp->bnx2_napi[0];
355 int sb_id;
356
357 if (bp->flags & BNX2_FLAG_USING_MSIX) {
358 cp->drv_state |= CNIC_DRV_STATE_USING_MSIX;
359 bnapi->cnic_present = 0;
360 sb_id = bp->irq_nvecs;
361 cp->irq_arr[0].irq_flags |= CNIC_IRQ_FL_MSIX;
362 } else {
363 cp->drv_state &= ~CNIC_DRV_STATE_USING_MSIX;
364 bnapi->cnic_tag = bnapi->last_status_idx;
365 bnapi->cnic_present = 1;
366 sb_id = 0;
367 cp->irq_arr[0].irq_flags &= ~CNIC_IRQ_FL_MSIX;
368 }
369
370 cp->irq_arr[0].vector = bp->irq_tbl[sb_id].vector;
371 cp->irq_arr[0].status_blk = (void *)
372 ((unsigned long) bnapi->status_blk.msi +
373 (BNX2_SBLK_MSIX_ALIGN_SIZE * sb_id));
374 cp->irq_arr[0].status_blk_num = sb_id;
375 cp->num_irq = 1;
376}
377
378static int bnx2_register_cnic(struct net_device *dev, struct cnic_ops *ops,
379 void *data)
380{
381 struct bnx2 *bp = netdev_priv(dev);
382 struct cnic_eth_dev *cp = &bp->cnic_eth_dev;
383
384 if (ops == NULL)
385 return -EINVAL;
386
387 if (cp->drv_state & CNIC_DRV_STATE_REGD)
388 return -EBUSY;
389
Michael Chan41c21782011-07-13 17:24:22 +0000390 if (!bnx2_reg_rd_ind(bp, BNX2_FW_MAX_ISCSI_CONN))
391 return -ENODEV;
392
Michael Chan4edd4732009-06-08 18:14:42 -0700393 bp->cnic_data = data;
394 rcu_assign_pointer(bp->cnic_ops, ops);
395
396 cp->num_irq = 0;
397 cp->drv_state = CNIC_DRV_STATE_REGD;
398
399 bnx2_setup_cnic_irq_info(bp);
400
401 return 0;
402}
403
404static int bnx2_unregister_cnic(struct net_device *dev)
405{
406 struct bnx2 *bp = netdev_priv(dev);
407 struct bnx2_napi *bnapi = &bp->bnx2_napi[0];
408 struct cnic_eth_dev *cp = &bp->cnic_eth_dev;
409
Michael Chanc5a88952009-08-14 15:49:45 +0000410 mutex_lock(&bp->cnic_lock);
Michael Chan4edd4732009-06-08 18:14:42 -0700411 cp->drv_state = 0;
412 bnapi->cnic_present = 0;
Eric Dumazet2cfa5a02011-11-23 07:09:32 +0000413 RCU_INIT_POINTER(bp->cnic_ops, NULL);
Michael Chanc5a88952009-08-14 15:49:45 +0000414 mutex_unlock(&bp->cnic_lock);
Michael Chan4edd4732009-06-08 18:14:42 -0700415 synchronize_rcu();
416 return 0;
417}
418
stephen hemminger61c2fc42013-04-10 10:53:40 +0000419static struct cnic_eth_dev *bnx2_cnic_probe(struct net_device *dev)
Michael Chan4edd4732009-06-08 18:14:42 -0700420{
421 struct bnx2 *bp = netdev_priv(dev);
422 struct cnic_eth_dev *cp = &bp->cnic_eth_dev;
423
Michael Chan7625eb22011-06-08 19:29:36 +0000424 if (!cp->max_iscsi_conn)
425 return NULL;
426
Michael Chan4edd4732009-06-08 18:14:42 -0700427 cp->drv_owner = THIS_MODULE;
428 cp->chip_id = bp->chip_id;
429 cp->pdev = bp->pdev;
430 cp->io_base = bp->regview;
431 cp->drv_ctl = bnx2_drv_ctl;
432 cp->drv_register_cnic = bnx2_register_cnic;
433 cp->drv_unregister_cnic = bnx2_unregister_cnic;
434
435 return cp;
436}
Michael Chan4edd4732009-06-08 18:14:42 -0700437
438static void
439bnx2_cnic_stop(struct bnx2 *bp)
440{
441 struct cnic_ops *c_ops;
442 struct cnic_ctl_info info;
443
Michael Chanc5a88952009-08-14 15:49:45 +0000444 mutex_lock(&bp->cnic_lock);
Eric Dumazet13707f92011-01-26 19:28:23 +0000445 c_ops = rcu_dereference_protected(bp->cnic_ops,
446 lockdep_is_held(&bp->cnic_lock));
Michael Chan4edd4732009-06-08 18:14:42 -0700447 if (c_ops) {
448 info.cmd = CNIC_CTL_STOP_CMD;
449 c_ops->cnic_ctl(bp->cnic_data, &info);
450 }
Michael Chanc5a88952009-08-14 15:49:45 +0000451 mutex_unlock(&bp->cnic_lock);
Michael Chan4edd4732009-06-08 18:14:42 -0700452}
453
454static void
455bnx2_cnic_start(struct bnx2 *bp)
456{
457 struct cnic_ops *c_ops;
458 struct cnic_ctl_info info;
459
Michael Chanc5a88952009-08-14 15:49:45 +0000460 mutex_lock(&bp->cnic_lock);
Eric Dumazet13707f92011-01-26 19:28:23 +0000461 c_ops = rcu_dereference_protected(bp->cnic_ops,
462 lockdep_is_held(&bp->cnic_lock));
Michael Chan4edd4732009-06-08 18:14:42 -0700463 if (c_ops) {
464 if (!(bp->flags & BNX2_FLAG_USING_MSIX)) {
465 struct bnx2_napi *bnapi = &bp->bnx2_napi[0];
466
467 bnapi->cnic_tag = bnapi->last_status_idx;
468 }
469 info.cmd = CNIC_CTL_START_CMD;
470 c_ops->cnic_ctl(bp->cnic_data, &info);
471 }
Michael Chanc5a88952009-08-14 15:49:45 +0000472 mutex_unlock(&bp->cnic_lock);
Michael Chan4edd4732009-06-08 18:14:42 -0700473}
474
475#else
476
477static void
478bnx2_cnic_stop(struct bnx2 *bp)
479{
480}
481
482static void
483bnx2_cnic_start(struct bnx2 *bp)
484{
485}
486
487#endif
488
Michael Chanb6016b72005-05-26 13:03:09 -0700489static int
490bnx2_read_phy(struct bnx2 *bp, u32 reg, u32 *val)
491{
492 u32 val1;
493 int i, ret;
494
Michael Chan583c28e2008-01-21 19:51:35 -0800495 if (bp->phy_flags & BNX2_PHY_FLAG_INT_MODE_AUTO_POLLING) {
Michael Chane503e062012-12-06 10:33:08 +0000496 val1 = BNX2_RD(bp, BNX2_EMAC_MDIO_MODE);
Michael Chanb6016b72005-05-26 13:03:09 -0700497 val1 &= ~BNX2_EMAC_MDIO_MODE_AUTO_POLL;
498
Michael Chane503e062012-12-06 10:33:08 +0000499 BNX2_WR(bp, BNX2_EMAC_MDIO_MODE, val1);
500 BNX2_RD(bp, BNX2_EMAC_MDIO_MODE);
Michael Chanb6016b72005-05-26 13:03:09 -0700501
502 udelay(40);
503 }
504
505 val1 = (bp->phy_addr << 21) | (reg << 16) |
506 BNX2_EMAC_MDIO_COMM_COMMAND_READ | BNX2_EMAC_MDIO_COMM_DISEXT |
507 BNX2_EMAC_MDIO_COMM_START_BUSY;
Michael Chane503e062012-12-06 10:33:08 +0000508 BNX2_WR(bp, BNX2_EMAC_MDIO_COMM, val1);
Michael Chanb6016b72005-05-26 13:03:09 -0700509
510 for (i = 0; i < 50; i++) {
511 udelay(10);
512
Michael Chane503e062012-12-06 10:33:08 +0000513 val1 = BNX2_RD(bp, BNX2_EMAC_MDIO_COMM);
Michael Chanb6016b72005-05-26 13:03:09 -0700514 if (!(val1 & BNX2_EMAC_MDIO_COMM_START_BUSY)) {
515 udelay(5);
516
Michael Chane503e062012-12-06 10:33:08 +0000517 val1 = BNX2_RD(bp, BNX2_EMAC_MDIO_COMM);
Michael Chanb6016b72005-05-26 13:03:09 -0700518 val1 &= BNX2_EMAC_MDIO_COMM_DATA;
519
520 break;
521 }
522 }
523
524 if (val1 & BNX2_EMAC_MDIO_COMM_START_BUSY) {
525 *val = 0x0;
526 ret = -EBUSY;
527 }
528 else {
529 *val = val1;
530 ret = 0;
531 }
532
Michael Chan583c28e2008-01-21 19:51:35 -0800533 if (bp->phy_flags & BNX2_PHY_FLAG_INT_MODE_AUTO_POLLING) {
Michael Chane503e062012-12-06 10:33:08 +0000534 val1 = BNX2_RD(bp, BNX2_EMAC_MDIO_MODE);
Michael Chanb6016b72005-05-26 13:03:09 -0700535 val1 |= BNX2_EMAC_MDIO_MODE_AUTO_POLL;
536
Michael Chane503e062012-12-06 10:33:08 +0000537 BNX2_WR(bp, BNX2_EMAC_MDIO_MODE, val1);
538 BNX2_RD(bp, BNX2_EMAC_MDIO_MODE);
Michael Chanb6016b72005-05-26 13:03:09 -0700539
540 udelay(40);
541 }
542
543 return ret;
544}
545
546static int
547bnx2_write_phy(struct bnx2 *bp, u32 reg, u32 val)
548{
549 u32 val1;
550 int i, ret;
551
Michael Chan583c28e2008-01-21 19:51:35 -0800552 if (bp->phy_flags & BNX2_PHY_FLAG_INT_MODE_AUTO_POLLING) {
Michael Chane503e062012-12-06 10:33:08 +0000553 val1 = BNX2_RD(bp, BNX2_EMAC_MDIO_MODE);
Michael Chanb6016b72005-05-26 13:03:09 -0700554 val1 &= ~BNX2_EMAC_MDIO_MODE_AUTO_POLL;
555
Michael Chane503e062012-12-06 10:33:08 +0000556 BNX2_WR(bp, BNX2_EMAC_MDIO_MODE, val1);
557 BNX2_RD(bp, BNX2_EMAC_MDIO_MODE);
Michael Chanb6016b72005-05-26 13:03:09 -0700558
559 udelay(40);
560 }
561
562 val1 = (bp->phy_addr << 21) | (reg << 16) | val |
563 BNX2_EMAC_MDIO_COMM_COMMAND_WRITE |
564 BNX2_EMAC_MDIO_COMM_START_BUSY | BNX2_EMAC_MDIO_COMM_DISEXT;
Michael Chane503e062012-12-06 10:33:08 +0000565 BNX2_WR(bp, BNX2_EMAC_MDIO_COMM, val1);
Jeff Garzik6aa20a22006-09-13 13:24:59 -0400566
Michael Chanb6016b72005-05-26 13:03:09 -0700567 for (i = 0; i < 50; i++) {
568 udelay(10);
569
Michael Chane503e062012-12-06 10:33:08 +0000570 val1 = BNX2_RD(bp, BNX2_EMAC_MDIO_COMM);
Michael Chanb6016b72005-05-26 13:03:09 -0700571 if (!(val1 & BNX2_EMAC_MDIO_COMM_START_BUSY)) {
572 udelay(5);
573 break;
574 }
575 }
576
577 if (val1 & BNX2_EMAC_MDIO_COMM_START_BUSY)
578 ret = -EBUSY;
579 else
580 ret = 0;
581
Michael Chan583c28e2008-01-21 19:51:35 -0800582 if (bp->phy_flags & BNX2_PHY_FLAG_INT_MODE_AUTO_POLLING) {
Michael Chane503e062012-12-06 10:33:08 +0000583 val1 = BNX2_RD(bp, BNX2_EMAC_MDIO_MODE);
Michael Chanb6016b72005-05-26 13:03:09 -0700584 val1 |= BNX2_EMAC_MDIO_MODE_AUTO_POLL;
585
Michael Chane503e062012-12-06 10:33:08 +0000586 BNX2_WR(bp, BNX2_EMAC_MDIO_MODE, val1);
587 BNX2_RD(bp, BNX2_EMAC_MDIO_MODE);
Michael Chanb6016b72005-05-26 13:03:09 -0700588
589 udelay(40);
590 }
591
592 return ret;
593}
594
595static void
596bnx2_disable_int(struct bnx2 *bp)
597{
Michael Chanb4b36042007-12-20 19:59:30 -0800598 int i;
599 struct bnx2_napi *bnapi;
600
601 for (i = 0; i < bp->irq_nvecs; i++) {
602 bnapi = &bp->bnx2_napi[i];
Michael Chane503e062012-12-06 10:33:08 +0000603 BNX2_WR(bp, BNX2_PCICFG_INT_ACK_CMD, bnapi->int_num |
Michael Chanb4b36042007-12-20 19:59:30 -0800604 BNX2_PCICFG_INT_ACK_CMD_MASK_INT);
605 }
Michael Chane503e062012-12-06 10:33:08 +0000606 BNX2_RD(bp, BNX2_PCICFG_INT_ACK_CMD);
Michael Chanb6016b72005-05-26 13:03:09 -0700607}
608
609static void
610bnx2_enable_int(struct bnx2 *bp)
611{
Michael Chanb4b36042007-12-20 19:59:30 -0800612 int i;
613 struct bnx2_napi *bnapi;
Michael Chan1269a8a2006-01-23 16:11:03 -0800614
Michael Chanb4b36042007-12-20 19:59:30 -0800615 for (i = 0; i < bp->irq_nvecs; i++) {
616 bnapi = &bp->bnx2_napi[i];
Michael Chan35efa7c2007-12-20 19:56:37 -0800617
Michael Chane503e062012-12-06 10:33:08 +0000618 BNX2_WR(bp, BNX2_PCICFG_INT_ACK_CMD, bnapi->int_num |
619 BNX2_PCICFG_INT_ACK_CMD_INDEX_VALID |
620 BNX2_PCICFG_INT_ACK_CMD_MASK_INT |
621 bnapi->last_status_idx);
Michael Chanb6016b72005-05-26 13:03:09 -0700622
Michael Chane503e062012-12-06 10:33:08 +0000623 BNX2_WR(bp, BNX2_PCICFG_INT_ACK_CMD, bnapi->int_num |
624 BNX2_PCICFG_INT_ACK_CMD_INDEX_VALID |
625 bnapi->last_status_idx);
Michael Chanb4b36042007-12-20 19:59:30 -0800626 }
Michael Chane503e062012-12-06 10:33:08 +0000627 BNX2_WR(bp, BNX2_HC_COMMAND, bp->hc_cmd | BNX2_HC_COMMAND_COAL_NOW);
Michael Chanb6016b72005-05-26 13:03:09 -0700628}
629
630static void
631bnx2_disable_int_sync(struct bnx2 *bp)
632{
Michael Chanb4b36042007-12-20 19:59:30 -0800633 int i;
634
Michael Chanb6016b72005-05-26 13:03:09 -0700635 atomic_inc(&bp->intr_sem);
Michael Chan37675462009-08-21 16:20:44 +0000636 if (!netif_running(bp->dev))
637 return;
638
Michael Chanb6016b72005-05-26 13:03:09 -0700639 bnx2_disable_int(bp);
Michael Chanb4b36042007-12-20 19:59:30 -0800640 for (i = 0; i < bp->irq_nvecs; i++)
641 synchronize_irq(bp->irq_tbl[i].vector);
Michael Chanb6016b72005-05-26 13:03:09 -0700642}
643
644static void
Michael Chan35efa7c2007-12-20 19:56:37 -0800645bnx2_napi_disable(struct bnx2 *bp)
646{
Michael Chanb4b36042007-12-20 19:59:30 -0800647 int i;
648
649 for (i = 0; i < bp->irq_nvecs; i++)
650 napi_disable(&bp->bnx2_napi[i].napi);
Michael Chan35efa7c2007-12-20 19:56:37 -0800651}
652
653static void
654bnx2_napi_enable(struct bnx2 *bp)
655{
Michael Chanb4b36042007-12-20 19:59:30 -0800656 int i;
657
658 for (i = 0; i < bp->irq_nvecs; i++)
659 napi_enable(&bp->bnx2_napi[i].napi);
Michael Chan35efa7c2007-12-20 19:56:37 -0800660}
661
662static void
Michael Chan212f9932010-04-27 11:28:10 +0000663bnx2_netif_stop(struct bnx2 *bp, bool stop_cnic)
Michael Chanb6016b72005-05-26 13:03:09 -0700664{
Michael Chan212f9932010-04-27 11:28:10 +0000665 if (stop_cnic)
666 bnx2_cnic_stop(bp);
Michael Chanb6016b72005-05-26 13:03:09 -0700667 if (netif_running(bp->dev)) {
Michael Chan35efa7c2007-12-20 19:56:37 -0800668 bnx2_napi_disable(bp);
Michael Chanb6016b72005-05-26 13:03:09 -0700669 netif_tx_disable(bp->dev);
Michael Chanb6016b72005-05-26 13:03:09 -0700670 }
Michael Chanb7466562009-12-20 18:40:18 -0800671 bnx2_disable_int_sync(bp);
Michael Chana0ba6762010-05-17 17:34:43 -0700672 netif_carrier_off(bp->dev); /* prevent tx timeout */
Michael Chanb6016b72005-05-26 13:03:09 -0700673}
674
675static void
Michael Chan212f9932010-04-27 11:28:10 +0000676bnx2_netif_start(struct bnx2 *bp, bool start_cnic)
Michael Chanb6016b72005-05-26 13:03:09 -0700677{
678 if (atomic_dec_and_test(&bp->intr_sem)) {
679 if (netif_running(bp->dev)) {
Benjamin Li706bf242008-07-18 17:55:11 -0700680 netif_tx_wake_all_queues(bp->dev);
Michael Chana0ba6762010-05-17 17:34:43 -0700681 spin_lock_bh(&bp->phy_lock);
682 if (bp->link_up)
683 netif_carrier_on(bp->dev);
684 spin_unlock_bh(&bp->phy_lock);
Michael Chan35efa7c2007-12-20 19:56:37 -0800685 bnx2_napi_enable(bp);
Michael Chanb6016b72005-05-26 13:03:09 -0700686 bnx2_enable_int(bp);
Michael Chan212f9932010-04-27 11:28:10 +0000687 if (start_cnic)
688 bnx2_cnic_start(bp);
Michael Chanb6016b72005-05-26 13:03:09 -0700689 }
690 }
691}
692
693static void
Michael Chan35e90102008-06-19 16:37:42 -0700694bnx2_free_tx_mem(struct bnx2 *bp)
695{
696 int i;
697
698 for (i = 0; i < bp->num_tx_rings; i++) {
699 struct bnx2_napi *bnapi = &bp->bnx2_napi[i];
700 struct bnx2_tx_ring_info *txr = &bnapi->tx_ring;
701
702 if (txr->tx_desc_ring) {
Stanislaw Gruszka36227e82010-07-15 04:25:50 +0000703 dma_free_coherent(&bp->pdev->dev, TXBD_RING_SIZE,
704 txr->tx_desc_ring,
705 txr->tx_desc_mapping);
Michael Chan35e90102008-06-19 16:37:42 -0700706 txr->tx_desc_ring = NULL;
707 }
708 kfree(txr->tx_buf_ring);
709 txr->tx_buf_ring = NULL;
710 }
711}
712
Michael Chanbb4f98a2008-06-19 16:38:19 -0700713static void
714bnx2_free_rx_mem(struct bnx2 *bp)
715{
716 int i;
717
718 for (i = 0; i < bp->num_rx_rings; i++) {
719 struct bnx2_napi *bnapi = &bp->bnx2_napi[i];
720 struct bnx2_rx_ring_info *rxr = &bnapi->rx_ring;
721 int j;
722
723 for (j = 0; j < bp->rx_max_ring; j++) {
724 if (rxr->rx_desc_ring[j])
Stanislaw Gruszka36227e82010-07-15 04:25:50 +0000725 dma_free_coherent(&bp->pdev->dev, RXBD_RING_SIZE,
726 rxr->rx_desc_ring[j],
727 rxr->rx_desc_mapping[j]);
Michael Chanbb4f98a2008-06-19 16:38:19 -0700728 rxr->rx_desc_ring[j] = NULL;
729 }
Breno Leitao25b0b992009-06-08 10:30:19 +0000730 vfree(rxr->rx_buf_ring);
Michael Chanbb4f98a2008-06-19 16:38:19 -0700731 rxr->rx_buf_ring = NULL;
732
733 for (j = 0; j < bp->rx_max_pg_ring; j++) {
734 if (rxr->rx_pg_desc_ring[j])
Stanislaw Gruszka36227e82010-07-15 04:25:50 +0000735 dma_free_coherent(&bp->pdev->dev, RXBD_RING_SIZE,
736 rxr->rx_pg_desc_ring[j],
737 rxr->rx_pg_desc_mapping[j]);
Michael Chan3298a732008-12-17 19:06:08 -0800738 rxr->rx_pg_desc_ring[j] = NULL;
Michael Chanbb4f98a2008-06-19 16:38:19 -0700739 }
Breno Leitao25b0b992009-06-08 10:30:19 +0000740 vfree(rxr->rx_pg_ring);
Michael Chanbb4f98a2008-06-19 16:38:19 -0700741 rxr->rx_pg_ring = NULL;
742 }
743}
744
Michael Chan35e90102008-06-19 16:37:42 -0700745static int
746bnx2_alloc_tx_mem(struct bnx2 *bp)
747{
748 int i;
749
750 for (i = 0; i < bp->num_tx_rings; i++) {
751 struct bnx2_napi *bnapi = &bp->bnx2_napi[i];
752 struct bnx2_tx_ring_info *txr = &bnapi->tx_ring;
753
754 txr->tx_buf_ring = kzalloc(SW_TXBD_RING_SIZE, GFP_KERNEL);
755 if (txr->tx_buf_ring == NULL)
756 return -ENOMEM;
757
758 txr->tx_desc_ring =
Stanislaw Gruszka36227e82010-07-15 04:25:50 +0000759 dma_alloc_coherent(&bp->pdev->dev, TXBD_RING_SIZE,
760 &txr->tx_desc_mapping, GFP_KERNEL);
Michael Chan35e90102008-06-19 16:37:42 -0700761 if (txr->tx_desc_ring == NULL)
762 return -ENOMEM;
763 }
764 return 0;
765}
766
Michael Chanbb4f98a2008-06-19 16:38:19 -0700767static int
768bnx2_alloc_rx_mem(struct bnx2 *bp)
769{
770 int i;
771
772 for (i = 0; i < bp->num_rx_rings; i++) {
773 struct bnx2_napi *bnapi = &bp->bnx2_napi[i];
774 struct bnx2_rx_ring_info *rxr = &bnapi->rx_ring;
775 int j;
776
777 rxr->rx_buf_ring =
Eric Dumazet89bf67f2010-11-22 00:15:06 +0000778 vzalloc(SW_RXBD_RING_SIZE * bp->rx_max_ring);
Michael Chanbb4f98a2008-06-19 16:38:19 -0700779 if (rxr->rx_buf_ring == NULL)
780 return -ENOMEM;
781
Michael Chanbb4f98a2008-06-19 16:38:19 -0700782 for (j = 0; j < bp->rx_max_ring; j++) {
783 rxr->rx_desc_ring[j] =
Stanislaw Gruszka36227e82010-07-15 04:25:50 +0000784 dma_alloc_coherent(&bp->pdev->dev,
785 RXBD_RING_SIZE,
786 &rxr->rx_desc_mapping[j],
787 GFP_KERNEL);
Michael Chanbb4f98a2008-06-19 16:38:19 -0700788 if (rxr->rx_desc_ring[j] == NULL)
789 return -ENOMEM;
790
791 }
792
793 if (bp->rx_pg_ring_size) {
Eric Dumazet89bf67f2010-11-22 00:15:06 +0000794 rxr->rx_pg_ring = vzalloc(SW_RXPG_RING_SIZE *
Michael Chanbb4f98a2008-06-19 16:38:19 -0700795 bp->rx_max_pg_ring);
796 if (rxr->rx_pg_ring == NULL)
797 return -ENOMEM;
798
Michael Chanbb4f98a2008-06-19 16:38:19 -0700799 }
800
801 for (j = 0; j < bp->rx_max_pg_ring; j++) {
802 rxr->rx_pg_desc_ring[j] =
Stanislaw Gruszka36227e82010-07-15 04:25:50 +0000803 dma_alloc_coherent(&bp->pdev->dev,
804 RXBD_RING_SIZE,
805 &rxr->rx_pg_desc_mapping[j],
806 GFP_KERNEL);
Michael Chanbb4f98a2008-06-19 16:38:19 -0700807 if (rxr->rx_pg_desc_ring[j] == NULL)
808 return -ENOMEM;
809
810 }
811 }
812 return 0;
813}
814
Michael Chan35e90102008-06-19 16:37:42 -0700815static void
Michael Chanb6016b72005-05-26 13:03:09 -0700816bnx2_free_mem(struct bnx2 *bp)
817{
Michael Chan13daffa2006-03-20 17:49:20 -0800818 int i;
Michael Chan43e80b82008-06-19 16:41:08 -0700819 struct bnx2_napi *bnapi = &bp->bnx2_napi[0];
Michael Chan13daffa2006-03-20 17:49:20 -0800820
Michael Chan35e90102008-06-19 16:37:42 -0700821 bnx2_free_tx_mem(bp);
Michael Chanbb4f98a2008-06-19 16:38:19 -0700822 bnx2_free_rx_mem(bp);
Michael Chan35e90102008-06-19 16:37:42 -0700823
Michael Chan59b47d82006-11-19 14:10:45 -0800824 for (i = 0; i < bp->ctx_pages; i++) {
825 if (bp->ctx_blk[i]) {
Michael Chan2bc40782012-12-06 10:33:09 +0000826 dma_free_coherent(&bp->pdev->dev, BNX2_PAGE_SIZE,
Stanislaw Gruszka36227e82010-07-15 04:25:50 +0000827 bp->ctx_blk[i],
828 bp->ctx_blk_mapping[i]);
Michael Chan59b47d82006-11-19 14:10:45 -0800829 bp->ctx_blk[i] = NULL;
830 }
831 }
Michael Chan43e80b82008-06-19 16:41:08 -0700832 if (bnapi->status_blk.msi) {
Stanislaw Gruszka36227e82010-07-15 04:25:50 +0000833 dma_free_coherent(&bp->pdev->dev, bp->status_stats_size,
834 bnapi->status_blk.msi,
835 bp->status_blk_mapping);
Michael Chan43e80b82008-06-19 16:41:08 -0700836 bnapi->status_blk.msi = NULL;
Michael Chan0f31f992006-03-23 01:12:38 -0800837 bp->stats_blk = NULL;
Michael Chanb6016b72005-05-26 13:03:09 -0700838 }
Michael Chanb6016b72005-05-26 13:03:09 -0700839}
840
841static int
842bnx2_alloc_mem(struct bnx2 *bp)
843{
Michael Chan35e90102008-06-19 16:37:42 -0700844 int i, status_blk_size, err;
Michael Chan43e80b82008-06-19 16:41:08 -0700845 struct bnx2_napi *bnapi;
846 void *status_blk;
Michael Chanb6016b72005-05-26 13:03:09 -0700847
Michael Chan0f31f992006-03-23 01:12:38 -0800848 /* Combine status and statistics blocks into one allocation. */
849 status_blk_size = L1_CACHE_ALIGN(sizeof(struct status_block));
David S. Millerf86e82f2008-01-21 17:15:40 -0800850 if (bp->flags & BNX2_FLAG_MSIX_CAP)
Michael Chanb4b36042007-12-20 19:59:30 -0800851 status_blk_size = L1_CACHE_ALIGN(BNX2_MAX_MSIX_HW_VEC *
852 BNX2_SBLK_MSIX_ALIGN_SIZE);
Michael Chan0f31f992006-03-23 01:12:38 -0800853 bp->status_stats_size = status_blk_size +
854 sizeof(struct statistics_block);
855
Joe Perchesede23fa82013-08-26 22:45:23 -0700856 status_blk = dma_zalloc_coherent(&bp->pdev->dev, bp->status_stats_size,
857 &bp->status_blk_mapping, GFP_KERNEL);
Michael Chan43e80b82008-06-19 16:41:08 -0700858 if (status_blk == NULL)
Michael Chanb6016b72005-05-26 13:03:09 -0700859 goto alloc_mem_err;
860
Michael Chan43e80b82008-06-19 16:41:08 -0700861 bnapi = &bp->bnx2_napi[0];
862 bnapi->status_blk.msi = status_blk;
863 bnapi->hw_tx_cons_ptr =
864 &bnapi->status_blk.msi->status_tx_quick_consumer_index0;
865 bnapi->hw_rx_cons_ptr =
866 &bnapi->status_blk.msi->status_rx_quick_consumer_index0;
David S. Millerf86e82f2008-01-21 17:15:40 -0800867 if (bp->flags & BNX2_FLAG_MSIX_CAP) {
Michael Chan379b39a2010-07-19 14:15:03 +0000868 for (i = 1; i < bp->irq_nvecs; i++) {
Michael Chan43e80b82008-06-19 16:41:08 -0700869 struct status_block_msix *sblk;
Michael Chanb4b36042007-12-20 19:59:30 -0800870
Michael Chan43e80b82008-06-19 16:41:08 -0700871 bnapi = &bp->bnx2_napi[i];
872
Joe Perches64699332012-06-04 12:44:16 +0000873 sblk = (status_blk + BNX2_SBLK_MSIX_ALIGN_SIZE * i);
Michael Chan43e80b82008-06-19 16:41:08 -0700874 bnapi->status_blk.msix = sblk;
875 bnapi->hw_tx_cons_ptr =
876 &sblk->status_tx_quick_consumer_index;
877 bnapi->hw_rx_cons_ptr =
878 &sblk->status_rx_quick_consumer_index;
Michael Chanb4b36042007-12-20 19:59:30 -0800879 bnapi->int_num = i << 24;
880 }
881 }
Michael Chan35efa7c2007-12-20 19:56:37 -0800882
Michael Chan43e80b82008-06-19 16:41:08 -0700883 bp->stats_blk = status_blk + status_blk_size;
Michael Chanb6016b72005-05-26 13:03:09 -0700884
Michael Chan0f31f992006-03-23 01:12:38 -0800885 bp->stats_blk_mapping = bp->status_blk_mapping + status_blk_size;
Michael Chanb6016b72005-05-26 13:03:09 -0700886
Michael Chan4ce45e02012-12-06 10:33:10 +0000887 if (BNX2_CHIP(bp) == BNX2_CHIP_5709) {
Michael Chan2bc40782012-12-06 10:33:09 +0000888 bp->ctx_pages = 0x2000 / BNX2_PAGE_SIZE;
Michael Chan59b47d82006-11-19 14:10:45 -0800889 if (bp->ctx_pages == 0)
890 bp->ctx_pages = 1;
891 for (i = 0; i < bp->ctx_pages; i++) {
Stanislaw Gruszka36227e82010-07-15 04:25:50 +0000892 bp->ctx_blk[i] = dma_alloc_coherent(&bp->pdev->dev,
Michael Chan2bc40782012-12-06 10:33:09 +0000893 BNX2_PAGE_SIZE,
Stanislaw Gruszka36227e82010-07-15 04:25:50 +0000894 &bp->ctx_blk_mapping[i],
895 GFP_KERNEL);
Michael Chan59b47d82006-11-19 14:10:45 -0800896 if (bp->ctx_blk[i] == NULL)
897 goto alloc_mem_err;
898 }
899 }
Michael Chan35e90102008-06-19 16:37:42 -0700900
Michael Chanbb4f98a2008-06-19 16:38:19 -0700901 err = bnx2_alloc_rx_mem(bp);
902 if (err)
903 goto alloc_mem_err;
904
Michael Chan35e90102008-06-19 16:37:42 -0700905 err = bnx2_alloc_tx_mem(bp);
906 if (err)
907 goto alloc_mem_err;
908
Michael Chanb6016b72005-05-26 13:03:09 -0700909 return 0;
910
911alloc_mem_err:
912 bnx2_free_mem(bp);
913 return -ENOMEM;
914}
915
916static void
Michael Chane3648b32005-11-04 08:51:21 -0800917bnx2_report_fw_link(struct bnx2 *bp)
918{
919 u32 fw_link_status = 0;
920
Michael Chan583c28e2008-01-21 19:51:35 -0800921 if (bp->phy_flags & BNX2_PHY_FLAG_REMOTE_PHY_CAP)
Michael Chan0d8a6572007-07-07 22:49:43 -0700922 return;
923
Michael Chane3648b32005-11-04 08:51:21 -0800924 if (bp->link_up) {
925 u32 bmsr;
926
927 switch (bp->line_speed) {
928 case SPEED_10:
929 if (bp->duplex == DUPLEX_HALF)
930 fw_link_status = BNX2_LINK_STATUS_10HALF;
931 else
932 fw_link_status = BNX2_LINK_STATUS_10FULL;
933 break;
934 case SPEED_100:
935 if (bp->duplex == DUPLEX_HALF)
936 fw_link_status = BNX2_LINK_STATUS_100HALF;
937 else
938 fw_link_status = BNX2_LINK_STATUS_100FULL;
939 break;
940 case SPEED_1000:
941 if (bp->duplex == DUPLEX_HALF)
942 fw_link_status = BNX2_LINK_STATUS_1000HALF;
943 else
944 fw_link_status = BNX2_LINK_STATUS_1000FULL;
945 break;
946 case SPEED_2500:
947 if (bp->duplex == DUPLEX_HALF)
948 fw_link_status = BNX2_LINK_STATUS_2500HALF;
949 else
950 fw_link_status = BNX2_LINK_STATUS_2500FULL;
951 break;
952 }
953
954 fw_link_status |= BNX2_LINK_STATUS_LINK_UP;
955
956 if (bp->autoneg) {
957 fw_link_status |= BNX2_LINK_STATUS_AN_ENABLED;
958
Michael Chanca58c3a2007-05-03 13:22:52 -0700959 bnx2_read_phy(bp, bp->mii_bmsr, &bmsr);
960 bnx2_read_phy(bp, bp->mii_bmsr, &bmsr);
Michael Chane3648b32005-11-04 08:51:21 -0800961
962 if (!(bmsr & BMSR_ANEGCOMPLETE) ||
Michael Chan583c28e2008-01-21 19:51:35 -0800963 bp->phy_flags & BNX2_PHY_FLAG_PARALLEL_DETECT)
Michael Chane3648b32005-11-04 08:51:21 -0800964 fw_link_status |= BNX2_LINK_STATUS_PARALLEL_DET;
965 else
966 fw_link_status |= BNX2_LINK_STATUS_AN_COMPLETE;
967 }
968 }
969 else
970 fw_link_status = BNX2_LINK_STATUS_LINK_DOWN;
971
Michael Chan2726d6e2008-01-29 21:35:05 -0800972 bnx2_shmem_wr(bp, BNX2_LINK_STATUS, fw_link_status);
Michael Chane3648b32005-11-04 08:51:21 -0800973}
974
Michael Chan9b1084b2007-07-07 22:50:37 -0700975static char *
976bnx2_xceiver_str(struct bnx2 *bp)
977{
Eric Dumazet807540b2010-09-23 05:40:09 +0000978 return (bp->phy_port == PORT_FIBRE) ? "SerDes" :
Michael Chan583c28e2008-01-21 19:51:35 -0800979 ((bp->phy_flags & BNX2_PHY_FLAG_SERDES) ? "Remote Copper" :
Eric Dumazet807540b2010-09-23 05:40:09 +0000980 "Copper");
Michael Chan9b1084b2007-07-07 22:50:37 -0700981}
982
Michael Chane3648b32005-11-04 08:51:21 -0800983static void
Michael Chanb6016b72005-05-26 13:03:09 -0700984bnx2_report_link(struct bnx2 *bp)
985{
986 if (bp->link_up) {
987 netif_carrier_on(bp->dev);
Joe Perches3a9c6a42010-02-17 15:01:51 +0000988 netdev_info(bp->dev, "NIC %s Link is Up, %d Mbps %s duplex",
989 bnx2_xceiver_str(bp),
990 bp->line_speed,
991 bp->duplex == DUPLEX_FULL ? "full" : "half");
Michael Chanb6016b72005-05-26 13:03:09 -0700992
993 if (bp->flow_ctrl) {
994 if (bp->flow_ctrl & FLOW_CTRL_RX) {
Joe Perches3a9c6a42010-02-17 15:01:51 +0000995 pr_cont(", receive ");
Michael Chanb6016b72005-05-26 13:03:09 -0700996 if (bp->flow_ctrl & FLOW_CTRL_TX)
Joe Perches3a9c6a42010-02-17 15:01:51 +0000997 pr_cont("& transmit ");
Michael Chanb6016b72005-05-26 13:03:09 -0700998 }
999 else {
Joe Perches3a9c6a42010-02-17 15:01:51 +00001000 pr_cont(", transmit ");
Michael Chanb6016b72005-05-26 13:03:09 -07001001 }
Joe Perches3a9c6a42010-02-17 15:01:51 +00001002 pr_cont("flow control ON");
Michael Chanb6016b72005-05-26 13:03:09 -07001003 }
Joe Perches3a9c6a42010-02-17 15:01:51 +00001004 pr_cont("\n");
1005 } else {
Michael Chanb6016b72005-05-26 13:03:09 -07001006 netif_carrier_off(bp->dev);
Joe Perches3a9c6a42010-02-17 15:01:51 +00001007 netdev_err(bp->dev, "NIC %s Link is Down\n",
1008 bnx2_xceiver_str(bp));
Michael Chanb6016b72005-05-26 13:03:09 -07001009 }
Michael Chane3648b32005-11-04 08:51:21 -08001010
1011 bnx2_report_fw_link(bp);
Michael Chanb6016b72005-05-26 13:03:09 -07001012}
1013
1014static void
1015bnx2_resolve_flow_ctrl(struct bnx2 *bp)
1016{
1017 u32 local_adv, remote_adv;
1018
1019 bp->flow_ctrl = 0;
Jeff Garzik6aa20a22006-09-13 13:24:59 -04001020 if ((bp->autoneg & (AUTONEG_SPEED | AUTONEG_FLOW_CTRL)) !=
Michael Chanb6016b72005-05-26 13:03:09 -07001021 (AUTONEG_SPEED | AUTONEG_FLOW_CTRL)) {
1022
1023 if (bp->duplex == DUPLEX_FULL) {
1024 bp->flow_ctrl = bp->req_flow_ctrl;
1025 }
1026 return;
1027 }
1028
1029 if (bp->duplex != DUPLEX_FULL) {
1030 return;
1031 }
1032
Michael Chan583c28e2008-01-21 19:51:35 -08001033 if ((bp->phy_flags & BNX2_PHY_FLAG_SERDES) &&
Michael Chan4ce45e02012-12-06 10:33:10 +00001034 (BNX2_CHIP(bp) == BNX2_CHIP_5708)) {
Michael Chan5b0c76a2005-11-04 08:45:49 -08001035 u32 val;
1036
1037 bnx2_read_phy(bp, BCM5708S_1000X_STAT1, &val);
1038 if (val & BCM5708S_1000X_STAT1_TX_PAUSE)
1039 bp->flow_ctrl |= FLOW_CTRL_TX;
1040 if (val & BCM5708S_1000X_STAT1_RX_PAUSE)
1041 bp->flow_ctrl |= FLOW_CTRL_RX;
1042 return;
1043 }
1044
Michael Chanca58c3a2007-05-03 13:22:52 -07001045 bnx2_read_phy(bp, bp->mii_adv, &local_adv);
1046 bnx2_read_phy(bp, bp->mii_lpa, &remote_adv);
Michael Chanb6016b72005-05-26 13:03:09 -07001047
Michael Chan583c28e2008-01-21 19:51:35 -08001048 if (bp->phy_flags & BNX2_PHY_FLAG_SERDES) {
Michael Chanb6016b72005-05-26 13:03:09 -07001049 u32 new_local_adv = 0;
1050 u32 new_remote_adv = 0;
1051
1052 if (local_adv & ADVERTISE_1000XPAUSE)
1053 new_local_adv |= ADVERTISE_PAUSE_CAP;
1054 if (local_adv & ADVERTISE_1000XPSE_ASYM)
1055 new_local_adv |= ADVERTISE_PAUSE_ASYM;
1056 if (remote_adv & ADVERTISE_1000XPAUSE)
1057 new_remote_adv |= ADVERTISE_PAUSE_CAP;
1058 if (remote_adv & ADVERTISE_1000XPSE_ASYM)
1059 new_remote_adv |= ADVERTISE_PAUSE_ASYM;
1060
1061 local_adv = new_local_adv;
1062 remote_adv = new_remote_adv;
1063 }
1064
1065 /* See Table 28B-3 of 802.3ab-1999 spec. */
1066 if (local_adv & ADVERTISE_PAUSE_CAP) {
1067 if(local_adv & ADVERTISE_PAUSE_ASYM) {
1068 if (remote_adv & ADVERTISE_PAUSE_CAP) {
1069 bp->flow_ctrl = FLOW_CTRL_TX | FLOW_CTRL_RX;
1070 }
1071 else if (remote_adv & ADVERTISE_PAUSE_ASYM) {
1072 bp->flow_ctrl = FLOW_CTRL_RX;
1073 }
1074 }
1075 else {
1076 if (remote_adv & ADVERTISE_PAUSE_CAP) {
1077 bp->flow_ctrl = FLOW_CTRL_TX | FLOW_CTRL_RX;
1078 }
1079 }
1080 }
1081 else if (local_adv & ADVERTISE_PAUSE_ASYM) {
1082 if ((remote_adv & ADVERTISE_PAUSE_CAP) &&
1083 (remote_adv & ADVERTISE_PAUSE_ASYM)) {
1084
1085 bp->flow_ctrl = FLOW_CTRL_TX;
1086 }
1087 }
1088}
1089
1090static int
Michael Chan27a005b2007-05-03 13:23:41 -07001091bnx2_5709s_linkup(struct bnx2 *bp)
1092{
1093 u32 val, speed;
1094
1095 bp->link_up = 1;
1096
1097 bnx2_write_phy(bp, MII_BNX2_BLK_ADDR, MII_BNX2_BLK_ADDR_GP_STATUS);
1098 bnx2_read_phy(bp, MII_BNX2_GP_TOP_AN_STATUS1, &val);
1099 bnx2_write_phy(bp, MII_BNX2_BLK_ADDR, MII_BNX2_BLK_ADDR_COMBO_IEEEB0);
1100
1101 if ((bp->autoneg & AUTONEG_SPEED) == 0) {
1102 bp->line_speed = bp->req_line_speed;
1103 bp->duplex = bp->req_duplex;
1104 return 0;
1105 }
1106 speed = val & MII_BNX2_GP_TOP_AN_SPEED_MSK;
1107 switch (speed) {
1108 case MII_BNX2_GP_TOP_AN_SPEED_10:
1109 bp->line_speed = SPEED_10;
1110 break;
1111 case MII_BNX2_GP_TOP_AN_SPEED_100:
1112 bp->line_speed = SPEED_100;
1113 break;
1114 case MII_BNX2_GP_TOP_AN_SPEED_1G:
1115 case MII_BNX2_GP_TOP_AN_SPEED_1GKV:
1116 bp->line_speed = SPEED_1000;
1117 break;
1118 case MII_BNX2_GP_TOP_AN_SPEED_2_5G:
1119 bp->line_speed = SPEED_2500;
1120 break;
1121 }
1122 if (val & MII_BNX2_GP_TOP_AN_FD)
1123 bp->duplex = DUPLEX_FULL;
1124 else
1125 bp->duplex = DUPLEX_HALF;
1126 return 0;
1127}
1128
1129static int
Michael Chan5b0c76a2005-11-04 08:45:49 -08001130bnx2_5708s_linkup(struct bnx2 *bp)
1131{
1132 u32 val;
1133
1134 bp->link_up = 1;
1135 bnx2_read_phy(bp, BCM5708S_1000X_STAT1, &val);
1136 switch (val & BCM5708S_1000X_STAT1_SPEED_MASK) {
1137 case BCM5708S_1000X_STAT1_SPEED_10:
1138 bp->line_speed = SPEED_10;
1139 break;
1140 case BCM5708S_1000X_STAT1_SPEED_100:
1141 bp->line_speed = SPEED_100;
1142 break;
1143 case BCM5708S_1000X_STAT1_SPEED_1G:
1144 bp->line_speed = SPEED_1000;
1145 break;
1146 case BCM5708S_1000X_STAT1_SPEED_2G5:
1147 bp->line_speed = SPEED_2500;
1148 break;
1149 }
1150 if (val & BCM5708S_1000X_STAT1_FD)
1151 bp->duplex = DUPLEX_FULL;
1152 else
1153 bp->duplex = DUPLEX_HALF;
1154
1155 return 0;
1156}
1157
1158static int
1159bnx2_5706s_linkup(struct bnx2 *bp)
Michael Chanb6016b72005-05-26 13:03:09 -07001160{
1161 u32 bmcr, local_adv, remote_adv, common;
1162
1163 bp->link_up = 1;
1164 bp->line_speed = SPEED_1000;
1165
Michael Chanca58c3a2007-05-03 13:22:52 -07001166 bnx2_read_phy(bp, bp->mii_bmcr, &bmcr);
Michael Chanb6016b72005-05-26 13:03:09 -07001167 if (bmcr & BMCR_FULLDPLX) {
1168 bp->duplex = DUPLEX_FULL;
1169 }
1170 else {
1171 bp->duplex = DUPLEX_HALF;
1172 }
1173
1174 if (!(bmcr & BMCR_ANENABLE)) {
1175 return 0;
1176 }
1177
Michael Chanca58c3a2007-05-03 13:22:52 -07001178 bnx2_read_phy(bp, bp->mii_adv, &local_adv);
1179 bnx2_read_phy(bp, bp->mii_lpa, &remote_adv);
Michael Chanb6016b72005-05-26 13:03:09 -07001180
1181 common = local_adv & remote_adv;
1182 if (common & (ADVERTISE_1000XHALF | ADVERTISE_1000XFULL)) {
1183
1184 if (common & ADVERTISE_1000XFULL) {
1185 bp->duplex = DUPLEX_FULL;
1186 }
1187 else {
1188 bp->duplex = DUPLEX_HALF;
1189 }
1190 }
1191
1192 return 0;
1193}
1194
1195static int
1196bnx2_copper_linkup(struct bnx2 *bp)
1197{
1198 u32 bmcr;
1199
Michael Chanca58c3a2007-05-03 13:22:52 -07001200 bnx2_read_phy(bp, bp->mii_bmcr, &bmcr);
Michael Chanb6016b72005-05-26 13:03:09 -07001201 if (bmcr & BMCR_ANENABLE) {
1202 u32 local_adv, remote_adv, common;
1203
1204 bnx2_read_phy(bp, MII_CTRL1000, &local_adv);
1205 bnx2_read_phy(bp, MII_STAT1000, &remote_adv);
1206
1207 common = local_adv & (remote_adv >> 2);
1208 if (common & ADVERTISE_1000FULL) {
1209 bp->line_speed = SPEED_1000;
1210 bp->duplex = DUPLEX_FULL;
1211 }
1212 else if (common & ADVERTISE_1000HALF) {
1213 bp->line_speed = SPEED_1000;
1214 bp->duplex = DUPLEX_HALF;
1215 }
1216 else {
Michael Chanca58c3a2007-05-03 13:22:52 -07001217 bnx2_read_phy(bp, bp->mii_adv, &local_adv);
1218 bnx2_read_phy(bp, bp->mii_lpa, &remote_adv);
Michael Chanb6016b72005-05-26 13:03:09 -07001219
1220 common = local_adv & remote_adv;
1221 if (common & ADVERTISE_100FULL) {
1222 bp->line_speed = SPEED_100;
1223 bp->duplex = DUPLEX_FULL;
1224 }
1225 else if (common & ADVERTISE_100HALF) {
1226 bp->line_speed = SPEED_100;
1227 bp->duplex = DUPLEX_HALF;
1228 }
1229 else if (common & ADVERTISE_10FULL) {
1230 bp->line_speed = SPEED_10;
1231 bp->duplex = DUPLEX_FULL;
1232 }
1233 else if (common & ADVERTISE_10HALF) {
1234 bp->line_speed = SPEED_10;
1235 bp->duplex = DUPLEX_HALF;
1236 }
1237 else {
1238 bp->line_speed = 0;
1239 bp->link_up = 0;
1240 }
1241 }
1242 }
1243 else {
1244 if (bmcr & BMCR_SPEED100) {
1245 bp->line_speed = SPEED_100;
1246 }
1247 else {
1248 bp->line_speed = SPEED_10;
1249 }
1250 if (bmcr & BMCR_FULLDPLX) {
1251 bp->duplex = DUPLEX_FULL;
1252 }
1253 else {
1254 bp->duplex = DUPLEX_HALF;
1255 }
1256 }
1257
1258 return 0;
1259}
1260
Michael Chan83e3fc82008-01-29 21:37:17 -08001261static void
Michael Chanbb4f98a2008-06-19 16:38:19 -07001262bnx2_init_rx_context(struct bnx2 *bp, u32 cid)
Michael Chan83e3fc82008-01-29 21:37:17 -08001263{
Michael Chanbb4f98a2008-06-19 16:38:19 -07001264 u32 val, rx_cid_addr = GET_CID_ADDR(cid);
Michael Chan83e3fc82008-01-29 21:37:17 -08001265
1266 val = BNX2_L2CTX_CTX_TYPE_CTX_BD_CHN_TYPE_VALUE;
1267 val |= BNX2_L2CTX_CTX_TYPE_SIZE_L2;
1268 val |= 0x02 << 8;
1269
Michael Chan22fa1592010-10-11 16:12:00 -07001270 if (bp->flow_ctrl & FLOW_CTRL_TX)
1271 val |= BNX2_L2CTX_FLOW_CTRL_ENABLE;
Michael Chan83e3fc82008-01-29 21:37:17 -08001272
Michael Chan83e3fc82008-01-29 21:37:17 -08001273 bnx2_ctx_wr(bp, rx_cid_addr, BNX2_L2CTX_CTX_TYPE, val);
1274}
1275
Michael Chanbb4f98a2008-06-19 16:38:19 -07001276static void
1277bnx2_init_all_rx_contexts(struct bnx2 *bp)
1278{
1279 int i;
1280 u32 cid;
1281
1282 for (i = 0, cid = RX_CID; i < bp->num_rx_rings; i++, cid++) {
1283 if (i == 1)
1284 cid = RX_RSS_CID;
1285 bnx2_init_rx_context(bp, cid);
1286 }
1287}
1288
Benjamin Li344478d2008-09-18 16:38:24 -07001289static void
Michael Chanb6016b72005-05-26 13:03:09 -07001290bnx2_set_mac_link(struct bnx2 *bp)
1291{
1292 u32 val;
1293
Michael Chane503e062012-12-06 10:33:08 +00001294 BNX2_WR(bp, BNX2_EMAC_TX_LENGTHS, 0x2620);
Michael Chanb6016b72005-05-26 13:03:09 -07001295 if (bp->link_up && (bp->line_speed == SPEED_1000) &&
1296 (bp->duplex == DUPLEX_HALF)) {
Michael Chane503e062012-12-06 10:33:08 +00001297 BNX2_WR(bp, BNX2_EMAC_TX_LENGTHS, 0x26ff);
Michael Chanb6016b72005-05-26 13:03:09 -07001298 }
1299
1300 /* Configure the EMAC mode register. */
Michael Chane503e062012-12-06 10:33:08 +00001301 val = BNX2_RD(bp, BNX2_EMAC_MODE);
Michael Chanb6016b72005-05-26 13:03:09 -07001302
1303 val &= ~(BNX2_EMAC_MODE_PORT | BNX2_EMAC_MODE_HALF_DUPLEX |
Michael Chan5b0c76a2005-11-04 08:45:49 -08001304 BNX2_EMAC_MODE_MAC_LOOP | BNX2_EMAC_MODE_FORCE_LINK |
Michael Chan59b47d82006-11-19 14:10:45 -08001305 BNX2_EMAC_MODE_25G_MODE);
Michael Chanb6016b72005-05-26 13:03:09 -07001306
1307 if (bp->link_up) {
Michael Chan5b0c76a2005-11-04 08:45:49 -08001308 switch (bp->line_speed) {
1309 case SPEED_10:
Michael Chan4ce45e02012-12-06 10:33:10 +00001310 if (BNX2_CHIP(bp) != BNX2_CHIP_5706) {
Michael Chan59b47d82006-11-19 14:10:45 -08001311 val |= BNX2_EMAC_MODE_PORT_MII_10M;
Michael Chan5b0c76a2005-11-04 08:45:49 -08001312 break;
1313 }
1314 /* fall through */
1315 case SPEED_100:
1316 val |= BNX2_EMAC_MODE_PORT_MII;
1317 break;
1318 case SPEED_2500:
Michael Chan59b47d82006-11-19 14:10:45 -08001319 val |= BNX2_EMAC_MODE_25G_MODE;
Michael Chan5b0c76a2005-11-04 08:45:49 -08001320 /* fall through */
1321 case SPEED_1000:
1322 val |= BNX2_EMAC_MODE_PORT_GMII;
1323 break;
1324 }
Michael Chanb6016b72005-05-26 13:03:09 -07001325 }
1326 else {
1327 val |= BNX2_EMAC_MODE_PORT_GMII;
1328 }
1329
1330 /* Set the MAC to operate in the appropriate duplex mode. */
1331 if (bp->duplex == DUPLEX_HALF)
1332 val |= BNX2_EMAC_MODE_HALF_DUPLEX;
Michael Chane503e062012-12-06 10:33:08 +00001333 BNX2_WR(bp, BNX2_EMAC_MODE, val);
Michael Chanb6016b72005-05-26 13:03:09 -07001334
1335 /* Enable/disable rx PAUSE. */
1336 bp->rx_mode &= ~BNX2_EMAC_RX_MODE_FLOW_EN;
1337
1338 if (bp->flow_ctrl & FLOW_CTRL_RX)
1339 bp->rx_mode |= BNX2_EMAC_RX_MODE_FLOW_EN;
Michael Chane503e062012-12-06 10:33:08 +00001340 BNX2_WR(bp, BNX2_EMAC_RX_MODE, bp->rx_mode);
Michael Chanb6016b72005-05-26 13:03:09 -07001341
1342 /* Enable/disable tx PAUSE. */
Michael Chane503e062012-12-06 10:33:08 +00001343 val = BNX2_RD(bp, BNX2_EMAC_TX_MODE);
Michael Chanb6016b72005-05-26 13:03:09 -07001344 val &= ~BNX2_EMAC_TX_MODE_FLOW_EN;
1345
1346 if (bp->flow_ctrl & FLOW_CTRL_TX)
1347 val |= BNX2_EMAC_TX_MODE_FLOW_EN;
Michael Chane503e062012-12-06 10:33:08 +00001348 BNX2_WR(bp, BNX2_EMAC_TX_MODE, val);
Michael Chanb6016b72005-05-26 13:03:09 -07001349
1350 /* Acknowledge the interrupt. */
Michael Chane503e062012-12-06 10:33:08 +00001351 BNX2_WR(bp, BNX2_EMAC_STATUS, BNX2_EMAC_STATUS_LINK_CHANGE);
Michael Chanb6016b72005-05-26 13:03:09 -07001352
Michael Chan22fa1592010-10-11 16:12:00 -07001353 bnx2_init_all_rx_contexts(bp);
Michael Chanb6016b72005-05-26 13:03:09 -07001354}
1355
Michael Chan27a005b2007-05-03 13:23:41 -07001356static void
1357bnx2_enable_bmsr1(struct bnx2 *bp)
1358{
Michael Chan583c28e2008-01-21 19:51:35 -08001359 if ((bp->phy_flags & BNX2_PHY_FLAG_SERDES) &&
Michael Chan4ce45e02012-12-06 10:33:10 +00001360 (BNX2_CHIP(bp) == BNX2_CHIP_5709))
Michael Chan27a005b2007-05-03 13:23:41 -07001361 bnx2_write_phy(bp, MII_BNX2_BLK_ADDR,
1362 MII_BNX2_BLK_ADDR_GP_STATUS);
1363}
1364
1365static void
1366bnx2_disable_bmsr1(struct bnx2 *bp)
1367{
Michael Chan583c28e2008-01-21 19:51:35 -08001368 if ((bp->phy_flags & BNX2_PHY_FLAG_SERDES) &&
Michael Chan4ce45e02012-12-06 10:33:10 +00001369 (BNX2_CHIP(bp) == BNX2_CHIP_5709))
Michael Chan27a005b2007-05-03 13:23:41 -07001370 bnx2_write_phy(bp, MII_BNX2_BLK_ADDR,
1371 MII_BNX2_BLK_ADDR_COMBO_IEEEB0);
1372}
1373
Michael Chanb6016b72005-05-26 13:03:09 -07001374static int
Michael Chan605a9e22007-05-03 13:23:13 -07001375bnx2_test_and_enable_2g5(struct bnx2 *bp)
1376{
1377 u32 up1;
1378 int ret = 1;
1379
Michael Chan583c28e2008-01-21 19:51:35 -08001380 if (!(bp->phy_flags & BNX2_PHY_FLAG_2_5G_CAPABLE))
Michael Chan605a9e22007-05-03 13:23:13 -07001381 return 0;
1382
1383 if (bp->autoneg & AUTONEG_SPEED)
1384 bp->advertising |= ADVERTISED_2500baseX_Full;
1385
Michael Chan4ce45e02012-12-06 10:33:10 +00001386 if (BNX2_CHIP(bp) == BNX2_CHIP_5709)
Michael Chan27a005b2007-05-03 13:23:41 -07001387 bnx2_write_phy(bp, MII_BNX2_BLK_ADDR, MII_BNX2_BLK_ADDR_OVER1G);
1388
Michael Chan605a9e22007-05-03 13:23:13 -07001389 bnx2_read_phy(bp, bp->mii_up1, &up1);
1390 if (!(up1 & BCM5708S_UP1_2G5)) {
1391 up1 |= BCM5708S_UP1_2G5;
1392 bnx2_write_phy(bp, bp->mii_up1, up1);
1393 ret = 0;
1394 }
1395
Michael Chan4ce45e02012-12-06 10:33:10 +00001396 if (BNX2_CHIP(bp) == BNX2_CHIP_5709)
Michael Chan27a005b2007-05-03 13:23:41 -07001397 bnx2_write_phy(bp, MII_BNX2_BLK_ADDR,
1398 MII_BNX2_BLK_ADDR_COMBO_IEEEB0);
1399
Michael Chan605a9e22007-05-03 13:23:13 -07001400 return ret;
1401}
1402
1403static int
1404bnx2_test_and_disable_2g5(struct bnx2 *bp)
1405{
1406 u32 up1;
1407 int ret = 0;
1408
Michael Chan583c28e2008-01-21 19:51:35 -08001409 if (!(bp->phy_flags & BNX2_PHY_FLAG_2_5G_CAPABLE))
Michael Chan605a9e22007-05-03 13:23:13 -07001410 return 0;
1411
Michael Chan4ce45e02012-12-06 10:33:10 +00001412 if (BNX2_CHIP(bp) == BNX2_CHIP_5709)
Michael Chan27a005b2007-05-03 13:23:41 -07001413 bnx2_write_phy(bp, MII_BNX2_BLK_ADDR, MII_BNX2_BLK_ADDR_OVER1G);
1414
Michael Chan605a9e22007-05-03 13:23:13 -07001415 bnx2_read_phy(bp, bp->mii_up1, &up1);
1416 if (up1 & BCM5708S_UP1_2G5) {
1417 up1 &= ~BCM5708S_UP1_2G5;
1418 bnx2_write_phy(bp, bp->mii_up1, up1);
1419 ret = 1;
1420 }
1421
Michael Chan4ce45e02012-12-06 10:33:10 +00001422 if (BNX2_CHIP(bp) == BNX2_CHIP_5709)
Michael Chan27a005b2007-05-03 13:23:41 -07001423 bnx2_write_phy(bp, MII_BNX2_BLK_ADDR,
1424 MII_BNX2_BLK_ADDR_COMBO_IEEEB0);
1425
Michael Chan605a9e22007-05-03 13:23:13 -07001426 return ret;
1427}
1428
1429static void
1430bnx2_enable_forced_2g5(struct bnx2 *bp)
1431{
Michael Chancbd68902010-06-08 07:21:30 +00001432 u32 uninitialized_var(bmcr);
1433 int err;
Michael Chan605a9e22007-05-03 13:23:13 -07001434
Michael Chan583c28e2008-01-21 19:51:35 -08001435 if (!(bp->phy_flags & BNX2_PHY_FLAG_2_5G_CAPABLE))
Michael Chan605a9e22007-05-03 13:23:13 -07001436 return;
1437
Michael Chan4ce45e02012-12-06 10:33:10 +00001438 if (BNX2_CHIP(bp) == BNX2_CHIP_5709) {
Michael Chan27a005b2007-05-03 13:23:41 -07001439 u32 val;
1440
1441 bnx2_write_phy(bp, MII_BNX2_BLK_ADDR,
1442 MII_BNX2_BLK_ADDR_SERDES_DIG);
Michael Chancbd68902010-06-08 07:21:30 +00001443 if (!bnx2_read_phy(bp, MII_BNX2_SERDES_DIG_MISC1, &val)) {
1444 val &= ~MII_BNX2_SD_MISC1_FORCE_MSK;
1445 val |= MII_BNX2_SD_MISC1_FORCE |
1446 MII_BNX2_SD_MISC1_FORCE_2_5G;
1447 bnx2_write_phy(bp, MII_BNX2_SERDES_DIG_MISC1, val);
1448 }
Michael Chan27a005b2007-05-03 13:23:41 -07001449
1450 bnx2_write_phy(bp, MII_BNX2_BLK_ADDR,
1451 MII_BNX2_BLK_ADDR_COMBO_IEEEB0);
Michael Chancbd68902010-06-08 07:21:30 +00001452 err = bnx2_read_phy(bp, bp->mii_bmcr, &bmcr);
Michael Chan27a005b2007-05-03 13:23:41 -07001453
Michael Chan4ce45e02012-12-06 10:33:10 +00001454 } else if (BNX2_CHIP(bp) == BNX2_CHIP_5708) {
Michael Chancbd68902010-06-08 07:21:30 +00001455 err = bnx2_read_phy(bp, bp->mii_bmcr, &bmcr);
1456 if (!err)
1457 bmcr |= BCM5708S_BMCR_FORCE_2500;
Eric Dumazetc70798572009-11-02 23:17:42 +00001458 } else {
1459 return;
Michael Chan605a9e22007-05-03 13:23:13 -07001460 }
1461
Michael Chancbd68902010-06-08 07:21:30 +00001462 if (err)
1463 return;
1464
Michael Chan605a9e22007-05-03 13:23:13 -07001465 if (bp->autoneg & AUTONEG_SPEED) {
1466 bmcr &= ~BMCR_ANENABLE;
1467 if (bp->req_duplex == DUPLEX_FULL)
1468 bmcr |= BMCR_FULLDPLX;
1469 }
1470 bnx2_write_phy(bp, bp->mii_bmcr, bmcr);
1471}
1472
1473static void
1474bnx2_disable_forced_2g5(struct bnx2 *bp)
1475{
Michael Chancbd68902010-06-08 07:21:30 +00001476 u32 uninitialized_var(bmcr);
1477 int err;
Michael Chan605a9e22007-05-03 13:23:13 -07001478
Michael Chan583c28e2008-01-21 19:51:35 -08001479 if (!(bp->phy_flags & BNX2_PHY_FLAG_2_5G_CAPABLE))
Michael Chan605a9e22007-05-03 13:23:13 -07001480 return;
1481
Michael Chan4ce45e02012-12-06 10:33:10 +00001482 if (BNX2_CHIP(bp) == BNX2_CHIP_5709) {
Michael Chan27a005b2007-05-03 13:23:41 -07001483 u32 val;
1484
1485 bnx2_write_phy(bp, MII_BNX2_BLK_ADDR,
1486 MII_BNX2_BLK_ADDR_SERDES_DIG);
Michael Chancbd68902010-06-08 07:21:30 +00001487 if (!bnx2_read_phy(bp, MII_BNX2_SERDES_DIG_MISC1, &val)) {
1488 val &= ~MII_BNX2_SD_MISC1_FORCE;
1489 bnx2_write_phy(bp, MII_BNX2_SERDES_DIG_MISC1, val);
1490 }
Michael Chan27a005b2007-05-03 13:23:41 -07001491
1492 bnx2_write_phy(bp, MII_BNX2_BLK_ADDR,
1493 MII_BNX2_BLK_ADDR_COMBO_IEEEB0);
Michael Chancbd68902010-06-08 07:21:30 +00001494 err = bnx2_read_phy(bp, bp->mii_bmcr, &bmcr);
Michael Chan27a005b2007-05-03 13:23:41 -07001495
Michael Chan4ce45e02012-12-06 10:33:10 +00001496 } else if (BNX2_CHIP(bp) == BNX2_CHIP_5708) {
Michael Chancbd68902010-06-08 07:21:30 +00001497 err = bnx2_read_phy(bp, bp->mii_bmcr, &bmcr);
1498 if (!err)
1499 bmcr &= ~BCM5708S_BMCR_FORCE_2500;
Eric Dumazetc70798572009-11-02 23:17:42 +00001500 } else {
1501 return;
Michael Chan605a9e22007-05-03 13:23:13 -07001502 }
1503
Michael Chancbd68902010-06-08 07:21:30 +00001504 if (err)
1505 return;
1506
Michael Chan605a9e22007-05-03 13:23:13 -07001507 if (bp->autoneg & AUTONEG_SPEED)
1508 bmcr |= BMCR_SPEED1000 | BMCR_ANENABLE | BMCR_ANRESTART;
1509 bnx2_write_phy(bp, bp->mii_bmcr, bmcr);
1510}
1511
Michael Chanb2fadea2008-01-21 17:07:06 -08001512static void
1513bnx2_5706s_force_link_dn(struct bnx2 *bp, int start)
1514{
1515 u32 val;
1516
1517 bnx2_write_phy(bp, MII_BNX2_DSP_ADDRESS, MII_EXPAND_SERDES_CTL);
1518 bnx2_read_phy(bp, MII_BNX2_DSP_RW_PORT, &val);
1519 if (start)
1520 bnx2_write_phy(bp, MII_BNX2_DSP_RW_PORT, val & 0xff0f);
1521 else
1522 bnx2_write_phy(bp, MII_BNX2_DSP_RW_PORT, val | 0xc0);
1523}
1524
Michael Chan605a9e22007-05-03 13:23:13 -07001525static int
Michael Chanb6016b72005-05-26 13:03:09 -07001526bnx2_set_link(struct bnx2 *bp)
1527{
1528 u32 bmsr;
1529 u8 link_up;
1530
Michael Chan80be4432006-11-19 14:07:28 -08001531 if (bp->loopback == MAC_LOOPBACK || bp->loopback == PHY_LOOPBACK) {
Michael Chanb6016b72005-05-26 13:03:09 -07001532 bp->link_up = 1;
1533 return 0;
1534 }
1535
Michael Chan583c28e2008-01-21 19:51:35 -08001536 if (bp->phy_flags & BNX2_PHY_FLAG_REMOTE_PHY_CAP)
Michael Chan0d8a6572007-07-07 22:49:43 -07001537 return 0;
1538
Michael Chanb6016b72005-05-26 13:03:09 -07001539 link_up = bp->link_up;
1540
Michael Chan27a005b2007-05-03 13:23:41 -07001541 bnx2_enable_bmsr1(bp);
1542 bnx2_read_phy(bp, bp->mii_bmsr1, &bmsr);
1543 bnx2_read_phy(bp, bp->mii_bmsr1, &bmsr);
1544 bnx2_disable_bmsr1(bp);
Michael Chanb6016b72005-05-26 13:03:09 -07001545
Michael Chan583c28e2008-01-21 19:51:35 -08001546 if ((bp->phy_flags & BNX2_PHY_FLAG_SERDES) &&
Michael Chan4ce45e02012-12-06 10:33:10 +00001547 (BNX2_CHIP(bp) == BNX2_CHIP_5706)) {
Michael Chana2724e22008-02-23 19:47:44 -08001548 u32 val, an_dbg;
Michael Chanb6016b72005-05-26 13:03:09 -07001549
Michael Chan583c28e2008-01-21 19:51:35 -08001550 if (bp->phy_flags & BNX2_PHY_FLAG_FORCED_DOWN) {
Michael Chanb2fadea2008-01-21 17:07:06 -08001551 bnx2_5706s_force_link_dn(bp, 0);
Michael Chan583c28e2008-01-21 19:51:35 -08001552 bp->phy_flags &= ~BNX2_PHY_FLAG_FORCED_DOWN;
Michael Chanb2fadea2008-01-21 17:07:06 -08001553 }
Michael Chane503e062012-12-06 10:33:08 +00001554 val = BNX2_RD(bp, BNX2_EMAC_STATUS);
Michael Chana2724e22008-02-23 19:47:44 -08001555
1556 bnx2_write_phy(bp, MII_BNX2_MISC_SHADOW, MISC_SHDW_AN_DBG);
1557 bnx2_read_phy(bp, MII_BNX2_MISC_SHADOW, &an_dbg);
1558 bnx2_read_phy(bp, MII_BNX2_MISC_SHADOW, &an_dbg);
1559
1560 if ((val & BNX2_EMAC_STATUS_LINK) &&
1561 !(an_dbg & MISC_SHDW_AN_DBG_NOSYNC))
Michael Chanb6016b72005-05-26 13:03:09 -07001562 bmsr |= BMSR_LSTATUS;
1563 else
1564 bmsr &= ~BMSR_LSTATUS;
1565 }
1566
1567 if (bmsr & BMSR_LSTATUS) {
1568 bp->link_up = 1;
1569
Michael Chan583c28e2008-01-21 19:51:35 -08001570 if (bp->phy_flags & BNX2_PHY_FLAG_SERDES) {
Michael Chan4ce45e02012-12-06 10:33:10 +00001571 if (BNX2_CHIP(bp) == BNX2_CHIP_5706)
Michael Chan5b0c76a2005-11-04 08:45:49 -08001572 bnx2_5706s_linkup(bp);
Michael Chan4ce45e02012-12-06 10:33:10 +00001573 else if (BNX2_CHIP(bp) == BNX2_CHIP_5708)
Michael Chan5b0c76a2005-11-04 08:45:49 -08001574 bnx2_5708s_linkup(bp);
Michael Chan4ce45e02012-12-06 10:33:10 +00001575 else if (BNX2_CHIP(bp) == BNX2_CHIP_5709)
Michael Chan27a005b2007-05-03 13:23:41 -07001576 bnx2_5709s_linkup(bp);
Michael Chanb6016b72005-05-26 13:03:09 -07001577 }
1578 else {
1579 bnx2_copper_linkup(bp);
1580 }
1581 bnx2_resolve_flow_ctrl(bp);
1582 }
1583 else {
Michael Chan583c28e2008-01-21 19:51:35 -08001584 if ((bp->phy_flags & BNX2_PHY_FLAG_SERDES) &&
Michael Chan605a9e22007-05-03 13:23:13 -07001585 (bp->autoneg & AUTONEG_SPEED))
1586 bnx2_disable_forced_2g5(bp);
Michael Chanb6016b72005-05-26 13:03:09 -07001587
Michael Chan583c28e2008-01-21 19:51:35 -08001588 if (bp->phy_flags & BNX2_PHY_FLAG_PARALLEL_DETECT) {
Michael Chanb2fadea2008-01-21 17:07:06 -08001589 u32 bmcr;
1590
1591 bnx2_read_phy(bp, bp->mii_bmcr, &bmcr);
1592 bmcr |= BMCR_ANENABLE;
1593 bnx2_write_phy(bp, bp->mii_bmcr, bmcr);
1594
Michael Chan583c28e2008-01-21 19:51:35 -08001595 bp->phy_flags &= ~BNX2_PHY_FLAG_PARALLEL_DETECT;
Michael Chanb2fadea2008-01-21 17:07:06 -08001596 }
Michael Chanb6016b72005-05-26 13:03:09 -07001597 bp->link_up = 0;
1598 }
1599
1600 if (bp->link_up != link_up) {
1601 bnx2_report_link(bp);
1602 }
1603
1604 bnx2_set_mac_link(bp);
1605
1606 return 0;
1607}
1608
1609static int
1610bnx2_reset_phy(struct bnx2 *bp)
1611{
1612 int i;
1613 u32 reg;
1614
Michael Chanca58c3a2007-05-03 13:22:52 -07001615 bnx2_write_phy(bp, bp->mii_bmcr, BMCR_RESET);
Michael Chanb6016b72005-05-26 13:03:09 -07001616
1617#define PHY_RESET_MAX_WAIT 100
1618 for (i = 0; i < PHY_RESET_MAX_WAIT; i++) {
1619 udelay(10);
1620
Michael Chanca58c3a2007-05-03 13:22:52 -07001621 bnx2_read_phy(bp, bp->mii_bmcr, &reg);
Michael Chanb6016b72005-05-26 13:03:09 -07001622 if (!(reg & BMCR_RESET)) {
1623 udelay(20);
1624 break;
1625 }
1626 }
1627 if (i == PHY_RESET_MAX_WAIT) {
1628 return -EBUSY;
1629 }
1630 return 0;
1631}
1632
1633static u32
1634bnx2_phy_get_pause_adv(struct bnx2 *bp)
1635{
1636 u32 adv = 0;
1637
1638 if ((bp->req_flow_ctrl & (FLOW_CTRL_RX | FLOW_CTRL_TX)) ==
1639 (FLOW_CTRL_RX | FLOW_CTRL_TX)) {
1640
Michael Chan583c28e2008-01-21 19:51:35 -08001641 if (bp->phy_flags & BNX2_PHY_FLAG_SERDES) {
Michael Chanb6016b72005-05-26 13:03:09 -07001642 adv = ADVERTISE_1000XPAUSE;
1643 }
1644 else {
1645 adv = ADVERTISE_PAUSE_CAP;
1646 }
1647 }
1648 else if (bp->req_flow_ctrl & FLOW_CTRL_TX) {
Michael Chan583c28e2008-01-21 19:51:35 -08001649 if (bp->phy_flags & BNX2_PHY_FLAG_SERDES) {
Michael Chanb6016b72005-05-26 13:03:09 -07001650 adv = ADVERTISE_1000XPSE_ASYM;
1651 }
1652 else {
1653 adv = ADVERTISE_PAUSE_ASYM;
1654 }
1655 }
1656 else if (bp->req_flow_ctrl & FLOW_CTRL_RX) {
Michael Chan583c28e2008-01-21 19:51:35 -08001657 if (bp->phy_flags & BNX2_PHY_FLAG_SERDES) {
Michael Chanb6016b72005-05-26 13:03:09 -07001658 adv = ADVERTISE_1000XPAUSE | ADVERTISE_1000XPSE_ASYM;
1659 }
1660 else {
1661 adv = ADVERTISE_PAUSE_CAP | ADVERTISE_PAUSE_ASYM;
1662 }
1663 }
1664 return adv;
1665}
1666
Michael Chana2f13892008-07-14 22:38:23 -07001667static int bnx2_fw_sync(struct bnx2 *, u32, int, int);
Michael Chan0d8a6572007-07-07 22:49:43 -07001668
Michael Chanb6016b72005-05-26 13:03:09 -07001669static int
Michael Chan0d8a6572007-07-07 22:49:43 -07001670bnx2_setup_remote_phy(struct bnx2 *bp, u8 port)
Harvey Harrison52d07b12009-01-19 17:27:06 -08001671__releases(&bp->phy_lock)
1672__acquires(&bp->phy_lock)
Michael Chan0d8a6572007-07-07 22:49:43 -07001673{
1674 u32 speed_arg = 0, pause_adv;
1675
1676 pause_adv = bnx2_phy_get_pause_adv(bp);
1677
1678 if (bp->autoneg & AUTONEG_SPEED) {
1679 speed_arg |= BNX2_NETLINK_SET_LINK_ENABLE_AUTONEG;
1680 if (bp->advertising & ADVERTISED_10baseT_Half)
1681 speed_arg |= BNX2_NETLINK_SET_LINK_SPEED_10HALF;
1682 if (bp->advertising & ADVERTISED_10baseT_Full)
1683 speed_arg |= BNX2_NETLINK_SET_LINK_SPEED_10FULL;
1684 if (bp->advertising & ADVERTISED_100baseT_Half)
1685 speed_arg |= BNX2_NETLINK_SET_LINK_SPEED_100HALF;
1686 if (bp->advertising & ADVERTISED_100baseT_Full)
1687 speed_arg |= BNX2_NETLINK_SET_LINK_SPEED_100FULL;
1688 if (bp->advertising & ADVERTISED_1000baseT_Full)
1689 speed_arg |= BNX2_NETLINK_SET_LINK_SPEED_1GFULL;
1690 if (bp->advertising & ADVERTISED_2500baseX_Full)
1691 speed_arg |= BNX2_NETLINK_SET_LINK_SPEED_2G5FULL;
1692 } else {
1693 if (bp->req_line_speed == SPEED_2500)
1694 speed_arg = BNX2_NETLINK_SET_LINK_SPEED_2G5FULL;
1695 else if (bp->req_line_speed == SPEED_1000)
1696 speed_arg = BNX2_NETLINK_SET_LINK_SPEED_1GFULL;
1697 else if (bp->req_line_speed == SPEED_100) {
1698 if (bp->req_duplex == DUPLEX_FULL)
1699 speed_arg = BNX2_NETLINK_SET_LINK_SPEED_100FULL;
1700 else
1701 speed_arg = BNX2_NETLINK_SET_LINK_SPEED_100HALF;
1702 } else if (bp->req_line_speed == SPEED_10) {
1703 if (bp->req_duplex == DUPLEX_FULL)
1704 speed_arg = BNX2_NETLINK_SET_LINK_SPEED_10FULL;
1705 else
1706 speed_arg = BNX2_NETLINK_SET_LINK_SPEED_10HALF;
1707 }
1708 }
1709
1710 if (pause_adv & (ADVERTISE_1000XPAUSE | ADVERTISE_PAUSE_CAP))
1711 speed_arg |= BNX2_NETLINK_SET_LINK_FC_SYM_PAUSE;
Michael Chanc26736e2008-01-31 17:07:21 -08001712 if (pause_adv & (ADVERTISE_1000XPSE_ASYM | ADVERTISE_PAUSE_ASYM))
Michael Chan0d8a6572007-07-07 22:49:43 -07001713 speed_arg |= BNX2_NETLINK_SET_LINK_FC_ASYM_PAUSE;
1714
1715 if (port == PORT_TP)
1716 speed_arg |= BNX2_NETLINK_SET_LINK_PHY_APP_REMOTE |
1717 BNX2_NETLINK_SET_LINK_ETH_AT_WIRESPEED;
1718
Michael Chan2726d6e2008-01-29 21:35:05 -08001719 bnx2_shmem_wr(bp, BNX2_DRV_MB_ARG0, speed_arg);
Michael Chan0d8a6572007-07-07 22:49:43 -07001720
1721 spin_unlock_bh(&bp->phy_lock);
Michael Chana2f13892008-07-14 22:38:23 -07001722 bnx2_fw_sync(bp, BNX2_DRV_MSG_CODE_CMD_SET_LINK, 1, 0);
Michael Chan0d8a6572007-07-07 22:49:43 -07001723 spin_lock_bh(&bp->phy_lock);
1724
1725 return 0;
1726}
1727
1728static int
1729bnx2_setup_serdes_phy(struct bnx2 *bp, u8 port)
Harvey Harrison52d07b12009-01-19 17:27:06 -08001730__releases(&bp->phy_lock)
1731__acquires(&bp->phy_lock)
Michael Chanb6016b72005-05-26 13:03:09 -07001732{
Michael Chan605a9e22007-05-03 13:23:13 -07001733 u32 adv, bmcr;
Michael Chanb6016b72005-05-26 13:03:09 -07001734 u32 new_adv = 0;
1735
Michael Chan583c28e2008-01-21 19:51:35 -08001736 if (bp->phy_flags & BNX2_PHY_FLAG_REMOTE_PHY_CAP)
Eric Dumazet807540b2010-09-23 05:40:09 +00001737 return bnx2_setup_remote_phy(bp, port);
Michael Chan0d8a6572007-07-07 22:49:43 -07001738
Michael Chanb6016b72005-05-26 13:03:09 -07001739 if (!(bp->autoneg & AUTONEG_SPEED)) {
1740 u32 new_bmcr;
Michael Chan5b0c76a2005-11-04 08:45:49 -08001741 int force_link_down = 0;
1742
Michael Chan605a9e22007-05-03 13:23:13 -07001743 if (bp->req_line_speed == SPEED_2500) {
1744 if (!bnx2_test_and_enable_2g5(bp))
1745 force_link_down = 1;
1746 } else if (bp->req_line_speed == SPEED_1000) {
1747 if (bnx2_test_and_disable_2g5(bp))
1748 force_link_down = 1;
1749 }
Michael Chanca58c3a2007-05-03 13:22:52 -07001750 bnx2_read_phy(bp, bp->mii_adv, &adv);
Michael Chan80be4432006-11-19 14:07:28 -08001751 adv &= ~(ADVERTISE_1000XFULL | ADVERTISE_1000XHALF);
1752
Michael Chanca58c3a2007-05-03 13:22:52 -07001753 bnx2_read_phy(bp, bp->mii_bmcr, &bmcr);
Michael Chan605a9e22007-05-03 13:23:13 -07001754 new_bmcr = bmcr & ~BMCR_ANENABLE;
Michael Chan80be4432006-11-19 14:07:28 -08001755 new_bmcr |= BMCR_SPEED1000;
Michael Chan605a9e22007-05-03 13:23:13 -07001756
Michael Chan4ce45e02012-12-06 10:33:10 +00001757 if (BNX2_CHIP(bp) == BNX2_CHIP_5709) {
Michael Chan27a005b2007-05-03 13:23:41 -07001758 if (bp->req_line_speed == SPEED_2500)
1759 bnx2_enable_forced_2g5(bp);
1760 else if (bp->req_line_speed == SPEED_1000) {
1761 bnx2_disable_forced_2g5(bp);
1762 new_bmcr &= ~0x2000;
1763 }
1764
Michael Chan4ce45e02012-12-06 10:33:10 +00001765 } else if (BNX2_CHIP(bp) == BNX2_CHIP_5708) {
Michael Chan605a9e22007-05-03 13:23:13 -07001766 if (bp->req_line_speed == SPEED_2500)
1767 new_bmcr |= BCM5708S_BMCR_FORCE_2500;
1768 else
1769 new_bmcr = bmcr & ~BCM5708S_BMCR_FORCE_2500;
Michael Chan5b0c76a2005-11-04 08:45:49 -08001770 }
1771
Michael Chanb6016b72005-05-26 13:03:09 -07001772 if (bp->req_duplex == DUPLEX_FULL) {
Michael Chan5b0c76a2005-11-04 08:45:49 -08001773 adv |= ADVERTISE_1000XFULL;
Michael Chanb6016b72005-05-26 13:03:09 -07001774 new_bmcr |= BMCR_FULLDPLX;
1775 }
1776 else {
Michael Chan5b0c76a2005-11-04 08:45:49 -08001777 adv |= ADVERTISE_1000XHALF;
Michael Chanb6016b72005-05-26 13:03:09 -07001778 new_bmcr &= ~BMCR_FULLDPLX;
1779 }
Michael Chan5b0c76a2005-11-04 08:45:49 -08001780 if ((new_bmcr != bmcr) || (force_link_down)) {
Michael Chanb6016b72005-05-26 13:03:09 -07001781 /* Force a link down visible on the other side */
1782 if (bp->link_up) {
Michael Chanca58c3a2007-05-03 13:22:52 -07001783 bnx2_write_phy(bp, bp->mii_adv, adv &
Michael Chan5b0c76a2005-11-04 08:45:49 -08001784 ~(ADVERTISE_1000XFULL |
1785 ADVERTISE_1000XHALF));
Michael Chanca58c3a2007-05-03 13:22:52 -07001786 bnx2_write_phy(bp, bp->mii_bmcr, bmcr |
Michael Chanb6016b72005-05-26 13:03:09 -07001787 BMCR_ANRESTART | BMCR_ANENABLE);
1788
1789 bp->link_up = 0;
1790 netif_carrier_off(bp->dev);
Michael Chanca58c3a2007-05-03 13:22:52 -07001791 bnx2_write_phy(bp, bp->mii_bmcr, new_bmcr);
Michael Chan80be4432006-11-19 14:07:28 -08001792 bnx2_report_link(bp);
Michael Chanb6016b72005-05-26 13:03:09 -07001793 }
Michael Chanca58c3a2007-05-03 13:22:52 -07001794 bnx2_write_phy(bp, bp->mii_adv, adv);
1795 bnx2_write_phy(bp, bp->mii_bmcr, new_bmcr);
Michael Chan605a9e22007-05-03 13:23:13 -07001796 } else {
1797 bnx2_resolve_flow_ctrl(bp);
1798 bnx2_set_mac_link(bp);
Michael Chanb6016b72005-05-26 13:03:09 -07001799 }
1800 return 0;
1801 }
1802
Michael Chan605a9e22007-05-03 13:23:13 -07001803 bnx2_test_and_enable_2g5(bp);
Michael Chan5b0c76a2005-11-04 08:45:49 -08001804
Michael Chanb6016b72005-05-26 13:03:09 -07001805 if (bp->advertising & ADVERTISED_1000baseT_Full)
1806 new_adv |= ADVERTISE_1000XFULL;
1807
1808 new_adv |= bnx2_phy_get_pause_adv(bp);
1809
Michael Chanca58c3a2007-05-03 13:22:52 -07001810 bnx2_read_phy(bp, bp->mii_adv, &adv);
1811 bnx2_read_phy(bp, bp->mii_bmcr, &bmcr);
Michael Chanb6016b72005-05-26 13:03:09 -07001812
1813 bp->serdes_an_pending = 0;
1814 if ((adv != new_adv) || ((bmcr & BMCR_ANENABLE) == 0)) {
1815 /* Force a link down visible on the other side */
1816 if (bp->link_up) {
Michael Chanca58c3a2007-05-03 13:22:52 -07001817 bnx2_write_phy(bp, bp->mii_bmcr, BMCR_LOOPBACK);
Michael Chan80be4432006-11-19 14:07:28 -08001818 spin_unlock_bh(&bp->phy_lock);
1819 msleep(20);
1820 spin_lock_bh(&bp->phy_lock);
Michael Chanb6016b72005-05-26 13:03:09 -07001821 }
1822
Michael Chanca58c3a2007-05-03 13:22:52 -07001823 bnx2_write_phy(bp, bp->mii_adv, new_adv);
1824 bnx2_write_phy(bp, bp->mii_bmcr, bmcr | BMCR_ANRESTART |
Michael Chanb6016b72005-05-26 13:03:09 -07001825 BMCR_ANENABLE);
Michael Chanf8dd0642006-11-19 14:08:29 -08001826 /* Speed up link-up time when the link partner
1827 * does not autonegotiate which is very common
1828 * in blade servers. Some blade servers use
1829 * IPMI for kerboard input and it's important
1830 * to minimize link disruptions. Autoneg. involves
1831 * exchanging base pages plus 3 next pages and
1832 * normally completes in about 120 msec.
1833 */
Michael Chan40105c02008-11-12 16:02:45 -08001834 bp->current_interval = BNX2_SERDES_AN_TIMEOUT;
Michael Chanf8dd0642006-11-19 14:08:29 -08001835 bp->serdes_an_pending = 1;
1836 mod_timer(&bp->timer, jiffies + bp->current_interval);
Michael Chan605a9e22007-05-03 13:23:13 -07001837 } else {
1838 bnx2_resolve_flow_ctrl(bp);
1839 bnx2_set_mac_link(bp);
Michael Chanb6016b72005-05-26 13:03:09 -07001840 }
1841
1842 return 0;
1843}
1844
1845#define ETHTOOL_ALL_FIBRE_SPEED \
Michael Chan583c28e2008-01-21 19:51:35 -08001846 (bp->phy_flags & BNX2_PHY_FLAG_2_5G_CAPABLE) ? \
Michael Chandeaf3912007-07-07 22:48:00 -07001847 (ADVERTISED_2500baseX_Full | ADVERTISED_1000baseT_Full) :\
1848 (ADVERTISED_1000baseT_Full)
Michael Chanb6016b72005-05-26 13:03:09 -07001849
1850#define ETHTOOL_ALL_COPPER_SPEED \
1851 (ADVERTISED_10baseT_Half | ADVERTISED_10baseT_Full | \
1852 ADVERTISED_100baseT_Half | ADVERTISED_100baseT_Full | \
1853 ADVERTISED_1000baseT_Full)
1854
1855#define PHY_ALL_10_100_SPEED (ADVERTISE_10HALF | ADVERTISE_10FULL | \
1856 ADVERTISE_100HALF | ADVERTISE_100FULL | ADVERTISE_CSMA)
Jeff Garzik6aa20a22006-09-13 13:24:59 -04001857
Michael Chanb6016b72005-05-26 13:03:09 -07001858#define PHY_ALL_1000_SPEED (ADVERTISE_1000HALF | ADVERTISE_1000FULL)
1859
Michael Chandeaf3912007-07-07 22:48:00 -07001860static void
Michael Chan0d8a6572007-07-07 22:49:43 -07001861bnx2_set_default_remote_link(struct bnx2 *bp)
1862{
1863 u32 link;
1864
1865 if (bp->phy_port == PORT_TP)
Michael Chan2726d6e2008-01-29 21:35:05 -08001866 link = bnx2_shmem_rd(bp, BNX2_RPHY_COPPER_LINK);
Michael Chan0d8a6572007-07-07 22:49:43 -07001867 else
Michael Chan2726d6e2008-01-29 21:35:05 -08001868 link = bnx2_shmem_rd(bp, BNX2_RPHY_SERDES_LINK);
Michael Chan0d8a6572007-07-07 22:49:43 -07001869
1870 if (link & BNX2_NETLINK_SET_LINK_ENABLE_AUTONEG) {
1871 bp->req_line_speed = 0;
1872 bp->autoneg |= AUTONEG_SPEED;
1873 bp->advertising = ADVERTISED_Autoneg;
1874 if (link & BNX2_NETLINK_SET_LINK_SPEED_10HALF)
1875 bp->advertising |= ADVERTISED_10baseT_Half;
1876 if (link & BNX2_NETLINK_SET_LINK_SPEED_10FULL)
1877 bp->advertising |= ADVERTISED_10baseT_Full;
1878 if (link & BNX2_NETLINK_SET_LINK_SPEED_100HALF)
1879 bp->advertising |= ADVERTISED_100baseT_Half;
1880 if (link & BNX2_NETLINK_SET_LINK_SPEED_100FULL)
1881 bp->advertising |= ADVERTISED_100baseT_Full;
1882 if (link & BNX2_NETLINK_SET_LINK_SPEED_1GFULL)
1883 bp->advertising |= ADVERTISED_1000baseT_Full;
1884 if (link & BNX2_NETLINK_SET_LINK_SPEED_2G5FULL)
1885 bp->advertising |= ADVERTISED_2500baseX_Full;
1886 } else {
1887 bp->autoneg = 0;
1888 bp->advertising = 0;
1889 bp->req_duplex = DUPLEX_FULL;
1890 if (link & BNX2_NETLINK_SET_LINK_SPEED_10) {
1891 bp->req_line_speed = SPEED_10;
1892 if (link & BNX2_NETLINK_SET_LINK_SPEED_10HALF)
1893 bp->req_duplex = DUPLEX_HALF;
1894 }
1895 if (link & BNX2_NETLINK_SET_LINK_SPEED_100) {
1896 bp->req_line_speed = SPEED_100;
1897 if (link & BNX2_NETLINK_SET_LINK_SPEED_100HALF)
1898 bp->req_duplex = DUPLEX_HALF;
1899 }
1900 if (link & BNX2_NETLINK_SET_LINK_SPEED_1GFULL)
1901 bp->req_line_speed = SPEED_1000;
1902 if (link & BNX2_NETLINK_SET_LINK_SPEED_2G5FULL)
1903 bp->req_line_speed = SPEED_2500;
1904 }
1905}
1906
1907static void
Michael Chandeaf3912007-07-07 22:48:00 -07001908bnx2_set_default_link(struct bnx2 *bp)
1909{
Harvey Harrisonab598592008-05-01 02:47:38 -07001910 if (bp->phy_flags & BNX2_PHY_FLAG_REMOTE_PHY_CAP) {
1911 bnx2_set_default_remote_link(bp);
1912 return;
1913 }
Michael Chan0d8a6572007-07-07 22:49:43 -07001914
Michael Chandeaf3912007-07-07 22:48:00 -07001915 bp->autoneg = AUTONEG_SPEED | AUTONEG_FLOW_CTRL;
1916 bp->req_line_speed = 0;
Michael Chan583c28e2008-01-21 19:51:35 -08001917 if (bp->phy_flags & BNX2_PHY_FLAG_SERDES) {
Michael Chandeaf3912007-07-07 22:48:00 -07001918 u32 reg;
1919
1920 bp->advertising = ETHTOOL_ALL_FIBRE_SPEED | ADVERTISED_Autoneg;
1921
Michael Chan2726d6e2008-01-29 21:35:05 -08001922 reg = bnx2_shmem_rd(bp, BNX2_PORT_HW_CFG_CONFIG);
Michael Chandeaf3912007-07-07 22:48:00 -07001923 reg &= BNX2_PORT_HW_CFG_CFG_DFLT_LINK_MASK;
1924 if (reg == BNX2_PORT_HW_CFG_CFG_DFLT_LINK_1G) {
1925 bp->autoneg = 0;
1926 bp->req_line_speed = bp->line_speed = SPEED_1000;
1927 bp->req_duplex = DUPLEX_FULL;
1928 }
1929 } else
1930 bp->advertising = ETHTOOL_ALL_COPPER_SPEED | ADVERTISED_Autoneg;
1931}
1932
Michael Chan0d8a6572007-07-07 22:49:43 -07001933static void
Michael Chandf149d72007-07-07 22:51:36 -07001934bnx2_send_heart_beat(struct bnx2 *bp)
1935{
1936 u32 msg;
1937 u32 addr;
1938
1939 spin_lock(&bp->indirect_lock);
1940 msg = (u32) (++bp->fw_drv_pulse_wr_seq & BNX2_DRV_PULSE_SEQ_MASK);
1941 addr = bp->shmem_base + BNX2_DRV_PULSE_MB;
Michael Chane503e062012-12-06 10:33:08 +00001942 BNX2_WR(bp, BNX2_PCICFG_REG_WINDOW_ADDRESS, addr);
1943 BNX2_WR(bp, BNX2_PCICFG_REG_WINDOW, msg);
Michael Chandf149d72007-07-07 22:51:36 -07001944 spin_unlock(&bp->indirect_lock);
1945}
1946
1947static void
Michael Chan0d8a6572007-07-07 22:49:43 -07001948bnx2_remote_phy_event(struct bnx2 *bp)
1949{
1950 u32 msg;
1951 u8 link_up = bp->link_up;
1952 u8 old_port;
1953
Michael Chan2726d6e2008-01-29 21:35:05 -08001954 msg = bnx2_shmem_rd(bp, BNX2_LINK_STATUS);
Michael Chan0d8a6572007-07-07 22:49:43 -07001955
Michael Chandf149d72007-07-07 22:51:36 -07001956 if (msg & BNX2_LINK_STATUS_HEART_BEAT_EXPIRED)
1957 bnx2_send_heart_beat(bp);
1958
1959 msg &= ~BNX2_LINK_STATUS_HEART_BEAT_EXPIRED;
1960
Michael Chan0d8a6572007-07-07 22:49:43 -07001961 if ((msg & BNX2_LINK_STATUS_LINK_UP) == BNX2_LINK_STATUS_LINK_DOWN)
1962 bp->link_up = 0;
1963 else {
1964 u32 speed;
1965
1966 bp->link_up = 1;
1967 speed = msg & BNX2_LINK_STATUS_SPEED_MASK;
1968 bp->duplex = DUPLEX_FULL;
1969 switch (speed) {
1970 case BNX2_LINK_STATUS_10HALF:
1971 bp->duplex = DUPLEX_HALF;
Michael Chan7947c9c2012-06-27 15:08:23 +00001972 /* fall through */
Michael Chan0d8a6572007-07-07 22:49:43 -07001973 case BNX2_LINK_STATUS_10FULL:
1974 bp->line_speed = SPEED_10;
1975 break;
1976 case BNX2_LINK_STATUS_100HALF:
1977 bp->duplex = DUPLEX_HALF;
Michael Chan7947c9c2012-06-27 15:08:23 +00001978 /* fall through */
Michael Chan0d8a6572007-07-07 22:49:43 -07001979 case BNX2_LINK_STATUS_100BASE_T4:
1980 case BNX2_LINK_STATUS_100FULL:
1981 bp->line_speed = SPEED_100;
1982 break;
1983 case BNX2_LINK_STATUS_1000HALF:
1984 bp->duplex = DUPLEX_HALF;
Michael Chan7947c9c2012-06-27 15:08:23 +00001985 /* fall through */
Michael Chan0d8a6572007-07-07 22:49:43 -07001986 case BNX2_LINK_STATUS_1000FULL:
1987 bp->line_speed = SPEED_1000;
1988 break;
1989 case BNX2_LINK_STATUS_2500HALF:
1990 bp->duplex = DUPLEX_HALF;
Michael Chan7947c9c2012-06-27 15:08:23 +00001991 /* fall through */
Michael Chan0d8a6572007-07-07 22:49:43 -07001992 case BNX2_LINK_STATUS_2500FULL:
1993 bp->line_speed = SPEED_2500;
1994 break;
1995 default:
1996 bp->line_speed = 0;
1997 break;
1998 }
1999
Michael Chan0d8a6572007-07-07 22:49:43 -07002000 bp->flow_ctrl = 0;
2001 if ((bp->autoneg & (AUTONEG_SPEED | AUTONEG_FLOW_CTRL)) !=
2002 (AUTONEG_SPEED | AUTONEG_FLOW_CTRL)) {
2003 if (bp->duplex == DUPLEX_FULL)
2004 bp->flow_ctrl = bp->req_flow_ctrl;
2005 } else {
2006 if (msg & BNX2_LINK_STATUS_TX_FC_ENABLED)
2007 bp->flow_ctrl |= FLOW_CTRL_TX;
2008 if (msg & BNX2_LINK_STATUS_RX_FC_ENABLED)
2009 bp->flow_ctrl |= FLOW_CTRL_RX;
2010 }
2011
2012 old_port = bp->phy_port;
2013 if (msg & BNX2_LINK_STATUS_SERDES_LINK)
2014 bp->phy_port = PORT_FIBRE;
2015 else
2016 bp->phy_port = PORT_TP;
2017
2018 if (old_port != bp->phy_port)
2019 bnx2_set_default_link(bp);
2020
Michael Chan0d8a6572007-07-07 22:49:43 -07002021 }
2022 if (bp->link_up != link_up)
2023 bnx2_report_link(bp);
2024
2025 bnx2_set_mac_link(bp);
2026}
2027
2028static int
2029bnx2_set_remote_link(struct bnx2 *bp)
2030{
2031 u32 evt_code;
2032
Michael Chan2726d6e2008-01-29 21:35:05 -08002033 evt_code = bnx2_shmem_rd(bp, BNX2_FW_EVT_CODE_MB);
Michael Chan0d8a6572007-07-07 22:49:43 -07002034 switch (evt_code) {
2035 case BNX2_FW_EVT_CODE_LINK_EVENT:
2036 bnx2_remote_phy_event(bp);
2037 break;
2038 case BNX2_FW_EVT_CODE_SW_TIMER_EXPIRATION_EVENT:
2039 default:
Michael Chandf149d72007-07-07 22:51:36 -07002040 bnx2_send_heart_beat(bp);
Michael Chan0d8a6572007-07-07 22:49:43 -07002041 break;
2042 }
2043 return 0;
2044}
2045
Michael Chanb6016b72005-05-26 13:03:09 -07002046static int
2047bnx2_setup_copper_phy(struct bnx2 *bp)
Harvey Harrison52d07b12009-01-19 17:27:06 -08002048__releases(&bp->phy_lock)
2049__acquires(&bp->phy_lock)
Michael Chanb6016b72005-05-26 13:03:09 -07002050{
2051 u32 bmcr;
2052 u32 new_bmcr;
2053
Michael Chanca58c3a2007-05-03 13:22:52 -07002054 bnx2_read_phy(bp, bp->mii_bmcr, &bmcr);
Michael Chanb6016b72005-05-26 13:03:09 -07002055
2056 if (bp->autoneg & AUTONEG_SPEED) {
2057 u32 adv_reg, adv1000_reg;
Matt Carlson37f07022011-11-17 14:30:55 +00002058 u32 new_adv = 0;
2059 u32 new_adv1000 = 0;
Michael Chanb6016b72005-05-26 13:03:09 -07002060
Michael Chanca58c3a2007-05-03 13:22:52 -07002061 bnx2_read_phy(bp, bp->mii_adv, &adv_reg);
Michael Chanb6016b72005-05-26 13:03:09 -07002062 adv_reg &= (PHY_ALL_10_100_SPEED | ADVERTISE_PAUSE_CAP |
2063 ADVERTISE_PAUSE_ASYM);
2064
2065 bnx2_read_phy(bp, MII_CTRL1000, &adv1000_reg);
2066 adv1000_reg &= PHY_ALL_1000_SPEED;
2067
Matt Carlson37f07022011-11-17 14:30:55 +00002068 new_adv = ethtool_adv_to_mii_adv_t(bp->advertising);
2069 new_adv |= ADVERTISE_CSMA;
2070 new_adv |= bnx2_phy_get_pause_adv(bp);
Michael Chanb6016b72005-05-26 13:03:09 -07002071
Matt Carlson37f07022011-11-17 14:30:55 +00002072 new_adv1000 |= ethtool_adv_to_mii_ctrl1000_t(bp->advertising);
Matt Carlson28011cf2011-11-16 18:36:59 -05002073
Matt Carlson37f07022011-11-17 14:30:55 +00002074 if ((adv1000_reg != new_adv1000) ||
2075 (adv_reg != new_adv) ||
Michael Chanb6016b72005-05-26 13:03:09 -07002076 ((bmcr & BMCR_ANENABLE) == 0)) {
2077
Matt Carlson37f07022011-11-17 14:30:55 +00002078 bnx2_write_phy(bp, bp->mii_adv, new_adv);
2079 bnx2_write_phy(bp, MII_CTRL1000, new_adv1000);
Michael Chanca58c3a2007-05-03 13:22:52 -07002080 bnx2_write_phy(bp, bp->mii_bmcr, BMCR_ANRESTART |
Michael Chanb6016b72005-05-26 13:03:09 -07002081 BMCR_ANENABLE);
2082 }
2083 else if (bp->link_up) {
2084 /* Flow ctrl may have changed from auto to forced */
2085 /* or vice-versa. */
2086
2087 bnx2_resolve_flow_ctrl(bp);
2088 bnx2_set_mac_link(bp);
2089 }
2090 return 0;
2091 }
2092
2093 new_bmcr = 0;
2094 if (bp->req_line_speed == SPEED_100) {
2095 new_bmcr |= BMCR_SPEED100;
2096 }
2097 if (bp->req_duplex == DUPLEX_FULL) {
2098 new_bmcr |= BMCR_FULLDPLX;
2099 }
2100 if (new_bmcr != bmcr) {
2101 u32 bmsr;
Michael Chanb6016b72005-05-26 13:03:09 -07002102
Michael Chanca58c3a2007-05-03 13:22:52 -07002103 bnx2_read_phy(bp, bp->mii_bmsr, &bmsr);
2104 bnx2_read_phy(bp, bp->mii_bmsr, &bmsr);
Jeff Garzik6aa20a22006-09-13 13:24:59 -04002105
Michael Chanb6016b72005-05-26 13:03:09 -07002106 if (bmsr & BMSR_LSTATUS) {
2107 /* Force link down */
Michael Chanca58c3a2007-05-03 13:22:52 -07002108 bnx2_write_phy(bp, bp->mii_bmcr, BMCR_LOOPBACK);
Michael Chana16dda02006-11-19 14:08:56 -08002109 spin_unlock_bh(&bp->phy_lock);
2110 msleep(50);
2111 spin_lock_bh(&bp->phy_lock);
2112
Michael Chanca58c3a2007-05-03 13:22:52 -07002113 bnx2_read_phy(bp, bp->mii_bmsr, &bmsr);
2114 bnx2_read_phy(bp, bp->mii_bmsr, &bmsr);
Michael Chanb6016b72005-05-26 13:03:09 -07002115 }
2116
Michael Chanca58c3a2007-05-03 13:22:52 -07002117 bnx2_write_phy(bp, bp->mii_bmcr, new_bmcr);
Michael Chanb6016b72005-05-26 13:03:09 -07002118
2119 /* Normally, the new speed is setup after the link has
2120 * gone down and up again. In some cases, link will not go
2121 * down so we need to set up the new speed here.
2122 */
2123 if (bmsr & BMSR_LSTATUS) {
2124 bp->line_speed = bp->req_line_speed;
2125 bp->duplex = bp->req_duplex;
2126 bnx2_resolve_flow_ctrl(bp);
2127 bnx2_set_mac_link(bp);
2128 }
Michael Chan27a005b2007-05-03 13:23:41 -07002129 } else {
2130 bnx2_resolve_flow_ctrl(bp);
2131 bnx2_set_mac_link(bp);
Michael Chanb6016b72005-05-26 13:03:09 -07002132 }
2133 return 0;
2134}
2135
2136static int
Michael Chan0d8a6572007-07-07 22:49:43 -07002137bnx2_setup_phy(struct bnx2 *bp, u8 port)
Harvey Harrison52d07b12009-01-19 17:27:06 -08002138__releases(&bp->phy_lock)
2139__acquires(&bp->phy_lock)
Michael Chanb6016b72005-05-26 13:03:09 -07002140{
2141 if (bp->loopback == MAC_LOOPBACK)
2142 return 0;
2143
Michael Chan583c28e2008-01-21 19:51:35 -08002144 if (bp->phy_flags & BNX2_PHY_FLAG_SERDES) {
Eric Dumazet807540b2010-09-23 05:40:09 +00002145 return bnx2_setup_serdes_phy(bp, port);
Michael Chanb6016b72005-05-26 13:03:09 -07002146 }
2147 else {
Eric Dumazet807540b2010-09-23 05:40:09 +00002148 return bnx2_setup_copper_phy(bp);
Michael Chanb6016b72005-05-26 13:03:09 -07002149 }
2150}
2151
2152static int
Michael Chan9a120bc2008-05-16 22:17:45 -07002153bnx2_init_5709s_phy(struct bnx2 *bp, int reset_phy)
Michael Chan27a005b2007-05-03 13:23:41 -07002154{
2155 u32 val;
2156
2157 bp->mii_bmcr = MII_BMCR + 0x10;
2158 bp->mii_bmsr = MII_BMSR + 0x10;
2159 bp->mii_bmsr1 = MII_BNX2_GP_TOP_AN_STATUS1;
2160 bp->mii_adv = MII_ADVERTISE + 0x10;
2161 bp->mii_lpa = MII_LPA + 0x10;
2162 bp->mii_up1 = MII_BNX2_OVER1G_UP1;
2163
2164 bnx2_write_phy(bp, MII_BNX2_BLK_ADDR, MII_BNX2_BLK_ADDR_AER);
2165 bnx2_write_phy(bp, MII_BNX2_AER_AER, MII_BNX2_AER_AER_AN_MMD);
2166
2167 bnx2_write_phy(bp, MII_BNX2_BLK_ADDR, MII_BNX2_BLK_ADDR_COMBO_IEEEB0);
Michael Chan9a120bc2008-05-16 22:17:45 -07002168 if (reset_phy)
2169 bnx2_reset_phy(bp);
Michael Chan27a005b2007-05-03 13:23:41 -07002170
2171 bnx2_write_phy(bp, MII_BNX2_BLK_ADDR, MII_BNX2_BLK_ADDR_SERDES_DIG);
2172
2173 bnx2_read_phy(bp, MII_BNX2_SERDES_DIG_1000XCTL1, &val);
2174 val &= ~MII_BNX2_SD_1000XCTL1_AUTODET;
2175 val |= MII_BNX2_SD_1000XCTL1_FIBER;
2176 bnx2_write_phy(bp, MII_BNX2_SERDES_DIG_1000XCTL1, val);
2177
2178 bnx2_write_phy(bp, MII_BNX2_BLK_ADDR, MII_BNX2_BLK_ADDR_OVER1G);
2179 bnx2_read_phy(bp, MII_BNX2_OVER1G_UP1, &val);
Michael Chan583c28e2008-01-21 19:51:35 -08002180 if (bp->phy_flags & BNX2_PHY_FLAG_2_5G_CAPABLE)
Michael Chan27a005b2007-05-03 13:23:41 -07002181 val |= BCM5708S_UP1_2G5;
2182 else
2183 val &= ~BCM5708S_UP1_2G5;
2184 bnx2_write_phy(bp, MII_BNX2_OVER1G_UP1, val);
2185
2186 bnx2_write_phy(bp, MII_BNX2_BLK_ADDR, MII_BNX2_BLK_ADDR_BAM_NXTPG);
2187 bnx2_read_phy(bp, MII_BNX2_BAM_NXTPG_CTL, &val);
2188 val |= MII_BNX2_NXTPG_CTL_T2 | MII_BNX2_NXTPG_CTL_BAM;
2189 bnx2_write_phy(bp, MII_BNX2_BAM_NXTPG_CTL, val);
2190
2191 bnx2_write_phy(bp, MII_BNX2_BLK_ADDR, MII_BNX2_BLK_ADDR_CL73_USERB0);
2192
2193 val = MII_BNX2_CL73_BAM_EN | MII_BNX2_CL73_BAM_STA_MGR_EN |
2194 MII_BNX2_CL73_BAM_NP_AFT_BP_EN;
2195 bnx2_write_phy(bp, MII_BNX2_CL73_BAM_CTL1, val);
2196
2197 bnx2_write_phy(bp, MII_BNX2_BLK_ADDR, MII_BNX2_BLK_ADDR_COMBO_IEEEB0);
2198
2199 return 0;
2200}
2201
2202static int
Michael Chan9a120bc2008-05-16 22:17:45 -07002203bnx2_init_5708s_phy(struct bnx2 *bp, int reset_phy)
Michael Chan5b0c76a2005-11-04 08:45:49 -08002204{
2205 u32 val;
2206
Michael Chan9a120bc2008-05-16 22:17:45 -07002207 if (reset_phy)
2208 bnx2_reset_phy(bp);
Michael Chan27a005b2007-05-03 13:23:41 -07002209
2210 bp->mii_up1 = BCM5708S_UP1;
2211
Michael Chan5b0c76a2005-11-04 08:45:49 -08002212 bnx2_write_phy(bp, BCM5708S_BLK_ADDR, BCM5708S_BLK_ADDR_DIG3);
2213 bnx2_write_phy(bp, BCM5708S_DIG_3_0, BCM5708S_DIG_3_0_USE_IEEE);
2214 bnx2_write_phy(bp, BCM5708S_BLK_ADDR, BCM5708S_BLK_ADDR_DIG);
2215
2216 bnx2_read_phy(bp, BCM5708S_1000X_CTL1, &val);
2217 val |= BCM5708S_1000X_CTL1_FIBER_MODE | BCM5708S_1000X_CTL1_AUTODET_EN;
2218 bnx2_write_phy(bp, BCM5708S_1000X_CTL1, val);
2219
2220 bnx2_read_phy(bp, BCM5708S_1000X_CTL2, &val);
2221 val |= BCM5708S_1000X_CTL2_PLLEL_DET_EN;
2222 bnx2_write_phy(bp, BCM5708S_1000X_CTL2, val);
2223
Michael Chan583c28e2008-01-21 19:51:35 -08002224 if (bp->phy_flags & BNX2_PHY_FLAG_2_5G_CAPABLE) {
Michael Chan5b0c76a2005-11-04 08:45:49 -08002225 bnx2_read_phy(bp, BCM5708S_UP1, &val);
2226 val |= BCM5708S_UP1_2G5;
2227 bnx2_write_phy(bp, BCM5708S_UP1, val);
2228 }
2229
Michael Chan4ce45e02012-12-06 10:33:10 +00002230 if ((BNX2_CHIP_ID(bp) == BNX2_CHIP_ID_5708_A0) ||
2231 (BNX2_CHIP_ID(bp) == BNX2_CHIP_ID_5708_B0) ||
2232 (BNX2_CHIP_ID(bp) == BNX2_CHIP_ID_5708_B1)) {
Michael Chan5b0c76a2005-11-04 08:45:49 -08002233 /* increase tx signal amplitude */
2234 bnx2_write_phy(bp, BCM5708S_BLK_ADDR,
2235 BCM5708S_BLK_ADDR_TX_MISC);
2236 bnx2_read_phy(bp, BCM5708S_TX_ACTL1, &val);
2237 val &= ~BCM5708S_TX_ACTL1_DRIVER_VCM;
2238 bnx2_write_phy(bp, BCM5708S_TX_ACTL1, val);
2239 bnx2_write_phy(bp, BCM5708S_BLK_ADDR, BCM5708S_BLK_ADDR_DIG);
2240 }
2241
Michael Chan2726d6e2008-01-29 21:35:05 -08002242 val = bnx2_shmem_rd(bp, BNX2_PORT_HW_CFG_CONFIG) &
Michael Chan5b0c76a2005-11-04 08:45:49 -08002243 BNX2_PORT_HW_CFG_CFG_TXCTL3_MASK;
2244
2245 if (val) {
2246 u32 is_backplane;
2247
Michael Chan2726d6e2008-01-29 21:35:05 -08002248 is_backplane = bnx2_shmem_rd(bp, BNX2_SHARED_HW_CFG_CONFIG);
Michael Chan5b0c76a2005-11-04 08:45:49 -08002249 if (is_backplane & BNX2_SHARED_HW_CFG_PHY_BACKPLANE) {
2250 bnx2_write_phy(bp, BCM5708S_BLK_ADDR,
2251 BCM5708S_BLK_ADDR_TX_MISC);
2252 bnx2_write_phy(bp, BCM5708S_TX_ACTL3, val);
2253 bnx2_write_phy(bp, BCM5708S_BLK_ADDR,
2254 BCM5708S_BLK_ADDR_DIG);
2255 }
2256 }
2257 return 0;
2258}
2259
2260static int
Michael Chan9a120bc2008-05-16 22:17:45 -07002261bnx2_init_5706s_phy(struct bnx2 *bp, int reset_phy)
Michael Chanb6016b72005-05-26 13:03:09 -07002262{
Michael Chan9a120bc2008-05-16 22:17:45 -07002263 if (reset_phy)
2264 bnx2_reset_phy(bp);
Michael Chan27a005b2007-05-03 13:23:41 -07002265
Michael Chan583c28e2008-01-21 19:51:35 -08002266 bp->phy_flags &= ~BNX2_PHY_FLAG_PARALLEL_DETECT;
Michael Chanb6016b72005-05-26 13:03:09 -07002267
Michael Chan4ce45e02012-12-06 10:33:10 +00002268 if (BNX2_CHIP(bp) == BNX2_CHIP_5706)
Michael Chane503e062012-12-06 10:33:08 +00002269 BNX2_WR(bp, BNX2_MISC_GP_HW_CTL0, 0x300);
Michael Chanb6016b72005-05-26 13:03:09 -07002270
2271 if (bp->dev->mtu > 1500) {
2272 u32 val;
2273
2274 /* Set extended packet length bit */
2275 bnx2_write_phy(bp, 0x18, 0x7);
2276 bnx2_read_phy(bp, 0x18, &val);
2277 bnx2_write_phy(bp, 0x18, (val & 0xfff8) | 0x4000);
2278
2279 bnx2_write_phy(bp, 0x1c, 0x6c00);
2280 bnx2_read_phy(bp, 0x1c, &val);
2281 bnx2_write_phy(bp, 0x1c, (val & 0x3ff) | 0xec02);
2282 }
2283 else {
2284 u32 val;
2285
2286 bnx2_write_phy(bp, 0x18, 0x7);
2287 bnx2_read_phy(bp, 0x18, &val);
2288 bnx2_write_phy(bp, 0x18, val & ~0x4007);
2289
2290 bnx2_write_phy(bp, 0x1c, 0x6c00);
2291 bnx2_read_phy(bp, 0x1c, &val);
2292 bnx2_write_phy(bp, 0x1c, (val & 0x3fd) | 0xec00);
2293 }
2294
2295 return 0;
2296}
2297
2298static int
Michael Chan9a120bc2008-05-16 22:17:45 -07002299bnx2_init_copper_phy(struct bnx2 *bp, int reset_phy)
Michael Chanb6016b72005-05-26 13:03:09 -07002300{
Michael Chan5b0c76a2005-11-04 08:45:49 -08002301 u32 val;
2302
Michael Chan9a120bc2008-05-16 22:17:45 -07002303 if (reset_phy)
2304 bnx2_reset_phy(bp);
Michael Chan27a005b2007-05-03 13:23:41 -07002305
Michael Chan583c28e2008-01-21 19:51:35 -08002306 if (bp->phy_flags & BNX2_PHY_FLAG_CRC_FIX) {
Michael Chanb6016b72005-05-26 13:03:09 -07002307 bnx2_write_phy(bp, 0x18, 0x0c00);
2308 bnx2_write_phy(bp, 0x17, 0x000a);
2309 bnx2_write_phy(bp, 0x15, 0x310b);
2310 bnx2_write_phy(bp, 0x17, 0x201f);
2311 bnx2_write_phy(bp, 0x15, 0x9506);
2312 bnx2_write_phy(bp, 0x17, 0x401f);
2313 bnx2_write_phy(bp, 0x15, 0x14e2);
2314 bnx2_write_phy(bp, 0x18, 0x0400);
2315 }
2316
Michael Chan583c28e2008-01-21 19:51:35 -08002317 if (bp->phy_flags & BNX2_PHY_FLAG_DIS_EARLY_DAC) {
Michael Chanb659f442007-02-02 00:46:35 -08002318 bnx2_write_phy(bp, MII_BNX2_DSP_ADDRESS,
2319 MII_BNX2_DSP_EXPAND_REG | 0x8);
2320 bnx2_read_phy(bp, MII_BNX2_DSP_RW_PORT, &val);
2321 val &= ~(1 << 8);
2322 bnx2_write_phy(bp, MII_BNX2_DSP_RW_PORT, val);
2323 }
2324
Michael Chanb6016b72005-05-26 13:03:09 -07002325 if (bp->dev->mtu > 1500) {
Michael Chanb6016b72005-05-26 13:03:09 -07002326 /* Set extended packet length bit */
2327 bnx2_write_phy(bp, 0x18, 0x7);
2328 bnx2_read_phy(bp, 0x18, &val);
2329 bnx2_write_phy(bp, 0x18, val | 0x4000);
2330
2331 bnx2_read_phy(bp, 0x10, &val);
2332 bnx2_write_phy(bp, 0x10, val | 0x1);
2333 }
2334 else {
Michael Chanb6016b72005-05-26 13:03:09 -07002335 bnx2_write_phy(bp, 0x18, 0x7);
2336 bnx2_read_phy(bp, 0x18, &val);
2337 bnx2_write_phy(bp, 0x18, val & ~0x4007);
2338
2339 bnx2_read_phy(bp, 0x10, &val);
2340 bnx2_write_phy(bp, 0x10, val & ~0x1);
2341 }
2342
Michael Chan5b0c76a2005-11-04 08:45:49 -08002343 /* ethernet@wirespeed */
2344 bnx2_write_phy(bp, 0x18, 0x7007);
2345 bnx2_read_phy(bp, 0x18, &val);
2346 bnx2_write_phy(bp, 0x18, val | (1 << 15) | (1 << 4));
Michael Chanb6016b72005-05-26 13:03:09 -07002347 return 0;
2348}
2349
2350
2351static int
Michael Chan9a120bc2008-05-16 22:17:45 -07002352bnx2_init_phy(struct bnx2 *bp, int reset_phy)
Harvey Harrison52d07b12009-01-19 17:27:06 -08002353__releases(&bp->phy_lock)
2354__acquires(&bp->phy_lock)
Michael Chanb6016b72005-05-26 13:03:09 -07002355{
2356 u32 val;
2357 int rc = 0;
2358
Michael Chan583c28e2008-01-21 19:51:35 -08002359 bp->phy_flags &= ~BNX2_PHY_FLAG_INT_MODE_MASK;
2360 bp->phy_flags |= BNX2_PHY_FLAG_INT_MODE_LINK_READY;
Michael Chanb6016b72005-05-26 13:03:09 -07002361
Michael Chanca58c3a2007-05-03 13:22:52 -07002362 bp->mii_bmcr = MII_BMCR;
2363 bp->mii_bmsr = MII_BMSR;
Michael Chan27a005b2007-05-03 13:23:41 -07002364 bp->mii_bmsr1 = MII_BMSR;
Michael Chanca58c3a2007-05-03 13:22:52 -07002365 bp->mii_adv = MII_ADVERTISE;
2366 bp->mii_lpa = MII_LPA;
2367
Michael Chane503e062012-12-06 10:33:08 +00002368 BNX2_WR(bp, BNX2_EMAC_ATTENTION_ENA, BNX2_EMAC_ATTENTION_ENA_LINK);
Michael Chanb6016b72005-05-26 13:03:09 -07002369
Michael Chan583c28e2008-01-21 19:51:35 -08002370 if (bp->phy_flags & BNX2_PHY_FLAG_REMOTE_PHY_CAP)
Michael Chan0d8a6572007-07-07 22:49:43 -07002371 goto setup_phy;
2372
Michael Chanb6016b72005-05-26 13:03:09 -07002373 bnx2_read_phy(bp, MII_PHYSID1, &val);
2374 bp->phy_id = val << 16;
2375 bnx2_read_phy(bp, MII_PHYSID2, &val);
2376 bp->phy_id |= val & 0xffff;
2377
Michael Chan583c28e2008-01-21 19:51:35 -08002378 if (bp->phy_flags & BNX2_PHY_FLAG_SERDES) {
Michael Chan4ce45e02012-12-06 10:33:10 +00002379 if (BNX2_CHIP(bp) == BNX2_CHIP_5706)
Michael Chan9a120bc2008-05-16 22:17:45 -07002380 rc = bnx2_init_5706s_phy(bp, reset_phy);
Michael Chan4ce45e02012-12-06 10:33:10 +00002381 else if (BNX2_CHIP(bp) == BNX2_CHIP_5708)
Michael Chan9a120bc2008-05-16 22:17:45 -07002382 rc = bnx2_init_5708s_phy(bp, reset_phy);
Michael Chan4ce45e02012-12-06 10:33:10 +00002383 else if (BNX2_CHIP(bp) == BNX2_CHIP_5709)
Michael Chan9a120bc2008-05-16 22:17:45 -07002384 rc = bnx2_init_5709s_phy(bp, reset_phy);
Michael Chanb6016b72005-05-26 13:03:09 -07002385 }
2386 else {
Michael Chan9a120bc2008-05-16 22:17:45 -07002387 rc = bnx2_init_copper_phy(bp, reset_phy);
Michael Chanb6016b72005-05-26 13:03:09 -07002388 }
2389
Michael Chan0d8a6572007-07-07 22:49:43 -07002390setup_phy:
2391 if (!rc)
2392 rc = bnx2_setup_phy(bp, bp->phy_port);
Michael Chanb6016b72005-05-26 13:03:09 -07002393
2394 return rc;
2395}
2396
2397static int
2398bnx2_set_mac_loopback(struct bnx2 *bp)
2399{
2400 u32 mac_mode;
2401
Michael Chane503e062012-12-06 10:33:08 +00002402 mac_mode = BNX2_RD(bp, BNX2_EMAC_MODE);
Michael Chanb6016b72005-05-26 13:03:09 -07002403 mac_mode &= ~BNX2_EMAC_MODE_PORT;
2404 mac_mode |= BNX2_EMAC_MODE_MAC_LOOP | BNX2_EMAC_MODE_FORCE_LINK;
Michael Chane503e062012-12-06 10:33:08 +00002405 BNX2_WR(bp, BNX2_EMAC_MODE, mac_mode);
Michael Chanb6016b72005-05-26 13:03:09 -07002406 bp->link_up = 1;
2407 return 0;
2408}
2409
Michael Chanbc5a0692006-01-23 16:13:22 -08002410static int bnx2_test_link(struct bnx2 *);
2411
2412static int
2413bnx2_set_phy_loopback(struct bnx2 *bp)
2414{
2415 u32 mac_mode;
2416 int rc, i;
2417
2418 spin_lock_bh(&bp->phy_lock);
Michael Chanca58c3a2007-05-03 13:22:52 -07002419 rc = bnx2_write_phy(bp, bp->mii_bmcr, BMCR_LOOPBACK | BMCR_FULLDPLX |
Michael Chanbc5a0692006-01-23 16:13:22 -08002420 BMCR_SPEED1000);
2421 spin_unlock_bh(&bp->phy_lock);
2422 if (rc)
2423 return rc;
2424
2425 for (i = 0; i < 10; i++) {
2426 if (bnx2_test_link(bp) == 0)
2427 break;
Michael Chan80be4432006-11-19 14:07:28 -08002428 msleep(100);
Michael Chanbc5a0692006-01-23 16:13:22 -08002429 }
2430
Michael Chane503e062012-12-06 10:33:08 +00002431 mac_mode = BNX2_RD(bp, BNX2_EMAC_MODE);
Michael Chanbc5a0692006-01-23 16:13:22 -08002432 mac_mode &= ~(BNX2_EMAC_MODE_PORT | BNX2_EMAC_MODE_HALF_DUPLEX |
2433 BNX2_EMAC_MODE_MAC_LOOP | BNX2_EMAC_MODE_FORCE_LINK |
Michael Chan59b47d82006-11-19 14:10:45 -08002434 BNX2_EMAC_MODE_25G_MODE);
Michael Chanbc5a0692006-01-23 16:13:22 -08002435
2436 mac_mode |= BNX2_EMAC_MODE_PORT_GMII;
Michael Chane503e062012-12-06 10:33:08 +00002437 BNX2_WR(bp, BNX2_EMAC_MODE, mac_mode);
Michael Chanbc5a0692006-01-23 16:13:22 -08002438 bp->link_up = 1;
2439 return 0;
2440}
2441
Jeffrey Huangecdbf6e2011-07-13 17:24:21 +00002442static void
2443bnx2_dump_mcp_state(struct bnx2 *bp)
2444{
2445 struct net_device *dev = bp->dev;
2446 u32 mcp_p0, mcp_p1;
2447
2448 netdev_err(dev, "<--- start MCP states dump --->\n");
Michael Chan4ce45e02012-12-06 10:33:10 +00002449 if (BNX2_CHIP(bp) == BNX2_CHIP_5709) {
Jeffrey Huangecdbf6e2011-07-13 17:24:21 +00002450 mcp_p0 = BNX2_MCP_STATE_P0;
2451 mcp_p1 = BNX2_MCP_STATE_P1;
2452 } else {
2453 mcp_p0 = BNX2_MCP_STATE_P0_5708;
2454 mcp_p1 = BNX2_MCP_STATE_P1_5708;
2455 }
2456 netdev_err(dev, "DEBUG: MCP_STATE_P0[%08x] MCP_STATE_P1[%08x]\n",
2457 bnx2_reg_rd_ind(bp, mcp_p0), bnx2_reg_rd_ind(bp, mcp_p1));
2458 netdev_err(dev, "DEBUG: MCP mode[%08x] state[%08x] evt_mask[%08x]\n",
2459 bnx2_reg_rd_ind(bp, BNX2_MCP_CPU_MODE),
2460 bnx2_reg_rd_ind(bp, BNX2_MCP_CPU_STATE),
2461 bnx2_reg_rd_ind(bp, BNX2_MCP_CPU_EVENT_MASK));
2462 netdev_err(dev, "DEBUG: pc[%08x] pc[%08x] instr[%08x]\n",
2463 bnx2_reg_rd_ind(bp, BNX2_MCP_CPU_PROGRAM_COUNTER),
2464 bnx2_reg_rd_ind(bp, BNX2_MCP_CPU_PROGRAM_COUNTER),
2465 bnx2_reg_rd_ind(bp, BNX2_MCP_CPU_INSTRUCTION));
2466 netdev_err(dev, "DEBUG: shmem states:\n");
2467 netdev_err(dev, "DEBUG: drv_mb[%08x] fw_mb[%08x] link_status[%08x]",
2468 bnx2_shmem_rd(bp, BNX2_DRV_MB),
2469 bnx2_shmem_rd(bp, BNX2_FW_MB),
2470 bnx2_shmem_rd(bp, BNX2_LINK_STATUS));
2471 pr_cont(" drv_pulse_mb[%08x]\n", bnx2_shmem_rd(bp, BNX2_DRV_PULSE_MB));
2472 netdev_err(dev, "DEBUG: dev_info_signature[%08x] reset_type[%08x]",
2473 bnx2_shmem_rd(bp, BNX2_DEV_INFO_SIGNATURE),
2474 bnx2_shmem_rd(bp, BNX2_BC_STATE_RESET_TYPE));
2475 pr_cont(" condition[%08x]\n",
2476 bnx2_shmem_rd(bp, BNX2_BC_STATE_CONDITION));
Michael Chan13e63512012-06-16 15:45:42 +00002477 DP_SHMEM_LINE(bp, BNX2_BC_RESET_TYPE);
Jeffrey Huangecdbf6e2011-07-13 17:24:21 +00002478 DP_SHMEM_LINE(bp, 0x3cc);
2479 DP_SHMEM_LINE(bp, 0x3dc);
2480 DP_SHMEM_LINE(bp, 0x3ec);
2481 netdev_err(dev, "DEBUG: 0x3fc[%08x]\n", bnx2_shmem_rd(bp, 0x3fc));
2482 netdev_err(dev, "<--- end MCP states dump --->\n");
2483}
2484
Michael Chanb6016b72005-05-26 13:03:09 -07002485static int
Michael Chana2f13892008-07-14 22:38:23 -07002486bnx2_fw_sync(struct bnx2 *bp, u32 msg_data, int ack, int silent)
Michael Chanb6016b72005-05-26 13:03:09 -07002487{
2488 int i;
2489 u32 val;
2490
Michael Chanb6016b72005-05-26 13:03:09 -07002491 bp->fw_wr_seq++;
2492 msg_data |= bp->fw_wr_seq;
2493
Michael Chan2726d6e2008-01-29 21:35:05 -08002494 bnx2_shmem_wr(bp, BNX2_DRV_MB, msg_data);
Michael Chanb6016b72005-05-26 13:03:09 -07002495
Michael Chana2f13892008-07-14 22:38:23 -07002496 if (!ack)
2497 return 0;
2498
Michael Chanb6016b72005-05-26 13:03:09 -07002499 /* wait for an acknowledgement. */
Michael Chan40105c02008-11-12 16:02:45 -08002500 for (i = 0; i < (BNX2_FW_ACK_TIME_OUT_MS / 10); i++) {
Michael Chanb090ae22006-01-23 16:07:10 -08002501 msleep(10);
Michael Chanb6016b72005-05-26 13:03:09 -07002502
Michael Chan2726d6e2008-01-29 21:35:05 -08002503 val = bnx2_shmem_rd(bp, BNX2_FW_MB);
Michael Chanb6016b72005-05-26 13:03:09 -07002504
2505 if ((val & BNX2_FW_MSG_ACK) == (msg_data & BNX2_DRV_MSG_SEQ))
2506 break;
2507 }
Michael Chanb090ae22006-01-23 16:07:10 -08002508 if ((msg_data & BNX2_DRV_MSG_DATA) == BNX2_DRV_MSG_DATA_WAIT0)
2509 return 0;
Michael Chanb6016b72005-05-26 13:03:09 -07002510
2511 /* If we timed out, inform the firmware that this is the case. */
Michael Chanb090ae22006-01-23 16:07:10 -08002512 if ((val & BNX2_FW_MSG_ACK) != (msg_data & BNX2_DRV_MSG_SEQ)) {
Michael Chanb6016b72005-05-26 13:03:09 -07002513 msg_data &= ~BNX2_DRV_MSG_CODE;
2514 msg_data |= BNX2_DRV_MSG_CODE_FW_TIMEOUT;
2515
Michael Chan2726d6e2008-01-29 21:35:05 -08002516 bnx2_shmem_wr(bp, BNX2_DRV_MB, msg_data);
Jeffrey Huangecdbf6e2011-07-13 17:24:21 +00002517 if (!silent) {
2518 pr_err("fw sync timeout, reset code = %x\n", msg_data);
2519 bnx2_dump_mcp_state(bp);
2520 }
Michael Chanb6016b72005-05-26 13:03:09 -07002521
Michael Chanb6016b72005-05-26 13:03:09 -07002522 return -EBUSY;
2523 }
2524
Michael Chanb090ae22006-01-23 16:07:10 -08002525 if ((val & BNX2_FW_MSG_STATUS_MASK) != BNX2_FW_MSG_STATUS_OK)
2526 return -EIO;
2527
Michael Chanb6016b72005-05-26 13:03:09 -07002528 return 0;
2529}
2530
Michael Chan59b47d82006-11-19 14:10:45 -08002531static int
2532bnx2_init_5709_context(struct bnx2 *bp)
2533{
2534 int i, ret = 0;
2535 u32 val;
2536
2537 val = BNX2_CTX_COMMAND_ENABLED | BNX2_CTX_COMMAND_MEM_INIT | (1 << 12);
Michael Chan2bc40782012-12-06 10:33:09 +00002538 val |= (BNX2_PAGE_BITS - 8) << 16;
Michael Chane503e062012-12-06 10:33:08 +00002539 BNX2_WR(bp, BNX2_CTX_COMMAND, val);
Michael Chan641bdcd2007-06-04 21:22:24 -07002540 for (i = 0; i < 10; i++) {
Michael Chane503e062012-12-06 10:33:08 +00002541 val = BNX2_RD(bp, BNX2_CTX_COMMAND);
Michael Chan641bdcd2007-06-04 21:22:24 -07002542 if (!(val & BNX2_CTX_COMMAND_MEM_INIT))
2543 break;
2544 udelay(2);
2545 }
2546 if (val & BNX2_CTX_COMMAND_MEM_INIT)
2547 return -EBUSY;
2548
Michael Chan59b47d82006-11-19 14:10:45 -08002549 for (i = 0; i < bp->ctx_pages; i++) {
2550 int j;
2551
Michael Chan352f7682008-05-02 16:57:26 -07002552 if (bp->ctx_blk[i])
Michael Chan2bc40782012-12-06 10:33:09 +00002553 memset(bp->ctx_blk[i], 0, BNX2_PAGE_SIZE);
Michael Chan352f7682008-05-02 16:57:26 -07002554 else
2555 return -ENOMEM;
2556
Michael Chane503e062012-12-06 10:33:08 +00002557 BNX2_WR(bp, BNX2_CTX_HOST_PAGE_TBL_DATA0,
2558 (bp->ctx_blk_mapping[i] & 0xffffffff) |
2559 BNX2_CTX_HOST_PAGE_TBL_DATA0_VALID);
2560 BNX2_WR(bp, BNX2_CTX_HOST_PAGE_TBL_DATA1,
2561 (u64) bp->ctx_blk_mapping[i] >> 32);
2562 BNX2_WR(bp, BNX2_CTX_HOST_PAGE_TBL_CTRL, i |
2563 BNX2_CTX_HOST_PAGE_TBL_CTRL_WRITE_REQ);
Michael Chan59b47d82006-11-19 14:10:45 -08002564 for (j = 0; j < 10; j++) {
2565
Michael Chane503e062012-12-06 10:33:08 +00002566 val = BNX2_RD(bp, BNX2_CTX_HOST_PAGE_TBL_CTRL);
Michael Chan59b47d82006-11-19 14:10:45 -08002567 if (!(val & BNX2_CTX_HOST_PAGE_TBL_CTRL_WRITE_REQ))
2568 break;
2569 udelay(5);
2570 }
2571 if (val & BNX2_CTX_HOST_PAGE_TBL_CTRL_WRITE_REQ) {
2572 ret = -EBUSY;
2573 break;
2574 }
2575 }
2576 return ret;
2577}
2578
Michael Chanb6016b72005-05-26 13:03:09 -07002579static void
2580bnx2_init_context(struct bnx2 *bp)
2581{
2582 u32 vcid;
2583
2584 vcid = 96;
2585 while (vcid) {
2586 u32 vcid_addr, pcid_addr, offset;
Michael Chan7947b202007-06-04 21:17:10 -07002587 int i;
Michael Chanb6016b72005-05-26 13:03:09 -07002588
2589 vcid--;
2590
Michael Chan4ce45e02012-12-06 10:33:10 +00002591 if (BNX2_CHIP_ID(bp) == BNX2_CHIP_ID_5706_A0) {
Michael Chanb6016b72005-05-26 13:03:09 -07002592 u32 new_vcid;
2593
2594 vcid_addr = GET_PCID_ADDR(vcid);
2595 if (vcid & 0x8) {
2596 new_vcid = 0x60 + (vcid & 0xf0) + (vcid & 0x7);
2597 }
2598 else {
2599 new_vcid = vcid;
2600 }
2601 pcid_addr = GET_PCID_ADDR(new_vcid);
2602 }
2603 else {
2604 vcid_addr = GET_CID_ADDR(vcid);
2605 pcid_addr = vcid_addr;
2606 }
2607
Michael Chan7947b202007-06-04 21:17:10 -07002608 for (i = 0; i < (CTX_SIZE / PHY_CTX_SIZE); i++) {
2609 vcid_addr += (i << PHY_CTX_SHIFT);
2610 pcid_addr += (i << PHY_CTX_SHIFT);
Michael Chanb6016b72005-05-26 13:03:09 -07002611
Michael Chane503e062012-12-06 10:33:08 +00002612 BNX2_WR(bp, BNX2_CTX_VIRT_ADDR, vcid_addr);
2613 BNX2_WR(bp, BNX2_CTX_PAGE_TBL, pcid_addr);
Michael Chan7947b202007-06-04 21:17:10 -07002614
2615 /* Zero out the context. */
2616 for (offset = 0; offset < PHY_CTX_SIZE; offset += 4)
Michael Chan62a83132008-01-29 21:35:40 -08002617 bnx2_ctx_wr(bp, vcid_addr, offset, 0);
Michael Chanb6016b72005-05-26 13:03:09 -07002618 }
Michael Chanb6016b72005-05-26 13:03:09 -07002619 }
2620}
2621
2622static int
2623bnx2_alloc_bad_rbuf(struct bnx2 *bp)
2624{
2625 u16 *good_mbuf;
2626 u32 good_mbuf_cnt;
2627 u32 val;
2628
2629 good_mbuf = kmalloc(512 * sizeof(u16), GFP_KERNEL);
Joe Perchese404dec2012-01-29 12:56:23 +00002630 if (good_mbuf == NULL)
Michael Chanb6016b72005-05-26 13:03:09 -07002631 return -ENOMEM;
Michael Chanb6016b72005-05-26 13:03:09 -07002632
Michael Chane503e062012-12-06 10:33:08 +00002633 BNX2_WR(bp, BNX2_MISC_ENABLE_SET_BITS,
Michael Chanb6016b72005-05-26 13:03:09 -07002634 BNX2_MISC_ENABLE_SET_BITS_RX_MBUF_ENABLE);
2635
2636 good_mbuf_cnt = 0;
2637
2638 /* Allocate a bunch of mbufs and save the good ones in an array. */
Michael Chan2726d6e2008-01-29 21:35:05 -08002639 val = bnx2_reg_rd_ind(bp, BNX2_RBUF_STATUS1);
Michael Chanb6016b72005-05-26 13:03:09 -07002640 while (val & BNX2_RBUF_STATUS1_FREE_COUNT) {
Michael Chan2726d6e2008-01-29 21:35:05 -08002641 bnx2_reg_wr_ind(bp, BNX2_RBUF_COMMAND,
2642 BNX2_RBUF_COMMAND_ALLOC_REQ);
Michael Chanb6016b72005-05-26 13:03:09 -07002643
Michael Chan2726d6e2008-01-29 21:35:05 -08002644 val = bnx2_reg_rd_ind(bp, BNX2_RBUF_FW_BUF_ALLOC);
Michael Chanb6016b72005-05-26 13:03:09 -07002645
2646 val &= BNX2_RBUF_FW_BUF_ALLOC_VALUE;
2647
2648 /* The addresses with Bit 9 set are bad memory blocks. */
2649 if (!(val & (1 << 9))) {
2650 good_mbuf[good_mbuf_cnt] = (u16) val;
2651 good_mbuf_cnt++;
2652 }
2653
Michael Chan2726d6e2008-01-29 21:35:05 -08002654 val = bnx2_reg_rd_ind(bp, BNX2_RBUF_STATUS1);
Michael Chanb6016b72005-05-26 13:03:09 -07002655 }
2656
2657 /* Free the good ones back to the mbuf pool thus discarding
2658 * all the bad ones. */
2659 while (good_mbuf_cnt) {
2660 good_mbuf_cnt--;
2661
2662 val = good_mbuf[good_mbuf_cnt];
2663 val = (val << 9) | val | 1;
2664
Michael Chan2726d6e2008-01-29 21:35:05 -08002665 bnx2_reg_wr_ind(bp, BNX2_RBUF_FW_BUF_FREE, val);
Michael Chanb6016b72005-05-26 13:03:09 -07002666 }
2667 kfree(good_mbuf);
2668 return 0;
2669}
2670
2671static void
Benjamin Li5fcaed02008-07-14 22:39:52 -07002672bnx2_set_mac_addr(struct bnx2 *bp, u8 *mac_addr, u32 pos)
Michael Chanb6016b72005-05-26 13:03:09 -07002673{
2674 u32 val;
Michael Chanb6016b72005-05-26 13:03:09 -07002675
2676 val = (mac_addr[0] << 8) | mac_addr[1];
2677
Michael Chane503e062012-12-06 10:33:08 +00002678 BNX2_WR(bp, BNX2_EMAC_MAC_MATCH0 + (pos * 8), val);
Michael Chanb6016b72005-05-26 13:03:09 -07002679
Jeff Garzik6aa20a22006-09-13 13:24:59 -04002680 val = (mac_addr[2] << 24) | (mac_addr[3] << 16) |
Michael Chanb6016b72005-05-26 13:03:09 -07002681 (mac_addr[4] << 8) | mac_addr[5];
2682
Michael Chane503e062012-12-06 10:33:08 +00002683 BNX2_WR(bp, BNX2_EMAC_MAC_MATCH1 + (pos * 8), val);
Michael Chanb6016b72005-05-26 13:03:09 -07002684}
2685
2686static inline int
Stanislaw Gruszkaa2df00a2010-07-15 22:55:40 +00002687bnx2_alloc_rx_page(struct bnx2 *bp, struct bnx2_rx_ring_info *rxr, u16 index, gfp_t gfp)
Michael Chan47bf4242007-12-12 11:19:12 -08002688{
2689 dma_addr_t mapping;
Michael Chan2bc40782012-12-06 10:33:09 +00002690 struct bnx2_sw_pg *rx_pg = &rxr->rx_pg_ring[index];
2691 struct bnx2_rx_bd *rxbd =
2692 &rxr->rx_pg_desc_ring[BNX2_RX_RING(index)][BNX2_RX_IDX(index)];
Stanislaw Gruszkaa2df00a2010-07-15 22:55:40 +00002693 struct page *page = alloc_page(gfp);
Michael Chan47bf4242007-12-12 11:19:12 -08002694
2695 if (!page)
2696 return -ENOMEM;
Stanislaw Gruszka36227e82010-07-15 04:25:50 +00002697 mapping = dma_map_page(&bp->pdev->dev, page, 0, PAGE_SIZE,
Michael Chan47bf4242007-12-12 11:19:12 -08002698 PCI_DMA_FROMDEVICE);
Stanislaw Gruszka36227e82010-07-15 04:25:50 +00002699 if (dma_mapping_error(&bp->pdev->dev, mapping)) {
Benjamin Li3d16af82008-10-09 12:26:41 -07002700 __free_page(page);
2701 return -EIO;
2702 }
2703
Michael Chan47bf4242007-12-12 11:19:12 -08002704 rx_pg->page = page;
FUJITA Tomonori1a4ccc22010-04-01 16:56:57 +00002705 dma_unmap_addr_set(rx_pg, mapping, mapping);
Michael Chan47bf4242007-12-12 11:19:12 -08002706 rxbd->rx_bd_haddr_hi = (u64) mapping >> 32;
2707 rxbd->rx_bd_haddr_lo = (u64) mapping & 0xffffffff;
2708 return 0;
2709}
2710
2711static void
Michael Chanbb4f98a2008-06-19 16:38:19 -07002712bnx2_free_rx_page(struct bnx2 *bp, struct bnx2_rx_ring_info *rxr, u16 index)
Michael Chan47bf4242007-12-12 11:19:12 -08002713{
Michael Chan2bc40782012-12-06 10:33:09 +00002714 struct bnx2_sw_pg *rx_pg = &rxr->rx_pg_ring[index];
Michael Chan47bf4242007-12-12 11:19:12 -08002715 struct page *page = rx_pg->page;
2716
2717 if (!page)
2718 return;
2719
Stanislaw Gruszka36227e82010-07-15 04:25:50 +00002720 dma_unmap_page(&bp->pdev->dev, dma_unmap_addr(rx_pg, mapping),
2721 PAGE_SIZE, PCI_DMA_FROMDEVICE);
Michael Chan47bf4242007-12-12 11:19:12 -08002722
2723 __free_page(page);
2724 rx_pg->page = NULL;
2725}
2726
2727static inline int
Eric Dumazetdd2bc8e2011-11-15 07:30:05 +00002728bnx2_alloc_rx_data(struct bnx2 *bp, struct bnx2_rx_ring_info *rxr, u16 index, gfp_t gfp)
Michael Chanb6016b72005-05-26 13:03:09 -07002729{
Eric Dumazetdd2bc8e2011-11-15 07:30:05 +00002730 u8 *data;
Michael Chan2bc40782012-12-06 10:33:09 +00002731 struct bnx2_sw_bd *rx_buf = &rxr->rx_buf_ring[index];
Michael Chanb6016b72005-05-26 13:03:09 -07002732 dma_addr_t mapping;
Michael Chan2bc40782012-12-06 10:33:09 +00002733 struct bnx2_rx_bd *rxbd =
2734 &rxr->rx_desc_ring[BNX2_RX_RING(index)][BNX2_RX_IDX(index)];
Michael Chanb6016b72005-05-26 13:03:09 -07002735
Eric Dumazetdd2bc8e2011-11-15 07:30:05 +00002736 data = kmalloc(bp->rx_buf_size, gfp);
2737 if (!data)
Michael Chanb6016b72005-05-26 13:03:09 -07002738 return -ENOMEM;
Michael Chanb6016b72005-05-26 13:03:09 -07002739
Eric Dumazetdd2bc8e2011-11-15 07:30:05 +00002740 mapping = dma_map_single(&bp->pdev->dev,
2741 get_l2_fhdr(data),
2742 bp->rx_buf_use_size,
Stanislaw Gruszka36227e82010-07-15 04:25:50 +00002743 PCI_DMA_FROMDEVICE);
2744 if (dma_mapping_error(&bp->pdev->dev, mapping)) {
Eric Dumazetdd2bc8e2011-11-15 07:30:05 +00002745 kfree(data);
Benjamin Li3d16af82008-10-09 12:26:41 -07002746 return -EIO;
2747 }
Michael Chanb6016b72005-05-26 13:03:09 -07002748
Eric Dumazetdd2bc8e2011-11-15 07:30:05 +00002749 rx_buf->data = data;
FUJITA Tomonori1a4ccc22010-04-01 16:56:57 +00002750 dma_unmap_addr_set(rx_buf, mapping, mapping);
Michael Chanb6016b72005-05-26 13:03:09 -07002751
2752 rxbd->rx_bd_haddr_hi = (u64) mapping >> 32;
2753 rxbd->rx_bd_haddr_lo = (u64) mapping & 0xffffffff;
2754
Michael Chanbb4f98a2008-06-19 16:38:19 -07002755 rxr->rx_prod_bseq += bp->rx_buf_use_size;
Michael Chanb6016b72005-05-26 13:03:09 -07002756
2757 return 0;
2758}
2759
Michael Chanda3e4fb2007-05-03 13:24:23 -07002760static int
Michael Chan35efa7c2007-12-20 19:56:37 -08002761bnx2_phy_event_is_set(struct bnx2 *bp, struct bnx2_napi *bnapi, u32 event)
Michael Chanda3e4fb2007-05-03 13:24:23 -07002762{
Michael Chan43e80b82008-06-19 16:41:08 -07002763 struct status_block *sblk = bnapi->status_blk.msi;
Michael Chanda3e4fb2007-05-03 13:24:23 -07002764 u32 new_link_state, old_link_state;
2765 int is_set = 1;
2766
2767 new_link_state = sblk->status_attn_bits & event;
2768 old_link_state = sblk->status_attn_bits_ack & event;
2769 if (new_link_state != old_link_state) {
2770 if (new_link_state)
Michael Chane503e062012-12-06 10:33:08 +00002771 BNX2_WR(bp, BNX2_PCICFG_STATUS_BIT_SET_CMD, event);
Michael Chanda3e4fb2007-05-03 13:24:23 -07002772 else
Michael Chane503e062012-12-06 10:33:08 +00002773 BNX2_WR(bp, BNX2_PCICFG_STATUS_BIT_CLEAR_CMD, event);
Michael Chanda3e4fb2007-05-03 13:24:23 -07002774 } else
2775 is_set = 0;
2776
2777 return is_set;
2778}
2779
Michael Chanb6016b72005-05-26 13:03:09 -07002780static void
Michael Chan35efa7c2007-12-20 19:56:37 -08002781bnx2_phy_int(struct bnx2 *bp, struct bnx2_napi *bnapi)
Michael Chanb6016b72005-05-26 13:03:09 -07002782{
Michael Chan74ecc622008-05-02 16:56:16 -07002783 spin_lock(&bp->phy_lock);
2784
2785 if (bnx2_phy_event_is_set(bp, bnapi, STATUS_ATTN_BITS_LINK_STATE))
Michael Chanb6016b72005-05-26 13:03:09 -07002786 bnx2_set_link(bp);
Michael Chan35efa7c2007-12-20 19:56:37 -08002787 if (bnx2_phy_event_is_set(bp, bnapi, STATUS_ATTN_BITS_TIMER_ABORT))
Michael Chan0d8a6572007-07-07 22:49:43 -07002788 bnx2_set_remote_link(bp);
2789
Michael Chan74ecc622008-05-02 16:56:16 -07002790 spin_unlock(&bp->phy_lock);
2791
Michael Chanb6016b72005-05-26 13:03:09 -07002792}
2793
Michael Chanead72702007-12-20 19:55:39 -08002794static inline u16
Michael Chan35efa7c2007-12-20 19:56:37 -08002795bnx2_get_hw_tx_cons(struct bnx2_napi *bnapi)
Michael Chanead72702007-12-20 19:55:39 -08002796{
2797 u16 cons;
2798
Michael Chan43e80b82008-06-19 16:41:08 -07002799 /* Tell compiler that status block fields can change. */
2800 barrier();
2801 cons = *bnapi->hw_tx_cons_ptr;
Michael Chan581daf72009-05-06 16:46:47 -07002802 barrier();
Michael Chan2bc40782012-12-06 10:33:09 +00002803 if (unlikely((cons & BNX2_MAX_TX_DESC_CNT) == BNX2_MAX_TX_DESC_CNT))
Michael Chanead72702007-12-20 19:55:39 -08002804 cons++;
2805 return cons;
2806}
2807
Michael Chan57851d82007-12-20 20:01:44 -08002808static int
2809bnx2_tx_int(struct bnx2 *bp, struct bnx2_napi *bnapi, int budget)
Michael Chanb6016b72005-05-26 13:03:09 -07002810{
Michael Chan35e90102008-06-19 16:37:42 -07002811 struct bnx2_tx_ring_info *txr = &bnapi->tx_ring;
Michael Chanb6016b72005-05-26 13:03:09 -07002812 u16 hw_cons, sw_cons, sw_ring_cons;
Benjamin Li706bf242008-07-18 17:55:11 -07002813 int tx_pkt = 0, index;
Eric Dumazete9831902011-11-29 11:53:05 +00002814 unsigned int tx_bytes = 0;
Benjamin Li706bf242008-07-18 17:55:11 -07002815 struct netdev_queue *txq;
2816
2817 index = (bnapi - bp->bnx2_napi);
2818 txq = netdev_get_tx_queue(bp->dev, index);
Michael Chanb6016b72005-05-26 13:03:09 -07002819
Michael Chan35efa7c2007-12-20 19:56:37 -08002820 hw_cons = bnx2_get_hw_tx_cons(bnapi);
Michael Chan35e90102008-06-19 16:37:42 -07002821 sw_cons = txr->tx_cons;
Michael Chanb6016b72005-05-26 13:03:09 -07002822
2823 while (sw_cons != hw_cons) {
Michael Chan2bc40782012-12-06 10:33:09 +00002824 struct bnx2_sw_tx_bd *tx_buf;
Michael Chanb6016b72005-05-26 13:03:09 -07002825 struct sk_buff *skb;
2826 int i, last;
2827
Michael Chan2bc40782012-12-06 10:33:09 +00002828 sw_ring_cons = BNX2_TX_RING_IDX(sw_cons);
Michael Chanb6016b72005-05-26 13:03:09 -07002829
Michael Chan35e90102008-06-19 16:37:42 -07002830 tx_buf = &txr->tx_buf_ring[sw_ring_cons];
Michael Chanb6016b72005-05-26 13:03:09 -07002831 skb = tx_buf->skb;
Arjan van de Ven1d39ed52006-12-12 14:06:23 +01002832
Eric Dumazetd62fda02009-05-12 20:48:02 +00002833 /* prefetch skb_end_pointer() to speedup skb_shinfo(skb) */
2834 prefetch(&skb->end);
2835
Michael Chanb6016b72005-05-26 13:03:09 -07002836 /* partial BD completions possible with TSO packets */
Eric Dumazetd62fda02009-05-12 20:48:02 +00002837 if (tx_buf->is_gso) {
Michael Chanb6016b72005-05-26 13:03:09 -07002838 u16 last_idx, last_ring_idx;
2839
Eric Dumazetd62fda02009-05-12 20:48:02 +00002840 last_idx = sw_cons + tx_buf->nr_frags + 1;
2841 last_ring_idx = sw_ring_cons + tx_buf->nr_frags + 1;
Michael Chan2bc40782012-12-06 10:33:09 +00002842 if (unlikely(last_ring_idx >= BNX2_MAX_TX_DESC_CNT)) {
Michael Chanb6016b72005-05-26 13:03:09 -07002843 last_idx++;
2844 }
2845 if (((s16) ((s16) last_idx - (s16) hw_cons)) > 0) {
2846 break;
2847 }
2848 }
Arjan van de Ven1d39ed52006-12-12 14:06:23 +01002849
Stanislaw Gruszka36227e82010-07-15 04:25:50 +00002850 dma_unmap_single(&bp->pdev->dev, dma_unmap_addr(tx_buf, mapping),
Alexander Duycke95524a2009-12-02 16:47:57 +00002851 skb_headlen(skb), PCI_DMA_TODEVICE);
Michael Chanb6016b72005-05-26 13:03:09 -07002852
2853 tx_buf->skb = NULL;
Eric Dumazetd62fda02009-05-12 20:48:02 +00002854 last = tx_buf->nr_frags;
Michael Chanb6016b72005-05-26 13:03:09 -07002855
2856 for (i = 0; i < last; i++) {
Michael Chan2bc40782012-12-06 10:33:09 +00002857 struct bnx2_sw_tx_bd *tx_buf;
Alexander Duycke95524a2009-12-02 16:47:57 +00002858
Michael Chan2bc40782012-12-06 10:33:09 +00002859 sw_cons = BNX2_NEXT_TX_BD(sw_cons);
2860
2861 tx_buf = &txr->tx_buf_ring[BNX2_TX_RING_IDX(sw_cons)];
Stanislaw Gruszka36227e82010-07-15 04:25:50 +00002862 dma_unmap_page(&bp->pdev->dev,
Michael Chan2bc40782012-12-06 10:33:09 +00002863 dma_unmap_addr(tx_buf, mapping),
Eric Dumazet9e903e02011-10-18 21:00:24 +00002864 skb_frag_size(&skb_shinfo(skb)->frags[i]),
Alexander Duycke95524a2009-12-02 16:47:57 +00002865 PCI_DMA_TODEVICE);
Michael Chanb6016b72005-05-26 13:03:09 -07002866 }
2867
Michael Chan2bc40782012-12-06 10:33:09 +00002868 sw_cons = BNX2_NEXT_TX_BD(sw_cons);
Michael Chanb6016b72005-05-26 13:03:09 -07002869
Eric Dumazete9831902011-11-29 11:53:05 +00002870 tx_bytes += skb->len;
Michael Chan745720e2006-06-29 12:37:41 -07002871 dev_kfree_skb(skb);
Michael Chan57851d82007-12-20 20:01:44 -08002872 tx_pkt++;
2873 if (tx_pkt == budget)
2874 break;
Michael Chanb6016b72005-05-26 13:03:09 -07002875
Eric Dumazetd62fda02009-05-12 20:48:02 +00002876 if (hw_cons == sw_cons)
2877 hw_cons = bnx2_get_hw_tx_cons(bnapi);
Michael Chanb6016b72005-05-26 13:03:09 -07002878 }
2879
Eric Dumazete9831902011-11-29 11:53:05 +00002880 netdev_tx_completed_queue(txq, tx_pkt, tx_bytes);
Michael Chan35e90102008-06-19 16:37:42 -07002881 txr->hw_tx_cons = hw_cons;
2882 txr->tx_cons = sw_cons;
Benjamin Li706bf242008-07-18 17:55:11 -07002883
Michael Chan2f8af122006-08-15 01:39:10 -07002884 /* Need to make the tx_cons update visible to bnx2_start_xmit()
Benjamin Li706bf242008-07-18 17:55:11 -07002885 * before checking for netif_tx_queue_stopped(). Without the
Michael Chan2f8af122006-08-15 01:39:10 -07002886 * memory barrier, there is a small possibility that bnx2_start_xmit()
2887 * will miss it and cause the queue to be stopped forever.
2888 */
2889 smp_mb();
Michael Chanb6016b72005-05-26 13:03:09 -07002890
Benjamin Li706bf242008-07-18 17:55:11 -07002891 if (unlikely(netif_tx_queue_stopped(txq)) &&
Michael Chan35e90102008-06-19 16:37:42 -07002892 (bnx2_tx_avail(bp, txr) > bp->tx_wake_thresh)) {
Benjamin Li706bf242008-07-18 17:55:11 -07002893 __netif_tx_lock(txq, smp_processor_id());
2894 if ((netif_tx_queue_stopped(txq)) &&
Michael Chan35e90102008-06-19 16:37:42 -07002895 (bnx2_tx_avail(bp, txr) > bp->tx_wake_thresh))
Benjamin Li706bf242008-07-18 17:55:11 -07002896 netif_tx_wake_queue(txq);
2897 __netif_tx_unlock(txq);
Michael Chanb6016b72005-05-26 13:03:09 -07002898 }
Benjamin Li706bf242008-07-18 17:55:11 -07002899
Michael Chan57851d82007-12-20 20:01:44 -08002900 return tx_pkt;
Michael Chanb6016b72005-05-26 13:03:09 -07002901}
2902
Michael Chan1db82f22007-12-12 11:19:35 -08002903static void
Michael Chanbb4f98a2008-06-19 16:38:19 -07002904bnx2_reuse_rx_skb_pages(struct bnx2 *bp, struct bnx2_rx_ring_info *rxr,
Michael Chana1f60192007-12-20 19:57:19 -08002905 struct sk_buff *skb, int count)
Michael Chan1db82f22007-12-12 11:19:35 -08002906{
Michael Chan2bc40782012-12-06 10:33:09 +00002907 struct bnx2_sw_pg *cons_rx_pg, *prod_rx_pg;
2908 struct bnx2_rx_bd *cons_bd, *prod_bd;
Michael Chan1db82f22007-12-12 11:19:35 -08002909 int i;
Benjamin Li3d16af82008-10-09 12:26:41 -07002910 u16 hw_prod, prod;
Michael Chanbb4f98a2008-06-19 16:38:19 -07002911 u16 cons = rxr->rx_pg_cons;
Michael Chan1db82f22007-12-12 11:19:35 -08002912
Benjamin Li3d16af82008-10-09 12:26:41 -07002913 cons_rx_pg = &rxr->rx_pg_ring[cons];
2914
2915 /* The caller was unable to allocate a new page to replace the
2916 * last one in the frags array, so we need to recycle that page
2917 * and then free the skb.
2918 */
2919 if (skb) {
2920 struct page *page;
2921 struct skb_shared_info *shinfo;
2922
2923 shinfo = skb_shinfo(skb);
2924 shinfo->nr_frags--;
Ian Campbellb7b6a682011-08-24 22:28:12 +00002925 page = skb_frag_page(&shinfo->frags[shinfo->nr_frags]);
2926 __skb_frag_set_page(&shinfo->frags[shinfo->nr_frags], NULL);
Benjamin Li3d16af82008-10-09 12:26:41 -07002927
2928 cons_rx_pg->page = page;
2929 dev_kfree_skb(skb);
2930 }
2931
2932 hw_prod = rxr->rx_pg_prod;
2933
Michael Chan1db82f22007-12-12 11:19:35 -08002934 for (i = 0; i < count; i++) {
Michael Chan2bc40782012-12-06 10:33:09 +00002935 prod = BNX2_RX_PG_RING_IDX(hw_prod);
Michael Chan1db82f22007-12-12 11:19:35 -08002936
Michael Chanbb4f98a2008-06-19 16:38:19 -07002937 prod_rx_pg = &rxr->rx_pg_ring[prod];
2938 cons_rx_pg = &rxr->rx_pg_ring[cons];
Michael Chan2bc40782012-12-06 10:33:09 +00002939 cons_bd = &rxr->rx_pg_desc_ring[BNX2_RX_RING(cons)]
2940 [BNX2_RX_IDX(cons)];
2941 prod_bd = &rxr->rx_pg_desc_ring[BNX2_RX_RING(prod)]
2942 [BNX2_RX_IDX(prod)];
Michael Chan1db82f22007-12-12 11:19:35 -08002943
Michael Chan1db82f22007-12-12 11:19:35 -08002944 if (prod != cons) {
2945 prod_rx_pg->page = cons_rx_pg->page;
2946 cons_rx_pg->page = NULL;
FUJITA Tomonori1a4ccc22010-04-01 16:56:57 +00002947 dma_unmap_addr_set(prod_rx_pg, mapping,
2948 dma_unmap_addr(cons_rx_pg, mapping));
Michael Chan1db82f22007-12-12 11:19:35 -08002949
2950 prod_bd->rx_bd_haddr_hi = cons_bd->rx_bd_haddr_hi;
2951 prod_bd->rx_bd_haddr_lo = cons_bd->rx_bd_haddr_lo;
2952
2953 }
Michael Chan2bc40782012-12-06 10:33:09 +00002954 cons = BNX2_RX_PG_RING_IDX(BNX2_NEXT_RX_BD(cons));
2955 hw_prod = BNX2_NEXT_RX_BD(hw_prod);
Michael Chan1db82f22007-12-12 11:19:35 -08002956 }
Michael Chanbb4f98a2008-06-19 16:38:19 -07002957 rxr->rx_pg_prod = hw_prod;
2958 rxr->rx_pg_cons = cons;
Michael Chan1db82f22007-12-12 11:19:35 -08002959}
2960
Michael Chanb6016b72005-05-26 13:03:09 -07002961static inline void
Eric Dumazetdd2bc8e2011-11-15 07:30:05 +00002962bnx2_reuse_rx_data(struct bnx2 *bp, struct bnx2_rx_ring_info *rxr,
2963 u8 *data, u16 cons, u16 prod)
Michael Chanb6016b72005-05-26 13:03:09 -07002964{
Michael Chan2bc40782012-12-06 10:33:09 +00002965 struct bnx2_sw_bd *cons_rx_buf, *prod_rx_buf;
2966 struct bnx2_rx_bd *cons_bd, *prod_bd;
Michael Chan236b6392006-03-20 17:49:02 -08002967
Michael Chanbb4f98a2008-06-19 16:38:19 -07002968 cons_rx_buf = &rxr->rx_buf_ring[cons];
2969 prod_rx_buf = &rxr->rx_buf_ring[prod];
Michael Chanb6016b72005-05-26 13:03:09 -07002970
Stanislaw Gruszka36227e82010-07-15 04:25:50 +00002971 dma_sync_single_for_device(&bp->pdev->dev,
FUJITA Tomonori1a4ccc22010-04-01 16:56:57 +00002972 dma_unmap_addr(cons_rx_buf, mapping),
Benjamin Li601d3d12008-05-16 22:19:35 -07002973 BNX2_RX_OFFSET + BNX2_RX_COPY_THRESH, PCI_DMA_FROMDEVICE);
Michael Chanb6016b72005-05-26 13:03:09 -07002974
Michael Chanbb4f98a2008-06-19 16:38:19 -07002975 rxr->rx_prod_bseq += bp->rx_buf_use_size;
Michael Chan236b6392006-03-20 17:49:02 -08002976
Eric Dumazetdd2bc8e2011-11-15 07:30:05 +00002977 prod_rx_buf->data = data;
Michael Chan236b6392006-03-20 17:49:02 -08002978
2979 if (cons == prod)
2980 return;
2981
FUJITA Tomonori1a4ccc22010-04-01 16:56:57 +00002982 dma_unmap_addr_set(prod_rx_buf, mapping,
2983 dma_unmap_addr(cons_rx_buf, mapping));
Michael Chanb6016b72005-05-26 13:03:09 -07002984
Michael Chan2bc40782012-12-06 10:33:09 +00002985 cons_bd = &rxr->rx_desc_ring[BNX2_RX_RING(cons)][BNX2_RX_IDX(cons)];
2986 prod_bd = &rxr->rx_desc_ring[BNX2_RX_RING(prod)][BNX2_RX_IDX(prod)];
Michael Chan236b6392006-03-20 17:49:02 -08002987 prod_bd->rx_bd_haddr_hi = cons_bd->rx_bd_haddr_hi;
2988 prod_bd->rx_bd_haddr_lo = cons_bd->rx_bd_haddr_lo;
Michael Chanb6016b72005-05-26 13:03:09 -07002989}
2990
Eric Dumazetdd2bc8e2011-11-15 07:30:05 +00002991static struct sk_buff *
2992bnx2_rx_skb(struct bnx2 *bp, struct bnx2_rx_ring_info *rxr, u8 *data,
Michael Chana1f60192007-12-20 19:57:19 -08002993 unsigned int len, unsigned int hdr_len, dma_addr_t dma_addr,
2994 u32 ring_idx)
Michael Chan85833c62007-12-12 11:17:01 -08002995{
2996 int err;
2997 u16 prod = ring_idx & 0xffff;
Eric Dumazetdd2bc8e2011-11-15 07:30:05 +00002998 struct sk_buff *skb;
Michael Chan85833c62007-12-12 11:17:01 -08002999
Eric Dumazetdd2bc8e2011-11-15 07:30:05 +00003000 err = bnx2_alloc_rx_data(bp, rxr, prod, GFP_ATOMIC);
Michael Chan85833c62007-12-12 11:17:01 -08003001 if (unlikely(err)) {
Eric Dumazetdd2bc8e2011-11-15 07:30:05 +00003002 bnx2_reuse_rx_data(bp, rxr, data, (u16) (ring_idx >> 16), prod);
3003error:
Michael Chan1db82f22007-12-12 11:19:35 -08003004 if (hdr_len) {
3005 unsigned int raw_len = len + 4;
3006 int pages = PAGE_ALIGN(raw_len - hdr_len) >> PAGE_SHIFT;
3007
Michael Chanbb4f98a2008-06-19 16:38:19 -07003008 bnx2_reuse_rx_skb_pages(bp, rxr, NULL, pages);
Michael Chan1db82f22007-12-12 11:19:35 -08003009 }
Eric Dumazetdd2bc8e2011-11-15 07:30:05 +00003010 return NULL;
Michael Chan85833c62007-12-12 11:17:01 -08003011 }
3012
Stanislaw Gruszka36227e82010-07-15 04:25:50 +00003013 dma_unmap_single(&bp->pdev->dev, dma_addr, bp->rx_buf_use_size,
Michael Chan85833c62007-12-12 11:17:01 -08003014 PCI_DMA_FROMDEVICE);
Eric Dumazetd3836f22012-04-27 00:33:38 +00003015 skb = build_skb(data, 0);
Eric Dumazetdd2bc8e2011-11-15 07:30:05 +00003016 if (!skb) {
3017 kfree(data);
3018 goto error;
3019 }
3020 skb_reserve(skb, ((u8 *)get_l2_fhdr(data) - data) + BNX2_RX_OFFSET);
Michael Chan1db82f22007-12-12 11:19:35 -08003021 if (hdr_len == 0) {
3022 skb_put(skb, len);
Eric Dumazetdd2bc8e2011-11-15 07:30:05 +00003023 return skb;
Michael Chan1db82f22007-12-12 11:19:35 -08003024 } else {
3025 unsigned int i, frag_len, frag_size, pages;
Michael Chan2bc40782012-12-06 10:33:09 +00003026 struct bnx2_sw_pg *rx_pg;
Michael Chanbb4f98a2008-06-19 16:38:19 -07003027 u16 pg_cons = rxr->rx_pg_cons;
3028 u16 pg_prod = rxr->rx_pg_prod;
Michael Chan1db82f22007-12-12 11:19:35 -08003029
3030 frag_size = len + 4 - hdr_len;
3031 pages = PAGE_ALIGN(frag_size) >> PAGE_SHIFT;
3032 skb_put(skb, hdr_len);
3033
3034 for (i = 0; i < pages; i++) {
Benjamin Li3d16af82008-10-09 12:26:41 -07003035 dma_addr_t mapping_old;
3036
Michael Chan1db82f22007-12-12 11:19:35 -08003037 frag_len = min(frag_size, (unsigned int) PAGE_SIZE);
3038 if (unlikely(frag_len <= 4)) {
3039 unsigned int tail = 4 - frag_len;
3040
Michael Chanbb4f98a2008-06-19 16:38:19 -07003041 rxr->rx_pg_cons = pg_cons;
3042 rxr->rx_pg_prod = pg_prod;
3043 bnx2_reuse_rx_skb_pages(bp, rxr, NULL,
Michael Chana1f60192007-12-20 19:57:19 -08003044 pages - i);
Michael Chan1db82f22007-12-12 11:19:35 -08003045 skb->len -= tail;
3046 if (i == 0) {
3047 skb->tail -= tail;
3048 } else {
3049 skb_frag_t *frag =
3050 &skb_shinfo(skb)->frags[i - 1];
Eric Dumazet9e903e02011-10-18 21:00:24 +00003051 skb_frag_size_sub(frag, tail);
Michael Chan1db82f22007-12-12 11:19:35 -08003052 skb->data_len -= tail;
Michael Chan1db82f22007-12-12 11:19:35 -08003053 }
Eric Dumazetdd2bc8e2011-11-15 07:30:05 +00003054 return skb;
Michael Chan1db82f22007-12-12 11:19:35 -08003055 }
Michael Chanbb4f98a2008-06-19 16:38:19 -07003056 rx_pg = &rxr->rx_pg_ring[pg_cons];
Michael Chan1db82f22007-12-12 11:19:35 -08003057
Benjamin Li3d16af82008-10-09 12:26:41 -07003058 /* Don't unmap yet. If we're unable to allocate a new
3059 * page, we need to recycle the page and the DMA addr.
3060 */
FUJITA Tomonori1a4ccc22010-04-01 16:56:57 +00003061 mapping_old = dma_unmap_addr(rx_pg, mapping);
Michael Chan1db82f22007-12-12 11:19:35 -08003062 if (i == pages - 1)
3063 frag_len -= 4;
3064
3065 skb_fill_page_desc(skb, i, rx_pg->page, 0, frag_len);
3066 rx_pg->page = NULL;
3067
Michael Chanbb4f98a2008-06-19 16:38:19 -07003068 err = bnx2_alloc_rx_page(bp, rxr,
Michael Chan2bc40782012-12-06 10:33:09 +00003069 BNX2_RX_PG_RING_IDX(pg_prod),
Stanislaw Gruszkaa2df00a2010-07-15 22:55:40 +00003070 GFP_ATOMIC);
Michael Chan1db82f22007-12-12 11:19:35 -08003071 if (unlikely(err)) {
Michael Chanbb4f98a2008-06-19 16:38:19 -07003072 rxr->rx_pg_cons = pg_cons;
3073 rxr->rx_pg_prod = pg_prod;
3074 bnx2_reuse_rx_skb_pages(bp, rxr, skb,
Michael Chana1f60192007-12-20 19:57:19 -08003075 pages - i);
Eric Dumazetdd2bc8e2011-11-15 07:30:05 +00003076 return NULL;
Michael Chan1db82f22007-12-12 11:19:35 -08003077 }
3078
Stanislaw Gruszka36227e82010-07-15 04:25:50 +00003079 dma_unmap_page(&bp->pdev->dev, mapping_old,
Benjamin Li3d16af82008-10-09 12:26:41 -07003080 PAGE_SIZE, PCI_DMA_FROMDEVICE);
3081
Michael Chan1db82f22007-12-12 11:19:35 -08003082 frag_size -= frag_len;
3083 skb->data_len += frag_len;
Eric Dumazeta1f4e8b2011-10-13 07:50:19 +00003084 skb->truesize += PAGE_SIZE;
Michael Chan1db82f22007-12-12 11:19:35 -08003085 skb->len += frag_len;
3086
Michael Chan2bc40782012-12-06 10:33:09 +00003087 pg_prod = BNX2_NEXT_RX_BD(pg_prod);
3088 pg_cons = BNX2_RX_PG_RING_IDX(BNX2_NEXT_RX_BD(pg_cons));
Michael Chan1db82f22007-12-12 11:19:35 -08003089 }
Michael Chanbb4f98a2008-06-19 16:38:19 -07003090 rxr->rx_pg_prod = pg_prod;
3091 rxr->rx_pg_cons = pg_cons;
Michael Chan1db82f22007-12-12 11:19:35 -08003092 }
Eric Dumazetdd2bc8e2011-11-15 07:30:05 +00003093 return skb;
Michael Chan85833c62007-12-12 11:17:01 -08003094}
3095
Michael Chanc09c2622007-12-10 17:18:37 -08003096static inline u16
Michael Chan35efa7c2007-12-20 19:56:37 -08003097bnx2_get_hw_rx_cons(struct bnx2_napi *bnapi)
Michael Chanc09c2622007-12-10 17:18:37 -08003098{
Michael Chanbb4f98a2008-06-19 16:38:19 -07003099 u16 cons;
3100
Michael Chan43e80b82008-06-19 16:41:08 -07003101 /* Tell compiler that status block fields can change. */
3102 barrier();
3103 cons = *bnapi->hw_rx_cons_ptr;
Michael Chan581daf72009-05-06 16:46:47 -07003104 barrier();
Michael Chan2bc40782012-12-06 10:33:09 +00003105 if (unlikely((cons & BNX2_MAX_RX_DESC_CNT) == BNX2_MAX_RX_DESC_CNT))
Michael Chanc09c2622007-12-10 17:18:37 -08003106 cons++;
3107 return cons;
3108}
3109
Michael Chanb6016b72005-05-26 13:03:09 -07003110static int
Michael Chan35efa7c2007-12-20 19:56:37 -08003111bnx2_rx_int(struct bnx2 *bp, struct bnx2_napi *bnapi, int budget)
Michael Chanb6016b72005-05-26 13:03:09 -07003112{
Michael Chanbb4f98a2008-06-19 16:38:19 -07003113 struct bnx2_rx_ring_info *rxr = &bnapi->rx_ring;
Michael Chanb6016b72005-05-26 13:03:09 -07003114 u16 hw_cons, sw_cons, sw_ring_cons, sw_prod, sw_ring_prod;
3115 struct l2_fhdr *rx_hdr;
Michael Chan1db82f22007-12-12 11:19:35 -08003116 int rx_pkt = 0, pg_ring_used = 0;
Michael Chanb6016b72005-05-26 13:03:09 -07003117
Michael Chan35efa7c2007-12-20 19:56:37 -08003118 hw_cons = bnx2_get_hw_rx_cons(bnapi);
Michael Chanbb4f98a2008-06-19 16:38:19 -07003119 sw_cons = rxr->rx_cons;
3120 sw_prod = rxr->rx_prod;
Michael Chanb6016b72005-05-26 13:03:09 -07003121
3122 /* Memory barrier necessary as speculative reads of the rx
3123 * buffer can be ahead of the index in the status block
3124 */
3125 rmb();
3126 while (sw_cons != hw_cons) {
Michael Chan1db82f22007-12-12 11:19:35 -08003127 unsigned int len, hdr_len;
Michael Chanade2bfe2006-01-23 16:09:51 -08003128 u32 status;
Michael Chan2bc40782012-12-06 10:33:09 +00003129 struct bnx2_sw_bd *rx_buf, *next_rx_buf;
Michael Chanb6016b72005-05-26 13:03:09 -07003130 struct sk_buff *skb;
Michael Chan236b6392006-03-20 17:49:02 -08003131 dma_addr_t dma_addr;
Eric Dumazetdd2bc8e2011-11-15 07:30:05 +00003132 u8 *data;
Michael Chan2bc40782012-12-06 10:33:09 +00003133 u16 next_ring_idx;
Michael Chanb6016b72005-05-26 13:03:09 -07003134
Michael Chan2bc40782012-12-06 10:33:09 +00003135 sw_ring_cons = BNX2_RX_RING_IDX(sw_cons);
3136 sw_ring_prod = BNX2_RX_RING_IDX(sw_prod);
Michael Chanb6016b72005-05-26 13:03:09 -07003137
Michael Chanbb4f98a2008-06-19 16:38:19 -07003138 rx_buf = &rxr->rx_buf_ring[sw_ring_cons];
Eric Dumazetdd2bc8e2011-11-15 07:30:05 +00003139 data = rx_buf->data;
3140 rx_buf->data = NULL;
Michael Chan236b6392006-03-20 17:49:02 -08003141
Eric Dumazetdd2bc8e2011-11-15 07:30:05 +00003142 rx_hdr = get_l2_fhdr(data);
3143 prefetch(rx_hdr);
Michael Chan236b6392006-03-20 17:49:02 -08003144
FUJITA Tomonori1a4ccc22010-04-01 16:56:57 +00003145 dma_addr = dma_unmap_addr(rx_buf, mapping);
Michael Chan236b6392006-03-20 17:49:02 -08003146
Stanislaw Gruszka36227e82010-07-15 04:25:50 +00003147 dma_sync_single_for_cpu(&bp->pdev->dev, dma_addr,
Benjamin Li601d3d12008-05-16 22:19:35 -07003148 BNX2_RX_OFFSET + BNX2_RX_COPY_THRESH,
3149 PCI_DMA_FROMDEVICE);
Michael Chanb6016b72005-05-26 13:03:09 -07003150
Michael Chan2bc40782012-12-06 10:33:09 +00003151 next_ring_idx = BNX2_RX_RING_IDX(BNX2_NEXT_RX_BD(sw_cons));
3152 next_rx_buf = &rxr->rx_buf_ring[next_ring_idx];
Eric Dumazetdd2bc8e2011-11-15 07:30:05 +00003153 prefetch(get_l2_fhdr(next_rx_buf->data));
3154
Michael Chan1db82f22007-12-12 11:19:35 -08003155 len = rx_hdr->l2_fhdr_pkt_len;
Michael Chan990ec382009-02-12 16:54:13 -08003156 status = rx_hdr->l2_fhdr_status;
Michael Chanb6016b72005-05-26 13:03:09 -07003157
Michael Chan1db82f22007-12-12 11:19:35 -08003158 hdr_len = 0;
3159 if (status & L2_FHDR_STATUS_SPLIT) {
3160 hdr_len = rx_hdr->l2_fhdr_ip_xsum;
3161 pg_ring_used = 1;
3162 } else if (len > bp->rx_jumbo_thresh) {
3163 hdr_len = bp->rx_jumbo_thresh;
3164 pg_ring_used = 1;
3165 }
3166
Michael Chan990ec382009-02-12 16:54:13 -08003167 if (unlikely(status & (L2_FHDR_ERRORS_BAD_CRC |
3168 L2_FHDR_ERRORS_PHY_DECODE |
3169 L2_FHDR_ERRORS_ALIGNMENT |
3170 L2_FHDR_ERRORS_TOO_SHORT |
3171 L2_FHDR_ERRORS_GIANT_FRAME))) {
3172
Eric Dumazetdd2bc8e2011-11-15 07:30:05 +00003173 bnx2_reuse_rx_data(bp, rxr, data, sw_ring_cons,
Michael Chan990ec382009-02-12 16:54:13 -08003174 sw_ring_prod);
3175 if (pg_ring_used) {
3176 int pages;
3177
3178 pages = PAGE_ALIGN(len - hdr_len) >> PAGE_SHIFT;
3179
3180 bnx2_reuse_rx_skb_pages(bp, rxr, NULL, pages);
3181 }
3182 goto next_rx;
3183 }
3184
Michael Chan1db82f22007-12-12 11:19:35 -08003185 len -= 4;
Michael Chanb6016b72005-05-26 13:03:09 -07003186
Michael Chan5d5d0012007-12-12 11:17:43 -08003187 if (len <= bp->rx_copy_thresh) {
Eric Dumazetdd2bc8e2011-11-15 07:30:05 +00003188 skb = netdev_alloc_skb(bp->dev, len + 6);
3189 if (skb == NULL) {
3190 bnx2_reuse_rx_data(bp, rxr, data, sw_ring_cons,
Michael Chan85833c62007-12-12 11:17:01 -08003191 sw_ring_prod);
3192 goto next_rx;
3193 }
Michael Chanb6016b72005-05-26 13:03:09 -07003194
3195 /* aligned copy */
Eric Dumazetdd2bc8e2011-11-15 07:30:05 +00003196 memcpy(skb->data,
3197 (u8 *)rx_hdr + BNX2_RX_OFFSET - 6,
3198 len + 6);
3199 skb_reserve(skb, 6);
3200 skb_put(skb, len);
Michael Chanb6016b72005-05-26 13:03:09 -07003201
Eric Dumazetdd2bc8e2011-11-15 07:30:05 +00003202 bnx2_reuse_rx_data(bp, rxr, data,
Michael Chanb6016b72005-05-26 13:03:09 -07003203 sw_ring_cons, sw_ring_prod);
3204
Eric Dumazetdd2bc8e2011-11-15 07:30:05 +00003205 } else {
3206 skb = bnx2_rx_skb(bp, rxr, data, len, hdr_len, dma_addr,
3207 (sw_ring_cons << 16) | sw_ring_prod);
3208 if (!skb)
3209 goto next_rx;
3210 }
Michael Chanf22828e2008-08-14 15:30:14 -07003211 if ((status & L2_FHDR_STATUS_L2_VLAN_TAG) &&
Jesse Gross7d0fd212010-10-20 13:56:09 +00003212 !(bp->rx_mode & BNX2_EMAC_RX_MODE_KEEP_VLAN_TAG))
Patrick McHardy86a9bad2013-04-19 02:04:30 +00003213 __vlan_hwaccel_put_tag(skb, htons(ETH_P_8021Q), rx_hdr->l2_fhdr_vlan_tag);
Michael Chanf22828e2008-08-14 15:30:14 -07003214
Michael Chanb6016b72005-05-26 13:03:09 -07003215 skb->protocol = eth_type_trans(skb, bp->dev);
3216
3217 if ((len > (bp->dev->mtu + ETH_HLEN)) &&
Alexey Dobriyand1e100b2006-06-11 20:57:17 -07003218 (ntohs(skb->protocol) != 0x8100)) {
Michael Chanb6016b72005-05-26 13:03:09 -07003219
Michael Chan745720e2006-06-29 12:37:41 -07003220 dev_kfree_skb(skb);
Michael Chanb6016b72005-05-26 13:03:09 -07003221 goto next_rx;
3222
3223 }
3224
Eric Dumazetbc8acf22010-09-02 13:07:41 -07003225 skb_checksum_none_assert(skb);
Michał Mirosław8d7dfc22011-04-10 04:47:46 +00003226 if ((bp->dev->features & NETIF_F_RXCSUM) &&
Michael Chanb6016b72005-05-26 13:03:09 -07003227 (status & (L2_FHDR_STATUS_TCP_SEGMENT |
3228 L2_FHDR_STATUS_UDP_DATAGRAM))) {
3229
Michael Chanade2bfe2006-01-23 16:09:51 -08003230 if (likely((status & (L2_FHDR_ERRORS_TCP_XSUM |
3231 L2_FHDR_ERRORS_UDP_XSUM)) == 0))
Michael Chanb6016b72005-05-26 13:03:09 -07003232 skb->ip_summed = CHECKSUM_UNNECESSARY;
3233 }
Michael Chanfdc85412010-07-03 20:42:16 +00003234 if ((bp->dev->features & NETIF_F_RXHASH) &&
3235 ((status & L2_FHDR_STATUS_USE_RXHASH) ==
3236 L2_FHDR_STATUS_USE_RXHASH))
3237 skb->rxhash = rx_hdr->l2_fhdr_hash;
Michael Chanb6016b72005-05-26 13:03:09 -07003238
David S. Miller0c8dfc82009-01-27 16:22:32 -08003239 skb_record_rx_queue(skb, bnapi - &bp->bnx2_napi[0]);
Jesse Gross7d0fd212010-10-20 13:56:09 +00003240 napi_gro_receive(&bnapi->napi, skb);
Michael Chanb6016b72005-05-26 13:03:09 -07003241 rx_pkt++;
3242
3243next_rx:
Michael Chan2bc40782012-12-06 10:33:09 +00003244 sw_cons = BNX2_NEXT_RX_BD(sw_cons);
3245 sw_prod = BNX2_NEXT_RX_BD(sw_prod);
Michael Chanb6016b72005-05-26 13:03:09 -07003246
3247 if ((rx_pkt == budget))
3248 break;
Michael Chanf4e418f2005-11-04 08:53:48 -08003249
3250 /* Refresh hw_cons to see if there is new work */
3251 if (sw_cons == hw_cons) {
Michael Chan35efa7c2007-12-20 19:56:37 -08003252 hw_cons = bnx2_get_hw_rx_cons(bnapi);
Michael Chanf4e418f2005-11-04 08:53:48 -08003253 rmb();
3254 }
Michael Chanb6016b72005-05-26 13:03:09 -07003255 }
Michael Chanbb4f98a2008-06-19 16:38:19 -07003256 rxr->rx_cons = sw_cons;
3257 rxr->rx_prod = sw_prod;
Michael Chanb6016b72005-05-26 13:03:09 -07003258
Michael Chan1db82f22007-12-12 11:19:35 -08003259 if (pg_ring_used)
Michael Chane503e062012-12-06 10:33:08 +00003260 BNX2_WR16(bp, rxr->rx_pg_bidx_addr, rxr->rx_pg_prod);
Michael Chan1db82f22007-12-12 11:19:35 -08003261
Michael Chane503e062012-12-06 10:33:08 +00003262 BNX2_WR16(bp, rxr->rx_bidx_addr, sw_prod);
Michael Chanb6016b72005-05-26 13:03:09 -07003263
Michael Chane503e062012-12-06 10:33:08 +00003264 BNX2_WR(bp, rxr->rx_bseq_addr, rxr->rx_prod_bseq);
Michael Chanb6016b72005-05-26 13:03:09 -07003265
3266 mmiowb();
3267
3268 return rx_pkt;
3269
3270}
3271
3272/* MSI ISR - The only difference between this and the INTx ISR
3273 * is that the MSI interrupt is always serviced.
3274 */
3275static irqreturn_t
David Howells7d12e782006-10-05 14:55:46 +01003276bnx2_msi(int irq, void *dev_instance)
Michael Chanb6016b72005-05-26 13:03:09 -07003277{
Michael Chanf0ea2e62008-06-19 16:41:57 -07003278 struct bnx2_napi *bnapi = dev_instance;
3279 struct bnx2 *bp = bnapi->bp;
Michael Chanb6016b72005-05-26 13:03:09 -07003280
Michael Chan43e80b82008-06-19 16:41:08 -07003281 prefetch(bnapi->status_blk.msi);
Michael Chane503e062012-12-06 10:33:08 +00003282 BNX2_WR(bp, BNX2_PCICFG_INT_ACK_CMD,
Michael Chanb6016b72005-05-26 13:03:09 -07003283 BNX2_PCICFG_INT_ACK_CMD_USE_INT_HC_PARAM |
3284 BNX2_PCICFG_INT_ACK_CMD_MASK_INT);
3285
3286 /* Return here if interrupt is disabled. */
Michael Chan73eef4c2005-08-25 15:39:15 -07003287 if (unlikely(atomic_read(&bp->intr_sem) != 0))
3288 return IRQ_HANDLED;
Michael Chanb6016b72005-05-26 13:03:09 -07003289
Ben Hutchings288379f2009-01-19 16:43:59 -08003290 napi_schedule(&bnapi->napi);
Michael Chanb6016b72005-05-26 13:03:09 -07003291
Michael Chan73eef4c2005-08-25 15:39:15 -07003292 return IRQ_HANDLED;
Michael Chanb6016b72005-05-26 13:03:09 -07003293}
3294
3295static irqreturn_t
Michael Chan8e6a72c2007-05-03 13:24:48 -07003296bnx2_msi_1shot(int irq, void *dev_instance)
3297{
Michael Chanf0ea2e62008-06-19 16:41:57 -07003298 struct bnx2_napi *bnapi = dev_instance;
3299 struct bnx2 *bp = bnapi->bp;
Michael Chan8e6a72c2007-05-03 13:24:48 -07003300
Michael Chan43e80b82008-06-19 16:41:08 -07003301 prefetch(bnapi->status_blk.msi);
Michael Chan8e6a72c2007-05-03 13:24:48 -07003302
3303 /* Return here if interrupt is disabled. */
3304 if (unlikely(atomic_read(&bp->intr_sem) != 0))
3305 return IRQ_HANDLED;
3306
Ben Hutchings288379f2009-01-19 16:43:59 -08003307 napi_schedule(&bnapi->napi);
Michael Chan8e6a72c2007-05-03 13:24:48 -07003308
3309 return IRQ_HANDLED;
3310}
3311
3312static irqreturn_t
David Howells7d12e782006-10-05 14:55:46 +01003313bnx2_interrupt(int irq, void *dev_instance)
Michael Chanb6016b72005-05-26 13:03:09 -07003314{
Michael Chanf0ea2e62008-06-19 16:41:57 -07003315 struct bnx2_napi *bnapi = dev_instance;
3316 struct bnx2 *bp = bnapi->bp;
Michael Chan43e80b82008-06-19 16:41:08 -07003317 struct status_block *sblk = bnapi->status_blk.msi;
Michael Chanb6016b72005-05-26 13:03:09 -07003318
3319 /* When using INTx, it is possible for the interrupt to arrive
3320 * at the CPU before the status block posted prior to the
3321 * interrupt. Reading a register will flush the status block.
3322 * When using MSI, the MSI message will always complete after
3323 * the status block write.
3324 */
Michael Chan35efa7c2007-12-20 19:56:37 -08003325 if ((sblk->status_idx == bnapi->last_status_idx) &&
Michael Chane503e062012-12-06 10:33:08 +00003326 (BNX2_RD(bp, BNX2_PCICFG_MISC_STATUS) &
Michael Chanb6016b72005-05-26 13:03:09 -07003327 BNX2_PCICFG_MISC_STATUS_INTA_VALUE))
Michael Chan73eef4c2005-08-25 15:39:15 -07003328 return IRQ_NONE;
Michael Chanb6016b72005-05-26 13:03:09 -07003329
Michael Chane503e062012-12-06 10:33:08 +00003330 BNX2_WR(bp, BNX2_PCICFG_INT_ACK_CMD,
Michael Chanb6016b72005-05-26 13:03:09 -07003331 BNX2_PCICFG_INT_ACK_CMD_USE_INT_HC_PARAM |
3332 BNX2_PCICFG_INT_ACK_CMD_MASK_INT);
3333
Michael Chanb8a7ce72007-07-07 22:51:03 -07003334 /* Read back to deassert IRQ immediately to avoid too many
3335 * spurious interrupts.
3336 */
Michael Chane503e062012-12-06 10:33:08 +00003337 BNX2_RD(bp, BNX2_PCICFG_INT_ACK_CMD);
Michael Chanb8a7ce72007-07-07 22:51:03 -07003338
Michael Chanb6016b72005-05-26 13:03:09 -07003339 /* Return here if interrupt is shared and is disabled. */
Michael Chan73eef4c2005-08-25 15:39:15 -07003340 if (unlikely(atomic_read(&bp->intr_sem) != 0))
3341 return IRQ_HANDLED;
Michael Chanb6016b72005-05-26 13:03:09 -07003342
Ben Hutchings288379f2009-01-19 16:43:59 -08003343 if (napi_schedule_prep(&bnapi->napi)) {
Michael Chan35efa7c2007-12-20 19:56:37 -08003344 bnapi->last_status_idx = sblk->status_idx;
Ben Hutchings288379f2009-01-19 16:43:59 -08003345 __napi_schedule(&bnapi->napi);
Michael Chanb8a7ce72007-07-07 22:51:03 -07003346 }
Michael Chanb6016b72005-05-26 13:03:09 -07003347
Michael Chan73eef4c2005-08-25 15:39:15 -07003348 return IRQ_HANDLED;
Michael Chanb6016b72005-05-26 13:03:09 -07003349}
3350
Michael Chan43e80b82008-06-19 16:41:08 -07003351static inline int
3352bnx2_has_fast_work(struct bnx2_napi *bnapi)
3353{
3354 struct bnx2_tx_ring_info *txr = &bnapi->tx_ring;
3355 struct bnx2_rx_ring_info *rxr = &bnapi->rx_ring;
3356
3357 if ((bnx2_get_hw_rx_cons(bnapi) != rxr->rx_cons) ||
3358 (bnx2_get_hw_tx_cons(bnapi) != txr->hw_tx_cons))
3359 return 1;
3360 return 0;
3361}
3362
Michael Chan0d8a6572007-07-07 22:49:43 -07003363#define STATUS_ATTN_EVENTS (STATUS_ATTN_BITS_LINK_STATE | \
3364 STATUS_ATTN_BITS_TIMER_ABORT)
Michael Chanda3e4fb2007-05-03 13:24:23 -07003365
Michael Chanf4e418f2005-11-04 08:53:48 -08003366static inline int
Michael Chan35efa7c2007-12-20 19:56:37 -08003367bnx2_has_work(struct bnx2_napi *bnapi)
Michael Chanf4e418f2005-11-04 08:53:48 -08003368{
Michael Chan43e80b82008-06-19 16:41:08 -07003369 struct status_block *sblk = bnapi->status_blk.msi;
Michael Chanf4e418f2005-11-04 08:53:48 -08003370
Michael Chan43e80b82008-06-19 16:41:08 -07003371 if (bnx2_has_fast_work(bnapi))
Michael Chanf4e418f2005-11-04 08:53:48 -08003372 return 1;
3373
Michael Chan4edd4732009-06-08 18:14:42 -07003374#ifdef BCM_CNIC
3375 if (bnapi->cnic_present && (bnapi->cnic_tag != sblk->status_idx))
3376 return 1;
3377#endif
3378
Michael Chanda3e4fb2007-05-03 13:24:23 -07003379 if ((sblk->status_attn_bits & STATUS_ATTN_EVENTS) !=
3380 (sblk->status_attn_bits_ack & STATUS_ATTN_EVENTS))
Michael Chanf4e418f2005-11-04 08:53:48 -08003381 return 1;
3382
3383 return 0;
3384}
3385
Michael Chanefba0182008-12-03 00:36:15 -08003386static void
3387bnx2_chk_missed_msi(struct bnx2 *bp)
3388{
3389 struct bnx2_napi *bnapi = &bp->bnx2_napi[0];
3390 u32 msi_ctrl;
3391
3392 if (bnx2_has_work(bnapi)) {
Michael Chane503e062012-12-06 10:33:08 +00003393 msi_ctrl = BNX2_RD(bp, BNX2_PCICFG_MSI_CONTROL);
Michael Chanefba0182008-12-03 00:36:15 -08003394 if (!(msi_ctrl & BNX2_PCICFG_MSI_CONTROL_ENABLE))
3395 return;
3396
3397 if (bnapi->last_status_idx == bp->idle_chk_status_idx) {
Michael Chane503e062012-12-06 10:33:08 +00003398 BNX2_WR(bp, BNX2_PCICFG_MSI_CONTROL, msi_ctrl &
3399 ~BNX2_PCICFG_MSI_CONTROL_ENABLE);
3400 BNX2_WR(bp, BNX2_PCICFG_MSI_CONTROL, msi_ctrl);
Michael Chanefba0182008-12-03 00:36:15 -08003401 bnx2_msi(bp->irq_tbl[0].vector, bnapi);
3402 }
3403 }
3404
3405 bp->idle_chk_status_idx = bnapi->last_status_idx;
3406}
3407
Michael Chan4edd4732009-06-08 18:14:42 -07003408#ifdef BCM_CNIC
3409static void bnx2_poll_cnic(struct bnx2 *bp, struct bnx2_napi *bnapi)
3410{
3411 struct cnic_ops *c_ops;
3412
3413 if (!bnapi->cnic_present)
3414 return;
3415
3416 rcu_read_lock();
3417 c_ops = rcu_dereference(bp->cnic_ops);
3418 if (c_ops)
3419 bnapi->cnic_tag = c_ops->cnic_handler(bp->cnic_data,
3420 bnapi->status_blk.msi);
3421 rcu_read_unlock();
3422}
3423#endif
3424
Michael Chan43e80b82008-06-19 16:41:08 -07003425static void bnx2_poll_link(struct bnx2 *bp, struct bnx2_napi *bnapi)
Michael Chanb6016b72005-05-26 13:03:09 -07003426{
Michael Chan43e80b82008-06-19 16:41:08 -07003427 struct status_block *sblk = bnapi->status_blk.msi;
Michael Chanda3e4fb2007-05-03 13:24:23 -07003428 u32 status_attn_bits = sblk->status_attn_bits;
3429 u32 status_attn_bits_ack = sblk->status_attn_bits_ack;
Michael Chanb6016b72005-05-26 13:03:09 -07003430
Michael Chanda3e4fb2007-05-03 13:24:23 -07003431 if ((status_attn_bits & STATUS_ATTN_EVENTS) !=
3432 (status_attn_bits_ack & STATUS_ATTN_EVENTS)) {
Michael Chanb6016b72005-05-26 13:03:09 -07003433
Michael Chan35efa7c2007-12-20 19:56:37 -08003434 bnx2_phy_int(bp, bnapi);
Michael Chanbf5295b2006-03-23 01:11:56 -08003435
3436 /* This is needed to take care of transient status
3437 * during link changes.
3438 */
Michael Chane503e062012-12-06 10:33:08 +00003439 BNX2_WR(bp, BNX2_HC_COMMAND,
3440 bp->hc_cmd | BNX2_HC_COMMAND_COAL_NOW_WO_INT);
3441 BNX2_RD(bp, BNX2_HC_COMMAND);
Michael Chanb6016b72005-05-26 13:03:09 -07003442 }
Michael Chan43e80b82008-06-19 16:41:08 -07003443}
3444
3445static int bnx2_poll_work(struct bnx2 *bp, struct bnx2_napi *bnapi,
3446 int work_done, int budget)
3447{
3448 struct bnx2_tx_ring_info *txr = &bnapi->tx_ring;
3449 struct bnx2_rx_ring_info *rxr = &bnapi->rx_ring;
Michael Chanb6016b72005-05-26 13:03:09 -07003450
Michael Chan35e90102008-06-19 16:37:42 -07003451 if (bnx2_get_hw_tx_cons(bnapi) != txr->hw_tx_cons)
Michael Chan57851d82007-12-20 20:01:44 -08003452 bnx2_tx_int(bp, bnapi, 0);
Michael Chanb6016b72005-05-26 13:03:09 -07003453
Michael Chanbb4f98a2008-06-19 16:38:19 -07003454 if (bnx2_get_hw_rx_cons(bnapi) != rxr->rx_cons)
Michael Chan35efa7c2007-12-20 19:56:37 -08003455 work_done += bnx2_rx_int(bp, bnapi, budget - work_done);
Jeff Garzik6aa20a22006-09-13 13:24:59 -04003456
David S. Miller6f535762007-10-11 18:08:29 -07003457 return work_done;
3458}
Michael Chanf4e418f2005-11-04 08:53:48 -08003459
Michael Chanf0ea2e62008-06-19 16:41:57 -07003460static int bnx2_poll_msix(struct napi_struct *napi, int budget)
3461{
3462 struct bnx2_napi *bnapi = container_of(napi, struct bnx2_napi, napi);
3463 struct bnx2 *bp = bnapi->bp;
3464 int work_done = 0;
3465 struct status_block_msix *sblk = bnapi->status_blk.msix;
3466
3467 while (1) {
3468 work_done = bnx2_poll_work(bp, bnapi, work_done, budget);
3469 if (unlikely(work_done >= budget))
3470 break;
3471
3472 bnapi->last_status_idx = sblk->status_idx;
3473 /* status idx must be read before checking for more work. */
3474 rmb();
3475 if (likely(!bnx2_has_fast_work(bnapi))) {
3476
Ben Hutchings288379f2009-01-19 16:43:59 -08003477 napi_complete(napi);
Michael Chane503e062012-12-06 10:33:08 +00003478 BNX2_WR(bp, BNX2_PCICFG_INT_ACK_CMD, bnapi->int_num |
3479 BNX2_PCICFG_INT_ACK_CMD_INDEX_VALID |
3480 bnapi->last_status_idx);
Michael Chanf0ea2e62008-06-19 16:41:57 -07003481 break;
3482 }
3483 }
3484 return work_done;
3485}
3486
David S. Miller6f535762007-10-11 18:08:29 -07003487static int bnx2_poll(struct napi_struct *napi, int budget)
3488{
Michael Chan35efa7c2007-12-20 19:56:37 -08003489 struct bnx2_napi *bnapi = container_of(napi, struct bnx2_napi, napi);
3490 struct bnx2 *bp = bnapi->bp;
David S. Miller6f535762007-10-11 18:08:29 -07003491 int work_done = 0;
Michael Chan43e80b82008-06-19 16:41:08 -07003492 struct status_block *sblk = bnapi->status_blk.msi;
David S. Miller6f535762007-10-11 18:08:29 -07003493
3494 while (1) {
Michael Chan43e80b82008-06-19 16:41:08 -07003495 bnx2_poll_link(bp, bnapi);
3496
Michael Chan35efa7c2007-12-20 19:56:37 -08003497 work_done = bnx2_poll_work(bp, bnapi, work_done, budget);
David S. Miller6f535762007-10-11 18:08:29 -07003498
Michael Chan4edd4732009-06-08 18:14:42 -07003499#ifdef BCM_CNIC
3500 bnx2_poll_cnic(bp, bnapi);
3501#endif
3502
Michael Chan35efa7c2007-12-20 19:56:37 -08003503 /* bnapi->last_status_idx is used below to tell the hw how
Michael Chan6dee6422007-10-12 01:40:38 -07003504 * much work has been processed, so we must read it before
3505 * checking for more work.
3506 */
Michael Chan35efa7c2007-12-20 19:56:37 -08003507 bnapi->last_status_idx = sblk->status_idx;
Michael Chanefba0182008-12-03 00:36:15 -08003508
3509 if (unlikely(work_done >= budget))
3510 break;
3511
Michael Chan6dee6422007-10-12 01:40:38 -07003512 rmb();
Michael Chan35efa7c2007-12-20 19:56:37 -08003513 if (likely(!bnx2_has_work(bnapi))) {
Ben Hutchings288379f2009-01-19 16:43:59 -08003514 napi_complete(napi);
David S. Millerf86e82f2008-01-21 17:15:40 -08003515 if (likely(bp->flags & BNX2_FLAG_USING_MSI_OR_MSIX)) {
Michael Chane503e062012-12-06 10:33:08 +00003516 BNX2_WR(bp, BNX2_PCICFG_INT_ACK_CMD,
3517 BNX2_PCICFG_INT_ACK_CMD_INDEX_VALID |
3518 bnapi->last_status_idx);
Michael Chan6dee6422007-10-12 01:40:38 -07003519 break;
David S. Miller6f535762007-10-11 18:08:29 -07003520 }
Michael Chane503e062012-12-06 10:33:08 +00003521 BNX2_WR(bp, BNX2_PCICFG_INT_ACK_CMD,
3522 BNX2_PCICFG_INT_ACK_CMD_INDEX_VALID |
3523 BNX2_PCICFG_INT_ACK_CMD_MASK_INT |
3524 bnapi->last_status_idx);
David S. Miller6f535762007-10-11 18:08:29 -07003525
Michael Chane503e062012-12-06 10:33:08 +00003526 BNX2_WR(bp, BNX2_PCICFG_INT_ACK_CMD,
3527 BNX2_PCICFG_INT_ACK_CMD_INDEX_VALID |
3528 bnapi->last_status_idx);
David S. Miller6f535762007-10-11 18:08:29 -07003529 break;
Michael Chan1269a8a2006-01-23 16:11:03 -08003530 }
Michael Chanb6016b72005-05-26 13:03:09 -07003531 }
3532
Stephen Hemmingerbea33482007-10-03 16:41:36 -07003533 return work_done;
Michael Chanb6016b72005-05-26 13:03:09 -07003534}
3535
Herbert Xu932ff272006-06-09 12:20:56 -07003536/* Called with rtnl_lock from vlan functions and also netif_tx_lock
Michael Chanb6016b72005-05-26 13:03:09 -07003537 * from set_multicast.
3538 */
3539static void
3540bnx2_set_rx_mode(struct net_device *dev)
3541{
Michael Chan972ec0d2006-01-23 16:12:43 -08003542 struct bnx2 *bp = netdev_priv(dev);
Michael Chanb6016b72005-05-26 13:03:09 -07003543 u32 rx_mode, sort_mode;
Jiri Pirkoccffad252009-05-22 23:22:17 +00003544 struct netdev_hw_addr *ha;
Michael Chanb6016b72005-05-26 13:03:09 -07003545 int i;
Michael Chanb6016b72005-05-26 13:03:09 -07003546
Michael Chan9f52b562008-10-09 12:21:46 -07003547 if (!netif_running(dev))
3548 return;
3549
Michael Chanc770a652005-08-25 15:38:39 -07003550 spin_lock_bh(&bp->phy_lock);
Michael Chanb6016b72005-05-26 13:03:09 -07003551
3552 rx_mode = bp->rx_mode & ~(BNX2_EMAC_RX_MODE_PROMISCUOUS |
3553 BNX2_EMAC_RX_MODE_KEEP_VLAN_TAG);
3554 sort_mode = 1 | BNX2_RPM_SORT_USER0_BC_EN;
Patrick McHardyf6469682013-04-19 02:04:27 +00003555 if (!(dev->features & NETIF_F_HW_VLAN_CTAG_RX) &&
Jesse Gross7d0fd212010-10-20 13:56:09 +00003556 (bp->flags & BNX2_FLAG_CAN_KEEP_VLAN))
Michael Chanb6016b72005-05-26 13:03:09 -07003557 rx_mode |= BNX2_EMAC_RX_MODE_KEEP_VLAN_TAG;
Michael Chanb6016b72005-05-26 13:03:09 -07003558 if (dev->flags & IFF_PROMISC) {
3559 /* Promiscuous mode. */
3560 rx_mode |= BNX2_EMAC_RX_MODE_PROMISCUOUS;
Michael Chan75108732006-11-19 14:06:40 -08003561 sort_mode |= BNX2_RPM_SORT_USER0_PROM_EN |
3562 BNX2_RPM_SORT_USER0_PROM_VLAN;
Michael Chanb6016b72005-05-26 13:03:09 -07003563 }
3564 else if (dev->flags & IFF_ALLMULTI) {
3565 for (i = 0; i < NUM_MC_HASH_REGISTERS; i++) {
Michael Chane503e062012-12-06 10:33:08 +00003566 BNX2_WR(bp, BNX2_EMAC_MULTICAST_HASH0 + (i * 4),
3567 0xffffffff);
Michael Chanb6016b72005-05-26 13:03:09 -07003568 }
3569 sort_mode |= BNX2_RPM_SORT_USER0_MC_EN;
3570 }
3571 else {
3572 /* Accept one or more multicast(s). */
Michael Chanb6016b72005-05-26 13:03:09 -07003573 u32 mc_filter[NUM_MC_HASH_REGISTERS];
3574 u32 regidx;
3575 u32 bit;
3576 u32 crc;
3577
3578 memset(mc_filter, 0, 4 * NUM_MC_HASH_REGISTERS);
3579
Jiri Pirko22bedad32010-04-01 21:22:57 +00003580 netdev_for_each_mc_addr(ha, dev) {
3581 crc = ether_crc_le(ETH_ALEN, ha->addr);
Michael Chanb6016b72005-05-26 13:03:09 -07003582 bit = crc & 0xff;
3583 regidx = (bit & 0xe0) >> 5;
3584 bit &= 0x1f;
3585 mc_filter[regidx] |= (1 << bit);
3586 }
3587
3588 for (i = 0; i < NUM_MC_HASH_REGISTERS; i++) {
Michael Chane503e062012-12-06 10:33:08 +00003589 BNX2_WR(bp, BNX2_EMAC_MULTICAST_HASH0 + (i * 4),
3590 mc_filter[i]);
Michael Chanb6016b72005-05-26 13:03:09 -07003591 }
3592
3593 sort_mode |= BNX2_RPM_SORT_USER0_MC_HSH_EN;
3594 }
3595
Jiri Pirko32e7bfc2010-01-25 13:36:10 -08003596 if (netdev_uc_count(dev) > BNX2_MAX_UNICAST_ADDRESSES) {
Benjamin Li5fcaed02008-07-14 22:39:52 -07003597 rx_mode |= BNX2_EMAC_RX_MODE_PROMISCUOUS;
3598 sort_mode |= BNX2_RPM_SORT_USER0_PROM_EN |
3599 BNX2_RPM_SORT_USER0_PROM_VLAN;
3600 } else if (!(dev->flags & IFF_PROMISC)) {
Benjamin Li5fcaed02008-07-14 22:39:52 -07003601 /* Add all entries into to the match filter list */
Jiri Pirkoccffad252009-05-22 23:22:17 +00003602 i = 0;
Jiri Pirko32e7bfc2010-01-25 13:36:10 -08003603 netdev_for_each_uc_addr(ha, dev) {
Jiri Pirkoccffad252009-05-22 23:22:17 +00003604 bnx2_set_mac_addr(bp, ha->addr,
Benjamin Li5fcaed02008-07-14 22:39:52 -07003605 i + BNX2_START_UNICAST_ADDRESS_INDEX);
3606 sort_mode |= (1 <<
3607 (i + BNX2_START_UNICAST_ADDRESS_INDEX));
Jiri Pirkoccffad252009-05-22 23:22:17 +00003608 i++;
Benjamin Li5fcaed02008-07-14 22:39:52 -07003609 }
3610
3611 }
3612
Michael Chanb6016b72005-05-26 13:03:09 -07003613 if (rx_mode != bp->rx_mode) {
3614 bp->rx_mode = rx_mode;
Michael Chane503e062012-12-06 10:33:08 +00003615 BNX2_WR(bp, BNX2_EMAC_RX_MODE, rx_mode);
Michael Chanb6016b72005-05-26 13:03:09 -07003616 }
3617
Michael Chane503e062012-12-06 10:33:08 +00003618 BNX2_WR(bp, BNX2_RPM_SORT_USER0, 0x0);
3619 BNX2_WR(bp, BNX2_RPM_SORT_USER0, sort_mode);
3620 BNX2_WR(bp, BNX2_RPM_SORT_USER0, sort_mode | BNX2_RPM_SORT_USER0_ENA);
Michael Chanb6016b72005-05-26 13:03:09 -07003621
Michael Chanc770a652005-08-25 15:38:39 -07003622 spin_unlock_bh(&bp->phy_lock);
Michael Chanb6016b72005-05-26 13:03:09 -07003623}
3624
françois romieu7880b722011-09-30 00:36:52 +00003625static int
Michael Chan57579f72009-04-04 16:51:14 -07003626check_fw_section(const struct firmware *fw,
3627 const struct bnx2_fw_file_section *section,
3628 u32 alignment, bool non_empty)
Michael Chanb6016b72005-05-26 13:03:09 -07003629{
Michael Chan57579f72009-04-04 16:51:14 -07003630 u32 offset = be32_to_cpu(section->offset);
3631 u32 len = be32_to_cpu(section->len);
Michael Chanb6016b72005-05-26 13:03:09 -07003632
Michael Chan57579f72009-04-04 16:51:14 -07003633 if ((offset == 0 && len != 0) || offset >= fw->size || offset & 3)
3634 return -EINVAL;
3635 if ((non_empty && len == 0) || len > fw->size - offset ||
3636 len & (alignment - 1))
3637 return -EINVAL;
3638 return 0;
3639}
3640
françois romieu7880b722011-09-30 00:36:52 +00003641static int
Michael Chan57579f72009-04-04 16:51:14 -07003642check_mips_fw_entry(const struct firmware *fw,
3643 const struct bnx2_mips_fw_file_entry *entry)
3644{
3645 if (check_fw_section(fw, &entry->text, 4, true) ||
3646 check_fw_section(fw, &entry->data, 4, false) ||
3647 check_fw_section(fw, &entry->rodata, 4, false))
3648 return -EINVAL;
3649 return 0;
3650}
3651
françois romieu7880b722011-09-30 00:36:52 +00003652static void bnx2_release_firmware(struct bnx2 *bp)
3653{
3654 if (bp->rv2p_firmware) {
3655 release_firmware(bp->mips_firmware);
3656 release_firmware(bp->rv2p_firmware);
3657 bp->rv2p_firmware = NULL;
3658 }
3659}
3660
3661static int bnx2_request_uncached_firmware(struct bnx2 *bp)
Michael Chan57579f72009-04-04 16:51:14 -07003662{
3663 const char *mips_fw_file, *rv2p_fw_file;
Bastian Blank5ee1c322009-04-08 15:50:07 -07003664 const struct bnx2_mips_fw_file *mips_fw;
3665 const struct bnx2_rv2p_fw_file *rv2p_fw;
Michael Chan57579f72009-04-04 16:51:14 -07003666 int rc;
3667
Michael Chan4ce45e02012-12-06 10:33:10 +00003668 if (BNX2_CHIP(bp) == BNX2_CHIP_5709) {
Michael Chan57579f72009-04-04 16:51:14 -07003669 mips_fw_file = FW_MIPS_FILE_09;
Michael Chan4ce45e02012-12-06 10:33:10 +00003670 if ((BNX2_CHIP_ID(bp) == BNX2_CHIP_ID_5709_A0) ||
3671 (BNX2_CHIP_ID(bp) == BNX2_CHIP_ID_5709_A1))
Michael Chan078b0732009-08-29 00:02:46 -07003672 rv2p_fw_file = FW_RV2P_FILE_09_Ax;
3673 else
3674 rv2p_fw_file = FW_RV2P_FILE_09;
Michael Chan57579f72009-04-04 16:51:14 -07003675 } else {
3676 mips_fw_file = FW_MIPS_FILE_06;
3677 rv2p_fw_file = FW_RV2P_FILE_06;
3678 }
3679
3680 rc = request_firmware(&bp->mips_firmware, mips_fw_file, &bp->pdev->dev);
3681 if (rc) {
Joe Perches3a9c6a42010-02-17 15:01:51 +00003682 pr_err("Can't load firmware file \"%s\"\n", mips_fw_file);
françois romieu7880b722011-09-30 00:36:52 +00003683 goto out;
Michael Chan57579f72009-04-04 16:51:14 -07003684 }
3685
3686 rc = request_firmware(&bp->rv2p_firmware, rv2p_fw_file, &bp->pdev->dev);
3687 if (rc) {
Joe Perches3a9c6a42010-02-17 15:01:51 +00003688 pr_err("Can't load firmware file \"%s\"\n", rv2p_fw_file);
françois romieu7880b722011-09-30 00:36:52 +00003689 goto err_release_mips_firmware;
Michael Chan57579f72009-04-04 16:51:14 -07003690 }
Bastian Blank5ee1c322009-04-08 15:50:07 -07003691 mips_fw = (const struct bnx2_mips_fw_file *) bp->mips_firmware->data;
3692 rv2p_fw = (const struct bnx2_rv2p_fw_file *) bp->rv2p_firmware->data;
3693 if (bp->mips_firmware->size < sizeof(*mips_fw) ||
3694 check_mips_fw_entry(bp->mips_firmware, &mips_fw->com) ||
3695 check_mips_fw_entry(bp->mips_firmware, &mips_fw->cp) ||
3696 check_mips_fw_entry(bp->mips_firmware, &mips_fw->rxp) ||
3697 check_mips_fw_entry(bp->mips_firmware, &mips_fw->tpat) ||
3698 check_mips_fw_entry(bp->mips_firmware, &mips_fw->txp)) {
Joe Perches3a9c6a42010-02-17 15:01:51 +00003699 pr_err("Firmware file \"%s\" is invalid\n", mips_fw_file);
françois romieu7880b722011-09-30 00:36:52 +00003700 rc = -EINVAL;
3701 goto err_release_firmware;
Michael Chan57579f72009-04-04 16:51:14 -07003702 }
Bastian Blank5ee1c322009-04-08 15:50:07 -07003703 if (bp->rv2p_firmware->size < sizeof(*rv2p_fw) ||
3704 check_fw_section(bp->rv2p_firmware, &rv2p_fw->proc1.rv2p, 8, true) ||
3705 check_fw_section(bp->rv2p_firmware, &rv2p_fw->proc2.rv2p, 8, true)) {
Joe Perches3a9c6a42010-02-17 15:01:51 +00003706 pr_err("Firmware file \"%s\" is invalid\n", rv2p_fw_file);
françois romieu7880b722011-09-30 00:36:52 +00003707 rc = -EINVAL;
3708 goto err_release_firmware;
Michael Chan57579f72009-04-04 16:51:14 -07003709 }
françois romieu7880b722011-09-30 00:36:52 +00003710out:
3711 return rc;
Michael Chan57579f72009-04-04 16:51:14 -07003712
françois romieu7880b722011-09-30 00:36:52 +00003713err_release_firmware:
3714 release_firmware(bp->rv2p_firmware);
3715 bp->rv2p_firmware = NULL;
3716err_release_mips_firmware:
3717 release_firmware(bp->mips_firmware);
3718 goto out;
3719}
3720
3721static int bnx2_request_firmware(struct bnx2 *bp)
3722{
3723 return bp->rv2p_firmware ? 0 : bnx2_request_uncached_firmware(bp);
Michael Chan57579f72009-04-04 16:51:14 -07003724}
3725
3726static u32
3727rv2p_fw_fixup(u32 rv2p_proc, int idx, u32 loc, u32 rv2p_code)
3728{
3729 switch (idx) {
3730 case RV2P_P1_FIXUP_PAGE_SIZE_IDX:
3731 rv2p_code &= ~RV2P_BD_PAGE_SIZE_MSK;
3732 rv2p_code |= RV2P_BD_PAGE_SIZE;
3733 break;
3734 }
3735 return rv2p_code;
3736}
3737
3738static int
3739load_rv2p_fw(struct bnx2 *bp, u32 rv2p_proc,
3740 const struct bnx2_rv2p_fw_file_entry *fw_entry)
3741{
3742 u32 rv2p_code_len, file_offset;
3743 __be32 *rv2p_code;
3744 int i;
3745 u32 val, cmd, addr;
3746
3747 rv2p_code_len = be32_to_cpu(fw_entry->rv2p.len);
3748 file_offset = be32_to_cpu(fw_entry->rv2p.offset);
3749
3750 rv2p_code = (__be32 *)(bp->rv2p_firmware->data + file_offset);
3751
3752 if (rv2p_proc == RV2P_PROC1) {
3753 cmd = BNX2_RV2P_PROC1_ADDR_CMD_RDWR;
3754 addr = BNX2_RV2P_PROC1_ADDR_CMD;
3755 } else {
3756 cmd = BNX2_RV2P_PROC2_ADDR_CMD_RDWR;
3757 addr = BNX2_RV2P_PROC2_ADDR_CMD;
Michael Chand25be1d2008-05-02 16:57:59 -07003758 }
Michael Chanb6016b72005-05-26 13:03:09 -07003759
3760 for (i = 0; i < rv2p_code_len; i += 8) {
Michael Chane503e062012-12-06 10:33:08 +00003761 BNX2_WR(bp, BNX2_RV2P_INSTR_HIGH, be32_to_cpu(*rv2p_code));
Michael Chanb6016b72005-05-26 13:03:09 -07003762 rv2p_code++;
Michael Chane503e062012-12-06 10:33:08 +00003763 BNX2_WR(bp, BNX2_RV2P_INSTR_LOW, be32_to_cpu(*rv2p_code));
Michael Chanb6016b72005-05-26 13:03:09 -07003764 rv2p_code++;
3765
Michael Chan57579f72009-04-04 16:51:14 -07003766 val = (i / 8) | cmd;
Michael Chane503e062012-12-06 10:33:08 +00003767 BNX2_WR(bp, addr, val);
Michael Chan57579f72009-04-04 16:51:14 -07003768 }
3769
3770 rv2p_code = (__be32 *)(bp->rv2p_firmware->data + file_offset);
3771 for (i = 0; i < 8; i++) {
3772 u32 loc, code;
3773
3774 loc = be32_to_cpu(fw_entry->fixup[i]);
3775 if (loc && ((loc * 4) < rv2p_code_len)) {
3776 code = be32_to_cpu(*(rv2p_code + loc - 1));
Michael Chane503e062012-12-06 10:33:08 +00003777 BNX2_WR(bp, BNX2_RV2P_INSTR_HIGH, code);
Michael Chan57579f72009-04-04 16:51:14 -07003778 code = be32_to_cpu(*(rv2p_code + loc));
3779 code = rv2p_fw_fixup(rv2p_proc, i, loc, code);
Michael Chane503e062012-12-06 10:33:08 +00003780 BNX2_WR(bp, BNX2_RV2P_INSTR_LOW, code);
Michael Chan57579f72009-04-04 16:51:14 -07003781
3782 val = (loc / 2) | cmd;
Michael Chane503e062012-12-06 10:33:08 +00003783 BNX2_WR(bp, addr, val);
Michael Chanb6016b72005-05-26 13:03:09 -07003784 }
3785 }
3786
3787 /* Reset the processor, un-stall is done later. */
3788 if (rv2p_proc == RV2P_PROC1) {
Michael Chane503e062012-12-06 10:33:08 +00003789 BNX2_WR(bp, BNX2_RV2P_COMMAND, BNX2_RV2P_COMMAND_PROC1_RESET);
Michael Chanb6016b72005-05-26 13:03:09 -07003790 }
3791 else {
Michael Chane503e062012-12-06 10:33:08 +00003792 BNX2_WR(bp, BNX2_RV2P_COMMAND, BNX2_RV2P_COMMAND_PROC2_RESET);
Michael Chanb6016b72005-05-26 13:03:09 -07003793 }
Michael Chan57579f72009-04-04 16:51:14 -07003794
3795 return 0;
Michael Chanb6016b72005-05-26 13:03:09 -07003796}
3797
Michael Chanaf3ee512006-11-19 14:09:25 -08003798static int
Michael Chan57579f72009-04-04 16:51:14 -07003799load_cpu_fw(struct bnx2 *bp, const struct cpu_reg *cpu_reg,
3800 const struct bnx2_mips_fw_file_entry *fw_entry)
Michael Chanb6016b72005-05-26 13:03:09 -07003801{
Michael Chan57579f72009-04-04 16:51:14 -07003802 u32 addr, len, file_offset;
3803 __be32 *data;
Michael Chanb6016b72005-05-26 13:03:09 -07003804 u32 offset;
3805 u32 val;
3806
3807 /* Halt the CPU. */
Michael Chan2726d6e2008-01-29 21:35:05 -08003808 val = bnx2_reg_rd_ind(bp, cpu_reg->mode);
Michael Chanb6016b72005-05-26 13:03:09 -07003809 val |= cpu_reg->mode_value_halt;
Michael Chan2726d6e2008-01-29 21:35:05 -08003810 bnx2_reg_wr_ind(bp, cpu_reg->mode, val);
3811 bnx2_reg_wr_ind(bp, cpu_reg->state, cpu_reg->state_value_clear);
Michael Chanb6016b72005-05-26 13:03:09 -07003812
3813 /* Load the Text area. */
Michael Chan57579f72009-04-04 16:51:14 -07003814 addr = be32_to_cpu(fw_entry->text.addr);
3815 len = be32_to_cpu(fw_entry->text.len);
3816 file_offset = be32_to_cpu(fw_entry->text.offset);
3817 data = (__be32 *)(bp->mips_firmware->data + file_offset);
3818
3819 offset = cpu_reg->spad_base + (addr - cpu_reg->mips_view_base);
3820 if (len) {
Michael Chanb6016b72005-05-26 13:03:09 -07003821 int j;
3822
Michael Chan57579f72009-04-04 16:51:14 -07003823 for (j = 0; j < (len / 4); j++, offset += 4)
3824 bnx2_reg_wr_ind(bp, offset, be32_to_cpu(data[j]));
Michael Chanb6016b72005-05-26 13:03:09 -07003825 }
3826
3827 /* Load the Data area. */
Michael Chan57579f72009-04-04 16:51:14 -07003828 addr = be32_to_cpu(fw_entry->data.addr);
3829 len = be32_to_cpu(fw_entry->data.len);
3830 file_offset = be32_to_cpu(fw_entry->data.offset);
3831 data = (__be32 *)(bp->mips_firmware->data + file_offset);
3832
3833 offset = cpu_reg->spad_base + (addr - cpu_reg->mips_view_base);
3834 if (len) {
Michael Chanb6016b72005-05-26 13:03:09 -07003835 int j;
3836
Michael Chan57579f72009-04-04 16:51:14 -07003837 for (j = 0; j < (len / 4); j++, offset += 4)
3838 bnx2_reg_wr_ind(bp, offset, be32_to_cpu(data[j]));
Michael Chanb6016b72005-05-26 13:03:09 -07003839 }
3840
3841 /* Load the Read-Only area. */
Michael Chan57579f72009-04-04 16:51:14 -07003842 addr = be32_to_cpu(fw_entry->rodata.addr);
3843 len = be32_to_cpu(fw_entry->rodata.len);
3844 file_offset = be32_to_cpu(fw_entry->rodata.offset);
3845 data = (__be32 *)(bp->mips_firmware->data + file_offset);
3846
3847 offset = cpu_reg->spad_base + (addr - cpu_reg->mips_view_base);
3848 if (len) {
Michael Chanb6016b72005-05-26 13:03:09 -07003849 int j;
3850
Michael Chan57579f72009-04-04 16:51:14 -07003851 for (j = 0; j < (len / 4); j++, offset += 4)
3852 bnx2_reg_wr_ind(bp, offset, be32_to_cpu(data[j]));
Michael Chanb6016b72005-05-26 13:03:09 -07003853 }
3854
3855 /* Clear the pre-fetch instruction. */
Michael Chan2726d6e2008-01-29 21:35:05 -08003856 bnx2_reg_wr_ind(bp, cpu_reg->inst, 0);
Michael Chan57579f72009-04-04 16:51:14 -07003857
3858 val = be32_to_cpu(fw_entry->start_addr);
3859 bnx2_reg_wr_ind(bp, cpu_reg->pc, val);
Michael Chanb6016b72005-05-26 13:03:09 -07003860
3861 /* Start the CPU. */
Michael Chan2726d6e2008-01-29 21:35:05 -08003862 val = bnx2_reg_rd_ind(bp, cpu_reg->mode);
Michael Chanb6016b72005-05-26 13:03:09 -07003863 val &= ~cpu_reg->mode_value_halt;
Michael Chan2726d6e2008-01-29 21:35:05 -08003864 bnx2_reg_wr_ind(bp, cpu_reg->state, cpu_reg->state_value_clear);
3865 bnx2_reg_wr_ind(bp, cpu_reg->mode, val);
Michael Chanaf3ee512006-11-19 14:09:25 -08003866
3867 return 0;
Michael Chanb6016b72005-05-26 13:03:09 -07003868}
3869
Michael Chanfba9fe92006-06-12 22:21:25 -07003870static int
Michael Chanb6016b72005-05-26 13:03:09 -07003871bnx2_init_cpus(struct bnx2 *bp)
3872{
Michael Chan57579f72009-04-04 16:51:14 -07003873 const struct bnx2_mips_fw_file *mips_fw =
3874 (const struct bnx2_mips_fw_file *) bp->mips_firmware->data;
3875 const struct bnx2_rv2p_fw_file *rv2p_fw =
3876 (const struct bnx2_rv2p_fw_file *) bp->rv2p_firmware->data;
3877 int rc;
Michael Chanb6016b72005-05-26 13:03:09 -07003878
3879 /* Initialize the RV2P processor. */
Michael Chan57579f72009-04-04 16:51:14 -07003880 load_rv2p_fw(bp, RV2P_PROC1, &rv2p_fw->proc1);
3881 load_rv2p_fw(bp, RV2P_PROC2, &rv2p_fw->proc2);
Michael Chanb6016b72005-05-26 13:03:09 -07003882
3883 /* Initialize the RX Processor. */
Michael Chan57579f72009-04-04 16:51:14 -07003884 rc = load_cpu_fw(bp, &cpu_reg_rxp, &mips_fw->rxp);
Michael Chanfba9fe92006-06-12 22:21:25 -07003885 if (rc)
3886 goto init_cpu_err;
3887
Michael Chanb6016b72005-05-26 13:03:09 -07003888 /* Initialize the TX Processor. */
Michael Chan57579f72009-04-04 16:51:14 -07003889 rc = load_cpu_fw(bp, &cpu_reg_txp, &mips_fw->txp);
Michael Chanfba9fe92006-06-12 22:21:25 -07003890 if (rc)
3891 goto init_cpu_err;
3892
Michael Chanb6016b72005-05-26 13:03:09 -07003893 /* Initialize the TX Patch-up Processor. */
Michael Chan57579f72009-04-04 16:51:14 -07003894 rc = load_cpu_fw(bp, &cpu_reg_tpat, &mips_fw->tpat);
Michael Chanfba9fe92006-06-12 22:21:25 -07003895 if (rc)
3896 goto init_cpu_err;
3897
Michael Chanb6016b72005-05-26 13:03:09 -07003898 /* Initialize the Completion Processor. */
Michael Chan57579f72009-04-04 16:51:14 -07003899 rc = load_cpu_fw(bp, &cpu_reg_com, &mips_fw->com);
Michael Chanfba9fe92006-06-12 22:21:25 -07003900 if (rc)
3901 goto init_cpu_err;
3902
Michael Chand43584c2006-11-19 14:14:35 -08003903 /* Initialize the Command Processor. */
Michael Chan57579f72009-04-04 16:51:14 -07003904 rc = load_cpu_fw(bp, &cpu_reg_cp, &mips_fw->cp);
Michael Chan110d0ef2007-12-12 11:18:34 -08003905
Michael Chanfba9fe92006-06-12 22:21:25 -07003906init_cpu_err:
Michael Chanfba9fe92006-06-12 22:21:25 -07003907 return rc;
Michael Chanb6016b72005-05-26 13:03:09 -07003908}
3909
Michael Chanb6a23e92013-08-06 15:50:09 -07003910static void
3911bnx2_setup_wol(struct bnx2 *bp)
3912{
3913 int i;
3914 u32 val, wol_msg;
3915
3916 if (bp->wol) {
3917 u32 advertising;
3918 u8 autoneg;
3919
3920 autoneg = bp->autoneg;
3921 advertising = bp->advertising;
3922
3923 if (bp->phy_port == PORT_TP) {
3924 bp->autoneg = AUTONEG_SPEED;
3925 bp->advertising = ADVERTISED_10baseT_Half |
3926 ADVERTISED_10baseT_Full |
3927 ADVERTISED_100baseT_Half |
3928 ADVERTISED_100baseT_Full |
3929 ADVERTISED_Autoneg;
3930 }
3931
3932 spin_lock_bh(&bp->phy_lock);
3933 bnx2_setup_phy(bp, bp->phy_port);
3934 spin_unlock_bh(&bp->phy_lock);
3935
3936 bp->autoneg = autoneg;
3937 bp->advertising = advertising;
3938
3939 bnx2_set_mac_addr(bp, bp->dev->dev_addr, 0);
3940
3941 val = BNX2_RD(bp, BNX2_EMAC_MODE);
3942
3943 /* Enable port mode. */
3944 val &= ~BNX2_EMAC_MODE_PORT;
3945 val |= BNX2_EMAC_MODE_MPKT_RCVD |
3946 BNX2_EMAC_MODE_ACPI_RCVD |
3947 BNX2_EMAC_MODE_MPKT;
3948 if (bp->phy_port == PORT_TP) {
3949 val |= BNX2_EMAC_MODE_PORT_MII;
3950 } else {
3951 val |= BNX2_EMAC_MODE_PORT_GMII;
3952 if (bp->line_speed == SPEED_2500)
3953 val |= BNX2_EMAC_MODE_25G_MODE;
3954 }
3955
3956 BNX2_WR(bp, BNX2_EMAC_MODE, val);
3957
3958 /* receive all multicast */
3959 for (i = 0; i < NUM_MC_HASH_REGISTERS; i++) {
3960 BNX2_WR(bp, BNX2_EMAC_MULTICAST_HASH0 + (i * 4),
3961 0xffffffff);
3962 }
3963 BNX2_WR(bp, BNX2_EMAC_RX_MODE, BNX2_EMAC_RX_MODE_SORT_MODE);
3964
3965 val = 1 | BNX2_RPM_SORT_USER0_BC_EN | BNX2_RPM_SORT_USER0_MC_EN;
3966 BNX2_WR(bp, BNX2_RPM_SORT_USER0, 0x0);
3967 BNX2_WR(bp, BNX2_RPM_SORT_USER0, val);
3968 BNX2_WR(bp, BNX2_RPM_SORT_USER0, val | BNX2_RPM_SORT_USER0_ENA);
3969
3970 /* Need to enable EMAC and RPM for WOL. */
3971 BNX2_WR(bp, BNX2_MISC_ENABLE_SET_BITS,
3972 BNX2_MISC_ENABLE_SET_BITS_RX_PARSER_MAC_ENABLE |
3973 BNX2_MISC_ENABLE_SET_BITS_TX_HEADER_Q_ENABLE |
3974 BNX2_MISC_ENABLE_SET_BITS_EMAC_ENABLE);
3975
3976 val = BNX2_RD(bp, BNX2_RPM_CONFIG);
3977 val &= ~BNX2_RPM_CONFIG_ACPI_ENA;
3978 BNX2_WR(bp, BNX2_RPM_CONFIG, val);
3979
3980 wol_msg = BNX2_DRV_MSG_CODE_SUSPEND_WOL;
3981 } else {
3982 wol_msg = BNX2_DRV_MSG_CODE_SUSPEND_NO_WOL;
3983 }
3984
3985 if (!(bp->flags & BNX2_FLAG_NO_WOL))
3986 bnx2_fw_sync(bp, BNX2_DRV_MSG_DATA_WAIT3 | wol_msg, 1, 0);
3987
3988}
3989
Michael Chanb6016b72005-05-26 13:03:09 -07003990static int
Pavel Machek829ca9a2005-09-03 15:56:56 -07003991bnx2_set_power_state(struct bnx2 *bp, pci_power_t state)
Michael Chanb6016b72005-05-26 13:03:09 -07003992{
Michael Chanb6016b72005-05-26 13:03:09 -07003993 switch (state) {
Pavel Machek829ca9a2005-09-03 15:56:56 -07003994 case PCI_D0: {
Michael Chanb6016b72005-05-26 13:03:09 -07003995 u32 val;
3996
Michael Chan6d5e85c2013-08-06 15:50:08 -07003997 pci_enable_wake(bp->pdev, PCI_D0, false);
3998 pci_set_power_state(bp->pdev, PCI_D0);
Michael Chanb6016b72005-05-26 13:03:09 -07003999
Michael Chane503e062012-12-06 10:33:08 +00004000 val = BNX2_RD(bp, BNX2_EMAC_MODE);
Michael Chanb6016b72005-05-26 13:03:09 -07004001 val |= BNX2_EMAC_MODE_MPKT_RCVD | BNX2_EMAC_MODE_ACPI_RCVD;
4002 val &= ~BNX2_EMAC_MODE_MPKT;
Michael Chane503e062012-12-06 10:33:08 +00004003 BNX2_WR(bp, BNX2_EMAC_MODE, val);
Michael Chanb6016b72005-05-26 13:03:09 -07004004
Michael Chane503e062012-12-06 10:33:08 +00004005 val = BNX2_RD(bp, BNX2_RPM_CONFIG);
Michael Chanb6016b72005-05-26 13:03:09 -07004006 val &= ~BNX2_RPM_CONFIG_ACPI_ENA;
Michael Chane503e062012-12-06 10:33:08 +00004007 BNX2_WR(bp, BNX2_RPM_CONFIG, val);
Michael Chanb6016b72005-05-26 13:03:09 -07004008 break;
4009 }
Pavel Machek829ca9a2005-09-03 15:56:56 -07004010 case PCI_D3hot: {
Michael Chanb6a23e92013-08-06 15:50:09 -07004011 bnx2_setup_wol(bp);
Michael Chan6d5e85c2013-08-06 15:50:08 -07004012 pci_wake_from_d3(bp->pdev, bp->wol);
Michael Chan4ce45e02012-12-06 10:33:10 +00004013 if ((BNX2_CHIP_ID(bp) == BNX2_CHIP_ID_5706_A0) ||
4014 (BNX2_CHIP_ID(bp) == BNX2_CHIP_ID_5706_A1)) {
Michael Chanb6016b72005-05-26 13:03:09 -07004015
4016 if (bp->wol)
Michael Chan6d5e85c2013-08-06 15:50:08 -07004017 pci_set_power_state(bp->pdev, PCI_D3hot);
4018 } else {
4019 pci_set_power_state(bp->pdev, PCI_D3hot);
Michael Chanb6016b72005-05-26 13:03:09 -07004020 }
Michael Chanb6016b72005-05-26 13:03:09 -07004021
4022 /* No more memory access after this point until
4023 * device is brought back to D0.
4024 */
Michael Chanb6016b72005-05-26 13:03:09 -07004025 break;
4026 }
4027 default:
4028 return -EINVAL;
4029 }
4030 return 0;
4031}
4032
4033static int
4034bnx2_acquire_nvram_lock(struct bnx2 *bp)
4035{
4036 u32 val;
4037 int j;
4038
4039 /* Request access to the flash interface. */
Michael Chane503e062012-12-06 10:33:08 +00004040 BNX2_WR(bp, BNX2_NVM_SW_ARB, BNX2_NVM_SW_ARB_ARB_REQ_SET2);
Michael Chanb6016b72005-05-26 13:03:09 -07004041 for (j = 0; j < NVRAM_TIMEOUT_COUNT; j++) {
Michael Chane503e062012-12-06 10:33:08 +00004042 val = BNX2_RD(bp, BNX2_NVM_SW_ARB);
Michael Chanb6016b72005-05-26 13:03:09 -07004043 if (val & BNX2_NVM_SW_ARB_ARB_ARB2)
4044 break;
4045
4046 udelay(5);
4047 }
4048
4049 if (j >= NVRAM_TIMEOUT_COUNT)
4050 return -EBUSY;
4051
4052 return 0;
4053}
4054
4055static int
4056bnx2_release_nvram_lock(struct bnx2 *bp)
4057{
4058 int j;
4059 u32 val;
4060
4061 /* Relinquish nvram interface. */
Michael Chane503e062012-12-06 10:33:08 +00004062 BNX2_WR(bp, BNX2_NVM_SW_ARB, BNX2_NVM_SW_ARB_ARB_REQ_CLR2);
Michael Chanb6016b72005-05-26 13:03:09 -07004063
4064 for (j = 0; j < NVRAM_TIMEOUT_COUNT; j++) {
Michael Chane503e062012-12-06 10:33:08 +00004065 val = BNX2_RD(bp, BNX2_NVM_SW_ARB);
Michael Chanb6016b72005-05-26 13:03:09 -07004066 if (!(val & BNX2_NVM_SW_ARB_ARB_ARB2))
4067 break;
4068
4069 udelay(5);
4070 }
4071
4072 if (j >= NVRAM_TIMEOUT_COUNT)
4073 return -EBUSY;
4074
4075 return 0;
4076}
4077
4078
4079static int
4080bnx2_enable_nvram_write(struct bnx2 *bp)
4081{
4082 u32 val;
4083
Michael Chane503e062012-12-06 10:33:08 +00004084 val = BNX2_RD(bp, BNX2_MISC_CFG);
4085 BNX2_WR(bp, BNX2_MISC_CFG, val | BNX2_MISC_CFG_NVM_WR_EN_PCI);
Michael Chanb6016b72005-05-26 13:03:09 -07004086
Michael Chane30372c2007-07-16 18:26:23 -07004087 if (bp->flash_info->flags & BNX2_NV_WREN) {
Michael Chanb6016b72005-05-26 13:03:09 -07004088 int j;
4089
Michael Chane503e062012-12-06 10:33:08 +00004090 BNX2_WR(bp, BNX2_NVM_COMMAND, BNX2_NVM_COMMAND_DONE);
4091 BNX2_WR(bp, BNX2_NVM_COMMAND,
4092 BNX2_NVM_COMMAND_WREN | BNX2_NVM_COMMAND_DOIT);
Michael Chanb6016b72005-05-26 13:03:09 -07004093
4094 for (j = 0; j < NVRAM_TIMEOUT_COUNT; j++) {
4095 udelay(5);
4096
Michael Chane503e062012-12-06 10:33:08 +00004097 val = BNX2_RD(bp, BNX2_NVM_COMMAND);
Michael Chanb6016b72005-05-26 13:03:09 -07004098 if (val & BNX2_NVM_COMMAND_DONE)
4099 break;
4100 }
4101
4102 if (j >= NVRAM_TIMEOUT_COUNT)
4103 return -EBUSY;
4104 }
4105 return 0;
4106}
4107
4108static void
4109bnx2_disable_nvram_write(struct bnx2 *bp)
4110{
4111 u32 val;
4112
Michael Chane503e062012-12-06 10:33:08 +00004113 val = BNX2_RD(bp, BNX2_MISC_CFG);
4114 BNX2_WR(bp, BNX2_MISC_CFG, val & ~BNX2_MISC_CFG_NVM_WR_EN);
Michael Chanb6016b72005-05-26 13:03:09 -07004115}
4116
4117
4118static void
4119bnx2_enable_nvram_access(struct bnx2 *bp)
4120{
4121 u32 val;
4122
Michael Chane503e062012-12-06 10:33:08 +00004123 val = BNX2_RD(bp, BNX2_NVM_ACCESS_ENABLE);
Michael Chanb6016b72005-05-26 13:03:09 -07004124 /* Enable both bits, even on read. */
Michael Chane503e062012-12-06 10:33:08 +00004125 BNX2_WR(bp, BNX2_NVM_ACCESS_ENABLE,
4126 val | BNX2_NVM_ACCESS_ENABLE_EN | BNX2_NVM_ACCESS_ENABLE_WR_EN);
Michael Chanb6016b72005-05-26 13:03:09 -07004127}
4128
4129static void
4130bnx2_disable_nvram_access(struct bnx2 *bp)
4131{
4132 u32 val;
4133
Michael Chane503e062012-12-06 10:33:08 +00004134 val = BNX2_RD(bp, BNX2_NVM_ACCESS_ENABLE);
Michael Chanb6016b72005-05-26 13:03:09 -07004135 /* Disable both bits, even after read. */
Michael Chane503e062012-12-06 10:33:08 +00004136 BNX2_WR(bp, BNX2_NVM_ACCESS_ENABLE,
Michael Chanb6016b72005-05-26 13:03:09 -07004137 val & ~(BNX2_NVM_ACCESS_ENABLE_EN |
4138 BNX2_NVM_ACCESS_ENABLE_WR_EN));
4139}
4140
4141static int
4142bnx2_nvram_erase_page(struct bnx2 *bp, u32 offset)
4143{
4144 u32 cmd;
4145 int j;
4146
Michael Chane30372c2007-07-16 18:26:23 -07004147 if (bp->flash_info->flags & BNX2_NV_BUFFERED)
Michael Chanb6016b72005-05-26 13:03:09 -07004148 /* Buffered flash, no erase needed */
4149 return 0;
4150
4151 /* Build an erase command */
4152 cmd = BNX2_NVM_COMMAND_ERASE | BNX2_NVM_COMMAND_WR |
4153 BNX2_NVM_COMMAND_DOIT;
4154
4155 /* Need to clear DONE bit separately. */
Michael Chane503e062012-12-06 10:33:08 +00004156 BNX2_WR(bp, BNX2_NVM_COMMAND, BNX2_NVM_COMMAND_DONE);
Michael Chanb6016b72005-05-26 13:03:09 -07004157
4158 /* Address of the NVRAM to read from. */
Michael Chane503e062012-12-06 10:33:08 +00004159 BNX2_WR(bp, BNX2_NVM_ADDR, offset & BNX2_NVM_ADDR_NVM_ADDR_VALUE);
Michael Chanb6016b72005-05-26 13:03:09 -07004160
4161 /* Issue an erase command. */
Michael Chane503e062012-12-06 10:33:08 +00004162 BNX2_WR(bp, BNX2_NVM_COMMAND, cmd);
Michael Chanb6016b72005-05-26 13:03:09 -07004163
4164 /* Wait for completion. */
4165 for (j = 0; j < NVRAM_TIMEOUT_COUNT; j++) {
4166 u32 val;
4167
4168 udelay(5);
4169
Michael Chane503e062012-12-06 10:33:08 +00004170 val = BNX2_RD(bp, BNX2_NVM_COMMAND);
Michael Chanb6016b72005-05-26 13:03:09 -07004171 if (val & BNX2_NVM_COMMAND_DONE)
4172 break;
4173 }
4174
4175 if (j >= NVRAM_TIMEOUT_COUNT)
4176 return -EBUSY;
4177
4178 return 0;
4179}
4180
4181static int
4182bnx2_nvram_read_dword(struct bnx2 *bp, u32 offset, u8 *ret_val, u32 cmd_flags)
4183{
4184 u32 cmd;
4185 int j;
4186
4187 /* Build the command word. */
4188 cmd = BNX2_NVM_COMMAND_DOIT | cmd_flags;
4189
Michael Chane30372c2007-07-16 18:26:23 -07004190 /* Calculate an offset of a buffered flash, not needed for 5709. */
4191 if (bp->flash_info->flags & BNX2_NV_TRANSLATE) {
Michael Chanb6016b72005-05-26 13:03:09 -07004192 offset = ((offset / bp->flash_info->page_size) <<
4193 bp->flash_info->page_bits) +
4194 (offset % bp->flash_info->page_size);
4195 }
4196
4197 /* Need to clear DONE bit separately. */
Michael Chane503e062012-12-06 10:33:08 +00004198 BNX2_WR(bp, BNX2_NVM_COMMAND, BNX2_NVM_COMMAND_DONE);
Michael Chanb6016b72005-05-26 13:03:09 -07004199
4200 /* Address of the NVRAM to read from. */
Michael Chane503e062012-12-06 10:33:08 +00004201 BNX2_WR(bp, BNX2_NVM_ADDR, offset & BNX2_NVM_ADDR_NVM_ADDR_VALUE);
Michael Chanb6016b72005-05-26 13:03:09 -07004202
4203 /* Issue a read command. */
Michael Chane503e062012-12-06 10:33:08 +00004204 BNX2_WR(bp, BNX2_NVM_COMMAND, cmd);
Michael Chanb6016b72005-05-26 13:03:09 -07004205
4206 /* Wait for completion. */
4207 for (j = 0; j < NVRAM_TIMEOUT_COUNT; j++) {
4208 u32 val;
4209
4210 udelay(5);
4211
Michael Chane503e062012-12-06 10:33:08 +00004212 val = BNX2_RD(bp, BNX2_NVM_COMMAND);
Michael Chanb6016b72005-05-26 13:03:09 -07004213 if (val & BNX2_NVM_COMMAND_DONE) {
Michael Chane503e062012-12-06 10:33:08 +00004214 __be32 v = cpu_to_be32(BNX2_RD(bp, BNX2_NVM_READ));
Al Virob491edd2007-12-22 19:44:51 +00004215 memcpy(ret_val, &v, 4);
Michael Chanb6016b72005-05-26 13:03:09 -07004216 break;
4217 }
4218 }
4219 if (j >= NVRAM_TIMEOUT_COUNT)
4220 return -EBUSY;
4221
4222 return 0;
4223}
4224
4225
4226static int
4227bnx2_nvram_write_dword(struct bnx2 *bp, u32 offset, u8 *val, u32 cmd_flags)
4228{
Al Virob491edd2007-12-22 19:44:51 +00004229 u32 cmd;
4230 __be32 val32;
Michael Chanb6016b72005-05-26 13:03:09 -07004231 int j;
4232
4233 /* Build the command word. */
4234 cmd = BNX2_NVM_COMMAND_DOIT | BNX2_NVM_COMMAND_WR | cmd_flags;
4235
Michael Chane30372c2007-07-16 18:26:23 -07004236 /* Calculate an offset of a buffered flash, not needed for 5709. */
4237 if (bp->flash_info->flags & BNX2_NV_TRANSLATE) {
Michael Chanb6016b72005-05-26 13:03:09 -07004238 offset = ((offset / bp->flash_info->page_size) <<
4239 bp->flash_info->page_bits) +
4240 (offset % bp->flash_info->page_size);
4241 }
4242
4243 /* Need to clear DONE bit separately. */
Michael Chane503e062012-12-06 10:33:08 +00004244 BNX2_WR(bp, BNX2_NVM_COMMAND, BNX2_NVM_COMMAND_DONE);
Michael Chanb6016b72005-05-26 13:03:09 -07004245
4246 memcpy(&val32, val, 4);
Michael Chanb6016b72005-05-26 13:03:09 -07004247
4248 /* Write the data. */
Michael Chane503e062012-12-06 10:33:08 +00004249 BNX2_WR(bp, BNX2_NVM_WRITE, be32_to_cpu(val32));
Michael Chanb6016b72005-05-26 13:03:09 -07004250
4251 /* Address of the NVRAM to write to. */
Michael Chane503e062012-12-06 10:33:08 +00004252 BNX2_WR(bp, BNX2_NVM_ADDR, offset & BNX2_NVM_ADDR_NVM_ADDR_VALUE);
Michael Chanb6016b72005-05-26 13:03:09 -07004253
4254 /* Issue the write command. */
Michael Chane503e062012-12-06 10:33:08 +00004255 BNX2_WR(bp, BNX2_NVM_COMMAND, cmd);
Michael Chanb6016b72005-05-26 13:03:09 -07004256
4257 /* Wait for completion. */
4258 for (j = 0; j < NVRAM_TIMEOUT_COUNT; j++) {
4259 udelay(5);
4260
Michael Chane503e062012-12-06 10:33:08 +00004261 if (BNX2_RD(bp, BNX2_NVM_COMMAND) & BNX2_NVM_COMMAND_DONE)
Michael Chanb6016b72005-05-26 13:03:09 -07004262 break;
4263 }
4264 if (j >= NVRAM_TIMEOUT_COUNT)
4265 return -EBUSY;
4266
4267 return 0;
4268}
4269
4270static int
4271bnx2_init_nvram(struct bnx2 *bp)
4272{
4273 u32 val;
Michael Chane30372c2007-07-16 18:26:23 -07004274 int j, entry_count, rc = 0;
Michael Chan0ced9d02009-08-21 16:20:49 +00004275 const struct flash_spec *flash;
Michael Chanb6016b72005-05-26 13:03:09 -07004276
Michael Chan4ce45e02012-12-06 10:33:10 +00004277 if (BNX2_CHIP(bp) == BNX2_CHIP_5709) {
Michael Chane30372c2007-07-16 18:26:23 -07004278 bp->flash_info = &flash_5709;
4279 goto get_flash_size;
4280 }
4281
Michael Chanb6016b72005-05-26 13:03:09 -07004282 /* Determine the selected interface. */
Michael Chane503e062012-12-06 10:33:08 +00004283 val = BNX2_RD(bp, BNX2_NVM_CFG1);
Michael Chanb6016b72005-05-26 13:03:09 -07004284
Denis Chengff8ac602007-09-02 18:30:18 +08004285 entry_count = ARRAY_SIZE(flash_table);
Michael Chanb6016b72005-05-26 13:03:09 -07004286
Michael Chanb6016b72005-05-26 13:03:09 -07004287 if (val & 0x40000000) {
4288
4289 /* Flash interface has been reconfigured */
4290 for (j = 0, flash = &flash_table[0]; j < entry_count;
Michael Chan37137702005-11-04 08:49:17 -08004291 j++, flash++) {
4292 if ((val & FLASH_BACKUP_STRAP_MASK) ==
4293 (flash->config1 & FLASH_BACKUP_STRAP_MASK)) {
Michael Chanb6016b72005-05-26 13:03:09 -07004294 bp->flash_info = flash;
4295 break;
4296 }
4297 }
4298 }
4299 else {
Michael Chan37137702005-11-04 08:49:17 -08004300 u32 mask;
Michael Chanb6016b72005-05-26 13:03:09 -07004301 /* Not yet been reconfigured */
4302
Michael Chan37137702005-11-04 08:49:17 -08004303 if (val & (1 << 23))
4304 mask = FLASH_BACKUP_STRAP_MASK;
4305 else
4306 mask = FLASH_STRAP_MASK;
4307
Michael Chanb6016b72005-05-26 13:03:09 -07004308 for (j = 0, flash = &flash_table[0]; j < entry_count;
4309 j++, flash++) {
4310
Michael Chan37137702005-11-04 08:49:17 -08004311 if ((val & mask) == (flash->strapping & mask)) {
Michael Chanb6016b72005-05-26 13:03:09 -07004312 bp->flash_info = flash;
4313
4314 /* Request access to the flash interface. */
4315 if ((rc = bnx2_acquire_nvram_lock(bp)) != 0)
4316 return rc;
4317
4318 /* Enable access to flash interface */
4319 bnx2_enable_nvram_access(bp);
4320
4321 /* Reconfigure the flash interface */
Michael Chane503e062012-12-06 10:33:08 +00004322 BNX2_WR(bp, BNX2_NVM_CFG1, flash->config1);
4323 BNX2_WR(bp, BNX2_NVM_CFG2, flash->config2);
4324 BNX2_WR(bp, BNX2_NVM_CFG3, flash->config3);
4325 BNX2_WR(bp, BNX2_NVM_WRITE1, flash->write1);
Michael Chanb6016b72005-05-26 13:03:09 -07004326
4327 /* Disable access to flash interface */
4328 bnx2_disable_nvram_access(bp);
4329 bnx2_release_nvram_lock(bp);
4330
4331 break;
4332 }
4333 }
4334 } /* if (val & 0x40000000) */
4335
4336 if (j == entry_count) {
4337 bp->flash_info = NULL;
Joe Perches3a9c6a42010-02-17 15:01:51 +00004338 pr_alert("Unknown flash/EEPROM type\n");
Michael Chan1122db72006-01-23 16:11:42 -08004339 return -ENODEV;
Michael Chanb6016b72005-05-26 13:03:09 -07004340 }
4341
Michael Chane30372c2007-07-16 18:26:23 -07004342get_flash_size:
Michael Chan2726d6e2008-01-29 21:35:05 -08004343 val = bnx2_shmem_rd(bp, BNX2_SHARED_HW_CFG_CONFIG2);
Michael Chan1122db72006-01-23 16:11:42 -08004344 val &= BNX2_SHARED_HW_CFG2_NVM_SIZE_MASK;
4345 if (val)
4346 bp->flash_size = val;
4347 else
4348 bp->flash_size = bp->flash_info->total_size;
4349
Michael Chanb6016b72005-05-26 13:03:09 -07004350 return rc;
4351}
4352
4353static int
4354bnx2_nvram_read(struct bnx2 *bp, u32 offset, u8 *ret_buf,
4355 int buf_size)
4356{
4357 int rc = 0;
4358 u32 cmd_flags, offset32, len32, extra;
4359
4360 if (buf_size == 0)
4361 return 0;
4362
4363 /* Request access to the flash interface. */
4364 if ((rc = bnx2_acquire_nvram_lock(bp)) != 0)
4365 return rc;
4366
4367 /* Enable access to flash interface */
4368 bnx2_enable_nvram_access(bp);
4369
4370 len32 = buf_size;
4371 offset32 = offset;
4372 extra = 0;
4373
4374 cmd_flags = 0;
4375
4376 if (offset32 & 3) {
4377 u8 buf[4];
4378 u32 pre_len;
4379
4380 offset32 &= ~3;
4381 pre_len = 4 - (offset & 3);
4382
4383 if (pre_len >= len32) {
4384 pre_len = len32;
4385 cmd_flags = BNX2_NVM_COMMAND_FIRST |
4386 BNX2_NVM_COMMAND_LAST;
4387 }
4388 else {
4389 cmd_flags = BNX2_NVM_COMMAND_FIRST;
4390 }
4391
4392 rc = bnx2_nvram_read_dword(bp, offset32, buf, cmd_flags);
4393
4394 if (rc)
4395 return rc;
4396
4397 memcpy(ret_buf, buf + (offset & 3), pre_len);
4398
4399 offset32 += 4;
4400 ret_buf += pre_len;
4401 len32 -= pre_len;
4402 }
4403 if (len32 & 3) {
4404 extra = 4 - (len32 & 3);
4405 len32 = (len32 + 4) & ~3;
4406 }
4407
4408 if (len32 == 4) {
4409 u8 buf[4];
4410
4411 if (cmd_flags)
4412 cmd_flags = BNX2_NVM_COMMAND_LAST;
4413 else
4414 cmd_flags = BNX2_NVM_COMMAND_FIRST |
4415 BNX2_NVM_COMMAND_LAST;
4416
4417 rc = bnx2_nvram_read_dword(bp, offset32, buf, cmd_flags);
4418
4419 memcpy(ret_buf, buf, 4 - extra);
4420 }
4421 else if (len32 > 0) {
4422 u8 buf[4];
4423
4424 /* Read the first word. */
4425 if (cmd_flags)
4426 cmd_flags = 0;
4427 else
4428 cmd_flags = BNX2_NVM_COMMAND_FIRST;
4429
4430 rc = bnx2_nvram_read_dword(bp, offset32, ret_buf, cmd_flags);
4431
4432 /* Advance to the next dword. */
4433 offset32 += 4;
4434 ret_buf += 4;
4435 len32 -= 4;
4436
4437 while (len32 > 4 && rc == 0) {
4438 rc = bnx2_nvram_read_dword(bp, offset32, ret_buf, 0);
4439
4440 /* Advance to the next dword. */
4441 offset32 += 4;
4442 ret_buf += 4;
4443 len32 -= 4;
4444 }
4445
4446 if (rc)
4447 return rc;
4448
4449 cmd_flags = BNX2_NVM_COMMAND_LAST;
4450 rc = bnx2_nvram_read_dword(bp, offset32, buf, cmd_flags);
4451
4452 memcpy(ret_buf, buf, 4 - extra);
4453 }
4454
4455 /* Disable access to flash interface */
4456 bnx2_disable_nvram_access(bp);
4457
4458 bnx2_release_nvram_lock(bp);
4459
4460 return rc;
4461}
4462
4463static int
4464bnx2_nvram_write(struct bnx2 *bp, u32 offset, u8 *data_buf,
4465 int buf_size)
4466{
4467 u32 written, offset32, len32;
Michael Chane6be7632007-01-08 19:56:13 -08004468 u8 *buf, start[4], end[4], *align_buf = NULL, *flash_buffer = NULL;
Michael Chanb6016b72005-05-26 13:03:09 -07004469 int rc = 0;
4470 int align_start, align_end;
4471
4472 buf = data_buf;
4473 offset32 = offset;
4474 len32 = buf_size;
4475 align_start = align_end = 0;
4476
4477 if ((align_start = (offset32 & 3))) {
4478 offset32 &= ~3;
Michael Chanc8738792007-03-30 14:53:06 -07004479 len32 += align_start;
4480 if (len32 < 4)
4481 len32 = 4;
Michael Chanb6016b72005-05-26 13:03:09 -07004482 if ((rc = bnx2_nvram_read(bp, offset32, start, 4)))
4483 return rc;
4484 }
4485
4486 if (len32 & 3) {
Michael Chanc8738792007-03-30 14:53:06 -07004487 align_end = 4 - (len32 & 3);
4488 len32 += align_end;
4489 if ((rc = bnx2_nvram_read(bp, offset32 + len32 - 4, end, 4)))
4490 return rc;
Michael Chanb6016b72005-05-26 13:03:09 -07004491 }
4492
4493 if (align_start || align_end) {
Michael Chane6be7632007-01-08 19:56:13 -08004494 align_buf = kmalloc(len32, GFP_KERNEL);
4495 if (align_buf == NULL)
Michael Chanb6016b72005-05-26 13:03:09 -07004496 return -ENOMEM;
4497 if (align_start) {
Michael Chane6be7632007-01-08 19:56:13 -08004498 memcpy(align_buf, start, 4);
Michael Chanb6016b72005-05-26 13:03:09 -07004499 }
4500 if (align_end) {
Michael Chane6be7632007-01-08 19:56:13 -08004501 memcpy(align_buf + len32 - 4, end, 4);
Michael Chanb6016b72005-05-26 13:03:09 -07004502 }
Michael Chane6be7632007-01-08 19:56:13 -08004503 memcpy(align_buf + align_start, data_buf, buf_size);
4504 buf = align_buf;
Michael Chanb6016b72005-05-26 13:03:09 -07004505 }
4506
Michael Chane30372c2007-07-16 18:26:23 -07004507 if (!(bp->flash_info->flags & BNX2_NV_BUFFERED)) {
Michael Chanae181bc2006-05-22 16:39:20 -07004508 flash_buffer = kmalloc(264, GFP_KERNEL);
4509 if (flash_buffer == NULL) {
4510 rc = -ENOMEM;
4511 goto nvram_write_end;
4512 }
4513 }
4514
Michael Chanb6016b72005-05-26 13:03:09 -07004515 written = 0;
4516 while ((written < len32) && (rc == 0)) {
4517 u32 page_start, page_end, data_start, data_end;
4518 u32 addr, cmd_flags;
4519 int i;
Michael Chanb6016b72005-05-26 13:03:09 -07004520
4521 /* Find the page_start addr */
4522 page_start = offset32 + written;
4523 page_start -= (page_start % bp->flash_info->page_size);
4524 /* Find the page_end addr */
4525 page_end = page_start + bp->flash_info->page_size;
4526 /* Find the data_start addr */
4527 data_start = (written == 0) ? offset32 : page_start;
4528 /* Find the data_end addr */
Jeff Garzik6aa20a22006-09-13 13:24:59 -04004529 data_end = (page_end > offset32 + len32) ?
Michael Chanb6016b72005-05-26 13:03:09 -07004530 (offset32 + len32) : page_end;
4531
4532 /* Request access to the flash interface. */
4533 if ((rc = bnx2_acquire_nvram_lock(bp)) != 0)
4534 goto nvram_write_end;
4535
4536 /* Enable access to flash interface */
4537 bnx2_enable_nvram_access(bp);
4538
4539 cmd_flags = BNX2_NVM_COMMAND_FIRST;
Michael Chane30372c2007-07-16 18:26:23 -07004540 if (!(bp->flash_info->flags & BNX2_NV_BUFFERED)) {
Michael Chanb6016b72005-05-26 13:03:09 -07004541 int j;
4542
4543 /* Read the whole page into the buffer
4544 * (non-buffer flash only) */
4545 for (j = 0; j < bp->flash_info->page_size; j += 4) {
4546 if (j == (bp->flash_info->page_size - 4)) {
4547 cmd_flags |= BNX2_NVM_COMMAND_LAST;
4548 }
4549 rc = bnx2_nvram_read_dword(bp,
Jeff Garzik6aa20a22006-09-13 13:24:59 -04004550 page_start + j,
4551 &flash_buffer[j],
Michael Chanb6016b72005-05-26 13:03:09 -07004552 cmd_flags);
4553
4554 if (rc)
4555 goto nvram_write_end;
4556
4557 cmd_flags = 0;
4558 }
4559 }
4560
4561 /* Enable writes to flash interface (unlock write-protect) */
4562 if ((rc = bnx2_enable_nvram_write(bp)) != 0)
4563 goto nvram_write_end;
4564
Michael Chanb6016b72005-05-26 13:03:09 -07004565 /* Loop to write back the buffer data from page_start to
4566 * data_start */
4567 i = 0;
Michael Chane30372c2007-07-16 18:26:23 -07004568 if (!(bp->flash_info->flags & BNX2_NV_BUFFERED)) {
Michael Chanc8738792007-03-30 14:53:06 -07004569 /* Erase the page */
4570 if ((rc = bnx2_nvram_erase_page(bp, page_start)) != 0)
4571 goto nvram_write_end;
4572
4573 /* Re-enable the write again for the actual write */
4574 bnx2_enable_nvram_write(bp);
4575
Michael Chanb6016b72005-05-26 13:03:09 -07004576 for (addr = page_start; addr < data_start;
4577 addr += 4, i += 4) {
Jeff Garzik6aa20a22006-09-13 13:24:59 -04004578
Michael Chanb6016b72005-05-26 13:03:09 -07004579 rc = bnx2_nvram_write_dword(bp, addr,
4580 &flash_buffer[i], cmd_flags);
4581
4582 if (rc != 0)
4583 goto nvram_write_end;
4584
4585 cmd_flags = 0;
4586 }
4587 }
4588
4589 /* Loop to write the new data from data_start to data_end */
Michael Chanbae25762006-05-22 16:38:38 -07004590 for (addr = data_start; addr < data_end; addr += 4, i += 4) {
Michael Chanb6016b72005-05-26 13:03:09 -07004591 if ((addr == page_end - 4) ||
Michael Chane30372c2007-07-16 18:26:23 -07004592 ((bp->flash_info->flags & BNX2_NV_BUFFERED) &&
Michael Chanb6016b72005-05-26 13:03:09 -07004593 (addr == data_end - 4))) {
4594
4595 cmd_flags |= BNX2_NVM_COMMAND_LAST;
4596 }
4597 rc = bnx2_nvram_write_dword(bp, addr, buf,
4598 cmd_flags);
4599
4600 if (rc != 0)
4601 goto nvram_write_end;
4602
4603 cmd_flags = 0;
4604 buf += 4;
4605 }
4606
4607 /* Loop to write back the buffer data from data_end
4608 * to page_end */
Michael Chane30372c2007-07-16 18:26:23 -07004609 if (!(bp->flash_info->flags & BNX2_NV_BUFFERED)) {
Michael Chanb6016b72005-05-26 13:03:09 -07004610 for (addr = data_end; addr < page_end;
4611 addr += 4, i += 4) {
Jeff Garzik6aa20a22006-09-13 13:24:59 -04004612
Michael Chanb6016b72005-05-26 13:03:09 -07004613 if (addr == page_end-4) {
4614 cmd_flags = BNX2_NVM_COMMAND_LAST;
4615 }
4616 rc = bnx2_nvram_write_dword(bp, addr,
4617 &flash_buffer[i], cmd_flags);
4618
4619 if (rc != 0)
4620 goto nvram_write_end;
4621
4622 cmd_flags = 0;
4623 }
4624 }
4625
4626 /* Disable writes to flash interface (lock write-protect) */
4627 bnx2_disable_nvram_write(bp);
4628
4629 /* Disable access to flash interface */
4630 bnx2_disable_nvram_access(bp);
4631 bnx2_release_nvram_lock(bp);
4632
4633 /* Increment written */
4634 written += data_end - data_start;
4635 }
4636
4637nvram_write_end:
Michael Chane6be7632007-01-08 19:56:13 -08004638 kfree(flash_buffer);
4639 kfree(align_buf);
Michael Chanb6016b72005-05-26 13:03:09 -07004640 return rc;
4641}
4642
Michael Chan0d8a6572007-07-07 22:49:43 -07004643static void
Michael Chan7c62e832008-07-14 22:39:03 -07004644bnx2_init_fw_cap(struct bnx2 *bp)
Michael Chan0d8a6572007-07-07 22:49:43 -07004645{
Michael Chan7c62e832008-07-14 22:39:03 -07004646 u32 val, sig = 0;
Michael Chan0d8a6572007-07-07 22:49:43 -07004647
Michael Chan583c28e2008-01-21 19:51:35 -08004648 bp->phy_flags &= ~BNX2_PHY_FLAG_REMOTE_PHY_CAP;
Michael Chan7c62e832008-07-14 22:39:03 -07004649 bp->flags &= ~BNX2_FLAG_CAN_KEEP_VLAN;
4650
4651 if (!(bp->flags & BNX2_FLAG_ASF_ENABLE))
4652 bp->flags |= BNX2_FLAG_CAN_KEEP_VLAN;
Michael Chan0d8a6572007-07-07 22:49:43 -07004653
Michael Chan2726d6e2008-01-29 21:35:05 -08004654 val = bnx2_shmem_rd(bp, BNX2_FW_CAP_MB);
Michael Chan0d8a6572007-07-07 22:49:43 -07004655 if ((val & BNX2_FW_CAP_SIGNATURE_MASK) != BNX2_FW_CAP_SIGNATURE)
4656 return;
4657
Michael Chan7c62e832008-07-14 22:39:03 -07004658 if ((val & BNX2_FW_CAP_CAN_KEEP_VLAN) == BNX2_FW_CAP_CAN_KEEP_VLAN) {
4659 bp->flags |= BNX2_FLAG_CAN_KEEP_VLAN;
4660 sig |= BNX2_DRV_ACK_CAP_SIGNATURE | BNX2_FW_CAP_CAN_KEEP_VLAN;
4661 }
4662
4663 if ((bp->phy_flags & BNX2_PHY_FLAG_SERDES) &&
4664 (val & BNX2_FW_CAP_REMOTE_PHY_CAPABLE)) {
4665 u32 link;
4666
Michael Chan583c28e2008-01-21 19:51:35 -08004667 bp->phy_flags |= BNX2_PHY_FLAG_REMOTE_PHY_CAP;
Michael Chan0d8a6572007-07-07 22:49:43 -07004668
Michael Chan7c62e832008-07-14 22:39:03 -07004669 link = bnx2_shmem_rd(bp, BNX2_LINK_STATUS);
4670 if (link & BNX2_LINK_STATUS_SERDES_LINK)
Michael Chan0d8a6572007-07-07 22:49:43 -07004671 bp->phy_port = PORT_FIBRE;
4672 else
4673 bp->phy_port = PORT_TP;
Michael Chan489310a2007-10-10 16:16:31 -07004674
Michael Chan7c62e832008-07-14 22:39:03 -07004675 sig |= BNX2_DRV_ACK_CAP_SIGNATURE |
4676 BNX2_FW_CAP_REMOTE_PHY_CAPABLE;
Michael Chan0d8a6572007-07-07 22:49:43 -07004677 }
Michael Chan7c62e832008-07-14 22:39:03 -07004678
4679 if (netif_running(bp->dev) && sig)
4680 bnx2_shmem_wr(bp, BNX2_DRV_ACK_CAP_MB, sig);
Michael Chan0d8a6572007-07-07 22:49:43 -07004681}
4682
Michael Chanb4b36042007-12-20 19:59:30 -08004683static void
4684bnx2_setup_msix_tbl(struct bnx2 *bp)
4685{
Michael Chane503e062012-12-06 10:33:08 +00004686 BNX2_WR(bp, BNX2_PCI_GRC_WINDOW_ADDR, BNX2_PCI_GRC_WINDOW_ADDR_SEP_WIN);
Michael Chanb4b36042007-12-20 19:59:30 -08004687
Michael Chane503e062012-12-06 10:33:08 +00004688 BNX2_WR(bp, BNX2_PCI_GRC_WINDOW2_ADDR, BNX2_MSIX_TABLE_ADDR);
4689 BNX2_WR(bp, BNX2_PCI_GRC_WINDOW3_ADDR, BNX2_MSIX_PBA_ADDR);
Michael Chanb4b36042007-12-20 19:59:30 -08004690}
4691
Michael Chanb6016b72005-05-26 13:03:09 -07004692static int
4693bnx2_reset_chip(struct bnx2 *bp, u32 reset_code)
4694{
4695 u32 val;
4696 int i, rc = 0;
Michael Chan489310a2007-10-10 16:16:31 -07004697 u8 old_port;
Michael Chanb6016b72005-05-26 13:03:09 -07004698
4699 /* Wait for the current PCI transaction to complete before
4700 * issuing a reset. */
Michael Chan4ce45e02012-12-06 10:33:10 +00004701 if ((BNX2_CHIP(bp) == BNX2_CHIP_5706) ||
4702 (BNX2_CHIP(bp) == BNX2_CHIP_5708)) {
Michael Chane503e062012-12-06 10:33:08 +00004703 BNX2_WR(bp, BNX2_MISC_ENABLE_CLR_BITS,
4704 BNX2_MISC_ENABLE_CLR_BITS_TX_DMA_ENABLE |
4705 BNX2_MISC_ENABLE_CLR_BITS_DMA_ENGINE_ENABLE |
4706 BNX2_MISC_ENABLE_CLR_BITS_RX_DMA_ENABLE |
4707 BNX2_MISC_ENABLE_CLR_BITS_HOST_COALESCE_ENABLE);
4708 val = BNX2_RD(bp, BNX2_MISC_ENABLE_CLR_BITS);
Eddie Waia5dac102010-11-24 13:48:54 +00004709 udelay(5);
4710 } else { /* 5709 */
Michael Chane503e062012-12-06 10:33:08 +00004711 val = BNX2_RD(bp, BNX2_MISC_NEW_CORE_CTL);
Eddie Waia5dac102010-11-24 13:48:54 +00004712 val &= ~BNX2_MISC_NEW_CORE_CTL_DMA_ENABLE;
Michael Chane503e062012-12-06 10:33:08 +00004713 BNX2_WR(bp, BNX2_MISC_NEW_CORE_CTL, val);
4714 val = BNX2_RD(bp, BNX2_MISC_NEW_CORE_CTL);
Eddie Waia5dac102010-11-24 13:48:54 +00004715
4716 for (i = 0; i < 100; i++) {
4717 msleep(1);
Michael Chane503e062012-12-06 10:33:08 +00004718 val = BNX2_RD(bp, BNX2_PCICFG_DEVICE_CONTROL);
Eddie Waia5dac102010-11-24 13:48:54 +00004719 if (!(val & BNX2_PCICFG_DEVICE_STATUS_NO_PEND))
4720 break;
4721 }
4722 }
Michael Chanb6016b72005-05-26 13:03:09 -07004723
Michael Chanb090ae22006-01-23 16:07:10 -08004724 /* Wait for the firmware to tell us it is ok to issue a reset. */
Michael Chana2f13892008-07-14 22:38:23 -07004725 bnx2_fw_sync(bp, BNX2_DRV_MSG_DATA_WAIT0 | reset_code, 1, 1);
Michael Chanb090ae22006-01-23 16:07:10 -08004726
Michael Chanb6016b72005-05-26 13:03:09 -07004727 /* Deposit a driver reset signature so the firmware knows that
4728 * this is a soft reset. */
Michael Chan2726d6e2008-01-29 21:35:05 -08004729 bnx2_shmem_wr(bp, BNX2_DRV_RESET_SIGNATURE,
4730 BNX2_DRV_RESET_SIGNATURE_MAGIC);
Michael Chanb6016b72005-05-26 13:03:09 -07004731
Michael Chanb6016b72005-05-26 13:03:09 -07004732 /* Do a dummy read to force the chip to complete all current transaction
4733 * before we issue a reset. */
Michael Chane503e062012-12-06 10:33:08 +00004734 val = BNX2_RD(bp, BNX2_MISC_ID);
Michael Chanb6016b72005-05-26 13:03:09 -07004735
Michael Chan4ce45e02012-12-06 10:33:10 +00004736 if (BNX2_CHIP(bp) == BNX2_CHIP_5709) {
Michael Chane503e062012-12-06 10:33:08 +00004737 BNX2_WR(bp, BNX2_MISC_COMMAND, BNX2_MISC_COMMAND_SW_RESET);
4738 BNX2_RD(bp, BNX2_MISC_COMMAND);
Michael Chan234754d2006-11-19 14:11:41 -08004739 udelay(5);
Michael Chanb6016b72005-05-26 13:03:09 -07004740
Michael Chan234754d2006-11-19 14:11:41 -08004741 val = BNX2_PCICFG_MISC_CONFIG_REG_WINDOW_ENA |
4742 BNX2_PCICFG_MISC_CONFIG_TARGET_MB_WORD_SWAP;
Michael Chanb6016b72005-05-26 13:03:09 -07004743
Michael Chane503e062012-12-06 10:33:08 +00004744 BNX2_WR(bp, BNX2_PCICFG_MISC_CONFIG, val);
Michael Chanb6016b72005-05-26 13:03:09 -07004745
Michael Chan234754d2006-11-19 14:11:41 -08004746 } else {
4747 val = BNX2_PCICFG_MISC_CONFIG_CORE_RST_REQ |
4748 BNX2_PCICFG_MISC_CONFIG_REG_WINDOW_ENA |
4749 BNX2_PCICFG_MISC_CONFIG_TARGET_MB_WORD_SWAP;
4750
4751 /* Chip reset. */
Michael Chane503e062012-12-06 10:33:08 +00004752 BNX2_WR(bp, BNX2_PCICFG_MISC_CONFIG, val);
Michael Chan234754d2006-11-19 14:11:41 -08004753
Michael Chan594a9df2007-08-28 15:39:42 -07004754 /* Reading back any register after chip reset will hang the
4755 * bus on 5706 A0 and A1. The msleep below provides plenty
4756 * of margin for write posting.
4757 */
Michael Chan4ce45e02012-12-06 10:33:10 +00004758 if ((BNX2_CHIP_ID(bp) == BNX2_CHIP_ID_5706_A0) ||
4759 (BNX2_CHIP_ID(bp) == BNX2_CHIP_ID_5706_A1))
Arjan van de Ven8e545882007-08-28 14:34:43 -07004760 msleep(20);
Michael Chanb6016b72005-05-26 13:03:09 -07004761
Michael Chan234754d2006-11-19 14:11:41 -08004762 /* Reset takes approximate 30 usec */
4763 for (i = 0; i < 10; i++) {
Michael Chane503e062012-12-06 10:33:08 +00004764 val = BNX2_RD(bp, BNX2_PCICFG_MISC_CONFIG);
Michael Chan234754d2006-11-19 14:11:41 -08004765 if ((val & (BNX2_PCICFG_MISC_CONFIG_CORE_RST_REQ |
4766 BNX2_PCICFG_MISC_CONFIG_CORE_RST_BSY)) == 0)
4767 break;
4768 udelay(10);
4769 }
4770
4771 if (val & (BNX2_PCICFG_MISC_CONFIG_CORE_RST_REQ |
4772 BNX2_PCICFG_MISC_CONFIG_CORE_RST_BSY)) {
Joe Perches3a9c6a42010-02-17 15:01:51 +00004773 pr_err("Chip reset did not complete\n");
Michael Chan234754d2006-11-19 14:11:41 -08004774 return -EBUSY;
4775 }
Michael Chanb6016b72005-05-26 13:03:09 -07004776 }
4777
4778 /* Make sure byte swapping is properly configured. */
Michael Chane503e062012-12-06 10:33:08 +00004779 val = BNX2_RD(bp, BNX2_PCI_SWAP_DIAG0);
Michael Chanb6016b72005-05-26 13:03:09 -07004780 if (val != 0x01020304) {
Joe Perches3a9c6a42010-02-17 15:01:51 +00004781 pr_err("Chip not in correct endian mode\n");
Michael Chanb6016b72005-05-26 13:03:09 -07004782 return -ENODEV;
4783 }
4784
Michael Chanb6016b72005-05-26 13:03:09 -07004785 /* Wait for the firmware to finish its initialization. */
Michael Chana2f13892008-07-14 22:38:23 -07004786 rc = bnx2_fw_sync(bp, BNX2_DRV_MSG_DATA_WAIT1 | reset_code, 1, 0);
Michael Chanb090ae22006-01-23 16:07:10 -08004787 if (rc)
4788 return rc;
Michael Chanb6016b72005-05-26 13:03:09 -07004789
Michael Chan0d8a6572007-07-07 22:49:43 -07004790 spin_lock_bh(&bp->phy_lock);
Michael Chan489310a2007-10-10 16:16:31 -07004791 old_port = bp->phy_port;
Michael Chan7c62e832008-07-14 22:39:03 -07004792 bnx2_init_fw_cap(bp);
Michael Chan583c28e2008-01-21 19:51:35 -08004793 if ((bp->phy_flags & BNX2_PHY_FLAG_REMOTE_PHY_CAP) &&
4794 old_port != bp->phy_port)
Michael Chan0d8a6572007-07-07 22:49:43 -07004795 bnx2_set_default_remote_link(bp);
4796 spin_unlock_bh(&bp->phy_lock);
4797
Michael Chan4ce45e02012-12-06 10:33:10 +00004798 if (BNX2_CHIP_ID(bp) == BNX2_CHIP_ID_5706_A0) {
Michael Chanb6016b72005-05-26 13:03:09 -07004799 /* Adjust the voltage regular to two steps lower. The default
4800 * of this register is 0x0000000e. */
Michael Chane503e062012-12-06 10:33:08 +00004801 BNX2_WR(bp, BNX2_MISC_VREG_CONTROL, 0x000000fa);
Michael Chanb6016b72005-05-26 13:03:09 -07004802
4803 /* Remove bad rbuf memory from the free pool. */
4804 rc = bnx2_alloc_bad_rbuf(bp);
4805 }
4806
Michael Chanc441b8d2010-04-27 11:28:09 +00004807 if (bp->flags & BNX2_FLAG_USING_MSIX) {
Michael Chanb4b36042007-12-20 19:59:30 -08004808 bnx2_setup_msix_tbl(bp);
Michael Chanc441b8d2010-04-27 11:28:09 +00004809 /* Prevent MSIX table reads and write from timing out */
Michael Chane503e062012-12-06 10:33:08 +00004810 BNX2_WR(bp, BNX2_MISC_ECO_HW_CTL,
Michael Chanc441b8d2010-04-27 11:28:09 +00004811 BNX2_MISC_ECO_HW_CTL_LARGE_GRC_TMOUT_EN);
4812 }
Michael Chanb4b36042007-12-20 19:59:30 -08004813
Michael Chanb6016b72005-05-26 13:03:09 -07004814 return rc;
4815}
4816
4817static int
4818bnx2_init_chip(struct bnx2 *bp)
4819{
Michael Chand8026d92008-11-12 16:02:20 -08004820 u32 val, mtu;
Michael Chanb4b36042007-12-20 19:59:30 -08004821 int rc, i;
Michael Chanb6016b72005-05-26 13:03:09 -07004822
4823 /* Make sure the interrupt is not active. */
Michael Chane503e062012-12-06 10:33:08 +00004824 BNX2_WR(bp, BNX2_PCICFG_INT_ACK_CMD, BNX2_PCICFG_INT_ACK_CMD_MASK_INT);
Michael Chanb6016b72005-05-26 13:03:09 -07004825
4826 val = BNX2_DMA_CONFIG_DATA_BYTE_SWAP |
4827 BNX2_DMA_CONFIG_DATA_WORD_SWAP |
4828#ifdef __BIG_ENDIAN
Jeff Garzik6aa20a22006-09-13 13:24:59 -04004829 BNX2_DMA_CONFIG_CNTL_BYTE_SWAP |
Michael Chanb6016b72005-05-26 13:03:09 -07004830#endif
Jeff Garzik6aa20a22006-09-13 13:24:59 -04004831 BNX2_DMA_CONFIG_CNTL_WORD_SWAP |
Michael Chanb6016b72005-05-26 13:03:09 -07004832 DMA_READ_CHANS << 12 |
4833 DMA_WRITE_CHANS << 16;
4834
4835 val |= (0x2 << 20) | (1 << 11);
4836
David S. Millerf86e82f2008-01-21 17:15:40 -08004837 if ((bp->flags & BNX2_FLAG_PCIX) && (bp->bus_speed_mhz == 133))
Michael Chanb6016b72005-05-26 13:03:09 -07004838 val |= (1 << 23);
4839
Michael Chan4ce45e02012-12-06 10:33:10 +00004840 if ((BNX2_CHIP(bp) == BNX2_CHIP_5706) &&
4841 (BNX2_CHIP_ID(bp) != BNX2_CHIP_ID_5706_A0) &&
4842 !(bp->flags & BNX2_FLAG_PCIX))
Michael Chanb6016b72005-05-26 13:03:09 -07004843 val |= BNX2_DMA_CONFIG_CNTL_PING_PONG_DMA;
4844
Michael Chane503e062012-12-06 10:33:08 +00004845 BNX2_WR(bp, BNX2_DMA_CONFIG, val);
Michael Chanb6016b72005-05-26 13:03:09 -07004846
Michael Chan4ce45e02012-12-06 10:33:10 +00004847 if (BNX2_CHIP_ID(bp) == BNX2_CHIP_ID_5706_A0) {
Michael Chane503e062012-12-06 10:33:08 +00004848 val = BNX2_RD(bp, BNX2_TDMA_CONFIG);
Michael Chanb6016b72005-05-26 13:03:09 -07004849 val |= BNX2_TDMA_CONFIG_ONE_DMA;
Michael Chane503e062012-12-06 10:33:08 +00004850 BNX2_WR(bp, BNX2_TDMA_CONFIG, val);
Michael Chanb6016b72005-05-26 13:03:09 -07004851 }
4852
David S. Millerf86e82f2008-01-21 17:15:40 -08004853 if (bp->flags & BNX2_FLAG_PCIX) {
Michael Chanb6016b72005-05-26 13:03:09 -07004854 u16 val16;
4855
4856 pci_read_config_word(bp->pdev, bp->pcix_cap + PCI_X_CMD,
4857 &val16);
4858 pci_write_config_word(bp->pdev, bp->pcix_cap + PCI_X_CMD,
4859 val16 & ~PCI_X_CMD_ERO);
4860 }
4861
Michael Chane503e062012-12-06 10:33:08 +00004862 BNX2_WR(bp, BNX2_MISC_ENABLE_SET_BITS,
4863 BNX2_MISC_ENABLE_SET_BITS_HOST_COALESCE_ENABLE |
4864 BNX2_MISC_ENABLE_STATUS_BITS_RX_V2P_ENABLE |
4865 BNX2_MISC_ENABLE_STATUS_BITS_CONTEXT_ENABLE);
Michael Chanb6016b72005-05-26 13:03:09 -07004866
4867 /* Initialize context mapping and zero out the quick contexts. The
4868 * context block must have already been enabled. */
Michael Chan4ce45e02012-12-06 10:33:10 +00004869 if (BNX2_CHIP(bp) == BNX2_CHIP_5709) {
Michael Chan641bdcd2007-06-04 21:22:24 -07004870 rc = bnx2_init_5709_context(bp);
4871 if (rc)
4872 return rc;
4873 } else
Michael Chan59b47d82006-11-19 14:10:45 -08004874 bnx2_init_context(bp);
Michael Chanb6016b72005-05-26 13:03:09 -07004875
Michael Chanfba9fe92006-06-12 22:21:25 -07004876 if ((rc = bnx2_init_cpus(bp)) != 0)
4877 return rc;
4878
Michael Chanb6016b72005-05-26 13:03:09 -07004879 bnx2_init_nvram(bp);
4880
Benjamin Li5fcaed02008-07-14 22:39:52 -07004881 bnx2_set_mac_addr(bp, bp->dev->dev_addr, 0);
Michael Chanb6016b72005-05-26 13:03:09 -07004882
Michael Chane503e062012-12-06 10:33:08 +00004883 val = BNX2_RD(bp, BNX2_MQ_CONFIG);
Michael Chanb6016b72005-05-26 13:03:09 -07004884 val &= ~BNX2_MQ_CONFIG_KNL_BYP_BLK_SIZE;
4885 val |= BNX2_MQ_CONFIG_KNL_BYP_BLK_SIZE_256;
Michael Chan4ce45e02012-12-06 10:33:10 +00004886 if (BNX2_CHIP(bp) == BNX2_CHIP_5709) {
Michael Chan4edd4732009-06-08 18:14:42 -07004887 val |= BNX2_MQ_CONFIG_BIN_MQ_MODE;
Michael Chan4ce45e02012-12-06 10:33:10 +00004888 if (BNX2_CHIP_REV(bp) == BNX2_CHIP_REV_Ax)
Michael Chan4edd4732009-06-08 18:14:42 -07004889 val |= BNX2_MQ_CONFIG_HALT_DIS;
4890 }
Michael Chan68c9f752007-04-24 15:35:53 -07004891
Michael Chane503e062012-12-06 10:33:08 +00004892 BNX2_WR(bp, BNX2_MQ_CONFIG, val);
Michael Chanb6016b72005-05-26 13:03:09 -07004893
4894 val = 0x10000 + (MAX_CID_CNT * MB_KERNEL_CTX_SIZE);
Michael Chane503e062012-12-06 10:33:08 +00004895 BNX2_WR(bp, BNX2_MQ_KNL_BYP_WIND_START, val);
4896 BNX2_WR(bp, BNX2_MQ_KNL_WIND_END, val);
Michael Chanb6016b72005-05-26 13:03:09 -07004897
Michael Chan2bc40782012-12-06 10:33:09 +00004898 val = (BNX2_PAGE_BITS - 8) << 24;
Michael Chane503e062012-12-06 10:33:08 +00004899 BNX2_WR(bp, BNX2_RV2P_CONFIG, val);
Michael Chanb6016b72005-05-26 13:03:09 -07004900
4901 /* Configure page size. */
Michael Chane503e062012-12-06 10:33:08 +00004902 val = BNX2_RD(bp, BNX2_TBDR_CONFIG);
Michael Chanb6016b72005-05-26 13:03:09 -07004903 val &= ~BNX2_TBDR_CONFIG_PAGE_SIZE;
Michael Chan2bc40782012-12-06 10:33:09 +00004904 val |= (BNX2_PAGE_BITS - 8) << 24 | 0x40;
Michael Chane503e062012-12-06 10:33:08 +00004905 BNX2_WR(bp, BNX2_TBDR_CONFIG, val);
Michael Chanb6016b72005-05-26 13:03:09 -07004906
4907 val = bp->mac_addr[0] +
4908 (bp->mac_addr[1] << 8) +
4909 (bp->mac_addr[2] << 16) +
4910 bp->mac_addr[3] +
4911 (bp->mac_addr[4] << 8) +
4912 (bp->mac_addr[5] << 16);
Michael Chane503e062012-12-06 10:33:08 +00004913 BNX2_WR(bp, BNX2_EMAC_BACKOFF_SEED, val);
Michael Chanb6016b72005-05-26 13:03:09 -07004914
4915 /* Program the MTU. Also include 4 bytes for CRC32. */
Michael Chand8026d92008-11-12 16:02:20 -08004916 mtu = bp->dev->mtu;
4917 val = mtu + ETH_HLEN + ETH_FCS_LEN;
Michael Chanb6016b72005-05-26 13:03:09 -07004918 if (val > (MAX_ETHERNET_PACKET_SIZE + 4))
4919 val |= BNX2_EMAC_RX_MTU_SIZE_JUMBO_ENA;
Michael Chane503e062012-12-06 10:33:08 +00004920 BNX2_WR(bp, BNX2_EMAC_RX_MTU_SIZE, val);
Michael Chanb6016b72005-05-26 13:03:09 -07004921
Michael Chand8026d92008-11-12 16:02:20 -08004922 if (mtu < 1500)
4923 mtu = 1500;
4924
4925 bnx2_reg_wr_ind(bp, BNX2_RBUF_CONFIG, BNX2_RBUF_CONFIG_VAL(mtu));
4926 bnx2_reg_wr_ind(bp, BNX2_RBUF_CONFIG2, BNX2_RBUF_CONFIG2_VAL(mtu));
4927 bnx2_reg_wr_ind(bp, BNX2_RBUF_CONFIG3, BNX2_RBUF_CONFIG3_VAL(mtu));
4928
Michael Chan155d5562009-08-21 16:20:43 +00004929 memset(bp->bnx2_napi[0].status_blk.msi, 0, bp->status_stats_size);
Michael Chanb4b36042007-12-20 19:59:30 -08004930 for (i = 0; i < BNX2_MAX_MSIX_VEC; i++)
4931 bp->bnx2_napi[i].last_status_idx = 0;
4932
Michael Chanefba0182008-12-03 00:36:15 -08004933 bp->idle_chk_status_idx = 0xffff;
4934
Michael Chanb6016b72005-05-26 13:03:09 -07004935 bp->rx_mode = BNX2_EMAC_RX_MODE_SORT_MODE;
4936
4937 /* Set up how to generate a link change interrupt. */
Michael Chane503e062012-12-06 10:33:08 +00004938 BNX2_WR(bp, BNX2_EMAC_ATTENTION_ENA, BNX2_EMAC_ATTENTION_ENA_LINK);
Michael Chanb6016b72005-05-26 13:03:09 -07004939
Michael Chane503e062012-12-06 10:33:08 +00004940 BNX2_WR(bp, BNX2_HC_STATUS_ADDR_L,
4941 (u64) bp->status_blk_mapping & 0xffffffff);
4942 BNX2_WR(bp, BNX2_HC_STATUS_ADDR_H, (u64) bp->status_blk_mapping >> 32);
Michael Chanb6016b72005-05-26 13:03:09 -07004943
Michael Chane503e062012-12-06 10:33:08 +00004944 BNX2_WR(bp, BNX2_HC_STATISTICS_ADDR_L,
4945 (u64) bp->stats_blk_mapping & 0xffffffff);
4946 BNX2_WR(bp, BNX2_HC_STATISTICS_ADDR_H,
4947 (u64) bp->stats_blk_mapping >> 32);
Michael Chanb6016b72005-05-26 13:03:09 -07004948
Michael Chane503e062012-12-06 10:33:08 +00004949 BNX2_WR(bp, BNX2_HC_TX_QUICK_CONS_TRIP,
4950 (bp->tx_quick_cons_trip_int << 16) | bp->tx_quick_cons_trip);
Michael Chanb6016b72005-05-26 13:03:09 -07004951
Michael Chane503e062012-12-06 10:33:08 +00004952 BNX2_WR(bp, BNX2_HC_RX_QUICK_CONS_TRIP,
4953 (bp->rx_quick_cons_trip_int << 16) | bp->rx_quick_cons_trip);
Michael Chanb6016b72005-05-26 13:03:09 -07004954
Michael Chane503e062012-12-06 10:33:08 +00004955 BNX2_WR(bp, BNX2_HC_COMP_PROD_TRIP,
4956 (bp->comp_prod_trip_int << 16) | bp->comp_prod_trip);
Michael Chanb6016b72005-05-26 13:03:09 -07004957
Michael Chane503e062012-12-06 10:33:08 +00004958 BNX2_WR(bp, BNX2_HC_TX_TICKS, (bp->tx_ticks_int << 16) | bp->tx_ticks);
Michael Chanb6016b72005-05-26 13:03:09 -07004959
Michael Chane503e062012-12-06 10:33:08 +00004960 BNX2_WR(bp, BNX2_HC_RX_TICKS, (bp->rx_ticks_int << 16) | bp->rx_ticks);
Michael Chanb6016b72005-05-26 13:03:09 -07004961
Michael Chane503e062012-12-06 10:33:08 +00004962 BNX2_WR(bp, BNX2_HC_COM_TICKS,
4963 (bp->com_ticks_int << 16) | bp->com_ticks);
Michael Chanb6016b72005-05-26 13:03:09 -07004964
Michael Chane503e062012-12-06 10:33:08 +00004965 BNX2_WR(bp, BNX2_HC_CMD_TICKS,
4966 (bp->cmd_ticks_int << 16) | bp->cmd_ticks);
Michael Chanb6016b72005-05-26 13:03:09 -07004967
Michael Chan61d9e3f2009-08-21 16:20:46 +00004968 if (bp->flags & BNX2_FLAG_BROKEN_STATS)
Michael Chane503e062012-12-06 10:33:08 +00004969 BNX2_WR(bp, BNX2_HC_STATS_TICKS, 0);
Michael Chan02537b062007-06-04 21:24:07 -07004970 else
Michael Chane503e062012-12-06 10:33:08 +00004971 BNX2_WR(bp, BNX2_HC_STATS_TICKS, bp->stats_ticks);
4972 BNX2_WR(bp, BNX2_HC_STAT_COLLECT_TICKS, 0xbb8); /* 3ms */
Michael Chanb6016b72005-05-26 13:03:09 -07004973
Michael Chan4ce45e02012-12-06 10:33:10 +00004974 if (BNX2_CHIP_ID(bp) == BNX2_CHIP_ID_5706_A1)
Michael Chan8e6a72c2007-05-03 13:24:48 -07004975 val = BNX2_HC_CONFIG_COLLECT_STATS;
Michael Chanb6016b72005-05-26 13:03:09 -07004976 else {
Michael Chan8e6a72c2007-05-03 13:24:48 -07004977 val = BNX2_HC_CONFIG_RX_TMR_MODE | BNX2_HC_CONFIG_TX_TMR_MODE |
4978 BNX2_HC_CONFIG_COLLECT_STATS;
Michael Chanb6016b72005-05-26 13:03:09 -07004979 }
4980
Michael Chanefde73a2010-02-15 19:42:07 +00004981 if (bp->flags & BNX2_FLAG_USING_MSIX) {
Michael Chane503e062012-12-06 10:33:08 +00004982 BNX2_WR(bp, BNX2_HC_MSIX_BIT_VECTOR,
4983 BNX2_HC_MSIX_BIT_VECTOR_VAL);
Michael Chanc76c0472007-12-20 20:01:19 -08004984
Michael Chan5e9ad9e2008-06-19 16:43:17 -07004985 val |= BNX2_HC_CONFIG_SB_ADDR_INC_128B;
4986 }
4987
4988 if (bp->flags & BNX2_FLAG_ONE_SHOT_MSI)
Michael Chancf7474a2009-08-21 16:20:48 +00004989 val |= BNX2_HC_CONFIG_ONE_SHOT | BNX2_HC_CONFIG_USE_INT_PARAM;
Michael Chan5e9ad9e2008-06-19 16:43:17 -07004990
Michael Chane503e062012-12-06 10:33:08 +00004991 BNX2_WR(bp, BNX2_HC_CONFIG, val);
Michael Chan5e9ad9e2008-06-19 16:43:17 -07004992
Michael Chan22fa1592010-10-11 16:12:00 -07004993 if (bp->rx_ticks < 25)
4994 bnx2_reg_wr_ind(bp, BNX2_FW_RX_LOW_LATENCY, 1);
4995 else
4996 bnx2_reg_wr_ind(bp, BNX2_FW_RX_LOW_LATENCY, 0);
4997
Michael Chan5e9ad9e2008-06-19 16:43:17 -07004998 for (i = 1; i < bp->irq_nvecs; i++) {
4999 u32 base = ((i - 1) * BNX2_HC_SB_CONFIG_SIZE) +
5000 BNX2_HC_SB_CONFIG_1;
5001
Michael Chane503e062012-12-06 10:33:08 +00005002 BNX2_WR(bp, base,
Michael Chanc76c0472007-12-20 20:01:19 -08005003 BNX2_HC_SB_CONFIG_1_TX_TMR_MODE |
Michael Chan5e9ad9e2008-06-19 16:43:17 -07005004 BNX2_HC_SB_CONFIG_1_RX_TMR_MODE |
Michael Chanc76c0472007-12-20 20:01:19 -08005005 BNX2_HC_SB_CONFIG_1_ONE_SHOT);
5006
Michael Chane503e062012-12-06 10:33:08 +00005007 BNX2_WR(bp, base + BNX2_HC_TX_QUICK_CONS_TRIP_OFF,
Michael Chanc76c0472007-12-20 20:01:19 -08005008 (bp->tx_quick_cons_trip_int << 16) |
5009 bp->tx_quick_cons_trip);
5010
Michael Chane503e062012-12-06 10:33:08 +00005011 BNX2_WR(bp, base + BNX2_HC_TX_TICKS_OFF,
Michael Chanc76c0472007-12-20 20:01:19 -08005012 (bp->tx_ticks_int << 16) | bp->tx_ticks);
5013
Michael Chane503e062012-12-06 10:33:08 +00005014 BNX2_WR(bp, base + BNX2_HC_RX_QUICK_CONS_TRIP_OFF,
5015 (bp->rx_quick_cons_trip_int << 16) |
Michael Chan5e9ad9e2008-06-19 16:43:17 -07005016 bp->rx_quick_cons_trip);
5017
Michael Chane503e062012-12-06 10:33:08 +00005018 BNX2_WR(bp, base + BNX2_HC_RX_TICKS_OFF,
Michael Chan5e9ad9e2008-06-19 16:43:17 -07005019 (bp->rx_ticks_int << 16) | bp->rx_ticks);
Michael Chanc76c0472007-12-20 20:01:19 -08005020 }
5021
Michael Chanb6016b72005-05-26 13:03:09 -07005022 /* Clear internal stats counters. */
Michael Chane503e062012-12-06 10:33:08 +00005023 BNX2_WR(bp, BNX2_HC_COMMAND, BNX2_HC_COMMAND_CLR_STAT_NOW);
Michael Chanb6016b72005-05-26 13:03:09 -07005024
Michael Chane503e062012-12-06 10:33:08 +00005025 BNX2_WR(bp, BNX2_HC_ATTN_BITS_ENABLE, STATUS_ATTN_EVENTS);
Michael Chanb6016b72005-05-26 13:03:09 -07005026
5027 /* Initialize the receive filter. */
5028 bnx2_set_rx_mode(bp->dev);
5029
Michael Chan4ce45e02012-12-06 10:33:10 +00005030 if (BNX2_CHIP(bp) == BNX2_CHIP_5709) {
Michael Chane503e062012-12-06 10:33:08 +00005031 val = BNX2_RD(bp, BNX2_MISC_NEW_CORE_CTL);
Michael Chan0aa38df2007-06-04 21:23:06 -07005032 val |= BNX2_MISC_NEW_CORE_CTL_DMA_ENABLE;
Michael Chane503e062012-12-06 10:33:08 +00005033 BNX2_WR(bp, BNX2_MISC_NEW_CORE_CTL, val);
Michael Chan0aa38df2007-06-04 21:23:06 -07005034 }
Michael Chanb090ae22006-01-23 16:07:10 -08005035 rc = bnx2_fw_sync(bp, BNX2_DRV_MSG_DATA_WAIT2 | BNX2_DRV_MSG_CODE_RESET,
Michael Chana2f13892008-07-14 22:38:23 -07005036 1, 0);
Michael Chanb6016b72005-05-26 13:03:09 -07005037
Michael Chane503e062012-12-06 10:33:08 +00005038 BNX2_WR(bp, BNX2_MISC_ENABLE_SET_BITS, BNX2_MISC_ENABLE_DEFAULT);
5039 BNX2_RD(bp, BNX2_MISC_ENABLE_SET_BITS);
Michael Chanb6016b72005-05-26 13:03:09 -07005040
5041 udelay(20);
5042
Michael Chane503e062012-12-06 10:33:08 +00005043 bp->hc_cmd = BNX2_RD(bp, BNX2_HC_COMMAND);
Michael Chanbf5295b2006-03-23 01:11:56 -08005044
Michael Chanb090ae22006-01-23 16:07:10 -08005045 return rc;
Michael Chanb6016b72005-05-26 13:03:09 -07005046}
5047
Michael Chan59b47d82006-11-19 14:10:45 -08005048static void
Michael Chanc76c0472007-12-20 20:01:19 -08005049bnx2_clear_ring_states(struct bnx2 *bp)
5050{
5051 struct bnx2_napi *bnapi;
Michael Chan35e90102008-06-19 16:37:42 -07005052 struct bnx2_tx_ring_info *txr;
Michael Chanbb4f98a2008-06-19 16:38:19 -07005053 struct bnx2_rx_ring_info *rxr;
Michael Chanc76c0472007-12-20 20:01:19 -08005054 int i;
5055
5056 for (i = 0; i < BNX2_MAX_MSIX_VEC; i++) {
5057 bnapi = &bp->bnx2_napi[i];
Michael Chan35e90102008-06-19 16:37:42 -07005058 txr = &bnapi->tx_ring;
Michael Chanbb4f98a2008-06-19 16:38:19 -07005059 rxr = &bnapi->rx_ring;
Michael Chanc76c0472007-12-20 20:01:19 -08005060
Michael Chan35e90102008-06-19 16:37:42 -07005061 txr->tx_cons = 0;
5062 txr->hw_tx_cons = 0;
Michael Chanbb4f98a2008-06-19 16:38:19 -07005063 rxr->rx_prod_bseq = 0;
5064 rxr->rx_prod = 0;
5065 rxr->rx_cons = 0;
5066 rxr->rx_pg_prod = 0;
5067 rxr->rx_pg_cons = 0;
Michael Chanc76c0472007-12-20 20:01:19 -08005068 }
5069}
5070
5071static void
Michael Chan35e90102008-06-19 16:37:42 -07005072bnx2_init_tx_context(struct bnx2 *bp, u32 cid, struct bnx2_tx_ring_info *txr)
Michael Chan59b47d82006-11-19 14:10:45 -08005073{
5074 u32 val, offset0, offset1, offset2, offset3;
Michael Chan62a83132008-01-29 21:35:40 -08005075 u32 cid_addr = GET_CID_ADDR(cid);
Michael Chan59b47d82006-11-19 14:10:45 -08005076
Michael Chan4ce45e02012-12-06 10:33:10 +00005077 if (BNX2_CHIP(bp) == BNX2_CHIP_5709) {
Michael Chan59b47d82006-11-19 14:10:45 -08005078 offset0 = BNX2_L2CTX_TYPE_XI;
5079 offset1 = BNX2_L2CTX_CMD_TYPE_XI;
5080 offset2 = BNX2_L2CTX_TBDR_BHADDR_HI_XI;
5081 offset3 = BNX2_L2CTX_TBDR_BHADDR_LO_XI;
5082 } else {
5083 offset0 = BNX2_L2CTX_TYPE;
5084 offset1 = BNX2_L2CTX_CMD_TYPE;
5085 offset2 = BNX2_L2CTX_TBDR_BHADDR_HI;
5086 offset3 = BNX2_L2CTX_TBDR_BHADDR_LO;
5087 }
5088 val = BNX2_L2CTX_TYPE_TYPE_L2 | BNX2_L2CTX_TYPE_SIZE_L2;
Michael Chan62a83132008-01-29 21:35:40 -08005089 bnx2_ctx_wr(bp, cid_addr, offset0, val);
Michael Chan59b47d82006-11-19 14:10:45 -08005090
5091 val = BNX2_L2CTX_CMD_TYPE_TYPE_L2 | (8 << 16);
Michael Chan62a83132008-01-29 21:35:40 -08005092 bnx2_ctx_wr(bp, cid_addr, offset1, val);
Michael Chan59b47d82006-11-19 14:10:45 -08005093
Michael Chan35e90102008-06-19 16:37:42 -07005094 val = (u64) txr->tx_desc_mapping >> 32;
Michael Chan62a83132008-01-29 21:35:40 -08005095 bnx2_ctx_wr(bp, cid_addr, offset2, val);
Michael Chan59b47d82006-11-19 14:10:45 -08005096
Michael Chan35e90102008-06-19 16:37:42 -07005097 val = (u64) txr->tx_desc_mapping & 0xffffffff;
Michael Chan62a83132008-01-29 21:35:40 -08005098 bnx2_ctx_wr(bp, cid_addr, offset3, val);
Michael Chan59b47d82006-11-19 14:10:45 -08005099}
Michael Chanb6016b72005-05-26 13:03:09 -07005100
5101static void
Michael Chan35e90102008-06-19 16:37:42 -07005102bnx2_init_tx_ring(struct bnx2 *bp, int ring_num)
Michael Chanb6016b72005-05-26 13:03:09 -07005103{
Michael Chan2bc40782012-12-06 10:33:09 +00005104 struct bnx2_tx_bd *txbd;
Michael Chanc76c0472007-12-20 20:01:19 -08005105 u32 cid = TX_CID;
5106 struct bnx2_napi *bnapi;
Michael Chan35e90102008-06-19 16:37:42 -07005107 struct bnx2_tx_ring_info *txr;
Michael Chanc76c0472007-12-20 20:01:19 -08005108
Michael Chan35e90102008-06-19 16:37:42 -07005109 bnapi = &bp->bnx2_napi[ring_num];
5110 txr = &bnapi->tx_ring;
5111
5112 if (ring_num == 0)
5113 cid = TX_CID;
5114 else
5115 cid = TX_TSS_CID + ring_num - 1;
Michael Chanb6016b72005-05-26 13:03:09 -07005116
Michael Chan2f8af122006-08-15 01:39:10 -07005117 bp->tx_wake_thresh = bp->tx_ring_size / 2;
5118
Michael Chan2bc40782012-12-06 10:33:09 +00005119 txbd = &txr->tx_desc_ring[BNX2_MAX_TX_DESC_CNT];
Jeff Garzik6aa20a22006-09-13 13:24:59 -04005120
Michael Chan35e90102008-06-19 16:37:42 -07005121 txbd->tx_bd_haddr_hi = (u64) txr->tx_desc_mapping >> 32;
5122 txbd->tx_bd_haddr_lo = (u64) txr->tx_desc_mapping & 0xffffffff;
Michael Chanb6016b72005-05-26 13:03:09 -07005123
Michael Chan35e90102008-06-19 16:37:42 -07005124 txr->tx_prod = 0;
5125 txr->tx_prod_bseq = 0;
Jeff Garzik6aa20a22006-09-13 13:24:59 -04005126
Michael Chan35e90102008-06-19 16:37:42 -07005127 txr->tx_bidx_addr = MB_GET_CID_ADDR(cid) + BNX2_L2CTX_TX_HOST_BIDX;
5128 txr->tx_bseq_addr = MB_GET_CID_ADDR(cid) + BNX2_L2CTX_TX_HOST_BSEQ;
Michael Chanb6016b72005-05-26 13:03:09 -07005129
Michael Chan35e90102008-06-19 16:37:42 -07005130 bnx2_init_tx_context(bp, cid, txr);
Michael Chanb6016b72005-05-26 13:03:09 -07005131}
5132
5133static void
Michael Chan2bc40782012-12-06 10:33:09 +00005134bnx2_init_rxbd_rings(struct bnx2_rx_bd *rx_ring[], dma_addr_t dma[],
5135 u32 buf_size, int num_rings)
Michael Chanb6016b72005-05-26 13:03:09 -07005136{
Michael Chanb6016b72005-05-26 13:03:09 -07005137 int i;
Michael Chan2bc40782012-12-06 10:33:09 +00005138 struct bnx2_rx_bd *rxbd;
Michael Chanb6016b72005-05-26 13:03:09 -07005139
Michael Chan5d5d0012007-12-12 11:17:43 -08005140 for (i = 0; i < num_rings; i++) {
Michael Chan13daffa2006-03-20 17:49:20 -08005141 int j;
Michael Chanb6016b72005-05-26 13:03:09 -07005142
Michael Chan5d5d0012007-12-12 11:17:43 -08005143 rxbd = &rx_ring[i][0];
Michael Chan2bc40782012-12-06 10:33:09 +00005144 for (j = 0; j < BNX2_MAX_RX_DESC_CNT; j++, rxbd++) {
Michael Chan5d5d0012007-12-12 11:17:43 -08005145 rxbd->rx_bd_len = buf_size;
Michael Chan13daffa2006-03-20 17:49:20 -08005146 rxbd->rx_bd_flags = RX_BD_FLAGS_START | RX_BD_FLAGS_END;
5147 }
Michael Chan5d5d0012007-12-12 11:17:43 -08005148 if (i == (num_rings - 1))
Michael Chan13daffa2006-03-20 17:49:20 -08005149 j = 0;
5150 else
5151 j = i + 1;
Michael Chan5d5d0012007-12-12 11:17:43 -08005152 rxbd->rx_bd_haddr_hi = (u64) dma[j] >> 32;
5153 rxbd->rx_bd_haddr_lo = (u64) dma[j] & 0xffffffff;
Michael Chan13daffa2006-03-20 17:49:20 -08005154 }
Michael Chan5d5d0012007-12-12 11:17:43 -08005155}
5156
5157static void
Michael Chanbb4f98a2008-06-19 16:38:19 -07005158bnx2_init_rx_ring(struct bnx2 *bp, int ring_num)
Michael Chan5d5d0012007-12-12 11:17:43 -08005159{
5160 int i;
5161 u16 prod, ring_prod;
Michael Chanbb4f98a2008-06-19 16:38:19 -07005162 u32 cid, rx_cid_addr, val;
5163 struct bnx2_napi *bnapi = &bp->bnx2_napi[ring_num];
5164 struct bnx2_rx_ring_info *rxr = &bnapi->rx_ring;
Michael Chan5d5d0012007-12-12 11:17:43 -08005165
Michael Chanbb4f98a2008-06-19 16:38:19 -07005166 if (ring_num == 0)
5167 cid = RX_CID;
5168 else
5169 cid = RX_RSS_CID + ring_num - 1;
5170
5171 rx_cid_addr = GET_CID_ADDR(cid);
5172
5173 bnx2_init_rxbd_rings(rxr->rx_desc_ring, rxr->rx_desc_mapping,
Michael Chan5d5d0012007-12-12 11:17:43 -08005174 bp->rx_buf_use_size, bp->rx_max_ring);
5175
Michael Chanbb4f98a2008-06-19 16:38:19 -07005176 bnx2_init_rx_context(bp, cid);
Michael Chan83e3fc82008-01-29 21:37:17 -08005177
Michael Chan4ce45e02012-12-06 10:33:10 +00005178 if (BNX2_CHIP(bp) == BNX2_CHIP_5709) {
Michael Chane503e062012-12-06 10:33:08 +00005179 val = BNX2_RD(bp, BNX2_MQ_MAP_L2_5);
5180 BNX2_WR(bp, BNX2_MQ_MAP_L2_5, val | BNX2_MQ_MAP_L2_5_ARM);
Michael Chan83e3fc82008-01-29 21:37:17 -08005181 }
5182
Michael Chan62a83132008-01-29 21:35:40 -08005183 bnx2_ctx_wr(bp, rx_cid_addr, BNX2_L2CTX_PG_BUF_SIZE, 0);
Michael Chan47bf4242007-12-12 11:19:12 -08005184 if (bp->rx_pg_ring_size) {
Michael Chanbb4f98a2008-06-19 16:38:19 -07005185 bnx2_init_rxbd_rings(rxr->rx_pg_desc_ring,
5186 rxr->rx_pg_desc_mapping,
Michael Chan47bf4242007-12-12 11:19:12 -08005187 PAGE_SIZE, bp->rx_max_pg_ring);
5188 val = (bp->rx_buf_use_size << 16) | PAGE_SIZE;
Michael Chan62a83132008-01-29 21:35:40 -08005189 bnx2_ctx_wr(bp, rx_cid_addr, BNX2_L2CTX_PG_BUF_SIZE, val);
5190 bnx2_ctx_wr(bp, rx_cid_addr, BNX2_L2CTX_RBDC_KEY,
Michael Chan5e9ad9e2008-06-19 16:43:17 -07005191 BNX2_L2CTX_RBDC_JUMBO_KEY - ring_num);
Michael Chan47bf4242007-12-12 11:19:12 -08005192
Michael Chanbb4f98a2008-06-19 16:38:19 -07005193 val = (u64) rxr->rx_pg_desc_mapping[0] >> 32;
Michael Chan62a83132008-01-29 21:35:40 -08005194 bnx2_ctx_wr(bp, rx_cid_addr, BNX2_L2CTX_NX_PG_BDHADDR_HI, val);
Michael Chan47bf4242007-12-12 11:19:12 -08005195
Michael Chanbb4f98a2008-06-19 16:38:19 -07005196 val = (u64) rxr->rx_pg_desc_mapping[0] & 0xffffffff;
Michael Chan62a83132008-01-29 21:35:40 -08005197 bnx2_ctx_wr(bp, rx_cid_addr, BNX2_L2CTX_NX_PG_BDHADDR_LO, val);
Michael Chan47bf4242007-12-12 11:19:12 -08005198
Michael Chan4ce45e02012-12-06 10:33:10 +00005199 if (BNX2_CHIP(bp) == BNX2_CHIP_5709)
Michael Chane503e062012-12-06 10:33:08 +00005200 BNX2_WR(bp, BNX2_MQ_MAP_L2_3, BNX2_MQ_MAP_L2_3_DEFAULT);
Michael Chan47bf4242007-12-12 11:19:12 -08005201 }
Michael Chanb6016b72005-05-26 13:03:09 -07005202
Michael Chanbb4f98a2008-06-19 16:38:19 -07005203 val = (u64) rxr->rx_desc_mapping[0] >> 32;
Michael Chan62a83132008-01-29 21:35:40 -08005204 bnx2_ctx_wr(bp, rx_cid_addr, BNX2_L2CTX_NX_BDHADDR_HI, val);
Michael Chanb6016b72005-05-26 13:03:09 -07005205
Michael Chanbb4f98a2008-06-19 16:38:19 -07005206 val = (u64) rxr->rx_desc_mapping[0] & 0xffffffff;
Michael Chan62a83132008-01-29 21:35:40 -08005207 bnx2_ctx_wr(bp, rx_cid_addr, BNX2_L2CTX_NX_BDHADDR_LO, val);
Michael Chanb6016b72005-05-26 13:03:09 -07005208
Michael Chanbb4f98a2008-06-19 16:38:19 -07005209 ring_prod = prod = rxr->rx_pg_prod;
Michael Chan47bf4242007-12-12 11:19:12 -08005210 for (i = 0; i < bp->rx_pg_ring_size; i++) {
Stanislaw Gruszkaa2df00a2010-07-15 22:55:40 +00005211 if (bnx2_alloc_rx_page(bp, rxr, ring_prod, GFP_KERNEL) < 0) {
Joe Perches3a9c6a42010-02-17 15:01:51 +00005212 netdev_warn(bp->dev, "init'ed rx page ring %d with %d/%d pages only\n",
5213 ring_num, i, bp->rx_pg_ring_size);
Michael Chan47bf4242007-12-12 11:19:12 -08005214 break;
Michael Chanb929e532009-12-03 09:46:33 +00005215 }
Michael Chan2bc40782012-12-06 10:33:09 +00005216 prod = BNX2_NEXT_RX_BD(prod);
5217 ring_prod = BNX2_RX_PG_RING_IDX(prod);
Michael Chan47bf4242007-12-12 11:19:12 -08005218 }
Michael Chanbb4f98a2008-06-19 16:38:19 -07005219 rxr->rx_pg_prod = prod;
Michael Chan47bf4242007-12-12 11:19:12 -08005220
Michael Chanbb4f98a2008-06-19 16:38:19 -07005221 ring_prod = prod = rxr->rx_prod;
Michael Chan236b6392006-03-20 17:49:02 -08005222 for (i = 0; i < bp->rx_ring_size; i++) {
Eric Dumazetdd2bc8e2011-11-15 07:30:05 +00005223 if (bnx2_alloc_rx_data(bp, rxr, ring_prod, GFP_KERNEL) < 0) {
Joe Perches3a9c6a42010-02-17 15:01:51 +00005224 netdev_warn(bp->dev, "init'ed rx ring %d with %d/%d skbs only\n",
5225 ring_num, i, bp->rx_ring_size);
Michael Chanb6016b72005-05-26 13:03:09 -07005226 break;
Michael Chanb929e532009-12-03 09:46:33 +00005227 }
Michael Chan2bc40782012-12-06 10:33:09 +00005228 prod = BNX2_NEXT_RX_BD(prod);
5229 ring_prod = BNX2_RX_RING_IDX(prod);
Michael Chanb6016b72005-05-26 13:03:09 -07005230 }
Michael Chanbb4f98a2008-06-19 16:38:19 -07005231 rxr->rx_prod = prod;
Michael Chanb6016b72005-05-26 13:03:09 -07005232
Michael Chanbb4f98a2008-06-19 16:38:19 -07005233 rxr->rx_bidx_addr = MB_GET_CID_ADDR(cid) + BNX2_L2CTX_HOST_BDIDX;
5234 rxr->rx_bseq_addr = MB_GET_CID_ADDR(cid) + BNX2_L2CTX_HOST_BSEQ;
5235 rxr->rx_pg_bidx_addr = MB_GET_CID_ADDR(cid) + BNX2_L2CTX_HOST_PG_BDIDX;
Michael Chanb6016b72005-05-26 13:03:09 -07005236
Michael Chane503e062012-12-06 10:33:08 +00005237 BNX2_WR16(bp, rxr->rx_pg_bidx_addr, rxr->rx_pg_prod);
5238 BNX2_WR16(bp, rxr->rx_bidx_addr, prod);
Michael Chanbb4f98a2008-06-19 16:38:19 -07005239
Michael Chane503e062012-12-06 10:33:08 +00005240 BNX2_WR(bp, rxr->rx_bseq_addr, rxr->rx_prod_bseq);
Michael Chanb6016b72005-05-26 13:03:09 -07005241}
5242
Michael Chan35e90102008-06-19 16:37:42 -07005243static void
5244bnx2_init_all_rings(struct bnx2 *bp)
5245{
5246 int i;
Michael Chan5e9ad9e2008-06-19 16:43:17 -07005247 u32 val;
Michael Chan35e90102008-06-19 16:37:42 -07005248
5249 bnx2_clear_ring_states(bp);
5250
Michael Chane503e062012-12-06 10:33:08 +00005251 BNX2_WR(bp, BNX2_TSCH_TSS_CFG, 0);
Michael Chan35e90102008-06-19 16:37:42 -07005252 for (i = 0; i < bp->num_tx_rings; i++)
5253 bnx2_init_tx_ring(bp, i);
5254
5255 if (bp->num_tx_rings > 1)
Michael Chane503e062012-12-06 10:33:08 +00005256 BNX2_WR(bp, BNX2_TSCH_TSS_CFG, ((bp->num_tx_rings - 1) << 24) |
5257 (TX_TSS_CID << 7));
Michael Chan35e90102008-06-19 16:37:42 -07005258
Michael Chane503e062012-12-06 10:33:08 +00005259 BNX2_WR(bp, BNX2_RLUP_RSS_CONFIG, 0);
Michael Chan5e9ad9e2008-06-19 16:43:17 -07005260 bnx2_reg_wr_ind(bp, BNX2_RXP_SCRATCH_RSS_TBL_SZ, 0);
5261
Michael Chanbb4f98a2008-06-19 16:38:19 -07005262 for (i = 0; i < bp->num_rx_rings; i++)
5263 bnx2_init_rx_ring(bp, i);
Michael Chan5e9ad9e2008-06-19 16:43:17 -07005264
5265 if (bp->num_rx_rings > 1) {
Michael Chan22fa1592010-10-11 16:12:00 -07005266 u32 tbl_32 = 0;
Michael Chan5e9ad9e2008-06-19 16:43:17 -07005267
5268 for (i = 0; i < BNX2_RXP_SCRATCH_RSS_TBL_MAX_ENTRIES; i++) {
Michael Chan22fa1592010-10-11 16:12:00 -07005269 int shift = (i % 8) << 2;
5270
5271 tbl_32 |= (i % (bp->num_rx_rings - 1)) << shift;
5272 if ((i % 8) == 7) {
Michael Chane503e062012-12-06 10:33:08 +00005273 BNX2_WR(bp, BNX2_RLUP_RSS_DATA, tbl_32);
5274 BNX2_WR(bp, BNX2_RLUP_RSS_COMMAND, (i >> 3) |
Michael Chan22fa1592010-10-11 16:12:00 -07005275 BNX2_RLUP_RSS_COMMAND_RSS_WRITE_MASK |
5276 BNX2_RLUP_RSS_COMMAND_WRITE |
5277 BNX2_RLUP_RSS_COMMAND_HASH_MASK);
5278 tbl_32 = 0;
5279 }
Michael Chan5e9ad9e2008-06-19 16:43:17 -07005280 }
5281
5282 val = BNX2_RLUP_RSS_CONFIG_IPV4_RSS_TYPE_ALL_XI |
5283 BNX2_RLUP_RSS_CONFIG_IPV6_RSS_TYPE_ALL_XI;
5284
Michael Chane503e062012-12-06 10:33:08 +00005285 BNX2_WR(bp, BNX2_RLUP_RSS_CONFIG, val);
Michael Chan5e9ad9e2008-06-19 16:43:17 -07005286
5287 }
Michael Chan35e90102008-06-19 16:37:42 -07005288}
5289
Michael Chan5d5d0012007-12-12 11:17:43 -08005290static u32 bnx2_find_max_ring(u32 ring_size, u32 max_size)
Michael Chan13daffa2006-03-20 17:49:20 -08005291{
Michael Chan5d5d0012007-12-12 11:17:43 -08005292 u32 max, num_rings = 1;
Michael Chan13daffa2006-03-20 17:49:20 -08005293
Michael Chan2bc40782012-12-06 10:33:09 +00005294 while (ring_size > BNX2_MAX_RX_DESC_CNT) {
5295 ring_size -= BNX2_MAX_RX_DESC_CNT;
Michael Chan13daffa2006-03-20 17:49:20 -08005296 num_rings++;
5297 }
5298 /* round to next power of 2 */
Michael Chan5d5d0012007-12-12 11:17:43 -08005299 max = max_size;
Michael Chan13daffa2006-03-20 17:49:20 -08005300 while ((max & num_rings) == 0)
5301 max >>= 1;
5302
5303 if (num_rings != max)
5304 max <<= 1;
5305
Michael Chan5d5d0012007-12-12 11:17:43 -08005306 return max;
5307}
5308
5309static void
5310bnx2_set_rx_ring_size(struct bnx2 *bp, u32 size)
5311{
Michael Chan84eaa182007-12-12 11:19:57 -08005312 u32 rx_size, rx_space, jumbo_size;
Michael Chan5d5d0012007-12-12 11:17:43 -08005313
5314 /* 8 for CRC and VLAN */
Benjamin Lid89cb6a2008-05-16 22:18:57 -07005315 rx_size = bp->dev->mtu + ETH_HLEN + BNX2_RX_OFFSET + 8;
Michael Chan5d5d0012007-12-12 11:17:43 -08005316
Michael Chan84eaa182007-12-12 11:19:57 -08005317 rx_space = SKB_DATA_ALIGN(rx_size + BNX2_RX_ALIGN) + NET_SKB_PAD +
Eric Dumazetdd2bc8e2011-11-15 07:30:05 +00005318 SKB_DATA_ALIGN(sizeof(struct skb_shared_info));
Michael Chan84eaa182007-12-12 11:19:57 -08005319
Benjamin Li601d3d12008-05-16 22:19:35 -07005320 bp->rx_copy_thresh = BNX2_RX_COPY_THRESH;
Michael Chan47bf4242007-12-12 11:19:12 -08005321 bp->rx_pg_ring_size = 0;
5322 bp->rx_max_pg_ring = 0;
5323 bp->rx_max_pg_ring_idx = 0;
David S. Millerf86e82f2008-01-21 17:15:40 -08005324 if ((rx_space > PAGE_SIZE) && !(bp->flags & BNX2_FLAG_JUMBO_BROKEN)) {
Michael Chan84eaa182007-12-12 11:19:57 -08005325 int pages = PAGE_ALIGN(bp->dev->mtu - 40) >> PAGE_SHIFT;
5326
5327 jumbo_size = size * pages;
Michael Chan2bc40782012-12-06 10:33:09 +00005328 if (jumbo_size > BNX2_MAX_TOTAL_RX_PG_DESC_CNT)
5329 jumbo_size = BNX2_MAX_TOTAL_RX_PG_DESC_CNT;
Michael Chan84eaa182007-12-12 11:19:57 -08005330
5331 bp->rx_pg_ring_size = jumbo_size;
5332 bp->rx_max_pg_ring = bnx2_find_max_ring(jumbo_size,
Michael Chan2bc40782012-12-06 10:33:09 +00005333 BNX2_MAX_RX_PG_RINGS);
5334 bp->rx_max_pg_ring_idx =
5335 (bp->rx_max_pg_ring * BNX2_RX_DESC_CNT) - 1;
Benjamin Li601d3d12008-05-16 22:19:35 -07005336 rx_size = BNX2_RX_COPY_THRESH + BNX2_RX_OFFSET;
Michael Chan84eaa182007-12-12 11:19:57 -08005337 bp->rx_copy_thresh = 0;
5338 }
Michael Chan5d5d0012007-12-12 11:17:43 -08005339
5340 bp->rx_buf_use_size = rx_size;
Eric Dumazetdd2bc8e2011-11-15 07:30:05 +00005341 /* hw alignment + build_skb() overhead*/
5342 bp->rx_buf_size = SKB_DATA_ALIGN(bp->rx_buf_use_size + BNX2_RX_ALIGN) +
5343 NET_SKB_PAD + SKB_DATA_ALIGN(sizeof(struct skb_shared_info));
Benjamin Lid89cb6a2008-05-16 22:18:57 -07005344 bp->rx_jumbo_thresh = rx_size - BNX2_RX_OFFSET;
Michael Chan5d5d0012007-12-12 11:17:43 -08005345 bp->rx_ring_size = size;
Michael Chan2bc40782012-12-06 10:33:09 +00005346 bp->rx_max_ring = bnx2_find_max_ring(size, BNX2_MAX_RX_RINGS);
5347 bp->rx_max_ring_idx = (bp->rx_max_ring * BNX2_RX_DESC_CNT) - 1;
Michael Chan13daffa2006-03-20 17:49:20 -08005348}
5349
5350static void
Michael Chanb6016b72005-05-26 13:03:09 -07005351bnx2_free_tx_skbs(struct bnx2 *bp)
5352{
5353 int i;
5354
Michael Chan35e90102008-06-19 16:37:42 -07005355 for (i = 0; i < bp->num_tx_rings; i++) {
5356 struct bnx2_napi *bnapi = &bp->bnx2_napi[i];
5357 struct bnx2_tx_ring_info *txr = &bnapi->tx_ring;
5358 int j;
Michael Chanb6016b72005-05-26 13:03:09 -07005359
Michael Chan35e90102008-06-19 16:37:42 -07005360 if (txr->tx_buf_ring == NULL)
Michael Chanb6016b72005-05-26 13:03:09 -07005361 continue;
Michael Chanb6016b72005-05-26 13:03:09 -07005362
Michael Chan2bc40782012-12-06 10:33:09 +00005363 for (j = 0; j < BNX2_TX_DESC_CNT; ) {
5364 struct bnx2_sw_tx_bd *tx_buf = &txr->tx_buf_ring[j];
Michael Chan35e90102008-06-19 16:37:42 -07005365 struct sk_buff *skb = tx_buf->skb;
Alexander Duycke95524a2009-12-02 16:47:57 +00005366 int k, last;
Michael Chan35e90102008-06-19 16:37:42 -07005367
5368 if (skb == NULL) {
Michael Chan2bc40782012-12-06 10:33:09 +00005369 j = BNX2_NEXT_TX_BD(j);
Michael Chan35e90102008-06-19 16:37:42 -07005370 continue;
5371 }
5372
Stanislaw Gruszka36227e82010-07-15 04:25:50 +00005373 dma_unmap_single(&bp->pdev->dev,
FUJITA Tomonori1a4ccc22010-04-01 16:56:57 +00005374 dma_unmap_addr(tx_buf, mapping),
Alexander Duycke95524a2009-12-02 16:47:57 +00005375 skb_headlen(skb),
5376 PCI_DMA_TODEVICE);
Michael Chanb6016b72005-05-26 13:03:09 -07005377
Michael Chan35e90102008-06-19 16:37:42 -07005378 tx_buf->skb = NULL;
Michael Chanb6016b72005-05-26 13:03:09 -07005379
Alexander Duycke95524a2009-12-02 16:47:57 +00005380 last = tx_buf->nr_frags;
Michael Chan2bc40782012-12-06 10:33:09 +00005381 j = BNX2_NEXT_TX_BD(j);
5382 for (k = 0; k < last; k++, j = BNX2_NEXT_TX_BD(j)) {
5383 tx_buf = &txr->tx_buf_ring[BNX2_TX_RING_IDX(j)];
Stanislaw Gruszka36227e82010-07-15 04:25:50 +00005384 dma_unmap_page(&bp->pdev->dev,
FUJITA Tomonori1a4ccc22010-04-01 16:56:57 +00005385 dma_unmap_addr(tx_buf, mapping),
Eric Dumazet9e903e02011-10-18 21:00:24 +00005386 skb_frag_size(&skb_shinfo(skb)->frags[k]),
Alexander Duycke95524a2009-12-02 16:47:57 +00005387 PCI_DMA_TODEVICE);
5388 }
Michael Chan35e90102008-06-19 16:37:42 -07005389 dev_kfree_skb(skb);
Michael Chanb6016b72005-05-26 13:03:09 -07005390 }
Eric Dumazete9831902011-11-29 11:53:05 +00005391 netdev_tx_reset_queue(netdev_get_tx_queue(bp->dev, i));
Michael Chanb6016b72005-05-26 13:03:09 -07005392 }
Michael Chanb6016b72005-05-26 13:03:09 -07005393}
5394
5395static void
5396bnx2_free_rx_skbs(struct bnx2 *bp)
5397{
5398 int i;
5399
Michael Chanbb4f98a2008-06-19 16:38:19 -07005400 for (i = 0; i < bp->num_rx_rings; i++) {
5401 struct bnx2_napi *bnapi = &bp->bnx2_napi[i];
5402 struct bnx2_rx_ring_info *rxr = &bnapi->rx_ring;
5403 int j;
Michael Chanb6016b72005-05-26 13:03:09 -07005404
Michael Chanbb4f98a2008-06-19 16:38:19 -07005405 if (rxr->rx_buf_ring == NULL)
5406 return;
Michael Chanb6016b72005-05-26 13:03:09 -07005407
Michael Chanbb4f98a2008-06-19 16:38:19 -07005408 for (j = 0; j < bp->rx_max_ring_idx; j++) {
Michael Chan2bc40782012-12-06 10:33:09 +00005409 struct bnx2_sw_bd *rx_buf = &rxr->rx_buf_ring[j];
Eric Dumazetdd2bc8e2011-11-15 07:30:05 +00005410 u8 *data = rx_buf->data;
Michael Chanb6016b72005-05-26 13:03:09 -07005411
Eric Dumazetdd2bc8e2011-11-15 07:30:05 +00005412 if (data == NULL)
Michael Chanbb4f98a2008-06-19 16:38:19 -07005413 continue;
Michael Chanb6016b72005-05-26 13:03:09 -07005414
Stanislaw Gruszka36227e82010-07-15 04:25:50 +00005415 dma_unmap_single(&bp->pdev->dev,
FUJITA Tomonori1a4ccc22010-04-01 16:56:57 +00005416 dma_unmap_addr(rx_buf, mapping),
Michael Chanbb4f98a2008-06-19 16:38:19 -07005417 bp->rx_buf_use_size,
5418 PCI_DMA_FROMDEVICE);
Michael Chanb6016b72005-05-26 13:03:09 -07005419
Eric Dumazetdd2bc8e2011-11-15 07:30:05 +00005420 rx_buf->data = NULL;
Michael Chanbb4f98a2008-06-19 16:38:19 -07005421
Eric Dumazetdd2bc8e2011-11-15 07:30:05 +00005422 kfree(data);
Michael Chanbb4f98a2008-06-19 16:38:19 -07005423 }
5424 for (j = 0; j < bp->rx_max_pg_ring_idx; j++)
5425 bnx2_free_rx_page(bp, rxr, j);
Michael Chanb6016b72005-05-26 13:03:09 -07005426 }
5427}
5428
5429static void
5430bnx2_free_skbs(struct bnx2 *bp)
5431{
5432 bnx2_free_tx_skbs(bp);
5433 bnx2_free_rx_skbs(bp);
5434}
5435
5436static int
5437bnx2_reset_nic(struct bnx2 *bp, u32 reset_code)
5438{
5439 int rc;
5440
5441 rc = bnx2_reset_chip(bp, reset_code);
5442 bnx2_free_skbs(bp);
5443 if (rc)
5444 return rc;
5445
Michael Chanfba9fe92006-06-12 22:21:25 -07005446 if ((rc = bnx2_init_chip(bp)) != 0)
5447 return rc;
5448
Michael Chan35e90102008-06-19 16:37:42 -07005449 bnx2_init_all_rings(bp);
Michael Chanb6016b72005-05-26 13:03:09 -07005450 return 0;
5451}
5452
5453static int
Michael Chan9a120bc2008-05-16 22:17:45 -07005454bnx2_init_nic(struct bnx2 *bp, int reset_phy)
Michael Chanb6016b72005-05-26 13:03:09 -07005455{
5456 int rc;
5457
5458 if ((rc = bnx2_reset_nic(bp, BNX2_DRV_MSG_CODE_RESET)) != 0)
5459 return rc;
5460
Michael Chan80be4432006-11-19 14:07:28 -08005461 spin_lock_bh(&bp->phy_lock);
Michael Chan9a120bc2008-05-16 22:17:45 -07005462 bnx2_init_phy(bp, reset_phy);
Michael Chanb6016b72005-05-26 13:03:09 -07005463 bnx2_set_link(bp);
Michael Chan543a8272008-05-02 16:56:44 -07005464 if (bp->phy_flags & BNX2_PHY_FLAG_REMOTE_PHY_CAP)
5465 bnx2_remote_phy_event(bp);
Michael Chan0d8a6572007-07-07 22:49:43 -07005466 spin_unlock_bh(&bp->phy_lock);
Michael Chanb6016b72005-05-26 13:03:09 -07005467 return 0;
5468}
5469
5470static int
Michael Chan74bf4ba2008-10-09 12:21:08 -07005471bnx2_shutdown_chip(struct bnx2 *bp)
5472{
5473 u32 reset_code;
5474
5475 if (bp->flags & BNX2_FLAG_NO_WOL)
5476 reset_code = BNX2_DRV_MSG_CODE_UNLOAD_LNK_DN;
5477 else if (bp->wol)
5478 reset_code = BNX2_DRV_MSG_CODE_SUSPEND_WOL;
5479 else
5480 reset_code = BNX2_DRV_MSG_CODE_SUSPEND_NO_WOL;
5481
5482 return bnx2_reset_chip(bp, reset_code);
5483}
5484
5485static int
Michael Chanb6016b72005-05-26 13:03:09 -07005486bnx2_test_registers(struct bnx2 *bp)
5487{
5488 int ret;
Michael Chan5bae30c2007-05-03 13:18:46 -07005489 int i, is_5709;
Arjan van de Venf71e1302006-03-03 21:33:57 -05005490 static const struct {
Michael Chanb6016b72005-05-26 13:03:09 -07005491 u16 offset;
5492 u16 flags;
Michael Chan5bae30c2007-05-03 13:18:46 -07005493#define BNX2_FL_NOT_5709 1
Michael Chanb6016b72005-05-26 13:03:09 -07005494 u32 rw_mask;
5495 u32 ro_mask;
5496 } reg_tbl[] = {
5497 { 0x006c, 0, 0x00000000, 0x0000003f },
5498 { 0x0090, 0, 0xffffffff, 0x00000000 },
5499 { 0x0094, 0, 0x00000000, 0x00000000 },
5500
Michael Chan5bae30c2007-05-03 13:18:46 -07005501 { 0x0404, BNX2_FL_NOT_5709, 0x00003f00, 0x00000000 },
5502 { 0x0418, BNX2_FL_NOT_5709, 0x00000000, 0xffffffff },
5503 { 0x041c, BNX2_FL_NOT_5709, 0x00000000, 0xffffffff },
5504 { 0x0420, BNX2_FL_NOT_5709, 0x00000000, 0x80ffffff },
5505 { 0x0424, BNX2_FL_NOT_5709, 0x00000000, 0x00000000 },
5506 { 0x0428, BNX2_FL_NOT_5709, 0x00000000, 0x00000001 },
5507 { 0x0450, BNX2_FL_NOT_5709, 0x00000000, 0x0000ffff },
5508 { 0x0454, BNX2_FL_NOT_5709, 0x00000000, 0xffffffff },
5509 { 0x0458, BNX2_FL_NOT_5709, 0x00000000, 0xffffffff },
Michael Chanb6016b72005-05-26 13:03:09 -07005510
Michael Chan5bae30c2007-05-03 13:18:46 -07005511 { 0x0808, BNX2_FL_NOT_5709, 0x00000000, 0xffffffff },
5512 { 0x0854, BNX2_FL_NOT_5709, 0x00000000, 0xffffffff },
5513 { 0x0868, BNX2_FL_NOT_5709, 0x00000000, 0x77777777 },
5514 { 0x086c, BNX2_FL_NOT_5709, 0x00000000, 0x77777777 },
5515 { 0x0870, BNX2_FL_NOT_5709, 0x00000000, 0x77777777 },
5516 { 0x0874, BNX2_FL_NOT_5709, 0x00000000, 0x77777777 },
Michael Chanb6016b72005-05-26 13:03:09 -07005517
Michael Chan5bae30c2007-05-03 13:18:46 -07005518 { 0x0c00, BNX2_FL_NOT_5709, 0x00000000, 0x00000001 },
5519 { 0x0c04, BNX2_FL_NOT_5709, 0x00000000, 0x03ff0001 },
5520 { 0x0c08, BNX2_FL_NOT_5709, 0x0f0ff073, 0x00000000 },
Michael Chanb6016b72005-05-26 13:03:09 -07005521
5522 { 0x1000, 0, 0x00000000, 0x00000001 },
Michael Chan15b169c2008-05-02 16:57:08 -07005523 { 0x1004, BNX2_FL_NOT_5709, 0x00000000, 0x000f0001 },
Michael Chanb6016b72005-05-26 13:03:09 -07005524
5525 { 0x1408, 0, 0x01c00800, 0x00000000 },
5526 { 0x149c, 0, 0x8000ffff, 0x00000000 },
5527 { 0x14a8, 0, 0x00000000, 0x000001ff },
Michael Chan5b0c76a2005-11-04 08:45:49 -08005528 { 0x14ac, 0, 0x0fffffff, 0x10000000 },
Michael Chanb6016b72005-05-26 13:03:09 -07005529 { 0x14b0, 0, 0x00000002, 0x00000001 },
5530 { 0x14b8, 0, 0x00000000, 0x00000000 },
5531 { 0x14c0, 0, 0x00000000, 0x00000009 },
5532 { 0x14c4, 0, 0x00003fff, 0x00000000 },
5533 { 0x14cc, 0, 0x00000000, 0x00000001 },
5534 { 0x14d0, 0, 0xffffffff, 0x00000000 },
Michael Chanb6016b72005-05-26 13:03:09 -07005535
5536 { 0x1800, 0, 0x00000000, 0x00000001 },
5537 { 0x1804, 0, 0x00000000, 0x00000003 },
Michael Chanb6016b72005-05-26 13:03:09 -07005538
5539 { 0x2800, 0, 0x00000000, 0x00000001 },
5540 { 0x2804, 0, 0x00000000, 0x00003f01 },
5541 { 0x2808, 0, 0x0f3f3f03, 0x00000000 },
5542 { 0x2810, 0, 0xffff0000, 0x00000000 },
5543 { 0x2814, 0, 0xffff0000, 0x00000000 },
5544 { 0x2818, 0, 0xffff0000, 0x00000000 },
5545 { 0x281c, 0, 0xffff0000, 0x00000000 },
5546 { 0x2834, 0, 0xffffffff, 0x00000000 },
5547 { 0x2840, 0, 0x00000000, 0xffffffff },
5548 { 0x2844, 0, 0x00000000, 0xffffffff },
5549 { 0x2848, 0, 0xffffffff, 0x00000000 },
5550 { 0x284c, 0, 0xf800f800, 0x07ff07ff },
5551
5552 { 0x2c00, 0, 0x00000000, 0x00000011 },
5553 { 0x2c04, 0, 0x00000000, 0x00030007 },
5554
Michael Chanb6016b72005-05-26 13:03:09 -07005555 { 0x3c00, 0, 0x00000000, 0x00000001 },
5556 { 0x3c04, 0, 0x00000000, 0x00070000 },
5557 { 0x3c08, 0, 0x00007f71, 0x07f00000 },
5558 { 0x3c0c, 0, 0x1f3ffffc, 0x00000000 },
5559 { 0x3c10, 0, 0xffffffff, 0x00000000 },
5560 { 0x3c14, 0, 0x00000000, 0xffffffff },
5561 { 0x3c18, 0, 0x00000000, 0xffffffff },
5562 { 0x3c1c, 0, 0xfffff000, 0x00000000 },
5563 { 0x3c20, 0, 0xffffff00, 0x00000000 },
Michael Chanb6016b72005-05-26 13:03:09 -07005564
5565 { 0x5004, 0, 0x00000000, 0x0000007f },
5566 { 0x5008, 0, 0x0f0007ff, 0x00000000 },
Michael Chanb6016b72005-05-26 13:03:09 -07005567
Michael Chanb6016b72005-05-26 13:03:09 -07005568 { 0x5c00, 0, 0x00000000, 0x00000001 },
5569 { 0x5c04, 0, 0x00000000, 0x0003000f },
5570 { 0x5c08, 0, 0x00000003, 0x00000000 },
5571 { 0x5c0c, 0, 0x0000fff8, 0x00000000 },
5572 { 0x5c10, 0, 0x00000000, 0xffffffff },
5573 { 0x5c80, 0, 0x00000000, 0x0f7113f1 },
5574 { 0x5c84, 0, 0x00000000, 0x0000f333 },
5575 { 0x5c88, 0, 0x00000000, 0x00077373 },
5576 { 0x5c8c, 0, 0x00000000, 0x0007f737 },
5577
5578 { 0x6808, 0, 0x0000ff7f, 0x00000000 },
5579 { 0x680c, 0, 0xffffffff, 0x00000000 },
5580 { 0x6810, 0, 0xffffffff, 0x00000000 },
5581 { 0x6814, 0, 0xffffffff, 0x00000000 },
5582 { 0x6818, 0, 0xffffffff, 0x00000000 },
5583 { 0x681c, 0, 0xffffffff, 0x00000000 },
5584 { 0x6820, 0, 0x00ff00ff, 0x00000000 },
5585 { 0x6824, 0, 0x00ff00ff, 0x00000000 },
5586 { 0x6828, 0, 0x00ff00ff, 0x00000000 },
5587 { 0x682c, 0, 0x03ff03ff, 0x00000000 },
5588 { 0x6830, 0, 0x03ff03ff, 0x00000000 },
5589 { 0x6834, 0, 0x03ff03ff, 0x00000000 },
5590 { 0x6838, 0, 0x03ff03ff, 0x00000000 },
5591 { 0x683c, 0, 0x0000ffff, 0x00000000 },
5592 { 0x6840, 0, 0x00000ff0, 0x00000000 },
5593 { 0x6844, 0, 0x00ffff00, 0x00000000 },
5594 { 0x684c, 0, 0xffffffff, 0x00000000 },
5595 { 0x6850, 0, 0x7f7f7f7f, 0x00000000 },
5596 { 0x6854, 0, 0x7f7f7f7f, 0x00000000 },
5597 { 0x6858, 0, 0x7f7f7f7f, 0x00000000 },
5598 { 0x685c, 0, 0x7f7f7f7f, 0x00000000 },
5599 { 0x6908, 0, 0x00000000, 0x0001ff0f },
5600 { 0x690c, 0, 0x00000000, 0x0ffe00f0 },
5601
5602 { 0xffff, 0, 0x00000000, 0x00000000 },
5603 };
5604
5605 ret = 0;
Michael Chan5bae30c2007-05-03 13:18:46 -07005606 is_5709 = 0;
Michael Chan4ce45e02012-12-06 10:33:10 +00005607 if (BNX2_CHIP(bp) == BNX2_CHIP_5709)
Michael Chan5bae30c2007-05-03 13:18:46 -07005608 is_5709 = 1;
5609
Michael Chanb6016b72005-05-26 13:03:09 -07005610 for (i = 0; reg_tbl[i].offset != 0xffff; i++) {
5611 u32 offset, rw_mask, ro_mask, save_val, val;
Michael Chan5bae30c2007-05-03 13:18:46 -07005612 u16 flags = reg_tbl[i].flags;
5613
5614 if (is_5709 && (flags & BNX2_FL_NOT_5709))
5615 continue;
Michael Chanb6016b72005-05-26 13:03:09 -07005616
5617 offset = (u32) reg_tbl[i].offset;
5618 rw_mask = reg_tbl[i].rw_mask;
5619 ro_mask = reg_tbl[i].ro_mask;
5620
Peter Hagervall14ab9b82005-08-10 14:18:16 -07005621 save_val = readl(bp->regview + offset);
Michael Chanb6016b72005-05-26 13:03:09 -07005622
Peter Hagervall14ab9b82005-08-10 14:18:16 -07005623 writel(0, bp->regview + offset);
Michael Chanb6016b72005-05-26 13:03:09 -07005624
Peter Hagervall14ab9b82005-08-10 14:18:16 -07005625 val = readl(bp->regview + offset);
Michael Chanb6016b72005-05-26 13:03:09 -07005626 if ((val & rw_mask) != 0) {
5627 goto reg_test_err;
5628 }
5629
5630 if ((val & ro_mask) != (save_val & ro_mask)) {
5631 goto reg_test_err;
5632 }
5633
Peter Hagervall14ab9b82005-08-10 14:18:16 -07005634 writel(0xffffffff, bp->regview + offset);
Michael Chanb6016b72005-05-26 13:03:09 -07005635
Peter Hagervall14ab9b82005-08-10 14:18:16 -07005636 val = readl(bp->regview + offset);
Michael Chanb6016b72005-05-26 13:03:09 -07005637 if ((val & rw_mask) != rw_mask) {
5638 goto reg_test_err;
5639 }
5640
5641 if ((val & ro_mask) != (save_val & ro_mask)) {
5642 goto reg_test_err;
5643 }
5644
Peter Hagervall14ab9b82005-08-10 14:18:16 -07005645 writel(save_val, bp->regview + offset);
Michael Chanb6016b72005-05-26 13:03:09 -07005646 continue;
5647
5648reg_test_err:
Peter Hagervall14ab9b82005-08-10 14:18:16 -07005649 writel(save_val, bp->regview + offset);
Michael Chanb6016b72005-05-26 13:03:09 -07005650 ret = -ENODEV;
5651 break;
5652 }
5653 return ret;
5654}
5655
5656static int
5657bnx2_do_mem_test(struct bnx2 *bp, u32 start, u32 size)
5658{
Arjan van de Venf71e1302006-03-03 21:33:57 -05005659 static const u32 test_pattern[] = { 0x00000000, 0xffffffff, 0x55555555,
Michael Chanb6016b72005-05-26 13:03:09 -07005660 0xaaaaaaaa , 0xaa55aa55, 0x55aa55aa };
5661 int i;
5662
5663 for (i = 0; i < sizeof(test_pattern) / 4; i++) {
5664 u32 offset;
5665
5666 for (offset = 0; offset < size; offset += 4) {
5667
Michael Chan2726d6e2008-01-29 21:35:05 -08005668 bnx2_reg_wr_ind(bp, start + offset, test_pattern[i]);
Michael Chanb6016b72005-05-26 13:03:09 -07005669
Michael Chan2726d6e2008-01-29 21:35:05 -08005670 if (bnx2_reg_rd_ind(bp, start + offset) !=
Michael Chanb6016b72005-05-26 13:03:09 -07005671 test_pattern[i]) {
5672 return -ENODEV;
5673 }
5674 }
5675 }
5676 return 0;
5677}
5678
5679static int
5680bnx2_test_memory(struct bnx2 *bp)
5681{
5682 int ret = 0;
5683 int i;
Michael Chan5bae30c2007-05-03 13:18:46 -07005684 static struct mem_entry {
Michael Chanb6016b72005-05-26 13:03:09 -07005685 u32 offset;
5686 u32 len;
Michael Chan5bae30c2007-05-03 13:18:46 -07005687 } mem_tbl_5706[] = {
Michael Chanb6016b72005-05-26 13:03:09 -07005688 { 0x60000, 0x4000 },
Michael Chan5b0c76a2005-11-04 08:45:49 -08005689 { 0xa0000, 0x3000 },
Michael Chanb6016b72005-05-26 13:03:09 -07005690 { 0xe0000, 0x4000 },
5691 { 0x120000, 0x4000 },
5692 { 0x1a0000, 0x4000 },
5693 { 0x160000, 0x4000 },
5694 { 0xffffffff, 0 },
Michael Chan5bae30c2007-05-03 13:18:46 -07005695 },
5696 mem_tbl_5709[] = {
5697 { 0x60000, 0x4000 },
5698 { 0xa0000, 0x3000 },
5699 { 0xe0000, 0x4000 },
5700 { 0x120000, 0x4000 },
5701 { 0x1a0000, 0x4000 },
5702 { 0xffffffff, 0 },
Michael Chanb6016b72005-05-26 13:03:09 -07005703 };
Michael Chan5bae30c2007-05-03 13:18:46 -07005704 struct mem_entry *mem_tbl;
5705
Michael Chan4ce45e02012-12-06 10:33:10 +00005706 if (BNX2_CHIP(bp) == BNX2_CHIP_5709)
Michael Chan5bae30c2007-05-03 13:18:46 -07005707 mem_tbl = mem_tbl_5709;
5708 else
5709 mem_tbl = mem_tbl_5706;
Michael Chanb6016b72005-05-26 13:03:09 -07005710
5711 for (i = 0; mem_tbl[i].offset != 0xffffffff; i++) {
5712 if ((ret = bnx2_do_mem_test(bp, mem_tbl[i].offset,
5713 mem_tbl[i].len)) != 0) {
5714 return ret;
5715 }
5716 }
Jeff Garzik6aa20a22006-09-13 13:24:59 -04005717
Michael Chanb6016b72005-05-26 13:03:09 -07005718 return ret;
5719}
5720
Michael Chanbc5a0692006-01-23 16:13:22 -08005721#define BNX2_MAC_LOOPBACK 0
5722#define BNX2_PHY_LOOPBACK 1
5723
Michael Chanb6016b72005-05-26 13:03:09 -07005724static int
Michael Chanbc5a0692006-01-23 16:13:22 -08005725bnx2_run_loopback(struct bnx2 *bp, int loopback_mode)
Michael Chanb6016b72005-05-26 13:03:09 -07005726{
5727 unsigned int pkt_size, num_pkts, i;
Eric Dumazetdd2bc8e2011-11-15 07:30:05 +00005728 struct sk_buff *skb;
5729 u8 *data;
Michael Chanb6016b72005-05-26 13:03:09 -07005730 unsigned char *packet;
Michael Chanbc5a0692006-01-23 16:13:22 -08005731 u16 rx_start_idx, rx_idx;
Michael Chanb6016b72005-05-26 13:03:09 -07005732 dma_addr_t map;
Michael Chan2bc40782012-12-06 10:33:09 +00005733 struct bnx2_tx_bd *txbd;
5734 struct bnx2_sw_bd *rx_buf;
Michael Chanb6016b72005-05-26 13:03:09 -07005735 struct l2_fhdr *rx_hdr;
5736 int ret = -ENODEV;
Michael Chanc76c0472007-12-20 20:01:19 -08005737 struct bnx2_napi *bnapi = &bp->bnx2_napi[0], *tx_napi;
Michael Chan35e90102008-06-19 16:37:42 -07005738 struct bnx2_tx_ring_info *txr = &bnapi->tx_ring;
Michael Chanbb4f98a2008-06-19 16:38:19 -07005739 struct bnx2_rx_ring_info *rxr = &bnapi->rx_ring;
Michael Chanc76c0472007-12-20 20:01:19 -08005740
5741 tx_napi = bnapi;
Michael Chanb6016b72005-05-26 13:03:09 -07005742
Michael Chan35e90102008-06-19 16:37:42 -07005743 txr = &tx_napi->tx_ring;
Michael Chanbb4f98a2008-06-19 16:38:19 -07005744 rxr = &bnapi->rx_ring;
Michael Chanbc5a0692006-01-23 16:13:22 -08005745 if (loopback_mode == BNX2_MAC_LOOPBACK) {
5746 bp->loopback = MAC_LOOPBACK;
5747 bnx2_set_mac_loopback(bp);
5748 }
5749 else if (loopback_mode == BNX2_PHY_LOOPBACK) {
Michael Chan583c28e2008-01-21 19:51:35 -08005750 if (bp->phy_flags & BNX2_PHY_FLAG_REMOTE_PHY_CAP)
Michael Chan489310a2007-10-10 16:16:31 -07005751 return 0;
5752
Michael Chan80be4432006-11-19 14:07:28 -08005753 bp->loopback = PHY_LOOPBACK;
Michael Chanbc5a0692006-01-23 16:13:22 -08005754 bnx2_set_phy_loopback(bp);
5755 }
5756 else
5757 return -EINVAL;
Michael Chanb6016b72005-05-26 13:03:09 -07005758
Michael Chan84eaa182007-12-12 11:19:57 -08005759 pkt_size = min(bp->dev->mtu + ETH_HLEN, bp->rx_jumbo_thresh - 4);
Michael Chan932f3772006-08-15 01:39:36 -07005760 skb = netdev_alloc_skb(bp->dev, pkt_size);
John W. Linvilleb6cbc3b62005-11-10 12:58:00 -08005761 if (!skb)
5762 return -ENOMEM;
Michael Chanb6016b72005-05-26 13:03:09 -07005763 packet = skb_put(skb, pkt_size);
Michael Chan66342922006-12-14 15:57:04 -08005764 memcpy(packet, bp->dev->dev_addr, 6);
Michael Chanb6016b72005-05-26 13:03:09 -07005765 memset(packet + 6, 0x0, 8);
5766 for (i = 14; i < pkt_size; i++)
5767 packet[i] = (unsigned char) (i & 0xff);
5768
Stanislaw Gruszka36227e82010-07-15 04:25:50 +00005769 map = dma_map_single(&bp->pdev->dev, skb->data, pkt_size,
5770 PCI_DMA_TODEVICE);
5771 if (dma_mapping_error(&bp->pdev->dev, map)) {
Benjamin Li3d16af82008-10-09 12:26:41 -07005772 dev_kfree_skb(skb);
5773 return -EIO;
5774 }
Michael Chanb6016b72005-05-26 13:03:09 -07005775
Michael Chane503e062012-12-06 10:33:08 +00005776 BNX2_WR(bp, BNX2_HC_COMMAND,
5777 bp->hc_cmd | BNX2_HC_COMMAND_COAL_NOW_WO_INT);
Michael Chanbf5295b2006-03-23 01:11:56 -08005778
Michael Chane503e062012-12-06 10:33:08 +00005779 BNX2_RD(bp, BNX2_HC_COMMAND);
Michael Chanb6016b72005-05-26 13:03:09 -07005780
5781 udelay(5);
Michael Chan35efa7c2007-12-20 19:56:37 -08005782 rx_start_idx = bnx2_get_hw_rx_cons(bnapi);
Michael Chanb6016b72005-05-26 13:03:09 -07005783
Michael Chanb6016b72005-05-26 13:03:09 -07005784 num_pkts = 0;
5785
Michael Chan2bc40782012-12-06 10:33:09 +00005786 txbd = &txr->tx_desc_ring[BNX2_TX_RING_IDX(txr->tx_prod)];
Michael Chanb6016b72005-05-26 13:03:09 -07005787
5788 txbd->tx_bd_haddr_hi = (u64) map >> 32;
5789 txbd->tx_bd_haddr_lo = (u64) map & 0xffffffff;
5790 txbd->tx_bd_mss_nbytes = pkt_size;
5791 txbd->tx_bd_vlan_tag_flags = TX_BD_FLAGS_START | TX_BD_FLAGS_END;
5792
5793 num_pkts++;
Michael Chan2bc40782012-12-06 10:33:09 +00005794 txr->tx_prod = BNX2_NEXT_TX_BD(txr->tx_prod);
Michael Chan35e90102008-06-19 16:37:42 -07005795 txr->tx_prod_bseq += pkt_size;
Michael Chanb6016b72005-05-26 13:03:09 -07005796
Michael Chane503e062012-12-06 10:33:08 +00005797 BNX2_WR16(bp, txr->tx_bidx_addr, txr->tx_prod);
5798 BNX2_WR(bp, txr->tx_bseq_addr, txr->tx_prod_bseq);
Michael Chanb6016b72005-05-26 13:03:09 -07005799
5800 udelay(100);
5801
Michael Chane503e062012-12-06 10:33:08 +00005802 BNX2_WR(bp, BNX2_HC_COMMAND,
5803 bp->hc_cmd | BNX2_HC_COMMAND_COAL_NOW_WO_INT);
Michael Chanbf5295b2006-03-23 01:11:56 -08005804
Michael Chane503e062012-12-06 10:33:08 +00005805 BNX2_RD(bp, BNX2_HC_COMMAND);
Michael Chanb6016b72005-05-26 13:03:09 -07005806
5807 udelay(5);
5808
Stanislaw Gruszka36227e82010-07-15 04:25:50 +00005809 dma_unmap_single(&bp->pdev->dev, map, pkt_size, PCI_DMA_TODEVICE);
Michael Chan745720e2006-06-29 12:37:41 -07005810 dev_kfree_skb(skb);
Michael Chanb6016b72005-05-26 13:03:09 -07005811
Michael Chan35e90102008-06-19 16:37:42 -07005812 if (bnx2_get_hw_tx_cons(tx_napi) != txr->tx_prod)
Michael Chanb6016b72005-05-26 13:03:09 -07005813 goto loopback_test_done;
Michael Chanb6016b72005-05-26 13:03:09 -07005814
Michael Chan35efa7c2007-12-20 19:56:37 -08005815 rx_idx = bnx2_get_hw_rx_cons(bnapi);
Michael Chanb6016b72005-05-26 13:03:09 -07005816 if (rx_idx != rx_start_idx + num_pkts) {
5817 goto loopback_test_done;
5818 }
5819
Michael Chanbb4f98a2008-06-19 16:38:19 -07005820 rx_buf = &rxr->rx_buf_ring[rx_start_idx];
Eric Dumazetdd2bc8e2011-11-15 07:30:05 +00005821 data = rx_buf->data;
Michael Chanb6016b72005-05-26 13:03:09 -07005822
Eric Dumazetdd2bc8e2011-11-15 07:30:05 +00005823 rx_hdr = get_l2_fhdr(data);
5824 data = (u8 *)rx_hdr + BNX2_RX_OFFSET;
Michael Chanb6016b72005-05-26 13:03:09 -07005825
Stanislaw Gruszka36227e82010-07-15 04:25:50 +00005826 dma_sync_single_for_cpu(&bp->pdev->dev,
FUJITA Tomonori1a4ccc22010-04-01 16:56:57 +00005827 dma_unmap_addr(rx_buf, mapping),
Eric Dumazetdd2bc8e2011-11-15 07:30:05 +00005828 bp->rx_buf_use_size, PCI_DMA_FROMDEVICE);
Michael Chanb6016b72005-05-26 13:03:09 -07005829
Michael Chanade2bfe2006-01-23 16:09:51 -08005830 if (rx_hdr->l2_fhdr_status &
Michael Chanb6016b72005-05-26 13:03:09 -07005831 (L2_FHDR_ERRORS_BAD_CRC |
5832 L2_FHDR_ERRORS_PHY_DECODE |
5833 L2_FHDR_ERRORS_ALIGNMENT |
5834 L2_FHDR_ERRORS_TOO_SHORT |
5835 L2_FHDR_ERRORS_GIANT_FRAME)) {
5836
5837 goto loopback_test_done;
5838 }
5839
5840 if ((rx_hdr->l2_fhdr_pkt_len - 4) != pkt_size) {
5841 goto loopback_test_done;
5842 }
5843
5844 for (i = 14; i < pkt_size; i++) {
Eric Dumazetdd2bc8e2011-11-15 07:30:05 +00005845 if (*(data + i) != (unsigned char) (i & 0xff)) {
Michael Chanb6016b72005-05-26 13:03:09 -07005846 goto loopback_test_done;
5847 }
5848 }
5849
5850 ret = 0;
5851
5852loopback_test_done:
5853 bp->loopback = 0;
5854 return ret;
5855}
5856
Michael Chanbc5a0692006-01-23 16:13:22 -08005857#define BNX2_MAC_LOOPBACK_FAILED 1
5858#define BNX2_PHY_LOOPBACK_FAILED 2
5859#define BNX2_LOOPBACK_FAILED (BNX2_MAC_LOOPBACK_FAILED | \
5860 BNX2_PHY_LOOPBACK_FAILED)
5861
5862static int
5863bnx2_test_loopback(struct bnx2 *bp)
5864{
5865 int rc = 0;
5866
5867 if (!netif_running(bp->dev))
5868 return BNX2_LOOPBACK_FAILED;
5869
5870 bnx2_reset_nic(bp, BNX2_DRV_MSG_CODE_RESET);
5871 spin_lock_bh(&bp->phy_lock);
Michael Chan9a120bc2008-05-16 22:17:45 -07005872 bnx2_init_phy(bp, 1);
Michael Chanbc5a0692006-01-23 16:13:22 -08005873 spin_unlock_bh(&bp->phy_lock);
5874 if (bnx2_run_loopback(bp, BNX2_MAC_LOOPBACK))
5875 rc |= BNX2_MAC_LOOPBACK_FAILED;
5876 if (bnx2_run_loopback(bp, BNX2_PHY_LOOPBACK))
5877 rc |= BNX2_PHY_LOOPBACK_FAILED;
5878 return rc;
5879}
5880
Michael Chanb6016b72005-05-26 13:03:09 -07005881#define NVRAM_SIZE 0x200
5882#define CRC32_RESIDUAL 0xdebb20e3
5883
5884static int
5885bnx2_test_nvram(struct bnx2 *bp)
5886{
Al Virob491edd2007-12-22 19:44:51 +00005887 __be32 buf[NVRAM_SIZE / 4];
Michael Chanb6016b72005-05-26 13:03:09 -07005888 u8 *data = (u8 *) buf;
5889 int rc = 0;
5890 u32 magic, csum;
5891
5892 if ((rc = bnx2_nvram_read(bp, 0, data, 4)) != 0)
5893 goto test_nvram_done;
5894
5895 magic = be32_to_cpu(buf[0]);
5896 if (magic != 0x669955aa) {
5897 rc = -ENODEV;
5898 goto test_nvram_done;
5899 }
5900
5901 if ((rc = bnx2_nvram_read(bp, 0x100, data, NVRAM_SIZE)) != 0)
5902 goto test_nvram_done;
5903
5904 csum = ether_crc_le(0x100, data);
5905 if (csum != CRC32_RESIDUAL) {
5906 rc = -ENODEV;
5907 goto test_nvram_done;
5908 }
5909
5910 csum = ether_crc_le(0x100, data + 0x100);
5911 if (csum != CRC32_RESIDUAL) {
5912 rc = -ENODEV;
5913 }
5914
5915test_nvram_done:
5916 return rc;
5917}
5918
5919static int
5920bnx2_test_link(struct bnx2 *bp)
5921{
5922 u32 bmsr;
5923
Michael Chan9f52b562008-10-09 12:21:46 -07005924 if (!netif_running(bp->dev))
5925 return -ENODEV;
5926
Michael Chan583c28e2008-01-21 19:51:35 -08005927 if (bp->phy_flags & BNX2_PHY_FLAG_REMOTE_PHY_CAP) {
Michael Chan489310a2007-10-10 16:16:31 -07005928 if (bp->link_up)
5929 return 0;
5930 return -ENODEV;
5931 }
Michael Chanc770a652005-08-25 15:38:39 -07005932 spin_lock_bh(&bp->phy_lock);
Michael Chan27a005b2007-05-03 13:23:41 -07005933 bnx2_enable_bmsr1(bp);
5934 bnx2_read_phy(bp, bp->mii_bmsr1, &bmsr);
5935 bnx2_read_phy(bp, bp->mii_bmsr1, &bmsr);
5936 bnx2_disable_bmsr1(bp);
Michael Chanc770a652005-08-25 15:38:39 -07005937 spin_unlock_bh(&bp->phy_lock);
Jeff Garzik6aa20a22006-09-13 13:24:59 -04005938
Michael Chanb6016b72005-05-26 13:03:09 -07005939 if (bmsr & BMSR_LSTATUS) {
5940 return 0;
5941 }
5942 return -ENODEV;
5943}
5944
5945static int
5946bnx2_test_intr(struct bnx2 *bp)
5947{
5948 int i;
Michael Chanb6016b72005-05-26 13:03:09 -07005949 u16 status_idx;
5950
5951 if (!netif_running(bp->dev))
5952 return -ENODEV;
5953
Michael Chane503e062012-12-06 10:33:08 +00005954 status_idx = BNX2_RD(bp, BNX2_PCICFG_INT_ACK_CMD) & 0xffff;
Michael Chanb6016b72005-05-26 13:03:09 -07005955
5956 /* This register is not touched during run-time. */
Michael Chane503e062012-12-06 10:33:08 +00005957 BNX2_WR(bp, BNX2_HC_COMMAND, bp->hc_cmd | BNX2_HC_COMMAND_COAL_NOW);
5958 BNX2_RD(bp, BNX2_HC_COMMAND);
Michael Chanb6016b72005-05-26 13:03:09 -07005959
5960 for (i = 0; i < 10; i++) {
Michael Chane503e062012-12-06 10:33:08 +00005961 if ((BNX2_RD(bp, BNX2_PCICFG_INT_ACK_CMD) & 0xffff) !=
Michael Chanb6016b72005-05-26 13:03:09 -07005962 status_idx) {
5963
5964 break;
5965 }
5966
5967 msleep_interruptible(10);
5968 }
5969 if (i < 10)
5970 return 0;
5971
5972 return -ENODEV;
5973}
5974
Michael Chan38ea3682008-02-23 19:48:57 -08005975/* Determining link for parallel detection. */
Michael Chanb2fadea2008-01-21 17:07:06 -08005976static int
5977bnx2_5706_serdes_has_link(struct bnx2 *bp)
5978{
5979 u32 mode_ctl, an_dbg, exp;
5980
Michael Chan38ea3682008-02-23 19:48:57 -08005981 if (bp->phy_flags & BNX2_PHY_FLAG_NO_PARALLEL)
5982 return 0;
5983
Michael Chanb2fadea2008-01-21 17:07:06 -08005984 bnx2_write_phy(bp, MII_BNX2_MISC_SHADOW, MISC_SHDW_MODE_CTL);
5985 bnx2_read_phy(bp, MII_BNX2_MISC_SHADOW, &mode_ctl);
5986
5987 if (!(mode_ctl & MISC_SHDW_MODE_CTL_SIG_DET))
5988 return 0;
5989
5990 bnx2_write_phy(bp, MII_BNX2_MISC_SHADOW, MISC_SHDW_AN_DBG);
5991 bnx2_read_phy(bp, MII_BNX2_MISC_SHADOW, &an_dbg);
5992 bnx2_read_phy(bp, MII_BNX2_MISC_SHADOW, &an_dbg);
5993
Michael Chanf3014c0c2008-01-29 21:33:03 -08005994 if (an_dbg & (MISC_SHDW_AN_DBG_NOSYNC | MISC_SHDW_AN_DBG_RUDI_INVALID))
Michael Chanb2fadea2008-01-21 17:07:06 -08005995 return 0;
5996
5997 bnx2_write_phy(bp, MII_BNX2_DSP_ADDRESS, MII_EXPAND_REG1);
5998 bnx2_read_phy(bp, MII_BNX2_DSP_RW_PORT, &exp);
5999 bnx2_read_phy(bp, MII_BNX2_DSP_RW_PORT, &exp);
6000
6001 if (exp & MII_EXPAND_REG1_RUDI_C) /* receiving CONFIG */
6002 return 0;
6003
6004 return 1;
6005}
6006
Michael Chanb6016b72005-05-26 13:03:09 -07006007static void
Michael Chan48b01e22006-11-19 14:08:00 -08006008bnx2_5706_serdes_timer(struct bnx2 *bp)
6009{
Michael Chanb2fadea2008-01-21 17:07:06 -08006010 int check_link = 1;
6011
Michael Chan48b01e22006-11-19 14:08:00 -08006012 spin_lock(&bp->phy_lock);
Michael Chanb2fadea2008-01-21 17:07:06 -08006013 if (bp->serdes_an_pending) {
Michael Chan48b01e22006-11-19 14:08:00 -08006014 bp->serdes_an_pending--;
Michael Chanb2fadea2008-01-21 17:07:06 -08006015 check_link = 0;
6016 } else if ((bp->link_up == 0) && (bp->autoneg & AUTONEG_SPEED)) {
Michael Chan48b01e22006-11-19 14:08:00 -08006017 u32 bmcr;
6018
Benjamin Liac392ab2008-09-18 16:40:49 -07006019 bp->current_interval = BNX2_TIMER_INTERVAL;
Michael Chan48b01e22006-11-19 14:08:00 -08006020
Michael Chanca58c3a2007-05-03 13:22:52 -07006021 bnx2_read_phy(bp, bp->mii_bmcr, &bmcr);
Michael Chan48b01e22006-11-19 14:08:00 -08006022
6023 if (bmcr & BMCR_ANENABLE) {
Michael Chanb2fadea2008-01-21 17:07:06 -08006024 if (bnx2_5706_serdes_has_link(bp)) {
Michael Chan48b01e22006-11-19 14:08:00 -08006025 bmcr &= ~BMCR_ANENABLE;
6026 bmcr |= BMCR_SPEED1000 | BMCR_FULLDPLX;
Michael Chanca58c3a2007-05-03 13:22:52 -07006027 bnx2_write_phy(bp, bp->mii_bmcr, bmcr);
Michael Chan583c28e2008-01-21 19:51:35 -08006028 bp->phy_flags |= BNX2_PHY_FLAG_PARALLEL_DETECT;
Michael Chan48b01e22006-11-19 14:08:00 -08006029 }
6030 }
6031 }
6032 else if ((bp->link_up) && (bp->autoneg & AUTONEG_SPEED) &&
Michael Chan583c28e2008-01-21 19:51:35 -08006033 (bp->phy_flags & BNX2_PHY_FLAG_PARALLEL_DETECT)) {
Michael Chan48b01e22006-11-19 14:08:00 -08006034 u32 phy2;
6035
6036 bnx2_write_phy(bp, 0x17, 0x0f01);
6037 bnx2_read_phy(bp, 0x15, &phy2);
6038 if (phy2 & 0x20) {
6039 u32 bmcr;
6040
Michael Chanca58c3a2007-05-03 13:22:52 -07006041 bnx2_read_phy(bp, bp->mii_bmcr, &bmcr);
Michael Chan48b01e22006-11-19 14:08:00 -08006042 bmcr |= BMCR_ANENABLE;
Michael Chanca58c3a2007-05-03 13:22:52 -07006043 bnx2_write_phy(bp, bp->mii_bmcr, bmcr);
Michael Chan48b01e22006-11-19 14:08:00 -08006044
Michael Chan583c28e2008-01-21 19:51:35 -08006045 bp->phy_flags &= ~BNX2_PHY_FLAG_PARALLEL_DETECT;
Michael Chan48b01e22006-11-19 14:08:00 -08006046 }
6047 } else
Benjamin Liac392ab2008-09-18 16:40:49 -07006048 bp->current_interval = BNX2_TIMER_INTERVAL;
Michael Chan48b01e22006-11-19 14:08:00 -08006049
Michael Chana2724e22008-02-23 19:47:44 -08006050 if (check_link) {
Michael Chanb2fadea2008-01-21 17:07:06 -08006051 u32 val;
6052
6053 bnx2_write_phy(bp, MII_BNX2_MISC_SHADOW, MISC_SHDW_AN_DBG);
6054 bnx2_read_phy(bp, MII_BNX2_MISC_SHADOW, &val);
6055 bnx2_read_phy(bp, MII_BNX2_MISC_SHADOW, &val);
6056
Michael Chana2724e22008-02-23 19:47:44 -08006057 if (bp->link_up && (val & MISC_SHDW_AN_DBG_NOSYNC)) {
6058 if (!(bp->phy_flags & BNX2_PHY_FLAG_FORCED_DOWN)) {
6059 bnx2_5706s_force_link_dn(bp, 1);
6060 bp->phy_flags |= BNX2_PHY_FLAG_FORCED_DOWN;
6061 } else
6062 bnx2_set_link(bp);
6063 } else if (!bp->link_up && !(val & MISC_SHDW_AN_DBG_NOSYNC))
6064 bnx2_set_link(bp);
Michael Chanb2fadea2008-01-21 17:07:06 -08006065 }
Michael Chan48b01e22006-11-19 14:08:00 -08006066 spin_unlock(&bp->phy_lock);
6067}
6068
6069static void
Michael Chanf8dd0642006-11-19 14:08:29 -08006070bnx2_5708_serdes_timer(struct bnx2 *bp)
6071{
Michael Chan583c28e2008-01-21 19:51:35 -08006072 if (bp->phy_flags & BNX2_PHY_FLAG_REMOTE_PHY_CAP)
Michael Chan0d8a6572007-07-07 22:49:43 -07006073 return;
6074
Michael Chan583c28e2008-01-21 19:51:35 -08006075 if ((bp->phy_flags & BNX2_PHY_FLAG_2_5G_CAPABLE) == 0) {
Michael Chanf8dd0642006-11-19 14:08:29 -08006076 bp->serdes_an_pending = 0;
6077 return;
6078 }
6079
6080 spin_lock(&bp->phy_lock);
6081 if (bp->serdes_an_pending)
6082 bp->serdes_an_pending--;
6083 else if ((bp->link_up == 0) && (bp->autoneg & AUTONEG_SPEED)) {
6084 u32 bmcr;
6085
Michael Chanca58c3a2007-05-03 13:22:52 -07006086 bnx2_read_phy(bp, bp->mii_bmcr, &bmcr);
Michael Chanf8dd0642006-11-19 14:08:29 -08006087 if (bmcr & BMCR_ANENABLE) {
Michael Chan605a9e22007-05-03 13:23:13 -07006088 bnx2_enable_forced_2g5(bp);
Michael Chan40105c02008-11-12 16:02:45 -08006089 bp->current_interval = BNX2_SERDES_FORCED_TIMEOUT;
Michael Chanf8dd0642006-11-19 14:08:29 -08006090 } else {
Michael Chan605a9e22007-05-03 13:23:13 -07006091 bnx2_disable_forced_2g5(bp);
Michael Chanf8dd0642006-11-19 14:08:29 -08006092 bp->serdes_an_pending = 2;
Benjamin Liac392ab2008-09-18 16:40:49 -07006093 bp->current_interval = BNX2_TIMER_INTERVAL;
Michael Chanf8dd0642006-11-19 14:08:29 -08006094 }
6095
6096 } else
Benjamin Liac392ab2008-09-18 16:40:49 -07006097 bp->current_interval = BNX2_TIMER_INTERVAL;
Michael Chanf8dd0642006-11-19 14:08:29 -08006098
6099 spin_unlock(&bp->phy_lock);
6100}
6101
6102static void
Michael Chanb6016b72005-05-26 13:03:09 -07006103bnx2_timer(unsigned long data)
6104{
6105 struct bnx2 *bp = (struct bnx2 *) data;
Michael Chanb6016b72005-05-26 13:03:09 -07006106
Michael Chancd339a02005-08-25 15:35:24 -07006107 if (!netif_running(bp->dev))
6108 return;
6109
Michael Chanb6016b72005-05-26 13:03:09 -07006110 if (atomic_read(&bp->intr_sem) != 0)
6111 goto bnx2_restart_timer;
6112
Michael Chanefba0182008-12-03 00:36:15 -08006113 if ((bp->flags & (BNX2_FLAG_USING_MSI | BNX2_FLAG_ONE_SHOT_MSI)) ==
6114 BNX2_FLAG_USING_MSI)
6115 bnx2_chk_missed_msi(bp);
6116
Michael Chandf149d72007-07-07 22:51:36 -07006117 bnx2_send_heart_beat(bp);
Michael Chanb6016b72005-05-26 13:03:09 -07006118
Michael Chan2726d6e2008-01-29 21:35:05 -08006119 bp->stats_blk->stat_FwRxDrop =
6120 bnx2_reg_rd_ind(bp, BNX2_FW_RX_DROP_COUNT);
Michael Chancea94db2006-06-12 22:16:13 -07006121
Michael Chan02537b062007-06-04 21:24:07 -07006122 /* workaround occasional corrupted counters */
Michael Chan61d9e3f2009-08-21 16:20:46 +00006123 if ((bp->flags & BNX2_FLAG_BROKEN_STATS) && bp->stats_ticks)
Michael Chane503e062012-12-06 10:33:08 +00006124 BNX2_WR(bp, BNX2_HC_COMMAND, bp->hc_cmd |
6125 BNX2_HC_COMMAND_STATS_NOW);
Michael Chan02537b062007-06-04 21:24:07 -07006126
Michael Chan583c28e2008-01-21 19:51:35 -08006127 if (bp->phy_flags & BNX2_PHY_FLAG_SERDES) {
Michael Chan4ce45e02012-12-06 10:33:10 +00006128 if (BNX2_CHIP(bp) == BNX2_CHIP_5706)
Michael Chanf8dd0642006-11-19 14:08:29 -08006129 bnx2_5706_serdes_timer(bp);
Michael Chan27a005b2007-05-03 13:23:41 -07006130 else
Michael Chanf8dd0642006-11-19 14:08:29 -08006131 bnx2_5708_serdes_timer(bp);
Michael Chanb6016b72005-05-26 13:03:09 -07006132 }
6133
6134bnx2_restart_timer:
Michael Chancd339a02005-08-25 15:35:24 -07006135 mod_timer(&bp->timer, jiffies + bp->current_interval);
Michael Chanb6016b72005-05-26 13:03:09 -07006136}
6137
Michael Chan8e6a72c2007-05-03 13:24:48 -07006138static int
6139bnx2_request_irq(struct bnx2 *bp)
6140{
Michael Chan6d866ff2007-12-20 19:56:09 -08006141 unsigned long flags;
Michael Chanb4b36042007-12-20 19:59:30 -08006142 struct bnx2_irq *irq;
6143 int rc = 0, i;
Michael Chan8e6a72c2007-05-03 13:24:48 -07006144
David S. Millerf86e82f2008-01-21 17:15:40 -08006145 if (bp->flags & BNX2_FLAG_USING_MSI_OR_MSIX)
Michael Chan6d866ff2007-12-20 19:56:09 -08006146 flags = 0;
6147 else
6148 flags = IRQF_SHARED;
Michael Chanb4b36042007-12-20 19:59:30 -08006149
6150 for (i = 0; i < bp->irq_nvecs; i++) {
6151 irq = &bp->irq_tbl[i];
Michael Chanc76c0472007-12-20 20:01:19 -08006152 rc = request_irq(irq->vector, irq->handler, flags, irq->name,
Michael Chanf0ea2e62008-06-19 16:41:57 -07006153 &bp->bnx2_napi[i]);
Michael Chanb4b36042007-12-20 19:59:30 -08006154 if (rc)
6155 break;
6156 irq->requested = 1;
6157 }
Michael Chan8e6a72c2007-05-03 13:24:48 -07006158 return rc;
6159}
6160
6161static void
Michael Chana29ba9d2010-12-31 11:03:14 -08006162__bnx2_free_irq(struct bnx2 *bp)
Michael Chan8e6a72c2007-05-03 13:24:48 -07006163{
Michael Chanb4b36042007-12-20 19:59:30 -08006164 struct bnx2_irq *irq;
6165 int i;
Michael Chan8e6a72c2007-05-03 13:24:48 -07006166
Michael Chanb4b36042007-12-20 19:59:30 -08006167 for (i = 0; i < bp->irq_nvecs; i++) {
6168 irq = &bp->irq_tbl[i];
6169 if (irq->requested)
Michael Chanf0ea2e62008-06-19 16:41:57 -07006170 free_irq(irq->vector, &bp->bnx2_napi[i]);
Michael Chanb4b36042007-12-20 19:59:30 -08006171 irq->requested = 0;
Michael Chan6d866ff2007-12-20 19:56:09 -08006172 }
Michael Chana29ba9d2010-12-31 11:03:14 -08006173}
6174
6175static void
6176bnx2_free_irq(struct bnx2 *bp)
6177{
6178
6179 __bnx2_free_irq(bp);
David S. Millerf86e82f2008-01-21 17:15:40 -08006180 if (bp->flags & BNX2_FLAG_USING_MSI)
Michael Chanb4b36042007-12-20 19:59:30 -08006181 pci_disable_msi(bp->pdev);
David S. Millerf86e82f2008-01-21 17:15:40 -08006182 else if (bp->flags & BNX2_FLAG_USING_MSIX)
Michael Chanb4b36042007-12-20 19:59:30 -08006183 pci_disable_msix(bp->pdev);
6184
David S. Millerf86e82f2008-01-21 17:15:40 -08006185 bp->flags &= ~(BNX2_FLAG_USING_MSI_OR_MSIX | BNX2_FLAG_ONE_SHOT_MSI);
Michael Chanb4b36042007-12-20 19:59:30 -08006186}
6187
6188static void
Michael Chan5e9ad9e2008-06-19 16:43:17 -07006189bnx2_enable_msix(struct bnx2 *bp, int msix_vecs)
Michael Chanb4b36042007-12-20 19:59:30 -08006190{
Michael Chan379b39a2010-07-19 14:15:03 +00006191 int i, total_vecs, rc;
Michael Chan57851d82007-12-20 20:01:44 -08006192 struct msix_entry msix_ent[BNX2_MAX_MSIX_VEC];
Michael Chan4e1d0de2008-12-16 20:27:45 -08006193 struct net_device *dev = bp->dev;
6194 const int len = sizeof(bp->irq_tbl[0].name);
Michael Chan57851d82007-12-20 20:01:44 -08006195
Michael Chanb4b36042007-12-20 19:59:30 -08006196 bnx2_setup_msix_tbl(bp);
Michael Chane503e062012-12-06 10:33:08 +00006197 BNX2_WR(bp, BNX2_PCI_MSIX_CONTROL, BNX2_MAX_MSIX_HW_VEC - 1);
6198 BNX2_WR(bp, BNX2_PCI_MSIX_TBL_OFF_BIR, BNX2_PCI_GRC_WINDOW2_BASE);
6199 BNX2_WR(bp, BNX2_PCI_MSIX_PBA_OFF_BIT, BNX2_PCI_GRC_WINDOW3_BASE);
Michael Chan57851d82007-12-20 20:01:44 -08006200
Benjamin Lie2eb8e32010-01-08 00:51:21 -08006201 /* Need to flush the previous three writes to ensure MSI-X
6202 * is setup properly */
Michael Chane503e062012-12-06 10:33:08 +00006203 BNX2_RD(bp, BNX2_PCI_MSIX_CONTROL);
Benjamin Lie2eb8e32010-01-08 00:51:21 -08006204
Michael Chan57851d82007-12-20 20:01:44 -08006205 for (i = 0; i < BNX2_MAX_MSIX_VEC; i++) {
6206 msix_ent[i].entry = i;
6207 msix_ent[i].vector = 0;
6208 }
6209
Michael Chan379b39a2010-07-19 14:15:03 +00006210 total_vecs = msix_vecs;
6211#ifdef BCM_CNIC
6212 total_vecs++;
6213#endif
6214 rc = -ENOSPC;
6215 while (total_vecs >= BNX2_MIN_MSIX_VEC) {
6216 rc = pci_enable_msix(bp->pdev, msix_ent, total_vecs);
6217 if (rc <= 0)
6218 break;
6219 if (rc > 0)
6220 total_vecs = rc;
6221 }
6222
Michael Chan57851d82007-12-20 20:01:44 -08006223 if (rc != 0)
6224 return;
6225
Michael Chan379b39a2010-07-19 14:15:03 +00006226 msix_vecs = total_vecs;
6227#ifdef BCM_CNIC
6228 msix_vecs--;
6229#endif
Michael Chan5e9ad9e2008-06-19 16:43:17 -07006230 bp->irq_nvecs = msix_vecs;
David S. Millerf86e82f2008-01-21 17:15:40 -08006231 bp->flags |= BNX2_FLAG_USING_MSIX | BNX2_FLAG_ONE_SHOT_MSI;
Michael Chan379b39a2010-07-19 14:15:03 +00006232 for (i = 0; i < total_vecs; i++) {
Michael Chan57851d82007-12-20 20:01:44 -08006233 bp->irq_tbl[i].vector = msix_ent[i].vector;
Michael Chan69010312009-03-18 18:11:51 -07006234 snprintf(bp->irq_tbl[i].name, len, "%s-%d", dev->name, i);
6235 bp->irq_tbl[i].handler = bnx2_msi_1shot;
6236 }
Michael Chan6d866ff2007-12-20 19:56:09 -08006237}
6238
Ben Hutchings657d92f2010-09-27 08:25:16 +00006239static int
Michael Chan6d866ff2007-12-20 19:56:09 -08006240bnx2_setup_int_mode(struct bnx2 *bp, int dis_msi)
6241{
Yuval Mintz0a742122012-07-01 03:18:58 +00006242 int cpus = netif_get_num_default_rss_queues();
Michael Chanb0332812012-02-05 15:24:38 +00006243 int msix_vecs;
6244
6245 if (!bp->num_req_rx_rings)
6246 msix_vecs = max(cpus + 1, bp->num_req_tx_rings);
6247 else if (!bp->num_req_tx_rings)
6248 msix_vecs = max(cpus, bp->num_req_rx_rings);
6249 else
6250 msix_vecs = max(bp->num_req_rx_rings, bp->num_req_tx_rings);
6251
6252 msix_vecs = min(msix_vecs, RX_MAX_RINGS);
Michael Chan5e9ad9e2008-06-19 16:43:17 -07006253
Michael Chan6d866ff2007-12-20 19:56:09 -08006254 bp->irq_tbl[0].handler = bnx2_interrupt;
6255 strcpy(bp->irq_tbl[0].name, bp->dev->name);
Michael Chanb4b36042007-12-20 19:59:30 -08006256 bp->irq_nvecs = 1;
6257 bp->irq_tbl[0].vector = bp->pdev->irq;
Michael Chan6d866ff2007-12-20 19:56:09 -08006258
Michael Chan3d5f3a72010-07-03 20:42:15 +00006259 if ((bp->flags & BNX2_FLAG_MSIX_CAP) && !dis_msi)
Michael Chan5e9ad9e2008-06-19 16:43:17 -07006260 bnx2_enable_msix(bp, msix_vecs);
Michael Chanb4b36042007-12-20 19:59:30 -08006261
David S. Millerf86e82f2008-01-21 17:15:40 -08006262 if ((bp->flags & BNX2_FLAG_MSI_CAP) && !dis_msi &&
6263 !(bp->flags & BNX2_FLAG_USING_MSIX)) {
Michael Chan6d866ff2007-12-20 19:56:09 -08006264 if (pci_enable_msi(bp->pdev) == 0) {
David S. Millerf86e82f2008-01-21 17:15:40 -08006265 bp->flags |= BNX2_FLAG_USING_MSI;
Michael Chan4ce45e02012-12-06 10:33:10 +00006266 if (BNX2_CHIP(bp) == BNX2_CHIP_5709) {
David S. Millerf86e82f2008-01-21 17:15:40 -08006267 bp->flags |= BNX2_FLAG_ONE_SHOT_MSI;
Michael Chan6d866ff2007-12-20 19:56:09 -08006268 bp->irq_tbl[0].handler = bnx2_msi_1shot;
6269 } else
6270 bp->irq_tbl[0].handler = bnx2_msi;
Michael Chanb4b36042007-12-20 19:59:30 -08006271
6272 bp->irq_tbl[0].vector = bp->pdev->irq;
Michael Chan6d866ff2007-12-20 19:56:09 -08006273 }
6274 }
Benjamin Li706bf242008-07-18 17:55:11 -07006275
Michael Chanb0332812012-02-05 15:24:38 +00006276 if (!bp->num_req_tx_rings)
6277 bp->num_tx_rings = rounddown_pow_of_two(bp->irq_nvecs);
6278 else
6279 bp->num_tx_rings = min(bp->irq_nvecs, bp->num_req_tx_rings);
6280
6281 if (!bp->num_req_rx_rings)
6282 bp->num_rx_rings = bp->irq_nvecs;
6283 else
6284 bp->num_rx_rings = min(bp->irq_nvecs, bp->num_req_rx_rings);
6285
Ben Hutchings657d92f2010-09-27 08:25:16 +00006286 netif_set_real_num_tx_queues(bp->dev, bp->num_tx_rings);
Benjamin Li706bf242008-07-18 17:55:11 -07006287
Ben Hutchings657d92f2010-09-27 08:25:16 +00006288 return netif_set_real_num_rx_queues(bp->dev, bp->num_rx_rings);
Michael Chan8e6a72c2007-05-03 13:24:48 -07006289}
6290
Michael Chanb6016b72005-05-26 13:03:09 -07006291/* Called with rtnl_lock */
6292static int
6293bnx2_open(struct net_device *dev)
6294{
Michael Chan972ec0d2006-01-23 16:12:43 -08006295 struct bnx2 *bp = netdev_priv(dev);
Michael Chanb6016b72005-05-26 13:03:09 -07006296 int rc;
6297
françois romieu7880b722011-09-30 00:36:52 +00006298 rc = bnx2_request_firmware(bp);
6299 if (rc < 0)
6300 goto out;
6301
Michael Chan1b2f9222007-05-03 13:20:19 -07006302 netif_carrier_off(dev);
6303
Michael Chanb6016b72005-05-26 13:03:09 -07006304 bnx2_disable_int(bp);
6305
Ben Hutchings657d92f2010-09-27 08:25:16 +00006306 rc = bnx2_setup_int_mode(bp, disable_msi);
6307 if (rc)
6308 goto open_err;
Benjamin Li4327ba42010-03-23 13:13:11 +00006309 bnx2_init_napi(bp);
Michael Chan35efa7c2007-12-20 19:56:37 -08006310 bnx2_napi_enable(bp);
Michael Chan35e90102008-06-19 16:37:42 -07006311 rc = bnx2_alloc_mem(bp);
Michael Chan2739a8b2008-06-19 16:44:10 -07006312 if (rc)
6313 goto open_err;
Michael Chan35e90102008-06-19 16:37:42 -07006314
Michael Chan8e6a72c2007-05-03 13:24:48 -07006315 rc = bnx2_request_irq(bp);
Michael Chan2739a8b2008-06-19 16:44:10 -07006316 if (rc)
6317 goto open_err;
Michael Chanb6016b72005-05-26 13:03:09 -07006318
Michael Chan9a120bc2008-05-16 22:17:45 -07006319 rc = bnx2_init_nic(bp, 1);
Michael Chan2739a8b2008-06-19 16:44:10 -07006320 if (rc)
6321 goto open_err;
Jeff Garzik6aa20a22006-09-13 13:24:59 -04006322
Michael Chancd339a02005-08-25 15:35:24 -07006323 mod_timer(&bp->timer, jiffies + bp->current_interval);
Michael Chanb6016b72005-05-26 13:03:09 -07006324
6325 atomic_set(&bp->intr_sem, 0);
6326
Michael Chan354fcd72010-01-17 07:30:44 +00006327 memset(bp->temp_stats_blk, 0, sizeof(struct statistics_block));
6328
Michael Chanb6016b72005-05-26 13:03:09 -07006329 bnx2_enable_int(bp);
6330
David S. Millerf86e82f2008-01-21 17:15:40 -08006331 if (bp->flags & BNX2_FLAG_USING_MSI) {
Michael Chanb6016b72005-05-26 13:03:09 -07006332 /* Test MSI to make sure it is working
6333 * If MSI test fails, go back to INTx mode
6334 */
6335 if (bnx2_test_intr(bp) != 0) {
Joe Perches3a9c6a42010-02-17 15:01:51 +00006336 netdev_warn(bp->dev, "No interrupt was generated using MSI, switching to INTx mode. Please report this failure to the PCI maintainer and include system chipset information.\n");
Michael Chanb6016b72005-05-26 13:03:09 -07006337
6338 bnx2_disable_int(bp);
Michael Chan8e6a72c2007-05-03 13:24:48 -07006339 bnx2_free_irq(bp);
Michael Chanb6016b72005-05-26 13:03:09 -07006340
Michael Chan6d866ff2007-12-20 19:56:09 -08006341 bnx2_setup_int_mode(bp, 1);
6342
Michael Chan9a120bc2008-05-16 22:17:45 -07006343 rc = bnx2_init_nic(bp, 0);
Michael Chanb6016b72005-05-26 13:03:09 -07006344
Michael Chan8e6a72c2007-05-03 13:24:48 -07006345 if (!rc)
6346 rc = bnx2_request_irq(bp);
6347
Michael Chanb6016b72005-05-26 13:03:09 -07006348 if (rc) {
Michael Chanb6016b72005-05-26 13:03:09 -07006349 del_timer_sync(&bp->timer);
Michael Chan2739a8b2008-06-19 16:44:10 -07006350 goto open_err;
Michael Chanb6016b72005-05-26 13:03:09 -07006351 }
6352 bnx2_enable_int(bp);
6353 }
6354 }
David S. Millerf86e82f2008-01-21 17:15:40 -08006355 if (bp->flags & BNX2_FLAG_USING_MSI)
Joe Perches3a9c6a42010-02-17 15:01:51 +00006356 netdev_info(dev, "using MSI\n");
David S. Millerf86e82f2008-01-21 17:15:40 -08006357 else if (bp->flags & BNX2_FLAG_USING_MSIX)
Joe Perches3a9c6a42010-02-17 15:01:51 +00006358 netdev_info(dev, "using MSIX\n");
Michael Chanb6016b72005-05-26 13:03:09 -07006359
Benjamin Li706bf242008-07-18 17:55:11 -07006360 netif_tx_start_all_queues(dev);
françois romieu7880b722011-09-30 00:36:52 +00006361out:
6362 return rc;
Michael Chan2739a8b2008-06-19 16:44:10 -07006363
6364open_err:
6365 bnx2_napi_disable(bp);
6366 bnx2_free_skbs(bp);
6367 bnx2_free_irq(bp);
6368 bnx2_free_mem(bp);
Michael Chanf048fa92010-06-01 15:05:36 +00006369 bnx2_del_napi(bp);
françois romieu7880b722011-09-30 00:36:52 +00006370 bnx2_release_firmware(bp);
6371 goto out;
Michael Chanb6016b72005-05-26 13:03:09 -07006372}
6373
6374static void
David Howellsc4028952006-11-22 14:57:56 +00006375bnx2_reset_task(struct work_struct *work)
Michael Chanb6016b72005-05-26 13:03:09 -07006376{
David Howellsc4028952006-11-22 14:57:56 +00006377 struct bnx2 *bp = container_of(work, struct bnx2, reset_task);
Michael Chancd634012011-07-15 06:53:58 +00006378 int rc;
Michael Chanefdfad32012-07-16 14:25:56 +00006379 u16 pcicmd;
Michael Chanb6016b72005-05-26 13:03:09 -07006380
Michael Chan51bf6bb2009-12-03 09:46:31 +00006381 rtnl_lock();
6382 if (!netif_running(bp->dev)) {
6383 rtnl_unlock();
Michael Chanafdc08b2005-08-25 15:34:29 -07006384 return;
Michael Chan51bf6bb2009-12-03 09:46:31 +00006385 }
Michael Chanafdc08b2005-08-25 15:34:29 -07006386
Michael Chan212f9932010-04-27 11:28:10 +00006387 bnx2_netif_stop(bp, true);
Michael Chanb6016b72005-05-26 13:03:09 -07006388
Michael Chanefdfad32012-07-16 14:25:56 +00006389 pci_read_config_word(bp->pdev, PCI_COMMAND, &pcicmd);
6390 if (!(pcicmd & PCI_COMMAND_MEMORY)) {
6391 /* in case PCI block has reset */
6392 pci_restore_state(bp->pdev);
6393 pci_save_state(bp->pdev);
6394 }
Michael Chancd634012011-07-15 06:53:58 +00006395 rc = bnx2_init_nic(bp, 1);
6396 if (rc) {
6397 netdev_err(bp->dev, "failed to reset NIC, closing\n");
6398 bnx2_napi_enable(bp);
6399 dev_close(bp->dev);
6400 rtnl_unlock();
6401 return;
6402 }
Michael Chanb6016b72005-05-26 13:03:09 -07006403
6404 atomic_set(&bp->intr_sem, 1);
Michael Chan212f9932010-04-27 11:28:10 +00006405 bnx2_netif_start(bp, true);
Michael Chan51bf6bb2009-12-03 09:46:31 +00006406 rtnl_unlock();
Michael Chanb6016b72005-05-26 13:03:09 -07006407}
6408
Michael Chan555069d2012-06-16 15:45:41 +00006409#define BNX2_FTQ_ENTRY(ftq) { __stringify(ftq##FTQ_CTL), BNX2_##ftq##FTQ_CTL }
6410
6411static void
6412bnx2_dump_ftq(struct bnx2 *bp)
6413{
6414 int i;
6415 u32 reg, bdidx, cid, valid;
6416 struct net_device *dev = bp->dev;
6417 static const struct ftq_reg {
6418 char *name;
6419 u32 off;
6420 } ftq_arr[] = {
6421 BNX2_FTQ_ENTRY(RV2P_P),
6422 BNX2_FTQ_ENTRY(RV2P_T),
6423 BNX2_FTQ_ENTRY(RV2P_M),
6424 BNX2_FTQ_ENTRY(TBDR_),
6425 BNX2_FTQ_ENTRY(TDMA_),
6426 BNX2_FTQ_ENTRY(TXP_),
6427 BNX2_FTQ_ENTRY(TXP_),
6428 BNX2_FTQ_ENTRY(TPAT_),
6429 BNX2_FTQ_ENTRY(RXP_C),
6430 BNX2_FTQ_ENTRY(RXP_),
6431 BNX2_FTQ_ENTRY(COM_COMXQ_),
6432 BNX2_FTQ_ENTRY(COM_COMTQ_),
6433 BNX2_FTQ_ENTRY(COM_COMQ_),
6434 BNX2_FTQ_ENTRY(CP_CPQ_),
6435 };
6436
6437 netdev_err(dev, "<--- start FTQ dump --->\n");
6438 for (i = 0; i < ARRAY_SIZE(ftq_arr); i++)
6439 netdev_err(dev, "%s %08x\n", ftq_arr[i].name,
6440 bnx2_reg_rd_ind(bp, ftq_arr[i].off));
6441
6442 netdev_err(dev, "CPU states:\n");
6443 for (reg = BNX2_TXP_CPU_MODE; reg <= BNX2_CP_CPU_MODE; reg += 0x40000)
6444 netdev_err(dev, "%06x mode %x state %x evt_mask %x pc %x pc %x instr %x\n",
6445 reg, bnx2_reg_rd_ind(bp, reg),
6446 bnx2_reg_rd_ind(bp, reg + 4),
6447 bnx2_reg_rd_ind(bp, reg + 8),
6448 bnx2_reg_rd_ind(bp, reg + 0x1c),
6449 bnx2_reg_rd_ind(bp, reg + 0x1c),
6450 bnx2_reg_rd_ind(bp, reg + 0x20));
6451
6452 netdev_err(dev, "<--- end FTQ dump --->\n");
6453 netdev_err(dev, "<--- start TBDC dump --->\n");
6454 netdev_err(dev, "TBDC free cnt: %ld\n",
Michael Chane503e062012-12-06 10:33:08 +00006455 BNX2_RD(bp, BNX2_TBDC_STATUS) & BNX2_TBDC_STATUS_FREE_CNT);
Michael Chan555069d2012-06-16 15:45:41 +00006456 netdev_err(dev, "LINE CID BIDX CMD VALIDS\n");
6457 for (i = 0; i < 0x20; i++) {
6458 int j = 0;
6459
Michael Chane503e062012-12-06 10:33:08 +00006460 BNX2_WR(bp, BNX2_TBDC_BD_ADDR, i);
6461 BNX2_WR(bp, BNX2_TBDC_CAM_OPCODE,
6462 BNX2_TBDC_CAM_OPCODE_OPCODE_CAM_READ);
6463 BNX2_WR(bp, BNX2_TBDC_COMMAND, BNX2_TBDC_COMMAND_CMD_REG_ARB);
6464 while ((BNX2_RD(bp, BNX2_TBDC_COMMAND) &
Michael Chan555069d2012-06-16 15:45:41 +00006465 BNX2_TBDC_COMMAND_CMD_REG_ARB) && j < 100)
6466 j++;
6467
Michael Chane503e062012-12-06 10:33:08 +00006468 cid = BNX2_RD(bp, BNX2_TBDC_CID);
6469 bdidx = BNX2_RD(bp, BNX2_TBDC_BIDX);
6470 valid = BNX2_RD(bp, BNX2_TBDC_CAM_OPCODE);
Michael Chan555069d2012-06-16 15:45:41 +00006471 netdev_err(dev, "%02x %06x %04lx %02x [%x]\n",
6472 i, cid, bdidx & BNX2_TBDC_BDIDX_BDIDX,
6473 bdidx >> 24, (valid >> 8) & 0x0ff);
6474 }
6475 netdev_err(dev, "<--- end TBDC dump --->\n");
6476}
6477
Michael Chanb6016b72005-05-26 13:03:09 -07006478static void
Michael Chan20175c52009-12-03 09:46:32 +00006479bnx2_dump_state(struct bnx2 *bp)
6480{
6481 struct net_device *dev = bp->dev;
Jeffrey Huangecdbf6e2011-07-13 17:24:21 +00006482 u32 val1, val2;
Michael Chan20175c52009-12-03 09:46:32 +00006483
Michael Chan5804a8f2010-07-03 20:42:17 +00006484 pci_read_config_dword(bp->pdev, PCI_COMMAND, &val1);
6485 netdev_err(dev, "DEBUG: intr_sem[%x] PCI_CMD[%08x]\n",
6486 atomic_read(&bp->intr_sem), val1);
6487 pci_read_config_dword(bp->pdev, bp->pm_cap + PCI_PM_CTRL, &val1);
6488 pci_read_config_dword(bp->pdev, BNX2_PCICFG_MISC_CONFIG, &val2);
6489 netdev_err(dev, "DEBUG: PCI_PM[%08x] PCI_MISC_CFG[%08x]\n", val1, val2);
Eddie Waib98eba52010-05-17 17:32:56 -07006490 netdev_err(dev, "DEBUG: EMAC_TX_STATUS[%08x] EMAC_RX_STATUS[%08x]\n",
Michael Chane503e062012-12-06 10:33:08 +00006491 BNX2_RD(bp, BNX2_EMAC_TX_STATUS),
6492 BNX2_RD(bp, BNX2_EMAC_RX_STATUS));
Eddie Waib98eba52010-05-17 17:32:56 -07006493 netdev_err(dev, "DEBUG: RPM_MGMT_PKT_CTRL[%08x]\n",
Michael Chane503e062012-12-06 10:33:08 +00006494 BNX2_RD(bp, BNX2_RPM_MGMT_PKT_CTRL));
Joe Perches3a9c6a42010-02-17 15:01:51 +00006495 netdev_err(dev, "DEBUG: HC_STATS_INTERRUPT_STATUS[%08x]\n",
Michael Chane503e062012-12-06 10:33:08 +00006496 BNX2_RD(bp, BNX2_HC_STATS_INTERRUPT_STATUS));
Michael Chan20175c52009-12-03 09:46:32 +00006497 if (bp->flags & BNX2_FLAG_USING_MSIX)
Joe Perches3a9c6a42010-02-17 15:01:51 +00006498 netdev_err(dev, "DEBUG: PBA[%08x]\n",
Michael Chane503e062012-12-06 10:33:08 +00006499 BNX2_RD(bp, BNX2_PCI_GRC_WINDOW3_BASE));
Michael Chan20175c52009-12-03 09:46:32 +00006500}
6501
6502static void
Michael Chanb6016b72005-05-26 13:03:09 -07006503bnx2_tx_timeout(struct net_device *dev)
6504{
Michael Chan972ec0d2006-01-23 16:12:43 -08006505 struct bnx2 *bp = netdev_priv(dev);
Michael Chanb6016b72005-05-26 13:03:09 -07006506
Michael Chan555069d2012-06-16 15:45:41 +00006507 bnx2_dump_ftq(bp);
Michael Chan20175c52009-12-03 09:46:32 +00006508 bnx2_dump_state(bp);
Jeffrey Huangecdbf6e2011-07-13 17:24:21 +00006509 bnx2_dump_mcp_state(bp);
Michael Chan20175c52009-12-03 09:46:32 +00006510
Michael Chanb6016b72005-05-26 13:03:09 -07006511 /* This allows the netif to be shutdown gracefully before resetting */
6512 schedule_work(&bp->reset_task);
6513}
6514
Herbert Xu932ff272006-06-09 12:20:56 -07006515/* Called with netif_tx_lock.
Michael Chan2f8af122006-08-15 01:39:10 -07006516 * bnx2_tx_int() runs without netif_tx_lock unless it needs to call
6517 * netif_wake_queue().
Michael Chanb6016b72005-05-26 13:03:09 -07006518 */
Stephen Hemminger613573252009-08-31 19:50:58 +00006519static netdev_tx_t
Michael Chanb6016b72005-05-26 13:03:09 -07006520bnx2_start_xmit(struct sk_buff *skb, struct net_device *dev)
6521{
Michael Chan972ec0d2006-01-23 16:12:43 -08006522 struct bnx2 *bp = netdev_priv(dev);
Michael Chanb6016b72005-05-26 13:03:09 -07006523 dma_addr_t mapping;
Michael Chan2bc40782012-12-06 10:33:09 +00006524 struct bnx2_tx_bd *txbd;
6525 struct bnx2_sw_tx_bd *tx_buf;
Michael Chanb6016b72005-05-26 13:03:09 -07006526 u32 len, vlan_tag_flags, last_frag, mss;
6527 u16 prod, ring_prod;
6528 int i;
Benjamin Li706bf242008-07-18 17:55:11 -07006529 struct bnx2_napi *bnapi;
6530 struct bnx2_tx_ring_info *txr;
6531 struct netdev_queue *txq;
6532
6533 /* Determine which tx ring we will be placed on */
6534 i = skb_get_queue_mapping(skb);
6535 bnapi = &bp->bnx2_napi[i];
6536 txr = &bnapi->tx_ring;
6537 txq = netdev_get_tx_queue(dev, i);
Michael Chanb6016b72005-05-26 13:03:09 -07006538
Michael Chan35e90102008-06-19 16:37:42 -07006539 if (unlikely(bnx2_tx_avail(bp, txr) <
Michael Chana550c992007-12-20 19:56:59 -08006540 (skb_shinfo(skb)->nr_frags + 1))) {
Benjamin Li706bf242008-07-18 17:55:11 -07006541 netif_tx_stop_queue(txq);
Joe Perches3a9c6a42010-02-17 15:01:51 +00006542 netdev_err(dev, "BUG! Tx ring full when queue awake!\n");
Michael Chanb6016b72005-05-26 13:03:09 -07006543
6544 return NETDEV_TX_BUSY;
6545 }
6546 len = skb_headlen(skb);
Michael Chan35e90102008-06-19 16:37:42 -07006547 prod = txr->tx_prod;
Michael Chan2bc40782012-12-06 10:33:09 +00006548 ring_prod = BNX2_TX_RING_IDX(prod);
Michael Chanb6016b72005-05-26 13:03:09 -07006549
6550 vlan_tag_flags = 0;
Patrick McHardy84fa7932006-08-29 16:44:56 -07006551 if (skb->ip_summed == CHECKSUM_PARTIAL) {
Michael Chanb6016b72005-05-26 13:03:09 -07006552 vlan_tag_flags |= TX_BD_FLAGS_TCP_UDP_CKSUM;
6553 }
6554
Jesse Grosseab6d182010-10-20 13:56:03 +00006555 if (vlan_tx_tag_present(skb)) {
Michael Chanb6016b72005-05-26 13:03:09 -07006556 vlan_tag_flags |=
6557 (TX_BD_FLAGS_VLAN_TAG | (vlan_tx_tag_get(skb) << 16));
6558 }
Jesse Gross7d0fd212010-10-20 13:56:09 +00006559
Michael Chanfde82052007-05-03 17:23:35 -07006560 if ((mss = skb_shinfo(skb)->gso_size)) {
Michael Chana1efb4b2008-10-09 12:24:39 -07006561 u32 tcp_opt_len;
Arnaldo Carvalho de Meloeddc9ec2007-04-20 22:47:35 -07006562 struct iphdr *iph;
Michael Chanb6016b72005-05-26 13:03:09 -07006563
Michael Chanb6016b72005-05-26 13:03:09 -07006564 vlan_tag_flags |= TX_BD_FLAGS_SW_LSO;
6565
Michael Chan4666f872007-05-03 13:22:28 -07006566 tcp_opt_len = tcp_optlen(skb);
Arnaldo Carvalho de Meloab6a5bb2007-03-18 17:43:48 -07006567
Michael Chan4666f872007-05-03 13:22:28 -07006568 if (skb_shinfo(skb)->gso_type & SKB_GSO_TCPV6) {
6569 u32 tcp_off = skb_transport_offset(skb) -
6570 sizeof(struct ipv6hdr) - ETH_HLEN;
Michael Chanb6016b72005-05-26 13:03:09 -07006571
Michael Chan4666f872007-05-03 13:22:28 -07006572 vlan_tag_flags |= ((tcp_opt_len >> 2) << 8) |
6573 TX_BD_FLAGS_SW_FLAGS;
6574 if (likely(tcp_off == 0))
6575 vlan_tag_flags &= ~TX_BD_FLAGS_TCP6_OFF0_MSK;
6576 else {
6577 tcp_off >>= 3;
6578 vlan_tag_flags |= ((tcp_off & 0x3) <<
6579 TX_BD_FLAGS_TCP6_OFF0_SHL) |
6580 ((tcp_off & 0x10) <<
6581 TX_BD_FLAGS_TCP6_OFF4_SHL);
6582 mss |= (tcp_off & 0xc) << TX_BD_TCP6_OFF2_SHL;
6583 }
6584 } else {
Michael Chan4666f872007-05-03 13:22:28 -07006585 iph = ip_hdr(skb);
Michael Chan4666f872007-05-03 13:22:28 -07006586 if (tcp_opt_len || (iph->ihl > 5)) {
6587 vlan_tag_flags |= ((iph->ihl - 5) +
6588 (tcp_opt_len >> 2)) << 8;
6589 }
Michael Chanb6016b72005-05-26 13:03:09 -07006590 }
Michael Chan4666f872007-05-03 13:22:28 -07006591 } else
Michael Chanb6016b72005-05-26 13:03:09 -07006592 mss = 0;
Michael Chanb6016b72005-05-26 13:03:09 -07006593
Stanislaw Gruszka36227e82010-07-15 04:25:50 +00006594 mapping = dma_map_single(&bp->pdev->dev, skb->data, len, PCI_DMA_TODEVICE);
6595 if (dma_mapping_error(&bp->pdev->dev, mapping)) {
Benjamin Li3d16af82008-10-09 12:26:41 -07006596 dev_kfree_skb(skb);
6597 return NETDEV_TX_OK;
6598 }
6599
Michael Chan35e90102008-06-19 16:37:42 -07006600 tx_buf = &txr->tx_buf_ring[ring_prod];
Michael Chanb6016b72005-05-26 13:03:09 -07006601 tx_buf->skb = skb;
FUJITA Tomonori1a4ccc22010-04-01 16:56:57 +00006602 dma_unmap_addr_set(tx_buf, mapping, mapping);
Michael Chanb6016b72005-05-26 13:03:09 -07006603
Michael Chan35e90102008-06-19 16:37:42 -07006604 txbd = &txr->tx_desc_ring[ring_prod];
Michael Chanb6016b72005-05-26 13:03:09 -07006605
6606 txbd->tx_bd_haddr_hi = (u64) mapping >> 32;
6607 txbd->tx_bd_haddr_lo = (u64) mapping & 0xffffffff;
6608 txbd->tx_bd_mss_nbytes = len | (mss << 16);
6609 txbd->tx_bd_vlan_tag_flags = vlan_tag_flags | TX_BD_FLAGS_START;
6610
6611 last_frag = skb_shinfo(skb)->nr_frags;
Eric Dumazetd62fda02009-05-12 20:48:02 +00006612 tx_buf->nr_frags = last_frag;
6613 tx_buf->is_gso = skb_is_gso(skb);
Michael Chanb6016b72005-05-26 13:03:09 -07006614
6615 for (i = 0; i < last_frag; i++) {
Eric Dumazet9e903e02011-10-18 21:00:24 +00006616 const skb_frag_t *frag = &skb_shinfo(skb)->frags[i];
Michael Chanb6016b72005-05-26 13:03:09 -07006617
Michael Chan2bc40782012-12-06 10:33:09 +00006618 prod = BNX2_NEXT_TX_BD(prod);
6619 ring_prod = BNX2_TX_RING_IDX(prod);
Michael Chan35e90102008-06-19 16:37:42 -07006620 txbd = &txr->tx_desc_ring[ring_prod];
Michael Chanb6016b72005-05-26 13:03:09 -07006621
Eric Dumazet9e903e02011-10-18 21:00:24 +00006622 len = skb_frag_size(frag);
Ian Campbellb7b6a682011-08-24 22:28:12 +00006623 mapping = skb_frag_dma_map(&bp->pdev->dev, frag, 0, len,
Ian Campbell5d6bcdf2011-10-06 11:10:48 +01006624 DMA_TO_DEVICE);
Stanislaw Gruszka36227e82010-07-15 04:25:50 +00006625 if (dma_mapping_error(&bp->pdev->dev, mapping))
Alexander Duycke95524a2009-12-02 16:47:57 +00006626 goto dma_error;
FUJITA Tomonori1a4ccc22010-04-01 16:56:57 +00006627 dma_unmap_addr_set(&txr->tx_buf_ring[ring_prod], mapping,
Alexander Duycke95524a2009-12-02 16:47:57 +00006628 mapping);
Michael Chanb6016b72005-05-26 13:03:09 -07006629
6630 txbd->tx_bd_haddr_hi = (u64) mapping >> 32;
6631 txbd->tx_bd_haddr_lo = (u64) mapping & 0xffffffff;
6632 txbd->tx_bd_mss_nbytes = len | (mss << 16);
6633 txbd->tx_bd_vlan_tag_flags = vlan_tag_flags;
6634
6635 }
6636 txbd->tx_bd_vlan_tag_flags |= TX_BD_FLAGS_END;
6637
Vlad Zolotarov94bf91b2012-02-05 15:24:39 +00006638 /* Sync BD data before updating TX mailbox */
6639 wmb();
6640
Eric Dumazete9831902011-11-29 11:53:05 +00006641 netdev_tx_sent_queue(txq, skb->len);
6642
Michael Chan2bc40782012-12-06 10:33:09 +00006643 prod = BNX2_NEXT_TX_BD(prod);
Michael Chan35e90102008-06-19 16:37:42 -07006644 txr->tx_prod_bseq += skb->len;
Michael Chanb6016b72005-05-26 13:03:09 -07006645
Michael Chane503e062012-12-06 10:33:08 +00006646 BNX2_WR16(bp, txr->tx_bidx_addr, prod);
6647 BNX2_WR(bp, txr->tx_bseq_addr, txr->tx_prod_bseq);
Michael Chanb6016b72005-05-26 13:03:09 -07006648
6649 mmiowb();
6650
Michael Chan35e90102008-06-19 16:37:42 -07006651 txr->tx_prod = prod;
Michael Chanb6016b72005-05-26 13:03:09 -07006652
Michael Chan35e90102008-06-19 16:37:42 -07006653 if (unlikely(bnx2_tx_avail(bp, txr) <= MAX_SKB_FRAGS)) {
Benjamin Li706bf242008-07-18 17:55:11 -07006654 netif_tx_stop_queue(txq);
Michael Chan11848b962010-07-19 14:15:04 +00006655
6656 /* netif_tx_stop_queue() must be done before checking
6657 * tx index in bnx2_tx_avail() below, because in
6658 * bnx2_tx_int(), we update tx index before checking for
6659 * netif_tx_queue_stopped().
6660 */
6661 smp_mb();
Michael Chan35e90102008-06-19 16:37:42 -07006662 if (bnx2_tx_avail(bp, txr) > bp->tx_wake_thresh)
Benjamin Li706bf242008-07-18 17:55:11 -07006663 netif_tx_wake_queue(txq);
Michael Chanb6016b72005-05-26 13:03:09 -07006664 }
6665
6666 return NETDEV_TX_OK;
Alexander Duycke95524a2009-12-02 16:47:57 +00006667dma_error:
6668 /* save value of frag that failed */
6669 last_frag = i;
6670
6671 /* start back at beginning and unmap skb */
6672 prod = txr->tx_prod;
Michael Chan2bc40782012-12-06 10:33:09 +00006673 ring_prod = BNX2_TX_RING_IDX(prod);
Alexander Duycke95524a2009-12-02 16:47:57 +00006674 tx_buf = &txr->tx_buf_ring[ring_prod];
6675 tx_buf->skb = NULL;
Stanislaw Gruszka36227e82010-07-15 04:25:50 +00006676 dma_unmap_single(&bp->pdev->dev, dma_unmap_addr(tx_buf, mapping),
Alexander Duycke95524a2009-12-02 16:47:57 +00006677 skb_headlen(skb), PCI_DMA_TODEVICE);
6678
6679 /* unmap remaining mapped pages */
6680 for (i = 0; i < last_frag; i++) {
Michael Chan2bc40782012-12-06 10:33:09 +00006681 prod = BNX2_NEXT_TX_BD(prod);
6682 ring_prod = BNX2_TX_RING_IDX(prod);
Alexander Duycke95524a2009-12-02 16:47:57 +00006683 tx_buf = &txr->tx_buf_ring[ring_prod];
Stanislaw Gruszka36227e82010-07-15 04:25:50 +00006684 dma_unmap_page(&bp->pdev->dev, dma_unmap_addr(tx_buf, mapping),
Eric Dumazet9e903e02011-10-18 21:00:24 +00006685 skb_frag_size(&skb_shinfo(skb)->frags[i]),
Alexander Duycke95524a2009-12-02 16:47:57 +00006686 PCI_DMA_TODEVICE);
6687 }
6688
6689 dev_kfree_skb(skb);
6690 return NETDEV_TX_OK;
Michael Chanb6016b72005-05-26 13:03:09 -07006691}
6692
6693/* Called with rtnl_lock */
6694static int
6695bnx2_close(struct net_device *dev)
6696{
Michael Chan972ec0d2006-01-23 16:12:43 -08006697 struct bnx2 *bp = netdev_priv(dev);
Michael Chanb6016b72005-05-26 13:03:09 -07006698
Stephen Hemmingerbea33482007-10-03 16:41:36 -07006699 bnx2_disable_int_sync(bp);
Michael Chan35efa7c2007-12-20 19:56:37 -08006700 bnx2_napi_disable(bp);
Michael Chand2e553b2012-06-27 15:08:24 +00006701 netif_tx_disable(dev);
Michael Chanb6016b72005-05-26 13:03:09 -07006702 del_timer_sync(&bp->timer);
Michael Chan74bf4ba2008-10-09 12:21:08 -07006703 bnx2_shutdown_chip(bp);
Michael Chan8e6a72c2007-05-03 13:24:48 -07006704 bnx2_free_irq(bp);
Michael Chanb6016b72005-05-26 13:03:09 -07006705 bnx2_free_skbs(bp);
6706 bnx2_free_mem(bp);
Michael Chanf048fa92010-06-01 15:05:36 +00006707 bnx2_del_napi(bp);
Michael Chanb6016b72005-05-26 13:03:09 -07006708 bp->link_up = 0;
6709 netif_carrier_off(bp->dev);
Michael Chanb6016b72005-05-26 13:03:09 -07006710 return 0;
6711}
6712
Michael Chan354fcd72010-01-17 07:30:44 +00006713static void
6714bnx2_save_stats(struct bnx2 *bp)
6715{
6716 u32 *hw_stats = (u32 *) bp->stats_blk;
6717 u32 *temp_stats = (u32 *) bp->temp_stats_blk;
6718 int i;
6719
6720 /* The 1st 10 counters are 64-bit counters */
6721 for (i = 0; i < 20; i += 2) {
6722 u32 hi;
6723 u64 lo;
6724
Patrick Rabauc9885fe2010-02-15 19:42:11 +00006725 hi = temp_stats[i] + hw_stats[i];
6726 lo = (u64) temp_stats[i + 1] + (u64) hw_stats[i + 1];
Michael Chan354fcd72010-01-17 07:30:44 +00006727 if (lo > 0xffffffff)
6728 hi++;
Patrick Rabauc9885fe2010-02-15 19:42:11 +00006729 temp_stats[i] = hi;
6730 temp_stats[i + 1] = lo & 0xffffffff;
Michael Chan354fcd72010-01-17 07:30:44 +00006731 }
6732
6733 for ( ; i < sizeof(struct statistics_block) / 4; i++)
Patrick Rabauc9885fe2010-02-15 19:42:11 +00006734 temp_stats[i] += hw_stats[i];
Michael Chan354fcd72010-01-17 07:30:44 +00006735}
6736
Eric Dumazet5d07bf22010-07-08 04:08:43 +00006737#define GET_64BIT_NET_STATS64(ctr) \
6738 (((u64) (ctr##_hi) << 32) + (u64) (ctr##_lo))
Michael Chanb6016b72005-05-26 13:03:09 -07006739
Michael Chana4743052010-01-17 07:30:43 +00006740#define GET_64BIT_NET_STATS(ctr) \
Michael Chan354fcd72010-01-17 07:30:44 +00006741 GET_64BIT_NET_STATS64(bp->stats_blk->ctr) + \
6742 GET_64BIT_NET_STATS64(bp->temp_stats_blk->ctr)
Michael Chanb6016b72005-05-26 13:03:09 -07006743
Michael Chana4743052010-01-17 07:30:43 +00006744#define GET_32BIT_NET_STATS(ctr) \
Michael Chan354fcd72010-01-17 07:30:44 +00006745 (unsigned long) (bp->stats_blk->ctr + \
6746 bp->temp_stats_blk->ctr)
Michael Chana4743052010-01-17 07:30:43 +00006747
Eric Dumazet5d07bf22010-07-08 04:08:43 +00006748static struct rtnl_link_stats64 *
6749bnx2_get_stats64(struct net_device *dev, struct rtnl_link_stats64 *net_stats)
Michael Chanb6016b72005-05-26 13:03:09 -07006750{
Michael Chan972ec0d2006-01-23 16:12:43 -08006751 struct bnx2 *bp = netdev_priv(dev);
Michael Chanb6016b72005-05-26 13:03:09 -07006752
Eric Dumazet5d07bf22010-07-08 04:08:43 +00006753 if (bp->stats_blk == NULL)
Michael Chanb6016b72005-05-26 13:03:09 -07006754 return net_stats;
Eric Dumazet5d07bf22010-07-08 04:08:43 +00006755
Michael Chanb6016b72005-05-26 13:03:09 -07006756 net_stats->rx_packets =
Michael Chana4743052010-01-17 07:30:43 +00006757 GET_64BIT_NET_STATS(stat_IfHCInUcastPkts) +
6758 GET_64BIT_NET_STATS(stat_IfHCInMulticastPkts) +
6759 GET_64BIT_NET_STATS(stat_IfHCInBroadcastPkts);
Michael Chanb6016b72005-05-26 13:03:09 -07006760
6761 net_stats->tx_packets =
Michael Chana4743052010-01-17 07:30:43 +00006762 GET_64BIT_NET_STATS(stat_IfHCOutUcastPkts) +
6763 GET_64BIT_NET_STATS(stat_IfHCOutMulticastPkts) +
6764 GET_64BIT_NET_STATS(stat_IfHCOutBroadcastPkts);
Michael Chanb6016b72005-05-26 13:03:09 -07006765
6766 net_stats->rx_bytes =
Michael Chana4743052010-01-17 07:30:43 +00006767 GET_64BIT_NET_STATS(stat_IfHCInOctets);
Michael Chanb6016b72005-05-26 13:03:09 -07006768
6769 net_stats->tx_bytes =
Michael Chana4743052010-01-17 07:30:43 +00006770 GET_64BIT_NET_STATS(stat_IfHCOutOctets);
Michael Chanb6016b72005-05-26 13:03:09 -07006771
Jeff Garzik6aa20a22006-09-13 13:24:59 -04006772 net_stats->multicast =
Michael Chan6fdae992010-07-19 14:15:02 +00006773 GET_64BIT_NET_STATS(stat_IfHCInMulticastPkts);
Michael Chanb6016b72005-05-26 13:03:09 -07006774
Jeff Garzik6aa20a22006-09-13 13:24:59 -04006775 net_stats->collisions =
Michael Chana4743052010-01-17 07:30:43 +00006776 GET_32BIT_NET_STATS(stat_EtherStatsCollisions);
Michael Chanb6016b72005-05-26 13:03:09 -07006777
Jeff Garzik6aa20a22006-09-13 13:24:59 -04006778 net_stats->rx_length_errors =
Michael Chana4743052010-01-17 07:30:43 +00006779 GET_32BIT_NET_STATS(stat_EtherStatsUndersizePkts) +
6780 GET_32BIT_NET_STATS(stat_EtherStatsOverrsizePkts);
Michael Chanb6016b72005-05-26 13:03:09 -07006781
Jeff Garzik6aa20a22006-09-13 13:24:59 -04006782 net_stats->rx_over_errors =
Michael Chana4743052010-01-17 07:30:43 +00006783 GET_32BIT_NET_STATS(stat_IfInFTQDiscards) +
6784 GET_32BIT_NET_STATS(stat_IfInMBUFDiscards);
Michael Chanb6016b72005-05-26 13:03:09 -07006785
Jeff Garzik6aa20a22006-09-13 13:24:59 -04006786 net_stats->rx_frame_errors =
Michael Chana4743052010-01-17 07:30:43 +00006787 GET_32BIT_NET_STATS(stat_Dot3StatsAlignmentErrors);
Michael Chanb6016b72005-05-26 13:03:09 -07006788
Jeff Garzik6aa20a22006-09-13 13:24:59 -04006789 net_stats->rx_crc_errors =
Michael Chana4743052010-01-17 07:30:43 +00006790 GET_32BIT_NET_STATS(stat_Dot3StatsFCSErrors);
Michael Chanb6016b72005-05-26 13:03:09 -07006791
6792 net_stats->rx_errors = net_stats->rx_length_errors +
6793 net_stats->rx_over_errors + net_stats->rx_frame_errors +
6794 net_stats->rx_crc_errors;
6795
6796 net_stats->tx_aborted_errors =
Michael Chana4743052010-01-17 07:30:43 +00006797 GET_32BIT_NET_STATS(stat_Dot3StatsExcessiveCollisions) +
6798 GET_32BIT_NET_STATS(stat_Dot3StatsLateCollisions);
Michael Chanb6016b72005-05-26 13:03:09 -07006799
Michael Chan4ce45e02012-12-06 10:33:10 +00006800 if ((BNX2_CHIP(bp) == BNX2_CHIP_5706) ||
6801 (BNX2_CHIP_ID(bp) == BNX2_CHIP_ID_5708_A0))
Michael Chanb6016b72005-05-26 13:03:09 -07006802 net_stats->tx_carrier_errors = 0;
6803 else {
6804 net_stats->tx_carrier_errors =
Michael Chana4743052010-01-17 07:30:43 +00006805 GET_32BIT_NET_STATS(stat_Dot3StatsCarrierSenseErrors);
Michael Chanb6016b72005-05-26 13:03:09 -07006806 }
6807
6808 net_stats->tx_errors =
Michael Chana4743052010-01-17 07:30:43 +00006809 GET_32BIT_NET_STATS(stat_emac_tx_stat_dot3statsinternalmactransmiterrors) +
Michael Chanb6016b72005-05-26 13:03:09 -07006810 net_stats->tx_aborted_errors +
6811 net_stats->tx_carrier_errors;
6812
Michael Chancea94db2006-06-12 22:16:13 -07006813 net_stats->rx_missed_errors =
Michael Chana4743052010-01-17 07:30:43 +00006814 GET_32BIT_NET_STATS(stat_IfInFTQDiscards) +
6815 GET_32BIT_NET_STATS(stat_IfInMBUFDiscards) +
6816 GET_32BIT_NET_STATS(stat_FwRxDrop);
Michael Chancea94db2006-06-12 22:16:13 -07006817
Michael Chanb6016b72005-05-26 13:03:09 -07006818 return net_stats;
6819}
6820
6821/* All ethtool functions called with rtnl_lock */
6822
6823static int
6824bnx2_get_settings(struct net_device *dev, struct ethtool_cmd *cmd)
6825{
Michael Chan972ec0d2006-01-23 16:12:43 -08006826 struct bnx2 *bp = netdev_priv(dev);
Michael Chan7b6b8342007-07-07 22:50:15 -07006827 int support_serdes = 0, support_copper = 0;
Michael Chanb6016b72005-05-26 13:03:09 -07006828
6829 cmd->supported = SUPPORTED_Autoneg;
Michael Chan583c28e2008-01-21 19:51:35 -08006830 if (bp->phy_flags & BNX2_PHY_FLAG_REMOTE_PHY_CAP) {
Michael Chan7b6b8342007-07-07 22:50:15 -07006831 support_serdes = 1;
6832 support_copper = 1;
6833 } else if (bp->phy_port == PORT_FIBRE)
6834 support_serdes = 1;
6835 else
6836 support_copper = 1;
6837
6838 if (support_serdes) {
Michael Chanb6016b72005-05-26 13:03:09 -07006839 cmd->supported |= SUPPORTED_1000baseT_Full |
6840 SUPPORTED_FIBRE;
Michael Chan583c28e2008-01-21 19:51:35 -08006841 if (bp->phy_flags & BNX2_PHY_FLAG_2_5G_CAPABLE)
Michael Chan605a9e22007-05-03 13:23:13 -07006842 cmd->supported |= SUPPORTED_2500baseX_Full;
Michael Chanb6016b72005-05-26 13:03:09 -07006843
Michael Chanb6016b72005-05-26 13:03:09 -07006844 }
Michael Chan7b6b8342007-07-07 22:50:15 -07006845 if (support_copper) {
Michael Chanb6016b72005-05-26 13:03:09 -07006846 cmd->supported |= SUPPORTED_10baseT_Half |
6847 SUPPORTED_10baseT_Full |
6848 SUPPORTED_100baseT_Half |
6849 SUPPORTED_100baseT_Full |
6850 SUPPORTED_1000baseT_Full |
6851 SUPPORTED_TP;
6852
Michael Chanb6016b72005-05-26 13:03:09 -07006853 }
6854
Michael Chan7b6b8342007-07-07 22:50:15 -07006855 spin_lock_bh(&bp->phy_lock);
6856 cmd->port = bp->phy_port;
Michael Chanb6016b72005-05-26 13:03:09 -07006857 cmd->advertising = bp->advertising;
6858
6859 if (bp->autoneg & AUTONEG_SPEED) {
6860 cmd->autoneg = AUTONEG_ENABLE;
David Decotigny70739492011-04-27 18:32:40 +00006861 } else {
Michael Chanb6016b72005-05-26 13:03:09 -07006862 cmd->autoneg = AUTONEG_DISABLE;
6863 }
6864
6865 if (netif_carrier_ok(dev)) {
David Decotigny70739492011-04-27 18:32:40 +00006866 ethtool_cmd_speed_set(cmd, bp->line_speed);
Michael Chanb6016b72005-05-26 13:03:09 -07006867 cmd->duplex = bp->duplex;
6868 }
6869 else {
David Decotigny70739492011-04-27 18:32:40 +00006870 ethtool_cmd_speed_set(cmd, -1);
Michael Chanb6016b72005-05-26 13:03:09 -07006871 cmd->duplex = -1;
6872 }
Michael Chan7b6b8342007-07-07 22:50:15 -07006873 spin_unlock_bh(&bp->phy_lock);
Michael Chanb6016b72005-05-26 13:03:09 -07006874
6875 cmd->transceiver = XCVR_INTERNAL;
6876 cmd->phy_address = bp->phy_addr;
6877
6878 return 0;
6879}
Jeff Garzik6aa20a22006-09-13 13:24:59 -04006880
Michael Chanb6016b72005-05-26 13:03:09 -07006881static int
6882bnx2_set_settings(struct net_device *dev, struct ethtool_cmd *cmd)
6883{
Michael Chan972ec0d2006-01-23 16:12:43 -08006884 struct bnx2 *bp = netdev_priv(dev);
Michael Chanb6016b72005-05-26 13:03:09 -07006885 u8 autoneg = bp->autoneg;
6886 u8 req_duplex = bp->req_duplex;
6887 u16 req_line_speed = bp->req_line_speed;
6888 u32 advertising = bp->advertising;
Michael Chan7b6b8342007-07-07 22:50:15 -07006889 int err = -EINVAL;
6890
6891 spin_lock_bh(&bp->phy_lock);
6892
6893 if (cmd->port != PORT_TP && cmd->port != PORT_FIBRE)
6894 goto err_out_unlock;
6895
Michael Chan583c28e2008-01-21 19:51:35 -08006896 if (cmd->port != bp->phy_port &&
6897 !(bp->phy_flags & BNX2_PHY_FLAG_REMOTE_PHY_CAP))
Michael Chan7b6b8342007-07-07 22:50:15 -07006898 goto err_out_unlock;
Michael Chanb6016b72005-05-26 13:03:09 -07006899
Michael Chand6b14482008-07-14 22:37:21 -07006900 /* If device is down, we can store the settings only if the user
6901 * is setting the currently active port.
6902 */
6903 if (!netif_running(dev) && cmd->port != bp->phy_port)
6904 goto err_out_unlock;
6905
Michael Chanb6016b72005-05-26 13:03:09 -07006906 if (cmd->autoneg == AUTONEG_ENABLE) {
6907 autoneg |= AUTONEG_SPEED;
6908
Michael Chanbeb499a2010-02-15 19:42:10 +00006909 advertising = cmd->advertising;
6910 if (cmd->port == PORT_TP) {
6911 advertising &= ETHTOOL_ALL_COPPER_SPEED;
6912 if (!advertising)
Michael Chanb6016b72005-05-26 13:03:09 -07006913 advertising = ETHTOOL_ALL_COPPER_SPEED;
Michael Chanbeb499a2010-02-15 19:42:10 +00006914 } else {
6915 advertising &= ETHTOOL_ALL_FIBRE_SPEED;
6916 if (!advertising)
6917 advertising = ETHTOOL_ALL_FIBRE_SPEED;
Michael Chanb6016b72005-05-26 13:03:09 -07006918 }
6919 advertising |= ADVERTISED_Autoneg;
6920 }
6921 else {
David Decotigny25db0332011-04-27 18:32:39 +00006922 u32 speed = ethtool_cmd_speed(cmd);
Michael Chan7b6b8342007-07-07 22:50:15 -07006923 if (cmd->port == PORT_FIBRE) {
David Decotigny25db0332011-04-27 18:32:39 +00006924 if ((speed != SPEED_1000 &&
6925 speed != SPEED_2500) ||
Michael Chan80be4432006-11-19 14:07:28 -08006926 (cmd->duplex != DUPLEX_FULL))
Michael Chan7b6b8342007-07-07 22:50:15 -07006927 goto err_out_unlock;
Michael Chan80be4432006-11-19 14:07:28 -08006928
David Decotigny25db0332011-04-27 18:32:39 +00006929 if (speed == SPEED_2500 &&
Michael Chan583c28e2008-01-21 19:51:35 -08006930 !(bp->phy_flags & BNX2_PHY_FLAG_2_5G_CAPABLE))
Michael Chan7b6b8342007-07-07 22:50:15 -07006931 goto err_out_unlock;
David Decotigny25db0332011-04-27 18:32:39 +00006932 } else if (speed == SPEED_1000 || speed == SPEED_2500)
Michael Chan7b6b8342007-07-07 22:50:15 -07006933 goto err_out_unlock;
6934
Michael Chanb6016b72005-05-26 13:03:09 -07006935 autoneg &= ~AUTONEG_SPEED;
David Decotigny25db0332011-04-27 18:32:39 +00006936 req_line_speed = speed;
Michael Chanb6016b72005-05-26 13:03:09 -07006937 req_duplex = cmd->duplex;
6938 advertising = 0;
6939 }
6940
6941 bp->autoneg = autoneg;
6942 bp->advertising = advertising;
6943 bp->req_line_speed = req_line_speed;
6944 bp->req_duplex = req_duplex;
6945
Michael Chand6b14482008-07-14 22:37:21 -07006946 err = 0;
6947 /* If device is down, the new settings will be picked up when it is
6948 * brought up.
6949 */
6950 if (netif_running(dev))
6951 err = bnx2_setup_phy(bp, cmd->port);
Michael Chanb6016b72005-05-26 13:03:09 -07006952
Michael Chan7b6b8342007-07-07 22:50:15 -07006953err_out_unlock:
Michael Chanc770a652005-08-25 15:38:39 -07006954 spin_unlock_bh(&bp->phy_lock);
Michael Chanb6016b72005-05-26 13:03:09 -07006955
Michael Chan7b6b8342007-07-07 22:50:15 -07006956 return err;
Michael Chanb6016b72005-05-26 13:03:09 -07006957}
6958
6959static void
6960bnx2_get_drvinfo(struct net_device *dev, struct ethtool_drvinfo *info)
6961{
Michael Chan972ec0d2006-01-23 16:12:43 -08006962 struct bnx2 *bp = netdev_priv(dev);
Michael Chanb6016b72005-05-26 13:03:09 -07006963
Rick Jones68aad782011-11-07 13:29:27 +00006964 strlcpy(info->driver, DRV_MODULE_NAME, sizeof(info->driver));
6965 strlcpy(info->version, DRV_MODULE_VERSION, sizeof(info->version));
6966 strlcpy(info->bus_info, pci_name(bp->pdev), sizeof(info->bus_info));
6967 strlcpy(info->fw_version, bp->fw_version, sizeof(info->fw_version));
Michael Chanb6016b72005-05-26 13:03:09 -07006968}
6969
Michael Chan244ac4f2006-03-20 17:48:46 -08006970#define BNX2_REGDUMP_LEN (32 * 1024)
6971
6972static int
6973bnx2_get_regs_len(struct net_device *dev)
6974{
6975 return BNX2_REGDUMP_LEN;
6976}
6977
6978static void
6979bnx2_get_regs(struct net_device *dev, struct ethtool_regs *regs, void *_p)
6980{
6981 u32 *p = _p, i, offset;
6982 u8 *orig_p = _p;
6983 struct bnx2 *bp = netdev_priv(dev);
Joe Perchesb6bc7652010-12-21 02:16:08 -08006984 static const u32 reg_boundaries[] = {
6985 0x0000, 0x0098, 0x0400, 0x045c,
6986 0x0800, 0x0880, 0x0c00, 0x0c10,
6987 0x0c30, 0x0d08, 0x1000, 0x101c,
6988 0x1040, 0x1048, 0x1080, 0x10a4,
6989 0x1400, 0x1490, 0x1498, 0x14f0,
6990 0x1500, 0x155c, 0x1580, 0x15dc,
6991 0x1600, 0x1658, 0x1680, 0x16d8,
6992 0x1800, 0x1820, 0x1840, 0x1854,
6993 0x1880, 0x1894, 0x1900, 0x1984,
6994 0x1c00, 0x1c0c, 0x1c40, 0x1c54,
6995 0x1c80, 0x1c94, 0x1d00, 0x1d84,
6996 0x2000, 0x2030, 0x23c0, 0x2400,
6997 0x2800, 0x2820, 0x2830, 0x2850,
6998 0x2b40, 0x2c10, 0x2fc0, 0x3058,
6999 0x3c00, 0x3c94, 0x4000, 0x4010,
7000 0x4080, 0x4090, 0x43c0, 0x4458,
7001 0x4c00, 0x4c18, 0x4c40, 0x4c54,
7002 0x4fc0, 0x5010, 0x53c0, 0x5444,
7003 0x5c00, 0x5c18, 0x5c80, 0x5c90,
7004 0x5fc0, 0x6000, 0x6400, 0x6428,
7005 0x6800, 0x6848, 0x684c, 0x6860,
7006 0x6888, 0x6910, 0x8000
7007 };
Michael Chan244ac4f2006-03-20 17:48:46 -08007008
7009 regs->version = 0;
7010
7011 memset(p, 0, BNX2_REGDUMP_LEN);
7012
7013 if (!netif_running(bp->dev))
7014 return;
7015
7016 i = 0;
7017 offset = reg_boundaries[0];
7018 p += offset;
7019 while (offset < BNX2_REGDUMP_LEN) {
Michael Chane503e062012-12-06 10:33:08 +00007020 *p++ = BNX2_RD(bp, offset);
Michael Chan244ac4f2006-03-20 17:48:46 -08007021 offset += 4;
7022 if (offset == reg_boundaries[i + 1]) {
7023 offset = reg_boundaries[i + 2];
7024 p = (u32 *) (orig_p + offset);
7025 i += 2;
7026 }
7027 }
7028}
7029
Michael Chanb6016b72005-05-26 13:03:09 -07007030static void
7031bnx2_get_wol(struct net_device *dev, struct ethtool_wolinfo *wol)
7032{
Michael Chan972ec0d2006-01-23 16:12:43 -08007033 struct bnx2 *bp = netdev_priv(dev);
Michael Chanb6016b72005-05-26 13:03:09 -07007034
David S. Millerf86e82f2008-01-21 17:15:40 -08007035 if (bp->flags & BNX2_FLAG_NO_WOL) {
Michael Chanb6016b72005-05-26 13:03:09 -07007036 wol->supported = 0;
7037 wol->wolopts = 0;
7038 }
7039 else {
7040 wol->supported = WAKE_MAGIC;
7041 if (bp->wol)
7042 wol->wolopts = WAKE_MAGIC;
7043 else
7044 wol->wolopts = 0;
7045 }
7046 memset(&wol->sopass, 0, sizeof(wol->sopass));
7047}
7048
7049static int
7050bnx2_set_wol(struct net_device *dev, struct ethtool_wolinfo *wol)
7051{
Michael Chan972ec0d2006-01-23 16:12:43 -08007052 struct bnx2 *bp = netdev_priv(dev);
Michael Chanb6016b72005-05-26 13:03:09 -07007053
7054 if (wol->wolopts & ~WAKE_MAGIC)
7055 return -EINVAL;
7056
7057 if (wol->wolopts & WAKE_MAGIC) {
David S. Millerf86e82f2008-01-21 17:15:40 -08007058 if (bp->flags & BNX2_FLAG_NO_WOL)
Michael Chanb6016b72005-05-26 13:03:09 -07007059 return -EINVAL;
7060
7061 bp->wol = 1;
7062 }
7063 else {
7064 bp->wol = 0;
7065 }
Michael Chan6d5e85c2013-08-06 15:50:08 -07007066
7067 device_set_wakeup_enable(&bp->pdev->dev, bp->wol);
7068
Michael Chanb6016b72005-05-26 13:03:09 -07007069 return 0;
7070}
7071
7072static int
7073bnx2_nway_reset(struct net_device *dev)
7074{
Michael Chan972ec0d2006-01-23 16:12:43 -08007075 struct bnx2 *bp = netdev_priv(dev);
Michael Chanb6016b72005-05-26 13:03:09 -07007076 u32 bmcr;
7077
Michael Chan9f52b562008-10-09 12:21:46 -07007078 if (!netif_running(dev))
7079 return -EAGAIN;
7080
Michael Chanb6016b72005-05-26 13:03:09 -07007081 if (!(bp->autoneg & AUTONEG_SPEED)) {
7082 return -EINVAL;
7083 }
7084
Michael Chanc770a652005-08-25 15:38:39 -07007085 spin_lock_bh(&bp->phy_lock);
Michael Chanb6016b72005-05-26 13:03:09 -07007086
Michael Chan583c28e2008-01-21 19:51:35 -08007087 if (bp->phy_flags & BNX2_PHY_FLAG_REMOTE_PHY_CAP) {
Michael Chan7b6b8342007-07-07 22:50:15 -07007088 int rc;
7089
7090 rc = bnx2_setup_remote_phy(bp, bp->phy_port);
7091 spin_unlock_bh(&bp->phy_lock);
7092 return rc;
7093 }
7094
Michael Chanb6016b72005-05-26 13:03:09 -07007095 /* Force a link down visible on the other side */
Michael Chan583c28e2008-01-21 19:51:35 -08007096 if (bp->phy_flags & BNX2_PHY_FLAG_SERDES) {
Michael Chanca58c3a2007-05-03 13:22:52 -07007097 bnx2_write_phy(bp, bp->mii_bmcr, BMCR_LOOPBACK);
Michael Chanc770a652005-08-25 15:38:39 -07007098 spin_unlock_bh(&bp->phy_lock);
Michael Chanb6016b72005-05-26 13:03:09 -07007099
7100 msleep(20);
7101
Michael Chanc770a652005-08-25 15:38:39 -07007102 spin_lock_bh(&bp->phy_lock);
Michael Chanf8dd0642006-11-19 14:08:29 -08007103
Michael Chan40105c02008-11-12 16:02:45 -08007104 bp->current_interval = BNX2_SERDES_AN_TIMEOUT;
Michael Chanf8dd0642006-11-19 14:08:29 -08007105 bp->serdes_an_pending = 1;
7106 mod_timer(&bp->timer, jiffies + bp->current_interval);
Michael Chanb6016b72005-05-26 13:03:09 -07007107 }
7108
Michael Chanca58c3a2007-05-03 13:22:52 -07007109 bnx2_read_phy(bp, bp->mii_bmcr, &bmcr);
Michael Chanb6016b72005-05-26 13:03:09 -07007110 bmcr &= ~BMCR_LOOPBACK;
Michael Chanca58c3a2007-05-03 13:22:52 -07007111 bnx2_write_phy(bp, bp->mii_bmcr, bmcr | BMCR_ANRESTART | BMCR_ANENABLE);
Michael Chanb6016b72005-05-26 13:03:09 -07007112
Michael Chanc770a652005-08-25 15:38:39 -07007113 spin_unlock_bh(&bp->phy_lock);
Michael Chanb6016b72005-05-26 13:03:09 -07007114
7115 return 0;
7116}
7117
Ooiwa Naohiro7959ea22009-06-24 00:19:06 -07007118static u32
7119bnx2_get_link(struct net_device *dev)
7120{
7121 struct bnx2 *bp = netdev_priv(dev);
7122
7123 return bp->link_up;
7124}
7125
Michael Chanb6016b72005-05-26 13:03:09 -07007126static int
7127bnx2_get_eeprom_len(struct net_device *dev)
7128{
Michael Chan972ec0d2006-01-23 16:12:43 -08007129 struct bnx2 *bp = netdev_priv(dev);
Michael Chanb6016b72005-05-26 13:03:09 -07007130
Michael Chan1122db72006-01-23 16:11:42 -08007131 if (bp->flash_info == NULL)
Michael Chanb6016b72005-05-26 13:03:09 -07007132 return 0;
7133
Michael Chan1122db72006-01-23 16:11:42 -08007134 return (int) bp->flash_size;
Michael Chanb6016b72005-05-26 13:03:09 -07007135}
7136
7137static int
7138bnx2_get_eeprom(struct net_device *dev, struct ethtool_eeprom *eeprom,
7139 u8 *eebuf)
7140{
Michael Chan972ec0d2006-01-23 16:12:43 -08007141 struct bnx2 *bp = netdev_priv(dev);
Michael Chanb6016b72005-05-26 13:03:09 -07007142 int rc;
7143
John W. Linville1064e942005-11-10 12:58:24 -08007144 /* parameters already validated in ethtool_get_eeprom */
Michael Chanb6016b72005-05-26 13:03:09 -07007145
7146 rc = bnx2_nvram_read(bp, eeprom->offset, eebuf, eeprom->len);
7147
7148 return rc;
7149}
7150
7151static int
7152bnx2_set_eeprom(struct net_device *dev, struct ethtool_eeprom *eeprom,
7153 u8 *eebuf)
7154{
Michael Chan972ec0d2006-01-23 16:12:43 -08007155 struct bnx2 *bp = netdev_priv(dev);
Michael Chanb6016b72005-05-26 13:03:09 -07007156 int rc;
7157
John W. Linville1064e942005-11-10 12:58:24 -08007158 /* parameters already validated in ethtool_set_eeprom */
Michael Chanb6016b72005-05-26 13:03:09 -07007159
7160 rc = bnx2_nvram_write(bp, eeprom->offset, eebuf, eeprom->len);
7161
7162 return rc;
7163}
7164
7165static int
7166bnx2_get_coalesce(struct net_device *dev, struct ethtool_coalesce *coal)
7167{
Michael Chan972ec0d2006-01-23 16:12:43 -08007168 struct bnx2 *bp = netdev_priv(dev);
Michael Chanb6016b72005-05-26 13:03:09 -07007169
7170 memset(coal, 0, sizeof(struct ethtool_coalesce));
7171
7172 coal->rx_coalesce_usecs = bp->rx_ticks;
7173 coal->rx_max_coalesced_frames = bp->rx_quick_cons_trip;
7174 coal->rx_coalesce_usecs_irq = bp->rx_ticks_int;
7175 coal->rx_max_coalesced_frames_irq = bp->rx_quick_cons_trip_int;
7176
7177 coal->tx_coalesce_usecs = bp->tx_ticks;
7178 coal->tx_max_coalesced_frames = bp->tx_quick_cons_trip;
7179 coal->tx_coalesce_usecs_irq = bp->tx_ticks_int;
7180 coal->tx_max_coalesced_frames_irq = bp->tx_quick_cons_trip_int;
7181
7182 coal->stats_block_coalesce_usecs = bp->stats_ticks;
7183
7184 return 0;
7185}
7186
7187static int
7188bnx2_set_coalesce(struct net_device *dev, struct ethtool_coalesce *coal)
7189{
Michael Chan972ec0d2006-01-23 16:12:43 -08007190 struct bnx2 *bp = netdev_priv(dev);
Michael Chanb6016b72005-05-26 13:03:09 -07007191
7192 bp->rx_ticks = (u16) coal->rx_coalesce_usecs;
7193 if (bp->rx_ticks > 0x3ff) bp->rx_ticks = 0x3ff;
7194
Jeff Garzik6aa20a22006-09-13 13:24:59 -04007195 bp->rx_quick_cons_trip = (u16) coal->rx_max_coalesced_frames;
Michael Chanb6016b72005-05-26 13:03:09 -07007196 if (bp->rx_quick_cons_trip > 0xff) bp->rx_quick_cons_trip = 0xff;
7197
7198 bp->rx_ticks_int = (u16) coal->rx_coalesce_usecs_irq;
7199 if (bp->rx_ticks_int > 0x3ff) bp->rx_ticks_int = 0x3ff;
7200
7201 bp->rx_quick_cons_trip_int = (u16) coal->rx_max_coalesced_frames_irq;
7202 if (bp->rx_quick_cons_trip_int > 0xff)
7203 bp->rx_quick_cons_trip_int = 0xff;
7204
7205 bp->tx_ticks = (u16) coal->tx_coalesce_usecs;
7206 if (bp->tx_ticks > 0x3ff) bp->tx_ticks = 0x3ff;
7207
7208 bp->tx_quick_cons_trip = (u16) coal->tx_max_coalesced_frames;
7209 if (bp->tx_quick_cons_trip > 0xff) bp->tx_quick_cons_trip = 0xff;
7210
7211 bp->tx_ticks_int = (u16) coal->tx_coalesce_usecs_irq;
7212 if (bp->tx_ticks_int > 0x3ff) bp->tx_ticks_int = 0x3ff;
7213
7214 bp->tx_quick_cons_trip_int = (u16) coal->tx_max_coalesced_frames_irq;
7215 if (bp->tx_quick_cons_trip_int > 0xff) bp->tx_quick_cons_trip_int =
7216 0xff;
7217
7218 bp->stats_ticks = coal->stats_block_coalesce_usecs;
Michael Chan61d9e3f2009-08-21 16:20:46 +00007219 if (bp->flags & BNX2_FLAG_BROKEN_STATS) {
Michael Chan02537b062007-06-04 21:24:07 -07007220 if (bp->stats_ticks != 0 && bp->stats_ticks != USEC_PER_SEC)
7221 bp->stats_ticks = USEC_PER_SEC;
7222 }
Michael Chan7ea69202007-07-16 18:27:10 -07007223 if (bp->stats_ticks > BNX2_HC_STATS_TICKS_HC_STAT_TICKS)
7224 bp->stats_ticks = BNX2_HC_STATS_TICKS_HC_STAT_TICKS;
7225 bp->stats_ticks &= BNX2_HC_STATS_TICKS_HC_STAT_TICKS;
Michael Chanb6016b72005-05-26 13:03:09 -07007226
7227 if (netif_running(bp->dev)) {
Michael Chan212f9932010-04-27 11:28:10 +00007228 bnx2_netif_stop(bp, true);
Michael Chan9a120bc2008-05-16 22:17:45 -07007229 bnx2_init_nic(bp, 0);
Michael Chan212f9932010-04-27 11:28:10 +00007230 bnx2_netif_start(bp, true);
Michael Chanb6016b72005-05-26 13:03:09 -07007231 }
7232
7233 return 0;
7234}
7235
7236static void
7237bnx2_get_ringparam(struct net_device *dev, struct ethtool_ringparam *ering)
7238{
Michael Chan972ec0d2006-01-23 16:12:43 -08007239 struct bnx2 *bp = netdev_priv(dev);
Michael Chanb6016b72005-05-26 13:03:09 -07007240
Michael Chan2bc40782012-12-06 10:33:09 +00007241 ering->rx_max_pending = BNX2_MAX_TOTAL_RX_DESC_CNT;
7242 ering->rx_jumbo_max_pending = BNX2_MAX_TOTAL_RX_PG_DESC_CNT;
Michael Chanb6016b72005-05-26 13:03:09 -07007243
7244 ering->rx_pending = bp->rx_ring_size;
Michael Chan47bf4242007-12-12 11:19:12 -08007245 ering->rx_jumbo_pending = bp->rx_pg_ring_size;
Michael Chanb6016b72005-05-26 13:03:09 -07007246
Michael Chan2bc40782012-12-06 10:33:09 +00007247 ering->tx_max_pending = BNX2_MAX_TX_DESC_CNT;
Michael Chanb6016b72005-05-26 13:03:09 -07007248 ering->tx_pending = bp->tx_ring_size;
7249}
7250
7251static int
Michael Chanb0332812012-02-05 15:24:38 +00007252bnx2_change_ring_size(struct bnx2 *bp, u32 rx, u32 tx, bool reset_irq)
Michael Chanb6016b72005-05-26 13:03:09 -07007253{
Michael Chan13daffa2006-03-20 17:49:20 -08007254 if (netif_running(bp->dev)) {
Michael Chan354fcd72010-01-17 07:30:44 +00007255 /* Reset will erase chipset stats; save them */
7256 bnx2_save_stats(bp);
7257
Michael Chan212f9932010-04-27 11:28:10 +00007258 bnx2_netif_stop(bp, true);
Michael Chan13daffa2006-03-20 17:49:20 -08007259 bnx2_reset_chip(bp, BNX2_DRV_MSG_CODE_RESET);
Michael Chanb0332812012-02-05 15:24:38 +00007260 if (reset_irq) {
7261 bnx2_free_irq(bp);
7262 bnx2_del_napi(bp);
7263 } else {
7264 __bnx2_free_irq(bp);
7265 }
Michael Chan13daffa2006-03-20 17:49:20 -08007266 bnx2_free_skbs(bp);
7267 bnx2_free_mem(bp);
7268 }
7269
Michael Chan5d5d0012007-12-12 11:17:43 -08007270 bnx2_set_rx_ring_size(bp, rx);
7271 bp->tx_ring_size = tx;
Michael Chanb6016b72005-05-26 13:03:09 -07007272
7273 if (netif_running(bp->dev)) {
Michael Chanb0332812012-02-05 15:24:38 +00007274 int rc = 0;
Michael Chan13daffa2006-03-20 17:49:20 -08007275
Michael Chanb0332812012-02-05 15:24:38 +00007276 if (reset_irq) {
7277 rc = bnx2_setup_int_mode(bp, disable_msi);
7278 bnx2_init_napi(bp);
7279 }
7280
7281 if (!rc)
7282 rc = bnx2_alloc_mem(bp);
7283
Michael Chan6fefb652009-08-21 16:20:45 +00007284 if (!rc)
Michael Chana29ba9d2010-12-31 11:03:14 -08007285 rc = bnx2_request_irq(bp);
7286
7287 if (!rc)
Michael Chan6fefb652009-08-21 16:20:45 +00007288 rc = bnx2_init_nic(bp, 0);
7289
7290 if (rc) {
7291 bnx2_napi_enable(bp);
7292 dev_close(bp->dev);
Michael Chan13daffa2006-03-20 17:49:20 -08007293 return rc;
Michael Chan6fefb652009-08-21 16:20:45 +00007294 }
Michael Chane9f26c42010-02-15 19:42:08 +00007295#ifdef BCM_CNIC
7296 mutex_lock(&bp->cnic_lock);
7297 /* Let cnic know about the new status block. */
7298 if (bp->cnic_eth_dev.drv_state & CNIC_DRV_STATE_REGD)
7299 bnx2_setup_cnic_irq_info(bp);
7300 mutex_unlock(&bp->cnic_lock);
7301#endif
Michael Chan212f9932010-04-27 11:28:10 +00007302 bnx2_netif_start(bp, true);
Michael Chanb6016b72005-05-26 13:03:09 -07007303 }
Michael Chanb6016b72005-05-26 13:03:09 -07007304 return 0;
7305}
7306
Michael Chan5d5d0012007-12-12 11:17:43 -08007307static int
7308bnx2_set_ringparam(struct net_device *dev, struct ethtool_ringparam *ering)
7309{
7310 struct bnx2 *bp = netdev_priv(dev);
7311 int rc;
7312
Michael Chan2bc40782012-12-06 10:33:09 +00007313 if ((ering->rx_pending > BNX2_MAX_TOTAL_RX_DESC_CNT) ||
7314 (ering->tx_pending > BNX2_MAX_TX_DESC_CNT) ||
Michael Chan5d5d0012007-12-12 11:17:43 -08007315 (ering->tx_pending <= MAX_SKB_FRAGS)) {
7316
7317 return -EINVAL;
7318 }
Michael Chanb0332812012-02-05 15:24:38 +00007319 rc = bnx2_change_ring_size(bp, ering->rx_pending, ering->tx_pending,
7320 false);
Michael Chan5d5d0012007-12-12 11:17:43 -08007321 return rc;
7322}
7323
Michael Chanb6016b72005-05-26 13:03:09 -07007324static void
7325bnx2_get_pauseparam(struct net_device *dev, struct ethtool_pauseparam *epause)
7326{
Michael Chan972ec0d2006-01-23 16:12:43 -08007327 struct bnx2 *bp = netdev_priv(dev);
Michael Chanb6016b72005-05-26 13:03:09 -07007328
7329 epause->autoneg = ((bp->autoneg & AUTONEG_FLOW_CTRL) != 0);
7330 epause->rx_pause = ((bp->flow_ctrl & FLOW_CTRL_RX) != 0);
7331 epause->tx_pause = ((bp->flow_ctrl & FLOW_CTRL_TX) != 0);
7332}
7333
7334static int
7335bnx2_set_pauseparam(struct net_device *dev, struct ethtool_pauseparam *epause)
7336{
Michael Chan972ec0d2006-01-23 16:12:43 -08007337 struct bnx2 *bp = netdev_priv(dev);
Michael Chanb6016b72005-05-26 13:03:09 -07007338
7339 bp->req_flow_ctrl = 0;
7340 if (epause->rx_pause)
7341 bp->req_flow_ctrl |= FLOW_CTRL_RX;
7342 if (epause->tx_pause)
7343 bp->req_flow_ctrl |= FLOW_CTRL_TX;
7344
7345 if (epause->autoneg) {
7346 bp->autoneg |= AUTONEG_FLOW_CTRL;
7347 }
7348 else {
7349 bp->autoneg &= ~AUTONEG_FLOW_CTRL;
7350 }
7351
Michael Chan9f52b562008-10-09 12:21:46 -07007352 if (netif_running(dev)) {
7353 spin_lock_bh(&bp->phy_lock);
7354 bnx2_setup_phy(bp, bp->phy_port);
7355 spin_unlock_bh(&bp->phy_lock);
7356 }
Michael Chanb6016b72005-05-26 13:03:09 -07007357
7358 return 0;
7359}
7360
Peter Hagervall14ab9b82005-08-10 14:18:16 -07007361static struct {
Michael Chanb6016b72005-05-26 13:03:09 -07007362 char string[ETH_GSTRING_LEN];
Michael Chan790dab22009-08-21 16:20:47 +00007363} bnx2_stats_str_arr[] = {
Michael Chanb6016b72005-05-26 13:03:09 -07007364 { "rx_bytes" },
7365 { "rx_error_bytes" },
7366 { "tx_bytes" },
7367 { "tx_error_bytes" },
7368 { "rx_ucast_packets" },
7369 { "rx_mcast_packets" },
7370 { "rx_bcast_packets" },
7371 { "tx_ucast_packets" },
7372 { "tx_mcast_packets" },
7373 { "tx_bcast_packets" },
7374 { "tx_mac_errors" },
7375 { "tx_carrier_errors" },
7376 { "rx_crc_errors" },
7377 { "rx_align_errors" },
7378 { "tx_single_collisions" },
7379 { "tx_multi_collisions" },
7380 { "tx_deferred" },
7381 { "tx_excess_collisions" },
7382 { "tx_late_collisions" },
7383 { "tx_total_collisions" },
7384 { "rx_fragments" },
7385 { "rx_jabbers" },
7386 { "rx_undersize_packets" },
7387 { "rx_oversize_packets" },
7388 { "rx_64_byte_packets" },
7389 { "rx_65_to_127_byte_packets" },
7390 { "rx_128_to_255_byte_packets" },
7391 { "rx_256_to_511_byte_packets" },
7392 { "rx_512_to_1023_byte_packets" },
7393 { "rx_1024_to_1522_byte_packets" },
7394 { "rx_1523_to_9022_byte_packets" },
7395 { "tx_64_byte_packets" },
7396 { "tx_65_to_127_byte_packets" },
7397 { "tx_128_to_255_byte_packets" },
7398 { "tx_256_to_511_byte_packets" },
7399 { "tx_512_to_1023_byte_packets" },
7400 { "tx_1024_to_1522_byte_packets" },
7401 { "tx_1523_to_9022_byte_packets" },
7402 { "rx_xon_frames" },
7403 { "rx_xoff_frames" },
7404 { "tx_xon_frames" },
7405 { "tx_xoff_frames" },
7406 { "rx_mac_ctrl_frames" },
7407 { "rx_filtered_packets" },
Michael Chan790dab22009-08-21 16:20:47 +00007408 { "rx_ftq_discards" },
Michael Chanb6016b72005-05-26 13:03:09 -07007409 { "rx_discards" },
Michael Chancea94db2006-06-12 22:16:13 -07007410 { "rx_fw_discards" },
Michael Chanb6016b72005-05-26 13:03:09 -07007411};
7412
Jim Cromie0db83cd2012-04-10 14:56:03 +00007413#define BNX2_NUM_STATS ARRAY_SIZE(bnx2_stats_str_arr)
Michael Chan790dab22009-08-21 16:20:47 +00007414
Michael Chanb6016b72005-05-26 13:03:09 -07007415#define STATS_OFFSET32(offset_name) (offsetof(struct statistics_block, offset_name) / 4)
7416
Arjan van de Venf71e1302006-03-03 21:33:57 -05007417static const unsigned long bnx2_stats_offset_arr[BNX2_NUM_STATS] = {
Michael Chanb6016b72005-05-26 13:03:09 -07007418 STATS_OFFSET32(stat_IfHCInOctets_hi),
7419 STATS_OFFSET32(stat_IfHCInBadOctets_hi),
7420 STATS_OFFSET32(stat_IfHCOutOctets_hi),
7421 STATS_OFFSET32(stat_IfHCOutBadOctets_hi),
7422 STATS_OFFSET32(stat_IfHCInUcastPkts_hi),
7423 STATS_OFFSET32(stat_IfHCInMulticastPkts_hi),
7424 STATS_OFFSET32(stat_IfHCInBroadcastPkts_hi),
7425 STATS_OFFSET32(stat_IfHCOutUcastPkts_hi),
7426 STATS_OFFSET32(stat_IfHCOutMulticastPkts_hi),
7427 STATS_OFFSET32(stat_IfHCOutBroadcastPkts_hi),
7428 STATS_OFFSET32(stat_emac_tx_stat_dot3statsinternalmactransmiterrors),
Jeff Garzik6aa20a22006-09-13 13:24:59 -04007429 STATS_OFFSET32(stat_Dot3StatsCarrierSenseErrors),
7430 STATS_OFFSET32(stat_Dot3StatsFCSErrors),
7431 STATS_OFFSET32(stat_Dot3StatsAlignmentErrors),
7432 STATS_OFFSET32(stat_Dot3StatsSingleCollisionFrames),
7433 STATS_OFFSET32(stat_Dot3StatsMultipleCollisionFrames),
7434 STATS_OFFSET32(stat_Dot3StatsDeferredTransmissions),
7435 STATS_OFFSET32(stat_Dot3StatsExcessiveCollisions),
7436 STATS_OFFSET32(stat_Dot3StatsLateCollisions),
7437 STATS_OFFSET32(stat_EtherStatsCollisions),
7438 STATS_OFFSET32(stat_EtherStatsFragments),
7439 STATS_OFFSET32(stat_EtherStatsJabbers),
7440 STATS_OFFSET32(stat_EtherStatsUndersizePkts),
7441 STATS_OFFSET32(stat_EtherStatsOverrsizePkts),
7442 STATS_OFFSET32(stat_EtherStatsPktsRx64Octets),
7443 STATS_OFFSET32(stat_EtherStatsPktsRx65Octetsto127Octets),
7444 STATS_OFFSET32(stat_EtherStatsPktsRx128Octetsto255Octets),
7445 STATS_OFFSET32(stat_EtherStatsPktsRx256Octetsto511Octets),
7446 STATS_OFFSET32(stat_EtherStatsPktsRx512Octetsto1023Octets),
7447 STATS_OFFSET32(stat_EtherStatsPktsRx1024Octetsto1522Octets),
7448 STATS_OFFSET32(stat_EtherStatsPktsRx1523Octetsto9022Octets),
7449 STATS_OFFSET32(stat_EtherStatsPktsTx64Octets),
7450 STATS_OFFSET32(stat_EtherStatsPktsTx65Octetsto127Octets),
7451 STATS_OFFSET32(stat_EtherStatsPktsTx128Octetsto255Octets),
7452 STATS_OFFSET32(stat_EtherStatsPktsTx256Octetsto511Octets),
7453 STATS_OFFSET32(stat_EtherStatsPktsTx512Octetsto1023Octets),
7454 STATS_OFFSET32(stat_EtherStatsPktsTx1024Octetsto1522Octets),
7455 STATS_OFFSET32(stat_EtherStatsPktsTx1523Octetsto9022Octets),
7456 STATS_OFFSET32(stat_XonPauseFramesReceived),
7457 STATS_OFFSET32(stat_XoffPauseFramesReceived),
7458 STATS_OFFSET32(stat_OutXonSent),
7459 STATS_OFFSET32(stat_OutXoffSent),
7460 STATS_OFFSET32(stat_MacControlFramesReceived),
7461 STATS_OFFSET32(stat_IfInFramesL2FilterDiscards),
Michael Chan790dab22009-08-21 16:20:47 +00007462 STATS_OFFSET32(stat_IfInFTQDiscards),
Jeff Garzik6aa20a22006-09-13 13:24:59 -04007463 STATS_OFFSET32(stat_IfInMBUFDiscards),
Michael Chancea94db2006-06-12 22:16:13 -07007464 STATS_OFFSET32(stat_FwRxDrop),
Michael Chanb6016b72005-05-26 13:03:09 -07007465};
7466
7467/* stat_IfHCInBadOctets and stat_Dot3StatsCarrierSenseErrors are
7468 * skipped because of errata.
Jeff Garzik6aa20a22006-09-13 13:24:59 -04007469 */
Peter Hagervall14ab9b82005-08-10 14:18:16 -07007470static u8 bnx2_5706_stats_len_arr[BNX2_NUM_STATS] = {
Michael Chanb6016b72005-05-26 13:03:09 -07007471 8,0,8,8,8,8,8,8,8,8,
7472 4,0,4,4,4,4,4,4,4,4,
7473 4,4,4,4,4,4,4,4,4,4,
7474 4,4,4,4,4,4,4,4,4,4,
Michael Chan790dab22009-08-21 16:20:47 +00007475 4,4,4,4,4,4,4,
Michael Chanb6016b72005-05-26 13:03:09 -07007476};
7477
Michael Chan5b0c76a2005-11-04 08:45:49 -08007478static u8 bnx2_5708_stats_len_arr[BNX2_NUM_STATS] = {
7479 8,0,8,8,8,8,8,8,8,8,
7480 4,4,4,4,4,4,4,4,4,4,
7481 4,4,4,4,4,4,4,4,4,4,
7482 4,4,4,4,4,4,4,4,4,4,
Michael Chan790dab22009-08-21 16:20:47 +00007483 4,4,4,4,4,4,4,
Michael Chan5b0c76a2005-11-04 08:45:49 -08007484};
7485
Michael Chanb6016b72005-05-26 13:03:09 -07007486#define BNX2_NUM_TESTS 6
7487
Peter Hagervall14ab9b82005-08-10 14:18:16 -07007488static struct {
Michael Chanb6016b72005-05-26 13:03:09 -07007489 char string[ETH_GSTRING_LEN];
7490} bnx2_tests_str_arr[BNX2_NUM_TESTS] = {
7491 { "register_test (offline)" },
7492 { "memory_test (offline)" },
7493 { "loopback_test (offline)" },
7494 { "nvram_test (online)" },
7495 { "interrupt_test (online)" },
7496 { "link_test (online)" },
7497};
7498
7499static int
Jeff Garzikb9f2c042007-10-03 18:07:32 -07007500bnx2_get_sset_count(struct net_device *dev, int sset)
Michael Chanb6016b72005-05-26 13:03:09 -07007501{
Jeff Garzikb9f2c042007-10-03 18:07:32 -07007502 switch (sset) {
7503 case ETH_SS_TEST:
7504 return BNX2_NUM_TESTS;
7505 case ETH_SS_STATS:
7506 return BNX2_NUM_STATS;
7507 default:
7508 return -EOPNOTSUPP;
7509 }
Michael Chanb6016b72005-05-26 13:03:09 -07007510}
7511
7512static void
7513bnx2_self_test(struct net_device *dev, struct ethtool_test *etest, u64 *buf)
7514{
Michael Chan972ec0d2006-01-23 16:12:43 -08007515 struct bnx2 *bp = netdev_priv(dev);
Michael Chanb6016b72005-05-26 13:03:09 -07007516
7517 memset(buf, 0, sizeof(u64) * BNX2_NUM_TESTS);
7518 if (etest->flags & ETH_TEST_FL_OFFLINE) {
Michael Chan80be4432006-11-19 14:07:28 -08007519 int i;
7520
Michael Chan212f9932010-04-27 11:28:10 +00007521 bnx2_netif_stop(bp, true);
Michael Chanb6016b72005-05-26 13:03:09 -07007522 bnx2_reset_chip(bp, BNX2_DRV_MSG_CODE_DIAG);
7523 bnx2_free_skbs(bp);
7524
7525 if (bnx2_test_registers(bp) != 0) {
7526 buf[0] = 1;
7527 etest->flags |= ETH_TEST_FL_FAILED;
7528 }
7529 if (bnx2_test_memory(bp) != 0) {
7530 buf[1] = 1;
7531 etest->flags |= ETH_TEST_FL_FAILED;
7532 }
Michael Chanbc5a0692006-01-23 16:13:22 -08007533 if ((buf[2] = bnx2_test_loopback(bp)) != 0)
Michael Chanb6016b72005-05-26 13:03:09 -07007534 etest->flags |= ETH_TEST_FL_FAILED;
Michael Chanb6016b72005-05-26 13:03:09 -07007535
Michael Chan9f52b562008-10-09 12:21:46 -07007536 if (!netif_running(bp->dev))
7537 bnx2_shutdown_chip(bp);
Michael Chanb6016b72005-05-26 13:03:09 -07007538 else {
Michael Chan9a120bc2008-05-16 22:17:45 -07007539 bnx2_init_nic(bp, 1);
Michael Chan212f9932010-04-27 11:28:10 +00007540 bnx2_netif_start(bp, true);
Michael Chanb6016b72005-05-26 13:03:09 -07007541 }
7542
7543 /* wait for link up */
Michael Chan80be4432006-11-19 14:07:28 -08007544 for (i = 0; i < 7; i++) {
7545 if (bp->link_up)
7546 break;
7547 msleep_interruptible(1000);
7548 }
Michael Chanb6016b72005-05-26 13:03:09 -07007549 }
7550
7551 if (bnx2_test_nvram(bp) != 0) {
7552 buf[3] = 1;
7553 etest->flags |= ETH_TEST_FL_FAILED;
7554 }
7555 if (bnx2_test_intr(bp) != 0) {
7556 buf[4] = 1;
7557 etest->flags |= ETH_TEST_FL_FAILED;
7558 }
7559
7560 if (bnx2_test_link(bp) != 0) {
7561 buf[5] = 1;
7562 etest->flags |= ETH_TEST_FL_FAILED;
7563
7564 }
7565}
7566
7567static void
7568bnx2_get_strings(struct net_device *dev, u32 stringset, u8 *buf)
7569{
7570 switch (stringset) {
7571 case ETH_SS_STATS:
7572 memcpy(buf, bnx2_stats_str_arr,
7573 sizeof(bnx2_stats_str_arr));
7574 break;
7575 case ETH_SS_TEST:
7576 memcpy(buf, bnx2_tests_str_arr,
7577 sizeof(bnx2_tests_str_arr));
7578 break;
7579 }
7580}
7581
Michael Chanb6016b72005-05-26 13:03:09 -07007582static void
7583bnx2_get_ethtool_stats(struct net_device *dev,
7584 struct ethtool_stats *stats, u64 *buf)
7585{
Michael Chan972ec0d2006-01-23 16:12:43 -08007586 struct bnx2 *bp = netdev_priv(dev);
Michael Chanb6016b72005-05-26 13:03:09 -07007587 int i;
7588 u32 *hw_stats = (u32 *) bp->stats_blk;
Michael Chan354fcd72010-01-17 07:30:44 +00007589 u32 *temp_stats = (u32 *) bp->temp_stats_blk;
Peter Hagervall14ab9b82005-08-10 14:18:16 -07007590 u8 *stats_len_arr = NULL;
Michael Chanb6016b72005-05-26 13:03:09 -07007591
7592 if (hw_stats == NULL) {
7593 memset(buf, 0, sizeof(u64) * BNX2_NUM_STATS);
7594 return;
7595 }
7596
Michael Chan4ce45e02012-12-06 10:33:10 +00007597 if ((BNX2_CHIP_ID(bp) == BNX2_CHIP_ID_5706_A0) ||
7598 (BNX2_CHIP_ID(bp) == BNX2_CHIP_ID_5706_A1) ||
7599 (BNX2_CHIP_ID(bp) == BNX2_CHIP_ID_5706_A2) ||
7600 (BNX2_CHIP_ID(bp) == BNX2_CHIP_ID_5708_A0))
Michael Chanb6016b72005-05-26 13:03:09 -07007601 stats_len_arr = bnx2_5706_stats_len_arr;
Michael Chan5b0c76a2005-11-04 08:45:49 -08007602 else
7603 stats_len_arr = bnx2_5708_stats_len_arr;
Michael Chanb6016b72005-05-26 13:03:09 -07007604
7605 for (i = 0; i < BNX2_NUM_STATS; i++) {
Michael Chan354fcd72010-01-17 07:30:44 +00007606 unsigned long offset;
7607
Michael Chanb6016b72005-05-26 13:03:09 -07007608 if (stats_len_arr[i] == 0) {
7609 /* skip this counter */
7610 buf[i] = 0;
7611 continue;
7612 }
Michael Chan354fcd72010-01-17 07:30:44 +00007613
7614 offset = bnx2_stats_offset_arr[i];
Michael Chanb6016b72005-05-26 13:03:09 -07007615 if (stats_len_arr[i] == 4) {
7616 /* 4-byte counter */
Michael Chan354fcd72010-01-17 07:30:44 +00007617 buf[i] = (u64) *(hw_stats + offset) +
7618 *(temp_stats + offset);
Michael Chanb6016b72005-05-26 13:03:09 -07007619 continue;
7620 }
7621 /* 8-byte counter */
Michael Chan354fcd72010-01-17 07:30:44 +00007622 buf[i] = (((u64) *(hw_stats + offset)) << 32) +
7623 *(hw_stats + offset + 1) +
7624 (((u64) *(temp_stats + offset)) << 32) +
7625 *(temp_stats + offset + 1);
Michael Chanb6016b72005-05-26 13:03:09 -07007626 }
7627}
7628
7629static int
stephen hemminger2e17e1a2011-04-04 11:06:36 +00007630bnx2_set_phys_id(struct net_device *dev, enum ethtool_phys_id_state state)
Michael Chanb6016b72005-05-26 13:03:09 -07007631{
Michael Chan972ec0d2006-01-23 16:12:43 -08007632 struct bnx2 *bp = netdev_priv(dev);
Michael Chanb6016b72005-05-26 13:03:09 -07007633
stephen hemminger2e17e1a2011-04-04 11:06:36 +00007634 switch (state) {
7635 case ETHTOOL_ID_ACTIVE:
Michael Chane503e062012-12-06 10:33:08 +00007636 bp->leds_save = BNX2_RD(bp, BNX2_MISC_CFG);
7637 BNX2_WR(bp, BNX2_MISC_CFG, BNX2_MISC_CFG_LEDMODE_MAC);
Allan, Bruce Wfce55922011-04-13 13:09:10 +00007638 return 1; /* cycle on/off once per second */
Michael Chanb6016b72005-05-26 13:03:09 -07007639
stephen hemminger2e17e1a2011-04-04 11:06:36 +00007640 case ETHTOOL_ID_ON:
Michael Chane503e062012-12-06 10:33:08 +00007641 BNX2_WR(bp, BNX2_EMAC_LED, BNX2_EMAC_LED_OVERRIDE |
7642 BNX2_EMAC_LED_1000MB_OVERRIDE |
7643 BNX2_EMAC_LED_100MB_OVERRIDE |
7644 BNX2_EMAC_LED_10MB_OVERRIDE |
7645 BNX2_EMAC_LED_TRAFFIC_OVERRIDE |
7646 BNX2_EMAC_LED_TRAFFIC);
stephen hemminger2e17e1a2011-04-04 11:06:36 +00007647 break;
Michael Chanb6016b72005-05-26 13:03:09 -07007648
stephen hemminger2e17e1a2011-04-04 11:06:36 +00007649 case ETHTOOL_ID_OFF:
Michael Chane503e062012-12-06 10:33:08 +00007650 BNX2_WR(bp, BNX2_EMAC_LED, BNX2_EMAC_LED_OVERRIDE);
stephen hemminger2e17e1a2011-04-04 11:06:36 +00007651 break;
7652
7653 case ETHTOOL_ID_INACTIVE:
Michael Chane503e062012-12-06 10:33:08 +00007654 BNX2_WR(bp, BNX2_EMAC_LED, 0);
7655 BNX2_WR(bp, BNX2_MISC_CFG, bp->leds_save);
stephen hemminger2e17e1a2011-04-04 11:06:36 +00007656 break;
Michael Chanb6016b72005-05-26 13:03:09 -07007657 }
Michael Chan9f52b562008-10-09 12:21:46 -07007658
Michael Chanb6016b72005-05-26 13:03:09 -07007659 return 0;
7660}
7661
Michał Mirosławc8f44af2011-11-15 15:29:55 +00007662static netdev_features_t
7663bnx2_fix_features(struct net_device *dev, netdev_features_t features)
Michael Chan4666f872007-05-03 13:22:28 -07007664{
7665 struct bnx2 *bp = netdev_priv(dev);
7666
Michał Mirosław8d7dfc22011-04-10 04:47:46 +00007667 if (!(bp->flags & BNX2_FLAG_CAN_KEEP_VLAN))
Patrick McHardyf6469682013-04-19 02:04:27 +00007668 features |= NETIF_F_HW_VLAN_CTAG_RX;
Michał Mirosław8d7dfc22011-04-10 04:47:46 +00007669
7670 return features;
Michael Chan4666f872007-05-03 13:22:28 -07007671}
7672
Michael Chanfdc85412010-07-03 20:42:16 +00007673static int
Michał Mirosławc8f44af2011-11-15 15:29:55 +00007674bnx2_set_features(struct net_device *dev, netdev_features_t features)
Michael Chanfdc85412010-07-03 20:42:16 +00007675{
Jesse Gross7d0fd212010-10-20 13:56:09 +00007676 struct bnx2 *bp = netdev_priv(dev);
Jesse Gross7d0fd212010-10-20 13:56:09 +00007677
Michael Chan7c810472011-01-24 12:59:02 +00007678 /* TSO with VLAN tag won't work with current firmware */
Patrick McHardyf6469682013-04-19 02:04:27 +00007679 if (features & NETIF_F_HW_VLAN_CTAG_TX)
Michał Mirosław8d7dfc22011-04-10 04:47:46 +00007680 dev->vlan_features |= (dev->hw_features & NETIF_F_ALL_TSO);
7681 else
7682 dev->vlan_features &= ~NETIF_F_ALL_TSO;
Michael Chan7c810472011-01-24 12:59:02 +00007683
Patrick McHardyf6469682013-04-19 02:04:27 +00007684 if ((!!(features & NETIF_F_HW_VLAN_CTAG_RX) !=
Jesse Gross7d0fd212010-10-20 13:56:09 +00007685 !!(bp->rx_mode & BNX2_EMAC_RX_MODE_KEEP_VLAN_TAG)) &&
7686 netif_running(dev)) {
7687 bnx2_netif_stop(bp, false);
Michał Mirosław8d7dfc22011-04-10 04:47:46 +00007688 dev->features = features;
Jesse Gross7d0fd212010-10-20 13:56:09 +00007689 bnx2_set_rx_mode(dev);
7690 bnx2_fw_sync(bp, BNX2_DRV_MSG_CODE_KEEP_VLAN_UPDATE, 0, 1);
7691 bnx2_netif_start(bp, false);
Michał Mirosław8d7dfc22011-04-10 04:47:46 +00007692 return 1;
Jesse Gross7d0fd212010-10-20 13:56:09 +00007693 }
7694
7695 return 0;
Michael Chanfdc85412010-07-03 20:42:16 +00007696}
7697
Michael Chanb0332812012-02-05 15:24:38 +00007698static void bnx2_get_channels(struct net_device *dev,
7699 struct ethtool_channels *channels)
7700{
7701 struct bnx2 *bp = netdev_priv(dev);
7702 u32 max_rx_rings = 1;
7703 u32 max_tx_rings = 1;
7704
7705 if ((bp->flags & BNX2_FLAG_MSIX_CAP) && !disable_msi) {
7706 max_rx_rings = RX_MAX_RINGS;
7707 max_tx_rings = TX_MAX_RINGS;
7708 }
7709
7710 channels->max_rx = max_rx_rings;
7711 channels->max_tx = max_tx_rings;
7712 channels->max_other = 0;
7713 channels->max_combined = 0;
7714 channels->rx_count = bp->num_rx_rings;
7715 channels->tx_count = bp->num_tx_rings;
7716 channels->other_count = 0;
7717 channels->combined_count = 0;
7718}
7719
7720static int bnx2_set_channels(struct net_device *dev,
7721 struct ethtool_channels *channels)
7722{
7723 struct bnx2 *bp = netdev_priv(dev);
7724 u32 max_rx_rings = 1;
7725 u32 max_tx_rings = 1;
7726 int rc = 0;
7727
7728 if ((bp->flags & BNX2_FLAG_MSIX_CAP) && !disable_msi) {
7729 max_rx_rings = RX_MAX_RINGS;
7730 max_tx_rings = TX_MAX_RINGS;
7731 }
7732 if (channels->rx_count > max_rx_rings ||
7733 channels->tx_count > max_tx_rings)
7734 return -EINVAL;
7735
7736 bp->num_req_rx_rings = channels->rx_count;
7737 bp->num_req_tx_rings = channels->tx_count;
7738
7739 if (netif_running(dev))
7740 rc = bnx2_change_ring_size(bp, bp->rx_ring_size,
7741 bp->tx_ring_size, true);
7742
7743 return rc;
7744}
7745
Jeff Garzik7282d492006-09-13 14:30:00 -04007746static const struct ethtool_ops bnx2_ethtool_ops = {
Michael Chanb6016b72005-05-26 13:03:09 -07007747 .get_settings = bnx2_get_settings,
7748 .set_settings = bnx2_set_settings,
7749 .get_drvinfo = bnx2_get_drvinfo,
Michael Chan244ac4f2006-03-20 17:48:46 -08007750 .get_regs_len = bnx2_get_regs_len,
7751 .get_regs = bnx2_get_regs,
Michael Chanb6016b72005-05-26 13:03:09 -07007752 .get_wol = bnx2_get_wol,
7753 .set_wol = bnx2_set_wol,
7754 .nway_reset = bnx2_nway_reset,
Ooiwa Naohiro7959ea22009-06-24 00:19:06 -07007755 .get_link = bnx2_get_link,
Michael Chanb6016b72005-05-26 13:03:09 -07007756 .get_eeprom_len = bnx2_get_eeprom_len,
7757 .get_eeprom = bnx2_get_eeprom,
7758 .set_eeprom = bnx2_set_eeprom,
7759 .get_coalesce = bnx2_get_coalesce,
7760 .set_coalesce = bnx2_set_coalesce,
7761 .get_ringparam = bnx2_get_ringparam,
7762 .set_ringparam = bnx2_set_ringparam,
7763 .get_pauseparam = bnx2_get_pauseparam,
7764 .set_pauseparam = bnx2_set_pauseparam,
Michael Chanb6016b72005-05-26 13:03:09 -07007765 .self_test = bnx2_self_test,
7766 .get_strings = bnx2_get_strings,
stephen hemminger2e17e1a2011-04-04 11:06:36 +00007767 .set_phys_id = bnx2_set_phys_id,
Michael Chanb6016b72005-05-26 13:03:09 -07007768 .get_ethtool_stats = bnx2_get_ethtool_stats,
Jeff Garzikb9f2c042007-10-03 18:07:32 -07007769 .get_sset_count = bnx2_get_sset_count,
Michael Chanb0332812012-02-05 15:24:38 +00007770 .get_channels = bnx2_get_channels,
7771 .set_channels = bnx2_set_channels,
Michael Chanb6016b72005-05-26 13:03:09 -07007772};
7773
7774/* Called with rtnl_lock */
7775static int
7776bnx2_ioctl(struct net_device *dev, struct ifreq *ifr, int cmd)
7777{
Peter Hagervall14ab9b82005-08-10 14:18:16 -07007778 struct mii_ioctl_data *data = if_mii(ifr);
Michael Chan972ec0d2006-01-23 16:12:43 -08007779 struct bnx2 *bp = netdev_priv(dev);
Michael Chanb6016b72005-05-26 13:03:09 -07007780 int err;
7781
7782 switch(cmd) {
7783 case SIOCGMIIPHY:
7784 data->phy_id = bp->phy_addr;
7785
7786 /* fallthru */
7787 case SIOCGMIIREG: {
7788 u32 mii_regval;
7789
Michael Chan583c28e2008-01-21 19:51:35 -08007790 if (bp->phy_flags & BNX2_PHY_FLAG_REMOTE_PHY_CAP)
Michael Chan7b6b8342007-07-07 22:50:15 -07007791 return -EOPNOTSUPP;
7792
Michael Chandad3e452007-05-03 13:18:03 -07007793 if (!netif_running(dev))
7794 return -EAGAIN;
7795
Michael Chanc770a652005-08-25 15:38:39 -07007796 spin_lock_bh(&bp->phy_lock);
Michael Chanb6016b72005-05-26 13:03:09 -07007797 err = bnx2_read_phy(bp, data->reg_num & 0x1f, &mii_regval);
Michael Chanc770a652005-08-25 15:38:39 -07007798 spin_unlock_bh(&bp->phy_lock);
Michael Chanb6016b72005-05-26 13:03:09 -07007799
7800 data->val_out = mii_regval;
7801
7802 return err;
7803 }
7804
7805 case SIOCSMIIREG:
Michael Chan583c28e2008-01-21 19:51:35 -08007806 if (bp->phy_flags & BNX2_PHY_FLAG_REMOTE_PHY_CAP)
Michael Chan7b6b8342007-07-07 22:50:15 -07007807 return -EOPNOTSUPP;
7808
Michael Chandad3e452007-05-03 13:18:03 -07007809 if (!netif_running(dev))
7810 return -EAGAIN;
7811
Michael Chanc770a652005-08-25 15:38:39 -07007812 spin_lock_bh(&bp->phy_lock);
Michael Chanb6016b72005-05-26 13:03:09 -07007813 err = bnx2_write_phy(bp, data->reg_num & 0x1f, data->val_in);
Michael Chanc770a652005-08-25 15:38:39 -07007814 spin_unlock_bh(&bp->phy_lock);
Michael Chanb6016b72005-05-26 13:03:09 -07007815
7816 return err;
7817
7818 default:
7819 /* do nothing */
7820 break;
7821 }
7822 return -EOPNOTSUPP;
7823}
7824
7825/* Called with rtnl_lock */
7826static int
7827bnx2_change_mac_addr(struct net_device *dev, void *p)
7828{
7829 struct sockaddr *addr = p;
Michael Chan972ec0d2006-01-23 16:12:43 -08007830 struct bnx2 *bp = netdev_priv(dev);
Michael Chanb6016b72005-05-26 13:03:09 -07007831
Michael Chan73eef4c2005-08-25 15:39:15 -07007832 if (!is_valid_ether_addr(addr->sa_data))
Danny Kukawka504f9b52012-02-21 02:07:49 +00007833 return -EADDRNOTAVAIL;
Michael Chan73eef4c2005-08-25 15:39:15 -07007834
Michael Chanb6016b72005-05-26 13:03:09 -07007835 memcpy(dev->dev_addr, addr->sa_data, dev->addr_len);
7836 if (netif_running(dev))
Benjamin Li5fcaed02008-07-14 22:39:52 -07007837 bnx2_set_mac_addr(bp, bp->dev->dev_addr, 0);
Michael Chanb6016b72005-05-26 13:03:09 -07007838
7839 return 0;
7840}
7841
7842/* Called with rtnl_lock */
7843static int
7844bnx2_change_mtu(struct net_device *dev, int new_mtu)
7845{
Michael Chan972ec0d2006-01-23 16:12:43 -08007846 struct bnx2 *bp = netdev_priv(dev);
Michael Chanb6016b72005-05-26 13:03:09 -07007847
7848 if (((new_mtu + ETH_HLEN) > MAX_ETHERNET_JUMBO_PACKET_SIZE) ||
7849 ((new_mtu + ETH_HLEN) < MIN_ETHERNET_PACKET_SIZE))
7850 return -EINVAL;
7851
7852 dev->mtu = new_mtu;
Michael Chanb0332812012-02-05 15:24:38 +00007853 return bnx2_change_ring_size(bp, bp->rx_ring_size, bp->tx_ring_size,
7854 false);
Michael Chanb6016b72005-05-26 13:03:09 -07007855}
7856
Alexey Dobriyan257ddbd2010-01-27 10:17:41 +00007857#ifdef CONFIG_NET_POLL_CONTROLLER
Michael Chanb6016b72005-05-26 13:03:09 -07007858static void
7859poll_bnx2(struct net_device *dev)
7860{
Michael Chan972ec0d2006-01-23 16:12:43 -08007861 struct bnx2 *bp = netdev_priv(dev);
Neil Hormanb2af2c12008-11-12 16:23:44 -08007862 int i;
Michael Chanb6016b72005-05-26 13:03:09 -07007863
Neil Hormanb2af2c12008-11-12 16:23:44 -08007864 for (i = 0; i < bp->irq_nvecs; i++) {
Michael Chan1bf1e342010-03-23 13:13:12 +00007865 struct bnx2_irq *irq = &bp->irq_tbl[i];
7866
7867 disable_irq(irq->vector);
7868 irq->handler(irq->vector, &bp->bnx2_napi[i]);
7869 enable_irq(irq->vector);
Neil Hormanb2af2c12008-11-12 16:23:44 -08007870 }
Michael Chanb6016b72005-05-26 13:03:09 -07007871}
7872#endif
7873
Bill Pembertoncfd95a62012-12-03 09:22:58 -05007874static void
Michael Chan253c8b752007-01-08 19:56:01 -08007875bnx2_get_5709_media(struct bnx2 *bp)
7876{
Michael Chane503e062012-12-06 10:33:08 +00007877 u32 val = BNX2_RD(bp, BNX2_MISC_DUAL_MEDIA_CTRL);
Michael Chan253c8b752007-01-08 19:56:01 -08007878 u32 bond_id = val & BNX2_MISC_DUAL_MEDIA_CTRL_BOND_ID;
7879 u32 strap;
7880
7881 if (bond_id == BNX2_MISC_DUAL_MEDIA_CTRL_BOND_ID_C)
7882 return;
7883 else if (bond_id == BNX2_MISC_DUAL_MEDIA_CTRL_BOND_ID_S) {
Michael Chan583c28e2008-01-21 19:51:35 -08007884 bp->phy_flags |= BNX2_PHY_FLAG_SERDES;
Michael Chan253c8b752007-01-08 19:56:01 -08007885 return;
7886 }
7887
7888 if (val & BNX2_MISC_DUAL_MEDIA_CTRL_STRAP_OVERRIDE)
7889 strap = (val & BNX2_MISC_DUAL_MEDIA_CTRL_PHY_CTRL) >> 21;
7890 else
7891 strap = (val & BNX2_MISC_DUAL_MEDIA_CTRL_PHY_CTRL_STRAP) >> 8;
7892
Michael Chanaefd90e2012-06-16 15:45:43 +00007893 if (bp->func == 0) {
Michael Chan253c8b752007-01-08 19:56:01 -08007894 switch (strap) {
7895 case 0x4:
7896 case 0x5:
7897 case 0x6:
Michael Chan583c28e2008-01-21 19:51:35 -08007898 bp->phy_flags |= BNX2_PHY_FLAG_SERDES;
Michael Chan253c8b752007-01-08 19:56:01 -08007899 return;
7900 }
7901 } else {
7902 switch (strap) {
7903 case 0x1:
7904 case 0x2:
7905 case 0x4:
Michael Chan583c28e2008-01-21 19:51:35 -08007906 bp->phy_flags |= BNX2_PHY_FLAG_SERDES;
Michael Chan253c8b752007-01-08 19:56:01 -08007907 return;
7908 }
7909 }
7910}
7911
Bill Pembertoncfd95a62012-12-03 09:22:58 -05007912static void
Michael Chan883e5152007-05-03 13:25:11 -07007913bnx2_get_pci_speed(struct bnx2 *bp)
7914{
7915 u32 reg;
7916
Michael Chane503e062012-12-06 10:33:08 +00007917 reg = BNX2_RD(bp, BNX2_PCICFG_MISC_STATUS);
Michael Chan883e5152007-05-03 13:25:11 -07007918 if (reg & BNX2_PCICFG_MISC_STATUS_PCIX_DET) {
7919 u32 clkreg;
7920
David S. Millerf86e82f2008-01-21 17:15:40 -08007921 bp->flags |= BNX2_FLAG_PCIX;
Michael Chan883e5152007-05-03 13:25:11 -07007922
Michael Chane503e062012-12-06 10:33:08 +00007923 clkreg = BNX2_RD(bp, BNX2_PCICFG_PCI_CLOCK_CONTROL_BITS);
Michael Chan883e5152007-05-03 13:25:11 -07007924
7925 clkreg &= BNX2_PCICFG_PCI_CLOCK_CONTROL_BITS_PCI_CLK_SPD_DET;
7926 switch (clkreg) {
7927 case BNX2_PCICFG_PCI_CLOCK_CONTROL_BITS_PCI_CLK_SPD_DET_133MHZ:
7928 bp->bus_speed_mhz = 133;
7929 break;
7930
7931 case BNX2_PCICFG_PCI_CLOCK_CONTROL_BITS_PCI_CLK_SPD_DET_95MHZ:
7932 bp->bus_speed_mhz = 100;
7933 break;
7934
7935 case BNX2_PCICFG_PCI_CLOCK_CONTROL_BITS_PCI_CLK_SPD_DET_66MHZ:
7936 case BNX2_PCICFG_PCI_CLOCK_CONTROL_BITS_PCI_CLK_SPD_DET_80MHZ:
7937 bp->bus_speed_mhz = 66;
7938 break;
7939
7940 case BNX2_PCICFG_PCI_CLOCK_CONTROL_BITS_PCI_CLK_SPD_DET_48MHZ:
7941 case BNX2_PCICFG_PCI_CLOCK_CONTROL_BITS_PCI_CLK_SPD_DET_55MHZ:
7942 bp->bus_speed_mhz = 50;
7943 break;
7944
7945 case BNX2_PCICFG_PCI_CLOCK_CONTROL_BITS_PCI_CLK_SPD_DET_LOW:
7946 case BNX2_PCICFG_PCI_CLOCK_CONTROL_BITS_PCI_CLK_SPD_DET_32MHZ:
7947 case BNX2_PCICFG_PCI_CLOCK_CONTROL_BITS_PCI_CLK_SPD_DET_38MHZ:
7948 bp->bus_speed_mhz = 33;
7949 break;
7950 }
7951 }
7952 else {
7953 if (reg & BNX2_PCICFG_MISC_STATUS_M66EN)
7954 bp->bus_speed_mhz = 66;
7955 else
7956 bp->bus_speed_mhz = 33;
7957 }
7958
7959 if (reg & BNX2_PCICFG_MISC_STATUS_32BIT_DET)
David S. Millerf86e82f2008-01-21 17:15:40 -08007960 bp->flags |= BNX2_FLAG_PCI_32BIT;
Michael Chan883e5152007-05-03 13:25:11 -07007961
7962}
7963
Bill Pembertoncfd95a62012-12-03 09:22:58 -05007964static void
Michael Chan76d99062009-12-03 09:46:34 +00007965bnx2_read_vpd_fw_ver(struct bnx2 *bp)
7966{
Matt Carlsondf25bc32010-02-26 14:04:44 +00007967 int rc, i, j;
Michael Chan76d99062009-12-03 09:46:34 +00007968 u8 *data;
Matt Carlsondf25bc32010-02-26 14:04:44 +00007969 unsigned int block_end, rosize, len;
Michael Chan76d99062009-12-03 09:46:34 +00007970
Michael Chan012093f2009-12-03 15:58:00 -08007971#define BNX2_VPD_NVRAM_OFFSET 0x300
7972#define BNX2_VPD_LEN 128
Michael Chan76d99062009-12-03 09:46:34 +00007973#define BNX2_MAX_VER_SLEN 30
7974
7975 data = kmalloc(256, GFP_KERNEL);
7976 if (!data)
7977 return;
7978
Michael Chan012093f2009-12-03 15:58:00 -08007979 rc = bnx2_nvram_read(bp, BNX2_VPD_NVRAM_OFFSET, data + BNX2_VPD_LEN,
7980 BNX2_VPD_LEN);
Michael Chan76d99062009-12-03 09:46:34 +00007981 if (rc)
7982 goto vpd_done;
7983
Michael Chan012093f2009-12-03 15:58:00 -08007984 for (i = 0; i < BNX2_VPD_LEN; i += 4) {
7985 data[i] = data[i + BNX2_VPD_LEN + 3];
7986 data[i + 1] = data[i + BNX2_VPD_LEN + 2];
7987 data[i + 2] = data[i + BNX2_VPD_LEN + 1];
7988 data[i + 3] = data[i + BNX2_VPD_LEN];
Michael Chan76d99062009-12-03 09:46:34 +00007989 }
7990
Matt Carlsondf25bc32010-02-26 14:04:44 +00007991 i = pci_vpd_find_tag(data, 0, BNX2_VPD_LEN, PCI_VPD_LRDT_RO_DATA);
7992 if (i < 0)
Michael Chan76d99062009-12-03 09:46:34 +00007993 goto vpd_done;
Matt Carlsondf25bc32010-02-26 14:04:44 +00007994
7995 rosize = pci_vpd_lrdt_size(&data[i]);
7996 i += PCI_VPD_LRDT_TAG_SIZE;
7997 block_end = i + rosize;
7998
7999 if (block_end > BNX2_VPD_LEN)
8000 goto vpd_done;
8001
8002 j = pci_vpd_find_info_keyword(data, i, rosize,
8003 PCI_VPD_RO_KEYWORD_MFR_ID);
8004 if (j < 0)
8005 goto vpd_done;
8006
8007 len = pci_vpd_info_field_size(&data[j]);
8008
8009 j += PCI_VPD_INFO_FLD_HDR_SIZE;
8010 if (j + len > block_end || len != 4 ||
8011 memcmp(&data[j], "1028", 4))
8012 goto vpd_done;
8013
8014 j = pci_vpd_find_info_keyword(data, i, rosize,
8015 PCI_VPD_RO_KEYWORD_VENDOR0);
8016 if (j < 0)
8017 goto vpd_done;
8018
8019 len = pci_vpd_info_field_size(&data[j]);
8020
8021 j += PCI_VPD_INFO_FLD_HDR_SIZE;
8022 if (j + len > block_end || len > BNX2_MAX_VER_SLEN)
8023 goto vpd_done;
8024
8025 memcpy(bp->fw_version, &data[j], len);
8026 bp->fw_version[len] = ' ';
Michael Chan76d99062009-12-03 09:46:34 +00008027
8028vpd_done:
8029 kfree(data);
8030}
8031
Bill Pembertoncfd95a62012-12-03 09:22:58 -05008032static int
Michael Chanb6016b72005-05-26 13:03:09 -07008033bnx2_init_board(struct pci_dev *pdev, struct net_device *dev)
8034{
8035 struct bnx2 *bp;
Michael Chan58fc2ea2007-07-07 22:52:02 -07008036 int rc, i, j;
Michael Chanb6016b72005-05-26 13:03:09 -07008037 u32 reg;
Michael Chan40453c82007-05-03 13:19:18 -07008038 u64 dma_mask, persist_dma_mask;
John Feeneycd709aa2010-08-22 17:45:53 +00008039 int err;
Michael Chanb6016b72005-05-26 13:03:09 -07008040
Michael Chanb6016b72005-05-26 13:03:09 -07008041 SET_NETDEV_DEV(dev, &pdev->dev);
Michael Chan972ec0d2006-01-23 16:12:43 -08008042 bp = netdev_priv(dev);
Michael Chanb6016b72005-05-26 13:03:09 -07008043
8044 bp->flags = 0;
8045 bp->phy_flags = 0;
8046
Michael Chan354fcd72010-01-17 07:30:44 +00008047 bp->temp_stats_blk =
8048 kzalloc(sizeof(struct statistics_block), GFP_KERNEL);
8049
8050 if (bp->temp_stats_blk == NULL) {
8051 rc = -ENOMEM;
8052 goto err_out;
8053 }
8054
Michael Chanb6016b72005-05-26 13:03:09 -07008055 /* enable device (incl. PCI PM wakeup), and bus-mastering */
8056 rc = pci_enable_device(pdev);
8057 if (rc) {
Joe Perches3a9c6a42010-02-17 15:01:51 +00008058 dev_err(&pdev->dev, "Cannot enable PCI device, aborting\n");
Michael Chanb6016b72005-05-26 13:03:09 -07008059 goto err_out;
8060 }
8061
8062 if (!(pci_resource_flags(pdev, 0) & IORESOURCE_MEM)) {
Jeff Garzik9b91cf92006-06-27 11:39:50 -04008063 dev_err(&pdev->dev,
Joe Perches3a9c6a42010-02-17 15:01:51 +00008064 "Cannot find PCI device base address, aborting\n");
Michael Chanb6016b72005-05-26 13:03:09 -07008065 rc = -ENODEV;
8066 goto err_out_disable;
8067 }
8068
8069 rc = pci_request_regions(pdev, DRV_MODULE_NAME);
8070 if (rc) {
Joe Perches3a9c6a42010-02-17 15:01:51 +00008071 dev_err(&pdev->dev, "Cannot obtain PCI resources, aborting\n");
Michael Chanb6016b72005-05-26 13:03:09 -07008072 goto err_out_disable;
8073 }
8074
8075 pci_set_master(pdev);
8076
Yijing Wang85768272013-06-18 16:12:37 +08008077 bp->pm_cap = pdev->pm_cap;
Michael Chanb6016b72005-05-26 13:03:09 -07008078 if (bp->pm_cap == 0) {
Jeff Garzik9b91cf92006-06-27 11:39:50 -04008079 dev_err(&pdev->dev,
Joe Perches3a9c6a42010-02-17 15:01:51 +00008080 "Cannot find power management capability, aborting\n");
Michael Chanb6016b72005-05-26 13:03:09 -07008081 rc = -EIO;
8082 goto err_out_release;
8083 }
8084
Michael Chanb6016b72005-05-26 13:03:09 -07008085 bp->dev = dev;
8086 bp->pdev = pdev;
8087
8088 spin_lock_init(&bp->phy_lock);
Michael Chan1b8227c2007-05-03 13:24:05 -07008089 spin_lock_init(&bp->indirect_lock);
Michael Chanc5a88952009-08-14 15:49:45 +00008090#ifdef BCM_CNIC
8091 mutex_init(&bp->cnic_lock);
8092#endif
David Howellsc4028952006-11-22 14:57:56 +00008093 INIT_WORK(&bp->reset_task, bnx2_reset_task);
Michael Chanb6016b72005-05-26 13:03:09 -07008094
Francois Romieuc0357e92012-03-09 14:51:47 +01008095 bp->regview = pci_iomap(pdev, 0, MB_GET_CID_ADDR(TX_TSS_CID +
8096 TX_MAX_TSS_RINGS + 1));
Michael Chanb6016b72005-05-26 13:03:09 -07008097 if (!bp->regview) {
Joe Perches3a9c6a42010-02-17 15:01:51 +00008098 dev_err(&pdev->dev, "Cannot map register space, aborting\n");
Michael Chanb6016b72005-05-26 13:03:09 -07008099 rc = -ENOMEM;
8100 goto err_out_release;
8101 }
8102
8103 /* Configure byte swap and enable write to the reg_window registers.
8104 * Rely on CPU to do target byte swapping on big endian systems
8105 * The chip's target access swapping will not swap all accesses
8106 */
Michael Chane503e062012-12-06 10:33:08 +00008107 BNX2_WR(bp, BNX2_PCICFG_MISC_CONFIG,
8108 BNX2_PCICFG_MISC_CONFIG_REG_WINDOW_ENA |
8109 BNX2_PCICFG_MISC_CONFIG_TARGET_MB_WORD_SWAP);
Michael Chanb6016b72005-05-26 13:03:09 -07008110
Michael Chane503e062012-12-06 10:33:08 +00008111 bp->chip_id = BNX2_RD(bp, BNX2_MISC_ID);
Michael Chanb6016b72005-05-26 13:03:09 -07008112
Michael Chan4ce45e02012-12-06 10:33:10 +00008113 if (BNX2_CHIP(bp) == BNX2_CHIP_5709) {
Jon Masone82760e2011-06-27 07:44:43 +00008114 if (!pci_is_pcie(pdev)) {
8115 dev_err(&pdev->dev, "Not PCIE, aborting\n");
Michael Chan883e5152007-05-03 13:25:11 -07008116 rc = -EIO;
8117 goto err_out_unmap;
8118 }
David S. Millerf86e82f2008-01-21 17:15:40 -08008119 bp->flags |= BNX2_FLAG_PCIE;
Michael Chan4ce45e02012-12-06 10:33:10 +00008120 if (BNX2_CHIP_REV(bp) == BNX2_CHIP_REV_Ax)
David S. Millerf86e82f2008-01-21 17:15:40 -08008121 bp->flags |= BNX2_FLAG_JUMBO_BROKEN;
Michael Chanc239f272010-10-11 16:12:28 -07008122
8123 /* AER (Advanced Error Reporting) hooks */
8124 err = pci_enable_pcie_error_reporting(pdev);
Michael Chan4bb9ebc2011-01-25 22:14:51 +00008125 if (!err)
8126 bp->flags |= BNX2_FLAG_AER_ENABLED;
Michael Chanc239f272010-10-11 16:12:28 -07008127
Michael Chan883e5152007-05-03 13:25:11 -07008128 } else {
Michael Chan59b47d82006-11-19 14:10:45 -08008129 bp->pcix_cap = pci_find_capability(pdev, PCI_CAP_ID_PCIX);
8130 if (bp->pcix_cap == 0) {
8131 dev_err(&pdev->dev,
Joe Perches3a9c6a42010-02-17 15:01:51 +00008132 "Cannot find PCIX capability, aborting\n");
Michael Chan59b47d82006-11-19 14:10:45 -08008133 rc = -EIO;
8134 goto err_out_unmap;
8135 }
Michael Chan61d9e3f2009-08-21 16:20:46 +00008136 bp->flags |= BNX2_FLAG_BROKEN_STATS;
Michael Chan59b47d82006-11-19 14:10:45 -08008137 }
8138
Michael Chan4ce45e02012-12-06 10:33:10 +00008139 if (BNX2_CHIP(bp) == BNX2_CHIP_5709 &&
8140 BNX2_CHIP_REV(bp) != BNX2_CHIP_REV_Ax) {
Yijing Wang555a8422013-08-08 21:02:22 +08008141 if (pdev->msix_cap)
David S. Millerf86e82f2008-01-21 17:15:40 -08008142 bp->flags |= BNX2_FLAG_MSIX_CAP;
Michael Chanb4b36042007-12-20 19:59:30 -08008143 }
8144
Michael Chan4ce45e02012-12-06 10:33:10 +00008145 if (BNX2_CHIP_ID(bp) != BNX2_CHIP_ID_5706_A0 &&
8146 BNX2_CHIP_ID(bp) != BNX2_CHIP_ID_5706_A1) {
Yijing Wang555a8422013-08-08 21:02:22 +08008147 if (pdev->msi_cap)
David S. Millerf86e82f2008-01-21 17:15:40 -08008148 bp->flags |= BNX2_FLAG_MSI_CAP;
Michael Chan8e6a72c2007-05-03 13:24:48 -07008149 }
8150
Michael Chan40453c82007-05-03 13:19:18 -07008151 /* 5708 cannot support DMA addresses > 40-bit. */
Michael Chan4ce45e02012-12-06 10:33:10 +00008152 if (BNX2_CHIP(bp) == BNX2_CHIP_5708)
Yang Hongyang50cf1562009-04-06 19:01:14 -07008153 persist_dma_mask = dma_mask = DMA_BIT_MASK(40);
Michael Chan40453c82007-05-03 13:19:18 -07008154 else
Yang Hongyang6a355282009-04-06 19:01:13 -07008155 persist_dma_mask = dma_mask = DMA_BIT_MASK(64);
Michael Chan40453c82007-05-03 13:19:18 -07008156
8157 /* Configure DMA attributes. */
8158 if (pci_set_dma_mask(pdev, dma_mask) == 0) {
8159 dev->features |= NETIF_F_HIGHDMA;
8160 rc = pci_set_consistent_dma_mask(pdev, persist_dma_mask);
8161 if (rc) {
8162 dev_err(&pdev->dev,
Joe Perches3a9c6a42010-02-17 15:01:51 +00008163 "pci_set_consistent_dma_mask failed, aborting\n");
Michael Chan40453c82007-05-03 13:19:18 -07008164 goto err_out_unmap;
8165 }
Yang Hongyang284901a2009-04-06 19:01:15 -07008166 } else if ((rc = pci_set_dma_mask(pdev, DMA_BIT_MASK(32))) != 0) {
Joe Perches3a9c6a42010-02-17 15:01:51 +00008167 dev_err(&pdev->dev, "System does not support DMA, aborting\n");
Michael Chan40453c82007-05-03 13:19:18 -07008168 goto err_out_unmap;
8169 }
8170
David S. Millerf86e82f2008-01-21 17:15:40 -08008171 if (!(bp->flags & BNX2_FLAG_PCIE))
Michael Chan883e5152007-05-03 13:25:11 -07008172 bnx2_get_pci_speed(bp);
Michael Chanb6016b72005-05-26 13:03:09 -07008173
8174 /* 5706A0 may falsely detect SERR and PERR. */
Michael Chan4ce45e02012-12-06 10:33:10 +00008175 if (BNX2_CHIP_ID(bp) == BNX2_CHIP_ID_5706_A0) {
Michael Chane503e062012-12-06 10:33:08 +00008176 reg = BNX2_RD(bp, PCI_COMMAND);
Michael Chanb6016b72005-05-26 13:03:09 -07008177 reg &= ~(PCI_COMMAND_SERR | PCI_COMMAND_PARITY);
Michael Chane503e062012-12-06 10:33:08 +00008178 BNX2_WR(bp, PCI_COMMAND, reg);
Michael Chan4ce45e02012-12-06 10:33:10 +00008179 } else if ((BNX2_CHIP_ID(bp) == BNX2_CHIP_ID_5706_A1) &&
David S. Millerf86e82f2008-01-21 17:15:40 -08008180 !(bp->flags & BNX2_FLAG_PCIX)) {
Michael Chanb6016b72005-05-26 13:03:09 -07008181
Jeff Garzik9b91cf92006-06-27 11:39:50 -04008182 dev_err(&pdev->dev,
Joe Perches3a9c6a42010-02-17 15:01:51 +00008183 "5706 A1 can only be used in a PCIX bus, aborting\n");
Michael Chanb6016b72005-05-26 13:03:09 -07008184 goto err_out_unmap;
8185 }
8186
8187 bnx2_init_nvram(bp);
8188
Michael Chan2726d6e2008-01-29 21:35:05 -08008189 reg = bnx2_reg_rd_ind(bp, BNX2_SHM_HDR_SIGNATURE);
Michael Chane3648b32005-11-04 08:51:21 -08008190
Michael Chanaefd90e2012-06-16 15:45:43 +00008191 if (bnx2_reg_rd_ind(bp, BNX2_MCP_TOE_ID) & BNX2_MCP_TOE_ID_FUNCTION_ID)
8192 bp->func = 1;
8193
Michael Chane3648b32005-11-04 08:51:21 -08008194 if ((reg & BNX2_SHM_HDR_SIGNATURE_SIG_MASK) ==
Michael Chan24cb2302007-01-25 15:49:56 -08008195 BNX2_SHM_HDR_SIGNATURE_SIG) {
Michael Chanaefd90e2012-06-16 15:45:43 +00008196 u32 off = bp->func << 2;
Michael Chan24cb2302007-01-25 15:49:56 -08008197
Michael Chan2726d6e2008-01-29 21:35:05 -08008198 bp->shmem_base = bnx2_reg_rd_ind(bp, BNX2_SHM_HDR_ADDR_0 + off);
Michael Chan24cb2302007-01-25 15:49:56 -08008199 } else
Michael Chane3648b32005-11-04 08:51:21 -08008200 bp->shmem_base = HOST_VIEW_SHMEM_BASE;
8201
Michael Chanb6016b72005-05-26 13:03:09 -07008202 /* Get the permanent MAC address. First we need to make sure the
8203 * firmware is actually running.
8204 */
Michael Chan2726d6e2008-01-29 21:35:05 -08008205 reg = bnx2_shmem_rd(bp, BNX2_DEV_INFO_SIGNATURE);
Michael Chanb6016b72005-05-26 13:03:09 -07008206
8207 if ((reg & BNX2_DEV_INFO_SIGNATURE_MAGIC_MASK) !=
8208 BNX2_DEV_INFO_SIGNATURE_MAGIC) {
Joe Perches3a9c6a42010-02-17 15:01:51 +00008209 dev_err(&pdev->dev, "Firmware not running, aborting\n");
Michael Chanb6016b72005-05-26 13:03:09 -07008210 rc = -ENODEV;
8211 goto err_out_unmap;
8212 }
8213
Michael Chan76d99062009-12-03 09:46:34 +00008214 bnx2_read_vpd_fw_ver(bp);
8215
8216 j = strlen(bp->fw_version);
Michael Chan2726d6e2008-01-29 21:35:05 -08008217 reg = bnx2_shmem_rd(bp, BNX2_DEV_INFO_BC_REV);
Michael Chan76d99062009-12-03 09:46:34 +00008218 for (i = 0; i < 3 && j < 24; i++) {
Michael Chan58fc2ea2007-07-07 22:52:02 -07008219 u8 num, k, skip0;
8220
Michael Chan76d99062009-12-03 09:46:34 +00008221 if (i == 0) {
8222 bp->fw_version[j++] = 'b';
8223 bp->fw_version[j++] = 'c';
8224 bp->fw_version[j++] = ' ';
8225 }
Michael Chan58fc2ea2007-07-07 22:52:02 -07008226 num = (u8) (reg >> (24 - (i * 8)));
8227 for (k = 100, skip0 = 1; k >= 1; num %= k, k /= 10) {
8228 if (num >= k || !skip0 || k == 1) {
8229 bp->fw_version[j++] = (num / k) + '0';
8230 skip0 = 0;
8231 }
8232 }
8233 if (i != 2)
8234 bp->fw_version[j++] = '.';
8235 }
Michael Chan2726d6e2008-01-29 21:35:05 -08008236 reg = bnx2_shmem_rd(bp, BNX2_PORT_FEATURE);
Michael Chan846f5c62007-10-10 16:16:51 -07008237 if (reg & BNX2_PORT_FEATURE_WOL_ENABLED)
8238 bp->wol = 1;
8239
8240 if (reg & BNX2_PORT_FEATURE_ASF_ENABLED) {
David S. Millerf86e82f2008-01-21 17:15:40 -08008241 bp->flags |= BNX2_FLAG_ASF_ENABLE;
Michael Chanc2d3db82007-07-16 18:26:43 -07008242
8243 for (i = 0; i < 30; i++) {
Michael Chan2726d6e2008-01-29 21:35:05 -08008244 reg = bnx2_shmem_rd(bp, BNX2_BC_STATE_CONDITION);
Michael Chanc2d3db82007-07-16 18:26:43 -07008245 if (reg & BNX2_CONDITION_MFW_RUN_MASK)
8246 break;
8247 msleep(10);
8248 }
8249 }
Michael Chan2726d6e2008-01-29 21:35:05 -08008250 reg = bnx2_shmem_rd(bp, BNX2_BC_STATE_CONDITION);
Michael Chan58fc2ea2007-07-07 22:52:02 -07008251 reg &= BNX2_CONDITION_MFW_RUN_MASK;
8252 if (reg != BNX2_CONDITION_MFW_RUN_UNKNOWN &&
8253 reg != BNX2_CONDITION_MFW_RUN_NONE) {
Michael Chan2726d6e2008-01-29 21:35:05 -08008254 u32 addr = bnx2_shmem_rd(bp, BNX2_MFW_VER_PTR);
Michael Chan58fc2ea2007-07-07 22:52:02 -07008255
Michael Chan76d99062009-12-03 09:46:34 +00008256 if (j < 32)
8257 bp->fw_version[j++] = ' ';
8258 for (i = 0; i < 3 && j < 28; i++) {
Michael Chan2726d6e2008-01-29 21:35:05 -08008259 reg = bnx2_reg_rd_ind(bp, addr + i * 4);
Michael Chan3aeb7d22011-07-20 14:55:25 +00008260 reg = be32_to_cpu(reg);
Michael Chan58fc2ea2007-07-07 22:52:02 -07008261 memcpy(&bp->fw_version[j], &reg, 4);
8262 j += 4;
8263 }
8264 }
Michael Chanb6016b72005-05-26 13:03:09 -07008265
Michael Chan2726d6e2008-01-29 21:35:05 -08008266 reg = bnx2_shmem_rd(bp, BNX2_PORT_HW_CFG_MAC_UPPER);
Michael Chanb6016b72005-05-26 13:03:09 -07008267 bp->mac_addr[0] = (u8) (reg >> 8);
8268 bp->mac_addr[1] = (u8) reg;
8269
Michael Chan2726d6e2008-01-29 21:35:05 -08008270 reg = bnx2_shmem_rd(bp, BNX2_PORT_HW_CFG_MAC_LOWER);
Michael Chanb6016b72005-05-26 13:03:09 -07008271 bp->mac_addr[2] = (u8) (reg >> 24);
8272 bp->mac_addr[3] = (u8) (reg >> 16);
8273 bp->mac_addr[4] = (u8) (reg >> 8);
8274 bp->mac_addr[5] = (u8) reg;
8275
Michael Chan2bc40782012-12-06 10:33:09 +00008276 bp->tx_ring_size = BNX2_MAX_TX_DESC_CNT;
Michael Chan932f3772006-08-15 01:39:36 -07008277 bnx2_set_rx_ring_size(bp, 255);
Michael Chanb6016b72005-05-26 13:03:09 -07008278
Michael Chancf7474a2009-08-21 16:20:48 +00008279 bp->tx_quick_cons_trip_int = 2;
Michael Chanb6016b72005-05-26 13:03:09 -07008280 bp->tx_quick_cons_trip = 20;
Michael Chancf7474a2009-08-21 16:20:48 +00008281 bp->tx_ticks_int = 18;
Michael Chanb6016b72005-05-26 13:03:09 -07008282 bp->tx_ticks = 80;
Jeff Garzik6aa20a22006-09-13 13:24:59 -04008283
Michael Chancf7474a2009-08-21 16:20:48 +00008284 bp->rx_quick_cons_trip_int = 2;
8285 bp->rx_quick_cons_trip = 12;
Michael Chanb6016b72005-05-26 13:03:09 -07008286 bp->rx_ticks_int = 18;
8287 bp->rx_ticks = 18;
8288
Michael Chan7ea69202007-07-16 18:27:10 -07008289 bp->stats_ticks = USEC_PER_SEC & BNX2_HC_STATS_TICKS_HC_STAT_TICKS;
Michael Chanb6016b72005-05-26 13:03:09 -07008290
Benjamin Liac392ab2008-09-18 16:40:49 -07008291 bp->current_interval = BNX2_TIMER_INTERVAL;
Michael Chanb6016b72005-05-26 13:03:09 -07008292
Michael Chan5b0c76a2005-11-04 08:45:49 -08008293 bp->phy_addr = 1;
8294
Michael Chanb6016b72005-05-26 13:03:09 -07008295 /* Disable WOL support if we are running on a SERDES chip. */
Michael Chan4ce45e02012-12-06 10:33:10 +00008296 if (BNX2_CHIP(bp) == BNX2_CHIP_5709)
Michael Chan253c8b752007-01-08 19:56:01 -08008297 bnx2_get_5709_media(bp);
Michael Chan4ce45e02012-12-06 10:33:10 +00008298 else if (BNX2_CHIP_BOND(bp) & BNX2_CHIP_BOND_SERDES_BIT)
Michael Chan583c28e2008-01-21 19:51:35 -08008299 bp->phy_flags |= BNX2_PHY_FLAG_SERDES;
Michael Chanbac0dff2006-11-19 14:15:05 -08008300
Michael Chan0d8a6572007-07-07 22:49:43 -07008301 bp->phy_port = PORT_TP;
Michael Chan583c28e2008-01-21 19:51:35 -08008302 if (bp->phy_flags & BNX2_PHY_FLAG_SERDES) {
Michael Chan0d8a6572007-07-07 22:49:43 -07008303 bp->phy_port = PORT_FIBRE;
Michael Chan2726d6e2008-01-29 21:35:05 -08008304 reg = bnx2_shmem_rd(bp, BNX2_SHARED_HW_CFG_CONFIG);
Michael Chan846f5c62007-10-10 16:16:51 -07008305 if (!(reg & BNX2_SHARED_HW_CFG_GIG_LINK_ON_VAUX)) {
David S. Millerf86e82f2008-01-21 17:15:40 -08008306 bp->flags |= BNX2_FLAG_NO_WOL;
Michael Chan846f5c62007-10-10 16:16:51 -07008307 bp->wol = 0;
8308 }
Michael Chan4ce45e02012-12-06 10:33:10 +00008309 if (BNX2_CHIP(bp) == BNX2_CHIP_5706) {
Michael Chan38ea3682008-02-23 19:48:57 -08008310 /* Don't do parallel detect on this board because of
8311 * some board problems. The link will not go down
8312 * if we do parallel detect.
8313 */
8314 if (pdev->subsystem_vendor == PCI_VENDOR_ID_HP &&
8315 pdev->subsystem_device == 0x310c)
8316 bp->phy_flags |= BNX2_PHY_FLAG_NO_PARALLEL;
8317 } else {
Michael Chan5b0c76a2005-11-04 08:45:49 -08008318 bp->phy_addr = 2;
Michael Chan5b0c76a2005-11-04 08:45:49 -08008319 if (reg & BNX2_SHARED_HW_CFG_PHY_2_5G)
Michael Chan583c28e2008-01-21 19:51:35 -08008320 bp->phy_flags |= BNX2_PHY_FLAG_2_5G_CAPABLE;
Michael Chan5b0c76a2005-11-04 08:45:49 -08008321 }
Michael Chan4ce45e02012-12-06 10:33:10 +00008322 } else if (BNX2_CHIP(bp) == BNX2_CHIP_5706 ||
8323 BNX2_CHIP(bp) == BNX2_CHIP_5708)
Michael Chan583c28e2008-01-21 19:51:35 -08008324 bp->phy_flags |= BNX2_PHY_FLAG_CRC_FIX;
Michael Chan4ce45e02012-12-06 10:33:10 +00008325 else if (BNX2_CHIP(bp) == BNX2_CHIP_5709 &&
8326 (BNX2_CHIP_REV(bp) == BNX2_CHIP_REV_Ax ||
8327 BNX2_CHIP_REV(bp) == BNX2_CHIP_REV_Bx))
Michael Chan583c28e2008-01-21 19:51:35 -08008328 bp->phy_flags |= BNX2_PHY_FLAG_DIS_EARLY_DAC;
Michael Chanb6016b72005-05-26 13:03:09 -07008329
Michael Chan7c62e832008-07-14 22:39:03 -07008330 bnx2_init_fw_cap(bp);
8331
Michael Chan4ce45e02012-12-06 10:33:10 +00008332 if ((BNX2_CHIP_ID(bp) == BNX2_CHIP_ID_5708_A0) ||
8333 (BNX2_CHIP_ID(bp) == BNX2_CHIP_ID_5708_B0) ||
8334 (BNX2_CHIP_ID(bp) == BNX2_CHIP_ID_5708_B1) ||
Michael Chane503e062012-12-06 10:33:08 +00008335 !(BNX2_RD(bp, BNX2_PCI_CONFIG_3) & BNX2_PCI_CONFIG_3_VAUX_PRESET)) {
David S. Millerf86e82f2008-01-21 17:15:40 -08008336 bp->flags |= BNX2_FLAG_NO_WOL;
Michael Chan846f5c62007-10-10 16:16:51 -07008337 bp->wol = 0;
8338 }
Michael Chandda1e392006-01-23 16:08:14 -08008339
Michael Chan6d5e85c2013-08-06 15:50:08 -07008340 if (bp->flags & BNX2_FLAG_NO_WOL)
8341 device_set_wakeup_capable(&bp->pdev->dev, false);
8342 else
8343 device_set_wakeup_enable(&bp->pdev->dev, bp->wol);
8344
Michael Chan4ce45e02012-12-06 10:33:10 +00008345 if (BNX2_CHIP_ID(bp) == BNX2_CHIP_ID_5706_A0) {
Michael Chanb6016b72005-05-26 13:03:09 -07008346 bp->tx_quick_cons_trip_int =
8347 bp->tx_quick_cons_trip;
8348 bp->tx_ticks_int = bp->tx_ticks;
8349 bp->rx_quick_cons_trip_int =
8350 bp->rx_quick_cons_trip;
8351 bp->rx_ticks_int = bp->rx_ticks;
8352 bp->comp_prod_trip_int = bp->comp_prod_trip;
8353 bp->com_ticks_int = bp->com_ticks;
8354 bp->cmd_ticks_int = bp->cmd_ticks;
8355 }
8356
Michael Chanf9317a42006-09-29 17:06:23 -07008357 /* Disable MSI on 5706 if AMD 8132 bridge is found.
8358 *
8359 * MSI is defined to be 32-bit write. The 5706 does 64-bit MSI writes
8360 * with byte enables disabled on the unused 32-bit word. This is legal
8361 * but causes problems on the AMD 8132 which will eventually stop
8362 * responding after a while.
8363 *
8364 * AMD believes this incompatibility is unique to the 5706, and
Michael Ellerman88187df2007-01-25 19:34:07 +11008365 * prefers to locally disable MSI rather than globally disabling it.
Michael Chanf9317a42006-09-29 17:06:23 -07008366 */
Michael Chan4ce45e02012-12-06 10:33:10 +00008367 if (BNX2_CHIP(bp) == BNX2_CHIP_5706 && disable_msi == 0) {
Michael Chanf9317a42006-09-29 17:06:23 -07008368 struct pci_dev *amd_8132 = NULL;
8369
8370 while ((amd_8132 = pci_get_device(PCI_VENDOR_ID_AMD,
8371 PCI_DEVICE_ID_AMD_8132_BRIDGE,
8372 amd_8132))) {
Michael Chanf9317a42006-09-29 17:06:23 -07008373
Auke Kok44c10132007-06-08 15:46:36 -07008374 if (amd_8132->revision >= 0x10 &&
8375 amd_8132->revision <= 0x13) {
Michael Chanf9317a42006-09-29 17:06:23 -07008376 disable_msi = 1;
8377 pci_dev_put(amd_8132);
8378 break;
8379 }
8380 }
8381 }
8382
Michael Chandeaf3912007-07-07 22:48:00 -07008383 bnx2_set_default_link(bp);
Michael Chanb6016b72005-05-26 13:03:09 -07008384 bp->req_flow_ctrl = FLOW_CTRL_RX | FLOW_CTRL_TX;
8385
Michael Chancd339a02005-08-25 15:35:24 -07008386 init_timer(&bp->timer);
Benjamin Liac392ab2008-09-18 16:40:49 -07008387 bp->timer.expires = RUN_AT(BNX2_TIMER_INTERVAL);
Michael Chancd339a02005-08-25 15:35:24 -07008388 bp->timer.data = (unsigned long) bp;
8389 bp->timer.function = bnx2_timer;
8390
Michael Chan7625eb22011-06-08 19:29:36 +00008391#ifdef BCM_CNIC
Michael Chan41c21782011-07-13 17:24:22 +00008392 if (bnx2_shmem_rd(bp, BNX2_ISCSI_INITIATOR) & BNX2_ISCSI_INITIATOR_EN)
8393 bp->cnic_eth_dev.max_iscsi_conn =
8394 (bnx2_shmem_rd(bp, BNX2_ISCSI_MAX_CONN) &
8395 BNX2_ISCSI_MAX_CONN_MASK) >> BNX2_ISCSI_MAX_CONN_SHIFT;
Michael Chan4bd9b0ff2012-12-06 10:33:12 +00008396 bp->cnic_probe = bnx2_cnic_probe;
Michael Chan7625eb22011-06-08 19:29:36 +00008397#endif
Michael Chanc239f272010-10-11 16:12:28 -07008398 pci_save_state(pdev);
8399
Michael Chanb6016b72005-05-26 13:03:09 -07008400 return 0;
8401
8402err_out_unmap:
Michael Chan4bb9ebc2011-01-25 22:14:51 +00008403 if (bp->flags & BNX2_FLAG_AER_ENABLED) {
Michael Chanc239f272010-10-11 16:12:28 -07008404 pci_disable_pcie_error_reporting(pdev);
Michael Chan4bb9ebc2011-01-25 22:14:51 +00008405 bp->flags &= ~BNX2_FLAG_AER_ENABLED;
8406 }
Michael Chanc239f272010-10-11 16:12:28 -07008407
Francois Romieuc0357e92012-03-09 14:51:47 +01008408 pci_iounmap(pdev, bp->regview);
8409 bp->regview = NULL;
Michael Chanb6016b72005-05-26 13:03:09 -07008410
8411err_out_release:
8412 pci_release_regions(pdev);
8413
8414err_out_disable:
8415 pci_disable_device(pdev);
8416 pci_set_drvdata(pdev, NULL);
8417
8418err_out:
8419 return rc;
8420}
8421
Bill Pembertoncfd95a62012-12-03 09:22:58 -05008422static char *
Michael Chan883e5152007-05-03 13:25:11 -07008423bnx2_bus_string(struct bnx2 *bp, char *str)
8424{
8425 char *s = str;
8426
David S. Millerf86e82f2008-01-21 17:15:40 -08008427 if (bp->flags & BNX2_FLAG_PCIE) {
Michael Chan883e5152007-05-03 13:25:11 -07008428 s += sprintf(s, "PCI Express");
8429 } else {
8430 s += sprintf(s, "PCI");
David S. Millerf86e82f2008-01-21 17:15:40 -08008431 if (bp->flags & BNX2_FLAG_PCIX)
Michael Chan883e5152007-05-03 13:25:11 -07008432 s += sprintf(s, "-X");
David S. Millerf86e82f2008-01-21 17:15:40 -08008433 if (bp->flags & BNX2_FLAG_PCI_32BIT)
Michael Chan883e5152007-05-03 13:25:11 -07008434 s += sprintf(s, " 32-bit");
8435 else
8436 s += sprintf(s, " 64-bit");
8437 s += sprintf(s, " %dMHz", bp->bus_speed_mhz);
8438 }
8439 return str;
8440}
8441
Michael Chanf048fa92010-06-01 15:05:36 +00008442static void
8443bnx2_del_napi(struct bnx2 *bp)
8444{
8445 int i;
8446
8447 for (i = 0; i < bp->irq_nvecs; i++)
8448 netif_napi_del(&bp->bnx2_napi[i].napi);
8449}
8450
8451static void
Michael Chan35efa7c2007-12-20 19:56:37 -08008452bnx2_init_napi(struct bnx2 *bp)
8453{
Michael Chanb4b36042007-12-20 19:59:30 -08008454 int i;
Michael Chan35efa7c2007-12-20 19:56:37 -08008455
Benjamin Li4327ba42010-03-23 13:13:11 +00008456 for (i = 0; i < bp->irq_nvecs; i++) {
Michael Chan35e90102008-06-19 16:37:42 -07008457 struct bnx2_napi *bnapi = &bp->bnx2_napi[i];
8458 int (*poll)(struct napi_struct *, int);
8459
8460 if (i == 0)
8461 poll = bnx2_poll;
8462 else
Michael Chanf0ea2e62008-06-19 16:41:57 -07008463 poll = bnx2_poll_msix;
Michael Chan35e90102008-06-19 16:37:42 -07008464
8465 netif_napi_add(bp->dev, &bp->bnx2_napi[i].napi, poll, 64);
Michael Chanb4b36042007-12-20 19:59:30 -08008466 bnapi->bp = bp;
8467 }
Michael Chan35efa7c2007-12-20 19:56:37 -08008468}
8469
Stephen Hemminger0421eae2008-11-21 17:31:27 -08008470static const struct net_device_ops bnx2_netdev_ops = {
8471 .ndo_open = bnx2_open,
8472 .ndo_start_xmit = bnx2_start_xmit,
8473 .ndo_stop = bnx2_close,
Eric Dumazet5d07bf22010-07-08 04:08:43 +00008474 .ndo_get_stats64 = bnx2_get_stats64,
Stephen Hemminger0421eae2008-11-21 17:31:27 -08008475 .ndo_set_rx_mode = bnx2_set_rx_mode,
8476 .ndo_do_ioctl = bnx2_ioctl,
8477 .ndo_validate_addr = eth_validate_addr,
8478 .ndo_set_mac_address = bnx2_change_mac_addr,
8479 .ndo_change_mtu = bnx2_change_mtu,
Michał Mirosław8d7dfc22011-04-10 04:47:46 +00008480 .ndo_fix_features = bnx2_fix_features,
8481 .ndo_set_features = bnx2_set_features,
Stephen Hemminger0421eae2008-11-21 17:31:27 -08008482 .ndo_tx_timeout = bnx2_tx_timeout,
Alexey Dobriyan257ddbd2010-01-27 10:17:41 +00008483#ifdef CONFIG_NET_POLL_CONTROLLER
Stephen Hemminger0421eae2008-11-21 17:31:27 -08008484 .ndo_poll_controller = poll_bnx2,
8485#endif
8486};
8487
Bill Pembertoncfd95a62012-12-03 09:22:58 -05008488static int
Michael Chanb6016b72005-05-26 13:03:09 -07008489bnx2_init_one(struct pci_dev *pdev, const struct pci_device_id *ent)
8490{
8491 static int version_printed = 0;
Francois Romieuc0357e92012-03-09 14:51:47 +01008492 struct net_device *dev;
Michael Chanb6016b72005-05-26 13:03:09 -07008493 struct bnx2 *bp;
Joe Perches0795af52007-10-03 17:59:30 -07008494 int rc;
Michael Chan883e5152007-05-03 13:25:11 -07008495 char str[40];
Michael Chanb6016b72005-05-26 13:03:09 -07008496
8497 if (version_printed++ == 0)
Joe Perches3a9c6a42010-02-17 15:01:51 +00008498 pr_info("%s", version);
Michael Chanb6016b72005-05-26 13:03:09 -07008499
8500 /* dev zeroed in init_etherdev */
Benjamin Li706bf242008-07-18 17:55:11 -07008501 dev = alloc_etherdev_mq(sizeof(*bp), TX_MAX_RINGS);
Michael Chanb6016b72005-05-26 13:03:09 -07008502 if (!dev)
8503 return -ENOMEM;
8504
8505 rc = bnx2_init_board(pdev, dev);
Francois Romieuc0357e92012-03-09 14:51:47 +01008506 if (rc < 0)
8507 goto err_free;
Michael Chanb6016b72005-05-26 13:03:09 -07008508
Stephen Hemminger0421eae2008-11-21 17:31:27 -08008509 dev->netdev_ops = &bnx2_netdev_ops;
Michael Chanb6016b72005-05-26 13:03:09 -07008510 dev->watchdog_timeo = TX_TIMEOUT;
Michael Chanb6016b72005-05-26 13:03:09 -07008511 dev->ethtool_ops = &bnx2_ethtool_ops;
Michael Chanb6016b72005-05-26 13:03:09 -07008512
Michael Chan972ec0d2006-01-23 16:12:43 -08008513 bp = netdev_priv(dev);
Michael Chanb6016b72005-05-26 13:03:09 -07008514
Michael Chan1b2f9222007-05-03 13:20:19 -07008515 pci_set_drvdata(pdev, dev);
8516
8517 memcpy(dev->dev_addr, bp->mac_addr, 6);
Michael Chan1b2f9222007-05-03 13:20:19 -07008518
Michał Mirosław8d7dfc22011-04-10 04:47:46 +00008519 dev->hw_features = NETIF_F_IP_CSUM | NETIF_F_SG |
8520 NETIF_F_TSO | NETIF_F_TSO_ECN |
8521 NETIF_F_RXHASH | NETIF_F_RXCSUM;
8522
Michael Chan4ce45e02012-12-06 10:33:10 +00008523 if (BNX2_CHIP(bp) == BNX2_CHIP_5709)
Michał Mirosław8d7dfc22011-04-10 04:47:46 +00008524 dev->hw_features |= NETIF_F_IPV6_CSUM | NETIF_F_TSO6;
8525
8526 dev->vlan_features = dev->hw_features;
Patrick McHardyf6469682013-04-19 02:04:27 +00008527 dev->hw_features |= NETIF_F_HW_VLAN_CTAG_TX | NETIF_F_HW_VLAN_CTAG_RX;
Michał Mirosław8d7dfc22011-04-10 04:47:46 +00008528 dev->features |= dev->hw_features;
Jiri Pirko01789342011-08-16 06:29:00 +00008529 dev->priv_flags |= IFF_UNICAST_FLT;
Michał Mirosław8d7dfc22011-04-10 04:47:46 +00008530
Michael Chanb6016b72005-05-26 13:03:09 -07008531 if ((rc = register_netdev(dev))) {
Jeff Garzik9b91cf92006-06-27 11:39:50 -04008532 dev_err(&pdev->dev, "Cannot register net device\n");
Michael Chan57579f72009-04-04 16:51:14 -07008533 goto error;
Michael Chanb6016b72005-05-26 13:03:09 -07008534 }
8535
Francois Romieuc0357e92012-03-09 14:51:47 +01008536 netdev_info(dev, "%s (%c%d) %s found at mem %lx, IRQ %d, "
8537 "node addr %pM\n", board_info[ent->driver_data].name,
Michael Chan4ce45e02012-12-06 10:33:10 +00008538 ((BNX2_CHIP_ID(bp) & 0xf000) >> 12) + 'A',
8539 ((BNX2_CHIP_ID(bp) & 0x0ff0) >> 4),
Francois Romieuc0357e92012-03-09 14:51:47 +01008540 bnx2_bus_string(bp, str), (long)pci_resource_start(pdev, 0),
8541 pdev->irq, dev->dev_addr);
Michael Chanb6016b72005-05-26 13:03:09 -07008542
Michael Chanb6016b72005-05-26 13:03:09 -07008543 return 0;
Michael Chan57579f72009-04-04 16:51:14 -07008544
8545error:
Michael Chanfda4d852012-12-11 18:24:20 -08008546 pci_iounmap(pdev, bp->regview);
Michael Chan57579f72009-04-04 16:51:14 -07008547 pci_release_regions(pdev);
8548 pci_disable_device(pdev);
8549 pci_set_drvdata(pdev, NULL);
Francois Romieuc0357e92012-03-09 14:51:47 +01008550err_free:
Michael Chan57579f72009-04-04 16:51:14 -07008551 free_netdev(dev);
8552 return rc;
Michael Chanb6016b72005-05-26 13:03:09 -07008553}
8554
Bill Pembertoncfd95a62012-12-03 09:22:58 -05008555static void
Michael Chanb6016b72005-05-26 13:03:09 -07008556bnx2_remove_one(struct pci_dev *pdev)
8557{
8558 struct net_device *dev = pci_get_drvdata(pdev);
Michael Chan972ec0d2006-01-23 16:12:43 -08008559 struct bnx2 *bp = netdev_priv(dev);
Michael Chanb6016b72005-05-26 13:03:09 -07008560
8561 unregister_netdev(dev);
8562
Neil Horman8333a462011-04-26 10:30:11 +00008563 del_timer_sync(&bp->timer);
Michael Chancd634012011-07-15 06:53:58 +00008564 cancel_work_sync(&bp->reset_task);
Neil Horman8333a462011-04-26 10:30:11 +00008565
Francois Romieuc0357e92012-03-09 14:51:47 +01008566 pci_iounmap(bp->pdev, bp->regview);
Michael Chanb6016b72005-05-26 13:03:09 -07008567
Michael Chan354fcd72010-01-17 07:30:44 +00008568 kfree(bp->temp_stats_blk);
8569
Michael Chan4bb9ebc2011-01-25 22:14:51 +00008570 if (bp->flags & BNX2_FLAG_AER_ENABLED) {
Michael Chanc239f272010-10-11 16:12:28 -07008571 pci_disable_pcie_error_reporting(pdev);
Michael Chan4bb9ebc2011-01-25 22:14:51 +00008572 bp->flags &= ~BNX2_FLAG_AER_ENABLED;
8573 }
John Feeneycd709aa2010-08-22 17:45:53 +00008574
françois romieu7880b722011-09-30 00:36:52 +00008575 bnx2_release_firmware(bp);
8576
Michael Chanc239f272010-10-11 16:12:28 -07008577 free_netdev(dev);
John Feeneycd709aa2010-08-22 17:45:53 +00008578
Michael Chanb6016b72005-05-26 13:03:09 -07008579 pci_release_regions(pdev);
8580 pci_disable_device(pdev);
8581 pci_set_drvdata(pdev, NULL);
8582}
8583
8584static int
Michael Chan28fb4eb2013-08-06 15:50:10 -07008585bnx2_suspend(struct device *device)
Michael Chanb6016b72005-05-26 13:03:09 -07008586{
Michael Chan28fb4eb2013-08-06 15:50:10 -07008587 struct pci_dev *pdev = to_pci_dev(device);
Michael Chanb6016b72005-05-26 13:03:09 -07008588 struct net_device *dev = pci_get_drvdata(pdev);
Michael Chan972ec0d2006-01-23 16:12:43 -08008589 struct bnx2 *bp = netdev_priv(dev);
Michael Chanb6016b72005-05-26 13:03:09 -07008590
Michael Chan28fb4eb2013-08-06 15:50:10 -07008591 if (netif_running(dev)) {
8592 cancel_work_sync(&bp->reset_task);
8593 bnx2_netif_stop(bp, true);
8594 netif_device_detach(dev);
8595 del_timer_sync(&bp->timer);
8596 bnx2_shutdown_chip(bp);
8597 __bnx2_free_irq(bp);
8598 bnx2_free_skbs(bp);
8599 }
8600 bnx2_setup_wol(bp);
Michael Chanb6016b72005-05-26 13:03:09 -07008601 return 0;
8602}
8603
8604static int
Michael Chan28fb4eb2013-08-06 15:50:10 -07008605bnx2_resume(struct device *device)
Michael Chanb6016b72005-05-26 13:03:09 -07008606{
Michael Chan28fb4eb2013-08-06 15:50:10 -07008607 struct pci_dev *pdev = to_pci_dev(device);
Michael Chanb6016b72005-05-26 13:03:09 -07008608 struct net_device *dev = pci_get_drvdata(pdev);
Michael Chan972ec0d2006-01-23 16:12:43 -08008609 struct bnx2 *bp = netdev_priv(dev);
Michael Chanb6016b72005-05-26 13:03:09 -07008610
8611 if (!netif_running(dev))
8612 return 0;
8613
Pavel Machek829ca9a2005-09-03 15:56:56 -07008614 bnx2_set_power_state(bp, PCI_D0);
Michael Chanb6016b72005-05-26 13:03:09 -07008615 netif_device_attach(dev);
Michael Chan28fb4eb2013-08-06 15:50:10 -07008616 bnx2_request_irq(bp);
Michael Chan9a120bc2008-05-16 22:17:45 -07008617 bnx2_init_nic(bp, 1);
Michael Chan212f9932010-04-27 11:28:10 +00008618 bnx2_netif_start(bp, true);
Michael Chanb6016b72005-05-26 13:03:09 -07008619 return 0;
8620}
8621
Michael Chan28fb4eb2013-08-06 15:50:10 -07008622#ifdef CONFIG_PM_SLEEP
8623static SIMPLE_DEV_PM_OPS(bnx2_pm_ops, bnx2_suspend, bnx2_resume);
8624#define BNX2_PM_OPS (&bnx2_pm_ops)
8625
8626#else
8627
8628#define BNX2_PM_OPS NULL
8629
8630#endif /* CONFIG_PM_SLEEP */
Wendy Xiong6ff2da42008-05-16 22:18:21 -07008631/**
8632 * bnx2_io_error_detected - called when PCI error is detected
8633 * @pdev: Pointer to PCI device
8634 * @state: The current pci connection state
8635 *
8636 * This function is called after a PCI bus error affecting
8637 * this device has been detected.
8638 */
8639static pci_ers_result_t bnx2_io_error_detected(struct pci_dev *pdev,
8640 pci_channel_state_t state)
8641{
8642 struct net_device *dev = pci_get_drvdata(pdev);
8643 struct bnx2 *bp = netdev_priv(dev);
8644
8645 rtnl_lock();
8646 netif_device_detach(dev);
8647
Dean Nelson2ec3de22009-07-31 09:13:18 +00008648 if (state == pci_channel_io_perm_failure) {
8649 rtnl_unlock();
8650 return PCI_ERS_RESULT_DISCONNECT;
8651 }
8652
Wendy Xiong6ff2da42008-05-16 22:18:21 -07008653 if (netif_running(dev)) {
Michael Chan212f9932010-04-27 11:28:10 +00008654 bnx2_netif_stop(bp, true);
Wendy Xiong6ff2da42008-05-16 22:18:21 -07008655 del_timer_sync(&bp->timer);
8656 bnx2_reset_nic(bp, BNX2_DRV_MSG_CODE_RESET);
8657 }
8658
8659 pci_disable_device(pdev);
8660 rtnl_unlock();
8661
8662 /* Request a slot slot reset. */
8663 return PCI_ERS_RESULT_NEED_RESET;
8664}
8665
8666/**
8667 * bnx2_io_slot_reset - called after the pci bus has been reset.
8668 * @pdev: Pointer to PCI device
8669 *
8670 * Restart the card from scratch, as if from a cold-boot.
8671 */
8672static pci_ers_result_t bnx2_io_slot_reset(struct pci_dev *pdev)
8673{
8674 struct net_device *dev = pci_get_drvdata(pdev);
8675 struct bnx2 *bp = netdev_priv(dev);
Michael Chan02481bc2013-08-06 15:50:07 -07008676 pci_ers_result_t result = PCI_ERS_RESULT_DISCONNECT;
8677 int err = 0;
Wendy Xiong6ff2da42008-05-16 22:18:21 -07008678
8679 rtnl_lock();
8680 if (pci_enable_device(pdev)) {
8681 dev_err(&pdev->dev,
Joe Perches3a9c6a42010-02-17 15:01:51 +00008682 "Cannot re-enable PCI device after reset\n");
John Feeneycd709aa2010-08-22 17:45:53 +00008683 } else {
8684 pci_set_master(pdev);
8685 pci_restore_state(pdev);
8686 pci_save_state(pdev);
Wendy Xiong6ff2da42008-05-16 22:18:21 -07008687
Michael Chan25bfb1d2013-08-06 15:50:11 -07008688 if (netif_running(dev))
Michael Chan02481bc2013-08-06 15:50:07 -07008689 err = bnx2_init_nic(bp, 1);
Michael Chan25bfb1d2013-08-06 15:50:11 -07008690
Michael Chan02481bc2013-08-06 15:50:07 -07008691 if (!err)
8692 result = PCI_ERS_RESULT_RECOVERED;
8693 }
8694
8695 if (result != PCI_ERS_RESULT_RECOVERED && netif_running(dev)) {
8696 bnx2_napi_enable(bp);
8697 dev_close(dev);
Wendy Xiong6ff2da42008-05-16 22:18:21 -07008698 }
Wendy Xiong6ff2da42008-05-16 22:18:21 -07008699 rtnl_unlock();
John Feeneycd709aa2010-08-22 17:45:53 +00008700
Michael Chan4bb9ebc2011-01-25 22:14:51 +00008701 if (!(bp->flags & BNX2_FLAG_AER_ENABLED))
Michael Chanc239f272010-10-11 16:12:28 -07008702 return result;
8703
John Feeneycd709aa2010-08-22 17:45:53 +00008704 err = pci_cleanup_aer_uncorrect_error_status(pdev);
8705 if (err) {
8706 dev_err(&pdev->dev,
8707 "pci_cleanup_aer_uncorrect_error_status failed 0x%0x\n",
8708 err); /* non-fatal, continue */
8709 }
8710
8711 return result;
Wendy Xiong6ff2da42008-05-16 22:18:21 -07008712}
8713
8714/**
8715 * bnx2_io_resume - called when traffic can start flowing again.
8716 * @pdev: Pointer to PCI device
8717 *
8718 * This callback is called when the error recovery driver tells us that
8719 * its OK to resume normal operation.
8720 */
8721static void bnx2_io_resume(struct pci_dev *pdev)
8722{
8723 struct net_device *dev = pci_get_drvdata(pdev);
8724 struct bnx2 *bp = netdev_priv(dev);
8725
8726 rtnl_lock();
8727 if (netif_running(dev))
Michael Chan212f9932010-04-27 11:28:10 +00008728 bnx2_netif_start(bp, true);
Wendy Xiong6ff2da42008-05-16 22:18:21 -07008729
8730 netif_device_attach(dev);
8731 rtnl_unlock();
8732}
8733
Michael Chan25bfb1d2013-08-06 15:50:11 -07008734static void bnx2_shutdown(struct pci_dev *pdev)
8735{
8736 struct net_device *dev = pci_get_drvdata(pdev);
8737 struct bnx2 *bp;
8738
8739 if (!dev)
8740 return;
8741
8742 bp = netdev_priv(dev);
8743 if (!bp)
8744 return;
8745
8746 rtnl_lock();
8747 if (netif_running(dev))
8748 dev_close(bp->dev);
8749
8750 if (system_state == SYSTEM_POWER_OFF)
8751 bnx2_set_power_state(bp, PCI_D3hot);
8752
8753 rtnl_unlock();
8754}
8755
Michael Chanfda4d852012-12-11 18:24:20 -08008756static const struct pci_error_handlers bnx2_err_handler = {
Wendy Xiong6ff2da42008-05-16 22:18:21 -07008757 .error_detected = bnx2_io_error_detected,
8758 .slot_reset = bnx2_io_slot_reset,
8759 .resume = bnx2_io_resume,
8760};
8761
Michael Chanb6016b72005-05-26 13:03:09 -07008762static struct pci_driver bnx2_pci_driver = {
Peter Hagervall14ab9b82005-08-10 14:18:16 -07008763 .name = DRV_MODULE_NAME,
8764 .id_table = bnx2_pci_tbl,
8765 .probe = bnx2_init_one,
Bill Pembertoncfd95a62012-12-03 09:22:58 -05008766 .remove = bnx2_remove_one,
Michael Chan28fb4eb2013-08-06 15:50:10 -07008767 .driver.pm = BNX2_PM_OPS,
Wendy Xiong6ff2da42008-05-16 22:18:21 -07008768 .err_handler = &bnx2_err_handler,
Michael Chan25bfb1d2013-08-06 15:50:11 -07008769 .shutdown = bnx2_shutdown,
Michael Chanb6016b72005-05-26 13:03:09 -07008770};
8771
Peter Hüwe5a4123f2013-05-21 12:58:05 +00008772module_pci_driver(bnx2_pci_driver);