blob: a9b2feaf2879cbaccd295f14af89e8f20fe7b76e [file] [log] [blame]
Michael Chanb6016b72005-05-26 13:03:09 -07001/* bnx2.c: Broadcom NX2 network driver.
2 *
Michael Chandc187cb2011-03-14 15:00:12 -07003 * Copyright (c) 2004-2011 Broadcom Corporation
Michael Chanb6016b72005-05-26 13:03:09 -07004 *
5 * This program is free software; you can redistribute it and/or modify
6 * it under the terms of the GNU General Public License as published by
7 * the Free Software Foundation.
8 *
9 * Written by: Michael Chan (mchan@broadcom.com)
10 */
11
Joe Perches3a9c6a42010-02-17 15:01:51 +000012#define pr_fmt(fmt) KBUILD_MODNAME ": " fmt
Michael Chanf2a4f052006-03-23 01:13:12 -080013
14#include <linux/module.h>
15#include <linux/moduleparam.h>
16
Michael Chan555069d2012-06-16 15:45:41 +000017#include <linux/stringify.h>
Michael Chanf2a4f052006-03-23 01:13:12 -080018#include <linux/kernel.h>
19#include <linux/timer.h>
20#include <linux/errno.h>
21#include <linux/ioport.h>
22#include <linux/slab.h>
23#include <linux/vmalloc.h>
24#include <linux/interrupt.h>
25#include <linux/pci.h>
26#include <linux/init.h>
27#include <linux/netdevice.h>
28#include <linux/etherdevice.h>
29#include <linux/skbuff.h>
30#include <linux/dma-mapping.h>
Jiri Slaby1977f032007-10-18 23:40:25 -070031#include <linux/bitops.h>
Michael Chanf2a4f052006-03-23 01:13:12 -080032#include <asm/io.h>
33#include <asm/irq.h>
34#include <linux/delay.h>
35#include <asm/byteorder.h>
Michael Chanc86a31f2006-06-13 15:03:47 -070036#include <asm/page.h>
Michael Chanf2a4f052006-03-23 01:13:12 -080037#include <linux/time.h>
38#include <linux/ethtool.h>
39#include <linux/mii.h>
Jiri Pirko01789342011-08-16 06:29:00 +000040#include <linux/if.h>
Michael Chanf2a4f052006-03-23 01:13:12 -080041#include <linux/if_vlan.h>
Michael Chanf2a4f052006-03-23 01:13:12 -080042#include <net/ip.h>
Linus Torvaldsde081fa2007-07-12 16:40:08 -070043#include <net/tcp.h>
Michael Chanf2a4f052006-03-23 01:13:12 -080044#include <net/checksum.h>
Michael Chanf2a4f052006-03-23 01:13:12 -080045#include <linux/workqueue.h>
46#include <linux/crc32.h>
47#include <linux/prefetch.h>
Michael Chan29b12172006-03-23 01:13:43 -080048#include <linux/cache.h>
Michael Chan57579f72009-04-04 16:51:14 -070049#include <linux/firmware.h>
Benjamin Li706bf242008-07-18 17:55:11 -070050#include <linux/log2.h>
John Feeneycd709aa2010-08-22 17:45:53 +000051#include <linux/aer.h>
Michael Chanf2a4f052006-03-23 01:13:12 -080052
Michael Chan4edd4732009-06-08 18:14:42 -070053#if defined(CONFIG_CNIC) || defined(CONFIG_CNIC_MODULE)
54#define BCM_CNIC 1
55#include "cnic_if.h"
56#endif
Michael Chanb6016b72005-05-26 13:03:09 -070057#include "bnx2.h"
58#include "bnx2_fw.h"
Denys Vlasenkob3448b02007-09-30 17:55:51 -070059
Michael Chanb6016b72005-05-26 13:03:09 -070060#define DRV_MODULE_NAME "bnx2"
Michael Chand2e553b2012-06-27 15:08:24 +000061#define DRV_MODULE_VERSION "2.2.3"
62#define DRV_MODULE_RELDATE "June 27, 2012"
Michael Chanc2c20ef2011-12-18 18:15:09 +000063#define FW_MIPS_FILE_06 "bnx2/bnx2-mips-06-6.2.3.fw"
Michael Chan22fa1592010-10-11 16:12:00 -070064#define FW_RV2P_FILE_06 "bnx2/bnx2-rv2p-06-6.0.15.fw"
Michael Chanc2c20ef2011-12-18 18:15:09 +000065#define FW_MIPS_FILE_09 "bnx2/bnx2-mips-09-6.2.1b.fw"
Michael Chan22fa1592010-10-11 16:12:00 -070066#define FW_RV2P_FILE_09_Ax "bnx2/bnx2-rv2p-09ax-6.0.17.fw"
67#define FW_RV2P_FILE_09 "bnx2/bnx2-rv2p-09-6.0.17.fw"
Michael Chanb6016b72005-05-26 13:03:09 -070068
69#define RUN_AT(x) (jiffies + (x))
70
71/* Time in jiffies before concluding the transmitter is hung. */
72#define TX_TIMEOUT (5*HZ)
73
Bill Pembertoncfd95a62012-12-03 09:22:58 -050074static char version[] =
Michael Chanb6016b72005-05-26 13:03:09 -070075 "Broadcom NetXtreme II Gigabit Ethernet Driver " DRV_MODULE_NAME " v" DRV_MODULE_VERSION " (" DRV_MODULE_RELDATE ")\n";
76
77MODULE_AUTHOR("Michael Chan <mchan@broadcom.com>");
Benjamin Li453a9c62008-09-18 16:39:16 -070078MODULE_DESCRIPTION("Broadcom NetXtreme II BCM5706/5708/5709/5716 Driver");
Michael Chanb6016b72005-05-26 13:03:09 -070079MODULE_LICENSE("GPL");
80MODULE_VERSION(DRV_MODULE_VERSION);
Michael Chan57579f72009-04-04 16:51:14 -070081MODULE_FIRMWARE(FW_MIPS_FILE_06);
82MODULE_FIRMWARE(FW_RV2P_FILE_06);
83MODULE_FIRMWARE(FW_MIPS_FILE_09);
84MODULE_FIRMWARE(FW_RV2P_FILE_09);
Michael Chan078b0732009-08-29 00:02:46 -070085MODULE_FIRMWARE(FW_RV2P_FILE_09_Ax);
Michael Chanb6016b72005-05-26 13:03:09 -070086
87static int disable_msi = 0;
88
89module_param(disable_msi, int, 0);
90MODULE_PARM_DESC(disable_msi, "Disable Message Signaled Interrupt (MSI)");
91
92typedef enum {
93 BCM5706 = 0,
94 NC370T,
95 NC370I,
96 BCM5706S,
97 NC370F,
Michael Chan5b0c76a2005-11-04 08:45:49 -080098 BCM5708,
99 BCM5708S,
Michael Chanbac0dff2006-11-19 14:15:05 -0800100 BCM5709,
Michael Chan27a005b2007-05-03 13:23:41 -0700101 BCM5709S,
Michael Chan7bb0a042008-07-14 22:37:47 -0700102 BCM5716,
Michael Chan1caacec2008-11-12 16:01:12 -0800103 BCM5716S,
Michael Chanb6016b72005-05-26 13:03:09 -0700104} board_t;
105
106/* indexed by board_t, above */
Andrew Mortonfefa8642008-02-09 23:17:15 -0800107static struct {
Michael Chanb6016b72005-05-26 13:03:09 -0700108 char *name;
Bill Pembertoncfd95a62012-12-03 09:22:58 -0500109} board_info[] = {
Michael Chanb6016b72005-05-26 13:03:09 -0700110 { "Broadcom NetXtreme II BCM5706 1000Base-T" },
111 { "HP NC370T Multifunction Gigabit Server Adapter" },
112 { "HP NC370i Multifunction Gigabit Server Adapter" },
113 { "Broadcom NetXtreme II BCM5706 1000Base-SX" },
114 { "HP NC370F Multifunction Gigabit Server Adapter" },
Michael Chan5b0c76a2005-11-04 08:45:49 -0800115 { "Broadcom NetXtreme II BCM5708 1000Base-T" },
116 { "Broadcom NetXtreme II BCM5708 1000Base-SX" },
Michael Chanbac0dff2006-11-19 14:15:05 -0800117 { "Broadcom NetXtreme II BCM5709 1000Base-T" },
Michael Chan27a005b2007-05-03 13:23:41 -0700118 { "Broadcom NetXtreme II BCM5709 1000Base-SX" },
Michael Chan7bb0a042008-07-14 22:37:47 -0700119 { "Broadcom NetXtreme II BCM5716 1000Base-T" },
Michael Chan1caacec2008-11-12 16:01:12 -0800120 { "Broadcom NetXtreme II BCM5716 1000Base-SX" },
Michael Chanb6016b72005-05-26 13:03:09 -0700121 };
122
Michael Chan7bb0a042008-07-14 22:37:47 -0700123static DEFINE_PCI_DEVICE_TABLE(bnx2_pci_tbl) = {
Michael Chanb6016b72005-05-26 13:03:09 -0700124 { PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_NX2_5706,
125 PCI_VENDOR_ID_HP, 0x3101, 0, 0, NC370T },
126 { PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_NX2_5706,
127 PCI_VENDOR_ID_HP, 0x3106, 0, 0, NC370I },
128 { PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_NX2_5706,
129 PCI_ANY_ID, PCI_ANY_ID, 0, 0, BCM5706 },
Michael Chan5b0c76a2005-11-04 08:45:49 -0800130 { PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_NX2_5708,
131 PCI_ANY_ID, PCI_ANY_ID, 0, 0, BCM5708 },
Michael Chanb6016b72005-05-26 13:03:09 -0700132 { PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_NX2_5706S,
133 PCI_VENDOR_ID_HP, 0x3102, 0, 0, NC370F },
134 { PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_NX2_5706S,
135 PCI_ANY_ID, PCI_ANY_ID, 0, 0, BCM5706S },
Michael Chan5b0c76a2005-11-04 08:45:49 -0800136 { PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_NX2_5708S,
137 PCI_ANY_ID, PCI_ANY_ID, 0, 0, BCM5708S },
Michael Chanbac0dff2006-11-19 14:15:05 -0800138 { PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_NX2_5709,
139 PCI_ANY_ID, PCI_ANY_ID, 0, 0, BCM5709 },
Michael Chan27a005b2007-05-03 13:23:41 -0700140 { PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_NX2_5709S,
141 PCI_ANY_ID, PCI_ANY_ID, 0, 0, BCM5709S },
Michael Chan7bb0a042008-07-14 22:37:47 -0700142 { PCI_VENDOR_ID_BROADCOM, 0x163b,
143 PCI_ANY_ID, PCI_ANY_ID, 0, 0, BCM5716 },
Michael Chan1caacec2008-11-12 16:01:12 -0800144 { PCI_VENDOR_ID_BROADCOM, 0x163c,
Michael Chan1f2435e2008-12-16 20:28:13 -0800145 PCI_ANY_ID, PCI_ANY_ID, 0, 0, BCM5716S },
Michael Chanb6016b72005-05-26 13:03:09 -0700146 { 0, }
147};
148
Michael Chan0ced9d02009-08-21 16:20:49 +0000149static const struct flash_spec flash_table[] =
Michael Chanb6016b72005-05-26 13:03:09 -0700150{
Michael Chane30372c2007-07-16 18:26:23 -0700151#define BUFFERED_FLAGS (BNX2_NV_BUFFERED | BNX2_NV_TRANSLATE)
152#define NONBUFFERED_FLAGS (BNX2_NV_WREN)
Michael Chanb6016b72005-05-26 13:03:09 -0700153 /* Slow EEPROM */
Michael Chan37137702005-11-04 08:49:17 -0800154 {0x00000000, 0x40830380, 0x009f0081, 0xa184a053, 0xaf000400,
Michael Chane30372c2007-07-16 18:26:23 -0700155 BUFFERED_FLAGS, SEEPROM_PAGE_BITS, SEEPROM_PAGE_SIZE,
Michael Chanb6016b72005-05-26 13:03:09 -0700156 SEEPROM_BYTE_ADDR_MASK, SEEPROM_TOTAL_SIZE,
157 "EEPROM - slow"},
Michael Chan37137702005-11-04 08:49:17 -0800158 /* Expansion entry 0001 */
159 {0x08000002, 0x4b808201, 0x00050081, 0x03840253, 0xaf020406,
Michael Chane30372c2007-07-16 18:26:23 -0700160 NONBUFFERED_FLAGS, SAIFUN_FLASH_PAGE_BITS, SAIFUN_FLASH_PAGE_SIZE,
Michael Chan37137702005-11-04 08:49:17 -0800161 SAIFUN_FLASH_BYTE_ADDR_MASK, 0,
162 "Entry 0001"},
Michael Chanb6016b72005-05-26 13:03:09 -0700163 /* Saifun SA25F010 (non-buffered flash) */
164 /* strap, cfg1, & write1 need updates */
Michael Chan37137702005-11-04 08:49:17 -0800165 {0x04000001, 0x47808201, 0x00050081, 0x03840253, 0xaf020406,
Michael Chane30372c2007-07-16 18:26:23 -0700166 NONBUFFERED_FLAGS, SAIFUN_FLASH_PAGE_BITS, SAIFUN_FLASH_PAGE_SIZE,
Michael Chanb6016b72005-05-26 13:03:09 -0700167 SAIFUN_FLASH_BYTE_ADDR_MASK, SAIFUN_FLASH_BASE_TOTAL_SIZE*2,
168 "Non-buffered flash (128kB)"},
169 /* Saifun SA25F020 (non-buffered flash) */
170 /* strap, cfg1, & write1 need updates */
Michael Chan37137702005-11-04 08:49:17 -0800171 {0x0c000003, 0x4f808201, 0x00050081, 0x03840253, 0xaf020406,
Michael Chane30372c2007-07-16 18:26:23 -0700172 NONBUFFERED_FLAGS, SAIFUN_FLASH_PAGE_BITS, SAIFUN_FLASH_PAGE_SIZE,
Michael Chanb6016b72005-05-26 13:03:09 -0700173 SAIFUN_FLASH_BYTE_ADDR_MASK, SAIFUN_FLASH_BASE_TOTAL_SIZE*4,
174 "Non-buffered flash (256kB)"},
Michael Chan37137702005-11-04 08:49:17 -0800175 /* Expansion entry 0100 */
176 {0x11000000, 0x53808201, 0x00050081, 0x03840253, 0xaf020406,
Michael Chane30372c2007-07-16 18:26:23 -0700177 NONBUFFERED_FLAGS, SAIFUN_FLASH_PAGE_BITS, SAIFUN_FLASH_PAGE_SIZE,
Michael Chan37137702005-11-04 08:49:17 -0800178 SAIFUN_FLASH_BYTE_ADDR_MASK, 0,
179 "Entry 0100"},
180 /* Entry 0101: ST M45PE10 (non-buffered flash, TetonII B0) */
Jeff Garzik6aa20a22006-09-13 13:24:59 -0400181 {0x19000002, 0x5b808201, 0x000500db, 0x03840253, 0xaf020406,
Michael Chane30372c2007-07-16 18:26:23 -0700182 NONBUFFERED_FLAGS, ST_MICRO_FLASH_PAGE_BITS, ST_MICRO_FLASH_PAGE_SIZE,
Michael Chan37137702005-11-04 08:49:17 -0800183 ST_MICRO_FLASH_BYTE_ADDR_MASK, ST_MICRO_FLASH_BASE_TOTAL_SIZE*2,
184 "Entry 0101: ST M45PE10 (128kB non-bufferred)"},
185 /* Entry 0110: ST M45PE20 (non-buffered flash)*/
186 {0x15000001, 0x57808201, 0x000500db, 0x03840253, 0xaf020406,
Michael Chane30372c2007-07-16 18:26:23 -0700187 NONBUFFERED_FLAGS, ST_MICRO_FLASH_PAGE_BITS, ST_MICRO_FLASH_PAGE_SIZE,
Michael Chan37137702005-11-04 08:49:17 -0800188 ST_MICRO_FLASH_BYTE_ADDR_MASK, ST_MICRO_FLASH_BASE_TOTAL_SIZE*4,
189 "Entry 0110: ST M45PE20 (256kB non-bufferred)"},
190 /* Saifun SA25F005 (non-buffered flash) */
191 /* strap, cfg1, & write1 need updates */
192 {0x1d000003, 0x5f808201, 0x00050081, 0x03840253, 0xaf020406,
Michael Chane30372c2007-07-16 18:26:23 -0700193 NONBUFFERED_FLAGS, SAIFUN_FLASH_PAGE_BITS, SAIFUN_FLASH_PAGE_SIZE,
Michael Chan37137702005-11-04 08:49:17 -0800194 SAIFUN_FLASH_BYTE_ADDR_MASK, SAIFUN_FLASH_BASE_TOTAL_SIZE,
195 "Non-buffered flash (64kB)"},
196 /* Fast EEPROM */
197 {0x22000000, 0x62808380, 0x009f0081, 0xa184a053, 0xaf000400,
Michael Chane30372c2007-07-16 18:26:23 -0700198 BUFFERED_FLAGS, SEEPROM_PAGE_BITS, SEEPROM_PAGE_SIZE,
Michael Chan37137702005-11-04 08:49:17 -0800199 SEEPROM_BYTE_ADDR_MASK, SEEPROM_TOTAL_SIZE,
200 "EEPROM - fast"},
201 /* Expansion entry 1001 */
202 {0x2a000002, 0x6b808201, 0x00050081, 0x03840253, 0xaf020406,
Michael Chane30372c2007-07-16 18:26:23 -0700203 NONBUFFERED_FLAGS, SAIFUN_FLASH_PAGE_BITS, SAIFUN_FLASH_PAGE_SIZE,
Michael Chan37137702005-11-04 08:49:17 -0800204 SAIFUN_FLASH_BYTE_ADDR_MASK, 0,
205 "Entry 1001"},
206 /* Expansion entry 1010 */
207 {0x26000001, 0x67808201, 0x00050081, 0x03840253, 0xaf020406,
Michael Chane30372c2007-07-16 18:26:23 -0700208 NONBUFFERED_FLAGS, SAIFUN_FLASH_PAGE_BITS, SAIFUN_FLASH_PAGE_SIZE,
Michael Chan37137702005-11-04 08:49:17 -0800209 SAIFUN_FLASH_BYTE_ADDR_MASK, 0,
210 "Entry 1010"},
211 /* ATMEL AT45DB011B (buffered flash) */
212 {0x2e000003, 0x6e808273, 0x00570081, 0x68848353, 0xaf000400,
Michael Chane30372c2007-07-16 18:26:23 -0700213 BUFFERED_FLAGS, BUFFERED_FLASH_PAGE_BITS, BUFFERED_FLASH_PAGE_SIZE,
Michael Chan37137702005-11-04 08:49:17 -0800214 BUFFERED_FLASH_BYTE_ADDR_MASK, BUFFERED_FLASH_TOTAL_SIZE,
215 "Buffered flash (128kB)"},
216 /* Expansion entry 1100 */
217 {0x33000000, 0x73808201, 0x00050081, 0x03840253, 0xaf020406,
Michael Chane30372c2007-07-16 18:26:23 -0700218 NONBUFFERED_FLAGS, SAIFUN_FLASH_PAGE_BITS, SAIFUN_FLASH_PAGE_SIZE,
Michael Chan37137702005-11-04 08:49:17 -0800219 SAIFUN_FLASH_BYTE_ADDR_MASK, 0,
220 "Entry 1100"},
221 /* Expansion entry 1101 */
222 {0x3b000002, 0x7b808201, 0x00050081, 0x03840253, 0xaf020406,
Michael Chane30372c2007-07-16 18:26:23 -0700223 NONBUFFERED_FLAGS, SAIFUN_FLASH_PAGE_BITS, SAIFUN_FLASH_PAGE_SIZE,
Michael Chan37137702005-11-04 08:49:17 -0800224 SAIFUN_FLASH_BYTE_ADDR_MASK, 0,
225 "Entry 1101"},
226 /* Ateml Expansion entry 1110 */
227 {0x37000001, 0x76808273, 0x00570081, 0x68848353, 0xaf000400,
Michael Chane30372c2007-07-16 18:26:23 -0700228 BUFFERED_FLAGS, BUFFERED_FLASH_PAGE_BITS, BUFFERED_FLASH_PAGE_SIZE,
Michael Chan37137702005-11-04 08:49:17 -0800229 BUFFERED_FLASH_BYTE_ADDR_MASK, 0,
230 "Entry 1110 (Atmel)"},
231 /* ATMEL AT45DB021B (buffered flash) */
232 {0x3f000003, 0x7e808273, 0x00570081, 0x68848353, 0xaf000400,
Michael Chane30372c2007-07-16 18:26:23 -0700233 BUFFERED_FLAGS, BUFFERED_FLASH_PAGE_BITS, BUFFERED_FLASH_PAGE_SIZE,
Michael Chan37137702005-11-04 08:49:17 -0800234 BUFFERED_FLASH_BYTE_ADDR_MASK, BUFFERED_FLASH_TOTAL_SIZE*2,
235 "Buffered flash (256kB)"},
Michael Chanb6016b72005-05-26 13:03:09 -0700236};
237
Michael Chan0ced9d02009-08-21 16:20:49 +0000238static const struct flash_spec flash_5709 = {
Michael Chane30372c2007-07-16 18:26:23 -0700239 .flags = BNX2_NV_BUFFERED,
240 .page_bits = BCM5709_FLASH_PAGE_BITS,
241 .page_size = BCM5709_FLASH_PAGE_SIZE,
242 .addr_mask = BCM5709_FLASH_BYTE_ADDR_MASK,
243 .total_size = BUFFERED_FLASH_TOTAL_SIZE*2,
244 .name = "5709 Buffered flash (256kB)",
245};
246
Michael Chanb6016b72005-05-26 13:03:09 -0700247MODULE_DEVICE_TABLE(pci, bnx2_pci_tbl);
248
Benjamin Li4327ba42010-03-23 13:13:11 +0000249static void bnx2_init_napi(struct bnx2 *bp);
Michael Chanf048fa92010-06-01 15:05:36 +0000250static void bnx2_del_napi(struct bnx2 *bp);
Benjamin Li4327ba42010-03-23 13:13:11 +0000251
Michael Chan35e90102008-06-19 16:37:42 -0700252static inline u32 bnx2_tx_avail(struct bnx2 *bp, struct bnx2_tx_ring_info *txr)
Michael Chane89bbf12005-08-25 15:36:58 -0700253{
Michael Chan2f8af122006-08-15 01:39:10 -0700254 u32 diff;
Michael Chane89bbf12005-08-25 15:36:58 -0700255
Michael Chan11848b962010-07-19 14:15:04 +0000256 /* Tell compiler to fetch tx_prod and tx_cons from memory. */
257 barrier();
Michael Chanfaac9c42006-12-14 15:56:32 -0800258
259 /* The ring uses 256 indices for 255 entries, one of them
260 * needs to be skipped.
261 */
Michael Chan35e90102008-06-19 16:37:42 -0700262 diff = txr->tx_prod - txr->tx_cons;
Michael Chan2bc40782012-12-06 10:33:09 +0000263 if (unlikely(diff >= BNX2_TX_DESC_CNT)) {
Michael Chanfaac9c42006-12-14 15:56:32 -0800264 diff &= 0xffff;
Michael Chan2bc40782012-12-06 10:33:09 +0000265 if (diff == BNX2_TX_DESC_CNT)
266 diff = BNX2_MAX_TX_DESC_CNT;
Michael Chanfaac9c42006-12-14 15:56:32 -0800267 }
Eric Dumazet807540b2010-09-23 05:40:09 +0000268 return bp->tx_ring_size - diff;
Michael Chane89bbf12005-08-25 15:36:58 -0700269}
270
Michael Chanb6016b72005-05-26 13:03:09 -0700271static u32
272bnx2_reg_rd_ind(struct bnx2 *bp, u32 offset)
273{
Michael Chan1b8227c2007-05-03 13:24:05 -0700274 u32 val;
275
276 spin_lock_bh(&bp->indirect_lock);
Michael Chane503e062012-12-06 10:33:08 +0000277 BNX2_WR(bp, BNX2_PCICFG_REG_WINDOW_ADDRESS, offset);
278 val = BNX2_RD(bp, BNX2_PCICFG_REG_WINDOW);
Michael Chan1b8227c2007-05-03 13:24:05 -0700279 spin_unlock_bh(&bp->indirect_lock);
280 return val;
Michael Chanb6016b72005-05-26 13:03:09 -0700281}
282
283static void
284bnx2_reg_wr_ind(struct bnx2 *bp, u32 offset, u32 val)
285{
Michael Chan1b8227c2007-05-03 13:24:05 -0700286 spin_lock_bh(&bp->indirect_lock);
Michael Chane503e062012-12-06 10:33:08 +0000287 BNX2_WR(bp, BNX2_PCICFG_REG_WINDOW_ADDRESS, offset);
288 BNX2_WR(bp, BNX2_PCICFG_REG_WINDOW, val);
Michael Chan1b8227c2007-05-03 13:24:05 -0700289 spin_unlock_bh(&bp->indirect_lock);
Michael Chanb6016b72005-05-26 13:03:09 -0700290}
291
292static void
Michael Chan2726d6e2008-01-29 21:35:05 -0800293bnx2_shmem_wr(struct bnx2 *bp, u32 offset, u32 val)
294{
295 bnx2_reg_wr_ind(bp, bp->shmem_base + offset, val);
296}
297
298static u32
299bnx2_shmem_rd(struct bnx2 *bp, u32 offset)
300{
Eric Dumazet807540b2010-09-23 05:40:09 +0000301 return bnx2_reg_rd_ind(bp, bp->shmem_base + offset);
Michael Chan2726d6e2008-01-29 21:35:05 -0800302}
303
304static void
Michael Chanb6016b72005-05-26 13:03:09 -0700305bnx2_ctx_wr(struct bnx2 *bp, u32 cid_addr, u32 offset, u32 val)
306{
307 offset += cid_addr;
Michael Chan1b8227c2007-05-03 13:24:05 -0700308 spin_lock_bh(&bp->indirect_lock);
Michael Chan4ce45e02012-12-06 10:33:10 +0000309 if (BNX2_CHIP(bp) == BNX2_CHIP_5709) {
Michael Chan59b47d82006-11-19 14:10:45 -0800310 int i;
311
Michael Chane503e062012-12-06 10:33:08 +0000312 BNX2_WR(bp, BNX2_CTX_CTX_DATA, val);
313 BNX2_WR(bp, BNX2_CTX_CTX_CTRL,
314 offset | BNX2_CTX_CTX_CTRL_WRITE_REQ);
Michael Chan59b47d82006-11-19 14:10:45 -0800315 for (i = 0; i < 5; i++) {
Michael Chane503e062012-12-06 10:33:08 +0000316 val = BNX2_RD(bp, BNX2_CTX_CTX_CTRL);
Michael Chan59b47d82006-11-19 14:10:45 -0800317 if ((val & BNX2_CTX_CTX_CTRL_WRITE_REQ) == 0)
318 break;
319 udelay(5);
320 }
321 } else {
Michael Chane503e062012-12-06 10:33:08 +0000322 BNX2_WR(bp, BNX2_CTX_DATA_ADR, offset);
323 BNX2_WR(bp, BNX2_CTX_DATA, val);
Michael Chan59b47d82006-11-19 14:10:45 -0800324 }
Michael Chan1b8227c2007-05-03 13:24:05 -0700325 spin_unlock_bh(&bp->indirect_lock);
Michael Chanb6016b72005-05-26 13:03:09 -0700326}
327
Michael Chan4edd4732009-06-08 18:14:42 -0700328#ifdef BCM_CNIC
329static int
330bnx2_drv_ctl(struct net_device *dev, struct drv_ctl_info *info)
331{
332 struct bnx2 *bp = netdev_priv(dev);
333 struct drv_ctl_io *io = &info->data.io;
334
335 switch (info->cmd) {
336 case DRV_CTL_IO_WR_CMD:
337 bnx2_reg_wr_ind(bp, io->offset, io->data);
338 break;
339 case DRV_CTL_IO_RD_CMD:
340 io->data = bnx2_reg_rd_ind(bp, io->offset);
341 break;
342 case DRV_CTL_CTX_WR_CMD:
343 bnx2_ctx_wr(bp, io->cid_addr, io->offset, io->data);
344 break;
345 default:
346 return -EINVAL;
347 }
348 return 0;
349}
350
351static void bnx2_setup_cnic_irq_info(struct bnx2 *bp)
352{
353 struct cnic_eth_dev *cp = &bp->cnic_eth_dev;
354 struct bnx2_napi *bnapi = &bp->bnx2_napi[0];
355 int sb_id;
356
357 if (bp->flags & BNX2_FLAG_USING_MSIX) {
358 cp->drv_state |= CNIC_DRV_STATE_USING_MSIX;
359 bnapi->cnic_present = 0;
360 sb_id = bp->irq_nvecs;
361 cp->irq_arr[0].irq_flags |= CNIC_IRQ_FL_MSIX;
362 } else {
363 cp->drv_state &= ~CNIC_DRV_STATE_USING_MSIX;
364 bnapi->cnic_tag = bnapi->last_status_idx;
365 bnapi->cnic_present = 1;
366 sb_id = 0;
367 cp->irq_arr[0].irq_flags &= ~CNIC_IRQ_FL_MSIX;
368 }
369
370 cp->irq_arr[0].vector = bp->irq_tbl[sb_id].vector;
371 cp->irq_arr[0].status_blk = (void *)
372 ((unsigned long) bnapi->status_blk.msi +
373 (BNX2_SBLK_MSIX_ALIGN_SIZE * sb_id));
374 cp->irq_arr[0].status_blk_num = sb_id;
375 cp->num_irq = 1;
376}
377
378static int bnx2_register_cnic(struct net_device *dev, struct cnic_ops *ops,
379 void *data)
380{
381 struct bnx2 *bp = netdev_priv(dev);
382 struct cnic_eth_dev *cp = &bp->cnic_eth_dev;
383
384 if (ops == NULL)
385 return -EINVAL;
386
387 if (cp->drv_state & CNIC_DRV_STATE_REGD)
388 return -EBUSY;
389
Michael Chan41c21782011-07-13 17:24:22 +0000390 if (!bnx2_reg_rd_ind(bp, BNX2_FW_MAX_ISCSI_CONN))
391 return -ENODEV;
392
Michael Chan4edd4732009-06-08 18:14:42 -0700393 bp->cnic_data = data;
394 rcu_assign_pointer(bp->cnic_ops, ops);
395
396 cp->num_irq = 0;
397 cp->drv_state = CNIC_DRV_STATE_REGD;
398
399 bnx2_setup_cnic_irq_info(bp);
400
401 return 0;
402}
403
404static int bnx2_unregister_cnic(struct net_device *dev)
405{
406 struct bnx2 *bp = netdev_priv(dev);
407 struct bnx2_napi *bnapi = &bp->bnx2_napi[0];
408 struct cnic_eth_dev *cp = &bp->cnic_eth_dev;
409
Michael Chanc5a88952009-08-14 15:49:45 +0000410 mutex_lock(&bp->cnic_lock);
Michael Chan4edd4732009-06-08 18:14:42 -0700411 cp->drv_state = 0;
412 bnapi->cnic_present = 0;
Eric Dumazet2cfa5a02011-11-23 07:09:32 +0000413 RCU_INIT_POINTER(bp->cnic_ops, NULL);
Michael Chanc5a88952009-08-14 15:49:45 +0000414 mutex_unlock(&bp->cnic_lock);
Michael Chan4edd4732009-06-08 18:14:42 -0700415 synchronize_rcu();
416 return 0;
417}
418
419struct cnic_eth_dev *bnx2_cnic_probe(struct net_device *dev)
420{
421 struct bnx2 *bp = netdev_priv(dev);
422 struct cnic_eth_dev *cp = &bp->cnic_eth_dev;
423
Michael Chan7625eb22011-06-08 19:29:36 +0000424 if (!cp->max_iscsi_conn)
425 return NULL;
426
Michael Chan4edd4732009-06-08 18:14:42 -0700427 cp->drv_owner = THIS_MODULE;
428 cp->chip_id = bp->chip_id;
429 cp->pdev = bp->pdev;
430 cp->io_base = bp->regview;
431 cp->drv_ctl = bnx2_drv_ctl;
432 cp->drv_register_cnic = bnx2_register_cnic;
433 cp->drv_unregister_cnic = bnx2_unregister_cnic;
434
435 return cp;
436}
437EXPORT_SYMBOL(bnx2_cnic_probe);
438
439static void
440bnx2_cnic_stop(struct bnx2 *bp)
441{
442 struct cnic_ops *c_ops;
443 struct cnic_ctl_info info;
444
Michael Chanc5a88952009-08-14 15:49:45 +0000445 mutex_lock(&bp->cnic_lock);
Eric Dumazet13707f92011-01-26 19:28:23 +0000446 c_ops = rcu_dereference_protected(bp->cnic_ops,
447 lockdep_is_held(&bp->cnic_lock));
Michael Chan4edd4732009-06-08 18:14:42 -0700448 if (c_ops) {
449 info.cmd = CNIC_CTL_STOP_CMD;
450 c_ops->cnic_ctl(bp->cnic_data, &info);
451 }
Michael Chanc5a88952009-08-14 15:49:45 +0000452 mutex_unlock(&bp->cnic_lock);
Michael Chan4edd4732009-06-08 18:14:42 -0700453}
454
455static void
456bnx2_cnic_start(struct bnx2 *bp)
457{
458 struct cnic_ops *c_ops;
459 struct cnic_ctl_info info;
460
Michael Chanc5a88952009-08-14 15:49:45 +0000461 mutex_lock(&bp->cnic_lock);
Eric Dumazet13707f92011-01-26 19:28:23 +0000462 c_ops = rcu_dereference_protected(bp->cnic_ops,
463 lockdep_is_held(&bp->cnic_lock));
Michael Chan4edd4732009-06-08 18:14:42 -0700464 if (c_ops) {
465 if (!(bp->flags & BNX2_FLAG_USING_MSIX)) {
466 struct bnx2_napi *bnapi = &bp->bnx2_napi[0];
467
468 bnapi->cnic_tag = bnapi->last_status_idx;
469 }
470 info.cmd = CNIC_CTL_START_CMD;
471 c_ops->cnic_ctl(bp->cnic_data, &info);
472 }
Michael Chanc5a88952009-08-14 15:49:45 +0000473 mutex_unlock(&bp->cnic_lock);
Michael Chan4edd4732009-06-08 18:14:42 -0700474}
475
476#else
477
478static void
479bnx2_cnic_stop(struct bnx2 *bp)
480{
481}
482
483static void
484bnx2_cnic_start(struct bnx2 *bp)
485{
486}
487
488#endif
489
Michael Chanb6016b72005-05-26 13:03:09 -0700490static int
491bnx2_read_phy(struct bnx2 *bp, u32 reg, u32 *val)
492{
493 u32 val1;
494 int i, ret;
495
Michael Chan583c28e2008-01-21 19:51:35 -0800496 if (bp->phy_flags & BNX2_PHY_FLAG_INT_MODE_AUTO_POLLING) {
Michael Chane503e062012-12-06 10:33:08 +0000497 val1 = BNX2_RD(bp, BNX2_EMAC_MDIO_MODE);
Michael Chanb6016b72005-05-26 13:03:09 -0700498 val1 &= ~BNX2_EMAC_MDIO_MODE_AUTO_POLL;
499
Michael Chane503e062012-12-06 10:33:08 +0000500 BNX2_WR(bp, BNX2_EMAC_MDIO_MODE, val1);
501 BNX2_RD(bp, BNX2_EMAC_MDIO_MODE);
Michael Chanb6016b72005-05-26 13:03:09 -0700502
503 udelay(40);
504 }
505
506 val1 = (bp->phy_addr << 21) | (reg << 16) |
507 BNX2_EMAC_MDIO_COMM_COMMAND_READ | BNX2_EMAC_MDIO_COMM_DISEXT |
508 BNX2_EMAC_MDIO_COMM_START_BUSY;
Michael Chane503e062012-12-06 10:33:08 +0000509 BNX2_WR(bp, BNX2_EMAC_MDIO_COMM, val1);
Michael Chanb6016b72005-05-26 13:03:09 -0700510
511 for (i = 0; i < 50; i++) {
512 udelay(10);
513
Michael Chane503e062012-12-06 10:33:08 +0000514 val1 = BNX2_RD(bp, BNX2_EMAC_MDIO_COMM);
Michael Chanb6016b72005-05-26 13:03:09 -0700515 if (!(val1 & BNX2_EMAC_MDIO_COMM_START_BUSY)) {
516 udelay(5);
517
Michael Chane503e062012-12-06 10:33:08 +0000518 val1 = BNX2_RD(bp, BNX2_EMAC_MDIO_COMM);
Michael Chanb6016b72005-05-26 13:03:09 -0700519 val1 &= BNX2_EMAC_MDIO_COMM_DATA;
520
521 break;
522 }
523 }
524
525 if (val1 & BNX2_EMAC_MDIO_COMM_START_BUSY) {
526 *val = 0x0;
527 ret = -EBUSY;
528 }
529 else {
530 *val = val1;
531 ret = 0;
532 }
533
Michael Chan583c28e2008-01-21 19:51:35 -0800534 if (bp->phy_flags & BNX2_PHY_FLAG_INT_MODE_AUTO_POLLING) {
Michael Chane503e062012-12-06 10:33:08 +0000535 val1 = BNX2_RD(bp, BNX2_EMAC_MDIO_MODE);
Michael Chanb6016b72005-05-26 13:03:09 -0700536 val1 |= BNX2_EMAC_MDIO_MODE_AUTO_POLL;
537
Michael Chane503e062012-12-06 10:33:08 +0000538 BNX2_WR(bp, BNX2_EMAC_MDIO_MODE, val1);
539 BNX2_RD(bp, BNX2_EMAC_MDIO_MODE);
Michael Chanb6016b72005-05-26 13:03:09 -0700540
541 udelay(40);
542 }
543
544 return ret;
545}
546
547static int
548bnx2_write_phy(struct bnx2 *bp, u32 reg, u32 val)
549{
550 u32 val1;
551 int i, ret;
552
Michael Chan583c28e2008-01-21 19:51:35 -0800553 if (bp->phy_flags & BNX2_PHY_FLAG_INT_MODE_AUTO_POLLING) {
Michael Chane503e062012-12-06 10:33:08 +0000554 val1 = BNX2_RD(bp, BNX2_EMAC_MDIO_MODE);
Michael Chanb6016b72005-05-26 13:03:09 -0700555 val1 &= ~BNX2_EMAC_MDIO_MODE_AUTO_POLL;
556
Michael Chane503e062012-12-06 10:33:08 +0000557 BNX2_WR(bp, BNX2_EMAC_MDIO_MODE, val1);
558 BNX2_RD(bp, BNX2_EMAC_MDIO_MODE);
Michael Chanb6016b72005-05-26 13:03:09 -0700559
560 udelay(40);
561 }
562
563 val1 = (bp->phy_addr << 21) | (reg << 16) | val |
564 BNX2_EMAC_MDIO_COMM_COMMAND_WRITE |
565 BNX2_EMAC_MDIO_COMM_START_BUSY | BNX2_EMAC_MDIO_COMM_DISEXT;
Michael Chane503e062012-12-06 10:33:08 +0000566 BNX2_WR(bp, BNX2_EMAC_MDIO_COMM, val1);
Jeff Garzik6aa20a22006-09-13 13:24:59 -0400567
Michael Chanb6016b72005-05-26 13:03:09 -0700568 for (i = 0; i < 50; i++) {
569 udelay(10);
570
Michael Chane503e062012-12-06 10:33:08 +0000571 val1 = BNX2_RD(bp, BNX2_EMAC_MDIO_COMM);
Michael Chanb6016b72005-05-26 13:03:09 -0700572 if (!(val1 & BNX2_EMAC_MDIO_COMM_START_BUSY)) {
573 udelay(5);
574 break;
575 }
576 }
577
578 if (val1 & BNX2_EMAC_MDIO_COMM_START_BUSY)
579 ret = -EBUSY;
580 else
581 ret = 0;
582
Michael Chan583c28e2008-01-21 19:51:35 -0800583 if (bp->phy_flags & BNX2_PHY_FLAG_INT_MODE_AUTO_POLLING) {
Michael Chane503e062012-12-06 10:33:08 +0000584 val1 = BNX2_RD(bp, BNX2_EMAC_MDIO_MODE);
Michael Chanb6016b72005-05-26 13:03:09 -0700585 val1 |= BNX2_EMAC_MDIO_MODE_AUTO_POLL;
586
Michael Chane503e062012-12-06 10:33:08 +0000587 BNX2_WR(bp, BNX2_EMAC_MDIO_MODE, val1);
588 BNX2_RD(bp, BNX2_EMAC_MDIO_MODE);
Michael Chanb6016b72005-05-26 13:03:09 -0700589
590 udelay(40);
591 }
592
593 return ret;
594}
595
596static void
597bnx2_disable_int(struct bnx2 *bp)
598{
Michael Chanb4b36042007-12-20 19:59:30 -0800599 int i;
600 struct bnx2_napi *bnapi;
601
602 for (i = 0; i < bp->irq_nvecs; i++) {
603 bnapi = &bp->bnx2_napi[i];
Michael Chane503e062012-12-06 10:33:08 +0000604 BNX2_WR(bp, BNX2_PCICFG_INT_ACK_CMD, bnapi->int_num |
Michael Chanb4b36042007-12-20 19:59:30 -0800605 BNX2_PCICFG_INT_ACK_CMD_MASK_INT);
606 }
Michael Chane503e062012-12-06 10:33:08 +0000607 BNX2_RD(bp, BNX2_PCICFG_INT_ACK_CMD);
Michael Chanb6016b72005-05-26 13:03:09 -0700608}
609
610static void
611bnx2_enable_int(struct bnx2 *bp)
612{
Michael Chanb4b36042007-12-20 19:59:30 -0800613 int i;
614 struct bnx2_napi *bnapi;
Michael Chan1269a8a2006-01-23 16:11:03 -0800615
Michael Chanb4b36042007-12-20 19:59:30 -0800616 for (i = 0; i < bp->irq_nvecs; i++) {
617 bnapi = &bp->bnx2_napi[i];
Michael Chan35efa7c2007-12-20 19:56:37 -0800618
Michael Chane503e062012-12-06 10:33:08 +0000619 BNX2_WR(bp, BNX2_PCICFG_INT_ACK_CMD, bnapi->int_num |
620 BNX2_PCICFG_INT_ACK_CMD_INDEX_VALID |
621 BNX2_PCICFG_INT_ACK_CMD_MASK_INT |
622 bnapi->last_status_idx);
Michael Chanb6016b72005-05-26 13:03:09 -0700623
Michael Chane503e062012-12-06 10:33:08 +0000624 BNX2_WR(bp, BNX2_PCICFG_INT_ACK_CMD, bnapi->int_num |
625 BNX2_PCICFG_INT_ACK_CMD_INDEX_VALID |
626 bnapi->last_status_idx);
Michael Chanb4b36042007-12-20 19:59:30 -0800627 }
Michael Chane503e062012-12-06 10:33:08 +0000628 BNX2_WR(bp, BNX2_HC_COMMAND, bp->hc_cmd | BNX2_HC_COMMAND_COAL_NOW);
Michael Chanb6016b72005-05-26 13:03:09 -0700629}
630
631static void
632bnx2_disable_int_sync(struct bnx2 *bp)
633{
Michael Chanb4b36042007-12-20 19:59:30 -0800634 int i;
635
Michael Chanb6016b72005-05-26 13:03:09 -0700636 atomic_inc(&bp->intr_sem);
Michael Chan37675462009-08-21 16:20:44 +0000637 if (!netif_running(bp->dev))
638 return;
639
Michael Chanb6016b72005-05-26 13:03:09 -0700640 bnx2_disable_int(bp);
Michael Chanb4b36042007-12-20 19:59:30 -0800641 for (i = 0; i < bp->irq_nvecs; i++)
642 synchronize_irq(bp->irq_tbl[i].vector);
Michael Chanb6016b72005-05-26 13:03:09 -0700643}
644
645static void
Michael Chan35efa7c2007-12-20 19:56:37 -0800646bnx2_napi_disable(struct bnx2 *bp)
647{
Michael Chanb4b36042007-12-20 19:59:30 -0800648 int i;
649
650 for (i = 0; i < bp->irq_nvecs; i++)
651 napi_disable(&bp->bnx2_napi[i].napi);
Michael Chan35efa7c2007-12-20 19:56:37 -0800652}
653
654static void
655bnx2_napi_enable(struct bnx2 *bp)
656{
Michael Chanb4b36042007-12-20 19:59:30 -0800657 int i;
658
659 for (i = 0; i < bp->irq_nvecs; i++)
660 napi_enable(&bp->bnx2_napi[i].napi);
Michael Chan35efa7c2007-12-20 19:56:37 -0800661}
662
663static void
Michael Chan212f9932010-04-27 11:28:10 +0000664bnx2_netif_stop(struct bnx2 *bp, bool stop_cnic)
Michael Chanb6016b72005-05-26 13:03:09 -0700665{
Michael Chan212f9932010-04-27 11:28:10 +0000666 if (stop_cnic)
667 bnx2_cnic_stop(bp);
Michael Chanb6016b72005-05-26 13:03:09 -0700668 if (netif_running(bp->dev)) {
Michael Chan35efa7c2007-12-20 19:56:37 -0800669 bnx2_napi_disable(bp);
Michael Chanb6016b72005-05-26 13:03:09 -0700670 netif_tx_disable(bp->dev);
Michael Chanb6016b72005-05-26 13:03:09 -0700671 }
Michael Chanb7466562009-12-20 18:40:18 -0800672 bnx2_disable_int_sync(bp);
Michael Chana0ba6762010-05-17 17:34:43 -0700673 netif_carrier_off(bp->dev); /* prevent tx timeout */
Michael Chanb6016b72005-05-26 13:03:09 -0700674}
675
676static void
Michael Chan212f9932010-04-27 11:28:10 +0000677bnx2_netif_start(struct bnx2 *bp, bool start_cnic)
Michael Chanb6016b72005-05-26 13:03:09 -0700678{
679 if (atomic_dec_and_test(&bp->intr_sem)) {
680 if (netif_running(bp->dev)) {
Benjamin Li706bf242008-07-18 17:55:11 -0700681 netif_tx_wake_all_queues(bp->dev);
Michael Chana0ba6762010-05-17 17:34:43 -0700682 spin_lock_bh(&bp->phy_lock);
683 if (bp->link_up)
684 netif_carrier_on(bp->dev);
685 spin_unlock_bh(&bp->phy_lock);
Michael Chan35efa7c2007-12-20 19:56:37 -0800686 bnx2_napi_enable(bp);
Michael Chanb6016b72005-05-26 13:03:09 -0700687 bnx2_enable_int(bp);
Michael Chan212f9932010-04-27 11:28:10 +0000688 if (start_cnic)
689 bnx2_cnic_start(bp);
Michael Chanb6016b72005-05-26 13:03:09 -0700690 }
691 }
692}
693
694static void
Michael Chan35e90102008-06-19 16:37:42 -0700695bnx2_free_tx_mem(struct bnx2 *bp)
696{
697 int i;
698
699 for (i = 0; i < bp->num_tx_rings; i++) {
700 struct bnx2_napi *bnapi = &bp->bnx2_napi[i];
701 struct bnx2_tx_ring_info *txr = &bnapi->tx_ring;
702
703 if (txr->tx_desc_ring) {
Stanislaw Gruszka36227e82010-07-15 04:25:50 +0000704 dma_free_coherent(&bp->pdev->dev, TXBD_RING_SIZE,
705 txr->tx_desc_ring,
706 txr->tx_desc_mapping);
Michael Chan35e90102008-06-19 16:37:42 -0700707 txr->tx_desc_ring = NULL;
708 }
709 kfree(txr->tx_buf_ring);
710 txr->tx_buf_ring = NULL;
711 }
712}
713
Michael Chanbb4f98a2008-06-19 16:38:19 -0700714static void
715bnx2_free_rx_mem(struct bnx2 *bp)
716{
717 int i;
718
719 for (i = 0; i < bp->num_rx_rings; i++) {
720 struct bnx2_napi *bnapi = &bp->bnx2_napi[i];
721 struct bnx2_rx_ring_info *rxr = &bnapi->rx_ring;
722 int j;
723
724 for (j = 0; j < bp->rx_max_ring; j++) {
725 if (rxr->rx_desc_ring[j])
Stanislaw Gruszka36227e82010-07-15 04:25:50 +0000726 dma_free_coherent(&bp->pdev->dev, RXBD_RING_SIZE,
727 rxr->rx_desc_ring[j],
728 rxr->rx_desc_mapping[j]);
Michael Chanbb4f98a2008-06-19 16:38:19 -0700729 rxr->rx_desc_ring[j] = NULL;
730 }
Breno Leitao25b0b992009-06-08 10:30:19 +0000731 vfree(rxr->rx_buf_ring);
Michael Chanbb4f98a2008-06-19 16:38:19 -0700732 rxr->rx_buf_ring = NULL;
733
734 for (j = 0; j < bp->rx_max_pg_ring; j++) {
735 if (rxr->rx_pg_desc_ring[j])
Stanislaw Gruszka36227e82010-07-15 04:25:50 +0000736 dma_free_coherent(&bp->pdev->dev, RXBD_RING_SIZE,
737 rxr->rx_pg_desc_ring[j],
738 rxr->rx_pg_desc_mapping[j]);
Michael Chan3298a732008-12-17 19:06:08 -0800739 rxr->rx_pg_desc_ring[j] = NULL;
Michael Chanbb4f98a2008-06-19 16:38:19 -0700740 }
Breno Leitao25b0b992009-06-08 10:30:19 +0000741 vfree(rxr->rx_pg_ring);
Michael Chanbb4f98a2008-06-19 16:38:19 -0700742 rxr->rx_pg_ring = NULL;
743 }
744}
745
Michael Chan35e90102008-06-19 16:37:42 -0700746static int
747bnx2_alloc_tx_mem(struct bnx2 *bp)
748{
749 int i;
750
751 for (i = 0; i < bp->num_tx_rings; i++) {
752 struct bnx2_napi *bnapi = &bp->bnx2_napi[i];
753 struct bnx2_tx_ring_info *txr = &bnapi->tx_ring;
754
755 txr->tx_buf_ring = kzalloc(SW_TXBD_RING_SIZE, GFP_KERNEL);
756 if (txr->tx_buf_ring == NULL)
757 return -ENOMEM;
758
759 txr->tx_desc_ring =
Stanislaw Gruszka36227e82010-07-15 04:25:50 +0000760 dma_alloc_coherent(&bp->pdev->dev, TXBD_RING_SIZE,
761 &txr->tx_desc_mapping, GFP_KERNEL);
Michael Chan35e90102008-06-19 16:37:42 -0700762 if (txr->tx_desc_ring == NULL)
763 return -ENOMEM;
764 }
765 return 0;
766}
767
Michael Chanbb4f98a2008-06-19 16:38:19 -0700768static int
769bnx2_alloc_rx_mem(struct bnx2 *bp)
770{
771 int i;
772
773 for (i = 0; i < bp->num_rx_rings; i++) {
774 struct bnx2_napi *bnapi = &bp->bnx2_napi[i];
775 struct bnx2_rx_ring_info *rxr = &bnapi->rx_ring;
776 int j;
777
778 rxr->rx_buf_ring =
Eric Dumazet89bf67f2010-11-22 00:15:06 +0000779 vzalloc(SW_RXBD_RING_SIZE * bp->rx_max_ring);
Michael Chanbb4f98a2008-06-19 16:38:19 -0700780 if (rxr->rx_buf_ring == NULL)
781 return -ENOMEM;
782
Michael Chanbb4f98a2008-06-19 16:38:19 -0700783 for (j = 0; j < bp->rx_max_ring; j++) {
784 rxr->rx_desc_ring[j] =
Stanislaw Gruszka36227e82010-07-15 04:25:50 +0000785 dma_alloc_coherent(&bp->pdev->dev,
786 RXBD_RING_SIZE,
787 &rxr->rx_desc_mapping[j],
788 GFP_KERNEL);
Michael Chanbb4f98a2008-06-19 16:38:19 -0700789 if (rxr->rx_desc_ring[j] == NULL)
790 return -ENOMEM;
791
792 }
793
794 if (bp->rx_pg_ring_size) {
Eric Dumazet89bf67f2010-11-22 00:15:06 +0000795 rxr->rx_pg_ring = vzalloc(SW_RXPG_RING_SIZE *
Michael Chanbb4f98a2008-06-19 16:38:19 -0700796 bp->rx_max_pg_ring);
797 if (rxr->rx_pg_ring == NULL)
798 return -ENOMEM;
799
Michael Chanbb4f98a2008-06-19 16:38:19 -0700800 }
801
802 for (j = 0; j < bp->rx_max_pg_ring; j++) {
803 rxr->rx_pg_desc_ring[j] =
Stanislaw Gruszka36227e82010-07-15 04:25:50 +0000804 dma_alloc_coherent(&bp->pdev->dev,
805 RXBD_RING_SIZE,
806 &rxr->rx_pg_desc_mapping[j],
807 GFP_KERNEL);
Michael Chanbb4f98a2008-06-19 16:38:19 -0700808 if (rxr->rx_pg_desc_ring[j] == NULL)
809 return -ENOMEM;
810
811 }
812 }
813 return 0;
814}
815
Michael Chan35e90102008-06-19 16:37:42 -0700816static void
Michael Chanb6016b72005-05-26 13:03:09 -0700817bnx2_free_mem(struct bnx2 *bp)
818{
Michael Chan13daffa2006-03-20 17:49:20 -0800819 int i;
Michael Chan43e80b82008-06-19 16:41:08 -0700820 struct bnx2_napi *bnapi = &bp->bnx2_napi[0];
Michael Chan13daffa2006-03-20 17:49:20 -0800821
Michael Chan35e90102008-06-19 16:37:42 -0700822 bnx2_free_tx_mem(bp);
Michael Chanbb4f98a2008-06-19 16:38:19 -0700823 bnx2_free_rx_mem(bp);
Michael Chan35e90102008-06-19 16:37:42 -0700824
Michael Chan59b47d82006-11-19 14:10:45 -0800825 for (i = 0; i < bp->ctx_pages; i++) {
826 if (bp->ctx_blk[i]) {
Michael Chan2bc40782012-12-06 10:33:09 +0000827 dma_free_coherent(&bp->pdev->dev, BNX2_PAGE_SIZE,
Stanislaw Gruszka36227e82010-07-15 04:25:50 +0000828 bp->ctx_blk[i],
829 bp->ctx_blk_mapping[i]);
Michael Chan59b47d82006-11-19 14:10:45 -0800830 bp->ctx_blk[i] = NULL;
831 }
832 }
Michael Chan43e80b82008-06-19 16:41:08 -0700833 if (bnapi->status_blk.msi) {
Stanislaw Gruszka36227e82010-07-15 04:25:50 +0000834 dma_free_coherent(&bp->pdev->dev, bp->status_stats_size,
835 bnapi->status_blk.msi,
836 bp->status_blk_mapping);
Michael Chan43e80b82008-06-19 16:41:08 -0700837 bnapi->status_blk.msi = NULL;
Michael Chan0f31f992006-03-23 01:12:38 -0800838 bp->stats_blk = NULL;
Michael Chanb6016b72005-05-26 13:03:09 -0700839 }
Michael Chanb6016b72005-05-26 13:03:09 -0700840}
841
842static int
843bnx2_alloc_mem(struct bnx2 *bp)
844{
Michael Chan35e90102008-06-19 16:37:42 -0700845 int i, status_blk_size, err;
Michael Chan43e80b82008-06-19 16:41:08 -0700846 struct bnx2_napi *bnapi;
847 void *status_blk;
Michael Chanb6016b72005-05-26 13:03:09 -0700848
Michael Chan0f31f992006-03-23 01:12:38 -0800849 /* Combine status and statistics blocks into one allocation. */
850 status_blk_size = L1_CACHE_ALIGN(sizeof(struct status_block));
David S. Millerf86e82f2008-01-21 17:15:40 -0800851 if (bp->flags & BNX2_FLAG_MSIX_CAP)
Michael Chanb4b36042007-12-20 19:59:30 -0800852 status_blk_size = L1_CACHE_ALIGN(BNX2_MAX_MSIX_HW_VEC *
853 BNX2_SBLK_MSIX_ALIGN_SIZE);
Michael Chan0f31f992006-03-23 01:12:38 -0800854 bp->status_stats_size = status_blk_size +
855 sizeof(struct statistics_block);
856
Stanislaw Gruszka36227e82010-07-15 04:25:50 +0000857 status_blk = dma_alloc_coherent(&bp->pdev->dev, bp->status_stats_size,
858 &bp->status_blk_mapping, GFP_KERNEL);
Michael Chan43e80b82008-06-19 16:41:08 -0700859 if (status_blk == NULL)
Michael Chanb6016b72005-05-26 13:03:09 -0700860 goto alloc_mem_err;
861
Michael Chan43e80b82008-06-19 16:41:08 -0700862 memset(status_blk, 0, bp->status_stats_size);
Michael Chanb6016b72005-05-26 13:03:09 -0700863
Michael Chan43e80b82008-06-19 16:41:08 -0700864 bnapi = &bp->bnx2_napi[0];
865 bnapi->status_blk.msi = status_blk;
866 bnapi->hw_tx_cons_ptr =
867 &bnapi->status_blk.msi->status_tx_quick_consumer_index0;
868 bnapi->hw_rx_cons_ptr =
869 &bnapi->status_blk.msi->status_rx_quick_consumer_index0;
David S. Millerf86e82f2008-01-21 17:15:40 -0800870 if (bp->flags & BNX2_FLAG_MSIX_CAP) {
Michael Chan379b39a2010-07-19 14:15:03 +0000871 for (i = 1; i < bp->irq_nvecs; i++) {
Michael Chan43e80b82008-06-19 16:41:08 -0700872 struct status_block_msix *sblk;
Michael Chanb4b36042007-12-20 19:59:30 -0800873
Michael Chan43e80b82008-06-19 16:41:08 -0700874 bnapi = &bp->bnx2_napi[i];
875
Joe Perches64699332012-06-04 12:44:16 +0000876 sblk = (status_blk + BNX2_SBLK_MSIX_ALIGN_SIZE * i);
Michael Chan43e80b82008-06-19 16:41:08 -0700877 bnapi->status_blk.msix = sblk;
878 bnapi->hw_tx_cons_ptr =
879 &sblk->status_tx_quick_consumer_index;
880 bnapi->hw_rx_cons_ptr =
881 &sblk->status_rx_quick_consumer_index;
Michael Chanb4b36042007-12-20 19:59:30 -0800882 bnapi->int_num = i << 24;
883 }
884 }
Michael Chan35efa7c2007-12-20 19:56:37 -0800885
Michael Chan43e80b82008-06-19 16:41:08 -0700886 bp->stats_blk = status_blk + status_blk_size;
Michael Chanb6016b72005-05-26 13:03:09 -0700887
Michael Chan0f31f992006-03-23 01:12:38 -0800888 bp->stats_blk_mapping = bp->status_blk_mapping + status_blk_size;
Michael Chanb6016b72005-05-26 13:03:09 -0700889
Michael Chan4ce45e02012-12-06 10:33:10 +0000890 if (BNX2_CHIP(bp) == BNX2_CHIP_5709) {
Michael Chan2bc40782012-12-06 10:33:09 +0000891 bp->ctx_pages = 0x2000 / BNX2_PAGE_SIZE;
Michael Chan59b47d82006-11-19 14:10:45 -0800892 if (bp->ctx_pages == 0)
893 bp->ctx_pages = 1;
894 for (i = 0; i < bp->ctx_pages; i++) {
Stanislaw Gruszka36227e82010-07-15 04:25:50 +0000895 bp->ctx_blk[i] = dma_alloc_coherent(&bp->pdev->dev,
Michael Chan2bc40782012-12-06 10:33:09 +0000896 BNX2_PAGE_SIZE,
Stanislaw Gruszka36227e82010-07-15 04:25:50 +0000897 &bp->ctx_blk_mapping[i],
898 GFP_KERNEL);
Michael Chan59b47d82006-11-19 14:10:45 -0800899 if (bp->ctx_blk[i] == NULL)
900 goto alloc_mem_err;
901 }
902 }
Michael Chan35e90102008-06-19 16:37:42 -0700903
Michael Chanbb4f98a2008-06-19 16:38:19 -0700904 err = bnx2_alloc_rx_mem(bp);
905 if (err)
906 goto alloc_mem_err;
907
Michael Chan35e90102008-06-19 16:37:42 -0700908 err = bnx2_alloc_tx_mem(bp);
909 if (err)
910 goto alloc_mem_err;
911
Michael Chanb6016b72005-05-26 13:03:09 -0700912 return 0;
913
914alloc_mem_err:
915 bnx2_free_mem(bp);
916 return -ENOMEM;
917}
918
919static void
Michael Chane3648b32005-11-04 08:51:21 -0800920bnx2_report_fw_link(struct bnx2 *bp)
921{
922 u32 fw_link_status = 0;
923
Michael Chan583c28e2008-01-21 19:51:35 -0800924 if (bp->phy_flags & BNX2_PHY_FLAG_REMOTE_PHY_CAP)
Michael Chan0d8a6572007-07-07 22:49:43 -0700925 return;
926
Michael Chane3648b32005-11-04 08:51:21 -0800927 if (bp->link_up) {
928 u32 bmsr;
929
930 switch (bp->line_speed) {
931 case SPEED_10:
932 if (bp->duplex == DUPLEX_HALF)
933 fw_link_status = BNX2_LINK_STATUS_10HALF;
934 else
935 fw_link_status = BNX2_LINK_STATUS_10FULL;
936 break;
937 case SPEED_100:
938 if (bp->duplex == DUPLEX_HALF)
939 fw_link_status = BNX2_LINK_STATUS_100HALF;
940 else
941 fw_link_status = BNX2_LINK_STATUS_100FULL;
942 break;
943 case SPEED_1000:
944 if (bp->duplex == DUPLEX_HALF)
945 fw_link_status = BNX2_LINK_STATUS_1000HALF;
946 else
947 fw_link_status = BNX2_LINK_STATUS_1000FULL;
948 break;
949 case SPEED_2500:
950 if (bp->duplex == DUPLEX_HALF)
951 fw_link_status = BNX2_LINK_STATUS_2500HALF;
952 else
953 fw_link_status = BNX2_LINK_STATUS_2500FULL;
954 break;
955 }
956
957 fw_link_status |= BNX2_LINK_STATUS_LINK_UP;
958
959 if (bp->autoneg) {
960 fw_link_status |= BNX2_LINK_STATUS_AN_ENABLED;
961
Michael Chanca58c3a2007-05-03 13:22:52 -0700962 bnx2_read_phy(bp, bp->mii_bmsr, &bmsr);
963 bnx2_read_phy(bp, bp->mii_bmsr, &bmsr);
Michael Chane3648b32005-11-04 08:51:21 -0800964
965 if (!(bmsr & BMSR_ANEGCOMPLETE) ||
Michael Chan583c28e2008-01-21 19:51:35 -0800966 bp->phy_flags & BNX2_PHY_FLAG_PARALLEL_DETECT)
Michael Chane3648b32005-11-04 08:51:21 -0800967 fw_link_status |= BNX2_LINK_STATUS_PARALLEL_DET;
968 else
969 fw_link_status |= BNX2_LINK_STATUS_AN_COMPLETE;
970 }
971 }
972 else
973 fw_link_status = BNX2_LINK_STATUS_LINK_DOWN;
974
Michael Chan2726d6e2008-01-29 21:35:05 -0800975 bnx2_shmem_wr(bp, BNX2_LINK_STATUS, fw_link_status);
Michael Chane3648b32005-11-04 08:51:21 -0800976}
977
Michael Chan9b1084b2007-07-07 22:50:37 -0700978static char *
979bnx2_xceiver_str(struct bnx2 *bp)
980{
Eric Dumazet807540b2010-09-23 05:40:09 +0000981 return (bp->phy_port == PORT_FIBRE) ? "SerDes" :
Michael Chan583c28e2008-01-21 19:51:35 -0800982 ((bp->phy_flags & BNX2_PHY_FLAG_SERDES) ? "Remote Copper" :
Eric Dumazet807540b2010-09-23 05:40:09 +0000983 "Copper");
Michael Chan9b1084b2007-07-07 22:50:37 -0700984}
985
Michael Chane3648b32005-11-04 08:51:21 -0800986static void
Michael Chanb6016b72005-05-26 13:03:09 -0700987bnx2_report_link(struct bnx2 *bp)
988{
989 if (bp->link_up) {
990 netif_carrier_on(bp->dev);
Joe Perches3a9c6a42010-02-17 15:01:51 +0000991 netdev_info(bp->dev, "NIC %s Link is Up, %d Mbps %s duplex",
992 bnx2_xceiver_str(bp),
993 bp->line_speed,
994 bp->duplex == DUPLEX_FULL ? "full" : "half");
Michael Chanb6016b72005-05-26 13:03:09 -0700995
996 if (bp->flow_ctrl) {
997 if (bp->flow_ctrl & FLOW_CTRL_RX) {
Joe Perches3a9c6a42010-02-17 15:01:51 +0000998 pr_cont(", receive ");
Michael Chanb6016b72005-05-26 13:03:09 -0700999 if (bp->flow_ctrl & FLOW_CTRL_TX)
Joe Perches3a9c6a42010-02-17 15:01:51 +00001000 pr_cont("& transmit ");
Michael Chanb6016b72005-05-26 13:03:09 -07001001 }
1002 else {
Joe Perches3a9c6a42010-02-17 15:01:51 +00001003 pr_cont(", transmit ");
Michael Chanb6016b72005-05-26 13:03:09 -07001004 }
Joe Perches3a9c6a42010-02-17 15:01:51 +00001005 pr_cont("flow control ON");
Michael Chanb6016b72005-05-26 13:03:09 -07001006 }
Joe Perches3a9c6a42010-02-17 15:01:51 +00001007 pr_cont("\n");
1008 } else {
Michael Chanb6016b72005-05-26 13:03:09 -07001009 netif_carrier_off(bp->dev);
Joe Perches3a9c6a42010-02-17 15:01:51 +00001010 netdev_err(bp->dev, "NIC %s Link is Down\n",
1011 bnx2_xceiver_str(bp));
Michael Chanb6016b72005-05-26 13:03:09 -07001012 }
Michael Chane3648b32005-11-04 08:51:21 -08001013
1014 bnx2_report_fw_link(bp);
Michael Chanb6016b72005-05-26 13:03:09 -07001015}
1016
1017static void
1018bnx2_resolve_flow_ctrl(struct bnx2 *bp)
1019{
1020 u32 local_adv, remote_adv;
1021
1022 bp->flow_ctrl = 0;
Jeff Garzik6aa20a22006-09-13 13:24:59 -04001023 if ((bp->autoneg & (AUTONEG_SPEED | AUTONEG_FLOW_CTRL)) !=
Michael Chanb6016b72005-05-26 13:03:09 -07001024 (AUTONEG_SPEED | AUTONEG_FLOW_CTRL)) {
1025
1026 if (bp->duplex == DUPLEX_FULL) {
1027 bp->flow_ctrl = bp->req_flow_ctrl;
1028 }
1029 return;
1030 }
1031
1032 if (bp->duplex != DUPLEX_FULL) {
1033 return;
1034 }
1035
Michael Chan583c28e2008-01-21 19:51:35 -08001036 if ((bp->phy_flags & BNX2_PHY_FLAG_SERDES) &&
Michael Chan4ce45e02012-12-06 10:33:10 +00001037 (BNX2_CHIP(bp) == BNX2_CHIP_5708)) {
Michael Chan5b0c76a2005-11-04 08:45:49 -08001038 u32 val;
1039
1040 bnx2_read_phy(bp, BCM5708S_1000X_STAT1, &val);
1041 if (val & BCM5708S_1000X_STAT1_TX_PAUSE)
1042 bp->flow_ctrl |= FLOW_CTRL_TX;
1043 if (val & BCM5708S_1000X_STAT1_RX_PAUSE)
1044 bp->flow_ctrl |= FLOW_CTRL_RX;
1045 return;
1046 }
1047
Michael Chanca58c3a2007-05-03 13:22:52 -07001048 bnx2_read_phy(bp, bp->mii_adv, &local_adv);
1049 bnx2_read_phy(bp, bp->mii_lpa, &remote_adv);
Michael Chanb6016b72005-05-26 13:03:09 -07001050
Michael Chan583c28e2008-01-21 19:51:35 -08001051 if (bp->phy_flags & BNX2_PHY_FLAG_SERDES) {
Michael Chanb6016b72005-05-26 13:03:09 -07001052 u32 new_local_adv = 0;
1053 u32 new_remote_adv = 0;
1054
1055 if (local_adv & ADVERTISE_1000XPAUSE)
1056 new_local_adv |= ADVERTISE_PAUSE_CAP;
1057 if (local_adv & ADVERTISE_1000XPSE_ASYM)
1058 new_local_adv |= ADVERTISE_PAUSE_ASYM;
1059 if (remote_adv & ADVERTISE_1000XPAUSE)
1060 new_remote_adv |= ADVERTISE_PAUSE_CAP;
1061 if (remote_adv & ADVERTISE_1000XPSE_ASYM)
1062 new_remote_adv |= ADVERTISE_PAUSE_ASYM;
1063
1064 local_adv = new_local_adv;
1065 remote_adv = new_remote_adv;
1066 }
1067
1068 /* See Table 28B-3 of 802.3ab-1999 spec. */
1069 if (local_adv & ADVERTISE_PAUSE_CAP) {
1070 if(local_adv & ADVERTISE_PAUSE_ASYM) {
1071 if (remote_adv & ADVERTISE_PAUSE_CAP) {
1072 bp->flow_ctrl = FLOW_CTRL_TX | FLOW_CTRL_RX;
1073 }
1074 else if (remote_adv & ADVERTISE_PAUSE_ASYM) {
1075 bp->flow_ctrl = FLOW_CTRL_RX;
1076 }
1077 }
1078 else {
1079 if (remote_adv & ADVERTISE_PAUSE_CAP) {
1080 bp->flow_ctrl = FLOW_CTRL_TX | FLOW_CTRL_RX;
1081 }
1082 }
1083 }
1084 else if (local_adv & ADVERTISE_PAUSE_ASYM) {
1085 if ((remote_adv & ADVERTISE_PAUSE_CAP) &&
1086 (remote_adv & ADVERTISE_PAUSE_ASYM)) {
1087
1088 bp->flow_ctrl = FLOW_CTRL_TX;
1089 }
1090 }
1091}
1092
1093static int
Michael Chan27a005b2007-05-03 13:23:41 -07001094bnx2_5709s_linkup(struct bnx2 *bp)
1095{
1096 u32 val, speed;
1097
1098 bp->link_up = 1;
1099
1100 bnx2_write_phy(bp, MII_BNX2_BLK_ADDR, MII_BNX2_BLK_ADDR_GP_STATUS);
1101 bnx2_read_phy(bp, MII_BNX2_GP_TOP_AN_STATUS1, &val);
1102 bnx2_write_phy(bp, MII_BNX2_BLK_ADDR, MII_BNX2_BLK_ADDR_COMBO_IEEEB0);
1103
1104 if ((bp->autoneg & AUTONEG_SPEED) == 0) {
1105 bp->line_speed = bp->req_line_speed;
1106 bp->duplex = bp->req_duplex;
1107 return 0;
1108 }
1109 speed = val & MII_BNX2_GP_TOP_AN_SPEED_MSK;
1110 switch (speed) {
1111 case MII_BNX2_GP_TOP_AN_SPEED_10:
1112 bp->line_speed = SPEED_10;
1113 break;
1114 case MII_BNX2_GP_TOP_AN_SPEED_100:
1115 bp->line_speed = SPEED_100;
1116 break;
1117 case MII_BNX2_GP_TOP_AN_SPEED_1G:
1118 case MII_BNX2_GP_TOP_AN_SPEED_1GKV:
1119 bp->line_speed = SPEED_1000;
1120 break;
1121 case MII_BNX2_GP_TOP_AN_SPEED_2_5G:
1122 bp->line_speed = SPEED_2500;
1123 break;
1124 }
1125 if (val & MII_BNX2_GP_TOP_AN_FD)
1126 bp->duplex = DUPLEX_FULL;
1127 else
1128 bp->duplex = DUPLEX_HALF;
1129 return 0;
1130}
1131
1132static int
Michael Chan5b0c76a2005-11-04 08:45:49 -08001133bnx2_5708s_linkup(struct bnx2 *bp)
1134{
1135 u32 val;
1136
1137 bp->link_up = 1;
1138 bnx2_read_phy(bp, BCM5708S_1000X_STAT1, &val);
1139 switch (val & BCM5708S_1000X_STAT1_SPEED_MASK) {
1140 case BCM5708S_1000X_STAT1_SPEED_10:
1141 bp->line_speed = SPEED_10;
1142 break;
1143 case BCM5708S_1000X_STAT1_SPEED_100:
1144 bp->line_speed = SPEED_100;
1145 break;
1146 case BCM5708S_1000X_STAT1_SPEED_1G:
1147 bp->line_speed = SPEED_1000;
1148 break;
1149 case BCM5708S_1000X_STAT1_SPEED_2G5:
1150 bp->line_speed = SPEED_2500;
1151 break;
1152 }
1153 if (val & BCM5708S_1000X_STAT1_FD)
1154 bp->duplex = DUPLEX_FULL;
1155 else
1156 bp->duplex = DUPLEX_HALF;
1157
1158 return 0;
1159}
1160
1161static int
1162bnx2_5706s_linkup(struct bnx2 *bp)
Michael Chanb6016b72005-05-26 13:03:09 -07001163{
1164 u32 bmcr, local_adv, remote_adv, common;
1165
1166 bp->link_up = 1;
1167 bp->line_speed = SPEED_1000;
1168
Michael Chanca58c3a2007-05-03 13:22:52 -07001169 bnx2_read_phy(bp, bp->mii_bmcr, &bmcr);
Michael Chanb6016b72005-05-26 13:03:09 -07001170 if (bmcr & BMCR_FULLDPLX) {
1171 bp->duplex = DUPLEX_FULL;
1172 }
1173 else {
1174 bp->duplex = DUPLEX_HALF;
1175 }
1176
1177 if (!(bmcr & BMCR_ANENABLE)) {
1178 return 0;
1179 }
1180
Michael Chanca58c3a2007-05-03 13:22:52 -07001181 bnx2_read_phy(bp, bp->mii_adv, &local_adv);
1182 bnx2_read_phy(bp, bp->mii_lpa, &remote_adv);
Michael Chanb6016b72005-05-26 13:03:09 -07001183
1184 common = local_adv & remote_adv;
1185 if (common & (ADVERTISE_1000XHALF | ADVERTISE_1000XFULL)) {
1186
1187 if (common & ADVERTISE_1000XFULL) {
1188 bp->duplex = DUPLEX_FULL;
1189 }
1190 else {
1191 bp->duplex = DUPLEX_HALF;
1192 }
1193 }
1194
1195 return 0;
1196}
1197
1198static int
1199bnx2_copper_linkup(struct bnx2 *bp)
1200{
1201 u32 bmcr;
1202
Michael Chanca58c3a2007-05-03 13:22:52 -07001203 bnx2_read_phy(bp, bp->mii_bmcr, &bmcr);
Michael Chanb6016b72005-05-26 13:03:09 -07001204 if (bmcr & BMCR_ANENABLE) {
1205 u32 local_adv, remote_adv, common;
1206
1207 bnx2_read_phy(bp, MII_CTRL1000, &local_adv);
1208 bnx2_read_phy(bp, MII_STAT1000, &remote_adv);
1209
1210 common = local_adv & (remote_adv >> 2);
1211 if (common & ADVERTISE_1000FULL) {
1212 bp->line_speed = SPEED_1000;
1213 bp->duplex = DUPLEX_FULL;
1214 }
1215 else if (common & ADVERTISE_1000HALF) {
1216 bp->line_speed = SPEED_1000;
1217 bp->duplex = DUPLEX_HALF;
1218 }
1219 else {
Michael Chanca58c3a2007-05-03 13:22:52 -07001220 bnx2_read_phy(bp, bp->mii_adv, &local_adv);
1221 bnx2_read_phy(bp, bp->mii_lpa, &remote_adv);
Michael Chanb6016b72005-05-26 13:03:09 -07001222
1223 common = local_adv & remote_adv;
1224 if (common & ADVERTISE_100FULL) {
1225 bp->line_speed = SPEED_100;
1226 bp->duplex = DUPLEX_FULL;
1227 }
1228 else if (common & ADVERTISE_100HALF) {
1229 bp->line_speed = SPEED_100;
1230 bp->duplex = DUPLEX_HALF;
1231 }
1232 else if (common & ADVERTISE_10FULL) {
1233 bp->line_speed = SPEED_10;
1234 bp->duplex = DUPLEX_FULL;
1235 }
1236 else if (common & ADVERTISE_10HALF) {
1237 bp->line_speed = SPEED_10;
1238 bp->duplex = DUPLEX_HALF;
1239 }
1240 else {
1241 bp->line_speed = 0;
1242 bp->link_up = 0;
1243 }
1244 }
1245 }
1246 else {
1247 if (bmcr & BMCR_SPEED100) {
1248 bp->line_speed = SPEED_100;
1249 }
1250 else {
1251 bp->line_speed = SPEED_10;
1252 }
1253 if (bmcr & BMCR_FULLDPLX) {
1254 bp->duplex = DUPLEX_FULL;
1255 }
1256 else {
1257 bp->duplex = DUPLEX_HALF;
1258 }
1259 }
1260
1261 return 0;
1262}
1263
Michael Chan83e3fc82008-01-29 21:37:17 -08001264static void
Michael Chanbb4f98a2008-06-19 16:38:19 -07001265bnx2_init_rx_context(struct bnx2 *bp, u32 cid)
Michael Chan83e3fc82008-01-29 21:37:17 -08001266{
Michael Chanbb4f98a2008-06-19 16:38:19 -07001267 u32 val, rx_cid_addr = GET_CID_ADDR(cid);
Michael Chan83e3fc82008-01-29 21:37:17 -08001268
1269 val = BNX2_L2CTX_CTX_TYPE_CTX_BD_CHN_TYPE_VALUE;
1270 val |= BNX2_L2CTX_CTX_TYPE_SIZE_L2;
1271 val |= 0x02 << 8;
1272
Michael Chan22fa1592010-10-11 16:12:00 -07001273 if (bp->flow_ctrl & FLOW_CTRL_TX)
1274 val |= BNX2_L2CTX_FLOW_CTRL_ENABLE;
Michael Chan83e3fc82008-01-29 21:37:17 -08001275
Michael Chan83e3fc82008-01-29 21:37:17 -08001276 bnx2_ctx_wr(bp, rx_cid_addr, BNX2_L2CTX_CTX_TYPE, val);
1277}
1278
Michael Chanbb4f98a2008-06-19 16:38:19 -07001279static void
1280bnx2_init_all_rx_contexts(struct bnx2 *bp)
1281{
1282 int i;
1283 u32 cid;
1284
1285 for (i = 0, cid = RX_CID; i < bp->num_rx_rings; i++, cid++) {
1286 if (i == 1)
1287 cid = RX_RSS_CID;
1288 bnx2_init_rx_context(bp, cid);
1289 }
1290}
1291
Benjamin Li344478d2008-09-18 16:38:24 -07001292static void
Michael Chanb6016b72005-05-26 13:03:09 -07001293bnx2_set_mac_link(struct bnx2 *bp)
1294{
1295 u32 val;
1296
Michael Chane503e062012-12-06 10:33:08 +00001297 BNX2_WR(bp, BNX2_EMAC_TX_LENGTHS, 0x2620);
Michael Chanb6016b72005-05-26 13:03:09 -07001298 if (bp->link_up && (bp->line_speed == SPEED_1000) &&
1299 (bp->duplex == DUPLEX_HALF)) {
Michael Chane503e062012-12-06 10:33:08 +00001300 BNX2_WR(bp, BNX2_EMAC_TX_LENGTHS, 0x26ff);
Michael Chanb6016b72005-05-26 13:03:09 -07001301 }
1302
1303 /* Configure the EMAC mode register. */
Michael Chane503e062012-12-06 10:33:08 +00001304 val = BNX2_RD(bp, BNX2_EMAC_MODE);
Michael Chanb6016b72005-05-26 13:03:09 -07001305
1306 val &= ~(BNX2_EMAC_MODE_PORT | BNX2_EMAC_MODE_HALF_DUPLEX |
Michael Chan5b0c76a2005-11-04 08:45:49 -08001307 BNX2_EMAC_MODE_MAC_LOOP | BNX2_EMAC_MODE_FORCE_LINK |
Michael Chan59b47d82006-11-19 14:10:45 -08001308 BNX2_EMAC_MODE_25G_MODE);
Michael Chanb6016b72005-05-26 13:03:09 -07001309
1310 if (bp->link_up) {
Michael Chan5b0c76a2005-11-04 08:45:49 -08001311 switch (bp->line_speed) {
1312 case SPEED_10:
Michael Chan4ce45e02012-12-06 10:33:10 +00001313 if (BNX2_CHIP(bp) != BNX2_CHIP_5706) {
Michael Chan59b47d82006-11-19 14:10:45 -08001314 val |= BNX2_EMAC_MODE_PORT_MII_10M;
Michael Chan5b0c76a2005-11-04 08:45:49 -08001315 break;
1316 }
1317 /* fall through */
1318 case SPEED_100:
1319 val |= BNX2_EMAC_MODE_PORT_MII;
1320 break;
1321 case SPEED_2500:
Michael Chan59b47d82006-11-19 14:10:45 -08001322 val |= BNX2_EMAC_MODE_25G_MODE;
Michael Chan5b0c76a2005-11-04 08:45:49 -08001323 /* fall through */
1324 case SPEED_1000:
1325 val |= BNX2_EMAC_MODE_PORT_GMII;
1326 break;
1327 }
Michael Chanb6016b72005-05-26 13:03:09 -07001328 }
1329 else {
1330 val |= BNX2_EMAC_MODE_PORT_GMII;
1331 }
1332
1333 /* Set the MAC to operate in the appropriate duplex mode. */
1334 if (bp->duplex == DUPLEX_HALF)
1335 val |= BNX2_EMAC_MODE_HALF_DUPLEX;
Michael Chane503e062012-12-06 10:33:08 +00001336 BNX2_WR(bp, BNX2_EMAC_MODE, val);
Michael Chanb6016b72005-05-26 13:03:09 -07001337
1338 /* Enable/disable rx PAUSE. */
1339 bp->rx_mode &= ~BNX2_EMAC_RX_MODE_FLOW_EN;
1340
1341 if (bp->flow_ctrl & FLOW_CTRL_RX)
1342 bp->rx_mode |= BNX2_EMAC_RX_MODE_FLOW_EN;
Michael Chane503e062012-12-06 10:33:08 +00001343 BNX2_WR(bp, BNX2_EMAC_RX_MODE, bp->rx_mode);
Michael Chanb6016b72005-05-26 13:03:09 -07001344
1345 /* Enable/disable tx PAUSE. */
Michael Chane503e062012-12-06 10:33:08 +00001346 val = BNX2_RD(bp, BNX2_EMAC_TX_MODE);
Michael Chanb6016b72005-05-26 13:03:09 -07001347 val &= ~BNX2_EMAC_TX_MODE_FLOW_EN;
1348
1349 if (bp->flow_ctrl & FLOW_CTRL_TX)
1350 val |= BNX2_EMAC_TX_MODE_FLOW_EN;
Michael Chane503e062012-12-06 10:33:08 +00001351 BNX2_WR(bp, BNX2_EMAC_TX_MODE, val);
Michael Chanb6016b72005-05-26 13:03:09 -07001352
1353 /* Acknowledge the interrupt. */
Michael Chane503e062012-12-06 10:33:08 +00001354 BNX2_WR(bp, BNX2_EMAC_STATUS, BNX2_EMAC_STATUS_LINK_CHANGE);
Michael Chanb6016b72005-05-26 13:03:09 -07001355
Michael Chan22fa1592010-10-11 16:12:00 -07001356 bnx2_init_all_rx_contexts(bp);
Michael Chanb6016b72005-05-26 13:03:09 -07001357}
1358
Michael Chan27a005b2007-05-03 13:23:41 -07001359static void
1360bnx2_enable_bmsr1(struct bnx2 *bp)
1361{
Michael Chan583c28e2008-01-21 19:51:35 -08001362 if ((bp->phy_flags & BNX2_PHY_FLAG_SERDES) &&
Michael Chan4ce45e02012-12-06 10:33:10 +00001363 (BNX2_CHIP(bp) == BNX2_CHIP_5709))
Michael Chan27a005b2007-05-03 13:23:41 -07001364 bnx2_write_phy(bp, MII_BNX2_BLK_ADDR,
1365 MII_BNX2_BLK_ADDR_GP_STATUS);
1366}
1367
1368static void
1369bnx2_disable_bmsr1(struct bnx2 *bp)
1370{
Michael Chan583c28e2008-01-21 19:51:35 -08001371 if ((bp->phy_flags & BNX2_PHY_FLAG_SERDES) &&
Michael Chan4ce45e02012-12-06 10:33:10 +00001372 (BNX2_CHIP(bp) == BNX2_CHIP_5709))
Michael Chan27a005b2007-05-03 13:23:41 -07001373 bnx2_write_phy(bp, MII_BNX2_BLK_ADDR,
1374 MII_BNX2_BLK_ADDR_COMBO_IEEEB0);
1375}
1376
Michael Chanb6016b72005-05-26 13:03:09 -07001377static int
Michael Chan605a9e22007-05-03 13:23:13 -07001378bnx2_test_and_enable_2g5(struct bnx2 *bp)
1379{
1380 u32 up1;
1381 int ret = 1;
1382
Michael Chan583c28e2008-01-21 19:51:35 -08001383 if (!(bp->phy_flags & BNX2_PHY_FLAG_2_5G_CAPABLE))
Michael Chan605a9e22007-05-03 13:23:13 -07001384 return 0;
1385
1386 if (bp->autoneg & AUTONEG_SPEED)
1387 bp->advertising |= ADVERTISED_2500baseX_Full;
1388
Michael Chan4ce45e02012-12-06 10:33:10 +00001389 if (BNX2_CHIP(bp) == BNX2_CHIP_5709)
Michael Chan27a005b2007-05-03 13:23:41 -07001390 bnx2_write_phy(bp, MII_BNX2_BLK_ADDR, MII_BNX2_BLK_ADDR_OVER1G);
1391
Michael Chan605a9e22007-05-03 13:23:13 -07001392 bnx2_read_phy(bp, bp->mii_up1, &up1);
1393 if (!(up1 & BCM5708S_UP1_2G5)) {
1394 up1 |= BCM5708S_UP1_2G5;
1395 bnx2_write_phy(bp, bp->mii_up1, up1);
1396 ret = 0;
1397 }
1398
Michael Chan4ce45e02012-12-06 10:33:10 +00001399 if (BNX2_CHIP(bp) == BNX2_CHIP_5709)
Michael Chan27a005b2007-05-03 13:23:41 -07001400 bnx2_write_phy(bp, MII_BNX2_BLK_ADDR,
1401 MII_BNX2_BLK_ADDR_COMBO_IEEEB0);
1402
Michael Chan605a9e22007-05-03 13:23:13 -07001403 return ret;
1404}
1405
1406static int
1407bnx2_test_and_disable_2g5(struct bnx2 *bp)
1408{
1409 u32 up1;
1410 int ret = 0;
1411
Michael Chan583c28e2008-01-21 19:51:35 -08001412 if (!(bp->phy_flags & BNX2_PHY_FLAG_2_5G_CAPABLE))
Michael Chan605a9e22007-05-03 13:23:13 -07001413 return 0;
1414
Michael Chan4ce45e02012-12-06 10:33:10 +00001415 if (BNX2_CHIP(bp) == BNX2_CHIP_5709)
Michael Chan27a005b2007-05-03 13:23:41 -07001416 bnx2_write_phy(bp, MII_BNX2_BLK_ADDR, MII_BNX2_BLK_ADDR_OVER1G);
1417
Michael Chan605a9e22007-05-03 13:23:13 -07001418 bnx2_read_phy(bp, bp->mii_up1, &up1);
1419 if (up1 & BCM5708S_UP1_2G5) {
1420 up1 &= ~BCM5708S_UP1_2G5;
1421 bnx2_write_phy(bp, bp->mii_up1, up1);
1422 ret = 1;
1423 }
1424
Michael Chan4ce45e02012-12-06 10:33:10 +00001425 if (BNX2_CHIP(bp) == BNX2_CHIP_5709)
Michael Chan27a005b2007-05-03 13:23:41 -07001426 bnx2_write_phy(bp, MII_BNX2_BLK_ADDR,
1427 MII_BNX2_BLK_ADDR_COMBO_IEEEB0);
1428
Michael Chan605a9e22007-05-03 13:23:13 -07001429 return ret;
1430}
1431
1432static void
1433bnx2_enable_forced_2g5(struct bnx2 *bp)
1434{
Michael Chancbd68902010-06-08 07:21:30 +00001435 u32 uninitialized_var(bmcr);
1436 int err;
Michael Chan605a9e22007-05-03 13:23:13 -07001437
Michael Chan583c28e2008-01-21 19:51:35 -08001438 if (!(bp->phy_flags & BNX2_PHY_FLAG_2_5G_CAPABLE))
Michael Chan605a9e22007-05-03 13:23:13 -07001439 return;
1440
Michael Chan4ce45e02012-12-06 10:33:10 +00001441 if (BNX2_CHIP(bp) == BNX2_CHIP_5709) {
Michael Chan27a005b2007-05-03 13:23:41 -07001442 u32 val;
1443
1444 bnx2_write_phy(bp, MII_BNX2_BLK_ADDR,
1445 MII_BNX2_BLK_ADDR_SERDES_DIG);
Michael Chancbd68902010-06-08 07:21:30 +00001446 if (!bnx2_read_phy(bp, MII_BNX2_SERDES_DIG_MISC1, &val)) {
1447 val &= ~MII_BNX2_SD_MISC1_FORCE_MSK;
1448 val |= MII_BNX2_SD_MISC1_FORCE |
1449 MII_BNX2_SD_MISC1_FORCE_2_5G;
1450 bnx2_write_phy(bp, MII_BNX2_SERDES_DIG_MISC1, val);
1451 }
Michael Chan27a005b2007-05-03 13:23:41 -07001452
1453 bnx2_write_phy(bp, MII_BNX2_BLK_ADDR,
1454 MII_BNX2_BLK_ADDR_COMBO_IEEEB0);
Michael Chancbd68902010-06-08 07:21:30 +00001455 err = bnx2_read_phy(bp, bp->mii_bmcr, &bmcr);
Michael Chan27a005b2007-05-03 13:23:41 -07001456
Michael Chan4ce45e02012-12-06 10:33:10 +00001457 } else if (BNX2_CHIP(bp) == BNX2_CHIP_5708) {
Michael Chancbd68902010-06-08 07:21:30 +00001458 err = bnx2_read_phy(bp, bp->mii_bmcr, &bmcr);
1459 if (!err)
1460 bmcr |= BCM5708S_BMCR_FORCE_2500;
Eric Dumazetc70798572009-11-02 23:17:42 +00001461 } else {
1462 return;
Michael Chan605a9e22007-05-03 13:23:13 -07001463 }
1464
Michael Chancbd68902010-06-08 07:21:30 +00001465 if (err)
1466 return;
1467
Michael Chan605a9e22007-05-03 13:23:13 -07001468 if (bp->autoneg & AUTONEG_SPEED) {
1469 bmcr &= ~BMCR_ANENABLE;
1470 if (bp->req_duplex == DUPLEX_FULL)
1471 bmcr |= BMCR_FULLDPLX;
1472 }
1473 bnx2_write_phy(bp, bp->mii_bmcr, bmcr);
1474}
1475
1476static void
1477bnx2_disable_forced_2g5(struct bnx2 *bp)
1478{
Michael Chancbd68902010-06-08 07:21:30 +00001479 u32 uninitialized_var(bmcr);
1480 int err;
Michael Chan605a9e22007-05-03 13:23:13 -07001481
Michael Chan583c28e2008-01-21 19:51:35 -08001482 if (!(bp->phy_flags & BNX2_PHY_FLAG_2_5G_CAPABLE))
Michael Chan605a9e22007-05-03 13:23:13 -07001483 return;
1484
Michael Chan4ce45e02012-12-06 10:33:10 +00001485 if (BNX2_CHIP(bp) == BNX2_CHIP_5709) {
Michael Chan27a005b2007-05-03 13:23:41 -07001486 u32 val;
1487
1488 bnx2_write_phy(bp, MII_BNX2_BLK_ADDR,
1489 MII_BNX2_BLK_ADDR_SERDES_DIG);
Michael Chancbd68902010-06-08 07:21:30 +00001490 if (!bnx2_read_phy(bp, MII_BNX2_SERDES_DIG_MISC1, &val)) {
1491 val &= ~MII_BNX2_SD_MISC1_FORCE;
1492 bnx2_write_phy(bp, MII_BNX2_SERDES_DIG_MISC1, val);
1493 }
Michael Chan27a005b2007-05-03 13:23:41 -07001494
1495 bnx2_write_phy(bp, MII_BNX2_BLK_ADDR,
1496 MII_BNX2_BLK_ADDR_COMBO_IEEEB0);
Michael Chancbd68902010-06-08 07:21:30 +00001497 err = bnx2_read_phy(bp, bp->mii_bmcr, &bmcr);
Michael Chan27a005b2007-05-03 13:23:41 -07001498
Michael Chan4ce45e02012-12-06 10:33:10 +00001499 } else if (BNX2_CHIP(bp) == BNX2_CHIP_5708) {
Michael Chancbd68902010-06-08 07:21:30 +00001500 err = bnx2_read_phy(bp, bp->mii_bmcr, &bmcr);
1501 if (!err)
1502 bmcr &= ~BCM5708S_BMCR_FORCE_2500;
Eric Dumazetc70798572009-11-02 23:17:42 +00001503 } else {
1504 return;
Michael Chan605a9e22007-05-03 13:23:13 -07001505 }
1506
Michael Chancbd68902010-06-08 07:21:30 +00001507 if (err)
1508 return;
1509
Michael Chan605a9e22007-05-03 13:23:13 -07001510 if (bp->autoneg & AUTONEG_SPEED)
1511 bmcr |= BMCR_SPEED1000 | BMCR_ANENABLE | BMCR_ANRESTART;
1512 bnx2_write_phy(bp, bp->mii_bmcr, bmcr);
1513}
1514
Michael Chanb2fadea2008-01-21 17:07:06 -08001515static void
1516bnx2_5706s_force_link_dn(struct bnx2 *bp, int start)
1517{
1518 u32 val;
1519
1520 bnx2_write_phy(bp, MII_BNX2_DSP_ADDRESS, MII_EXPAND_SERDES_CTL);
1521 bnx2_read_phy(bp, MII_BNX2_DSP_RW_PORT, &val);
1522 if (start)
1523 bnx2_write_phy(bp, MII_BNX2_DSP_RW_PORT, val & 0xff0f);
1524 else
1525 bnx2_write_phy(bp, MII_BNX2_DSP_RW_PORT, val | 0xc0);
1526}
1527
Michael Chan605a9e22007-05-03 13:23:13 -07001528static int
Michael Chanb6016b72005-05-26 13:03:09 -07001529bnx2_set_link(struct bnx2 *bp)
1530{
1531 u32 bmsr;
1532 u8 link_up;
1533
Michael Chan80be4432006-11-19 14:07:28 -08001534 if (bp->loopback == MAC_LOOPBACK || bp->loopback == PHY_LOOPBACK) {
Michael Chanb6016b72005-05-26 13:03:09 -07001535 bp->link_up = 1;
1536 return 0;
1537 }
1538
Michael Chan583c28e2008-01-21 19:51:35 -08001539 if (bp->phy_flags & BNX2_PHY_FLAG_REMOTE_PHY_CAP)
Michael Chan0d8a6572007-07-07 22:49:43 -07001540 return 0;
1541
Michael Chanb6016b72005-05-26 13:03:09 -07001542 link_up = bp->link_up;
1543
Michael Chan27a005b2007-05-03 13:23:41 -07001544 bnx2_enable_bmsr1(bp);
1545 bnx2_read_phy(bp, bp->mii_bmsr1, &bmsr);
1546 bnx2_read_phy(bp, bp->mii_bmsr1, &bmsr);
1547 bnx2_disable_bmsr1(bp);
Michael Chanb6016b72005-05-26 13:03:09 -07001548
Michael Chan583c28e2008-01-21 19:51:35 -08001549 if ((bp->phy_flags & BNX2_PHY_FLAG_SERDES) &&
Michael Chan4ce45e02012-12-06 10:33:10 +00001550 (BNX2_CHIP(bp) == BNX2_CHIP_5706)) {
Michael Chana2724e22008-02-23 19:47:44 -08001551 u32 val, an_dbg;
Michael Chanb6016b72005-05-26 13:03:09 -07001552
Michael Chan583c28e2008-01-21 19:51:35 -08001553 if (bp->phy_flags & BNX2_PHY_FLAG_FORCED_DOWN) {
Michael Chanb2fadea2008-01-21 17:07:06 -08001554 bnx2_5706s_force_link_dn(bp, 0);
Michael Chan583c28e2008-01-21 19:51:35 -08001555 bp->phy_flags &= ~BNX2_PHY_FLAG_FORCED_DOWN;
Michael Chanb2fadea2008-01-21 17:07:06 -08001556 }
Michael Chane503e062012-12-06 10:33:08 +00001557 val = BNX2_RD(bp, BNX2_EMAC_STATUS);
Michael Chana2724e22008-02-23 19:47:44 -08001558
1559 bnx2_write_phy(bp, MII_BNX2_MISC_SHADOW, MISC_SHDW_AN_DBG);
1560 bnx2_read_phy(bp, MII_BNX2_MISC_SHADOW, &an_dbg);
1561 bnx2_read_phy(bp, MII_BNX2_MISC_SHADOW, &an_dbg);
1562
1563 if ((val & BNX2_EMAC_STATUS_LINK) &&
1564 !(an_dbg & MISC_SHDW_AN_DBG_NOSYNC))
Michael Chanb6016b72005-05-26 13:03:09 -07001565 bmsr |= BMSR_LSTATUS;
1566 else
1567 bmsr &= ~BMSR_LSTATUS;
1568 }
1569
1570 if (bmsr & BMSR_LSTATUS) {
1571 bp->link_up = 1;
1572
Michael Chan583c28e2008-01-21 19:51:35 -08001573 if (bp->phy_flags & BNX2_PHY_FLAG_SERDES) {
Michael Chan4ce45e02012-12-06 10:33:10 +00001574 if (BNX2_CHIP(bp) == BNX2_CHIP_5706)
Michael Chan5b0c76a2005-11-04 08:45:49 -08001575 bnx2_5706s_linkup(bp);
Michael Chan4ce45e02012-12-06 10:33:10 +00001576 else if (BNX2_CHIP(bp) == BNX2_CHIP_5708)
Michael Chan5b0c76a2005-11-04 08:45:49 -08001577 bnx2_5708s_linkup(bp);
Michael Chan4ce45e02012-12-06 10:33:10 +00001578 else if (BNX2_CHIP(bp) == BNX2_CHIP_5709)
Michael Chan27a005b2007-05-03 13:23:41 -07001579 bnx2_5709s_linkup(bp);
Michael Chanb6016b72005-05-26 13:03:09 -07001580 }
1581 else {
1582 bnx2_copper_linkup(bp);
1583 }
1584 bnx2_resolve_flow_ctrl(bp);
1585 }
1586 else {
Michael Chan583c28e2008-01-21 19:51:35 -08001587 if ((bp->phy_flags & BNX2_PHY_FLAG_SERDES) &&
Michael Chan605a9e22007-05-03 13:23:13 -07001588 (bp->autoneg & AUTONEG_SPEED))
1589 bnx2_disable_forced_2g5(bp);
Michael Chanb6016b72005-05-26 13:03:09 -07001590
Michael Chan583c28e2008-01-21 19:51:35 -08001591 if (bp->phy_flags & BNX2_PHY_FLAG_PARALLEL_DETECT) {
Michael Chanb2fadea2008-01-21 17:07:06 -08001592 u32 bmcr;
1593
1594 bnx2_read_phy(bp, bp->mii_bmcr, &bmcr);
1595 bmcr |= BMCR_ANENABLE;
1596 bnx2_write_phy(bp, bp->mii_bmcr, bmcr);
1597
Michael Chan583c28e2008-01-21 19:51:35 -08001598 bp->phy_flags &= ~BNX2_PHY_FLAG_PARALLEL_DETECT;
Michael Chanb2fadea2008-01-21 17:07:06 -08001599 }
Michael Chanb6016b72005-05-26 13:03:09 -07001600 bp->link_up = 0;
1601 }
1602
1603 if (bp->link_up != link_up) {
1604 bnx2_report_link(bp);
1605 }
1606
1607 bnx2_set_mac_link(bp);
1608
1609 return 0;
1610}
1611
1612static int
1613bnx2_reset_phy(struct bnx2 *bp)
1614{
1615 int i;
1616 u32 reg;
1617
Michael Chanca58c3a2007-05-03 13:22:52 -07001618 bnx2_write_phy(bp, bp->mii_bmcr, BMCR_RESET);
Michael Chanb6016b72005-05-26 13:03:09 -07001619
1620#define PHY_RESET_MAX_WAIT 100
1621 for (i = 0; i < PHY_RESET_MAX_WAIT; i++) {
1622 udelay(10);
1623
Michael Chanca58c3a2007-05-03 13:22:52 -07001624 bnx2_read_phy(bp, bp->mii_bmcr, &reg);
Michael Chanb6016b72005-05-26 13:03:09 -07001625 if (!(reg & BMCR_RESET)) {
1626 udelay(20);
1627 break;
1628 }
1629 }
1630 if (i == PHY_RESET_MAX_WAIT) {
1631 return -EBUSY;
1632 }
1633 return 0;
1634}
1635
1636static u32
1637bnx2_phy_get_pause_adv(struct bnx2 *bp)
1638{
1639 u32 adv = 0;
1640
1641 if ((bp->req_flow_ctrl & (FLOW_CTRL_RX | FLOW_CTRL_TX)) ==
1642 (FLOW_CTRL_RX | FLOW_CTRL_TX)) {
1643
Michael Chan583c28e2008-01-21 19:51:35 -08001644 if (bp->phy_flags & BNX2_PHY_FLAG_SERDES) {
Michael Chanb6016b72005-05-26 13:03:09 -07001645 adv = ADVERTISE_1000XPAUSE;
1646 }
1647 else {
1648 adv = ADVERTISE_PAUSE_CAP;
1649 }
1650 }
1651 else if (bp->req_flow_ctrl & FLOW_CTRL_TX) {
Michael Chan583c28e2008-01-21 19:51:35 -08001652 if (bp->phy_flags & BNX2_PHY_FLAG_SERDES) {
Michael Chanb6016b72005-05-26 13:03:09 -07001653 adv = ADVERTISE_1000XPSE_ASYM;
1654 }
1655 else {
1656 adv = ADVERTISE_PAUSE_ASYM;
1657 }
1658 }
1659 else if (bp->req_flow_ctrl & FLOW_CTRL_RX) {
Michael Chan583c28e2008-01-21 19:51:35 -08001660 if (bp->phy_flags & BNX2_PHY_FLAG_SERDES) {
Michael Chanb6016b72005-05-26 13:03:09 -07001661 adv = ADVERTISE_1000XPAUSE | ADVERTISE_1000XPSE_ASYM;
1662 }
1663 else {
1664 adv = ADVERTISE_PAUSE_CAP | ADVERTISE_PAUSE_ASYM;
1665 }
1666 }
1667 return adv;
1668}
1669
Michael Chana2f13892008-07-14 22:38:23 -07001670static int bnx2_fw_sync(struct bnx2 *, u32, int, int);
Michael Chan0d8a6572007-07-07 22:49:43 -07001671
Michael Chanb6016b72005-05-26 13:03:09 -07001672static int
Michael Chan0d8a6572007-07-07 22:49:43 -07001673bnx2_setup_remote_phy(struct bnx2 *bp, u8 port)
Harvey Harrison52d07b12009-01-19 17:27:06 -08001674__releases(&bp->phy_lock)
1675__acquires(&bp->phy_lock)
Michael Chan0d8a6572007-07-07 22:49:43 -07001676{
1677 u32 speed_arg = 0, pause_adv;
1678
1679 pause_adv = bnx2_phy_get_pause_adv(bp);
1680
1681 if (bp->autoneg & AUTONEG_SPEED) {
1682 speed_arg |= BNX2_NETLINK_SET_LINK_ENABLE_AUTONEG;
1683 if (bp->advertising & ADVERTISED_10baseT_Half)
1684 speed_arg |= BNX2_NETLINK_SET_LINK_SPEED_10HALF;
1685 if (bp->advertising & ADVERTISED_10baseT_Full)
1686 speed_arg |= BNX2_NETLINK_SET_LINK_SPEED_10FULL;
1687 if (bp->advertising & ADVERTISED_100baseT_Half)
1688 speed_arg |= BNX2_NETLINK_SET_LINK_SPEED_100HALF;
1689 if (bp->advertising & ADVERTISED_100baseT_Full)
1690 speed_arg |= BNX2_NETLINK_SET_LINK_SPEED_100FULL;
1691 if (bp->advertising & ADVERTISED_1000baseT_Full)
1692 speed_arg |= BNX2_NETLINK_SET_LINK_SPEED_1GFULL;
1693 if (bp->advertising & ADVERTISED_2500baseX_Full)
1694 speed_arg |= BNX2_NETLINK_SET_LINK_SPEED_2G5FULL;
1695 } else {
1696 if (bp->req_line_speed == SPEED_2500)
1697 speed_arg = BNX2_NETLINK_SET_LINK_SPEED_2G5FULL;
1698 else if (bp->req_line_speed == SPEED_1000)
1699 speed_arg = BNX2_NETLINK_SET_LINK_SPEED_1GFULL;
1700 else if (bp->req_line_speed == SPEED_100) {
1701 if (bp->req_duplex == DUPLEX_FULL)
1702 speed_arg = BNX2_NETLINK_SET_LINK_SPEED_100FULL;
1703 else
1704 speed_arg = BNX2_NETLINK_SET_LINK_SPEED_100HALF;
1705 } else if (bp->req_line_speed == SPEED_10) {
1706 if (bp->req_duplex == DUPLEX_FULL)
1707 speed_arg = BNX2_NETLINK_SET_LINK_SPEED_10FULL;
1708 else
1709 speed_arg = BNX2_NETLINK_SET_LINK_SPEED_10HALF;
1710 }
1711 }
1712
1713 if (pause_adv & (ADVERTISE_1000XPAUSE | ADVERTISE_PAUSE_CAP))
1714 speed_arg |= BNX2_NETLINK_SET_LINK_FC_SYM_PAUSE;
Michael Chanc26736e2008-01-31 17:07:21 -08001715 if (pause_adv & (ADVERTISE_1000XPSE_ASYM | ADVERTISE_PAUSE_ASYM))
Michael Chan0d8a6572007-07-07 22:49:43 -07001716 speed_arg |= BNX2_NETLINK_SET_LINK_FC_ASYM_PAUSE;
1717
1718 if (port == PORT_TP)
1719 speed_arg |= BNX2_NETLINK_SET_LINK_PHY_APP_REMOTE |
1720 BNX2_NETLINK_SET_LINK_ETH_AT_WIRESPEED;
1721
Michael Chan2726d6e2008-01-29 21:35:05 -08001722 bnx2_shmem_wr(bp, BNX2_DRV_MB_ARG0, speed_arg);
Michael Chan0d8a6572007-07-07 22:49:43 -07001723
1724 spin_unlock_bh(&bp->phy_lock);
Michael Chana2f13892008-07-14 22:38:23 -07001725 bnx2_fw_sync(bp, BNX2_DRV_MSG_CODE_CMD_SET_LINK, 1, 0);
Michael Chan0d8a6572007-07-07 22:49:43 -07001726 spin_lock_bh(&bp->phy_lock);
1727
1728 return 0;
1729}
1730
1731static int
1732bnx2_setup_serdes_phy(struct bnx2 *bp, u8 port)
Harvey Harrison52d07b12009-01-19 17:27:06 -08001733__releases(&bp->phy_lock)
1734__acquires(&bp->phy_lock)
Michael Chanb6016b72005-05-26 13:03:09 -07001735{
Michael Chan605a9e22007-05-03 13:23:13 -07001736 u32 adv, bmcr;
Michael Chanb6016b72005-05-26 13:03:09 -07001737 u32 new_adv = 0;
1738
Michael Chan583c28e2008-01-21 19:51:35 -08001739 if (bp->phy_flags & BNX2_PHY_FLAG_REMOTE_PHY_CAP)
Eric Dumazet807540b2010-09-23 05:40:09 +00001740 return bnx2_setup_remote_phy(bp, port);
Michael Chan0d8a6572007-07-07 22:49:43 -07001741
Michael Chanb6016b72005-05-26 13:03:09 -07001742 if (!(bp->autoneg & AUTONEG_SPEED)) {
1743 u32 new_bmcr;
Michael Chan5b0c76a2005-11-04 08:45:49 -08001744 int force_link_down = 0;
1745
Michael Chan605a9e22007-05-03 13:23:13 -07001746 if (bp->req_line_speed == SPEED_2500) {
1747 if (!bnx2_test_and_enable_2g5(bp))
1748 force_link_down = 1;
1749 } else if (bp->req_line_speed == SPEED_1000) {
1750 if (bnx2_test_and_disable_2g5(bp))
1751 force_link_down = 1;
1752 }
Michael Chanca58c3a2007-05-03 13:22:52 -07001753 bnx2_read_phy(bp, bp->mii_adv, &adv);
Michael Chan80be4432006-11-19 14:07:28 -08001754 adv &= ~(ADVERTISE_1000XFULL | ADVERTISE_1000XHALF);
1755
Michael Chanca58c3a2007-05-03 13:22:52 -07001756 bnx2_read_phy(bp, bp->mii_bmcr, &bmcr);
Michael Chan605a9e22007-05-03 13:23:13 -07001757 new_bmcr = bmcr & ~BMCR_ANENABLE;
Michael Chan80be4432006-11-19 14:07:28 -08001758 new_bmcr |= BMCR_SPEED1000;
Michael Chan605a9e22007-05-03 13:23:13 -07001759
Michael Chan4ce45e02012-12-06 10:33:10 +00001760 if (BNX2_CHIP(bp) == BNX2_CHIP_5709) {
Michael Chan27a005b2007-05-03 13:23:41 -07001761 if (bp->req_line_speed == SPEED_2500)
1762 bnx2_enable_forced_2g5(bp);
1763 else if (bp->req_line_speed == SPEED_1000) {
1764 bnx2_disable_forced_2g5(bp);
1765 new_bmcr &= ~0x2000;
1766 }
1767
Michael Chan4ce45e02012-12-06 10:33:10 +00001768 } else if (BNX2_CHIP(bp) == BNX2_CHIP_5708) {
Michael Chan605a9e22007-05-03 13:23:13 -07001769 if (bp->req_line_speed == SPEED_2500)
1770 new_bmcr |= BCM5708S_BMCR_FORCE_2500;
1771 else
1772 new_bmcr = bmcr & ~BCM5708S_BMCR_FORCE_2500;
Michael Chan5b0c76a2005-11-04 08:45:49 -08001773 }
1774
Michael Chanb6016b72005-05-26 13:03:09 -07001775 if (bp->req_duplex == DUPLEX_FULL) {
Michael Chan5b0c76a2005-11-04 08:45:49 -08001776 adv |= ADVERTISE_1000XFULL;
Michael Chanb6016b72005-05-26 13:03:09 -07001777 new_bmcr |= BMCR_FULLDPLX;
1778 }
1779 else {
Michael Chan5b0c76a2005-11-04 08:45:49 -08001780 adv |= ADVERTISE_1000XHALF;
Michael Chanb6016b72005-05-26 13:03:09 -07001781 new_bmcr &= ~BMCR_FULLDPLX;
1782 }
Michael Chan5b0c76a2005-11-04 08:45:49 -08001783 if ((new_bmcr != bmcr) || (force_link_down)) {
Michael Chanb6016b72005-05-26 13:03:09 -07001784 /* Force a link down visible on the other side */
1785 if (bp->link_up) {
Michael Chanca58c3a2007-05-03 13:22:52 -07001786 bnx2_write_phy(bp, bp->mii_adv, adv &
Michael Chan5b0c76a2005-11-04 08:45:49 -08001787 ~(ADVERTISE_1000XFULL |
1788 ADVERTISE_1000XHALF));
Michael Chanca58c3a2007-05-03 13:22:52 -07001789 bnx2_write_phy(bp, bp->mii_bmcr, bmcr |
Michael Chanb6016b72005-05-26 13:03:09 -07001790 BMCR_ANRESTART | BMCR_ANENABLE);
1791
1792 bp->link_up = 0;
1793 netif_carrier_off(bp->dev);
Michael Chanca58c3a2007-05-03 13:22:52 -07001794 bnx2_write_phy(bp, bp->mii_bmcr, new_bmcr);
Michael Chan80be4432006-11-19 14:07:28 -08001795 bnx2_report_link(bp);
Michael Chanb6016b72005-05-26 13:03:09 -07001796 }
Michael Chanca58c3a2007-05-03 13:22:52 -07001797 bnx2_write_phy(bp, bp->mii_adv, adv);
1798 bnx2_write_phy(bp, bp->mii_bmcr, new_bmcr);
Michael Chan605a9e22007-05-03 13:23:13 -07001799 } else {
1800 bnx2_resolve_flow_ctrl(bp);
1801 bnx2_set_mac_link(bp);
Michael Chanb6016b72005-05-26 13:03:09 -07001802 }
1803 return 0;
1804 }
1805
Michael Chan605a9e22007-05-03 13:23:13 -07001806 bnx2_test_and_enable_2g5(bp);
Michael Chan5b0c76a2005-11-04 08:45:49 -08001807
Michael Chanb6016b72005-05-26 13:03:09 -07001808 if (bp->advertising & ADVERTISED_1000baseT_Full)
1809 new_adv |= ADVERTISE_1000XFULL;
1810
1811 new_adv |= bnx2_phy_get_pause_adv(bp);
1812
Michael Chanca58c3a2007-05-03 13:22:52 -07001813 bnx2_read_phy(bp, bp->mii_adv, &adv);
1814 bnx2_read_phy(bp, bp->mii_bmcr, &bmcr);
Michael Chanb6016b72005-05-26 13:03:09 -07001815
1816 bp->serdes_an_pending = 0;
1817 if ((adv != new_adv) || ((bmcr & BMCR_ANENABLE) == 0)) {
1818 /* Force a link down visible on the other side */
1819 if (bp->link_up) {
Michael Chanca58c3a2007-05-03 13:22:52 -07001820 bnx2_write_phy(bp, bp->mii_bmcr, BMCR_LOOPBACK);
Michael Chan80be4432006-11-19 14:07:28 -08001821 spin_unlock_bh(&bp->phy_lock);
1822 msleep(20);
1823 spin_lock_bh(&bp->phy_lock);
Michael Chanb6016b72005-05-26 13:03:09 -07001824 }
1825
Michael Chanca58c3a2007-05-03 13:22:52 -07001826 bnx2_write_phy(bp, bp->mii_adv, new_adv);
1827 bnx2_write_phy(bp, bp->mii_bmcr, bmcr | BMCR_ANRESTART |
Michael Chanb6016b72005-05-26 13:03:09 -07001828 BMCR_ANENABLE);
Michael Chanf8dd0642006-11-19 14:08:29 -08001829 /* Speed up link-up time when the link partner
1830 * does not autonegotiate which is very common
1831 * in blade servers. Some blade servers use
1832 * IPMI for kerboard input and it's important
1833 * to minimize link disruptions. Autoneg. involves
1834 * exchanging base pages plus 3 next pages and
1835 * normally completes in about 120 msec.
1836 */
Michael Chan40105c02008-11-12 16:02:45 -08001837 bp->current_interval = BNX2_SERDES_AN_TIMEOUT;
Michael Chanf8dd0642006-11-19 14:08:29 -08001838 bp->serdes_an_pending = 1;
1839 mod_timer(&bp->timer, jiffies + bp->current_interval);
Michael Chan605a9e22007-05-03 13:23:13 -07001840 } else {
1841 bnx2_resolve_flow_ctrl(bp);
1842 bnx2_set_mac_link(bp);
Michael Chanb6016b72005-05-26 13:03:09 -07001843 }
1844
1845 return 0;
1846}
1847
1848#define ETHTOOL_ALL_FIBRE_SPEED \
Michael Chan583c28e2008-01-21 19:51:35 -08001849 (bp->phy_flags & BNX2_PHY_FLAG_2_5G_CAPABLE) ? \
Michael Chandeaf3912007-07-07 22:48:00 -07001850 (ADVERTISED_2500baseX_Full | ADVERTISED_1000baseT_Full) :\
1851 (ADVERTISED_1000baseT_Full)
Michael Chanb6016b72005-05-26 13:03:09 -07001852
1853#define ETHTOOL_ALL_COPPER_SPEED \
1854 (ADVERTISED_10baseT_Half | ADVERTISED_10baseT_Full | \
1855 ADVERTISED_100baseT_Half | ADVERTISED_100baseT_Full | \
1856 ADVERTISED_1000baseT_Full)
1857
1858#define PHY_ALL_10_100_SPEED (ADVERTISE_10HALF | ADVERTISE_10FULL | \
1859 ADVERTISE_100HALF | ADVERTISE_100FULL | ADVERTISE_CSMA)
Jeff Garzik6aa20a22006-09-13 13:24:59 -04001860
Michael Chanb6016b72005-05-26 13:03:09 -07001861#define PHY_ALL_1000_SPEED (ADVERTISE_1000HALF | ADVERTISE_1000FULL)
1862
Michael Chandeaf3912007-07-07 22:48:00 -07001863static void
Michael Chan0d8a6572007-07-07 22:49:43 -07001864bnx2_set_default_remote_link(struct bnx2 *bp)
1865{
1866 u32 link;
1867
1868 if (bp->phy_port == PORT_TP)
Michael Chan2726d6e2008-01-29 21:35:05 -08001869 link = bnx2_shmem_rd(bp, BNX2_RPHY_COPPER_LINK);
Michael Chan0d8a6572007-07-07 22:49:43 -07001870 else
Michael Chan2726d6e2008-01-29 21:35:05 -08001871 link = bnx2_shmem_rd(bp, BNX2_RPHY_SERDES_LINK);
Michael Chan0d8a6572007-07-07 22:49:43 -07001872
1873 if (link & BNX2_NETLINK_SET_LINK_ENABLE_AUTONEG) {
1874 bp->req_line_speed = 0;
1875 bp->autoneg |= AUTONEG_SPEED;
1876 bp->advertising = ADVERTISED_Autoneg;
1877 if (link & BNX2_NETLINK_SET_LINK_SPEED_10HALF)
1878 bp->advertising |= ADVERTISED_10baseT_Half;
1879 if (link & BNX2_NETLINK_SET_LINK_SPEED_10FULL)
1880 bp->advertising |= ADVERTISED_10baseT_Full;
1881 if (link & BNX2_NETLINK_SET_LINK_SPEED_100HALF)
1882 bp->advertising |= ADVERTISED_100baseT_Half;
1883 if (link & BNX2_NETLINK_SET_LINK_SPEED_100FULL)
1884 bp->advertising |= ADVERTISED_100baseT_Full;
1885 if (link & BNX2_NETLINK_SET_LINK_SPEED_1GFULL)
1886 bp->advertising |= ADVERTISED_1000baseT_Full;
1887 if (link & BNX2_NETLINK_SET_LINK_SPEED_2G5FULL)
1888 bp->advertising |= ADVERTISED_2500baseX_Full;
1889 } else {
1890 bp->autoneg = 0;
1891 bp->advertising = 0;
1892 bp->req_duplex = DUPLEX_FULL;
1893 if (link & BNX2_NETLINK_SET_LINK_SPEED_10) {
1894 bp->req_line_speed = SPEED_10;
1895 if (link & BNX2_NETLINK_SET_LINK_SPEED_10HALF)
1896 bp->req_duplex = DUPLEX_HALF;
1897 }
1898 if (link & BNX2_NETLINK_SET_LINK_SPEED_100) {
1899 bp->req_line_speed = SPEED_100;
1900 if (link & BNX2_NETLINK_SET_LINK_SPEED_100HALF)
1901 bp->req_duplex = DUPLEX_HALF;
1902 }
1903 if (link & BNX2_NETLINK_SET_LINK_SPEED_1GFULL)
1904 bp->req_line_speed = SPEED_1000;
1905 if (link & BNX2_NETLINK_SET_LINK_SPEED_2G5FULL)
1906 bp->req_line_speed = SPEED_2500;
1907 }
1908}
1909
1910static void
Michael Chandeaf3912007-07-07 22:48:00 -07001911bnx2_set_default_link(struct bnx2 *bp)
1912{
Harvey Harrisonab598592008-05-01 02:47:38 -07001913 if (bp->phy_flags & BNX2_PHY_FLAG_REMOTE_PHY_CAP) {
1914 bnx2_set_default_remote_link(bp);
1915 return;
1916 }
Michael Chan0d8a6572007-07-07 22:49:43 -07001917
Michael Chandeaf3912007-07-07 22:48:00 -07001918 bp->autoneg = AUTONEG_SPEED | AUTONEG_FLOW_CTRL;
1919 bp->req_line_speed = 0;
Michael Chan583c28e2008-01-21 19:51:35 -08001920 if (bp->phy_flags & BNX2_PHY_FLAG_SERDES) {
Michael Chandeaf3912007-07-07 22:48:00 -07001921 u32 reg;
1922
1923 bp->advertising = ETHTOOL_ALL_FIBRE_SPEED | ADVERTISED_Autoneg;
1924
Michael Chan2726d6e2008-01-29 21:35:05 -08001925 reg = bnx2_shmem_rd(bp, BNX2_PORT_HW_CFG_CONFIG);
Michael Chandeaf3912007-07-07 22:48:00 -07001926 reg &= BNX2_PORT_HW_CFG_CFG_DFLT_LINK_MASK;
1927 if (reg == BNX2_PORT_HW_CFG_CFG_DFLT_LINK_1G) {
1928 bp->autoneg = 0;
1929 bp->req_line_speed = bp->line_speed = SPEED_1000;
1930 bp->req_duplex = DUPLEX_FULL;
1931 }
1932 } else
1933 bp->advertising = ETHTOOL_ALL_COPPER_SPEED | ADVERTISED_Autoneg;
1934}
1935
Michael Chan0d8a6572007-07-07 22:49:43 -07001936static void
Michael Chandf149d72007-07-07 22:51:36 -07001937bnx2_send_heart_beat(struct bnx2 *bp)
1938{
1939 u32 msg;
1940 u32 addr;
1941
1942 spin_lock(&bp->indirect_lock);
1943 msg = (u32) (++bp->fw_drv_pulse_wr_seq & BNX2_DRV_PULSE_SEQ_MASK);
1944 addr = bp->shmem_base + BNX2_DRV_PULSE_MB;
Michael Chane503e062012-12-06 10:33:08 +00001945 BNX2_WR(bp, BNX2_PCICFG_REG_WINDOW_ADDRESS, addr);
1946 BNX2_WR(bp, BNX2_PCICFG_REG_WINDOW, msg);
Michael Chandf149d72007-07-07 22:51:36 -07001947 spin_unlock(&bp->indirect_lock);
1948}
1949
1950static void
Michael Chan0d8a6572007-07-07 22:49:43 -07001951bnx2_remote_phy_event(struct bnx2 *bp)
1952{
1953 u32 msg;
1954 u8 link_up = bp->link_up;
1955 u8 old_port;
1956
Michael Chan2726d6e2008-01-29 21:35:05 -08001957 msg = bnx2_shmem_rd(bp, BNX2_LINK_STATUS);
Michael Chan0d8a6572007-07-07 22:49:43 -07001958
Michael Chandf149d72007-07-07 22:51:36 -07001959 if (msg & BNX2_LINK_STATUS_HEART_BEAT_EXPIRED)
1960 bnx2_send_heart_beat(bp);
1961
1962 msg &= ~BNX2_LINK_STATUS_HEART_BEAT_EXPIRED;
1963
Michael Chan0d8a6572007-07-07 22:49:43 -07001964 if ((msg & BNX2_LINK_STATUS_LINK_UP) == BNX2_LINK_STATUS_LINK_DOWN)
1965 bp->link_up = 0;
1966 else {
1967 u32 speed;
1968
1969 bp->link_up = 1;
1970 speed = msg & BNX2_LINK_STATUS_SPEED_MASK;
1971 bp->duplex = DUPLEX_FULL;
1972 switch (speed) {
1973 case BNX2_LINK_STATUS_10HALF:
1974 bp->duplex = DUPLEX_HALF;
Michael Chan7947c9c2012-06-27 15:08:23 +00001975 /* fall through */
Michael Chan0d8a6572007-07-07 22:49:43 -07001976 case BNX2_LINK_STATUS_10FULL:
1977 bp->line_speed = SPEED_10;
1978 break;
1979 case BNX2_LINK_STATUS_100HALF:
1980 bp->duplex = DUPLEX_HALF;
Michael Chan7947c9c2012-06-27 15:08:23 +00001981 /* fall through */
Michael Chan0d8a6572007-07-07 22:49:43 -07001982 case BNX2_LINK_STATUS_100BASE_T4:
1983 case BNX2_LINK_STATUS_100FULL:
1984 bp->line_speed = SPEED_100;
1985 break;
1986 case BNX2_LINK_STATUS_1000HALF:
1987 bp->duplex = DUPLEX_HALF;
Michael Chan7947c9c2012-06-27 15:08:23 +00001988 /* fall through */
Michael Chan0d8a6572007-07-07 22:49:43 -07001989 case BNX2_LINK_STATUS_1000FULL:
1990 bp->line_speed = SPEED_1000;
1991 break;
1992 case BNX2_LINK_STATUS_2500HALF:
1993 bp->duplex = DUPLEX_HALF;
Michael Chan7947c9c2012-06-27 15:08:23 +00001994 /* fall through */
Michael Chan0d8a6572007-07-07 22:49:43 -07001995 case BNX2_LINK_STATUS_2500FULL:
1996 bp->line_speed = SPEED_2500;
1997 break;
1998 default:
1999 bp->line_speed = 0;
2000 break;
2001 }
2002
Michael Chan0d8a6572007-07-07 22:49:43 -07002003 bp->flow_ctrl = 0;
2004 if ((bp->autoneg & (AUTONEG_SPEED | AUTONEG_FLOW_CTRL)) !=
2005 (AUTONEG_SPEED | AUTONEG_FLOW_CTRL)) {
2006 if (bp->duplex == DUPLEX_FULL)
2007 bp->flow_ctrl = bp->req_flow_ctrl;
2008 } else {
2009 if (msg & BNX2_LINK_STATUS_TX_FC_ENABLED)
2010 bp->flow_ctrl |= FLOW_CTRL_TX;
2011 if (msg & BNX2_LINK_STATUS_RX_FC_ENABLED)
2012 bp->flow_ctrl |= FLOW_CTRL_RX;
2013 }
2014
2015 old_port = bp->phy_port;
2016 if (msg & BNX2_LINK_STATUS_SERDES_LINK)
2017 bp->phy_port = PORT_FIBRE;
2018 else
2019 bp->phy_port = PORT_TP;
2020
2021 if (old_port != bp->phy_port)
2022 bnx2_set_default_link(bp);
2023
Michael Chan0d8a6572007-07-07 22:49:43 -07002024 }
2025 if (bp->link_up != link_up)
2026 bnx2_report_link(bp);
2027
2028 bnx2_set_mac_link(bp);
2029}
2030
2031static int
2032bnx2_set_remote_link(struct bnx2 *bp)
2033{
2034 u32 evt_code;
2035
Michael Chan2726d6e2008-01-29 21:35:05 -08002036 evt_code = bnx2_shmem_rd(bp, BNX2_FW_EVT_CODE_MB);
Michael Chan0d8a6572007-07-07 22:49:43 -07002037 switch (evt_code) {
2038 case BNX2_FW_EVT_CODE_LINK_EVENT:
2039 bnx2_remote_phy_event(bp);
2040 break;
2041 case BNX2_FW_EVT_CODE_SW_TIMER_EXPIRATION_EVENT:
2042 default:
Michael Chandf149d72007-07-07 22:51:36 -07002043 bnx2_send_heart_beat(bp);
Michael Chan0d8a6572007-07-07 22:49:43 -07002044 break;
2045 }
2046 return 0;
2047}
2048
Michael Chanb6016b72005-05-26 13:03:09 -07002049static int
2050bnx2_setup_copper_phy(struct bnx2 *bp)
Harvey Harrison52d07b12009-01-19 17:27:06 -08002051__releases(&bp->phy_lock)
2052__acquires(&bp->phy_lock)
Michael Chanb6016b72005-05-26 13:03:09 -07002053{
2054 u32 bmcr;
2055 u32 new_bmcr;
2056
Michael Chanca58c3a2007-05-03 13:22:52 -07002057 bnx2_read_phy(bp, bp->mii_bmcr, &bmcr);
Michael Chanb6016b72005-05-26 13:03:09 -07002058
2059 if (bp->autoneg & AUTONEG_SPEED) {
2060 u32 adv_reg, adv1000_reg;
Matt Carlson37f07022011-11-17 14:30:55 +00002061 u32 new_adv = 0;
2062 u32 new_adv1000 = 0;
Michael Chanb6016b72005-05-26 13:03:09 -07002063
Michael Chanca58c3a2007-05-03 13:22:52 -07002064 bnx2_read_phy(bp, bp->mii_adv, &adv_reg);
Michael Chanb6016b72005-05-26 13:03:09 -07002065 adv_reg &= (PHY_ALL_10_100_SPEED | ADVERTISE_PAUSE_CAP |
2066 ADVERTISE_PAUSE_ASYM);
2067
2068 bnx2_read_phy(bp, MII_CTRL1000, &adv1000_reg);
2069 adv1000_reg &= PHY_ALL_1000_SPEED;
2070
Matt Carlson37f07022011-11-17 14:30:55 +00002071 new_adv = ethtool_adv_to_mii_adv_t(bp->advertising);
2072 new_adv |= ADVERTISE_CSMA;
2073 new_adv |= bnx2_phy_get_pause_adv(bp);
Michael Chanb6016b72005-05-26 13:03:09 -07002074
Matt Carlson37f07022011-11-17 14:30:55 +00002075 new_adv1000 |= ethtool_adv_to_mii_ctrl1000_t(bp->advertising);
Matt Carlson28011cf2011-11-16 18:36:59 -05002076
Matt Carlson37f07022011-11-17 14:30:55 +00002077 if ((adv1000_reg != new_adv1000) ||
2078 (adv_reg != new_adv) ||
Michael Chanb6016b72005-05-26 13:03:09 -07002079 ((bmcr & BMCR_ANENABLE) == 0)) {
2080
Matt Carlson37f07022011-11-17 14:30:55 +00002081 bnx2_write_phy(bp, bp->mii_adv, new_adv);
2082 bnx2_write_phy(bp, MII_CTRL1000, new_adv1000);
Michael Chanca58c3a2007-05-03 13:22:52 -07002083 bnx2_write_phy(bp, bp->mii_bmcr, BMCR_ANRESTART |
Michael Chanb6016b72005-05-26 13:03:09 -07002084 BMCR_ANENABLE);
2085 }
2086 else if (bp->link_up) {
2087 /* Flow ctrl may have changed from auto to forced */
2088 /* or vice-versa. */
2089
2090 bnx2_resolve_flow_ctrl(bp);
2091 bnx2_set_mac_link(bp);
2092 }
2093 return 0;
2094 }
2095
2096 new_bmcr = 0;
2097 if (bp->req_line_speed == SPEED_100) {
2098 new_bmcr |= BMCR_SPEED100;
2099 }
2100 if (bp->req_duplex == DUPLEX_FULL) {
2101 new_bmcr |= BMCR_FULLDPLX;
2102 }
2103 if (new_bmcr != bmcr) {
2104 u32 bmsr;
Michael Chanb6016b72005-05-26 13:03:09 -07002105
Michael Chanca58c3a2007-05-03 13:22:52 -07002106 bnx2_read_phy(bp, bp->mii_bmsr, &bmsr);
2107 bnx2_read_phy(bp, bp->mii_bmsr, &bmsr);
Jeff Garzik6aa20a22006-09-13 13:24:59 -04002108
Michael Chanb6016b72005-05-26 13:03:09 -07002109 if (bmsr & BMSR_LSTATUS) {
2110 /* Force link down */
Michael Chanca58c3a2007-05-03 13:22:52 -07002111 bnx2_write_phy(bp, bp->mii_bmcr, BMCR_LOOPBACK);
Michael Chana16dda02006-11-19 14:08:56 -08002112 spin_unlock_bh(&bp->phy_lock);
2113 msleep(50);
2114 spin_lock_bh(&bp->phy_lock);
2115
Michael Chanca58c3a2007-05-03 13:22:52 -07002116 bnx2_read_phy(bp, bp->mii_bmsr, &bmsr);
2117 bnx2_read_phy(bp, bp->mii_bmsr, &bmsr);
Michael Chanb6016b72005-05-26 13:03:09 -07002118 }
2119
Michael Chanca58c3a2007-05-03 13:22:52 -07002120 bnx2_write_phy(bp, bp->mii_bmcr, new_bmcr);
Michael Chanb6016b72005-05-26 13:03:09 -07002121
2122 /* Normally, the new speed is setup after the link has
2123 * gone down and up again. In some cases, link will not go
2124 * down so we need to set up the new speed here.
2125 */
2126 if (bmsr & BMSR_LSTATUS) {
2127 bp->line_speed = bp->req_line_speed;
2128 bp->duplex = bp->req_duplex;
2129 bnx2_resolve_flow_ctrl(bp);
2130 bnx2_set_mac_link(bp);
2131 }
Michael Chan27a005b2007-05-03 13:23:41 -07002132 } else {
2133 bnx2_resolve_flow_ctrl(bp);
2134 bnx2_set_mac_link(bp);
Michael Chanb6016b72005-05-26 13:03:09 -07002135 }
2136 return 0;
2137}
2138
2139static int
Michael Chan0d8a6572007-07-07 22:49:43 -07002140bnx2_setup_phy(struct bnx2 *bp, u8 port)
Harvey Harrison52d07b12009-01-19 17:27:06 -08002141__releases(&bp->phy_lock)
2142__acquires(&bp->phy_lock)
Michael Chanb6016b72005-05-26 13:03:09 -07002143{
2144 if (bp->loopback == MAC_LOOPBACK)
2145 return 0;
2146
Michael Chan583c28e2008-01-21 19:51:35 -08002147 if (bp->phy_flags & BNX2_PHY_FLAG_SERDES) {
Eric Dumazet807540b2010-09-23 05:40:09 +00002148 return bnx2_setup_serdes_phy(bp, port);
Michael Chanb6016b72005-05-26 13:03:09 -07002149 }
2150 else {
Eric Dumazet807540b2010-09-23 05:40:09 +00002151 return bnx2_setup_copper_phy(bp);
Michael Chanb6016b72005-05-26 13:03:09 -07002152 }
2153}
2154
2155static int
Michael Chan9a120bc2008-05-16 22:17:45 -07002156bnx2_init_5709s_phy(struct bnx2 *bp, int reset_phy)
Michael Chan27a005b2007-05-03 13:23:41 -07002157{
2158 u32 val;
2159
2160 bp->mii_bmcr = MII_BMCR + 0x10;
2161 bp->mii_bmsr = MII_BMSR + 0x10;
2162 bp->mii_bmsr1 = MII_BNX2_GP_TOP_AN_STATUS1;
2163 bp->mii_adv = MII_ADVERTISE + 0x10;
2164 bp->mii_lpa = MII_LPA + 0x10;
2165 bp->mii_up1 = MII_BNX2_OVER1G_UP1;
2166
2167 bnx2_write_phy(bp, MII_BNX2_BLK_ADDR, MII_BNX2_BLK_ADDR_AER);
2168 bnx2_write_phy(bp, MII_BNX2_AER_AER, MII_BNX2_AER_AER_AN_MMD);
2169
2170 bnx2_write_phy(bp, MII_BNX2_BLK_ADDR, MII_BNX2_BLK_ADDR_COMBO_IEEEB0);
Michael Chan9a120bc2008-05-16 22:17:45 -07002171 if (reset_phy)
2172 bnx2_reset_phy(bp);
Michael Chan27a005b2007-05-03 13:23:41 -07002173
2174 bnx2_write_phy(bp, MII_BNX2_BLK_ADDR, MII_BNX2_BLK_ADDR_SERDES_DIG);
2175
2176 bnx2_read_phy(bp, MII_BNX2_SERDES_DIG_1000XCTL1, &val);
2177 val &= ~MII_BNX2_SD_1000XCTL1_AUTODET;
2178 val |= MII_BNX2_SD_1000XCTL1_FIBER;
2179 bnx2_write_phy(bp, MII_BNX2_SERDES_DIG_1000XCTL1, val);
2180
2181 bnx2_write_phy(bp, MII_BNX2_BLK_ADDR, MII_BNX2_BLK_ADDR_OVER1G);
2182 bnx2_read_phy(bp, MII_BNX2_OVER1G_UP1, &val);
Michael Chan583c28e2008-01-21 19:51:35 -08002183 if (bp->phy_flags & BNX2_PHY_FLAG_2_5G_CAPABLE)
Michael Chan27a005b2007-05-03 13:23:41 -07002184 val |= BCM5708S_UP1_2G5;
2185 else
2186 val &= ~BCM5708S_UP1_2G5;
2187 bnx2_write_phy(bp, MII_BNX2_OVER1G_UP1, val);
2188
2189 bnx2_write_phy(bp, MII_BNX2_BLK_ADDR, MII_BNX2_BLK_ADDR_BAM_NXTPG);
2190 bnx2_read_phy(bp, MII_BNX2_BAM_NXTPG_CTL, &val);
2191 val |= MII_BNX2_NXTPG_CTL_T2 | MII_BNX2_NXTPG_CTL_BAM;
2192 bnx2_write_phy(bp, MII_BNX2_BAM_NXTPG_CTL, val);
2193
2194 bnx2_write_phy(bp, MII_BNX2_BLK_ADDR, MII_BNX2_BLK_ADDR_CL73_USERB0);
2195
2196 val = MII_BNX2_CL73_BAM_EN | MII_BNX2_CL73_BAM_STA_MGR_EN |
2197 MII_BNX2_CL73_BAM_NP_AFT_BP_EN;
2198 bnx2_write_phy(bp, MII_BNX2_CL73_BAM_CTL1, val);
2199
2200 bnx2_write_phy(bp, MII_BNX2_BLK_ADDR, MII_BNX2_BLK_ADDR_COMBO_IEEEB0);
2201
2202 return 0;
2203}
2204
2205static int
Michael Chan9a120bc2008-05-16 22:17:45 -07002206bnx2_init_5708s_phy(struct bnx2 *bp, int reset_phy)
Michael Chan5b0c76a2005-11-04 08:45:49 -08002207{
2208 u32 val;
2209
Michael Chan9a120bc2008-05-16 22:17:45 -07002210 if (reset_phy)
2211 bnx2_reset_phy(bp);
Michael Chan27a005b2007-05-03 13:23:41 -07002212
2213 bp->mii_up1 = BCM5708S_UP1;
2214
Michael Chan5b0c76a2005-11-04 08:45:49 -08002215 bnx2_write_phy(bp, BCM5708S_BLK_ADDR, BCM5708S_BLK_ADDR_DIG3);
2216 bnx2_write_phy(bp, BCM5708S_DIG_3_0, BCM5708S_DIG_3_0_USE_IEEE);
2217 bnx2_write_phy(bp, BCM5708S_BLK_ADDR, BCM5708S_BLK_ADDR_DIG);
2218
2219 bnx2_read_phy(bp, BCM5708S_1000X_CTL1, &val);
2220 val |= BCM5708S_1000X_CTL1_FIBER_MODE | BCM5708S_1000X_CTL1_AUTODET_EN;
2221 bnx2_write_phy(bp, BCM5708S_1000X_CTL1, val);
2222
2223 bnx2_read_phy(bp, BCM5708S_1000X_CTL2, &val);
2224 val |= BCM5708S_1000X_CTL2_PLLEL_DET_EN;
2225 bnx2_write_phy(bp, BCM5708S_1000X_CTL2, val);
2226
Michael Chan583c28e2008-01-21 19:51:35 -08002227 if (bp->phy_flags & BNX2_PHY_FLAG_2_5G_CAPABLE) {
Michael Chan5b0c76a2005-11-04 08:45:49 -08002228 bnx2_read_phy(bp, BCM5708S_UP1, &val);
2229 val |= BCM5708S_UP1_2G5;
2230 bnx2_write_phy(bp, BCM5708S_UP1, val);
2231 }
2232
Michael Chan4ce45e02012-12-06 10:33:10 +00002233 if ((BNX2_CHIP_ID(bp) == BNX2_CHIP_ID_5708_A0) ||
2234 (BNX2_CHIP_ID(bp) == BNX2_CHIP_ID_5708_B0) ||
2235 (BNX2_CHIP_ID(bp) == BNX2_CHIP_ID_5708_B1)) {
Michael Chan5b0c76a2005-11-04 08:45:49 -08002236 /* increase tx signal amplitude */
2237 bnx2_write_phy(bp, BCM5708S_BLK_ADDR,
2238 BCM5708S_BLK_ADDR_TX_MISC);
2239 bnx2_read_phy(bp, BCM5708S_TX_ACTL1, &val);
2240 val &= ~BCM5708S_TX_ACTL1_DRIVER_VCM;
2241 bnx2_write_phy(bp, BCM5708S_TX_ACTL1, val);
2242 bnx2_write_phy(bp, BCM5708S_BLK_ADDR, BCM5708S_BLK_ADDR_DIG);
2243 }
2244
Michael Chan2726d6e2008-01-29 21:35:05 -08002245 val = bnx2_shmem_rd(bp, BNX2_PORT_HW_CFG_CONFIG) &
Michael Chan5b0c76a2005-11-04 08:45:49 -08002246 BNX2_PORT_HW_CFG_CFG_TXCTL3_MASK;
2247
2248 if (val) {
2249 u32 is_backplane;
2250
Michael Chan2726d6e2008-01-29 21:35:05 -08002251 is_backplane = bnx2_shmem_rd(bp, BNX2_SHARED_HW_CFG_CONFIG);
Michael Chan5b0c76a2005-11-04 08:45:49 -08002252 if (is_backplane & BNX2_SHARED_HW_CFG_PHY_BACKPLANE) {
2253 bnx2_write_phy(bp, BCM5708S_BLK_ADDR,
2254 BCM5708S_BLK_ADDR_TX_MISC);
2255 bnx2_write_phy(bp, BCM5708S_TX_ACTL3, val);
2256 bnx2_write_phy(bp, BCM5708S_BLK_ADDR,
2257 BCM5708S_BLK_ADDR_DIG);
2258 }
2259 }
2260 return 0;
2261}
2262
2263static int
Michael Chan9a120bc2008-05-16 22:17:45 -07002264bnx2_init_5706s_phy(struct bnx2 *bp, int reset_phy)
Michael Chanb6016b72005-05-26 13:03:09 -07002265{
Michael Chan9a120bc2008-05-16 22:17:45 -07002266 if (reset_phy)
2267 bnx2_reset_phy(bp);
Michael Chan27a005b2007-05-03 13:23:41 -07002268
Michael Chan583c28e2008-01-21 19:51:35 -08002269 bp->phy_flags &= ~BNX2_PHY_FLAG_PARALLEL_DETECT;
Michael Chanb6016b72005-05-26 13:03:09 -07002270
Michael Chan4ce45e02012-12-06 10:33:10 +00002271 if (BNX2_CHIP(bp) == BNX2_CHIP_5706)
Michael Chane503e062012-12-06 10:33:08 +00002272 BNX2_WR(bp, BNX2_MISC_GP_HW_CTL0, 0x300);
Michael Chanb6016b72005-05-26 13:03:09 -07002273
2274 if (bp->dev->mtu > 1500) {
2275 u32 val;
2276
2277 /* Set extended packet length bit */
2278 bnx2_write_phy(bp, 0x18, 0x7);
2279 bnx2_read_phy(bp, 0x18, &val);
2280 bnx2_write_phy(bp, 0x18, (val & 0xfff8) | 0x4000);
2281
2282 bnx2_write_phy(bp, 0x1c, 0x6c00);
2283 bnx2_read_phy(bp, 0x1c, &val);
2284 bnx2_write_phy(bp, 0x1c, (val & 0x3ff) | 0xec02);
2285 }
2286 else {
2287 u32 val;
2288
2289 bnx2_write_phy(bp, 0x18, 0x7);
2290 bnx2_read_phy(bp, 0x18, &val);
2291 bnx2_write_phy(bp, 0x18, val & ~0x4007);
2292
2293 bnx2_write_phy(bp, 0x1c, 0x6c00);
2294 bnx2_read_phy(bp, 0x1c, &val);
2295 bnx2_write_phy(bp, 0x1c, (val & 0x3fd) | 0xec00);
2296 }
2297
2298 return 0;
2299}
2300
2301static int
Michael Chan9a120bc2008-05-16 22:17:45 -07002302bnx2_init_copper_phy(struct bnx2 *bp, int reset_phy)
Michael Chanb6016b72005-05-26 13:03:09 -07002303{
Michael Chan5b0c76a2005-11-04 08:45:49 -08002304 u32 val;
2305
Michael Chan9a120bc2008-05-16 22:17:45 -07002306 if (reset_phy)
2307 bnx2_reset_phy(bp);
Michael Chan27a005b2007-05-03 13:23:41 -07002308
Michael Chan583c28e2008-01-21 19:51:35 -08002309 if (bp->phy_flags & BNX2_PHY_FLAG_CRC_FIX) {
Michael Chanb6016b72005-05-26 13:03:09 -07002310 bnx2_write_phy(bp, 0x18, 0x0c00);
2311 bnx2_write_phy(bp, 0x17, 0x000a);
2312 bnx2_write_phy(bp, 0x15, 0x310b);
2313 bnx2_write_phy(bp, 0x17, 0x201f);
2314 bnx2_write_phy(bp, 0x15, 0x9506);
2315 bnx2_write_phy(bp, 0x17, 0x401f);
2316 bnx2_write_phy(bp, 0x15, 0x14e2);
2317 bnx2_write_phy(bp, 0x18, 0x0400);
2318 }
2319
Michael Chan583c28e2008-01-21 19:51:35 -08002320 if (bp->phy_flags & BNX2_PHY_FLAG_DIS_EARLY_DAC) {
Michael Chanb659f442007-02-02 00:46:35 -08002321 bnx2_write_phy(bp, MII_BNX2_DSP_ADDRESS,
2322 MII_BNX2_DSP_EXPAND_REG | 0x8);
2323 bnx2_read_phy(bp, MII_BNX2_DSP_RW_PORT, &val);
2324 val &= ~(1 << 8);
2325 bnx2_write_phy(bp, MII_BNX2_DSP_RW_PORT, val);
2326 }
2327
Michael Chanb6016b72005-05-26 13:03:09 -07002328 if (bp->dev->mtu > 1500) {
Michael Chanb6016b72005-05-26 13:03:09 -07002329 /* Set extended packet length bit */
2330 bnx2_write_phy(bp, 0x18, 0x7);
2331 bnx2_read_phy(bp, 0x18, &val);
2332 bnx2_write_phy(bp, 0x18, val | 0x4000);
2333
2334 bnx2_read_phy(bp, 0x10, &val);
2335 bnx2_write_phy(bp, 0x10, val | 0x1);
2336 }
2337 else {
Michael Chanb6016b72005-05-26 13:03:09 -07002338 bnx2_write_phy(bp, 0x18, 0x7);
2339 bnx2_read_phy(bp, 0x18, &val);
2340 bnx2_write_phy(bp, 0x18, val & ~0x4007);
2341
2342 bnx2_read_phy(bp, 0x10, &val);
2343 bnx2_write_phy(bp, 0x10, val & ~0x1);
2344 }
2345
Michael Chan5b0c76a2005-11-04 08:45:49 -08002346 /* ethernet@wirespeed */
2347 bnx2_write_phy(bp, 0x18, 0x7007);
2348 bnx2_read_phy(bp, 0x18, &val);
2349 bnx2_write_phy(bp, 0x18, val | (1 << 15) | (1 << 4));
Michael Chanb6016b72005-05-26 13:03:09 -07002350 return 0;
2351}
2352
2353
2354static int
Michael Chan9a120bc2008-05-16 22:17:45 -07002355bnx2_init_phy(struct bnx2 *bp, int reset_phy)
Harvey Harrison52d07b12009-01-19 17:27:06 -08002356__releases(&bp->phy_lock)
2357__acquires(&bp->phy_lock)
Michael Chanb6016b72005-05-26 13:03:09 -07002358{
2359 u32 val;
2360 int rc = 0;
2361
Michael Chan583c28e2008-01-21 19:51:35 -08002362 bp->phy_flags &= ~BNX2_PHY_FLAG_INT_MODE_MASK;
2363 bp->phy_flags |= BNX2_PHY_FLAG_INT_MODE_LINK_READY;
Michael Chanb6016b72005-05-26 13:03:09 -07002364
Michael Chanca58c3a2007-05-03 13:22:52 -07002365 bp->mii_bmcr = MII_BMCR;
2366 bp->mii_bmsr = MII_BMSR;
Michael Chan27a005b2007-05-03 13:23:41 -07002367 bp->mii_bmsr1 = MII_BMSR;
Michael Chanca58c3a2007-05-03 13:22:52 -07002368 bp->mii_adv = MII_ADVERTISE;
2369 bp->mii_lpa = MII_LPA;
2370
Michael Chane503e062012-12-06 10:33:08 +00002371 BNX2_WR(bp, BNX2_EMAC_ATTENTION_ENA, BNX2_EMAC_ATTENTION_ENA_LINK);
Michael Chanb6016b72005-05-26 13:03:09 -07002372
Michael Chan583c28e2008-01-21 19:51:35 -08002373 if (bp->phy_flags & BNX2_PHY_FLAG_REMOTE_PHY_CAP)
Michael Chan0d8a6572007-07-07 22:49:43 -07002374 goto setup_phy;
2375
Michael Chanb6016b72005-05-26 13:03:09 -07002376 bnx2_read_phy(bp, MII_PHYSID1, &val);
2377 bp->phy_id = val << 16;
2378 bnx2_read_phy(bp, MII_PHYSID2, &val);
2379 bp->phy_id |= val & 0xffff;
2380
Michael Chan583c28e2008-01-21 19:51:35 -08002381 if (bp->phy_flags & BNX2_PHY_FLAG_SERDES) {
Michael Chan4ce45e02012-12-06 10:33:10 +00002382 if (BNX2_CHIP(bp) == BNX2_CHIP_5706)
Michael Chan9a120bc2008-05-16 22:17:45 -07002383 rc = bnx2_init_5706s_phy(bp, reset_phy);
Michael Chan4ce45e02012-12-06 10:33:10 +00002384 else if (BNX2_CHIP(bp) == BNX2_CHIP_5708)
Michael Chan9a120bc2008-05-16 22:17:45 -07002385 rc = bnx2_init_5708s_phy(bp, reset_phy);
Michael Chan4ce45e02012-12-06 10:33:10 +00002386 else if (BNX2_CHIP(bp) == BNX2_CHIP_5709)
Michael Chan9a120bc2008-05-16 22:17:45 -07002387 rc = bnx2_init_5709s_phy(bp, reset_phy);
Michael Chanb6016b72005-05-26 13:03:09 -07002388 }
2389 else {
Michael Chan9a120bc2008-05-16 22:17:45 -07002390 rc = bnx2_init_copper_phy(bp, reset_phy);
Michael Chanb6016b72005-05-26 13:03:09 -07002391 }
2392
Michael Chan0d8a6572007-07-07 22:49:43 -07002393setup_phy:
2394 if (!rc)
2395 rc = bnx2_setup_phy(bp, bp->phy_port);
Michael Chanb6016b72005-05-26 13:03:09 -07002396
2397 return rc;
2398}
2399
2400static int
2401bnx2_set_mac_loopback(struct bnx2 *bp)
2402{
2403 u32 mac_mode;
2404
Michael Chane503e062012-12-06 10:33:08 +00002405 mac_mode = BNX2_RD(bp, BNX2_EMAC_MODE);
Michael Chanb6016b72005-05-26 13:03:09 -07002406 mac_mode &= ~BNX2_EMAC_MODE_PORT;
2407 mac_mode |= BNX2_EMAC_MODE_MAC_LOOP | BNX2_EMAC_MODE_FORCE_LINK;
Michael Chane503e062012-12-06 10:33:08 +00002408 BNX2_WR(bp, BNX2_EMAC_MODE, mac_mode);
Michael Chanb6016b72005-05-26 13:03:09 -07002409 bp->link_up = 1;
2410 return 0;
2411}
2412
Michael Chanbc5a0692006-01-23 16:13:22 -08002413static int bnx2_test_link(struct bnx2 *);
2414
2415static int
2416bnx2_set_phy_loopback(struct bnx2 *bp)
2417{
2418 u32 mac_mode;
2419 int rc, i;
2420
2421 spin_lock_bh(&bp->phy_lock);
Michael Chanca58c3a2007-05-03 13:22:52 -07002422 rc = bnx2_write_phy(bp, bp->mii_bmcr, BMCR_LOOPBACK | BMCR_FULLDPLX |
Michael Chanbc5a0692006-01-23 16:13:22 -08002423 BMCR_SPEED1000);
2424 spin_unlock_bh(&bp->phy_lock);
2425 if (rc)
2426 return rc;
2427
2428 for (i = 0; i < 10; i++) {
2429 if (bnx2_test_link(bp) == 0)
2430 break;
Michael Chan80be4432006-11-19 14:07:28 -08002431 msleep(100);
Michael Chanbc5a0692006-01-23 16:13:22 -08002432 }
2433
Michael Chane503e062012-12-06 10:33:08 +00002434 mac_mode = BNX2_RD(bp, BNX2_EMAC_MODE);
Michael Chanbc5a0692006-01-23 16:13:22 -08002435 mac_mode &= ~(BNX2_EMAC_MODE_PORT | BNX2_EMAC_MODE_HALF_DUPLEX |
2436 BNX2_EMAC_MODE_MAC_LOOP | BNX2_EMAC_MODE_FORCE_LINK |
Michael Chan59b47d82006-11-19 14:10:45 -08002437 BNX2_EMAC_MODE_25G_MODE);
Michael Chanbc5a0692006-01-23 16:13:22 -08002438
2439 mac_mode |= BNX2_EMAC_MODE_PORT_GMII;
Michael Chane503e062012-12-06 10:33:08 +00002440 BNX2_WR(bp, BNX2_EMAC_MODE, mac_mode);
Michael Chanbc5a0692006-01-23 16:13:22 -08002441 bp->link_up = 1;
2442 return 0;
2443}
2444
Jeffrey Huangecdbf6e2011-07-13 17:24:21 +00002445static void
2446bnx2_dump_mcp_state(struct bnx2 *bp)
2447{
2448 struct net_device *dev = bp->dev;
2449 u32 mcp_p0, mcp_p1;
2450
2451 netdev_err(dev, "<--- start MCP states dump --->\n");
Michael Chan4ce45e02012-12-06 10:33:10 +00002452 if (BNX2_CHIP(bp) == BNX2_CHIP_5709) {
Jeffrey Huangecdbf6e2011-07-13 17:24:21 +00002453 mcp_p0 = BNX2_MCP_STATE_P0;
2454 mcp_p1 = BNX2_MCP_STATE_P1;
2455 } else {
2456 mcp_p0 = BNX2_MCP_STATE_P0_5708;
2457 mcp_p1 = BNX2_MCP_STATE_P1_5708;
2458 }
2459 netdev_err(dev, "DEBUG: MCP_STATE_P0[%08x] MCP_STATE_P1[%08x]\n",
2460 bnx2_reg_rd_ind(bp, mcp_p0), bnx2_reg_rd_ind(bp, mcp_p1));
2461 netdev_err(dev, "DEBUG: MCP mode[%08x] state[%08x] evt_mask[%08x]\n",
2462 bnx2_reg_rd_ind(bp, BNX2_MCP_CPU_MODE),
2463 bnx2_reg_rd_ind(bp, BNX2_MCP_CPU_STATE),
2464 bnx2_reg_rd_ind(bp, BNX2_MCP_CPU_EVENT_MASK));
2465 netdev_err(dev, "DEBUG: pc[%08x] pc[%08x] instr[%08x]\n",
2466 bnx2_reg_rd_ind(bp, BNX2_MCP_CPU_PROGRAM_COUNTER),
2467 bnx2_reg_rd_ind(bp, BNX2_MCP_CPU_PROGRAM_COUNTER),
2468 bnx2_reg_rd_ind(bp, BNX2_MCP_CPU_INSTRUCTION));
2469 netdev_err(dev, "DEBUG: shmem states:\n");
2470 netdev_err(dev, "DEBUG: drv_mb[%08x] fw_mb[%08x] link_status[%08x]",
2471 bnx2_shmem_rd(bp, BNX2_DRV_MB),
2472 bnx2_shmem_rd(bp, BNX2_FW_MB),
2473 bnx2_shmem_rd(bp, BNX2_LINK_STATUS));
2474 pr_cont(" drv_pulse_mb[%08x]\n", bnx2_shmem_rd(bp, BNX2_DRV_PULSE_MB));
2475 netdev_err(dev, "DEBUG: dev_info_signature[%08x] reset_type[%08x]",
2476 bnx2_shmem_rd(bp, BNX2_DEV_INFO_SIGNATURE),
2477 bnx2_shmem_rd(bp, BNX2_BC_STATE_RESET_TYPE));
2478 pr_cont(" condition[%08x]\n",
2479 bnx2_shmem_rd(bp, BNX2_BC_STATE_CONDITION));
Michael Chan13e63512012-06-16 15:45:42 +00002480 DP_SHMEM_LINE(bp, BNX2_BC_RESET_TYPE);
Jeffrey Huangecdbf6e2011-07-13 17:24:21 +00002481 DP_SHMEM_LINE(bp, 0x3cc);
2482 DP_SHMEM_LINE(bp, 0x3dc);
2483 DP_SHMEM_LINE(bp, 0x3ec);
2484 netdev_err(dev, "DEBUG: 0x3fc[%08x]\n", bnx2_shmem_rd(bp, 0x3fc));
2485 netdev_err(dev, "<--- end MCP states dump --->\n");
2486}
2487
Michael Chanb6016b72005-05-26 13:03:09 -07002488static int
Michael Chana2f13892008-07-14 22:38:23 -07002489bnx2_fw_sync(struct bnx2 *bp, u32 msg_data, int ack, int silent)
Michael Chanb6016b72005-05-26 13:03:09 -07002490{
2491 int i;
2492 u32 val;
2493
Michael Chanb6016b72005-05-26 13:03:09 -07002494 bp->fw_wr_seq++;
2495 msg_data |= bp->fw_wr_seq;
2496
Michael Chan2726d6e2008-01-29 21:35:05 -08002497 bnx2_shmem_wr(bp, BNX2_DRV_MB, msg_data);
Michael Chanb6016b72005-05-26 13:03:09 -07002498
Michael Chana2f13892008-07-14 22:38:23 -07002499 if (!ack)
2500 return 0;
2501
Michael Chanb6016b72005-05-26 13:03:09 -07002502 /* wait for an acknowledgement. */
Michael Chan40105c02008-11-12 16:02:45 -08002503 for (i = 0; i < (BNX2_FW_ACK_TIME_OUT_MS / 10); i++) {
Michael Chanb090ae22006-01-23 16:07:10 -08002504 msleep(10);
Michael Chanb6016b72005-05-26 13:03:09 -07002505
Michael Chan2726d6e2008-01-29 21:35:05 -08002506 val = bnx2_shmem_rd(bp, BNX2_FW_MB);
Michael Chanb6016b72005-05-26 13:03:09 -07002507
2508 if ((val & BNX2_FW_MSG_ACK) == (msg_data & BNX2_DRV_MSG_SEQ))
2509 break;
2510 }
Michael Chanb090ae22006-01-23 16:07:10 -08002511 if ((msg_data & BNX2_DRV_MSG_DATA) == BNX2_DRV_MSG_DATA_WAIT0)
2512 return 0;
Michael Chanb6016b72005-05-26 13:03:09 -07002513
2514 /* If we timed out, inform the firmware that this is the case. */
Michael Chanb090ae22006-01-23 16:07:10 -08002515 if ((val & BNX2_FW_MSG_ACK) != (msg_data & BNX2_DRV_MSG_SEQ)) {
Michael Chanb6016b72005-05-26 13:03:09 -07002516 msg_data &= ~BNX2_DRV_MSG_CODE;
2517 msg_data |= BNX2_DRV_MSG_CODE_FW_TIMEOUT;
2518
Michael Chan2726d6e2008-01-29 21:35:05 -08002519 bnx2_shmem_wr(bp, BNX2_DRV_MB, msg_data);
Jeffrey Huangecdbf6e2011-07-13 17:24:21 +00002520 if (!silent) {
2521 pr_err("fw sync timeout, reset code = %x\n", msg_data);
2522 bnx2_dump_mcp_state(bp);
2523 }
Michael Chanb6016b72005-05-26 13:03:09 -07002524
Michael Chanb6016b72005-05-26 13:03:09 -07002525 return -EBUSY;
2526 }
2527
Michael Chanb090ae22006-01-23 16:07:10 -08002528 if ((val & BNX2_FW_MSG_STATUS_MASK) != BNX2_FW_MSG_STATUS_OK)
2529 return -EIO;
2530
Michael Chanb6016b72005-05-26 13:03:09 -07002531 return 0;
2532}
2533
Michael Chan59b47d82006-11-19 14:10:45 -08002534static int
2535bnx2_init_5709_context(struct bnx2 *bp)
2536{
2537 int i, ret = 0;
2538 u32 val;
2539
2540 val = BNX2_CTX_COMMAND_ENABLED | BNX2_CTX_COMMAND_MEM_INIT | (1 << 12);
Michael Chan2bc40782012-12-06 10:33:09 +00002541 val |= (BNX2_PAGE_BITS - 8) << 16;
Michael Chane503e062012-12-06 10:33:08 +00002542 BNX2_WR(bp, BNX2_CTX_COMMAND, val);
Michael Chan641bdcd2007-06-04 21:22:24 -07002543 for (i = 0; i < 10; i++) {
Michael Chane503e062012-12-06 10:33:08 +00002544 val = BNX2_RD(bp, BNX2_CTX_COMMAND);
Michael Chan641bdcd2007-06-04 21:22:24 -07002545 if (!(val & BNX2_CTX_COMMAND_MEM_INIT))
2546 break;
2547 udelay(2);
2548 }
2549 if (val & BNX2_CTX_COMMAND_MEM_INIT)
2550 return -EBUSY;
2551
Michael Chan59b47d82006-11-19 14:10:45 -08002552 for (i = 0; i < bp->ctx_pages; i++) {
2553 int j;
2554
Michael Chan352f7682008-05-02 16:57:26 -07002555 if (bp->ctx_blk[i])
Michael Chan2bc40782012-12-06 10:33:09 +00002556 memset(bp->ctx_blk[i], 0, BNX2_PAGE_SIZE);
Michael Chan352f7682008-05-02 16:57:26 -07002557 else
2558 return -ENOMEM;
2559
Michael Chane503e062012-12-06 10:33:08 +00002560 BNX2_WR(bp, BNX2_CTX_HOST_PAGE_TBL_DATA0,
2561 (bp->ctx_blk_mapping[i] & 0xffffffff) |
2562 BNX2_CTX_HOST_PAGE_TBL_DATA0_VALID);
2563 BNX2_WR(bp, BNX2_CTX_HOST_PAGE_TBL_DATA1,
2564 (u64) bp->ctx_blk_mapping[i] >> 32);
2565 BNX2_WR(bp, BNX2_CTX_HOST_PAGE_TBL_CTRL, i |
2566 BNX2_CTX_HOST_PAGE_TBL_CTRL_WRITE_REQ);
Michael Chan59b47d82006-11-19 14:10:45 -08002567 for (j = 0; j < 10; j++) {
2568
Michael Chane503e062012-12-06 10:33:08 +00002569 val = BNX2_RD(bp, BNX2_CTX_HOST_PAGE_TBL_CTRL);
Michael Chan59b47d82006-11-19 14:10:45 -08002570 if (!(val & BNX2_CTX_HOST_PAGE_TBL_CTRL_WRITE_REQ))
2571 break;
2572 udelay(5);
2573 }
2574 if (val & BNX2_CTX_HOST_PAGE_TBL_CTRL_WRITE_REQ) {
2575 ret = -EBUSY;
2576 break;
2577 }
2578 }
2579 return ret;
2580}
2581
Michael Chanb6016b72005-05-26 13:03:09 -07002582static void
2583bnx2_init_context(struct bnx2 *bp)
2584{
2585 u32 vcid;
2586
2587 vcid = 96;
2588 while (vcid) {
2589 u32 vcid_addr, pcid_addr, offset;
Michael Chan7947b202007-06-04 21:17:10 -07002590 int i;
Michael Chanb6016b72005-05-26 13:03:09 -07002591
2592 vcid--;
2593
Michael Chan4ce45e02012-12-06 10:33:10 +00002594 if (BNX2_CHIP_ID(bp) == BNX2_CHIP_ID_5706_A0) {
Michael Chanb6016b72005-05-26 13:03:09 -07002595 u32 new_vcid;
2596
2597 vcid_addr = GET_PCID_ADDR(vcid);
2598 if (vcid & 0x8) {
2599 new_vcid = 0x60 + (vcid & 0xf0) + (vcid & 0x7);
2600 }
2601 else {
2602 new_vcid = vcid;
2603 }
2604 pcid_addr = GET_PCID_ADDR(new_vcid);
2605 }
2606 else {
2607 vcid_addr = GET_CID_ADDR(vcid);
2608 pcid_addr = vcid_addr;
2609 }
2610
Michael Chan7947b202007-06-04 21:17:10 -07002611 for (i = 0; i < (CTX_SIZE / PHY_CTX_SIZE); i++) {
2612 vcid_addr += (i << PHY_CTX_SHIFT);
2613 pcid_addr += (i << PHY_CTX_SHIFT);
Michael Chanb6016b72005-05-26 13:03:09 -07002614
Michael Chane503e062012-12-06 10:33:08 +00002615 BNX2_WR(bp, BNX2_CTX_VIRT_ADDR, vcid_addr);
2616 BNX2_WR(bp, BNX2_CTX_PAGE_TBL, pcid_addr);
Michael Chan7947b202007-06-04 21:17:10 -07002617
2618 /* Zero out the context. */
2619 for (offset = 0; offset < PHY_CTX_SIZE; offset += 4)
Michael Chan62a83132008-01-29 21:35:40 -08002620 bnx2_ctx_wr(bp, vcid_addr, offset, 0);
Michael Chanb6016b72005-05-26 13:03:09 -07002621 }
Michael Chanb6016b72005-05-26 13:03:09 -07002622 }
2623}
2624
2625static int
2626bnx2_alloc_bad_rbuf(struct bnx2 *bp)
2627{
2628 u16 *good_mbuf;
2629 u32 good_mbuf_cnt;
2630 u32 val;
2631
2632 good_mbuf = kmalloc(512 * sizeof(u16), GFP_KERNEL);
Joe Perchese404dec2012-01-29 12:56:23 +00002633 if (good_mbuf == NULL)
Michael Chanb6016b72005-05-26 13:03:09 -07002634 return -ENOMEM;
Michael Chanb6016b72005-05-26 13:03:09 -07002635
Michael Chane503e062012-12-06 10:33:08 +00002636 BNX2_WR(bp, BNX2_MISC_ENABLE_SET_BITS,
Michael Chanb6016b72005-05-26 13:03:09 -07002637 BNX2_MISC_ENABLE_SET_BITS_RX_MBUF_ENABLE);
2638
2639 good_mbuf_cnt = 0;
2640
2641 /* Allocate a bunch of mbufs and save the good ones in an array. */
Michael Chan2726d6e2008-01-29 21:35:05 -08002642 val = bnx2_reg_rd_ind(bp, BNX2_RBUF_STATUS1);
Michael Chanb6016b72005-05-26 13:03:09 -07002643 while (val & BNX2_RBUF_STATUS1_FREE_COUNT) {
Michael Chan2726d6e2008-01-29 21:35:05 -08002644 bnx2_reg_wr_ind(bp, BNX2_RBUF_COMMAND,
2645 BNX2_RBUF_COMMAND_ALLOC_REQ);
Michael Chanb6016b72005-05-26 13:03:09 -07002646
Michael Chan2726d6e2008-01-29 21:35:05 -08002647 val = bnx2_reg_rd_ind(bp, BNX2_RBUF_FW_BUF_ALLOC);
Michael Chanb6016b72005-05-26 13:03:09 -07002648
2649 val &= BNX2_RBUF_FW_BUF_ALLOC_VALUE;
2650
2651 /* The addresses with Bit 9 set are bad memory blocks. */
2652 if (!(val & (1 << 9))) {
2653 good_mbuf[good_mbuf_cnt] = (u16) val;
2654 good_mbuf_cnt++;
2655 }
2656
Michael Chan2726d6e2008-01-29 21:35:05 -08002657 val = bnx2_reg_rd_ind(bp, BNX2_RBUF_STATUS1);
Michael Chanb6016b72005-05-26 13:03:09 -07002658 }
2659
2660 /* Free the good ones back to the mbuf pool thus discarding
2661 * all the bad ones. */
2662 while (good_mbuf_cnt) {
2663 good_mbuf_cnt--;
2664
2665 val = good_mbuf[good_mbuf_cnt];
2666 val = (val << 9) | val | 1;
2667
Michael Chan2726d6e2008-01-29 21:35:05 -08002668 bnx2_reg_wr_ind(bp, BNX2_RBUF_FW_BUF_FREE, val);
Michael Chanb6016b72005-05-26 13:03:09 -07002669 }
2670 kfree(good_mbuf);
2671 return 0;
2672}
2673
2674static void
Benjamin Li5fcaed02008-07-14 22:39:52 -07002675bnx2_set_mac_addr(struct bnx2 *bp, u8 *mac_addr, u32 pos)
Michael Chanb6016b72005-05-26 13:03:09 -07002676{
2677 u32 val;
Michael Chanb6016b72005-05-26 13:03:09 -07002678
2679 val = (mac_addr[0] << 8) | mac_addr[1];
2680
Michael Chane503e062012-12-06 10:33:08 +00002681 BNX2_WR(bp, BNX2_EMAC_MAC_MATCH0 + (pos * 8), val);
Michael Chanb6016b72005-05-26 13:03:09 -07002682
Jeff Garzik6aa20a22006-09-13 13:24:59 -04002683 val = (mac_addr[2] << 24) | (mac_addr[3] << 16) |
Michael Chanb6016b72005-05-26 13:03:09 -07002684 (mac_addr[4] << 8) | mac_addr[5];
2685
Michael Chane503e062012-12-06 10:33:08 +00002686 BNX2_WR(bp, BNX2_EMAC_MAC_MATCH1 + (pos * 8), val);
Michael Chanb6016b72005-05-26 13:03:09 -07002687}
2688
2689static inline int
Stanislaw Gruszkaa2df00a2010-07-15 22:55:40 +00002690bnx2_alloc_rx_page(struct bnx2 *bp, struct bnx2_rx_ring_info *rxr, u16 index, gfp_t gfp)
Michael Chan47bf4242007-12-12 11:19:12 -08002691{
2692 dma_addr_t mapping;
Michael Chan2bc40782012-12-06 10:33:09 +00002693 struct bnx2_sw_pg *rx_pg = &rxr->rx_pg_ring[index];
2694 struct bnx2_rx_bd *rxbd =
2695 &rxr->rx_pg_desc_ring[BNX2_RX_RING(index)][BNX2_RX_IDX(index)];
Stanislaw Gruszkaa2df00a2010-07-15 22:55:40 +00002696 struct page *page = alloc_page(gfp);
Michael Chan47bf4242007-12-12 11:19:12 -08002697
2698 if (!page)
2699 return -ENOMEM;
Stanislaw Gruszka36227e82010-07-15 04:25:50 +00002700 mapping = dma_map_page(&bp->pdev->dev, page, 0, PAGE_SIZE,
Michael Chan47bf4242007-12-12 11:19:12 -08002701 PCI_DMA_FROMDEVICE);
Stanislaw Gruszka36227e82010-07-15 04:25:50 +00002702 if (dma_mapping_error(&bp->pdev->dev, mapping)) {
Benjamin Li3d16af82008-10-09 12:26:41 -07002703 __free_page(page);
2704 return -EIO;
2705 }
2706
Michael Chan47bf4242007-12-12 11:19:12 -08002707 rx_pg->page = page;
FUJITA Tomonori1a4ccc22010-04-01 16:56:57 +00002708 dma_unmap_addr_set(rx_pg, mapping, mapping);
Michael Chan47bf4242007-12-12 11:19:12 -08002709 rxbd->rx_bd_haddr_hi = (u64) mapping >> 32;
2710 rxbd->rx_bd_haddr_lo = (u64) mapping & 0xffffffff;
2711 return 0;
2712}
2713
2714static void
Michael Chanbb4f98a2008-06-19 16:38:19 -07002715bnx2_free_rx_page(struct bnx2 *bp, struct bnx2_rx_ring_info *rxr, u16 index)
Michael Chan47bf4242007-12-12 11:19:12 -08002716{
Michael Chan2bc40782012-12-06 10:33:09 +00002717 struct bnx2_sw_pg *rx_pg = &rxr->rx_pg_ring[index];
Michael Chan47bf4242007-12-12 11:19:12 -08002718 struct page *page = rx_pg->page;
2719
2720 if (!page)
2721 return;
2722
Stanislaw Gruszka36227e82010-07-15 04:25:50 +00002723 dma_unmap_page(&bp->pdev->dev, dma_unmap_addr(rx_pg, mapping),
2724 PAGE_SIZE, PCI_DMA_FROMDEVICE);
Michael Chan47bf4242007-12-12 11:19:12 -08002725
2726 __free_page(page);
2727 rx_pg->page = NULL;
2728}
2729
2730static inline int
Eric Dumazetdd2bc8e2011-11-15 07:30:05 +00002731bnx2_alloc_rx_data(struct bnx2 *bp, struct bnx2_rx_ring_info *rxr, u16 index, gfp_t gfp)
Michael Chanb6016b72005-05-26 13:03:09 -07002732{
Eric Dumazetdd2bc8e2011-11-15 07:30:05 +00002733 u8 *data;
Michael Chan2bc40782012-12-06 10:33:09 +00002734 struct bnx2_sw_bd *rx_buf = &rxr->rx_buf_ring[index];
Michael Chanb6016b72005-05-26 13:03:09 -07002735 dma_addr_t mapping;
Michael Chan2bc40782012-12-06 10:33:09 +00002736 struct bnx2_rx_bd *rxbd =
2737 &rxr->rx_desc_ring[BNX2_RX_RING(index)][BNX2_RX_IDX(index)];
Michael Chanb6016b72005-05-26 13:03:09 -07002738
Eric Dumazetdd2bc8e2011-11-15 07:30:05 +00002739 data = kmalloc(bp->rx_buf_size, gfp);
2740 if (!data)
Michael Chanb6016b72005-05-26 13:03:09 -07002741 return -ENOMEM;
Michael Chanb6016b72005-05-26 13:03:09 -07002742
Eric Dumazetdd2bc8e2011-11-15 07:30:05 +00002743 mapping = dma_map_single(&bp->pdev->dev,
2744 get_l2_fhdr(data),
2745 bp->rx_buf_use_size,
Stanislaw Gruszka36227e82010-07-15 04:25:50 +00002746 PCI_DMA_FROMDEVICE);
2747 if (dma_mapping_error(&bp->pdev->dev, mapping)) {
Eric Dumazetdd2bc8e2011-11-15 07:30:05 +00002748 kfree(data);
Benjamin Li3d16af82008-10-09 12:26:41 -07002749 return -EIO;
2750 }
Michael Chanb6016b72005-05-26 13:03:09 -07002751
Eric Dumazetdd2bc8e2011-11-15 07:30:05 +00002752 rx_buf->data = data;
FUJITA Tomonori1a4ccc22010-04-01 16:56:57 +00002753 dma_unmap_addr_set(rx_buf, mapping, mapping);
Michael Chanb6016b72005-05-26 13:03:09 -07002754
2755 rxbd->rx_bd_haddr_hi = (u64) mapping >> 32;
2756 rxbd->rx_bd_haddr_lo = (u64) mapping & 0xffffffff;
2757
Michael Chanbb4f98a2008-06-19 16:38:19 -07002758 rxr->rx_prod_bseq += bp->rx_buf_use_size;
Michael Chanb6016b72005-05-26 13:03:09 -07002759
2760 return 0;
2761}
2762
Michael Chanda3e4fb2007-05-03 13:24:23 -07002763static int
Michael Chan35efa7c2007-12-20 19:56:37 -08002764bnx2_phy_event_is_set(struct bnx2 *bp, struct bnx2_napi *bnapi, u32 event)
Michael Chanda3e4fb2007-05-03 13:24:23 -07002765{
Michael Chan43e80b82008-06-19 16:41:08 -07002766 struct status_block *sblk = bnapi->status_blk.msi;
Michael Chanda3e4fb2007-05-03 13:24:23 -07002767 u32 new_link_state, old_link_state;
2768 int is_set = 1;
2769
2770 new_link_state = sblk->status_attn_bits & event;
2771 old_link_state = sblk->status_attn_bits_ack & event;
2772 if (new_link_state != old_link_state) {
2773 if (new_link_state)
Michael Chane503e062012-12-06 10:33:08 +00002774 BNX2_WR(bp, BNX2_PCICFG_STATUS_BIT_SET_CMD, event);
Michael Chanda3e4fb2007-05-03 13:24:23 -07002775 else
Michael Chane503e062012-12-06 10:33:08 +00002776 BNX2_WR(bp, BNX2_PCICFG_STATUS_BIT_CLEAR_CMD, event);
Michael Chanda3e4fb2007-05-03 13:24:23 -07002777 } else
2778 is_set = 0;
2779
2780 return is_set;
2781}
2782
Michael Chanb6016b72005-05-26 13:03:09 -07002783static void
Michael Chan35efa7c2007-12-20 19:56:37 -08002784bnx2_phy_int(struct bnx2 *bp, struct bnx2_napi *bnapi)
Michael Chanb6016b72005-05-26 13:03:09 -07002785{
Michael Chan74ecc622008-05-02 16:56:16 -07002786 spin_lock(&bp->phy_lock);
2787
2788 if (bnx2_phy_event_is_set(bp, bnapi, STATUS_ATTN_BITS_LINK_STATE))
Michael Chanb6016b72005-05-26 13:03:09 -07002789 bnx2_set_link(bp);
Michael Chan35efa7c2007-12-20 19:56:37 -08002790 if (bnx2_phy_event_is_set(bp, bnapi, STATUS_ATTN_BITS_TIMER_ABORT))
Michael Chan0d8a6572007-07-07 22:49:43 -07002791 bnx2_set_remote_link(bp);
2792
Michael Chan74ecc622008-05-02 16:56:16 -07002793 spin_unlock(&bp->phy_lock);
2794
Michael Chanb6016b72005-05-26 13:03:09 -07002795}
2796
Michael Chanead72702007-12-20 19:55:39 -08002797static inline u16
Michael Chan35efa7c2007-12-20 19:56:37 -08002798bnx2_get_hw_tx_cons(struct bnx2_napi *bnapi)
Michael Chanead72702007-12-20 19:55:39 -08002799{
2800 u16 cons;
2801
Michael Chan43e80b82008-06-19 16:41:08 -07002802 /* Tell compiler that status block fields can change. */
2803 barrier();
2804 cons = *bnapi->hw_tx_cons_ptr;
Michael Chan581daf72009-05-06 16:46:47 -07002805 barrier();
Michael Chan2bc40782012-12-06 10:33:09 +00002806 if (unlikely((cons & BNX2_MAX_TX_DESC_CNT) == BNX2_MAX_TX_DESC_CNT))
Michael Chanead72702007-12-20 19:55:39 -08002807 cons++;
2808 return cons;
2809}
2810
Michael Chan57851d82007-12-20 20:01:44 -08002811static int
2812bnx2_tx_int(struct bnx2 *bp, struct bnx2_napi *bnapi, int budget)
Michael Chanb6016b72005-05-26 13:03:09 -07002813{
Michael Chan35e90102008-06-19 16:37:42 -07002814 struct bnx2_tx_ring_info *txr = &bnapi->tx_ring;
Michael Chanb6016b72005-05-26 13:03:09 -07002815 u16 hw_cons, sw_cons, sw_ring_cons;
Benjamin Li706bf242008-07-18 17:55:11 -07002816 int tx_pkt = 0, index;
Eric Dumazete9831902011-11-29 11:53:05 +00002817 unsigned int tx_bytes = 0;
Benjamin Li706bf242008-07-18 17:55:11 -07002818 struct netdev_queue *txq;
2819
2820 index = (bnapi - bp->bnx2_napi);
2821 txq = netdev_get_tx_queue(bp->dev, index);
Michael Chanb6016b72005-05-26 13:03:09 -07002822
Michael Chan35efa7c2007-12-20 19:56:37 -08002823 hw_cons = bnx2_get_hw_tx_cons(bnapi);
Michael Chan35e90102008-06-19 16:37:42 -07002824 sw_cons = txr->tx_cons;
Michael Chanb6016b72005-05-26 13:03:09 -07002825
2826 while (sw_cons != hw_cons) {
Michael Chan2bc40782012-12-06 10:33:09 +00002827 struct bnx2_sw_tx_bd *tx_buf;
Michael Chanb6016b72005-05-26 13:03:09 -07002828 struct sk_buff *skb;
2829 int i, last;
2830
Michael Chan2bc40782012-12-06 10:33:09 +00002831 sw_ring_cons = BNX2_TX_RING_IDX(sw_cons);
Michael Chanb6016b72005-05-26 13:03:09 -07002832
Michael Chan35e90102008-06-19 16:37:42 -07002833 tx_buf = &txr->tx_buf_ring[sw_ring_cons];
Michael Chanb6016b72005-05-26 13:03:09 -07002834 skb = tx_buf->skb;
Arjan van de Ven1d39ed52006-12-12 14:06:23 +01002835
Eric Dumazetd62fda02009-05-12 20:48:02 +00002836 /* prefetch skb_end_pointer() to speedup skb_shinfo(skb) */
2837 prefetch(&skb->end);
2838
Michael Chanb6016b72005-05-26 13:03:09 -07002839 /* partial BD completions possible with TSO packets */
Eric Dumazetd62fda02009-05-12 20:48:02 +00002840 if (tx_buf->is_gso) {
Michael Chanb6016b72005-05-26 13:03:09 -07002841 u16 last_idx, last_ring_idx;
2842
Eric Dumazetd62fda02009-05-12 20:48:02 +00002843 last_idx = sw_cons + tx_buf->nr_frags + 1;
2844 last_ring_idx = sw_ring_cons + tx_buf->nr_frags + 1;
Michael Chan2bc40782012-12-06 10:33:09 +00002845 if (unlikely(last_ring_idx >= BNX2_MAX_TX_DESC_CNT)) {
Michael Chanb6016b72005-05-26 13:03:09 -07002846 last_idx++;
2847 }
2848 if (((s16) ((s16) last_idx - (s16) hw_cons)) > 0) {
2849 break;
2850 }
2851 }
Arjan van de Ven1d39ed52006-12-12 14:06:23 +01002852
Stanislaw Gruszka36227e82010-07-15 04:25:50 +00002853 dma_unmap_single(&bp->pdev->dev, dma_unmap_addr(tx_buf, mapping),
Alexander Duycke95524a2009-12-02 16:47:57 +00002854 skb_headlen(skb), PCI_DMA_TODEVICE);
Michael Chanb6016b72005-05-26 13:03:09 -07002855
2856 tx_buf->skb = NULL;
Eric Dumazetd62fda02009-05-12 20:48:02 +00002857 last = tx_buf->nr_frags;
Michael Chanb6016b72005-05-26 13:03:09 -07002858
2859 for (i = 0; i < last; i++) {
Michael Chan2bc40782012-12-06 10:33:09 +00002860 struct bnx2_sw_tx_bd *tx_buf;
Alexander Duycke95524a2009-12-02 16:47:57 +00002861
Michael Chan2bc40782012-12-06 10:33:09 +00002862 sw_cons = BNX2_NEXT_TX_BD(sw_cons);
2863
2864 tx_buf = &txr->tx_buf_ring[BNX2_TX_RING_IDX(sw_cons)];
Stanislaw Gruszka36227e82010-07-15 04:25:50 +00002865 dma_unmap_page(&bp->pdev->dev,
Michael Chan2bc40782012-12-06 10:33:09 +00002866 dma_unmap_addr(tx_buf, mapping),
Eric Dumazet9e903e02011-10-18 21:00:24 +00002867 skb_frag_size(&skb_shinfo(skb)->frags[i]),
Alexander Duycke95524a2009-12-02 16:47:57 +00002868 PCI_DMA_TODEVICE);
Michael Chanb6016b72005-05-26 13:03:09 -07002869 }
2870
Michael Chan2bc40782012-12-06 10:33:09 +00002871 sw_cons = BNX2_NEXT_TX_BD(sw_cons);
Michael Chanb6016b72005-05-26 13:03:09 -07002872
Eric Dumazete9831902011-11-29 11:53:05 +00002873 tx_bytes += skb->len;
Michael Chan745720e2006-06-29 12:37:41 -07002874 dev_kfree_skb(skb);
Michael Chan57851d82007-12-20 20:01:44 -08002875 tx_pkt++;
2876 if (tx_pkt == budget)
2877 break;
Michael Chanb6016b72005-05-26 13:03:09 -07002878
Eric Dumazetd62fda02009-05-12 20:48:02 +00002879 if (hw_cons == sw_cons)
2880 hw_cons = bnx2_get_hw_tx_cons(bnapi);
Michael Chanb6016b72005-05-26 13:03:09 -07002881 }
2882
Eric Dumazete9831902011-11-29 11:53:05 +00002883 netdev_tx_completed_queue(txq, tx_pkt, tx_bytes);
Michael Chan35e90102008-06-19 16:37:42 -07002884 txr->hw_tx_cons = hw_cons;
2885 txr->tx_cons = sw_cons;
Benjamin Li706bf242008-07-18 17:55:11 -07002886
Michael Chan2f8af122006-08-15 01:39:10 -07002887 /* Need to make the tx_cons update visible to bnx2_start_xmit()
Benjamin Li706bf242008-07-18 17:55:11 -07002888 * before checking for netif_tx_queue_stopped(). Without the
Michael Chan2f8af122006-08-15 01:39:10 -07002889 * memory barrier, there is a small possibility that bnx2_start_xmit()
2890 * will miss it and cause the queue to be stopped forever.
2891 */
2892 smp_mb();
Michael Chanb6016b72005-05-26 13:03:09 -07002893
Benjamin Li706bf242008-07-18 17:55:11 -07002894 if (unlikely(netif_tx_queue_stopped(txq)) &&
Michael Chan35e90102008-06-19 16:37:42 -07002895 (bnx2_tx_avail(bp, txr) > bp->tx_wake_thresh)) {
Benjamin Li706bf242008-07-18 17:55:11 -07002896 __netif_tx_lock(txq, smp_processor_id());
2897 if ((netif_tx_queue_stopped(txq)) &&
Michael Chan35e90102008-06-19 16:37:42 -07002898 (bnx2_tx_avail(bp, txr) > bp->tx_wake_thresh))
Benjamin Li706bf242008-07-18 17:55:11 -07002899 netif_tx_wake_queue(txq);
2900 __netif_tx_unlock(txq);
Michael Chanb6016b72005-05-26 13:03:09 -07002901 }
Benjamin Li706bf242008-07-18 17:55:11 -07002902
Michael Chan57851d82007-12-20 20:01:44 -08002903 return tx_pkt;
Michael Chanb6016b72005-05-26 13:03:09 -07002904}
2905
Michael Chan1db82f22007-12-12 11:19:35 -08002906static void
Michael Chanbb4f98a2008-06-19 16:38:19 -07002907bnx2_reuse_rx_skb_pages(struct bnx2 *bp, struct bnx2_rx_ring_info *rxr,
Michael Chana1f60192007-12-20 19:57:19 -08002908 struct sk_buff *skb, int count)
Michael Chan1db82f22007-12-12 11:19:35 -08002909{
Michael Chan2bc40782012-12-06 10:33:09 +00002910 struct bnx2_sw_pg *cons_rx_pg, *prod_rx_pg;
2911 struct bnx2_rx_bd *cons_bd, *prod_bd;
Michael Chan1db82f22007-12-12 11:19:35 -08002912 int i;
Benjamin Li3d16af82008-10-09 12:26:41 -07002913 u16 hw_prod, prod;
Michael Chanbb4f98a2008-06-19 16:38:19 -07002914 u16 cons = rxr->rx_pg_cons;
Michael Chan1db82f22007-12-12 11:19:35 -08002915
Benjamin Li3d16af82008-10-09 12:26:41 -07002916 cons_rx_pg = &rxr->rx_pg_ring[cons];
2917
2918 /* The caller was unable to allocate a new page to replace the
2919 * last one in the frags array, so we need to recycle that page
2920 * and then free the skb.
2921 */
2922 if (skb) {
2923 struct page *page;
2924 struct skb_shared_info *shinfo;
2925
2926 shinfo = skb_shinfo(skb);
2927 shinfo->nr_frags--;
Ian Campbellb7b6a682011-08-24 22:28:12 +00002928 page = skb_frag_page(&shinfo->frags[shinfo->nr_frags]);
2929 __skb_frag_set_page(&shinfo->frags[shinfo->nr_frags], NULL);
Benjamin Li3d16af82008-10-09 12:26:41 -07002930
2931 cons_rx_pg->page = page;
2932 dev_kfree_skb(skb);
2933 }
2934
2935 hw_prod = rxr->rx_pg_prod;
2936
Michael Chan1db82f22007-12-12 11:19:35 -08002937 for (i = 0; i < count; i++) {
Michael Chan2bc40782012-12-06 10:33:09 +00002938 prod = BNX2_RX_PG_RING_IDX(hw_prod);
Michael Chan1db82f22007-12-12 11:19:35 -08002939
Michael Chanbb4f98a2008-06-19 16:38:19 -07002940 prod_rx_pg = &rxr->rx_pg_ring[prod];
2941 cons_rx_pg = &rxr->rx_pg_ring[cons];
Michael Chan2bc40782012-12-06 10:33:09 +00002942 cons_bd = &rxr->rx_pg_desc_ring[BNX2_RX_RING(cons)]
2943 [BNX2_RX_IDX(cons)];
2944 prod_bd = &rxr->rx_pg_desc_ring[BNX2_RX_RING(prod)]
2945 [BNX2_RX_IDX(prod)];
Michael Chan1db82f22007-12-12 11:19:35 -08002946
Michael Chan1db82f22007-12-12 11:19:35 -08002947 if (prod != cons) {
2948 prod_rx_pg->page = cons_rx_pg->page;
2949 cons_rx_pg->page = NULL;
FUJITA Tomonori1a4ccc22010-04-01 16:56:57 +00002950 dma_unmap_addr_set(prod_rx_pg, mapping,
2951 dma_unmap_addr(cons_rx_pg, mapping));
Michael Chan1db82f22007-12-12 11:19:35 -08002952
2953 prod_bd->rx_bd_haddr_hi = cons_bd->rx_bd_haddr_hi;
2954 prod_bd->rx_bd_haddr_lo = cons_bd->rx_bd_haddr_lo;
2955
2956 }
Michael Chan2bc40782012-12-06 10:33:09 +00002957 cons = BNX2_RX_PG_RING_IDX(BNX2_NEXT_RX_BD(cons));
2958 hw_prod = BNX2_NEXT_RX_BD(hw_prod);
Michael Chan1db82f22007-12-12 11:19:35 -08002959 }
Michael Chanbb4f98a2008-06-19 16:38:19 -07002960 rxr->rx_pg_prod = hw_prod;
2961 rxr->rx_pg_cons = cons;
Michael Chan1db82f22007-12-12 11:19:35 -08002962}
2963
Michael Chanb6016b72005-05-26 13:03:09 -07002964static inline void
Eric Dumazetdd2bc8e2011-11-15 07:30:05 +00002965bnx2_reuse_rx_data(struct bnx2 *bp, struct bnx2_rx_ring_info *rxr,
2966 u8 *data, u16 cons, u16 prod)
Michael Chanb6016b72005-05-26 13:03:09 -07002967{
Michael Chan2bc40782012-12-06 10:33:09 +00002968 struct bnx2_sw_bd *cons_rx_buf, *prod_rx_buf;
2969 struct bnx2_rx_bd *cons_bd, *prod_bd;
Michael Chan236b6392006-03-20 17:49:02 -08002970
Michael Chanbb4f98a2008-06-19 16:38:19 -07002971 cons_rx_buf = &rxr->rx_buf_ring[cons];
2972 prod_rx_buf = &rxr->rx_buf_ring[prod];
Michael Chanb6016b72005-05-26 13:03:09 -07002973
Stanislaw Gruszka36227e82010-07-15 04:25:50 +00002974 dma_sync_single_for_device(&bp->pdev->dev,
FUJITA Tomonori1a4ccc22010-04-01 16:56:57 +00002975 dma_unmap_addr(cons_rx_buf, mapping),
Benjamin Li601d3d12008-05-16 22:19:35 -07002976 BNX2_RX_OFFSET + BNX2_RX_COPY_THRESH, PCI_DMA_FROMDEVICE);
Michael Chanb6016b72005-05-26 13:03:09 -07002977
Michael Chanbb4f98a2008-06-19 16:38:19 -07002978 rxr->rx_prod_bseq += bp->rx_buf_use_size;
Michael Chan236b6392006-03-20 17:49:02 -08002979
Eric Dumazetdd2bc8e2011-11-15 07:30:05 +00002980 prod_rx_buf->data = data;
Michael Chan236b6392006-03-20 17:49:02 -08002981
2982 if (cons == prod)
2983 return;
2984
FUJITA Tomonori1a4ccc22010-04-01 16:56:57 +00002985 dma_unmap_addr_set(prod_rx_buf, mapping,
2986 dma_unmap_addr(cons_rx_buf, mapping));
Michael Chanb6016b72005-05-26 13:03:09 -07002987
Michael Chan2bc40782012-12-06 10:33:09 +00002988 cons_bd = &rxr->rx_desc_ring[BNX2_RX_RING(cons)][BNX2_RX_IDX(cons)];
2989 prod_bd = &rxr->rx_desc_ring[BNX2_RX_RING(prod)][BNX2_RX_IDX(prod)];
Michael Chan236b6392006-03-20 17:49:02 -08002990 prod_bd->rx_bd_haddr_hi = cons_bd->rx_bd_haddr_hi;
2991 prod_bd->rx_bd_haddr_lo = cons_bd->rx_bd_haddr_lo;
Michael Chanb6016b72005-05-26 13:03:09 -07002992}
2993
Eric Dumazetdd2bc8e2011-11-15 07:30:05 +00002994static struct sk_buff *
2995bnx2_rx_skb(struct bnx2 *bp, struct bnx2_rx_ring_info *rxr, u8 *data,
Michael Chana1f60192007-12-20 19:57:19 -08002996 unsigned int len, unsigned int hdr_len, dma_addr_t dma_addr,
2997 u32 ring_idx)
Michael Chan85833c62007-12-12 11:17:01 -08002998{
2999 int err;
3000 u16 prod = ring_idx & 0xffff;
Eric Dumazetdd2bc8e2011-11-15 07:30:05 +00003001 struct sk_buff *skb;
Michael Chan85833c62007-12-12 11:17:01 -08003002
Eric Dumazetdd2bc8e2011-11-15 07:30:05 +00003003 err = bnx2_alloc_rx_data(bp, rxr, prod, GFP_ATOMIC);
Michael Chan85833c62007-12-12 11:17:01 -08003004 if (unlikely(err)) {
Eric Dumazetdd2bc8e2011-11-15 07:30:05 +00003005 bnx2_reuse_rx_data(bp, rxr, data, (u16) (ring_idx >> 16), prod);
3006error:
Michael Chan1db82f22007-12-12 11:19:35 -08003007 if (hdr_len) {
3008 unsigned int raw_len = len + 4;
3009 int pages = PAGE_ALIGN(raw_len - hdr_len) >> PAGE_SHIFT;
3010
Michael Chanbb4f98a2008-06-19 16:38:19 -07003011 bnx2_reuse_rx_skb_pages(bp, rxr, NULL, pages);
Michael Chan1db82f22007-12-12 11:19:35 -08003012 }
Eric Dumazetdd2bc8e2011-11-15 07:30:05 +00003013 return NULL;
Michael Chan85833c62007-12-12 11:17:01 -08003014 }
3015
Stanislaw Gruszka36227e82010-07-15 04:25:50 +00003016 dma_unmap_single(&bp->pdev->dev, dma_addr, bp->rx_buf_use_size,
Michael Chan85833c62007-12-12 11:17:01 -08003017 PCI_DMA_FROMDEVICE);
Eric Dumazetd3836f22012-04-27 00:33:38 +00003018 skb = build_skb(data, 0);
Eric Dumazetdd2bc8e2011-11-15 07:30:05 +00003019 if (!skb) {
3020 kfree(data);
3021 goto error;
3022 }
3023 skb_reserve(skb, ((u8 *)get_l2_fhdr(data) - data) + BNX2_RX_OFFSET);
Michael Chan1db82f22007-12-12 11:19:35 -08003024 if (hdr_len == 0) {
3025 skb_put(skb, len);
Eric Dumazetdd2bc8e2011-11-15 07:30:05 +00003026 return skb;
Michael Chan1db82f22007-12-12 11:19:35 -08003027 } else {
3028 unsigned int i, frag_len, frag_size, pages;
Michael Chan2bc40782012-12-06 10:33:09 +00003029 struct bnx2_sw_pg *rx_pg;
Michael Chanbb4f98a2008-06-19 16:38:19 -07003030 u16 pg_cons = rxr->rx_pg_cons;
3031 u16 pg_prod = rxr->rx_pg_prod;
Michael Chan1db82f22007-12-12 11:19:35 -08003032
3033 frag_size = len + 4 - hdr_len;
3034 pages = PAGE_ALIGN(frag_size) >> PAGE_SHIFT;
3035 skb_put(skb, hdr_len);
3036
3037 for (i = 0; i < pages; i++) {
Benjamin Li3d16af82008-10-09 12:26:41 -07003038 dma_addr_t mapping_old;
3039
Michael Chan1db82f22007-12-12 11:19:35 -08003040 frag_len = min(frag_size, (unsigned int) PAGE_SIZE);
3041 if (unlikely(frag_len <= 4)) {
3042 unsigned int tail = 4 - frag_len;
3043
Michael Chanbb4f98a2008-06-19 16:38:19 -07003044 rxr->rx_pg_cons = pg_cons;
3045 rxr->rx_pg_prod = pg_prod;
3046 bnx2_reuse_rx_skb_pages(bp, rxr, NULL,
Michael Chana1f60192007-12-20 19:57:19 -08003047 pages - i);
Michael Chan1db82f22007-12-12 11:19:35 -08003048 skb->len -= tail;
3049 if (i == 0) {
3050 skb->tail -= tail;
3051 } else {
3052 skb_frag_t *frag =
3053 &skb_shinfo(skb)->frags[i - 1];
Eric Dumazet9e903e02011-10-18 21:00:24 +00003054 skb_frag_size_sub(frag, tail);
Michael Chan1db82f22007-12-12 11:19:35 -08003055 skb->data_len -= tail;
Michael Chan1db82f22007-12-12 11:19:35 -08003056 }
Eric Dumazetdd2bc8e2011-11-15 07:30:05 +00003057 return skb;
Michael Chan1db82f22007-12-12 11:19:35 -08003058 }
Michael Chanbb4f98a2008-06-19 16:38:19 -07003059 rx_pg = &rxr->rx_pg_ring[pg_cons];
Michael Chan1db82f22007-12-12 11:19:35 -08003060
Benjamin Li3d16af82008-10-09 12:26:41 -07003061 /* Don't unmap yet. If we're unable to allocate a new
3062 * page, we need to recycle the page and the DMA addr.
3063 */
FUJITA Tomonori1a4ccc22010-04-01 16:56:57 +00003064 mapping_old = dma_unmap_addr(rx_pg, mapping);
Michael Chan1db82f22007-12-12 11:19:35 -08003065 if (i == pages - 1)
3066 frag_len -= 4;
3067
3068 skb_fill_page_desc(skb, i, rx_pg->page, 0, frag_len);
3069 rx_pg->page = NULL;
3070
Michael Chanbb4f98a2008-06-19 16:38:19 -07003071 err = bnx2_alloc_rx_page(bp, rxr,
Michael Chan2bc40782012-12-06 10:33:09 +00003072 BNX2_RX_PG_RING_IDX(pg_prod),
Stanislaw Gruszkaa2df00a2010-07-15 22:55:40 +00003073 GFP_ATOMIC);
Michael Chan1db82f22007-12-12 11:19:35 -08003074 if (unlikely(err)) {
Michael Chanbb4f98a2008-06-19 16:38:19 -07003075 rxr->rx_pg_cons = pg_cons;
3076 rxr->rx_pg_prod = pg_prod;
3077 bnx2_reuse_rx_skb_pages(bp, rxr, skb,
Michael Chana1f60192007-12-20 19:57:19 -08003078 pages - i);
Eric Dumazetdd2bc8e2011-11-15 07:30:05 +00003079 return NULL;
Michael Chan1db82f22007-12-12 11:19:35 -08003080 }
3081
Stanislaw Gruszka36227e82010-07-15 04:25:50 +00003082 dma_unmap_page(&bp->pdev->dev, mapping_old,
Benjamin Li3d16af82008-10-09 12:26:41 -07003083 PAGE_SIZE, PCI_DMA_FROMDEVICE);
3084
Michael Chan1db82f22007-12-12 11:19:35 -08003085 frag_size -= frag_len;
3086 skb->data_len += frag_len;
Eric Dumazeta1f4e8b2011-10-13 07:50:19 +00003087 skb->truesize += PAGE_SIZE;
Michael Chan1db82f22007-12-12 11:19:35 -08003088 skb->len += frag_len;
3089
Michael Chan2bc40782012-12-06 10:33:09 +00003090 pg_prod = BNX2_NEXT_RX_BD(pg_prod);
3091 pg_cons = BNX2_RX_PG_RING_IDX(BNX2_NEXT_RX_BD(pg_cons));
Michael Chan1db82f22007-12-12 11:19:35 -08003092 }
Michael Chanbb4f98a2008-06-19 16:38:19 -07003093 rxr->rx_pg_prod = pg_prod;
3094 rxr->rx_pg_cons = pg_cons;
Michael Chan1db82f22007-12-12 11:19:35 -08003095 }
Eric Dumazetdd2bc8e2011-11-15 07:30:05 +00003096 return skb;
Michael Chan85833c62007-12-12 11:17:01 -08003097}
3098
Michael Chanc09c2622007-12-10 17:18:37 -08003099static inline u16
Michael Chan35efa7c2007-12-20 19:56:37 -08003100bnx2_get_hw_rx_cons(struct bnx2_napi *bnapi)
Michael Chanc09c2622007-12-10 17:18:37 -08003101{
Michael Chanbb4f98a2008-06-19 16:38:19 -07003102 u16 cons;
3103
Michael Chan43e80b82008-06-19 16:41:08 -07003104 /* Tell compiler that status block fields can change. */
3105 barrier();
3106 cons = *bnapi->hw_rx_cons_ptr;
Michael Chan581daf72009-05-06 16:46:47 -07003107 barrier();
Michael Chan2bc40782012-12-06 10:33:09 +00003108 if (unlikely((cons & BNX2_MAX_RX_DESC_CNT) == BNX2_MAX_RX_DESC_CNT))
Michael Chanc09c2622007-12-10 17:18:37 -08003109 cons++;
3110 return cons;
3111}
3112
Michael Chanb6016b72005-05-26 13:03:09 -07003113static int
Michael Chan35efa7c2007-12-20 19:56:37 -08003114bnx2_rx_int(struct bnx2 *bp, struct bnx2_napi *bnapi, int budget)
Michael Chanb6016b72005-05-26 13:03:09 -07003115{
Michael Chanbb4f98a2008-06-19 16:38:19 -07003116 struct bnx2_rx_ring_info *rxr = &bnapi->rx_ring;
Michael Chanb6016b72005-05-26 13:03:09 -07003117 u16 hw_cons, sw_cons, sw_ring_cons, sw_prod, sw_ring_prod;
3118 struct l2_fhdr *rx_hdr;
Michael Chan1db82f22007-12-12 11:19:35 -08003119 int rx_pkt = 0, pg_ring_used = 0;
Michael Chanb6016b72005-05-26 13:03:09 -07003120
Michael Chan35efa7c2007-12-20 19:56:37 -08003121 hw_cons = bnx2_get_hw_rx_cons(bnapi);
Michael Chanbb4f98a2008-06-19 16:38:19 -07003122 sw_cons = rxr->rx_cons;
3123 sw_prod = rxr->rx_prod;
Michael Chanb6016b72005-05-26 13:03:09 -07003124
3125 /* Memory barrier necessary as speculative reads of the rx
3126 * buffer can be ahead of the index in the status block
3127 */
3128 rmb();
3129 while (sw_cons != hw_cons) {
Michael Chan1db82f22007-12-12 11:19:35 -08003130 unsigned int len, hdr_len;
Michael Chanade2bfe2006-01-23 16:09:51 -08003131 u32 status;
Michael Chan2bc40782012-12-06 10:33:09 +00003132 struct bnx2_sw_bd *rx_buf, *next_rx_buf;
Michael Chanb6016b72005-05-26 13:03:09 -07003133 struct sk_buff *skb;
Michael Chan236b6392006-03-20 17:49:02 -08003134 dma_addr_t dma_addr;
Eric Dumazetdd2bc8e2011-11-15 07:30:05 +00003135 u8 *data;
Michael Chan2bc40782012-12-06 10:33:09 +00003136 u16 next_ring_idx;
Michael Chanb6016b72005-05-26 13:03:09 -07003137
Michael Chan2bc40782012-12-06 10:33:09 +00003138 sw_ring_cons = BNX2_RX_RING_IDX(sw_cons);
3139 sw_ring_prod = BNX2_RX_RING_IDX(sw_prod);
Michael Chanb6016b72005-05-26 13:03:09 -07003140
Michael Chanbb4f98a2008-06-19 16:38:19 -07003141 rx_buf = &rxr->rx_buf_ring[sw_ring_cons];
Eric Dumazetdd2bc8e2011-11-15 07:30:05 +00003142 data = rx_buf->data;
3143 rx_buf->data = NULL;
Michael Chan236b6392006-03-20 17:49:02 -08003144
Eric Dumazetdd2bc8e2011-11-15 07:30:05 +00003145 rx_hdr = get_l2_fhdr(data);
3146 prefetch(rx_hdr);
Michael Chan236b6392006-03-20 17:49:02 -08003147
FUJITA Tomonori1a4ccc22010-04-01 16:56:57 +00003148 dma_addr = dma_unmap_addr(rx_buf, mapping);
Michael Chan236b6392006-03-20 17:49:02 -08003149
Stanislaw Gruszka36227e82010-07-15 04:25:50 +00003150 dma_sync_single_for_cpu(&bp->pdev->dev, dma_addr,
Benjamin Li601d3d12008-05-16 22:19:35 -07003151 BNX2_RX_OFFSET + BNX2_RX_COPY_THRESH,
3152 PCI_DMA_FROMDEVICE);
Michael Chanb6016b72005-05-26 13:03:09 -07003153
Michael Chan2bc40782012-12-06 10:33:09 +00003154 next_ring_idx = BNX2_RX_RING_IDX(BNX2_NEXT_RX_BD(sw_cons));
3155 next_rx_buf = &rxr->rx_buf_ring[next_ring_idx];
Eric Dumazetdd2bc8e2011-11-15 07:30:05 +00003156 prefetch(get_l2_fhdr(next_rx_buf->data));
3157
Michael Chan1db82f22007-12-12 11:19:35 -08003158 len = rx_hdr->l2_fhdr_pkt_len;
Michael Chan990ec382009-02-12 16:54:13 -08003159 status = rx_hdr->l2_fhdr_status;
Michael Chanb6016b72005-05-26 13:03:09 -07003160
Michael Chan1db82f22007-12-12 11:19:35 -08003161 hdr_len = 0;
3162 if (status & L2_FHDR_STATUS_SPLIT) {
3163 hdr_len = rx_hdr->l2_fhdr_ip_xsum;
3164 pg_ring_used = 1;
3165 } else if (len > bp->rx_jumbo_thresh) {
3166 hdr_len = bp->rx_jumbo_thresh;
3167 pg_ring_used = 1;
3168 }
3169
Michael Chan990ec382009-02-12 16:54:13 -08003170 if (unlikely(status & (L2_FHDR_ERRORS_BAD_CRC |
3171 L2_FHDR_ERRORS_PHY_DECODE |
3172 L2_FHDR_ERRORS_ALIGNMENT |
3173 L2_FHDR_ERRORS_TOO_SHORT |
3174 L2_FHDR_ERRORS_GIANT_FRAME))) {
3175
Eric Dumazetdd2bc8e2011-11-15 07:30:05 +00003176 bnx2_reuse_rx_data(bp, rxr, data, sw_ring_cons,
Michael Chan990ec382009-02-12 16:54:13 -08003177 sw_ring_prod);
3178 if (pg_ring_used) {
3179 int pages;
3180
3181 pages = PAGE_ALIGN(len - hdr_len) >> PAGE_SHIFT;
3182
3183 bnx2_reuse_rx_skb_pages(bp, rxr, NULL, pages);
3184 }
3185 goto next_rx;
3186 }
3187
Michael Chan1db82f22007-12-12 11:19:35 -08003188 len -= 4;
Michael Chanb6016b72005-05-26 13:03:09 -07003189
Michael Chan5d5d0012007-12-12 11:17:43 -08003190 if (len <= bp->rx_copy_thresh) {
Eric Dumazetdd2bc8e2011-11-15 07:30:05 +00003191 skb = netdev_alloc_skb(bp->dev, len + 6);
3192 if (skb == NULL) {
3193 bnx2_reuse_rx_data(bp, rxr, data, sw_ring_cons,
Michael Chan85833c62007-12-12 11:17:01 -08003194 sw_ring_prod);
3195 goto next_rx;
3196 }
Michael Chanb6016b72005-05-26 13:03:09 -07003197
3198 /* aligned copy */
Eric Dumazetdd2bc8e2011-11-15 07:30:05 +00003199 memcpy(skb->data,
3200 (u8 *)rx_hdr + BNX2_RX_OFFSET - 6,
3201 len + 6);
3202 skb_reserve(skb, 6);
3203 skb_put(skb, len);
Michael Chanb6016b72005-05-26 13:03:09 -07003204
Eric Dumazetdd2bc8e2011-11-15 07:30:05 +00003205 bnx2_reuse_rx_data(bp, rxr, data,
Michael Chanb6016b72005-05-26 13:03:09 -07003206 sw_ring_cons, sw_ring_prod);
3207
Eric Dumazetdd2bc8e2011-11-15 07:30:05 +00003208 } else {
3209 skb = bnx2_rx_skb(bp, rxr, data, len, hdr_len, dma_addr,
3210 (sw_ring_cons << 16) | sw_ring_prod);
3211 if (!skb)
3212 goto next_rx;
3213 }
Michael Chanf22828e2008-08-14 15:30:14 -07003214 if ((status & L2_FHDR_STATUS_L2_VLAN_TAG) &&
Jesse Gross7d0fd212010-10-20 13:56:09 +00003215 !(bp->rx_mode & BNX2_EMAC_RX_MODE_KEEP_VLAN_TAG))
3216 __vlan_hwaccel_put_tag(skb, rx_hdr->l2_fhdr_vlan_tag);
Michael Chanf22828e2008-08-14 15:30:14 -07003217
Michael Chanb6016b72005-05-26 13:03:09 -07003218 skb->protocol = eth_type_trans(skb, bp->dev);
3219
3220 if ((len > (bp->dev->mtu + ETH_HLEN)) &&
Alexey Dobriyand1e100b2006-06-11 20:57:17 -07003221 (ntohs(skb->protocol) != 0x8100)) {
Michael Chanb6016b72005-05-26 13:03:09 -07003222
Michael Chan745720e2006-06-29 12:37:41 -07003223 dev_kfree_skb(skb);
Michael Chanb6016b72005-05-26 13:03:09 -07003224 goto next_rx;
3225
3226 }
3227
Eric Dumazetbc8acf22010-09-02 13:07:41 -07003228 skb_checksum_none_assert(skb);
Michał Mirosław8d7dfc22011-04-10 04:47:46 +00003229 if ((bp->dev->features & NETIF_F_RXCSUM) &&
Michael Chanb6016b72005-05-26 13:03:09 -07003230 (status & (L2_FHDR_STATUS_TCP_SEGMENT |
3231 L2_FHDR_STATUS_UDP_DATAGRAM))) {
3232
Michael Chanade2bfe2006-01-23 16:09:51 -08003233 if (likely((status & (L2_FHDR_ERRORS_TCP_XSUM |
3234 L2_FHDR_ERRORS_UDP_XSUM)) == 0))
Michael Chanb6016b72005-05-26 13:03:09 -07003235 skb->ip_summed = CHECKSUM_UNNECESSARY;
3236 }
Michael Chanfdc85412010-07-03 20:42:16 +00003237 if ((bp->dev->features & NETIF_F_RXHASH) &&
3238 ((status & L2_FHDR_STATUS_USE_RXHASH) ==
3239 L2_FHDR_STATUS_USE_RXHASH))
3240 skb->rxhash = rx_hdr->l2_fhdr_hash;
Michael Chanb6016b72005-05-26 13:03:09 -07003241
David S. Miller0c8dfc82009-01-27 16:22:32 -08003242 skb_record_rx_queue(skb, bnapi - &bp->bnx2_napi[0]);
Jesse Gross7d0fd212010-10-20 13:56:09 +00003243 napi_gro_receive(&bnapi->napi, skb);
Michael Chanb6016b72005-05-26 13:03:09 -07003244 rx_pkt++;
3245
3246next_rx:
Michael Chan2bc40782012-12-06 10:33:09 +00003247 sw_cons = BNX2_NEXT_RX_BD(sw_cons);
3248 sw_prod = BNX2_NEXT_RX_BD(sw_prod);
Michael Chanb6016b72005-05-26 13:03:09 -07003249
3250 if ((rx_pkt == budget))
3251 break;
Michael Chanf4e418f2005-11-04 08:53:48 -08003252
3253 /* Refresh hw_cons to see if there is new work */
3254 if (sw_cons == hw_cons) {
Michael Chan35efa7c2007-12-20 19:56:37 -08003255 hw_cons = bnx2_get_hw_rx_cons(bnapi);
Michael Chanf4e418f2005-11-04 08:53:48 -08003256 rmb();
3257 }
Michael Chanb6016b72005-05-26 13:03:09 -07003258 }
Michael Chanbb4f98a2008-06-19 16:38:19 -07003259 rxr->rx_cons = sw_cons;
3260 rxr->rx_prod = sw_prod;
Michael Chanb6016b72005-05-26 13:03:09 -07003261
Michael Chan1db82f22007-12-12 11:19:35 -08003262 if (pg_ring_used)
Michael Chane503e062012-12-06 10:33:08 +00003263 BNX2_WR16(bp, rxr->rx_pg_bidx_addr, rxr->rx_pg_prod);
Michael Chan1db82f22007-12-12 11:19:35 -08003264
Michael Chane503e062012-12-06 10:33:08 +00003265 BNX2_WR16(bp, rxr->rx_bidx_addr, sw_prod);
Michael Chanb6016b72005-05-26 13:03:09 -07003266
Michael Chane503e062012-12-06 10:33:08 +00003267 BNX2_WR(bp, rxr->rx_bseq_addr, rxr->rx_prod_bseq);
Michael Chanb6016b72005-05-26 13:03:09 -07003268
3269 mmiowb();
3270
3271 return rx_pkt;
3272
3273}
3274
3275/* MSI ISR - The only difference between this and the INTx ISR
3276 * is that the MSI interrupt is always serviced.
3277 */
3278static irqreturn_t
David Howells7d12e782006-10-05 14:55:46 +01003279bnx2_msi(int irq, void *dev_instance)
Michael Chanb6016b72005-05-26 13:03:09 -07003280{
Michael Chanf0ea2e62008-06-19 16:41:57 -07003281 struct bnx2_napi *bnapi = dev_instance;
3282 struct bnx2 *bp = bnapi->bp;
Michael Chanb6016b72005-05-26 13:03:09 -07003283
Michael Chan43e80b82008-06-19 16:41:08 -07003284 prefetch(bnapi->status_blk.msi);
Michael Chane503e062012-12-06 10:33:08 +00003285 BNX2_WR(bp, BNX2_PCICFG_INT_ACK_CMD,
Michael Chanb6016b72005-05-26 13:03:09 -07003286 BNX2_PCICFG_INT_ACK_CMD_USE_INT_HC_PARAM |
3287 BNX2_PCICFG_INT_ACK_CMD_MASK_INT);
3288
3289 /* Return here if interrupt is disabled. */
Michael Chan73eef4c2005-08-25 15:39:15 -07003290 if (unlikely(atomic_read(&bp->intr_sem) != 0))
3291 return IRQ_HANDLED;
Michael Chanb6016b72005-05-26 13:03:09 -07003292
Ben Hutchings288379f2009-01-19 16:43:59 -08003293 napi_schedule(&bnapi->napi);
Michael Chanb6016b72005-05-26 13:03:09 -07003294
Michael Chan73eef4c2005-08-25 15:39:15 -07003295 return IRQ_HANDLED;
Michael Chanb6016b72005-05-26 13:03:09 -07003296}
3297
3298static irqreturn_t
Michael Chan8e6a72c2007-05-03 13:24:48 -07003299bnx2_msi_1shot(int irq, void *dev_instance)
3300{
Michael Chanf0ea2e62008-06-19 16:41:57 -07003301 struct bnx2_napi *bnapi = dev_instance;
3302 struct bnx2 *bp = bnapi->bp;
Michael Chan8e6a72c2007-05-03 13:24:48 -07003303
Michael Chan43e80b82008-06-19 16:41:08 -07003304 prefetch(bnapi->status_blk.msi);
Michael Chan8e6a72c2007-05-03 13:24:48 -07003305
3306 /* Return here if interrupt is disabled. */
3307 if (unlikely(atomic_read(&bp->intr_sem) != 0))
3308 return IRQ_HANDLED;
3309
Ben Hutchings288379f2009-01-19 16:43:59 -08003310 napi_schedule(&bnapi->napi);
Michael Chan8e6a72c2007-05-03 13:24:48 -07003311
3312 return IRQ_HANDLED;
3313}
3314
3315static irqreturn_t
David Howells7d12e782006-10-05 14:55:46 +01003316bnx2_interrupt(int irq, void *dev_instance)
Michael Chanb6016b72005-05-26 13:03:09 -07003317{
Michael Chanf0ea2e62008-06-19 16:41:57 -07003318 struct bnx2_napi *bnapi = dev_instance;
3319 struct bnx2 *bp = bnapi->bp;
Michael Chan43e80b82008-06-19 16:41:08 -07003320 struct status_block *sblk = bnapi->status_blk.msi;
Michael Chanb6016b72005-05-26 13:03:09 -07003321
3322 /* When using INTx, it is possible for the interrupt to arrive
3323 * at the CPU before the status block posted prior to the
3324 * interrupt. Reading a register will flush the status block.
3325 * When using MSI, the MSI message will always complete after
3326 * the status block write.
3327 */
Michael Chan35efa7c2007-12-20 19:56:37 -08003328 if ((sblk->status_idx == bnapi->last_status_idx) &&
Michael Chane503e062012-12-06 10:33:08 +00003329 (BNX2_RD(bp, BNX2_PCICFG_MISC_STATUS) &
Michael Chanb6016b72005-05-26 13:03:09 -07003330 BNX2_PCICFG_MISC_STATUS_INTA_VALUE))
Michael Chan73eef4c2005-08-25 15:39:15 -07003331 return IRQ_NONE;
Michael Chanb6016b72005-05-26 13:03:09 -07003332
Michael Chane503e062012-12-06 10:33:08 +00003333 BNX2_WR(bp, BNX2_PCICFG_INT_ACK_CMD,
Michael Chanb6016b72005-05-26 13:03:09 -07003334 BNX2_PCICFG_INT_ACK_CMD_USE_INT_HC_PARAM |
3335 BNX2_PCICFG_INT_ACK_CMD_MASK_INT);
3336
Michael Chanb8a7ce72007-07-07 22:51:03 -07003337 /* Read back to deassert IRQ immediately to avoid too many
3338 * spurious interrupts.
3339 */
Michael Chane503e062012-12-06 10:33:08 +00003340 BNX2_RD(bp, BNX2_PCICFG_INT_ACK_CMD);
Michael Chanb8a7ce72007-07-07 22:51:03 -07003341
Michael Chanb6016b72005-05-26 13:03:09 -07003342 /* Return here if interrupt is shared and is disabled. */
Michael Chan73eef4c2005-08-25 15:39:15 -07003343 if (unlikely(atomic_read(&bp->intr_sem) != 0))
3344 return IRQ_HANDLED;
Michael Chanb6016b72005-05-26 13:03:09 -07003345
Ben Hutchings288379f2009-01-19 16:43:59 -08003346 if (napi_schedule_prep(&bnapi->napi)) {
Michael Chan35efa7c2007-12-20 19:56:37 -08003347 bnapi->last_status_idx = sblk->status_idx;
Ben Hutchings288379f2009-01-19 16:43:59 -08003348 __napi_schedule(&bnapi->napi);
Michael Chanb8a7ce72007-07-07 22:51:03 -07003349 }
Michael Chanb6016b72005-05-26 13:03:09 -07003350
Michael Chan73eef4c2005-08-25 15:39:15 -07003351 return IRQ_HANDLED;
Michael Chanb6016b72005-05-26 13:03:09 -07003352}
3353
Michael Chan43e80b82008-06-19 16:41:08 -07003354static inline int
3355bnx2_has_fast_work(struct bnx2_napi *bnapi)
3356{
3357 struct bnx2_tx_ring_info *txr = &bnapi->tx_ring;
3358 struct bnx2_rx_ring_info *rxr = &bnapi->rx_ring;
3359
3360 if ((bnx2_get_hw_rx_cons(bnapi) != rxr->rx_cons) ||
3361 (bnx2_get_hw_tx_cons(bnapi) != txr->hw_tx_cons))
3362 return 1;
3363 return 0;
3364}
3365
Michael Chan0d8a6572007-07-07 22:49:43 -07003366#define STATUS_ATTN_EVENTS (STATUS_ATTN_BITS_LINK_STATE | \
3367 STATUS_ATTN_BITS_TIMER_ABORT)
Michael Chanda3e4fb2007-05-03 13:24:23 -07003368
Michael Chanf4e418f2005-11-04 08:53:48 -08003369static inline int
Michael Chan35efa7c2007-12-20 19:56:37 -08003370bnx2_has_work(struct bnx2_napi *bnapi)
Michael Chanf4e418f2005-11-04 08:53:48 -08003371{
Michael Chan43e80b82008-06-19 16:41:08 -07003372 struct status_block *sblk = bnapi->status_blk.msi;
Michael Chanf4e418f2005-11-04 08:53:48 -08003373
Michael Chan43e80b82008-06-19 16:41:08 -07003374 if (bnx2_has_fast_work(bnapi))
Michael Chanf4e418f2005-11-04 08:53:48 -08003375 return 1;
3376
Michael Chan4edd4732009-06-08 18:14:42 -07003377#ifdef BCM_CNIC
3378 if (bnapi->cnic_present && (bnapi->cnic_tag != sblk->status_idx))
3379 return 1;
3380#endif
3381
Michael Chanda3e4fb2007-05-03 13:24:23 -07003382 if ((sblk->status_attn_bits & STATUS_ATTN_EVENTS) !=
3383 (sblk->status_attn_bits_ack & STATUS_ATTN_EVENTS))
Michael Chanf4e418f2005-11-04 08:53:48 -08003384 return 1;
3385
3386 return 0;
3387}
3388
Michael Chanefba0182008-12-03 00:36:15 -08003389static void
3390bnx2_chk_missed_msi(struct bnx2 *bp)
3391{
3392 struct bnx2_napi *bnapi = &bp->bnx2_napi[0];
3393 u32 msi_ctrl;
3394
3395 if (bnx2_has_work(bnapi)) {
Michael Chane503e062012-12-06 10:33:08 +00003396 msi_ctrl = BNX2_RD(bp, BNX2_PCICFG_MSI_CONTROL);
Michael Chanefba0182008-12-03 00:36:15 -08003397 if (!(msi_ctrl & BNX2_PCICFG_MSI_CONTROL_ENABLE))
3398 return;
3399
3400 if (bnapi->last_status_idx == bp->idle_chk_status_idx) {
Michael Chane503e062012-12-06 10:33:08 +00003401 BNX2_WR(bp, BNX2_PCICFG_MSI_CONTROL, msi_ctrl &
3402 ~BNX2_PCICFG_MSI_CONTROL_ENABLE);
3403 BNX2_WR(bp, BNX2_PCICFG_MSI_CONTROL, msi_ctrl);
Michael Chanefba0182008-12-03 00:36:15 -08003404 bnx2_msi(bp->irq_tbl[0].vector, bnapi);
3405 }
3406 }
3407
3408 bp->idle_chk_status_idx = bnapi->last_status_idx;
3409}
3410
Michael Chan4edd4732009-06-08 18:14:42 -07003411#ifdef BCM_CNIC
3412static void bnx2_poll_cnic(struct bnx2 *bp, struct bnx2_napi *bnapi)
3413{
3414 struct cnic_ops *c_ops;
3415
3416 if (!bnapi->cnic_present)
3417 return;
3418
3419 rcu_read_lock();
3420 c_ops = rcu_dereference(bp->cnic_ops);
3421 if (c_ops)
3422 bnapi->cnic_tag = c_ops->cnic_handler(bp->cnic_data,
3423 bnapi->status_blk.msi);
3424 rcu_read_unlock();
3425}
3426#endif
3427
Michael Chan43e80b82008-06-19 16:41:08 -07003428static void bnx2_poll_link(struct bnx2 *bp, struct bnx2_napi *bnapi)
Michael Chanb6016b72005-05-26 13:03:09 -07003429{
Michael Chan43e80b82008-06-19 16:41:08 -07003430 struct status_block *sblk = bnapi->status_blk.msi;
Michael Chanda3e4fb2007-05-03 13:24:23 -07003431 u32 status_attn_bits = sblk->status_attn_bits;
3432 u32 status_attn_bits_ack = sblk->status_attn_bits_ack;
Michael Chanb6016b72005-05-26 13:03:09 -07003433
Michael Chanda3e4fb2007-05-03 13:24:23 -07003434 if ((status_attn_bits & STATUS_ATTN_EVENTS) !=
3435 (status_attn_bits_ack & STATUS_ATTN_EVENTS)) {
Michael Chanb6016b72005-05-26 13:03:09 -07003436
Michael Chan35efa7c2007-12-20 19:56:37 -08003437 bnx2_phy_int(bp, bnapi);
Michael Chanbf5295b2006-03-23 01:11:56 -08003438
3439 /* This is needed to take care of transient status
3440 * during link changes.
3441 */
Michael Chane503e062012-12-06 10:33:08 +00003442 BNX2_WR(bp, BNX2_HC_COMMAND,
3443 bp->hc_cmd | BNX2_HC_COMMAND_COAL_NOW_WO_INT);
3444 BNX2_RD(bp, BNX2_HC_COMMAND);
Michael Chanb6016b72005-05-26 13:03:09 -07003445 }
Michael Chan43e80b82008-06-19 16:41:08 -07003446}
3447
3448static int bnx2_poll_work(struct bnx2 *bp, struct bnx2_napi *bnapi,
3449 int work_done, int budget)
3450{
3451 struct bnx2_tx_ring_info *txr = &bnapi->tx_ring;
3452 struct bnx2_rx_ring_info *rxr = &bnapi->rx_ring;
Michael Chanb6016b72005-05-26 13:03:09 -07003453
Michael Chan35e90102008-06-19 16:37:42 -07003454 if (bnx2_get_hw_tx_cons(bnapi) != txr->hw_tx_cons)
Michael Chan57851d82007-12-20 20:01:44 -08003455 bnx2_tx_int(bp, bnapi, 0);
Michael Chanb6016b72005-05-26 13:03:09 -07003456
Michael Chanbb4f98a2008-06-19 16:38:19 -07003457 if (bnx2_get_hw_rx_cons(bnapi) != rxr->rx_cons)
Michael Chan35efa7c2007-12-20 19:56:37 -08003458 work_done += bnx2_rx_int(bp, bnapi, budget - work_done);
Jeff Garzik6aa20a22006-09-13 13:24:59 -04003459
David S. Miller6f535762007-10-11 18:08:29 -07003460 return work_done;
3461}
Michael Chanf4e418f2005-11-04 08:53:48 -08003462
Michael Chanf0ea2e62008-06-19 16:41:57 -07003463static int bnx2_poll_msix(struct napi_struct *napi, int budget)
3464{
3465 struct bnx2_napi *bnapi = container_of(napi, struct bnx2_napi, napi);
3466 struct bnx2 *bp = bnapi->bp;
3467 int work_done = 0;
3468 struct status_block_msix *sblk = bnapi->status_blk.msix;
3469
3470 while (1) {
3471 work_done = bnx2_poll_work(bp, bnapi, work_done, budget);
3472 if (unlikely(work_done >= budget))
3473 break;
3474
3475 bnapi->last_status_idx = sblk->status_idx;
3476 /* status idx must be read before checking for more work. */
3477 rmb();
3478 if (likely(!bnx2_has_fast_work(bnapi))) {
3479
Ben Hutchings288379f2009-01-19 16:43:59 -08003480 napi_complete(napi);
Michael Chane503e062012-12-06 10:33:08 +00003481 BNX2_WR(bp, BNX2_PCICFG_INT_ACK_CMD, bnapi->int_num |
3482 BNX2_PCICFG_INT_ACK_CMD_INDEX_VALID |
3483 bnapi->last_status_idx);
Michael Chanf0ea2e62008-06-19 16:41:57 -07003484 break;
3485 }
3486 }
3487 return work_done;
3488}
3489
David S. Miller6f535762007-10-11 18:08:29 -07003490static int bnx2_poll(struct napi_struct *napi, int budget)
3491{
Michael Chan35efa7c2007-12-20 19:56:37 -08003492 struct bnx2_napi *bnapi = container_of(napi, struct bnx2_napi, napi);
3493 struct bnx2 *bp = bnapi->bp;
David S. Miller6f535762007-10-11 18:08:29 -07003494 int work_done = 0;
Michael Chan43e80b82008-06-19 16:41:08 -07003495 struct status_block *sblk = bnapi->status_blk.msi;
David S. Miller6f535762007-10-11 18:08:29 -07003496
3497 while (1) {
Michael Chan43e80b82008-06-19 16:41:08 -07003498 bnx2_poll_link(bp, bnapi);
3499
Michael Chan35efa7c2007-12-20 19:56:37 -08003500 work_done = bnx2_poll_work(bp, bnapi, work_done, budget);
David S. Miller6f535762007-10-11 18:08:29 -07003501
Michael Chan4edd4732009-06-08 18:14:42 -07003502#ifdef BCM_CNIC
3503 bnx2_poll_cnic(bp, bnapi);
3504#endif
3505
Michael Chan35efa7c2007-12-20 19:56:37 -08003506 /* bnapi->last_status_idx is used below to tell the hw how
Michael Chan6dee6422007-10-12 01:40:38 -07003507 * much work has been processed, so we must read it before
3508 * checking for more work.
3509 */
Michael Chan35efa7c2007-12-20 19:56:37 -08003510 bnapi->last_status_idx = sblk->status_idx;
Michael Chanefba0182008-12-03 00:36:15 -08003511
3512 if (unlikely(work_done >= budget))
3513 break;
3514
Michael Chan6dee6422007-10-12 01:40:38 -07003515 rmb();
Michael Chan35efa7c2007-12-20 19:56:37 -08003516 if (likely(!bnx2_has_work(bnapi))) {
Ben Hutchings288379f2009-01-19 16:43:59 -08003517 napi_complete(napi);
David S. Millerf86e82f2008-01-21 17:15:40 -08003518 if (likely(bp->flags & BNX2_FLAG_USING_MSI_OR_MSIX)) {
Michael Chane503e062012-12-06 10:33:08 +00003519 BNX2_WR(bp, BNX2_PCICFG_INT_ACK_CMD,
3520 BNX2_PCICFG_INT_ACK_CMD_INDEX_VALID |
3521 bnapi->last_status_idx);
Michael Chan6dee6422007-10-12 01:40:38 -07003522 break;
David S. Miller6f535762007-10-11 18:08:29 -07003523 }
Michael Chane503e062012-12-06 10:33:08 +00003524 BNX2_WR(bp, BNX2_PCICFG_INT_ACK_CMD,
3525 BNX2_PCICFG_INT_ACK_CMD_INDEX_VALID |
3526 BNX2_PCICFG_INT_ACK_CMD_MASK_INT |
3527 bnapi->last_status_idx);
David S. Miller6f535762007-10-11 18:08:29 -07003528
Michael Chane503e062012-12-06 10:33:08 +00003529 BNX2_WR(bp, BNX2_PCICFG_INT_ACK_CMD,
3530 BNX2_PCICFG_INT_ACK_CMD_INDEX_VALID |
3531 bnapi->last_status_idx);
David S. Miller6f535762007-10-11 18:08:29 -07003532 break;
Michael Chan1269a8a2006-01-23 16:11:03 -08003533 }
Michael Chanb6016b72005-05-26 13:03:09 -07003534 }
3535
Stephen Hemmingerbea33482007-10-03 16:41:36 -07003536 return work_done;
Michael Chanb6016b72005-05-26 13:03:09 -07003537}
3538
Herbert Xu932ff272006-06-09 12:20:56 -07003539/* Called with rtnl_lock from vlan functions and also netif_tx_lock
Michael Chanb6016b72005-05-26 13:03:09 -07003540 * from set_multicast.
3541 */
3542static void
3543bnx2_set_rx_mode(struct net_device *dev)
3544{
Michael Chan972ec0d2006-01-23 16:12:43 -08003545 struct bnx2 *bp = netdev_priv(dev);
Michael Chanb6016b72005-05-26 13:03:09 -07003546 u32 rx_mode, sort_mode;
Jiri Pirkoccffad252009-05-22 23:22:17 +00003547 struct netdev_hw_addr *ha;
Michael Chanb6016b72005-05-26 13:03:09 -07003548 int i;
Michael Chanb6016b72005-05-26 13:03:09 -07003549
Michael Chan9f52b562008-10-09 12:21:46 -07003550 if (!netif_running(dev))
3551 return;
3552
Michael Chanc770a652005-08-25 15:38:39 -07003553 spin_lock_bh(&bp->phy_lock);
Michael Chanb6016b72005-05-26 13:03:09 -07003554
3555 rx_mode = bp->rx_mode & ~(BNX2_EMAC_RX_MODE_PROMISCUOUS |
3556 BNX2_EMAC_RX_MODE_KEEP_VLAN_TAG);
3557 sort_mode = 1 | BNX2_RPM_SORT_USER0_BC_EN;
Jesse Gross7d0fd212010-10-20 13:56:09 +00003558 if (!(dev->features & NETIF_F_HW_VLAN_RX) &&
3559 (bp->flags & BNX2_FLAG_CAN_KEEP_VLAN))
Michael Chanb6016b72005-05-26 13:03:09 -07003560 rx_mode |= BNX2_EMAC_RX_MODE_KEEP_VLAN_TAG;
Michael Chanb6016b72005-05-26 13:03:09 -07003561 if (dev->flags & IFF_PROMISC) {
3562 /* Promiscuous mode. */
3563 rx_mode |= BNX2_EMAC_RX_MODE_PROMISCUOUS;
Michael Chan75108732006-11-19 14:06:40 -08003564 sort_mode |= BNX2_RPM_SORT_USER0_PROM_EN |
3565 BNX2_RPM_SORT_USER0_PROM_VLAN;
Michael Chanb6016b72005-05-26 13:03:09 -07003566 }
3567 else if (dev->flags & IFF_ALLMULTI) {
3568 for (i = 0; i < NUM_MC_HASH_REGISTERS; i++) {
Michael Chane503e062012-12-06 10:33:08 +00003569 BNX2_WR(bp, BNX2_EMAC_MULTICAST_HASH0 + (i * 4),
3570 0xffffffff);
Michael Chanb6016b72005-05-26 13:03:09 -07003571 }
3572 sort_mode |= BNX2_RPM_SORT_USER0_MC_EN;
3573 }
3574 else {
3575 /* Accept one or more multicast(s). */
Michael Chanb6016b72005-05-26 13:03:09 -07003576 u32 mc_filter[NUM_MC_HASH_REGISTERS];
3577 u32 regidx;
3578 u32 bit;
3579 u32 crc;
3580
3581 memset(mc_filter, 0, 4 * NUM_MC_HASH_REGISTERS);
3582
Jiri Pirko22bedad32010-04-01 21:22:57 +00003583 netdev_for_each_mc_addr(ha, dev) {
3584 crc = ether_crc_le(ETH_ALEN, ha->addr);
Michael Chanb6016b72005-05-26 13:03:09 -07003585 bit = crc & 0xff;
3586 regidx = (bit & 0xe0) >> 5;
3587 bit &= 0x1f;
3588 mc_filter[regidx] |= (1 << bit);
3589 }
3590
3591 for (i = 0; i < NUM_MC_HASH_REGISTERS; i++) {
Michael Chane503e062012-12-06 10:33:08 +00003592 BNX2_WR(bp, BNX2_EMAC_MULTICAST_HASH0 + (i * 4),
3593 mc_filter[i]);
Michael Chanb6016b72005-05-26 13:03:09 -07003594 }
3595
3596 sort_mode |= BNX2_RPM_SORT_USER0_MC_HSH_EN;
3597 }
3598
Jiri Pirko32e7bfc2010-01-25 13:36:10 -08003599 if (netdev_uc_count(dev) > BNX2_MAX_UNICAST_ADDRESSES) {
Benjamin Li5fcaed02008-07-14 22:39:52 -07003600 rx_mode |= BNX2_EMAC_RX_MODE_PROMISCUOUS;
3601 sort_mode |= BNX2_RPM_SORT_USER0_PROM_EN |
3602 BNX2_RPM_SORT_USER0_PROM_VLAN;
3603 } else if (!(dev->flags & IFF_PROMISC)) {
Benjamin Li5fcaed02008-07-14 22:39:52 -07003604 /* Add all entries into to the match filter list */
Jiri Pirkoccffad252009-05-22 23:22:17 +00003605 i = 0;
Jiri Pirko32e7bfc2010-01-25 13:36:10 -08003606 netdev_for_each_uc_addr(ha, dev) {
Jiri Pirkoccffad252009-05-22 23:22:17 +00003607 bnx2_set_mac_addr(bp, ha->addr,
Benjamin Li5fcaed02008-07-14 22:39:52 -07003608 i + BNX2_START_UNICAST_ADDRESS_INDEX);
3609 sort_mode |= (1 <<
3610 (i + BNX2_START_UNICAST_ADDRESS_INDEX));
Jiri Pirkoccffad252009-05-22 23:22:17 +00003611 i++;
Benjamin Li5fcaed02008-07-14 22:39:52 -07003612 }
3613
3614 }
3615
Michael Chanb6016b72005-05-26 13:03:09 -07003616 if (rx_mode != bp->rx_mode) {
3617 bp->rx_mode = rx_mode;
Michael Chane503e062012-12-06 10:33:08 +00003618 BNX2_WR(bp, BNX2_EMAC_RX_MODE, rx_mode);
Michael Chanb6016b72005-05-26 13:03:09 -07003619 }
3620
Michael Chane503e062012-12-06 10:33:08 +00003621 BNX2_WR(bp, BNX2_RPM_SORT_USER0, 0x0);
3622 BNX2_WR(bp, BNX2_RPM_SORT_USER0, sort_mode);
3623 BNX2_WR(bp, BNX2_RPM_SORT_USER0, sort_mode | BNX2_RPM_SORT_USER0_ENA);
Michael Chanb6016b72005-05-26 13:03:09 -07003624
Michael Chanc770a652005-08-25 15:38:39 -07003625 spin_unlock_bh(&bp->phy_lock);
Michael Chanb6016b72005-05-26 13:03:09 -07003626}
3627
françois romieu7880b722011-09-30 00:36:52 +00003628static int
Michael Chan57579f72009-04-04 16:51:14 -07003629check_fw_section(const struct firmware *fw,
3630 const struct bnx2_fw_file_section *section,
3631 u32 alignment, bool non_empty)
Michael Chanb6016b72005-05-26 13:03:09 -07003632{
Michael Chan57579f72009-04-04 16:51:14 -07003633 u32 offset = be32_to_cpu(section->offset);
3634 u32 len = be32_to_cpu(section->len);
Michael Chanb6016b72005-05-26 13:03:09 -07003635
Michael Chan57579f72009-04-04 16:51:14 -07003636 if ((offset == 0 && len != 0) || offset >= fw->size || offset & 3)
3637 return -EINVAL;
3638 if ((non_empty && len == 0) || len > fw->size - offset ||
3639 len & (alignment - 1))
3640 return -EINVAL;
3641 return 0;
3642}
3643
françois romieu7880b722011-09-30 00:36:52 +00003644static int
Michael Chan57579f72009-04-04 16:51:14 -07003645check_mips_fw_entry(const struct firmware *fw,
3646 const struct bnx2_mips_fw_file_entry *entry)
3647{
3648 if (check_fw_section(fw, &entry->text, 4, true) ||
3649 check_fw_section(fw, &entry->data, 4, false) ||
3650 check_fw_section(fw, &entry->rodata, 4, false))
3651 return -EINVAL;
3652 return 0;
3653}
3654
françois romieu7880b722011-09-30 00:36:52 +00003655static void bnx2_release_firmware(struct bnx2 *bp)
3656{
3657 if (bp->rv2p_firmware) {
3658 release_firmware(bp->mips_firmware);
3659 release_firmware(bp->rv2p_firmware);
3660 bp->rv2p_firmware = NULL;
3661 }
3662}
3663
3664static int bnx2_request_uncached_firmware(struct bnx2 *bp)
Michael Chan57579f72009-04-04 16:51:14 -07003665{
3666 const char *mips_fw_file, *rv2p_fw_file;
Bastian Blank5ee1c322009-04-08 15:50:07 -07003667 const struct bnx2_mips_fw_file *mips_fw;
3668 const struct bnx2_rv2p_fw_file *rv2p_fw;
Michael Chan57579f72009-04-04 16:51:14 -07003669 int rc;
3670
Michael Chan4ce45e02012-12-06 10:33:10 +00003671 if (BNX2_CHIP(bp) == BNX2_CHIP_5709) {
Michael Chan57579f72009-04-04 16:51:14 -07003672 mips_fw_file = FW_MIPS_FILE_09;
Michael Chan4ce45e02012-12-06 10:33:10 +00003673 if ((BNX2_CHIP_ID(bp) == BNX2_CHIP_ID_5709_A0) ||
3674 (BNX2_CHIP_ID(bp) == BNX2_CHIP_ID_5709_A1))
Michael Chan078b0732009-08-29 00:02:46 -07003675 rv2p_fw_file = FW_RV2P_FILE_09_Ax;
3676 else
3677 rv2p_fw_file = FW_RV2P_FILE_09;
Michael Chan57579f72009-04-04 16:51:14 -07003678 } else {
3679 mips_fw_file = FW_MIPS_FILE_06;
3680 rv2p_fw_file = FW_RV2P_FILE_06;
3681 }
3682
3683 rc = request_firmware(&bp->mips_firmware, mips_fw_file, &bp->pdev->dev);
3684 if (rc) {
Joe Perches3a9c6a42010-02-17 15:01:51 +00003685 pr_err("Can't load firmware file \"%s\"\n", mips_fw_file);
françois romieu7880b722011-09-30 00:36:52 +00003686 goto out;
Michael Chan57579f72009-04-04 16:51:14 -07003687 }
3688
3689 rc = request_firmware(&bp->rv2p_firmware, rv2p_fw_file, &bp->pdev->dev);
3690 if (rc) {
Joe Perches3a9c6a42010-02-17 15:01:51 +00003691 pr_err("Can't load firmware file \"%s\"\n", rv2p_fw_file);
françois romieu7880b722011-09-30 00:36:52 +00003692 goto err_release_mips_firmware;
Michael Chan57579f72009-04-04 16:51:14 -07003693 }
Bastian Blank5ee1c322009-04-08 15:50:07 -07003694 mips_fw = (const struct bnx2_mips_fw_file *) bp->mips_firmware->data;
3695 rv2p_fw = (const struct bnx2_rv2p_fw_file *) bp->rv2p_firmware->data;
3696 if (bp->mips_firmware->size < sizeof(*mips_fw) ||
3697 check_mips_fw_entry(bp->mips_firmware, &mips_fw->com) ||
3698 check_mips_fw_entry(bp->mips_firmware, &mips_fw->cp) ||
3699 check_mips_fw_entry(bp->mips_firmware, &mips_fw->rxp) ||
3700 check_mips_fw_entry(bp->mips_firmware, &mips_fw->tpat) ||
3701 check_mips_fw_entry(bp->mips_firmware, &mips_fw->txp)) {
Joe Perches3a9c6a42010-02-17 15:01:51 +00003702 pr_err("Firmware file \"%s\" is invalid\n", mips_fw_file);
françois romieu7880b722011-09-30 00:36:52 +00003703 rc = -EINVAL;
3704 goto err_release_firmware;
Michael Chan57579f72009-04-04 16:51:14 -07003705 }
Bastian Blank5ee1c322009-04-08 15:50:07 -07003706 if (bp->rv2p_firmware->size < sizeof(*rv2p_fw) ||
3707 check_fw_section(bp->rv2p_firmware, &rv2p_fw->proc1.rv2p, 8, true) ||
3708 check_fw_section(bp->rv2p_firmware, &rv2p_fw->proc2.rv2p, 8, true)) {
Joe Perches3a9c6a42010-02-17 15:01:51 +00003709 pr_err("Firmware file \"%s\" is invalid\n", rv2p_fw_file);
françois romieu7880b722011-09-30 00:36:52 +00003710 rc = -EINVAL;
3711 goto err_release_firmware;
Michael Chan57579f72009-04-04 16:51:14 -07003712 }
françois romieu7880b722011-09-30 00:36:52 +00003713out:
3714 return rc;
Michael Chan57579f72009-04-04 16:51:14 -07003715
françois romieu7880b722011-09-30 00:36:52 +00003716err_release_firmware:
3717 release_firmware(bp->rv2p_firmware);
3718 bp->rv2p_firmware = NULL;
3719err_release_mips_firmware:
3720 release_firmware(bp->mips_firmware);
3721 goto out;
3722}
3723
3724static int bnx2_request_firmware(struct bnx2 *bp)
3725{
3726 return bp->rv2p_firmware ? 0 : bnx2_request_uncached_firmware(bp);
Michael Chan57579f72009-04-04 16:51:14 -07003727}
3728
3729static u32
3730rv2p_fw_fixup(u32 rv2p_proc, int idx, u32 loc, u32 rv2p_code)
3731{
3732 switch (idx) {
3733 case RV2P_P1_FIXUP_PAGE_SIZE_IDX:
3734 rv2p_code &= ~RV2P_BD_PAGE_SIZE_MSK;
3735 rv2p_code |= RV2P_BD_PAGE_SIZE;
3736 break;
3737 }
3738 return rv2p_code;
3739}
3740
3741static int
3742load_rv2p_fw(struct bnx2 *bp, u32 rv2p_proc,
3743 const struct bnx2_rv2p_fw_file_entry *fw_entry)
3744{
3745 u32 rv2p_code_len, file_offset;
3746 __be32 *rv2p_code;
3747 int i;
3748 u32 val, cmd, addr;
3749
3750 rv2p_code_len = be32_to_cpu(fw_entry->rv2p.len);
3751 file_offset = be32_to_cpu(fw_entry->rv2p.offset);
3752
3753 rv2p_code = (__be32 *)(bp->rv2p_firmware->data + file_offset);
3754
3755 if (rv2p_proc == RV2P_PROC1) {
3756 cmd = BNX2_RV2P_PROC1_ADDR_CMD_RDWR;
3757 addr = BNX2_RV2P_PROC1_ADDR_CMD;
3758 } else {
3759 cmd = BNX2_RV2P_PROC2_ADDR_CMD_RDWR;
3760 addr = BNX2_RV2P_PROC2_ADDR_CMD;
Michael Chand25be1d2008-05-02 16:57:59 -07003761 }
Michael Chanb6016b72005-05-26 13:03:09 -07003762
3763 for (i = 0; i < rv2p_code_len; i += 8) {
Michael Chane503e062012-12-06 10:33:08 +00003764 BNX2_WR(bp, BNX2_RV2P_INSTR_HIGH, be32_to_cpu(*rv2p_code));
Michael Chanb6016b72005-05-26 13:03:09 -07003765 rv2p_code++;
Michael Chane503e062012-12-06 10:33:08 +00003766 BNX2_WR(bp, BNX2_RV2P_INSTR_LOW, be32_to_cpu(*rv2p_code));
Michael Chanb6016b72005-05-26 13:03:09 -07003767 rv2p_code++;
3768
Michael Chan57579f72009-04-04 16:51:14 -07003769 val = (i / 8) | cmd;
Michael Chane503e062012-12-06 10:33:08 +00003770 BNX2_WR(bp, addr, val);
Michael Chan57579f72009-04-04 16:51:14 -07003771 }
3772
3773 rv2p_code = (__be32 *)(bp->rv2p_firmware->data + file_offset);
3774 for (i = 0; i < 8; i++) {
3775 u32 loc, code;
3776
3777 loc = be32_to_cpu(fw_entry->fixup[i]);
3778 if (loc && ((loc * 4) < rv2p_code_len)) {
3779 code = be32_to_cpu(*(rv2p_code + loc - 1));
Michael Chane503e062012-12-06 10:33:08 +00003780 BNX2_WR(bp, BNX2_RV2P_INSTR_HIGH, code);
Michael Chan57579f72009-04-04 16:51:14 -07003781 code = be32_to_cpu(*(rv2p_code + loc));
3782 code = rv2p_fw_fixup(rv2p_proc, i, loc, code);
Michael Chane503e062012-12-06 10:33:08 +00003783 BNX2_WR(bp, BNX2_RV2P_INSTR_LOW, code);
Michael Chan57579f72009-04-04 16:51:14 -07003784
3785 val = (loc / 2) | cmd;
Michael Chane503e062012-12-06 10:33:08 +00003786 BNX2_WR(bp, addr, val);
Michael Chanb6016b72005-05-26 13:03:09 -07003787 }
3788 }
3789
3790 /* Reset the processor, un-stall is done later. */
3791 if (rv2p_proc == RV2P_PROC1) {
Michael Chane503e062012-12-06 10:33:08 +00003792 BNX2_WR(bp, BNX2_RV2P_COMMAND, BNX2_RV2P_COMMAND_PROC1_RESET);
Michael Chanb6016b72005-05-26 13:03:09 -07003793 }
3794 else {
Michael Chane503e062012-12-06 10:33:08 +00003795 BNX2_WR(bp, BNX2_RV2P_COMMAND, BNX2_RV2P_COMMAND_PROC2_RESET);
Michael Chanb6016b72005-05-26 13:03:09 -07003796 }
Michael Chan57579f72009-04-04 16:51:14 -07003797
3798 return 0;
Michael Chanb6016b72005-05-26 13:03:09 -07003799}
3800
Michael Chanaf3ee512006-11-19 14:09:25 -08003801static int
Michael Chan57579f72009-04-04 16:51:14 -07003802load_cpu_fw(struct bnx2 *bp, const struct cpu_reg *cpu_reg,
3803 const struct bnx2_mips_fw_file_entry *fw_entry)
Michael Chanb6016b72005-05-26 13:03:09 -07003804{
Michael Chan57579f72009-04-04 16:51:14 -07003805 u32 addr, len, file_offset;
3806 __be32 *data;
Michael Chanb6016b72005-05-26 13:03:09 -07003807 u32 offset;
3808 u32 val;
3809
3810 /* Halt the CPU. */
Michael Chan2726d6e2008-01-29 21:35:05 -08003811 val = bnx2_reg_rd_ind(bp, cpu_reg->mode);
Michael Chanb6016b72005-05-26 13:03:09 -07003812 val |= cpu_reg->mode_value_halt;
Michael Chan2726d6e2008-01-29 21:35:05 -08003813 bnx2_reg_wr_ind(bp, cpu_reg->mode, val);
3814 bnx2_reg_wr_ind(bp, cpu_reg->state, cpu_reg->state_value_clear);
Michael Chanb6016b72005-05-26 13:03:09 -07003815
3816 /* Load the Text area. */
Michael Chan57579f72009-04-04 16:51:14 -07003817 addr = be32_to_cpu(fw_entry->text.addr);
3818 len = be32_to_cpu(fw_entry->text.len);
3819 file_offset = be32_to_cpu(fw_entry->text.offset);
3820 data = (__be32 *)(bp->mips_firmware->data + file_offset);
3821
3822 offset = cpu_reg->spad_base + (addr - cpu_reg->mips_view_base);
3823 if (len) {
Michael Chanb6016b72005-05-26 13:03:09 -07003824 int j;
3825
Michael Chan57579f72009-04-04 16:51:14 -07003826 for (j = 0; j < (len / 4); j++, offset += 4)
3827 bnx2_reg_wr_ind(bp, offset, be32_to_cpu(data[j]));
Michael Chanb6016b72005-05-26 13:03:09 -07003828 }
3829
3830 /* Load the Data area. */
Michael Chan57579f72009-04-04 16:51:14 -07003831 addr = be32_to_cpu(fw_entry->data.addr);
3832 len = be32_to_cpu(fw_entry->data.len);
3833 file_offset = be32_to_cpu(fw_entry->data.offset);
3834 data = (__be32 *)(bp->mips_firmware->data + file_offset);
3835
3836 offset = cpu_reg->spad_base + (addr - cpu_reg->mips_view_base);
3837 if (len) {
Michael Chanb6016b72005-05-26 13:03:09 -07003838 int j;
3839
Michael Chan57579f72009-04-04 16:51:14 -07003840 for (j = 0; j < (len / 4); j++, offset += 4)
3841 bnx2_reg_wr_ind(bp, offset, be32_to_cpu(data[j]));
Michael Chanb6016b72005-05-26 13:03:09 -07003842 }
3843
3844 /* Load the Read-Only area. */
Michael Chan57579f72009-04-04 16:51:14 -07003845 addr = be32_to_cpu(fw_entry->rodata.addr);
3846 len = be32_to_cpu(fw_entry->rodata.len);
3847 file_offset = be32_to_cpu(fw_entry->rodata.offset);
3848 data = (__be32 *)(bp->mips_firmware->data + file_offset);
3849
3850 offset = cpu_reg->spad_base + (addr - cpu_reg->mips_view_base);
3851 if (len) {
Michael Chanb6016b72005-05-26 13:03:09 -07003852 int j;
3853
Michael Chan57579f72009-04-04 16:51:14 -07003854 for (j = 0; j < (len / 4); j++, offset += 4)
3855 bnx2_reg_wr_ind(bp, offset, be32_to_cpu(data[j]));
Michael Chanb6016b72005-05-26 13:03:09 -07003856 }
3857
3858 /* Clear the pre-fetch instruction. */
Michael Chan2726d6e2008-01-29 21:35:05 -08003859 bnx2_reg_wr_ind(bp, cpu_reg->inst, 0);
Michael Chan57579f72009-04-04 16:51:14 -07003860
3861 val = be32_to_cpu(fw_entry->start_addr);
3862 bnx2_reg_wr_ind(bp, cpu_reg->pc, val);
Michael Chanb6016b72005-05-26 13:03:09 -07003863
3864 /* Start the CPU. */
Michael Chan2726d6e2008-01-29 21:35:05 -08003865 val = bnx2_reg_rd_ind(bp, cpu_reg->mode);
Michael Chanb6016b72005-05-26 13:03:09 -07003866 val &= ~cpu_reg->mode_value_halt;
Michael Chan2726d6e2008-01-29 21:35:05 -08003867 bnx2_reg_wr_ind(bp, cpu_reg->state, cpu_reg->state_value_clear);
3868 bnx2_reg_wr_ind(bp, cpu_reg->mode, val);
Michael Chanaf3ee512006-11-19 14:09:25 -08003869
3870 return 0;
Michael Chanb6016b72005-05-26 13:03:09 -07003871}
3872
Michael Chanfba9fe92006-06-12 22:21:25 -07003873static int
Michael Chanb6016b72005-05-26 13:03:09 -07003874bnx2_init_cpus(struct bnx2 *bp)
3875{
Michael Chan57579f72009-04-04 16:51:14 -07003876 const struct bnx2_mips_fw_file *mips_fw =
3877 (const struct bnx2_mips_fw_file *) bp->mips_firmware->data;
3878 const struct bnx2_rv2p_fw_file *rv2p_fw =
3879 (const struct bnx2_rv2p_fw_file *) bp->rv2p_firmware->data;
3880 int rc;
Michael Chanb6016b72005-05-26 13:03:09 -07003881
3882 /* Initialize the RV2P processor. */
Michael Chan57579f72009-04-04 16:51:14 -07003883 load_rv2p_fw(bp, RV2P_PROC1, &rv2p_fw->proc1);
3884 load_rv2p_fw(bp, RV2P_PROC2, &rv2p_fw->proc2);
Michael Chanb6016b72005-05-26 13:03:09 -07003885
3886 /* Initialize the RX Processor. */
Michael Chan57579f72009-04-04 16:51:14 -07003887 rc = load_cpu_fw(bp, &cpu_reg_rxp, &mips_fw->rxp);
Michael Chanfba9fe92006-06-12 22:21:25 -07003888 if (rc)
3889 goto init_cpu_err;
3890
Michael Chanb6016b72005-05-26 13:03:09 -07003891 /* Initialize the TX Processor. */
Michael Chan57579f72009-04-04 16:51:14 -07003892 rc = load_cpu_fw(bp, &cpu_reg_txp, &mips_fw->txp);
Michael Chanfba9fe92006-06-12 22:21:25 -07003893 if (rc)
3894 goto init_cpu_err;
3895
Michael Chanb6016b72005-05-26 13:03:09 -07003896 /* Initialize the TX Patch-up Processor. */
Michael Chan57579f72009-04-04 16:51:14 -07003897 rc = load_cpu_fw(bp, &cpu_reg_tpat, &mips_fw->tpat);
Michael Chanfba9fe92006-06-12 22:21:25 -07003898 if (rc)
3899 goto init_cpu_err;
3900
Michael Chanb6016b72005-05-26 13:03:09 -07003901 /* Initialize the Completion Processor. */
Michael Chan57579f72009-04-04 16:51:14 -07003902 rc = load_cpu_fw(bp, &cpu_reg_com, &mips_fw->com);
Michael Chanfba9fe92006-06-12 22:21:25 -07003903 if (rc)
3904 goto init_cpu_err;
3905
Michael Chand43584c2006-11-19 14:14:35 -08003906 /* Initialize the Command Processor. */
Michael Chan57579f72009-04-04 16:51:14 -07003907 rc = load_cpu_fw(bp, &cpu_reg_cp, &mips_fw->cp);
Michael Chan110d0ef2007-12-12 11:18:34 -08003908
Michael Chanfba9fe92006-06-12 22:21:25 -07003909init_cpu_err:
Michael Chanfba9fe92006-06-12 22:21:25 -07003910 return rc;
Michael Chanb6016b72005-05-26 13:03:09 -07003911}
3912
3913static int
Pavel Machek829ca9a2005-09-03 15:56:56 -07003914bnx2_set_power_state(struct bnx2 *bp, pci_power_t state)
Michael Chanb6016b72005-05-26 13:03:09 -07003915{
3916 u16 pmcsr;
3917
3918 pci_read_config_word(bp->pdev, bp->pm_cap + PCI_PM_CTRL, &pmcsr);
3919
3920 switch (state) {
Pavel Machek829ca9a2005-09-03 15:56:56 -07003921 case PCI_D0: {
Michael Chanb6016b72005-05-26 13:03:09 -07003922 u32 val;
3923
3924 pci_write_config_word(bp->pdev, bp->pm_cap + PCI_PM_CTRL,
3925 (pmcsr & ~PCI_PM_CTRL_STATE_MASK) |
3926 PCI_PM_CTRL_PME_STATUS);
3927
3928 if (pmcsr & PCI_PM_CTRL_STATE_MASK)
3929 /* delay required during transition out of D3hot */
3930 msleep(20);
3931
Michael Chane503e062012-12-06 10:33:08 +00003932 val = BNX2_RD(bp, BNX2_EMAC_MODE);
Michael Chanb6016b72005-05-26 13:03:09 -07003933 val |= BNX2_EMAC_MODE_MPKT_RCVD | BNX2_EMAC_MODE_ACPI_RCVD;
3934 val &= ~BNX2_EMAC_MODE_MPKT;
Michael Chane503e062012-12-06 10:33:08 +00003935 BNX2_WR(bp, BNX2_EMAC_MODE, val);
Michael Chanb6016b72005-05-26 13:03:09 -07003936
Michael Chane503e062012-12-06 10:33:08 +00003937 val = BNX2_RD(bp, BNX2_RPM_CONFIG);
Michael Chanb6016b72005-05-26 13:03:09 -07003938 val &= ~BNX2_RPM_CONFIG_ACPI_ENA;
Michael Chane503e062012-12-06 10:33:08 +00003939 BNX2_WR(bp, BNX2_RPM_CONFIG, val);
Michael Chanb6016b72005-05-26 13:03:09 -07003940 break;
3941 }
Pavel Machek829ca9a2005-09-03 15:56:56 -07003942 case PCI_D3hot: {
Michael Chanb6016b72005-05-26 13:03:09 -07003943 int i;
3944 u32 val, wol_msg;
3945
3946 if (bp->wol) {
3947 u32 advertising;
3948 u8 autoneg;
3949
3950 autoneg = bp->autoneg;
3951 advertising = bp->advertising;
3952
Michael Chan239cd342007-10-17 19:26:15 -07003953 if (bp->phy_port == PORT_TP) {
3954 bp->autoneg = AUTONEG_SPEED;
3955 bp->advertising = ADVERTISED_10baseT_Half |
3956 ADVERTISED_10baseT_Full |
3957 ADVERTISED_100baseT_Half |
3958 ADVERTISED_100baseT_Full |
3959 ADVERTISED_Autoneg;
3960 }
Michael Chanb6016b72005-05-26 13:03:09 -07003961
Michael Chan239cd342007-10-17 19:26:15 -07003962 spin_lock_bh(&bp->phy_lock);
3963 bnx2_setup_phy(bp, bp->phy_port);
3964 spin_unlock_bh(&bp->phy_lock);
Michael Chanb6016b72005-05-26 13:03:09 -07003965
3966 bp->autoneg = autoneg;
3967 bp->advertising = advertising;
3968
Benjamin Li5fcaed02008-07-14 22:39:52 -07003969 bnx2_set_mac_addr(bp, bp->dev->dev_addr, 0);
Michael Chanb6016b72005-05-26 13:03:09 -07003970
Michael Chane503e062012-12-06 10:33:08 +00003971 val = BNX2_RD(bp, BNX2_EMAC_MODE);
Michael Chanb6016b72005-05-26 13:03:09 -07003972
3973 /* Enable port mode. */
3974 val &= ~BNX2_EMAC_MODE_PORT;
Michael Chan239cd342007-10-17 19:26:15 -07003975 val |= BNX2_EMAC_MODE_MPKT_RCVD |
Michael Chanb6016b72005-05-26 13:03:09 -07003976 BNX2_EMAC_MODE_ACPI_RCVD |
Michael Chanb6016b72005-05-26 13:03:09 -07003977 BNX2_EMAC_MODE_MPKT;
Michael Chan239cd342007-10-17 19:26:15 -07003978 if (bp->phy_port == PORT_TP)
3979 val |= BNX2_EMAC_MODE_PORT_MII;
3980 else {
3981 val |= BNX2_EMAC_MODE_PORT_GMII;
3982 if (bp->line_speed == SPEED_2500)
3983 val |= BNX2_EMAC_MODE_25G_MODE;
3984 }
Michael Chanb6016b72005-05-26 13:03:09 -07003985
Michael Chane503e062012-12-06 10:33:08 +00003986 BNX2_WR(bp, BNX2_EMAC_MODE, val);
Michael Chanb6016b72005-05-26 13:03:09 -07003987
3988 /* receive all multicast */
3989 for (i = 0; i < NUM_MC_HASH_REGISTERS; i++) {
Michael Chane503e062012-12-06 10:33:08 +00003990 BNX2_WR(bp, BNX2_EMAC_MULTICAST_HASH0 + (i * 4),
3991 0xffffffff);
Michael Chanb6016b72005-05-26 13:03:09 -07003992 }
Michael Chane503e062012-12-06 10:33:08 +00003993 BNX2_WR(bp, BNX2_EMAC_RX_MODE,
3994 BNX2_EMAC_RX_MODE_SORT_MODE);
Michael Chanb6016b72005-05-26 13:03:09 -07003995
3996 val = 1 | BNX2_RPM_SORT_USER0_BC_EN |
3997 BNX2_RPM_SORT_USER0_MC_EN;
Michael Chane503e062012-12-06 10:33:08 +00003998 BNX2_WR(bp, BNX2_RPM_SORT_USER0, 0x0);
3999 BNX2_WR(bp, BNX2_RPM_SORT_USER0, val);
4000 BNX2_WR(bp, BNX2_RPM_SORT_USER0, val |
4001 BNX2_RPM_SORT_USER0_ENA);
Michael Chanb6016b72005-05-26 13:03:09 -07004002
4003 /* Need to enable EMAC and RPM for WOL. */
Michael Chane503e062012-12-06 10:33:08 +00004004 BNX2_WR(bp, BNX2_MISC_ENABLE_SET_BITS,
4005 BNX2_MISC_ENABLE_SET_BITS_RX_PARSER_MAC_ENABLE |
4006 BNX2_MISC_ENABLE_SET_BITS_TX_HEADER_Q_ENABLE |
4007 BNX2_MISC_ENABLE_SET_BITS_EMAC_ENABLE);
Michael Chanb6016b72005-05-26 13:03:09 -07004008
Michael Chane503e062012-12-06 10:33:08 +00004009 val = BNX2_RD(bp, BNX2_RPM_CONFIG);
Michael Chanb6016b72005-05-26 13:03:09 -07004010 val &= ~BNX2_RPM_CONFIG_ACPI_ENA;
Michael Chane503e062012-12-06 10:33:08 +00004011 BNX2_WR(bp, BNX2_RPM_CONFIG, val);
Michael Chanb6016b72005-05-26 13:03:09 -07004012
4013 wol_msg = BNX2_DRV_MSG_CODE_SUSPEND_WOL;
4014 }
4015 else {
4016 wol_msg = BNX2_DRV_MSG_CODE_SUSPEND_NO_WOL;
4017 }
4018
David S. Millerf86e82f2008-01-21 17:15:40 -08004019 if (!(bp->flags & BNX2_FLAG_NO_WOL))
Michael Chana2f13892008-07-14 22:38:23 -07004020 bnx2_fw_sync(bp, BNX2_DRV_MSG_DATA_WAIT3 | wol_msg,
4021 1, 0);
Michael Chanb6016b72005-05-26 13:03:09 -07004022
4023 pmcsr &= ~PCI_PM_CTRL_STATE_MASK;
Michael Chan4ce45e02012-12-06 10:33:10 +00004024 if ((BNX2_CHIP_ID(bp) == BNX2_CHIP_ID_5706_A0) ||
4025 (BNX2_CHIP_ID(bp) == BNX2_CHIP_ID_5706_A1)) {
Michael Chanb6016b72005-05-26 13:03:09 -07004026
4027 if (bp->wol)
4028 pmcsr |= 3;
4029 }
4030 else {
4031 pmcsr |= 3;
4032 }
4033 if (bp->wol) {
4034 pmcsr |= PCI_PM_CTRL_PME_ENABLE;
4035 }
4036 pci_write_config_word(bp->pdev, bp->pm_cap + PCI_PM_CTRL,
4037 pmcsr);
4038
4039 /* No more memory access after this point until
4040 * device is brought back to D0.
4041 */
4042 udelay(50);
4043 break;
4044 }
4045 default:
4046 return -EINVAL;
4047 }
4048 return 0;
4049}
4050
4051static int
4052bnx2_acquire_nvram_lock(struct bnx2 *bp)
4053{
4054 u32 val;
4055 int j;
4056
4057 /* Request access to the flash interface. */
Michael Chane503e062012-12-06 10:33:08 +00004058 BNX2_WR(bp, BNX2_NVM_SW_ARB, BNX2_NVM_SW_ARB_ARB_REQ_SET2);
Michael Chanb6016b72005-05-26 13:03:09 -07004059 for (j = 0; j < NVRAM_TIMEOUT_COUNT; j++) {
Michael Chane503e062012-12-06 10:33:08 +00004060 val = BNX2_RD(bp, BNX2_NVM_SW_ARB);
Michael Chanb6016b72005-05-26 13:03:09 -07004061 if (val & BNX2_NVM_SW_ARB_ARB_ARB2)
4062 break;
4063
4064 udelay(5);
4065 }
4066
4067 if (j >= NVRAM_TIMEOUT_COUNT)
4068 return -EBUSY;
4069
4070 return 0;
4071}
4072
4073static int
4074bnx2_release_nvram_lock(struct bnx2 *bp)
4075{
4076 int j;
4077 u32 val;
4078
4079 /* Relinquish nvram interface. */
Michael Chane503e062012-12-06 10:33:08 +00004080 BNX2_WR(bp, BNX2_NVM_SW_ARB, BNX2_NVM_SW_ARB_ARB_REQ_CLR2);
Michael Chanb6016b72005-05-26 13:03:09 -07004081
4082 for (j = 0; j < NVRAM_TIMEOUT_COUNT; j++) {
Michael Chane503e062012-12-06 10:33:08 +00004083 val = BNX2_RD(bp, BNX2_NVM_SW_ARB);
Michael Chanb6016b72005-05-26 13:03:09 -07004084 if (!(val & BNX2_NVM_SW_ARB_ARB_ARB2))
4085 break;
4086
4087 udelay(5);
4088 }
4089
4090 if (j >= NVRAM_TIMEOUT_COUNT)
4091 return -EBUSY;
4092
4093 return 0;
4094}
4095
4096
4097static int
4098bnx2_enable_nvram_write(struct bnx2 *bp)
4099{
4100 u32 val;
4101
Michael Chane503e062012-12-06 10:33:08 +00004102 val = BNX2_RD(bp, BNX2_MISC_CFG);
4103 BNX2_WR(bp, BNX2_MISC_CFG, val | BNX2_MISC_CFG_NVM_WR_EN_PCI);
Michael Chanb6016b72005-05-26 13:03:09 -07004104
Michael Chane30372c2007-07-16 18:26:23 -07004105 if (bp->flash_info->flags & BNX2_NV_WREN) {
Michael Chanb6016b72005-05-26 13:03:09 -07004106 int j;
4107
Michael Chane503e062012-12-06 10:33:08 +00004108 BNX2_WR(bp, BNX2_NVM_COMMAND, BNX2_NVM_COMMAND_DONE);
4109 BNX2_WR(bp, BNX2_NVM_COMMAND,
4110 BNX2_NVM_COMMAND_WREN | BNX2_NVM_COMMAND_DOIT);
Michael Chanb6016b72005-05-26 13:03:09 -07004111
4112 for (j = 0; j < NVRAM_TIMEOUT_COUNT; j++) {
4113 udelay(5);
4114
Michael Chane503e062012-12-06 10:33:08 +00004115 val = BNX2_RD(bp, BNX2_NVM_COMMAND);
Michael Chanb6016b72005-05-26 13:03:09 -07004116 if (val & BNX2_NVM_COMMAND_DONE)
4117 break;
4118 }
4119
4120 if (j >= NVRAM_TIMEOUT_COUNT)
4121 return -EBUSY;
4122 }
4123 return 0;
4124}
4125
4126static void
4127bnx2_disable_nvram_write(struct bnx2 *bp)
4128{
4129 u32 val;
4130
Michael Chane503e062012-12-06 10:33:08 +00004131 val = BNX2_RD(bp, BNX2_MISC_CFG);
4132 BNX2_WR(bp, BNX2_MISC_CFG, val & ~BNX2_MISC_CFG_NVM_WR_EN);
Michael Chanb6016b72005-05-26 13:03:09 -07004133}
4134
4135
4136static void
4137bnx2_enable_nvram_access(struct bnx2 *bp)
4138{
4139 u32 val;
4140
Michael Chane503e062012-12-06 10:33:08 +00004141 val = BNX2_RD(bp, BNX2_NVM_ACCESS_ENABLE);
Michael Chanb6016b72005-05-26 13:03:09 -07004142 /* Enable both bits, even on read. */
Michael Chane503e062012-12-06 10:33:08 +00004143 BNX2_WR(bp, BNX2_NVM_ACCESS_ENABLE,
4144 val | BNX2_NVM_ACCESS_ENABLE_EN | BNX2_NVM_ACCESS_ENABLE_WR_EN);
Michael Chanb6016b72005-05-26 13:03:09 -07004145}
4146
4147static void
4148bnx2_disable_nvram_access(struct bnx2 *bp)
4149{
4150 u32 val;
4151
Michael Chane503e062012-12-06 10:33:08 +00004152 val = BNX2_RD(bp, BNX2_NVM_ACCESS_ENABLE);
Michael Chanb6016b72005-05-26 13:03:09 -07004153 /* Disable both bits, even after read. */
Michael Chane503e062012-12-06 10:33:08 +00004154 BNX2_WR(bp, BNX2_NVM_ACCESS_ENABLE,
Michael Chanb6016b72005-05-26 13:03:09 -07004155 val & ~(BNX2_NVM_ACCESS_ENABLE_EN |
4156 BNX2_NVM_ACCESS_ENABLE_WR_EN));
4157}
4158
4159static int
4160bnx2_nvram_erase_page(struct bnx2 *bp, u32 offset)
4161{
4162 u32 cmd;
4163 int j;
4164
Michael Chane30372c2007-07-16 18:26:23 -07004165 if (bp->flash_info->flags & BNX2_NV_BUFFERED)
Michael Chanb6016b72005-05-26 13:03:09 -07004166 /* Buffered flash, no erase needed */
4167 return 0;
4168
4169 /* Build an erase command */
4170 cmd = BNX2_NVM_COMMAND_ERASE | BNX2_NVM_COMMAND_WR |
4171 BNX2_NVM_COMMAND_DOIT;
4172
4173 /* Need to clear DONE bit separately. */
Michael Chane503e062012-12-06 10:33:08 +00004174 BNX2_WR(bp, BNX2_NVM_COMMAND, BNX2_NVM_COMMAND_DONE);
Michael Chanb6016b72005-05-26 13:03:09 -07004175
4176 /* Address of the NVRAM to read from. */
Michael Chane503e062012-12-06 10:33:08 +00004177 BNX2_WR(bp, BNX2_NVM_ADDR, offset & BNX2_NVM_ADDR_NVM_ADDR_VALUE);
Michael Chanb6016b72005-05-26 13:03:09 -07004178
4179 /* Issue an erase command. */
Michael Chane503e062012-12-06 10:33:08 +00004180 BNX2_WR(bp, BNX2_NVM_COMMAND, cmd);
Michael Chanb6016b72005-05-26 13:03:09 -07004181
4182 /* Wait for completion. */
4183 for (j = 0; j < NVRAM_TIMEOUT_COUNT; j++) {
4184 u32 val;
4185
4186 udelay(5);
4187
Michael Chane503e062012-12-06 10:33:08 +00004188 val = BNX2_RD(bp, BNX2_NVM_COMMAND);
Michael Chanb6016b72005-05-26 13:03:09 -07004189 if (val & BNX2_NVM_COMMAND_DONE)
4190 break;
4191 }
4192
4193 if (j >= NVRAM_TIMEOUT_COUNT)
4194 return -EBUSY;
4195
4196 return 0;
4197}
4198
4199static int
4200bnx2_nvram_read_dword(struct bnx2 *bp, u32 offset, u8 *ret_val, u32 cmd_flags)
4201{
4202 u32 cmd;
4203 int j;
4204
4205 /* Build the command word. */
4206 cmd = BNX2_NVM_COMMAND_DOIT | cmd_flags;
4207
Michael Chane30372c2007-07-16 18:26:23 -07004208 /* Calculate an offset of a buffered flash, not needed for 5709. */
4209 if (bp->flash_info->flags & BNX2_NV_TRANSLATE) {
Michael Chanb6016b72005-05-26 13:03:09 -07004210 offset = ((offset / bp->flash_info->page_size) <<
4211 bp->flash_info->page_bits) +
4212 (offset % bp->flash_info->page_size);
4213 }
4214
4215 /* Need to clear DONE bit separately. */
Michael Chane503e062012-12-06 10:33:08 +00004216 BNX2_WR(bp, BNX2_NVM_COMMAND, BNX2_NVM_COMMAND_DONE);
Michael Chanb6016b72005-05-26 13:03:09 -07004217
4218 /* Address of the NVRAM to read from. */
Michael Chane503e062012-12-06 10:33:08 +00004219 BNX2_WR(bp, BNX2_NVM_ADDR, offset & BNX2_NVM_ADDR_NVM_ADDR_VALUE);
Michael Chanb6016b72005-05-26 13:03:09 -07004220
4221 /* Issue a read command. */
Michael Chane503e062012-12-06 10:33:08 +00004222 BNX2_WR(bp, BNX2_NVM_COMMAND, cmd);
Michael Chanb6016b72005-05-26 13:03:09 -07004223
4224 /* Wait for completion. */
4225 for (j = 0; j < NVRAM_TIMEOUT_COUNT; j++) {
4226 u32 val;
4227
4228 udelay(5);
4229
Michael Chane503e062012-12-06 10:33:08 +00004230 val = BNX2_RD(bp, BNX2_NVM_COMMAND);
Michael Chanb6016b72005-05-26 13:03:09 -07004231 if (val & BNX2_NVM_COMMAND_DONE) {
Michael Chane503e062012-12-06 10:33:08 +00004232 __be32 v = cpu_to_be32(BNX2_RD(bp, BNX2_NVM_READ));
Al Virob491edd2007-12-22 19:44:51 +00004233 memcpy(ret_val, &v, 4);
Michael Chanb6016b72005-05-26 13:03:09 -07004234 break;
4235 }
4236 }
4237 if (j >= NVRAM_TIMEOUT_COUNT)
4238 return -EBUSY;
4239
4240 return 0;
4241}
4242
4243
4244static int
4245bnx2_nvram_write_dword(struct bnx2 *bp, u32 offset, u8 *val, u32 cmd_flags)
4246{
Al Virob491edd2007-12-22 19:44:51 +00004247 u32 cmd;
4248 __be32 val32;
Michael Chanb6016b72005-05-26 13:03:09 -07004249 int j;
4250
4251 /* Build the command word. */
4252 cmd = BNX2_NVM_COMMAND_DOIT | BNX2_NVM_COMMAND_WR | cmd_flags;
4253
Michael Chane30372c2007-07-16 18:26:23 -07004254 /* Calculate an offset of a buffered flash, not needed for 5709. */
4255 if (bp->flash_info->flags & BNX2_NV_TRANSLATE) {
Michael Chanb6016b72005-05-26 13:03:09 -07004256 offset = ((offset / bp->flash_info->page_size) <<
4257 bp->flash_info->page_bits) +
4258 (offset % bp->flash_info->page_size);
4259 }
4260
4261 /* Need to clear DONE bit separately. */
Michael Chane503e062012-12-06 10:33:08 +00004262 BNX2_WR(bp, BNX2_NVM_COMMAND, BNX2_NVM_COMMAND_DONE);
Michael Chanb6016b72005-05-26 13:03:09 -07004263
4264 memcpy(&val32, val, 4);
Michael Chanb6016b72005-05-26 13:03:09 -07004265
4266 /* Write the data. */
Michael Chane503e062012-12-06 10:33:08 +00004267 BNX2_WR(bp, BNX2_NVM_WRITE, be32_to_cpu(val32));
Michael Chanb6016b72005-05-26 13:03:09 -07004268
4269 /* Address of the NVRAM to write to. */
Michael Chane503e062012-12-06 10:33:08 +00004270 BNX2_WR(bp, BNX2_NVM_ADDR, offset & BNX2_NVM_ADDR_NVM_ADDR_VALUE);
Michael Chanb6016b72005-05-26 13:03:09 -07004271
4272 /* Issue the write command. */
Michael Chane503e062012-12-06 10:33:08 +00004273 BNX2_WR(bp, BNX2_NVM_COMMAND, cmd);
Michael Chanb6016b72005-05-26 13:03:09 -07004274
4275 /* Wait for completion. */
4276 for (j = 0; j < NVRAM_TIMEOUT_COUNT; j++) {
4277 udelay(5);
4278
Michael Chane503e062012-12-06 10:33:08 +00004279 if (BNX2_RD(bp, BNX2_NVM_COMMAND) & BNX2_NVM_COMMAND_DONE)
Michael Chanb6016b72005-05-26 13:03:09 -07004280 break;
4281 }
4282 if (j >= NVRAM_TIMEOUT_COUNT)
4283 return -EBUSY;
4284
4285 return 0;
4286}
4287
4288static int
4289bnx2_init_nvram(struct bnx2 *bp)
4290{
4291 u32 val;
Michael Chane30372c2007-07-16 18:26:23 -07004292 int j, entry_count, rc = 0;
Michael Chan0ced9d02009-08-21 16:20:49 +00004293 const struct flash_spec *flash;
Michael Chanb6016b72005-05-26 13:03:09 -07004294
Michael Chan4ce45e02012-12-06 10:33:10 +00004295 if (BNX2_CHIP(bp) == BNX2_CHIP_5709) {
Michael Chane30372c2007-07-16 18:26:23 -07004296 bp->flash_info = &flash_5709;
4297 goto get_flash_size;
4298 }
4299
Michael Chanb6016b72005-05-26 13:03:09 -07004300 /* Determine the selected interface. */
Michael Chane503e062012-12-06 10:33:08 +00004301 val = BNX2_RD(bp, BNX2_NVM_CFG1);
Michael Chanb6016b72005-05-26 13:03:09 -07004302
Denis Chengff8ac602007-09-02 18:30:18 +08004303 entry_count = ARRAY_SIZE(flash_table);
Michael Chanb6016b72005-05-26 13:03:09 -07004304
Michael Chanb6016b72005-05-26 13:03:09 -07004305 if (val & 0x40000000) {
4306
4307 /* Flash interface has been reconfigured */
4308 for (j = 0, flash = &flash_table[0]; j < entry_count;
Michael Chan37137702005-11-04 08:49:17 -08004309 j++, flash++) {
4310 if ((val & FLASH_BACKUP_STRAP_MASK) ==
4311 (flash->config1 & FLASH_BACKUP_STRAP_MASK)) {
Michael Chanb6016b72005-05-26 13:03:09 -07004312 bp->flash_info = flash;
4313 break;
4314 }
4315 }
4316 }
4317 else {
Michael Chan37137702005-11-04 08:49:17 -08004318 u32 mask;
Michael Chanb6016b72005-05-26 13:03:09 -07004319 /* Not yet been reconfigured */
4320
Michael Chan37137702005-11-04 08:49:17 -08004321 if (val & (1 << 23))
4322 mask = FLASH_BACKUP_STRAP_MASK;
4323 else
4324 mask = FLASH_STRAP_MASK;
4325
Michael Chanb6016b72005-05-26 13:03:09 -07004326 for (j = 0, flash = &flash_table[0]; j < entry_count;
4327 j++, flash++) {
4328
Michael Chan37137702005-11-04 08:49:17 -08004329 if ((val & mask) == (flash->strapping & mask)) {
Michael Chanb6016b72005-05-26 13:03:09 -07004330 bp->flash_info = flash;
4331
4332 /* Request access to the flash interface. */
4333 if ((rc = bnx2_acquire_nvram_lock(bp)) != 0)
4334 return rc;
4335
4336 /* Enable access to flash interface */
4337 bnx2_enable_nvram_access(bp);
4338
4339 /* Reconfigure the flash interface */
Michael Chane503e062012-12-06 10:33:08 +00004340 BNX2_WR(bp, BNX2_NVM_CFG1, flash->config1);
4341 BNX2_WR(bp, BNX2_NVM_CFG2, flash->config2);
4342 BNX2_WR(bp, BNX2_NVM_CFG3, flash->config3);
4343 BNX2_WR(bp, BNX2_NVM_WRITE1, flash->write1);
Michael Chanb6016b72005-05-26 13:03:09 -07004344
4345 /* Disable access to flash interface */
4346 bnx2_disable_nvram_access(bp);
4347 bnx2_release_nvram_lock(bp);
4348
4349 break;
4350 }
4351 }
4352 } /* if (val & 0x40000000) */
4353
4354 if (j == entry_count) {
4355 bp->flash_info = NULL;
Joe Perches3a9c6a42010-02-17 15:01:51 +00004356 pr_alert("Unknown flash/EEPROM type\n");
Michael Chan1122db72006-01-23 16:11:42 -08004357 return -ENODEV;
Michael Chanb6016b72005-05-26 13:03:09 -07004358 }
4359
Michael Chane30372c2007-07-16 18:26:23 -07004360get_flash_size:
Michael Chan2726d6e2008-01-29 21:35:05 -08004361 val = bnx2_shmem_rd(bp, BNX2_SHARED_HW_CFG_CONFIG2);
Michael Chan1122db72006-01-23 16:11:42 -08004362 val &= BNX2_SHARED_HW_CFG2_NVM_SIZE_MASK;
4363 if (val)
4364 bp->flash_size = val;
4365 else
4366 bp->flash_size = bp->flash_info->total_size;
4367
Michael Chanb6016b72005-05-26 13:03:09 -07004368 return rc;
4369}
4370
4371static int
4372bnx2_nvram_read(struct bnx2 *bp, u32 offset, u8 *ret_buf,
4373 int buf_size)
4374{
4375 int rc = 0;
4376 u32 cmd_flags, offset32, len32, extra;
4377
4378 if (buf_size == 0)
4379 return 0;
4380
4381 /* Request access to the flash interface. */
4382 if ((rc = bnx2_acquire_nvram_lock(bp)) != 0)
4383 return rc;
4384
4385 /* Enable access to flash interface */
4386 bnx2_enable_nvram_access(bp);
4387
4388 len32 = buf_size;
4389 offset32 = offset;
4390 extra = 0;
4391
4392 cmd_flags = 0;
4393
4394 if (offset32 & 3) {
4395 u8 buf[4];
4396 u32 pre_len;
4397
4398 offset32 &= ~3;
4399 pre_len = 4 - (offset & 3);
4400
4401 if (pre_len >= len32) {
4402 pre_len = len32;
4403 cmd_flags = BNX2_NVM_COMMAND_FIRST |
4404 BNX2_NVM_COMMAND_LAST;
4405 }
4406 else {
4407 cmd_flags = BNX2_NVM_COMMAND_FIRST;
4408 }
4409
4410 rc = bnx2_nvram_read_dword(bp, offset32, buf, cmd_flags);
4411
4412 if (rc)
4413 return rc;
4414
4415 memcpy(ret_buf, buf + (offset & 3), pre_len);
4416
4417 offset32 += 4;
4418 ret_buf += pre_len;
4419 len32 -= pre_len;
4420 }
4421 if (len32 & 3) {
4422 extra = 4 - (len32 & 3);
4423 len32 = (len32 + 4) & ~3;
4424 }
4425
4426 if (len32 == 4) {
4427 u8 buf[4];
4428
4429 if (cmd_flags)
4430 cmd_flags = BNX2_NVM_COMMAND_LAST;
4431 else
4432 cmd_flags = BNX2_NVM_COMMAND_FIRST |
4433 BNX2_NVM_COMMAND_LAST;
4434
4435 rc = bnx2_nvram_read_dword(bp, offset32, buf, cmd_flags);
4436
4437 memcpy(ret_buf, buf, 4 - extra);
4438 }
4439 else if (len32 > 0) {
4440 u8 buf[4];
4441
4442 /* Read the first word. */
4443 if (cmd_flags)
4444 cmd_flags = 0;
4445 else
4446 cmd_flags = BNX2_NVM_COMMAND_FIRST;
4447
4448 rc = bnx2_nvram_read_dword(bp, offset32, ret_buf, cmd_flags);
4449
4450 /* Advance to the next dword. */
4451 offset32 += 4;
4452 ret_buf += 4;
4453 len32 -= 4;
4454
4455 while (len32 > 4 && rc == 0) {
4456 rc = bnx2_nvram_read_dword(bp, offset32, ret_buf, 0);
4457
4458 /* Advance to the next dword. */
4459 offset32 += 4;
4460 ret_buf += 4;
4461 len32 -= 4;
4462 }
4463
4464 if (rc)
4465 return rc;
4466
4467 cmd_flags = BNX2_NVM_COMMAND_LAST;
4468 rc = bnx2_nvram_read_dword(bp, offset32, buf, cmd_flags);
4469
4470 memcpy(ret_buf, buf, 4 - extra);
4471 }
4472
4473 /* Disable access to flash interface */
4474 bnx2_disable_nvram_access(bp);
4475
4476 bnx2_release_nvram_lock(bp);
4477
4478 return rc;
4479}
4480
4481static int
4482bnx2_nvram_write(struct bnx2 *bp, u32 offset, u8 *data_buf,
4483 int buf_size)
4484{
4485 u32 written, offset32, len32;
Michael Chane6be7632007-01-08 19:56:13 -08004486 u8 *buf, start[4], end[4], *align_buf = NULL, *flash_buffer = NULL;
Michael Chanb6016b72005-05-26 13:03:09 -07004487 int rc = 0;
4488 int align_start, align_end;
4489
4490 buf = data_buf;
4491 offset32 = offset;
4492 len32 = buf_size;
4493 align_start = align_end = 0;
4494
4495 if ((align_start = (offset32 & 3))) {
4496 offset32 &= ~3;
Michael Chanc8738792007-03-30 14:53:06 -07004497 len32 += align_start;
4498 if (len32 < 4)
4499 len32 = 4;
Michael Chanb6016b72005-05-26 13:03:09 -07004500 if ((rc = bnx2_nvram_read(bp, offset32, start, 4)))
4501 return rc;
4502 }
4503
4504 if (len32 & 3) {
Michael Chanc8738792007-03-30 14:53:06 -07004505 align_end = 4 - (len32 & 3);
4506 len32 += align_end;
4507 if ((rc = bnx2_nvram_read(bp, offset32 + len32 - 4, end, 4)))
4508 return rc;
Michael Chanb6016b72005-05-26 13:03:09 -07004509 }
4510
4511 if (align_start || align_end) {
Michael Chane6be7632007-01-08 19:56:13 -08004512 align_buf = kmalloc(len32, GFP_KERNEL);
4513 if (align_buf == NULL)
Michael Chanb6016b72005-05-26 13:03:09 -07004514 return -ENOMEM;
4515 if (align_start) {
Michael Chane6be7632007-01-08 19:56:13 -08004516 memcpy(align_buf, start, 4);
Michael Chanb6016b72005-05-26 13:03:09 -07004517 }
4518 if (align_end) {
Michael Chane6be7632007-01-08 19:56:13 -08004519 memcpy(align_buf + len32 - 4, end, 4);
Michael Chanb6016b72005-05-26 13:03:09 -07004520 }
Michael Chane6be7632007-01-08 19:56:13 -08004521 memcpy(align_buf + align_start, data_buf, buf_size);
4522 buf = align_buf;
Michael Chanb6016b72005-05-26 13:03:09 -07004523 }
4524
Michael Chane30372c2007-07-16 18:26:23 -07004525 if (!(bp->flash_info->flags & BNX2_NV_BUFFERED)) {
Michael Chanae181bc2006-05-22 16:39:20 -07004526 flash_buffer = kmalloc(264, GFP_KERNEL);
4527 if (flash_buffer == NULL) {
4528 rc = -ENOMEM;
4529 goto nvram_write_end;
4530 }
4531 }
4532
Michael Chanb6016b72005-05-26 13:03:09 -07004533 written = 0;
4534 while ((written < len32) && (rc == 0)) {
4535 u32 page_start, page_end, data_start, data_end;
4536 u32 addr, cmd_flags;
4537 int i;
Michael Chanb6016b72005-05-26 13:03:09 -07004538
4539 /* Find the page_start addr */
4540 page_start = offset32 + written;
4541 page_start -= (page_start % bp->flash_info->page_size);
4542 /* Find the page_end addr */
4543 page_end = page_start + bp->flash_info->page_size;
4544 /* Find the data_start addr */
4545 data_start = (written == 0) ? offset32 : page_start;
4546 /* Find the data_end addr */
Jeff Garzik6aa20a22006-09-13 13:24:59 -04004547 data_end = (page_end > offset32 + len32) ?
Michael Chanb6016b72005-05-26 13:03:09 -07004548 (offset32 + len32) : page_end;
4549
4550 /* Request access to the flash interface. */
4551 if ((rc = bnx2_acquire_nvram_lock(bp)) != 0)
4552 goto nvram_write_end;
4553
4554 /* Enable access to flash interface */
4555 bnx2_enable_nvram_access(bp);
4556
4557 cmd_flags = BNX2_NVM_COMMAND_FIRST;
Michael Chane30372c2007-07-16 18:26:23 -07004558 if (!(bp->flash_info->flags & BNX2_NV_BUFFERED)) {
Michael Chanb6016b72005-05-26 13:03:09 -07004559 int j;
4560
4561 /* Read the whole page into the buffer
4562 * (non-buffer flash only) */
4563 for (j = 0; j < bp->flash_info->page_size; j += 4) {
4564 if (j == (bp->flash_info->page_size - 4)) {
4565 cmd_flags |= BNX2_NVM_COMMAND_LAST;
4566 }
4567 rc = bnx2_nvram_read_dword(bp,
Jeff Garzik6aa20a22006-09-13 13:24:59 -04004568 page_start + j,
4569 &flash_buffer[j],
Michael Chanb6016b72005-05-26 13:03:09 -07004570 cmd_flags);
4571
4572 if (rc)
4573 goto nvram_write_end;
4574
4575 cmd_flags = 0;
4576 }
4577 }
4578
4579 /* Enable writes to flash interface (unlock write-protect) */
4580 if ((rc = bnx2_enable_nvram_write(bp)) != 0)
4581 goto nvram_write_end;
4582
Michael Chanb6016b72005-05-26 13:03:09 -07004583 /* Loop to write back the buffer data from page_start to
4584 * data_start */
4585 i = 0;
Michael Chane30372c2007-07-16 18:26:23 -07004586 if (!(bp->flash_info->flags & BNX2_NV_BUFFERED)) {
Michael Chanc8738792007-03-30 14:53:06 -07004587 /* Erase the page */
4588 if ((rc = bnx2_nvram_erase_page(bp, page_start)) != 0)
4589 goto nvram_write_end;
4590
4591 /* Re-enable the write again for the actual write */
4592 bnx2_enable_nvram_write(bp);
4593
Michael Chanb6016b72005-05-26 13:03:09 -07004594 for (addr = page_start; addr < data_start;
4595 addr += 4, i += 4) {
Jeff Garzik6aa20a22006-09-13 13:24:59 -04004596
Michael Chanb6016b72005-05-26 13:03:09 -07004597 rc = bnx2_nvram_write_dword(bp, addr,
4598 &flash_buffer[i], cmd_flags);
4599
4600 if (rc != 0)
4601 goto nvram_write_end;
4602
4603 cmd_flags = 0;
4604 }
4605 }
4606
4607 /* Loop to write the new data from data_start to data_end */
Michael Chanbae25762006-05-22 16:38:38 -07004608 for (addr = data_start; addr < data_end; addr += 4, i += 4) {
Michael Chanb6016b72005-05-26 13:03:09 -07004609 if ((addr == page_end - 4) ||
Michael Chane30372c2007-07-16 18:26:23 -07004610 ((bp->flash_info->flags & BNX2_NV_BUFFERED) &&
Michael Chanb6016b72005-05-26 13:03:09 -07004611 (addr == data_end - 4))) {
4612
4613 cmd_flags |= BNX2_NVM_COMMAND_LAST;
4614 }
4615 rc = bnx2_nvram_write_dword(bp, addr, buf,
4616 cmd_flags);
4617
4618 if (rc != 0)
4619 goto nvram_write_end;
4620
4621 cmd_flags = 0;
4622 buf += 4;
4623 }
4624
4625 /* Loop to write back the buffer data from data_end
4626 * to page_end */
Michael Chane30372c2007-07-16 18:26:23 -07004627 if (!(bp->flash_info->flags & BNX2_NV_BUFFERED)) {
Michael Chanb6016b72005-05-26 13:03:09 -07004628 for (addr = data_end; addr < page_end;
4629 addr += 4, i += 4) {
Jeff Garzik6aa20a22006-09-13 13:24:59 -04004630
Michael Chanb6016b72005-05-26 13:03:09 -07004631 if (addr == page_end-4) {
4632 cmd_flags = BNX2_NVM_COMMAND_LAST;
4633 }
4634 rc = bnx2_nvram_write_dword(bp, addr,
4635 &flash_buffer[i], cmd_flags);
4636
4637 if (rc != 0)
4638 goto nvram_write_end;
4639
4640 cmd_flags = 0;
4641 }
4642 }
4643
4644 /* Disable writes to flash interface (lock write-protect) */
4645 bnx2_disable_nvram_write(bp);
4646
4647 /* Disable access to flash interface */
4648 bnx2_disable_nvram_access(bp);
4649 bnx2_release_nvram_lock(bp);
4650
4651 /* Increment written */
4652 written += data_end - data_start;
4653 }
4654
4655nvram_write_end:
Michael Chane6be7632007-01-08 19:56:13 -08004656 kfree(flash_buffer);
4657 kfree(align_buf);
Michael Chanb6016b72005-05-26 13:03:09 -07004658 return rc;
4659}
4660
Michael Chan0d8a6572007-07-07 22:49:43 -07004661static void
Michael Chan7c62e832008-07-14 22:39:03 -07004662bnx2_init_fw_cap(struct bnx2 *bp)
Michael Chan0d8a6572007-07-07 22:49:43 -07004663{
Michael Chan7c62e832008-07-14 22:39:03 -07004664 u32 val, sig = 0;
Michael Chan0d8a6572007-07-07 22:49:43 -07004665
Michael Chan583c28e2008-01-21 19:51:35 -08004666 bp->phy_flags &= ~BNX2_PHY_FLAG_REMOTE_PHY_CAP;
Michael Chan7c62e832008-07-14 22:39:03 -07004667 bp->flags &= ~BNX2_FLAG_CAN_KEEP_VLAN;
4668
4669 if (!(bp->flags & BNX2_FLAG_ASF_ENABLE))
4670 bp->flags |= BNX2_FLAG_CAN_KEEP_VLAN;
Michael Chan0d8a6572007-07-07 22:49:43 -07004671
Michael Chan2726d6e2008-01-29 21:35:05 -08004672 val = bnx2_shmem_rd(bp, BNX2_FW_CAP_MB);
Michael Chan0d8a6572007-07-07 22:49:43 -07004673 if ((val & BNX2_FW_CAP_SIGNATURE_MASK) != BNX2_FW_CAP_SIGNATURE)
4674 return;
4675
Michael Chan7c62e832008-07-14 22:39:03 -07004676 if ((val & BNX2_FW_CAP_CAN_KEEP_VLAN) == BNX2_FW_CAP_CAN_KEEP_VLAN) {
4677 bp->flags |= BNX2_FLAG_CAN_KEEP_VLAN;
4678 sig |= BNX2_DRV_ACK_CAP_SIGNATURE | BNX2_FW_CAP_CAN_KEEP_VLAN;
4679 }
4680
4681 if ((bp->phy_flags & BNX2_PHY_FLAG_SERDES) &&
4682 (val & BNX2_FW_CAP_REMOTE_PHY_CAPABLE)) {
4683 u32 link;
4684
Michael Chan583c28e2008-01-21 19:51:35 -08004685 bp->phy_flags |= BNX2_PHY_FLAG_REMOTE_PHY_CAP;
Michael Chan0d8a6572007-07-07 22:49:43 -07004686
Michael Chan7c62e832008-07-14 22:39:03 -07004687 link = bnx2_shmem_rd(bp, BNX2_LINK_STATUS);
4688 if (link & BNX2_LINK_STATUS_SERDES_LINK)
Michael Chan0d8a6572007-07-07 22:49:43 -07004689 bp->phy_port = PORT_FIBRE;
4690 else
4691 bp->phy_port = PORT_TP;
Michael Chan489310a2007-10-10 16:16:31 -07004692
Michael Chan7c62e832008-07-14 22:39:03 -07004693 sig |= BNX2_DRV_ACK_CAP_SIGNATURE |
4694 BNX2_FW_CAP_REMOTE_PHY_CAPABLE;
Michael Chan0d8a6572007-07-07 22:49:43 -07004695 }
Michael Chan7c62e832008-07-14 22:39:03 -07004696
4697 if (netif_running(bp->dev) && sig)
4698 bnx2_shmem_wr(bp, BNX2_DRV_ACK_CAP_MB, sig);
Michael Chan0d8a6572007-07-07 22:49:43 -07004699}
4700
Michael Chanb4b36042007-12-20 19:59:30 -08004701static void
4702bnx2_setup_msix_tbl(struct bnx2 *bp)
4703{
Michael Chane503e062012-12-06 10:33:08 +00004704 BNX2_WR(bp, BNX2_PCI_GRC_WINDOW_ADDR, BNX2_PCI_GRC_WINDOW_ADDR_SEP_WIN);
Michael Chanb4b36042007-12-20 19:59:30 -08004705
Michael Chane503e062012-12-06 10:33:08 +00004706 BNX2_WR(bp, BNX2_PCI_GRC_WINDOW2_ADDR, BNX2_MSIX_TABLE_ADDR);
4707 BNX2_WR(bp, BNX2_PCI_GRC_WINDOW3_ADDR, BNX2_MSIX_PBA_ADDR);
Michael Chanb4b36042007-12-20 19:59:30 -08004708}
4709
Michael Chanb6016b72005-05-26 13:03:09 -07004710static int
4711bnx2_reset_chip(struct bnx2 *bp, u32 reset_code)
4712{
4713 u32 val;
4714 int i, rc = 0;
Michael Chan489310a2007-10-10 16:16:31 -07004715 u8 old_port;
Michael Chanb6016b72005-05-26 13:03:09 -07004716
4717 /* Wait for the current PCI transaction to complete before
4718 * issuing a reset. */
Michael Chan4ce45e02012-12-06 10:33:10 +00004719 if ((BNX2_CHIP(bp) == BNX2_CHIP_5706) ||
4720 (BNX2_CHIP(bp) == BNX2_CHIP_5708)) {
Michael Chane503e062012-12-06 10:33:08 +00004721 BNX2_WR(bp, BNX2_MISC_ENABLE_CLR_BITS,
4722 BNX2_MISC_ENABLE_CLR_BITS_TX_DMA_ENABLE |
4723 BNX2_MISC_ENABLE_CLR_BITS_DMA_ENGINE_ENABLE |
4724 BNX2_MISC_ENABLE_CLR_BITS_RX_DMA_ENABLE |
4725 BNX2_MISC_ENABLE_CLR_BITS_HOST_COALESCE_ENABLE);
4726 val = BNX2_RD(bp, BNX2_MISC_ENABLE_CLR_BITS);
Eddie Waia5dac102010-11-24 13:48:54 +00004727 udelay(5);
4728 } else { /* 5709 */
Michael Chane503e062012-12-06 10:33:08 +00004729 val = BNX2_RD(bp, BNX2_MISC_NEW_CORE_CTL);
Eddie Waia5dac102010-11-24 13:48:54 +00004730 val &= ~BNX2_MISC_NEW_CORE_CTL_DMA_ENABLE;
Michael Chane503e062012-12-06 10:33:08 +00004731 BNX2_WR(bp, BNX2_MISC_NEW_CORE_CTL, val);
4732 val = BNX2_RD(bp, BNX2_MISC_NEW_CORE_CTL);
Eddie Waia5dac102010-11-24 13:48:54 +00004733
4734 for (i = 0; i < 100; i++) {
4735 msleep(1);
Michael Chane503e062012-12-06 10:33:08 +00004736 val = BNX2_RD(bp, BNX2_PCICFG_DEVICE_CONTROL);
Eddie Waia5dac102010-11-24 13:48:54 +00004737 if (!(val & BNX2_PCICFG_DEVICE_STATUS_NO_PEND))
4738 break;
4739 }
4740 }
Michael Chanb6016b72005-05-26 13:03:09 -07004741
Michael Chanb090ae22006-01-23 16:07:10 -08004742 /* Wait for the firmware to tell us it is ok to issue a reset. */
Michael Chana2f13892008-07-14 22:38:23 -07004743 bnx2_fw_sync(bp, BNX2_DRV_MSG_DATA_WAIT0 | reset_code, 1, 1);
Michael Chanb090ae22006-01-23 16:07:10 -08004744
Michael Chanb6016b72005-05-26 13:03:09 -07004745 /* Deposit a driver reset signature so the firmware knows that
4746 * this is a soft reset. */
Michael Chan2726d6e2008-01-29 21:35:05 -08004747 bnx2_shmem_wr(bp, BNX2_DRV_RESET_SIGNATURE,
4748 BNX2_DRV_RESET_SIGNATURE_MAGIC);
Michael Chanb6016b72005-05-26 13:03:09 -07004749
Michael Chanb6016b72005-05-26 13:03:09 -07004750 /* Do a dummy read to force the chip to complete all current transaction
4751 * before we issue a reset. */
Michael Chane503e062012-12-06 10:33:08 +00004752 val = BNX2_RD(bp, BNX2_MISC_ID);
Michael Chanb6016b72005-05-26 13:03:09 -07004753
Michael Chan4ce45e02012-12-06 10:33:10 +00004754 if (BNX2_CHIP(bp) == BNX2_CHIP_5709) {
Michael Chane503e062012-12-06 10:33:08 +00004755 BNX2_WR(bp, BNX2_MISC_COMMAND, BNX2_MISC_COMMAND_SW_RESET);
4756 BNX2_RD(bp, BNX2_MISC_COMMAND);
Michael Chan234754d2006-11-19 14:11:41 -08004757 udelay(5);
Michael Chanb6016b72005-05-26 13:03:09 -07004758
Michael Chan234754d2006-11-19 14:11:41 -08004759 val = BNX2_PCICFG_MISC_CONFIG_REG_WINDOW_ENA |
4760 BNX2_PCICFG_MISC_CONFIG_TARGET_MB_WORD_SWAP;
Michael Chanb6016b72005-05-26 13:03:09 -07004761
Michael Chane503e062012-12-06 10:33:08 +00004762 BNX2_WR(bp, BNX2_PCICFG_MISC_CONFIG, val);
Michael Chanb6016b72005-05-26 13:03:09 -07004763
Michael Chan234754d2006-11-19 14:11:41 -08004764 } else {
4765 val = BNX2_PCICFG_MISC_CONFIG_CORE_RST_REQ |
4766 BNX2_PCICFG_MISC_CONFIG_REG_WINDOW_ENA |
4767 BNX2_PCICFG_MISC_CONFIG_TARGET_MB_WORD_SWAP;
4768
4769 /* Chip reset. */
Michael Chane503e062012-12-06 10:33:08 +00004770 BNX2_WR(bp, BNX2_PCICFG_MISC_CONFIG, val);
Michael Chan234754d2006-11-19 14:11:41 -08004771
Michael Chan594a9df2007-08-28 15:39:42 -07004772 /* Reading back any register after chip reset will hang the
4773 * bus on 5706 A0 and A1. The msleep below provides plenty
4774 * of margin for write posting.
4775 */
Michael Chan4ce45e02012-12-06 10:33:10 +00004776 if ((BNX2_CHIP_ID(bp) == BNX2_CHIP_ID_5706_A0) ||
4777 (BNX2_CHIP_ID(bp) == BNX2_CHIP_ID_5706_A1))
Arjan van de Ven8e545882007-08-28 14:34:43 -07004778 msleep(20);
Michael Chanb6016b72005-05-26 13:03:09 -07004779
Michael Chan234754d2006-11-19 14:11:41 -08004780 /* Reset takes approximate 30 usec */
4781 for (i = 0; i < 10; i++) {
Michael Chane503e062012-12-06 10:33:08 +00004782 val = BNX2_RD(bp, BNX2_PCICFG_MISC_CONFIG);
Michael Chan234754d2006-11-19 14:11:41 -08004783 if ((val & (BNX2_PCICFG_MISC_CONFIG_CORE_RST_REQ |
4784 BNX2_PCICFG_MISC_CONFIG_CORE_RST_BSY)) == 0)
4785 break;
4786 udelay(10);
4787 }
4788
4789 if (val & (BNX2_PCICFG_MISC_CONFIG_CORE_RST_REQ |
4790 BNX2_PCICFG_MISC_CONFIG_CORE_RST_BSY)) {
Joe Perches3a9c6a42010-02-17 15:01:51 +00004791 pr_err("Chip reset did not complete\n");
Michael Chan234754d2006-11-19 14:11:41 -08004792 return -EBUSY;
4793 }
Michael Chanb6016b72005-05-26 13:03:09 -07004794 }
4795
4796 /* Make sure byte swapping is properly configured. */
Michael Chane503e062012-12-06 10:33:08 +00004797 val = BNX2_RD(bp, BNX2_PCI_SWAP_DIAG0);
Michael Chanb6016b72005-05-26 13:03:09 -07004798 if (val != 0x01020304) {
Joe Perches3a9c6a42010-02-17 15:01:51 +00004799 pr_err("Chip not in correct endian mode\n");
Michael Chanb6016b72005-05-26 13:03:09 -07004800 return -ENODEV;
4801 }
4802
Michael Chanb6016b72005-05-26 13:03:09 -07004803 /* Wait for the firmware to finish its initialization. */
Michael Chana2f13892008-07-14 22:38:23 -07004804 rc = bnx2_fw_sync(bp, BNX2_DRV_MSG_DATA_WAIT1 | reset_code, 1, 0);
Michael Chanb090ae22006-01-23 16:07:10 -08004805 if (rc)
4806 return rc;
Michael Chanb6016b72005-05-26 13:03:09 -07004807
Michael Chan0d8a6572007-07-07 22:49:43 -07004808 spin_lock_bh(&bp->phy_lock);
Michael Chan489310a2007-10-10 16:16:31 -07004809 old_port = bp->phy_port;
Michael Chan7c62e832008-07-14 22:39:03 -07004810 bnx2_init_fw_cap(bp);
Michael Chan583c28e2008-01-21 19:51:35 -08004811 if ((bp->phy_flags & BNX2_PHY_FLAG_REMOTE_PHY_CAP) &&
4812 old_port != bp->phy_port)
Michael Chan0d8a6572007-07-07 22:49:43 -07004813 bnx2_set_default_remote_link(bp);
4814 spin_unlock_bh(&bp->phy_lock);
4815
Michael Chan4ce45e02012-12-06 10:33:10 +00004816 if (BNX2_CHIP_ID(bp) == BNX2_CHIP_ID_5706_A0) {
Michael Chanb6016b72005-05-26 13:03:09 -07004817 /* Adjust the voltage regular to two steps lower. The default
4818 * of this register is 0x0000000e. */
Michael Chane503e062012-12-06 10:33:08 +00004819 BNX2_WR(bp, BNX2_MISC_VREG_CONTROL, 0x000000fa);
Michael Chanb6016b72005-05-26 13:03:09 -07004820
4821 /* Remove bad rbuf memory from the free pool. */
4822 rc = bnx2_alloc_bad_rbuf(bp);
4823 }
4824
Michael Chanc441b8d2010-04-27 11:28:09 +00004825 if (bp->flags & BNX2_FLAG_USING_MSIX) {
Michael Chanb4b36042007-12-20 19:59:30 -08004826 bnx2_setup_msix_tbl(bp);
Michael Chanc441b8d2010-04-27 11:28:09 +00004827 /* Prevent MSIX table reads and write from timing out */
Michael Chane503e062012-12-06 10:33:08 +00004828 BNX2_WR(bp, BNX2_MISC_ECO_HW_CTL,
Michael Chanc441b8d2010-04-27 11:28:09 +00004829 BNX2_MISC_ECO_HW_CTL_LARGE_GRC_TMOUT_EN);
4830 }
Michael Chanb4b36042007-12-20 19:59:30 -08004831
Michael Chanb6016b72005-05-26 13:03:09 -07004832 return rc;
4833}
4834
4835static int
4836bnx2_init_chip(struct bnx2 *bp)
4837{
Michael Chand8026d92008-11-12 16:02:20 -08004838 u32 val, mtu;
Michael Chanb4b36042007-12-20 19:59:30 -08004839 int rc, i;
Michael Chanb6016b72005-05-26 13:03:09 -07004840
4841 /* Make sure the interrupt is not active. */
Michael Chane503e062012-12-06 10:33:08 +00004842 BNX2_WR(bp, BNX2_PCICFG_INT_ACK_CMD, BNX2_PCICFG_INT_ACK_CMD_MASK_INT);
Michael Chanb6016b72005-05-26 13:03:09 -07004843
4844 val = BNX2_DMA_CONFIG_DATA_BYTE_SWAP |
4845 BNX2_DMA_CONFIG_DATA_WORD_SWAP |
4846#ifdef __BIG_ENDIAN
Jeff Garzik6aa20a22006-09-13 13:24:59 -04004847 BNX2_DMA_CONFIG_CNTL_BYTE_SWAP |
Michael Chanb6016b72005-05-26 13:03:09 -07004848#endif
Jeff Garzik6aa20a22006-09-13 13:24:59 -04004849 BNX2_DMA_CONFIG_CNTL_WORD_SWAP |
Michael Chanb6016b72005-05-26 13:03:09 -07004850 DMA_READ_CHANS << 12 |
4851 DMA_WRITE_CHANS << 16;
4852
4853 val |= (0x2 << 20) | (1 << 11);
4854
David S. Millerf86e82f2008-01-21 17:15:40 -08004855 if ((bp->flags & BNX2_FLAG_PCIX) && (bp->bus_speed_mhz == 133))
Michael Chanb6016b72005-05-26 13:03:09 -07004856 val |= (1 << 23);
4857
Michael Chan4ce45e02012-12-06 10:33:10 +00004858 if ((BNX2_CHIP(bp) == BNX2_CHIP_5706) &&
4859 (BNX2_CHIP_ID(bp) != BNX2_CHIP_ID_5706_A0) &&
4860 !(bp->flags & BNX2_FLAG_PCIX))
Michael Chanb6016b72005-05-26 13:03:09 -07004861 val |= BNX2_DMA_CONFIG_CNTL_PING_PONG_DMA;
4862
Michael Chane503e062012-12-06 10:33:08 +00004863 BNX2_WR(bp, BNX2_DMA_CONFIG, val);
Michael Chanb6016b72005-05-26 13:03:09 -07004864
Michael Chan4ce45e02012-12-06 10:33:10 +00004865 if (BNX2_CHIP_ID(bp) == BNX2_CHIP_ID_5706_A0) {
Michael Chane503e062012-12-06 10:33:08 +00004866 val = BNX2_RD(bp, BNX2_TDMA_CONFIG);
Michael Chanb6016b72005-05-26 13:03:09 -07004867 val |= BNX2_TDMA_CONFIG_ONE_DMA;
Michael Chane503e062012-12-06 10:33:08 +00004868 BNX2_WR(bp, BNX2_TDMA_CONFIG, val);
Michael Chanb6016b72005-05-26 13:03:09 -07004869 }
4870
David S. Millerf86e82f2008-01-21 17:15:40 -08004871 if (bp->flags & BNX2_FLAG_PCIX) {
Michael Chanb6016b72005-05-26 13:03:09 -07004872 u16 val16;
4873
4874 pci_read_config_word(bp->pdev, bp->pcix_cap + PCI_X_CMD,
4875 &val16);
4876 pci_write_config_word(bp->pdev, bp->pcix_cap + PCI_X_CMD,
4877 val16 & ~PCI_X_CMD_ERO);
4878 }
4879
Michael Chane503e062012-12-06 10:33:08 +00004880 BNX2_WR(bp, BNX2_MISC_ENABLE_SET_BITS,
4881 BNX2_MISC_ENABLE_SET_BITS_HOST_COALESCE_ENABLE |
4882 BNX2_MISC_ENABLE_STATUS_BITS_RX_V2P_ENABLE |
4883 BNX2_MISC_ENABLE_STATUS_BITS_CONTEXT_ENABLE);
Michael Chanb6016b72005-05-26 13:03:09 -07004884
4885 /* Initialize context mapping and zero out the quick contexts. The
4886 * context block must have already been enabled. */
Michael Chan4ce45e02012-12-06 10:33:10 +00004887 if (BNX2_CHIP(bp) == BNX2_CHIP_5709) {
Michael Chan641bdcd2007-06-04 21:22:24 -07004888 rc = bnx2_init_5709_context(bp);
4889 if (rc)
4890 return rc;
4891 } else
Michael Chan59b47d82006-11-19 14:10:45 -08004892 bnx2_init_context(bp);
Michael Chanb6016b72005-05-26 13:03:09 -07004893
Michael Chanfba9fe92006-06-12 22:21:25 -07004894 if ((rc = bnx2_init_cpus(bp)) != 0)
4895 return rc;
4896
Michael Chanb6016b72005-05-26 13:03:09 -07004897 bnx2_init_nvram(bp);
4898
Benjamin Li5fcaed02008-07-14 22:39:52 -07004899 bnx2_set_mac_addr(bp, bp->dev->dev_addr, 0);
Michael Chanb6016b72005-05-26 13:03:09 -07004900
Michael Chane503e062012-12-06 10:33:08 +00004901 val = BNX2_RD(bp, BNX2_MQ_CONFIG);
Michael Chanb6016b72005-05-26 13:03:09 -07004902 val &= ~BNX2_MQ_CONFIG_KNL_BYP_BLK_SIZE;
4903 val |= BNX2_MQ_CONFIG_KNL_BYP_BLK_SIZE_256;
Michael Chan4ce45e02012-12-06 10:33:10 +00004904 if (BNX2_CHIP(bp) == BNX2_CHIP_5709) {
Michael Chan4edd4732009-06-08 18:14:42 -07004905 val |= BNX2_MQ_CONFIG_BIN_MQ_MODE;
Michael Chan4ce45e02012-12-06 10:33:10 +00004906 if (BNX2_CHIP_REV(bp) == BNX2_CHIP_REV_Ax)
Michael Chan4edd4732009-06-08 18:14:42 -07004907 val |= BNX2_MQ_CONFIG_HALT_DIS;
4908 }
Michael Chan68c9f752007-04-24 15:35:53 -07004909
Michael Chane503e062012-12-06 10:33:08 +00004910 BNX2_WR(bp, BNX2_MQ_CONFIG, val);
Michael Chanb6016b72005-05-26 13:03:09 -07004911
4912 val = 0x10000 + (MAX_CID_CNT * MB_KERNEL_CTX_SIZE);
Michael Chane503e062012-12-06 10:33:08 +00004913 BNX2_WR(bp, BNX2_MQ_KNL_BYP_WIND_START, val);
4914 BNX2_WR(bp, BNX2_MQ_KNL_WIND_END, val);
Michael Chanb6016b72005-05-26 13:03:09 -07004915
Michael Chan2bc40782012-12-06 10:33:09 +00004916 val = (BNX2_PAGE_BITS - 8) << 24;
Michael Chane503e062012-12-06 10:33:08 +00004917 BNX2_WR(bp, BNX2_RV2P_CONFIG, val);
Michael Chanb6016b72005-05-26 13:03:09 -07004918
4919 /* Configure page size. */
Michael Chane503e062012-12-06 10:33:08 +00004920 val = BNX2_RD(bp, BNX2_TBDR_CONFIG);
Michael Chanb6016b72005-05-26 13:03:09 -07004921 val &= ~BNX2_TBDR_CONFIG_PAGE_SIZE;
Michael Chan2bc40782012-12-06 10:33:09 +00004922 val |= (BNX2_PAGE_BITS - 8) << 24 | 0x40;
Michael Chane503e062012-12-06 10:33:08 +00004923 BNX2_WR(bp, BNX2_TBDR_CONFIG, val);
Michael Chanb6016b72005-05-26 13:03:09 -07004924
4925 val = bp->mac_addr[0] +
4926 (bp->mac_addr[1] << 8) +
4927 (bp->mac_addr[2] << 16) +
4928 bp->mac_addr[3] +
4929 (bp->mac_addr[4] << 8) +
4930 (bp->mac_addr[5] << 16);
Michael Chane503e062012-12-06 10:33:08 +00004931 BNX2_WR(bp, BNX2_EMAC_BACKOFF_SEED, val);
Michael Chanb6016b72005-05-26 13:03:09 -07004932
4933 /* Program the MTU. Also include 4 bytes for CRC32. */
Michael Chand8026d92008-11-12 16:02:20 -08004934 mtu = bp->dev->mtu;
4935 val = mtu + ETH_HLEN + ETH_FCS_LEN;
Michael Chanb6016b72005-05-26 13:03:09 -07004936 if (val > (MAX_ETHERNET_PACKET_SIZE + 4))
4937 val |= BNX2_EMAC_RX_MTU_SIZE_JUMBO_ENA;
Michael Chane503e062012-12-06 10:33:08 +00004938 BNX2_WR(bp, BNX2_EMAC_RX_MTU_SIZE, val);
Michael Chanb6016b72005-05-26 13:03:09 -07004939
Michael Chand8026d92008-11-12 16:02:20 -08004940 if (mtu < 1500)
4941 mtu = 1500;
4942
4943 bnx2_reg_wr_ind(bp, BNX2_RBUF_CONFIG, BNX2_RBUF_CONFIG_VAL(mtu));
4944 bnx2_reg_wr_ind(bp, BNX2_RBUF_CONFIG2, BNX2_RBUF_CONFIG2_VAL(mtu));
4945 bnx2_reg_wr_ind(bp, BNX2_RBUF_CONFIG3, BNX2_RBUF_CONFIG3_VAL(mtu));
4946
Michael Chan155d5562009-08-21 16:20:43 +00004947 memset(bp->bnx2_napi[0].status_blk.msi, 0, bp->status_stats_size);
Michael Chanb4b36042007-12-20 19:59:30 -08004948 for (i = 0; i < BNX2_MAX_MSIX_VEC; i++)
4949 bp->bnx2_napi[i].last_status_idx = 0;
4950
Michael Chanefba0182008-12-03 00:36:15 -08004951 bp->idle_chk_status_idx = 0xffff;
4952
Michael Chanb6016b72005-05-26 13:03:09 -07004953 bp->rx_mode = BNX2_EMAC_RX_MODE_SORT_MODE;
4954
4955 /* Set up how to generate a link change interrupt. */
Michael Chane503e062012-12-06 10:33:08 +00004956 BNX2_WR(bp, BNX2_EMAC_ATTENTION_ENA, BNX2_EMAC_ATTENTION_ENA_LINK);
Michael Chanb6016b72005-05-26 13:03:09 -07004957
Michael Chane503e062012-12-06 10:33:08 +00004958 BNX2_WR(bp, BNX2_HC_STATUS_ADDR_L,
4959 (u64) bp->status_blk_mapping & 0xffffffff);
4960 BNX2_WR(bp, BNX2_HC_STATUS_ADDR_H, (u64) bp->status_blk_mapping >> 32);
Michael Chanb6016b72005-05-26 13:03:09 -07004961
Michael Chane503e062012-12-06 10:33:08 +00004962 BNX2_WR(bp, BNX2_HC_STATISTICS_ADDR_L,
4963 (u64) bp->stats_blk_mapping & 0xffffffff);
4964 BNX2_WR(bp, BNX2_HC_STATISTICS_ADDR_H,
4965 (u64) bp->stats_blk_mapping >> 32);
Michael Chanb6016b72005-05-26 13:03:09 -07004966
Michael Chane503e062012-12-06 10:33:08 +00004967 BNX2_WR(bp, BNX2_HC_TX_QUICK_CONS_TRIP,
4968 (bp->tx_quick_cons_trip_int << 16) | bp->tx_quick_cons_trip);
Michael Chanb6016b72005-05-26 13:03:09 -07004969
Michael Chane503e062012-12-06 10:33:08 +00004970 BNX2_WR(bp, BNX2_HC_RX_QUICK_CONS_TRIP,
4971 (bp->rx_quick_cons_trip_int << 16) | bp->rx_quick_cons_trip);
Michael Chanb6016b72005-05-26 13:03:09 -07004972
Michael Chane503e062012-12-06 10:33:08 +00004973 BNX2_WR(bp, BNX2_HC_COMP_PROD_TRIP,
4974 (bp->comp_prod_trip_int << 16) | bp->comp_prod_trip);
Michael Chanb6016b72005-05-26 13:03:09 -07004975
Michael Chane503e062012-12-06 10:33:08 +00004976 BNX2_WR(bp, BNX2_HC_TX_TICKS, (bp->tx_ticks_int << 16) | bp->tx_ticks);
Michael Chanb6016b72005-05-26 13:03:09 -07004977
Michael Chane503e062012-12-06 10:33:08 +00004978 BNX2_WR(bp, BNX2_HC_RX_TICKS, (bp->rx_ticks_int << 16) | bp->rx_ticks);
Michael Chanb6016b72005-05-26 13:03:09 -07004979
Michael Chane503e062012-12-06 10:33:08 +00004980 BNX2_WR(bp, BNX2_HC_COM_TICKS,
4981 (bp->com_ticks_int << 16) | bp->com_ticks);
Michael Chanb6016b72005-05-26 13:03:09 -07004982
Michael Chane503e062012-12-06 10:33:08 +00004983 BNX2_WR(bp, BNX2_HC_CMD_TICKS,
4984 (bp->cmd_ticks_int << 16) | bp->cmd_ticks);
Michael Chanb6016b72005-05-26 13:03:09 -07004985
Michael Chan61d9e3f2009-08-21 16:20:46 +00004986 if (bp->flags & BNX2_FLAG_BROKEN_STATS)
Michael Chane503e062012-12-06 10:33:08 +00004987 BNX2_WR(bp, BNX2_HC_STATS_TICKS, 0);
Michael Chan02537b062007-06-04 21:24:07 -07004988 else
Michael Chane503e062012-12-06 10:33:08 +00004989 BNX2_WR(bp, BNX2_HC_STATS_TICKS, bp->stats_ticks);
4990 BNX2_WR(bp, BNX2_HC_STAT_COLLECT_TICKS, 0xbb8); /* 3ms */
Michael Chanb6016b72005-05-26 13:03:09 -07004991
Michael Chan4ce45e02012-12-06 10:33:10 +00004992 if (BNX2_CHIP_ID(bp) == BNX2_CHIP_ID_5706_A1)
Michael Chan8e6a72c2007-05-03 13:24:48 -07004993 val = BNX2_HC_CONFIG_COLLECT_STATS;
Michael Chanb6016b72005-05-26 13:03:09 -07004994 else {
Michael Chan8e6a72c2007-05-03 13:24:48 -07004995 val = BNX2_HC_CONFIG_RX_TMR_MODE | BNX2_HC_CONFIG_TX_TMR_MODE |
4996 BNX2_HC_CONFIG_COLLECT_STATS;
Michael Chanb6016b72005-05-26 13:03:09 -07004997 }
4998
Michael Chanefde73a2010-02-15 19:42:07 +00004999 if (bp->flags & BNX2_FLAG_USING_MSIX) {
Michael Chane503e062012-12-06 10:33:08 +00005000 BNX2_WR(bp, BNX2_HC_MSIX_BIT_VECTOR,
5001 BNX2_HC_MSIX_BIT_VECTOR_VAL);
Michael Chanc76c0472007-12-20 20:01:19 -08005002
Michael Chan5e9ad9e2008-06-19 16:43:17 -07005003 val |= BNX2_HC_CONFIG_SB_ADDR_INC_128B;
5004 }
5005
5006 if (bp->flags & BNX2_FLAG_ONE_SHOT_MSI)
Michael Chancf7474a2009-08-21 16:20:48 +00005007 val |= BNX2_HC_CONFIG_ONE_SHOT | BNX2_HC_CONFIG_USE_INT_PARAM;
Michael Chan5e9ad9e2008-06-19 16:43:17 -07005008
Michael Chane503e062012-12-06 10:33:08 +00005009 BNX2_WR(bp, BNX2_HC_CONFIG, val);
Michael Chan5e9ad9e2008-06-19 16:43:17 -07005010
Michael Chan22fa1592010-10-11 16:12:00 -07005011 if (bp->rx_ticks < 25)
5012 bnx2_reg_wr_ind(bp, BNX2_FW_RX_LOW_LATENCY, 1);
5013 else
5014 bnx2_reg_wr_ind(bp, BNX2_FW_RX_LOW_LATENCY, 0);
5015
Michael Chan5e9ad9e2008-06-19 16:43:17 -07005016 for (i = 1; i < bp->irq_nvecs; i++) {
5017 u32 base = ((i - 1) * BNX2_HC_SB_CONFIG_SIZE) +
5018 BNX2_HC_SB_CONFIG_1;
5019
Michael Chane503e062012-12-06 10:33:08 +00005020 BNX2_WR(bp, base,
Michael Chanc76c0472007-12-20 20:01:19 -08005021 BNX2_HC_SB_CONFIG_1_TX_TMR_MODE |
Michael Chan5e9ad9e2008-06-19 16:43:17 -07005022 BNX2_HC_SB_CONFIG_1_RX_TMR_MODE |
Michael Chanc76c0472007-12-20 20:01:19 -08005023 BNX2_HC_SB_CONFIG_1_ONE_SHOT);
5024
Michael Chane503e062012-12-06 10:33:08 +00005025 BNX2_WR(bp, base + BNX2_HC_TX_QUICK_CONS_TRIP_OFF,
Michael Chanc76c0472007-12-20 20:01:19 -08005026 (bp->tx_quick_cons_trip_int << 16) |
5027 bp->tx_quick_cons_trip);
5028
Michael Chane503e062012-12-06 10:33:08 +00005029 BNX2_WR(bp, base + BNX2_HC_TX_TICKS_OFF,
Michael Chanc76c0472007-12-20 20:01:19 -08005030 (bp->tx_ticks_int << 16) | bp->tx_ticks);
5031
Michael Chane503e062012-12-06 10:33:08 +00005032 BNX2_WR(bp, base + BNX2_HC_RX_QUICK_CONS_TRIP_OFF,
5033 (bp->rx_quick_cons_trip_int << 16) |
Michael Chan5e9ad9e2008-06-19 16:43:17 -07005034 bp->rx_quick_cons_trip);
5035
Michael Chane503e062012-12-06 10:33:08 +00005036 BNX2_WR(bp, base + BNX2_HC_RX_TICKS_OFF,
Michael Chan5e9ad9e2008-06-19 16:43:17 -07005037 (bp->rx_ticks_int << 16) | bp->rx_ticks);
Michael Chanc76c0472007-12-20 20:01:19 -08005038 }
5039
Michael Chanb6016b72005-05-26 13:03:09 -07005040 /* Clear internal stats counters. */
Michael Chane503e062012-12-06 10:33:08 +00005041 BNX2_WR(bp, BNX2_HC_COMMAND, BNX2_HC_COMMAND_CLR_STAT_NOW);
Michael Chanb6016b72005-05-26 13:03:09 -07005042
Michael Chane503e062012-12-06 10:33:08 +00005043 BNX2_WR(bp, BNX2_HC_ATTN_BITS_ENABLE, STATUS_ATTN_EVENTS);
Michael Chanb6016b72005-05-26 13:03:09 -07005044
5045 /* Initialize the receive filter. */
5046 bnx2_set_rx_mode(bp->dev);
5047
Michael Chan4ce45e02012-12-06 10:33:10 +00005048 if (BNX2_CHIP(bp) == BNX2_CHIP_5709) {
Michael Chane503e062012-12-06 10:33:08 +00005049 val = BNX2_RD(bp, BNX2_MISC_NEW_CORE_CTL);
Michael Chan0aa38df2007-06-04 21:23:06 -07005050 val |= BNX2_MISC_NEW_CORE_CTL_DMA_ENABLE;
Michael Chane503e062012-12-06 10:33:08 +00005051 BNX2_WR(bp, BNX2_MISC_NEW_CORE_CTL, val);
Michael Chan0aa38df2007-06-04 21:23:06 -07005052 }
Michael Chanb090ae22006-01-23 16:07:10 -08005053 rc = bnx2_fw_sync(bp, BNX2_DRV_MSG_DATA_WAIT2 | BNX2_DRV_MSG_CODE_RESET,
Michael Chana2f13892008-07-14 22:38:23 -07005054 1, 0);
Michael Chanb6016b72005-05-26 13:03:09 -07005055
Michael Chane503e062012-12-06 10:33:08 +00005056 BNX2_WR(bp, BNX2_MISC_ENABLE_SET_BITS, BNX2_MISC_ENABLE_DEFAULT);
5057 BNX2_RD(bp, BNX2_MISC_ENABLE_SET_BITS);
Michael Chanb6016b72005-05-26 13:03:09 -07005058
5059 udelay(20);
5060
Michael Chane503e062012-12-06 10:33:08 +00005061 bp->hc_cmd = BNX2_RD(bp, BNX2_HC_COMMAND);
Michael Chanbf5295b2006-03-23 01:11:56 -08005062
Michael Chanb090ae22006-01-23 16:07:10 -08005063 return rc;
Michael Chanb6016b72005-05-26 13:03:09 -07005064}
5065
Michael Chan59b47d82006-11-19 14:10:45 -08005066static void
Michael Chanc76c0472007-12-20 20:01:19 -08005067bnx2_clear_ring_states(struct bnx2 *bp)
5068{
5069 struct bnx2_napi *bnapi;
Michael Chan35e90102008-06-19 16:37:42 -07005070 struct bnx2_tx_ring_info *txr;
Michael Chanbb4f98a2008-06-19 16:38:19 -07005071 struct bnx2_rx_ring_info *rxr;
Michael Chanc76c0472007-12-20 20:01:19 -08005072 int i;
5073
5074 for (i = 0; i < BNX2_MAX_MSIX_VEC; i++) {
5075 bnapi = &bp->bnx2_napi[i];
Michael Chan35e90102008-06-19 16:37:42 -07005076 txr = &bnapi->tx_ring;
Michael Chanbb4f98a2008-06-19 16:38:19 -07005077 rxr = &bnapi->rx_ring;
Michael Chanc76c0472007-12-20 20:01:19 -08005078
Michael Chan35e90102008-06-19 16:37:42 -07005079 txr->tx_cons = 0;
5080 txr->hw_tx_cons = 0;
Michael Chanbb4f98a2008-06-19 16:38:19 -07005081 rxr->rx_prod_bseq = 0;
5082 rxr->rx_prod = 0;
5083 rxr->rx_cons = 0;
5084 rxr->rx_pg_prod = 0;
5085 rxr->rx_pg_cons = 0;
Michael Chanc76c0472007-12-20 20:01:19 -08005086 }
5087}
5088
5089static void
Michael Chan35e90102008-06-19 16:37:42 -07005090bnx2_init_tx_context(struct bnx2 *bp, u32 cid, struct bnx2_tx_ring_info *txr)
Michael Chan59b47d82006-11-19 14:10:45 -08005091{
5092 u32 val, offset0, offset1, offset2, offset3;
Michael Chan62a83132008-01-29 21:35:40 -08005093 u32 cid_addr = GET_CID_ADDR(cid);
Michael Chan59b47d82006-11-19 14:10:45 -08005094
Michael Chan4ce45e02012-12-06 10:33:10 +00005095 if (BNX2_CHIP(bp) == BNX2_CHIP_5709) {
Michael Chan59b47d82006-11-19 14:10:45 -08005096 offset0 = BNX2_L2CTX_TYPE_XI;
5097 offset1 = BNX2_L2CTX_CMD_TYPE_XI;
5098 offset2 = BNX2_L2CTX_TBDR_BHADDR_HI_XI;
5099 offset3 = BNX2_L2CTX_TBDR_BHADDR_LO_XI;
5100 } else {
5101 offset0 = BNX2_L2CTX_TYPE;
5102 offset1 = BNX2_L2CTX_CMD_TYPE;
5103 offset2 = BNX2_L2CTX_TBDR_BHADDR_HI;
5104 offset3 = BNX2_L2CTX_TBDR_BHADDR_LO;
5105 }
5106 val = BNX2_L2CTX_TYPE_TYPE_L2 | BNX2_L2CTX_TYPE_SIZE_L2;
Michael Chan62a83132008-01-29 21:35:40 -08005107 bnx2_ctx_wr(bp, cid_addr, offset0, val);
Michael Chan59b47d82006-11-19 14:10:45 -08005108
5109 val = BNX2_L2CTX_CMD_TYPE_TYPE_L2 | (8 << 16);
Michael Chan62a83132008-01-29 21:35:40 -08005110 bnx2_ctx_wr(bp, cid_addr, offset1, val);
Michael Chan59b47d82006-11-19 14:10:45 -08005111
Michael Chan35e90102008-06-19 16:37:42 -07005112 val = (u64) txr->tx_desc_mapping >> 32;
Michael Chan62a83132008-01-29 21:35:40 -08005113 bnx2_ctx_wr(bp, cid_addr, offset2, val);
Michael Chan59b47d82006-11-19 14:10:45 -08005114
Michael Chan35e90102008-06-19 16:37:42 -07005115 val = (u64) txr->tx_desc_mapping & 0xffffffff;
Michael Chan62a83132008-01-29 21:35:40 -08005116 bnx2_ctx_wr(bp, cid_addr, offset3, val);
Michael Chan59b47d82006-11-19 14:10:45 -08005117}
Michael Chanb6016b72005-05-26 13:03:09 -07005118
5119static void
Michael Chan35e90102008-06-19 16:37:42 -07005120bnx2_init_tx_ring(struct bnx2 *bp, int ring_num)
Michael Chanb6016b72005-05-26 13:03:09 -07005121{
Michael Chan2bc40782012-12-06 10:33:09 +00005122 struct bnx2_tx_bd *txbd;
Michael Chanc76c0472007-12-20 20:01:19 -08005123 u32 cid = TX_CID;
5124 struct bnx2_napi *bnapi;
Michael Chan35e90102008-06-19 16:37:42 -07005125 struct bnx2_tx_ring_info *txr;
Michael Chanc76c0472007-12-20 20:01:19 -08005126
Michael Chan35e90102008-06-19 16:37:42 -07005127 bnapi = &bp->bnx2_napi[ring_num];
5128 txr = &bnapi->tx_ring;
5129
5130 if (ring_num == 0)
5131 cid = TX_CID;
5132 else
5133 cid = TX_TSS_CID + ring_num - 1;
Michael Chanb6016b72005-05-26 13:03:09 -07005134
Michael Chan2f8af122006-08-15 01:39:10 -07005135 bp->tx_wake_thresh = bp->tx_ring_size / 2;
5136
Michael Chan2bc40782012-12-06 10:33:09 +00005137 txbd = &txr->tx_desc_ring[BNX2_MAX_TX_DESC_CNT];
Jeff Garzik6aa20a22006-09-13 13:24:59 -04005138
Michael Chan35e90102008-06-19 16:37:42 -07005139 txbd->tx_bd_haddr_hi = (u64) txr->tx_desc_mapping >> 32;
5140 txbd->tx_bd_haddr_lo = (u64) txr->tx_desc_mapping & 0xffffffff;
Michael Chanb6016b72005-05-26 13:03:09 -07005141
Michael Chan35e90102008-06-19 16:37:42 -07005142 txr->tx_prod = 0;
5143 txr->tx_prod_bseq = 0;
Jeff Garzik6aa20a22006-09-13 13:24:59 -04005144
Michael Chan35e90102008-06-19 16:37:42 -07005145 txr->tx_bidx_addr = MB_GET_CID_ADDR(cid) + BNX2_L2CTX_TX_HOST_BIDX;
5146 txr->tx_bseq_addr = MB_GET_CID_ADDR(cid) + BNX2_L2CTX_TX_HOST_BSEQ;
Michael Chanb6016b72005-05-26 13:03:09 -07005147
Michael Chan35e90102008-06-19 16:37:42 -07005148 bnx2_init_tx_context(bp, cid, txr);
Michael Chanb6016b72005-05-26 13:03:09 -07005149}
5150
5151static void
Michael Chan2bc40782012-12-06 10:33:09 +00005152bnx2_init_rxbd_rings(struct bnx2_rx_bd *rx_ring[], dma_addr_t dma[],
5153 u32 buf_size, int num_rings)
Michael Chanb6016b72005-05-26 13:03:09 -07005154{
Michael Chanb6016b72005-05-26 13:03:09 -07005155 int i;
Michael Chan2bc40782012-12-06 10:33:09 +00005156 struct bnx2_rx_bd *rxbd;
Michael Chanb6016b72005-05-26 13:03:09 -07005157
Michael Chan5d5d0012007-12-12 11:17:43 -08005158 for (i = 0; i < num_rings; i++) {
Michael Chan13daffa2006-03-20 17:49:20 -08005159 int j;
Michael Chanb6016b72005-05-26 13:03:09 -07005160
Michael Chan5d5d0012007-12-12 11:17:43 -08005161 rxbd = &rx_ring[i][0];
Michael Chan2bc40782012-12-06 10:33:09 +00005162 for (j = 0; j < BNX2_MAX_RX_DESC_CNT; j++, rxbd++) {
Michael Chan5d5d0012007-12-12 11:17:43 -08005163 rxbd->rx_bd_len = buf_size;
Michael Chan13daffa2006-03-20 17:49:20 -08005164 rxbd->rx_bd_flags = RX_BD_FLAGS_START | RX_BD_FLAGS_END;
5165 }
Michael Chan5d5d0012007-12-12 11:17:43 -08005166 if (i == (num_rings - 1))
Michael Chan13daffa2006-03-20 17:49:20 -08005167 j = 0;
5168 else
5169 j = i + 1;
Michael Chan5d5d0012007-12-12 11:17:43 -08005170 rxbd->rx_bd_haddr_hi = (u64) dma[j] >> 32;
5171 rxbd->rx_bd_haddr_lo = (u64) dma[j] & 0xffffffff;
Michael Chan13daffa2006-03-20 17:49:20 -08005172 }
Michael Chan5d5d0012007-12-12 11:17:43 -08005173}
5174
5175static void
Michael Chanbb4f98a2008-06-19 16:38:19 -07005176bnx2_init_rx_ring(struct bnx2 *bp, int ring_num)
Michael Chan5d5d0012007-12-12 11:17:43 -08005177{
5178 int i;
5179 u16 prod, ring_prod;
Michael Chanbb4f98a2008-06-19 16:38:19 -07005180 u32 cid, rx_cid_addr, val;
5181 struct bnx2_napi *bnapi = &bp->bnx2_napi[ring_num];
5182 struct bnx2_rx_ring_info *rxr = &bnapi->rx_ring;
Michael Chan5d5d0012007-12-12 11:17:43 -08005183
Michael Chanbb4f98a2008-06-19 16:38:19 -07005184 if (ring_num == 0)
5185 cid = RX_CID;
5186 else
5187 cid = RX_RSS_CID + ring_num - 1;
5188
5189 rx_cid_addr = GET_CID_ADDR(cid);
5190
5191 bnx2_init_rxbd_rings(rxr->rx_desc_ring, rxr->rx_desc_mapping,
Michael Chan5d5d0012007-12-12 11:17:43 -08005192 bp->rx_buf_use_size, bp->rx_max_ring);
5193
Michael Chanbb4f98a2008-06-19 16:38:19 -07005194 bnx2_init_rx_context(bp, cid);
Michael Chan83e3fc82008-01-29 21:37:17 -08005195
Michael Chan4ce45e02012-12-06 10:33:10 +00005196 if (BNX2_CHIP(bp) == BNX2_CHIP_5709) {
Michael Chane503e062012-12-06 10:33:08 +00005197 val = BNX2_RD(bp, BNX2_MQ_MAP_L2_5);
5198 BNX2_WR(bp, BNX2_MQ_MAP_L2_5, val | BNX2_MQ_MAP_L2_5_ARM);
Michael Chan83e3fc82008-01-29 21:37:17 -08005199 }
5200
Michael Chan62a83132008-01-29 21:35:40 -08005201 bnx2_ctx_wr(bp, rx_cid_addr, BNX2_L2CTX_PG_BUF_SIZE, 0);
Michael Chan47bf4242007-12-12 11:19:12 -08005202 if (bp->rx_pg_ring_size) {
Michael Chanbb4f98a2008-06-19 16:38:19 -07005203 bnx2_init_rxbd_rings(rxr->rx_pg_desc_ring,
5204 rxr->rx_pg_desc_mapping,
Michael Chan47bf4242007-12-12 11:19:12 -08005205 PAGE_SIZE, bp->rx_max_pg_ring);
5206 val = (bp->rx_buf_use_size << 16) | PAGE_SIZE;
Michael Chan62a83132008-01-29 21:35:40 -08005207 bnx2_ctx_wr(bp, rx_cid_addr, BNX2_L2CTX_PG_BUF_SIZE, val);
5208 bnx2_ctx_wr(bp, rx_cid_addr, BNX2_L2CTX_RBDC_KEY,
Michael Chan5e9ad9e2008-06-19 16:43:17 -07005209 BNX2_L2CTX_RBDC_JUMBO_KEY - ring_num);
Michael Chan47bf4242007-12-12 11:19:12 -08005210
Michael Chanbb4f98a2008-06-19 16:38:19 -07005211 val = (u64) rxr->rx_pg_desc_mapping[0] >> 32;
Michael Chan62a83132008-01-29 21:35:40 -08005212 bnx2_ctx_wr(bp, rx_cid_addr, BNX2_L2CTX_NX_PG_BDHADDR_HI, val);
Michael Chan47bf4242007-12-12 11:19:12 -08005213
Michael Chanbb4f98a2008-06-19 16:38:19 -07005214 val = (u64) rxr->rx_pg_desc_mapping[0] & 0xffffffff;
Michael Chan62a83132008-01-29 21:35:40 -08005215 bnx2_ctx_wr(bp, rx_cid_addr, BNX2_L2CTX_NX_PG_BDHADDR_LO, val);
Michael Chan47bf4242007-12-12 11:19:12 -08005216
Michael Chan4ce45e02012-12-06 10:33:10 +00005217 if (BNX2_CHIP(bp) == BNX2_CHIP_5709)
Michael Chane503e062012-12-06 10:33:08 +00005218 BNX2_WR(bp, BNX2_MQ_MAP_L2_3, BNX2_MQ_MAP_L2_3_DEFAULT);
Michael Chan47bf4242007-12-12 11:19:12 -08005219 }
Michael Chanb6016b72005-05-26 13:03:09 -07005220
Michael Chanbb4f98a2008-06-19 16:38:19 -07005221 val = (u64) rxr->rx_desc_mapping[0] >> 32;
Michael Chan62a83132008-01-29 21:35:40 -08005222 bnx2_ctx_wr(bp, rx_cid_addr, BNX2_L2CTX_NX_BDHADDR_HI, val);
Michael Chanb6016b72005-05-26 13:03:09 -07005223
Michael Chanbb4f98a2008-06-19 16:38:19 -07005224 val = (u64) rxr->rx_desc_mapping[0] & 0xffffffff;
Michael Chan62a83132008-01-29 21:35:40 -08005225 bnx2_ctx_wr(bp, rx_cid_addr, BNX2_L2CTX_NX_BDHADDR_LO, val);
Michael Chanb6016b72005-05-26 13:03:09 -07005226
Michael Chanbb4f98a2008-06-19 16:38:19 -07005227 ring_prod = prod = rxr->rx_pg_prod;
Michael Chan47bf4242007-12-12 11:19:12 -08005228 for (i = 0; i < bp->rx_pg_ring_size; i++) {
Stanislaw Gruszkaa2df00a2010-07-15 22:55:40 +00005229 if (bnx2_alloc_rx_page(bp, rxr, ring_prod, GFP_KERNEL) < 0) {
Joe Perches3a9c6a42010-02-17 15:01:51 +00005230 netdev_warn(bp->dev, "init'ed rx page ring %d with %d/%d pages only\n",
5231 ring_num, i, bp->rx_pg_ring_size);
Michael Chan47bf4242007-12-12 11:19:12 -08005232 break;
Michael Chanb929e532009-12-03 09:46:33 +00005233 }
Michael Chan2bc40782012-12-06 10:33:09 +00005234 prod = BNX2_NEXT_RX_BD(prod);
5235 ring_prod = BNX2_RX_PG_RING_IDX(prod);
Michael Chan47bf4242007-12-12 11:19:12 -08005236 }
Michael Chanbb4f98a2008-06-19 16:38:19 -07005237 rxr->rx_pg_prod = prod;
Michael Chan47bf4242007-12-12 11:19:12 -08005238
Michael Chanbb4f98a2008-06-19 16:38:19 -07005239 ring_prod = prod = rxr->rx_prod;
Michael Chan236b6392006-03-20 17:49:02 -08005240 for (i = 0; i < bp->rx_ring_size; i++) {
Eric Dumazetdd2bc8e2011-11-15 07:30:05 +00005241 if (bnx2_alloc_rx_data(bp, rxr, ring_prod, GFP_KERNEL) < 0) {
Joe Perches3a9c6a42010-02-17 15:01:51 +00005242 netdev_warn(bp->dev, "init'ed rx ring %d with %d/%d skbs only\n",
5243 ring_num, i, bp->rx_ring_size);
Michael Chanb6016b72005-05-26 13:03:09 -07005244 break;
Michael Chanb929e532009-12-03 09:46:33 +00005245 }
Michael Chan2bc40782012-12-06 10:33:09 +00005246 prod = BNX2_NEXT_RX_BD(prod);
5247 ring_prod = BNX2_RX_RING_IDX(prod);
Michael Chanb6016b72005-05-26 13:03:09 -07005248 }
Michael Chanbb4f98a2008-06-19 16:38:19 -07005249 rxr->rx_prod = prod;
Michael Chanb6016b72005-05-26 13:03:09 -07005250
Michael Chanbb4f98a2008-06-19 16:38:19 -07005251 rxr->rx_bidx_addr = MB_GET_CID_ADDR(cid) + BNX2_L2CTX_HOST_BDIDX;
5252 rxr->rx_bseq_addr = MB_GET_CID_ADDR(cid) + BNX2_L2CTX_HOST_BSEQ;
5253 rxr->rx_pg_bidx_addr = MB_GET_CID_ADDR(cid) + BNX2_L2CTX_HOST_PG_BDIDX;
Michael Chanb6016b72005-05-26 13:03:09 -07005254
Michael Chane503e062012-12-06 10:33:08 +00005255 BNX2_WR16(bp, rxr->rx_pg_bidx_addr, rxr->rx_pg_prod);
5256 BNX2_WR16(bp, rxr->rx_bidx_addr, prod);
Michael Chanbb4f98a2008-06-19 16:38:19 -07005257
Michael Chane503e062012-12-06 10:33:08 +00005258 BNX2_WR(bp, rxr->rx_bseq_addr, rxr->rx_prod_bseq);
Michael Chanb6016b72005-05-26 13:03:09 -07005259}
5260
Michael Chan35e90102008-06-19 16:37:42 -07005261static void
5262bnx2_init_all_rings(struct bnx2 *bp)
5263{
5264 int i;
Michael Chan5e9ad9e2008-06-19 16:43:17 -07005265 u32 val;
Michael Chan35e90102008-06-19 16:37:42 -07005266
5267 bnx2_clear_ring_states(bp);
5268
Michael Chane503e062012-12-06 10:33:08 +00005269 BNX2_WR(bp, BNX2_TSCH_TSS_CFG, 0);
Michael Chan35e90102008-06-19 16:37:42 -07005270 for (i = 0; i < bp->num_tx_rings; i++)
5271 bnx2_init_tx_ring(bp, i);
5272
5273 if (bp->num_tx_rings > 1)
Michael Chane503e062012-12-06 10:33:08 +00005274 BNX2_WR(bp, BNX2_TSCH_TSS_CFG, ((bp->num_tx_rings - 1) << 24) |
5275 (TX_TSS_CID << 7));
Michael Chan35e90102008-06-19 16:37:42 -07005276
Michael Chane503e062012-12-06 10:33:08 +00005277 BNX2_WR(bp, BNX2_RLUP_RSS_CONFIG, 0);
Michael Chan5e9ad9e2008-06-19 16:43:17 -07005278 bnx2_reg_wr_ind(bp, BNX2_RXP_SCRATCH_RSS_TBL_SZ, 0);
5279
Michael Chanbb4f98a2008-06-19 16:38:19 -07005280 for (i = 0; i < bp->num_rx_rings; i++)
5281 bnx2_init_rx_ring(bp, i);
Michael Chan5e9ad9e2008-06-19 16:43:17 -07005282
5283 if (bp->num_rx_rings > 1) {
Michael Chan22fa1592010-10-11 16:12:00 -07005284 u32 tbl_32 = 0;
Michael Chan5e9ad9e2008-06-19 16:43:17 -07005285
5286 for (i = 0; i < BNX2_RXP_SCRATCH_RSS_TBL_MAX_ENTRIES; i++) {
Michael Chan22fa1592010-10-11 16:12:00 -07005287 int shift = (i % 8) << 2;
5288
5289 tbl_32 |= (i % (bp->num_rx_rings - 1)) << shift;
5290 if ((i % 8) == 7) {
Michael Chane503e062012-12-06 10:33:08 +00005291 BNX2_WR(bp, BNX2_RLUP_RSS_DATA, tbl_32);
5292 BNX2_WR(bp, BNX2_RLUP_RSS_COMMAND, (i >> 3) |
Michael Chan22fa1592010-10-11 16:12:00 -07005293 BNX2_RLUP_RSS_COMMAND_RSS_WRITE_MASK |
5294 BNX2_RLUP_RSS_COMMAND_WRITE |
5295 BNX2_RLUP_RSS_COMMAND_HASH_MASK);
5296 tbl_32 = 0;
5297 }
Michael Chan5e9ad9e2008-06-19 16:43:17 -07005298 }
5299
5300 val = BNX2_RLUP_RSS_CONFIG_IPV4_RSS_TYPE_ALL_XI |
5301 BNX2_RLUP_RSS_CONFIG_IPV6_RSS_TYPE_ALL_XI;
5302
Michael Chane503e062012-12-06 10:33:08 +00005303 BNX2_WR(bp, BNX2_RLUP_RSS_CONFIG, val);
Michael Chan5e9ad9e2008-06-19 16:43:17 -07005304
5305 }
Michael Chan35e90102008-06-19 16:37:42 -07005306}
5307
Michael Chan5d5d0012007-12-12 11:17:43 -08005308static u32 bnx2_find_max_ring(u32 ring_size, u32 max_size)
Michael Chan13daffa2006-03-20 17:49:20 -08005309{
Michael Chan5d5d0012007-12-12 11:17:43 -08005310 u32 max, num_rings = 1;
Michael Chan13daffa2006-03-20 17:49:20 -08005311
Michael Chan2bc40782012-12-06 10:33:09 +00005312 while (ring_size > BNX2_MAX_RX_DESC_CNT) {
5313 ring_size -= BNX2_MAX_RX_DESC_CNT;
Michael Chan13daffa2006-03-20 17:49:20 -08005314 num_rings++;
5315 }
5316 /* round to next power of 2 */
Michael Chan5d5d0012007-12-12 11:17:43 -08005317 max = max_size;
Michael Chan13daffa2006-03-20 17:49:20 -08005318 while ((max & num_rings) == 0)
5319 max >>= 1;
5320
5321 if (num_rings != max)
5322 max <<= 1;
5323
Michael Chan5d5d0012007-12-12 11:17:43 -08005324 return max;
5325}
5326
5327static void
5328bnx2_set_rx_ring_size(struct bnx2 *bp, u32 size)
5329{
Michael Chan84eaa182007-12-12 11:19:57 -08005330 u32 rx_size, rx_space, jumbo_size;
Michael Chan5d5d0012007-12-12 11:17:43 -08005331
5332 /* 8 for CRC and VLAN */
Benjamin Lid89cb6a2008-05-16 22:18:57 -07005333 rx_size = bp->dev->mtu + ETH_HLEN + BNX2_RX_OFFSET + 8;
Michael Chan5d5d0012007-12-12 11:17:43 -08005334
Michael Chan84eaa182007-12-12 11:19:57 -08005335 rx_space = SKB_DATA_ALIGN(rx_size + BNX2_RX_ALIGN) + NET_SKB_PAD +
Eric Dumazetdd2bc8e2011-11-15 07:30:05 +00005336 SKB_DATA_ALIGN(sizeof(struct skb_shared_info));
Michael Chan84eaa182007-12-12 11:19:57 -08005337
Benjamin Li601d3d12008-05-16 22:19:35 -07005338 bp->rx_copy_thresh = BNX2_RX_COPY_THRESH;
Michael Chan47bf4242007-12-12 11:19:12 -08005339 bp->rx_pg_ring_size = 0;
5340 bp->rx_max_pg_ring = 0;
5341 bp->rx_max_pg_ring_idx = 0;
David S. Millerf86e82f2008-01-21 17:15:40 -08005342 if ((rx_space > PAGE_SIZE) && !(bp->flags & BNX2_FLAG_JUMBO_BROKEN)) {
Michael Chan84eaa182007-12-12 11:19:57 -08005343 int pages = PAGE_ALIGN(bp->dev->mtu - 40) >> PAGE_SHIFT;
5344
5345 jumbo_size = size * pages;
Michael Chan2bc40782012-12-06 10:33:09 +00005346 if (jumbo_size > BNX2_MAX_TOTAL_RX_PG_DESC_CNT)
5347 jumbo_size = BNX2_MAX_TOTAL_RX_PG_DESC_CNT;
Michael Chan84eaa182007-12-12 11:19:57 -08005348
5349 bp->rx_pg_ring_size = jumbo_size;
5350 bp->rx_max_pg_ring = bnx2_find_max_ring(jumbo_size,
Michael Chan2bc40782012-12-06 10:33:09 +00005351 BNX2_MAX_RX_PG_RINGS);
5352 bp->rx_max_pg_ring_idx =
5353 (bp->rx_max_pg_ring * BNX2_RX_DESC_CNT) - 1;
Benjamin Li601d3d12008-05-16 22:19:35 -07005354 rx_size = BNX2_RX_COPY_THRESH + BNX2_RX_OFFSET;
Michael Chan84eaa182007-12-12 11:19:57 -08005355 bp->rx_copy_thresh = 0;
5356 }
Michael Chan5d5d0012007-12-12 11:17:43 -08005357
5358 bp->rx_buf_use_size = rx_size;
Eric Dumazetdd2bc8e2011-11-15 07:30:05 +00005359 /* hw alignment + build_skb() overhead*/
5360 bp->rx_buf_size = SKB_DATA_ALIGN(bp->rx_buf_use_size + BNX2_RX_ALIGN) +
5361 NET_SKB_PAD + SKB_DATA_ALIGN(sizeof(struct skb_shared_info));
Benjamin Lid89cb6a2008-05-16 22:18:57 -07005362 bp->rx_jumbo_thresh = rx_size - BNX2_RX_OFFSET;
Michael Chan5d5d0012007-12-12 11:17:43 -08005363 bp->rx_ring_size = size;
Michael Chan2bc40782012-12-06 10:33:09 +00005364 bp->rx_max_ring = bnx2_find_max_ring(size, BNX2_MAX_RX_RINGS);
5365 bp->rx_max_ring_idx = (bp->rx_max_ring * BNX2_RX_DESC_CNT) - 1;
Michael Chan13daffa2006-03-20 17:49:20 -08005366}
5367
5368static void
Michael Chanb6016b72005-05-26 13:03:09 -07005369bnx2_free_tx_skbs(struct bnx2 *bp)
5370{
5371 int i;
5372
Michael Chan35e90102008-06-19 16:37:42 -07005373 for (i = 0; i < bp->num_tx_rings; i++) {
5374 struct bnx2_napi *bnapi = &bp->bnx2_napi[i];
5375 struct bnx2_tx_ring_info *txr = &bnapi->tx_ring;
5376 int j;
Michael Chanb6016b72005-05-26 13:03:09 -07005377
Michael Chan35e90102008-06-19 16:37:42 -07005378 if (txr->tx_buf_ring == NULL)
Michael Chanb6016b72005-05-26 13:03:09 -07005379 continue;
Michael Chanb6016b72005-05-26 13:03:09 -07005380
Michael Chan2bc40782012-12-06 10:33:09 +00005381 for (j = 0; j < BNX2_TX_DESC_CNT; ) {
5382 struct bnx2_sw_tx_bd *tx_buf = &txr->tx_buf_ring[j];
Michael Chan35e90102008-06-19 16:37:42 -07005383 struct sk_buff *skb = tx_buf->skb;
Alexander Duycke95524a2009-12-02 16:47:57 +00005384 int k, last;
Michael Chan35e90102008-06-19 16:37:42 -07005385
5386 if (skb == NULL) {
Michael Chan2bc40782012-12-06 10:33:09 +00005387 j = BNX2_NEXT_TX_BD(j);
Michael Chan35e90102008-06-19 16:37:42 -07005388 continue;
5389 }
5390
Stanislaw Gruszka36227e82010-07-15 04:25:50 +00005391 dma_unmap_single(&bp->pdev->dev,
FUJITA Tomonori1a4ccc22010-04-01 16:56:57 +00005392 dma_unmap_addr(tx_buf, mapping),
Alexander Duycke95524a2009-12-02 16:47:57 +00005393 skb_headlen(skb),
5394 PCI_DMA_TODEVICE);
Michael Chanb6016b72005-05-26 13:03:09 -07005395
Michael Chan35e90102008-06-19 16:37:42 -07005396 tx_buf->skb = NULL;
Michael Chanb6016b72005-05-26 13:03:09 -07005397
Alexander Duycke95524a2009-12-02 16:47:57 +00005398 last = tx_buf->nr_frags;
Michael Chan2bc40782012-12-06 10:33:09 +00005399 j = BNX2_NEXT_TX_BD(j);
5400 for (k = 0; k < last; k++, j = BNX2_NEXT_TX_BD(j)) {
5401 tx_buf = &txr->tx_buf_ring[BNX2_TX_RING_IDX(j)];
Stanislaw Gruszka36227e82010-07-15 04:25:50 +00005402 dma_unmap_page(&bp->pdev->dev,
FUJITA Tomonori1a4ccc22010-04-01 16:56:57 +00005403 dma_unmap_addr(tx_buf, mapping),
Eric Dumazet9e903e02011-10-18 21:00:24 +00005404 skb_frag_size(&skb_shinfo(skb)->frags[k]),
Alexander Duycke95524a2009-12-02 16:47:57 +00005405 PCI_DMA_TODEVICE);
5406 }
Michael Chan35e90102008-06-19 16:37:42 -07005407 dev_kfree_skb(skb);
Michael Chanb6016b72005-05-26 13:03:09 -07005408 }
Eric Dumazete9831902011-11-29 11:53:05 +00005409 netdev_tx_reset_queue(netdev_get_tx_queue(bp->dev, i));
Michael Chanb6016b72005-05-26 13:03:09 -07005410 }
Michael Chanb6016b72005-05-26 13:03:09 -07005411}
5412
5413static void
5414bnx2_free_rx_skbs(struct bnx2 *bp)
5415{
5416 int i;
5417
Michael Chanbb4f98a2008-06-19 16:38:19 -07005418 for (i = 0; i < bp->num_rx_rings; i++) {
5419 struct bnx2_napi *bnapi = &bp->bnx2_napi[i];
5420 struct bnx2_rx_ring_info *rxr = &bnapi->rx_ring;
5421 int j;
Michael Chanb6016b72005-05-26 13:03:09 -07005422
Michael Chanbb4f98a2008-06-19 16:38:19 -07005423 if (rxr->rx_buf_ring == NULL)
5424 return;
Michael Chanb6016b72005-05-26 13:03:09 -07005425
Michael Chanbb4f98a2008-06-19 16:38:19 -07005426 for (j = 0; j < bp->rx_max_ring_idx; j++) {
Michael Chan2bc40782012-12-06 10:33:09 +00005427 struct bnx2_sw_bd *rx_buf = &rxr->rx_buf_ring[j];
Eric Dumazetdd2bc8e2011-11-15 07:30:05 +00005428 u8 *data = rx_buf->data;
Michael Chanb6016b72005-05-26 13:03:09 -07005429
Eric Dumazetdd2bc8e2011-11-15 07:30:05 +00005430 if (data == NULL)
Michael Chanbb4f98a2008-06-19 16:38:19 -07005431 continue;
Michael Chanb6016b72005-05-26 13:03:09 -07005432
Stanislaw Gruszka36227e82010-07-15 04:25:50 +00005433 dma_unmap_single(&bp->pdev->dev,
FUJITA Tomonori1a4ccc22010-04-01 16:56:57 +00005434 dma_unmap_addr(rx_buf, mapping),
Michael Chanbb4f98a2008-06-19 16:38:19 -07005435 bp->rx_buf_use_size,
5436 PCI_DMA_FROMDEVICE);
Michael Chanb6016b72005-05-26 13:03:09 -07005437
Eric Dumazetdd2bc8e2011-11-15 07:30:05 +00005438 rx_buf->data = NULL;
Michael Chanbb4f98a2008-06-19 16:38:19 -07005439
Eric Dumazetdd2bc8e2011-11-15 07:30:05 +00005440 kfree(data);
Michael Chanbb4f98a2008-06-19 16:38:19 -07005441 }
5442 for (j = 0; j < bp->rx_max_pg_ring_idx; j++)
5443 bnx2_free_rx_page(bp, rxr, j);
Michael Chanb6016b72005-05-26 13:03:09 -07005444 }
5445}
5446
5447static void
5448bnx2_free_skbs(struct bnx2 *bp)
5449{
5450 bnx2_free_tx_skbs(bp);
5451 bnx2_free_rx_skbs(bp);
5452}
5453
5454static int
5455bnx2_reset_nic(struct bnx2 *bp, u32 reset_code)
5456{
5457 int rc;
5458
5459 rc = bnx2_reset_chip(bp, reset_code);
5460 bnx2_free_skbs(bp);
5461 if (rc)
5462 return rc;
5463
Michael Chanfba9fe92006-06-12 22:21:25 -07005464 if ((rc = bnx2_init_chip(bp)) != 0)
5465 return rc;
5466
Michael Chan35e90102008-06-19 16:37:42 -07005467 bnx2_init_all_rings(bp);
Michael Chanb6016b72005-05-26 13:03:09 -07005468 return 0;
5469}
5470
5471static int
Michael Chan9a120bc2008-05-16 22:17:45 -07005472bnx2_init_nic(struct bnx2 *bp, int reset_phy)
Michael Chanb6016b72005-05-26 13:03:09 -07005473{
5474 int rc;
5475
5476 if ((rc = bnx2_reset_nic(bp, BNX2_DRV_MSG_CODE_RESET)) != 0)
5477 return rc;
5478
Michael Chan80be4432006-11-19 14:07:28 -08005479 spin_lock_bh(&bp->phy_lock);
Michael Chan9a120bc2008-05-16 22:17:45 -07005480 bnx2_init_phy(bp, reset_phy);
Michael Chanb6016b72005-05-26 13:03:09 -07005481 bnx2_set_link(bp);
Michael Chan543a8272008-05-02 16:56:44 -07005482 if (bp->phy_flags & BNX2_PHY_FLAG_REMOTE_PHY_CAP)
5483 bnx2_remote_phy_event(bp);
Michael Chan0d8a6572007-07-07 22:49:43 -07005484 spin_unlock_bh(&bp->phy_lock);
Michael Chanb6016b72005-05-26 13:03:09 -07005485 return 0;
5486}
5487
5488static int
Michael Chan74bf4ba2008-10-09 12:21:08 -07005489bnx2_shutdown_chip(struct bnx2 *bp)
5490{
5491 u32 reset_code;
5492
5493 if (bp->flags & BNX2_FLAG_NO_WOL)
5494 reset_code = BNX2_DRV_MSG_CODE_UNLOAD_LNK_DN;
5495 else if (bp->wol)
5496 reset_code = BNX2_DRV_MSG_CODE_SUSPEND_WOL;
5497 else
5498 reset_code = BNX2_DRV_MSG_CODE_SUSPEND_NO_WOL;
5499
5500 return bnx2_reset_chip(bp, reset_code);
5501}
5502
5503static int
Michael Chanb6016b72005-05-26 13:03:09 -07005504bnx2_test_registers(struct bnx2 *bp)
5505{
5506 int ret;
Michael Chan5bae30c2007-05-03 13:18:46 -07005507 int i, is_5709;
Arjan van de Venf71e1302006-03-03 21:33:57 -05005508 static const struct {
Michael Chanb6016b72005-05-26 13:03:09 -07005509 u16 offset;
5510 u16 flags;
Michael Chan5bae30c2007-05-03 13:18:46 -07005511#define BNX2_FL_NOT_5709 1
Michael Chanb6016b72005-05-26 13:03:09 -07005512 u32 rw_mask;
5513 u32 ro_mask;
5514 } reg_tbl[] = {
5515 { 0x006c, 0, 0x00000000, 0x0000003f },
5516 { 0x0090, 0, 0xffffffff, 0x00000000 },
5517 { 0x0094, 0, 0x00000000, 0x00000000 },
5518
Michael Chan5bae30c2007-05-03 13:18:46 -07005519 { 0x0404, BNX2_FL_NOT_5709, 0x00003f00, 0x00000000 },
5520 { 0x0418, BNX2_FL_NOT_5709, 0x00000000, 0xffffffff },
5521 { 0x041c, BNX2_FL_NOT_5709, 0x00000000, 0xffffffff },
5522 { 0x0420, BNX2_FL_NOT_5709, 0x00000000, 0x80ffffff },
5523 { 0x0424, BNX2_FL_NOT_5709, 0x00000000, 0x00000000 },
5524 { 0x0428, BNX2_FL_NOT_5709, 0x00000000, 0x00000001 },
5525 { 0x0450, BNX2_FL_NOT_5709, 0x00000000, 0x0000ffff },
5526 { 0x0454, BNX2_FL_NOT_5709, 0x00000000, 0xffffffff },
5527 { 0x0458, BNX2_FL_NOT_5709, 0x00000000, 0xffffffff },
Michael Chanb6016b72005-05-26 13:03:09 -07005528
Michael Chan5bae30c2007-05-03 13:18:46 -07005529 { 0x0808, BNX2_FL_NOT_5709, 0x00000000, 0xffffffff },
5530 { 0x0854, BNX2_FL_NOT_5709, 0x00000000, 0xffffffff },
5531 { 0x0868, BNX2_FL_NOT_5709, 0x00000000, 0x77777777 },
5532 { 0x086c, BNX2_FL_NOT_5709, 0x00000000, 0x77777777 },
5533 { 0x0870, BNX2_FL_NOT_5709, 0x00000000, 0x77777777 },
5534 { 0x0874, BNX2_FL_NOT_5709, 0x00000000, 0x77777777 },
Michael Chanb6016b72005-05-26 13:03:09 -07005535
Michael Chan5bae30c2007-05-03 13:18:46 -07005536 { 0x0c00, BNX2_FL_NOT_5709, 0x00000000, 0x00000001 },
5537 { 0x0c04, BNX2_FL_NOT_5709, 0x00000000, 0x03ff0001 },
5538 { 0x0c08, BNX2_FL_NOT_5709, 0x0f0ff073, 0x00000000 },
Michael Chanb6016b72005-05-26 13:03:09 -07005539
5540 { 0x1000, 0, 0x00000000, 0x00000001 },
Michael Chan15b169c2008-05-02 16:57:08 -07005541 { 0x1004, BNX2_FL_NOT_5709, 0x00000000, 0x000f0001 },
Michael Chanb6016b72005-05-26 13:03:09 -07005542
5543 { 0x1408, 0, 0x01c00800, 0x00000000 },
5544 { 0x149c, 0, 0x8000ffff, 0x00000000 },
5545 { 0x14a8, 0, 0x00000000, 0x000001ff },
Michael Chan5b0c76a2005-11-04 08:45:49 -08005546 { 0x14ac, 0, 0x0fffffff, 0x10000000 },
Michael Chanb6016b72005-05-26 13:03:09 -07005547 { 0x14b0, 0, 0x00000002, 0x00000001 },
5548 { 0x14b8, 0, 0x00000000, 0x00000000 },
5549 { 0x14c0, 0, 0x00000000, 0x00000009 },
5550 { 0x14c4, 0, 0x00003fff, 0x00000000 },
5551 { 0x14cc, 0, 0x00000000, 0x00000001 },
5552 { 0x14d0, 0, 0xffffffff, 0x00000000 },
Michael Chanb6016b72005-05-26 13:03:09 -07005553
5554 { 0x1800, 0, 0x00000000, 0x00000001 },
5555 { 0x1804, 0, 0x00000000, 0x00000003 },
Michael Chanb6016b72005-05-26 13:03:09 -07005556
5557 { 0x2800, 0, 0x00000000, 0x00000001 },
5558 { 0x2804, 0, 0x00000000, 0x00003f01 },
5559 { 0x2808, 0, 0x0f3f3f03, 0x00000000 },
5560 { 0x2810, 0, 0xffff0000, 0x00000000 },
5561 { 0x2814, 0, 0xffff0000, 0x00000000 },
5562 { 0x2818, 0, 0xffff0000, 0x00000000 },
5563 { 0x281c, 0, 0xffff0000, 0x00000000 },
5564 { 0x2834, 0, 0xffffffff, 0x00000000 },
5565 { 0x2840, 0, 0x00000000, 0xffffffff },
5566 { 0x2844, 0, 0x00000000, 0xffffffff },
5567 { 0x2848, 0, 0xffffffff, 0x00000000 },
5568 { 0x284c, 0, 0xf800f800, 0x07ff07ff },
5569
5570 { 0x2c00, 0, 0x00000000, 0x00000011 },
5571 { 0x2c04, 0, 0x00000000, 0x00030007 },
5572
Michael Chanb6016b72005-05-26 13:03:09 -07005573 { 0x3c00, 0, 0x00000000, 0x00000001 },
5574 { 0x3c04, 0, 0x00000000, 0x00070000 },
5575 { 0x3c08, 0, 0x00007f71, 0x07f00000 },
5576 { 0x3c0c, 0, 0x1f3ffffc, 0x00000000 },
5577 { 0x3c10, 0, 0xffffffff, 0x00000000 },
5578 { 0x3c14, 0, 0x00000000, 0xffffffff },
5579 { 0x3c18, 0, 0x00000000, 0xffffffff },
5580 { 0x3c1c, 0, 0xfffff000, 0x00000000 },
5581 { 0x3c20, 0, 0xffffff00, 0x00000000 },
Michael Chanb6016b72005-05-26 13:03:09 -07005582
5583 { 0x5004, 0, 0x00000000, 0x0000007f },
5584 { 0x5008, 0, 0x0f0007ff, 0x00000000 },
Michael Chanb6016b72005-05-26 13:03:09 -07005585
Michael Chanb6016b72005-05-26 13:03:09 -07005586 { 0x5c00, 0, 0x00000000, 0x00000001 },
5587 { 0x5c04, 0, 0x00000000, 0x0003000f },
5588 { 0x5c08, 0, 0x00000003, 0x00000000 },
5589 { 0x5c0c, 0, 0x0000fff8, 0x00000000 },
5590 { 0x5c10, 0, 0x00000000, 0xffffffff },
5591 { 0x5c80, 0, 0x00000000, 0x0f7113f1 },
5592 { 0x5c84, 0, 0x00000000, 0x0000f333 },
5593 { 0x5c88, 0, 0x00000000, 0x00077373 },
5594 { 0x5c8c, 0, 0x00000000, 0x0007f737 },
5595
5596 { 0x6808, 0, 0x0000ff7f, 0x00000000 },
5597 { 0x680c, 0, 0xffffffff, 0x00000000 },
5598 { 0x6810, 0, 0xffffffff, 0x00000000 },
5599 { 0x6814, 0, 0xffffffff, 0x00000000 },
5600 { 0x6818, 0, 0xffffffff, 0x00000000 },
5601 { 0x681c, 0, 0xffffffff, 0x00000000 },
5602 { 0x6820, 0, 0x00ff00ff, 0x00000000 },
5603 { 0x6824, 0, 0x00ff00ff, 0x00000000 },
5604 { 0x6828, 0, 0x00ff00ff, 0x00000000 },
5605 { 0x682c, 0, 0x03ff03ff, 0x00000000 },
5606 { 0x6830, 0, 0x03ff03ff, 0x00000000 },
5607 { 0x6834, 0, 0x03ff03ff, 0x00000000 },
5608 { 0x6838, 0, 0x03ff03ff, 0x00000000 },
5609 { 0x683c, 0, 0x0000ffff, 0x00000000 },
5610 { 0x6840, 0, 0x00000ff0, 0x00000000 },
5611 { 0x6844, 0, 0x00ffff00, 0x00000000 },
5612 { 0x684c, 0, 0xffffffff, 0x00000000 },
5613 { 0x6850, 0, 0x7f7f7f7f, 0x00000000 },
5614 { 0x6854, 0, 0x7f7f7f7f, 0x00000000 },
5615 { 0x6858, 0, 0x7f7f7f7f, 0x00000000 },
5616 { 0x685c, 0, 0x7f7f7f7f, 0x00000000 },
5617 { 0x6908, 0, 0x00000000, 0x0001ff0f },
5618 { 0x690c, 0, 0x00000000, 0x0ffe00f0 },
5619
5620 { 0xffff, 0, 0x00000000, 0x00000000 },
5621 };
5622
5623 ret = 0;
Michael Chan5bae30c2007-05-03 13:18:46 -07005624 is_5709 = 0;
Michael Chan4ce45e02012-12-06 10:33:10 +00005625 if (BNX2_CHIP(bp) == BNX2_CHIP_5709)
Michael Chan5bae30c2007-05-03 13:18:46 -07005626 is_5709 = 1;
5627
Michael Chanb6016b72005-05-26 13:03:09 -07005628 for (i = 0; reg_tbl[i].offset != 0xffff; i++) {
5629 u32 offset, rw_mask, ro_mask, save_val, val;
Michael Chan5bae30c2007-05-03 13:18:46 -07005630 u16 flags = reg_tbl[i].flags;
5631
5632 if (is_5709 && (flags & BNX2_FL_NOT_5709))
5633 continue;
Michael Chanb6016b72005-05-26 13:03:09 -07005634
5635 offset = (u32) reg_tbl[i].offset;
5636 rw_mask = reg_tbl[i].rw_mask;
5637 ro_mask = reg_tbl[i].ro_mask;
5638
Peter Hagervall14ab9b82005-08-10 14:18:16 -07005639 save_val = readl(bp->regview + offset);
Michael Chanb6016b72005-05-26 13:03:09 -07005640
Peter Hagervall14ab9b82005-08-10 14:18:16 -07005641 writel(0, bp->regview + offset);
Michael Chanb6016b72005-05-26 13:03:09 -07005642
Peter Hagervall14ab9b82005-08-10 14:18:16 -07005643 val = readl(bp->regview + offset);
Michael Chanb6016b72005-05-26 13:03:09 -07005644 if ((val & rw_mask) != 0) {
5645 goto reg_test_err;
5646 }
5647
5648 if ((val & ro_mask) != (save_val & ro_mask)) {
5649 goto reg_test_err;
5650 }
5651
Peter Hagervall14ab9b82005-08-10 14:18:16 -07005652 writel(0xffffffff, bp->regview + offset);
Michael Chanb6016b72005-05-26 13:03:09 -07005653
Peter Hagervall14ab9b82005-08-10 14:18:16 -07005654 val = readl(bp->regview + offset);
Michael Chanb6016b72005-05-26 13:03:09 -07005655 if ((val & rw_mask) != rw_mask) {
5656 goto reg_test_err;
5657 }
5658
5659 if ((val & ro_mask) != (save_val & ro_mask)) {
5660 goto reg_test_err;
5661 }
5662
Peter Hagervall14ab9b82005-08-10 14:18:16 -07005663 writel(save_val, bp->regview + offset);
Michael Chanb6016b72005-05-26 13:03:09 -07005664 continue;
5665
5666reg_test_err:
Peter Hagervall14ab9b82005-08-10 14:18:16 -07005667 writel(save_val, bp->regview + offset);
Michael Chanb6016b72005-05-26 13:03:09 -07005668 ret = -ENODEV;
5669 break;
5670 }
5671 return ret;
5672}
5673
5674static int
5675bnx2_do_mem_test(struct bnx2 *bp, u32 start, u32 size)
5676{
Arjan van de Venf71e1302006-03-03 21:33:57 -05005677 static const u32 test_pattern[] = { 0x00000000, 0xffffffff, 0x55555555,
Michael Chanb6016b72005-05-26 13:03:09 -07005678 0xaaaaaaaa , 0xaa55aa55, 0x55aa55aa };
5679 int i;
5680
5681 for (i = 0; i < sizeof(test_pattern) / 4; i++) {
5682 u32 offset;
5683
5684 for (offset = 0; offset < size; offset += 4) {
5685
Michael Chan2726d6e2008-01-29 21:35:05 -08005686 bnx2_reg_wr_ind(bp, start + offset, test_pattern[i]);
Michael Chanb6016b72005-05-26 13:03:09 -07005687
Michael Chan2726d6e2008-01-29 21:35:05 -08005688 if (bnx2_reg_rd_ind(bp, start + offset) !=
Michael Chanb6016b72005-05-26 13:03:09 -07005689 test_pattern[i]) {
5690 return -ENODEV;
5691 }
5692 }
5693 }
5694 return 0;
5695}
5696
5697static int
5698bnx2_test_memory(struct bnx2 *bp)
5699{
5700 int ret = 0;
5701 int i;
Michael Chan5bae30c2007-05-03 13:18:46 -07005702 static struct mem_entry {
Michael Chanb6016b72005-05-26 13:03:09 -07005703 u32 offset;
5704 u32 len;
Michael Chan5bae30c2007-05-03 13:18:46 -07005705 } mem_tbl_5706[] = {
Michael Chanb6016b72005-05-26 13:03:09 -07005706 { 0x60000, 0x4000 },
Michael Chan5b0c76a2005-11-04 08:45:49 -08005707 { 0xa0000, 0x3000 },
Michael Chanb6016b72005-05-26 13:03:09 -07005708 { 0xe0000, 0x4000 },
5709 { 0x120000, 0x4000 },
5710 { 0x1a0000, 0x4000 },
5711 { 0x160000, 0x4000 },
5712 { 0xffffffff, 0 },
Michael Chan5bae30c2007-05-03 13:18:46 -07005713 },
5714 mem_tbl_5709[] = {
5715 { 0x60000, 0x4000 },
5716 { 0xa0000, 0x3000 },
5717 { 0xe0000, 0x4000 },
5718 { 0x120000, 0x4000 },
5719 { 0x1a0000, 0x4000 },
5720 { 0xffffffff, 0 },
Michael Chanb6016b72005-05-26 13:03:09 -07005721 };
Michael Chan5bae30c2007-05-03 13:18:46 -07005722 struct mem_entry *mem_tbl;
5723
Michael Chan4ce45e02012-12-06 10:33:10 +00005724 if (BNX2_CHIP(bp) == BNX2_CHIP_5709)
Michael Chan5bae30c2007-05-03 13:18:46 -07005725 mem_tbl = mem_tbl_5709;
5726 else
5727 mem_tbl = mem_tbl_5706;
Michael Chanb6016b72005-05-26 13:03:09 -07005728
5729 for (i = 0; mem_tbl[i].offset != 0xffffffff; i++) {
5730 if ((ret = bnx2_do_mem_test(bp, mem_tbl[i].offset,
5731 mem_tbl[i].len)) != 0) {
5732 return ret;
5733 }
5734 }
Jeff Garzik6aa20a22006-09-13 13:24:59 -04005735
Michael Chanb6016b72005-05-26 13:03:09 -07005736 return ret;
5737}
5738
Michael Chanbc5a0692006-01-23 16:13:22 -08005739#define BNX2_MAC_LOOPBACK 0
5740#define BNX2_PHY_LOOPBACK 1
5741
Michael Chanb6016b72005-05-26 13:03:09 -07005742static int
Michael Chanbc5a0692006-01-23 16:13:22 -08005743bnx2_run_loopback(struct bnx2 *bp, int loopback_mode)
Michael Chanb6016b72005-05-26 13:03:09 -07005744{
5745 unsigned int pkt_size, num_pkts, i;
Eric Dumazetdd2bc8e2011-11-15 07:30:05 +00005746 struct sk_buff *skb;
5747 u8 *data;
Michael Chanb6016b72005-05-26 13:03:09 -07005748 unsigned char *packet;
Michael Chanbc5a0692006-01-23 16:13:22 -08005749 u16 rx_start_idx, rx_idx;
Michael Chanb6016b72005-05-26 13:03:09 -07005750 dma_addr_t map;
Michael Chan2bc40782012-12-06 10:33:09 +00005751 struct bnx2_tx_bd *txbd;
5752 struct bnx2_sw_bd *rx_buf;
Michael Chanb6016b72005-05-26 13:03:09 -07005753 struct l2_fhdr *rx_hdr;
5754 int ret = -ENODEV;
Michael Chanc76c0472007-12-20 20:01:19 -08005755 struct bnx2_napi *bnapi = &bp->bnx2_napi[0], *tx_napi;
Michael Chan35e90102008-06-19 16:37:42 -07005756 struct bnx2_tx_ring_info *txr = &bnapi->tx_ring;
Michael Chanbb4f98a2008-06-19 16:38:19 -07005757 struct bnx2_rx_ring_info *rxr = &bnapi->rx_ring;
Michael Chanc76c0472007-12-20 20:01:19 -08005758
5759 tx_napi = bnapi;
Michael Chanb6016b72005-05-26 13:03:09 -07005760
Michael Chan35e90102008-06-19 16:37:42 -07005761 txr = &tx_napi->tx_ring;
Michael Chanbb4f98a2008-06-19 16:38:19 -07005762 rxr = &bnapi->rx_ring;
Michael Chanbc5a0692006-01-23 16:13:22 -08005763 if (loopback_mode == BNX2_MAC_LOOPBACK) {
5764 bp->loopback = MAC_LOOPBACK;
5765 bnx2_set_mac_loopback(bp);
5766 }
5767 else if (loopback_mode == BNX2_PHY_LOOPBACK) {
Michael Chan583c28e2008-01-21 19:51:35 -08005768 if (bp->phy_flags & BNX2_PHY_FLAG_REMOTE_PHY_CAP)
Michael Chan489310a2007-10-10 16:16:31 -07005769 return 0;
5770
Michael Chan80be4432006-11-19 14:07:28 -08005771 bp->loopback = PHY_LOOPBACK;
Michael Chanbc5a0692006-01-23 16:13:22 -08005772 bnx2_set_phy_loopback(bp);
5773 }
5774 else
5775 return -EINVAL;
Michael Chanb6016b72005-05-26 13:03:09 -07005776
Michael Chan84eaa182007-12-12 11:19:57 -08005777 pkt_size = min(bp->dev->mtu + ETH_HLEN, bp->rx_jumbo_thresh - 4);
Michael Chan932f3772006-08-15 01:39:36 -07005778 skb = netdev_alloc_skb(bp->dev, pkt_size);
John W. Linvilleb6cbc3b62005-11-10 12:58:00 -08005779 if (!skb)
5780 return -ENOMEM;
Michael Chanb6016b72005-05-26 13:03:09 -07005781 packet = skb_put(skb, pkt_size);
Michael Chan66342922006-12-14 15:57:04 -08005782 memcpy(packet, bp->dev->dev_addr, 6);
Michael Chanb6016b72005-05-26 13:03:09 -07005783 memset(packet + 6, 0x0, 8);
5784 for (i = 14; i < pkt_size; i++)
5785 packet[i] = (unsigned char) (i & 0xff);
5786
Stanislaw Gruszka36227e82010-07-15 04:25:50 +00005787 map = dma_map_single(&bp->pdev->dev, skb->data, pkt_size,
5788 PCI_DMA_TODEVICE);
5789 if (dma_mapping_error(&bp->pdev->dev, map)) {
Benjamin Li3d16af82008-10-09 12:26:41 -07005790 dev_kfree_skb(skb);
5791 return -EIO;
5792 }
Michael Chanb6016b72005-05-26 13:03:09 -07005793
Michael Chane503e062012-12-06 10:33:08 +00005794 BNX2_WR(bp, BNX2_HC_COMMAND,
5795 bp->hc_cmd | BNX2_HC_COMMAND_COAL_NOW_WO_INT);
Michael Chanbf5295b2006-03-23 01:11:56 -08005796
Michael Chane503e062012-12-06 10:33:08 +00005797 BNX2_RD(bp, BNX2_HC_COMMAND);
Michael Chanb6016b72005-05-26 13:03:09 -07005798
5799 udelay(5);
Michael Chan35efa7c2007-12-20 19:56:37 -08005800 rx_start_idx = bnx2_get_hw_rx_cons(bnapi);
Michael Chanb6016b72005-05-26 13:03:09 -07005801
Michael Chanb6016b72005-05-26 13:03:09 -07005802 num_pkts = 0;
5803
Michael Chan2bc40782012-12-06 10:33:09 +00005804 txbd = &txr->tx_desc_ring[BNX2_TX_RING_IDX(txr->tx_prod)];
Michael Chanb6016b72005-05-26 13:03:09 -07005805
5806 txbd->tx_bd_haddr_hi = (u64) map >> 32;
5807 txbd->tx_bd_haddr_lo = (u64) map & 0xffffffff;
5808 txbd->tx_bd_mss_nbytes = pkt_size;
5809 txbd->tx_bd_vlan_tag_flags = TX_BD_FLAGS_START | TX_BD_FLAGS_END;
5810
5811 num_pkts++;
Michael Chan2bc40782012-12-06 10:33:09 +00005812 txr->tx_prod = BNX2_NEXT_TX_BD(txr->tx_prod);
Michael Chan35e90102008-06-19 16:37:42 -07005813 txr->tx_prod_bseq += pkt_size;
Michael Chanb6016b72005-05-26 13:03:09 -07005814
Michael Chane503e062012-12-06 10:33:08 +00005815 BNX2_WR16(bp, txr->tx_bidx_addr, txr->tx_prod);
5816 BNX2_WR(bp, txr->tx_bseq_addr, txr->tx_prod_bseq);
Michael Chanb6016b72005-05-26 13:03:09 -07005817
5818 udelay(100);
5819
Michael Chane503e062012-12-06 10:33:08 +00005820 BNX2_WR(bp, BNX2_HC_COMMAND,
5821 bp->hc_cmd | BNX2_HC_COMMAND_COAL_NOW_WO_INT);
Michael Chanbf5295b2006-03-23 01:11:56 -08005822
Michael Chane503e062012-12-06 10:33:08 +00005823 BNX2_RD(bp, BNX2_HC_COMMAND);
Michael Chanb6016b72005-05-26 13:03:09 -07005824
5825 udelay(5);
5826
Stanislaw Gruszka36227e82010-07-15 04:25:50 +00005827 dma_unmap_single(&bp->pdev->dev, map, pkt_size, PCI_DMA_TODEVICE);
Michael Chan745720e2006-06-29 12:37:41 -07005828 dev_kfree_skb(skb);
Michael Chanb6016b72005-05-26 13:03:09 -07005829
Michael Chan35e90102008-06-19 16:37:42 -07005830 if (bnx2_get_hw_tx_cons(tx_napi) != txr->tx_prod)
Michael Chanb6016b72005-05-26 13:03:09 -07005831 goto loopback_test_done;
Michael Chanb6016b72005-05-26 13:03:09 -07005832
Michael Chan35efa7c2007-12-20 19:56:37 -08005833 rx_idx = bnx2_get_hw_rx_cons(bnapi);
Michael Chanb6016b72005-05-26 13:03:09 -07005834 if (rx_idx != rx_start_idx + num_pkts) {
5835 goto loopback_test_done;
5836 }
5837
Michael Chanbb4f98a2008-06-19 16:38:19 -07005838 rx_buf = &rxr->rx_buf_ring[rx_start_idx];
Eric Dumazetdd2bc8e2011-11-15 07:30:05 +00005839 data = rx_buf->data;
Michael Chanb6016b72005-05-26 13:03:09 -07005840
Eric Dumazetdd2bc8e2011-11-15 07:30:05 +00005841 rx_hdr = get_l2_fhdr(data);
5842 data = (u8 *)rx_hdr + BNX2_RX_OFFSET;
Michael Chanb6016b72005-05-26 13:03:09 -07005843
Stanislaw Gruszka36227e82010-07-15 04:25:50 +00005844 dma_sync_single_for_cpu(&bp->pdev->dev,
FUJITA Tomonori1a4ccc22010-04-01 16:56:57 +00005845 dma_unmap_addr(rx_buf, mapping),
Eric Dumazetdd2bc8e2011-11-15 07:30:05 +00005846 bp->rx_buf_use_size, PCI_DMA_FROMDEVICE);
Michael Chanb6016b72005-05-26 13:03:09 -07005847
Michael Chanade2bfe2006-01-23 16:09:51 -08005848 if (rx_hdr->l2_fhdr_status &
Michael Chanb6016b72005-05-26 13:03:09 -07005849 (L2_FHDR_ERRORS_BAD_CRC |
5850 L2_FHDR_ERRORS_PHY_DECODE |
5851 L2_FHDR_ERRORS_ALIGNMENT |
5852 L2_FHDR_ERRORS_TOO_SHORT |
5853 L2_FHDR_ERRORS_GIANT_FRAME)) {
5854
5855 goto loopback_test_done;
5856 }
5857
5858 if ((rx_hdr->l2_fhdr_pkt_len - 4) != pkt_size) {
5859 goto loopback_test_done;
5860 }
5861
5862 for (i = 14; i < pkt_size; i++) {
Eric Dumazetdd2bc8e2011-11-15 07:30:05 +00005863 if (*(data + i) != (unsigned char) (i & 0xff)) {
Michael Chanb6016b72005-05-26 13:03:09 -07005864 goto loopback_test_done;
5865 }
5866 }
5867
5868 ret = 0;
5869
5870loopback_test_done:
5871 bp->loopback = 0;
5872 return ret;
5873}
5874
Michael Chanbc5a0692006-01-23 16:13:22 -08005875#define BNX2_MAC_LOOPBACK_FAILED 1
5876#define BNX2_PHY_LOOPBACK_FAILED 2
5877#define BNX2_LOOPBACK_FAILED (BNX2_MAC_LOOPBACK_FAILED | \
5878 BNX2_PHY_LOOPBACK_FAILED)
5879
5880static int
5881bnx2_test_loopback(struct bnx2 *bp)
5882{
5883 int rc = 0;
5884
5885 if (!netif_running(bp->dev))
5886 return BNX2_LOOPBACK_FAILED;
5887
5888 bnx2_reset_nic(bp, BNX2_DRV_MSG_CODE_RESET);
5889 spin_lock_bh(&bp->phy_lock);
Michael Chan9a120bc2008-05-16 22:17:45 -07005890 bnx2_init_phy(bp, 1);
Michael Chanbc5a0692006-01-23 16:13:22 -08005891 spin_unlock_bh(&bp->phy_lock);
5892 if (bnx2_run_loopback(bp, BNX2_MAC_LOOPBACK))
5893 rc |= BNX2_MAC_LOOPBACK_FAILED;
5894 if (bnx2_run_loopback(bp, BNX2_PHY_LOOPBACK))
5895 rc |= BNX2_PHY_LOOPBACK_FAILED;
5896 return rc;
5897}
5898
Michael Chanb6016b72005-05-26 13:03:09 -07005899#define NVRAM_SIZE 0x200
5900#define CRC32_RESIDUAL 0xdebb20e3
5901
5902static int
5903bnx2_test_nvram(struct bnx2 *bp)
5904{
Al Virob491edd2007-12-22 19:44:51 +00005905 __be32 buf[NVRAM_SIZE / 4];
Michael Chanb6016b72005-05-26 13:03:09 -07005906 u8 *data = (u8 *) buf;
5907 int rc = 0;
5908 u32 magic, csum;
5909
5910 if ((rc = bnx2_nvram_read(bp, 0, data, 4)) != 0)
5911 goto test_nvram_done;
5912
5913 magic = be32_to_cpu(buf[0]);
5914 if (magic != 0x669955aa) {
5915 rc = -ENODEV;
5916 goto test_nvram_done;
5917 }
5918
5919 if ((rc = bnx2_nvram_read(bp, 0x100, data, NVRAM_SIZE)) != 0)
5920 goto test_nvram_done;
5921
5922 csum = ether_crc_le(0x100, data);
5923 if (csum != CRC32_RESIDUAL) {
5924 rc = -ENODEV;
5925 goto test_nvram_done;
5926 }
5927
5928 csum = ether_crc_le(0x100, data + 0x100);
5929 if (csum != CRC32_RESIDUAL) {
5930 rc = -ENODEV;
5931 }
5932
5933test_nvram_done:
5934 return rc;
5935}
5936
5937static int
5938bnx2_test_link(struct bnx2 *bp)
5939{
5940 u32 bmsr;
5941
Michael Chan9f52b562008-10-09 12:21:46 -07005942 if (!netif_running(bp->dev))
5943 return -ENODEV;
5944
Michael Chan583c28e2008-01-21 19:51:35 -08005945 if (bp->phy_flags & BNX2_PHY_FLAG_REMOTE_PHY_CAP) {
Michael Chan489310a2007-10-10 16:16:31 -07005946 if (bp->link_up)
5947 return 0;
5948 return -ENODEV;
5949 }
Michael Chanc770a652005-08-25 15:38:39 -07005950 spin_lock_bh(&bp->phy_lock);
Michael Chan27a005b2007-05-03 13:23:41 -07005951 bnx2_enable_bmsr1(bp);
5952 bnx2_read_phy(bp, bp->mii_bmsr1, &bmsr);
5953 bnx2_read_phy(bp, bp->mii_bmsr1, &bmsr);
5954 bnx2_disable_bmsr1(bp);
Michael Chanc770a652005-08-25 15:38:39 -07005955 spin_unlock_bh(&bp->phy_lock);
Jeff Garzik6aa20a22006-09-13 13:24:59 -04005956
Michael Chanb6016b72005-05-26 13:03:09 -07005957 if (bmsr & BMSR_LSTATUS) {
5958 return 0;
5959 }
5960 return -ENODEV;
5961}
5962
5963static int
5964bnx2_test_intr(struct bnx2 *bp)
5965{
5966 int i;
Michael Chanb6016b72005-05-26 13:03:09 -07005967 u16 status_idx;
5968
5969 if (!netif_running(bp->dev))
5970 return -ENODEV;
5971
Michael Chane503e062012-12-06 10:33:08 +00005972 status_idx = BNX2_RD(bp, BNX2_PCICFG_INT_ACK_CMD) & 0xffff;
Michael Chanb6016b72005-05-26 13:03:09 -07005973
5974 /* This register is not touched during run-time. */
Michael Chane503e062012-12-06 10:33:08 +00005975 BNX2_WR(bp, BNX2_HC_COMMAND, bp->hc_cmd | BNX2_HC_COMMAND_COAL_NOW);
5976 BNX2_RD(bp, BNX2_HC_COMMAND);
Michael Chanb6016b72005-05-26 13:03:09 -07005977
5978 for (i = 0; i < 10; i++) {
Michael Chane503e062012-12-06 10:33:08 +00005979 if ((BNX2_RD(bp, BNX2_PCICFG_INT_ACK_CMD) & 0xffff) !=
Michael Chanb6016b72005-05-26 13:03:09 -07005980 status_idx) {
5981
5982 break;
5983 }
5984
5985 msleep_interruptible(10);
5986 }
5987 if (i < 10)
5988 return 0;
5989
5990 return -ENODEV;
5991}
5992
Michael Chan38ea3682008-02-23 19:48:57 -08005993/* Determining link for parallel detection. */
Michael Chanb2fadea2008-01-21 17:07:06 -08005994static int
5995bnx2_5706_serdes_has_link(struct bnx2 *bp)
5996{
5997 u32 mode_ctl, an_dbg, exp;
5998
Michael Chan38ea3682008-02-23 19:48:57 -08005999 if (bp->phy_flags & BNX2_PHY_FLAG_NO_PARALLEL)
6000 return 0;
6001
Michael Chanb2fadea2008-01-21 17:07:06 -08006002 bnx2_write_phy(bp, MII_BNX2_MISC_SHADOW, MISC_SHDW_MODE_CTL);
6003 bnx2_read_phy(bp, MII_BNX2_MISC_SHADOW, &mode_ctl);
6004
6005 if (!(mode_ctl & MISC_SHDW_MODE_CTL_SIG_DET))
6006 return 0;
6007
6008 bnx2_write_phy(bp, MII_BNX2_MISC_SHADOW, MISC_SHDW_AN_DBG);
6009 bnx2_read_phy(bp, MII_BNX2_MISC_SHADOW, &an_dbg);
6010 bnx2_read_phy(bp, MII_BNX2_MISC_SHADOW, &an_dbg);
6011
Michael Chanf3014c0c2008-01-29 21:33:03 -08006012 if (an_dbg & (MISC_SHDW_AN_DBG_NOSYNC | MISC_SHDW_AN_DBG_RUDI_INVALID))
Michael Chanb2fadea2008-01-21 17:07:06 -08006013 return 0;
6014
6015 bnx2_write_phy(bp, MII_BNX2_DSP_ADDRESS, MII_EXPAND_REG1);
6016 bnx2_read_phy(bp, MII_BNX2_DSP_RW_PORT, &exp);
6017 bnx2_read_phy(bp, MII_BNX2_DSP_RW_PORT, &exp);
6018
6019 if (exp & MII_EXPAND_REG1_RUDI_C) /* receiving CONFIG */
6020 return 0;
6021
6022 return 1;
6023}
6024
Michael Chanb6016b72005-05-26 13:03:09 -07006025static void
Michael Chan48b01e22006-11-19 14:08:00 -08006026bnx2_5706_serdes_timer(struct bnx2 *bp)
6027{
Michael Chanb2fadea2008-01-21 17:07:06 -08006028 int check_link = 1;
6029
Michael Chan48b01e22006-11-19 14:08:00 -08006030 spin_lock(&bp->phy_lock);
Michael Chanb2fadea2008-01-21 17:07:06 -08006031 if (bp->serdes_an_pending) {
Michael Chan48b01e22006-11-19 14:08:00 -08006032 bp->serdes_an_pending--;
Michael Chanb2fadea2008-01-21 17:07:06 -08006033 check_link = 0;
6034 } else if ((bp->link_up == 0) && (bp->autoneg & AUTONEG_SPEED)) {
Michael Chan48b01e22006-11-19 14:08:00 -08006035 u32 bmcr;
6036
Benjamin Liac392ab2008-09-18 16:40:49 -07006037 bp->current_interval = BNX2_TIMER_INTERVAL;
Michael Chan48b01e22006-11-19 14:08:00 -08006038
Michael Chanca58c3a2007-05-03 13:22:52 -07006039 bnx2_read_phy(bp, bp->mii_bmcr, &bmcr);
Michael Chan48b01e22006-11-19 14:08:00 -08006040
6041 if (bmcr & BMCR_ANENABLE) {
Michael Chanb2fadea2008-01-21 17:07:06 -08006042 if (bnx2_5706_serdes_has_link(bp)) {
Michael Chan48b01e22006-11-19 14:08:00 -08006043 bmcr &= ~BMCR_ANENABLE;
6044 bmcr |= BMCR_SPEED1000 | BMCR_FULLDPLX;
Michael Chanca58c3a2007-05-03 13:22:52 -07006045 bnx2_write_phy(bp, bp->mii_bmcr, bmcr);
Michael Chan583c28e2008-01-21 19:51:35 -08006046 bp->phy_flags |= BNX2_PHY_FLAG_PARALLEL_DETECT;
Michael Chan48b01e22006-11-19 14:08:00 -08006047 }
6048 }
6049 }
6050 else if ((bp->link_up) && (bp->autoneg & AUTONEG_SPEED) &&
Michael Chan583c28e2008-01-21 19:51:35 -08006051 (bp->phy_flags & BNX2_PHY_FLAG_PARALLEL_DETECT)) {
Michael Chan48b01e22006-11-19 14:08:00 -08006052 u32 phy2;
6053
6054 bnx2_write_phy(bp, 0x17, 0x0f01);
6055 bnx2_read_phy(bp, 0x15, &phy2);
6056 if (phy2 & 0x20) {
6057 u32 bmcr;
6058
Michael Chanca58c3a2007-05-03 13:22:52 -07006059 bnx2_read_phy(bp, bp->mii_bmcr, &bmcr);
Michael Chan48b01e22006-11-19 14:08:00 -08006060 bmcr |= BMCR_ANENABLE;
Michael Chanca58c3a2007-05-03 13:22:52 -07006061 bnx2_write_phy(bp, bp->mii_bmcr, bmcr);
Michael Chan48b01e22006-11-19 14:08:00 -08006062
Michael Chan583c28e2008-01-21 19:51:35 -08006063 bp->phy_flags &= ~BNX2_PHY_FLAG_PARALLEL_DETECT;
Michael Chan48b01e22006-11-19 14:08:00 -08006064 }
6065 } else
Benjamin Liac392ab2008-09-18 16:40:49 -07006066 bp->current_interval = BNX2_TIMER_INTERVAL;
Michael Chan48b01e22006-11-19 14:08:00 -08006067
Michael Chana2724e22008-02-23 19:47:44 -08006068 if (check_link) {
Michael Chanb2fadea2008-01-21 17:07:06 -08006069 u32 val;
6070
6071 bnx2_write_phy(bp, MII_BNX2_MISC_SHADOW, MISC_SHDW_AN_DBG);
6072 bnx2_read_phy(bp, MII_BNX2_MISC_SHADOW, &val);
6073 bnx2_read_phy(bp, MII_BNX2_MISC_SHADOW, &val);
6074
Michael Chana2724e22008-02-23 19:47:44 -08006075 if (bp->link_up && (val & MISC_SHDW_AN_DBG_NOSYNC)) {
6076 if (!(bp->phy_flags & BNX2_PHY_FLAG_FORCED_DOWN)) {
6077 bnx2_5706s_force_link_dn(bp, 1);
6078 bp->phy_flags |= BNX2_PHY_FLAG_FORCED_DOWN;
6079 } else
6080 bnx2_set_link(bp);
6081 } else if (!bp->link_up && !(val & MISC_SHDW_AN_DBG_NOSYNC))
6082 bnx2_set_link(bp);
Michael Chanb2fadea2008-01-21 17:07:06 -08006083 }
Michael Chan48b01e22006-11-19 14:08:00 -08006084 spin_unlock(&bp->phy_lock);
6085}
6086
6087static void
Michael Chanf8dd0642006-11-19 14:08:29 -08006088bnx2_5708_serdes_timer(struct bnx2 *bp)
6089{
Michael Chan583c28e2008-01-21 19:51:35 -08006090 if (bp->phy_flags & BNX2_PHY_FLAG_REMOTE_PHY_CAP)
Michael Chan0d8a6572007-07-07 22:49:43 -07006091 return;
6092
Michael Chan583c28e2008-01-21 19:51:35 -08006093 if ((bp->phy_flags & BNX2_PHY_FLAG_2_5G_CAPABLE) == 0) {
Michael Chanf8dd0642006-11-19 14:08:29 -08006094 bp->serdes_an_pending = 0;
6095 return;
6096 }
6097
6098 spin_lock(&bp->phy_lock);
6099 if (bp->serdes_an_pending)
6100 bp->serdes_an_pending--;
6101 else if ((bp->link_up == 0) && (bp->autoneg & AUTONEG_SPEED)) {
6102 u32 bmcr;
6103
Michael Chanca58c3a2007-05-03 13:22:52 -07006104 bnx2_read_phy(bp, bp->mii_bmcr, &bmcr);
Michael Chanf8dd0642006-11-19 14:08:29 -08006105 if (bmcr & BMCR_ANENABLE) {
Michael Chan605a9e22007-05-03 13:23:13 -07006106 bnx2_enable_forced_2g5(bp);
Michael Chan40105c02008-11-12 16:02:45 -08006107 bp->current_interval = BNX2_SERDES_FORCED_TIMEOUT;
Michael Chanf8dd0642006-11-19 14:08:29 -08006108 } else {
Michael Chan605a9e22007-05-03 13:23:13 -07006109 bnx2_disable_forced_2g5(bp);
Michael Chanf8dd0642006-11-19 14:08:29 -08006110 bp->serdes_an_pending = 2;
Benjamin Liac392ab2008-09-18 16:40:49 -07006111 bp->current_interval = BNX2_TIMER_INTERVAL;
Michael Chanf8dd0642006-11-19 14:08:29 -08006112 }
6113
6114 } else
Benjamin Liac392ab2008-09-18 16:40:49 -07006115 bp->current_interval = BNX2_TIMER_INTERVAL;
Michael Chanf8dd0642006-11-19 14:08:29 -08006116
6117 spin_unlock(&bp->phy_lock);
6118}
6119
6120static void
Michael Chanb6016b72005-05-26 13:03:09 -07006121bnx2_timer(unsigned long data)
6122{
6123 struct bnx2 *bp = (struct bnx2 *) data;
Michael Chanb6016b72005-05-26 13:03:09 -07006124
Michael Chancd339a02005-08-25 15:35:24 -07006125 if (!netif_running(bp->dev))
6126 return;
6127
Michael Chanb6016b72005-05-26 13:03:09 -07006128 if (atomic_read(&bp->intr_sem) != 0)
6129 goto bnx2_restart_timer;
6130
Michael Chanefba0182008-12-03 00:36:15 -08006131 if ((bp->flags & (BNX2_FLAG_USING_MSI | BNX2_FLAG_ONE_SHOT_MSI)) ==
6132 BNX2_FLAG_USING_MSI)
6133 bnx2_chk_missed_msi(bp);
6134
Michael Chandf149d72007-07-07 22:51:36 -07006135 bnx2_send_heart_beat(bp);
Michael Chanb6016b72005-05-26 13:03:09 -07006136
Michael Chan2726d6e2008-01-29 21:35:05 -08006137 bp->stats_blk->stat_FwRxDrop =
6138 bnx2_reg_rd_ind(bp, BNX2_FW_RX_DROP_COUNT);
Michael Chancea94db2006-06-12 22:16:13 -07006139
Michael Chan02537b062007-06-04 21:24:07 -07006140 /* workaround occasional corrupted counters */
Michael Chan61d9e3f2009-08-21 16:20:46 +00006141 if ((bp->flags & BNX2_FLAG_BROKEN_STATS) && bp->stats_ticks)
Michael Chane503e062012-12-06 10:33:08 +00006142 BNX2_WR(bp, BNX2_HC_COMMAND, bp->hc_cmd |
6143 BNX2_HC_COMMAND_STATS_NOW);
Michael Chan02537b062007-06-04 21:24:07 -07006144
Michael Chan583c28e2008-01-21 19:51:35 -08006145 if (bp->phy_flags & BNX2_PHY_FLAG_SERDES) {
Michael Chan4ce45e02012-12-06 10:33:10 +00006146 if (BNX2_CHIP(bp) == BNX2_CHIP_5706)
Michael Chanf8dd0642006-11-19 14:08:29 -08006147 bnx2_5706_serdes_timer(bp);
Michael Chan27a005b2007-05-03 13:23:41 -07006148 else
Michael Chanf8dd0642006-11-19 14:08:29 -08006149 bnx2_5708_serdes_timer(bp);
Michael Chanb6016b72005-05-26 13:03:09 -07006150 }
6151
6152bnx2_restart_timer:
Michael Chancd339a02005-08-25 15:35:24 -07006153 mod_timer(&bp->timer, jiffies + bp->current_interval);
Michael Chanb6016b72005-05-26 13:03:09 -07006154}
6155
Michael Chan8e6a72c2007-05-03 13:24:48 -07006156static int
6157bnx2_request_irq(struct bnx2 *bp)
6158{
Michael Chan6d866ff2007-12-20 19:56:09 -08006159 unsigned long flags;
Michael Chanb4b36042007-12-20 19:59:30 -08006160 struct bnx2_irq *irq;
6161 int rc = 0, i;
Michael Chan8e6a72c2007-05-03 13:24:48 -07006162
David S. Millerf86e82f2008-01-21 17:15:40 -08006163 if (bp->flags & BNX2_FLAG_USING_MSI_OR_MSIX)
Michael Chan6d866ff2007-12-20 19:56:09 -08006164 flags = 0;
6165 else
6166 flags = IRQF_SHARED;
Michael Chanb4b36042007-12-20 19:59:30 -08006167
6168 for (i = 0; i < bp->irq_nvecs; i++) {
6169 irq = &bp->irq_tbl[i];
Michael Chanc76c0472007-12-20 20:01:19 -08006170 rc = request_irq(irq->vector, irq->handler, flags, irq->name,
Michael Chanf0ea2e62008-06-19 16:41:57 -07006171 &bp->bnx2_napi[i]);
Michael Chanb4b36042007-12-20 19:59:30 -08006172 if (rc)
6173 break;
6174 irq->requested = 1;
6175 }
Michael Chan8e6a72c2007-05-03 13:24:48 -07006176 return rc;
6177}
6178
6179static void
Michael Chana29ba9d2010-12-31 11:03:14 -08006180__bnx2_free_irq(struct bnx2 *bp)
Michael Chan8e6a72c2007-05-03 13:24:48 -07006181{
Michael Chanb4b36042007-12-20 19:59:30 -08006182 struct bnx2_irq *irq;
6183 int i;
Michael Chan8e6a72c2007-05-03 13:24:48 -07006184
Michael Chanb4b36042007-12-20 19:59:30 -08006185 for (i = 0; i < bp->irq_nvecs; i++) {
6186 irq = &bp->irq_tbl[i];
6187 if (irq->requested)
Michael Chanf0ea2e62008-06-19 16:41:57 -07006188 free_irq(irq->vector, &bp->bnx2_napi[i]);
Michael Chanb4b36042007-12-20 19:59:30 -08006189 irq->requested = 0;
Michael Chan6d866ff2007-12-20 19:56:09 -08006190 }
Michael Chana29ba9d2010-12-31 11:03:14 -08006191}
6192
6193static void
6194bnx2_free_irq(struct bnx2 *bp)
6195{
6196
6197 __bnx2_free_irq(bp);
David S. Millerf86e82f2008-01-21 17:15:40 -08006198 if (bp->flags & BNX2_FLAG_USING_MSI)
Michael Chanb4b36042007-12-20 19:59:30 -08006199 pci_disable_msi(bp->pdev);
David S. Millerf86e82f2008-01-21 17:15:40 -08006200 else if (bp->flags & BNX2_FLAG_USING_MSIX)
Michael Chanb4b36042007-12-20 19:59:30 -08006201 pci_disable_msix(bp->pdev);
6202
David S. Millerf86e82f2008-01-21 17:15:40 -08006203 bp->flags &= ~(BNX2_FLAG_USING_MSI_OR_MSIX | BNX2_FLAG_ONE_SHOT_MSI);
Michael Chanb4b36042007-12-20 19:59:30 -08006204}
6205
6206static void
Michael Chan5e9ad9e2008-06-19 16:43:17 -07006207bnx2_enable_msix(struct bnx2 *bp, int msix_vecs)
Michael Chanb4b36042007-12-20 19:59:30 -08006208{
Michael Chan379b39a2010-07-19 14:15:03 +00006209 int i, total_vecs, rc;
Michael Chan57851d82007-12-20 20:01:44 -08006210 struct msix_entry msix_ent[BNX2_MAX_MSIX_VEC];
Michael Chan4e1d0de2008-12-16 20:27:45 -08006211 struct net_device *dev = bp->dev;
6212 const int len = sizeof(bp->irq_tbl[0].name);
Michael Chan57851d82007-12-20 20:01:44 -08006213
Michael Chanb4b36042007-12-20 19:59:30 -08006214 bnx2_setup_msix_tbl(bp);
Michael Chane503e062012-12-06 10:33:08 +00006215 BNX2_WR(bp, BNX2_PCI_MSIX_CONTROL, BNX2_MAX_MSIX_HW_VEC - 1);
6216 BNX2_WR(bp, BNX2_PCI_MSIX_TBL_OFF_BIR, BNX2_PCI_GRC_WINDOW2_BASE);
6217 BNX2_WR(bp, BNX2_PCI_MSIX_PBA_OFF_BIT, BNX2_PCI_GRC_WINDOW3_BASE);
Michael Chan57851d82007-12-20 20:01:44 -08006218
Benjamin Lie2eb8e32010-01-08 00:51:21 -08006219 /* Need to flush the previous three writes to ensure MSI-X
6220 * is setup properly */
Michael Chane503e062012-12-06 10:33:08 +00006221 BNX2_RD(bp, BNX2_PCI_MSIX_CONTROL);
Benjamin Lie2eb8e32010-01-08 00:51:21 -08006222
Michael Chan57851d82007-12-20 20:01:44 -08006223 for (i = 0; i < BNX2_MAX_MSIX_VEC; i++) {
6224 msix_ent[i].entry = i;
6225 msix_ent[i].vector = 0;
6226 }
6227
Michael Chan379b39a2010-07-19 14:15:03 +00006228 total_vecs = msix_vecs;
6229#ifdef BCM_CNIC
6230 total_vecs++;
6231#endif
6232 rc = -ENOSPC;
6233 while (total_vecs >= BNX2_MIN_MSIX_VEC) {
6234 rc = pci_enable_msix(bp->pdev, msix_ent, total_vecs);
6235 if (rc <= 0)
6236 break;
6237 if (rc > 0)
6238 total_vecs = rc;
6239 }
6240
Michael Chan57851d82007-12-20 20:01:44 -08006241 if (rc != 0)
6242 return;
6243
Michael Chan379b39a2010-07-19 14:15:03 +00006244 msix_vecs = total_vecs;
6245#ifdef BCM_CNIC
6246 msix_vecs--;
6247#endif
Michael Chan5e9ad9e2008-06-19 16:43:17 -07006248 bp->irq_nvecs = msix_vecs;
David S. Millerf86e82f2008-01-21 17:15:40 -08006249 bp->flags |= BNX2_FLAG_USING_MSIX | BNX2_FLAG_ONE_SHOT_MSI;
Michael Chan379b39a2010-07-19 14:15:03 +00006250 for (i = 0; i < total_vecs; i++) {
Michael Chan57851d82007-12-20 20:01:44 -08006251 bp->irq_tbl[i].vector = msix_ent[i].vector;
Michael Chan69010312009-03-18 18:11:51 -07006252 snprintf(bp->irq_tbl[i].name, len, "%s-%d", dev->name, i);
6253 bp->irq_tbl[i].handler = bnx2_msi_1shot;
6254 }
Michael Chan6d866ff2007-12-20 19:56:09 -08006255}
6256
Ben Hutchings657d92f2010-09-27 08:25:16 +00006257static int
Michael Chan6d866ff2007-12-20 19:56:09 -08006258bnx2_setup_int_mode(struct bnx2 *bp, int dis_msi)
6259{
Yuval Mintz0a742122012-07-01 03:18:58 +00006260 int cpus = netif_get_num_default_rss_queues();
Michael Chanb0332812012-02-05 15:24:38 +00006261 int msix_vecs;
6262
6263 if (!bp->num_req_rx_rings)
6264 msix_vecs = max(cpus + 1, bp->num_req_tx_rings);
6265 else if (!bp->num_req_tx_rings)
6266 msix_vecs = max(cpus, bp->num_req_rx_rings);
6267 else
6268 msix_vecs = max(bp->num_req_rx_rings, bp->num_req_tx_rings);
6269
6270 msix_vecs = min(msix_vecs, RX_MAX_RINGS);
Michael Chan5e9ad9e2008-06-19 16:43:17 -07006271
Michael Chan6d866ff2007-12-20 19:56:09 -08006272 bp->irq_tbl[0].handler = bnx2_interrupt;
6273 strcpy(bp->irq_tbl[0].name, bp->dev->name);
Michael Chanb4b36042007-12-20 19:59:30 -08006274 bp->irq_nvecs = 1;
6275 bp->irq_tbl[0].vector = bp->pdev->irq;
Michael Chan6d866ff2007-12-20 19:56:09 -08006276
Michael Chan3d5f3a72010-07-03 20:42:15 +00006277 if ((bp->flags & BNX2_FLAG_MSIX_CAP) && !dis_msi)
Michael Chan5e9ad9e2008-06-19 16:43:17 -07006278 bnx2_enable_msix(bp, msix_vecs);
Michael Chanb4b36042007-12-20 19:59:30 -08006279
David S. Millerf86e82f2008-01-21 17:15:40 -08006280 if ((bp->flags & BNX2_FLAG_MSI_CAP) && !dis_msi &&
6281 !(bp->flags & BNX2_FLAG_USING_MSIX)) {
Michael Chan6d866ff2007-12-20 19:56:09 -08006282 if (pci_enable_msi(bp->pdev) == 0) {
David S. Millerf86e82f2008-01-21 17:15:40 -08006283 bp->flags |= BNX2_FLAG_USING_MSI;
Michael Chan4ce45e02012-12-06 10:33:10 +00006284 if (BNX2_CHIP(bp) == BNX2_CHIP_5709) {
David S. Millerf86e82f2008-01-21 17:15:40 -08006285 bp->flags |= BNX2_FLAG_ONE_SHOT_MSI;
Michael Chan6d866ff2007-12-20 19:56:09 -08006286 bp->irq_tbl[0].handler = bnx2_msi_1shot;
6287 } else
6288 bp->irq_tbl[0].handler = bnx2_msi;
Michael Chanb4b36042007-12-20 19:59:30 -08006289
6290 bp->irq_tbl[0].vector = bp->pdev->irq;
Michael Chan6d866ff2007-12-20 19:56:09 -08006291 }
6292 }
Benjamin Li706bf242008-07-18 17:55:11 -07006293
Michael Chanb0332812012-02-05 15:24:38 +00006294 if (!bp->num_req_tx_rings)
6295 bp->num_tx_rings = rounddown_pow_of_two(bp->irq_nvecs);
6296 else
6297 bp->num_tx_rings = min(bp->irq_nvecs, bp->num_req_tx_rings);
6298
6299 if (!bp->num_req_rx_rings)
6300 bp->num_rx_rings = bp->irq_nvecs;
6301 else
6302 bp->num_rx_rings = min(bp->irq_nvecs, bp->num_req_rx_rings);
6303
Ben Hutchings657d92f2010-09-27 08:25:16 +00006304 netif_set_real_num_tx_queues(bp->dev, bp->num_tx_rings);
Benjamin Li706bf242008-07-18 17:55:11 -07006305
Ben Hutchings657d92f2010-09-27 08:25:16 +00006306 return netif_set_real_num_rx_queues(bp->dev, bp->num_rx_rings);
Michael Chan8e6a72c2007-05-03 13:24:48 -07006307}
6308
Michael Chanb6016b72005-05-26 13:03:09 -07006309/* Called with rtnl_lock */
6310static int
6311bnx2_open(struct net_device *dev)
6312{
Michael Chan972ec0d2006-01-23 16:12:43 -08006313 struct bnx2 *bp = netdev_priv(dev);
Michael Chanb6016b72005-05-26 13:03:09 -07006314 int rc;
6315
françois romieu7880b722011-09-30 00:36:52 +00006316 rc = bnx2_request_firmware(bp);
6317 if (rc < 0)
6318 goto out;
6319
Michael Chan1b2f9222007-05-03 13:20:19 -07006320 netif_carrier_off(dev);
6321
Pavel Machek829ca9a2005-09-03 15:56:56 -07006322 bnx2_set_power_state(bp, PCI_D0);
Michael Chanb6016b72005-05-26 13:03:09 -07006323 bnx2_disable_int(bp);
6324
Ben Hutchings657d92f2010-09-27 08:25:16 +00006325 rc = bnx2_setup_int_mode(bp, disable_msi);
6326 if (rc)
6327 goto open_err;
Benjamin Li4327ba42010-03-23 13:13:11 +00006328 bnx2_init_napi(bp);
Michael Chan35efa7c2007-12-20 19:56:37 -08006329 bnx2_napi_enable(bp);
Michael Chan35e90102008-06-19 16:37:42 -07006330 rc = bnx2_alloc_mem(bp);
Michael Chan2739a8b2008-06-19 16:44:10 -07006331 if (rc)
6332 goto open_err;
Michael Chan35e90102008-06-19 16:37:42 -07006333
Michael Chan8e6a72c2007-05-03 13:24:48 -07006334 rc = bnx2_request_irq(bp);
Michael Chan2739a8b2008-06-19 16:44:10 -07006335 if (rc)
6336 goto open_err;
Michael Chanb6016b72005-05-26 13:03:09 -07006337
Michael Chan9a120bc2008-05-16 22:17:45 -07006338 rc = bnx2_init_nic(bp, 1);
Michael Chan2739a8b2008-06-19 16:44:10 -07006339 if (rc)
6340 goto open_err;
Jeff Garzik6aa20a22006-09-13 13:24:59 -04006341
Michael Chancd339a02005-08-25 15:35:24 -07006342 mod_timer(&bp->timer, jiffies + bp->current_interval);
Michael Chanb6016b72005-05-26 13:03:09 -07006343
6344 atomic_set(&bp->intr_sem, 0);
6345
Michael Chan354fcd72010-01-17 07:30:44 +00006346 memset(bp->temp_stats_blk, 0, sizeof(struct statistics_block));
6347
Michael Chanb6016b72005-05-26 13:03:09 -07006348 bnx2_enable_int(bp);
6349
David S. Millerf86e82f2008-01-21 17:15:40 -08006350 if (bp->flags & BNX2_FLAG_USING_MSI) {
Michael Chanb6016b72005-05-26 13:03:09 -07006351 /* Test MSI to make sure it is working
6352 * If MSI test fails, go back to INTx mode
6353 */
6354 if (bnx2_test_intr(bp) != 0) {
Joe Perches3a9c6a42010-02-17 15:01:51 +00006355 netdev_warn(bp->dev, "No interrupt was generated using MSI, switching to INTx mode. Please report this failure to the PCI maintainer and include system chipset information.\n");
Michael Chanb6016b72005-05-26 13:03:09 -07006356
6357 bnx2_disable_int(bp);
Michael Chan8e6a72c2007-05-03 13:24:48 -07006358 bnx2_free_irq(bp);
Michael Chanb6016b72005-05-26 13:03:09 -07006359
Michael Chan6d866ff2007-12-20 19:56:09 -08006360 bnx2_setup_int_mode(bp, 1);
6361
Michael Chan9a120bc2008-05-16 22:17:45 -07006362 rc = bnx2_init_nic(bp, 0);
Michael Chanb6016b72005-05-26 13:03:09 -07006363
Michael Chan8e6a72c2007-05-03 13:24:48 -07006364 if (!rc)
6365 rc = bnx2_request_irq(bp);
6366
Michael Chanb6016b72005-05-26 13:03:09 -07006367 if (rc) {
Michael Chanb6016b72005-05-26 13:03:09 -07006368 del_timer_sync(&bp->timer);
Michael Chan2739a8b2008-06-19 16:44:10 -07006369 goto open_err;
Michael Chanb6016b72005-05-26 13:03:09 -07006370 }
6371 bnx2_enable_int(bp);
6372 }
6373 }
David S. Millerf86e82f2008-01-21 17:15:40 -08006374 if (bp->flags & BNX2_FLAG_USING_MSI)
Joe Perches3a9c6a42010-02-17 15:01:51 +00006375 netdev_info(dev, "using MSI\n");
David S. Millerf86e82f2008-01-21 17:15:40 -08006376 else if (bp->flags & BNX2_FLAG_USING_MSIX)
Joe Perches3a9c6a42010-02-17 15:01:51 +00006377 netdev_info(dev, "using MSIX\n");
Michael Chanb6016b72005-05-26 13:03:09 -07006378
Benjamin Li706bf242008-07-18 17:55:11 -07006379 netif_tx_start_all_queues(dev);
françois romieu7880b722011-09-30 00:36:52 +00006380out:
6381 return rc;
Michael Chan2739a8b2008-06-19 16:44:10 -07006382
6383open_err:
6384 bnx2_napi_disable(bp);
6385 bnx2_free_skbs(bp);
6386 bnx2_free_irq(bp);
6387 bnx2_free_mem(bp);
Michael Chanf048fa92010-06-01 15:05:36 +00006388 bnx2_del_napi(bp);
françois romieu7880b722011-09-30 00:36:52 +00006389 bnx2_release_firmware(bp);
6390 goto out;
Michael Chanb6016b72005-05-26 13:03:09 -07006391}
6392
6393static void
David Howellsc4028952006-11-22 14:57:56 +00006394bnx2_reset_task(struct work_struct *work)
Michael Chanb6016b72005-05-26 13:03:09 -07006395{
David Howellsc4028952006-11-22 14:57:56 +00006396 struct bnx2 *bp = container_of(work, struct bnx2, reset_task);
Michael Chancd634012011-07-15 06:53:58 +00006397 int rc;
Michael Chanefdfad32012-07-16 14:25:56 +00006398 u16 pcicmd;
Michael Chanb6016b72005-05-26 13:03:09 -07006399
Michael Chan51bf6bb2009-12-03 09:46:31 +00006400 rtnl_lock();
6401 if (!netif_running(bp->dev)) {
6402 rtnl_unlock();
Michael Chanafdc08b2005-08-25 15:34:29 -07006403 return;
Michael Chan51bf6bb2009-12-03 09:46:31 +00006404 }
Michael Chanafdc08b2005-08-25 15:34:29 -07006405
Michael Chan212f9932010-04-27 11:28:10 +00006406 bnx2_netif_stop(bp, true);
Michael Chanb6016b72005-05-26 13:03:09 -07006407
Michael Chanefdfad32012-07-16 14:25:56 +00006408 pci_read_config_word(bp->pdev, PCI_COMMAND, &pcicmd);
6409 if (!(pcicmd & PCI_COMMAND_MEMORY)) {
6410 /* in case PCI block has reset */
6411 pci_restore_state(bp->pdev);
6412 pci_save_state(bp->pdev);
6413 }
Michael Chancd634012011-07-15 06:53:58 +00006414 rc = bnx2_init_nic(bp, 1);
6415 if (rc) {
6416 netdev_err(bp->dev, "failed to reset NIC, closing\n");
6417 bnx2_napi_enable(bp);
6418 dev_close(bp->dev);
6419 rtnl_unlock();
6420 return;
6421 }
Michael Chanb6016b72005-05-26 13:03:09 -07006422
6423 atomic_set(&bp->intr_sem, 1);
Michael Chan212f9932010-04-27 11:28:10 +00006424 bnx2_netif_start(bp, true);
Michael Chan51bf6bb2009-12-03 09:46:31 +00006425 rtnl_unlock();
Michael Chanb6016b72005-05-26 13:03:09 -07006426}
6427
Michael Chan555069d2012-06-16 15:45:41 +00006428#define BNX2_FTQ_ENTRY(ftq) { __stringify(ftq##FTQ_CTL), BNX2_##ftq##FTQ_CTL }
6429
6430static void
6431bnx2_dump_ftq(struct bnx2 *bp)
6432{
6433 int i;
6434 u32 reg, bdidx, cid, valid;
6435 struct net_device *dev = bp->dev;
6436 static const struct ftq_reg {
6437 char *name;
6438 u32 off;
6439 } ftq_arr[] = {
6440 BNX2_FTQ_ENTRY(RV2P_P),
6441 BNX2_FTQ_ENTRY(RV2P_T),
6442 BNX2_FTQ_ENTRY(RV2P_M),
6443 BNX2_FTQ_ENTRY(TBDR_),
6444 BNX2_FTQ_ENTRY(TDMA_),
6445 BNX2_FTQ_ENTRY(TXP_),
6446 BNX2_FTQ_ENTRY(TXP_),
6447 BNX2_FTQ_ENTRY(TPAT_),
6448 BNX2_FTQ_ENTRY(RXP_C),
6449 BNX2_FTQ_ENTRY(RXP_),
6450 BNX2_FTQ_ENTRY(COM_COMXQ_),
6451 BNX2_FTQ_ENTRY(COM_COMTQ_),
6452 BNX2_FTQ_ENTRY(COM_COMQ_),
6453 BNX2_FTQ_ENTRY(CP_CPQ_),
6454 };
6455
6456 netdev_err(dev, "<--- start FTQ dump --->\n");
6457 for (i = 0; i < ARRAY_SIZE(ftq_arr); i++)
6458 netdev_err(dev, "%s %08x\n", ftq_arr[i].name,
6459 bnx2_reg_rd_ind(bp, ftq_arr[i].off));
6460
6461 netdev_err(dev, "CPU states:\n");
6462 for (reg = BNX2_TXP_CPU_MODE; reg <= BNX2_CP_CPU_MODE; reg += 0x40000)
6463 netdev_err(dev, "%06x mode %x state %x evt_mask %x pc %x pc %x instr %x\n",
6464 reg, bnx2_reg_rd_ind(bp, reg),
6465 bnx2_reg_rd_ind(bp, reg + 4),
6466 bnx2_reg_rd_ind(bp, reg + 8),
6467 bnx2_reg_rd_ind(bp, reg + 0x1c),
6468 bnx2_reg_rd_ind(bp, reg + 0x1c),
6469 bnx2_reg_rd_ind(bp, reg + 0x20));
6470
6471 netdev_err(dev, "<--- end FTQ dump --->\n");
6472 netdev_err(dev, "<--- start TBDC dump --->\n");
6473 netdev_err(dev, "TBDC free cnt: %ld\n",
Michael Chane503e062012-12-06 10:33:08 +00006474 BNX2_RD(bp, BNX2_TBDC_STATUS) & BNX2_TBDC_STATUS_FREE_CNT);
Michael Chan555069d2012-06-16 15:45:41 +00006475 netdev_err(dev, "LINE CID BIDX CMD VALIDS\n");
6476 for (i = 0; i < 0x20; i++) {
6477 int j = 0;
6478
Michael Chane503e062012-12-06 10:33:08 +00006479 BNX2_WR(bp, BNX2_TBDC_BD_ADDR, i);
6480 BNX2_WR(bp, BNX2_TBDC_CAM_OPCODE,
6481 BNX2_TBDC_CAM_OPCODE_OPCODE_CAM_READ);
6482 BNX2_WR(bp, BNX2_TBDC_COMMAND, BNX2_TBDC_COMMAND_CMD_REG_ARB);
6483 while ((BNX2_RD(bp, BNX2_TBDC_COMMAND) &
Michael Chan555069d2012-06-16 15:45:41 +00006484 BNX2_TBDC_COMMAND_CMD_REG_ARB) && j < 100)
6485 j++;
6486
Michael Chane503e062012-12-06 10:33:08 +00006487 cid = BNX2_RD(bp, BNX2_TBDC_CID);
6488 bdidx = BNX2_RD(bp, BNX2_TBDC_BIDX);
6489 valid = BNX2_RD(bp, BNX2_TBDC_CAM_OPCODE);
Michael Chan555069d2012-06-16 15:45:41 +00006490 netdev_err(dev, "%02x %06x %04lx %02x [%x]\n",
6491 i, cid, bdidx & BNX2_TBDC_BDIDX_BDIDX,
6492 bdidx >> 24, (valid >> 8) & 0x0ff);
6493 }
6494 netdev_err(dev, "<--- end TBDC dump --->\n");
6495}
6496
Michael Chanb6016b72005-05-26 13:03:09 -07006497static void
Michael Chan20175c52009-12-03 09:46:32 +00006498bnx2_dump_state(struct bnx2 *bp)
6499{
6500 struct net_device *dev = bp->dev;
Jeffrey Huangecdbf6e2011-07-13 17:24:21 +00006501 u32 val1, val2;
Michael Chan20175c52009-12-03 09:46:32 +00006502
Michael Chan5804a8f2010-07-03 20:42:17 +00006503 pci_read_config_dword(bp->pdev, PCI_COMMAND, &val1);
6504 netdev_err(dev, "DEBUG: intr_sem[%x] PCI_CMD[%08x]\n",
6505 atomic_read(&bp->intr_sem), val1);
6506 pci_read_config_dword(bp->pdev, bp->pm_cap + PCI_PM_CTRL, &val1);
6507 pci_read_config_dword(bp->pdev, BNX2_PCICFG_MISC_CONFIG, &val2);
6508 netdev_err(dev, "DEBUG: PCI_PM[%08x] PCI_MISC_CFG[%08x]\n", val1, val2);
Eddie Waib98eba52010-05-17 17:32:56 -07006509 netdev_err(dev, "DEBUG: EMAC_TX_STATUS[%08x] EMAC_RX_STATUS[%08x]\n",
Michael Chane503e062012-12-06 10:33:08 +00006510 BNX2_RD(bp, BNX2_EMAC_TX_STATUS),
6511 BNX2_RD(bp, BNX2_EMAC_RX_STATUS));
Eddie Waib98eba52010-05-17 17:32:56 -07006512 netdev_err(dev, "DEBUG: RPM_MGMT_PKT_CTRL[%08x]\n",
Michael Chane503e062012-12-06 10:33:08 +00006513 BNX2_RD(bp, BNX2_RPM_MGMT_PKT_CTRL));
Joe Perches3a9c6a42010-02-17 15:01:51 +00006514 netdev_err(dev, "DEBUG: HC_STATS_INTERRUPT_STATUS[%08x]\n",
Michael Chane503e062012-12-06 10:33:08 +00006515 BNX2_RD(bp, BNX2_HC_STATS_INTERRUPT_STATUS));
Michael Chan20175c52009-12-03 09:46:32 +00006516 if (bp->flags & BNX2_FLAG_USING_MSIX)
Joe Perches3a9c6a42010-02-17 15:01:51 +00006517 netdev_err(dev, "DEBUG: PBA[%08x]\n",
Michael Chane503e062012-12-06 10:33:08 +00006518 BNX2_RD(bp, BNX2_PCI_GRC_WINDOW3_BASE));
Michael Chan20175c52009-12-03 09:46:32 +00006519}
6520
6521static void
Michael Chanb6016b72005-05-26 13:03:09 -07006522bnx2_tx_timeout(struct net_device *dev)
6523{
Michael Chan972ec0d2006-01-23 16:12:43 -08006524 struct bnx2 *bp = netdev_priv(dev);
Michael Chanb6016b72005-05-26 13:03:09 -07006525
Michael Chan555069d2012-06-16 15:45:41 +00006526 bnx2_dump_ftq(bp);
Michael Chan20175c52009-12-03 09:46:32 +00006527 bnx2_dump_state(bp);
Jeffrey Huangecdbf6e2011-07-13 17:24:21 +00006528 bnx2_dump_mcp_state(bp);
Michael Chan20175c52009-12-03 09:46:32 +00006529
Michael Chanb6016b72005-05-26 13:03:09 -07006530 /* This allows the netif to be shutdown gracefully before resetting */
6531 schedule_work(&bp->reset_task);
6532}
6533
Herbert Xu932ff272006-06-09 12:20:56 -07006534/* Called with netif_tx_lock.
Michael Chan2f8af122006-08-15 01:39:10 -07006535 * bnx2_tx_int() runs without netif_tx_lock unless it needs to call
6536 * netif_wake_queue().
Michael Chanb6016b72005-05-26 13:03:09 -07006537 */
Stephen Hemminger613573252009-08-31 19:50:58 +00006538static netdev_tx_t
Michael Chanb6016b72005-05-26 13:03:09 -07006539bnx2_start_xmit(struct sk_buff *skb, struct net_device *dev)
6540{
Michael Chan972ec0d2006-01-23 16:12:43 -08006541 struct bnx2 *bp = netdev_priv(dev);
Michael Chanb6016b72005-05-26 13:03:09 -07006542 dma_addr_t mapping;
Michael Chan2bc40782012-12-06 10:33:09 +00006543 struct bnx2_tx_bd *txbd;
6544 struct bnx2_sw_tx_bd *tx_buf;
Michael Chanb6016b72005-05-26 13:03:09 -07006545 u32 len, vlan_tag_flags, last_frag, mss;
6546 u16 prod, ring_prod;
6547 int i;
Benjamin Li706bf242008-07-18 17:55:11 -07006548 struct bnx2_napi *bnapi;
6549 struct bnx2_tx_ring_info *txr;
6550 struct netdev_queue *txq;
6551
6552 /* Determine which tx ring we will be placed on */
6553 i = skb_get_queue_mapping(skb);
6554 bnapi = &bp->bnx2_napi[i];
6555 txr = &bnapi->tx_ring;
6556 txq = netdev_get_tx_queue(dev, i);
Michael Chanb6016b72005-05-26 13:03:09 -07006557
Michael Chan35e90102008-06-19 16:37:42 -07006558 if (unlikely(bnx2_tx_avail(bp, txr) <
Michael Chana550c992007-12-20 19:56:59 -08006559 (skb_shinfo(skb)->nr_frags + 1))) {
Benjamin Li706bf242008-07-18 17:55:11 -07006560 netif_tx_stop_queue(txq);
Joe Perches3a9c6a42010-02-17 15:01:51 +00006561 netdev_err(dev, "BUG! Tx ring full when queue awake!\n");
Michael Chanb6016b72005-05-26 13:03:09 -07006562
6563 return NETDEV_TX_BUSY;
6564 }
6565 len = skb_headlen(skb);
Michael Chan35e90102008-06-19 16:37:42 -07006566 prod = txr->tx_prod;
Michael Chan2bc40782012-12-06 10:33:09 +00006567 ring_prod = BNX2_TX_RING_IDX(prod);
Michael Chanb6016b72005-05-26 13:03:09 -07006568
6569 vlan_tag_flags = 0;
Patrick McHardy84fa7932006-08-29 16:44:56 -07006570 if (skb->ip_summed == CHECKSUM_PARTIAL) {
Michael Chanb6016b72005-05-26 13:03:09 -07006571 vlan_tag_flags |= TX_BD_FLAGS_TCP_UDP_CKSUM;
6572 }
6573
Jesse Grosseab6d182010-10-20 13:56:03 +00006574 if (vlan_tx_tag_present(skb)) {
Michael Chanb6016b72005-05-26 13:03:09 -07006575 vlan_tag_flags |=
6576 (TX_BD_FLAGS_VLAN_TAG | (vlan_tx_tag_get(skb) << 16));
6577 }
Jesse Gross7d0fd212010-10-20 13:56:09 +00006578
Michael Chanfde82052007-05-03 17:23:35 -07006579 if ((mss = skb_shinfo(skb)->gso_size)) {
Michael Chana1efb4b2008-10-09 12:24:39 -07006580 u32 tcp_opt_len;
Arnaldo Carvalho de Meloeddc9ec2007-04-20 22:47:35 -07006581 struct iphdr *iph;
Michael Chanb6016b72005-05-26 13:03:09 -07006582
Michael Chanb6016b72005-05-26 13:03:09 -07006583 vlan_tag_flags |= TX_BD_FLAGS_SW_LSO;
6584
Michael Chan4666f872007-05-03 13:22:28 -07006585 tcp_opt_len = tcp_optlen(skb);
Arnaldo Carvalho de Meloab6a5bb2007-03-18 17:43:48 -07006586
Michael Chan4666f872007-05-03 13:22:28 -07006587 if (skb_shinfo(skb)->gso_type & SKB_GSO_TCPV6) {
6588 u32 tcp_off = skb_transport_offset(skb) -
6589 sizeof(struct ipv6hdr) - ETH_HLEN;
Michael Chanb6016b72005-05-26 13:03:09 -07006590
Michael Chan4666f872007-05-03 13:22:28 -07006591 vlan_tag_flags |= ((tcp_opt_len >> 2) << 8) |
6592 TX_BD_FLAGS_SW_FLAGS;
6593 if (likely(tcp_off == 0))
6594 vlan_tag_flags &= ~TX_BD_FLAGS_TCP6_OFF0_MSK;
6595 else {
6596 tcp_off >>= 3;
6597 vlan_tag_flags |= ((tcp_off & 0x3) <<
6598 TX_BD_FLAGS_TCP6_OFF0_SHL) |
6599 ((tcp_off & 0x10) <<
6600 TX_BD_FLAGS_TCP6_OFF4_SHL);
6601 mss |= (tcp_off & 0xc) << TX_BD_TCP6_OFF2_SHL;
6602 }
6603 } else {
Michael Chan4666f872007-05-03 13:22:28 -07006604 iph = ip_hdr(skb);
Michael Chan4666f872007-05-03 13:22:28 -07006605 if (tcp_opt_len || (iph->ihl > 5)) {
6606 vlan_tag_flags |= ((iph->ihl - 5) +
6607 (tcp_opt_len >> 2)) << 8;
6608 }
Michael Chanb6016b72005-05-26 13:03:09 -07006609 }
Michael Chan4666f872007-05-03 13:22:28 -07006610 } else
Michael Chanb6016b72005-05-26 13:03:09 -07006611 mss = 0;
Michael Chanb6016b72005-05-26 13:03:09 -07006612
Stanislaw Gruszka36227e82010-07-15 04:25:50 +00006613 mapping = dma_map_single(&bp->pdev->dev, skb->data, len, PCI_DMA_TODEVICE);
6614 if (dma_mapping_error(&bp->pdev->dev, mapping)) {
Benjamin Li3d16af82008-10-09 12:26:41 -07006615 dev_kfree_skb(skb);
6616 return NETDEV_TX_OK;
6617 }
6618
Michael Chan35e90102008-06-19 16:37:42 -07006619 tx_buf = &txr->tx_buf_ring[ring_prod];
Michael Chanb6016b72005-05-26 13:03:09 -07006620 tx_buf->skb = skb;
FUJITA Tomonori1a4ccc22010-04-01 16:56:57 +00006621 dma_unmap_addr_set(tx_buf, mapping, mapping);
Michael Chanb6016b72005-05-26 13:03:09 -07006622
Michael Chan35e90102008-06-19 16:37:42 -07006623 txbd = &txr->tx_desc_ring[ring_prod];
Michael Chanb6016b72005-05-26 13:03:09 -07006624
6625 txbd->tx_bd_haddr_hi = (u64) mapping >> 32;
6626 txbd->tx_bd_haddr_lo = (u64) mapping & 0xffffffff;
6627 txbd->tx_bd_mss_nbytes = len | (mss << 16);
6628 txbd->tx_bd_vlan_tag_flags = vlan_tag_flags | TX_BD_FLAGS_START;
6629
6630 last_frag = skb_shinfo(skb)->nr_frags;
Eric Dumazetd62fda02009-05-12 20:48:02 +00006631 tx_buf->nr_frags = last_frag;
6632 tx_buf->is_gso = skb_is_gso(skb);
Michael Chanb6016b72005-05-26 13:03:09 -07006633
6634 for (i = 0; i < last_frag; i++) {
Eric Dumazet9e903e02011-10-18 21:00:24 +00006635 const skb_frag_t *frag = &skb_shinfo(skb)->frags[i];
Michael Chanb6016b72005-05-26 13:03:09 -07006636
Michael Chan2bc40782012-12-06 10:33:09 +00006637 prod = BNX2_NEXT_TX_BD(prod);
6638 ring_prod = BNX2_TX_RING_IDX(prod);
Michael Chan35e90102008-06-19 16:37:42 -07006639 txbd = &txr->tx_desc_ring[ring_prod];
Michael Chanb6016b72005-05-26 13:03:09 -07006640
Eric Dumazet9e903e02011-10-18 21:00:24 +00006641 len = skb_frag_size(frag);
Ian Campbellb7b6a682011-08-24 22:28:12 +00006642 mapping = skb_frag_dma_map(&bp->pdev->dev, frag, 0, len,
Ian Campbell5d6bcdf2011-10-06 11:10:48 +01006643 DMA_TO_DEVICE);
Stanislaw Gruszka36227e82010-07-15 04:25:50 +00006644 if (dma_mapping_error(&bp->pdev->dev, mapping))
Alexander Duycke95524a2009-12-02 16:47:57 +00006645 goto dma_error;
FUJITA Tomonori1a4ccc22010-04-01 16:56:57 +00006646 dma_unmap_addr_set(&txr->tx_buf_ring[ring_prod], mapping,
Alexander Duycke95524a2009-12-02 16:47:57 +00006647 mapping);
Michael Chanb6016b72005-05-26 13:03:09 -07006648
6649 txbd->tx_bd_haddr_hi = (u64) mapping >> 32;
6650 txbd->tx_bd_haddr_lo = (u64) mapping & 0xffffffff;
6651 txbd->tx_bd_mss_nbytes = len | (mss << 16);
6652 txbd->tx_bd_vlan_tag_flags = vlan_tag_flags;
6653
6654 }
6655 txbd->tx_bd_vlan_tag_flags |= TX_BD_FLAGS_END;
6656
Vlad Zolotarov94bf91b2012-02-05 15:24:39 +00006657 /* Sync BD data before updating TX mailbox */
6658 wmb();
6659
Eric Dumazete9831902011-11-29 11:53:05 +00006660 netdev_tx_sent_queue(txq, skb->len);
6661
Michael Chan2bc40782012-12-06 10:33:09 +00006662 prod = BNX2_NEXT_TX_BD(prod);
Michael Chan35e90102008-06-19 16:37:42 -07006663 txr->tx_prod_bseq += skb->len;
Michael Chanb6016b72005-05-26 13:03:09 -07006664
Michael Chane503e062012-12-06 10:33:08 +00006665 BNX2_WR16(bp, txr->tx_bidx_addr, prod);
6666 BNX2_WR(bp, txr->tx_bseq_addr, txr->tx_prod_bseq);
Michael Chanb6016b72005-05-26 13:03:09 -07006667
6668 mmiowb();
6669
Michael Chan35e90102008-06-19 16:37:42 -07006670 txr->tx_prod = prod;
Michael Chanb6016b72005-05-26 13:03:09 -07006671
Michael Chan35e90102008-06-19 16:37:42 -07006672 if (unlikely(bnx2_tx_avail(bp, txr) <= MAX_SKB_FRAGS)) {
Benjamin Li706bf242008-07-18 17:55:11 -07006673 netif_tx_stop_queue(txq);
Michael Chan11848b962010-07-19 14:15:04 +00006674
6675 /* netif_tx_stop_queue() must be done before checking
6676 * tx index in bnx2_tx_avail() below, because in
6677 * bnx2_tx_int(), we update tx index before checking for
6678 * netif_tx_queue_stopped().
6679 */
6680 smp_mb();
Michael Chan35e90102008-06-19 16:37:42 -07006681 if (bnx2_tx_avail(bp, txr) > bp->tx_wake_thresh)
Benjamin Li706bf242008-07-18 17:55:11 -07006682 netif_tx_wake_queue(txq);
Michael Chanb6016b72005-05-26 13:03:09 -07006683 }
6684
6685 return NETDEV_TX_OK;
Alexander Duycke95524a2009-12-02 16:47:57 +00006686dma_error:
6687 /* save value of frag that failed */
6688 last_frag = i;
6689
6690 /* start back at beginning and unmap skb */
6691 prod = txr->tx_prod;
Michael Chan2bc40782012-12-06 10:33:09 +00006692 ring_prod = BNX2_TX_RING_IDX(prod);
Alexander Duycke95524a2009-12-02 16:47:57 +00006693 tx_buf = &txr->tx_buf_ring[ring_prod];
6694 tx_buf->skb = NULL;
Stanislaw Gruszka36227e82010-07-15 04:25:50 +00006695 dma_unmap_single(&bp->pdev->dev, dma_unmap_addr(tx_buf, mapping),
Alexander Duycke95524a2009-12-02 16:47:57 +00006696 skb_headlen(skb), PCI_DMA_TODEVICE);
6697
6698 /* unmap remaining mapped pages */
6699 for (i = 0; i < last_frag; i++) {
Michael Chan2bc40782012-12-06 10:33:09 +00006700 prod = BNX2_NEXT_TX_BD(prod);
6701 ring_prod = BNX2_TX_RING_IDX(prod);
Alexander Duycke95524a2009-12-02 16:47:57 +00006702 tx_buf = &txr->tx_buf_ring[ring_prod];
Stanislaw Gruszka36227e82010-07-15 04:25:50 +00006703 dma_unmap_page(&bp->pdev->dev, dma_unmap_addr(tx_buf, mapping),
Eric Dumazet9e903e02011-10-18 21:00:24 +00006704 skb_frag_size(&skb_shinfo(skb)->frags[i]),
Alexander Duycke95524a2009-12-02 16:47:57 +00006705 PCI_DMA_TODEVICE);
6706 }
6707
6708 dev_kfree_skb(skb);
6709 return NETDEV_TX_OK;
Michael Chanb6016b72005-05-26 13:03:09 -07006710}
6711
6712/* Called with rtnl_lock */
6713static int
6714bnx2_close(struct net_device *dev)
6715{
Michael Chan972ec0d2006-01-23 16:12:43 -08006716 struct bnx2 *bp = netdev_priv(dev);
Michael Chanb6016b72005-05-26 13:03:09 -07006717
Stephen Hemmingerbea33482007-10-03 16:41:36 -07006718 bnx2_disable_int_sync(bp);
Michael Chan35efa7c2007-12-20 19:56:37 -08006719 bnx2_napi_disable(bp);
Michael Chand2e553b2012-06-27 15:08:24 +00006720 netif_tx_disable(dev);
Michael Chanb6016b72005-05-26 13:03:09 -07006721 del_timer_sync(&bp->timer);
Michael Chan74bf4ba2008-10-09 12:21:08 -07006722 bnx2_shutdown_chip(bp);
Michael Chan8e6a72c2007-05-03 13:24:48 -07006723 bnx2_free_irq(bp);
Michael Chanb6016b72005-05-26 13:03:09 -07006724 bnx2_free_skbs(bp);
6725 bnx2_free_mem(bp);
Michael Chanf048fa92010-06-01 15:05:36 +00006726 bnx2_del_napi(bp);
Michael Chanb6016b72005-05-26 13:03:09 -07006727 bp->link_up = 0;
6728 netif_carrier_off(bp->dev);
Pavel Machek829ca9a2005-09-03 15:56:56 -07006729 bnx2_set_power_state(bp, PCI_D3hot);
Michael Chanb6016b72005-05-26 13:03:09 -07006730 return 0;
6731}
6732
Michael Chan354fcd72010-01-17 07:30:44 +00006733static void
6734bnx2_save_stats(struct bnx2 *bp)
6735{
6736 u32 *hw_stats = (u32 *) bp->stats_blk;
6737 u32 *temp_stats = (u32 *) bp->temp_stats_blk;
6738 int i;
6739
6740 /* The 1st 10 counters are 64-bit counters */
6741 for (i = 0; i < 20; i += 2) {
6742 u32 hi;
6743 u64 lo;
6744
Patrick Rabauc9885fe2010-02-15 19:42:11 +00006745 hi = temp_stats[i] + hw_stats[i];
6746 lo = (u64) temp_stats[i + 1] + (u64) hw_stats[i + 1];
Michael Chan354fcd72010-01-17 07:30:44 +00006747 if (lo > 0xffffffff)
6748 hi++;
Patrick Rabauc9885fe2010-02-15 19:42:11 +00006749 temp_stats[i] = hi;
6750 temp_stats[i + 1] = lo & 0xffffffff;
Michael Chan354fcd72010-01-17 07:30:44 +00006751 }
6752
6753 for ( ; i < sizeof(struct statistics_block) / 4; i++)
Patrick Rabauc9885fe2010-02-15 19:42:11 +00006754 temp_stats[i] += hw_stats[i];
Michael Chan354fcd72010-01-17 07:30:44 +00006755}
6756
Eric Dumazet5d07bf22010-07-08 04:08:43 +00006757#define GET_64BIT_NET_STATS64(ctr) \
6758 (((u64) (ctr##_hi) << 32) + (u64) (ctr##_lo))
Michael Chanb6016b72005-05-26 13:03:09 -07006759
Michael Chana4743052010-01-17 07:30:43 +00006760#define GET_64BIT_NET_STATS(ctr) \
Michael Chan354fcd72010-01-17 07:30:44 +00006761 GET_64BIT_NET_STATS64(bp->stats_blk->ctr) + \
6762 GET_64BIT_NET_STATS64(bp->temp_stats_blk->ctr)
Michael Chanb6016b72005-05-26 13:03:09 -07006763
Michael Chana4743052010-01-17 07:30:43 +00006764#define GET_32BIT_NET_STATS(ctr) \
Michael Chan354fcd72010-01-17 07:30:44 +00006765 (unsigned long) (bp->stats_blk->ctr + \
6766 bp->temp_stats_blk->ctr)
Michael Chana4743052010-01-17 07:30:43 +00006767
Eric Dumazet5d07bf22010-07-08 04:08:43 +00006768static struct rtnl_link_stats64 *
6769bnx2_get_stats64(struct net_device *dev, struct rtnl_link_stats64 *net_stats)
Michael Chanb6016b72005-05-26 13:03:09 -07006770{
Michael Chan972ec0d2006-01-23 16:12:43 -08006771 struct bnx2 *bp = netdev_priv(dev);
Michael Chanb6016b72005-05-26 13:03:09 -07006772
Eric Dumazet5d07bf22010-07-08 04:08:43 +00006773 if (bp->stats_blk == NULL)
Michael Chanb6016b72005-05-26 13:03:09 -07006774 return net_stats;
Eric Dumazet5d07bf22010-07-08 04:08:43 +00006775
Michael Chanb6016b72005-05-26 13:03:09 -07006776 net_stats->rx_packets =
Michael Chana4743052010-01-17 07:30:43 +00006777 GET_64BIT_NET_STATS(stat_IfHCInUcastPkts) +
6778 GET_64BIT_NET_STATS(stat_IfHCInMulticastPkts) +
6779 GET_64BIT_NET_STATS(stat_IfHCInBroadcastPkts);
Michael Chanb6016b72005-05-26 13:03:09 -07006780
6781 net_stats->tx_packets =
Michael Chana4743052010-01-17 07:30:43 +00006782 GET_64BIT_NET_STATS(stat_IfHCOutUcastPkts) +
6783 GET_64BIT_NET_STATS(stat_IfHCOutMulticastPkts) +
6784 GET_64BIT_NET_STATS(stat_IfHCOutBroadcastPkts);
Michael Chanb6016b72005-05-26 13:03:09 -07006785
6786 net_stats->rx_bytes =
Michael Chana4743052010-01-17 07:30:43 +00006787 GET_64BIT_NET_STATS(stat_IfHCInOctets);
Michael Chanb6016b72005-05-26 13:03:09 -07006788
6789 net_stats->tx_bytes =
Michael Chana4743052010-01-17 07:30:43 +00006790 GET_64BIT_NET_STATS(stat_IfHCOutOctets);
Michael Chanb6016b72005-05-26 13:03:09 -07006791
Jeff Garzik6aa20a22006-09-13 13:24:59 -04006792 net_stats->multicast =
Michael Chan6fdae992010-07-19 14:15:02 +00006793 GET_64BIT_NET_STATS(stat_IfHCInMulticastPkts);
Michael Chanb6016b72005-05-26 13:03:09 -07006794
Jeff Garzik6aa20a22006-09-13 13:24:59 -04006795 net_stats->collisions =
Michael Chana4743052010-01-17 07:30:43 +00006796 GET_32BIT_NET_STATS(stat_EtherStatsCollisions);
Michael Chanb6016b72005-05-26 13:03:09 -07006797
Jeff Garzik6aa20a22006-09-13 13:24:59 -04006798 net_stats->rx_length_errors =
Michael Chana4743052010-01-17 07:30:43 +00006799 GET_32BIT_NET_STATS(stat_EtherStatsUndersizePkts) +
6800 GET_32BIT_NET_STATS(stat_EtherStatsOverrsizePkts);
Michael Chanb6016b72005-05-26 13:03:09 -07006801
Jeff Garzik6aa20a22006-09-13 13:24:59 -04006802 net_stats->rx_over_errors =
Michael Chana4743052010-01-17 07:30:43 +00006803 GET_32BIT_NET_STATS(stat_IfInFTQDiscards) +
6804 GET_32BIT_NET_STATS(stat_IfInMBUFDiscards);
Michael Chanb6016b72005-05-26 13:03:09 -07006805
Jeff Garzik6aa20a22006-09-13 13:24:59 -04006806 net_stats->rx_frame_errors =
Michael Chana4743052010-01-17 07:30:43 +00006807 GET_32BIT_NET_STATS(stat_Dot3StatsAlignmentErrors);
Michael Chanb6016b72005-05-26 13:03:09 -07006808
Jeff Garzik6aa20a22006-09-13 13:24:59 -04006809 net_stats->rx_crc_errors =
Michael Chana4743052010-01-17 07:30:43 +00006810 GET_32BIT_NET_STATS(stat_Dot3StatsFCSErrors);
Michael Chanb6016b72005-05-26 13:03:09 -07006811
6812 net_stats->rx_errors = net_stats->rx_length_errors +
6813 net_stats->rx_over_errors + net_stats->rx_frame_errors +
6814 net_stats->rx_crc_errors;
6815
6816 net_stats->tx_aborted_errors =
Michael Chana4743052010-01-17 07:30:43 +00006817 GET_32BIT_NET_STATS(stat_Dot3StatsExcessiveCollisions) +
6818 GET_32BIT_NET_STATS(stat_Dot3StatsLateCollisions);
Michael Chanb6016b72005-05-26 13:03:09 -07006819
Michael Chan4ce45e02012-12-06 10:33:10 +00006820 if ((BNX2_CHIP(bp) == BNX2_CHIP_5706) ||
6821 (BNX2_CHIP_ID(bp) == BNX2_CHIP_ID_5708_A0))
Michael Chanb6016b72005-05-26 13:03:09 -07006822 net_stats->tx_carrier_errors = 0;
6823 else {
6824 net_stats->tx_carrier_errors =
Michael Chana4743052010-01-17 07:30:43 +00006825 GET_32BIT_NET_STATS(stat_Dot3StatsCarrierSenseErrors);
Michael Chanb6016b72005-05-26 13:03:09 -07006826 }
6827
6828 net_stats->tx_errors =
Michael Chana4743052010-01-17 07:30:43 +00006829 GET_32BIT_NET_STATS(stat_emac_tx_stat_dot3statsinternalmactransmiterrors) +
Michael Chanb6016b72005-05-26 13:03:09 -07006830 net_stats->tx_aborted_errors +
6831 net_stats->tx_carrier_errors;
6832
Michael Chancea94db2006-06-12 22:16:13 -07006833 net_stats->rx_missed_errors =
Michael Chana4743052010-01-17 07:30:43 +00006834 GET_32BIT_NET_STATS(stat_IfInFTQDiscards) +
6835 GET_32BIT_NET_STATS(stat_IfInMBUFDiscards) +
6836 GET_32BIT_NET_STATS(stat_FwRxDrop);
Michael Chancea94db2006-06-12 22:16:13 -07006837
Michael Chanb6016b72005-05-26 13:03:09 -07006838 return net_stats;
6839}
6840
6841/* All ethtool functions called with rtnl_lock */
6842
6843static int
6844bnx2_get_settings(struct net_device *dev, struct ethtool_cmd *cmd)
6845{
Michael Chan972ec0d2006-01-23 16:12:43 -08006846 struct bnx2 *bp = netdev_priv(dev);
Michael Chan7b6b8342007-07-07 22:50:15 -07006847 int support_serdes = 0, support_copper = 0;
Michael Chanb6016b72005-05-26 13:03:09 -07006848
6849 cmd->supported = SUPPORTED_Autoneg;
Michael Chan583c28e2008-01-21 19:51:35 -08006850 if (bp->phy_flags & BNX2_PHY_FLAG_REMOTE_PHY_CAP) {
Michael Chan7b6b8342007-07-07 22:50:15 -07006851 support_serdes = 1;
6852 support_copper = 1;
6853 } else if (bp->phy_port == PORT_FIBRE)
6854 support_serdes = 1;
6855 else
6856 support_copper = 1;
6857
6858 if (support_serdes) {
Michael Chanb6016b72005-05-26 13:03:09 -07006859 cmd->supported |= SUPPORTED_1000baseT_Full |
6860 SUPPORTED_FIBRE;
Michael Chan583c28e2008-01-21 19:51:35 -08006861 if (bp->phy_flags & BNX2_PHY_FLAG_2_5G_CAPABLE)
Michael Chan605a9e22007-05-03 13:23:13 -07006862 cmd->supported |= SUPPORTED_2500baseX_Full;
Michael Chanb6016b72005-05-26 13:03:09 -07006863
Michael Chanb6016b72005-05-26 13:03:09 -07006864 }
Michael Chan7b6b8342007-07-07 22:50:15 -07006865 if (support_copper) {
Michael Chanb6016b72005-05-26 13:03:09 -07006866 cmd->supported |= SUPPORTED_10baseT_Half |
6867 SUPPORTED_10baseT_Full |
6868 SUPPORTED_100baseT_Half |
6869 SUPPORTED_100baseT_Full |
6870 SUPPORTED_1000baseT_Full |
6871 SUPPORTED_TP;
6872
Michael Chanb6016b72005-05-26 13:03:09 -07006873 }
6874
Michael Chan7b6b8342007-07-07 22:50:15 -07006875 spin_lock_bh(&bp->phy_lock);
6876 cmd->port = bp->phy_port;
Michael Chanb6016b72005-05-26 13:03:09 -07006877 cmd->advertising = bp->advertising;
6878
6879 if (bp->autoneg & AUTONEG_SPEED) {
6880 cmd->autoneg = AUTONEG_ENABLE;
David Decotigny70739492011-04-27 18:32:40 +00006881 } else {
Michael Chanb6016b72005-05-26 13:03:09 -07006882 cmd->autoneg = AUTONEG_DISABLE;
6883 }
6884
6885 if (netif_carrier_ok(dev)) {
David Decotigny70739492011-04-27 18:32:40 +00006886 ethtool_cmd_speed_set(cmd, bp->line_speed);
Michael Chanb6016b72005-05-26 13:03:09 -07006887 cmd->duplex = bp->duplex;
6888 }
6889 else {
David Decotigny70739492011-04-27 18:32:40 +00006890 ethtool_cmd_speed_set(cmd, -1);
Michael Chanb6016b72005-05-26 13:03:09 -07006891 cmd->duplex = -1;
6892 }
Michael Chan7b6b8342007-07-07 22:50:15 -07006893 spin_unlock_bh(&bp->phy_lock);
Michael Chanb6016b72005-05-26 13:03:09 -07006894
6895 cmd->transceiver = XCVR_INTERNAL;
6896 cmd->phy_address = bp->phy_addr;
6897
6898 return 0;
6899}
Jeff Garzik6aa20a22006-09-13 13:24:59 -04006900
Michael Chanb6016b72005-05-26 13:03:09 -07006901static int
6902bnx2_set_settings(struct net_device *dev, struct ethtool_cmd *cmd)
6903{
Michael Chan972ec0d2006-01-23 16:12:43 -08006904 struct bnx2 *bp = netdev_priv(dev);
Michael Chanb6016b72005-05-26 13:03:09 -07006905 u8 autoneg = bp->autoneg;
6906 u8 req_duplex = bp->req_duplex;
6907 u16 req_line_speed = bp->req_line_speed;
6908 u32 advertising = bp->advertising;
Michael Chan7b6b8342007-07-07 22:50:15 -07006909 int err = -EINVAL;
6910
6911 spin_lock_bh(&bp->phy_lock);
6912
6913 if (cmd->port != PORT_TP && cmd->port != PORT_FIBRE)
6914 goto err_out_unlock;
6915
Michael Chan583c28e2008-01-21 19:51:35 -08006916 if (cmd->port != bp->phy_port &&
6917 !(bp->phy_flags & BNX2_PHY_FLAG_REMOTE_PHY_CAP))
Michael Chan7b6b8342007-07-07 22:50:15 -07006918 goto err_out_unlock;
Michael Chanb6016b72005-05-26 13:03:09 -07006919
Michael Chand6b14482008-07-14 22:37:21 -07006920 /* If device is down, we can store the settings only if the user
6921 * is setting the currently active port.
6922 */
6923 if (!netif_running(dev) && cmd->port != bp->phy_port)
6924 goto err_out_unlock;
6925
Michael Chanb6016b72005-05-26 13:03:09 -07006926 if (cmd->autoneg == AUTONEG_ENABLE) {
6927 autoneg |= AUTONEG_SPEED;
6928
Michael Chanbeb499a2010-02-15 19:42:10 +00006929 advertising = cmd->advertising;
6930 if (cmd->port == PORT_TP) {
6931 advertising &= ETHTOOL_ALL_COPPER_SPEED;
6932 if (!advertising)
Michael Chanb6016b72005-05-26 13:03:09 -07006933 advertising = ETHTOOL_ALL_COPPER_SPEED;
Michael Chanbeb499a2010-02-15 19:42:10 +00006934 } else {
6935 advertising &= ETHTOOL_ALL_FIBRE_SPEED;
6936 if (!advertising)
6937 advertising = ETHTOOL_ALL_FIBRE_SPEED;
Michael Chanb6016b72005-05-26 13:03:09 -07006938 }
6939 advertising |= ADVERTISED_Autoneg;
6940 }
6941 else {
David Decotigny25db0332011-04-27 18:32:39 +00006942 u32 speed = ethtool_cmd_speed(cmd);
Michael Chan7b6b8342007-07-07 22:50:15 -07006943 if (cmd->port == PORT_FIBRE) {
David Decotigny25db0332011-04-27 18:32:39 +00006944 if ((speed != SPEED_1000 &&
6945 speed != SPEED_2500) ||
Michael Chan80be4432006-11-19 14:07:28 -08006946 (cmd->duplex != DUPLEX_FULL))
Michael Chan7b6b8342007-07-07 22:50:15 -07006947 goto err_out_unlock;
Michael Chan80be4432006-11-19 14:07:28 -08006948
David Decotigny25db0332011-04-27 18:32:39 +00006949 if (speed == SPEED_2500 &&
Michael Chan583c28e2008-01-21 19:51:35 -08006950 !(bp->phy_flags & BNX2_PHY_FLAG_2_5G_CAPABLE))
Michael Chan7b6b8342007-07-07 22:50:15 -07006951 goto err_out_unlock;
David Decotigny25db0332011-04-27 18:32:39 +00006952 } else if (speed == SPEED_1000 || speed == SPEED_2500)
Michael Chan7b6b8342007-07-07 22:50:15 -07006953 goto err_out_unlock;
6954
Michael Chanb6016b72005-05-26 13:03:09 -07006955 autoneg &= ~AUTONEG_SPEED;
David Decotigny25db0332011-04-27 18:32:39 +00006956 req_line_speed = speed;
Michael Chanb6016b72005-05-26 13:03:09 -07006957 req_duplex = cmd->duplex;
6958 advertising = 0;
6959 }
6960
6961 bp->autoneg = autoneg;
6962 bp->advertising = advertising;
6963 bp->req_line_speed = req_line_speed;
6964 bp->req_duplex = req_duplex;
6965
Michael Chand6b14482008-07-14 22:37:21 -07006966 err = 0;
6967 /* If device is down, the new settings will be picked up when it is
6968 * brought up.
6969 */
6970 if (netif_running(dev))
6971 err = bnx2_setup_phy(bp, cmd->port);
Michael Chanb6016b72005-05-26 13:03:09 -07006972
Michael Chan7b6b8342007-07-07 22:50:15 -07006973err_out_unlock:
Michael Chanc770a652005-08-25 15:38:39 -07006974 spin_unlock_bh(&bp->phy_lock);
Michael Chanb6016b72005-05-26 13:03:09 -07006975
Michael Chan7b6b8342007-07-07 22:50:15 -07006976 return err;
Michael Chanb6016b72005-05-26 13:03:09 -07006977}
6978
6979static void
6980bnx2_get_drvinfo(struct net_device *dev, struct ethtool_drvinfo *info)
6981{
Michael Chan972ec0d2006-01-23 16:12:43 -08006982 struct bnx2 *bp = netdev_priv(dev);
Michael Chanb6016b72005-05-26 13:03:09 -07006983
Rick Jones68aad782011-11-07 13:29:27 +00006984 strlcpy(info->driver, DRV_MODULE_NAME, sizeof(info->driver));
6985 strlcpy(info->version, DRV_MODULE_VERSION, sizeof(info->version));
6986 strlcpy(info->bus_info, pci_name(bp->pdev), sizeof(info->bus_info));
6987 strlcpy(info->fw_version, bp->fw_version, sizeof(info->fw_version));
Michael Chanb6016b72005-05-26 13:03:09 -07006988}
6989
Michael Chan244ac4f2006-03-20 17:48:46 -08006990#define BNX2_REGDUMP_LEN (32 * 1024)
6991
6992static int
6993bnx2_get_regs_len(struct net_device *dev)
6994{
6995 return BNX2_REGDUMP_LEN;
6996}
6997
6998static void
6999bnx2_get_regs(struct net_device *dev, struct ethtool_regs *regs, void *_p)
7000{
7001 u32 *p = _p, i, offset;
7002 u8 *orig_p = _p;
7003 struct bnx2 *bp = netdev_priv(dev);
Joe Perchesb6bc7652010-12-21 02:16:08 -08007004 static const u32 reg_boundaries[] = {
7005 0x0000, 0x0098, 0x0400, 0x045c,
7006 0x0800, 0x0880, 0x0c00, 0x0c10,
7007 0x0c30, 0x0d08, 0x1000, 0x101c,
7008 0x1040, 0x1048, 0x1080, 0x10a4,
7009 0x1400, 0x1490, 0x1498, 0x14f0,
7010 0x1500, 0x155c, 0x1580, 0x15dc,
7011 0x1600, 0x1658, 0x1680, 0x16d8,
7012 0x1800, 0x1820, 0x1840, 0x1854,
7013 0x1880, 0x1894, 0x1900, 0x1984,
7014 0x1c00, 0x1c0c, 0x1c40, 0x1c54,
7015 0x1c80, 0x1c94, 0x1d00, 0x1d84,
7016 0x2000, 0x2030, 0x23c0, 0x2400,
7017 0x2800, 0x2820, 0x2830, 0x2850,
7018 0x2b40, 0x2c10, 0x2fc0, 0x3058,
7019 0x3c00, 0x3c94, 0x4000, 0x4010,
7020 0x4080, 0x4090, 0x43c0, 0x4458,
7021 0x4c00, 0x4c18, 0x4c40, 0x4c54,
7022 0x4fc0, 0x5010, 0x53c0, 0x5444,
7023 0x5c00, 0x5c18, 0x5c80, 0x5c90,
7024 0x5fc0, 0x6000, 0x6400, 0x6428,
7025 0x6800, 0x6848, 0x684c, 0x6860,
7026 0x6888, 0x6910, 0x8000
7027 };
Michael Chan244ac4f2006-03-20 17:48:46 -08007028
7029 regs->version = 0;
7030
7031 memset(p, 0, BNX2_REGDUMP_LEN);
7032
7033 if (!netif_running(bp->dev))
7034 return;
7035
7036 i = 0;
7037 offset = reg_boundaries[0];
7038 p += offset;
7039 while (offset < BNX2_REGDUMP_LEN) {
Michael Chane503e062012-12-06 10:33:08 +00007040 *p++ = BNX2_RD(bp, offset);
Michael Chan244ac4f2006-03-20 17:48:46 -08007041 offset += 4;
7042 if (offset == reg_boundaries[i + 1]) {
7043 offset = reg_boundaries[i + 2];
7044 p = (u32 *) (orig_p + offset);
7045 i += 2;
7046 }
7047 }
7048}
7049
Michael Chanb6016b72005-05-26 13:03:09 -07007050static void
7051bnx2_get_wol(struct net_device *dev, struct ethtool_wolinfo *wol)
7052{
Michael Chan972ec0d2006-01-23 16:12:43 -08007053 struct bnx2 *bp = netdev_priv(dev);
Michael Chanb6016b72005-05-26 13:03:09 -07007054
David S. Millerf86e82f2008-01-21 17:15:40 -08007055 if (bp->flags & BNX2_FLAG_NO_WOL) {
Michael Chanb6016b72005-05-26 13:03:09 -07007056 wol->supported = 0;
7057 wol->wolopts = 0;
7058 }
7059 else {
7060 wol->supported = WAKE_MAGIC;
7061 if (bp->wol)
7062 wol->wolopts = WAKE_MAGIC;
7063 else
7064 wol->wolopts = 0;
7065 }
7066 memset(&wol->sopass, 0, sizeof(wol->sopass));
7067}
7068
7069static int
7070bnx2_set_wol(struct net_device *dev, struct ethtool_wolinfo *wol)
7071{
Michael Chan972ec0d2006-01-23 16:12:43 -08007072 struct bnx2 *bp = netdev_priv(dev);
Michael Chanb6016b72005-05-26 13:03:09 -07007073
7074 if (wol->wolopts & ~WAKE_MAGIC)
7075 return -EINVAL;
7076
7077 if (wol->wolopts & WAKE_MAGIC) {
David S. Millerf86e82f2008-01-21 17:15:40 -08007078 if (bp->flags & BNX2_FLAG_NO_WOL)
Michael Chanb6016b72005-05-26 13:03:09 -07007079 return -EINVAL;
7080
7081 bp->wol = 1;
7082 }
7083 else {
7084 bp->wol = 0;
7085 }
7086 return 0;
7087}
7088
7089static int
7090bnx2_nway_reset(struct net_device *dev)
7091{
Michael Chan972ec0d2006-01-23 16:12:43 -08007092 struct bnx2 *bp = netdev_priv(dev);
Michael Chanb6016b72005-05-26 13:03:09 -07007093 u32 bmcr;
7094
Michael Chan9f52b562008-10-09 12:21:46 -07007095 if (!netif_running(dev))
7096 return -EAGAIN;
7097
Michael Chanb6016b72005-05-26 13:03:09 -07007098 if (!(bp->autoneg & AUTONEG_SPEED)) {
7099 return -EINVAL;
7100 }
7101
Michael Chanc770a652005-08-25 15:38:39 -07007102 spin_lock_bh(&bp->phy_lock);
Michael Chanb6016b72005-05-26 13:03:09 -07007103
Michael Chan583c28e2008-01-21 19:51:35 -08007104 if (bp->phy_flags & BNX2_PHY_FLAG_REMOTE_PHY_CAP) {
Michael Chan7b6b8342007-07-07 22:50:15 -07007105 int rc;
7106
7107 rc = bnx2_setup_remote_phy(bp, bp->phy_port);
7108 spin_unlock_bh(&bp->phy_lock);
7109 return rc;
7110 }
7111
Michael Chanb6016b72005-05-26 13:03:09 -07007112 /* Force a link down visible on the other side */
Michael Chan583c28e2008-01-21 19:51:35 -08007113 if (bp->phy_flags & BNX2_PHY_FLAG_SERDES) {
Michael Chanca58c3a2007-05-03 13:22:52 -07007114 bnx2_write_phy(bp, bp->mii_bmcr, BMCR_LOOPBACK);
Michael Chanc770a652005-08-25 15:38:39 -07007115 spin_unlock_bh(&bp->phy_lock);
Michael Chanb6016b72005-05-26 13:03:09 -07007116
7117 msleep(20);
7118
Michael Chanc770a652005-08-25 15:38:39 -07007119 spin_lock_bh(&bp->phy_lock);
Michael Chanf8dd0642006-11-19 14:08:29 -08007120
Michael Chan40105c02008-11-12 16:02:45 -08007121 bp->current_interval = BNX2_SERDES_AN_TIMEOUT;
Michael Chanf8dd0642006-11-19 14:08:29 -08007122 bp->serdes_an_pending = 1;
7123 mod_timer(&bp->timer, jiffies + bp->current_interval);
Michael Chanb6016b72005-05-26 13:03:09 -07007124 }
7125
Michael Chanca58c3a2007-05-03 13:22:52 -07007126 bnx2_read_phy(bp, bp->mii_bmcr, &bmcr);
Michael Chanb6016b72005-05-26 13:03:09 -07007127 bmcr &= ~BMCR_LOOPBACK;
Michael Chanca58c3a2007-05-03 13:22:52 -07007128 bnx2_write_phy(bp, bp->mii_bmcr, bmcr | BMCR_ANRESTART | BMCR_ANENABLE);
Michael Chanb6016b72005-05-26 13:03:09 -07007129
Michael Chanc770a652005-08-25 15:38:39 -07007130 spin_unlock_bh(&bp->phy_lock);
Michael Chanb6016b72005-05-26 13:03:09 -07007131
7132 return 0;
7133}
7134
Ooiwa Naohiro7959ea22009-06-24 00:19:06 -07007135static u32
7136bnx2_get_link(struct net_device *dev)
7137{
7138 struct bnx2 *bp = netdev_priv(dev);
7139
7140 return bp->link_up;
7141}
7142
Michael Chanb6016b72005-05-26 13:03:09 -07007143static int
7144bnx2_get_eeprom_len(struct net_device *dev)
7145{
Michael Chan972ec0d2006-01-23 16:12:43 -08007146 struct bnx2 *bp = netdev_priv(dev);
Michael Chanb6016b72005-05-26 13:03:09 -07007147
Michael Chan1122db72006-01-23 16:11:42 -08007148 if (bp->flash_info == NULL)
Michael Chanb6016b72005-05-26 13:03:09 -07007149 return 0;
7150
Michael Chan1122db72006-01-23 16:11:42 -08007151 return (int) bp->flash_size;
Michael Chanb6016b72005-05-26 13:03:09 -07007152}
7153
7154static int
7155bnx2_get_eeprom(struct net_device *dev, struct ethtool_eeprom *eeprom,
7156 u8 *eebuf)
7157{
Michael Chan972ec0d2006-01-23 16:12:43 -08007158 struct bnx2 *bp = netdev_priv(dev);
Michael Chanb6016b72005-05-26 13:03:09 -07007159 int rc;
7160
Michael Chan9f52b562008-10-09 12:21:46 -07007161 if (!netif_running(dev))
7162 return -EAGAIN;
7163
John W. Linville1064e942005-11-10 12:58:24 -08007164 /* parameters already validated in ethtool_get_eeprom */
Michael Chanb6016b72005-05-26 13:03:09 -07007165
7166 rc = bnx2_nvram_read(bp, eeprom->offset, eebuf, eeprom->len);
7167
7168 return rc;
7169}
7170
7171static int
7172bnx2_set_eeprom(struct net_device *dev, struct ethtool_eeprom *eeprom,
7173 u8 *eebuf)
7174{
Michael Chan972ec0d2006-01-23 16:12:43 -08007175 struct bnx2 *bp = netdev_priv(dev);
Michael Chanb6016b72005-05-26 13:03:09 -07007176 int rc;
7177
Michael Chan9f52b562008-10-09 12:21:46 -07007178 if (!netif_running(dev))
7179 return -EAGAIN;
7180
John W. Linville1064e942005-11-10 12:58:24 -08007181 /* parameters already validated in ethtool_set_eeprom */
Michael Chanb6016b72005-05-26 13:03:09 -07007182
7183 rc = bnx2_nvram_write(bp, eeprom->offset, eebuf, eeprom->len);
7184
7185 return rc;
7186}
7187
7188static int
7189bnx2_get_coalesce(struct net_device *dev, struct ethtool_coalesce *coal)
7190{
Michael Chan972ec0d2006-01-23 16:12:43 -08007191 struct bnx2 *bp = netdev_priv(dev);
Michael Chanb6016b72005-05-26 13:03:09 -07007192
7193 memset(coal, 0, sizeof(struct ethtool_coalesce));
7194
7195 coal->rx_coalesce_usecs = bp->rx_ticks;
7196 coal->rx_max_coalesced_frames = bp->rx_quick_cons_trip;
7197 coal->rx_coalesce_usecs_irq = bp->rx_ticks_int;
7198 coal->rx_max_coalesced_frames_irq = bp->rx_quick_cons_trip_int;
7199
7200 coal->tx_coalesce_usecs = bp->tx_ticks;
7201 coal->tx_max_coalesced_frames = bp->tx_quick_cons_trip;
7202 coal->tx_coalesce_usecs_irq = bp->tx_ticks_int;
7203 coal->tx_max_coalesced_frames_irq = bp->tx_quick_cons_trip_int;
7204
7205 coal->stats_block_coalesce_usecs = bp->stats_ticks;
7206
7207 return 0;
7208}
7209
7210static int
7211bnx2_set_coalesce(struct net_device *dev, struct ethtool_coalesce *coal)
7212{
Michael Chan972ec0d2006-01-23 16:12:43 -08007213 struct bnx2 *bp = netdev_priv(dev);
Michael Chanb6016b72005-05-26 13:03:09 -07007214
7215 bp->rx_ticks = (u16) coal->rx_coalesce_usecs;
7216 if (bp->rx_ticks > 0x3ff) bp->rx_ticks = 0x3ff;
7217
Jeff Garzik6aa20a22006-09-13 13:24:59 -04007218 bp->rx_quick_cons_trip = (u16) coal->rx_max_coalesced_frames;
Michael Chanb6016b72005-05-26 13:03:09 -07007219 if (bp->rx_quick_cons_trip > 0xff) bp->rx_quick_cons_trip = 0xff;
7220
7221 bp->rx_ticks_int = (u16) coal->rx_coalesce_usecs_irq;
7222 if (bp->rx_ticks_int > 0x3ff) bp->rx_ticks_int = 0x3ff;
7223
7224 bp->rx_quick_cons_trip_int = (u16) coal->rx_max_coalesced_frames_irq;
7225 if (bp->rx_quick_cons_trip_int > 0xff)
7226 bp->rx_quick_cons_trip_int = 0xff;
7227
7228 bp->tx_ticks = (u16) coal->tx_coalesce_usecs;
7229 if (bp->tx_ticks > 0x3ff) bp->tx_ticks = 0x3ff;
7230
7231 bp->tx_quick_cons_trip = (u16) coal->tx_max_coalesced_frames;
7232 if (bp->tx_quick_cons_trip > 0xff) bp->tx_quick_cons_trip = 0xff;
7233
7234 bp->tx_ticks_int = (u16) coal->tx_coalesce_usecs_irq;
7235 if (bp->tx_ticks_int > 0x3ff) bp->tx_ticks_int = 0x3ff;
7236
7237 bp->tx_quick_cons_trip_int = (u16) coal->tx_max_coalesced_frames_irq;
7238 if (bp->tx_quick_cons_trip_int > 0xff) bp->tx_quick_cons_trip_int =
7239 0xff;
7240
7241 bp->stats_ticks = coal->stats_block_coalesce_usecs;
Michael Chan61d9e3f2009-08-21 16:20:46 +00007242 if (bp->flags & BNX2_FLAG_BROKEN_STATS) {
Michael Chan02537b062007-06-04 21:24:07 -07007243 if (bp->stats_ticks != 0 && bp->stats_ticks != USEC_PER_SEC)
7244 bp->stats_ticks = USEC_PER_SEC;
7245 }
Michael Chan7ea69202007-07-16 18:27:10 -07007246 if (bp->stats_ticks > BNX2_HC_STATS_TICKS_HC_STAT_TICKS)
7247 bp->stats_ticks = BNX2_HC_STATS_TICKS_HC_STAT_TICKS;
7248 bp->stats_ticks &= BNX2_HC_STATS_TICKS_HC_STAT_TICKS;
Michael Chanb6016b72005-05-26 13:03:09 -07007249
7250 if (netif_running(bp->dev)) {
Michael Chan212f9932010-04-27 11:28:10 +00007251 bnx2_netif_stop(bp, true);
Michael Chan9a120bc2008-05-16 22:17:45 -07007252 bnx2_init_nic(bp, 0);
Michael Chan212f9932010-04-27 11:28:10 +00007253 bnx2_netif_start(bp, true);
Michael Chanb6016b72005-05-26 13:03:09 -07007254 }
7255
7256 return 0;
7257}
7258
7259static void
7260bnx2_get_ringparam(struct net_device *dev, struct ethtool_ringparam *ering)
7261{
Michael Chan972ec0d2006-01-23 16:12:43 -08007262 struct bnx2 *bp = netdev_priv(dev);
Michael Chanb6016b72005-05-26 13:03:09 -07007263
Michael Chan2bc40782012-12-06 10:33:09 +00007264 ering->rx_max_pending = BNX2_MAX_TOTAL_RX_DESC_CNT;
7265 ering->rx_jumbo_max_pending = BNX2_MAX_TOTAL_RX_PG_DESC_CNT;
Michael Chanb6016b72005-05-26 13:03:09 -07007266
7267 ering->rx_pending = bp->rx_ring_size;
Michael Chan47bf4242007-12-12 11:19:12 -08007268 ering->rx_jumbo_pending = bp->rx_pg_ring_size;
Michael Chanb6016b72005-05-26 13:03:09 -07007269
Michael Chan2bc40782012-12-06 10:33:09 +00007270 ering->tx_max_pending = BNX2_MAX_TX_DESC_CNT;
Michael Chanb6016b72005-05-26 13:03:09 -07007271 ering->tx_pending = bp->tx_ring_size;
7272}
7273
7274static int
Michael Chanb0332812012-02-05 15:24:38 +00007275bnx2_change_ring_size(struct bnx2 *bp, u32 rx, u32 tx, bool reset_irq)
Michael Chanb6016b72005-05-26 13:03:09 -07007276{
Michael Chan13daffa2006-03-20 17:49:20 -08007277 if (netif_running(bp->dev)) {
Michael Chan354fcd72010-01-17 07:30:44 +00007278 /* Reset will erase chipset stats; save them */
7279 bnx2_save_stats(bp);
7280
Michael Chan212f9932010-04-27 11:28:10 +00007281 bnx2_netif_stop(bp, true);
Michael Chan13daffa2006-03-20 17:49:20 -08007282 bnx2_reset_chip(bp, BNX2_DRV_MSG_CODE_RESET);
Michael Chanb0332812012-02-05 15:24:38 +00007283 if (reset_irq) {
7284 bnx2_free_irq(bp);
7285 bnx2_del_napi(bp);
7286 } else {
7287 __bnx2_free_irq(bp);
7288 }
Michael Chan13daffa2006-03-20 17:49:20 -08007289 bnx2_free_skbs(bp);
7290 bnx2_free_mem(bp);
7291 }
7292
Michael Chan5d5d0012007-12-12 11:17:43 -08007293 bnx2_set_rx_ring_size(bp, rx);
7294 bp->tx_ring_size = tx;
Michael Chanb6016b72005-05-26 13:03:09 -07007295
7296 if (netif_running(bp->dev)) {
Michael Chanb0332812012-02-05 15:24:38 +00007297 int rc = 0;
Michael Chan13daffa2006-03-20 17:49:20 -08007298
Michael Chanb0332812012-02-05 15:24:38 +00007299 if (reset_irq) {
7300 rc = bnx2_setup_int_mode(bp, disable_msi);
7301 bnx2_init_napi(bp);
7302 }
7303
7304 if (!rc)
7305 rc = bnx2_alloc_mem(bp);
7306
Michael Chan6fefb652009-08-21 16:20:45 +00007307 if (!rc)
Michael Chana29ba9d2010-12-31 11:03:14 -08007308 rc = bnx2_request_irq(bp);
7309
7310 if (!rc)
Michael Chan6fefb652009-08-21 16:20:45 +00007311 rc = bnx2_init_nic(bp, 0);
7312
7313 if (rc) {
7314 bnx2_napi_enable(bp);
7315 dev_close(bp->dev);
Michael Chan13daffa2006-03-20 17:49:20 -08007316 return rc;
Michael Chan6fefb652009-08-21 16:20:45 +00007317 }
Michael Chane9f26c42010-02-15 19:42:08 +00007318#ifdef BCM_CNIC
7319 mutex_lock(&bp->cnic_lock);
7320 /* Let cnic know about the new status block. */
7321 if (bp->cnic_eth_dev.drv_state & CNIC_DRV_STATE_REGD)
7322 bnx2_setup_cnic_irq_info(bp);
7323 mutex_unlock(&bp->cnic_lock);
7324#endif
Michael Chan212f9932010-04-27 11:28:10 +00007325 bnx2_netif_start(bp, true);
Michael Chanb6016b72005-05-26 13:03:09 -07007326 }
Michael Chanb6016b72005-05-26 13:03:09 -07007327 return 0;
7328}
7329
Michael Chan5d5d0012007-12-12 11:17:43 -08007330static int
7331bnx2_set_ringparam(struct net_device *dev, struct ethtool_ringparam *ering)
7332{
7333 struct bnx2 *bp = netdev_priv(dev);
7334 int rc;
7335
Michael Chan2bc40782012-12-06 10:33:09 +00007336 if ((ering->rx_pending > BNX2_MAX_TOTAL_RX_DESC_CNT) ||
7337 (ering->tx_pending > BNX2_MAX_TX_DESC_CNT) ||
Michael Chan5d5d0012007-12-12 11:17:43 -08007338 (ering->tx_pending <= MAX_SKB_FRAGS)) {
7339
7340 return -EINVAL;
7341 }
Michael Chanb0332812012-02-05 15:24:38 +00007342 rc = bnx2_change_ring_size(bp, ering->rx_pending, ering->tx_pending,
7343 false);
Michael Chan5d5d0012007-12-12 11:17:43 -08007344 return rc;
7345}
7346
Michael Chanb6016b72005-05-26 13:03:09 -07007347static void
7348bnx2_get_pauseparam(struct net_device *dev, struct ethtool_pauseparam *epause)
7349{
Michael Chan972ec0d2006-01-23 16:12:43 -08007350 struct bnx2 *bp = netdev_priv(dev);
Michael Chanb6016b72005-05-26 13:03:09 -07007351
7352 epause->autoneg = ((bp->autoneg & AUTONEG_FLOW_CTRL) != 0);
7353 epause->rx_pause = ((bp->flow_ctrl & FLOW_CTRL_RX) != 0);
7354 epause->tx_pause = ((bp->flow_ctrl & FLOW_CTRL_TX) != 0);
7355}
7356
7357static int
7358bnx2_set_pauseparam(struct net_device *dev, struct ethtool_pauseparam *epause)
7359{
Michael Chan972ec0d2006-01-23 16:12:43 -08007360 struct bnx2 *bp = netdev_priv(dev);
Michael Chanb6016b72005-05-26 13:03:09 -07007361
7362 bp->req_flow_ctrl = 0;
7363 if (epause->rx_pause)
7364 bp->req_flow_ctrl |= FLOW_CTRL_RX;
7365 if (epause->tx_pause)
7366 bp->req_flow_ctrl |= FLOW_CTRL_TX;
7367
7368 if (epause->autoneg) {
7369 bp->autoneg |= AUTONEG_FLOW_CTRL;
7370 }
7371 else {
7372 bp->autoneg &= ~AUTONEG_FLOW_CTRL;
7373 }
7374
Michael Chan9f52b562008-10-09 12:21:46 -07007375 if (netif_running(dev)) {
7376 spin_lock_bh(&bp->phy_lock);
7377 bnx2_setup_phy(bp, bp->phy_port);
7378 spin_unlock_bh(&bp->phy_lock);
7379 }
Michael Chanb6016b72005-05-26 13:03:09 -07007380
7381 return 0;
7382}
7383
Peter Hagervall14ab9b82005-08-10 14:18:16 -07007384static struct {
Michael Chanb6016b72005-05-26 13:03:09 -07007385 char string[ETH_GSTRING_LEN];
Michael Chan790dab22009-08-21 16:20:47 +00007386} bnx2_stats_str_arr[] = {
Michael Chanb6016b72005-05-26 13:03:09 -07007387 { "rx_bytes" },
7388 { "rx_error_bytes" },
7389 { "tx_bytes" },
7390 { "tx_error_bytes" },
7391 { "rx_ucast_packets" },
7392 { "rx_mcast_packets" },
7393 { "rx_bcast_packets" },
7394 { "tx_ucast_packets" },
7395 { "tx_mcast_packets" },
7396 { "tx_bcast_packets" },
7397 { "tx_mac_errors" },
7398 { "tx_carrier_errors" },
7399 { "rx_crc_errors" },
7400 { "rx_align_errors" },
7401 { "tx_single_collisions" },
7402 { "tx_multi_collisions" },
7403 { "tx_deferred" },
7404 { "tx_excess_collisions" },
7405 { "tx_late_collisions" },
7406 { "tx_total_collisions" },
7407 { "rx_fragments" },
7408 { "rx_jabbers" },
7409 { "rx_undersize_packets" },
7410 { "rx_oversize_packets" },
7411 { "rx_64_byte_packets" },
7412 { "rx_65_to_127_byte_packets" },
7413 { "rx_128_to_255_byte_packets" },
7414 { "rx_256_to_511_byte_packets" },
7415 { "rx_512_to_1023_byte_packets" },
7416 { "rx_1024_to_1522_byte_packets" },
7417 { "rx_1523_to_9022_byte_packets" },
7418 { "tx_64_byte_packets" },
7419 { "tx_65_to_127_byte_packets" },
7420 { "tx_128_to_255_byte_packets" },
7421 { "tx_256_to_511_byte_packets" },
7422 { "tx_512_to_1023_byte_packets" },
7423 { "tx_1024_to_1522_byte_packets" },
7424 { "tx_1523_to_9022_byte_packets" },
7425 { "rx_xon_frames" },
7426 { "rx_xoff_frames" },
7427 { "tx_xon_frames" },
7428 { "tx_xoff_frames" },
7429 { "rx_mac_ctrl_frames" },
7430 { "rx_filtered_packets" },
Michael Chan790dab22009-08-21 16:20:47 +00007431 { "rx_ftq_discards" },
Michael Chanb6016b72005-05-26 13:03:09 -07007432 { "rx_discards" },
Michael Chancea94db2006-06-12 22:16:13 -07007433 { "rx_fw_discards" },
Michael Chanb6016b72005-05-26 13:03:09 -07007434};
7435
Jim Cromie0db83cd2012-04-10 14:56:03 +00007436#define BNX2_NUM_STATS ARRAY_SIZE(bnx2_stats_str_arr)
Michael Chan790dab22009-08-21 16:20:47 +00007437
Michael Chanb6016b72005-05-26 13:03:09 -07007438#define STATS_OFFSET32(offset_name) (offsetof(struct statistics_block, offset_name) / 4)
7439
Arjan van de Venf71e1302006-03-03 21:33:57 -05007440static const unsigned long bnx2_stats_offset_arr[BNX2_NUM_STATS] = {
Michael Chanb6016b72005-05-26 13:03:09 -07007441 STATS_OFFSET32(stat_IfHCInOctets_hi),
7442 STATS_OFFSET32(stat_IfHCInBadOctets_hi),
7443 STATS_OFFSET32(stat_IfHCOutOctets_hi),
7444 STATS_OFFSET32(stat_IfHCOutBadOctets_hi),
7445 STATS_OFFSET32(stat_IfHCInUcastPkts_hi),
7446 STATS_OFFSET32(stat_IfHCInMulticastPkts_hi),
7447 STATS_OFFSET32(stat_IfHCInBroadcastPkts_hi),
7448 STATS_OFFSET32(stat_IfHCOutUcastPkts_hi),
7449 STATS_OFFSET32(stat_IfHCOutMulticastPkts_hi),
7450 STATS_OFFSET32(stat_IfHCOutBroadcastPkts_hi),
7451 STATS_OFFSET32(stat_emac_tx_stat_dot3statsinternalmactransmiterrors),
Jeff Garzik6aa20a22006-09-13 13:24:59 -04007452 STATS_OFFSET32(stat_Dot3StatsCarrierSenseErrors),
7453 STATS_OFFSET32(stat_Dot3StatsFCSErrors),
7454 STATS_OFFSET32(stat_Dot3StatsAlignmentErrors),
7455 STATS_OFFSET32(stat_Dot3StatsSingleCollisionFrames),
7456 STATS_OFFSET32(stat_Dot3StatsMultipleCollisionFrames),
7457 STATS_OFFSET32(stat_Dot3StatsDeferredTransmissions),
7458 STATS_OFFSET32(stat_Dot3StatsExcessiveCollisions),
7459 STATS_OFFSET32(stat_Dot3StatsLateCollisions),
7460 STATS_OFFSET32(stat_EtherStatsCollisions),
7461 STATS_OFFSET32(stat_EtherStatsFragments),
7462 STATS_OFFSET32(stat_EtherStatsJabbers),
7463 STATS_OFFSET32(stat_EtherStatsUndersizePkts),
7464 STATS_OFFSET32(stat_EtherStatsOverrsizePkts),
7465 STATS_OFFSET32(stat_EtherStatsPktsRx64Octets),
7466 STATS_OFFSET32(stat_EtherStatsPktsRx65Octetsto127Octets),
7467 STATS_OFFSET32(stat_EtherStatsPktsRx128Octetsto255Octets),
7468 STATS_OFFSET32(stat_EtherStatsPktsRx256Octetsto511Octets),
7469 STATS_OFFSET32(stat_EtherStatsPktsRx512Octetsto1023Octets),
7470 STATS_OFFSET32(stat_EtherStatsPktsRx1024Octetsto1522Octets),
7471 STATS_OFFSET32(stat_EtherStatsPktsRx1523Octetsto9022Octets),
7472 STATS_OFFSET32(stat_EtherStatsPktsTx64Octets),
7473 STATS_OFFSET32(stat_EtherStatsPktsTx65Octetsto127Octets),
7474 STATS_OFFSET32(stat_EtherStatsPktsTx128Octetsto255Octets),
7475 STATS_OFFSET32(stat_EtherStatsPktsTx256Octetsto511Octets),
7476 STATS_OFFSET32(stat_EtherStatsPktsTx512Octetsto1023Octets),
7477 STATS_OFFSET32(stat_EtherStatsPktsTx1024Octetsto1522Octets),
7478 STATS_OFFSET32(stat_EtherStatsPktsTx1523Octetsto9022Octets),
7479 STATS_OFFSET32(stat_XonPauseFramesReceived),
7480 STATS_OFFSET32(stat_XoffPauseFramesReceived),
7481 STATS_OFFSET32(stat_OutXonSent),
7482 STATS_OFFSET32(stat_OutXoffSent),
7483 STATS_OFFSET32(stat_MacControlFramesReceived),
7484 STATS_OFFSET32(stat_IfInFramesL2FilterDiscards),
Michael Chan790dab22009-08-21 16:20:47 +00007485 STATS_OFFSET32(stat_IfInFTQDiscards),
Jeff Garzik6aa20a22006-09-13 13:24:59 -04007486 STATS_OFFSET32(stat_IfInMBUFDiscards),
Michael Chancea94db2006-06-12 22:16:13 -07007487 STATS_OFFSET32(stat_FwRxDrop),
Michael Chanb6016b72005-05-26 13:03:09 -07007488};
7489
7490/* stat_IfHCInBadOctets and stat_Dot3StatsCarrierSenseErrors are
7491 * skipped because of errata.
Jeff Garzik6aa20a22006-09-13 13:24:59 -04007492 */
Peter Hagervall14ab9b82005-08-10 14:18:16 -07007493static u8 bnx2_5706_stats_len_arr[BNX2_NUM_STATS] = {
Michael Chanb6016b72005-05-26 13:03:09 -07007494 8,0,8,8,8,8,8,8,8,8,
7495 4,0,4,4,4,4,4,4,4,4,
7496 4,4,4,4,4,4,4,4,4,4,
7497 4,4,4,4,4,4,4,4,4,4,
Michael Chan790dab22009-08-21 16:20:47 +00007498 4,4,4,4,4,4,4,
Michael Chanb6016b72005-05-26 13:03:09 -07007499};
7500
Michael Chan5b0c76a2005-11-04 08:45:49 -08007501static u8 bnx2_5708_stats_len_arr[BNX2_NUM_STATS] = {
7502 8,0,8,8,8,8,8,8,8,8,
7503 4,4,4,4,4,4,4,4,4,4,
7504 4,4,4,4,4,4,4,4,4,4,
7505 4,4,4,4,4,4,4,4,4,4,
Michael Chan790dab22009-08-21 16:20:47 +00007506 4,4,4,4,4,4,4,
Michael Chan5b0c76a2005-11-04 08:45:49 -08007507};
7508
Michael Chanb6016b72005-05-26 13:03:09 -07007509#define BNX2_NUM_TESTS 6
7510
Peter Hagervall14ab9b82005-08-10 14:18:16 -07007511static struct {
Michael Chanb6016b72005-05-26 13:03:09 -07007512 char string[ETH_GSTRING_LEN];
7513} bnx2_tests_str_arr[BNX2_NUM_TESTS] = {
7514 { "register_test (offline)" },
7515 { "memory_test (offline)" },
7516 { "loopback_test (offline)" },
7517 { "nvram_test (online)" },
7518 { "interrupt_test (online)" },
7519 { "link_test (online)" },
7520};
7521
7522static int
Jeff Garzikb9f2c042007-10-03 18:07:32 -07007523bnx2_get_sset_count(struct net_device *dev, int sset)
Michael Chanb6016b72005-05-26 13:03:09 -07007524{
Jeff Garzikb9f2c042007-10-03 18:07:32 -07007525 switch (sset) {
7526 case ETH_SS_TEST:
7527 return BNX2_NUM_TESTS;
7528 case ETH_SS_STATS:
7529 return BNX2_NUM_STATS;
7530 default:
7531 return -EOPNOTSUPP;
7532 }
Michael Chanb6016b72005-05-26 13:03:09 -07007533}
7534
7535static void
7536bnx2_self_test(struct net_device *dev, struct ethtool_test *etest, u64 *buf)
7537{
Michael Chan972ec0d2006-01-23 16:12:43 -08007538 struct bnx2 *bp = netdev_priv(dev);
Michael Chanb6016b72005-05-26 13:03:09 -07007539
Michael Chan9f52b562008-10-09 12:21:46 -07007540 bnx2_set_power_state(bp, PCI_D0);
7541
Michael Chanb6016b72005-05-26 13:03:09 -07007542 memset(buf, 0, sizeof(u64) * BNX2_NUM_TESTS);
7543 if (etest->flags & ETH_TEST_FL_OFFLINE) {
Michael Chan80be4432006-11-19 14:07:28 -08007544 int i;
7545
Michael Chan212f9932010-04-27 11:28:10 +00007546 bnx2_netif_stop(bp, true);
Michael Chanb6016b72005-05-26 13:03:09 -07007547 bnx2_reset_chip(bp, BNX2_DRV_MSG_CODE_DIAG);
7548 bnx2_free_skbs(bp);
7549
7550 if (bnx2_test_registers(bp) != 0) {
7551 buf[0] = 1;
7552 etest->flags |= ETH_TEST_FL_FAILED;
7553 }
7554 if (bnx2_test_memory(bp) != 0) {
7555 buf[1] = 1;
7556 etest->flags |= ETH_TEST_FL_FAILED;
7557 }
Michael Chanbc5a0692006-01-23 16:13:22 -08007558 if ((buf[2] = bnx2_test_loopback(bp)) != 0)
Michael Chanb6016b72005-05-26 13:03:09 -07007559 etest->flags |= ETH_TEST_FL_FAILED;
Michael Chanb6016b72005-05-26 13:03:09 -07007560
Michael Chan9f52b562008-10-09 12:21:46 -07007561 if (!netif_running(bp->dev))
7562 bnx2_shutdown_chip(bp);
Michael Chanb6016b72005-05-26 13:03:09 -07007563 else {
Michael Chan9a120bc2008-05-16 22:17:45 -07007564 bnx2_init_nic(bp, 1);
Michael Chan212f9932010-04-27 11:28:10 +00007565 bnx2_netif_start(bp, true);
Michael Chanb6016b72005-05-26 13:03:09 -07007566 }
7567
7568 /* wait for link up */
Michael Chan80be4432006-11-19 14:07:28 -08007569 for (i = 0; i < 7; i++) {
7570 if (bp->link_up)
7571 break;
7572 msleep_interruptible(1000);
7573 }
Michael Chanb6016b72005-05-26 13:03:09 -07007574 }
7575
7576 if (bnx2_test_nvram(bp) != 0) {
7577 buf[3] = 1;
7578 etest->flags |= ETH_TEST_FL_FAILED;
7579 }
7580 if (bnx2_test_intr(bp) != 0) {
7581 buf[4] = 1;
7582 etest->flags |= ETH_TEST_FL_FAILED;
7583 }
7584
7585 if (bnx2_test_link(bp) != 0) {
7586 buf[5] = 1;
7587 etest->flags |= ETH_TEST_FL_FAILED;
7588
7589 }
Michael Chan9f52b562008-10-09 12:21:46 -07007590 if (!netif_running(bp->dev))
7591 bnx2_set_power_state(bp, PCI_D3hot);
Michael Chanb6016b72005-05-26 13:03:09 -07007592}
7593
7594static void
7595bnx2_get_strings(struct net_device *dev, u32 stringset, u8 *buf)
7596{
7597 switch (stringset) {
7598 case ETH_SS_STATS:
7599 memcpy(buf, bnx2_stats_str_arr,
7600 sizeof(bnx2_stats_str_arr));
7601 break;
7602 case ETH_SS_TEST:
7603 memcpy(buf, bnx2_tests_str_arr,
7604 sizeof(bnx2_tests_str_arr));
7605 break;
7606 }
7607}
7608
Michael Chanb6016b72005-05-26 13:03:09 -07007609static void
7610bnx2_get_ethtool_stats(struct net_device *dev,
7611 struct ethtool_stats *stats, u64 *buf)
7612{
Michael Chan972ec0d2006-01-23 16:12:43 -08007613 struct bnx2 *bp = netdev_priv(dev);
Michael Chanb6016b72005-05-26 13:03:09 -07007614 int i;
7615 u32 *hw_stats = (u32 *) bp->stats_blk;
Michael Chan354fcd72010-01-17 07:30:44 +00007616 u32 *temp_stats = (u32 *) bp->temp_stats_blk;
Peter Hagervall14ab9b82005-08-10 14:18:16 -07007617 u8 *stats_len_arr = NULL;
Michael Chanb6016b72005-05-26 13:03:09 -07007618
7619 if (hw_stats == NULL) {
7620 memset(buf, 0, sizeof(u64) * BNX2_NUM_STATS);
7621 return;
7622 }
7623
Michael Chan4ce45e02012-12-06 10:33:10 +00007624 if ((BNX2_CHIP_ID(bp) == BNX2_CHIP_ID_5706_A0) ||
7625 (BNX2_CHIP_ID(bp) == BNX2_CHIP_ID_5706_A1) ||
7626 (BNX2_CHIP_ID(bp) == BNX2_CHIP_ID_5706_A2) ||
7627 (BNX2_CHIP_ID(bp) == BNX2_CHIP_ID_5708_A0))
Michael Chanb6016b72005-05-26 13:03:09 -07007628 stats_len_arr = bnx2_5706_stats_len_arr;
Michael Chan5b0c76a2005-11-04 08:45:49 -08007629 else
7630 stats_len_arr = bnx2_5708_stats_len_arr;
Michael Chanb6016b72005-05-26 13:03:09 -07007631
7632 for (i = 0; i < BNX2_NUM_STATS; i++) {
Michael Chan354fcd72010-01-17 07:30:44 +00007633 unsigned long offset;
7634
Michael Chanb6016b72005-05-26 13:03:09 -07007635 if (stats_len_arr[i] == 0) {
7636 /* skip this counter */
7637 buf[i] = 0;
7638 continue;
7639 }
Michael Chan354fcd72010-01-17 07:30:44 +00007640
7641 offset = bnx2_stats_offset_arr[i];
Michael Chanb6016b72005-05-26 13:03:09 -07007642 if (stats_len_arr[i] == 4) {
7643 /* 4-byte counter */
Michael Chan354fcd72010-01-17 07:30:44 +00007644 buf[i] = (u64) *(hw_stats + offset) +
7645 *(temp_stats + offset);
Michael Chanb6016b72005-05-26 13:03:09 -07007646 continue;
7647 }
7648 /* 8-byte counter */
Michael Chan354fcd72010-01-17 07:30:44 +00007649 buf[i] = (((u64) *(hw_stats + offset)) << 32) +
7650 *(hw_stats + offset + 1) +
7651 (((u64) *(temp_stats + offset)) << 32) +
7652 *(temp_stats + offset + 1);
Michael Chanb6016b72005-05-26 13:03:09 -07007653 }
7654}
7655
7656static int
stephen hemminger2e17e1a2011-04-04 11:06:36 +00007657bnx2_set_phys_id(struct net_device *dev, enum ethtool_phys_id_state state)
Michael Chanb6016b72005-05-26 13:03:09 -07007658{
Michael Chan972ec0d2006-01-23 16:12:43 -08007659 struct bnx2 *bp = netdev_priv(dev);
Michael Chanb6016b72005-05-26 13:03:09 -07007660
stephen hemminger2e17e1a2011-04-04 11:06:36 +00007661 switch (state) {
7662 case ETHTOOL_ID_ACTIVE:
7663 bnx2_set_power_state(bp, PCI_D0);
Michael Chan9f52b562008-10-09 12:21:46 -07007664
Michael Chane503e062012-12-06 10:33:08 +00007665 bp->leds_save = BNX2_RD(bp, BNX2_MISC_CFG);
7666 BNX2_WR(bp, BNX2_MISC_CFG, BNX2_MISC_CFG_LEDMODE_MAC);
Allan, Bruce Wfce55922011-04-13 13:09:10 +00007667 return 1; /* cycle on/off once per second */
Michael Chanb6016b72005-05-26 13:03:09 -07007668
stephen hemminger2e17e1a2011-04-04 11:06:36 +00007669 case ETHTOOL_ID_ON:
Michael Chane503e062012-12-06 10:33:08 +00007670 BNX2_WR(bp, BNX2_EMAC_LED, BNX2_EMAC_LED_OVERRIDE |
7671 BNX2_EMAC_LED_1000MB_OVERRIDE |
7672 BNX2_EMAC_LED_100MB_OVERRIDE |
7673 BNX2_EMAC_LED_10MB_OVERRIDE |
7674 BNX2_EMAC_LED_TRAFFIC_OVERRIDE |
7675 BNX2_EMAC_LED_TRAFFIC);
stephen hemminger2e17e1a2011-04-04 11:06:36 +00007676 break;
Michael Chanb6016b72005-05-26 13:03:09 -07007677
stephen hemminger2e17e1a2011-04-04 11:06:36 +00007678 case ETHTOOL_ID_OFF:
Michael Chane503e062012-12-06 10:33:08 +00007679 BNX2_WR(bp, BNX2_EMAC_LED, BNX2_EMAC_LED_OVERRIDE);
stephen hemminger2e17e1a2011-04-04 11:06:36 +00007680 break;
7681
7682 case ETHTOOL_ID_INACTIVE:
Michael Chane503e062012-12-06 10:33:08 +00007683 BNX2_WR(bp, BNX2_EMAC_LED, 0);
7684 BNX2_WR(bp, BNX2_MISC_CFG, bp->leds_save);
stephen hemminger2e17e1a2011-04-04 11:06:36 +00007685
7686 if (!netif_running(dev))
7687 bnx2_set_power_state(bp, PCI_D3hot);
7688 break;
Michael Chanb6016b72005-05-26 13:03:09 -07007689 }
Michael Chan9f52b562008-10-09 12:21:46 -07007690
Michael Chanb6016b72005-05-26 13:03:09 -07007691 return 0;
7692}
7693
Michał Mirosławc8f44af2011-11-15 15:29:55 +00007694static netdev_features_t
7695bnx2_fix_features(struct net_device *dev, netdev_features_t features)
Michael Chan4666f872007-05-03 13:22:28 -07007696{
7697 struct bnx2 *bp = netdev_priv(dev);
7698
Michał Mirosław8d7dfc22011-04-10 04:47:46 +00007699 if (!(bp->flags & BNX2_FLAG_CAN_KEEP_VLAN))
7700 features |= NETIF_F_HW_VLAN_RX;
7701
7702 return features;
Michael Chan4666f872007-05-03 13:22:28 -07007703}
7704
Michael Chanfdc85412010-07-03 20:42:16 +00007705static int
Michał Mirosławc8f44af2011-11-15 15:29:55 +00007706bnx2_set_features(struct net_device *dev, netdev_features_t features)
Michael Chanfdc85412010-07-03 20:42:16 +00007707{
Jesse Gross7d0fd212010-10-20 13:56:09 +00007708 struct bnx2 *bp = netdev_priv(dev);
Jesse Gross7d0fd212010-10-20 13:56:09 +00007709
Michael Chan7c810472011-01-24 12:59:02 +00007710 /* TSO with VLAN tag won't work with current firmware */
Michał Mirosław8d7dfc22011-04-10 04:47:46 +00007711 if (features & NETIF_F_HW_VLAN_TX)
7712 dev->vlan_features |= (dev->hw_features & NETIF_F_ALL_TSO);
7713 else
7714 dev->vlan_features &= ~NETIF_F_ALL_TSO;
Michael Chan7c810472011-01-24 12:59:02 +00007715
Michał Mirosław8d7dfc22011-04-10 04:47:46 +00007716 if ((!!(features & NETIF_F_HW_VLAN_RX) !=
Jesse Gross7d0fd212010-10-20 13:56:09 +00007717 !!(bp->rx_mode & BNX2_EMAC_RX_MODE_KEEP_VLAN_TAG)) &&
7718 netif_running(dev)) {
7719 bnx2_netif_stop(bp, false);
Michał Mirosław8d7dfc22011-04-10 04:47:46 +00007720 dev->features = features;
Jesse Gross7d0fd212010-10-20 13:56:09 +00007721 bnx2_set_rx_mode(dev);
7722 bnx2_fw_sync(bp, BNX2_DRV_MSG_CODE_KEEP_VLAN_UPDATE, 0, 1);
7723 bnx2_netif_start(bp, false);
Michał Mirosław8d7dfc22011-04-10 04:47:46 +00007724 return 1;
Jesse Gross7d0fd212010-10-20 13:56:09 +00007725 }
7726
7727 return 0;
Michael Chanfdc85412010-07-03 20:42:16 +00007728}
7729
Michael Chanb0332812012-02-05 15:24:38 +00007730static void bnx2_get_channels(struct net_device *dev,
7731 struct ethtool_channels *channels)
7732{
7733 struct bnx2 *bp = netdev_priv(dev);
7734 u32 max_rx_rings = 1;
7735 u32 max_tx_rings = 1;
7736
7737 if ((bp->flags & BNX2_FLAG_MSIX_CAP) && !disable_msi) {
7738 max_rx_rings = RX_MAX_RINGS;
7739 max_tx_rings = TX_MAX_RINGS;
7740 }
7741
7742 channels->max_rx = max_rx_rings;
7743 channels->max_tx = max_tx_rings;
7744 channels->max_other = 0;
7745 channels->max_combined = 0;
7746 channels->rx_count = bp->num_rx_rings;
7747 channels->tx_count = bp->num_tx_rings;
7748 channels->other_count = 0;
7749 channels->combined_count = 0;
7750}
7751
7752static int bnx2_set_channels(struct net_device *dev,
7753 struct ethtool_channels *channels)
7754{
7755 struct bnx2 *bp = netdev_priv(dev);
7756 u32 max_rx_rings = 1;
7757 u32 max_tx_rings = 1;
7758 int rc = 0;
7759
7760 if ((bp->flags & BNX2_FLAG_MSIX_CAP) && !disable_msi) {
7761 max_rx_rings = RX_MAX_RINGS;
7762 max_tx_rings = TX_MAX_RINGS;
7763 }
7764 if (channels->rx_count > max_rx_rings ||
7765 channels->tx_count > max_tx_rings)
7766 return -EINVAL;
7767
7768 bp->num_req_rx_rings = channels->rx_count;
7769 bp->num_req_tx_rings = channels->tx_count;
7770
7771 if (netif_running(dev))
7772 rc = bnx2_change_ring_size(bp, bp->rx_ring_size,
7773 bp->tx_ring_size, true);
7774
7775 return rc;
7776}
7777
Jeff Garzik7282d492006-09-13 14:30:00 -04007778static const struct ethtool_ops bnx2_ethtool_ops = {
Michael Chanb6016b72005-05-26 13:03:09 -07007779 .get_settings = bnx2_get_settings,
7780 .set_settings = bnx2_set_settings,
7781 .get_drvinfo = bnx2_get_drvinfo,
Michael Chan244ac4f2006-03-20 17:48:46 -08007782 .get_regs_len = bnx2_get_regs_len,
7783 .get_regs = bnx2_get_regs,
Michael Chanb6016b72005-05-26 13:03:09 -07007784 .get_wol = bnx2_get_wol,
7785 .set_wol = bnx2_set_wol,
7786 .nway_reset = bnx2_nway_reset,
Ooiwa Naohiro7959ea22009-06-24 00:19:06 -07007787 .get_link = bnx2_get_link,
Michael Chanb6016b72005-05-26 13:03:09 -07007788 .get_eeprom_len = bnx2_get_eeprom_len,
7789 .get_eeprom = bnx2_get_eeprom,
7790 .set_eeprom = bnx2_set_eeprom,
7791 .get_coalesce = bnx2_get_coalesce,
7792 .set_coalesce = bnx2_set_coalesce,
7793 .get_ringparam = bnx2_get_ringparam,
7794 .set_ringparam = bnx2_set_ringparam,
7795 .get_pauseparam = bnx2_get_pauseparam,
7796 .set_pauseparam = bnx2_set_pauseparam,
Michael Chanb6016b72005-05-26 13:03:09 -07007797 .self_test = bnx2_self_test,
7798 .get_strings = bnx2_get_strings,
stephen hemminger2e17e1a2011-04-04 11:06:36 +00007799 .set_phys_id = bnx2_set_phys_id,
Michael Chanb6016b72005-05-26 13:03:09 -07007800 .get_ethtool_stats = bnx2_get_ethtool_stats,
Jeff Garzikb9f2c042007-10-03 18:07:32 -07007801 .get_sset_count = bnx2_get_sset_count,
Michael Chanb0332812012-02-05 15:24:38 +00007802 .get_channels = bnx2_get_channels,
7803 .set_channels = bnx2_set_channels,
Michael Chanb6016b72005-05-26 13:03:09 -07007804};
7805
7806/* Called with rtnl_lock */
7807static int
7808bnx2_ioctl(struct net_device *dev, struct ifreq *ifr, int cmd)
7809{
Peter Hagervall14ab9b82005-08-10 14:18:16 -07007810 struct mii_ioctl_data *data = if_mii(ifr);
Michael Chan972ec0d2006-01-23 16:12:43 -08007811 struct bnx2 *bp = netdev_priv(dev);
Michael Chanb6016b72005-05-26 13:03:09 -07007812 int err;
7813
7814 switch(cmd) {
7815 case SIOCGMIIPHY:
7816 data->phy_id = bp->phy_addr;
7817
7818 /* fallthru */
7819 case SIOCGMIIREG: {
7820 u32 mii_regval;
7821
Michael Chan583c28e2008-01-21 19:51:35 -08007822 if (bp->phy_flags & BNX2_PHY_FLAG_REMOTE_PHY_CAP)
Michael Chan7b6b8342007-07-07 22:50:15 -07007823 return -EOPNOTSUPP;
7824
Michael Chandad3e452007-05-03 13:18:03 -07007825 if (!netif_running(dev))
7826 return -EAGAIN;
7827
Michael Chanc770a652005-08-25 15:38:39 -07007828 spin_lock_bh(&bp->phy_lock);
Michael Chanb6016b72005-05-26 13:03:09 -07007829 err = bnx2_read_phy(bp, data->reg_num & 0x1f, &mii_regval);
Michael Chanc770a652005-08-25 15:38:39 -07007830 spin_unlock_bh(&bp->phy_lock);
Michael Chanb6016b72005-05-26 13:03:09 -07007831
7832 data->val_out = mii_regval;
7833
7834 return err;
7835 }
7836
7837 case SIOCSMIIREG:
Michael Chan583c28e2008-01-21 19:51:35 -08007838 if (bp->phy_flags & BNX2_PHY_FLAG_REMOTE_PHY_CAP)
Michael Chan7b6b8342007-07-07 22:50:15 -07007839 return -EOPNOTSUPP;
7840
Michael Chandad3e452007-05-03 13:18:03 -07007841 if (!netif_running(dev))
7842 return -EAGAIN;
7843
Michael Chanc770a652005-08-25 15:38:39 -07007844 spin_lock_bh(&bp->phy_lock);
Michael Chanb6016b72005-05-26 13:03:09 -07007845 err = bnx2_write_phy(bp, data->reg_num & 0x1f, data->val_in);
Michael Chanc770a652005-08-25 15:38:39 -07007846 spin_unlock_bh(&bp->phy_lock);
Michael Chanb6016b72005-05-26 13:03:09 -07007847
7848 return err;
7849
7850 default:
7851 /* do nothing */
7852 break;
7853 }
7854 return -EOPNOTSUPP;
7855}
7856
7857/* Called with rtnl_lock */
7858static int
7859bnx2_change_mac_addr(struct net_device *dev, void *p)
7860{
7861 struct sockaddr *addr = p;
Michael Chan972ec0d2006-01-23 16:12:43 -08007862 struct bnx2 *bp = netdev_priv(dev);
Michael Chanb6016b72005-05-26 13:03:09 -07007863
Michael Chan73eef4c2005-08-25 15:39:15 -07007864 if (!is_valid_ether_addr(addr->sa_data))
Danny Kukawka504f9b52012-02-21 02:07:49 +00007865 return -EADDRNOTAVAIL;
Michael Chan73eef4c2005-08-25 15:39:15 -07007866
Michael Chanb6016b72005-05-26 13:03:09 -07007867 memcpy(dev->dev_addr, addr->sa_data, dev->addr_len);
7868 if (netif_running(dev))
Benjamin Li5fcaed02008-07-14 22:39:52 -07007869 bnx2_set_mac_addr(bp, bp->dev->dev_addr, 0);
Michael Chanb6016b72005-05-26 13:03:09 -07007870
7871 return 0;
7872}
7873
7874/* Called with rtnl_lock */
7875static int
7876bnx2_change_mtu(struct net_device *dev, int new_mtu)
7877{
Michael Chan972ec0d2006-01-23 16:12:43 -08007878 struct bnx2 *bp = netdev_priv(dev);
Michael Chanb6016b72005-05-26 13:03:09 -07007879
7880 if (((new_mtu + ETH_HLEN) > MAX_ETHERNET_JUMBO_PACKET_SIZE) ||
7881 ((new_mtu + ETH_HLEN) < MIN_ETHERNET_PACKET_SIZE))
7882 return -EINVAL;
7883
7884 dev->mtu = new_mtu;
Michael Chanb0332812012-02-05 15:24:38 +00007885 return bnx2_change_ring_size(bp, bp->rx_ring_size, bp->tx_ring_size,
7886 false);
Michael Chanb6016b72005-05-26 13:03:09 -07007887}
7888
Alexey Dobriyan257ddbd2010-01-27 10:17:41 +00007889#ifdef CONFIG_NET_POLL_CONTROLLER
Michael Chanb6016b72005-05-26 13:03:09 -07007890static void
7891poll_bnx2(struct net_device *dev)
7892{
Michael Chan972ec0d2006-01-23 16:12:43 -08007893 struct bnx2 *bp = netdev_priv(dev);
Neil Hormanb2af2c12008-11-12 16:23:44 -08007894 int i;
Michael Chanb6016b72005-05-26 13:03:09 -07007895
Neil Hormanb2af2c12008-11-12 16:23:44 -08007896 for (i = 0; i < bp->irq_nvecs; i++) {
Michael Chan1bf1e342010-03-23 13:13:12 +00007897 struct bnx2_irq *irq = &bp->irq_tbl[i];
7898
7899 disable_irq(irq->vector);
7900 irq->handler(irq->vector, &bp->bnx2_napi[i]);
7901 enable_irq(irq->vector);
Neil Hormanb2af2c12008-11-12 16:23:44 -08007902 }
Michael Chanb6016b72005-05-26 13:03:09 -07007903}
7904#endif
7905
Bill Pembertoncfd95a62012-12-03 09:22:58 -05007906static void
Michael Chan253c8b752007-01-08 19:56:01 -08007907bnx2_get_5709_media(struct bnx2 *bp)
7908{
Michael Chane503e062012-12-06 10:33:08 +00007909 u32 val = BNX2_RD(bp, BNX2_MISC_DUAL_MEDIA_CTRL);
Michael Chan253c8b752007-01-08 19:56:01 -08007910 u32 bond_id = val & BNX2_MISC_DUAL_MEDIA_CTRL_BOND_ID;
7911 u32 strap;
7912
7913 if (bond_id == BNX2_MISC_DUAL_MEDIA_CTRL_BOND_ID_C)
7914 return;
7915 else if (bond_id == BNX2_MISC_DUAL_MEDIA_CTRL_BOND_ID_S) {
Michael Chan583c28e2008-01-21 19:51:35 -08007916 bp->phy_flags |= BNX2_PHY_FLAG_SERDES;
Michael Chan253c8b752007-01-08 19:56:01 -08007917 return;
7918 }
7919
7920 if (val & BNX2_MISC_DUAL_MEDIA_CTRL_STRAP_OVERRIDE)
7921 strap = (val & BNX2_MISC_DUAL_MEDIA_CTRL_PHY_CTRL) >> 21;
7922 else
7923 strap = (val & BNX2_MISC_DUAL_MEDIA_CTRL_PHY_CTRL_STRAP) >> 8;
7924
Michael Chanaefd90e2012-06-16 15:45:43 +00007925 if (bp->func == 0) {
Michael Chan253c8b752007-01-08 19:56:01 -08007926 switch (strap) {
7927 case 0x4:
7928 case 0x5:
7929 case 0x6:
Michael Chan583c28e2008-01-21 19:51:35 -08007930 bp->phy_flags |= BNX2_PHY_FLAG_SERDES;
Michael Chan253c8b752007-01-08 19:56:01 -08007931 return;
7932 }
7933 } else {
7934 switch (strap) {
7935 case 0x1:
7936 case 0x2:
7937 case 0x4:
Michael Chan583c28e2008-01-21 19:51:35 -08007938 bp->phy_flags |= BNX2_PHY_FLAG_SERDES;
Michael Chan253c8b752007-01-08 19:56:01 -08007939 return;
7940 }
7941 }
7942}
7943
Bill Pembertoncfd95a62012-12-03 09:22:58 -05007944static void
Michael Chan883e5152007-05-03 13:25:11 -07007945bnx2_get_pci_speed(struct bnx2 *bp)
7946{
7947 u32 reg;
7948
Michael Chane503e062012-12-06 10:33:08 +00007949 reg = BNX2_RD(bp, BNX2_PCICFG_MISC_STATUS);
Michael Chan883e5152007-05-03 13:25:11 -07007950 if (reg & BNX2_PCICFG_MISC_STATUS_PCIX_DET) {
7951 u32 clkreg;
7952
David S. Millerf86e82f2008-01-21 17:15:40 -08007953 bp->flags |= BNX2_FLAG_PCIX;
Michael Chan883e5152007-05-03 13:25:11 -07007954
Michael Chane503e062012-12-06 10:33:08 +00007955 clkreg = BNX2_RD(bp, BNX2_PCICFG_PCI_CLOCK_CONTROL_BITS);
Michael Chan883e5152007-05-03 13:25:11 -07007956
7957 clkreg &= BNX2_PCICFG_PCI_CLOCK_CONTROL_BITS_PCI_CLK_SPD_DET;
7958 switch (clkreg) {
7959 case BNX2_PCICFG_PCI_CLOCK_CONTROL_BITS_PCI_CLK_SPD_DET_133MHZ:
7960 bp->bus_speed_mhz = 133;
7961 break;
7962
7963 case BNX2_PCICFG_PCI_CLOCK_CONTROL_BITS_PCI_CLK_SPD_DET_95MHZ:
7964 bp->bus_speed_mhz = 100;
7965 break;
7966
7967 case BNX2_PCICFG_PCI_CLOCK_CONTROL_BITS_PCI_CLK_SPD_DET_66MHZ:
7968 case BNX2_PCICFG_PCI_CLOCK_CONTROL_BITS_PCI_CLK_SPD_DET_80MHZ:
7969 bp->bus_speed_mhz = 66;
7970 break;
7971
7972 case BNX2_PCICFG_PCI_CLOCK_CONTROL_BITS_PCI_CLK_SPD_DET_48MHZ:
7973 case BNX2_PCICFG_PCI_CLOCK_CONTROL_BITS_PCI_CLK_SPD_DET_55MHZ:
7974 bp->bus_speed_mhz = 50;
7975 break;
7976
7977 case BNX2_PCICFG_PCI_CLOCK_CONTROL_BITS_PCI_CLK_SPD_DET_LOW:
7978 case BNX2_PCICFG_PCI_CLOCK_CONTROL_BITS_PCI_CLK_SPD_DET_32MHZ:
7979 case BNX2_PCICFG_PCI_CLOCK_CONTROL_BITS_PCI_CLK_SPD_DET_38MHZ:
7980 bp->bus_speed_mhz = 33;
7981 break;
7982 }
7983 }
7984 else {
7985 if (reg & BNX2_PCICFG_MISC_STATUS_M66EN)
7986 bp->bus_speed_mhz = 66;
7987 else
7988 bp->bus_speed_mhz = 33;
7989 }
7990
7991 if (reg & BNX2_PCICFG_MISC_STATUS_32BIT_DET)
David S. Millerf86e82f2008-01-21 17:15:40 -08007992 bp->flags |= BNX2_FLAG_PCI_32BIT;
Michael Chan883e5152007-05-03 13:25:11 -07007993
7994}
7995
Bill Pembertoncfd95a62012-12-03 09:22:58 -05007996static void
Michael Chan76d99062009-12-03 09:46:34 +00007997bnx2_read_vpd_fw_ver(struct bnx2 *bp)
7998{
Matt Carlsondf25bc32010-02-26 14:04:44 +00007999 int rc, i, j;
Michael Chan76d99062009-12-03 09:46:34 +00008000 u8 *data;
Matt Carlsondf25bc32010-02-26 14:04:44 +00008001 unsigned int block_end, rosize, len;
Michael Chan76d99062009-12-03 09:46:34 +00008002
Michael Chan012093f2009-12-03 15:58:00 -08008003#define BNX2_VPD_NVRAM_OFFSET 0x300
8004#define BNX2_VPD_LEN 128
Michael Chan76d99062009-12-03 09:46:34 +00008005#define BNX2_MAX_VER_SLEN 30
8006
8007 data = kmalloc(256, GFP_KERNEL);
8008 if (!data)
8009 return;
8010
Michael Chan012093f2009-12-03 15:58:00 -08008011 rc = bnx2_nvram_read(bp, BNX2_VPD_NVRAM_OFFSET, data + BNX2_VPD_LEN,
8012 BNX2_VPD_LEN);
Michael Chan76d99062009-12-03 09:46:34 +00008013 if (rc)
8014 goto vpd_done;
8015
Michael Chan012093f2009-12-03 15:58:00 -08008016 for (i = 0; i < BNX2_VPD_LEN; i += 4) {
8017 data[i] = data[i + BNX2_VPD_LEN + 3];
8018 data[i + 1] = data[i + BNX2_VPD_LEN + 2];
8019 data[i + 2] = data[i + BNX2_VPD_LEN + 1];
8020 data[i + 3] = data[i + BNX2_VPD_LEN];
Michael Chan76d99062009-12-03 09:46:34 +00008021 }
8022
Matt Carlsondf25bc32010-02-26 14:04:44 +00008023 i = pci_vpd_find_tag(data, 0, BNX2_VPD_LEN, PCI_VPD_LRDT_RO_DATA);
8024 if (i < 0)
Michael Chan76d99062009-12-03 09:46:34 +00008025 goto vpd_done;
Matt Carlsondf25bc32010-02-26 14:04:44 +00008026
8027 rosize = pci_vpd_lrdt_size(&data[i]);
8028 i += PCI_VPD_LRDT_TAG_SIZE;
8029 block_end = i + rosize;
8030
8031 if (block_end > BNX2_VPD_LEN)
8032 goto vpd_done;
8033
8034 j = pci_vpd_find_info_keyword(data, i, rosize,
8035 PCI_VPD_RO_KEYWORD_MFR_ID);
8036 if (j < 0)
8037 goto vpd_done;
8038
8039 len = pci_vpd_info_field_size(&data[j]);
8040
8041 j += PCI_VPD_INFO_FLD_HDR_SIZE;
8042 if (j + len > block_end || len != 4 ||
8043 memcmp(&data[j], "1028", 4))
8044 goto vpd_done;
8045
8046 j = pci_vpd_find_info_keyword(data, i, rosize,
8047 PCI_VPD_RO_KEYWORD_VENDOR0);
8048 if (j < 0)
8049 goto vpd_done;
8050
8051 len = pci_vpd_info_field_size(&data[j]);
8052
8053 j += PCI_VPD_INFO_FLD_HDR_SIZE;
8054 if (j + len > block_end || len > BNX2_MAX_VER_SLEN)
8055 goto vpd_done;
8056
8057 memcpy(bp->fw_version, &data[j], len);
8058 bp->fw_version[len] = ' ';
Michael Chan76d99062009-12-03 09:46:34 +00008059
8060vpd_done:
8061 kfree(data);
8062}
8063
Bill Pembertoncfd95a62012-12-03 09:22:58 -05008064static int
Michael Chanb6016b72005-05-26 13:03:09 -07008065bnx2_init_board(struct pci_dev *pdev, struct net_device *dev)
8066{
8067 struct bnx2 *bp;
Michael Chan58fc2ea2007-07-07 22:52:02 -07008068 int rc, i, j;
Michael Chanb6016b72005-05-26 13:03:09 -07008069 u32 reg;
Michael Chan40453c82007-05-03 13:19:18 -07008070 u64 dma_mask, persist_dma_mask;
John Feeneycd709aa2010-08-22 17:45:53 +00008071 int err;
Michael Chanb6016b72005-05-26 13:03:09 -07008072
Michael Chanb6016b72005-05-26 13:03:09 -07008073 SET_NETDEV_DEV(dev, &pdev->dev);
Michael Chan972ec0d2006-01-23 16:12:43 -08008074 bp = netdev_priv(dev);
Michael Chanb6016b72005-05-26 13:03:09 -07008075
8076 bp->flags = 0;
8077 bp->phy_flags = 0;
8078
Michael Chan354fcd72010-01-17 07:30:44 +00008079 bp->temp_stats_blk =
8080 kzalloc(sizeof(struct statistics_block), GFP_KERNEL);
8081
8082 if (bp->temp_stats_blk == NULL) {
8083 rc = -ENOMEM;
8084 goto err_out;
8085 }
8086
Michael Chanb6016b72005-05-26 13:03:09 -07008087 /* enable device (incl. PCI PM wakeup), and bus-mastering */
8088 rc = pci_enable_device(pdev);
8089 if (rc) {
Joe Perches3a9c6a42010-02-17 15:01:51 +00008090 dev_err(&pdev->dev, "Cannot enable PCI device, aborting\n");
Michael Chanb6016b72005-05-26 13:03:09 -07008091 goto err_out;
8092 }
8093
8094 if (!(pci_resource_flags(pdev, 0) & IORESOURCE_MEM)) {
Jeff Garzik9b91cf92006-06-27 11:39:50 -04008095 dev_err(&pdev->dev,
Joe Perches3a9c6a42010-02-17 15:01:51 +00008096 "Cannot find PCI device base address, aborting\n");
Michael Chanb6016b72005-05-26 13:03:09 -07008097 rc = -ENODEV;
8098 goto err_out_disable;
8099 }
8100
8101 rc = pci_request_regions(pdev, DRV_MODULE_NAME);
8102 if (rc) {
Joe Perches3a9c6a42010-02-17 15:01:51 +00008103 dev_err(&pdev->dev, "Cannot obtain PCI resources, aborting\n");
Michael Chanb6016b72005-05-26 13:03:09 -07008104 goto err_out_disable;
8105 }
8106
8107 pci_set_master(pdev);
8108
8109 bp->pm_cap = pci_find_capability(pdev, PCI_CAP_ID_PM);
8110 if (bp->pm_cap == 0) {
Jeff Garzik9b91cf92006-06-27 11:39:50 -04008111 dev_err(&pdev->dev,
Joe Perches3a9c6a42010-02-17 15:01:51 +00008112 "Cannot find power management capability, aborting\n");
Michael Chanb6016b72005-05-26 13:03:09 -07008113 rc = -EIO;
8114 goto err_out_release;
8115 }
8116
Michael Chanb6016b72005-05-26 13:03:09 -07008117 bp->dev = dev;
8118 bp->pdev = pdev;
8119
8120 spin_lock_init(&bp->phy_lock);
Michael Chan1b8227c2007-05-03 13:24:05 -07008121 spin_lock_init(&bp->indirect_lock);
Michael Chanc5a88952009-08-14 15:49:45 +00008122#ifdef BCM_CNIC
8123 mutex_init(&bp->cnic_lock);
8124#endif
David Howellsc4028952006-11-22 14:57:56 +00008125 INIT_WORK(&bp->reset_task, bnx2_reset_task);
Michael Chanb6016b72005-05-26 13:03:09 -07008126
Francois Romieuc0357e92012-03-09 14:51:47 +01008127 bp->regview = pci_iomap(pdev, 0, MB_GET_CID_ADDR(TX_TSS_CID +
8128 TX_MAX_TSS_RINGS + 1));
Michael Chanb6016b72005-05-26 13:03:09 -07008129 if (!bp->regview) {
Joe Perches3a9c6a42010-02-17 15:01:51 +00008130 dev_err(&pdev->dev, "Cannot map register space, aborting\n");
Michael Chanb6016b72005-05-26 13:03:09 -07008131 rc = -ENOMEM;
8132 goto err_out_release;
8133 }
8134
Michael Chanbe7ff1a2010-11-24 13:48:55 +00008135 bnx2_set_power_state(bp, PCI_D0);
8136
Michael Chanb6016b72005-05-26 13:03:09 -07008137 /* Configure byte swap and enable write to the reg_window registers.
8138 * Rely on CPU to do target byte swapping on big endian systems
8139 * The chip's target access swapping will not swap all accesses
8140 */
Michael Chane503e062012-12-06 10:33:08 +00008141 BNX2_WR(bp, BNX2_PCICFG_MISC_CONFIG,
8142 BNX2_PCICFG_MISC_CONFIG_REG_WINDOW_ENA |
8143 BNX2_PCICFG_MISC_CONFIG_TARGET_MB_WORD_SWAP);
Michael Chanb6016b72005-05-26 13:03:09 -07008144
Michael Chane503e062012-12-06 10:33:08 +00008145 bp->chip_id = BNX2_RD(bp, BNX2_MISC_ID);
Michael Chanb6016b72005-05-26 13:03:09 -07008146
Michael Chan4ce45e02012-12-06 10:33:10 +00008147 if (BNX2_CHIP(bp) == BNX2_CHIP_5709) {
Jon Masone82760e2011-06-27 07:44:43 +00008148 if (!pci_is_pcie(pdev)) {
8149 dev_err(&pdev->dev, "Not PCIE, aborting\n");
Michael Chan883e5152007-05-03 13:25:11 -07008150 rc = -EIO;
8151 goto err_out_unmap;
8152 }
David S. Millerf86e82f2008-01-21 17:15:40 -08008153 bp->flags |= BNX2_FLAG_PCIE;
Michael Chan4ce45e02012-12-06 10:33:10 +00008154 if (BNX2_CHIP_REV(bp) == BNX2_CHIP_REV_Ax)
David S. Millerf86e82f2008-01-21 17:15:40 -08008155 bp->flags |= BNX2_FLAG_JUMBO_BROKEN;
Michael Chanc239f272010-10-11 16:12:28 -07008156
8157 /* AER (Advanced Error Reporting) hooks */
8158 err = pci_enable_pcie_error_reporting(pdev);
Michael Chan4bb9ebc2011-01-25 22:14:51 +00008159 if (!err)
8160 bp->flags |= BNX2_FLAG_AER_ENABLED;
Michael Chanc239f272010-10-11 16:12:28 -07008161
Michael Chan883e5152007-05-03 13:25:11 -07008162 } else {
Michael Chan59b47d82006-11-19 14:10:45 -08008163 bp->pcix_cap = pci_find_capability(pdev, PCI_CAP_ID_PCIX);
8164 if (bp->pcix_cap == 0) {
8165 dev_err(&pdev->dev,
Joe Perches3a9c6a42010-02-17 15:01:51 +00008166 "Cannot find PCIX capability, aborting\n");
Michael Chan59b47d82006-11-19 14:10:45 -08008167 rc = -EIO;
8168 goto err_out_unmap;
8169 }
Michael Chan61d9e3f2009-08-21 16:20:46 +00008170 bp->flags |= BNX2_FLAG_BROKEN_STATS;
Michael Chan59b47d82006-11-19 14:10:45 -08008171 }
8172
Michael Chan4ce45e02012-12-06 10:33:10 +00008173 if (BNX2_CHIP(bp) == BNX2_CHIP_5709 &&
8174 BNX2_CHIP_REV(bp) != BNX2_CHIP_REV_Ax) {
Michael Chanb4b36042007-12-20 19:59:30 -08008175 if (pci_find_capability(pdev, PCI_CAP_ID_MSIX))
David S. Millerf86e82f2008-01-21 17:15:40 -08008176 bp->flags |= BNX2_FLAG_MSIX_CAP;
Michael Chanb4b36042007-12-20 19:59:30 -08008177 }
8178
Michael Chan4ce45e02012-12-06 10:33:10 +00008179 if (BNX2_CHIP_ID(bp) != BNX2_CHIP_ID_5706_A0 &&
8180 BNX2_CHIP_ID(bp) != BNX2_CHIP_ID_5706_A1) {
Michael Chan8e6a72c2007-05-03 13:24:48 -07008181 if (pci_find_capability(pdev, PCI_CAP_ID_MSI))
David S. Millerf86e82f2008-01-21 17:15:40 -08008182 bp->flags |= BNX2_FLAG_MSI_CAP;
Michael Chan8e6a72c2007-05-03 13:24:48 -07008183 }
8184
Michael Chan40453c82007-05-03 13:19:18 -07008185 /* 5708 cannot support DMA addresses > 40-bit. */
Michael Chan4ce45e02012-12-06 10:33:10 +00008186 if (BNX2_CHIP(bp) == BNX2_CHIP_5708)
Yang Hongyang50cf1562009-04-06 19:01:14 -07008187 persist_dma_mask = dma_mask = DMA_BIT_MASK(40);
Michael Chan40453c82007-05-03 13:19:18 -07008188 else
Yang Hongyang6a355282009-04-06 19:01:13 -07008189 persist_dma_mask = dma_mask = DMA_BIT_MASK(64);
Michael Chan40453c82007-05-03 13:19:18 -07008190
8191 /* Configure DMA attributes. */
8192 if (pci_set_dma_mask(pdev, dma_mask) == 0) {
8193 dev->features |= NETIF_F_HIGHDMA;
8194 rc = pci_set_consistent_dma_mask(pdev, persist_dma_mask);
8195 if (rc) {
8196 dev_err(&pdev->dev,
Joe Perches3a9c6a42010-02-17 15:01:51 +00008197 "pci_set_consistent_dma_mask failed, aborting\n");
Michael Chan40453c82007-05-03 13:19:18 -07008198 goto err_out_unmap;
8199 }
Yang Hongyang284901a2009-04-06 19:01:15 -07008200 } else if ((rc = pci_set_dma_mask(pdev, DMA_BIT_MASK(32))) != 0) {
Joe Perches3a9c6a42010-02-17 15:01:51 +00008201 dev_err(&pdev->dev, "System does not support DMA, aborting\n");
Michael Chan40453c82007-05-03 13:19:18 -07008202 goto err_out_unmap;
8203 }
8204
David S. Millerf86e82f2008-01-21 17:15:40 -08008205 if (!(bp->flags & BNX2_FLAG_PCIE))
Michael Chan883e5152007-05-03 13:25:11 -07008206 bnx2_get_pci_speed(bp);
Michael Chanb6016b72005-05-26 13:03:09 -07008207
8208 /* 5706A0 may falsely detect SERR and PERR. */
Michael Chan4ce45e02012-12-06 10:33:10 +00008209 if (BNX2_CHIP_ID(bp) == BNX2_CHIP_ID_5706_A0) {
Michael Chane503e062012-12-06 10:33:08 +00008210 reg = BNX2_RD(bp, PCI_COMMAND);
Michael Chanb6016b72005-05-26 13:03:09 -07008211 reg &= ~(PCI_COMMAND_SERR | PCI_COMMAND_PARITY);
Michael Chane503e062012-12-06 10:33:08 +00008212 BNX2_WR(bp, PCI_COMMAND, reg);
Michael Chan4ce45e02012-12-06 10:33:10 +00008213 } else if ((BNX2_CHIP_ID(bp) == BNX2_CHIP_ID_5706_A1) &&
David S. Millerf86e82f2008-01-21 17:15:40 -08008214 !(bp->flags & BNX2_FLAG_PCIX)) {
Michael Chanb6016b72005-05-26 13:03:09 -07008215
Jeff Garzik9b91cf92006-06-27 11:39:50 -04008216 dev_err(&pdev->dev,
Joe Perches3a9c6a42010-02-17 15:01:51 +00008217 "5706 A1 can only be used in a PCIX bus, aborting\n");
Michael Chanb6016b72005-05-26 13:03:09 -07008218 goto err_out_unmap;
8219 }
8220
8221 bnx2_init_nvram(bp);
8222
Michael Chan2726d6e2008-01-29 21:35:05 -08008223 reg = bnx2_reg_rd_ind(bp, BNX2_SHM_HDR_SIGNATURE);
Michael Chane3648b32005-11-04 08:51:21 -08008224
Michael Chanaefd90e2012-06-16 15:45:43 +00008225 if (bnx2_reg_rd_ind(bp, BNX2_MCP_TOE_ID) & BNX2_MCP_TOE_ID_FUNCTION_ID)
8226 bp->func = 1;
8227
Michael Chane3648b32005-11-04 08:51:21 -08008228 if ((reg & BNX2_SHM_HDR_SIGNATURE_SIG_MASK) ==
Michael Chan24cb2302007-01-25 15:49:56 -08008229 BNX2_SHM_HDR_SIGNATURE_SIG) {
Michael Chanaefd90e2012-06-16 15:45:43 +00008230 u32 off = bp->func << 2;
Michael Chan24cb2302007-01-25 15:49:56 -08008231
Michael Chan2726d6e2008-01-29 21:35:05 -08008232 bp->shmem_base = bnx2_reg_rd_ind(bp, BNX2_SHM_HDR_ADDR_0 + off);
Michael Chan24cb2302007-01-25 15:49:56 -08008233 } else
Michael Chane3648b32005-11-04 08:51:21 -08008234 bp->shmem_base = HOST_VIEW_SHMEM_BASE;
8235
Michael Chanb6016b72005-05-26 13:03:09 -07008236 /* Get the permanent MAC address. First we need to make sure the
8237 * firmware is actually running.
8238 */
Michael Chan2726d6e2008-01-29 21:35:05 -08008239 reg = bnx2_shmem_rd(bp, BNX2_DEV_INFO_SIGNATURE);
Michael Chanb6016b72005-05-26 13:03:09 -07008240
8241 if ((reg & BNX2_DEV_INFO_SIGNATURE_MAGIC_MASK) !=
8242 BNX2_DEV_INFO_SIGNATURE_MAGIC) {
Joe Perches3a9c6a42010-02-17 15:01:51 +00008243 dev_err(&pdev->dev, "Firmware not running, aborting\n");
Michael Chanb6016b72005-05-26 13:03:09 -07008244 rc = -ENODEV;
8245 goto err_out_unmap;
8246 }
8247
Michael Chan76d99062009-12-03 09:46:34 +00008248 bnx2_read_vpd_fw_ver(bp);
8249
8250 j = strlen(bp->fw_version);
Michael Chan2726d6e2008-01-29 21:35:05 -08008251 reg = bnx2_shmem_rd(bp, BNX2_DEV_INFO_BC_REV);
Michael Chan76d99062009-12-03 09:46:34 +00008252 for (i = 0; i < 3 && j < 24; i++) {
Michael Chan58fc2ea2007-07-07 22:52:02 -07008253 u8 num, k, skip0;
8254
Michael Chan76d99062009-12-03 09:46:34 +00008255 if (i == 0) {
8256 bp->fw_version[j++] = 'b';
8257 bp->fw_version[j++] = 'c';
8258 bp->fw_version[j++] = ' ';
8259 }
Michael Chan58fc2ea2007-07-07 22:52:02 -07008260 num = (u8) (reg >> (24 - (i * 8)));
8261 for (k = 100, skip0 = 1; k >= 1; num %= k, k /= 10) {
8262 if (num >= k || !skip0 || k == 1) {
8263 bp->fw_version[j++] = (num / k) + '0';
8264 skip0 = 0;
8265 }
8266 }
8267 if (i != 2)
8268 bp->fw_version[j++] = '.';
8269 }
Michael Chan2726d6e2008-01-29 21:35:05 -08008270 reg = bnx2_shmem_rd(bp, BNX2_PORT_FEATURE);
Michael Chan846f5c62007-10-10 16:16:51 -07008271 if (reg & BNX2_PORT_FEATURE_WOL_ENABLED)
8272 bp->wol = 1;
8273
8274 if (reg & BNX2_PORT_FEATURE_ASF_ENABLED) {
David S. Millerf86e82f2008-01-21 17:15:40 -08008275 bp->flags |= BNX2_FLAG_ASF_ENABLE;
Michael Chanc2d3db82007-07-16 18:26:43 -07008276
8277 for (i = 0; i < 30; i++) {
Michael Chan2726d6e2008-01-29 21:35:05 -08008278 reg = bnx2_shmem_rd(bp, BNX2_BC_STATE_CONDITION);
Michael Chanc2d3db82007-07-16 18:26:43 -07008279 if (reg & BNX2_CONDITION_MFW_RUN_MASK)
8280 break;
8281 msleep(10);
8282 }
8283 }
Michael Chan2726d6e2008-01-29 21:35:05 -08008284 reg = bnx2_shmem_rd(bp, BNX2_BC_STATE_CONDITION);
Michael Chan58fc2ea2007-07-07 22:52:02 -07008285 reg &= BNX2_CONDITION_MFW_RUN_MASK;
8286 if (reg != BNX2_CONDITION_MFW_RUN_UNKNOWN &&
8287 reg != BNX2_CONDITION_MFW_RUN_NONE) {
Michael Chan2726d6e2008-01-29 21:35:05 -08008288 u32 addr = bnx2_shmem_rd(bp, BNX2_MFW_VER_PTR);
Michael Chan58fc2ea2007-07-07 22:52:02 -07008289
Michael Chan76d99062009-12-03 09:46:34 +00008290 if (j < 32)
8291 bp->fw_version[j++] = ' ';
8292 for (i = 0; i < 3 && j < 28; i++) {
Michael Chan2726d6e2008-01-29 21:35:05 -08008293 reg = bnx2_reg_rd_ind(bp, addr + i * 4);
Michael Chan3aeb7d22011-07-20 14:55:25 +00008294 reg = be32_to_cpu(reg);
Michael Chan58fc2ea2007-07-07 22:52:02 -07008295 memcpy(&bp->fw_version[j], &reg, 4);
8296 j += 4;
8297 }
8298 }
Michael Chanb6016b72005-05-26 13:03:09 -07008299
Michael Chan2726d6e2008-01-29 21:35:05 -08008300 reg = bnx2_shmem_rd(bp, BNX2_PORT_HW_CFG_MAC_UPPER);
Michael Chanb6016b72005-05-26 13:03:09 -07008301 bp->mac_addr[0] = (u8) (reg >> 8);
8302 bp->mac_addr[1] = (u8) reg;
8303
Michael Chan2726d6e2008-01-29 21:35:05 -08008304 reg = bnx2_shmem_rd(bp, BNX2_PORT_HW_CFG_MAC_LOWER);
Michael Chanb6016b72005-05-26 13:03:09 -07008305 bp->mac_addr[2] = (u8) (reg >> 24);
8306 bp->mac_addr[3] = (u8) (reg >> 16);
8307 bp->mac_addr[4] = (u8) (reg >> 8);
8308 bp->mac_addr[5] = (u8) reg;
8309
Michael Chan2bc40782012-12-06 10:33:09 +00008310 bp->tx_ring_size = BNX2_MAX_TX_DESC_CNT;
Michael Chan932f3772006-08-15 01:39:36 -07008311 bnx2_set_rx_ring_size(bp, 255);
Michael Chanb6016b72005-05-26 13:03:09 -07008312
Michael Chancf7474a2009-08-21 16:20:48 +00008313 bp->tx_quick_cons_trip_int = 2;
Michael Chanb6016b72005-05-26 13:03:09 -07008314 bp->tx_quick_cons_trip = 20;
Michael Chancf7474a2009-08-21 16:20:48 +00008315 bp->tx_ticks_int = 18;
Michael Chanb6016b72005-05-26 13:03:09 -07008316 bp->tx_ticks = 80;
Jeff Garzik6aa20a22006-09-13 13:24:59 -04008317
Michael Chancf7474a2009-08-21 16:20:48 +00008318 bp->rx_quick_cons_trip_int = 2;
8319 bp->rx_quick_cons_trip = 12;
Michael Chanb6016b72005-05-26 13:03:09 -07008320 bp->rx_ticks_int = 18;
8321 bp->rx_ticks = 18;
8322
Michael Chan7ea69202007-07-16 18:27:10 -07008323 bp->stats_ticks = USEC_PER_SEC & BNX2_HC_STATS_TICKS_HC_STAT_TICKS;
Michael Chanb6016b72005-05-26 13:03:09 -07008324
Benjamin Liac392ab2008-09-18 16:40:49 -07008325 bp->current_interval = BNX2_TIMER_INTERVAL;
Michael Chanb6016b72005-05-26 13:03:09 -07008326
Michael Chan5b0c76a2005-11-04 08:45:49 -08008327 bp->phy_addr = 1;
8328
Michael Chanb6016b72005-05-26 13:03:09 -07008329 /* Disable WOL support if we are running on a SERDES chip. */
Michael Chan4ce45e02012-12-06 10:33:10 +00008330 if (BNX2_CHIP(bp) == BNX2_CHIP_5709)
Michael Chan253c8b752007-01-08 19:56:01 -08008331 bnx2_get_5709_media(bp);
Michael Chan4ce45e02012-12-06 10:33:10 +00008332 else if (BNX2_CHIP_BOND(bp) & BNX2_CHIP_BOND_SERDES_BIT)
Michael Chan583c28e2008-01-21 19:51:35 -08008333 bp->phy_flags |= BNX2_PHY_FLAG_SERDES;
Michael Chanbac0dff2006-11-19 14:15:05 -08008334
Michael Chan0d8a6572007-07-07 22:49:43 -07008335 bp->phy_port = PORT_TP;
Michael Chan583c28e2008-01-21 19:51:35 -08008336 if (bp->phy_flags & BNX2_PHY_FLAG_SERDES) {
Michael Chan0d8a6572007-07-07 22:49:43 -07008337 bp->phy_port = PORT_FIBRE;
Michael Chan2726d6e2008-01-29 21:35:05 -08008338 reg = bnx2_shmem_rd(bp, BNX2_SHARED_HW_CFG_CONFIG);
Michael Chan846f5c62007-10-10 16:16:51 -07008339 if (!(reg & BNX2_SHARED_HW_CFG_GIG_LINK_ON_VAUX)) {
David S. Millerf86e82f2008-01-21 17:15:40 -08008340 bp->flags |= BNX2_FLAG_NO_WOL;
Michael Chan846f5c62007-10-10 16:16:51 -07008341 bp->wol = 0;
8342 }
Michael Chan4ce45e02012-12-06 10:33:10 +00008343 if (BNX2_CHIP(bp) == BNX2_CHIP_5706) {
Michael Chan38ea3682008-02-23 19:48:57 -08008344 /* Don't do parallel detect on this board because of
8345 * some board problems. The link will not go down
8346 * if we do parallel detect.
8347 */
8348 if (pdev->subsystem_vendor == PCI_VENDOR_ID_HP &&
8349 pdev->subsystem_device == 0x310c)
8350 bp->phy_flags |= BNX2_PHY_FLAG_NO_PARALLEL;
8351 } else {
Michael Chan5b0c76a2005-11-04 08:45:49 -08008352 bp->phy_addr = 2;
Michael Chan5b0c76a2005-11-04 08:45:49 -08008353 if (reg & BNX2_SHARED_HW_CFG_PHY_2_5G)
Michael Chan583c28e2008-01-21 19:51:35 -08008354 bp->phy_flags |= BNX2_PHY_FLAG_2_5G_CAPABLE;
Michael Chan5b0c76a2005-11-04 08:45:49 -08008355 }
Michael Chan4ce45e02012-12-06 10:33:10 +00008356 } else if (BNX2_CHIP(bp) == BNX2_CHIP_5706 ||
8357 BNX2_CHIP(bp) == BNX2_CHIP_5708)
Michael Chan583c28e2008-01-21 19:51:35 -08008358 bp->phy_flags |= BNX2_PHY_FLAG_CRC_FIX;
Michael Chan4ce45e02012-12-06 10:33:10 +00008359 else if (BNX2_CHIP(bp) == BNX2_CHIP_5709 &&
8360 (BNX2_CHIP_REV(bp) == BNX2_CHIP_REV_Ax ||
8361 BNX2_CHIP_REV(bp) == BNX2_CHIP_REV_Bx))
Michael Chan583c28e2008-01-21 19:51:35 -08008362 bp->phy_flags |= BNX2_PHY_FLAG_DIS_EARLY_DAC;
Michael Chanb6016b72005-05-26 13:03:09 -07008363
Michael Chan7c62e832008-07-14 22:39:03 -07008364 bnx2_init_fw_cap(bp);
8365
Michael Chan4ce45e02012-12-06 10:33:10 +00008366 if ((BNX2_CHIP_ID(bp) == BNX2_CHIP_ID_5708_A0) ||
8367 (BNX2_CHIP_ID(bp) == BNX2_CHIP_ID_5708_B0) ||
8368 (BNX2_CHIP_ID(bp) == BNX2_CHIP_ID_5708_B1) ||
Michael Chane503e062012-12-06 10:33:08 +00008369 !(BNX2_RD(bp, BNX2_PCI_CONFIG_3) & BNX2_PCI_CONFIG_3_VAUX_PRESET)) {
David S. Millerf86e82f2008-01-21 17:15:40 -08008370 bp->flags |= BNX2_FLAG_NO_WOL;
Michael Chan846f5c62007-10-10 16:16:51 -07008371 bp->wol = 0;
8372 }
Michael Chandda1e392006-01-23 16:08:14 -08008373
Michael Chan4ce45e02012-12-06 10:33:10 +00008374 if (BNX2_CHIP_ID(bp) == BNX2_CHIP_ID_5706_A0) {
Michael Chanb6016b72005-05-26 13:03:09 -07008375 bp->tx_quick_cons_trip_int =
8376 bp->tx_quick_cons_trip;
8377 bp->tx_ticks_int = bp->tx_ticks;
8378 bp->rx_quick_cons_trip_int =
8379 bp->rx_quick_cons_trip;
8380 bp->rx_ticks_int = bp->rx_ticks;
8381 bp->comp_prod_trip_int = bp->comp_prod_trip;
8382 bp->com_ticks_int = bp->com_ticks;
8383 bp->cmd_ticks_int = bp->cmd_ticks;
8384 }
8385
Michael Chanf9317a42006-09-29 17:06:23 -07008386 /* Disable MSI on 5706 if AMD 8132 bridge is found.
8387 *
8388 * MSI is defined to be 32-bit write. The 5706 does 64-bit MSI writes
8389 * with byte enables disabled on the unused 32-bit word. This is legal
8390 * but causes problems on the AMD 8132 which will eventually stop
8391 * responding after a while.
8392 *
8393 * AMD believes this incompatibility is unique to the 5706, and
Michael Ellerman88187df2007-01-25 19:34:07 +11008394 * prefers to locally disable MSI rather than globally disabling it.
Michael Chanf9317a42006-09-29 17:06:23 -07008395 */
Michael Chan4ce45e02012-12-06 10:33:10 +00008396 if (BNX2_CHIP(bp) == BNX2_CHIP_5706 && disable_msi == 0) {
Michael Chanf9317a42006-09-29 17:06:23 -07008397 struct pci_dev *amd_8132 = NULL;
8398
8399 while ((amd_8132 = pci_get_device(PCI_VENDOR_ID_AMD,
8400 PCI_DEVICE_ID_AMD_8132_BRIDGE,
8401 amd_8132))) {
Michael Chanf9317a42006-09-29 17:06:23 -07008402
Auke Kok44c10132007-06-08 15:46:36 -07008403 if (amd_8132->revision >= 0x10 &&
8404 amd_8132->revision <= 0x13) {
Michael Chanf9317a42006-09-29 17:06:23 -07008405 disable_msi = 1;
8406 pci_dev_put(amd_8132);
8407 break;
8408 }
8409 }
8410 }
8411
Michael Chandeaf3912007-07-07 22:48:00 -07008412 bnx2_set_default_link(bp);
Michael Chanb6016b72005-05-26 13:03:09 -07008413 bp->req_flow_ctrl = FLOW_CTRL_RX | FLOW_CTRL_TX;
8414
Michael Chancd339a02005-08-25 15:35:24 -07008415 init_timer(&bp->timer);
Benjamin Liac392ab2008-09-18 16:40:49 -07008416 bp->timer.expires = RUN_AT(BNX2_TIMER_INTERVAL);
Michael Chancd339a02005-08-25 15:35:24 -07008417 bp->timer.data = (unsigned long) bp;
8418 bp->timer.function = bnx2_timer;
8419
Michael Chan7625eb22011-06-08 19:29:36 +00008420#ifdef BCM_CNIC
Michael Chan41c21782011-07-13 17:24:22 +00008421 if (bnx2_shmem_rd(bp, BNX2_ISCSI_INITIATOR) & BNX2_ISCSI_INITIATOR_EN)
8422 bp->cnic_eth_dev.max_iscsi_conn =
8423 (bnx2_shmem_rd(bp, BNX2_ISCSI_MAX_CONN) &
8424 BNX2_ISCSI_MAX_CONN_MASK) >> BNX2_ISCSI_MAX_CONN_SHIFT;
Michael Chan7625eb22011-06-08 19:29:36 +00008425#endif
Michael Chanc239f272010-10-11 16:12:28 -07008426 pci_save_state(pdev);
8427
Michael Chanb6016b72005-05-26 13:03:09 -07008428 return 0;
8429
8430err_out_unmap:
Michael Chan4bb9ebc2011-01-25 22:14:51 +00008431 if (bp->flags & BNX2_FLAG_AER_ENABLED) {
Michael Chanc239f272010-10-11 16:12:28 -07008432 pci_disable_pcie_error_reporting(pdev);
Michael Chan4bb9ebc2011-01-25 22:14:51 +00008433 bp->flags &= ~BNX2_FLAG_AER_ENABLED;
8434 }
Michael Chanc239f272010-10-11 16:12:28 -07008435
Francois Romieuc0357e92012-03-09 14:51:47 +01008436 pci_iounmap(pdev, bp->regview);
8437 bp->regview = NULL;
Michael Chanb6016b72005-05-26 13:03:09 -07008438
8439err_out_release:
8440 pci_release_regions(pdev);
8441
8442err_out_disable:
8443 pci_disable_device(pdev);
8444 pci_set_drvdata(pdev, NULL);
8445
8446err_out:
8447 return rc;
8448}
8449
Bill Pembertoncfd95a62012-12-03 09:22:58 -05008450static char *
Michael Chan883e5152007-05-03 13:25:11 -07008451bnx2_bus_string(struct bnx2 *bp, char *str)
8452{
8453 char *s = str;
8454
David S. Millerf86e82f2008-01-21 17:15:40 -08008455 if (bp->flags & BNX2_FLAG_PCIE) {
Michael Chan883e5152007-05-03 13:25:11 -07008456 s += sprintf(s, "PCI Express");
8457 } else {
8458 s += sprintf(s, "PCI");
David S. Millerf86e82f2008-01-21 17:15:40 -08008459 if (bp->flags & BNX2_FLAG_PCIX)
Michael Chan883e5152007-05-03 13:25:11 -07008460 s += sprintf(s, "-X");
David S. Millerf86e82f2008-01-21 17:15:40 -08008461 if (bp->flags & BNX2_FLAG_PCI_32BIT)
Michael Chan883e5152007-05-03 13:25:11 -07008462 s += sprintf(s, " 32-bit");
8463 else
8464 s += sprintf(s, " 64-bit");
8465 s += sprintf(s, " %dMHz", bp->bus_speed_mhz);
8466 }
8467 return str;
8468}
8469
Michael Chanf048fa92010-06-01 15:05:36 +00008470static void
8471bnx2_del_napi(struct bnx2 *bp)
8472{
8473 int i;
8474
8475 for (i = 0; i < bp->irq_nvecs; i++)
8476 netif_napi_del(&bp->bnx2_napi[i].napi);
8477}
8478
8479static void
Michael Chan35efa7c2007-12-20 19:56:37 -08008480bnx2_init_napi(struct bnx2 *bp)
8481{
Michael Chanb4b36042007-12-20 19:59:30 -08008482 int i;
Michael Chan35efa7c2007-12-20 19:56:37 -08008483
Benjamin Li4327ba42010-03-23 13:13:11 +00008484 for (i = 0; i < bp->irq_nvecs; i++) {
Michael Chan35e90102008-06-19 16:37:42 -07008485 struct bnx2_napi *bnapi = &bp->bnx2_napi[i];
8486 int (*poll)(struct napi_struct *, int);
8487
8488 if (i == 0)
8489 poll = bnx2_poll;
8490 else
Michael Chanf0ea2e62008-06-19 16:41:57 -07008491 poll = bnx2_poll_msix;
Michael Chan35e90102008-06-19 16:37:42 -07008492
8493 netif_napi_add(bp->dev, &bp->bnx2_napi[i].napi, poll, 64);
Michael Chanb4b36042007-12-20 19:59:30 -08008494 bnapi->bp = bp;
8495 }
Michael Chan35efa7c2007-12-20 19:56:37 -08008496}
8497
Stephen Hemminger0421eae2008-11-21 17:31:27 -08008498static const struct net_device_ops bnx2_netdev_ops = {
8499 .ndo_open = bnx2_open,
8500 .ndo_start_xmit = bnx2_start_xmit,
8501 .ndo_stop = bnx2_close,
Eric Dumazet5d07bf22010-07-08 04:08:43 +00008502 .ndo_get_stats64 = bnx2_get_stats64,
Stephen Hemminger0421eae2008-11-21 17:31:27 -08008503 .ndo_set_rx_mode = bnx2_set_rx_mode,
8504 .ndo_do_ioctl = bnx2_ioctl,
8505 .ndo_validate_addr = eth_validate_addr,
8506 .ndo_set_mac_address = bnx2_change_mac_addr,
8507 .ndo_change_mtu = bnx2_change_mtu,
Michał Mirosław8d7dfc22011-04-10 04:47:46 +00008508 .ndo_fix_features = bnx2_fix_features,
8509 .ndo_set_features = bnx2_set_features,
Stephen Hemminger0421eae2008-11-21 17:31:27 -08008510 .ndo_tx_timeout = bnx2_tx_timeout,
Alexey Dobriyan257ddbd2010-01-27 10:17:41 +00008511#ifdef CONFIG_NET_POLL_CONTROLLER
Stephen Hemminger0421eae2008-11-21 17:31:27 -08008512 .ndo_poll_controller = poll_bnx2,
8513#endif
8514};
8515
Bill Pembertoncfd95a62012-12-03 09:22:58 -05008516static int
Michael Chanb6016b72005-05-26 13:03:09 -07008517bnx2_init_one(struct pci_dev *pdev, const struct pci_device_id *ent)
8518{
8519 static int version_printed = 0;
Francois Romieuc0357e92012-03-09 14:51:47 +01008520 struct net_device *dev;
Michael Chanb6016b72005-05-26 13:03:09 -07008521 struct bnx2 *bp;
Joe Perches0795af52007-10-03 17:59:30 -07008522 int rc;
Michael Chan883e5152007-05-03 13:25:11 -07008523 char str[40];
Michael Chanb6016b72005-05-26 13:03:09 -07008524
8525 if (version_printed++ == 0)
Joe Perches3a9c6a42010-02-17 15:01:51 +00008526 pr_info("%s", version);
Michael Chanb6016b72005-05-26 13:03:09 -07008527
8528 /* dev zeroed in init_etherdev */
Benjamin Li706bf242008-07-18 17:55:11 -07008529 dev = alloc_etherdev_mq(sizeof(*bp), TX_MAX_RINGS);
Michael Chanb6016b72005-05-26 13:03:09 -07008530 if (!dev)
8531 return -ENOMEM;
8532
8533 rc = bnx2_init_board(pdev, dev);
Francois Romieuc0357e92012-03-09 14:51:47 +01008534 if (rc < 0)
8535 goto err_free;
Michael Chanb6016b72005-05-26 13:03:09 -07008536
Stephen Hemminger0421eae2008-11-21 17:31:27 -08008537 dev->netdev_ops = &bnx2_netdev_ops;
Michael Chanb6016b72005-05-26 13:03:09 -07008538 dev->watchdog_timeo = TX_TIMEOUT;
Michael Chanb6016b72005-05-26 13:03:09 -07008539 dev->ethtool_ops = &bnx2_ethtool_ops;
Michael Chanb6016b72005-05-26 13:03:09 -07008540
Michael Chan972ec0d2006-01-23 16:12:43 -08008541 bp = netdev_priv(dev);
Michael Chanb6016b72005-05-26 13:03:09 -07008542
Michael Chan1b2f9222007-05-03 13:20:19 -07008543 pci_set_drvdata(pdev, dev);
8544
8545 memcpy(dev->dev_addr, bp->mac_addr, 6);
8546 memcpy(dev->perm_addr, bp->mac_addr, 6);
Michael Chan1b2f9222007-05-03 13:20:19 -07008547
Michał Mirosław8d7dfc22011-04-10 04:47:46 +00008548 dev->hw_features = NETIF_F_IP_CSUM | NETIF_F_SG |
8549 NETIF_F_TSO | NETIF_F_TSO_ECN |
8550 NETIF_F_RXHASH | NETIF_F_RXCSUM;
8551
Michael Chan4ce45e02012-12-06 10:33:10 +00008552 if (BNX2_CHIP(bp) == BNX2_CHIP_5709)
Michał Mirosław8d7dfc22011-04-10 04:47:46 +00008553 dev->hw_features |= NETIF_F_IPV6_CSUM | NETIF_F_TSO6;
8554
8555 dev->vlan_features = dev->hw_features;
8556 dev->hw_features |= NETIF_F_HW_VLAN_TX | NETIF_F_HW_VLAN_RX;
8557 dev->features |= dev->hw_features;
Jiri Pirko01789342011-08-16 06:29:00 +00008558 dev->priv_flags |= IFF_UNICAST_FLT;
Michał Mirosław8d7dfc22011-04-10 04:47:46 +00008559
Michael Chanb6016b72005-05-26 13:03:09 -07008560 if ((rc = register_netdev(dev))) {
Jeff Garzik9b91cf92006-06-27 11:39:50 -04008561 dev_err(&pdev->dev, "Cannot register net device\n");
Michael Chan57579f72009-04-04 16:51:14 -07008562 goto error;
Michael Chanb6016b72005-05-26 13:03:09 -07008563 }
8564
Francois Romieuc0357e92012-03-09 14:51:47 +01008565 netdev_info(dev, "%s (%c%d) %s found at mem %lx, IRQ %d, "
8566 "node addr %pM\n", board_info[ent->driver_data].name,
Michael Chan4ce45e02012-12-06 10:33:10 +00008567 ((BNX2_CHIP_ID(bp) & 0xf000) >> 12) + 'A',
8568 ((BNX2_CHIP_ID(bp) & 0x0ff0) >> 4),
Francois Romieuc0357e92012-03-09 14:51:47 +01008569 bnx2_bus_string(bp, str), (long)pci_resource_start(pdev, 0),
8570 pdev->irq, dev->dev_addr);
Michael Chanb6016b72005-05-26 13:03:09 -07008571
Michael Chanb6016b72005-05-26 13:03:09 -07008572 return 0;
Michael Chan57579f72009-04-04 16:51:14 -07008573
8574error:
Michael Chan4ce45e02012-12-06 10:33:10 +00008575 iounmap(bp->regview);
Michael Chan57579f72009-04-04 16:51:14 -07008576 pci_release_regions(pdev);
8577 pci_disable_device(pdev);
8578 pci_set_drvdata(pdev, NULL);
Francois Romieuc0357e92012-03-09 14:51:47 +01008579err_free:
Michael Chan57579f72009-04-04 16:51:14 -07008580 free_netdev(dev);
8581 return rc;
Michael Chanb6016b72005-05-26 13:03:09 -07008582}
8583
Bill Pembertoncfd95a62012-12-03 09:22:58 -05008584static void
Michael Chanb6016b72005-05-26 13:03:09 -07008585bnx2_remove_one(struct pci_dev *pdev)
8586{
8587 struct net_device *dev = pci_get_drvdata(pdev);
Michael Chan972ec0d2006-01-23 16:12:43 -08008588 struct bnx2 *bp = netdev_priv(dev);
Michael Chanb6016b72005-05-26 13:03:09 -07008589
8590 unregister_netdev(dev);
8591
Neil Horman8333a462011-04-26 10:30:11 +00008592 del_timer_sync(&bp->timer);
Michael Chancd634012011-07-15 06:53:58 +00008593 cancel_work_sync(&bp->reset_task);
Neil Horman8333a462011-04-26 10:30:11 +00008594
Francois Romieuc0357e92012-03-09 14:51:47 +01008595 pci_iounmap(bp->pdev, bp->regview);
Michael Chanb6016b72005-05-26 13:03:09 -07008596
Michael Chan354fcd72010-01-17 07:30:44 +00008597 kfree(bp->temp_stats_blk);
8598
Michael Chan4bb9ebc2011-01-25 22:14:51 +00008599 if (bp->flags & BNX2_FLAG_AER_ENABLED) {
Michael Chanc239f272010-10-11 16:12:28 -07008600 pci_disable_pcie_error_reporting(pdev);
Michael Chan4bb9ebc2011-01-25 22:14:51 +00008601 bp->flags &= ~BNX2_FLAG_AER_ENABLED;
8602 }
John Feeneycd709aa2010-08-22 17:45:53 +00008603
françois romieu7880b722011-09-30 00:36:52 +00008604 bnx2_release_firmware(bp);
8605
Michael Chanc239f272010-10-11 16:12:28 -07008606 free_netdev(dev);
John Feeneycd709aa2010-08-22 17:45:53 +00008607
Michael Chanb6016b72005-05-26 13:03:09 -07008608 pci_release_regions(pdev);
8609 pci_disable_device(pdev);
8610 pci_set_drvdata(pdev, NULL);
8611}
8612
8613static int
Pavel Machek829ca9a2005-09-03 15:56:56 -07008614bnx2_suspend(struct pci_dev *pdev, pm_message_t state)
Michael Chanb6016b72005-05-26 13:03:09 -07008615{
8616 struct net_device *dev = pci_get_drvdata(pdev);
Michael Chan972ec0d2006-01-23 16:12:43 -08008617 struct bnx2 *bp = netdev_priv(dev);
Michael Chanb6016b72005-05-26 13:03:09 -07008618
Michael Chan6caebb02007-08-03 20:57:25 -07008619 /* PCI register 4 needs to be saved whether netif_running() or not.
8620 * MSI address and data need to be saved if using MSI and
8621 * netif_running().
8622 */
8623 pci_save_state(pdev);
Michael Chanb6016b72005-05-26 13:03:09 -07008624 if (!netif_running(dev))
8625 return 0;
8626
Tejun Heo23f333a2010-12-12 16:45:14 +01008627 cancel_work_sync(&bp->reset_task);
Michael Chan212f9932010-04-27 11:28:10 +00008628 bnx2_netif_stop(bp, true);
Michael Chanb6016b72005-05-26 13:03:09 -07008629 netif_device_detach(dev);
8630 del_timer_sync(&bp->timer);
Michael Chan74bf4ba2008-10-09 12:21:08 -07008631 bnx2_shutdown_chip(bp);
Michael Chanb6016b72005-05-26 13:03:09 -07008632 bnx2_free_skbs(bp);
Pavel Machek829ca9a2005-09-03 15:56:56 -07008633 bnx2_set_power_state(bp, pci_choose_state(pdev, state));
Michael Chanb6016b72005-05-26 13:03:09 -07008634 return 0;
8635}
8636
8637static int
8638bnx2_resume(struct pci_dev *pdev)
8639{
8640 struct net_device *dev = pci_get_drvdata(pdev);
Michael Chan972ec0d2006-01-23 16:12:43 -08008641 struct bnx2 *bp = netdev_priv(dev);
Michael Chanb6016b72005-05-26 13:03:09 -07008642
Michael Chan6caebb02007-08-03 20:57:25 -07008643 pci_restore_state(pdev);
Michael Chanb6016b72005-05-26 13:03:09 -07008644 if (!netif_running(dev))
8645 return 0;
8646
Pavel Machek829ca9a2005-09-03 15:56:56 -07008647 bnx2_set_power_state(bp, PCI_D0);
Michael Chanb6016b72005-05-26 13:03:09 -07008648 netif_device_attach(dev);
Michael Chan9a120bc2008-05-16 22:17:45 -07008649 bnx2_init_nic(bp, 1);
Michael Chan212f9932010-04-27 11:28:10 +00008650 bnx2_netif_start(bp, true);
Michael Chanb6016b72005-05-26 13:03:09 -07008651 return 0;
8652}
8653
Wendy Xiong6ff2da42008-05-16 22:18:21 -07008654/**
8655 * bnx2_io_error_detected - called when PCI error is detected
8656 * @pdev: Pointer to PCI device
8657 * @state: The current pci connection state
8658 *
8659 * This function is called after a PCI bus error affecting
8660 * this device has been detected.
8661 */
8662static pci_ers_result_t bnx2_io_error_detected(struct pci_dev *pdev,
8663 pci_channel_state_t state)
8664{
8665 struct net_device *dev = pci_get_drvdata(pdev);
8666 struct bnx2 *bp = netdev_priv(dev);
8667
8668 rtnl_lock();
8669 netif_device_detach(dev);
8670
Dean Nelson2ec3de22009-07-31 09:13:18 +00008671 if (state == pci_channel_io_perm_failure) {
8672 rtnl_unlock();
8673 return PCI_ERS_RESULT_DISCONNECT;
8674 }
8675
Wendy Xiong6ff2da42008-05-16 22:18:21 -07008676 if (netif_running(dev)) {
Michael Chan212f9932010-04-27 11:28:10 +00008677 bnx2_netif_stop(bp, true);
Wendy Xiong6ff2da42008-05-16 22:18:21 -07008678 del_timer_sync(&bp->timer);
8679 bnx2_reset_nic(bp, BNX2_DRV_MSG_CODE_RESET);
8680 }
8681
8682 pci_disable_device(pdev);
8683 rtnl_unlock();
8684
8685 /* Request a slot slot reset. */
8686 return PCI_ERS_RESULT_NEED_RESET;
8687}
8688
8689/**
8690 * bnx2_io_slot_reset - called after the pci bus has been reset.
8691 * @pdev: Pointer to PCI device
8692 *
8693 * Restart the card from scratch, as if from a cold-boot.
8694 */
8695static pci_ers_result_t bnx2_io_slot_reset(struct pci_dev *pdev)
8696{
8697 struct net_device *dev = pci_get_drvdata(pdev);
8698 struct bnx2 *bp = netdev_priv(dev);
John Feeneycd709aa2010-08-22 17:45:53 +00008699 pci_ers_result_t result;
8700 int err;
Wendy Xiong6ff2da42008-05-16 22:18:21 -07008701
8702 rtnl_lock();
8703 if (pci_enable_device(pdev)) {
8704 dev_err(&pdev->dev,
Joe Perches3a9c6a42010-02-17 15:01:51 +00008705 "Cannot re-enable PCI device after reset\n");
John Feeneycd709aa2010-08-22 17:45:53 +00008706 result = PCI_ERS_RESULT_DISCONNECT;
8707 } else {
8708 pci_set_master(pdev);
8709 pci_restore_state(pdev);
8710 pci_save_state(pdev);
Wendy Xiong6ff2da42008-05-16 22:18:21 -07008711
John Feeneycd709aa2010-08-22 17:45:53 +00008712 if (netif_running(dev)) {
8713 bnx2_set_power_state(bp, PCI_D0);
8714 bnx2_init_nic(bp, 1);
8715 }
8716 result = PCI_ERS_RESULT_RECOVERED;
Wendy Xiong6ff2da42008-05-16 22:18:21 -07008717 }
Wendy Xiong6ff2da42008-05-16 22:18:21 -07008718 rtnl_unlock();
John Feeneycd709aa2010-08-22 17:45:53 +00008719
Michael Chan4bb9ebc2011-01-25 22:14:51 +00008720 if (!(bp->flags & BNX2_FLAG_AER_ENABLED))
Michael Chanc239f272010-10-11 16:12:28 -07008721 return result;
8722
John Feeneycd709aa2010-08-22 17:45:53 +00008723 err = pci_cleanup_aer_uncorrect_error_status(pdev);
8724 if (err) {
8725 dev_err(&pdev->dev,
8726 "pci_cleanup_aer_uncorrect_error_status failed 0x%0x\n",
8727 err); /* non-fatal, continue */
8728 }
8729
8730 return result;
Wendy Xiong6ff2da42008-05-16 22:18:21 -07008731}
8732
8733/**
8734 * bnx2_io_resume - called when traffic can start flowing again.
8735 * @pdev: Pointer to PCI device
8736 *
8737 * This callback is called when the error recovery driver tells us that
8738 * its OK to resume normal operation.
8739 */
8740static void bnx2_io_resume(struct pci_dev *pdev)
8741{
8742 struct net_device *dev = pci_get_drvdata(pdev);
8743 struct bnx2 *bp = netdev_priv(dev);
8744
8745 rtnl_lock();
8746 if (netif_running(dev))
Michael Chan212f9932010-04-27 11:28:10 +00008747 bnx2_netif_start(bp, true);
Wendy Xiong6ff2da42008-05-16 22:18:21 -07008748
8749 netif_device_attach(dev);
8750 rtnl_unlock();
8751}
8752
Michael Chan4ce45e02012-12-06 10:33:10 +00008753static struct pci_error_handlers bnx2_err_handler = {
Wendy Xiong6ff2da42008-05-16 22:18:21 -07008754 .error_detected = bnx2_io_error_detected,
8755 .slot_reset = bnx2_io_slot_reset,
8756 .resume = bnx2_io_resume,
8757};
8758
Michael Chanb6016b72005-05-26 13:03:09 -07008759static struct pci_driver bnx2_pci_driver = {
Peter Hagervall14ab9b82005-08-10 14:18:16 -07008760 .name = DRV_MODULE_NAME,
8761 .id_table = bnx2_pci_tbl,
8762 .probe = bnx2_init_one,
Bill Pembertoncfd95a62012-12-03 09:22:58 -05008763 .remove = bnx2_remove_one,
Peter Hagervall14ab9b82005-08-10 14:18:16 -07008764 .suspend = bnx2_suspend,
8765 .resume = bnx2_resume,
Wendy Xiong6ff2da42008-05-16 22:18:21 -07008766 .err_handler = &bnx2_err_handler,
Michael Chanb6016b72005-05-26 13:03:09 -07008767};
8768
8769static int __init bnx2_init(void)
8770{
Jeff Garzik29917622006-08-19 17:48:59 -04008771 return pci_register_driver(&bnx2_pci_driver);
Michael Chanb6016b72005-05-26 13:03:09 -07008772}
8773
8774static void __exit bnx2_cleanup(void)
8775{
8776 pci_unregister_driver(&bnx2_pci_driver);
8777}
8778
8779module_init(bnx2_init);
8780module_exit(bnx2_cleanup);
8781
8782
8783