blob: 7c4b4bb05a3664d37c7c3d35599898c1eea89e3b [file] [log] [blame]
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001/*
2 * Copyright 2009 Jerome Glisse.
3 * All Rights Reserved.
4 *
5 * Permission is hereby granted, free of charge, to any person obtaining a
6 * copy of this software and associated documentation files (the
7 * "Software"), to deal in the Software without restriction, including
8 * without limitation the rights to use, copy, modify, merge, publish,
9 * distribute, sub license, and/or sell copies of the Software, and to
10 * permit persons to whom the Software is furnished to do so, subject to
11 * the following conditions:
12 *
13 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
14 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
15 * FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT. IN NO EVENT SHALL
16 * THE COPYRIGHT HOLDERS, AUTHORS AND/OR ITS SUPPLIERS BE LIABLE FOR ANY CLAIM,
17 * DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR
18 * OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE
19 * USE OR OTHER DEALINGS IN THE SOFTWARE.
20 *
21 * The above copyright notice and this permission notice (including the
22 * next paragraph) shall be included in all copies or substantial portions
23 * of the Software.
24 *
25 */
26/*
27 * Authors:
28 * Jerome Glisse <glisse@freedesktop.org>
29 * Thomas Hellstrom <thomas-at-tungstengraphics-dot-com>
30 * Dave Airlie
31 */
32#include <linux/list.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090033#include <linux/slab.h>
Jerome Glisse771fe6b2009-06-05 14:42:42 +020034#include <drm/drmP.h>
David Howells760285e2012-10-02 18:01:07 +010035#include <drm/radeon_drm.h>
Jerome Glisse771fe6b2009-06-05 14:42:42 +020036#include "radeon.h"
Dave Airlie99ee7fa2010-11-23 11:47:49 +100037#include "radeon_trace.h"
Jerome Glisse771fe6b2009-06-05 14:42:42 +020038
Jerome Glisse771fe6b2009-06-05 14:42:42 +020039
40int radeon_ttm_init(struct radeon_device *rdev);
41void radeon_ttm_fini(struct radeon_device *rdev);
Jerome Glisse4c788672009-11-20 14:29:23 +010042static void radeon_bo_clear_surface_reg(struct radeon_bo *bo);
Jerome Glisse771fe6b2009-06-05 14:42:42 +020043
44/*
45 * To exclude mutual BO access we rely on bo_reserve exclusion, as all
46 * function are calling it.
47 */
48
Jerome Glisse721604a2012-01-05 22:11:05 -050049void radeon_bo_clear_va(struct radeon_bo *bo)
50{
51 struct radeon_bo_va *bo_va, *tmp;
52
53 list_for_each_entry_safe(bo_va, tmp, &bo->va, bo_list) {
54 /* remove from all vm address space */
Christian Könige971bd52012-09-11 16:10:04 +020055 radeon_vm_bo_rmv(bo->rdev, bo_va);
Jerome Glisse721604a2012-01-05 22:11:05 -050056 }
57}
58
Jerome Glisse4c788672009-11-20 14:29:23 +010059static void radeon_ttm_bo_destroy(struct ttm_buffer_object *tbo)
Jerome Glisse771fe6b2009-06-05 14:42:42 +020060{
Jerome Glisse4c788672009-11-20 14:29:23 +010061 struct radeon_bo *bo;
62
63 bo = container_of(tbo, struct radeon_bo, tbo);
64 mutex_lock(&bo->rdev->gem.mutex);
65 list_del_init(&bo->list);
66 mutex_unlock(&bo->rdev->gem.mutex);
67 radeon_bo_clear_surface_reg(bo);
Jerome Glisse721604a2012-01-05 22:11:05 -050068 radeon_bo_clear_va(bo);
Daniel Vetter441921d2011-02-18 17:59:16 +010069 drm_gem_object_release(&bo->gem_base);
Jerome Glisse4c788672009-11-20 14:29:23 +010070 kfree(bo);
Jerome Glisse771fe6b2009-06-05 14:42:42 +020071}
72
Jerome Glissed03d8582009-12-14 21:02:09 +010073bool radeon_ttm_bo_is_radeon_bo(struct ttm_buffer_object *bo)
74{
75 if (bo->destroy == &radeon_ttm_bo_destroy)
76 return true;
77 return false;
78}
79
Jerome Glisse312ea8d2009-12-07 15:52:58 +010080void radeon_ttm_placement_from_domain(struct radeon_bo *rbo, u32 domain)
81{
82 u32 c = 0;
83
84 rbo->placement.fpfn = 0;
Jerome Glisse93225b02010-12-03 16:38:19 -050085 rbo->placement.lpfn = 0;
Jerome Glisse312ea8d2009-12-07 15:52:58 +010086 rbo->placement.placement = rbo->placements;
87 rbo->placement.busy_placement = rbo->placements;
88 if (domain & RADEON_GEM_DOMAIN_VRAM)
89 rbo->placements[c++] = TTM_PL_FLAG_WC | TTM_PL_FLAG_UNCACHED |
90 TTM_PL_FLAG_VRAM;
91 if (domain & RADEON_GEM_DOMAIN_GTT)
92 rbo->placements[c++] = TTM_PL_MASK_CACHING | TTM_PL_FLAG_TT;
93 if (domain & RADEON_GEM_DOMAIN_CPU)
94 rbo->placements[c++] = TTM_PL_MASK_CACHING | TTM_PL_FLAG_SYSTEM;
Jerome Glisse9fb03e62009-12-11 15:13:22 +010095 if (!c)
96 rbo->placements[c++] = TTM_PL_MASK_CACHING | TTM_PL_FLAG_SYSTEM;
Jerome Glisse312ea8d2009-12-07 15:52:58 +010097 rbo->placement.num_placement = c;
98 rbo->placement.num_busy_placement = c;
99}
100
Daniel Vetter441921d2011-02-18 17:59:16 +0100101int radeon_bo_create(struct radeon_device *rdev,
Alex Deucher268b2512010-11-17 19:00:26 -0500102 unsigned long size, int byte_align, bool kernel, u32 domain,
Alex Deucher40f5cf92012-05-10 18:33:13 -0400103 struct sg_table *sg, struct radeon_bo **bo_ptr)
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200104{
Jerome Glisse4c788672009-11-20 14:29:23 +0100105 struct radeon_bo *bo;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200106 enum ttm_bo_type type;
Jerome Glisse93225b02010-12-03 16:38:19 -0500107 unsigned long page_align = roundup(byte_align, PAGE_SIZE) >> PAGE_SHIFT;
Jerome Glisse57de4ba2011-11-11 15:42:57 -0500108 size_t acc_size;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200109 int r;
110
Daniel Vetter441921d2011-02-18 17:59:16 +0100111 size = ALIGN(size, PAGE_SIZE);
112
Ilija Hadzic949c4a32012-05-15 16:40:10 -0400113 rdev->mman.bdev.dev_mapping = rdev->ddev->dev_mapping;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200114 if (kernel) {
115 type = ttm_bo_type_kernel;
Alex Deucher40f5cf92012-05-10 18:33:13 -0400116 } else if (sg) {
117 type = ttm_bo_type_sg;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200118 } else {
119 type = ttm_bo_type_device;
120 }
Jerome Glisse4c788672009-11-20 14:29:23 +0100121 *bo_ptr = NULL;
Michel Dänzer2b66b502010-11-09 11:50:05 +0100122
Jerome Glisse57de4ba2011-11-11 15:42:57 -0500123 acc_size = ttm_bo_dma_acc_size(&rdev->mman.bdev, size,
124 sizeof(struct radeon_bo));
125
Jerome Glisse4c788672009-11-20 14:29:23 +0100126 bo = kzalloc(sizeof(struct radeon_bo), GFP_KERNEL);
127 if (bo == NULL)
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200128 return -ENOMEM;
Daniel Vetter441921d2011-02-18 17:59:16 +0100129 r = drm_gem_object_init(rdev->ddev, &bo->gem_base, size);
130 if (unlikely(r)) {
131 kfree(bo);
132 return r;
133 }
Jerome Glisse4c788672009-11-20 14:29:23 +0100134 bo->rdev = rdev;
Daniel Vetter7e4d15d2011-02-18 17:59:17 +0100135 bo->gem_base.driver_private = NULL;
Jerome Glisse4c788672009-11-20 14:29:23 +0100136 bo->surface_reg = -1;
137 INIT_LIST_HEAD(&bo->list);
Jerome Glisse721604a2012-01-05 22:11:05 -0500138 INIT_LIST_HEAD(&bo->va);
Jerome Glisse1fb107f2009-12-10 17:16:28 +0100139 radeon_ttm_placement_from_domain(bo, domain);
Thomas Hellstrom5cc6fba2009-12-07 18:36:19 +0100140 /* Kernel allocation are uninterruptible */
Christian Königdb7fce32012-05-11 14:57:18 +0200141 down_read(&rdev->pm.mclk_lock);
Jerome Glisse1fb107f2009-12-10 17:16:28 +0100142 r = ttm_bo_init(&rdev->mman.bdev, &bo->tbo, size, type,
Marcin Slusarz0b91c4a2012-11-06 21:49:51 +0000143 &bo->placement, page_align, !kernel, NULL,
Alex Deucher40f5cf92012-05-10 18:33:13 -0400144 acc_size, sg, &radeon_ttm_bo_destroy);
Christian Königdb7fce32012-05-11 14:57:18 +0200145 up_read(&rdev->pm.mclk_lock);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200146 if (unlikely(r != 0)) {
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200147 return r;
148 }
Jerome Glisse4c788672009-11-20 14:29:23 +0100149 *bo_ptr = bo;
Daniel Vetter441921d2011-02-18 17:59:16 +0100150
Dave Airlie99ee7fa2010-11-23 11:47:49 +1000151 trace_radeon_bo_create(bo);
Daniel Vetter441921d2011-02-18 17:59:16 +0100152
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200153 return 0;
154}
155
Jerome Glisse4c788672009-11-20 14:29:23 +0100156int radeon_bo_kmap(struct radeon_bo *bo, void **ptr)
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200157{
Jerome Glisse4c788672009-11-20 14:29:23 +0100158 bool is_iomem;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200159 int r;
160
Jerome Glisse4c788672009-11-20 14:29:23 +0100161 if (bo->kptr) {
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200162 if (ptr) {
Jerome Glisse4c788672009-11-20 14:29:23 +0100163 *ptr = bo->kptr;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200164 }
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200165 return 0;
166 }
Jerome Glisse4c788672009-11-20 14:29:23 +0100167 r = ttm_bo_kmap(&bo->tbo, 0, bo->tbo.num_pages, &bo->kmap);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200168 if (r) {
169 return r;
170 }
Jerome Glisse4c788672009-11-20 14:29:23 +0100171 bo->kptr = ttm_kmap_obj_virtual(&bo->kmap, &is_iomem);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200172 if (ptr) {
Jerome Glisse4c788672009-11-20 14:29:23 +0100173 *ptr = bo->kptr;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200174 }
Jerome Glisse4c788672009-11-20 14:29:23 +0100175 radeon_bo_check_tiling(bo, 0, 0);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200176 return 0;
177}
178
Jerome Glisse4c788672009-11-20 14:29:23 +0100179void radeon_bo_kunmap(struct radeon_bo *bo)
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200180{
Jerome Glisse4c788672009-11-20 14:29:23 +0100181 if (bo->kptr == NULL)
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200182 return;
Jerome Glisse4c788672009-11-20 14:29:23 +0100183 bo->kptr = NULL;
184 radeon_bo_check_tiling(bo, 0, 0);
185 ttm_bo_kunmap(&bo->kmap);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200186}
187
Jerome Glisse4c788672009-11-20 14:29:23 +0100188void radeon_bo_unref(struct radeon_bo **bo)
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200189{
Jerome Glisse4c788672009-11-20 14:29:23 +0100190 struct ttm_buffer_object *tbo;
Dave Airlief4b7fb92010-04-29 18:37:59 +1000191 struct radeon_device *rdev;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200192
Jerome Glisse4c788672009-11-20 14:29:23 +0100193 if ((*bo) == NULL)
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200194 return;
Dave Airlief4b7fb92010-04-29 18:37:59 +1000195 rdev = (*bo)->rdev;
Jerome Glisse4c788672009-11-20 14:29:23 +0100196 tbo = &((*bo)->tbo);
Christian Königdb7fce32012-05-11 14:57:18 +0200197 down_read(&rdev->pm.mclk_lock);
Jerome Glisse4c788672009-11-20 14:29:23 +0100198 ttm_bo_unref(&tbo);
Christian Königdb7fce32012-05-11 14:57:18 +0200199 up_read(&rdev->pm.mclk_lock);
Jerome Glisse4c788672009-11-20 14:29:23 +0100200 if (tbo == NULL)
201 *bo = NULL;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200202}
203
Michel Dänzerc4353012012-03-14 17:12:41 +0100204int radeon_bo_pin_restricted(struct radeon_bo *bo, u32 domain, u64 max_offset,
205 u64 *gpu_addr)
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200206{
Jerome Glisse312ea8d2009-12-07 15:52:58 +0100207 int r, i;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200208
Jerome Glisse4c788672009-11-20 14:29:23 +0100209 if (bo->pin_count) {
210 bo->pin_count++;
211 if (gpu_addr)
212 *gpu_addr = radeon_bo_gpu_offset(bo);
Michel Dänzerd9366222012-03-28 08:52:32 +0200213
214 if (max_offset != 0) {
215 u64 domain_start;
216
217 if (domain == RADEON_GEM_DOMAIN_VRAM)
218 domain_start = bo->rdev->mc.vram_start;
219 else
220 domain_start = bo->rdev->mc.gtt_start;
Michel Dänzere199fd42012-03-29 16:47:43 +0200221 WARN_ON_ONCE(max_offset <
222 (radeon_bo_gpu_offset(bo) - domain_start));
Michel Dänzerd9366222012-03-28 08:52:32 +0200223 }
224
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200225 return 0;
226 }
Jerome Glisse312ea8d2009-12-07 15:52:58 +0100227 radeon_ttm_placement_from_domain(bo, domain);
Michel Dänzer3ca82da2010-03-26 19:18:55 +0000228 if (domain == RADEON_GEM_DOMAIN_VRAM) {
229 /* force to pin into visible video ram */
230 bo->placement.lpfn = bo->rdev->mc.visible_vram_size >> PAGE_SHIFT;
231 }
Michel Dänzerc4353012012-03-14 17:12:41 +0100232 if (max_offset) {
233 u64 lpfn = max_offset >> PAGE_SHIFT;
234
235 if (!bo->placement.lpfn)
236 bo->placement.lpfn = bo->rdev->mc.gtt_size >> PAGE_SHIFT;
237
238 if (lpfn < bo->placement.lpfn)
239 bo->placement.lpfn = lpfn;
240 }
Jerome Glisse312ea8d2009-12-07 15:52:58 +0100241 for (i = 0; i < bo->placement.num_placement; i++)
242 bo->placements[i] |= TTM_PL_FLAG_NO_EVICT;
Jerome Glisse9d87fa22010-04-07 10:21:19 +0000243 r = ttm_bo_validate(&bo->tbo, &bo->placement, false, false, false);
Jerome Glisse4c788672009-11-20 14:29:23 +0100244 if (likely(r == 0)) {
245 bo->pin_count = 1;
246 if (gpu_addr != NULL)
247 *gpu_addr = radeon_bo_gpu_offset(bo);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200248 }
Thomas Hellstrom5cc6fba2009-12-07 18:36:19 +0100249 if (unlikely(r != 0))
Jerome Glisse4c788672009-11-20 14:29:23 +0100250 dev_err(bo->rdev->dev, "%p pin failed\n", bo);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200251 return r;
252}
253
Michel Dänzerc4353012012-03-14 17:12:41 +0100254int radeon_bo_pin(struct radeon_bo *bo, u32 domain, u64 *gpu_addr)
255{
256 return radeon_bo_pin_restricted(bo, domain, 0, gpu_addr);
257}
258
Jerome Glisse4c788672009-11-20 14:29:23 +0100259int radeon_bo_unpin(struct radeon_bo *bo)
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200260{
Jerome Glisse312ea8d2009-12-07 15:52:58 +0100261 int r, i;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200262
Jerome Glisse4c788672009-11-20 14:29:23 +0100263 if (!bo->pin_count) {
264 dev_warn(bo->rdev->dev, "%p unpin not necessary\n", bo);
265 return 0;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200266 }
Jerome Glisse4c788672009-11-20 14:29:23 +0100267 bo->pin_count--;
268 if (bo->pin_count)
269 return 0;
Jerome Glisse312ea8d2009-12-07 15:52:58 +0100270 for (i = 0; i < bo->placement.num_placement; i++)
271 bo->placements[i] &= ~TTM_PL_FLAG_NO_EVICT;
Jerome Glisse9d87fa22010-04-07 10:21:19 +0000272 r = ttm_bo_validate(&bo->tbo, &bo->placement, false, false, false);
Thomas Hellstrom5cc6fba2009-12-07 18:36:19 +0100273 if (unlikely(r != 0))
Jerome Glisse4c788672009-11-20 14:29:23 +0100274 dev_err(bo->rdev->dev, "%p validate failed for unpin\n", bo);
Thomas Hellstrom5cc6fba2009-12-07 18:36:19 +0100275 return r;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200276}
277
Jerome Glisse4c788672009-11-20 14:29:23 +0100278int radeon_bo_evict_vram(struct radeon_device *rdev)
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200279{
Dave Airlied796d842010-01-25 13:08:08 +1000280 /* late 2.6.33 fix IGP hibernate - we need pm ops to do this correct */
281 if (0 && (rdev->flags & RADEON_IS_IGP)) {
Alex Deucher06b64762010-01-05 11:27:29 -0500282 if (rdev->mc.igp_sideport_enabled == false)
283 /* Useless to evict on IGP chips */
284 return 0;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200285 }
286 return ttm_bo_evict_mm(&rdev->mman.bdev, TTM_PL_VRAM);
287}
288
Jerome Glisse4c788672009-11-20 14:29:23 +0100289void radeon_bo_force_delete(struct radeon_device *rdev)
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200290{
Jerome Glisse4c788672009-11-20 14:29:23 +0100291 struct radeon_bo *bo, *n;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200292
293 if (list_empty(&rdev->gem.objects)) {
294 return;
295 }
Jerome Glisse4c788672009-11-20 14:29:23 +0100296 dev_err(rdev->dev, "Userspace still has active objects !\n");
297 list_for_each_entry_safe(bo, n, &rdev->gem.objects, list) {
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200298 mutex_lock(&rdev->ddev->struct_mutex);
Jerome Glisse4c788672009-11-20 14:29:23 +0100299 dev_err(rdev->dev, "%p %p %lu %lu force free\n",
Daniel Vetter31c36032011-02-18 17:59:18 +0100300 &bo->gem_base, bo, (unsigned long)bo->gem_base.size,
301 *((unsigned long *)&bo->gem_base.refcount));
Jerome Glisse4c788672009-11-20 14:29:23 +0100302 mutex_lock(&bo->rdev->gem.mutex);
303 list_del_init(&bo->list);
304 mutex_unlock(&bo->rdev->gem.mutex);
Dave Airlie91132d62011-03-01 13:40:06 +1000305 /* this should unref the ttm bo */
Daniel Vetter31c36032011-02-18 17:59:18 +0100306 drm_gem_object_unreference(&bo->gem_base);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200307 mutex_unlock(&rdev->ddev->struct_mutex);
308 }
309}
310
Jerome Glisse4c788672009-11-20 14:29:23 +0100311int radeon_bo_init(struct radeon_device *rdev)
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200312{
Jerome Glissea4d68272009-09-11 13:00:43 +0200313 /* Add an MTRR for the VRAM */
314 rdev->mc.vram_mtrr = mtrr_add(rdev->mc.aper_base, rdev->mc.aper_size,
315 MTRR_TYPE_WRCOMB, 1);
316 DRM_INFO("Detected VRAM RAM=%lluM, BAR=%lluM\n",
317 rdev->mc.mc_vram_size >> 20,
318 (unsigned long long)rdev->mc.aper_size >> 20);
319 DRM_INFO("RAM width %dbits %cDR\n",
320 rdev->mc.vram_width, rdev->mc.vram_is_ddr ? 'D' : 'S');
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200321 return radeon_ttm_init(rdev);
322}
323
Jerome Glisse4c788672009-11-20 14:29:23 +0100324void radeon_bo_fini(struct radeon_device *rdev)
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200325{
326 radeon_ttm_fini(rdev);
327}
328
Jerome Glisse4c788672009-11-20 14:29:23 +0100329void radeon_bo_list_add_object(struct radeon_bo_list *lobj,
330 struct list_head *head)
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200331{
332 if (lobj->wdomain) {
Thomas Hellstrom147666f2010-11-17 12:38:32 +0000333 list_add(&lobj->tv.head, head);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200334 } else {
Thomas Hellstrom147666f2010-11-17 12:38:32 +0000335 list_add_tail(&lobj->tv.head, head);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200336 }
337}
338
Jerome Glisse6cb8e1f2010-02-15 21:36:33 +0100339int radeon_bo_list_validate(struct list_head *head)
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200340{
Jerome Glisse4c788672009-11-20 14:29:23 +0100341 struct radeon_bo_list *lobj;
342 struct radeon_bo *bo;
Michel Dänzere376573f2010-07-08 12:43:28 +1000343 u32 domain;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200344 int r;
345
Thomas Hellstrom147666f2010-11-17 12:38:32 +0000346 r = ttm_eu_reserve_buffers(head);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200347 if (unlikely(r != 0)) {
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200348 return r;
349 }
Thomas Hellstrom147666f2010-11-17 12:38:32 +0000350 list_for_each_entry(lobj, head, tv.head) {
Jerome Glisse4c788672009-11-20 14:29:23 +0100351 bo = lobj->bo;
352 if (!bo->pin_count) {
Michel Dänzere376573f2010-07-08 12:43:28 +1000353 domain = lobj->wdomain ? lobj->wdomain : lobj->rdomain;
354
355 retry:
356 radeon_ttm_placement_from_domain(bo, domain);
Jerome Glisse1fb107f2009-12-10 17:16:28 +0100357 r = ttm_bo_validate(&bo->tbo, &bo->placement,
Jerome Glisse9d87fa22010-04-07 10:21:19 +0000358 true, false, false);
Michel Dänzere376573f2010-07-08 12:43:28 +1000359 if (unlikely(r)) {
360 if (r != -ERESTARTSYS && domain == RADEON_GEM_DOMAIN_VRAM) {
361 domain |= RADEON_GEM_DOMAIN_GTT;
362 goto retry;
363 }
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200364 return r;
Michel Dänzere376573f2010-07-08 12:43:28 +1000365 }
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200366 }
Jerome Glisse4c788672009-11-20 14:29:23 +0100367 lobj->gpu_offset = radeon_bo_gpu_offset(bo);
368 lobj->tiling_flags = bo->tiling_flags;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200369 }
370 return 0;
371}
372
Jerome Glisse4c788672009-11-20 14:29:23 +0100373int radeon_bo_fbdev_mmap(struct radeon_bo *bo,
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200374 struct vm_area_struct *vma)
375{
Jerome Glisse4c788672009-11-20 14:29:23 +0100376 return ttm_fbdev_mmap(vma, &bo->tbo);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200377}
378
Dave Airlie550e2d92009-12-09 14:15:38 +1000379int radeon_bo_get_surface_reg(struct radeon_bo *bo)
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200380{
Jerome Glisse4c788672009-11-20 14:29:23 +0100381 struct radeon_device *rdev = bo->rdev;
Dave Airliee024e112009-06-24 09:48:08 +1000382 struct radeon_surface_reg *reg;
Jerome Glisse4c788672009-11-20 14:29:23 +0100383 struct radeon_bo *old_object;
Dave Airliee024e112009-06-24 09:48:08 +1000384 int steal;
385 int i;
386
Maarten Lankhorst0a46fb52012-10-12 14:59:17 +0000387 BUG_ON(!radeon_bo_is_reserved(bo));
Jerome Glisse4c788672009-11-20 14:29:23 +0100388
389 if (!bo->tiling_flags)
Dave Airliee024e112009-06-24 09:48:08 +1000390 return 0;
391
Jerome Glisse4c788672009-11-20 14:29:23 +0100392 if (bo->surface_reg >= 0) {
393 reg = &rdev->surface_regs[bo->surface_reg];
394 i = bo->surface_reg;
Dave Airliee024e112009-06-24 09:48:08 +1000395 goto out;
396 }
397
398 steal = -1;
399 for (i = 0; i < RADEON_GEM_MAX_SURFACES; i++) {
400
401 reg = &rdev->surface_regs[i];
Jerome Glisse4c788672009-11-20 14:29:23 +0100402 if (!reg->bo)
Dave Airliee024e112009-06-24 09:48:08 +1000403 break;
404
Jerome Glisse4c788672009-11-20 14:29:23 +0100405 old_object = reg->bo;
Dave Airliee024e112009-06-24 09:48:08 +1000406 if (old_object->pin_count == 0)
407 steal = i;
408 }
409
410 /* if we are all out */
411 if (i == RADEON_GEM_MAX_SURFACES) {
412 if (steal == -1)
413 return -ENOMEM;
414 /* find someone with a surface reg and nuke their BO */
415 reg = &rdev->surface_regs[steal];
Jerome Glisse4c788672009-11-20 14:29:23 +0100416 old_object = reg->bo;
Dave Airliee024e112009-06-24 09:48:08 +1000417 /* blow away the mapping */
418 DRM_DEBUG("stealing surface reg %d from %p\n", steal, old_object);
Jerome Glisse4c788672009-11-20 14:29:23 +0100419 ttm_bo_unmap_virtual(&old_object->tbo);
Dave Airliee024e112009-06-24 09:48:08 +1000420 old_object->surface_reg = -1;
421 i = steal;
422 }
423
Jerome Glisse4c788672009-11-20 14:29:23 +0100424 bo->surface_reg = i;
425 reg->bo = bo;
Dave Airliee024e112009-06-24 09:48:08 +1000426
427out:
Jerome Glisse4c788672009-11-20 14:29:23 +0100428 radeon_set_surface_reg(rdev, i, bo->tiling_flags, bo->pitch,
Ben Skeggsd961db72010-08-05 10:48:18 +1000429 bo->tbo.mem.start << PAGE_SHIFT,
Jerome Glisse4c788672009-11-20 14:29:23 +0100430 bo->tbo.num_pages << PAGE_SHIFT);
Dave Airliee024e112009-06-24 09:48:08 +1000431 return 0;
432}
433
Jerome Glisse4c788672009-11-20 14:29:23 +0100434static void radeon_bo_clear_surface_reg(struct radeon_bo *bo)
Dave Airliee024e112009-06-24 09:48:08 +1000435{
Jerome Glisse4c788672009-11-20 14:29:23 +0100436 struct radeon_device *rdev = bo->rdev;
Dave Airliee024e112009-06-24 09:48:08 +1000437 struct radeon_surface_reg *reg;
438
Jerome Glisse4c788672009-11-20 14:29:23 +0100439 if (bo->surface_reg == -1)
Dave Airliee024e112009-06-24 09:48:08 +1000440 return;
441
Jerome Glisse4c788672009-11-20 14:29:23 +0100442 reg = &rdev->surface_regs[bo->surface_reg];
443 radeon_clear_surface_reg(rdev, bo->surface_reg);
Dave Airliee024e112009-06-24 09:48:08 +1000444
Jerome Glisse4c788672009-11-20 14:29:23 +0100445 reg->bo = NULL;
446 bo->surface_reg = -1;
Dave Airliee024e112009-06-24 09:48:08 +1000447}
448
Jerome Glisse4c788672009-11-20 14:29:23 +0100449int radeon_bo_set_tiling_flags(struct radeon_bo *bo,
450 uint32_t tiling_flags, uint32_t pitch)
Dave Airliee024e112009-06-24 09:48:08 +1000451{
Jerome Glisse285484e2011-12-16 17:03:42 -0500452 struct radeon_device *rdev = bo->rdev;
Jerome Glisse4c788672009-11-20 14:29:23 +0100453 int r;
454
Jerome Glisse285484e2011-12-16 17:03:42 -0500455 if (rdev->family >= CHIP_CEDAR) {
456 unsigned bankw, bankh, mtaspect, tilesplit, stilesplit;
457
458 bankw = (tiling_flags >> RADEON_TILING_EG_BANKW_SHIFT) & RADEON_TILING_EG_BANKW_MASK;
459 bankh = (tiling_flags >> RADEON_TILING_EG_BANKH_SHIFT) & RADEON_TILING_EG_BANKH_MASK;
460 mtaspect = (tiling_flags >> RADEON_TILING_EG_MACRO_TILE_ASPECT_SHIFT) & RADEON_TILING_EG_MACRO_TILE_ASPECT_MASK;
461 tilesplit = (tiling_flags >> RADEON_TILING_EG_TILE_SPLIT_SHIFT) & RADEON_TILING_EG_TILE_SPLIT_MASK;
462 stilesplit = (tiling_flags >> RADEON_TILING_EG_STENCIL_TILE_SPLIT_SHIFT) & RADEON_TILING_EG_STENCIL_TILE_SPLIT_MASK;
463 switch (bankw) {
464 case 0:
465 case 1:
466 case 2:
467 case 4:
468 case 8:
469 break;
470 default:
471 return -EINVAL;
472 }
473 switch (bankh) {
474 case 0:
475 case 1:
476 case 2:
477 case 4:
478 case 8:
479 break;
480 default:
481 return -EINVAL;
482 }
483 switch (mtaspect) {
484 case 0:
485 case 1:
486 case 2:
487 case 4:
488 case 8:
489 break;
490 default:
491 return -EINVAL;
492 }
493 if (tilesplit > 6) {
494 return -EINVAL;
495 }
496 if (stilesplit > 6) {
497 return -EINVAL;
498 }
499 }
Jerome Glisse4c788672009-11-20 14:29:23 +0100500 r = radeon_bo_reserve(bo, false);
501 if (unlikely(r != 0))
502 return r;
503 bo->tiling_flags = tiling_flags;
504 bo->pitch = pitch;
505 radeon_bo_unreserve(bo);
506 return 0;
Dave Airliee024e112009-06-24 09:48:08 +1000507}
508
Jerome Glisse4c788672009-11-20 14:29:23 +0100509void radeon_bo_get_tiling_flags(struct radeon_bo *bo,
510 uint32_t *tiling_flags,
511 uint32_t *pitch)
Dave Airliee024e112009-06-24 09:48:08 +1000512{
Maarten Lankhorst0a46fb52012-10-12 14:59:17 +0000513 BUG_ON(!radeon_bo_is_reserved(bo));
Dave Airliee024e112009-06-24 09:48:08 +1000514 if (tiling_flags)
Jerome Glisse4c788672009-11-20 14:29:23 +0100515 *tiling_flags = bo->tiling_flags;
Dave Airliee024e112009-06-24 09:48:08 +1000516 if (pitch)
Jerome Glisse4c788672009-11-20 14:29:23 +0100517 *pitch = bo->pitch;
Dave Airliee024e112009-06-24 09:48:08 +1000518}
519
Jerome Glisse4c788672009-11-20 14:29:23 +0100520int radeon_bo_check_tiling(struct radeon_bo *bo, bool has_moved,
521 bool force_drop)
Dave Airliee024e112009-06-24 09:48:08 +1000522{
Maarten Lankhorst0a46fb52012-10-12 14:59:17 +0000523 BUG_ON(!radeon_bo_is_reserved(bo));
Jerome Glisse4c788672009-11-20 14:29:23 +0100524
525 if (!(bo->tiling_flags & RADEON_TILING_SURFACE))
Dave Airliee024e112009-06-24 09:48:08 +1000526 return 0;
527
528 if (force_drop) {
Jerome Glisse4c788672009-11-20 14:29:23 +0100529 radeon_bo_clear_surface_reg(bo);
Dave Airliee024e112009-06-24 09:48:08 +1000530 return 0;
531 }
532
Jerome Glisse4c788672009-11-20 14:29:23 +0100533 if (bo->tbo.mem.mem_type != TTM_PL_VRAM) {
Dave Airliee024e112009-06-24 09:48:08 +1000534 if (!has_moved)
535 return 0;
536
Jerome Glisse4c788672009-11-20 14:29:23 +0100537 if (bo->surface_reg >= 0)
538 radeon_bo_clear_surface_reg(bo);
Dave Airliee024e112009-06-24 09:48:08 +1000539 return 0;
540 }
541
Jerome Glisse4c788672009-11-20 14:29:23 +0100542 if ((bo->surface_reg >= 0) && !has_moved)
Dave Airliee024e112009-06-24 09:48:08 +1000543 return 0;
544
Jerome Glisse4c788672009-11-20 14:29:23 +0100545 return radeon_bo_get_surface_reg(bo);
Dave Airliee024e112009-06-24 09:48:08 +1000546}
547
548void radeon_bo_move_notify(struct ttm_buffer_object *bo,
Jerome Glissed03d8582009-12-14 21:02:09 +0100549 struct ttm_mem_reg *mem)
Dave Airliee024e112009-06-24 09:48:08 +1000550{
Jerome Glissed03d8582009-12-14 21:02:09 +0100551 struct radeon_bo *rbo;
552 if (!radeon_ttm_bo_is_radeon_bo(bo))
553 return;
554 rbo = container_of(bo, struct radeon_bo, tbo);
Jerome Glisse4c788672009-11-20 14:29:23 +0100555 radeon_bo_check_tiling(rbo, 0, 1);
Jerome Glisse721604a2012-01-05 22:11:05 -0500556 radeon_vm_bo_invalidate(rbo->rdev, rbo);
Dave Airliee024e112009-06-24 09:48:08 +1000557}
558
Jerome Glisse0a2d50e2010-04-09 14:39:24 +0200559int radeon_bo_fault_reserve_notify(struct ttm_buffer_object *bo)
Dave Airliee024e112009-06-24 09:48:08 +1000560{
Jerome Glisse0a2d50e2010-04-09 14:39:24 +0200561 struct radeon_device *rdev;
Jerome Glissed03d8582009-12-14 21:02:09 +0100562 struct radeon_bo *rbo;
Jerome Glisse0a2d50e2010-04-09 14:39:24 +0200563 unsigned long offset, size;
564 int r;
565
Jerome Glissed03d8582009-12-14 21:02:09 +0100566 if (!radeon_ttm_bo_is_radeon_bo(bo))
Jerome Glisse0a2d50e2010-04-09 14:39:24 +0200567 return 0;
Jerome Glissed03d8582009-12-14 21:02:09 +0100568 rbo = container_of(bo, struct radeon_bo, tbo);
Jerome Glisse4c788672009-11-20 14:29:23 +0100569 radeon_bo_check_tiling(rbo, 0, 0);
Jerome Glisse0a2d50e2010-04-09 14:39:24 +0200570 rdev = rbo->rdev;
571 if (bo->mem.mem_type == TTM_PL_VRAM) {
572 size = bo->mem.num_pages << PAGE_SHIFT;
Ben Skeggsd961db72010-08-05 10:48:18 +1000573 offset = bo->mem.start << PAGE_SHIFT;
Jerome Glisse0a2d50e2010-04-09 14:39:24 +0200574 if ((offset + size) > rdev->mc.visible_vram_size) {
575 /* hurrah the memory is not visible ! */
576 radeon_ttm_placement_from_domain(rbo, RADEON_GEM_DOMAIN_VRAM);
577 rbo->placement.lpfn = rdev->mc.visible_vram_size >> PAGE_SHIFT;
578 r = ttm_bo_validate(bo, &rbo->placement, false, true, false);
579 if (unlikely(r != 0))
580 return r;
Ben Skeggsd961db72010-08-05 10:48:18 +1000581 offset = bo->mem.start << PAGE_SHIFT;
Jerome Glisse0a2d50e2010-04-09 14:39:24 +0200582 /* this should not happen */
583 if ((offset + size) > rdev->mc.visible_vram_size)
584 return -EINVAL;
585 }
586 }
587 return 0;
Dave Airliee024e112009-06-24 09:48:08 +1000588}
Andi Kleence580fa2011-10-13 16:08:47 -0700589
Dave Airlie83f30d02011-10-27 18:15:10 +0200590int radeon_bo_wait(struct radeon_bo *bo, u32 *mem_type, bool no_wait)
Andi Kleence580fa2011-10-13 16:08:47 -0700591{
592 int r;
593
594 r = ttm_bo_reserve(&bo->tbo, true, no_wait, false, 0);
595 if (unlikely(r != 0))
596 return r;
597 spin_lock(&bo->tbo.bdev->fence_lock);
598 if (mem_type)
599 *mem_type = bo->tbo.mem.mem_type;
600 if (bo->tbo.sync_obj)
Dave Airlie1717c0e2011-10-27 18:28:37 +0200601 r = ttm_bo_wait(&bo->tbo, true, true, no_wait);
Andi Kleence580fa2011-10-13 16:08:47 -0700602 spin_unlock(&bo->tbo.bdev->fence_lock);
603 ttm_bo_unreserve(&bo->tbo);
604 return r;
605}
606
607
608/**
609 * radeon_bo_reserve - reserve bo
610 * @bo: bo structure
Christian Königd63dfed2012-09-11 16:10:01 +0200611 * @no_intr: don't return -ERESTARTSYS on pending signal
Andi Kleence580fa2011-10-13 16:08:47 -0700612 *
613 * Returns:
Andi Kleence580fa2011-10-13 16:08:47 -0700614 * -ERESTARTSYS: A wait for the buffer to become unreserved was interrupted by
615 * a signal. Release all buffer reservations and return to user-space.
616 */
Christian Königd63dfed2012-09-11 16:10:01 +0200617int radeon_bo_reserve(struct radeon_bo *bo, bool no_intr)
Andi Kleence580fa2011-10-13 16:08:47 -0700618{
619 int r;
620
Christian Königd63dfed2012-09-11 16:10:01 +0200621 r = ttm_bo_reserve(&bo->tbo, !no_intr, false, false, 0);
Andi Kleence580fa2011-10-13 16:08:47 -0700622 if (unlikely(r != 0)) {
623 if (r != -ERESTARTSYS)
624 dev_err(bo->rdev->dev, "%p reserve failed\n", bo);
625 return r;
626 }
627 return 0;
628}