blob: dc84147cd5c9800cd1f22a109fa4cafb0d8b03b6 [file] [log] [blame]
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001/*
David Woodhouseea8ea462014-03-05 17:09:32 +00002 * Copyright © 2006-2014 Intel Corporation.
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003 *
4 * This program is free software; you can redistribute it and/or modify it
5 * under the terms and conditions of the GNU General Public License,
6 * version 2, as published by the Free Software Foundation.
7 *
8 * This program is distributed in the hope it will be useful, but WITHOUT
9 * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
10 * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
11 * more details.
12 *
David Woodhouseea8ea462014-03-05 17:09:32 +000013 * Authors: David Woodhouse <dwmw2@infradead.org>,
14 * Ashok Raj <ashok.raj@intel.com>,
15 * Shaohua Li <shaohua.li@intel.com>,
16 * Anil S Keshavamurthy <anil.s.keshavamurthy@intel.com>,
17 * Fenghua Yu <fenghua.yu@intel.com>
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -070018 */
19
20#include <linux/init.h>
21#include <linux/bitmap.h>
mark gross5e0d2a62008-03-04 15:22:08 -080022#include <linux/debugfs.h>
Paul Gortmaker54485c32011-10-29 10:26:25 -040023#include <linux/export.h>
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -070024#include <linux/slab.h>
25#include <linux/irq.h>
26#include <linux/interrupt.h>
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -070027#include <linux/spinlock.h>
28#include <linux/pci.h>
29#include <linux/dmar.h>
30#include <linux/dma-mapping.h>
31#include <linux/mempool.h>
Jiang Liu75f05562014-02-19 14:07:37 +080032#include <linux/memory.h>
mark gross5e0d2a62008-03-04 15:22:08 -080033#include <linux/timer.h>
Kay, Allen M38717942008-09-09 18:37:29 +030034#include <linux/iova.h>
Joerg Roedel5d450802008-12-03 14:52:32 +010035#include <linux/iommu.h>
Kay, Allen M38717942008-09-09 18:37:29 +030036#include <linux/intel-iommu.h>
Rafael J. Wysocki134fac32011-03-23 22:16:14 +010037#include <linux/syscore_ops.h>
Shane Wang69575d32009-09-01 18:25:07 -070038#include <linux/tboot.h>
Stephen Rothwelladb2fe02009-08-31 15:24:23 +100039#include <linux/dmi.h>
Joerg Roedel5cdede22011-04-04 15:55:18 +020040#include <linux/pci-ats.h>
Tejun Heo0ee332c2011-12-08 10:22:09 -080041#include <linux/memblock.h>
Suresh Siddha8a8f4222012-03-30 11:47:08 -070042#include <asm/irq_remapping.h>
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -070043#include <asm/cacheflush.h>
FUJITA Tomonori46a7fa22008-07-11 10:23:42 +090044#include <asm/iommu.h>
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -070045
Joerg Roedel078e1ee2012-09-26 12:44:43 +020046#include "irq_remapping.h"
Varun Sethi61e015a2013-04-23 10:05:24 +053047#include "pci.h"
Joerg Roedel078e1ee2012-09-26 12:44:43 +020048
Fenghua Yu5b6985c2008-10-16 18:02:32 -070049#define ROOT_SIZE VTD_PAGE_SIZE
50#define CONTEXT_SIZE VTD_PAGE_SIZE
51
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -070052#define IS_GFX_DEVICE(pdev) ((pdev->class >> 16) == PCI_BASE_CLASS_DISPLAY)
53#define IS_ISA_DEVICE(pdev) ((pdev->class >> 8) == PCI_CLASS_BRIDGE_ISA)
David Woodhousee0fc7e02009-09-30 09:12:17 -070054#define IS_AZALIA(pdev) ((pdev)->vendor == 0x8086 && (pdev)->device == 0x3a3e)
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -070055
56#define IOAPIC_RANGE_START (0xfee00000)
57#define IOAPIC_RANGE_END (0xfeefffff)
58#define IOVA_START_ADDR (0x1000)
59
60#define DEFAULT_DOMAIN_ADDRESS_WIDTH 48
61
Fenghua Yu4ed0d3e2009-04-24 17:30:20 -070062#define MAX_AGAW_WIDTH 64
Jiang Liu5c645b32014-01-06 14:18:12 +080063#define MAX_AGAW_PFN_WIDTH (MAX_AGAW_WIDTH - VTD_PAGE_SHIFT)
Fenghua Yu4ed0d3e2009-04-24 17:30:20 -070064
David Woodhouse2ebe3152009-09-19 07:34:04 -070065#define __DOMAIN_MAX_PFN(gaw) ((((uint64_t)1) << (gaw-VTD_PAGE_SHIFT)) - 1)
66#define __DOMAIN_MAX_ADDR(gaw) ((((uint64_t)1) << gaw) - 1)
67
68/* We limit DOMAIN_MAX_PFN to fit in an unsigned long, and DOMAIN_MAX_ADDR
69 to match. That way, we can use 'unsigned long' for PFNs with impunity. */
70#define DOMAIN_MAX_PFN(gaw) ((unsigned long) min_t(uint64_t, \
71 __DOMAIN_MAX_PFN(gaw), (unsigned long)-1))
72#define DOMAIN_MAX_ADDR(gaw) (((uint64_t)__DOMAIN_MAX_PFN(gaw)) << VTD_PAGE_SHIFT)
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -070073
Mark McLoughlinf27be032008-11-20 15:49:43 +000074#define IOVA_PFN(addr) ((addr) >> PAGE_SHIFT)
Yang Hongyang284901a2009-04-06 19:01:15 -070075#define DMA_32BIT_PFN IOVA_PFN(DMA_BIT_MASK(32))
Yang Hongyang6a355282009-04-06 19:01:13 -070076#define DMA_64BIT_PFN IOVA_PFN(DMA_BIT_MASK(64))
mark gross5e0d2a62008-03-04 15:22:08 -080077
Andrew Mortondf08cdc2010-09-22 13:05:11 -070078/* page table handling */
79#define LEVEL_STRIDE (9)
80#define LEVEL_MASK (((u64)1 << LEVEL_STRIDE) - 1)
81
Ohad Ben-Cohen6d1c56a2011-11-10 11:32:30 +020082/*
83 * This bitmap is used to advertise the page sizes our hardware support
84 * to the IOMMU core, which will then use this information to split
85 * physically contiguous memory regions it is mapping into page sizes
86 * that we support.
87 *
88 * Traditionally the IOMMU core just handed us the mappings directly,
89 * after making sure the size is an order of a 4KiB page and that the
90 * mapping has natural alignment.
91 *
92 * To retain this behavior, we currently advertise that we support
93 * all page sizes that are an order of 4KiB.
94 *
95 * If at some point we'd like to utilize the IOMMU core's new behavior,
96 * we could change this to advertise the real page sizes we support.
97 */
98#define INTEL_IOMMU_PGSIZES (~0xFFFUL)
99
Andrew Mortondf08cdc2010-09-22 13:05:11 -0700100static inline int agaw_to_level(int agaw)
101{
102 return agaw + 2;
103}
104
105static inline int agaw_to_width(int agaw)
106{
Jiang Liu5c645b32014-01-06 14:18:12 +0800107 return min_t(int, 30 + agaw * LEVEL_STRIDE, MAX_AGAW_WIDTH);
Andrew Mortondf08cdc2010-09-22 13:05:11 -0700108}
109
110static inline int width_to_agaw(int width)
111{
Jiang Liu5c645b32014-01-06 14:18:12 +0800112 return DIV_ROUND_UP(width - 30, LEVEL_STRIDE);
Andrew Mortondf08cdc2010-09-22 13:05:11 -0700113}
114
115static inline unsigned int level_to_offset_bits(int level)
116{
117 return (level - 1) * LEVEL_STRIDE;
118}
119
120static inline int pfn_level_offset(unsigned long pfn, int level)
121{
122 return (pfn >> level_to_offset_bits(level)) & LEVEL_MASK;
123}
124
125static inline unsigned long level_mask(int level)
126{
127 return -1UL << level_to_offset_bits(level);
128}
129
130static inline unsigned long level_size(int level)
131{
132 return 1UL << level_to_offset_bits(level);
133}
134
135static inline unsigned long align_to_level(unsigned long pfn, int level)
136{
137 return (pfn + level_size(level) - 1) & level_mask(level);
138}
David Woodhousefd18de52009-05-10 23:57:41 +0100139
Youquan Song6dd9a7c2011-05-25 19:13:49 +0100140static inline unsigned long lvl_to_nr_pages(unsigned int lvl)
141{
Jiang Liu5c645b32014-01-06 14:18:12 +0800142 return 1 << min_t(int, (lvl - 1) * LEVEL_STRIDE, MAX_AGAW_PFN_WIDTH);
Youquan Song6dd9a7c2011-05-25 19:13:49 +0100143}
144
David Woodhousedd4e8312009-06-27 16:21:20 +0100145/* VT-d pages must always be _smaller_ than MM pages. Otherwise things
146 are never going to work. */
147static inline unsigned long dma_to_mm_pfn(unsigned long dma_pfn)
148{
149 return dma_pfn >> (PAGE_SHIFT - VTD_PAGE_SHIFT);
150}
151
152static inline unsigned long mm_to_dma_pfn(unsigned long mm_pfn)
153{
154 return mm_pfn << (PAGE_SHIFT - VTD_PAGE_SHIFT);
155}
156static inline unsigned long page_to_dma_pfn(struct page *pg)
157{
158 return mm_to_dma_pfn(page_to_pfn(pg));
159}
160static inline unsigned long virt_to_dma_pfn(void *p)
161{
162 return page_to_dma_pfn(virt_to_page(p));
163}
164
Weidong Hand9630fe2008-12-08 11:06:32 +0800165/* global iommu list, set NULL for ignored DMAR units */
166static struct intel_iommu **g_iommus;
167
David Woodhousee0fc7e02009-09-30 09:12:17 -0700168static void __init check_tylersburg_isoch(void);
David Woodhouse9af88142009-02-13 23:18:03 +0000169static int rwbf_quirk;
170
Mark McLoughlin46b08e12008-11-20 15:49:44 +0000171/*
Joseph Cihulab7792602011-05-03 00:08:37 -0700172 * set to 1 to panic kernel if can't successfully enable VT-d
173 * (used when kernel is launched w/ TXT)
174 */
175static int force_on = 0;
176
177/*
Mark McLoughlin46b08e12008-11-20 15:49:44 +0000178 * 0: Present
179 * 1-11: Reserved
180 * 12-63: Context Ptr (12 - (haw-1))
181 * 64-127: Reserved
182 */
183struct root_entry {
184 u64 val;
185 u64 rsvd1;
186};
187#define ROOT_ENTRY_NR (VTD_PAGE_SIZE/sizeof(struct root_entry))
188static inline bool root_present(struct root_entry *root)
189{
190 return (root->val & 1);
191}
192static inline void set_root_present(struct root_entry *root)
193{
194 root->val |= 1;
195}
196static inline void set_root_value(struct root_entry *root, unsigned long value)
197{
198 root->val |= value & VTD_PAGE_MASK;
199}
200
201static inline struct context_entry *
202get_context_addr_from_root(struct root_entry *root)
203{
204 return (struct context_entry *)
205 (root_present(root)?phys_to_virt(
206 root->val & VTD_PAGE_MASK) :
207 NULL);
208}
209
Mark McLoughlin7a8fc252008-11-20 15:49:45 +0000210/*
211 * low 64 bits:
212 * 0: present
213 * 1: fault processing disable
214 * 2-3: translation type
215 * 12-63: address space root
216 * high 64 bits:
217 * 0-2: address width
218 * 3-6: aval
219 * 8-23: domain id
220 */
221struct context_entry {
222 u64 lo;
223 u64 hi;
224};
Mark McLoughlin7a8fc252008-11-20 15:49:45 +0000225
Mark McLoughlinc07e7d22008-11-21 16:54:46 +0000226static inline bool context_present(struct context_entry *context)
227{
228 return (context->lo & 1);
229}
230static inline void context_set_present(struct context_entry *context)
231{
232 context->lo |= 1;
233}
234
235static inline void context_set_fault_enable(struct context_entry *context)
236{
237 context->lo &= (((u64)-1) << 2) | 1;
238}
239
Mark McLoughlinc07e7d22008-11-21 16:54:46 +0000240static inline void context_set_translation_type(struct context_entry *context,
241 unsigned long value)
242{
243 context->lo &= (((u64)-1) << 4) | 3;
244 context->lo |= (value & 3) << 2;
245}
246
247static inline void context_set_address_root(struct context_entry *context,
248 unsigned long value)
249{
250 context->lo |= value & VTD_PAGE_MASK;
251}
252
253static inline void context_set_address_width(struct context_entry *context,
254 unsigned long value)
255{
256 context->hi |= value & 7;
257}
258
259static inline void context_set_domain_id(struct context_entry *context,
260 unsigned long value)
261{
262 context->hi |= (value & ((1 << 16) - 1)) << 8;
263}
264
265static inline void context_clear_entry(struct context_entry *context)
266{
267 context->lo = 0;
268 context->hi = 0;
269}
Mark McLoughlin7a8fc252008-11-20 15:49:45 +0000270
Mark McLoughlin622ba122008-11-20 15:49:46 +0000271/*
272 * 0: readable
273 * 1: writable
274 * 2-6: reserved
275 * 7: super page
Sheng Yang9cf06692009-03-18 15:33:07 +0800276 * 8-10: available
277 * 11: snoop behavior
Mark McLoughlin622ba122008-11-20 15:49:46 +0000278 * 12-63: Host physcial address
279 */
280struct dma_pte {
281 u64 val;
282};
Mark McLoughlin622ba122008-11-20 15:49:46 +0000283
Mark McLoughlin19c239c2008-11-21 16:56:53 +0000284static inline void dma_clear_pte(struct dma_pte *pte)
285{
286 pte->val = 0;
287}
288
Mark McLoughlin19c239c2008-11-21 16:56:53 +0000289static inline u64 dma_pte_addr(struct dma_pte *pte)
290{
David Woodhousec85994e2009-07-01 19:21:24 +0100291#ifdef CONFIG_64BIT
292 return pte->val & VTD_PAGE_MASK;
293#else
294 /* Must have a full atomic 64-bit read */
David Woodhouse1a8bd482010-08-10 01:38:53 +0100295 return __cmpxchg64(&pte->val, 0ULL, 0ULL) & VTD_PAGE_MASK;
David Woodhousec85994e2009-07-01 19:21:24 +0100296#endif
Mark McLoughlin19c239c2008-11-21 16:56:53 +0000297}
298
Mark McLoughlin19c239c2008-11-21 16:56:53 +0000299static inline bool dma_pte_present(struct dma_pte *pte)
300{
301 return (pte->val & 3) != 0;
302}
Mark McLoughlin622ba122008-11-20 15:49:46 +0000303
Allen Kay4399c8b2011-10-14 12:32:46 -0700304static inline bool dma_pte_superpage(struct dma_pte *pte)
305{
306 return (pte->val & (1 << 7));
307}
308
David Woodhouse75e6bf92009-07-02 11:21:16 +0100309static inline int first_pte_in_page(struct dma_pte *pte)
310{
311 return !((unsigned long)pte & ~VTD_PAGE_MASK);
312}
313
Fenghua Yu2c2e2c32009-06-19 13:47:29 -0700314/*
315 * This domain is a statically identity mapping domain.
316 * 1. This domain creats a static 1:1 mapping to all usable memory.
317 * 2. It maps to each iommu if successful.
318 * 3. Each iommu mapps to this domain if successful.
319 */
David Woodhouse19943b02009-08-04 16:19:20 +0100320static struct dmar_domain *si_domain;
321static int hw_pass_through = 1;
Fenghua Yu2c2e2c32009-06-19 13:47:29 -0700322
Weidong Han3b5410e2008-12-08 09:17:15 +0800323/* devices under the same p2p bridge are owned in one domain */
Mike Daycdc7b832008-12-12 17:16:30 +0100324#define DOMAIN_FLAG_P2P_MULTIPLE_DEVICES (1 << 0)
Weidong Han3b5410e2008-12-08 09:17:15 +0800325
Weidong Han1ce28fe2008-12-08 16:35:39 +0800326/* domain represents a virtual machine, more than one devices
327 * across iommus may be owned in one domain, e.g. kvm guest.
328 */
329#define DOMAIN_FLAG_VIRTUAL_MACHINE (1 << 1)
330
Fenghua Yu2c2e2c32009-06-19 13:47:29 -0700331/* si_domain contains mulitple devices */
332#define DOMAIN_FLAG_STATIC_IDENTITY (1 << 2)
333
Mike Travis1b198bb2012-03-05 15:05:16 -0800334/* define the limit of IOMMUs supported in each domain */
335#ifdef CONFIG_X86
336# define IOMMU_UNITS_SUPPORTED MAX_IO_APICS
337#else
338# define IOMMU_UNITS_SUPPORTED 64
339#endif
340
Mark McLoughlin99126f72008-11-20 15:49:47 +0000341struct dmar_domain {
342 int id; /* domain id */
Suresh Siddha4c923d42009-10-02 11:01:24 -0700343 int nid; /* node id */
Mike Travis1b198bb2012-03-05 15:05:16 -0800344 DECLARE_BITMAP(iommu_bmp, IOMMU_UNITS_SUPPORTED);
345 /* bitmap of iommus this domain uses*/
Mark McLoughlin99126f72008-11-20 15:49:47 +0000346
347 struct list_head devices; /* all devices' list */
348 struct iova_domain iovad; /* iova's that belong to this domain */
349
350 struct dma_pte *pgd; /* virtual address */
Mark McLoughlin99126f72008-11-20 15:49:47 +0000351 int gaw; /* max guest address width */
352
353 /* adjusted guest address width, 0 is level 2 30-bit */
354 int agaw;
355
Weidong Han3b5410e2008-12-08 09:17:15 +0800356 int flags; /* flags to find out type of domain */
Weidong Han8e6040972008-12-08 15:49:06 +0800357
358 int iommu_coherency;/* indicate coherency of iommu access */
Sheng Yang58c610b2009-03-18 15:33:05 +0800359 int iommu_snooping; /* indicate snooping control feature*/
Weidong Hanc7151a82008-12-08 22:51:37 +0800360 int iommu_count; /* reference count of iommu */
Youquan Song6dd9a7c2011-05-25 19:13:49 +0100361 int iommu_superpage;/* Level of superpages supported:
362 0 == 4KiB (no superpages), 1 == 2MiB,
363 2 == 1GiB, 3 == 512GiB, 4 == 1TiB */
Weidong Hanc7151a82008-12-08 22:51:37 +0800364 spinlock_t iommu_lock; /* protect iommu set in domain */
Weidong Hanfe40f1e2008-12-08 23:10:23 +0800365 u64 max_addr; /* maximum mapped address */
Mark McLoughlin99126f72008-11-20 15:49:47 +0000366};
367
Mark McLoughlina647dac2008-11-20 15:49:48 +0000368/* PCI domain-device relationship */
369struct device_domain_info {
370 struct list_head link; /* link to domain siblings */
371 struct list_head global; /* link to global list */
David Woodhouse276dbf992009-04-04 01:45:37 +0100372 int segment; /* PCI domain */
373 u8 bus; /* PCI bus number */
Mark McLoughlina647dac2008-11-20 15:49:48 +0000374 u8 devfn; /* PCI devfn number */
David Woodhouse0bcb3e22014-03-06 17:12:03 +0000375 struct device *dev; /* it's NULL for PCIe-to-PCI bridge */
Yu Zhao93a23a72009-05-18 13:51:37 +0800376 struct intel_iommu *iommu; /* IOMMU used by this device */
Mark McLoughlina647dac2008-11-20 15:49:48 +0000377 struct dmar_domain *domain; /* pointer to domain */
378};
379
Jiang Liub94e4112014-02-19 14:07:25 +0800380struct dmar_rmrr_unit {
381 struct list_head list; /* list of rmrr units */
382 struct acpi_dmar_header *hdr; /* ACPI header */
383 u64 base_address; /* reserved base address*/
384 u64 end_address; /* reserved end address */
David Woodhouse832bd852014-03-07 15:08:36 +0000385 struct dmar_dev_scope *devices; /* target devices */
Jiang Liub94e4112014-02-19 14:07:25 +0800386 int devices_cnt; /* target device count */
387};
388
389struct dmar_atsr_unit {
390 struct list_head list; /* list of ATSR units */
391 struct acpi_dmar_header *hdr; /* ACPI header */
David Woodhouse832bd852014-03-07 15:08:36 +0000392 struct dmar_dev_scope *devices; /* target devices */
Jiang Liub94e4112014-02-19 14:07:25 +0800393 int devices_cnt; /* target device count */
394 u8 include_all:1; /* include all ports */
395};
396
397static LIST_HEAD(dmar_atsr_units);
398static LIST_HEAD(dmar_rmrr_units);
399
400#define for_each_rmrr_units(rmrr) \
401 list_for_each_entry(rmrr, &dmar_rmrr_units, list)
402
mark gross5e0d2a62008-03-04 15:22:08 -0800403static void flush_unmaps_timeout(unsigned long data);
404
Jiang Liub707cb02014-01-06 14:18:26 +0800405static DEFINE_TIMER(unmap_timer, flush_unmaps_timeout, 0, 0);
mark gross5e0d2a62008-03-04 15:22:08 -0800406
mark gross80b20dd2008-04-18 13:53:58 -0700407#define HIGH_WATER_MARK 250
408struct deferred_flush_tables {
409 int next;
410 struct iova *iova[HIGH_WATER_MARK];
411 struct dmar_domain *domain[HIGH_WATER_MARK];
David Woodhouseea8ea462014-03-05 17:09:32 +0000412 struct page *freelist[HIGH_WATER_MARK];
mark gross80b20dd2008-04-18 13:53:58 -0700413};
414
415static struct deferred_flush_tables *deferred_flush;
416
mark gross5e0d2a62008-03-04 15:22:08 -0800417/* bitmap for indexing intel_iommus */
mark gross5e0d2a62008-03-04 15:22:08 -0800418static int g_num_of_iommus;
419
420static DEFINE_SPINLOCK(async_umap_flush_lock);
421static LIST_HEAD(unmaps_to_do);
422
423static int timer_on;
424static long list_size;
mark gross5e0d2a62008-03-04 15:22:08 -0800425
Jiang Liu92d03cc2014-02-19 14:07:28 +0800426static void domain_exit(struct dmar_domain *domain);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -0700427static void domain_remove_dev_info(struct dmar_domain *domain);
Jiang Liub94e4112014-02-19 14:07:25 +0800428static void domain_remove_one_dev_info(struct dmar_domain *domain,
429 struct pci_dev *pdev);
Jiang Liu92d03cc2014-02-19 14:07:28 +0800430static void iommu_detach_dependent_devices(struct intel_iommu *iommu,
David Woodhouse0bcb3e22014-03-06 17:12:03 +0000431 struct device *dev);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -0700432
Suresh Siddhad3f13812011-08-23 17:05:25 -0700433#ifdef CONFIG_INTEL_IOMMU_DEFAULT_ON
Kyle McMartin0cd5c3c2009-02-04 14:29:19 -0800434int dmar_disabled = 0;
435#else
436int dmar_disabled = 1;
Suresh Siddhad3f13812011-08-23 17:05:25 -0700437#endif /*CONFIG_INTEL_IOMMU_DEFAULT_ON*/
Kyle McMartin0cd5c3c2009-02-04 14:29:19 -0800438
Eugeni Dodonov8bc1f852011-11-23 16:42:14 -0200439int intel_iommu_enabled = 0;
440EXPORT_SYMBOL_GPL(intel_iommu_enabled);
441
David Woodhouse2d9e6672010-06-15 10:57:57 +0100442static int dmar_map_gfx = 1;
Keshavamurthy, Anil S7d3b03c2007-10-21 16:41:53 -0700443static int dmar_forcedac;
mark gross5e0d2a62008-03-04 15:22:08 -0800444static int intel_iommu_strict;
Youquan Song6dd9a7c2011-05-25 19:13:49 +0100445static int intel_iommu_superpage = 1;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -0700446
David Woodhousec0771df2011-10-14 20:59:46 +0100447int intel_iommu_gfx_mapped;
448EXPORT_SYMBOL_GPL(intel_iommu_gfx_mapped);
449
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -0700450#define DUMMY_DEVICE_DOMAIN_INFO ((struct device_domain_info *)(-1))
451static DEFINE_SPINLOCK(device_domain_lock);
452static LIST_HEAD(device_domain_list);
453
Joerg Roedela8bcbb0d2008-12-03 15:14:02 +0100454static struct iommu_ops intel_iommu_ops;
455
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -0700456static int __init intel_iommu_setup(char *str)
457{
458 if (!str)
459 return -EINVAL;
460 while (*str) {
Kyle McMartin0cd5c3c2009-02-04 14:29:19 -0800461 if (!strncmp(str, "on", 2)) {
462 dmar_disabled = 0;
463 printk(KERN_INFO "Intel-IOMMU: enabled\n");
464 } else if (!strncmp(str, "off", 3)) {
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -0700465 dmar_disabled = 1;
Kyle McMartin0cd5c3c2009-02-04 14:29:19 -0800466 printk(KERN_INFO "Intel-IOMMU: disabled\n");
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -0700467 } else if (!strncmp(str, "igfx_off", 8)) {
468 dmar_map_gfx = 0;
469 printk(KERN_INFO
470 "Intel-IOMMU: disable GFX device mapping\n");
Keshavamurthy, Anil S7d3b03c2007-10-21 16:41:53 -0700471 } else if (!strncmp(str, "forcedac", 8)) {
mark gross5e0d2a62008-03-04 15:22:08 -0800472 printk(KERN_INFO
Keshavamurthy, Anil S7d3b03c2007-10-21 16:41:53 -0700473 "Intel-IOMMU: Forcing DAC for PCI devices\n");
474 dmar_forcedac = 1;
mark gross5e0d2a62008-03-04 15:22:08 -0800475 } else if (!strncmp(str, "strict", 6)) {
476 printk(KERN_INFO
477 "Intel-IOMMU: disable batched IOTLB flush\n");
478 intel_iommu_strict = 1;
Youquan Song6dd9a7c2011-05-25 19:13:49 +0100479 } else if (!strncmp(str, "sp_off", 6)) {
480 printk(KERN_INFO
481 "Intel-IOMMU: disable supported super page\n");
482 intel_iommu_superpage = 0;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -0700483 }
484
485 str += strcspn(str, ",");
486 while (*str == ',')
487 str++;
488 }
489 return 0;
490}
491__setup("intel_iommu=", intel_iommu_setup);
492
493static struct kmem_cache *iommu_domain_cache;
494static struct kmem_cache *iommu_devinfo_cache;
495static struct kmem_cache *iommu_iova_cache;
496
Suresh Siddha4c923d42009-10-02 11:01:24 -0700497static inline void *alloc_pgtable_page(int node)
Keshavamurthy, Anil Seb3fa7c2007-10-21 16:41:52 -0700498{
Suresh Siddha4c923d42009-10-02 11:01:24 -0700499 struct page *page;
500 void *vaddr = NULL;
Keshavamurthy, Anil Seb3fa7c2007-10-21 16:41:52 -0700501
Suresh Siddha4c923d42009-10-02 11:01:24 -0700502 page = alloc_pages_node(node, GFP_ATOMIC | __GFP_ZERO, 0);
503 if (page)
504 vaddr = page_address(page);
Keshavamurthy, Anil Seb3fa7c2007-10-21 16:41:52 -0700505 return vaddr;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -0700506}
507
508static inline void free_pgtable_page(void *vaddr)
509{
510 free_page((unsigned long)vaddr);
511}
512
513static inline void *alloc_domain_mem(void)
514{
KOSAKI Motohiro354bb652009-11-17 16:21:09 +0900515 return kmem_cache_alloc(iommu_domain_cache, GFP_ATOMIC);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -0700516}
517
Kay, Allen M38717942008-09-09 18:37:29 +0300518static void free_domain_mem(void *vaddr)
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -0700519{
520 kmem_cache_free(iommu_domain_cache, vaddr);
521}
522
523static inline void * alloc_devinfo_mem(void)
524{
KOSAKI Motohiro354bb652009-11-17 16:21:09 +0900525 return kmem_cache_alloc(iommu_devinfo_cache, GFP_ATOMIC);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -0700526}
527
528static inline void free_devinfo_mem(void *vaddr)
529{
530 kmem_cache_free(iommu_devinfo_cache, vaddr);
531}
532
533struct iova *alloc_iova_mem(void)
534{
KOSAKI Motohiro354bb652009-11-17 16:21:09 +0900535 return kmem_cache_alloc(iommu_iova_cache, GFP_ATOMIC);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -0700536}
537
538void free_iova_mem(struct iova *iova)
539{
540 kmem_cache_free(iommu_iova_cache, iova);
541}
542
Weidong Han1b573682008-12-08 15:34:06 +0800543
Fenghua Yu4ed0d3e2009-04-24 17:30:20 -0700544static int __iommu_calculate_agaw(struct intel_iommu *iommu, int max_gaw)
Weidong Han1b573682008-12-08 15:34:06 +0800545{
546 unsigned long sagaw;
547 int agaw = -1;
548
549 sagaw = cap_sagaw(iommu->cap);
Fenghua Yu4ed0d3e2009-04-24 17:30:20 -0700550 for (agaw = width_to_agaw(max_gaw);
Weidong Han1b573682008-12-08 15:34:06 +0800551 agaw >= 0; agaw--) {
552 if (test_bit(agaw, &sagaw))
553 break;
554 }
555
556 return agaw;
557}
558
Fenghua Yu4ed0d3e2009-04-24 17:30:20 -0700559/*
560 * Calculate max SAGAW for each iommu.
561 */
562int iommu_calculate_max_sagaw(struct intel_iommu *iommu)
563{
564 return __iommu_calculate_agaw(iommu, MAX_AGAW_WIDTH);
565}
566
567/*
568 * calculate agaw for each iommu.
569 * "SAGAW" may be different across iommus, use a default agaw, and
570 * get a supported less agaw for iommus that don't support the default agaw.
571 */
572int iommu_calculate_agaw(struct intel_iommu *iommu)
573{
574 return __iommu_calculate_agaw(iommu, DEFAULT_DOMAIN_ADDRESS_WIDTH);
575}
576
Fenghua Yu2c2e2c32009-06-19 13:47:29 -0700577/* This functionin only returns single iommu in a domain */
Weidong Han8c11e792008-12-08 15:29:22 +0800578static struct intel_iommu *domain_get_iommu(struct dmar_domain *domain)
579{
580 int iommu_id;
581
Fenghua Yu2c2e2c32009-06-19 13:47:29 -0700582 /* si_domain and vm domain should not get here. */
Weidong Han1ce28fe2008-12-08 16:35:39 +0800583 BUG_ON(domain->flags & DOMAIN_FLAG_VIRTUAL_MACHINE);
Fenghua Yu2c2e2c32009-06-19 13:47:29 -0700584 BUG_ON(domain->flags & DOMAIN_FLAG_STATIC_IDENTITY);
Weidong Han1ce28fe2008-12-08 16:35:39 +0800585
Mike Travis1b198bb2012-03-05 15:05:16 -0800586 iommu_id = find_first_bit(domain->iommu_bmp, g_num_of_iommus);
Weidong Han8c11e792008-12-08 15:29:22 +0800587 if (iommu_id < 0 || iommu_id >= g_num_of_iommus)
588 return NULL;
589
590 return g_iommus[iommu_id];
591}
592
Weidong Han8e6040972008-12-08 15:49:06 +0800593static void domain_update_iommu_coherency(struct dmar_domain *domain)
594{
David Woodhoused0501962014-03-11 17:10:29 -0700595 struct dmar_drhd_unit *drhd;
596 struct intel_iommu *iommu;
597 int i, found = 0;
Weidong Han8e6040972008-12-08 15:49:06 +0800598
David Woodhoused0501962014-03-11 17:10:29 -0700599 domain->iommu_coherency = 1;
Weidong Han8e6040972008-12-08 15:49:06 +0800600
Mike Travis1b198bb2012-03-05 15:05:16 -0800601 for_each_set_bit(i, domain->iommu_bmp, g_num_of_iommus) {
David Woodhoused0501962014-03-11 17:10:29 -0700602 found = 1;
Weidong Han8e6040972008-12-08 15:49:06 +0800603 if (!ecap_coherent(g_iommus[i]->ecap)) {
604 domain->iommu_coherency = 0;
605 break;
606 }
Weidong Han8e6040972008-12-08 15:49:06 +0800607 }
David Woodhoused0501962014-03-11 17:10:29 -0700608 if (found)
609 return;
610
611 /* No hardware attached; use lowest common denominator */
612 rcu_read_lock();
613 for_each_active_iommu(iommu, drhd) {
614 if (!ecap_coherent(iommu->ecap)) {
615 domain->iommu_coherency = 0;
616 break;
617 }
618 }
619 rcu_read_unlock();
Weidong Han8e6040972008-12-08 15:49:06 +0800620}
621
Sheng Yang58c610b2009-03-18 15:33:05 +0800622static void domain_update_iommu_snooping(struct dmar_domain *domain)
623{
624 int i;
625
626 domain->iommu_snooping = 1;
627
Mike Travis1b198bb2012-03-05 15:05:16 -0800628 for_each_set_bit(i, domain->iommu_bmp, g_num_of_iommus) {
Sheng Yang58c610b2009-03-18 15:33:05 +0800629 if (!ecap_sc_support(g_iommus[i]->ecap)) {
630 domain->iommu_snooping = 0;
631 break;
632 }
Sheng Yang58c610b2009-03-18 15:33:05 +0800633 }
634}
635
Youquan Song6dd9a7c2011-05-25 19:13:49 +0100636static void domain_update_iommu_superpage(struct dmar_domain *domain)
637{
Allen Kay8140a952011-10-14 12:32:17 -0700638 struct dmar_drhd_unit *drhd;
639 struct intel_iommu *iommu = NULL;
640 int mask = 0xf;
Youquan Song6dd9a7c2011-05-25 19:13:49 +0100641
642 if (!intel_iommu_superpage) {
643 domain->iommu_superpage = 0;
644 return;
645 }
646
Allen Kay8140a952011-10-14 12:32:17 -0700647 /* set iommu_superpage to the smallest common denominator */
Jiang Liu0e242612014-02-19 14:07:34 +0800648 rcu_read_lock();
Allen Kay8140a952011-10-14 12:32:17 -0700649 for_each_active_iommu(iommu, drhd) {
650 mask &= cap_super_page_val(iommu->cap);
Youquan Song6dd9a7c2011-05-25 19:13:49 +0100651 if (!mask) {
652 break;
653 }
654 }
Jiang Liu0e242612014-02-19 14:07:34 +0800655 rcu_read_unlock();
656
Youquan Song6dd9a7c2011-05-25 19:13:49 +0100657 domain->iommu_superpage = fls(mask);
658}
659
Sheng Yang58c610b2009-03-18 15:33:05 +0800660/* Some capabilities may be different across iommus */
661static void domain_update_iommu_cap(struct dmar_domain *domain)
662{
663 domain_update_iommu_coherency(domain);
664 domain_update_iommu_snooping(domain);
Youquan Song6dd9a7c2011-05-25 19:13:49 +0100665 domain_update_iommu_superpage(domain);
Sheng Yang58c610b2009-03-18 15:33:05 +0800666}
667
David Woodhouse276dbf992009-04-04 01:45:37 +0100668static struct intel_iommu *device_to_iommu(int segment, u8 bus, u8 devfn)
Weidong Hanc7151a82008-12-08 22:51:37 +0800669{
670 struct dmar_drhd_unit *drhd = NULL;
Jiang Liub683b232014-02-19 14:07:32 +0800671 struct intel_iommu *iommu;
David Woodhouse832bd852014-03-07 15:08:36 +0000672 struct device *dev;
673 struct pci_dev *pdev;
Weidong Hanc7151a82008-12-08 22:51:37 +0800674 int i;
675
Jiang Liu0e242612014-02-19 14:07:34 +0800676 rcu_read_lock();
Jiang Liub683b232014-02-19 14:07:32 +0800677 for_each_active_iommu(iommu, drhd) {
David Woodhouse276dbf992009-04-04 01:45:37 +0100678 if (segment != drhd->segment)
679 continue;
Weidong Hanc7151a82008-12-08 22:51:37 +0800680
Jiang Liub683b232014-02-19 14:07:32 +0800681 for_each_active_dev_scope(drhd->devices,
682 drhd->devices_cnt, i, dev) {
David Woodhouse832bd852014-03-07 15:08:36 +0000683 if (!dev_is_pci(dev))
684 continue;
685 pdev = to_pci_dev(dev);
686 if (pdev->bus->number == bus && pdev->devfn == devfn)
Jiang Liub683b232014-02-19 14:07:32 +0800687 goto out;
David Woodhouse832bd852014-03-07 15:08:36 +0000688 if (pdev->subordinate &&
689 pdev->subordinate->number <= bus &&
690 pdev->subordinate->busn_res.end >= bus)
Jiang Liub683b232014-02-19 14:07:32 +0800691 goto out;
David Woodhouse924b6232009-04-04 00:39:25 +0100692 }
Weidong Hanc7151a82008-12-08 22:51:37 +0800693
694 if (drhd->include_all)
Jiang Liub683b232014-02-19 14:07:32 +0800695 goto out;
Weidong Hanc7151a82008-12-08 22:51:37 +0800696 }
Jiang Liub683b232014-02-19 14:07:32 +0800697 iommu = NULL;
698out:
Jiang Liu0e242612014-02-19 14:07:34 +0800699 rcu_read_unlock();
Weidong Hanc7151a82008-12-08 22:51:37 +0800700
Jiang Liub683b232014-02-19 14:07:32 +0800701 return iommu;
Weidong Hanc7151a82008-12-08 22:51:37 +0800702}
703
Weidong Han5331fe62008-12-08 23:00:00 +0800704static void domain_flush_cache(struct dmar_domain *domain,
705 void *addr, int size)
706{
707 if (!domain->iommu_coherency)
708 clflush_cache_range(addr, size);
709}
710
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -0700711/* Gets context entry for a given bus and devfn */
712static struct context_entry * device_to_context_entry(struct intel_iommu *iommu,
713 u8 bus, u8 devfn)
714{
715 struct root_entry *root;
716 struct context_entry *context;
717 unsigned long phy_addr;
718 unsigned long flags;
719
720 spin_lock_irqsave(&iommu->lock, flags);
721 root = &iommu->root_entry[bus];
722 context = get_context_addr_from_root(root);
723 if (!context) {
Suresh Siddha4c923d42009-10-02 11:01:24 -0700724 context = (struct context_entry *)
725 alloc_pgtable_page(iommu->node);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -0700726 if (!context) {
727 spin_unlock_irqrestore(&iommu->lock, flags);
728 return NULL;
729 }
Fenghua Yu5b6985c2008-10-16 18:02:32 -0700730 __iommu_flush_cache(iommu, (void *)context, CONTEXT_SIZE);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -0700731 phy_addr = virt_to_phys((void *)context);
732 set_root_value(root, phy_addr);
733 set_root_present(root);
734 __iommu_flush_cache(iommu, root, sizeof(*root));
735 }
736 spin_unlock_irqrestore(&iommu->lock, flags);
737 return &context[devfn];
738}
739
740static int device_context_mapped(struct intel_iommu *iommu, u8 bus, u8 devfn)
741{
742 struct root_entry *root;
743 struct context_entry *context;
744 int ret;
745 unsigned long flags;
746
747 spin_lock_irqsave(&iommu->lock, flags);
748 root = &iommu->root_entry[bus];
749 context = get_context_addr_from_root(root);
750 if (!context) {
751 ret = 0;
752 goto out;
753 }
Mark McLoughlinc07e7d22008-11-21 16:54:46 +0000754 ret = context_present(&context[devfn]);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -0700755out:
756 spin_unlock_irqrestore(&iommu->lock, flags);
757 return ret;
758}
759
760static void clear_context_table(struct intel_iommu *iommu, u8 bus, u8 devfn)
761{
762 struct root_entry *root;
763 struct context_entry *context;
764 unsigned long flags;
765
766 spin_lock_irqsave(&iommu->lock, flags);
767 root = &iommu->root_entry[bus];
768 context = get_context_addr_from_root(root);
769 if (context) {
Mark McLoughlinc07e7d22008-11-21 16:54:46 +0000770 context_clear_entry(&context[devfn]);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -0700771 __iommu_flush_cache(iommu, &context[devfn], \
772 sizeof(*context));
773 }
774 spin_unlock_irqrestore(&iommu->lock, flags);
775}
776
777static void free_context_table(struct intel_iommu *iommu)
778{
779 struct root_entry *root;
780 int i;
781 unsigned long flags;
782 struct context_entry *context;
783
784 spin_lock_irqsave(&iommu->lock, flags);
785 if (!iommu->root_entry) {
786 goto out;
787 }
788 for (i = 0; i < ROOT_ENTRY_NR; i++) {
789 root = &iommu->root_entry[i];
790 context = get_context_addr_from_root(root);
791 if (context)
792 free_pgtable_page(context);
793 }
794 free_pgtable_page(iommu->root_entry);
795 iommu->root_entry = NULL;
796out:
797 spin_unlock_irqrestore(&iommu->lock, flags);
798}
799
David Woodhouseb026fd22009-06-28 10:37:25 +0100800static struct dma_pte *pfn_to_dma_pte(struct dmar_domain *domain,
David Woodhouse5cf0a762014-03-19 16:07:49 +0000801 unsigned long pfn, int *target_level)
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -0700802{
David Woodhouseb026fd22009-06-28 10:37:25 +0100803 int addr_width = agaw_to_width(domain->agaw) - VTD_PAGE_SHIFT;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -0700804 struct dma_pte *parent, *pte = NULL;
805 int level = agaw_to_level(domain->agaw);
Allen Kay4399c8b2011-10-14 12:32:46 -0700806 int offset;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -0700807
808 BUG_ON(!domain->pgd);
Julian Stecklinaf9423602013-10-09 10:03:52 +0200809
810 if (addr_width < BITS_PER_LONG && pfn >> addr_width)
811 /* Address beyond IOMMU's addressing capabilities. */
812 return NULL;
813
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -0700814 parent = domain->pgd;
815
David Woodhouse5cf0a762014-03-19 16:07:49 +0000816 while (1) {
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -0700817 void *tmp_page;
818
David Woodhouseb026fd22009-06-28 10:37:25 +0100819 offset = pfn_level_offset(pfn, level);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -0700820 pte = &parent[offset];
David Woodhouse5cf0a762014-03-19 16:07:49 +0000821 if (!*target_level && (dma_pte_superpage(pte) || !dma_pte_present(pte)))
Youquan Song6dd9a7c2011-05-25 19:13:49 +0100822 break;
David Woodhouse5cf0a762014-03-19 16:07:49 +0000823 if (level == *target_level)
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -0700824 break;
825
Mark McLoughlin19c239c2008-11-21 16:56:53 +0000826 if (!dma_pte_present(pte)) {
David Woodhousec85994e2009-07-01 19:21:24 +0100827 uint64_t pteval;
828
Suresh Siddha4c923d42009-10-02 11:01:24 -0700829 tmp_page = alloc_pgtable_page(domain->nid);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -0700830
David Woodhouse206a73c2009-07-01 19:30:28 +0100831 if (!tmp_page)
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -0700832 return NULL;
David Woodhouse206a73c2009-07-01 19:30:28 +0100833
David Woodhousec85994e2009-07-01 19:21:24 +0100834 domain_flush_cache(domain, tmp_page, VTD_PAGE_SIZE);
Benjamin LaHaise64de5af2009-09-16 21:05:55 -0400835 pteval = ((uint64_t)virt_to_dma_pfn(tmp_page) << VTD_PAGE_SHIFT) | DMA_PTE_READ | DMA_PTE_WRITE;
David Woodhousec85994e2009-07-01 19:21:24 +0100836 if (cmpxchg64(&pte->val, 0ULL, pteval)) {
837 /* Someone else set it while we were thinking; use theirs. */
838 free_pgtable_page(tmp_page);
839 } else {
840 dma_pte_addr(pte);
841 domain_flush_cache(domain, pte, sizeof(*pte));
842 }
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -0700843 }
David Woodhouse5cf0a762014-03-19 16:07:49 +0000844 if (level == 1)
845 break;
846
Mark McLoughlin19c239c2008-11-21 16:56:53 +0000847 parent = phys_to_virt(dma_pte_addr(pte));
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -0700848 level--;
849 }
850
David Woodhouse5cf0a762014-03-19 16:07:49 +0000851 if (!*target_level)
852 *target_level = level;
853
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -0700854 return pte;
855}
856
Youquan Song6dd9a7c2011-05-25 19:13:49 +0100857
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -0700858/* return address's pte at specific level */
David Woodhouse90dcfb52009-06-27 17:14:59 +0100859static struct dma_pte *dma_pfn_level_pte(struct dmar_domain *domain,
860 unsigned long pfn,
Youquan Song6dd9a7c2011-05-25 19:13:49 +0100861 int level, int *large_page)
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -0700862{
863 struct dma_pte *parent, *pte = NULL;
864 int total = agaw_to_level(domain->agaw);
865 int offset;
866
867 parent = domain->pgd;
868 while (level <= total) {
David Woodhouse90dcfb52009-06-27 17:14:59 +0100869 offset = pfn_level_offset(pfn, total);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -0700870 pte = &parent[offset];
871 if (level == total)
872 return pte;
873
Youquan Song6dd9a7c2011-05-25 19:13:49 +0100874 if (!dma_pte_present(pte)) {
875 *large_page = total;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -0700876 break;
Youquan Song6dd9a7c2011-05-25 19:13:49 +0100877 }
878
879 if (pte->val & DMA_PTE_LARGE_PAGE) {
880 *large_page = total;
881 return pte;
882 }
883
Mark McLoughlin19c239c2008-11-21 16:56:53 +0000884 parent = phys_to_virt(dma_pte_addr(pte));
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -0700885 total--;
886 }
887 return NULL;
888}
889
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -0700890/* clear last level pte, a tlb flush should be followed */
David Woodhouse5cf0a762014-03-19 16:07:49 +0000891static void dma_pte_clear_range(struct dmar_domain *domain,
David Woodhouse595badf2009-06-27 22:09:11 +0100892 unsigned long start_pfn,
893 unsigned long last_pfn)
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -0700894{
David Woodhouse04b18e62009-06-27 19:15:01 +0100895 int addr_width = agaw_to_width(domain->agaw) - VTD_PAGE_SHIFT;
Youquan Song6dd9a7c2011-05-25 19:13:49 +0100896 unsigned int large_page = 1;
David Woodhouse310a5ab2009-06-28 18:52:20 +0100897 struct dma_pte *first_pte, *pte;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -0700898
David Woodhouse04b18e62009-06-27 19:15:01 +0100899 BUG_ON(addr_width < BITS_PER_LONG && start_pfn >> addr_width);
David Woodhouse595badf2009-06-27 22:09:11 +0100900 BUG_ON(addr_width < BITS_PER_LONG && last_pfn >> addr_width);
David Woodhouse59c36282009-09-19 07:36:28 -0700901 BUG_ON(start_pfn > last_pfn);
David Woodhouse66eae842009-06-27 19:00:32 +0100902
David Woodhouse04b18e62009-06-27 19:15:01 +0100903 /* we don't need lock here; nobody else touches the iova range */
David Woodhouse59c36282009-09-19 07:36:28 -0700904 do {
Youquan Song6dd9a7c2011-05-25 19:13:49 +0100905 large_page = 1;
906 first_pte = pte = dma_pfn_level_pte(domain, start_pfn, 1, &large_page);
David Woodhouse310a5ab2009-06-28 18:52:20 +0100907 if (!pte) {
Youquan Song6dd9a7c2011-05-25 19:13:49 +0100908 start_pfn = align_to_level(start_pfn + 1, large_page + 1);
David Woodhouse310a5ab2009-06-28 18:52:20 +0100909 continue;
910 }
Youquan Song6dd9a7c2011-05-25 19:13:49 +0100911 do {
David Woodhouse310a5ab2009-06-28 18:52:20 +0100912 dma_clear_pte(pte);
Youquan Song6dd9a7c2011-05-25 19:13:49 +0100913 start_pfn += lvl_to_nr_pages(large_page);
David Woodhouse310a5ab2009-06-28 18:52:20 +0100914 pte++;
David Woodhouse75e6bf92009-07-02 11:21:16 +0100915 } while (start_pfn <= last_pfn && !first_pte_in_page(pte));
916
David Woodhouse310a5ab2009-06-28 18:52:20 +0100917 domain_flush_cache(domain, first_pte,
918 (void *)pte - (void *)first_pte);
David Woodhouse59c36282009-09-19 07:36:28 -0700919
920 } while (start_pfn && start_pfn <= last_pfn);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -0700921}
922
Alex Williamson3269ee02013-06-15 10:27:19 -0600923static void dma_pte_free_level(struct dmar_domain *domain, int level,
924 struct dma_pte *pte, unsigned long pfn,
925 unsigned long start_pfn, unsigned long last_pfn)
926{
927 pfn = max(start_pfn, pfn);
928 pte = &pte[pfn_level_offset(pfn, level)];
929
930 do {
931 unsigned long level_pfn;
932 struct dma_pte *level_pte;
933
934 if (!dma_pte_present(pte) || dma_pte_superpage(pte))
935 goto next;
936
937 level_pfn = pfn & level_mask(level - 1);
938 level_pte = phys_to_virt(dma_pte_addr(pte));
939
940 if (level > 2)
941 dma_pte_free_level(domain, level - 1, level_pte,
942 level_pfn, start_pfn, last_pfn);
943
944 /* If range covers entire pagetable, free it */
945 if (!(start_pfn > level_pfn ||
Alex Williamson08336fd2014-01-21 15:48:18 -0800946 last_pfn < level_pfn + level_size(level) - 1)) {
Alex Williamson3269ee02013-06-15 10:27:19 -0600947 dma_clear_pte(pte);
948 domain_flush_cache(domain, pte, sizeof(*pte));
949 free_pgtable_page(level_pte);
950 }
951next:
952 pfn += level_size(level);
953 } while (!first_pte_in_page(++pte) && pfn <= last_pfn);
954}
955
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -0700956/* free page table pages. last level pte should already be cleared */
957static void dma_pte_free_pagetable(struct dmar_domain *domain,
David Woodhoused794dc92009-06-28 00:27:49 +0100958 unsigned long start_pfn,
959 unsigned long last_pfn)
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -0700960{
David Woodhouse6660c632009-06-27 22:41:00 +0100961 int addr_width = agaw_to_width(domain->agaw) - VTD_PAGE_SHIFT;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -0700962
David Woodhouse6660c632009-06-27 22:41:00 +0100963 BUG_ON(addr_width < BITS_PER_LONG && start_pfn >> addr_width);
964 BUG_ON(addr_width < BITS_PER_LONG && last_pfn >> addr_width);
David Woodhouse59c36282009-09-19 07:36:28 -0700965 BUG_ON(start_pfn > last_pfn);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -0700966
David Woodhousef3a0a522009-06-30 03:40:07 +0100967 /* We don't need lock here; nobody else touches the iova range */
Alex Williamson3269ee02013-06-15 10:27:19 -0600968 dma_pte_free_level(domain, agaw_to_level(domain->agaw),
969 domain->pgd, 0, start_pfn, last_pfn);
David Woodhouse6660c632009-06-27 22:41:00 +0100970
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -0700971 /* free pgd */
David Woodhoused794dc92009-06-28 00:27:49 +0100972 if (start_pfn == 0 && last_pfn == DOMAIN_MAX_PFN(domain->gaw)) {
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -0700973 free_pgtable_page(domain->pgd);
974 domain->pgd = NULL;
975 }
976}
977
David Woodhouseea8ea462014-03-05 17:09:32 +0000978/* When a page at a given level is being unlinked from its parent, we don't
979 need to *modify* it at all. All we need to do is make a list of all the
980 pages which can be freed just as soon as we've flushed the IOTLB and we
981 know the hardware page-walk will no longer touch them.
982 The 'pte' argument is the *parent* PTE, pointing to the page that is to
983 be freed. */
984static struct page *dma_pte_list_pagetables(struct dmar_domain *domain,
985 int level, struct dma_pte *pte,
986 struct page *freelist)
987{
988 struct page *pg;
989
990 pg = pfn_to_page(dma_pte_addr(pte) >> PAGE_SHIFT);
991 pg->freelist = freelist;
992 freelist = pg;
993
994 if (level == 1)
995 return freelist;
996
997 for (pte = page_address(pg); !first_pte_in_page(pte); pte++) {
998 if (dma_pte_present(pte) && !dma_pte_superpage(pte))
999 freelist = dma_pte_list_pagetables(domain, level - 1,
1000 pte, freelist);
1001 }
1002
1003 return freelist;
1004}
1005
1006static struct page *dma_pte_clear_level(struct dmar_domain *domain, int level,
1007 struct dma_pte *pte, unsigned long pfn,
1008 unsigned long start_pfn,
1009 unsigned long last_pfn,
1010 struct page *freelist)
1011{
1012 struct dma_pte *first_pte = NULL, *last_pte = NULL;
1013
1014 pfn = max(start_pfn, pfn);
1015 pte = &pte[pfn_level_offset(pfn, level)];
1016
1017 do {
1018 unsigned long level_pfn;
1019
1020 if (!dma_pte_present(pte))
1021 goto next;
1022
1023 level_pfn = pfn & level_mask(level);
1024
1025 /* If range covers entire pagetable, free it */
1026 if (start_pfn <= level_pfn &&
1027 last_pfn >= level_pfn + level_size(level) - 1) {
1028 /* These suborbinate page tables are going away entirely. Don't
1029 bother to clear them; we're just going to *free* them. */
1030 if (level > 1 && !dma_pte_superpage(pte))
1031 freelist = dma_pte_list_pagetables(domain, level - 1, pte, freelist);
1032
1033 dma_clear_pte(pte);
1034 if (!first_pte)
1035 first_pte = pte;
1036 last_pte = pte;
1037 } else if (level > 1) {
1038 /* Recurse down into a level that isn't *entirely* obsolete */
1039 freelist = dma_pte_clear_level(domain, level - 1,
1040 phys_to_virt(dma_pte_addr(pte)),
1041 level_pfn, start_pfn, last_pfn,
1042 freelist);
1043 }
1044next:
1045 pfn += level_size(level);
1046 } while (!first_pte_in_page(++pte) && pfn <= last_pfn);
1047
1048 if (first_pte)
1049 domain_flush_cache(domain, first_pte,
1050 (void *)++last_pte - (void *)first_pte);
1051
1052 return freelist;
1053}
1054
1055/* We can't just free the pages because the IOMMU may still be walking
1056 the page tables, and may have cached the intermediate levels. The
1057 pages can only be freed after the IOTLB flush has been done. */
1058struct page *domain_unmap(struct dmar_domain *domain,
1059 unsigned long start_pfn,
1060 unsigned long last_pfn)
1061{
1062 int addr_width = agaw_to_width(domain->agaw) - VTD_PAGE_SHIFT;
1063 struct page *freelist = NULL;
1064
1065 BUG_ON(addr_width < BITS_PER_LONG && start_pfn >> addr_width);
1066 BUG_ON(addr_width < BITS_PER_LONG && last_pfn >> addr_width);
1067 BUG_ON(start_pfn > last_pfn);
1068
1069 /* we don't need lock here; nobody else touches the iova range */
1070 freelist = dma_pte_clear_level(domain, agaw_to_level(domain->agaw),
1071 domain->pgd, 0, start_pfn, last_pfn, NULL);
1072
1073 /* free pgd */
1074 if (start_pfn == 0 && last_pfn == DOMAIN_MAX_PFN(domain->gaw)) {
1075 struct page *pgd_page = virt_to_page(domain->pgd);
1076 pgd_page->freelist = freelist;
1077 freelist = pgd_page;
1078
1079 domain->pgd = NULL;
1080 }
1081
1082 return freelist;
1083}
1084
1085void dma_free_pagelist(struct page *freelist)
1086{
1087 struct page *pg;
1088
1089 while ((pg = freelist)) {
1090 freelist = pg->freelist;
1091 free_pgtable_page(page_address(pg));
1092 }
1093}
1094
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001095/* iommu handling */
1096static int iommu_alloc_root_entry(struct intel_iommu *iommu)
1097{
1098 struct root_entry *root;
1099 unsigned long flags;
1100
Suresh Siddha4c923d42009-10-02 11:01:24 -07001101 root = (struct root_entry *)alloc_pgtable_page(iommu->node);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001102 if (!root)
1103 return -ENOMEM;
1104
Fenghua Yu5b6985c2008-10-16 18:02:32 -07001105 __iommu_flush_cache(iommu, root, ROOT_SIZE);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001106
1107 spin_lock_irqsave(&iommu->lock, flags);
1108 iommu->root_entry = root;
1109 spin_unlock_irqrestore(&iommu->lock, flags);
1110
1111 return 0;
1112}
1113
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001114static void iommu_set_root_entry(struct intel_iommu *iommu)
1115{
1116 void *addr;
David Woodhousec416daa2009-05-10 20:30:58 +01001117 u32 sts;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001118 unsigned long flag;
1119
1120 addr = iommu->root_entry;
1121
Thomas Gleixner1f5b3c32011-07-19 16:19:51 +02001122 raw_spin_lock_irqsave(&iommu->register_lock, flag);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001123 dmar_writeq(iommu->reg + DMAR_RTADDR_REG, virt_to_phys(addr));
1124
David Woodhousec416daa2009-05-10 20:30:58 +01001125 writel(iommu->gcmd | DMA_GCMD_SRTP, iommu->reg + DMAR_GCMD_REG);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001126
1127 /* Make sure hardware complete it */
1128 IOMMU_WAIT_OP(iommu, DMAR_GSTS_REG,
David Woodhousec416daa2009-05-10 20:30:58 +01001129 readl, (sts & DMA_GSTS_RTPS), sts);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001130
Thomas Gleixner1f5b3c32011-07-19 16:19:51 +02001131 raw_spin_unlock_irqrestore(&iommu->register_lock, flag);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001132}
1133
1134static void iommu_flush_write_buffer(struct intel_iommu *iommu)
1135{
1136 u32 val;
1137 unsigned long flag;
1138
David Woodhouse9af88142009-02-13 23:18:03 +00001139 if (!rwbf_quirk && !cap_rwbf(iommu->cap))
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001140 return;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001141
Thomas Gleixner1f5b3c32011-07-19 16:19:51 +02001142 raw_spin_lock_irqsave(&iommu->register_lock, flag);
David Woodhouse462b60f2009-05-10 20:18:18 +01001143 writel(iommu->gcmd | DMA_GCMD_WBF, iommu->reg + DMAR_GCMD_REG);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001144
1145 /* Make sure hardware complete it */
1146 IOMMU_WAIT_OP(iommu, DMAR_GSTS_REG,
David Woodhousec416daa2009-05-10 20:30:58 +01001147 readl, (!(val & DMA_GSTS_WBFS)), val);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001148
Thomas Gleixner1f5b3c32011-07-19 16:19:51 +02001149 raw_spin_unlock_irqrestore(&iommu->register_lock, flag);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001150}
1151
1152/* return value determine if we need a write buffer flush */
David Woodhouse4c25a2c2009-05-10 17:16:06 +01001153static void __iommu_flush_context(struct intel_iommu *iommu,
1154 u16 did, u16 source_id, u8 function_mask,
1155 u64 type)
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001156{
1157 u64 val = 0;
1158 unsigned long flag;
1159
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001160 switch (type) {
1161 case DMA_CCMD_GLOBAL_INVL:
1162 val = DMA_CCMD_GLOBAL_INVL;
1163 break;
1164 case DMA_CCMD_DOMAIN_INVL:
1165 val = DMA_CCMD_DOMAIN_INVL|DMA_CCMD_DID(did);
1166 break;
1167 case DMA_CCMD_DEVICE_INVL:
1168 val = DMA_CCMD_DEVICE_INVL|DMA_CCMD_DID(did)
1169 | DMA_CCMD_SID(source_id) | DMA_CCMD_FM(function_mask);
1170 break;
1171 default:
1172 BUG();
1173 }
1174 val |= DMA_CCMD_ICC;
1175
Thomas Gleixner1f5b3c32011-07-19 16:19:51 +02001176 raw_spin_lock_irqsave(&iommu->register_lock, flag);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001177 dmar_writeq(iommu->reg + DMAR_CCMD_REG, val);
1178
1179 /* Make sure hardware complete it */
1180 IOMMU_WAIT_OP(iommu, DMAR_CCMD_REG,
1181 dmar_readq, (!(val & DMA_CCMD_ICC)), val);
1182
Thomas Gleixner1f5b3c32011-07-19 16:19:51 +02001183 raw_spin_unlock_irqrestore(&iommu->register_lock, flag);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001184}
1185
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001186/* return value determine if we need a write buffer flush */
David Woodhouse1f0ef2a2009-05-10 19:58:49 +01001187static void __iommu_flush_iotlb(struct intel_iommu *iommu, u16 did,
1188 u64 addr, unsigned int size_order, u64 type)
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001189{
1190 int tlb_offset = ecap_iotlb_offset(iommu->ecap);
1191 u64 val = 0, val_iva = 0;
1192 unsigned long flag;
1193
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001194 switch (type) {
1195 case DMA_TLB_GLOBAL_FLUSH:
1196 /* global flush doesn't need set IVA_REG */
1197 val = DMA_TLB_GLOBAL_FLUSH|DMA_TLB_IVT;
1198 break;
1199 case DMA_TLB_DSI_FLUSH:
1200 val = DMA_TLB_DSI_FLUSH|DMA_TLB_IVT|DMA_TLB_DID(did);
1201 break;
1202 case DMA_TLB_PSI_FLUSH:
1203 val = DMA_TLB_PSI_FLUSH|DMA_TLB_IVT|DMA_TLB_DID(did);
David Woodhouseea8ea462014-03-05 17:09:32 +00001204 /* IH bit is passed in as part of address */
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001205 val_iva = size_order | addr;
1206 break;
1207 default:
1208 BUG();
1209 }
1210 /* Note: set drain read/write */
1211#if 0
1212 /*
1213 * This is probably to be super secure.. Looks like we can
1214 * ignore it without any impact.
1215 */
1216 if (cap_read_drain(iommu->cap))
1217 val |= DMA_TLB_READ_DRAIN;
1218#endif
1219 if (cap_write_drain(iommu->cap))
1220 val |= DMA_TLB_WRITE_DRAIN;
1221
Thomas Gleixner1f5b3c32011-07-19 16:19:51 +02001222 raw_spin_lock_irqsave(&iommu->register_lock, flag);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001223 /* Note: Only uses first TLB reg currently */
1224 if (val_iva)
1225 dmar_writeq(iommu->reg + tlb_offset, val_iva);
1226 dmar_writeq(iommu->reg + tlb_offset + 8, val);
1227
1228 /* Make sure hardware complete it */
1229 IOMMU_WAIT_OP(iommu, tlb_offset + 8,
1230 dmar_readq, (!(val & DMA_TLB_IVT)), val);
1231
Thomas Gleixner1f5b3c32011-07-19 16:19:51 +02001232 raw_spin_unlock_irqrestore(&iommu->register_lock, flag);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001233
1234 /* check IOTLB invalidation granularity */
1235 if (DMA_TLB_IAIG(val) == 0)
1236 printk(KERN_ERR"IOMMU: flush IOTLB failed\n");
1237 if (DMA_TLB_IAIG(val) != DMA_TLB_IIRG(type))
1238 pr_debug("IOMMU: tlb flush request %Lx, actual %Lx\n",
Fenghua Yu5b6985c2008-10-16 18:02:32 -07001239 (unsigned long long)DMA_TLB_IIRG(type),
1240 (unsigned long long)DMA_TLB_IAIG(val));
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001241}
1242
Yu Zhao93a23a72009-05-18 13:51:37 +08001243static struct device_domain_info *iommu_support_dev_iotlb(
1244 struct dmar_domain *domain, int segment, u8 bus, u8 devfn)
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001245{
Yu Zhao93a23a72009-05-18 13:51:37 +08001246 int found = 0;
1247 unsigned long flags;
1248 struct device_domain_info *info;
1249 struct intel_iommu *iommu = device_to_iommu(segment, bus, devfn);
David Woodhouse0bcb3e22014-03-06 17:12:03 +00001250 struct pci_dev *pdev;
Yu Zhao93a23a72009-05-18 13:51:37 +08001251
1252 if (!ecap_dev_iotlb_support(iommu->ecap))
1253 return NULL;
1254
1255 if (!iommu->qi)
1256 return NULL;
1257
1258 spin_lock_irqsave(&device_domain_lock, flags);
1259 list_for_each_entry(info, &domain->devices, link)
1260 if (info->bus == bus && info->devfn == devfn) {
1261 found = 1;
1262 break;
1263 }
1264 spin_unlock_irqrestore(&device_domain_lock, flags);
1265
David Woodhouse0bcb3e22014-03-06 17:12:03 +00001266 if (!found || !info->dev || !dev_is_pci(info->dev))
Yu Zhao93a23a72009-05-18 13:51:37 +08001267 return NULL;
1268
David Woodhouse0bcb3e22014-03-06 17:12:03 +00001269 pdev = to_pci_dev(info->dev);
1270
1271 if (!pci_find_ext_capability(pdev, PCI_EXT_CAP_ID_ATS))
Yu Zhao93a23a72009-05-18 13:51:37 +08001272 return NULL;
1273
David Woodhouse0bcb3e22014-03-06 17:12:03 +00001274 if (!dmar_find_matched_atsr_unit(pdev))
Yu Zhao93a23a72009-05-18 13:51:37 +08001275 return NULL;
1276
1277 info->iommu = iommu;
1278
1279 return info;
1280}
1281
1282static void iommu_enable_dev_iotlb(struct device_domain_info *info)
1283{
David Woodhouse0bcb3e22014-03-06 17:12:03 +00001284 if (!info || !dev_is_pci(info->dev))
Yu Zhao93a23a72009-05-18 13:51:37 +08001285 return;
1286
David Woodhouse0bcb3e22014-03-06 17:12:03 +00001287 pci_enable_ats(to_pci_dev(info->dev), VTD_PAGE_SHIFT);
Yu Zhao93a23a72009-05-18 13:51:37 +08001288}
1289
1290static void iommu_disable_dev_iotlb(struct device_domain_info *info)
1291{
David Woodhouse0bcb3e22014-03-06 17:12:03 +00001292 if (!info->dev || !dev_is_pci(info->dev) ||
1293 !pci_ats_enabled(to_pci_dev(info->dev)))
Yu Zhao93a23a72009-05-18 13:51:37 +08001294 return;
1295
David Woodhouse0bcb3e22014-03-06 17:12:03 +00001296 pci_disable_ats(to_pci_dev(info->dev));
Yu Zhao93a23a72009-05-18 13:51:37 +08001297}
1298
1299static void iommu_flush_dev_iotlb(struct dmar_domain *domain,
1300 u64 addr, unsigned mask)
1301{
1302 u16 sid, qdep;
1303 unsigned long flags;
1304 struct device_domain_info *info;
1305
1306 spin_lock_irqsave(&device_domain_lock, flags);
1307 list_for_each_entry(info, &domain->devices, link) {
David Woodhouse0bcb3e22014-03-06 17:12:03 +00001308 struct pci_dev *pdev;
1309 if (!info->dev || !dev_is_pci(info->dev))
1310 continue;
1311
1312 pdev = to_pci_dev(info->dev);
1313 if (!pci_ats_enabled(pdev))
Yu Zhao93a23a72009-05-18 13:51:37 +08001314 continue;
1315
1316 sid = info->bus << 8 | info->devfn;
David Woodhouse0bcb3e22014-03-06 17:12:03 +00001317 qdep = pci_ats_queue_depth(pdev);
Yu Zhao93a23a72009-05-18 13:51:37 +08001318 qi_flush_dev_iotlb(info->iommu, sid, qdep, addr, mask);
1319 }
1320 spin_unlock_irqrestore(&device_domain_lock, flags);
1321}
1322
David Woodhouse1f0ef2a2009-05-10 19:58:49 +01001323static void iommu_flush_iotlb_psi(struct intel_iommu *iommu, u16 did,
David Woodhouseea8ea462014-03-05 17:09:32 +00001324 unsigned long pfn, unsigned int pages, int ih, int map)
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001325{
Yu Zhao9dd2fe82009-05-18 13:51:36 +08001326 unsigned int mask = ilog2(__roundup_pow_of_two(pages));
David Woodhouse03d6a242009-06-28 15:33:46 +01001327 uint64_t addr = (uint64_t)pfn << VTD_PAGE_SHIFT;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001328
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001329 BUG_ON(pages == 0);
1330
David Woodhouseea8ea462014-03-05 17:09:32 +00001331 if (ih)
1332 ih = 1 << 6;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001333 /*
Yu Zhao9dd2fe82009-05-18 13:51:36 +08001334 * Fallback to domain selective flush if no PSI support or the size is
1335 * too big.
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001336 * PSI requires page size to be 2 ^ x, and the base address is naturally
1337 * aligned to the size
1338 */
Yu Zhao9dd2fe82009-05-18 13:51:36 +08001339 if (!cap_pgsel_inv(iommu->cap) || mask > cap_max_amask_val(iommu->cap))
1340 iommu->flush.flush_iotlb(iommu, did, 0, 0,
David Woodhouse1f0ef2a2009-05-10 19:58:49 +01001341 DMA_TLB_DSI_FLUSH);
Yu Zhao9dd2fe82009-05-18 13:51:36 +08001342 else
David Woodhouseea8ea462014-03-05 17:09:32 +00001343 iommu->flush.flush_iotlb(iommu, did, addr | ih, mask,
Yu Zhao9dd2fe82009-05-18 13:51:36 +08001344 DMA_TLB_PSI_FLUSH);
Yu Zhaobf92df32009-06-29 11:31:45 +08001345
1346 /*
Nadav Amit82653632010-04-01 13:24:40 +03001347 * In caching mode, changes of pages from non-present to present require
1348 * flush. However, device IOTLB doesn't need to be flushed in this case.
Yu Zhaobf92df32009-06-29 11:31:45 +08001349 */
Nadav Amit82653632010-04-01 13:24:40 +03001350 if (!cap_caching_mode(iommu->cap) || !map)
Yu Zhao93a23a72009-05-18 13:51:37 +08001351 iommu_flush_dev_iotlb(iommu->domains[did], addr, mask);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001352}
1353
mark grossf8bab732008-02-08 04:18:38 -08001354static void iommu_disable_protect_mem_regions(struct intel_iommu *iommu)
1355{
1356 u32 pmen;
1357 unsigned long flags;
1358
Thomas Gleixner1f5b3c32011-07-19 16:19:51 +02001359 raw_spin_lock_irqsave(&iommu->register_lock, flags);
mark grossf8bab732008-02-08 04:18:38 -08001360 pmen = readl(iommu->reg + DMAR_PMEN_REG);
1361 pmen &= ~DMA_PMEN_EPM;
1362 writel(pmen, iommu->reg + DMAR_PMEN_REG);
1363
1364 /* wait for the protected region status bit to clear */
1365 IOMMU_WAIT_OP(iommu, DMAR_PMEN_REG,
1366 readl, !(pmen & DMA_PMEN_PRS), pmen);
1367
Thomas Gleixner1f5b3c32011-07-19 16:19:51 +02001368 raw_spin_unlock_irqrestore(&iommu->register_lock, flags);
mark grossf8bab732008-02-08 04:18:38 -08001369}
1370
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001371static int iommu_enable_translation(struct intel_iommu *iommu)
1372{
1373 u32 sts;
1374 unsigned long flags;
1375
Thomas Gleixner1f5b3c32011-07-19 16:19:51 +02001376 raw_spin_lock_irqsave(&iommu->register_lock, flags);
David Woodhousec416daa2009-05-10 20:30:58 +01001377 iommu->gcmd |= DMA_GCMD_TE;
1378 writel(iommu->gcmd, iommu->reg + DMAR_GCMD_REG);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001379
1380 /* Make sure hardware complete it */
1381 IOMMU_WAIT_OP(iommu, DMAR_GSTS_REG,
David Woodhousec416daa2009-05-10 20:30:58 +01001382 readl, (sts & DMA_GSTS_TES), sts);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001383
Thomas Gleixner1f5b3c32011-07-19 16:19:51 +02001384 raw_spin_unlock_irqrestore(&iommu->register_lock, flags);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001385 return 0;
1386}
1387
1388static int iommu_disable_translation(struct intel_iommu *iommu)
1389{
1390 u32 sts;
1391 unsigned long flag;
1392
Thomas Gleixner1f5b3c32011-07-19 16:19:51 +02001393 raw_spin_lock_irqsave(&iommu->register_lock, flag);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001394 iommu->gcmd &= ~DMA_GCMD_TE;
1395 writel(iommu->gcmd, iommu->reg + DMAR_GCMD_REG);
1396
1397 /* Make sure hardware complete it */
1398 IOMMU_WAIT_OP(iommu, DMAR_GSTS_REG,
David Woodhousec416daa2009-05-10 20:30:58 +01001399 readl, (!(sts & DMA_GSTS_TES)), sts);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001400
Thomas Gleixner1f5b3c32011-07-19 16:19:51 +02001401 raw_spin_unlock_irqrestore(&iommu->register_lock, flag);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001402 return 0;
1403}
1404
Keshavamurthy, Anil S3460a6d2007-10-21 16:41:54 -07001405
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001406static int iommu_init_domains(struct intel_iommu *iommu)
1407{
1408 unsigned long ndomains;
1409 unsigned long nlongs;
1410
1411 ndomains = cap_ndoms(iommu->cap);
Jiang Liu852bdb02014-01-06 14:18:11 +08001412 pr_debug("IOMMU%d: Number of Domains supported <%ld>\n",
1413 iommu->seq_id, ndomains);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001414 nlongs = BITS_TO_LONGS(ndomains);
1415
Donald Dutile94a91b52009-08-20 16:51:34 -04001416 spin_lock_init(&iommu->lock);
1417
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001418 /* TBD: there might be 64K domains,
1419 * consider other allocation for future chip
1420 */
1421 iommu->domain_ids = kcalloc(nlongs, sizeof(unsigned long), GFP_KERNEL);
1422 if (!iommu->domain_ids) {
Jiang Liu852bdb02014-01-06 14:18:11 +08001423 pr_err("IOMMU%d: allocating domain id array failed\n",
1424 iommu->seq_id);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001425 return -ENOMEM;
1426 }
1427 iommu->domains = kcalloc(ndomains, sizeof(struct dmar_domain *),
1428 GFP_KERNEL);
1429 if (!iommu->domains) {
Jiang Liu852bdb02014-01-06 14:18:11 +08001430 pr_err("IOMMU%d: allocating domain array failed\n",
1431 iommu->seq_id);
1432 kfree(iommu->domain_ids);
1433 iommu->domain_ids = NULL;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001434 return -ENOMEM;
1435 }
1436
1437 /*
1438 * if Caching mode is set, then invalid translations are tagged
1439 * with domainid 0. Hence we need to pre-allocate it.
1440 */
1441 if (cap_caching_mode(iommu->cap))
1442 set_bit(0, iommu->domain_ids);
1443 return 0;
1444}
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001445
Jiang Liua868e6b2014-01-06 14:18:20 +08001446static void free_dmar_iommu(struct intel_iommu *iommu)
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001447{
1448 struct dmar_domain *domain;
Jiang Liu5ced12a2014-01-06 14:18:22 +08001449 int i, count;
Weidong Hanc7151a82008-12-08 22:51:37 +08001450 unsigned long flags;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001451
Donald Dutile94a91b52009-08-20 16:51:34 -04001452 if ((iommu->domains) && (iommu->domain_ids)) {
Akinobu Mitaa45946a2010-03-11 14:04:08 -08001453 for_each_set_bit(i, iommu->domain_ids, cap_ndoms(iommu->cap)) {
Jiang Liua4eaa862014-02-19 14:07:30 +08001454 /*
1455 * Domain id 0 is reserved for invalid translation
1456 * if hardware supports caching mode.
1457 */
1458 if (cap_caching_mode(iommu->cap) && i == 0)
1459 continue;
1460
Donald Dutile94a91b52009-08-20 16:51:34 -04001461 domain = iommu->domains[i];
1462 clear_bit(i, iommu->domain_ids);
Weidong Hanc7151a82008-12-08 22:51:37 +08001463
Donald Dutile94a91b52009-08-20 16:51:34 -04001464 spin_lock_irqsave(&domain->iommu_lock, flags);
Jiang Liu5ced12a2014-01-06 14:18:22 +08001465 count = --domain->iommu_count;
1466 spin_unlock_irqrestore(&domain->iommu_lock, flags);
Jiang Liu92d03cc2014-02-19 14:07:28 +08001467 if (count == 0)
1468 domain_exit(domain);
Weidong Han5e98c4b2008-12-08 23:03:27 +08001469 }
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001470 }
1471
1472 if (iommu->gcmd & DMA_GCMD_TE)
1473 iommu_disable_translation(iommu);
1474
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001475 kfree(iommu->domains);
1476 kfree(iommu->domain_ids);
Jiang Liua868e6b2014-01-06 14:18:20 +08001477 iommu->domains = NULL;
1478 iommu->domain_ids = NULL;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001479
Weidong Hand9630fe2008-12-08 11:06:32 +08001480 g_iommus[iommu->seq_id] = NULL;
1481
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001482 /* free context mapping */
1483 free_context_table(iommu);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001484}
1485
Jiang Liu92d03cc2014-02-19 14:07:28 +08001486static struct dmar_domain *alloc_domain(bool vm)
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001487{
Jiang Liu92d03cc2014-02-19 14:07:28 +08001488 /* domain id for virtual machine, it won't be set in context */
1489 static atomic_t vm_domid = ATOMIC_INIT(0);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001490 struct dmar_domain *domain;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001491
1492 domain = alloc_domain_mem();
1493 if (!domain)
1494 return NULL;
1495
Suresh Siddha4c923d42009-10-02 11:01:24 -07001496 domain->nid = -1;
Jiang Liu92d03cc2014-02-19 14:07:28 +08001497 domain->iommu_count = 0;
Mike Travis1b198bb2012-03-05 15:05:16 -08001498 memset(domain->iommu_bmp, 0, sizeof(domain->iommu_bmp));
Weidong Hand71a2f32008-12-07 21:13:41 +08001499 domain->flags = 0;
Jiang Liu92d03cc2014-02-19 14:07:28 +08001500 spin_lock_init(&domain->iommu_lock);
1501 INIT_LIST_HEAD(&domain->devices);
1502 if (vm) {
1503 domain->id = atomic_inc_return(&vm_domid);
1504 domain->flags = DOMAIN_FLAG_VIRTUAL_MACHINE;
1505 }
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001506
1507 return domain;
1508}
1509
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07001510static int iommu_attach_domain(struct dmar_domain *domain,
1511 struct intel_iommu *iommu)
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001512{
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07001513 int num;
1514 unsigned long ndomains;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001515 unsigned long flags;
1516
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07001517 ndomains = cap_ndoms(iommu->cap);
Weidong Han8c11e792008-12-08 15:29:22 +08001518
1519 spin_lock_irqsave(&iommu->lock, flags);
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07001520
1521 num = find_first_zero_bit(iommu->domain_ids, ndomains);
1522 if (num >= ndomains) {
1523 spin_unlock_irqrestore(&iommu->lock, flags);
1524 printk(KERN_ERR "IOMMU: no free domain ids\n");
1525 return -ENOMEM;
1526 }
1527
1528 domain->id = num;
Jiang Liu9ebd6822014-02-19 14:07:29 +08001529 domain->iommu_count++;
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07001530 set_bit(num, iommu->domain_ids);
Mike Travis1b198bb2012-03-05 15:05:16 -08001531 set_bit(iommu->seq_id, domain->iommu_bmp);
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07001532 iommu->domains[num] = domain;
1533 spin_unlock_irqrestore(&iommu->lock, flags);
1534
1535 return 0;
1536}
1537
1538static void iommu_detach_domain(struct dmar_domain *domain,
1539 struct intel_iommu *iommu)
1540{
1541 unsigned long flags;
1542 int num, ndomains;
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07001543
1544 spin_lock_irqsave(&iommu->lock, flags);
1545 ndomains = cap_ndoms(iommu->cap);
Akinobu Mitaa45946a2010-03-11 14:04:08 -08001546 for_each_set_bit(num, iommu->domain_ids, ndomains) {
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07001547 if (iommu->domains[num] == domain) {
Jiang Liu92d03cc2014-02-19 14:07:28 +08001548 clear_bit(num, iommu->domain_ids);
1549 iommu->domains[num] = NULL;
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07001550 break;
1551 }
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07001552 }
Weidong Han8c11e792008-12-08 15:29:22 +08001553 spin_unlock_irqrestore(&iommu->lock, flags);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001554}
1555
1556static struct iova_domain reserved_iova_list;
Mark Gross8a443df2008-03-04 14:59:31 -08001557static struct lock_class_key reserved_rbtree_key;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001558
Joseph Cihula51a63e62011-03-21 11:04:24 -07001559static int dmar_init_reserved_ranges(void)
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001560{
1561 struct pci_dev *pdev = NULL;
1562 struct iova *iova;
1563 int i;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001564
David Millerf6611972008-02-06 01:36:23 -08001565 init_iova_domain(&reserved_iova_list, DMA_32BIT_PFN);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001566
Mark Gross8a443df2008-03-04 14:59:31 -08001567 lockdep_set_class(&reserved_iova_list.iova_rbtree_lock,
1568 &reserved_rbtree_key);
1569
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001570 /* IOAPIC ranges shouldn't be accessed by DMA */
1571 iova = reserve_iova(&reserved_iova_list, IOVA_PFN(IOAPIC_RANGE_START),
1572 IOVA_PFN(IOAPIC_RANGE_END));
Joseph Cihula51a63e62011-03-21 11:04:24 -07001573 if (!iova) {
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001574 printk(KERN_ERR "Reserve IOAPIC range failed\n");
Joseph Cihula51a63e62011-03-21 11:04:24 -07001575 return -ENODEV;
1576 }
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001577
1578 /* Reserve all PCI MMIO to avoid peer-to-peer access */
1579 for_each_pci_dev(pdev) {
1580 struct resource *r;
1581
1582 for (i = 0; i < PCI_NUM_RESOURCES; i++) {
1583 r = &pdev->resource[i];
1584 if (!r->flags || !(r->flags & IORESOURCE_MEM))
1585 continue;
David Woodhouse1a4a4552009-06-28 16:00:42 +01001586 iova = reserve_iova(&reserved_iova_list,
1587 IOVA_PFN(r->start),
1588 IOVA_PFN(r->end));
Joseph Cihula51a63e62011-03-21 11:04:24 -07001589 if (!iova) {
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001590 printk(KERN_ERR "Reserve iova failed\n");
Joseph Cihula51a63e62011-03-21 11:04:24 -07001591 return -ENODEV;
1592 }
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001593 }
1594 }
Joseph Cihula51a63e62011-03-21 11:04:24 -07001595 return 0;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001596}
1597
1598static void domain_reserve_special_ranges(struct dmar_domain *domain)
1599{
1600 copy_reserved_iova(&reserved_iova_list, &domain->iovad);
1601}
1602
1603static inline int guestwidth_to_adjustwidth(int gaw)
1604{
1605 int agaw;
1606 int r = (gaw - 12) % 9;
1607
1608 if (r == 0)
1609 agaw = gaw;
1610 else
1611 agaw = gaw + 9 - r;
1612 if (agaw > 64)
1613 agaw = 64;
1614 return agaw;
1615}
1616
1617static int domain_init(struct dmar_domain *domain, int guest_width)
1618{
1619 struct intel_iommu *iommu;
1620 int adjust_width, agaw;
1621 unsigned long sagaw;
1622
David Millerf6611972008-02-06 01:36:23 -08001623 init_iova_domain(&domain->iovad, DMA_32BIT_PFN);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001624 domain_reserve_special_ranges(domain);
1625
1626 /* calculate AGAW */
Weidong Han8c11e792008-12-08 15:29:22 +08001627 iommu = domain_get_iommu(domain);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001628 if (guest_width > cap_mgaw(iommu->cap))
1629 guest_width = cap_mgaw(iommu->cap);
1630 domain->gaw = guest_width;
1631 adjust_width = guestwidth_to_adjustwidth(guest_width);
1632 agaw = width_to_agaw(adjust_width);
1633 sagaw = cap_sagaw(iommu->cap);
1634 if (!test_bit(agaw, &sagaw)) {
1635 /* hardware doesn't support it, choose a bigger one */
1636 pr_debug("IOMMU: hardware doesn't support agaw %d\n", agaw);
1637 agaw = find_next_bit(&sagaw, 5, agaw);
1638 if (agaw >= 5)
1639 return -ENODEV;
1640 }
1641 domain->agaw = agaw;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001642
Weidong Han8e6040972008-12-08 15:49:06 +08001643 if (ecap_coherent(iommu->ecap))
1644 domain->iommu_coherency = 1;
1645 else
1646 domain->iommu_coherency = 0;
1647
Sheng Yang58c610b2009-03-18 15:33:05 +08001648 if (ecap_sc_support(iommu->ecap))
1649 domain->iommu_snooping = 1;
1650 else
1651 domain->iommu_snooping = 0;
1652
David Woodhouse214e39a2014-03-19 10:38:49 +00001653 if (intel_iommu_superpage)
1654 domain->iommu_superpage = fls(cap_super_page_val(iommu->cap));
1655 else
1656 domain->iommu_superpage = 0;
1657
Suresh Siddha4c923d42009-10-02 11:01:24 -07001658 domain->nid = iommu->node;
Weidong Hanc7151a82008-12-08 22:51:37 +08001659
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001660 /* always allocate the top pgd */
Suresh Siddha4c923d42009-10-02 11:01:24 -07001661 domain->pgd = (struct dma_pte *)alloc_pgtable_page(domain->nid);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001662 if (!domain->pgd)
1663 return -ENOMEM;
Fenghua Yu5b6985c2008-10-16 18:02:32 -07001664 __iommu_flush_cache(iommu, domain->pgd, PAGE_SIZE);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001665 return 0;
1666}
1667
1668static void domain_exit(struct dmar_domain *domain)
1669{
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07001670 struct dmar_drhd_unit *drhd;
1671 struct intel_iommu *iommu;
David Woodhouseea8ea462014-03-05 17:09:32 +00001672 struct page *freelist = NULL;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001673
1674 /* Domain 0 is reserved, so dont process it */
1675 if (!domain)
1676 return;
1677
Alex Williamson7b668352011-05-24 12:02:41 +01001678 /* Flush any lazy unmaps that may reference this domain */
1679 if (!intel_iommu_strict)
1680 flush_unmaps_timeout(0);
1681
Jiang Liu92d03cc2014-02-19 14:07:28 +08001682 /* remove associated devices */
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001683 domain_remove_dev_info(domain);
Jiang Liu92d03cc2014-02-19 14:07:28 +08001684
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001685 /* destroy iovas */
1686 put_iova_domain(&domain->iovad);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001687
David Woodhouseea8ea462014-03-05 17:09:32 +00001688 freelist = domain_unmap(domain, 0, DOMAIN_MAX_PFN(domain->gaw));
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001689
Jiang Liu92d03cc2014-02-19 14:07:28 +08001690 /* clear attached or cached domains */
Jiang Liu0e242612014-02-19 14:07:34 +08001691 rcu_read_lock();
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07001692 for_each_active_iommu(iommu, drhd)
Jiang Liu92d03cc2014-02-19 14:07:28 +08001693 if (domain->flags & DOMAIN_FLAG_VIRTUAL_MACHINE ||
1694 test_bit(iommu->seq_id, domain->iommu_bmp))
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07001695 iommu_detach_domain(domain, iommu);
Jiang Liu0e242612014-02-19 14:07:34 +08001696 rcu_read_unlock();
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07001697
David Woodhouseea8ea462014-03-05 17:09:32 +00001698 dma_free_pagelist(freelist);
1699
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001700 free_domain_mem(domain);
1701}
1702
Fenghua Yu4ed0d3e2009-04-24 17:30:20 -07001703static int domain_context_mapping_one(struct dmar_domain *domain, int segment,
1704 u8 bus, u8 devfn, int translation)
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001705{
1706 struct context_entry *context;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001707 unsigned long flags;
Weidong Han5331fe62008-12-08 23:00:00 +08001708 struct intel_iommu *iommu;
Weidong Hanea6606b2008-12-08 23:08:15 +08001709 struct dma_pte *pgd;
1710 unsigned long num;
1711 unsigned long ndomains;
1712 int id;
1713 int agaw;
Yu Zhao93a23a72009-05-18 13:51:37 +08001714 struct device_domain_info *info = NULL;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001715
1716 pr_debug("Set context mapping for %02x:%02x.%d\n",
1717 bus, PCI_SLOT(devfn), PCI_FUNC(devfn));
Fenghua Yu4ed0d3e2009-04-24 17:30:20 -07001718
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001719 BUG_ON(!domain->pgd);
Fenghua Yu4ed0d3e2009-04-24 17:30:20 -07001720 BUG_ON(translation != CONTEXT_TT_PASS_THROUGH &&
1721 translation != CONTEXT_TT_MULTI_LEVEL);
Weidong Han5331fe62008-12-08 23:00:00 +08001722
David Woodhouse276dbf992009-04-04 01:45:37 +01001723 iommu = device_to_iommu(segment, bus, devfn);
Weidong Han5331fe62008-12-08 23:00:00 +08001724 if (!iommu)
1725 return -ENODEV;
1726
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001727 context = device_to_context_entry(iommu, bus, devfn);
1728 if (!context)
1729 return -ENOMEM;
1730 spin_lock_irqsave(&iommu->lock, flags);
Mark McLoughlinc07e7d22008-11-21 16:54:46 +00001731 if (context_present(context)) {
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001732 spin_unlock_irqrestore(&iommu->lock, flags);
1733 return 0;
1734 }
1735
Weidong Hanea6606b2008-12-08 23:08:15 +08001736 id = domain->id;
1737 pgd = domain->pgd;
1738
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07001739 if (domain->flags & DOMAIN_FLAG_VIRTUAL_MACHINE ||
1740 domain->flags & DOMAIN_FLAG_STATIC_IDENTITY) {
Weidong Hanea6606b2008-12-08 23:08:15 +08001741 int found = 0;
1742
1743 /* find an available domain id for this device in iommu */
1744 ndomains = cap_ndoms(iommu->cap);
Akinobu Mitaa45946a2010-03-11 14:04:08 -08001745 for_each_set_bit(num, iommu->domain_ids, ndomains) {
Weidong Hanea6606b2008-12-08 23:08:15 +08001746 if (iommu->domains[num] == domain) {
1747 id = num;
1748 found = 1;
1749 break;
1750 }
Weidong Hanea6606b2008-12-08 23:08:15 +08001751 }
1752
1753 if (found == 0) {
1754 num = find_first_zero_bit(iommu->domain_ids, ndomains);
1755 if (num >= ndomains) {
1756 spin_unlock_irqrestore(&iommu->lock, flags);
1757 printk(KERN_ERR "IOMMU: no free domain ids\n");
1758 return -EFAULT;
1759 }
1760
1761 set_bit(num, iommu->domain_ids);
1762 iommu->domains[num] = domain;
1763 id = num;
1764 }
1765
1766 /* Skip top levels of page tables for
1767 * iommu which has less agaw than default.
Chris Wright1672af12009-12-02 12:06:34 -08001768 * Unnecessary for PT mode.
Weidong Hanea6606b2008-12-08 23:08:15 +08001769 */
Chris Wright1672af12009-12-02 12:06:34 -08001770 if (translation != CONTEXT_TT_PASS_THROUGH) {
1771 for (agaw = domain->agaw; agaw != iommu->agaw; agaw--) {
1772 pgd = phys_to_virt(dma_pte_addr(pgd));
1773 if (!dma_pte_present(pgd)) {
1774 spin_unlock_irqrestore(&iommu->lock, flags);
1775 return -ENOMEM;
1776 }
Weidong Hanea6606b2008-12-08 23:08:15 +08001777 }
1778 }
1779 }
1780
1781 context_set_domain_id(context, id);
Fenghua Yu4ed0d3e2009-04-24 17:30:20 -07001782
Yu Zhao93a23a72009-05-18 13:51:37 +08001783 if (translation != CONTEXT_TT_PASS_THROUGH) {
1784 info = iommu_support_dev_iotlb(domain, segment, bus, devfn);
1785 translation = info ? CONTEXT_TT_DEV_IOTLB :
1786 CONTEXT_TT_MULTI_LEVEL;
1787 }
Fenghua Yu4ed0d3e2009-04-24 17:30:20 -07001788 /*
1789 * In pass through mode, AW must be programmed to indicate the largest
1790 * AGAW value supported by hardware. And ASR is ignored by hardware.
1791 */
Yu Zhao93a23a72009-05-18 13:51:37 +08001792 if (unlikely(translation == CONTEXT_TT_PASS_THROUGH))
Fenghua Yu4ed0d3e2009-04-24 17:30:20 -07001793 context_set_address_width(context, iommu->msagaw);
Yu Zhao93a23a72009-05-18 13:51:37 +08001794 else {
1795 context_set_address_root(context, virt_to_phys(pgd));
1796 context_set_address_width(context, iommu->agaw);
1797 }
Fenghua Yu4ed0d3e2009-04-24 17:30:20 -07001798
1799 context_set_translation_type(context, translation);
Mark McLoughlinc07e7d22008-11-21 16:54:46 +00001800 context_set_fault_enable(context);
1801 context_set_present(context);
Weidong Han5331fe62008-12-08 23:00:00 +08001802 domain_flush_cache(domain, context, sizeof(*context));
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001803
David Woodhouse4c25a2c2009-05-10 17:16:06 +01001804 /*
1805 * It's a non-present to present mapping. If hardware doesn't cache
1806 * non-present entry we only need to flush the write-buffer. If the
1807 * _does_ cache non-present entries, then it does so in the special
1808 * domain #0, which we have to flush:
1809 */
1810 if (cap_caching_mode(iommu->cap)) {
1811 iommu->flush.flush_context(iommu, 0,
1812 (((u16)bus) << 8) | devfn,
1813 DMA_CCMD_MASK_NOBIT,
1814 DMA_CCMD_DEVICE_INVL);
Nadav Amit82653632010-04-01 13:24:40 +03001815 iommu->flush.flush_iotlb(iommu, domain->id, 0, 0, DMA_TLB_DSI_FLUSH);
David Woodhouse4c25a2c2009-05-10 17:16:06 +01001816 } else {
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001817 iommu_flush_write_buffer(iommu);
David Woodhouse4c25a2c2009-05-10 17:16:06 +01001818 }
Yu Zhao93a23a72009-05-18 13:51:37 +08001819 iommu_enable_dev_iotlb(info);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001820 spin_unlock_irqrestore(&iommu->lock, flags);
Weidong Hanc7151a82008-12-08 22:51:37 +08001821
1822 spin_lock_irqsave(&domain->iommu_lock, flags);
Mike Travis1b198bb2012-03-05 15:05:16 -08001823 if (!test_and_set_bit(iommu->seq_id, domain->iommu_bmp)) {
Weidong Hanc7151a82008-12-08 22:51:37 +08001824 domain->iommu_count++;
Suresh Siddha4c923d42009-10-02 11:01:24 -07001825 if (domain->iommu_count == 1)
1826 domain->nid = iommu->node;
Sheng Yang58c610b2009-03-18 15:33:05 +08001827 domain_update_iommu_cap(domain);
Weidong Hanc7151a82008-12-08 22:51:37 +08001828 }
1829 spin_unlock_irqrestore(&domain->iommu_lock, flags);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001830 return 0;
1831}
1832
1833static int
Fenghua Yu4ed0d3e2009-04-24 17:30:20 -07001834domain_context_mapping(struct dmar_domain *domain, struct pci_dev *pdev,
1835 int translation)
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001836{
1837 int ret;
1838 struct pci_dev *tmp, *parent;
1839
David Woodhouse276dbf992009-04-04 01:45:37 +01001840 ret = domain_context_mapping_one(domain, pci_domain_nr(pdev->bus),
Fenghua Yu4ed0d3e2009-04-24 17:30:20 -07001841 pdev->bus->number, pdev->devfn,
1842 translation);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001843 if (ret)
1844 return ret;
1845
1846 /* dependent device mapping */
1847 tmp = pci_find_upstream_pcie_bridge(pdev);
1848 if (!tmp)
1849 return 0;
1850 /* Secondary interface's bus number and devfn 0 */
1851 parent = pdev->bus->self;
1852 while (parent != tmp) {
David Woodhouse276dbf992009-04-04 01:45:37 +01001853 ret = domain_context_mapping_one(domain,
1854 pci_domain_nr(parent->bus),
1855 parent->bus->number,
Fenghua Yu4ed0d3e2009-04-24 17:30:20 -07001856 parent->devfn, translation);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001857 if (ret)
1858 return ret;
1859 parent = parent->bus->self;
1860 }
Stefan Assmann45e829e2009-12-03 06:49:24 -05001861 if (pci_is_pcie(tmp)) /* this is a PCIe-to-PCI bridge */
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001862 return domain_context_mapping_one(domain,
David Woodhouse276dbf992009-04-04 01:45:37 +01001863 pci_domain_nr(tmp->subordinate),
Fenghua Yu4ed0d3e2009-04-24 17:30:20 -07001864 tmp->subordinate->number, 0,
1865 translation);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001866 else /* this is a legacy PCI bridge */
1867 return domain_context_mapping_one(domain,
David Woodhouse276dbf992009-04-04 01:45:37 +01001868 pci_domain_nr(tmp->bus),
1869 tmp->bus->number,
Fenghua Yu4ed0d3e2009-04-24 17:30:20 -07001870 tmp->devfn,
1871 translation);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001872}
1873
Weidong Han5331fe62008-12-08 23:00:00 +08001874static int domain_context_mapped(struct pci_dev *pdev)
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001875{
1876 int ret;
1877 struct pci_dev *tmp, *parent;
Weidong Han5331fe62008-12-08 23:00:00 +08001878 struct intel_iommu *iommu;
1879
David Woodhouse276dbf992009-04-04 01:45:37 +01001880 iommu = device_to_iommu(pci_domain_nr(pdev->bus), pdev->bus->number,
1881 pdev->devfn);
Weidong Han5331fe62008-12-08 23:00:00 +08001882 if (!iommu)
1883 return -ENODEV;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001884
David Woodhouse276dbf992009-04-04 01:45:37 +01001885 ret = device_context_mapped(iommu, pdev->bus->number, pdev->devfn);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001886 if (!ret)
1887 return ret;
1888 /* dependent device mapping */
1889 tmp = pci_find_upstream_pcie_bridge(pdev);
1890 if (!tmp)
1891 return ret;
1892 /* Secondary interface's bus number and devfn 0 */
1893 parent = pdev->bus->self;
1894 while (parent != tmp) {
Weidong Han8c11e792008-12-08 15:29:22 +08001895 ret = device_context_mapped(iommu, parent->bus->number,
David Woodhouse276dbf992009-04-04 01:45:37 +01001896 parent->devfn);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001897 if (!ret)
1898 return ret;
1899 parent = parent->bus->self;
1900 }
Kenji Kaneshige5f4d91a2009-11-11 14:36:17 +09001901 if (pci_is_pcie(tmp))
David Woodhouse276dbf992009-04-04 01:45:37 +01001902 return device_context_mapped(iommu, tmp->subordinate->number,
1903 0);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001904 else
David Woodhouse276dbf992009-04-04 01:45:37 +01001905 return device_context_mapped(iommu, tmp->bus->number,
1906 tmp->devfn);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001907}
1908
Fenghua Yuf5329592009-08-04 15:09:37 -07001909/* Returns a number of VTD pages, but aligned to MM page size */
1910static inline unsigned long aligned_nrpages(unsigned long host_addr,
1911 size_t size)
1912{
1913 host_addr &= ~PAGE_MASK;
1914 return PAGE_ALIGN(host_addr + size) >> VTD_PAGE_SHIFT;
1915}
1916
Youquan Song6dd9a7c2011-05-25 19:13:49 +01001917/* Return largest possible superpage level for a given mapping */
1918static inline int hardware_largepage_caps(struct dmar_domain *domain,
1919 unsigned long iov_pfn,
1920 unsigned long phy_pfn,
1921 unsigned long pages)
1922{
1923 int support, level = 1;
1924 unsigned long pfnmerge;
1925
1926 support = domain->iommu_superpage;
1927
1928 /* To use a large page, the virtual *and* physical addresses
1929 must be aligned to 2MiB/1GiB/etc. Lower bits set in either
1930 of them will mean we have to use smaller pages. So just
1931 merge them and check both at once. */
1932 pfnmerge = iov_pfn | phy_pfn;
1933
1934 while (support && !(pfnmerge & ~VTD_STRIDE_MASK)) {
1935 pages >>= VTD_STRIDE_SHIFT;
1936 if (!pages)
1937 break;
1938 pfnmerge >>= VTD_STRIDE_SHIFT;
1939 level++;
1940 support--;
1941 }
1942 return level;
1943}
1944
David Woodhouse9051aa02009-06-29 12:30:54 +01001945static int __domain_mapping(struct dmar_domain *domain, unsigned long iov_pfn,
1946 struct scatterlist *sg, unsigned long phys_pfn,
1947 unsigned long nr_pages, int prot)
David Woodhousee1605492009-06-29 11:17:38 +01001948{
1949 struct dma_pte *first_pte = NULL, *pte = NULL;
David Woodhouse9051aa02009-06-29 12:30:54 +01001950 phys_addr_t uninitialized_var(pteval);
David Woodhousee1605492009-06-29 11:17:38 +01001951 int addr_width = agaw_to_width(domain->agaw) - VTD_PAGE_SHIFT;
David Woodhouse9051aa02009-06-29 12:30:54 +01001952 unsigned long sg_res;
Youquan Song6dd9a7c2011-05-25 19:13:49 +01001953 unsigned int largepage_lvl = 0;
1954 unsigned long lvl_pages = 0;
David Woodhousee1605492009-06-29 11:17:38 +01001955
1956 BUG_ON(addr_width < BITS_PER_LONG && (iov_pfn + nr_pages - 1) >> addr_width);
1957
1958 if ((prot & (DMA_PTE_READ|DMA_PTE_WRITE)) == 0)
1959 return -EINVAL;
1960
1961 prot &= DMA_PTE_READ | DMA_PTE_WRITE | DMA_PTE_SNP;
1962
David Woodhouse9051aa02009-06-29 12:30:54 +01001963 if (sg)
1964 sg_res = 0;
1965 else {
1966 sg_res = nr_pages + 1;
1967 pteval = ((phys_addr_t)phys_pfn << VTD_PAGE_SHIFT) | prot;
1968 }
1969
Youquan Song6dd9a7c2011-05-25 19:13:49 +01001970 while (nr_pages > 0) {
David Woodhousec85994e2009-07-01 19:21:24 +01001971 uint64_t tmp;
1972
David Woodhousee1605492009-06-29 11:17:38 +01001973 if (!sg_res) {
Fenghua Yuf5329592009-08-04 15:09:37 -07001974 sg_res = aligned_nrpages(sg->offset, sg->length);
David Woodhousee1605492009-06-29 11:17:38 +01001975 sg->dma_address = ((dma_addr_t)iov_pfn << VTD_PAGE_SHIFT) + sg->offset;
1976 sg->dma_length = sg->length;
1977 pteval = page_to_phys(sg_page(sg)) | prot;
Youquan Song6dd9a7c2011-05-25 19:13:49 +01001978 phys_pfn = pteval >> VTD_PAGE_SHIFT;
David Woodhousee1605492009-06-29 11:17:38 +01001979 }
Youquan Song6dd9a7c2011-05-25 19:13:49 +01001980
David Woodhousee1605492009-06-29 11:17:38 +01001981 if (!pte) {
Youquan Song6dd9a7c2011-05-25 19:13:49 +01001982 largepage_lvl = hardware_largepage_caps(domain, iov_pfn, phys_pfn, sg_res);
1983
David Woodhouse5cf0a762014-03-19 16:07:49 +00001984 first_pte = pte = pfn_to_dma_pte(domain, iov_pfn, &largepage_lvl);
David Woodhousee1605492009-06-29 11:17:38 +01001985 if (!pte)
1986 return -ENOMEM;
Youquan Song6dd9a7c2011-05-25 19:13:49 +01001987 /* It is large page*/
Woodhouse, David6491d4d2012-12-19 13:25:35 +00001988 if (largepage_lvl > 1) {
Youquan Song6dd9a7c2011-05-25 19:13:49 +01001989 pteval |= DMA_PTE_LARGE_PAGE;
Woodhouse, David6491d4d2012-12-19 13:25:35 +00001990 /* Ensure that old small page tables are removed to make room
1991 for superpage, if they exist. */
1992 dma_pte_clear_range(domain, iov_pfn,
1993 iov_pfn + lvl_to_nr_pages(largepage_lvl) - 1);
1994 dma_pte_free_pagetable(domain, iov_pfn,
1995 iov_pfn + lvl_to_nr_pages(largepage_lvl) - 1);
1996 } else {
Youquan Song6dd9a7c2011-05-25 19:13:49 +01001997 pteval &= ~(uint64_t)DMA_PTE_LARGE_PAGE;
Woodhouse, David6491d4d2012-12-19 13:25:35 +00001998 }
Youquan Song6dd9a7c2011-05-25 19:13:49 +01001999
David Woodhousee1605492009-06-29 11:17:38 +01002000 }
2001 /* We don't need lock here, nobody else
2002 * touches the iova range
2003 */
David Woodhouse7766a3f2009-07-01 20:27:03 +01002004 tmp = cmpxchg64_local(&pte->val, 0ULL, pteval);
David Woodhousec85994e2009-07-01 19:21:24 +01002005 if (tmp) {
David Woodhouse1bf20f02009-06-29 22:06:43 +01002006 static int dumps = 5;
David Woodhousec85994e2009-07-01 19:21:24 +01002007 printk(KERN_CRIT "ERROR: DMA PTE for vPFN 0x%lx already set (to %llx not %llx)\n",
2008 iov_pfn, tmp, (unsigned long long)pteval);
David Woodhouse1bf20f02009-06-29 22:06:43 +01002009 if (dumps) {
2010 dumps--;
2011 debug_dma_dump_mappings(NULL);
2012 }
2013 WARN_ON(1);
2014 }
Youquan Song6dd9a7c2011-05-25 19:13:49 +01002015
2016 lvl_pages = lvl_to_nr_pages(largepage_lvl);
2017
2018 BUG_ON(nr_pages < lvl_pages);
2019 BUG_ON(sg_res < lvl_pages);
2020
2021 nr_pages -= lvl_pages;
2022 iov_pfn += lvl_pages;
2023 phys_pfn += lvl_pages;
2024 pteval += lvl_pages * VTD_PAGE_SIZE;
2025 sg_res -= lvl_pages;
2026
2027 /* If the next PTE would be the first in a new page, then we
2028 need to flush the cache on the entries we've just written.
2029 And then we'll need to recalculate 'pte', so clear it and
2030 let it get set again in the if (!pte) block above.
2031
2032 If we're done (!nr_pages) we need to flush the cache too.
2033
2034 Also if we've been setting superpages, we may need to
2035 recalculate 'pte' and switch back to smaller pages for the
2036 end of the mapping, if the trailing size is not enough to
2037 use another superpage (i.e. sg_res < lvl_pages). */
David Woodhousee1605492009-06-29 11:17:38 +01002038 pte++;
Youquan Song6dd9a7c2011-05-25 19:13:49 +01002039 if (!nr_pages || first_pte_in_page(pte) ||
2040 (largepage_lvl > 1 && sg_res < lvl_pages)) {
David Woodhousee1605492009-06-29 11:17:38 +01002041 domain_flush_cache(domain, first_pte,
2042 (void *)pte - (void *)first_pte);
2043 pte = NULL;
2044 }
Youquan Song6dd9a7c2011-05-25 19:13:49 +01002045
2046 if (!sg_res && nr_pages)
David Woodhousee1605492009-06-29 11:17:38 +01002047 sg = sg_next(sg);
2048 }
2049 return 0;
2050}
2051
David Woodhouse9051aa02009-06-29 12:30:54 +01002052static inline int domain_sg_mapping(struct dmar_domain *domain, unsigned long iov_pfn,
2053 struct scatterlist *sg, unsigned long nr_pages,
2054 int prot)
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002055{
David Woodhouse9051aa02009-06-29 12:30:54 +01002056 return __domain_mapping(domain, iov_pfn, sg, 0, nr_pages, prot);
2057}
Fenghua Yu5b6985c2008-10-16 18:02:32 -07002058
David Woodhouse9051aa02009-06-29 12:30:54 +01002059static inline int domain_pfn_mapping(struct dmar_domain *domain, unsigned long iov_pfn,
2060 unsigned long phys_pfn, unsigned long nr_pages,
2061 int prot)
2062{
2063 return __domain_mapping(domain, iov_pfn, NULL, phys_pfn, nr_pages, prot);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002064}
2065
Weidong Hanc7151a82008-12-08 22:51:37 +08002066static void iommu_detach_dev(struct intel_iommu *iommu, u8 bus, u8 devfn)
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002067{
Weidong Hanc7151a82008-12-08 22:51:37 +08002068 if (!iommu)
2069 return;
Weidong Han8c11e792008-12-08 15:29:22 +08002070
2071 clear_context_table(iommu, bus, devfn);
2072 iommu->flush.flush_context(iommu, 0, 0, 0,
David Woodhouse4c25a2c2009-05-10 17:16:06 +01002073 DMA_CCMD_GLOBAL_INVL);
David Woodhouse1f0ef2a2009-05-10 19:58:49 +01002074 iommu->flush.flush_iotlb(iommu, 0, 0, 0, DMA_TLB_GLOBAL_FLUSH);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002075}
2076
David Woodhouse109b9b02012-05-25 17:43:02 +01002077static inline void unlink_domain_info(struct device_domain_info *info)
2078{
2079 assert_spin_locked(&device_domain_lock);
2080 list_del(&info->link);
2081 list_del(&info->global);
2082 if (info->dev)
David Woodhouse0bcb3e22014-03-06 17:12:03 +00002083 info->dev->archdata.iommu = NULL;
David Woodhouse109b9b02012-05-25 17:43:02 +01002084}
2085
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002086static void domain_remove_dev_info(struct dmar_domain *domain)
2087{
2088 struct device_domain_info *info;
Jiang Liu92d03cc2014-02-19 14:07:28 +08002089 unsigned long flags, flags2;
Weidong Hanc7151a82008-12-08 22:51:37 +08002090 struct intel_iommu *iommu;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002091
2092 spin_lock_irqsave(&device_domain_lock, flags);
2093 while (!list_empty(&domain->devices)) {
2094 info = list_entry(domain->devices.next,
2095 struct device_domain_info, link);
David Woodhouse109b9b02012-05-25 17:43:02 +01002096 unlink_domain_info(info);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002097 spin_unlock_irqrestore(&device_domain_lock, flags);
2098
Yu Zhao93a23a72009-05-18 13:51:37 +08002099 iommu_disable_dev_iotlb(info);
David Woodhouse276dbf992009-04-04 01:45:37 +01002100 iommu = device_to_iommu(info->segment, info->bus, info->devfn);
Weidong Hanc7151a82008-12-08 22:51:37 +08002101 iommu_detach_dev(iommu, info->bus, info->devfn);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002102
Jiang Liu92d03cc2014-02-19 14:07:28 +08002103 if (domain->flags & DOMAIN_FLAG_VIRTUAL_MACHINE) {
2104 iommu_detach_dependent_devices(iommu, info->dev);
2105 /* clear this iommu in iommu_bmp, update iommu count
2106 * and capabilities
2107 */
2108 spin_lock_irqsave(&domain->iommu_lock, flags2);
2109 if (test_and_clear_bit(iommu->seq_id,
2110 domain->iommu_bmp)) {
2111 domain->iommu_count--;
2112 domain_update_iommu_cap(domain);
2113 }
2114 spin_unlock_irqrestore(&domain->iommu_lock, flags2);
2115 }
2116
2117 free_devinfo_mem(info);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002118 spin_lock_irqsave(&device_domain_lock, flags);
2119 }
2120 spin_unlock_irqrestore(&device_domain_lock, flags);
2121}
2122
2123/*
2124 * find_domain
David Woodhouse1525a292014-03-06 16:19:30 +00002125 * Note: we use struct device->archdata.iommu stores the info
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002126 */
David Woodhouse1525a292014-03-06 16:19:30 +00002127static struct dmar_domain *find_domain(struct device *dev)
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002128{
2129 struct device_domain_info *info;
2130
2131 /* No lock here, assumes no domain exit in normal case */
David Woodhouse1525a292014-03-06 16:19:30 +00002132 info = dev->archdata.iommu;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002133 if (info)
2134 return info->domain;
2135 return NULL;
2136}
2137
Jiang Liu745f2582014-02-19 14:07:26 +08002138static inline struct dmar_domain *
2139dmar_search_domain_by_dev_info(int segment, int bus, int devfn)
2140{
2141 struct device_domain_info *info;
2142
2143 list_for_each_entry(info, &device_domain_list, global)
2144 if (info->segment == segment && info->bus == bus &&
2145 info->devfn == devfn)
2146 return info->domain;
2147
2148 return NULL;
2149}
2150
2151static int dmar_insert_dev_info(int segment, int bus, int devfn,
David Woodhouse0bcb3e22014-03-06 17:12:03 +00002152 struct device *dev, struct dmar_domain **domp)
Jiang Liu745f2582014-02-19 14:07:26 +08002153{
2154 struct dmar_domain *found, *domain = *domp;
2155 struct device_domain_info *info;
2156 unsigned long flags;
2157
2158 info = alloc_devinfo_mem();
2159 if (!info)
2160 return -ENOMEM;
2161
2162 info->segment = segment;
2163 info->bus = bus;
2164 info->devfn = devfn;
2165 info->dev = dev;
2166 info->domain = domain;
2167 if (!dev)
2168 domain->flags |= DOMAIN_FLAG_P2P_MULTIPLE_DEVICES;
2169
2170 spin_lock_irqsave(&device_domain_lock, flags);
2171 if (dev)
David Woodhouse0bcb3e22014-03-06 17:12:03 +00002172 found = find_domain(dev);
Jiang Liu745f2582014-02-19 14:07:26 +08002173 else
2174 found = dmar_search_domain_by_dev_info(segment, bus, devfn);
2175 if (found) {
2176 spin_unlock_irqrestore(&device_domain_lock, flags);
2177 free_devinfo_mem(info);
2178 if (found != domain) {
2179 domain_exit(domain);
2180 *domp = found;
2181 }
2182 } else {
2183 list_add(&info->link, &domain->devices);
2184 list_add(&info->global, &device_domain_list);
2185 if (dev)
David Woodhouse0bcb3e22014-03-06 17:12:03 +00002186 dev->archdata.iommu = info;
Jiang Liu745f2582014-02-19 14:07:26 +08002187 spin_unlock_irqrestore(&device_domain_lock, flags);
2188 }
2189
2190 return 0;
2191}
2192
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002193/* domain is initialized */
2194static struct dmar_domain *get_domain_for_dev(struct pci_dev *pdev, int gaw)
2195{
Jiang Liue85bb5d2014-02-19 14:07:27 +08002196 struct dmar_domain *domain, *free = NULL;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002197 struct intel_iommu *iommu;
2198 struct dmar_drhd_unit *drhd;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002199 struct pci_dev *dev_tmp;
2200 unsigned long flags;
2201 int bus = 0, devfn = 0;
David Woodhouse276dbf992009-04-04 01:45:37 +01002202 int segment;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002203
David Woodhouse1525a292014-03-06 16:19:30 +00002204 domain = find_domain(&pdev->dev);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002205 if (domain)
2206 return domain;
2207
David Woodhouse276dbf992009-04-04 01:45:37 +01002208 segment = pci_domain_nr(pdev->bus);
2209
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002210 dev_tmp = pci_find_upstream_pcie_bridge(pdev);
2211 if (dev_tmp) {
Kenji Kaneshige5f4d91a2009-11-11 14:36:17 +09002212 if (pci_is_pcie(dev_tmp)) {
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002213 bus = dev_tmp->subordinate->number;
2214 devfn = 0;
2215 } else {
2216 bus = dev_tmp->bus->number;
2217 devfn = dev_tmp->devfn;
2218 }
2219 spin_lock_irqsave(&device_domain_lock, flags);
Jiang Liu745f2582014-02-19 14:07:26 +08002220 domain = dmar_search_domain_by_dev_info(segment, bus, devfn);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002221 spin_unlock_irqrestore(&device_domain_lock, flags);
2222 /* pcie-pci bridge already has a domain, uses it */
Jiang Liu745f2582014-02-19 14:07:26 +08002223 if (domain)
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002224 goto found_domain;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002225 }
2226
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002227 drhd = dmar_find_matched_drhd_unit(pdev);
2228 if (!drhd) {
2229 printk(KERN_ERR "IOMMU: can't find DMAR for device %s\n",
2230 pci_name(pdev));
2231 return NULL;
2232 }
2233 iommu = drhd->iommu;
2234
Jiang Liu745f2582014-02-19 14:07:26 +08002235 /* Allocate and intialize new domain for the device */
Jiang Liu92d03cc2014-02-19 14:07:28 +08002236 domain = alloc_domain(false);
Jiang Liu745f2582014-02-19 14:07:26 +08002237 if (!domain)
2238 goto error;
2239 if (iommu_attach_domain(domain, iommu)) {
Alex Williamson2fe9723d2011-03-04 14:52:30 -07002240 free_domain_mem(domain);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002241 goto error;
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07002242 }
Jiang Liue85bb5d2014-02-19 14:07:27 +08002243 free = domain;
2244 if (domain_init(domain, gaw))
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002245 goto error;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002246
2247 /* register pcie-to-pci device */
2248 if (dev_tmp) {
Jiang Liue85bb5d2014-02-19 14:07:27 +08002249 if (dmar_insert_dev_info(segment, bus, devfn, NULL, &domain))
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002250 goto error;
Jiang Liue85bb5d2014-02-19 14:07:27 +08002251 else
2252 free = NULL;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002253 }
2254
2255found_domain:
Jiang Liu745f2582014-02-19 14:07:26 +08002256 if (dmar_insert_dev_info(segment, pdev->bus->number, pdev->devfn,
David Woodhouse0bcb3e22014-03-06 17:12:03 +00002257 &pdev->dev, &domain) == 0)
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002258 return domain;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002259error:
Jiang Liue85bb5d2014-02-19 14:07:27 +08002260 if (free)
2261 domain_exit(free);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002262 /* recheck it here, maybe others set it */
David Woodhouse1525a292014-03-06 16:19:30 +00002263 return find_domain(&pdev->dev);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002264}
2265
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07002266static int iommu_identity_mapping;
David Woodhousee0fc7e02009-09-30 09:12:17 -07002267#define IDENTMAP_ALL 1
2268#define IDENTMAP_GFX 2
2269#define IDENTMAP_AZALIA 4
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07002270
David Woodhouseb2132032009-06-26 18:50:28 +01002271static int iommu_domain_identity_map(struct dmar_domain *domain,
2272 unsigned long long start,
2273 unsigned long long end)
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002274{
David Woodhousec5395d52009-06-28 16:35:56 +01002275 unsigned long first_vpfn = start >> VTD_PAGE_SHIFT;
2276 unsigned long last_vpfn = end >> VTD_PAGE_SHIFT;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002277
David Woodhousec5395d52009-06-28 16:35:56 +01002278 if (!reserve_iova(&domain->iovad, dma_to_mm_pfn(first_vpfn),
2279 dma_to_mm_pfn(last_vpfn))) {
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002280 printk(KERN_ERR "IOMMU: reserve iova failed\n");
David Woodhouseb2132032009-06-26 18:50:28 +01002281 return -ENOMEM;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002282 }
2283
David Woodhousec5395d52009-06-28 16:35:56 +01002284 pr_debug("Mapping reserved region %llx-%llx for domain %d\n",
2285 start, end, domain->id);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002286 /*
2287 * RMRR range might have overlap with physical memory range,
2288 * clear it first
2289 */
David Woodhousec5395d52009-06-28 16:35:56 +01002290 dma_pte_clear_range(domain, first_vpfn, last_vpfn);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002291
David Woodhousec5395d52009-06-28 16:35:56 +01002292 return domain_pfn_mapping(domain, first_vpfn, first_vpfn,
2293 last_vpfn - first_vpfn + 1,
David Woodhouse61df7442009-06-28 11:55:58 +01002294 DMA_PTE_READ|DMA_PTE_WRITE);
David Woodhouseb2132032009-06-26 18:50:28 +01002295}
2296
2297static int iommu_prepare_identity_map(struct pci_dev *pdev,
2298 unsigned long long start,
2299 unsigned long long end)
2300{
2301 struct dmar_domain *domain;
2302 int ret;
2303
David Woodhousec7ab48d2009-06-26 19:10:36 +01002304 domain = get_domain_for_dev(pdev, DEFAULT_DOMAIN_ADDRESS_WIDTH);
David Woodhouseb2132032009-06-26 18:50:28 +01002305 if (!domain)
2306 return -ENOMEM;
2307
David Woodhouse19943b02009-08-04 16:19:20 +01002308 /* For _hardware_ passthrough, don't bother. But for software
2309 passthrough, we do it anyway -- it may indicate a memory
2310 range which is reserved in E820, so which didn't get set
2311 up to start with in si_domain */
2312 if (domain == si_domain && hw_pass_through) {
2313 printk("Ignoring identity map for HW passthrough device %s [0x%Lx - 0x%Lx]\n",
2314 pci_name(pdev), start, end);
2315 return 0;
2316 }
2317
2318 printk(KERN_INFO
2319 "IOMMU: Setting identity map for device %s [0x%Lx - 0x%Lx]\n",
2320 pci_name(pdev), start, end);
David Woodhouse2ff729f2009-08-26 14:25:41 +01002321
David Woodhouse5595b522009-12-02 09:21:55 +00002322 if (end < start) {
2323 WARN(1, "Your BIOS is broken; RMRR ends before it starts!\n"
2324 "BIOS vendor: %s; Ver: %s; Product Version: %s\n",
2325 dmi_get_system_info(DMI_BIOS_VENDOR),
2326 dmi_get_system_info(DMI_BIOS_VERSION),
2327 dmi_get_system_info(DMI_PRODUCT_VERSION));
2328 ret = -EIO;
2329 goto error;
2330 }
2331
David Woodhouse2ff729f2009-08-26 14:25:41 +01002332 if (end >> agaw_to_width(domain->agaw)) {
2333 WARN(1, "Your BIOS is broken; RMRR exceeds permitted address width (%d bits)\n"
2334 "BIOS vendor: %s; Ver: %s; Product Version: %s\n",
2335 agaw_to_width(domain->agaw),
2336 dmi_get_system_info(DMI_BIOS_VENDOR),
2337 dmi_get_system_info(DMI_BIOS_VERSION),
2338 dmi_get_system_info(DMI_PRODUCT_VERSION));
2339 ret = -EIO;
2340 goto error;
2341 }
David Woodhouse19943b02009-08-04 16:19:20 +01002342
David Woodhouseb2132032009-06-26 18:50:28 +01002343 ret = iommu_domain_identity_map(domain, start, end);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002344 if (ret)
2345 goto error;
2346
2347 /* context entry init */
Fenghua Yu4ed0d3e2009-04-24 17:30:20 -07002348 ret = domain_context_mapping(domain, pdev, CONTEXT_TT_MULTI_LEVEL);
David Woodhouseb2132032009-06-26 18:50:28 +01002349 if (ret)
2350 goto error;
2351
2352 return 0;
2353
2354 error:
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002355 domain_exit(domain);
2356 return ret;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002357}
2358
2359static inline int iommu_prepare_rmrr_dev(struct dmar_rmrr_unit *rmrr,
2360 struct pci_dev *pdev)
2361{
Keshavamurthy, Anil S358dd8a2007-10-21 16:41:59 -07002362 if (pdev->dev.archdata.iommu == DUMMY_DEVICE_DOMAIN_INFO)
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002363 return 0;
2364 return iommu_prepare_identity_map(pdev, rmrr->base_address,
David Woodhouse70e535d2011-05-31 00:22:52 +01002365 rmrr->end_address);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002366}
2367
Suresh Siddhad3f13812011-08-23 17:05:25 -07002368#ifdef CONFIG_INTEL_IOMMU_FLOPPY_WA
Keshavamurthy, Anil S49a04292007-10-21 16:41:57 -07002369static inline void iommu_prepare_isa(void)
2370{
2371 struct pci_dev *pdev;
2372 int ret;
2373
2374 pdev = pci_get_class(PCI_CLASS_BRIDGE_ISA << 8, NULL);
2375 if (!pdev)
2376 return;
2377
David Woodhousec7ab48d2009-06-26 19:10:36 +01002378 printk(KERN_INFO "IOMMU: Prepare 0-16MiB unity mapping for LPC\n");
David Woodhouse70e535d2011-05-31 00:22:52 +01002379 ret = iommu_prepare_identity_map(pdev, 0, 16*1024*1024 - 1);
Keshavamurthy, Anil S49a04292007-10-21 16:41:57 -07002380
2381 if (ret)
David Woodhousec7ab48d2009-06-26 19:10:36 +01002382 printk(KERN_ERR "IOMMU: Failed to create 0-16MiB identity map; "
2383 "floppy might not work\n");
Keshavamurthy, Anil S49a04292007-10-21 16:41:57 -07002384
2385}
2386#else
2387static inline void iommu_prepare_isa(void)
2388{
2389 return;
2390}
Suresh Siddhad3f13812011-08-23 17:05:25 -07002391#endif /* !CONFIG_INTEL_IOMMU_FLPY_WA */
Keshavamurthy, Anil S49a04292007-10-21 16:41:57 -07002392
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07002393static int md_domain_init(struct dmar_domain *domain, int guest_width);
David Woodhousec7ab48d2009-06-26 19:10:36 +01002394
Matt Kraai071e1372009-08-23 22:30:22 -07002395static int __init si_domain_init(int hw)
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07002396{
2397 struct dmar_drhd_unit *drhd;
2398 struct intel_iommu *iommu;
David Woodhousec7ab48d2009-06-26 19:10:36 +01002399 int nid, ret = 0;
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07002400
Jiang Liu92d03cc2014-02-19 14:07:28 +08002401 si_domain = alloc_domain(false);
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07002402 if (!si_domain)
2403 return -EFAULT;
2404
Jiang Liu92d03cc2014-02-19 14:07:28 +08002405 si_domain->flags = DOMAIN_FLAG_STATIC_IDENTITY;
2406
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07002407 for_each_active_iommu(iommu, drhd) {
2408 ret = iommu_attach_domain(si_domain, iommu);
2409 if (ret) {
2410 domain_exit(si_domain);
2411 return -EFAULT;
2412 }
2413 }
2414
2415 if (md_domain_init(si_domain, DEFAULT_DOMAIN_ADDRESS_WIDTH)) {
2416 domain_exit(si_domain);
2417 return -EFAULT;
2418 }
2419
Jiang Liu9544c002014-01-06 14:18:13 +08002420 pr_debug("IOMMU: identity mapping domain is domain %d\n",
2421 si_domain->id);
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07002422
David Woodhouse19943b02009-08-04 16:19:20 +01002423 if (hw)
2424 return 0;
2425
David Woodhousec7ab48d2009-06-26 19:10:36 +01002426 for_each_online_node(nid) {
Tejun Heod4bbf7e2011-11-28 09:46:22 -08002427 unsigned long start_pfn, end_pfn;
2428 int i;
2429
2430 for_each_mem_pfn_range(i, nid, &start_pfn, &end_pfn, NULL) {
2431 ret = iommu_domain_identity_map(si_domain,
2432 PFN_PHYS(start_pfn), PFN_PHYS(end_pfn));
2433 if (ret)
2434 return ret;
2435 }
David Woodhousec7ab48d2009-06-26 19:10:36 +01002436 }
2437
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07002438 return 0;
2439}
2440
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07002441static int identity_mapping(struct pci_dev *pdev)
2442{
2443 struct device_domain_info *info;
2444
2445 if (likely(!iommu_identity_mapping))
2446 return 0;
2447
Mike Traviscb452a42011-05-28 13:15:03 -05002448 info = pdev->dev.archdata.iommu;
2449 if (info && info != DUMMY_DEVICE_DOMAIN_INFO)
2450 return (info->domain == si_domain);
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07002451
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07002452 return 0;
2453}
2454
2455static int domain_add_dev_info(struct dmar_domain *domain,
David Woodhouse5fe60f42009-08-09 10:53:41 +01002456 struct pci_dev *pdev,
2457 int translation)
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07002458{
2459 struct device_domain_info *info;
2460 unsigned long flags;
David Woodhouse5fe60f42009-08-09 10:53:41 +01002461 int ret;
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07002462
2463 info = alloc_devinfo_mem();
2464 if (!info)
2465 return -ENOMEM;
2466
2467 info->segment = pci_domain_nr(pdev->bus);
2468 info->bus = pdev->bus->number;
2469 info->devfn = pdev->devfn;
David Woodhouse0bcb3e22014-03-06 17:12:03 +00002470 info->dev = &pdev->dev;
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07002471 info->domain = domain;
2472
2473 spin_lock_irqsave(&device_domain_lock, flags);
2474 list_add(&info->link, &domain->devices);
2475 list_add(&info->global, &device_domain_list);
2476 pdev->dev.archdata.iommu = info;
2477 spin_unlock_irqrestore(&device_domain_lock, flags);
2478
David Woodhousee2ad23d2012-05-25 17:42:54 +01002479 ret = domain_context_mapping(domain, pdev, translation);
2480 if (ret) {
2481 spin_lock_irqsave(&device_domain_lock, flags);
David Woodhouse109b9b02012-05-25 17:43:02 +01002482 unlink_domain_info(info);
David Woodhousee2ad23d2012-05-25 17:42:54 +01002483 spin_unlock_irqrestore(&device_domain_lock, flags);
2484 free_devinfo_mem(info);
2485 return ret;
2486 }
2487
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07002488 return 0;
2489}
2490
Tom Mingarelliea2447f2012-11-20 19:43:17 +00002491static bool device_has_rmrr(struct pci_dev *dev)
2492{
2493 struct dmar_rmrr_unit *rmrr;
David Woodhouse832bd852014-03-07 15:08:36 +00002494 struct device *tmp;
Tom Mingarelliea2447f2012-11-20 19:43:17 +00002495 int i;
2496
Jiang Liu0e242612014-02-19 14:07:34 +08002497 rcu_read_lock();
Tom Mingarelliea2447f2012-11-20 19:43:17 +00002498 for_each_rmrr_units(rmrr) {
Jiang Liub683b232014-02-19 14:07:32 +08002499 /*
2500 * Return TRUE if this RMRR contains the device that
2501 * is passed in.
2502 */
2503 for_each_active_dev_scope(rmrr->devices,
2504 rmrr->devices_cnt, i, tmp)
David Woodhouse832bd852014-03-07 15:08:36 +00002505 if (tmp == &dev->dev) {
Jiang Liu0e242612014-02-19 14:07:34 +08002506 rcu_read_unlock();
Tom Mingarelliea2447f2012-11-20 19:43:17 +00002507 return true;
Jiang Liub683b232014-02-19 14:07:32 +08002508 }
Tom Mingarelliea2447f2012-11-20 19:43:17 +00002509 }
Jiang Liu0e242612014-02-19 14:07:34 +08002510 rcu_read_unlock();
Tom Mingarelliea2447f2012-11-20 19:43:17 +00002511 return false;
2512}
2513
David Woodhouse6941af22009-07-04 18:24:27 +01002514static int iommu_should_identity_map(struct pci_dev *pdev, int startup)
2515{
Tom Mingarelliea2447f2012-11-20 19:43:17 +00002516
2517 /*
2518 * We want to prevent any device associated with an RMRR from
2519 * getting placed into the SI Domain. This is done because
2520 * problems exist when devices are moved in and out of domains
2521 * and their respective RMRR info is lost. We exempt USB devices
2522 * from this process due to their usage of RMRRs that are known
2523 * to not be needed after BIOS hand-off to OS.
2524 */
2525 if (device_has_rmrr(pdev) &&
2526 (pdev->class >> 8) != PCI_CLASS_SERIAL_USB)
2527 return 0;
2528
David Woodhousee0fc7e02009-09-30 09:12:17 -07002529 if ((iommu_identity_mapping & IDENTMAP_AZALIA) && IS_AZALIA(pdev))
2530 return 1;
2531
2532 if ((iommu_identity_mapping & IDENTMAP_GFX) && IS_GFX_DEVICE(pdev))
2533 return 1;
2534
2535 if (!(iommu_identity_mapping & IDENTMAP_ALL))
2536 return 0;
David Woodhouse6941af22009-07-04 18:24:27 +01002537
David Woodhouse3dfc8132009-07-04 19:11:08 +01002538 /*
2539 * We want to start off with all devices in the 1:1 domain, and
2540 * take them out later if we find they can't access all of memory.
2541 *
2542 * However, we can't do this for PCI devices behind bridges,
2543 * because all PCI devices behind the same bridge will end up
2544 * with the same source-id on their transactions.
2545 *
2546 * Practically speaking, we can't change things around for these
2547 * devices at run-time, because we can't be sure there'll be no
2548 * DMA transactions in flight for any of their siblings.
2549 *
2550 * So PCI devices (unless they're on the root bus) as well as
2551 * their parent PCI-PCI or PCIe-PCI bridges must be left _out_ of
2552 * the 1:1 domain, just in _case_ one of their siblings turns out
2553 * not to be able to map all of memory.
2554 */
Kenji Kaneshige5f4d91a2009-11-11 14:36:17 +09002555 if (!pci_is_pcie(pdev)) {
David Woodhouse3dfc8132009-07-04 19:11:08 +01002556 if (!pci_is_root_bus(pdev->bus))
2557 return 0;
2558 if (pdev->class >> 8 == PCI_CLASS_BRIDGE_PCI)
2559 return 0;
Yijing Wang62f87c02012-07-24 17:20:03 +08002560 } else if (pci_pcie_type(pdev) == PCI_EXP_TYPE_PCI_BRIDGE)
David Woodhouse3dfc8132009-07-04 19:11:08 +01002561 return 0;
2562
2563 /*
2564 * At boot time, we don't yet know if devices will be 64-bit capable.
2565 * Assume that they will -- if they turn out not to be, then we can
2566 * take them out of the 1:1 domain later.
2567 */
Chris Wright8fcc5372011-05-28 13:15:02 -05002568 if (!startup) {
2569 /*
2570 * If the device's dma_mask is less than the system's memory
2571 * size then this is not a candidate for identity mapping.
2572 */
2573 u64 dma_mask = pdev->dma_mask;
2574
2575 if (pdev->dev.coherent_dma_mask &&
2576 pdev->dev.coherent_dma_mask < dma_mask)
2577 dma_mask = pdev->dev.coherent_dma_mask;
2578
2579 return dma_mask >= dma_get_required_mask(&pdev->dev);
2580 }
David Woodhouse6941af22009-07-04 18:24:27 +01002581
2582 return 1;
2583}
2584
Matt Kraai071e1372009-08-23 22:30:22 -07002585static int __init iommu_prepare_static_identity_mapping(int hw)
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07002586{
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07002587 struct pci_dev *pdev = NULL;
2588 int ret;
2589
David Woodhouse19943b02009-08-04 16:19:20 +01002590 ret = si_domain_init(hw);
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07002591 if (ret)
2592 return -EFAULT;
2593
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07002594 for_each_pci_dev(pdev) {
David Woodhouse6941af22009-07-04 18:24:27 +01002595 if (iommu_should_identity_map(pdev, 1)) {
David Woodhouse5fe60f42009-08-09 10:53:41 +01002596 ret = domain_add_dev_info(si_domain, pdev,
Mike Traviseae460b2012-03-05 15:05:16 -08002597 hw ? CONTEXT_TT_PASS_THROUGH :
2598 CONTEXT_TT_MULTI_LEVEL);
2599 if (ret) {
2600 /* device not associated with an iommu */
2601 if (ret == -ENODEV)
2602 continue;
David Woodhouse62edf5d2009-07-04 10:59:46 +01002603 return ret;
Mike Traviseae460b2012-03-05 15:05:16 -08002604 }
2605 pr_info("IOMMU: %s identity mapping for device %s\n",
2606 hw ? "hardware" : "software", pci_name(pdev));
David Woodhouse62edf5d2009-07-04 10:59:46 +01002607 }
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07002608 }
2609
2610 return 0;
2611}
2612
Joseph Cihulab7792602011-05-03 00:08:37 -07002613static int __init init_dmars(void)
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002614{
2615 struct dmar_drhd_unit *drhd;
2616 struct dmar_rmrr_unit *rmrr;
David Woodhouse832bd852014-03-07 15:08:36 +00002617 struct device *dev;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002618 struct intel_iommu *iommu;
Suresh Siddha9d783ba2009-03-16 17:04:55 -07002619 int i, ret;
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07002620
2621 /*
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002622 * for each drhd
2623 * allocate root
2624 * initialize and program root entry to not present
2625 * endfor
2626 */
2627 for_each_drhd_unit(drhd) {
mark gross5e0d2a62008-03-04 15:22:08 -08002628 /*
2629 * lock not needed as this is only incremented in the single
2630 * threaded kernel __init code path all other access are read
2631 * only
2632 */
Mike Travis1b198bb2012-03-05 15:05:16 -08002633 if (g_num_of_iommus < IOMMU_UNITS_SUPPORTED) {
2634 g_num_of_iommus++;
2635 continue;
2636 }
2637 printk_once(KERN_ERR "intel-iommu: exceeded %d IOMMUs\n",
2638 IOMMU_UNITS_SUPPORTED);
mark gross5e0d2a62008-03-04 15:22:08 -08002639 }
2640
Weidong Hand9630fe2008-12-08 11:06:32 +08002641 g_iommus = kcalloc(g_num_of_iommus, sizeof(struct intel_iommu *),
2642 GFP_KERNEL);
2643 if (!g_iommus) {
2644 printk(KERN_ERR "Allocating global iommu array failed\n");
2645 ret = -ENOMEM;
2646 goto error;
2647 }
2648
mark gross80b20dd2008-04-18 13:53:58 -07002649 deferred_flush = kzalloc(g_num_of_iommus *
2650 sizeof(struct deferred_flush_tables), GFP_KERNEL);
2651 if (!deferred_flush) {
mark gross5e0d2a62008-03-04 15:22:08 -08002652 ret = -ENOMEM;
Jiang Liu989d51f2014-02-19 14:07:21 +08002653 goto free_g_iommus;
mark gross5e0d2a62008-03-04 15:22:08 -08002654 }
2655
Jiang Liu7c919772014-01-06 14:18:18 +08002656 for_each_active_iommu(iommu, drhd) {
Weidong Hand9630fe2008-12-08 11:06:32 +08002657 g_iommus[iommu->seq_id] = iommu;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002658
Suresh Siddhae61d98d2008-07-10 11:16:35 -07002659 ret = iommu_init_domains(iommu);
2660 if (ret)
Jiang Liu989d51f2014-02-19 14:07:21 +08002661 goto free_iommu;
Suresh Siddhae61d98d2008-07-10 11:16:35 -07002662
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002663 /*
2664 * TBD:
2665 * we could share the same root & context tables
Lucas De Marchi25985ed2011-03-30 22:57:33 -03002666 * among all IOMMU's. Need to Split it later.
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002667 */
2668 ret = iommu_alloc_root_entry(iommu);
2669 if (ret) {
2670 printk(KERN_ERR "IOMMU: allocate root entry failed\n");
Jiang Liu989d51f2014-02-19 14:07:21 +08002671 goto free_iommu;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002672 }
Fenghua Yu4ed0d3e2009-04-24 17:30:20 -07002673 if (!ecap_pass_through(iommu->ecap))
David Woodhouse19943b02009-08-04 16:19:20 +01002674 hw_pass_through = 0;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002675 }
2676
Suresh Siddha1531a6a2009-03-16 17:04:57 -07002677 /*
2678 * Start from the sane iommu hardware state.
2679 */
Jiang Liu7c919772014-01-06 14:18:18 +08002680 for_each_active_iommu(iommu, drhd) {
Suresh Siddha1531a6a2009-03-16 17:04:57 -07002681 /*
2682 * If the queued invalidation is already initialized by us
2683 * (for example, while enabling interrupt-remapping) then
2684 * we got the things already rolling from a sane state.
2685 */
2686 if (iommu->qi)
2687 continue;
2688
2689 /*
2690 * Clear any previous faults.
2691 */
2692 dmar_fault(-1, iommu);
2693 /*
2694 * Disable queued invalidation if supported and already enabled
2695 * before OS handover.
2696 */
2697 dmar_disable_qi(iommu);
2698 }
2699
Jiang Liu7c919772014-01-06 14:18:18 +08002700 for_each_active_iommu(iommu, drhd) {
Youquan Songa77b67d2008-10-16 16:31:56 -07002701 if (dmar_enable_qi(iommu)) {
2702 /*
2703 * Queued Invalidate not enabled, use Register Based
2704 * Invalidate
2705 */
2706 iommu->flush.flush_context = __iommu_flush_context;
2707 iommu->flush.flush_iotlb = __iommu_flush_iotlb;
Yinghai Lu680a7522010-04-08 19:58:23 +01002708 printk(KERN_INFO "IOMMU %d 0x%Lx: using Register based "
FUJITA Tomonorib4e0f9e2008-11-19 13:53:42 +09002709 "invalidation\n",
Yinghai Lu680a7522010-04-08 19:58:23 +01002710 iommu->seq_id,
FUJITA Tomonorib4e0f9e2008-11-19 13:53:42 +09002711 (unsigned long long)drhd->reg_base_addr);
Youquan Songa77b67d2008-10-16 16:31:56 -07002712 } else {
2713 iommu->flush.flush_context = qi_flush_context;
2714 iommu->flush.flush_iotlb = qi_flush_iotlb;
Yinghai Lu680a7522010-04-08 19:58:23 +01002715 printk(KERN_INFO "IOMMU %d 0x%Lx: using Queued "
FUJITA Tomonorib4e0f9e2008-11-19 13:53:42 +09002716 "invalidation\n",
Yinghai Lu680a7522010-04-08 19:58:23 +01002717 iommu->seq_id,
FUJITA Tomonorib4e0f9e2008-11-19 13:53:42 +09002718 (unsigned long long)drhd->reg_base_addr);
Youquan Songa77b67d2008-10-16 16:31:56 -07002719 }
2720 }
2721
David Woodhouse19943b02009-08-04 16:19:20 +01002722 if (iommu_pass_through)
David Woodhousee0fc7e02009-09-30 09:12:17 -07002723 iommu_identity_mapping |= IDENTMAP_ALL;
2724
Suresh Siddhad3f13812011-08-23 17:05:25 -07002725#ifdef CONFIG_INTEL_IOMMU_BROKEN_GFX_WA
David Woodhousee0fc7e02009-09-30 09:12:17 -07002726 iommu_identity_mapping |= IDENTMAP_GFX;
David Woodhouse19943b02009-08-04 16:19:20 +01002727#endif
David Woodhousee0fc7e02009-09-30 09:12:17 -07002728
2729 check_tylersburg_isoch();
2730
Fenghua Yu4ed0d3e2009-04-24 17:30:20 -07002731 /*
2732 * If pass through is not set or not enabled, setup context entries for
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07002733 * identity mappings for rmrr, gfx, and isa and may fall back to static
2734 * identity mapping if iommu_identity_mapping is set.
Fenghua Yu4ed0d3e2009-04-24 17:30:20 -07002735 */
David Woodhouse19943b02009-08-04 16:19:20 +01002736 if (iommu_identity_mapping) {
2737 ret = iommu_prepare_static_identity_mapping(hw_pass_through);
2738 if (ret) {
2739 printk(KERN_CRIT "Failed to setup IOMMU pass-through\n");
Jiang Liu989d51f2014-02-19 14:07:21 +08002740 goto free_iommu;
Fenghua Yu4ed0d3e2009-04-24 17:30:20 -07002741 }
Fenghua Yu4ed0d3e2009-04-24 17:30:20 -07002742 }
David Woodhouse19943b02009-08-04 16:19:20 +01002743 /*
2744 * For each rmrr
2745 * for each dev attached to rmrr
2746 * do
2747 * locate drhd for dev, alloc domain for dev
2748 * allocate free domain
2749 * allocate page table entries for rmrr
2750 * if context not allocated for bus
2751 * allocate and init context
2752 * set present in root table for this bus
2753 * init context with domain, translation etc
2754 * endfor
2755 * endfor
2756 */
2757 printk(KERN_INFO "IOMMU: Setting RMRR:\n");
2758 for_each_rmrr_units(rmrr) {
Jiang Liub683b232014-02-19 14:07:32 +08002759 /* some BIOS lists non-exist devices in DMAR table. */
2760 for_each_active_dev_scope(rmrr->devices, rmrr->devices_cnt,
David Woodhouse832bd852014-03-07 15:08:36 +00002761 i, dev) {
2762 if (!dev_is_pci(dev))
2763 continue;
2764 ret = iommu_prepare_rmrr_dev(rmrr, to_pci_dev(dev));
David Woodhouse19943b02009-08-04 16:19:20 +01002765 if (ret)
2766 printk(KERN_ERR
2767 "IOMMU: mapping reserved region failed\n");
2768 }
2769 }
2770
2771 iommu_prepare_isa();
Keshavamurthy, Anil S49a04292007-10-21 16:41:57 -07002772
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002773 /*
2774 * for each drhd
2775 * enable fault log
2776 * global invalidate context cache
2777 * global invalidate iotlb
2778 * enable translation
2779 */
Jiang Liu7c919772014-01-06 14:18:18 +08002780 for_each_iommu(iommu, drhd) {
Joseph Cihula51a63e62011-03-21 11:04:24 -07002781 if (drhd->ignored) {
2782 /*
2783 * we always have to disable PMRs or DMA may fail on
2784 * this device
2785 */
2786 if (force_on)
Jiang Liu7c919772014-01-06 14:18:18 +08002787 iommu_disable_protect_mem_regions(iommu);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002788 continue;
Joseph Cihula51a63e62011-03-21 11:04:24 -07002789 }
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002790
2791 iommu_flush_write_buffer(iommu);
2792
Keshavamurthy, Anil S3460a6d2007-10-21 16:41:54 -07002793 ret = dmar_set_interrupt(iommu);
2794 if (ret)
Jiang Liu989d51f2014-02-19 14:07:21 +08002795 goto free_iommu;
Keshavamurthy, Anil S3460a6d2007-10-21 16:41:54 -07002796
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002797 iommu_set_root_entry(iommu);
2798
David Woodhouse4c25a2c2009-05-10 17:16:06 +01002799 iommu->flush.flush_context(iommu, 0, 0, 0, DMA_CCMD_GLOBAL_INVL);
David Woodhouse1f0ef2a2009-05-10 19:58:49 +01002800 iommu->flush.flush_iotlb(iommu, 0, 0, 0, DMA_TLB_GLOBAL_FLUSH);
mark grossf8bab732008-02-08 04:18:38 -08002801
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002802 ret = iommu_enable_translation(iommu);
2803 if (ret)
Jiang Liu989d51f2014-02-19 14:07:21 +08002804 goto free_iommu;
David Woodhouseb94996c2009-09-19 15:28:12 -07002805
2806 iommu_disable_protect_mem_regions(iommu);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002807 }
2808
2809 return 0;
Jiang Liu989d51f2014-02-19 14:07:21 +08002810
2811free_iommu:
Jiang Liu7c919772014-01-06 14:18:18 +08002812 for_each_active_iommu(iommu, drhd)
Jiang Liua868e6b2014-01-06 14:18:20 +08002813 free_dmar_iommu(iommu);
Jiang Liu9bdc5312014-01-06 14:18:27 +08002814 kfree(deferred_flush);
Jiang Liu989d51f2014-02-19 14:07:21 +08002815free_g_iommus:
Weidong Hand9630fe2008-12-08 11:06:32 +08002816 kfree(g_iommus);
Jiang Liu989d51f2014-02-19 14:07:21 +08002817error:
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002818 return ret;
2819}
2820
David Woodhouse5a5e02a2009-07-04 09:35:44 +01002821/* This takes a number of _MM_ pages, not VTD pages */
David Woodhouse875764d2009-06-28 21:20:51 +01002822static struct iova *intel_alloc_iova(struct device *dev,
2823 struct dmar_domain *domain,
2824 unsigned long nrpages, uint64_t dma_mask)
Keshavamurthy, Anil Sf76aec72007-10-21 16:41:58 -07002825{
2826 struct pci_dev *pdev = to_pci_dev(dev);
2827 struct iova *iova = NULL;
2828
David Woodhouse875764d2009-06-28 21:20:51 +01002829 /* Restrict dma_mask to the width that the iommu can handle */
2830 dma_mask = min_t(uint64_t, DOMAIN_MAX_ADDR(domain->gaw), dma_mask);
2831
2832 if (!dmar_forcedac && dma_mask > DMA_BIT_MASK(32)) {
Keshavamurthy, Anil Sf76aec72007-10-21 16:41:58 -07002833 /*
2834 * First try to allocate an io virtual address in
Yang Hongyang284901a2009-04-06 19:01:15 -07002835 * DMA_BIT_MASK(32) and if that fails then try allocating
Joe Perches36098012007-12-17 11:40:11 -08002836 * from higher range
Keshavamurthy, Anil Sf76aec72007-10-21 16:41:58 -07002837 */
David Woodhouse875764d2009-06-28 21:20:51 +01002838 iova = alloc_iova(&domain->iovad, nrpages,
2839 IOVA_PFN(DMA_BIT_MASK(32)), 1);
2840 if (iova)
2841 return iova;
Keshavamurthy, Anil Sf76aec72007-10-21 16:41:58 -07002842 }
David Woodhouse875764d2009-06-28 21:20:51 +01002843 iova = alloc_iova(&domain->iovad, nrpages, IOVA_PFN(dma_mask), 1);
2844 if (unlikely(!iova)) {
2845 printk(KERN_ERR "Allocating %ld-page iova for %s failed",
2846 nrpages, pci_name(pdev));
Keshavamurthy, Anil Sf76aec72007-10-21 16:41:58 -07002847 return NULL;
2848 }
2849
2850 return iova;
2851}
2852
David Woodhouse147202a2009-07-07 19:43:20 +01002853static struct dmar_domain *__get_valid_domain_for_dev(struct pci_dev *pdev)
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002854{
2855 struct dmar_domain *domain;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002856 int ret;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002857
2858 domain = get_domain_for_dev(pdev,
2859 DEFAULT_DOMAIN_ADDRESS_WIDTH);
2860 if (!domain) {
2861 printk(KERN_ERR
2862 "Allocating domain for %s failed", pci_name(pdev));
Al Viro4fe05bb2007-10-29 04:51:16 +00002863 return NULL;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002864 }
2865
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002866 /* make sure context mapping is ok */
Weidong Han5331fe62008-12-08 23:00:00 +08002867 if (unlikely(!domain_context_mapped(pdev))) {
Fenghua Yu4ed0d3e2009-04-24 17:30:20 -07002868 ret = domain_context_mapping(domain, pdev,
2869 CONTEXT_TT_MULTI_LEVEL);
Keshavamurthy, Anil Sf76aec72007-10-21 16:41:58 -07002870 if (ret) {
2871 printk(KERN_ERR
2872 "Domain context map for %s failed",
2873 pci_name(pdev));
Al Viro4fe05bb2007-10-29 04:51:16 +00002874 return NULL;
Keshavamurthy, Anil Sf76aec72007-10-21 16:41:58 -07002875 }
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002876 }
2877
Keshavamurthy, Anil Sf76aec72007-10-21 16:41:58 -07002878 return domain;
2879}
2880
David Woodhouse147202a2009-07-07 19:43:20 +01002881static inline struct dmar_domain *get_valid_domain_for_dev(struct pci_dev *dev)
2882{
2883 struct device_domain_info *info;
2884
2885 /* No lock here, assumes no domain exit in normal case */
2886 info = dev->dev.archdata.iommu;
2887 if (likely(info))
2888 return info->domain;
2889
2890 return __get_valid_domain_for_dev(dev);
2891}
2892
David Woodhouse3d891942014-03-06 15:59:26 +00002893static int iommu_dummy(struct device *dev)
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07002894{
David Woodhouse3d891942014-03-06 15:59:26 +00002895 return dev->archdata.iommu == DUMMY_DEVICE_DOMAIN_INFO;
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07002896}
2897
2898/* Check if the pdev needs to go through non-identity map and unmap process.*/
David Woodhouse73676832009-07-04 14:08:36 +01002899static int iommu_no_mapping(struct device *dev)
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07002900{
David Woodhouse73676832009-07-04 14:08:36 +01002901 struct pci_dev *pdev;
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07002902 int found;
2903
Yijing Wangdbad0862013-12-05 19:43:42 +08002904 if (unlikely(!dev_is_pci(dev)))
David Woodhouse73676832009-07-04 14:08:36 +01002905 return 1;
2906
David Woodhouse3d891942014-03-06 15:59:26 +00002907 if (iommu_dummy(dev))
David Woodhouse1e4c64c2009-07-04 10:40:38 +01002908 return 1;
2909
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07002910 if (!iommu_identity_mapping)
David Woodhouse1e4c64c2009-07-04 10:40:38 +01002911 return 0;
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07002912
David Woodhouse3d891942014-03-06 15:59:26 +00002913 pdev = to_pci_dev(dev);
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07002914 found = identity_mapping(pdev);
2915 if (found) {
David Woodhouse6941af22009-07-04 18:24:27 +01002916 if (iommu_should_identity_map(pdev, 0))
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07002917 return 1;
2918 else {
2919 /*
2920 * 32 bit DMA is removed from si_domain and fall back
2921 * to non-identity mapping.
2922 */
2923 domain_remove_one_dev_info(si_domain, pdev);
2924 printk(KERN_INFO "32bit %s uses non-identity mapping\n",
2925 pci_name(pdev));
2926 return 0;
2927 }
2928 } else {
2929 /*
2930 * In case of a detached 64 bit DMA device from vm, the device
2931 * is put into si_domain for identity mapping.
2932 */
David Woodhouse6941af22009-07-04 18:24:27 +01002933 if (iommu_should_identity_map(pdev, 0)) {
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07002934 int ret;
David Woodhouse5fe60f42009-08-09 10:53:41 +01002935 ret = domain_add_dev_info(si_domain, pdev,
2936 hw_pass_through ?
2937 CONTEXT_TT_PASS_THROUGH :
2938 CONTEXT_TT_MULTI_LEVEL);
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07002939 if (!ret) {
2940 printk(KERN_INFO "64bit %s uses identity mapping\n",
2941 pci_name(pdev));
2942 return 1;
2943 }
2944 }
2945 }
2946
David Woodhouse1e4c64c2009-07-04 10:40:38 +01002947 return 0;
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07002948}
2949
FUJITA Tomonoribb9e6d62008-10-15 16:08:28 +09002950static dma_addr_t __intel_map_single(struct device *hwdev, phys_addr_t paddr,
2951 size_t size, int dir, u64 dma_mask)
Keshavamurthy, Anil Sf76aec72007-10-21 16:41:58 -07002952{
2953 struct pci_dev *pdev = to_pci_dev(hwdev);
Keshavamurthy, Anil Sf76aec72007-10-21 16:41:58 -07002954 struct dmar_domain *domain;
Fenghua Yu5b6985c2008-10-16 18:02:32 -07002955 phys_addr_t start_paddr;
Keshavamurthy, Anil Sf76aec72007-10-21 16:41:58 -07002956 struct iova *iova;
2957 int prot = 0;
Ingo Molnar6865f0d2008-04-22 11:09:04 +02002958 int ret;
Weidong Han8c11e792008-12-08 15:29:22 +08002959 struct intel_iommu *iommu;
Fenghua Yu33041ec2009-08-04 15:10:59 -07002960 unsigned long paddr_pfn = paddr >> PAGE_SHIFT;
Keshavamurthy, Anil Sf76aec72007-10-21 16:41:58 -07002961
2962 BUG_ON(dir == DMA_NONE);
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07002963
David Woodhouse73676832009-07-04 14:08:36 +01002964 if (iommu_no_mapping(hwdev))
Ingo Molnar6865f0d2008-04-22 11:09:04 +02002965 return paddr;
Keshavamurthy, Anil Sf76aec72007-10-21 16:41:58 -07002966
2967 domain = get_valid_domain_for_dev(pdev);
2968 if (!domain)
2969 return 0;
2970
Weidong Han8c11e792008-12-08 15:29:22 +08002971 iommu = domain_get_iommu(domain);
David Woodhouse88cb6a72009-06-28 15:03:06 +01002972 size = aligned_nrpages(paddr, size);
Keshavamurthy, Anil Sf76aec72007-10-21 16:41:58 -07002973
Mike Travisc681d0b2011-05-28 13:15:05 -05002974 iova = intel_alloc_iova(hwdev, domain, dma_to_mm_pfn(size), dma_mask);
Keshavamurthy, Anil Sf76aec72007-10-21 16:41:58 -07002975 if (!iova)
2976 goto error;
2977
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002978 /*
2979 * Check if DMAR supports zero-length reads on write only
2980 * mappings..
2981 */
2982 if (dir == DMA_TO_DEVICE || dir == DMA_BIDIRECTIONAL || \
Weidong Han8c11e792008-12-08 15:29:22 +08002983 !cap_zlr(iommu->cap))
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002984 prot |= DMA_PTE_READ;
2985 if (dir == DMA_FROM_DEVICE || dir == DMA_BIDIRECTIONAL)
2986 prot |= DMA_PTE_WRITE;
2987 /*
Ingo Molnar6865f0d2008-04-22 11:09:04 +02002988 * paddr - (paddr + size) might be partial page, we should map the whole
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002989 * page. Note: if two part of one page are separately mapped, we
Ingo Molnar6865f0d2008-04-22 11:09:04 +02002990 * might have two guest_addr mapping to the same host paddr, but this
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002991 * is not a big problem
2992 */
David Woodhouse0ab36de2009-06-28 14:01:43 +01002993 ret = domain_pfn_mapping(domain, mm_to_dma_pfn(iova->pfn_lo),
Fenghua Yu33041ec2009-08-04 15:10:59 -07002994 mm_to_dma_pfn(paddr_pfn), size, prot);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002995 if (ret)
2996 goto error;
2997
David Woodhouse1f0ef2a2009-05-10 19:58:49 +01002998 /* it's a non-present to present mapping. Only flush if caching mode */
2999 if (cap_caching_mode(iommu->cap))
David Woodhouseea8ea462014-03-05 17:09:32 +00003000 iommu_flush_iotlb_psi(iommu, domain->id, mm_to_dma_pfn(iova->pfn_lo), size, 0, 1);
David Woodhouse1f0ef2a2009-05-10 19:58:49 +01003001 else
Weidong Han8c11e792008-12-08 15:29:22 +08003002 iommu_flush_write_buffer(iommu);
Keshavamurthy, Anil Sf76aec72007-10-21 16:41:58 -07003003
David Woodhouse03d6a242009-06-28 15:33:46 +01003004 start_paddr = (phys_addr_t)iova->pfn_lo << PAGE_SHIFT;
3005 start_paddr += paddr & ~PAGE_MASK;
3006 return start_paddr;
Keshavamurthy, Anil Sf76aec72007-10-21 16:41:58 -07003007
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003008error:
Keshavamurthy, Anil Sf76aec72007-10-21 16:41:58 -07003009 if (iova)
3010 __free_iova(&domain->iovad, iova);
David Woodhouse4cf2e752009-02-11 17:23:43 +00003011 printk(KERN_ERR"Device %s request: %zx@%llx dir %d --- failed\n",
Fenghua Yu5b6985c2008-10-16 18:02:32 -07003012 pci_name(pdev), size, (unsigned long long)paddr, dir);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003013 return 0;
3014}
3015
FUJITA Tomonoriffbbef52009-01-05 23:47:26 +09003016static dma_addr_t intel_map_page(struct device *dev, struct page *page,
3017 unsigned long offset, size_t size,
3018 enum dma_data_direction dir,
3019 struct dma_attrs *attrs)
FUJITA Tomonoribb9e6d62008-10-15 16:08:28 +09003020{
FUJITA Tomonoriffbbef52009-01-05 23:47:26 +09003021 return __intel_map_single(dev, page_to_phys(page) + offset, size,
3022 dir, to_pci_dev(dev)->dma_mask);
FUJITA Tomonoribb9e6d62008-10-15 16:08:28 +09003023}
3024
mark gross5e0d2a62008-03-04 15:22:08 -08003025static void flush_unmaps(void)
3026{
mark gross80b20dd2008-04-18 13:53:58 -07003027 int i, j;
mark gross5e0d2a62008-03-04 15:22:08 -08003028
mark gross5e0d2a62008-03-04 15:22:08 -08003029 timer_on = 0;
3030
3031 /* just flush them all */
3032 for (i = 0; i < g_num_of_iommus; i++) {
Weidong Hana2bb8452008-12-08 11:24:12 +08003033 struct intel_iommu *iommu = g_iommus[i];
3034 if (!iommu)
3035 continue;
Suresh Siddhac42d9f32008-07-10 11:16:36 -07003036
Yu Zhao9dd2fe82009-05-18 13:51:36 +08003037 if (!deferred_flush[i].next)
3038 continue;
3039
Nadav Amit78d5f0f2010-04-08 23:00:41 +03003040 /* In caching mode, global flushes turn emulation expensive */
3041 if (!cap_caching_mode(iommu->cap))
3042 iommu->flush.flush_iotlb(iommu, 0, 0, 0,
Yu Zhao93a23a72009-05-18 13:51:37 +08003043 DMA_TLB_GLOBAL_FLUSH);
Yu Zhao9dd2fe82009-05-18 13:51:36 +08003044 for (j = 0; j < deferred_flush[i].next; j++) {
Yu Zhao93a23a72009-05-18 13:51:37 +08003045 unsigned long mask;
3046 struct iova *iova = deferred_flush[i].iova[j];
Nadav Amit78d5f0f2010-04-08 23:00:41 +03003047 struct dmar_domain *domain = deferred_flush[i].domain[j];
Yu Zhao93a23a72009-05-18 13:51:37 +08003048
Nadav Amit78d5f0f2010-04-08 23:00:41 +03003049 /* On real hardware multiple invalidations are expensive */
3050 if (cap_caching_mode(iommu->cap))
3051 iommu_flush_iotlb_psi(iommu, domain->id,
David Woodhouseea8ea462014-03-05 17:09:32 +00003052 iova->pfn_lo, iova->pfn_hi - iova->pfn_lo + 1,
3053 !deferred_flush[i].freelist[j], 0);
Nadav Amit78d5f0f2010-04-08 23:00:41 +03003054 else {
3055 mask = ilog2(mm_to_dma_pfn(iova->pfn_hi - iova->pfn_lo + 1));
3056 iommu_flush_dev_iotlb(deferred_flush[i].domain[j],
3057 (uint64_t)iova->pfn_lo << PAGE_SHIFT, mask);
3058 }
Yu Zhao93a23a72009-05-18 13:51:37 +08003059 __free_iova(&deferred_flush[i].domain[j]->iovad, iova);
David Woodhouseea8ea462014-03-05 17:09:32 +00003060 if (deferred_flush[i].freelist[j])
3061 dma_free_pagelist(deferred_flush[i].freelist[j]);
mark gross80b20dd2008-04-18 13:53:58 -07003062 }
Yu Zhao9dd2fe82009-05-18 13:51:36 +08003063 deferred_flush[i].next = 0;
mark gross5e0d2a62008-03-04 15:22:08 -08003064 }
3065
mark gross5e0d2a62008-03-04 15:22:08 -08003066 list_size = 0;
mark gross5e0d2a62008-03-04 15:22:08 -08003067}
3068
3069static void flush_unmaps_timeout(unsigned long data)
3070{
mark gross80b20dd2008-04-18 13:53:58 -07003071 unsigned long flags;
3072
3073 spin_lock_irqsave(&async_umap_flush_lock, flags);
mark gross5e0d2a62008-03-04 15:22:08 -08003074 flush_unmaps();
mark gross80b20dd2008-04-18 13:53:58 -07003075 spin_unlock_irqrestore(&async_umap_flush_lock, flags);
mark gross5e0d2a62008-03-04 15:22:08 -08003076}
3077
David Woodhouseea8ea462014-03-05 17:09:32 +00003078static void add_unmap(struct dmar_domain *dom, struct iova *iova, struct page *freelist)
mark gross5e0d2a62008-03-04 15:22:08 -08003079{
3080 unsigned long flags;
mark gross80b20dd2008-04-18 13:53:58 -07003081 int next, iommu_id;
Weidong Han8c11e792008-12-08 15:29:22 +08003082 struct intel_iommu *iommu;
mark gross5e0d2a62008-03-04 15:22:08 -08003083
3084 spin_lock_irqsave(&async_umap_flush_lock, flags);
mark gross80b20dd2008-04-18 13:53:58 -07003085 if (list_size == HIGH_WATER_MARK)
3086 flush_unmaps();
3087
Weidong Han8c11e792008-12-08 15:29:22 +08003088 iommu = domain_get_iommu(dom);
3089 iommu_id = iommu->seq_id;
Suresh Siddhac42d9f32008-07-10 11:16:36 -07003090
mark gross80b20dd2008-04-18 13:53:58 -07003091 next = deferred_flush[iommu_id].next;
3092 deferred_flush[iommu_id].domain[next] = dom;
3093 deferred_flush[iommu_id].iova[next] = iova;
David Woodhouseea8ea462014-03-05 17:09:32 +00003094 deferred_flush[iommu_id].freelist[next] = freelist;
mark gross80b20dd2008-04-18 13:53:58 -07003095 deferred_flush[iommu_id].next++;
mark gross5e0d2a62008-03-04 15:22:08 -08003096
3097 if (!timer_on) {
3098 mod_timer(&unmap_timer, jiffies + msecs_to_jiffies(10));
3099 timer_on = 1;
3100 }
3101 list_size++;
3102 spin_unlock_irqrestore(&async_umap_flush_lock, flags);
3103}
3104
FUJITA Tomonoriffbbef52009-01-05 23:47:26 +09003105static void intel_unmap_page(struct device *dev, dma_addr_t dev_addr,
3106 size_t size, enum dma_data_direction dir,
3107 struct dma_attrs *attrs)
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003108{
3109 struct pci_dev *pdev = to_pci_dev(dev);
3110 struct dmar_domain *domain;
David Woodhoused794dc92009-06-28 00:27:49 +01003111 unsigned long start_pfn, last_pfn;
Keshavamurthy, Anil Sf76aec72007-10-21 16:41:58 -07003112 struct iova *iova;
Weidong Han8c11e792008-12-08 15:29:22 +08003113 struct intel_iommu *iommu;
David Woodhouseea8ea462014-03-05 17:09:32 +00003114 struct page *freelist;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003115
David Woodhouse73676832009-07-04 14:08:36 +01003116 if (iommu_no_mapping(dev))
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003117 return;
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07003118
David Woodhouse1525a292014-03-06 16:19:30 +00003119 domain = find_domain(dev);
Keshavamurthy, Anil Sf76aec72007-10-21 16:41:58 -07003120 BUG_ON(!domain);
3121
Weidong Han8c11e792008-12-08 15:29:22 +08003122 iommu = domain_get_iommu(domain);
3123
Keshavamurthy, Anil Sf76aec72007-10-21 16:41:58 -07003124 iova = find_iova(&domain->iovad, IOVA_PFN(dev_addr));
David Woodhouse85b98272009-07-01 19:27:53 +01003125 if (WARN_ONCE(!iova, "Driver unmaps unmatched page at PFN %llx\n",
3126 (unsigned long long)dev_addr))
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003127 return;
Keshavamurthy, Anil Sf76aec72007-10-21 16:41:58 -07003128
David Woodhoused794dc92009-06-28 00:27:49 +01003129 start_pfn = mm_to_dma_pfn(iova->pfn_lo);
3130 last_pfn = mm_to_dma_pfn(iova->pfn_hi + 1) - 1;
Keshavamurthy, Anil Sf76aec72007-10-21 16:41:58 -07003131
David Woodhoused794dc92009-06-28 00:27:49 +01003132 pr_debug("Device %s unmapping: pfn %lx-%lx\n",
3133 pci_name(pdev), start_pfn, last_pfn);
Keshavamurthy, Anil Sf76aec72007-10-21 16:41:58 -07003134
David Woodhouseea8ea462014-03-05 17:09:32 +00003135 freelist = domain_unmap(domain, start_pfn, last_pfn);
David Woodhoused794dc92009-06-28 00:27:49 +01003136
mark gross5e0d2a62008-03-04 15:22:08 -08003137 if (intel_iommu_strict) {
David Woodhouse03d6a242009-06-28 15:33:46 +01003138 iommu_flush_iotlb_psi(iommu, domain->id, start_pfn,
David Woodhouseea8ea462014-03-05 17:09:32 +00003139 last_pfn - start_pfn + 1, !freelist, 0);
mark gross5e0d2a62008-03-04 15:22:08 -08003140 /* free iova */
3141 __free_iova(&domain->iovad, iova);
David Woodhouseea8ea462014-03-05 17:09:32 +00003142 dma_free_pagelist(freelist);
mark gross5e0d2a62008-03-04 15:22:08 -08003143 } else {
David Woodhouseea8ea462014-03-05 17:09:32 +00003144 add_unmap(domain, iova, freelist);
mark gross5e0d2a62008-03-04 15:22:08 -08003145 /*
3146 * queue up the release of the unmap to save the 1/6th of the
3147 * cpu used up by the iotlb flush operation...
3148 */
mark gross5e0d2a62008-03-04 15:22:08 -08003149 }
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003150}
3151
FUJITA Tomonorid7ab5c42009-01-28 21:53:18 +09003152static void *intel_alloc_coherent(struct device *hwdev, size_t size,
Andrzej Pietrasiewiczbaa676f2012-03-27 14:28:18 +02003153 dma_addr_t *dma_handle, gfp_t flags,
3154 struct dma_attrs *attrs)
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003155{
3156 void *vaddr;
3157 int order;
3158
Fenghua Yu5b6985c2008-10-16 18:02:32 -07003159 size = PAGE_ALIGN(size);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003160 order = get_order(size);
Alex Williamsone8bb9102009-11-04 15:59:34 -07003161
3162 if (!iommu_no_mapping(hwdev))
3163 flags &= ~(GFP_DMA | GFP_DMA32);
3164 else if (hwdev->coherent_dma_mask < dma_get_required_mask(hwdev)) {
3165 if (hwdev->coherent_dma_mask < DMA_BIT_MASK(32))
3166 flags |= GFP_DMA;
3167 else
3168 flags |= GFP_DMA32;
3169 }
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003170
3171 vaddr = (void *)__get_free_pages(flags, order);
3172 if (!vaddr)
3173 return NULL;
3174 memset(vaddr, 0, size);
3175
FUJITA Tomonoribb9e6d62008-10-15 16:08:28 +09003176 *dma_handle = __intel_map_single(hwdev, virt_to_bus(vaddr), size,
3177 DMA_BIDIRECTIONAL,
3178 hwdev->coherent_dma_mask);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003179 if (*dma_handle)
3180 return vaddr;
3181 free_pages((unsigned long)vaddr, order);
3182 return NULL;
3183}
3184
FUJITA Tomonorid7ab5c42009-01-28 21:53:18 +09003185static void intel_free_coherent(struct device *hwdev, size_t size, void *vaddr,
Andrzej Pietrasiewiczbaa676f2012-03-27 14:28:18 +02003186 dma_addr_t dma_handle, struct dma_attrs *attrs)
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003187{
3188 int order;
3189
Fenghua Yu5b6985c2008-10-16 18:02:32 -07003190 size = PAGE_ALIGN(size);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003191 order = get_order(size);
3192
David Woodhouse0db9b7a2009-07-14 02:01:57 +01003193 intel_unmap_page(hwdev, dma_handle, size, DMA_BIDIRECTIONAL, NULL);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003194 free_pages((unsigned long)vaddr, order);
3195}
3196
FUJITA Tomonorid7ab5c42009-01-28 21:53:18 +09003197static void intel_unmap_sg(struct device *hwdev, struct scatterlist *sglist,
3198 int nelems, enum dma_data_direction dir,
3199 struct dma_attrs *attrs)
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003200{
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003201 struct dmar_domain *domain;
David Woodhoused794dc92009-06-28 00:27:49 +01003202 unsigned long start_pfn, last_pfn;
Keshavamurthy, Anil Sf76aec72007-10-21 16:41:58 -07003203 struct iova *iova;
Weidong Han8c11e792008-12-08 15:29:22 +08003204 struct intel_iommu *iommu;
David Woodhouseea8ea462014-03-05 17:09:32 +00003205 struct page *freelist;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003206
David Woodhouse73676832009-07-04 14:08:36 +01003207 if (iommu_no_mapping(hwdev))
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003208 return;
3209
David Woodhouse1525a292014-03-06 16:19:30 +00003210 domain = find_domain(hwdev);
Weidong Han8c11e792008-12-08 15:29:22 +08003211 BUG_ON(!domain);
3212
3213 iommu = domain_get_iommu(domain);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003214
FUJITA Tomonoric03ab372007-10-21 16:42:00 -07003215 iova = find_iova(&domain->iovad, IOVA_PFN(sglist[0].dma_address));
David Woodhouse85b98272009-07-01 19:27:53 +01003216 if (WARN_ONCE(!iova, "Driver unmaps unmatched sglist at PFN %llx\n",
3217 (unsigned long long)sglist[0].dma_address))
Keshavamurthy, Anil Sf76aec72007-10-21 16:41:58 -07003218 return;
Keshavamurthy, Anil Sf76aec72007-10-21 16:41:58 -07003219
David Woodhoused794dc92009-06-28 00:27:49 +01003220 start_pfn = mm_to_dma_pfn(iova->pfn_lo);
3221 last_pfn = mm_to_dma_pfn(iova->pfn_hi + 1) - 1;
Keshavamurthy, Anil Sf76aec72007-10-21 16:41:58 -07003222
David Woodhouseea8ea462014-03-05 17:09:32 +00003223 freelist = domain_unmap(domain, start_pfn, last_pfn);
David Woodhoused794dc92009-06-28 00:27:49 +01003224
David Woodhouseacea0012009-07-14 01:55:11 +01003225 if (intel_iommu_strict) {
3226 iommu_flush_iotlb_psi(iommu, domain->id, start_pfn,
David Woodhouseea8ea462014-03-05 17:09:32 +00003227 last_pfn - start_pfn + 1, !freelist, 0);
David Woodhouseacea0012009-07-14 01:55:11 +01003228 /* free iova */
3229 __free_iova(&domain->iovad, iova);
David Woodhouseea8ea462014-03-05 17:09:32 +00003230 dma_free_pagelist(freelist);
David Woodhouseacea0012009-07-14 01:55:11 +01003231 } else {
David Woodhouseea8ea462014-03-05 17:09:32 +00003232 add_unmap(domain, iova, freelist);
David Woodhouseacea0012009-07-14 01:55:11 +01003233 /*
3234 * queue up the release of the unmap to save the 1/6th of the
3235 * cpu used up by the iotlb flush operation...
3236 */
3237 }
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003238}
3239
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003240static int intel_nontranslate_map_sg(struct device *hddev,
FUJITA Tomonoric03ab372007-10-21 16:42:00 -07003241 struct scatterlist *sglist, int nelems, int dir)
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003242{
3243 int i;
FUJITA Tomonoric03ab372007-10-21 16:42:00 -07003244 struct scatterlist *sg;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003245
FUJITA Tomonoric03ab372007-10-21 16:42:00 -07003246 for_each_sg(sglist, sg, nelems, i) {
FUJITA Tomonori12d4d402007-10-23 09:32:25 +02003247 BUG_ON(!sg_page(sg));
David Woodhouse4cf2e752009-02-11 17:23:43 +00003248 sg->dma_address = page_to_phys(sg_page(sg)) + sg->offset;
FUJITA Tomonoric03ab372007-10-21 16:42:00 -07003249 sg->dma_length = sg->length;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003250 }
3251 return nelems;
3252}
3253
FUJITA Tomonorid7ab5c42009-01-28 21:53:18 +09003254static int intel_map_sg(struct device *hwdev, struct scatterlist *sglist, int nelems,
3255 enum dma_data_direction dir, struct dma_attrs *attrs)
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003256{
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003257 int i;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003258 struct pci_dev *pdev = to_pci_dev(hwdev);
3259 struct dmar_domain *domain;
Keshavamurthy, Anil Sf76aec72007-10-21 16:41:58 -07003260 size_t size = 0;
3261 int prot = 0;
Keshavamurthy, Anil Sf76aec72007-10-21 16:41:58 -07003262 struct iova *iova = NULL;
3263 int ret;
FUJITA Tomonoric03ab372007-10-21 16:42:00 -07003264 struct scatterlist *sg;
David Woodhouseb536d242009-06-28 14:49:31 +01003265 unsigned long start_vpfn;
Weidong Han8c11e792008-12-08 15:29:22 +08003266 struct intel_iommu *iommu;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003267
3268 BUG_ON(dir == DMA_NONE);
David Woodhouse73676832009-07-04 14:08:36 +01003269 if (iommu_no_mapping(hwdev))
FUJITA Tomonoric03ab372007-10-21 16:42:00 -07003270 return intel_nontranslate_map_sg(hwdev, sglist, nelems, dir);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003271
Keshavamurthy, Anil Sf76aec72007-10-21 16:41:58 -07003272 domain = get_valid_domain_for_dev(pdev);
3273 if (!domain)
3274 return 0;
3275
Weidong Han8c11e792008-12-08 15:29:22 +08003276 iommu = domain_get_iommu(domain);
3277
David Woodhouseb536d242009-06-28 14:49:31 +01003278 for_each_sg(sglist, sg, nelems, i)
David Woodhouse88cb6a72009-06-28 15:03:06 +01003279 size += aligned_nrpages(sg->offset, sg->length);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003280
David Woodhouse5a5e02a2009-07-04 09:35:44 +01003281 iova = intel_alloc_iova(hwdev, domain, dma_to_mm_pfn(size),
3282 pdev->dma_mask);
Keshavamurthy, Anil Sf76aec72007-10-21 16:41:58 -07003283 if (!iova) {
FUJITA Tomonoric03ab372007-10-21 16:42:00 -07003284 sglist->dma_length = 0;
Keshavamurthy, Anil Sf76aec72007-10-21 16:41:58 -07003285 return 0;
3286 }
3287
3288 /*
3289 * Check if DMAR supports zero-length reads on write only
3290 * mappings..
3291 */
3292 if (dir == DMA_TO_DEVICE || dir == DMA_BIDIRECTIONAL || \
Weidong Han8c11e792008-12-08 15:29:22 +08003293 !cap_zlr(iommu->cap))
Keshavamurthy, Anil Sf76aec72007-10-21 16:41:58 -07003294 prot |= DMA_PTE_READ;
3295 if (dir == DMA_FROM_DEVICE || dir == DMA_BIDIRECTIONAL)
3296 prot |= DMA_PTE_WRITE;
3297
David Woodhouseb536d242009-06-28 14:49:31 +01003298 start_vpfn = mm_to_dma_pfn(iova->pfn_lo);
David Woodhousee1605492009-06-29 11:17:38 +01003299
Fenghua Yuf5329592009-08-04 15:09:37 -07003300 ret = domain_sg_mapping(domain, start_vpfn, sglist, size, prot);
David Woodhousee1605492009-06-29 11:17:38 +01003301 if (unlikely(ret)) {
3302 /* clear the page */
3303 dma_pte_clear_range(domain, start_vpfn,
3304 start_vpfn + size - 1);
3305 /* free page tables */
3306 dma_pte_free_pagetable(domain, start_vpfn,
3307 start_vpfn + size - 1);
3308 /* free iova */
3309 __free_iova(&domain->iovad, iova);
3310 return 0;
Keshavamurthy, Anil Sf76aec72007-10-21 16:41:58 -07003311 }
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003312
David Woodhouse1f0ef2a2009-05-10 19:58:49 +01003313 /* it's a non-present to present mapping. Only flush if caching mode */
3314 if (cap_caching_mode(iommu->cap))
David Woodhouseea8ea462014-03-05 17:09:32 +00003315 iommu_flush_iotlb_psi(iommu, domain->id, start_vpfn, size, 0, 1);
David Woodhouse1f0ef2a2009-05-10 19:58:49 +01003316 else
Weidong Han8c11e792008-12-08 15:29:22 +08003317 iommu_flush_write_buffer(iommu);
David Woodhouse1f0ef2a2009-05-10 19:58:49 +01003318
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003319 return nelems;
3320}
3321
FUJITA Tomonoridfb805e2009-01-28 21:53:17 +09003322static int intel_mapping_error(struct device *dev, dma_addr_t dma_addr)
3323{
3324 return !dma_addr;
3325}
3326
FUJITA Tomonori160c1d82009-01-05 23:59:02 +09003327struct dma_map_ops intel_dma_ops = {
Andrzej Pietrasiewiczbaa676f2012-03-27 14:28:18 +02003328 .alloc = intel_alloc_coherent,
3329 .free = intel_free_coherent,
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003330 .map_sg = intel_map_sg,
3331 .unmap_sg = intel_unmap_sg,
FUJITA Tomonoriffbbef52009-01-05 23:47:26 +09003332 .map_page = intel_map_page,
3333 .unmap_page = intel_unmap_page,
FUJITA Tomonoridfb805e2009-01-28 21:53:17 +09003334 .mapping_error = intel_mapping_error,
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003335};
3336
3337static inline int iommu_domain_cache_init(void)
3338{
3339 int ret = 0;
3340
3341 iommu_domain_cache = kmem_cache_create("iommu_domain",
3342 sizeof(struct dmar_domain),
3343 0,
3344 SLAB_HWCACHE_ALIGN,
3345
3346 NULL);
3347 if (!iommu_domain_cache) {
3348 printk(KERN_ERR "Couldn't create iommu_domain cache\n");
3349 ret = -ENOMEM;
3350 }
3351
3352 return ret;
3353}
3354
3355static inline int iommu_devinfo_cache_init(void)
3356{
3357 int ret = 0;
3358
3359 iommu_devinfo_cache = kmem_cache_create("iommu_devinfo",
3360 sizeof(struct device_domain_info),
3361 0,
3362 SLAB_HWCACHE_ALIGN,
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003363 NULL);
3364 if (!iommu_devinfo_cache) {
3365 printk(KERN_ERR "Couldn't create devinfo cache\n");
3366 ret = -ENOMEM;
3367 }
3368
3369 return ret;
3370}
3371
3372static inline int iommu_iova_cache_init(void)
3373{
3374 int ret = 0;
3375
3376 iommu_iova_cache = kmem_cache_create("iommu_iova",
3377 sizeof(struct iova),
3378 0,
3379 SLAB_HWCACHE_ALIGN,
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003380 NULL);
3381 if (!iommu_iova_cache) {
3382 printk(KERN_ERR "Couldn't create iova cache\n");
3383 ret = -ENOMEM;
3384 }
3385
3386 return ret;
3387}
3388
3389static int __init iommu_init_mempool(void)
3390{
3391 int ret;
3392 ret = iommu_iova_cache_init();
3393 if (ret)
3394 return ret;
3395
3396 ret = iommu_domain_cache_init();
3397 if (ret)
3398 goto domain_error;
3399
3400 ret = iommu_devinfo_cache_init();
3401 if (!ret)
3402 return ret;
3403
3404 kmem_cache_destroy(iommu_domain_cache);
3405domain_error:
3406 kmem_cache_destroy(iommu_iova_cache);
3407
3408 return -ENOMEM;
3409}
3410
3411static void __init iommu_exit_mempool(void)
3412{
3413 kmem_cache_destroy(iommu_devinfo_cache);
3414 kmem_cache_destroy(iommu_domain_cache);
3415 kmem_cache_destroy(iommu_iova_cache);
3416
3417}
3418
Dan Williams556ab452010-07-23 15:47:56 -07003419static void quirk_ioat_snb_local_iommu(struct pci_dev *pdev)
3420{
3421 struct dmar_drhd_unit *drhd;
3422 u32 vtbar;
3423 int rc;
3424
3425 /* We know that this device on this chipset has its own IOMMU.
3426 * If we find it under a different IOMMU, then the BIOS is lying
3427 * to us. Hope that the IOMMU for this device is actually
3428 * disabled, and it needs no translation...
3429 */
3430 rc = pci_bus_read_config_dword(pdev->bus, PCI_DEVFN(0, 0), 0xb0, &vtbar);
3431 if (rc) {
3432 /* "can't" happen */
3433 dev_info(&pdev->dev, "failed to run vt-d quirk\n");
3434 return;
3435 }
3436 vtbar &= 0xffff0000;
3437
3438 /* we know that the this iommu should be at offset 0xa000 from vtbar */
3439 drhd = dmar_find_matched_drhd_unit(pdev);
3440 if (WARN_TAINT_ONCE(!drhd || drhd->reg_base_addr - vtbar != 0xa000,
3441 TAINT_FIRMWARE_WORKAROUND,
3442 "BIOS assigned incorrect VT-d unit for Intel(R) QuickData Technology device\n"))
3443 pdev->dev.archdata.iommu = DUMMY_DEVICE_DOMAIN_INFO;
3444}
3445DECLARE_PCI_FIXUP_ENABLE(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_IOAT_SNB, quirk_ioat_snb_local_iommu);
3446
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003447static void __init init_no_remapping_devices(void)
3448{
3449 struct dmar_drhd_unit *drhd;
David Woodhouse832bd852014-03-07 15:08:36 +00003450 struct device *dev;
Jiang Liub683b232014-02-19 14:07:32 +08003451 int i;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003452
3453 for_each_drhd_unit(drhd) {
3454 if (!drhd->include_all) {
Jiang Liub683b232014-02-19 14:07:32 +08003455 for_each_active_dev_scope(drhd->devices,
3456 drhd->devices_cnt, i, dev)
3457 break;
David Woodhouse832bd852014-03-07 15:08:36 +00003458 /* ignore DMAR unit if no devices exist */
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003459 if (i == drhd->devices_cnt)
3460 drhd->ignored = 1;
3461 }
3462 }
3463
Jiang Liu7c919772014-01-06 14:18:18 +08003464 for_each_active_drhd_unit(drhd) {
Jiang Liu7c919772014-01-06 14:18:18 +08003465 if (drhd->include_all)
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003466 continue;
3467
Jiang Liub683b232014-02-19 14:07:32 +08003468 for_each_active_dev_scope(drhd->devices,
3469 drhd->devices_cnt, i, dev)
David Woodhouse832bd852014-03-07 15:08:36 +00003470 if (!dev_is_pci(dev) || !IS_GFX_DEVICE(to_pci_dev(dev)))
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003471 break;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003472 if (i < drhd->devices_cnt)
3473 continue;
3474
David Woodhousec0771df2011-10-14 20:59:46 +01003475 /* This IOMMU has *only* gfx devices. Either bypass it or
3476 set the gfx_mapped flag, as appropriate */
3477 if (dmar_map_gfx) {
3478 intel_iommu_gfx_mapped = 1;
3479 } else {
3480 drhd->ignored = 1;
Jiang Liub683b232014-02-19 14:07:32 +08003481 for_each_active_dev_scope(drhd->devices,
3482 drhd->devices_cnt, i, dev)
David Woodhouse832bd852014-03-07 15:08:36 +00003483 dev->archdata.iommu = DUMMY_DEVICE_DOMAIN_INFO;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003484 }
3485 }
3486}
3487
Fenghua Yuf59c7b62009-03-27 14:22:42 -07003488#ifdef CONFIG_SUSPEND
3489static int init_iommu_hw(void)
3490{
3491 struct dmar_drhd_unit *drhd;
3492 struct intel_iommu *iommu = NULL;
3493
3494 for_each_active_iommu(iommu, drhd)
3495 if (iommu->qi)
3496 dmar_reenable_qi(iommu);
3497
Joseph Cihulab7792602011-05-03 00:08:37 -07003498 for_each_iommu(iommu, drhd) {
3499 if (drhd->ignored) {
3500 /*
3501 * we always have to disable PMRs or DMA may fail on
3502 * this device
3503 */
3504 if (force_on)
3505 iommu_disable_protect_mem_regions(iommu);
3506 continue;
3507 }
3508
Fenghua Yuf59c7b62009-03-27 14:22:42 -07003509 iommu_flush_write_buffer(iommu);
3510
3511 iommu_set_root_entry(iommu);
3512
3513 iommu->flush.flush_context(iommu, 0, 0, 0,
David Woodhouse1f0ef2a2009-05-10 19:58:49 +01003514 DMA_CCMD_GLOBAL_INVL);
Fenghua Yuf59c7b62009-03-27 14:22:42 -07003515 iommu->flush.flush_iotlb(iommu, 0, 0, 0,
David Woodhouse1f0ef2a2009-05-10 19:58:49 +01003516 DMA_TLB_GLOBAL_FLUSH);
Joseph Cihulab7792602011-05-03 00:08:37 -07003517 if (iommu_enable_translation(iommu))
3518 return 1;
David Woodhouseb94996c2009-09-19 15:28:12 -07003519 iommu_disable_protect_mem_regions(iommu);
Fenghua Yuf59c7b62009-03-27 14:22:42 -07003520 }
3521
3522 return 0;
3523}
3524
3525static void iommu_flush_all(void)
3526{
3527 struct dmar_drhd_unit *drhd;
3528 struct intel_iommu *iommu;
3529
3530 for_each_active_iommu(iommu, drhd) {
3531 iommu->flush.flush_context(iommu, 0, 0, 0,
David Woodhouse1f0ef2a2009-05-10 19:58:49 +01003532 DMA_CCMD_GLOBAL_INVL);
Fenghua Yuf59c7b62009-03-27 14:22:42 -07003533 iommu->flush.flush_iotlb(iommu, 0, 0, 0,
David Woodhouse1f0ef2a2009-05-10 19:58:49 +01003534 DMA_TLB_GLOBAL_FLUSH);
Fenghua Yuf59c7b62009-03-27 14:22:42 -07003535 }
3536}
3537
Rafael J. Wysocki134fac32011-03-23 22:16:14 +01003538static int iommu_suspend(void)
Fenghua Yuf59c7b62009-03-27 14:22:42 -07003539{
3540 struct dmar_drhd_unit *drhd;
3541 struct intel_iommu *iommu = NULL;
3542 unsigned long flag;
3543
3544 for_each_active_iommu(iommu, drhd) {
3545 iommu->iommu_state = kzalloc(sizeof(u32) * MAX_SR_DMAR_REGS,
3546 GFP_ATOMIC);
3547 if (!iommu->iommu_state)
3548 goto nomem;
3549 }
3550
3551 iommu_flush_all();
3552
3553 for_each_active_iommu(iommu, drhd) {
3554 iommu_disable_translation(iommu);
3555
Thomas Gleixner1f5b3c32011-07-19 16:19:51 +02003556 raw_spin_lock_irqsave(&iommu->register_lock, flag);
Fenghua Yuf59c7b62009-03-27 14:22:42 -07003557
3558 iommu->iommu_state[SR_DMAR_FECTL_REG] =
3559 readl(iommu->reg + DMAR_FECTL_REG);
3560 iommu->iommu_state[SR_DMAR_FEDATA_REG] =
3561 readl(iommu->reg + DMAR_FEDATA_REG);
3562 iommu->iommu_state[SR_DMAR_FEADDR_REG] =
3563 readl(iommu->reg + DMAR_FEADDR_REG);
3564 iommu->iommu_state[SR_DMAR_FEUADDR_REG] =
3565 readl(iommu->reg + DMAR_FEUADDR_REG);
3566
Thomas Gleixner1f5b3c32011-07-19 16:19:51 +02003567 raw_spin_unlock_irqrestore(&iommu->register_lock, flag);
Fenghua Yuf59c7b62009-03-27 14:22:42 -07003568 }
3569 return 0;
3570
3571nomem:
3572 for_each_active_iommu(iommu, drhd)
3573 kfree(iommu->iommu_state);
3574
3575 return -ENOMEM;
3576}
3577
Rafael J. Wysocki134fac32011-03-23 22:16:14 +01003578static void iommu_resume(void)
Fenghua Yuf59c7b62009-03-27 14:22:42 -07003579{
3580 struct dmar_drhd_unit *drhd;
3581 struct intel_iommu *iommu = NULL;
3582 unsigned long flag;
3583
3584 if (init_iommu_hw()) {
Joseph Cihulab7792602011-05-03 00:08:37 -07003585 if (force_on)
3586 panic("tboot: IOMMU setup failed, DMAR can not resume!\n");
3587 else
3588 WARN(1, "IOMMU setup failed, DMAR can not resume!\n");
Rafael J. Wysocki134fac32011-03-23 22:16:14 +01003589 return;
Fenghua Yuf59c7b62009-03-27 14:22:42 -07003590 }
3591
3592 for_each_active_iommu(iommu, drhd) {
3593
Thomas Gleixner1f5b3c32011-07-19 16:19:51 +02003594 raw_spin_lock_irqsave(&iommu->register_lock, flag);
Fenghua Yuf59c7b62009-03-27 14:22:42 -07003595
3596 writel(iommu->iommu_state[SR_DMAR_FECTL_REG],
3597 iommu->reg + DMAR_FECTL_REG);
3598 writel(iommu->iommu_state[SR_DMAR_FEDATA_REG],
3599 iommu->reg + DMAR_FEDATA_REG);
3600 writel(iommu->iommu_state[SR_DMAR_FEADDR_REG],
3601 iommu->reg + DMAR_FEADDR_REG);
3602 writel(iommu->iommu_state[SR_DMAR_FEUADDR_REG],
3603 iommu->reg + DMAR_FEUADDR_REG);
3604
Thomas Gleixner1f5b3c32011-07-19 16:19:51 +02003605 raw_spin_unlock_irqrestore(&iommu->register_lock, flag);
Fenghua Yuf59c7b62009-03-27 14:22:42 -07003606 }
3607
3608 for_each_active_iommu(iommu, drhd)
3609 kfree(iommu->iommu_state);
Fenghua Yuf59c7b62009-03-27 14:22:42 -07003610}
3611
Rafael J. Wysocki134fac32011-03-23 22:16:14 +01003612static struct syscore_ops iommu_syscore_ops = {
Fenghua Yuf59c7b62009-03-27 14:22:42 -07003613 .resume = iommu_resume,
3614 .suspend = iommu_suspend,
3615};
3616
Rafael J. Wysocki134fac32011-03-23 22:16:14 +01003617static void __init init_iommu_pm_ops(void)
Fenghua Yuf59c7b62009-03-27 14:22:42 -07003618{
Rafael J. Wysocki134fac32011-03-23 22:16:14 +01003619 register_syscore_ops(&iommu_syscore_ops);
Fenghua Yuf59c7b62009-03-27 14:22:42 -07003620}
3621
3622#else
Rafael J. Wysocki99592ba2011-06-07 21:32:31 +02003623static inline void init_iommu_pm_ops(void) {}
Fenghua Yuf59c7b62009-03-27 14:22:42 -07003624#endif /* CONFIG_PM */
3625
Suresh Siddha318fe7d2011-08-23 17:05:20 -07003626
3627int __init dmar_parse_one_rmrr(struct acpi_dmar_header *header)
3628{
3629 struct acpi_dmar_reserved_memory *rmrr;
3630 struct dmar_rmrr_unit *rmrru;
3631
3632 rmrru = kzalloc(sizeof(*rmrru), GFP_KERNEL);
3633 if (!rmrru)
3634 return -ENOMEM;
3635
3636 rmrru->hdr = header;
3637 rmrr = (struct acpi_dmar_reserved_memory *)header;
3638 rmrru->base_address = rmrr->base_address;
3639 rmrru->end_address = rmrr->end_address;
Jiang Liu2e455282014-02-19 14:07:36 +08003640 rmrru->devices = dmar_alloc_dev_scope((void *)(rmrr + 1),
3641 ((void *)rmrr) + rmrr->header.length,
3642 &rmrru->devices_cnt);
3643 if (rmrru->devices_cnt && rmrru->devices == NULL) {
3644 kfree(rmrru);
3645 return -ENOMEM;
3646 }
Suresh Siddha318fe7d2011-08-23 17:05:20 -07003647
Jiang Liu2e455282014-02-19 14:07:36 +08003648 list_add(&rmrru->list, &dmar_rmrr_units);
3649
Suresh Siddha318fe7d2011-08-23 17:05:20 -07003650 return 0;
3651}
3652
Suresh Siddha318fe7d2011-08-23 17:05:20 -07003653int __init dmar_parse_one_atsr(struct acpi_dmar_header *hdr)
3654{
3655 struct acpi_dmar_atsr *atsr;
3656 struct dmar_atsr_unit *atsru;
3657
3658 atsr = container_of(hdr, struct acpi_dmar_atsr, header);
3659 atsru = kzalloc(sizeof(*atsru), GFP_KERNEL);
3660 if (!atsru)
3661 return -ENOMEM;
3662
3663 atsru->hdr = hdr;
3664 atsru->include_all = atsr->flags & 0x1;
Jiang Liu2e455282014-02-19 14:07:36 +08003665 if (!atsru->include_all) {
3666 atsru->devices = dmar_alloc_dev_scope((void *)(atsr + 1),
3667 (void *)atsr + atsr->header.length,
3668 &atsru->devices_cnt);
3669 if (atsru->devices_cnt && atsru->devices == NULL) {
3670 kfree(atsru);
3671 return -ENOMEM;
3672 }
3673 }
Suresh Siddha318fe7d2011-08-23 17:05:20 -07003674
Jiang Liu0e242612014-02-19 14:07:34 +08003675 list_add_rcu(&atsru->list, &dmar_atsr_units);
Suresh Siddha318fe7d2011-08-23 17:05:20 -07003676
3677 return 0;
3678}
3679
Jiang Liu9bdc5312014-01-06 14:18:27 +08003680static void intel_iommu_free_atsr(struct dmar_atsr_unit *atsru)
3681{
3682 dmar_free_dev_scope(&atsru->devices, &atsru->devices_cnt);
3683 kfree(atsru);
3684}
3685
3686static void intel_iommu_free_dmars(void)
3687{
3688 struct dmar_rmrr_unit *rmrru, *rmrr_n;
3689 struct dmar_atsr_unit *atsru, *atsr_n;
3690
3691 list_for_each_entry_safe(rmrru, rmrr_n, &dmar_rmrr_units, list) {
3692 list_del(&rmrru->list);
3693 dmar_free_dev_scope(&rmrru->devices, &rmrru->devices_cnt);
3694 kfree(rmrru);
Suresh Siddha318fe7d2011-08-23 17:05:20 -07003695 }
3696
Jiang Liu9bdc5312014-01-06 14:18:27 +08003697 list_for_each_entry_safe(atsru, atsr_n, &dmar_atsr_units, list) {
3698 list_del(&atsru->list);
3699 intel_iommu_free_atsr(atsru);
3700 }
Suresh Siddha318fe7d2011-08-23 17:05:20 -07003701}
3702
3703int dmar_find_matched_atsr_unit(struct pci_dev *dev)
3704{
Jiang Liub683b232014-02-19 14:07:32 +08003705 int i, ret = 1;
Suresh Siddha318fe7d2011-08-23 17:05:20 -07003706 struct pci_bus *bus;
David Woodhouse832bd852014-03-07 15:08:36 +00003707 struct pci_dev *bridge = NULL;
3708 struct device *tmp;
Suresh Siddha318fe7d2011-08-23 17:05:20 -07003709 struct acpi_dmar_atsr *atsr;
3710 struct dmar_atsr_unit *atsru;
3711
3712 dev = pci_physfn(dev);
Suresh Siddha318fe7d2011-08-23 17:05:20 -07003713 for (bus = dev->bus; bus; bus = bus->parent) {
Jiang Liub5f82dd2014-02-19 14:07:31 +08003714 bridge = bus->self;
Suresh Siddha318fe7d2011-08-23 17:05:20 -07003715 if (!bridge || !pci_is_pcie(bridge) ||
Yijing Wang62f87c02012-07-24 17:20:03 +08003716 pci_pcie_type(bridge) == PCI_EXP_TYPE_PCI_BRIDGE)
Suresh Siddha318fe7d2011-08-23 17:05:20 -07003717 return 0;
Jiang Liub5f82dd2014-02-19 14:07:31 +08003718 if (pci_pcie_type(bridge) == PCI_EXP_TYPE_ROOT_PORT)
Suresh Siddha318fe7d2011-08-23 17:05:20 -07003719 break;
Suresh Siddha318fe7d2011-08-23 17:05:20 -07003720 }
Jiang Liub5f82dd2014-02-19 14:07:31 +08003721 if (!bridge)
3722 return 0;
Suresh Siddha318fe7d2011-08-23 17:05:20 -07003723
Jiang Liu0e242612014-02-19 14:07:34 +08003724 rcu_read_lock();
Jiang Liub5f82dd2014-02-19 14:07:31 +08003725 list_for_each_entry_rcu(atsru, &dmar_atsr_units, list) {
3726 atsr = container_of(atsru->hdr, struct acpi_dmar_atsr, header);
3727 if (atsr->segment != pci_domain_nr(dev->bus))
3728 continue;
3729
Jiang Liub683b232014-02-19 14:07:32 +08003730 for_each_dev_scope(atsru->devices, atsru->devices_cnt, i, tmp)
David Woodhouse832bd852014-03-07 15:08:36 +00003731 if (tmp == &bridge->dev)
Jiang Liub683b232014-02-19 14:07:32 +08003732 goto out;
Jiang Liub5f82dd2014-02-19 14:07:31 +08003733
3734 if (atsru->include_all)
Jiang Liub683b232014-02-19 14:07:32 +08003735 goto out;
Jiang Liub5f82dd2014-02-19 14:07:31 +08003736 }
Jiang Liub683b232014-02-19 14:07:32 +08003737 ret = 0;
3738out:
Jiang Liu0e242612014-02-19 14:07:34 +08003739 rcu_read_unlock();
Suresh Siddha318fe7d2011-08-23 17:05:20 -07003740
Jiang Liub683b232014-02-19 14:07:32 +08003741 return ret;
Suresh Siddha318fe7d2011-08-23 17:05:20 -07003742}
3743
Jiang Liu59ce0512014-02-19 14:07:35 +08003744int dmar_iommu_notify_scope_dev(struct dmar_pci_notify_info *info)
3745{
3746 int ret = 0;
3747 struct dmar_rmrr_unit *rmrru;
3748 struct dmar_atsr_unit *atsru;
3749 struct acpi_dmar_atsr *atsr;
3750 struct acpi_dmar_reserved_memory *rmrr;
3751
3752 if (!intel_iommu_enabled && system_state != SYSTEM_BOOTING)
3753 return 0;
3754
3755 list_for_each_entry(rmrru, &dmar_rmrr_units, list) {
3756 rmrr = container_of(rmrru->hdr,
3757 struct acpi_dmar_reserved_memory, header);
3758 if (info->event == BUS_NOTIFY_ADD_DEVICE) {
3759 ret = dmar_insert_dev_scope(info, (void *)(rmrr + 1),
3760 ((void *)rmrr) + rmrr->header.length,
3761 rmrr->segment, rmrru->devices,
3762 rmrru->devices_cnt);
3763 if (ret > 0)
3764 break;
3765 else if(ret < 0)
3766 return ret;
3767 } else if (info->event == BUS_NOTIFY_DEL_DEVICE) {
3768 if (dmar_remove_dev_scope(info, rmrr->segment,
3769 rmrru->devices, rmrru->devices_cnt))
3770 break;
3771 }
3772 }
3773
3774 list_for_each_entry(atsru, &dmar_atsr_units, list) {
3775 if (atsru->include_all)
3776 continue;
3777
3778 atsr = container_of(atsru->hdr, struct acpi_dmar_atsr, header);
3779 if (info->event == BUS_NOTIFY_ADD_DEVICE) {
3780 ret = dmar_insert_dev_scope(info, (void *)(atsr + 1),
3781 (void *)atsr + atsr->header.length,
3782 atsr->segment, atsru->devices,
3783 atsru->devices_cnt);
3784 if (ret > 0)
3785 break;
3786 else if(ret < 0)
3787 return ret;
3788 } else if (info->event == BUS_NOTIFY_DEL_DEVICE) {
3789 if (dmar_remove_dev_scope(info, atsr->segment,
3790 atsru->devices, atsru->devices_cnt))
3791 break;
3792 }
3793 }
3794
3795 return 0;
3796}
3797
Fenghua Yu99dcade2009-11-11 07:23:06 -08003798/*
3799 * Here we only respond to action of unbound device from driver.
3800 *
3801 * Added device is not attached to its DMAR domain here yet. That will happen
3802 * when mapping the device to iova.
3803 */
3804static int device_notifier(struct notifier_block *nb,
3805 unsigned long action, void *data)
3806{
3807 struct device *dev = data;
3808 struct pci_dev *pdev = to_pci_dev(dev);
3809 struct dmar_domain *domain;
3810
David Woodhouse3d891942014-03-06 15:59:26 +00003811 if (iommu_dummy(dev))
David Woodhouse44cd6132009-12-02 10:18:30 +00003812 return 0;
3813
Jiang Liu7e7dfab2014-02-19 14:07:23 +08003814 if (action != BUS_NOTIFY_UNBOUND_DRIVER &&
3815 action != BUS_NOTIFY_DEL_DEVICE)
3816 return 0;
3817
David Woodhouse1525a292014-03-06 16:19:30 +00003818 domain = find_domain(dev);
Fenghua Yu99dcade2009-11-11 07:23:06 -08003819 if (!domain)
3820 return 0;
3821
Jiang Liu3a5670e2014-02-19 14:07:33 +08003822 down_read(&dmar_global_lock);
Jiang Liu7e7dfab2014-02-19 14:07:23 +08003823 domain_remove_one_dev_info(domain, pdev);
3824 if (!(domain->flags & DOMAIN_FLAG_VIRTUAL_MACHINE) &&
3825 !(domain->flags & DOMAIN_FLAG_STATIC_IDENTITY) &&
3826 list_empty(&domain->devices))
3827 domain_exit(domain);
Jiang Liu3a5670e2014-02-19 14:07:33 +08003828 up_read(&dmar_global_lock);
Alex Williamsona97590e2011-03-04 14:52:16 -07003829
Fenghua Yu99dcade2009-11-11 07:23:06 -08003830 return 0;
3831}
3832
3833static struct notifier_block device_nb = {
3834 .notifier_call = device_notifier,
3835};
3836
Jiang Liu75f05562014-02-19 14:07:37 +08003837static int intel_iommu_memory_notifier(struct notifier_block *nb,
3838 unsigned long val, void *v)
3839{
3840 struct memory_notify *mhp = v;
3841 unsigned long long start, end;
3842 unsigned long start_vpfn, last_vpfn;
3843
3844 switch (val) {
3845 case MEM_GOING_ONLINE:
3846 start = mhp->start_pfn << PAGE_SHIFT;
3847 end = ((mhp->start_pfn + mhp->nr_pages) << PAGE_SHIFT) - 1;
3848 if (iommu_domain_identity_map(si_domain, start, end)) {
3849 pr_warn("dmar: failed to build identity map for [%llx-%llx]\n",
3850 start, end);
3851 return NOTIFY_BAD;
3852 }
3853 break;
3854
3855 case MEM_OFFLINE:
3856 case MEM_CANCEL_ONLINE:
3857 start_vpfn = mm_to_dma_pfn(mhp->start_pfn);
3858 last_vpfn = mm_to_dma_pfn(mhp->start_pfn + mhp->nr_pages - 1);
3859 while (start_vpfn <= last_vpfn) {
3860 struct iova *iova;
3861 struct dmar_drhd_unit *drhd;
3862 struct intel_iommu *iommu;
David Woodhouseea8ea462014-03-05 17:09:32 +00003863 struct page *freelist;
Jiang Liu75f05562014-02-19 14:07:37 +08003864
3865 iova = find_iova(&si_domain->iovad, start_vpfn);
3866 if (iova == NULL) {
3867 pr_debug("dmar: failed get IOVA for PFN %lx\n",
3868 start_vpfn);
3869 break;
3870 }
3871
3872 iova = split_and_remove_iova(&si_domain->iovad, iova,
3873 start_vpfn, last_vpfn);
3874 if (iova == NULL) {
3875 pr_warn("dmar: failed to split IOVA PFN [%lx-%lx]\n",
3876 start_vpfn, last_vpfn);
3877 return NOTIFY_BAD;
3878 }
3879
David Woodhouseea8ea462014-03-05 17:09:32 +00003880 freelist = domain_unmap(si_domain, iova->pfn_lo,
3881 iova->pfn_hi);
3882
Jiang Liu75f05562014-02-19 14:07:37 +08003883 rcu_read_lock();
3884 for_each_active_iommu(iommu, drhd)
3885 iommu_flush_iotlb_psi(iommu, si_domain->id,
3886 iova->pfn_lo,
David Woodhouseea8ea462014-03-05 17:09:32 +00003887 iova->pfn_hi - iova->pfn_lo + 1,
3888 !freelist, 0);
Jiang Liu75f05562014-02-19 14:07:37 +08003889 rcu_read_unlock();
David Woodhouseea8ea462014-03-05 17:09:32 +00003890 dma_free_pagelist(freelist);
Jiang Liu75f05562014-02-19 14:07:37 +08003891
3892 start_vpfn = iova->pfn_hi + 1;
3893 free_iova_mem(iova);
3894 }
3895 break;
3896 }
3897
3898 return NOTIFY_OK;
3899}
3900
3901static struct notifier_block intel_iommu_memory_nb = {
3902 .notifier_call = intel_iommu_memory_notifier,
3903 .priority = 0
3904};
3905
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003906int __init intel_iommu_init(void)
3907{
Jiang Liu9bdc5312014-01-06 14:18:27 +08003908 int ret = -ENODEV;
Takao Indoh3a93c842013-04-23 17:35:03 +09003909 struct dmar_drhd_unit *drhd;
Jiang Liu7c919772014-01-06 14:18:18 +08003910 struct intel_iommu *iommu;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003911
Joseph Cihulaa59b50e2009-06-30 19:31:10 -07003912 /* VT-d is required for a TXT/tboot launch, so enforce that */
3913 force_on = tboot_force_iommu();
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003914
Jiang Liu3a5670e2014-02-19 14:07:33 +08003915 if (iommu_init_mempool()) {
3916 if (force_on)
3917 panic("tboot: Failed to initialize iommu memory\n");
3918 return -ENOMEM;
3919 }
3920
3921 down_write(&dmar_global_lock);
Joseph Cihulaa59b50e2009-06-30 19:31:10 -07003922 if (dmar_table_init()) {
3923 if (force_on)
3924 panic("tboot: Failed to initialize DMAR table\n");
Jiang Liu9bdc5312014-01-06 14:18:27 +08003925 goto out_free_dmar;
Joseph Cihulaa59b50e2009-06-30 19:31:10 -07003926 }
3927
Takao Indoh3a93c842013-04-23 17:35:03 +09003928 /*
3929 * Disable translation if already enabled prior to OS handover.
3930 */
Jiang Liu7c919772014-01-06 14:18:18 +08003931 for_each_active_iommu(iommu, drhd)
Takao Indoh3a93c842013-04-23 17:35:03 +09003932 if (iommu->gcmd & DMA_GCMD_TE)
3933 iommu_disable_translation(iommu);
Takao Indoh3a93c842013-04-23 17:35:03 +09003934
Suresh Siddhac2c72862011-08-23 17:05:19 -07003935 if (dmar_dev_scope_init() < 0) {
Joseph Cihulaa59b50e2009-06-30 19:31:10 -07003936 if (force_on)
3937 panic("tboot: Failed to initialize DMAR device scope\n");
Jiang Liu9bdc5312014-01-06 14:18:27 +08003938 goto out_free_dmar;
Joseph Cihulaa59b50e2009-06-30 19:31:10 -07003939 }
Suresh Siddha1886e8a2008-07-10 11:16:37 -07003940
FUJITA Tomonori75f1cdf2009-11-10 19:46:20 +09003941 if (no_iommu || dmar_disabled)
Jiang Liu9bdc5312014-01-06 14:18:27 +08003942 goto out_free_dmar;
Suresh Siddha2ae21012008-07-10 11:16:43 -07003943
Suresh Siddha318fe7d2011-08-23 17:05:20 -07003944 if (list_empty(&dmar_rmrr_units))
3945 printk(KERN_INFO "DMAR: No RMRR found\n");
3946
3947 if (list_empty(&dmar_atsr_units))
3948 printk(KERN_INFO "DMAR: No ATSR found\n");
3949
Joseph Cihula51a63e62011-03-21 11:04:24 -07003950 if (dmar_init_reserved_ranges()) {
3951 if (force_on)
3952 panic("tboot: Failed to reserve iommu ranges\n");
Jiang Liu3a5670e2014-02-19 14:07:33 +08003953 goto out_free_reserved_range;
Joseph Cihula51a63e62011-03-21 11:04:24 -07003954 }
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003955
3956 init_no_remapping_devices();
3957
Joseph Cihulab7792602011-05-03 00:08:37 -07003958 ret = init_dmars();
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003959 if (ret) {
Joseph Cihulaa59b50e2009-06-30 19:31:10 -07003960 if (force_on)
3961 panic("tboot: Failed to initialize DMARs\n");
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003962 printk(KERN_ERR "IOMMU: dmar init failed\n");
Jiang Liu9bdc5312014-01-06 14:18:27 +08003963 goto out_free_reserved_range;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003964 }
Jiang Liu3a5670e2014-02-19 14:07:33 +08003965 up_write(&dmar_global_lock);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003966 printk(KERN_INFO
3967 "PCI-DMA: Intel(R) Virtualization Technology for Directed I/O\n");
3968
mark gross5e0d2a62008-03-04 15:22:08 -08003969 init_timer(&unmap_timer);
FUJITA Tomonori75f1cdf2009-11-10 19:46:20 +09003970#ifdef CONFIG_SWIOTLB
3971 swiotlb = 0;
3972#endif
David Woodhouse19943b02009-08-04 16:19:20 +01003973 dma_ops = &intel_dma_ops;
Fenghua Yu4ed0d3e2009-04-24 17:30:20 -07003974
Rafael J. Wysocki134fac32011-03-23 22:16:14 +01003975 init_iommu_pm_ops();
Joerg Roedela8bcbb0d2008-12-03 15:14:02 +01003976
Joerg Roedel4236d97d2011-09-06 17:56:07 +02003977 bus_set_iommu(&pci_bus_type, &intel_iommu_ops);
Fenghua Yu99dcade2009-11-11 07:23:06 -08003978 bus_register_notifier(&pci_bus_type, &device_nb);
Jiang Liu75f05562014-02-19 14:07:37 +08003979 if (si_domain && !hw_pass_through)
3980 register_memory_notifier(&intel_iommu_memory_nb);
Fenghua Yu99dcade2009-11-11 07:23:06 -08003981
Eugeni Dodonov8bc1f852011-11-23 16:42:14 -02003982 intel_iommu_enabled = 1;
3983
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003984 return 0;
Jiang Liu9bdc5312014-01-06 14:18:27 +08003985
3986out_free_reserved_range:
3987 put_iova_domain(&reserved_iova_list);
Jiang Liu9bdc5312014-01-06 14:18:27 +08003988out_free_dmar:
3989 intel_iommu_free_dmars();
Jiang Liu3a5670e2014-02-19 14:07:33 +08003990 up_write(&dmar_global_lock);
3991 iommu_exit_mempool();
Jiang Liu9bdc5312014-01-06 14:18:27 +08003992 return ret;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003993}
Keshavamurthy, Anil Se8204822007-10-21 16:41:55 -07003994
Han, Weidong3199aa62009-02-26 17:31:12 +08003995static void iommu_detach_dependent_devices(struct intel_iommu *iommu,
David Woodhouse0bcb3e22014-03-06 17:12:03 +00003996 struct device *dev)
Han, Weidong3199aa62009-02-26 17:31:12 +08003997{
David Woodhouse0bcb3e22014-03-06 17:12:03 +00003998 struct pci_dev *tmp, *parent, *pdev;
Han, Weidong3199aa62009-02-26 17:31:12 +08003999
David Woodhouse0bcb3e22014-03-06 17:12:03 +00004000 if (!iommu || !dev || !dev_is_pci(dev))
Han, Weidong3199aa62009-02-26 17:31:12 +08004001 return;
4002
David Woodhouse0bcb3e22014-03-06 17:12:03 +00004003 pdev = to_pci_dev(dev);
4004
Han, Weidong3199aa62009-02-26 17:31:12 +08004005 /* dependent device detach */
4006 tmp = pci_find_upstream_pcie_bridge(pdev);
4007 /* Secondary interface's bus number and devfn 0 */
4008 if (tmp) {
4009 parent = pdev->bus->self;
4010 while (parent != tmp) {
4011 iommu_detach_dev(iommu, parent->bus->number,
David Woodhouse276dbf992009-04-04 01:45:37 +01004012 parent->devfn);
Han, Weidong3199aa62009-02-26 17:31:12 +08004013 parent = parent->bus->self;
4014 }
Stefan Assmann45e829e2009-12-03 06:49:24 -05004015 if (pci_is_pcie(tmp)) /* this is a PCIe-to-PCI bridge */
Han, Weidong3199aa62009-02-26 17:31:12 +08004016 iommu_detach_dev(iommu,
4017 tmp->subordinate->number, 0);
4018 else /* this is a legacy PCI bridge */
David Woodhouse276dbf992009-04-04 01:45:37 +01004019 iommu_detach_dev(iommu, tmp->bus->number,
4020 tmp->devfn);
Han, Weidong3199aa62009-02-26 17:31:12 +08004021 }
4022}
4023
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07004024static void domain_remove_one_dev_info(struct dmar_domain *domain,
Weidong Hanc7151a82008-12-08 22:51:37 +08004025 struct pci_dev *pdev)
4026{
Yijing Wangbca2b912013-10-31 17:26:04 +08004027 struct device_domain_info *info, *tmp;
Weidong Hanc7151a82008-12-08 22:51:37 +08004028 struct intel_iommu *iommu;
4029 unsigned long flags;
4030 int found = 0;
Weidong Hanc7151a82008-12-08 22:51:37 +08004031
David Woodhouse276dbf992009-04-04 01:45:37 +01004032 iommu = device_to_iommu(pci_domain_nr(pdev->bus), pdev->bus->number,
4033 pdev->devfn);
Weidong Hanc7151a82008-12-08 22:51:37 +08004034 if (!iommu)
4035 return;
4036
4037 spin_lock_irqsave(&device_domain_lock, flags);
Yijing Wangbca2b912013-10-31 17:26:04 +08004038 list_for_each_entry_safe(info, tmp, &domain->devices, link) {
Mike Habeck8519dc42011-05-28 13:15:07 -05004039 if (info->segment == pci_domain_nr(pdev->bus) &&
4040 info->bus == pdev->bus->number &&
Weidong Hanc7151a82008-12-08 22:51:37 +08004041 info->devfn == pdev->devfn) {
David Woodhouse109b9b02012-05-25 17:43:02 +01004042 unlink_domain_info(info);
Weidong Hanc7151a82008-12-08 22:51:37 +08004043 spin_unlock_irqrestore(&device_domain_lock, flags);
4044
Yu Zhao93a23a72009-05-18 13:51:37 +08004045 iommu_disable_dev_iotlb(info);
Weidong Hanc7151a82008-12-08 22:51:37 +08004046 iommu_detach_dev(iommu, info->bus, info->devfn);
David Woodhouse0bcb3e22014-03-06 17:12:03 +00004047 iommu_detach_dependent_devices(iommu, &pdev->dev);
Weidong Hanc7151a82008-12-08 22:51:37 +08004048 free_devinfo_mem(info);
4049
4050 spin_lock_irqsave(&device_domain_lock, flags);
4051
4052 if (found)
4053 break;
4054 else
4055 continue;
4056 }
4057
4058 /* if there is no other devices under the same iommu
4059 * owned by this domain, clear this iommu in iommu_bmp
4060 * update iommu count and coherency
4061 */
David Woodhouse276dbf992009-04-04 01:45:37 +01004062 if (iommu == device_to_iommu(info->segment, info->bus,
4063 info->devfn))
Weidong Hanc7151a82008-12-08 22:51:37 +08004064 found = 1;
4065 }
4066
Roland Dreier3e7abe22011-07-20 06:22:21 -07004067 spin_unlock_irqrestore(&device_domain_lock, flags);
4068
Weidong Hanc7151a82008-12-08 22:51:37 +08004069 if (found == 0) {
4070 unsigned long tmp_flags;
4071 spin_lock_irqsave(&domain->iommu_lock, tmp_flags);
Mike Travis1b198bb2012-03-05 15:05:16 -08004072 clear_bit(iommu->seq_id, domain->iommu_bmp);
Weidong Hanc7151a82008-12-08 22:51:37 +08004073 domain->iommu_count--;
Sheng Yang58c610b2009-03-18 15:33:05 +08004074 domain_update_iommu_cap(domain);
Weidong Hanc7151a82008-12-08 22:51:37 +08004075 spin_unlock_irqrestore(&domain->iommu_lock, tmp_flags);
Alex Williamsona97590e2011-03-04 14:52:16 -07004076
Alex Williamson9b4554b2011-05-24 12:19:04 -04004077 if (!(domain->flags & DOMAIN_FLAG_VIRTUAL_MACHINE) &&
4078 !(domain->flags & DOMAIN_FLAG_STATIC_IDENTITY)) {
4079 spin_lock_irqsave(&iommu->lock, tmp_flags);
4080 clear_bit(domain->id, iommu->domain_ids);
4081 iommu->domains[domain->id] = NULL;
4082 spin_unlock_irqrestore(&iommu->lock, tmp_flags);
4083 }
Weidong Hanc7151a82008-12-08 22:51:37 +08004084 }
Weidong Hanc7151a82008-12-08 22:51:37 +08004085}
4086
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07004087static int md_domain_init(struct dmar_domain *domain, int guest_width)
Weidong Han5e98c4b2008-12-08 23:03:27 +08004088{
4089 int adjust_width;
4090
4091 init_iova_domain(&domain->iovad, DMA_32BIT_PFN);
Weidong Han5e98c4b2008-12-08 23:03:27 +08004092 domain_reserve_special_ranges(domain);
4093
4094 /* calculate AGAW */
4095 domain->gaw = guest_width;
4096 adjust_width = guestwidth_to_adjustwidth(guest_width);
4097 domain->agaw = width_to_agaw(adjust_width);
4098
Weidong Han5e98c4b2008-12-08 23:03:27 +08004099 domain->iommu_coherency = 0;
Sheng Yangc5b15252009-08-06 13:31:56 +08004100 domain->iommu_snooping = 0;
Youquan Song6dd9a7c2011-05-25 19:13:49 +01004101 domain->iommu_superpage = 0;
Weidong Hanfe40f1e2008-12-08 23:10:23 +08004102 domain->max_addr = 0;
Suresh Siddha4c923d42009-10-02 11:01:24 -07004103 domain->nid = -1;
Weidong Han5e98c4b2008-12-08 23:03:27 +08004104
4105 /* always allocate the top pgd */
Suresh Siddha4c923d42009-10-02 11:01:24 -07004106 domain->pgd = (struct dma_pte *)alloc_pgtable_page(domain->nid);
Weidong Han5e98c4b2008-12-08 23:03:27 +08004107 if (!domain->pgd)
4108 return -ENOMEM;
4109 domain_flush_cache(domain, domain->pgd, PAGE_SIZE);
4110 return 0;
4111}
4112
Joerg Roedel5d450802008-12-03 14:52:32 +01004113static int intel_iommu_domain_init(struct iommu_domain *domain)
Kay, Allen M38717942008-09-09 18:37:29 +03004114{
Joerg Roedel5d450802008-12-03 14:52:32 +01004115 struct dmar_domain *dmar_domain;
Kay, Allen M38717942008-09-09 18:37:29 +03004116
Jiang Liu92d03cc2014-02-19 14:07:28 +08004117 dmar_domain = alloc_domain(true);
Joerg Roedel5d450802008-12-03 14:52:32 +01004118 if (!dmar_domain) {
Kay, Allen M38717942008-09-09 18:37:29 +03004119 printk(KERN_ERR
Joerg Roedel5d450802008-12-03 14:52:32 +01004120 "intel_iommu_domain_init: dmar_domain == NULL\n");
4121 return -ENOMEM;
Kay, Allen M38717942008-09-09 18:37:29 +03004122 }
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07004123 if (md_domain_init(dmar_domain, DEFAULT_DOMAIN_ADDRESS_WIDTH)) {
Kay, Allen M38717942008-09-09 18:37:29 +03004124 printk(KERN_ERR
Joerg Roedel5d450802008-12-03 14:52:32 +01004125 "intel_iommu_domain_init() failed\n");
Jiang Liu92d03cc2014-02-19 14:07:28 +08004126 domain_exit(dmar_domain);
Joerg Roedel5d450802008-12-03 14:52:32 +01004127 return -ENOMEM;
Kay, Allen M38717942008-09-09 18:37:29 +03004128 }
Allen Kay8140a952011-10-14 12:32:17 -07004129 domain_update_iommu_cap(dmar_domain);
Joerg Roedel5d450802008-12-03 14:52:32 +01004130 domain->priv = dmar_domain;
Weidong Hanfaa3d6f2008-12-08 23:09:29 +08004131
Joerg Roedel8a0e7152012-01-26 19:40:54 +01004132 domain->geometry.aperture_start = 0;
4133 domain->geometry.aperture_end = __DOMAIN_MAX_ADDR(dmar_domain->gaw);
4134 domain->geometry.force_aperture = true;
4135
Joerg Roedel5d450802008-12-03 14:52:32 +01004136 return 0;
Kay, Allen M38717942008-09-09 18:37:29 +03004137}
Kay, Allen M38717942008-09-09 18:37:29 +03004138
Joerg Roedel5d450802008-12-03 14:52:32 +01004139static void intel_iommu_domain_destroy(struct iommu_domain *domain)
Kay, Allen M38717942008-09-09 18:37:29 +03004140{
Joerg Roedel5d450802008-12-03 14:52:32 +01004141 struct dmar_domain *dmar_domain = domain->priv;
4142
4143 domain->priv = NULL;
Jiang Liu92d03cc2014-02-19 14:07:28 +08004144 domain_exit(dmar_domain);
Kay, Allen M38717942008-09-09 18:37:29 +03004145}
Kay, Allen M38717942008-09-09 18:37:29 +03004146
Joerg Roedel4c5478c2008-12-03 14:58:24 +01004147static int intel_iommu_attach_device(struct iommu_domain *domain,
4148 struct device *dev)
Kay, Allen M38717942008-09-09 18:37:29 +03004149{
Joerg Roedel4c5478c2008-12-03 14:58:24 +01004150 struct dmar_domain *dmar_domain = domain->priv;
4151 struct pci_dev *pdev = to_pci_dev(dev);
Weidong Hanfe40f1e2008-12-08 23:10:23 +08004152 struct intel_iommu *iommu;
4153 int addr_width;
Kay, Allen M38717942008-09-09 18:37:29 +03004154
Weidong Hanfaa3d6f2008-12-08 23:09:29 +08004155 /* normally pdev is not mapped */
4156 if (unlikely(domain_context_mapped(pdev))) {
4157 struct dmar_domain *old_domain;
4158
David Woodhouse1525a292014-03-06 16:19:30 +00004159 old_domain = find_domain(dev);
Weidong Hanfaa3d6f2008-12-08 23:09:29 +08004160 if (old_domain) {
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07004161 if (dmar_domain->flags & DOMAIN_FLAG_VIRTUAL_MACHINE ||
4162 dmar_domain->flags & DOMAIN_FLAG_STATIC_IDENTITY)
4163 domain_remove_one_dev_info(old_domain, pdev);
Weidong Hanfaa3d6f2008-12-08 23:09:29 +08004164 else
4165 domain_remove_dev_info(old_domain);
4166 }
4167 }
4168
David Woodhouse276dbf992009-04-04 01:45:37 +01004169 iommu = device_to_iommu(pci_domain_nr(pdev->bus), pdev->bus->number,
4170 pdev->devfn);
Weidong Hanfe40f1e2008-12-08 23:10:23 +08004171 if (!iommu)
4172 return -ENODEV;
4173
4174 /* check if this iommu agaw is sufficient for max mapped address */
4175 addr_width = agaw_to_width(iommu->agaw);
Tom Lyona99c47a2010-05-17 08:20:45 +01004176 if (addr_width > cap_mgaw(iommu->cap))
4177 addr_width = cap_mgaw(iommu->cap);
4178
4179 if (dmar_domain->max_addr > (1LL << addr_width)) {
4180 printk(KERN_ERR "%s: iommu width (%d) is not "
Weidong Hanfe40f1e2008-12-08 23:10:23 +08004181 "sufficient for the mapped address (%llx)\n",
Tom Lyona99c47a2010-05-17 08:20:45 +01004182 __func__, addr_width, dmar_domain->max_addr);
Weidong Hanfe40f1e2008-12-08 23:10:23 +08004183 return -EFAULT;
4184 }
Tom Lyona99c47a2010-05-17 08:20:45 +01004185 dmar_domain->gaw = addr_width;
4186
4187 /*
4188 * Knock out extra levels of page tables if necessary
4189 */
4190 while (iommu->agaw < dmar_domain->agaw) {
4191 struct dma_pte *pte;
4192
4193 pte = dmar_domain->pgd;
4194 if (dma_pte_present(pte)) {
Sheng Yang25cbff12010-06-12 19:21:42 +08004195 dmar_domain->pgd = (struct dma_pte *)
4196 phys_to_virt(dma_pte_addr(pte));
Jan Kiszka7a661012010-11-02 08:05:51 +01004197 free_pgtable_page(pte);
Tom Lyona99c47a2010-05-17 08:20:45 +01004198 }
4199 dmar_domain->agaw--;
4200 }
Weidong Hanfe40f1e2008-12-08 23:10:23 +08004201
David Woodhouse5fe60f42009-08-09 10:53:41 +01004202 return domain_add_dev_info(dmar_domain, pdev, CONTEXT_TT_MULTI_LEVEL);
Weidong Hanfaa3d6f2008-12-08 23:09:29 +08004203}
Weidong Hanfaa3d6f2008-12-08 23:09:29 +08004204
Joerg Roedel4c5478c2008-12-03 14:58:24 +01004205static void intel_iommu_detach_device(struct iommu_domain *domain,
4206 struct device *dev)
Kay, Allen M38717942008-09-09 18:37:29 +03004207{
Joerg Roedel4c5478c2008-12-03 14:58:24 +01004208 struct dmar_domain *dmar_domain = domain->priv;
4209 struct pci_dev *pdev = to_pci_dev(dev);
4210
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07004211 domain_remove_one_dev_info(dmar_domain, pdev);
Kay, Allen M38717942008-09-09 18:37:29 +03004212}
Kay, Allen M38717942008-09-09 18:37:29 +03004213
Joerg Roedelb146a1c9f2010-01-20 17:17:37 +01004214static int intel_iommu_map(struct iommu_domain *domain,
4215 unsigned long iova, phys_addr_t hpa,
Ohad Ben-Cohen50090652011-11-10 11:32:25 +02004216 size_t size, int iommu_prot)
Kay, Allen M38717942008-09-09 18:37:29 +03004217{
Joerg Roedeldde57a22008-12-03 15:04:09 +01004218 struct dmar_domain *dmar_domain = domain->priv;
Weidong Hanfe40f1e2008-12-08 23:10:23 +08004219 u64 max_addr;
Joerg Roedeldde57a22008-12-03 15:04:09 +01004220 int prot = 0;
Weidong Hanfaa3d6f2008-12-08 23:09:29 +08004221 int ret;
Weidong Hanfe40f1e2008-12-08 23:10:23 +08004222
Joerg Roedeldde57a22008-12-03 15:04:09 +01004223 if (iommu_prot & IOMMU_READ)
4224 prot |= DMA_PTE_READ;
4225 if (iommu_prot & IOMMU_WRITE)
4226 prot |= DMA_PTE_WRITE;
Sheng Yang9cf06692009-03-18 15:33:07 +08004227 if ((iommu_prot & IOMMU_CACHE) && dmar_domain->iommu_snooping)
4228 prot |= DMA_PTE_SNP;
Joerg Roedeldde57a22008-12-03 15:04:09 +01004229
David Woodhouse163cc522009-06-28 00:51:17 +01004230 max_addr = iova + size;
Joerg Roedeldde57a22008-12-03 15:04:09 +01004231 if (dmar_domain->max_addr < max_addr) {
Weidong Hanfe40f1e2008-12-08 23:10:23 +08004232 u64 end;
4233
4234 /* check if minimum agaw is sufficient for mapped address */
Tom Lyon8954da12010-05-17 08:19:52 +01004235 end = __DOMAIN_MAX_ADDR(dmar_domain->gaw) + 1;
Weidong Hanfe40f1e2008-12-08 23:10:23 +08004236 if (end < max_addr) {
Tom Lyon8954da12010-05-17 08:19:52 +01004237 printk(KERN_ERR "%s: iommu width (%d) is not "
Weidong Hanfe40f1e2008-12-08 23:10:23 +08004238 "sufficient for the mapped address (%llx)\n",
Tom Lyon8954da12010-05-17 08:19:52 +01004239 __func__, dmar_domain->gaw, max_addr);
Weidong Hanfe40f1e2008-12-08 23:10:23 +08004240 return -EFAULT;
4241 }
Joerg Roedeldde57a22008-12-03 15:04:09 +01004242 dmar_domain->max_addr = max_addr;
Weidong Hanfe40f1e2008-12-08 23:10:23 +08004243 }
David Woodhousead051222009-06-28 14:22:28 +01004244 /* Round up size to next multiple of PAGE_SIZE, if it and
4245 the low bits of hpa would take us onto the next page */
David Woodhouse88cb6a72009-06-28 15:03:06 +01004246 size = aligned_nrpages(hpa, size);
David Woodhousead051222009-06-28 14:22:28 +01004247 ret = domain_pfn_mapping(dmar_domain, iova >> VTD_PAGE_SHIFT,
4248 hpa >> VTD_PAGE_SHIFT, size, prot);
Weidong Hanfaa3d6f2008-12-08 23:09:29 +08004249 return ret;
Kay, Allen M38717942008-09-09 18:37:29 +03004250}
Weidong Hanfaa3d6f2008-12-08 23:09:29 +08004251
Ohad Ben-Cohen50090652011-11-10 11:32:25 +02004252static size_t intel_iommu_unmap(struct iommu_domain *domain,
David Woodhouseea8ea462014-03-05 17:09:32 +00004253 unsigned long iova, size_t size)
Weidong Hanfaa3d6f2008-12-08 23:09:29 +08004254{
Joerg Roedeldde57a22008-12-03 15:04:09 +01004255 struct dmar_domain *dmar_domain = domain->priv;
David Woodhouseea8ea462014-03-05 17:09:32 +00004256 struct page *freelist = NULL;
4257 struct intel_iommu *iommu;
4258 unsigned long start_pfn, last_pfn;
4259 unsigned int npages;
4260 int iommu_id, num, ndomains, level = 0;
Sheng Yang4b99d352009-07-08 11:52:52 +01004261
David Woodhouse5cf0a762014-03-19 16:07:49 +00004262 /* Cope with horrid API which requires us to unmap more than the
4263 size argument if it happens to be a large-page mapping. */
4264 if (!pfn_to_dma_pte(dmar_domain, iova >> VTD_PAGE_SHIFT, &level))
4265 BUG();
4266
4267 if (size < VTD_PAGE_SIZE << level_to_offset_bits(level))
4268 size = VTD_PAGE_SIZE << level_to_offset_bits(level);
4269
David Woodhouseea8ea462014-03-05 17:09:32 +00004270 start_pfn = iova >> VTD_PAGE_SHIFT;
4271 last_pfn = (iova + size - 1) >> VTD_PAGE_SHIFT;
4272
4273 freelist = domain_unmap(dmar_domain, start_pfn, last_pfn);
4274
4275 npages = last_pfn - start_pfn + 1;
4276
4277 for_each_set_bit(iommu_id, dmar_domain->iommu_bmp, g_num_of_iommus) {
4278 iommu = g_iommus[iommu_id];
4279
4280 /*
4281 * find bit position of dmar_domain
4282 */
4283 ndomains = cap_ndoms(iommu->cap);
4284 for_each_set_bit(num, iommu->domain_ids, ndomains) {
4285 if (iommu->domains[num] == dmar_domain)
4286 iommu_flush_iotlb_psi(iommu, num, start_pfn,
4287 npages, !freelist, 0);
4288 }
4289
4290 }
4291
4292 dma_free_pagelist(freelist);
Weidong Hanfe40f1e2008-12-08 23:10:23 +08004293
David Woodhouse163cc522009-06-28 00:51:17 +01004294 if (dmar_domain->max_addr == iova + size)
4295 dmar_domain->max_addr = iova;
Joerg Roedelb146a1c9f2010-01-20 17:17:37 +01004296
David Woodhouse5cf0a762014-03-19 16:07:49 +00004297 return size;
Weidong Hanfaa3d6f2008-12-08 23:09:29 +08004298}
Kay, Allen M38717942008-09-09 18:37:29 +03004299
Joerg Roedeld14d6572008-12-03 15:06:57 +01004300static phys_addr_t intel_iommu_iova_to_phys(struct iommu_domain *domain,
Varun Sethibb5547a2013-03-29 01:23:58 +05304301 dma_addr_t iova)
Kay, Allen M38717942008-09-09 18:37:29 +03004302{
Joerg Roedeld14d6572008-12-03 15:06:57 +01004303 struct dmar_domain *dmar_domain = domain->priv;
Kay, Allen M38717942008-09-09 18:37:29 +03004304 struct dma_pte *pte;
David Woodhouse5cf0a762014-03-19 16:07:49 +00004305 int level = 0;
Weidong Hanfaa3d6f2008-12-08 23:09:29 +08004306 u64 phys = 0;
Kay, Allen M38717942008-09-09 18:37:29 +03004307
David Woodhouse5cf0a762014-03-19 16:07:49 +00004308 pte = pfn_to_dma_pte(dmar_domain, iova >> VTD_PAGE_SHIFT, &level);
Kay, Allen M38717942008-09-09 18:37:29 +03004309 if (pte)
Weidong Hanfaa3d6f2008-12-08 23:09:29 +08004310 phys = dma_pte_addr(pte);
Kay, Allen M38717942008-09-09 18:37:29 +03004311
Weidong Hanfaa3d6f2008-12-08 23:09:29 +08004312 return phys;
Kay, Allen M38717942008-09-09 18:37:29 +03004313}
Joerg Roedela8bcbb0d2008-12-03 15:14:02 +01004314
Sheng Yangdbb9fd82009-03-18 15:33:06 +08004315static int intel_iommu_domain_has_cap(struct iommu_domain *domain,
4316 unsigned long cap)
4317{
4318 struct dmar_domain *dmar_domain = domain->priv;
4319
4320 if (cap == IOMMU_CAP_CACHE_COHERENCY)
4321 return dmar_domain->iommu_snooping;
Tom Lyon323f99c2010-07-02 16:56:14 -04004322 if (cap == IOMMU_CAP_INTR_REMAP)
Suresh Siddha95a02e92012-03-30 11:47:07 -07004323 return irq_remapping_enabled;
Sheng Yangdbb9fd82009-03-18 15:33:06 +08004324
4325 return 0;
4326}
4327
Alex Williamson783f1572012-05-30 14:19:43 -06004328#define REQ_ACS_FLAGS (PCI_ACS_SV | PCI_ACS_RR | PCI_ACS_CR | PCI_ACS_UF)
4329
Alex Williamsonabdfdde2012-05-30 14:19:19 -06004330static int intel_iommu_add_device(struct device *dev)
Alex Williamson70ae6f02011-10-21 15:56:11 -04004331{
4332 struct pci_dev *pdev = to_pci_dev(dev);
Alex Williamson3da4af02012-11-13 10:22:03 -07004333 struct pci_dev *bridge, *dma_pdev = NULL;
Alex Williamsonabdfdde2012-05-30 14:19:19 -06004334 struct iommu_group *group;
4335 int ret;
Alex Williamson70ae6f02011-10-21 15:56:11 -04004336
Alex Williamsonabdfdde2012-05-30 14:19:19 -06004337 if (!device_to_iommu(pci_domain_nr(pdev->bus),
4338 pdev->bus->number, pdev->devfn))
Alex Williamson70ae6f02011-10-21 15:56:11 -04004339 return -ENODEV;
4340
4341 bridge = pci_find_upstream_pcie_bridge(pdev);
4342 if (bridge) {
Alex Williamsonabdfdde2012-05-30 14:19:19 -06004343 if (pci_is_pcie(bridge))
4344 dma_pdev = pci_get_domain_bus_and_slot(
4345 pci_domain_nr(pdev->bus),
4346 bridge->subordinate->number, 0);
Alex Williamson3da4af02012-11-13 10:22:03 -07004347 if (!dma_pdev)
Alex Williamsonabdfdde2012-05-30 14:19:19 -06004348 dma_pdev = pci_dev_get(bridge);
4349 } else
4350 dma_pdev = pci_dev_get(pdev);
4351
Alex Williamsona4ff1fc2012-08-04 12:08:55 -06004352 /* Account for quirked devices */
Alex Williamson783f1572012-05-30 14:19:43 -06004353 swap_pci_ref(&dma_pdev, pci_get_dma_source(dma_pdev));
4354
Alex Williamsona4ff1fc2012-08-04 12:08:55 -06004355 /*
4356 * If it's a multifunction device that does not support our
Alex Williamsonc14d2692013-05-30 12:39:18 -06004357 * required ACS flags, add to the same group as lowest numbered
4358 * function that also does not suport the required ACS flags.
Alex Williamsona4ff1fc2012-08-04 12:08:55 -06004359 */
Alex Williamson783f1572012-05-30 14:19:43 -06004360 if (dma_pdev->multifunction &&
Alex Williamsonc14d2692013-05-30 12:39:18 -06004361 !pci_acs_enabled(dma_pdev, REQ_ACS_FLAGS)) {
4362 u8 i, slot = PCI_SLOT(dma_pdev->devfn);
4363
4364 for (i = 0; i < 8; i++) {
4365 struct pci_dev *tmp;
4366
4367 tmp = pci_get_slot(dma_pdev->bus, PCI_DEVFN(slot, i));
4368 if (!tmp)
4369 continue;
4370
4371 if (!pci_acs_enabled(tmp, REQ_ACS_FLAGS)) {
4372 swap_pci_ref(&dma_pdev, tmp);
4373 break;
4374 }
4375 pci_dev_put(tmp);
4376 }
4377 }
Alex Williamson783f1572012-05-30 14:19:43 -06004378
Alex Williamsona4ff1fc2012-08-04 12:08:55 -06004379 /*
4380 * Devices on the root bus go through the iommu. If that's not us,
4381 * find the next upstream device and test ACS up to the root bus.
4382 * Finding the next device may require skipping virtual buses.
4383 */
Alex Williamson783f1572012-05-30 14:19:43 -06004384 while (!pci_is_root_bus(dma_pdev->bus)) {
Alex Williamsona4ff1fc2012-08-04 12:08:55 -06004385 struct pci_bus *bus = dma_pdev->bus;
4386
4387 while (!bus->self) {
4388 if (!pci_is_root_bus(bus))
4389 bus = bus->parent;
4390 else
4391 goto root_bus;
4392 }
4393
4394 if (pci_acs_path_enabled(bus->self, NULL, REQ_ACS_FLAGS))
Alex Williamson783f1572012-05-30 14:19:43 -06004395 break;
4396
Alex Williamsona4ff1fc2012-08-04 12:08:55 -06004397 swap_pci_ref(&dma_pdev, pci_dev_get(bus->self));
Alex Williamson70ae6f02011-10-21 15:56:11 -04004398 }
4399
Alex Williamsona4ff1fc2012-08-04 12:08:55 -06004400root_bus:
Alex Williamsonabdfdde2012-05-30 14:19:19 -06004401 group = iommu_group_get(&dma_pdev->dev);
4402 pci_dev_put(dma_pdev);
4403 if (!group) {
4404 group = iommu_group_alloc();
4405 if (IS_ERR(group))
4406 return PTR_ERR(group);
4407 }
Alex Williamsonbcb71ab2011-10-21 15:56:24 -04004408
Alex Williamsonabdfdde2012-05-30 14:19:19 -06004409 ret = iommu_group_add_device(group, dev);
Alex Williamson70ae6f02011-10-21 15:56:11 -04004410
Alex Williamsonabdfdde2012-05-30 14:19:19 -06004411 iommu_group_put(group);
4412 return ret;
4413}
4414
4415static void intel_iommu_remove_device(struct device *dev)
4416{
4417 iommu_group_remove_device(dev);
Alex Williamson70ae6f02011-10-21 15:56:11 -04004418}
4419
Joerg Roedela8bcbb0d2008-12-03 15:14:02 +01004420static struct iommu_ops intel_iommu_ops = {
4421 .domain_init = intel_iommu_domain_init,
4422 .domain_destroy = intel_iommu_domain_destroy,
4423 .attach_dev = intel_iommu_attach_device,
4424 .detach_dev = intel_iommu_detach_device,
Joerg Roedelb146a1c9f2010-01-20 17:17:37 +01004425 .map = intel_iommu_map,
4426 .unmap = intel_iommu_unmap,
Joerg Roedela8bcbb0d2008-12-03 15:14:02 +01004427 .iova_to_phys = intel_iommu_iova_to_phys,
Sheng Yangdbb9fd82009-03-18 15:33:06 +08004428 .domain_has_cap = intel_iommu_domain_has_cap,
Alex Williamsonabdfdde2012-05-30 14:19:19 -06004429 .add_device = intel_iommu_add_device,
4430 .remove_device = intel_iommu_remove_device,
Ohad Ben-Cohen6d1c56a2011-11-10 11:32:30 +02004431 .pgsize_bitmap = INTEL_IOMMU_PGSIZES,
Joerg Roedela8bcbb0d2008-12-03 15:14:02 +01004432};
David Woodhouse9af88142009-02-13 23:18:03 +00004433
Daniel Vetter94526182013-01-20 23:50:13 +01004434static void quirk_iommu_g4x_gfx(struct pci_dev *dev)
4435{
4436 /* G4x/GM45 integrated gfx dmar support is totally busted. */
4437 printk(KERN_INFO "DMAR: Disabling IOMMU for graphics on this chipset\n");
4438 dmar_map_gfx = 0;
4439}
4440
4441DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x2a40, quirk_iommu_g4x_gfx);
4442DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x2e00, quirk_iommu_g4x_gfx);
4443DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x2e10, quirk_iommu_g4x_gfx);
4444DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x2e20, quirk_iommu_g4x_gfx);
4445DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x2e30, quirk_iommu_g4x_gfx);
4446DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x2e40, quirk_iommu_g4x_gfx);
4447DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x2e90, quirk_iommu_g4x_gfx);
4448
Greg Kroah-Hartmand34d6512012-12-21 15:05:21 -08004449static void quirk_iommu_rwbf(struct pci_dev *dev)
David Woodhouse9af88142009-02-13 23:18:03 +00004450{
4451 /*
4452 * Mobile 4 Series Chipset neglects to set RWBF capability,
Daniel Vetter210561f2013-01-21 19:48:59 +01004453 * but needs it. Same seems to hold for the desktop versions.
David Woodhouse9af88142009-02-13 23:18:03 +00004454 */
4455 printk(KERN_INFO "DMAR: Forcing write-buffer flush capability\n");
4456 rwbf_quirk = 1;
4457}
4458
4459DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x2a40, quirk_iommu_rwbf);
Daniel Vetter210561f2013-01-21 19:48:59 +01004460DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x2e00, quirk_iommu_rwbf);
4461DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x2e10, quirk_iommu_rwbf);
4462DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x2e20, quirk_iommu_rwbf);
4463DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x2e30, quirk_iommu_rwbf);
4464DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x2e40, quirk_iommu_rwbf);
4465DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x2e90, quirk_iommu_rwbf);
David Woodhousee0fc7e02009-09-30 09:12:17 -07004466
Adam Jacksoneecfd572010-08-25 21:17:34 +01004467#define GGC 0x52
4468#define GGC_MEMORY_SIZE_MASK (0xf << 8)
4469#define GGC_MEMORY_SIZE_NONE (0x0 << 8)
4470#define GGC_MEMORY_SIZE_1M (0x1 << 8)
4471#define GGC_MEMORY_SIZE_2M (0x3 << 8)
4472#define GGC_MEMORY_VT_ENABLED (0x8 << 8)
4473#define GGC_MEMORY_SIZE_2M_VT (0x9 << 8)
4474#define GGC_MEMORY_SIZE_3M_VT (0xa << 8)
4475#define GGC_MEMORY_SIZE_4M_VT (0xb << 8)
4476
Greg Kroah-Hartmand34d6512012-12-21 15:05:21 -08004477static void quirk_calpella_no_shadow_gtt(struct pci_dev *dev)
David Woodhouse9eecabc2010-09-21 22:28:23 +01004478{
4479 unsigned short ggc;
4480
Adam Jacksoneecfd572010-08-25 21:17:34 +01004481 if (pci_read_config_word(dev, GGC, &ggc))
David Woodhouse9eecabc2010-09-21 22:28:23 +01004482 return;
4483
Adam Jacksoneecfd572010-08-25 21:17:34 +01004484 if (!(ggc & GGC_MEMORY_VT_ENABLED)) {
David Woodhouse9eecabc2010-09-21 22:28:23 +01004485 printk(KERN_INFO "DMAR: BIOS has allocated no shadow GTT; disabling IOMMU for graphics\n");
4486 dmar_map_gfx = 0;
David Woodhouse6fbcfb32011-09-25 19:11:14 -07004487 } else if (dmar_map_gfx) {
4488 /* we have to ensure the gfx device is idle before we flush */
4489 printk(KERN_INFO "DMAR: Disabling batched IOTLB flush on Ironlake\n");
4490 intel_iommu_strict = 1;
4491 }
David Woodhouse9eecabc2010-09-21 22:28:23 +01004492}
4493DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x0040, quirk_calpella_no_shadow_gtt);
4494DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x0044, quirk_calpella_no_shadow_gtt);
4495DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x0062, quirk_calpella_no_shadow_gtt);
4496DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x006a, quirk_calpella_no_shadow_gtt);
4497
David Woodhousee0fc7e02009-09-30 09:12:17 -07004498/* On Tylersburg chipsets, some BIOSes have been known to enable the
4499 ISOCH DMAR unit for the Azalia sound device, but not give it any
4500 TLB entries, which causes it to deadlock. Check for that. We do
4501 this in a function called from init_dmars(), instead of in a PCI
4502 quirk, because we don't want to print the obnoxious "BIOS broken"
4503 message if VT-d is actually disabled.
4504*/
4505static void __init check_tylersburg_isoch(void)
4506{
4507 struct pci_dev *pdev;
4508 uint32_t vtisochctrl;
4509
4510 /* If there's no Azalia in the system anyway, forget it. */
4511 pdev = pci_get_device(PCI_VENDOR_ID_INTEL, 0x3a3e, NULL);
4512 if (!pdev)
4513 return;
4514 pci_dev_put(pdev);
4515
4516 /* System Management Registers. Might be hidden, in which case
4517 we can't do the sanity check. But that's OK, because the
4518 known-broken BIOSes _don't_ actually hide it, so far. */
4519 pdev = pci_get_device(PCI_VENDOR_ID_INTEL, 0x342e, NULL);
4520 if (!pdev)
4521 return;
4522
4523 if (pci_read_config_dword(pdev, 0x188, &vtisochctrl)) {
4524 pci_dev_put(pdev);
4525 return;
4526 }
4527
4528 pci_dev_put(pdev);
4529
4530 /* If Azalia DMA is routed to the non-isoch DMAR unit, fine. */
4531 if (vtisochctrl & 1)
4532 return;
4533
4534 /* Drop all bits other than the number of TLB entries */
4535 vtisochctrl &= 0x1c;
4536
4537 /* If we have the recommended number of TLB entries (16), fine. */
4538 if (vtisochctrl == 0x10)
4539 return;
4540
4541 /* Zero TLB entries? You get to ride the short bus to school. */
4542 if (!vtisochctrl) {
4543 WARN(1, "Your BIOS is broken; DMA routed to ISOCH DMAR unit but no TLB space.\n"
4544 "BIOS vendor: %s; Ver: %s; Product Version: %s\n",
4545 dmi_get_system_info(DMI_BIOS_VENDOR),
4546 dmi_get_system_info(DMI_BIOS_VERSION),
4547 dmi_get_system_info(DMI_PRODUCT_VERSION));
4548 iommu_identity_mapping |= IDENTMAP_AZALIA;
4549 return;
4550 }
4551
4552 printk(KERN_WARNING "DMAR: Recommended TLB entries for ISOCH unit is 16; your BIOS set %d\n",
4553 vtisochctrl);
4554}