blob: 9f04c9febe4d58c8fbc3d80e0204ce490901f744 [file] [log] [blame]
Ben Widawsky0260c422014-03-22 22:47:21 -07001/*
2 * Copyright © 2014 Intel Corporation
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
21 * IN THE SOFTWARE.
22 *
23 * Please try to maintain the following order within this file unless it makes
24 * sense to do otherwise. From top to bottom:
25 * 1. typedefs
26 * 2. #defines, and macros
27 * 3. structure definitions
28 * 4. function prototypes
29 *
30 * Within each section, please try to order by generation in ascending order,
31 * from top to bottom (ie. gen6 on the top, gen8 on the bottom).
32 */
33
34#ifndef __I915_GEM_GTT_H__
35#define __I915_GEM_GTT_H__
36
Chris Wilson8ef85612016-04-28 09:56:39 +010037#include <linux/io-mapping.h>
Joonas Lahtinenb42fe9c2016-11-11 12:43:54 +020038#include <linux/mm.h>
Chris Wilson8ef85612016-04-28 09:56:39 +010039
Joonas Lahtinenb42fe9c2016-11-11 12:43:54 +020040#include "i915_gem_timeline.h"
Chris Wilsonb0decaf2016-08-04 07:52:44 +010041#include "i915_gem_request.h"
42
Chris Wilsonf51455d2017-01-10 14:47:34 +000043#define I915_GTT_PAGE_SIZE 4096UL
44#define I915_GTT_MIN_ALIGNMENT I915_GTT_PAGE_SIZE
45
Chris Wilson49ef5292016-08-18 17:17:00 +010046#define I915_FENCE_REG_NONE -1
47#define I915_MAX_NUM_FENCES 32
48/* 32 fences + sign bit for FENCE_REG_NONE */
49#define I915_MAX_NUM_FENCE_BITS 6
50
Daniel Vetter4d884702014-08-06 15:04:47 +020051struct drm_i915_file_private;
Chris Wilson49ef5292016-08-18 17:17:00 +010052struct drm_i915_fence_reg;
Daniel Vetter4d884702014-08-06 15:04:47 +020053
Michel Thierry07749ef2015-03-16 16:00:54 +000054typedef uint32_t gen6_pte_t;
55typedef uint64_t gen8_pte_t;
56typedef uint64_t gen8_pde_t;
Michel Thierry762d9932015-07-30 11:05:29 +010057typedef uint64_t gen8_ppgtt_pdpe_t;
58typedef uint64_t gen8_ppgtt_pml4e_t;
Ben Widawsky0260c422014-03-22 22:47:21 -070059
Joonas Lahtinen72e96d62016-03-30 16:57:10 +030060#define ggtt_total_entries(ggtt) ((ggtt)->base.total >> PAGE_SHIFT)
Ben Widawsky0260c422014-03-22 22:47:21 -070061
Ben Widawsky0260c422014-03-22 22:47:21 -070062/* gen6-hsw has bit 11-4 for physical addr bit 39-32 */
63#define GEN6_GTT_ADDR_ENCODE(addr) ((addr) | (((addr) >> 28) & 0xff0))
64#define GEN6_PTE_ADDR_ENCODE(addr) GEN6_GTT_ADDR_ENCODE(addr)
65#define GEN6_PDE_ADDR_ENCODE(addr) GEN6_GTT_ADDR_ENCODE(addr)
66#define GEN6_PTE_CACHE_LLC (2 << 1)
67#define GEN6_PTE_UNCACHED (1 << 1)
68#define GEN6_PTE_VALID (1 << 0)
69
Michel Thierry07749ef2015-03-16 16:00:54 +000070#define I915_PTES(pte_len) (PAGE_SIZE / (pte_len))
71#define I915_PTE_MASK(pte_len) (I915_PTES(pte_len) - 1)
72#define I915_PDES 512
73#define I915_PDE_MASK (I915_PDES - 1)
Ben Widawsky678d96f2015-03-16 16:00:56 +000074#define NUM_PTE(pde_shift) (1 << (pde_shift - PAGE_SHIFT))
Michel Thierry07749ef2015-03-16 16:00:54 +000075
76#define GEN6_PTES I915_PTES(sizeof(gen6_pte_t))
77#define GEN6_PD_SIZE (I915_PDES * PAGE_SIZE)
Ben Widawsky0260c422014-03-22 22:47:21 -070078#define GEN6_PD_ALIGN (PAGE_SIZE * 16)
Ben Widawsky678d96f2015-03-16 16:00:56 +000079#define GEN6_PDE_SHIFT 22
Ben Widawsky0260c422014-03-22 22:47:21 -070080#define GEN6_PDE_VALID (1 << 0)
81
82#define GEN7_PTE_CACHE_L3_LLC (3 << 1)
83
84#define BYT_PTE_SNOOPED_BY_CPU_CACHES (1 << 2)
85#define BYT_PTE_WRITEABLE (1 << 1)
86
87/* Cacheability Control is a 4-bit value. The low three bits are stored in bits
88 * 3:1 of the PTE, while the fourth bit is stored in bit 11 of the PTE.
89 */
90#define HSW_CACHEABILITY_CONTROL(bits) ((((bits) & 0x7) << 1) | \
91 (((bits) & 0x8) << (11 - 3)))
92#define HSW_WB_LLC_AGE3 HSW_CACHEABILITY_CONTROL(0x2)
93#define HSW_WB_LLC_AGE0 HSW_CACHEABILITY_CONTROL(0x3)
94#define HSW_WB_ELLC_LLC_AGE3 HSW_CACHEABILITY_CONTROL(0x8)
95#define HSW_WB_ELLC_LLC_AGE0 HSW_CACHEABILITY_CONTROL(0xb)
96#define HSW_WT_ELLC_LLC_AGE3 HSW_CACHEABILITY_CONTROL(0x7)
97#define HSW_WT_ELLC_LLC_AGE0 HSW_CACHEABILITY_CONTROL(0x6)
98#define HSW_PTE_UNCACHED (0)
99#define HSW_GTT_ADDR_ENCODE(addr) ((addr) | (((addr) >> 28) & 0x7f0))
100#define HSW_PTE_ADDR_ENCODE(addr) HSW_GTT_ADDR_ENCODE(addr)
101
102/* GEN8 legacy style address is defined as a 3 level page table:
103 * 31:30 | 29:21 | 20:12 | 11:0
104 * PDPE | PDE | PTE | offset
105 * The difference as compared to normal x86 3 level page table is the PDPEs are
106 * programmed via register.
Michel Thierry81ba8aef2015-08-03 09:52:01 +0100107 *
108 * GEN8 48b legacy style address is defined as a 4 level page table:
109 * 47:39 | 38:30 | 29:21 | 20:12 | 11:0
110 * PML4E | PDPE | PDE | PTE | offset
Ben Widawsky0260c422014-03-22 22:47:21 -0700111 */
Michel Thierry81ba8aef2015-08-03 09:52:01 +0100112#define GEN8_PML4ES_PER_PML4 512
113#define GEN8_PML4E_SHIFT 39
Michel Thierry762d9932015-07-30 11:05:29 +0100114#define GEN8_PML4E_MASK (GEN8_PML4ES_PER_PML4 - 1)
Ben Widawsky0260c422014-03-22 22:47:21 -0700115#define GEN8_PDPE_SHIFT 30
Michel Thierry81ba8aef2015-08-03 09:52:01 +0100116/* NB: GEN8_PDPE_MASK is untrue for 32b platforms, but it has no impact on 32b page
117 * tables */
118#define GEN8_PDPE_MASK 0x1ff
Ben Widawsky0260c422014-03-22 22:47:21 -0700119#define GEN8_PDE_SHIFT 21
120#define GEN8_PDE_MASK 0x1ff
121#define GEN8_PTE_SHIFT 12
122#define GEN8_PTE_MASK 0x1ff
Ben Widawsky76643602015-01-22 17:01:24 +0000123#define GEN8_LEGACY_PDPES 4
Michel Thierry07749ef2015-03-16 16:00:54 +0000124#define GEN8_PTES I915_PTES(sizeof(gen8_pte_t))
Ben Widawsky0260c422014-03-22 22:47:21 -0700125
Tvrtko Ursulin275a9912016-11-16 08:55:34 +0000126#define I915_PDPES_PER_PDP(dev_priv) (USES_FULL_48BIT_PPGTT(dev_priv) ?\
127 GEN8_PML4ES_PER_PML4 : GEN8_LEGACY_PDPES)
Michel Thierry6ac18502015-07-29 17:23:46 +0100128
Ben Widawsky0260c422014-03-22 22:47:21 -0700129#define PPAT_UNCACHED_INDEX (_PAGE_PWT | _PAGE_PCD)
130#define PPAT_CACHED_PDE_INDEX 0 /* WB LLC */
131#define PPAT_CACHED_INDEX _PAGE_PAT /* WB LLCeLLC */
132#define PPAT_DISPLAY_ELLC_INDEX _PAGE_PCD /* WT eLLC */
133
Ville Syrjäläee0ce472014-04-09 13:28:01 +0300134#define CHV_PPAT_SNOOP (1<<6)
Ben Widawsky0260c422014-03-22 22:47:21 -0700135#define GEN8_PPAT_AGE(x) (x<<4)
136#define GEN8_PPAT_LLCeLLC (3<<2)
137#define GEN8_PPAT_LLCELLC (2<<2)
138#define GEN8_PPAT_LLC (1<<2)
139#define GEN8_PPAT_WB (3<<0)
140#define GEN8_PPAT_WT (2<<0)
141#define GEN8_PPAT_WC (1<<0)
142#define GEN8_PPAT_UC (0<<0)
143#define GEN8_PPAT_ELLC_OVERRIDE (0<<2)
144#define GEN8_PPAT(i, x) ((uint64_t) (x) << ((i) * 8))
145
Joonas Lahtinenb42fe9c2016-11-11 12:43:54 +0200146struct sg_table;
147
Tvrtko Ursulinfe14d5f2014-12-10 17:27:58 +0000148enum i915_ggtt_view_type {
149 I915_GGTT_VIEW_NORMAL = 0,
Joonas Lahtinen8bd7ef12015-05-06 14:35:38 +0300150 I915_GGTT_VIEW_ROTATED,
151 I915_GGTT_VIEW_PARTIAL,
Tvrtko Ursulin50470bb2015-03-23 11:10:36 +0000152};
153
154struct intel_rotation_info {
Ville Syrjälä1663b9d2016-02-15 22:54:45 +0200155 struct {
156 /* tiles */
Ville Syrjälä6687c902015-09-15 13:16:41 +0300157 unsigned int width, height, stride, offset;
Ville Syrjälä1663b9d2016-02-15 22:54:45 +0200158 } plane[2];
Tvrtko Ursulinfe14d5f2014-12-10 17:27:58 +0000159};
160
161struct i915_ggtt_view {
162 enum i915_ggtt_view_type type;
163
Joonas Lahtinen8bd7ef12015-05-06 14:35:38 +0300164 union {
165 struct {
Michel Thierry088e0df2015-08-07 17:40:17 +0100166 u64 offset;
Joonas Lahtinen8bd7ef12015-05-06 14:35:38 +0300167 unsigned int size;
168 } partial;
Ville Syrjälä7723f47d2016-01-20 21:05:22 +0200169 struct intel_rotation_info rotated;
Joonas Lahtinen8bd7ef12015-05-06 14:35:38 +0300170 } params;
Tvrtko Ursulinfe14d5f2014-12-10 17:27:58 +0000171};
172
173extern const struct i915_ggtt_view i915_ggtt_view_normal;
Joonas Lahtinen9abc4642015-03-27 13:09:22 +0200174extern const struct i915_ggtt_view i915_ggtt_view_rotated;
Tvrtko Ursulinfe14d5f2014-12-10 17:27:58 +0000175
Ben Widawsky0260c422014-03-22 22:47:21 -0700176enum i915_cache_level;
Tvrtko Ursulinfe14d5f2014-12-10 17:27:58 +0000177
Joonas Lahtinenb42fe9c2016-11-11 12:43:54 +0200178struct i915_vma;
Chris Wilsonbde13eb2016-08-15 10:49:07 +0100179
Mika Kuoppala44159dd2015-06-25 18:35:07 +0300180struct i915_page_dma {
Ben Widawskyd7b3de92015-02-24 16:22:34 +0000181 struct page *page;
Mika Kuoppala44159dd2015-06-25 18:35:07 +0300182 union {
183 dma_addr_t daddr;
184
185 /* For gen6/gen7 only. This is the offset in the GGTT
186 * where the page directory entries for PPGTT begin
187 */
188 uint32_t ggtt_offset;
189 };
190};
191
Mika Kuoppala567047b2015-06-25 18:35:12 +0300192#define px_base(px) (&(px)->base)
193#define px_page(px) (px_base(px)->page)
194#define px_dma(px) (px_base(px)->daddr)
195
Mika Kuoppala44159dd2015-06-25 18:35:07 +0300196struct i915_page_table {
197 struct i915_page_dma base;
Ben Widawsky678d96f2015-03-16 16:00:56 +0000198
199 unsigned long *used_ptes;
Ben Widawskyd7b3de92015-02-24 16:22:34 +0000200};
201
Michel Thierryec565b32015-04-08 12:13:23 +0100202struct i915_page_directory {
Mika Kuoppala44159dd2015-06-25 18:35:07 +0300203 struct i915_page_dma base;
Ben Widawsky7324cc02015-02-24 16:22:35 +0000204
Michel Thierry33c88192015-04-08 12:13:33 +0100205 unsigned long *used_pdes;
Michel Thierryec565b32015-04-08 12:13:23 +0100206 struct i915_page_table *page_table[I915_PDES]; /* PDEs */
Ben Widawskyd7b3de92015-02-24 16:22:34 +0000207};
208
Michel Thierryec565b32015-04-08 12:13:23 +0100209struct i915_page_directory_pointer {
Michel Thierry6ac18502015-07-29 17:23:46 +0100210 struct i915_page_dma base;
211
212 unsigned long *used_pdpes;
213 struct i915_page_directory **page_directory;
Ben Widawskyd7b3de92015-02-24 16:22:34 +0000214};
215
Michel Thierry81ba8aef2015-08-03 09:52:01 +0100216struct i915_pml4 {
217 struct i915_page_dma base;
218
219 DECLARE_BITMAP(used_pml4es, GEN8_PML4ES_PER_PML4);
220 struct i915_page_directory_pointer *pdps[GEN8_PML4ES_PER_PML4];
221};
222
Ben Widawsky0260c422014-03-22 22:47:21 -0700223struct i915_address_space {
224 struct drm_mm mm;
Chris Wilson80b204b2016-10-28 13:58:58 +0100225 struct i915_gem_timeline timeline;
Chris Wilson49d73912016-11-29 09:50:08 +0000226 struct drm_i915_private *i915;
Chris Wilson2bfa9962016-08-04 07:52:25 +0100227 /* Every address space belongs to a struct file - except for the global
228 * GTT that is owned by the driver (and so @file is set to NULL). In
229 * principle, no information should leak from one context to another
230 * (or between files/processes etc) unless explicitly shared by the
231 * owner. Tracking the owner is important in order to free up per-file
232 * objects along with the file, to aide resource tracking, and to
233 * assign blame.
234 */
235 struct drm_i915_file_private *file;
Ben Widawsky0260c422014-03-22 22:47:21 -0700236 struct list_head global_link;
Mika Kuoppalac44ef602015-06-25 18:35:05 +0300237 u64 start; /* Start offset always 0 for dri2 */
238 u64 total; /* size addr space maps (ex. 2GB for ggtt) */
Ben Widawsky0260c422014-03-22 22:47:21 -0700239
Chris Wilson50e046b2016-08-04 07:52:46 +0100240 bool closed;
241
Chris Wilson8bcdd0f72016-08-22 08:44:30 +0100242 struct i915_page_dma scratch_page;
Mika Kuoppala79ab9372015-06-25 18:35:17 +0300243 struct i915_page_table *scratch_pt;
244 struct i915_page_directory *scratch_pd;
Michel Thierry69ab76f2015-07-29 17:23:55 +0100245 struct i915_page_directory_pointer *scratch_pdp; /* GEN8+ & 48b PPGTT */
Ben Widawsky0260c422014-03-22 22:47:21 -0700246
247 /**
248 * List of objects currently involved in rendering.
249 *
250 * Includes buffers having the contents of their GPU caches
John Harrison97b2a6a2014-11-24 18:49:26 +0000251 * flushed, not necessarily primitives. last_read_req
Ben Widawsky0260c422014-03-22 22:47:21 -0700252 * represents when the rendering involved will be completed.
253 *
254 * A reference is held on the buffer while on this list.
255 */
256 struct list_head active_list;
257
258 /**
259 * LRU list of objects which are not in the ringbuffer and
260 * are ready to unbind, but are still in the GTT.
261 *
John Harrison97b2a6a2014-11-24 18:49:26 +0000262 * last_read_req is NULL while an object is in this list.
Ben Widawsky0260c422014-03-22 22:47:21 -0700263 *
264 * A reference is not held on the buffer while on this list,
265 * as merely being GTT-bound shouldn't prevent its being
266 * freed, and we'll pull it off the list in the free path.
267 */
268 struct list_head inactive_list;
269
Chris Wilson50e046b2016-08-04 07:52:46 +0100270 /**
271 * List of vma that have been unbound.
272 *
273 * A reference is not held on the buffer while on this list.
274 */
275 struct list_head unbound_list;
276
Ben Widawsky0260c422014-03-22 22:47:21 -0700277 /* FIXME: Need a more generic return type */
Michel Thierry07749ef2015-03-16 16:00:54 +0000278 gen6_pte_t (*pte_encode)(dma_addr_t addr,
279 enum i915_cache_level level,
Michał Winiarski4fb84d92016-10-13 14:02:40 +0200280 u32 flags); /* Create a valid PTE */
Daniel Vetterf329f5f2015-04-14 17:35:15 +0200281 /* flags for pte_encode */
282#define PTE_READ_ONLY (1<<0)
Ben Widawsky678d96f2015-03-16 16:00:56 +0000283 int (*allocate_va_range)(struct i915_address_space *vm,
284 uint64_t start,
285 uint64_t length);
Ben Widawsky0260c422014-03-22 22:47:21 -0700286 void (*clear_range)(struct i915_address_space *vm,
287 uint64_t start,
Michał Winiarski4fb84d92016-10-13 14:02:40 +0200288 uint64_t length);
Chris Wilsond6473f52016-06-10 14:22:59 +0530289 void (*insert_page)(struct i915_address_space *vm,
290 dma_addr_t addr,
291 uint64_t offset,
292 enum i915_cache_level cache_level,
293 u32 flags);
Ben Widawsky0260c422014-03-22 22:47:21 -0700294 void (*insert_entries)(struct i915_address_space *vm,
295 struct sg_table *st,
296 uint64_t start,
Akash Goel24f3a8c2014-06-17 10:59:42 +0530297 enum i915_cache_level cache_level, u32 flags);
Ben Widawsky0260c422014-03-22 22:47:21 -0700298 void (*cleanup)(struct i915_address_space *vm);
Daniel Vetter777dc5b2015-04-14 17:35:12 +0200299 /** Unmap an object from an address space. This usually consists of
300 * setting the valid PTE entries to a reserved scratch page. */
301 void (*unbind_vma)(struct i915_vma *vma);
302 /* Map an object into an address space with the given cache flags. */
Daniel Vetter70b9f6f2015-04-14 17:35:27 +0200303 int (*bind_vma)(struct i915_vma *vma,
304 enum i915_cache_level cache_level,
305 u32 flags);
Ben Widawsky0260c422014-03-22 22:47:21 -0700306};
307
Chris Wilson2bfa9962016-08-04 07:52:25 +0100308#define i915_is_ggtt(V) (!(V)->file)
Chris Wilson596c5922016-02-26 11:03:20 +0000309
Ben Widawsky0260c422014-03-22 22:47:21 -0700310/* The Graphics Translation Table is the way in which GEN hardware translates a
311 * Graphics Virtual Address into a Physical Address. In addition to the normal
312 * collateral associated with any va->pa translations GEN hardware also has a
313 * portion of the GTT which can be mapped by the CPU and remain both coherent
314 * and correct (in cases like swizzling). That region is referred to as GMADR in
315 * the spec.
316 */
Joonas Lahtinen62106b42016-03-18 10:42:57 +0200317struct i915_ggtt {
Ben Widawsky0260c422014-03-22 22:47:21 -0700318 struct i915_address_space base;
Chris Wilsonf7bbe782016-08-19 16:54:27 +0100319 struct io_mapping mappable; /* Mapping to our CPU mappable region */
Ben Widawsky0260c422014-03-22 22:47:21 -0700320
Chris Wilsonedd1f2f2017-01-06 15:20:11 +0000321 phys_addr_t mappable_base; /* PA of our GMADR */
322 u64 mappable_end; /* End offset that we can CPU map */
323
Paulo Zanoni3c6b29b2016-12-15 11:23:55 -0200324 /* Stolen memory is segmented in hardware with different portions
325 * offlimits to certain functions.
326 *
327 * The drm_mm is initialised to the total accessible range, as found
328 * from the PCI config. On Broadwell+, this is further restricted to
329 * avoid the first page! The upper end of stolen memory is reserved for
330 * hardware functions and similarly removed from the accessible range.
331 */
Chris Wilsonedd1f2f2017-01-06 15:20:11 +0000332 u32 stolen_size; /* Total size of stolen memory */
333 u32 stolen_usable_size; /* Total size minus reserved ranges */
334 u32 stolen_reserved_base;
335 u32 stolen_reserved_size;
Ben Widawsky0260c422014-03-22 22:47:21 -0700336
337 /** "Graphics Stolen Memory" holds the global PTEs */
338 void __iomem *gsm;
Chris Wilson7c3f86b2017-01-12 11:00:49 +0000339 void (*invalidate)(struct drm_i915_private *dev_priv);
Ben Widawsky0260c422014-03-22 22:47:21 -0700340
341 bool do_idle_maps;
342
343 int mtrr;
Chris Wilson95374d72016-10-12 10:05:20 +0100344
345 struct drm_mm_node error_capture;
Ben Widawsky0260c422014-03-22 22:47:21 -0700346};
347
348struct i915_hw_ppgtt {
349 struct i915_address_space base;
350 struct kref ref;
351 struct drm_mm_node node;
Ben Widawsky563222a2015-03-19 12:53:28 +0000352 unsigned long pd_dirty_rings;
Ben Widawsky0260c422014-03-22 22:47:21 -0700353 union {
Michel Thierry81ba8aef2015-08-03 09:52:01 +0100354 struct i915_pml4 pml4; /* GEN8+ & 48b PPGTT */
355 struct i915_page_directory_pointer pdp; /* GEN8+ */
356 struct i915_page_directory pd; /* GEN6-7 */
Ben Widawskyd7b3de92015-02-24 16:22:34 +0000357 };
Ben Widawsky0260c422014-03-22 22:47:21 -0700358
Ben Widawsky678d96f2015-03-16 16:00:56 +0000359 gen6_pte_t __iomem *pd_addr;
360
Ben Widawsky0260c422014-03-22 22:47:21 -0700361 int (*enable)(struct i915_hw_ppgtt *ppgtt);
362 int (*switch_mm)(struct i915_hw_ppgtt *ppgtt,
John Harrisone85b26d2015-05-29 17:43:56 +0100363 struct drm_i915_gem_request *req);
Ben Widawsky0260c422014-03-22 22:47:21 -0700364 void (*debug_dump)(struct i915_hw_ppgtt *ppgtt, struct seq_file *m);
365};
366
Dave Gordon731f74c2016-06-24 19:37:46 +0100367/*
368 * gen6_for_each_pde() iterates over every pde from start until start+length.
369 * If start and start+length are not perfectly divisible, the macro will round
370 * down and up as needed. Start=0 and length=2G effectively iterates over
371 * every PDE in the system. The macro modifies ALL its parameters except 'pd',
372 * so each of the other parameters should preferably be a simple variable, or
373 * at most an lvalue with no side-effects!
Ben Widawsky678d96f2015-03-16 16:00:56 +0000374 */
Dave Gordon731f74c2016-06-24 19:37:46 +0100375#define gen6_for_each_pde(pt, pd, start, length, iter) \
376 for (iter = gen6_pde_index(start); \
377 length > 0 && iter < I915_PDES && \
378 (pt = (pd)->page_table[iter], true); \
379 ({ u32 temp = ALIGN(start+1, 1 << GEN6_PDE_SHIFT); \
380 temp = min(temp - start, length); \
381 start += temp, length -= temp; }), ++iter)
Ben Widawsky678d96f2015-03-16 16:00:56 +0000382
Dave Gordon731f74c2016-06-24 19:37:46 +0100383#define gen6_for_all_pdes(pt, pd, iter) \
384 for (iter = 0; \
385 iter < I915_PDES && \
386 (pt = (pd)->page_table[iter], true); \
387 ++iter)
Michel Thierry09942c62015-04-08 12:13:30 +0100388
Ben Widawsky678d96f2015-03-16 16:00:56 +0000389static inline uint32_t i915_pte_index(uint64_t address, uint32_t pde_shift)
390{
391 const uint32_t mask = NUM_PTE(pde_shift) - 1;
392
393 return (address >> PAGE_SHIFT) & mask;
394}
395
396/* Helper to counts the number of PTEs within the given length. This count
397 * does not cross a page table boundary, so the max value would be
398 * GEN6_PTES for GEN6, and GEN8_PTES for GEN8.
399*/
400static inline uint32_t i915_pte_count(uint64_t addr, size_t length,
401 uint32_t pde_shift)
402{
Alan69603db2016-02-17 14:20:46 +0000403 const uint64_t mask = ~((1ULL << pde_shift) - 1);
Ben Widawsky678d96f2015-03-16 16:00:56 +0000404 uint64_t end;
405
406 WARN_ON(length == 0);
407 WARN_ON(offset_in_page(addr|length));
408
409 end = addr + length;
410
411 if ((addr & mask) != (end & mask))
412 return NUM_PTE(pde_shift) - i915_pte_index(addr, pde_shift);
413
414 return i915_pte_index(end, pde_shift) - i915_pte_index(addr, pde_shift);
415}
416
417static inline uint32_t i915_pde_index(uint64_t addr, uint32_t shift)
418{
419 return (addr >> shift) & I915_PDE_MASK;
420}
421
422static inline uint32_t gen6_pte_index(uint32_t addr)
423{
424 return i915_pte_index(addr, GEN6_PDE_SHIFT);
425}
426
427static inline size_t gen6_pte_count(uint32_t addr, uint32_t length)
428{
429 return i915_pte_count(addr, length, GEN6_PDE_SHIFT);
430}
431
432static inline uint32_t gen6_pde_index(uint32_t addr)
433{
434 return i915_pde_index(addr, GEN6_PDE_SHIFT);
435}
436
Michel Thierry9271d952015-04-08 12:13:26 +0100437/* Equivalent to the gen6 version, For each pde iterates over every pde
438 * between from start until start + length. On gen8+ it simply iterates
439 * over every page directory entry in a page directory.
440 */
Dave Gordone8ebd8e2015-12-08 13:30:51 +0000441#define gen8_for_each_pde(pt, pd, start, length, iter) \
442 for (iter = gen8_pde_index(start); \
443 length > 0 && iter < I915_PDES && \
444 (pt = (pd)->page_table[iter], true); \
445 ({ u64 temp = ALIGN(start+1, 1 << GEN8_PDE_SHIFT); \
446 temp = min(temp - start, length); \
447 start += temp, length -= temp; }), ++iter)
Michel Thierry9271d952015-04-08 12:13:26 +0100448
Dave Gordone8ebd8e2015-12-08 13:30:51 +0000449#define gen8_for_each_pdpe(pd, pdp, start, length, iter) \
450 for (iter = gen8_pdpe_index(start); \
451 length > 0 && iter < I915_PDPES_PER_PDP(dev) && \
452 (pd = (pdp)->page_directory[iter], true); \
453 ({ u64 temp = ALIGN(start+1, 1 << GEN8_PDPE_SHIFT); \
454 temp = min(temp - start, length); \
455 start += temp, length -= temp; }), ++iter)
Michel Thierry9271d952015-04-08 12:13:26 +0100456
Dave Gordone8ebd8e2015-12-08 13:30:51 +0000457#define gen8_for_each_pml4e(pdp, pml4, start, length, iter) \
458 for (iter = gen8_pml4e_index(start); \
459 length > 0 && iter < GEN8_PML4ES_PER_PML4 && \
460 (pdp = (pml4)->pdps[iter], true); \
461 ({ u64 temp = ALIGN(start+1, 1ULL << GEN8_PML4E_SHIFT); \
462 temp = min(temp - start, length); \
463 start += temp, length -= temp; }), ++iter)
Michel Thierry762d9932015-07-30 11:05:29 +0100464
Michel Thierry9271d952015-04-08 12:13:26 +0100465static inline uint32_t gen8_pte_index(uint64_t address)
466{
467 return i915_pte_index(address, GEN8_PDE_SHIFT);
468}
469
470static inline uint32_t gen8_pde_index(uint64_t address)
471{
472 return i915_pde_index(address, GEN8_PDE_SHIFT);
473}
474
475static inline uint32_t gen8_pdpe_index(uint64_t address)
476{
477 return (address >> GEN8_PDPE_SHIFT) & GEN8_PDPE_MASK;
478}
479
480static inline uint32_t gen8_pml4e_index(uint64_t address)
481{
Michel Thierry762d9932015-07-30 11:05:29 +0100482 return (address >> GEN8_PML4E_SHIFT) & GEN8_PML4E_MASK;
Michel Thierry9271d952015-04-08 12:13:26 +0100483}
484
Michel Thierry33c88192015-04-08 12:13:33 +0100485static inline size_t gen8_pte_count(uint64_t address, uint64_t length)
486{
487 return i915_pte_count(address, length, GEN8_PDE_SHIFT);
488}
489
Mika Kuoppalad852c7b2015-06-25 18:35:06 +0300490static inline dma_addr_t
491i915_page_dir_dma_addr(const struct i915_hw_ppgtt *ppgtt, const unsigned n)
492{
493 return test_bit(n, ppgtt->pdp.used_pdpes) ?
Mika Kuoppala567047b2015-06-25 18:35:12 +0300494 px_dma(ppgtt->pdp.page_directory[n]) :
Mika Kuoppala79ab9372015-06-25 18:35:17 +0300495 px_dma(ppgtt->base.scratch_pd);
Mika Kuoppalad852c7b2015-06-25 18:35:06 +0300496}
497
Joonas Lahtinenb42fe9c2016-11-11 12:43:54 +0200498static inline struct i915_ggtt *
499i915_vm_to_ggtt(struct i915_address_space *vm)
500{
501 GEM_BUG_ON(!i915_is_ggtt(vm));
502 return container_of(vm, struct i915_ggtt, base);
503}
504
Chris Wilson97d6d7a2016-08-04 07:52:22 +0100505int i915_ggtt_probe_hw(struct drm_i915_private *dev_priv);
506int i915_ggtt_init_hw(struct drm_i915_private *dev_priv);
507int i915_ggtt_enable_hw(struct drm_i915_private *dev_priv);
Chris Wilson7c3f86b2017-01-12 11:00:49 +0000508void i915_ggtt_enable_guc(struct drm_i915_private *i915);
509void i915_ggtt_disable_guc(struct drm_i915_private *i915);
Chris Wilsonf6b9d5c2016-08-04 07:52:23 +0100510int i915_gem_init_ggtt(struct drm_i915_private *dev_priv);
Chris Wilson97d6d7a2016-08-04 07:52:22 +0100511void i915_ggtt_cleanup_hw(struct drm_i915_private *dev_priv);
Daniel Vetteree960be2014-08-06 15:04:45 +0200512
Tvrtko Ursulinc6be6072016-11-16 08:55:31 +0000513int i915_ppgtt_init_hw(struct drm_i915_private *dev_priv);
Daniel Vetteree960be2014-08-06 15:04:45 +0200514void i915_ppgtt_release(struct kref *kref);
Chris Wilson2bfa9962016-08-04 07:52:25 +0100515struct i915_hw_ppgtt *i915_ppgtt_create(struct drm_i915_private *dev_priv,
Chris Wilson80b204b2016-10-28 13:58:58 +0100516 struct drm_i915_file_private *fpriv,
517 const char *name);
Chris Wilson0c7eeda2017-01-11 21:09:25 +0000518void i915_ppgtt_close(struct i915_address_space *vm);
Daniel Vetteree960be2014-08-06 15:04:45 +0200519static inline void i915_ppgtt_get(struct i915_hw_ppgtt *ppgtt)
520{
521 if (ppgtt)
522 kref_get(&ppgtt->ref);
523}
524static inline void i915_ppgtt_put(struct i915_hw_ppgtt *ppgtt)
525{
526 if (ppgtt)
527 kref_put(&ppgtt->ref, i915_ppgtt_release);
528}
Ben Widawsky0260c422014-03-22 22:47:21 -0700529
Chris Wilsondc979972016-05-10 14:10:04 +0100530void i915_check_and_clear_faults(struct drm_i915_private *dev_priv);
Tvrtko Ursulin275a9912016-11-16 08:55:34 +0000531void i915_gem_suspend_gtt_mappings(struct drm_i915_private *dev_priv);
532void i915_gem_restore_gtt_mappings(struct drm_i915_private *dev_priv);
Ben Widawsky0260c422014-03-22 22:47:21 -0700533
Chris Wilson03ac84f2016-10-28 13:58:36 +0100534int __must_check i915_gem_gtt_prepare_pages(struct drm_i915_gem_object *obj,
535 struct sg_table *pages);
536void i915_gem_gtt_finish_pages(struct drm_i915_gem_object *obj,
537 struct sg_table *pages);
Ben Widawsky0260c422014-03-22 22:47:21 -0700538
Chris Wilson625d9882017-01-11 11:23:11 +0000539int i915_gem_gtt_reserve(struct i915_address_space *vm,
540 struct drm_mm_node *node,
541 u64 size, u64 offset, unsigned long color,
542 unsigned int flags);
543
Chris Wilsone007b192017-01-11 11:23:10 +0000544int i915_gem_gtt_insert(struct i915_address_space *vm,
545 struct drm_mm_node *node,
546 u64 size, u64 alignment, unsigned long color,
547 u64 start, u64 end, unsigned int flags);
548
Chris Wilson59bfa122016-08-04 16:32:31 +0100549/* Flags used by pin/bind&friends. */
Chris Wilson305bc232016-08-04 16:32:33 +0100550#define PIN_NONBLOCK BIT(0)
551#define PIN_MAPPABLE BIT(1)
552#define PIN_ZONE_4G BIT(2)
Chris Wilson82118872016-08-18 17:17:05 +0100553#define PIN_NONFAULT BIT(3)
Chris Wilson305bc232016-08-04 16:32:33 +0100554
555#define PIN_MBZ BIT(5) /* I915_VMA_PIN_OVERFLOW */
556#define PIN_GLOBAL BIT(6) /* I915_VMA_GLOBAL_BIND */
557#define PIN_USER BIT(7) /* I915_VMA_LOCAL_BIND */
558#define PIN_UPDATE BIT(8)
559
560#define PIN_HIGH BIT(9)
561#define PIN_OFFSET_BIAS BIT(10)
562#define PIN_OFFSET_FIXED BIT(11)
Chris Wilsonf51455d2017-01-10 14:47:34 +0000563#define PIN_OFFSET_MASK (-I915_GTT_PAGE_SIZE)
Chris Wilson59bfa122016-08-04 16:32:31 +0100564
Ben Widawsky0260c422014-03-22 22:47:21 -0700565#endif