blob: 460ee1026fcad63249e83af59da0353b40b04460 [file] [log] [blame]
Eric Anholt62fdfea2010-05-21 13:26:39 -07001/*
2 * Copyright © 2008-2010 Intel Corporation
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
21 * IN THE SOFTWARE.
22 *
23 * Authors:
24 * Eric Anholt <eric@anholt.net>
25 * Zou Nan hai <nanhai.zou@intel.com>
26 * Xiang Hai hao<haihao.xiang@intel.com>
27 *
28 */
29
David Howells760285e2012-10-02 18:01:07 +010030#include <drm/drmP.h>
Eric Anholt62fdfea2010-05-21 13:26:39 -070031#include "i915_drv.h"
David Howells760285e2012-10-02 18:01:07 +010032#include <drm/i915_drm.h>
Eric Anholt62fdfea2010-05-21 13:26:39 -070033#include "i915_trace.h"
Xiang, Haihao881f47b2010-09-19 14:40:43 +010034#include "intel_drv.h"
Eric Anholt62fdfea2010-05-21 13:26:39 -070035
Chris Wilsonc7dca472011-01-20 17:00:10 +000036static inline int ring_space(struct intel_ring_buffer *ring)
37{
Ville Syrjälä633cf8f2012-12-03 18:43:32 +020038 int space = (ring->head & HEAD_ADDR) - (ring->tail + I915_RING_FREE_SPACE);
Chris Wilsonc7dca472011-01-20 17:00:10 +000039 if (space < 0)
40 space += ring->size;
41 return space;
42}
43
Chris Wilsonb72f3ac2011-01-04 17:34:02 +000044static int
Chris Wilson46f0f8d2012-04-18 11:12:11 +010045gen2_render_ring_flush(struct intel_ring_buffer *ring,
46 u32 invalidate_domains,
47 u32 flush_domains)
48{
49 u32 cmd;
50 int ret;
51
52 cmd = MI_FLUSH;
Daniel Vetter31b14c92012-04-19 16:45:22 +020053 if (((invalidate_domains|flush_domains) & I915_GEM_DOMAIN_RENDER) == 0)
Chris Wilson46f0f8d2012-04-18 11:12:11 +010054 cmd |= MI_NO_WRITE_FLUSH;
55
56 if (invalidate_domains & I915_GEM_DOMAIN_SAMPLER)
57 cmd |= MI_READ_FLUSH;
58
59 ret = intel_ring_begin(ring, 2);
60 if (ret)
61 return ret;
62
63 intel_ring_emit(ring, cmd);
64 intel_ring_emit(ring, MI_NOOP);
65 intel_ring_advance(ring);
66
67 return 0;
68}
69
70static int
71gen4_render_ring_flush(struct intel_ring_buffer *ring,
72 u32 invalidate_domains,
73 u32 flush_domains)
Eric Anholt62fdfea2010-05-21 13:26:39 -070074{
Chris Wilson78501ea2010-10-27 12:18:21 +010075 struct drm_device *dev = ring->dev;
Chris Wilson6f392d52010-08-07 11:01:22 +010076 u32 cmd;
Chris Wilsonb72f3ac2011-01-04 17:34:02 +000077 int ret;
Chris Wilson6f392d52010-08-07 11:01:22 +010078
Chris Wilson36d527d2011-03-19 22:26:49 +000079 /*
80 * read/write caches:
81 *
82 * I915_GEM_DOMAIN_RENDER is always invalidated, but is
83 * only flushed if MI_NO_WRITE_FLUSH is unset. On 965, it is
84 * also flushed at 2d versus 3d pipeline switches.
85 *
86 * read-only caches:
87 *
88 * I915_GEM_DOMAIN_SAMPLER is flushed on pre-965 if
89 * MI_READ_FLUSH is set, and is always flushed on 965.
90 *
91 * I915_GEM_DOMAIN_COMMAND may not exist?
92 *
93 * I915_GEM_DOMAIN_INSTRUCTION, which exists on 965, is
94 * invalidated when MI_EXE_FLUSH is set.
95 *
96 * I915_GEM_DOMAIN_VERTEX, which exists on 965, is
97 * invalidated with every MI_FLUSH.
98 *
99 * TLBs:
100 *
101 * On 965, TLBs associated with I915_GEM_DOMAIN_COMMAND
102 * and I915_GEM_DOMAIN_CPU in are invalidated at PTE write and
103 * I915_GEM_DOMAIN_RENDER and I915_GEM_DOMAIN_SAMPLER
104 * are flushed at any MI_FLUSH.
105 */
106
107 cmd = MI_FLUSH | MI_NO_WRITE_FLUSH;
Chris Wilson46f0f8d2012-04-18 11:12:11 +0100108 if ((invalidate_domains|flush_domains) & I915_GEM_DOMAIN_RENDER)
Chris Wilson36d527d2011-03-19 22:26:49 +0000109 cmd &= ~MI_NO_WRITE_FLUSH;
Chris Wilson36d527d2011-03-19 22:26:49 +0000110 if (invalidate_domains & I915_GEM_DOMAIN_INSTRUCTION)
111 cmd |= MI_EXE_FLUSH;
112
113 if (invalidate_domains & I915_GEM_DOMAIN_COMMAND &&
114 (IS_G4X(dev) || IS_GEN5(dev)))
115 cmd |= MI_INVALIDATE_ISP;
116
117 ret = intel_ring_begin(ring, 2);
118 if (ret)
119 return ret;
120
121 intel_ring_emit(ring, cmd);
122 intel_ring_emit(ring, MI_NOOP);
123 intel_ring_advance(ring);
Chris Wilsonb72f3ac2011-01-04 17:34:02 +0000124
125 return 0;
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800126}
127
Jesse Barnes8d315282011-10-16 10:23:31 +0200128/**
129 * Emits a PIPE_CONTROL with a non-zero post-sync operation, for
130 * implementing two workarounds on gen6. From section 1.4.7.1
131 * "PIPE_CONTROL" of the Sandy Bridge PRM volume 2 part 1:
132 *
133 * [DevSNB-C+{W/A}] Before any depth stall flush (including those
134 * produced by non-pipelined state commands), software needs to first
135 * send a PIPE_CONTROL with no bits set except Post-Sync Operation !=
136 * 0.
137 *
138 * [Dev-SNB{W/A}]: Before a PIPE_CONTROL with Write Cache Flush Enable
139 * =1, a PIPE_CONTROL with any non-zero post-sync-op is required.
140 *
141 * And the workaround for these two requires this workaround first:
142 *
143 * [Dev-SNB{W/A}]: Pipe-control with CS-stall bit set must be sent
144 * BEFORE the pipe-control with a post-sync op and no write-cache
145 * flushes.
146 *
147 * And this last workaround is tricky because of the requirements on
148 * that bit. From section 1.4.7.2.3 "Stall" of the Sandy Bridge PRM
149 * volume 2 part 1:
150 *
151 * "1 of the following must also be set:
152 * - Render Target Cache Flush Enable ([12] of DW1)
153 * - Depth Cache Flush Enable ([0] of DW1)
154 * - Stall at Pixel Scoreboard ([1] of DW1)
155 * - Depth Stall ([13] of DW1)
156 * - Post-Sync Operation ([13] of DW1)
157 * - Notify Enable ([8] of DW1)"
158 *
159 * The cache flushes require the workaround flush that triggered this
160 * one, so we can't use it. Depth stall would trigger the same.
161 * Post-sync nonzero is what triggered this second workaround, so we
162 * can't use that one either. Notify enable is IRQs, which aren't
163 * really our business. That leaves only stall at scoreboard.
164 */
165static int
166intel_emit_post_sync_nonzero_flush(struct intel_ring_buffer *ring)
167{
Chris Wilson0d1aaca2013-08-26 20:58:11 +0100168 u32 scratch_addr = ring->scratch.gtt_offset + 128;
Jesse Barnes8d315282011-10-16 10:23:31 +0200169 int ret;
170
171
172 ret = intel_ring_begin(ring, 6);
173 if (ret)
174 return ret;
175
176 intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(5));
177 intel_ring_emit(ring, PIPE_CONTROL_CS_STALL |
178 PIPE_CONTROL_STALL_AT_SCOREBOARD);
179 intel_ring_emit(ring, scratch_addr | PIPE_CONTROL_GLOBAL_GTT); /* address */
180 intel_ring_emit(ring, 0); /* low dword */
181 intel_ring_emit(ring, 0); /* high dword */
182 intel_ring_emit(ring, MI_NOOP);
183 intel_ring_advance(ring);
184
185 ret = intel_ring_begin(ring, 6);
186 if (ret)
187 return ret;
188
189 intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(5));
190 intel_ring_emit(ring, PIPE_CONTROL_QW_WRITE);
191 intel_ring_emit(ring, scratch_addr | PIPE_CONTROL_GLOBAL_GTT); /* address */
192 intel_ring_emit(ring, 0);
193 intel_ring_emit(ring, 0);
194 intel_ring_emit(ring, MI_NOOP);
195 intel_ring_advance(ring);
196
197 return 0;
198}
199
200static int
201gen6_render_ring_flush(struct intel_ring_buffer *ring,
202 u32 invalidate_domains, u32 flush_domains)
203{
204 u32 flags = 0;
Chris Wilson0d1aaca2013-08-26 20:58:11 +0100205 u32 scratch_addr = ring->scratch.gtt_offset + 128;
Jesse Barnes8d315282011-10-16 10:23:31 +0200206 int ret;
207
Paulo Zanonib3111502012-08-17 18:35:42 -0300208 /* Force SNB workarounds for PIPE_CONTROL flushes */
209 ret = intel_emit_post_sync_nonzero_flush(ring);
210 if (ret)
211 return ret;
212
Jesse Barnes8d315282011-10-16 10:23:31 +0200213 /* Just flush everything. Experiments have shown that reducing the
214 * number of bits based on the write domains has little performance
215 * impact.
216 */
Chris Wilson7d54a902012-08-10 10:18:10 +0100217 if (flush_domains) {
218 flags |= PIPE_CONTROL_RENDER_TARGET_CACHE_FLUSH;
219 flags |= PIPE_CONTROL_DEPTH_CACHE_FLUSH;
220 /*
221 * Ensure that any following seqno writes only happen
222 * when the render cache is indeed flushed.
223 */
Daniel Vetter97f209b2012-06-28 09:48:42 +0200224 flags |= PIPE_CONTROL_CS_STALL;
Chris Wilson7d54a902012-08-10 10:18:10 +0100225 }
226 if (invalidate_domains) {
227 flags |= PIPE_CONTROL_TLB_INVALIDATE;
228 flags |= PIPE_CONTROL_INSTRUCTION_CACHE_INVALIDATE;
229 flags |= PIPE_CONTROL_TEXTURE_CACHE_INVALIDATE;
230 flags |= PIPE_CONTROL_VF_CACHE_INVALIDATE;
231 flags |= PIPE_CONTROL_CONST_CACHE_INVALIDATE;
232 flags |= PIPE_CONTROL_STATE_CACHE_INVALIDATE;
233 /*
234 * TLB invalidate requires a post-sync write.
235 */
Jesse Barnes3ac78312012-10-25 12:15:47 -0700236 flags |= PIPE_CONTROL_QW_WRITE | PIPE_CONTROL_CS_STALL;
Chris Wilson7d54a902012-08-10 10:18:10 +0100237 }
Jesse Barnes8d315282011-10-16 10:23:31 +0200238
Chris Wilson6c6cf5a2012-07-20 18:02:28 +0100239 ret = intel_ring_begin(ring, 4);
Jesse Barnes8d315282011-10-16 10:23:31 +0200240 if (ret)
241 return ret;
242
Chris Wilson6c6cf5a2012-07-20 18:02:28 +0100243 intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(4));
Jesse Barnes8d315282011-10-16 10:23:31 +0200244 intel_ring_emit(ring, flags);
245 intel_ring_emit(ring, scratch_addr | PIPE_CONTROL_GLOBAL_GTT);
Chris Wilson6c6cf5a2012-07-20 18:02:28 +0100246 intel_ring_emit(ring, 0);
Jesse Barnes8d315282011-10-16 10:23:31 +0200247 intel_ring_advance(ring);
248
249 return 0;
250}
251
Chris Wilson6c6cf5a2012-07-20 18:02:28 +0100252static int
Paulo Zanonif3987632012-08-17 18:35:43 -0300253gen7_render_ring_cs_stall_wa(struct intel_ring_buffer *ring)
254{
255 int ret;
256
257 ret = intel_ring_begin(ring, 4);
258 if (ret)
259 return ret;
260
261 intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(4));
262 intel_ring_emit(ring, PIPE_CONTROL_CS_STALL |
263 PIPE_CONTROL_STALL_AT_SCOREBOARD);
264 intel_ring_emit(ring, 0);
265 intel_ring_emit(ring, 0);
266 intel_ring_advance(ring);
267
268 return 0;
269}
270
Rodrigo Vivifd3da6c2013-06-06 16:58:16 -0300271static int gen7_ring_fbc_flush(struct intel_ring_buffer *ring, u32 value)
272{
273 int ret;
274
275 if (!ring->fbc_dirty)
276 return 0;
277
278 ret = intel_ring_begin(ring, 4);
279 if (ret)
280 return ret;
281 intel_ring_emit(ring, MI_NOOP);
282 /* WaFbcNukeOn3DBlt:ivb/hsw */
283 intel_ring_emit(ring, MI_LOAD_REGISTER_IMM(1));
284 intel_ring_emit(ring, MSG_FBC_REND_STATE);
285 intel_ring_emit(ring, value);
286 intel_ring_advance(ring);
287
288 ring->fbc_dirty = false;
289 return 0;
290}
291
Paulo Zanonif3987632012-08-17 18:35:43 -0300292static int
Paulo Zanoni4772eae2012-08-17 18:35:41 -0300293gen7_render_ring_flush(struct intel_ring_buffer *ring,
294 u32 invalidate_domains, u32 flush_domains)
295{
296 u32 flags = 0;
Chris Wilson0d1aaca2013-08-26 20:58:11 +0100297 u32 scratch_addr = ring->scratch.gtt_offset + 128;
Paulo Zanoni4772eae2012-08-17 18:35:41 -0300298 int ret;
299
Paulo Zanonif3987632012-08-17 18:35:43 -0300300 /*
301 * Ensure that any following seqno writes only happen when the render
302 * cache is indeed flushed.
303 *
304 * Workaround: 4th PIPE_CONTROL command (except the ones with only
305 * read-cache invalidate bits set) must have the CS_STALL bit set. We
306 * don't try to be clever and just set it unconditionally.
307 */
308 flags |= PIPE_CONTROL_CS_STALL;
309
Paulo Zanoni4772eae2012-08-17 18:35:41 -0300310 /* Just flush everything. Experiments have shown that reducing the
311 * number of bits based on the write domains has little performance
312 * impact.
313 */
314 if (flush_domains) {
315 flags |= PIPE_CONTROL_RENDER_TARGET_CACHE_FLUSH;
316 flags |= PIPE_CONTROL_DEPTH_CACHE_FLUSH;
Paulo Zanoni4772eae2012-08-17 18:35:41 -0300317 }
318 if (invalidate_domains) {
319 flags |= PIPE_CONTROL_TLB_INVALIDATE;
320 flags |= PIPE_CONTROL_INSTRUCTION_CACHE_INVALIDATE;
321 flags |= PIPE_CONTROL_TEXTURE_CACHE_INVALIDATE;
322 flags |= PIPE_CONTROL_VF_CACHE_INVALIDATE;
323 flags |= PIPE_CONTROL_CONST_CACHE_INVALIDATE;
324 flags |= PIPE_CONTROL_STATE_CACHE_INVALIDATE;
325 /*
326 * TLB invalidate requires a post-sync write.
327 */
328 flags |= PIPE_CONTROL_QW_WRITE;
Ville Syrjäläb9e1faa2013-02-14 21:53:51 +0200329 flags |= PIPE_CONTROL_GLOBAL_GTT_IVB;
Paulo Zanonif3987632012-08-17 18:35:43 -0300330
331 /* Workaround: we must issue a pipe_control with CS-stall bit
332 * set before a pipe_control command that has the state cache
333 * invalidate bit set. */
334 gen7_render_ring_cs_stall_wa(ring);
Paulo Zanoni4772eae2012-08-17 18:35:41 -0300335 }
336
337 ret = intel_ring_begin(ring, 4);
338 if (ret)
339 return ret;
340
341 intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(4));
342 intel_ring_emit(ring, flags);
Ville Syrjäläb9e1faa2013-02-14 21:53:51 +0200343 intel_ring_emit(ring, scratch_addr);
Paulo Zanoni4772eae2012-08-17 18:35:41 -0300344 intel_ring_emit(ring, 0);
345 intel_ring_advance(ring);
346
Rodrigo Vivifd3da6c2013-06-06 16:58:16 -0300347 if (flush_domains)
348 return gen7_ring_fbc_flush(ring, FBC_REND_NUKE);
349
Paulo Zanoni4772eae2012-08-17 18:35:41 -0300350 return 0;
351}
352
Chris Wilson78501ea2010-10-27 12:18:21 +0100353static void ring_write_tail(struct intel_ring_buffer *ring,
Chris Wilson297b0c52010-10-22 17:02:41 +0100354 u32 value)
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800355{
Chris Wilson78501ea2010-10-27 12:18:21 +0100356 drm_i915_private_t *dev_priv = ring->dev->dev_private;
Chris Wilson297b0c52010-10-22 17:02:41 +0100357 I915_WRITE_TAIL(ring, value);
Xiang, Haihaod46eefa2010-09-16 10:43:12 +0800358}
359
Chris Wilson78501ea2010-10-27 12:18:21 +0100360u32 intel_ring_get_active_head(struct intel_ring_buffer *ring)
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800361{
Chris Wilson78501ea2010-10-27 12:18:21 +0100362 drm_i915_private_t *dev_priv = ring->dev->dev_private;
363 u32 acthd_reg = INTEL_INFO(ring->dev)->gen >= 4 ?
Daniel Vetter3d281d82010-09-24 21:14:22 +0200364 RING_ACTHD(ring->mmio_base) : ACTHD;
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800365
366 return I915_READ(acthd_reg);
367}
368
Daniel Vetter035dc1e2013-07-03 12:56:54 +0200369static void ring_setup_phys_status_page(struct intel_ring_buffer *ring)
370{
371 struct drm_i915_private *dev_priv = ring->dev->dev_private;
372 u32 addr;
373
374 addr = dev_priv->status_page_dmah->busaddr;
375 if (INTEL_INFO(ring->dev)->gen >= 4)
376 addr |= (dev_priv->status_page_dmah->busaddr >> 28) & 0xf0;
377 I915_WRITE(HWS_PGA, addr);
378}
379
Chris Wilson78501ea2010-10-27 12:18:21 +0100380static int init_ring_common(struct intel_ring_buffer *ring)
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800381{
Daniel Vetterb7884eb2012-06-04 11:18:15 +0200382 struct drm_device *dev = ring->dev;
383 drm_i915_private_t *dev_priv = dev->dev_private;
Chris Wilson05394f32010-11-08 19:18:58 +0000384 struct drm_i915_gem_object *obj = ring->obj;
Daniel Vetterb7884eb2012-06-04 11:18:15 +0200385 int ret = 0;
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800386 u32 head;
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800387
Daniel Vetterb7884eb2012-06-04 11:18:15 +0200388 if (HAS_FORCE_WAKE(dev))
389 gen6_gt_force_wake_get(dev_priv);
390
Daniel Vetter035dc1e2013-07-03 12:56:54 +0200391 if (I915_NEED_GFX_HWS(dev))
392 intel_ring_setup_status_page(ring);
393 else
394 ring_setup_phys_status_page(ring);
395
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800396 /* Stop the ring if it's running. */
Daniel Vetter7f2ab692010-08-02 17:06:59 +0200397 I915_WRITE_CTL(ring, 0);
Daniel Vetter570ef602010-08-02 17:06:23 +0200398 I915_WRITE_HEAD(ring, 0);
Chris Wilson78501ea2010-10-27 12:18:21 +0100399 ring->write_tail(ring, 0);
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800400
Daniel Vetter570ef602010-08-02 17:06:23 +0200401 head = I915_READ_HEAD(ring) & HEAD_ADDR;
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800402
403 /* G45 ring initialization fails to reset head to zero */
404 if (head != 0) {
Chris Wilson6fd0d562010-12-05 20:42:33 +0000405 DRM_DEBUG_KMS("%s head not reset to zero "
406 "ctl %08x head %08x tail %08x start %08x\n",
407 ring->name,
408 I915_READ_CTL(ring),
409 I915_READ_HEAD(ring),
410 I915_READ_TAIL(ring),
411 I915_READ_START(ring));
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800412
Daniel Vetter570ef602010-08-02 17:06:23 +0200413 I915_WRITE_HEAD(ring, 0);
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800414
Chris Wilson6fd0d562010-12-05 20:42:33 +0000415 if (I915_READ_HEAD(ring) & HEAD_ADDR) {
416 DRM_ERROR("failed to set %s head to zero "
417 "ctl %08x head %08x tail %08x start %08x\n",
418 ring->name,
419 I915_READ_CTL(ring),
420 I915_READ_HEAD(ring),
421 I915_READ_TAIL(ring),
422 I915_READ_START(ring));
423 }
Eric Anholt62fdfea2010-05-21 13:26:39 -0700424 }
425
Daniel Vetter0d8957c2012-08-07 09:54:14 +0200426 /* Initialize the ring. This must happen _after_ we've cleared the ring
427 * registers with the above sequence (the readback of the HEAD registers
428 * also enforces ordering), otherwise the hw might lose the new ring
429 * register values. */
Ben Widawskyf343c5f2013-07-05 14:41:04 -0700430 I915_WRITE_START(ring, i915_gem_obj_ggtt_offset(obj));
Daniel Vetter7f2ab692010-08-02 17:06:59 +0200431 I915_WRITE_CTL(ring,
Chris Wilsonae69b422010-11-07 11:45:52 +0000432 ((ring->size - PAGE_SIZE) & RING_NR_PAGES)
Chris Wilson5d031e52012-02-08 13:34:13 +0000433 | RING_VALID);
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800434
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800435 /* If the head is still not zero, the ring is dead */
Sean Paulf01db982012-03-16 12:43:22 -0400436 if (wait_for((I915_READ_CTL(ring) & RING_VALID) != 0 &&
Ben Widawskyf343c5f2013-07-05 14:41:04 -0700437 I915_READ_START(ring) == i915_gem_obj_ggtt_offset(obj) &&
Sean Paulf01db982012-03-16 12:43:22 -0400438 (I915_READ_HEAD(ring) & HEAD_ADDR) == 0, 50)) {
Chris Wilsone74cfed2010-11-09 10:16:56 +0000439 DRM_ERROR("%s initialization failed "
440 "ctl %08x head %08x tail %08x start %08x\n",
441 ring->name,
442 I915_READ_CTL(ring),
443 I915_READ_HEAD(ring),
444 I915_READ_TAIL(ring),
445 I915_READ_START(ring));
Daniel Vetterb7884eb2012-06-04 11:18:15 +0200446 ret = -EIO;
447 goto out;
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800448 }
449
Chris Wilson78501ea2010-10-27 12:18:21 +0100450 if (!drm_core_check_feature(ring->dev, DRIVER_MODESET))
451 i915_kernel_lost_context(ring->dev);
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800452 else {
Chris Wilsonc7dca472011-01-20 17:00:10 +0000453 ring->head = I915_READ_HEAD(ring);
Daniel Vetter870e86d2010-08-02 16:29:44 +0200454 ring->tail = I915_READ_TAIL(ring) & TAIL_ADDR;
Chris Wilsonc7dca472011-01-20 17:00:10 +0000455 ring->space = ring_space(ring);
Chris Wilsonc3b20032012-05-28 22:33:02 +0100456 ring->last_retired_head = -1;
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800457 }
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000458
Chris Wilson50f018d2013-06-10 11:20:19 +0100459 memset(&ring->hangcheck, 0, sizeof(ring->hangcheck));
460
Daniel Vetterb7884eb2012-06-04 11:18:15 +0200461out:
462 if (HAS_FORCE_WAKE(dev))
463 gen6_gt_force_wake_put(dev_priv);
464
465 return ret;
Eric Anholt62fdfea2010-05-21 13:26:39 -0700466}
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800467
Chris Wilsonc6df5412010-12-15 09:56:50 +0000468static int
469init_pipe_control(struct intel_ring_buffer *ring)
470{
Chris Wilsonc6df5412010-12-15 09:56:50 +0000471 int ret;
472
Chris Wilson0d1aaca2013-08-26 20:58:11 +0100473 if (ring->scratch.obj)
Chris Wilsonc6df5412010-12-15 09:56:50 +0000474 return 0;
475
Chris Wilson0d1aaca2013-08-26 20:58:11 +0100476 ring->scratch.obj = i915_gem_alloc_object(ring->dev, 4096);
477 if (ring->scratch.obj == NULL) {
Chris Wilsonc6df5412010-12-15 09:56:50 +0000478 DRM_ERROR("Failed to allocate seqno page\n");
479 ret = -ENOMEM;
480 goto err;
481 }
Chris Wilsone4ffd172011-04-04 09:44:39 +0100482
Chris Wilson0d1aaca2013-08-26 20:58:11 +0100483 i915_gem_object_set_cache_level(ring->scratch.obj, I915_CACHE_LLC);
Chris Wilsonc6df5412010-12-15 09:56:50 +0000484
Chris Wilson0d1aaca2013-08-26 20:58:11 +0100485 ret = i915_gem_obj_ggtt_pin(ring->scratch.obj, 4096, true, false);
Chris Wilsonc6df5412010-12-15 09:56:50 +0000486 if (ret)
487 goto err_unref;
488
Chris Wilson0d1aaca2013-08-26 20:58:11 +0100489 ring->scratch.gtt_offset = i915_gem_obj_ggtt_offset(ring->scratch.obj);
490 ring->scratch.cpu_page = kmap(sg_page(ring->scratch.obj->pages->sgl));
491 if (ring->scratch.cpu_page == NULL) {
Wei Yongjun56b085a2013-05-28 17:51:44 +0800492 ret = -ENOMEM;
Chris Wilsonc6df5412010-12-15 09:56:50 +0000493 goto err_unpin;
Wei Yongjun56b085a2013-05-28 17:51:44 +0800494 }
Chris Wilsonc6df5412010-12-15 09:56:50 +0000495
Ville Syrjälä2b1086c2013-02-12 22:01:38 +0200496 DRM_DEBUG_DRIVER("%s pipe control offset: 0x%08x\n",
Chris Wilson0d1aaca2013-08-26 20:58:11 +0100497 ring->name, ring->scratch.gtt_offset);
Chris Wilsonc6df5412010-12-15 09:56:50 +0000498 return 0;
499
500err_unpin:
Chris Wilson0d1aaca2013-08-26 20:58:11 +0100501 i915_gem_object_unpin(ring->scratch.obj);
Chris Wilsonc6df5412010-12-15 09:56:50 +0000502err_unref:
Chris Wilson0d1aaca2013-08-26 20:58:11 +0100503 drm_gem_object_unreference(&ring->scratch.obj->base);
Chris Wilsonc6df5412010-12-15 09:56:50 +0000504err:
Chris Wilsonc6df5412010-12-15 09:56:50 +0000505 return ret;
506}
507
Chris Wilson78501ea2010-10-27 12:18:21 +0100508static int init_render_ring(struct intel_ring_buffer *ring)
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800509{
Chris Wilson78501ea2010-10-27 12:18:21 +0100510 struct drm_device *dev = ring->dev;
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000511 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson78501ea2010-10-27 12:18:21 +0100512 int ret = init_ring_common(ring);
Zhenyu Wanga69ffdb2010-08-30 16:12:42 +0800513
Chris Wilson1c8c38c2013-01-20 16:11:20 +0000514 if (INTEL_INFO(dev)->gen > 3)
Daniel Vetter6b26c862012-04-24 14:04:12 +0200515 I915_WRITE(MI_MODE, _MASKED_BIT_ENABLE(VS_TIMER_DISPATCH));
Chris Wilson1c8c38c2013-01-20 16:11:20 +0000516
517 /* We need to disable the AsyncFlip performance optimisations in order
518 * to use MI_WAIT_FOR_EVENT within the CS. It should already be
519 * programmed to '1' on all products.
Damien Lespiau8693a822013-05-03 18:48:11 +0100520 *
521 * WaDisableAsyncFlipPerfMode:snb,ivb,hsw,vlv
Chris Wilson1c8c38c2013-01-20 16:11:20 +0000522 */
523 if (INTEL_INFO(dev)->gen >= 6)
524 I915_WRITE(MI_MODE, _MASKED_BIT_ENABLE(ASYNC_FLIP_PERF_DISABLE));
525
Chris Wilsonf05bb0c2013-01-20 16:33:32 +0000526 /* Required for the hardware to program scanline values for waiting */
527 if (INTEL_INFO(dev)->gen == 6)
528 I915_WRITE(GFX_MODE,
529 _MASKED_BIT_ENABLE(GFX_TLB_INVALIDATE_ALWAYS));
530
Chris Wilson1c8c38c2013-01-20 16:11:20 +0000531 if (IS_GEN7(dev))
532 I915_WRITE(GFX_MODE_GEN7,
533 _MASKED_BIT_DISABLE(GFX_TLB_INVALIDATE_ALWAYS) |
534 _MASKED_BIT_ENABLE(GFX_REPLAY_MODE));
Chris Wilson78501ea2010-10-27 12:18:21 +0100535
Jesse Barnes8d315282011-10-16 10:23:31 +0200536 if (INTEL_INFO(dev)->gen >= 5) {
Chris Wilsonc6df5412010-12-15 09:56:50 +0000537 ret = init_pipe_control(ring);
538 if (ret)
539 return ret;
540 }
541
Daniel Vetter5e13a0c2012-05-08 13:39:59 +0200542 if (IS_GEN6(dev)) {
Kenneth Graunke3a69ddd2012-04-27 12:44:41 -0700543 /* From the Sandybridge PRM, volume 1 part 3, page 24:
544 * "If this bit is set, STCunit will have LRA as replacement
545 * policy. [...] This bit must be reset. LRA replacement
546 * policy is not supported."
547 */
548 I915_WRITE(CACHE_MODE_0,
Daniel Vetter5e13a0c2012-05-08 13:39:59 +0200549 _MASKED_BIT_DISABLE(CM0_STC_EVICT_DISABLE_LRA_SNB));
Ben Widawsky12b02862012-06-04 14:42:50 -0700550
551 /* This is not explicitly set for GEN6, so read the register.
552 * see intel_ring_mi_set_context() for why we care.
553 * TODO: consider explicitly setting the bit for GEN5
554 */
555 ring->itlb_before_ctx_switch =
556 !!(I915_READ(GFX_MODE) & GFX_TLB_INVALIDATE_ALWAYS);
Ben Widawsky84f9f932011-12-12 19:21:58 -0800557 }
558
Daniel Vetter6b26c862012-04-24 14:04:12 +0200559 if (INTEL_INFO(dev)->gen >= 6)
560 I915_WRITE(INSTPM, _MASKED_BIT_ENABLE(INSTPM_FORCE_ORDERING));
Chris Wilsonc6df5412010-12-15 09:56:50 +0000561
Ben Widawskye1ef7cc2012-07-24 20:47:31 -0700562 if (HAS_L3_GPU_CACHE(dev))
Ben Widawskycc609d52013-05-28 19:22:29 -0700563 I915_WRITE_IMR(ring, ~GT_RENDER_L3_PARITY_ERROR_INTERRUPT);
Ben Widawsky15b9f802012-05-25 16:56:23 -0700564
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800565 return ret;
566}
567
Chris Wilsonc6df5412010-12-15 09:56:50 +0000568static void render_ring_cleanup(struct intel_ring_buffer *ring)
569{
Daniel Vetterb45305f2012-12-17 16:21:27 +0100570 struct drm_device *dev = ring->dev;
571
Chris Wilson0d1aaca2013-08-26 20:58:11 +0100572 if (ring->scratch.obj == NULL)
Chris Wilsonc6df5412010-12-15 09:56:50 +0000573 return;
574
Chris Wilson0d1aaca2013-08-26 20:58:11 +0100575 if (INTEL_INFO(dev)->gen >= 5) {
576 kunmap(sg_page(ring->scratch.obj->pages->sgl));
577 i915_gem_object_unpin(ring->scratch.obj);
578 }
Daniel Vetterb45305f2012-12-17 16:21:27 +0100579
Chris Wilson0d1aaca2013-08-26 20:58:11 +0100580 drm_gem_object_unreference(&ring->scratch.obj->base);
581 ring->scratch.obj = NULL;
Chris Wilsonc6df5412010-12-15 09:56:50 +0000582}
583
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000584static void
Ben Widawskyc8c99b02011-09-14 20:32:47 -0700585update_mboxes(struct intel_ring_buffer *ring,
Chris Wilson9d7730912012-11-27 16:22:52 +0000586 u32 mmio_offset)
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000587{
Ben Widawskyad776f82013-05-28 19:22:18 -0700588/* NB: In order to be able to do semaphore MBOX updates for varying number
589 * of rings, it's easiest if we round up each individual update to a
590 * multiple of 2 (since ring updates must always be a multiple of 2)
591 * even though the actual update only requires 3 dwords.
592 */
593#define MBOX_UPDATE_DWORDS 4
Chris Wilson1c8b46f2012-11-14 09:15:14 +0000594 intel_ring_emit(ring, MI_LOAD_REGISTER_IMM(1));
Ben Widawskyc8c99b02011-09-14 20:32:47 -0700595 intel_ring_emit(ring, mmio_offset);
Chris Wilson9d7730912012-11-27 16:22:52 +0000596 intel_ring_emit(ring, ring->outstanding_lazy_request);
Ben Widawskyad776f82013-05-28 19:22:18 -0700597 intel_ring_emit(ring, MI_NOOP);
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000598}
599
Ben Widawskyc8c99b02011-09-14 20:32:47 -0700600/**
601 * gen6_add_request - Update the semaphore mailbox registers
602 *
603 * @ring - ring that is adding a request
604 * @seqno - return seqno stuck into the ring
605 *
606 * Update the mailbox registers in the *other* rings with the current seqno.
607 * This acts like a signal in the canonical semaphore.
608 */
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000609static int
Chris Wilson9d7730912012-11-27 16:22:52 +0000610gen6_add_request(struct intel_ring_buffer *ring)
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000611{
Ben Widawskyad776f82013-05-28 19:22:18 -0700612 struct drm_device *dev = ring->dev;
613 struct drm_i915_private *dev_priv = dev->dev_private;
614 struct intel_ring_buffer *useless;
615 int i, ret;
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000616
Ben Widawskyad776f82013-05-28 19:22:18 -0700617 ret = intel_ring_begin(ring, ((I915_NUM_RINGS-1) *
618 MBOX_UPDATE_DWORDS) +
619 4);
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000620 if (ret)
621 return ret;
Ben Widawskyad776f82013-05-28 19:22:18 -0700622#undef MBOX_UPDATE_DWORDS
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000623
Ben Widawskyad776f82013-05-28 19:22:18 -0700624 for_each_ring(useless, dev_priv, i) {
625 u32 mbox_reg = ring->signal_mbox[i];
626 if (mbox_reg != GEN6_NOSYNC)
627 update_mboxes(ring, mbox_reg);
628 }
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000629
630 intel_ring_emit(ring, MI_STORE_DWORD_INDEX);
631 intel_ring_emit(ring, I915_GEM_HWS_INDEX << MI_STORE_DWORD_INDEX_SHIFT);
Chris Wilson9d7730912012-11-27 16:22:52 +0000632 intel_ring_emit(ring, ring->outstanding_lazy_request);
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000633 intel_ring_emit(ring, MI_USER_INTERRUPT);
634 intel_ring_advance(ring);
635
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000636 return 0;
637}
638
Mika Kuoppalaf72b3432012-12-10 15:41:48 +0200639static inline bool i915_gem_has_seqno_wrapped(struct drm_device *dev,
640 u32 seqno)
641{
642 struct drm_i915_private *dev_priv = dev->dev_private;
643 return dev_priv->last_seqno < seqno;
644}
645
Ben Widawskyc8c99b02011-09-14 20:32:47 -0700646/**
647 * intel_ring_sync - sync the waiter to the signaller on seqno
648 *
649 * @waiter - ring that is waiting
650 * @signaller - ring which has, or will signal
651 * @seqno - seqno which the waiter will block on
652 */
653static int
Daniel Vetter686cb5f2012-04-11 22:12:52 +0200654gen6_ring_sync(struct intel_ring_buffer *waiter,
655 struct intel_ring_buffer *signaller,
656 u32 seqno)
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000657{
658 int ret;
Ben Widawskyc8c99b02011-09-14 20:32:47 -0700659 u32 dw1 = MI_SEMAPHORE_MBOX |
660 MI_SEMAPHORE_COMPARE |
661 MI_SEMAPHORE_REGISTER;
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000662
Ben Widawsky1500f7e2012-04-11 11:18:21 -0700663 /* Throughout all of the GEM code, seqno passed implies our current
664 * seqno is >= the last seqno executed. However for hardware the
665 * comparison is strictly greater than.
666 */
667 seqno -= 1;
668
Daniel Vetter686cb5f2012-04-11 22:12:52 +0200669 WARN_ON(signaller->semaphore_register[waiter->id] ==
670 MI_SEMAPHORE_SYNC_INVALID);
671
Ben Widawskyc8c99b02011-09-14 20:32:47 -0700672 ret = intel_ring_begin(waiter, 4);
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000673 if (ret)
674 return ret;
675
Mika Kuoppalaf72b3432012-12-10 15:41:48 +0200676 /* If seqno wrap happened, omit the wait with no-ops */
677 if (likely(!i915_gem_has_seqno_wrapped(waiter->dev, seqno))) {
678 intel_ring_emit(waiter,
679 dw1 |
680 signaller->semaphore_register[waiter->id]);
681 intel_ring_emit(waiter, seqno);
682 intel_ring_emit(waiter, 0);
683 intel_ring_emit(waiter, MI_NOOP);
684 } else {
685 intel_ring_emit(waiter, MI_NOOP);
686 intel_ring_emit(waiter, MI_NOOP);
687 intel_ring_emit(waiter, MI_NOOP);
688 intel_ring_emit(waiter, MI_NOOP);
689 }
Ben Widawskyc8c99b02011-09-14 20:32:47 -0700690 intel_ring_advance(waiter);
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000691
692 return 0;
693}
694
Chris Wilsonc6df5412010-12-15 09:56:50 +0000695#define PIPE_CONTROL_FLUSH(ring__, addr__) \
696do { \
Kenneth Graunkefcbc34e2011-10-11 23:41:08 +0200697 intel_ring_emit(ring__, GFX_OP_PIPE_CONTROL(4) | PIPE_CONTROL_QW_WRITE | \
698 PIPE_CONTROL_DEPTH_STALL); \
Chris Wilsonc6df5412010-12-15 09:56:50 +0000699 intel_ring_emit(ring__, (addr__) | PIPE_CONTROL_GLOBAL_GTT); \
700 intel_ring_emit(ring__, 0); \
701 intel_ring_emit(ring__, 0); \
702} while (0)
703
704static int
Chris Wilson9d7730912012-11-27 16:22:52 +0000705pc_render_add_request(struct intel_ring_buffer *ring)
Chris Wilsonc6df5412010-12-15 09:56:50 +0000706{
Chris Wilson0d1aaca2013-08-26 20:58:11 +0100707 u32 scratch_addr = ring->scratch.gtt_offset + 128;
Chris Wilsonc6df5412010-12-15 09:56:50 +0000708 int ret;
709
710 /* For Ironlake, MI_USER_INTERRUPT was deprecated and apparently
711 * incoherent with writes to memory, i.e. completely fubar,
712 * so we need to use PIPE_NOTIFY instead.
713 *
714 * However, we also need to workaround the qword write
715 * incoherence by flushing the 6 PIPE_NOTIFY buffers out to
716 * memory before requesting an interrupt.
717 */
718 ret = intel_ring_begin(ring, 32);
719 if (ret)
720 return ret;
721
Kenneth Graunkefcbc34e2011-10-11 23:41:08 +0200722 intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(4) | PIPE_CONTROL_QW_WRITE |
Kenneth Graunke9d971b32011-10-11 23:41:09 +0200723 PIPE_CONTROL_WRITE_FLUSH |
724 PIPE_CONTROL_TEXTURE_CACHE_INVALIDATE);
Chris Wilson0d1aaca2013-08-26 20:58:11 +0100725 intel_ring_emit(ring, ring->scratch.gtt_offset | PIPE_CONTROL_GLOBAL_GTT);
Chris Wilson9d7730912012-11-27 16:22:52 +0000726 intel_ring_emit(ring, ring->outstanding_lazy_request);
Chris Wilsonc6df5412010-12-15 09:56:50 +0000727 intel_ring_emit(ring, 0);
728 PIPE_CONTROL_FLUSH(ring, scratch_addr);
729 scratch_addr += 128; /* write to separate cachelines */
730 PIPE_CONTROL_FLUSH(ring, scratch_addr);
731 scratch_addr += 128;
732 PIPE_CONTROL_FLUSH(ring, scratch_addr);
733 scratch_addr += 128;
734 PIPE_CONTROL_FLUSH(ring, scratch_addr);
735 scratch_addr += 128;
736 PIPE_CONTROL_FLUSH(ring, scratch_addr);
737 scratch_addr += 128;
738 PIPE_CONTROL_FLUSH(ring, scratch_addr);
Chris Wilsona71d8d92012-02-15 11:25:36 +0000739
Kenneth Graunkefcbc34e2011-10-11 23:41:08 +0200740 intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(4) | PIPE_CONTROL_QW_WRITE |
Kenneth Graunke9d971b32011-10-11 23:41:09 +0200741 PIPE_CONTROL_WRITE_FLUSH |
742 PIPE_CONTROL_TEXTURE_CACHE_INVALIDATE |
Chris Wilsonc6df5412010-12-15 09:56:50 +0000743 PIPE_CONTROL_NOTIFY);
Chris Wilson0d1aaca2013-08-26 20:58:11 +0100744 intel_ring_emit(ring, ring->scratch.gtt_offset | PIPE_CONTROL_GLOBAL_GTT);
Chris Wilson9d7730912012-11-27 16:22:52 +0000745 intel_ring_emit(ring, ring->outstanding_lazy_request);
Chris Wilsonc6df5412010-12-15 09:56:50 +0000746 intel_ring_emit(ring, 0);
747 intel_ring_advance(ring);
748
Chris Wilsonc6df5412010-12-15 09:56:50 +0000749 return 0;
750}
751
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800752static u32
Chris Wilsonb2eadbc2012-08-09 10:58:30 +0100753gen6_ring_get_seqno(struct intel_ring_buffer *ring, bool lazy_coherency)
Daniel Vetter4cd53c02012-12-14 16:01:25 +0100754{
Daniel Vetter4cd53c02012-12-14 16:01:25 +0100755 /* Workaround to force correct ordering between irq and seqno writes on
756 * ivb (and maybe also on snb) by reading from a CS register (like
757 * ACTHD) before reading the status page. */
Chris Wilsonb2eadbc2012-08-09 10:58:30 +0100758 if (!lazy_coherency)
Daniel Vetter4cd53c02012-12-14 16:01:25 +0100759 intel_ring_get_active_head(ring);
760 return intel_read_status_page(ring, I915_GEM_HWS_INDEX);
761}
762
763static u32
Chris Wilsonb2eadbc2012-08-09 10:58:30 +0100764ring_get_seqno(struct intel_ring_buffer *ring, bool lazy_coherency)
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800765{
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000766 return intel_read_status_page(ring, I915_GEM_HWS_INDEX);
767}
768
Mika Kuoppalab70ec5b2012-12-19 11:13:05 +0200769static void
770ring_set_seqno(struct intel_ring_buffer *ring, u32 seqno)
771{
772 intel_write_status_page(ring, I915_GEM_HWS_INDEX, seqno);
773}
774
Chris Wilsonc6df5412010-12-15 09:56:50 +0000775static u32
Chris Wilsonb2eadbc2012-08-09 10:58:30 +0100776pc_render_get_seqno(struct intel_ring_buffer *ring, bool lazy_coherency)
Chris Wilsonc6df5412010-12-15 09:56:50 +0000777{
Chris Wilson0d1aaca2013-08-26 20:58:11 +0100778 return ring->scratch.cpu_page[0];
Chris Wilsonc6df5412010-12-15 09:56:50 +0000779}
780
Mika Kuoppalab70ec5b2012-12-19 11:13:05 +0200781static void
782pc_render_set_seqno(struct intel_ring_buffer *ring, u32 seqno)
783{
Chris Wilson0d1aaca2013-08-26 20:58:11 +0100784 ring->scratch.cpu_page[0] = seqno;
Mika Kuoppalab70ec5b2012-12-19 11:13:05 +0200785}
786
Chris Wilsonb13c2b92010-12-13 16:54:50 +0000787static bool
Daniel Vettere48d8632012-04-11 22:12:54 +0200788gen5_ring_get_irq(struct intel_ring_buffer *ring)
789{
790 struct drm_device *dev = ring->dev;
791 drm_i915_private_t *dev_priv = dev->dev_private;
Chris Wilson7338aef2012-04-24 21:48:47 +0100792 unsigned long flags;
Daniel Vettere48d8632012-04-11 22:12:54 +0200793
794 if (!dev->irq_enabled)
795 return false;
796
Chris Wilson7338aef2012-04-24 21:48:47 +0100797 spin_lock_irqsave(&dev_priv->irq_lock, flags);
Paulo Zanoni43eaea12013-08-06 18:57:12 -0300798 if (ring->irq_refcount++ == 0)
799 ilk_enable_gt_irq(dev_priv, ring->irq_enable_mask);
Chris Wilson7338aef2012-04-24 21:48:47 +0100800 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
Daniel Vettere48d8632012-04-11 22:12:54 +0200801
802 return true;
803}
804
805static void
806gen5_ring_put_irq(struct intel_ring_buffer *ring)
807{
808 struct drm_device *dev = ring->dev;
809 drm_i915_private_t *dev_priv = dev->dev_private;
Chris Wilson7338aef2012-04-24 21:48:47 +0100810 unsigned long flags;
Daniel Vettere48d8632012-04-11 22:12:54 +0200811
Chris Wilson7338aef2012-04-24 21:48:47 +0100812 spin_lock_irqsave(&dev_priv->irq_lock, flags);
Paulo Zanoni43eaea12013-08-06 18:57:12 -0300813 if (--ring->irq_refcount == 0)
814 ilk_disable_gt_irq(dev_priv, ring->irq_enable_mask);
Chris Wilson7338aef2012-04-24 21:48:47 +0100815 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
Daniel Vettere48d8632012-04-11 22:12:54 +0200816}
817
818static bool
Daniel Vettere3670312012-04-11 22:12:53 +0200819i9xx_ring_get_irq(struct intel_ring_buffer *ring)
Eric Anholt62fdfea2010-05-21 13:26:39 -0700820{
Chris Wilson78501ea2010-10-27 12:18:21 +0100821 struct drm_device *dev = ring->dev;
Chris Wilson01a03332011-01-04 22:22:56 +0000822 drm_i915_private_t *dev_priv = dev->dev_private;
Chris Wilson7338aef2012-04-24 21:48:47 +0100823 unsigned long flags;
Eric Anholt62fdfea2010-05-21 13:26:39 -0700824
Chris Wilsonb13c2b92010-12-13 16:54:50 +0000825 if (!dev->irq_enabled)
826 return false;
827
Chris Wilson7338aef2012-04-24 21:48:47 +0100828 spin_lock_irqsave(&dev_priv->irq_lock, flags);
Daniel Vetterc7113cc2013-07-04 23:35:29 +0200829 if (ring->irq_refcount++ == 0) {
Daniel Vetterf637fde2012-04-11 22:12:59 +0200830 dev_priv->irq_mask &= ~ring->irq_enable_mask;
831 I915_WRITE(IMR, dev_priv->irq_mask);
832 POSTING_READ(IMR);
833 }
Chris Wilson7338aef2012-04-24 21:48:47 +0100834 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
Chris Wilsonb13c2b92010-12-13 16:54:50 +0000835
836 return true;
Eric Anholt62fdfea2010-05-21 13:26:39 -0700837}
838
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800839static void
Daniel Vettere3670312012-04-11 22:12:53 +0200840i9xx_ring_put_irq(struct intel_ring_buffer *ring)
Eric Anholt62fdfea2010-05-21 13:26:39 -0700841{
Chris Wilson78501ea2010-10-27 12:18:21 +0100842 struct drm_device *dev = ring->dev;
Chris Wilson01a03332011-01-04 22:22:56 +0000843 drm_i915_private_t *dev_priv = dev->dev_private;
Chris Wilson7338aef2012-04-24 21:48:47 +0100844 unsigned long flags;
Eric Anholt62fdfea2010-05-21 13:26:39 -0700845
Chris Wilson7338aef2012-04-24 21:48:47 +0100846 spin_lock_irqsave(&dev_priv->irq_lock, flags);
Daniel Vetterc7113cc2013-07-04 23:35:29 +0200847 if (--ring->irq_refcount == 0) {
Daniel Vetterf637fde2012-04-11 22:12:59 +0200848 dev_priv->irq_mask |= ring->irq_enable_mask;
849 I915_WRITE(IMR, dev_priv->irq_mask);
850 POSTING_READ(IMR);
851 }
Chris Wilson7338aef2012-04-24 21:48:47 +0100852 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
Eric Anholt62fdfea2010-05-21 13:26:39 -0700853}
854
Chris Wilsonc2798b12012-04-22 21:13:57 +0100855static bool
856i8xx_ring_get_irq(struct intel_ring_buffer *ring)
857{
858 struct drm_device *dev = ring->dev;
859 drm_i915_private_t *dev_priv = dev->dev_private;
Chris Wilson7338aef2012-04-24 21:48:47 +0100860 unsigned long flags;
Chris Wilsonc2798b12012-04-22 21:13:57 +0100861
862 if (!dev->irq_enabled)
863 return false;
864
Chris Wilson7338aef2012-04-24 21:48:47 +0100865 spin_lock_irqsave(&dev_priv->irq_lock, flags);
Daniel Vetterc7113cc2013-07-04 23:35:29 +0200866 if (ring->irq_refcount++ == 0) {
Chris Wilsonc2798b12012-04-22 21:13:57 +0100867 dev_priv->irq_mask &= ~ring->irq_enable_mask;
868 I915_WRITE16(IMR, dev_priv->irq_mask);
869 POSTING_READ16(IMR);
870 }
Chris Wilson7338aef2012-04-24 21:48:47 +0100871 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
Chris Wilsonc2798b12012-04-22 21:13:57 +0100872
873 return true;
874}
875
876static void
877i8xx_ring_put_irq(struct intel_ring_buffer *ring)
878{
879 struct drm_device *dev = ring->dev;
880 drm_i915_private_t *dev_priv = dev->dev_private;
Chris Wilson7338aef2012-04-24 21:48:47 +0100881 unsigned long flags;
Chris Wilsonc2798b12012-04-22 21:13:57 +0100882
Chris Wilson7338aef2012-04-24 21:48:47 +0100883 spin_lock_irqsave(&dev_priv->irq_lock, flags);
Daniel Vetterc7113cc2013-07-04 23:35:29 +0200884 if (--ring->irq_refcount == 0) {
Chris Wilsonc2798b12012-04-22 21:13:57 +0100885 dev_priv->irq_mask |= ring->irq_enable_mask;
886 I915_WRITE16(IMR, dev_priv->irq_mask);
887 POSTING_READ16(IMR);
888 }
Chris Wilson7338aef2012-04-24 21:48:47 +0100889 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
Chris Wilsonc2798b12012-04-22 21:13:57 +0100890}
891
Chris Wilson78501ea2010-10-27 12:18:21 +0100892void intel_ring_setup_status_page(struct intel_ring_buffer *ring)
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800893{
Eric Anholt45930102011-05-06 17:12:35 -0700894 struct drm_device *dev = ring->dev;
Chris Wilson78501ea2010-10-27 12:18:21 +0100895 drm_i915_private_t *dev_priv = ring->dev->dev_private;
Eric Anholt45930102011-05-06 17:12:35 -0700896 u32 mmio = 0;
897
898 /* The ring status page addresses are no longer next to the rest of
899 * the ring registers as of gen7.
900 */
901 if (IS_GEN7(dev)) {
902 switch (ring->id) {
Daniel Vetter96154f22011-12-14 13:57:00 +0100903 case RCS:
Eric Anholt45930102011-05-06 17:12:35 -0700904 mmio = RENDER_HWS_PGA_GEN7;
905 break;
Daniel Vetter96154f22011-12-14 13:57:00 +0100906 case BCS:
Eric Anholt45930102011-05-06 17:12:35 -0700907 mmio = BLT_HWS_PGA_GEN7;
908 break;
Daniel Vetter96154f22011-12-14 13:57:00 +0100909 case VCS:
Eric Anholt45930102011-05-06 17:12:35 -0700910 mmio = BSD_HWS_PGA_GEN7;
911 break;
Ben Widawsky4a3dd192013-05-28 19:22:19 -0700912 case VECS:
Ben Widawsky9a8a2212013-05-28 19:22:23 -0700913 mmio = VEBOX_HWS_PGA_GEN7;
914 break;
Eric Anholt45930102011-05-06 17:12:35 -0700915 }
916 } else if (IS_GEN6(ring->dev)) {
917 mmio = RING_HWS_PGA_GEN6(ring->mmio_base);
918 } else {
919 mmio = RING_HWS_PGA(ring->mmio_base);
920 }
921
Chris Wilson78501ea2010-10-27 12:18:21 +0100922 I915_WRITE(mmio, (u32)ring->status_page.gfx_addr);
923 POSTING_READ(mmio);
Chris Wilson884020b2013-08-06 19:01:14 +0100924
925 /* Flush the TLB for this page */
926 if (INTEL_INFO(dev)->gen >= 6) {
927 u32 reg = RING_INSTPM(ring->mmio_base);
928 I915_WRITE(reg,
929 _MASKED_BIT_ENABLE(INSTPM_TLB_INVALIDATE |
930 INSTPM_SYNC_FLUSH));
931 if (wait_for((I915_READ(reg) & INSTPM_SYNC_FLUSH) == 0,
932 1000))
933 DRM_ERROR("%s: wait for SyncFlush to complete for TLB invalidation timed out\n",
934 ring->name);
935 }
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800936}
937
Chris Wilsonb72f3ac2011-01-04 17:34:02 +0000938static int
Chris Wilson78501ea2010-10-27 12:18:21 +0100939bsd_ring_flush(struct intel_ring_buffer *ring,
940 u32 invalidate_domains,
941 u32 flush_domains)
Zou Nan haid1b851f2010-05-21 09:08:57 +0800942{
Chris Wilsonb72f3ac2011-01-04 17:34:02 +0000943 int ret;
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000944
Chris Wilsonb72f3ac2011-01-04 17:34:02 +0000945 ret = intel_ring_begin(ring, 2);
946 if (ret)
947 return ret;
948
949 intel_ring_emit(ring, MI_FLUSH);
950 intel_ring_emit(ring, MI_NOOP);
951 intel_ring_advance(ring);
952 return 0;
Zou Nan haid1b851f2010-05-21 09:08:57 +0800953}
954
Chris Wilson3cce4692010-10-27 16:11:02 +0100955static int
Chris Wilson9d7730912012-11-27 16:22:52 +0000956i9xx_add_request(struct intel_ring_buffer *ring)
Zou Nan haid1b851f2010-05-21 09:08:57 +0800957{
Chris Wilson3cce4692010-10-27 16:11:02 +0100958 int ret;
959
960 ret = intel_ring_begin(ring, 4);
961 if (ret)
962 return ret;
Chris Wilson6f392d52010-08-07 11:01:22 +0100963
Chris Wilson3cce4692010-10-27 16:11:02 +0100964 intel_ring_emit(ring, MI_STORE_DWORD_INDEX);
965 intel_ring_emit(ring, I915_GEM_HWS_INDEX << MI_STORE_DWORD_INDEX_SHIFT);
Chris Wilson9d7730912012-11-27 16:22:52 +0000966 intel_ring_emit(ring, ring->outstanding_lazy_request);
Chris Wilson3cce4692010-10-27 16:11:02 +0100967 intel_ring_emit(ring, MI_USER_INTERRUPT);
968 intel_ring_advance(ring);
Zou Nan haid1b851f2010-05-21 09:08:57 +0800969
Chris Wilson3cce4692010-10-27 16:11:02 +0100970 return 0;
Zou Nan haid1b851f2010-05-21 09:08:57 +0800971}
972
Chris Wilsonb13c2b92010-12-13 16:54:50 +0000973static bool
Ben Widawsky25c06302012-03-29 19:11:27 -0700974gen6_ring_get_irq(struct intel_ring_buffer *ring)
Chris Wilson0f468322011-01-04 17:35:21 +0000975{
976 struct drm_device *dev = ring->dev;
Chris Wilson01a03332011-01-04 22:22:56 +0000977 drm_i915_private_t *dev_priv = dev->dev_private;
Chris Wilson7338aef2012-04-24 21:48:47 +0100978 unsigned long flags;
Chris Wilson0f468322011-01-04 17:35:21 +0000979
980 if (!dev->irq_enabled)
981 return false;
982
Daniel Vetter4cd53c02012-12-14 16:01:25 +0100983 /* It looks like we need to prevent the gt from suspending while waiting
984 * for an notifiy irq, otherwise irqs seem to get lost on at least the
985 * blt/bsd rings on ivb. */
Daniel Vetter99ffa162012-01-25 14:04:00 +0100986 gen6_gt_force_wake_get(dev_priv);
Daniel Vetter4cd53c02012-12-14 16:01:25 +0100987
Chris Wilson7338aef2012-04-24 21:48:47 +0100988 spin_lock_irqsave(&dev_priv->irq_lock, flags);
Daniel Vetterc7113cc2013-07-04 23:35:29 +0200989 if (ring->irq_refcount++ == 0) {
Ben Widawskye1ef7cc2012-07-24 20:47:31 -0700990 if (HAS_L3_GPU_CACHE(dev) && ring->id == RCS)
Ben Widawskycc609d52013-05-28 19:22:29 -0700991 I915_WRITE_IMR(ring,
992 ~(ring->irq_enable_mask |
993 GT_RENDER_L3_PARITY_ERROR_INTERRUPT));
Ben Widawsky15b9f802012-05-25 16:56:23 -0700994 else
995 I915_WRITE_IMR(ring, ~ring->irq_enable_mask);
Paulo Zanoni43eaea12013-08-06 18:57:12 -0300996 ilk_enable_gt_irq(dev_priv, ring->irq_enable_mask);
Chris Wilson0f468322011-01-04 17:35:21 +0000997 }
Chris Wilson7338aef2012-04-24 21:48:47 +0100998 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
Chris Wilson0f468322011-01-04 17:35:21 +0000999
1000 return true;
1001}
1002
1003static void
Ben Widawsky25c06302012-03-29 19:11:27 -07001004gen6_ring_put_irq(struct intel_ring_buffer *ring)
Chris Wilson0f468322011-01-04 17:35:21 +00001005{
1006 struct drm_device *dev = ring->dev;
Chris Wilson01a03332011-01-04 22:22:56 +00001007 drm_i915_private_t *dev_priv = dev->dev_private;
Chris Wilson7338aef2012-04-24 21:48:47 +01001008 unsigned long flags;
Chris Wilson0f468322011-01-04 17:35:21 +00001009
Chris Wilson7338aef2012-04-24 21:48:47 +01001010 spin_lock_irqsave(&dev_priv->irq_lock, flags);
Daniel Vetterc7113cc2013-07-04 23:35:29 +02001011 if (--ring->irq_refcount == 0) {
Ben Widawskye1ef7cc2012-07-24 20:47:31 -07001012 if (HAS_L3_GPU_CACHE(dev) && ring->id == RCS)
Ben Widawskycc609d52013-05-28 19:22:29 -07001013 I915_WRITE_IMR(ring,
1014 ~GT_RENDER_L3_PARITY_ERROR_INTERRUPT);
Ben Widawsky15b9f802012-05-25 16:56:23 -07001015 else
1016 I915_WRITE_IMR(ring, ~0);
Paulo Zanoni43eaea12013-08-06 18:57:12 -03001017 ilk_disable_gt_irq(dev_priv, ring->irq_enable_mask);
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001018 }
Chris Wilson7338aef2012-04-24 21:48:47 +01001019 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
Daniel Vetter4cd53c02012-12-14 16:01:25 +01001020
Daniel Vetter99ffa162012-01-25 14:04:00 +01001021 gen6_gt_force_wake_put(dev_priv);
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001022}
1023
Ben Widawskya19d2932013-05-28 19:22:30 -07001024static bool
1025hsw_vebox_get_irq(struct intel_ring_buffer *ring)
1026{
1027 struct drm_device *dev = ring->dev;
1028 struct drm_i915_private *dev_priv = dev->dev_private;
1029 unsigned long flags;
1030
1031 if (!dev->irq_enabled)
1032 return false;
1033
Daniel Vetter59cdb632013-07-04 23:35:28 +02001034 spin_lock_irqsave(&dev_priv->irq_lock, flags);
Daniel Vetterc7113cc2013-07-04 23:35:29 +02001035 if (ring->irq_refcount++ == 0) {
Ben Widawskya19d2932013-05-28 19:22:30 -07001036 I915_WRITE_IMR(ring, ~ring->irq_enable_mask);
Paulo Zanoniedbfdb42013-08-06 18:57:13 -03001037 snb_enable_pm_irq(dev_priv, ring->irq_enable_mask);
Ben Widawskya19d2932013-05-28 19:22:30 -07001038 }
Daniel Vetter59cdb632013-07-04 23:35:28 +02001039 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
Ben Widawskya19d2932013-05-28 19:22:30 -07001040
1041 return true;
1042}
1043
1044static void
1045hsw_vebox_put_irq(struct intel_ring_buffer *ring)
1046{
1047 struct drm_device *dev = ring->dev;
1048 struct drm_i915_private *dev_priv = dev->dev_private;
1049 unsigned long flags;
1050
1051 if (!dev->irq_enabled)
1052 return;
1053
Daniel Vetter59cdb632013-07-04 23:35:28 +02001054 spin_lock_irqsave(&dev_priv->irq_lock, flags);
Daniel Vetterc7113cc2013-07-04 23:35:29 +02001055 if (--ring->irq_refcount == 0) {
Ben Widawskya19d2932013-05-28 19:22:30 -07001056 I915_WRITE_IMR(ring, ~0);
Paulo Zanoniedbfdb42013-08-06 18:57:13 -03001057 snb_disable_pm_irq(dev_priv, ring->irq_enable_mask);
Ben Widawskya19d2932013-05-28 19:22:30 -07001058 }
Daniel Vetter59cdb632013-07-04 23:35:28 +02001059 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
Ben Widawskya19d2932013-05-28 19:22:30 -07001060}
1061
Zou Nan haid1b851f2010-05-21 09:08:57 +08001062static int
Chris Wilsond7d4eed2012-10-17 12:09:54 +01001063i965_dispatch_execbuffer(struct intel_ring_buffer *ring,
1064 u32 offset, u32 length,
1065 unsigned flags)
Zou Nan haid1b851f2010-05-21 09:08:57 +08001066{
Chris Wilsone1f99ce2010-10-27 12:45:26 +01001067 int ret;
Chris Wilson78501ea2010-10-27 12:18:21 +01001068
Chris Wilsone1f99ce2010-10-27 12:45:26 +01001069 ret = intel_ring_begin(ring, 2);
1070 if (ret)
1071 return ret;
1072
Chris Wilson78501ea2010-10-27 12:18:21 +01001073 intel_ring_emit(ring,
Chris Wilson65f56872012-04-17 16:38:12 +01001074 MI_BATCH_BUFFER_START |
1075 MI_BATCH_GTT |
Chris Wilsond7d4eed2012-10-17 12:09:54 +01001076 (flags & I915_DISPATCH_SECURE ? 0 : MI_BATCH_NON_SECURE_I965));
Chris Wilsonc4e7a412010-11-30 14:10:25 +00001077 intel_ring_emit(ring, offset);
Chris Wilson78501ea2010-10-27 12:18:21 +01001078 intel_ring_advance(ring);
1079
Zou Nan haid1b851f2010-05-21 09:08:57 +08001080 return 0;
1081}
1082
Daniel Vetterb45305f2012-12-17 16:21:27 +01001083/* Just userspace ABI convention to limit the wa batch bo to a resonable size */
1084#define I830_BATCH_LIMIT (256*1024)
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001085static int
Daniel Vetterfb3256d2012-04-11 22:12:56 +02001086i830_dispatch_execbuffer(struct intel_ring_buffer *ring,
Chris Wilsond7d4eed2012-10-17 12:09:54 +01001087 u32 offset, u32 len,
1088 unsigned flags)
Eric Anholt62fdfea2010-05-21 13:26:39 -07001089{
Chris Wilsonc4e7a412010-11-30 14:10:25 +00001090 int ret;
Eric Anholt62fdfea2010-05-21 13:26:39 -07001091
Daniel Vetterb45305f2012-12-17 16:21:27 +01001092 if (flags & I915_DISPATCH_PINNED) {
1093 ret = intel_ring_begin(ring, 4);
1094 if (ret)
1095 return ret;
Eric Anholt62fdfea2010-05-21 13:26:39 -07001096
Daniel Vetterb45305f2012-12-17 16:21:27 +01001097 intel_ring_emit(ring, MI_BATCH_BUFFER);
1098 intel_ring_emit(ring, offset | (flags & I915_DISPATCH_SECURE ? 0 : MI_BATCH_NON_SECURE));
1099 intel_ring_emit(ring, offset + len - 8);
1100 intel_ring_emit(ring, MI_NOOP);
1101 intel_ring_advance(ring);
1102 } else {
Chris Wilson0d1aaca2013-08-26 20:58:11 +01001103 u32 cs_offset = ring->scratch.gtt_offset;
Daniel Vetterb45305f2012-12-17 16:21:27 +01001104
1105 if (len > I830_BATCH_LIMIT)
1106 return -ENOSPC;
1107
1108 ret = intel_ring_begin(ring, 9+3);
1109 if (ret)
1110 return ret;
1111 /* Blit the batch (which has now all relocs applied) to the stable batch
1112 * scratch bo area (so that the CS never stumbles over its tlb
1113 * invalidation bug) ... */
1114 intel_ring_emit(ring, XY_SRC_COPY_BLT_CMD |
1115 XY_SRC_COPY_BLT_WRITE_ALPHA |
1116 XY_SRC_COPY_BLT_WRITE_RGB);
1117 intel_ring_emit(ring, BLT_DEPTH_32 | BLT_ROP_GXCOPY | 4096);
1118 intel_ring_emit(ring, 0);
1119 intel_ring_emit(ring, (DIV_ROUND_UP(len, 4096) << 16) | 1024);
1120 intel_ring_emit(ring, cs_offset);
1121 intel_ring_emit(ring, 0);
1122 intel_ring_emit(ring, 4096);
1123 intel_ring_emit(ring, offset);
1124 intel_ring_emit(ring, MI_FLUSH);
1125
1126 /* ... and execute it. */
1127 intel_ring_emit(ring, MI_BATCH_BUFFER);
1128 intel_ring_emit(ring, cs_offset | (flags & I915_DISPATCH_SECURE ? 0 : MI_BATCH_NON_SECURE));
1129 intel_ring_emit(ring, cs_offset + len - 8);
1130 intel_ring_advance(ring);
1131 }
Chris Wilsone1f99ce2010-10-27 12:45:26 +01001132
Daniel Vetterfb3256d2012-04-11 22:12:56 +02001133 return 0;
1134}
1135
1136static int
1137i915_dispatch_execbuffer(struct intel_ring_buffer *ring,
Chris Wilsond7d4eed2012-10-17 12:09:54 +01001138 u32 offset, u32 len,
1139 unsigned flags)
Daniel Vetterfb3256d2012-04-11 22:12:56 +02001140{
1141 int ret;
1142
1143 ret = intel_ring_begin(ring, 2);
1144 if (ret)
1145 return ret;
1146
Chris Wilson65f56872012-04-17 16:38:12 +01001147 intel_ring_emit(ring, MI_BATCH_BUFFER_START | MI_BATCH_GTT);
Chris Wilsond7d4eed2012-10-17 12:09:54 +01001148 intel_ring_emit(ring, offset | (flags & I915_DISPATCH_SECURE ? 0 : MI_BATCH_NON_SECURE));
Chris Wilsonc4e7a412010-11-30 14:10:25 +00001149 intel_ring_advance(ring);
Eric Anholt62fdfea2010-05-21 13:26:39 -07001150
Eric Anholt62fdfea2010-05-21 13:26:39 -07001151 return 0;
1152}
1153
Chris Wilson78501ea2010-10-27 12:18:21 +01001154static void cleanup_status_page(struct intel_ring_buffer *ring)
Eric Anholt62fdfea2010-05-21 13:26:39 -07001155{
Chris Wilson05394f32010-11-08 19:18:58 +00001156 struct drm_i915_gem_object *obj;
Eric Anholt62fdfea2010-05-21 13:26:39 -07001157
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001158 obj = ring->status_page.obj;
1159 if (obj == NULL)
Eric Anholt62fdfea2010-05-21 13:26:39 -07001160 return;
Eric Anholt62fdfea2010-05-21 13:26:39 -07001161
Chris Wilson9da3da62012-06-01 15:20:22 +01001162 kunmap(sg_page(obj->pages->sgl));
Eric Anholt62fdfea2010-05-21 13:26:39 -07001163 i915_gem_object_unpin(obj);
Chris Wilson05394f32010-11-08 19:18:58 +00001164 drm_gem_object_unreference(&obj->base);
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001165 ring->status_page.obj = NULL;
Eric Anholt62fdfea2010-05-21 13:26:39 -07001166}
1167
Chris Wilson78501ea2010-10-27 12:18:21 +01001168static int init_status_page(struct intel_ring_buffer *ring)
Eric Anholt62fdfea2010-05-21 13:26:39 -07001169{
Chris Wilson78501ea2010-10-27 12:18:21 +01001170 struct drm_device *dev = ring->dev;
Chris Wilson05394f32010-11-08 19:18:58 +00001171 struct drm_i915_gem_object *obj;
Eric Anholt62fdfea2010-05-21 13:26:39 -07001172 int ret;
1173
Eric Anholt62fdfea2010-05-21 13:26:39 -07001174 obj = i915_gem_alloc_object(dev, 4096);
1175 if (obj == NULL) {
1176 DRM_ERROR("Failed to allocate status page\n");
1177 ret = -ENOMEM;
1178 goto err;
1179 }
Chris Wilsone4ffd172011-04-04 09:44:39 +01001180
1181 i915_gem_object_set_cache_level(obj, I915_CACHE_LLC);
Eric Anholt62fdfea2010-05-21 13:26:39 -07001182
Ben Widawskyc37e2202013-07-31 16:59:58 -07001183 ret = i915_gem_obj_ggtt_pin(obj, 4096, true, false);
Eric Anholt62fdfea2010-05-21 13:26:39 -07001184 if (ret != 0) {
Eric Anholt62fdfea2010-05-21 13:26:39 -07001185 goto err_unref;
1186 }
1187
Ben Widawskyf343c5f2013-07-05 14:41:04 -07001188 ring->status_page.gfx_addr = i915_gem_obj_ggtt_offset(obj);
Chris Wilson9da3da62012-06-01 15:20:22 +01001189 ring->status_page.page_addr = kmap(sg_page(obj->pages->sgl));
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001190 if (ring->status_page.page_addr == NULL) {
Ben Widawsky2e6c21e2012-07-12 23:16:12 -07001191 ret = -ENOMEM;
Eric Anholt62fdfea2010-05-21 13:26:39 -07001192 goto err_unpin;
1193 }
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001194 ring->status_page.obj = obj;
1195 memset(ring->status_page.page_addr, 0, PAGE_SIZE);
Eric Anholt62fdfea2010-05-21 13:26:39 -07001196
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001197 DRM_DEBUG_DRIVER("%s hws offset: 0x%08x\n",
1198 ring->name, ring->status_page.gfx_addr);
Eric Anholt62fdfea2010-05-21 13:26:39 -07001199
1200 return 0;
1201
1202err_unpin:
1203 i915_gem_object_unpin(obj);
1204err_unref:
Chris Wilson05394f32010-11-08 19:18:58 +00001205 drm_gem_object_unreference(&obj->base);
Eric Anholt62fdfea2010-05-21 13:26:39 -07001206err:
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001207 return ret;
Eric Anholt62fdfea2010-05-21 13:26:39 -07001208}
1209
Daniel Vetter035dc1e2013-07-03 12:56:54 +02001210static int init_phys_status_page(struct intel_ring_buffer *ring)
Chris Wilson6b8294a2012-11-16 11:43:20 +00001211{
1212 struct drm_i915_private *dev_priv = ring->dev->dev_private;
Chris Wilson6b8294a2012-11-16 11:43:20 +00001213
1214 if (!dev_priv->status_page_dmah) {
1215 dev_priv->status_page_dmah =
1216 drm_pci_alloc(ring->dev, PAGE_SIZE, PAGE_SIZE);
1217 if (!dev_priv->status_page_dmah)
1218 return -ENOMEM;
1219 }
1220
Chris Wilson6b8294a2012-11-16 11:43:20 +00001221 ring->status_page.page_addr = dev_priv->status_page_dmah->vaddr;
1222 memset(ring->status_page.page_addr, 0, PAGE_SIZE);
1223
1224 return 0;
1225}
1226
Ben Widawskyc43b5632012-04-16 14:07:40 -07001227static int intel_init_ring_buffer(struct drm_device *dev,
1228 struct intel_ring_buffer *ring)
Eric Anholt62fdfea2010-05-21 13:26:39 -07001229{
Chris Wilson05394f32010-11-08 19:18:58 +00001230 struct drm_i915_gem_object *obj;
Daniel Vetterdd2757f2012-06-07 15:55:57 +02001231 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsondd785e32010-08-07 11:01:34 +01001232 int ret;
1233
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001234 ring->dev = dev;
Chris Wilson23bc5982010-09-29 16:10:57 +01001235 INIT_LIST_HEAD(&ring->active_list);
1236 INIT_LIST_HEAD(&ring->request_list);
Daniel Vetterdfc9ef22012-04-11 22:12:47 +02001237 ring->size = 32 * PAGE_SIZE;
Chris Wilson9d7730912012-11-27 16:22:52 +00001238 memset(ring->sync_seqno, 0, sizeof(ring->sync_seqno));
Chris Wilson0dc79fb2011-01-05 10:32:24 +00001239
Chris Wilsonb259f672011-03-29 13:19:09 +01001240 init_waitqueue_head(&ring->irq_queue);
Eric Anholt62fdfea2010-05-21 13:26:39 -07001241
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001242 if (I915_NEED_GFX_HWS(dev)) {
Chris Wilson78501ea2010-10-27 12:18:21 +01001243 ret = init_status_page(ring);
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001244 if (ret)
1245 return ret;
Chris Wilson6b8294a2012-11-16 11:43:20 +00001246 } else {
1247 BUG_ON(ring->id != RCS);
Daniel Vetter035dc1e2013-07-03 12:56:54 +02001248 ret = init_phys_status_page(ring);
Chris Wilson6b8294a2012-11-16 11:43:20 +00001249 if (ret)
1250 return ret;
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001251 }
Eric Anholt62fdfea2010-05-21 13:26:39 -07001252
Chris Wilsonebc052e2012-11-15 11:32:28 +00001253 obj = NULL;
1254 if (!HAS_LLC(dev))
1255 obj = i915_gem_object_create_stolen(dev, ring->size);
1256 if (obj == NULL)
1257 obj = i915_gem_alloc_object(dev, ring->size);
Eric Anholt62fdfea2010-05-21 13:26:39 -07001258 if (obj == NULL) {
1259 DRM_ERROR("Failed to allocate ringbuffer\n");
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001260 ret = -ENOMEM;
Chris Wilsondd785e32010-08-07 11:01:34 +01001261 goto err_hws;
Eric Anholt62fdfea2010-05-21 13:26:39 -07001262 }
Eric Anholt62fdfea2010-05-21 13:26:39 -07001263
Chris Wilson05394f32010-11-08 19:18:58 +00001264 ring->obj = obj;
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001265
Ben Widawskyc37e2202013-07-31 16:59:58 -07001266 ret = i915_gem_obj_ggtt_pin(obj, PAGE_SIZE, true, false);
Chris Wilsondd785e32010-08-07 11:01:34 +01001267 if (ret)
1268 goto err_unref;
Eric Anholt62fdfea2010-05-21 13:26:39 -07001269
Chris Wilson3eef8912012-06-04 17:05:40 +01001270 ret = i915_gem_object_set_to_gtt_domain(obj, true);
1271 if (ret)
1272 goto err_unpin;
1273
Daniel Vetterdd2757f2012-06-07 15:55:57 +02001274 ring->virtual_start =
Ben Widawskyf343c5f2013-07-05 14:41:04 -07001275 ioremap_wc(dev_priv->gtt.mappable_base + i915_gem_obj_ggtt_offset(obj),
Daniel Vetterdd2757f2012-06-07 15:55:57 +02001276 ring->size);
Daniel Vetter4225d0f2012-04-26 23:28:16 +02001277 if (ring->virtual_start == NULL) {
Eric Anholt62fdfea2010-05-21 13:26:39 -07001278 DRM_ERROR("Failed to map ringbuffer.\n");
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001279 ret = -EINVAL;
Chris Wilsondd785e32010-08-07 11:01:34 +01001280 goto err_unpin;
Eric Anholt62fdfea2010-05-21 13:26:39 -07001281 }
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001282
Chris Wilson78501ea2010-10-27 12:18:21 +01001283 ret = ring->init(ring);
Chris Wilsondd785e32010-08-07 11:01:34 +01001284 if (ret)
1285 goto err_unmap;
Eric Anholt62fdfea2010-05-21 13:26:39 -07001286
Chris Wilson55249ba2010-12-22 14:04:47 +00001287 /* Workaround an erratum on the i830 which causes a hang if
1288 * the TAIL pointer points to within the last 2 cachelines
1289 * of the buffer.
1290 */
1291 ring->effective_size = ring->size;
Chris Wilson27c1cbd2012-04-09 13:59:46 +01001292 if (IS_I830(ring->dev) || IS_845G(ring->dev))
Chris Wilson55249ba2010-12-22 14:04:47 +00001293 ring->effective_size -= 128;
1294
Chris Wilsonc584fe42010-10-29 18:15:52 +01001295 return 0;
Chris Wilsondd785e32010-08-07 11:01:34 +01001296
1297err_unmap:
Daniel Vetter4225d0f2012-04-26 23:28:16 +02001298 iounmap(ring->virtual_start);
Chris Wilsondd785e32010-08-07 11:01:34 +01001299err_unpin:
1300 i915_gem_object_unpin(obj);
1301err_unref:
Chris Wilson05394f32010-11-08 19:18:58 +00001302 drm_gem_object_unreference(&obj->base);
1303 ring->obj = NULL;
Chris Wilsondd785e32010-08-07 11:01:34 +01001304err_hws:
Chris Wilson78501ea2010-10-27 12:18:21 +01001305 cleanup_status_page(ring);
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001306 return ret;
Eric Anholt62fdfea2010-05-21 13:26:39 -07001307}
1308
Chris Wilson78501ea2010-10-27 12:18:21 +01001309void intel_cleanup_ring_buffer(struct intel_ring_buffer *ring)
Eric Anholt62fdfea2010-05-21 13:26:39 -07001310{
Chris Wilson33626e62010-10-29 16:18:36 +01001311 struct drm_i915_private *dev_priv;
1312 int ret;
1313
Chris Wilson05394f32010-11-08 19:18:58 +00001314 if (ring->obj == NULL)
Eric Anholt62fdfea2010-05-21 13:26:39 -07001315 return;
1316
Chris Wilson33626e62010-10-29 16:18:36 +01001317 /* Disable the ring buffer. The ring must be idle at this point */
1318 dev_priv = ring->dev->dev_private;
Chris Wilson3e960502012-11-27 16:22:54 +00001319 ret = intel_ring_idle(ring);
Chris Wilson29ee3992011-01-24 16:35:42 +00001320 if (ret)
1321 DRM_ERROR("failed to quiesce %s whilst cleaning up: %d\n",
1322 ring->name, ret);
1323
Chris Wilson33626e62010-10-29 16:18:36 +01001324 I915_WRITE_CTL(ring, 0);
1325
Daniel Vetter4225d0f2012-04-26 23:28:16 +02001326 iounmap(ring->virtual_start);
Eric Anholt62fdfea2010-05-21 13:26:39 -07001327
Chris Wilson05394f32010-11-08 19:18:58 +00001328 i915_gem_object_unpin(ring->obj);
1329 drm_gem_object_unreference(&ring->obj->base);
1330 ring->obj = NULL;
Chris Wilson78501ea2010-10-27 12:18:21 +01001331
Zou Nan hai8d192152010-11-02 16:31:01 +08001332 if (ring->cleanup)
1333 ring->cleanup(ring);
1334
Chris Wilson78501ea2010-10-27 12:18:21 +01001335 cleanup_status_page(ring);
Eric Anholt62fdfea2010-05-21 13:26:39 -07001336}
1337
Chris Wilsona71d8d92012-02-15 11:25:36 +00001338static int intel_ring_wait_seqno(struct intel_ring_buffer *ring, u32 seqno)
1339{
Chris Wilsona71d8d92012-02-15 11:25:36 +00001340 int ret;
1341
Ben Widawsky199b2bc2012-05-24 15:03:11 -07001342 ret = i915_wait_seqno(ring, seqno);
Ben Widawskyb2da9fe2012-04-26 16:02:58 -07001343 if (!ret)
1344 i915_gem_retire_requests_ring(ring);
Chris Wilsona71d8d92012-02-15 11:25:36 +00001345
1346 return ret;
1347}
1348
1349static int intel_ring_wait_request(struct intel_ring_buffer *ring, int n)
1350{
1351 struct drm_i915_gem_request *request;
1352 u32 seqno = 0;
1353 int ret;
1354
1355 i915_gem_retire_requests_ring(ring);
1356
1357 if (ring->last_retired_head != -1) {
1358 ring->head = ring->last_retired_head;
1359 ring->last_retired_head = -1;
1360 ring->space = ring_space(ring);
1361 if (ring->space >= n)
1362 return 0;
1363 }
1364
1365 list_for_each_entry(request, &ring->request_list, list) {
1366 int space;
1367
1368 if (request->tail == -1)
1369 continue;
1370
Ville Syrjälä633cf8f2012-12-03 18:43:32 +02001371 space = request->tail - (ring->tail + I915_RING_FREE_SPACE);
Chris Wilsona71d8d92012-02-15 11:25:36 +00001372 if (space < 0)
1373 space += ring->size;
1374 if (space >= n) {
1375 seqno = request->seqno;
1376 break;
1377 }
1378
1379 /* Consume this request in case we need more space than
1380 * is available and so need to prevent a race between
1381 * updating last_retired_head and direct reads of
1382 * I915_RING_HEAD. It also provides a nice sanity check.
1383 */
1384 request->tail = -1;
1385 }
1386
1387 if (seqno == 0)
1388 return -ENOSPC;
1389
1390 ret = intel_ring_wait_seqno(ring, seqno);
1391 if (ret)
1392 return ret;
1393
1394 if (WARN_ON(ring->last_retired_head == -1))
1395 return -ENOSPC;
1396
1397 ring->head = ring->last_retired_head;
1398 ring->last_retired_head = -1;
1399 ring->space = ring_space(ring);
1400 if (WARN_ON(ring->space < n))
1401 return -ENOSPC;
1402
1403 return 0;
1404}
1405
Chris Wilson3e960502012-11-27 16:22:54 +00001406static int ring_wait_for_space(struct intel_ring_buffer *ring, int n)
Eric Anholt62fdfea2010-05-21 13:26:39 -07001407{
Chris Wilson78501ea2010-10-27 12:18:21 +01001408 struct drm_device *dev = ring->dev;
Zou Nan haicae58522010-11-09 17:17:32 +08001409 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson78501ea2010-10-27 12:18:21 +01001410 unsigned long end;
Chris Wilsona71d8d92012-02-15 11:25:36 +00001411 int ret;
Chris Wilsonc7dca472011-01-20 17:00:10 +00001412
Chris Wilsona71d8d92012-02-15 11:25:36 +00001413 ret = intel_ring_wait_request(ring, n);
1414 if (ret != -ENOSPC)
1415 return ret;
1416
Chris Wilsondb53a302011-02-03 11:57:46 +00001417 trace_i915_ring_wait_begin(ring);
Daniel Vetter63ed2cb2012-04-23 16:50:50 +02001418 /* With GEM the hangcheck timer should kick us out of the loop,
1419 * leaving it early runs the risk of corrupting GEM state (due
1420 * to running on almost untested codepaths). But on resume
1421 * timers don't work yet, so prevent a complete hang in that
1422 * case by choosing an insanely large timeout. */
1423 end = jiffies + 60 * HZ;
Daniel Vettere6bfaf82011-12-14 13:56:59 +01001424
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001425 do {
Chris Wilsonc7dca472011-01-20 17:00:10 +00001426 ring->head = I915_READ_HEAD(ring);
1427 ring->space = ring_space(ring);
Eric Anholt62fdfea2010-05-21 13:26:39 -07001428 if (ring->space >= n) {
Chris Wilsondb53a302011-02-03 11:57:46 +00001429 trace_i915_ring_wait_end(ring);
Eric Anholt62fdfea2010-05-21 13:26:39 -07001430 return 0;
1431 }
1432
1433 if (dev->primary->master) {
1434 struct drm_i915_master_private *master_priv = dev->primary->master->driver_priv;
1435 if (master_priv->sarea_priv)
1436 master_priv->sarea_priv->perf_boxes |= I915_BOX_WAIT;
1437 }
Zou Nan haid1b851f2010-05-21 09:08:57 +08001438
Chris Wilsone60a0b12010-10-13 10:09:14 +01001439 msleep(1);
Daniel Vetterd6b2c792012-07-04 22:54:13 +02001440
Daniel Vetter33196de2012-11-14 17:14:05 +01001441 ret = i915_gem_check_wedge(&dev_priv->gpu_error,
1442 dev_priv->mm.interruptible);
Daniel Vetterd6b2c792012-07-04 22:54:13 +02001443 if (ret)
1444 return ret;
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001445 } while (!time_after(jiffies, end));
Chris Wilsondb53a302011-02-03 11:57:46 +00001446 trace_i915_ring_wait_end(ring);
Eric Anholt62fdfea2010-05-21 13:26:39 -07001447 return -EBUSY;
1448}
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001449
Chris Wilson3e960502012-11-27 16:22:54 +00001450static int intel_wrap_ring_buffer(struct intel_ring_buffer *ring)
1451{
1452 uint32_t __iomem *virt;
1453 int rem = ring->size - ring->tail;
1454
1455 if (ring->space < rem) {
1456 int ret = ring_wait_for_space(ring, rem);
1457 if (ret)
1458 return ret;
1459 }
1460
1461 virt = ring->virtual_start + ring->tail;
1462 rem /= 4;
1463 while (rem--)
1464 iowrite32(MI_NOOP, virt++);
1465
1466 ring->tail = 0;
1467 ring->space = ring_space(ring);
1468
1469 return 0;
1470}
1471
1472int intel_ring_idle(struct intel_ring_buffer *ring)
1473{
1474 u32 seqno;
1475 int ret;
1476
1477 /* We need to add any requests required to flush the objects and ring */
1478 if (ring->outstanding_lazy_request) {
Mika Kuoppala0025c072013-06-12 12:35:30 +03001479 ret = i915_add_request(ring, NULL);
Chris Wilson3e960502012-11-27 16:22:54 +00001480 if (ret)
1481 return ret;
1482 }
1483
1484 /* Wait upon the last request to be completed */
1485 if (list_empty(&ring->request_list))
1486 return 0;
1487
1488 seqno = list_entry(ring->request_list.prev,
1489 struct drm_i915_gem_request,
1490 list)->seqno;
1491
1492 return i915_wait_seqno(ring, seqno);
1493}
1494
Chris Wilson9d7730912012-11-27 16:22:52 +00001495static int
1496intel_ring_alloc_seqno(struct intel_ring_buffer *ring)
1497{
1498 if (ring->outstanding_lazy_request)
1499 return 0;
1500
1501 return i915_gem_get_seqno(ring->dev, &ring->outstanding_lazy_request);
1502}
1503
Mika Kuoppalacbcc80d2012-12-04 15:12:03 +02001504static int __intel_ring_begin(struct intel_ring_buffer *ring,
1505 int bytes)
1506{
1507 int ret;
1508
1509 if (unlikely(ring->tail + bytes > ring->effective_size)) {
1510 ret = intel_wrap_ring_buffer(ring);
1511 if (unlikely(ret))
1512 return ret;
1513 }
1514
1515 if (unlikely(ring->space < bytes)) {
1516 ret = ring_wait_for_space(ring, bytes);
1517 if (unlikely(ret))
1518 return ret;
1519 }
1520
1521 ring->space -= bytes;
1522 return 0;
1523}
1524
Chris Wilsone1f99ce2010-10-27 12:45:26 +01001525int intel_ring_begin(struct intel_ring_buffer *ring,
1526 int num_dwords)
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001527{
Daniel Vetterde2b9982012-07-04 22:52:50 +02001528 drm_i915_private_t *dev_priv = ring->dev->dev_private;
Chris Wilsone1f99ce2010-10-27 12:45:26 +01001529 int ret;
Chris Wilson78501ea2010-10-27 12:18:21 +01001530
Daniel Vetter33196de2012-11-14 17:14:05 +01001531 ret = i915_gem_check_wedge(&dev_priv->gpu_error,
1532 dev_priv->mm.interruptible);
Daniel Vetterde2b9982012-07-04 22:52:50 +02001533 if (ret)
1534 return ret;
Chris Wilson21dd3732011-01-26 15:55:56 +00001535
Chris Wilson9d7730912012-11-27 16:22:52 +00001536 /* Preallocate the olr before touching the ring */
1537 ret = intel_ring_alloc_seqno(ring);
1538 if (ret)
1539 return ret;
1540
Mika Kuoppalacbcc80d2012-12-04 15:12:03 +02001541 return __intel_ring_begin(ring, num_dwords * sizeof(uint32_t));
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001542}
1543
Mika Kuoppalaf7e98ad2012-12-19 11:13:06 +02001544void intel_ring_init_seqno(struct intel_ring_buffer *ring, u32 seqno)
Mika Kuoppala498d2ac2012-12-04 15:12:04 +02001545{
Mika Kuoppalaf7e98ad2012-12-19 11:13:06 +02001546 struct drm_i915_private *dev_priv = ring->dev->dev_private;
Mika Kuoppala498d2ac2012-12-04 15:12:04 +02001547
1548 BUG_ON(ring->outstanding_lazy_request);
1549
Mika Kuoppalaf7e98ad2012-12-19 11:13:06 +02001550 if (INTEL_INFO(ring->dev)->gen >= 6) {
1551 I915_WRITE(RING_SYNC_0(ring->mmio_base), 0);
1552 I915_WRITE(RING_SYNC_1(ring->mmio_base), 0);
Ben Widawsky50201502013-08-12 16:53:03 -07001553 if (HAS_VEBOX(ring->dev))
1554 I915_WRITE(RING_SYNC_2(ring->mmio_base), 0);
Chris Wilson78501ea2010-10-27 12:18:21 +01001555 }
Chris Wilson297b0c52010-10-22 17:02:41 +01001556
Mika Kuoppalaf7e98ad2012-12-19 11:13:06 +02001557 ring->set_seqno(ring, seqno);
Mika Kuoppala92cab732013-05-24 17:16:07 +03001558 ring->hangcheck.seqno = seqno;
Chris Wilson549f7362010-10-19 11:19:32 +01001559}
1560
Zou Nan haid1b851f2010-05-21 09:08:57 +08001561void intel_ring_advance(struct intel_ring_buffer *ring)
1562{
Chris Wilson549f7362010-10-19 11:19:32 +01001563 struct drm_i915_private *dev_priv = ring->dev->dev_private;
Zou Nan haid1b851f2010-05-21 09:08:57 +08001564
Xiang, Haihao5c1143b2010-09-16 10:43:11 +08001565 ring->tail &= ring->size - 1;
Daniel Vetter99584db2012-11-14 17:14:04 +01001566 if (dev_priv->gpu_error.stop_rings & intel_ring_flag(ring))
Chris Wilsonab6f8e32010-09-19 17:53:44 +01001567 return;
1568 ring->write_tail(ring, ring->tail);
1569}
Xiang, Haihao881f47b2010-09-19 14:40:43 +01001570
Akshay Joshi0206e352011-08-16 15:34:10 -04001571
Xiang, Haihao881f47b2010-09-19 14:40:43 +01001572static void gen6_bsd_ring_write_tail(struct intel_ring_buffer *ring,
1573 u32 value)
Akshay Joshi0206e352011-08-16 15:34:10 -04001574{
1575 drm_i915_private_t *dev_priv = ring->dev->dev_private;
1576
1577 /* Every tail move must follow the sequence below */
Xiang, Haihao881f47b2010-09-19 14:40:43 +01001578
Chris Wilson12f55812012-07-05 17:14:01 +01001579 /* Disable notification that the ring is IDLE. The GT
1580 * will then assume that it is busy and bring it out of rc6.
1581 */
1582 I915_WRITE(GEN6_BSD_SLEEP_PSMI_CONTROL,
1583 _MASKED_BIT_ENABLE(GEN6_BSD_SLEEP_MSG_DISABLE));
1584
1585 /* Clear the context id. Here be magic! */
1586 I915_WRITE64(GEN6_BSD_RNCID, 0x0);
1587
1588 /* Wait for the ring not to be idle, i.e. for it to wake up. */
Akshay Joshi0206e352011-08-16 15:34:10 -04001589 if (wait_for((I915_READ(GEN6_BSD_SLEEP_PSMI_CONTROL) &
Chris Wilson12f55812012-07-05 17:14:01 +01001590 GEN6_BSD_SLEEP_INDICATOR) == 0,
1591 50))
1592 DRM_ERROR("timed out waiting for the BSD ring to wake up\n");
Xiang, Haihao881f47b2010-09-19 14:40:43 +01001593
Chris Wilson12f55812012-07-05 17:14:01 +01001594 /* Now that the ring is fully powered up, update the tail */
Akshay Joshi0206e352011-08-16 15:34:10 -04001595 I915_WRITE_TAIL(ring, value);
Chris Wilson12f55812012-07-05 17:14:01 +01001596 POSTING_READ(RING_TAIL(ring->mmio_base));
1597
1598 /* Let the ring send IDLE messages to the GT again,
1599 * and so let it sleep to conserve power when idle.
1600 */
Akshay Joshi0206e352011-08-16 15:34:10 -04001601 I915_WRITE(GEN6_BSD_SLEEP_PSMI_CONTROL,
Chris Wilson12f55812012-07-05 17:14:01 +01001602 _MASKED_BIT_DISABLE(GEN6_BSD_SLEEP_MSG_DISABLE));
Xiang, Haihao881f47b2010-09-19 14:40:43 +01001603}
1604
Ben Widawskyea251322013-05-28 19:22:21 -07001605static int gen6_bsd_ring_flush(struct intel_ring_buffer *ring,
1606 u32 invalidate, u32 flush)
Xiang, Haihao881f47b2010-09-19 14:40:43 +01001607{
Chris Wilson71a77e02011-02-02 12:13:49 +00001608 uint32_t cmd;
Chris Wilsonb72f3ac2011-01-04 17:34:02 +00001609 int ret;
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001610
Chris Wilsonb72f3ac2011-01-04 17:34:02 +00001611 ret = intel_ring_begin(ring, 4);
1612 if (ret)
1613 return ret;
1614
Chris Wilson71a77e02011-02-02 12:13:49 +00001615 cmd = MI_FLUSH_DW;
Jesse Barnes9a289772012-10-26 09:42:42 -07001616 /*
1617 * Bspec vol 1c.5 - video engine command streamer:
1618 * "If ENABLED, all TLBs will be invalidated once the flush
1619 * operation is complete. This bit is only valid when the
1620 * Post-Sync Operation field is a value of 1h or 3h."
1621 */
Chris Wilson71a77e02011-02-02 12:13:49 +00001622 if (invalidate & I915_GEM_GPU_DOMAINS)
Jesse Barnes9a289772012-10-26 09:42:42 -07001623 cmd |= MI_INVALIDATE_TLB | MI_INVALIDATE_BSD |
1624 MI_FLUSH_DW_STORE_INDEX | MI_FLUSH_DW_OP_STOREDW;
Chris Wilson71a77e02011-02-02 12:13:49 +00001625 intel_ring_emit(ring, cmd);
Jesse Barnes9a289772012-10-26 09:42:42 -07001626 intel_ring_emit(ring, I915_GEM_HWS_SCRATCH_ADDR | MI_FLUSH_DW_USE_GTT);
Chris Wilsonb72f3ac2011-01-04 17:34:02 +00001627 intel_ring_emit(ring, 0);
Chris Wilson71a77e02011-02-02 12:13:49 +00001628 intel_ring_emit(ring, MI_NOOP);
Chris Wilsonb72f3ac2011-01-04 17:34:02 +00001629 intel_ring_advance(ring);
1630 return 0;
Xiang, Haihao881f47b2010-09-19 14:40:43 +01001631}
1632
1633static int
Chris Wilsond7d4eed2012-10-17 12:09:54 +01001634hsw_ring_dispatch_execbuffer(struct intel_ring_buffer *ring,
1635 u32 offset, u32 len,
1636 unsigned flags)
Xiang, Haihao881f47b2010-09-19 14:40:43 +01001637{
Akshay Joshi0206e352011-08-16 15:34:10 -04001638 int ret;
Chris Wilsonab6f8e32010-09-19 17:53:44 +01001639
Akshay Joshi0206e352011-08-16 15:34:10 -04001640 ret = intel_ring_begin(ring, 2);
1641 if (ret)
1642 return ret;
Chris Wilsone1f99ce2010-10-27 12:45:26 +01001643
Chris Wilsond7d4eed2012-10-17 12:09:54 +01001644 intel_ring_emit(ring,
1645 MI_BATCH_BUFFER_START | MI_BATCH_PPGTT_HSW |
1646 (flags & I915_DISPATCH_SECURE ? 0 : MI_BATCH_NON_SECURE_HSW));
1647 /* bit0-7 is the length on GEN6+ */
1648 intel_ring_emit(ring, offset);
1649 intel_ring_advance(ring);
1650
1651 return 0;
1652}
1653
1654static int
1655gen6_ring_dispatch_execbuffer(struct intel_ring_buffer *ring,
1656 u32 offset, u32 len,
1657 unsigned flags)
1658{
1659 int ret;
1660
1661 ret = intel_ring_begin(ring, 2);
1662 if (ret)
1663 return ret;
1664
1665 intel_ring_emit(ring,
1666 MI_BATCH_BUFFER_START |
1667 (flags & I915_DISPATCH_SECURE ? 0 : MI_BATCH_NON_SECURE_I965));
Akshay Joshi0206e352011-08-16 15:34:10 -04001668 /* bit0-7 is the length on GEN6+ */
1669 intel_ring_emit(ring, offset);
1670 intel_ring_advance(ring);
Chris Wilsonab6f8e32010-09-19 17:53:44 +01001671
Akshay Joshi0206e352011-08-16 15:34:10 -04001672 return 0;
Xiang, Haihao881f47b2010-09-19 14:40:43 +01001673}
1674
Chris Wilson549f7362010-10-19 11:19:32 +01001675/* Blitter support (SandyBridge+) */
1676
Ben Widawskyea251322013-05-28 19:22:21 -07001677static int gen6_ring_flush(struct intel_ring_buffer *ring,
1678 u32 invalidate, u32 flush)
Zou Nan hai8d192152010-11-02 16:31:01 +08001679{
Rodrigo Vivifd3da6c2013-06-06 16:58:16 -03001680 struct drm_device *dev = ring->dev;
Chris Wilson71a77e02011-02-02 12:13:49 +00001681 uint32_t cmd;
Chris Wilsonb72f3ac2011-01-04 17:34:02 +00001682 int ret;
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001683
Daniel Vetter6a233c72011-12-14 13:57:07 +01001684 ret = intel_ring_begin(ring, 4);
Chris Wilsonb72f3ac2011-01-04 17:34:02 +00001685 if (ret)
1686 return ret;
1687
Chris Wilson71a77e02011-02-02 12:13:49 +00001688 cmd = MI_FLUSH_DW;
Jesse Barnes9a289772012-10-26 09:42:42 -07001689 /*
1690 * Bspec vol 1c.3 - blitter engine command streamer:
1691 * "If ENABLED, all TLBs will be invalidated once the flush
1692 * operation is complete. This bit is only valid when the
1693 * Post-Sync Operation field is a value of 1h or 3h."
1694 */
Chris Wilson71a77e02011-02-02 12:13:49 +00001695 if (invalidate & I915_GEM_DOMAIN_RENDER)
Jesse Barnes9a289772012-10-26 09:42:42 -07001696 cmd |= MI_INVALIDATE_TLB | MI_FLUSH_DW_STORE_INDEX |
Daniel Vetterb3fcabb2012-11-04 12:24:47 +01001697 MI_FLUSH_DW_OP_STOREDW;
Chris Wilson71a77e02011-02-02 12:13:49 +00001698 intel_ring_emit(ring, cmd);
Jesse Barnes9a289772012-10-26 09:42:42 -07001699 intel_ring_emit(ring, I915_GEM_HWS_SCRATCH_ADDR | MI_FLUSH_DW_USE_GTT);
Chris Wilsonb72f3ac2011-01-04 17:34:02 +00001700 intel_ring_emit(ring, 0);
Chris Wilson71a77e02011-02-02 12:13:49 +00001701 intel_ring_emit(ring, MI_NOOP);
Chris Wilsonb72f3ac2011-01-04 17:34:02 +00001702 intel_ring_advance(ring);
Rodrigo Vivifd3da6c2013-06-06 16:58:16 -03001703
1704 if (IS_GEN7(dev) && flush)
1705 return gen7_ring_fbc_flush(ring, FBC_REND_CACHE_CLEAN);
1706
Chris Wilsonb72f3ac2011-01-04 17:34:02 +00001707 return 0;
Zou Nan hai8d192152010-11-02 16:31:01 +08001708}
1709
Xiang, Haihao5c1143b2010-09-16 10:43:11 +08001710int intel_init_render_ring_buffer(struct drm_device *dev)
1711{
1712 drm_i915_private_t *dev_priv = dev->dev_private;
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001713 struct intel_ring_buffer *ring = &dev_priv->ring[RCS];
Xiang, Haihao5c1143b2010-09-16 10:43:11 +08001714
Daniel Vetter59465b52012-04-11 22:12:48 +02001715 ring->name = "render ring";
1716 ring->id = RCS;
1717 ring->mmio_base = RENDER_RING_BASE;
1718
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001719 if (INTEL_INFO(dev)->gen >= 6) {
1720 ring->add_request = gen6_add_request;
Paulo Zanoni4772eae2012-08-17 18:35:41 -03001721 ring->flush = gen7_render_ring_flush;
Chris Wilson6c6cf5a2012-07-20 18:02:28 +01001722 if (INTEL_INFO(dev)->gen == 6)
Paulo Zanonib3111502012-08-17 18:35:42 -03001723 ring->flush = gen6_render_ring_flush;
Ben Widawsky25c06302012-03-29 19:11:27 -07001724 ring->irq_get = gen6_ring_get_irq;
1725 ring->irq_put = gen6_ring_put_irq;
Ben Widawskycc609d52013-05-28 19:22:29 -07001726 ring->irq_enable_mask = GT_RENDER_USER_INTERRUPT;
Daniel Vetter4cd53c02012-12-14 16:01:25 +01001727 ring->get_seqno = gen6_ring_get_seqno;
Mika Kuoppalab70ec5b2012-12-19 11:13:05 +02001728 ring->set_seqno = ring_set_seqno;
Daniel Vetter686cb5f2012-04-11 22:12:52 +02001729 ring->sync_to = gen6_ring_sync;
Ben Widawsky55861812013-05-28 19:22:17 -07001730 ring->semaphore_register[RCS] = MI_SEMAPHORE_SYNC_INVALID;
1731 ring->semaphore_register[VCS] = MI_SEMAPHORE_SYNC_RV;
1732 ring->semaphore_register[BCS] = MI_SEMAPHORE_SYNC_RB;
Ben Widawsky1950de12013-05-28 19:22:20 -07001733 ring->semaphore_register[VECS] = MI_SEMAPHORE_SYNC_RVE;
Ben Widawskyad776f82013-05-28 19:22:18 -07001734 ring->signal_mbox[RCS] = GEN6_NOSYNC;
1735 ring->signal_mbox[VCS] = GEN6_VRSYNC;
1736 ring->signal_mbox[BCS] = GEN6_BRSYNC;
Ben Widawsky1950de12013-05-28 19:22:20 -07001737 ring->signal_mbox[VECS] = GEN6_VERSYNC;
Chris Wilsonc6df5412010-12-15 09:56:50 +00001738 } else if (IS_GEN5(dev)) {
1739 ring->add_request = pc_render_add_request;
Chris Wilson46f0f8d2012-04-18 11:12:11 +01001740 ring->flush = gen4_render_ring_flush;
Chris Wilsonc6df5412010-12-15 09:56:50 +00001741 ring->get_seqno = pc_render_get_seqno;
Mika Kuoppalab70ec5b2012-12-19 11:13:05 +02001742 ring->set_seqno = pc_render_set_seqno;
Daniel Vettere48d8632012-04-11 22:12:54 +02001743 ring->irq_get = gen5_ring_get_irq;
1744 ring->irq_put = gen5_ring_put_irq;
Ben Widawskycc609d52013-05-28 19:22:29 -07001745 ring->irq_enable_mask = GT_RENDER_USER_INTERRUPT |
1746 GT_RENDER_PIPECTL_NOTIFY_INTERRUPT;
Daniel Vetter59465b52012-04-11 22:12:48 +02001747 } else {
Daniel Vetter8620a3a2012-04-11 22:12:57 +02001748 ring->add_request = i9xx_add_request;
Chris Wilson46f0f8d2012-04-18 11:12:11 +01001749 if (INTEL_INFO(dev)->gen < 4)
1750 ring->flush = gen2_render_ring_flush;
1751 else
1752 ring->flush = gen4_render_ring_flush;
Daniel Vetter59465b52012-04-11 22:12:48 +02001753 ring->get_seqno = ring_get_seqno;
Mika Kuoppalab70ec5b2012-12-19 11:13:05 +02001754 ring->set_seqno = ring_set_seqno;
Chris Wilsonc2798b12012-04-22 21:13:57 +01001755 if (IS_GEN2(dev)) {
1756 ring->irq_get = i8xx_ring_get_irq;
1757 ring->irq_put = i8xx_ring_put_irq;
1758 } else {
1759 ring->irq_get = i9xx_ring_get_irq;
1760 ring->irq_put = i9xx_ring_put_irq;
1761 }
Daniel Vettere3670312012-04-11 22:12:53 +02001762 ring->irq_enable_mask = I915_USER_INTERRUPT;
Xiang, Haihao5c1143b2010-09-16 10:43:11 +08001763 }
Daniel Vetter59465b52012-04-11 22:12:48 +02001764 ring->write_tail = ring_write_tail;
Chris Wilsond7d4eed2012-10-17 12:09:54 +01001765 if (IS_HASWELL(dev))
1766 ring->dispatch_execbuffer = hsw_ring_dispatch_execbuffer;
1767 else if (INTEL_INFO(dev)->gen >= 6)
Daniel Vetterfb3256d2012-04-11 22:12:56 +02001768 ring->dispatch_execbuffer = gen6_ring_dispatch_execbuffer;
1769 else if (INTEL_INFO(dev)->gen >= 4)
1770 ring->dispatch_execbuffer = i965_dispatch_execbuffer;
1771 else if (IS_I830(dev) || IS_845G(dev))
1772 ring->dispatch_execbuffer = i830_dispatch_execbuffer;
1773 else
1774 ring->dispatch_execbuffer = i915_dispatch_execbuffer;
Daniel Vetter59465b52012-04-11 22:12:48 +02001775 ring->init = init_render_ring;
1776 ring->cleanup = render_ring_cleanup;
1777
Daniel Vetterb45305f2012-12-17 16:21:27 +01001778 /* Workaround batchbuffer to combat CS tlb bug. */
1779 if (HAS_BROKEN_CS_TLB(dev)) {
1780 struct drm_i915_gem_object *obj;
1781 int ret;
1782
1783 obj = i915_gem_alloc_object(dev, I830_BATCH_LIMIT);
1784 if (obj == NULL) {
1785 DRM_ERROR("Failed to allocate batch bo\n");
1786 return -ENOMEM;
1787 }
1788
Ben Widawskyc37e2202013-07-31 16:59:58 -07001789 ret = i915_gem_obj_ggtt_pin(obj, 0, true, false);
Daniel Vetterb45305f2012-12-17 16:21:27 +01001790 if (ret != 0) {
1791 drm_gem_object_unreference(&obj->base);
1792 DRM_ERROR("Failed to ping batch bo\n");
1793 return ret;
1794 }
1795
Chris Wilson0d1aaca2013-08-26 20:58:11 +01001796 ring->scratch.obj = obj;
1797 ring->scratch.gtt_offset = i915_gem_obj_ggtt_offset(obj);
Daniel Vetterb45305f2012-12-17 16:21:27 +01001798 }
1799
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001800 return intel_init_ring_buffer(dev, ring);
Xiang, Haihao5c1143b2010-09-16 10:43:11 +08001801}
1802
Chris Wilsone8616b62011-01-20 09:57:11 +00001803int intel_render_ring_init_dri(struct drm_device *dev, u64 start, u32 size)
1804{
1805 drm_i915_private_t *dev_priv = dev->dev_private;
1806 struct intel_ring_buffer *ring = &dev_priv->ring[RCS];
Chris Wilson6b8294a2012-11-16 11:43:20 +00001807 int ret;
Chris Wilsone8616b62011-01-20 09:57:11 +00001808
Daniel Vetter59465b52012-04-11 22:12:48 +02001809 ring->name = "render ring";
1810 ring->id = RCS;
1811 ring->mmio_base = RENDER_RING_BASE;
1812
Chris Wilsone8616b62011-01-20 09:57:11 +00001813 if (INTEL_INFO(dev)->gen >= 6) {
Daniel Vetterb4178f82012-04-11 22:12:51 +02001814 /* non-kms not supported on gen6+ */
1815 return -ENODEV;
Chris Wilsone8616b62011-01-20 09:57:11 +00001816 }
Daniel Vetter28f0cbf2012-04-11 22:12:58 +02001817
1818 /* Note: gem is not supported on gen5/ilk without kms (the corresponding
1819 * gem_init ioctl returns with -ENODEV). Hence we do not need to set up
1820 * the special gen5 functions. */
1821 ring->add_request = i9xx_add_request;
Chris Wilson46f0f8d2012-04-18 11:12:11 +01001822 if (INTEL_INFO(dev)->gen < 4)
1823 ring->flush = gen2_render_ring_flush;
1824 else
1825 ring->flush = gen4_render_ring_flush;
Daniel Vetter28f0cbf2012-04-11 22:12:58 +02001826 ring->get_seqno = ring_get_seqno;
Mika Kuoppalab70ec5b2012-12-19 11:13:05 +02001827 ring->set_seqno = ring_set_seqno;
Chris Wilsonc2798b12012-04-22 21:13:57 +01001828 if (IS_GEN2(dev)) {
1829 ring->irq_get = i8xx_ring_get_irq;
1830 ring->irq_put = i8xx_ring_put_irq;
1831 } else {
1832 ring->irq_get = i9xx_ring_get_irq;
1833 ring->irq_put = i9xx_ring_put_irq;
1834 }
Daniel Vetter28f0cbf2012-04-11 22:12:58 +02001835 ring->irq_enable_mask = I915_USER_INTERRUPT;
Daniel Vetter59465b52012-04-11 22:12:48 +02001836 ring->write_tail = ring_write_tail;
Daniel Vetterfb3256d2012-04-11 22:12:56 +02001837 if (INTEL_INFO(dev)->gen >= 4)
1838 ring->dispatch_execbuffer = i965_dispatch_execbuffer;
1839 else if (IS_I830(dev) || IS_845G(dev))
1840 ring->dispatch_execbuffer = i830_dispatch_execbuffer;
1841 else
1842 ring->dispatch_execbuffer = i915_dispatch_execbuffer;
Daniel Vetter59465b52012-04-11 22:12:48 +02001843 ring->init = init_render_ring;
1844 ring->cleanup = render_ring_cleanup;
Chris Wilsone8616b62011-01-20 09:57:11 +00001845
1846 ring->dev = dev;
1847 INIT_LIST_HEAD(&ring->active_list);
1848 INIT_LIST_HEAD(&ring->request_list);
Chris Wilsone8616b62011-01-20 09:57:11 +00001849
1850 ring->size = size;
1851 ring->effective_size = ring->size;
Mika Kuoppala17f10fd2012-10-29 16:59:26 +02001852 if (IS_I830(ring->dev) || IS_845G(ring->dev))
Chris Wilsone8616b62011-01-20 09:57:11 +00001853 ring->effective_size -= 128;
1854
Daniel Vetter4225d0f2012-04-26 23:28:16 +02001855 ring->virtual_start = ioremap_wc(start, size);
1856 if (ring->virtual_start == NULL) {
Chris Wilsone8616b62011-01-20 09:57:11 +00001857 DRM_ERROR("can not ioremap virtual address for"
1858 " ring buffer\n");
1859 return -ENOMEM;
1860 }
1861
Chris Wilson6b8294a2012-11-16 11:43:20 +00001862 if (!I915_NEED_GFX_HWS(dev)) {
Daniel Vetter035dc1e2013-07-03 12:56:54 +02001863 ret = init_phys_status_page(ring);
Chris Wilson6b8294a2012-11-16 11:43:20 +00001864 if (ret)
1865 return ret;
1866 }
1867
Chris Wilsone8616b62011-01-20 09:57:11 +00001868 return 0;
1869}
1870
Xiang, Haihao5c1143b2010-09-16 10:43:11 +08001871int intel_init_bsd_ring_buffer(struct drm_device *dev)
1872{
1873 drm_i915_private_t *dev_priv = dev->dev_private;
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001874 struct intel_ring_buffer *ring = &dev_priv->ring[VCS];
Xiang, Haihao5c1143b2010-09-16 10:43:11 +08001875
Daniel Vetter58fa3832012-04-11 22:12:49 +02001876 ring->name = "bsd ring";
1877 ring->id = VCS;
1878
Daniel Vetter0fd2c202012-04-11 22:12:55 +02001879 ring->write_tail = ring_write_tail;
Daniel Vetter58fa3832012-04-11 22:12:49 +02001880 if (IS_GEN6(dev) || IS_GEN7(dev)) {
1881 ring->mmio_base = GEN6_BSD_RING_BASE;
Daniel Vetter0fd2c202012-04-11 22:12:55 +02001882 /* gen6 bsd needs a special wa for tail updates */
1883 if (IS_GEN6(dev))
1884 ring->write_tail = gen6_bsd_ring_write_tail;
Ben Widawskyea251322013-05-28 19:22:21 -07001885 ring->flush = gen6_bsd_ring_flush;
Daniel Vetter58fa3832012-04-11 22:12:49 +02001886 ring->add_request = gen6_add_request;
1887 ring->get_seqno = gen6_ring_get_seqno;
Mika Kuoppalab70ec5b2012-12-19 11:13:05 +02001888 ring->set_seqno = ring_set_seqno;
Ben Widawskycc609d52013-05-28 19:22:29 -07001889 ring->irq_enable_mask = GT_BSD_USER_INTERRUPT;
Daniel Vetter58fa3832012-04-11 22:12:49 +02001890 ring->irq_get = gen6_ring_get_irq;
1891 ring->irq_put = gen6_ring_put_irq;
1892 ring->dispatch_execbuffer = gen6_ring_dispatch_execbuffer;
Daniel Vetter686cb5f2012-04-11 22:12:52 +02001893 ring->sync_to = gen6_ring_sync;
Ben Widawsky55861812013-05-28 19:22:17 -07001894 ring->semaphore_register[RCS] = MI_SEMAPHORE_SYNC_VR;
1895 ring->semaphore_register[VCS] = MI_SEMAPHORE_SYNC_INVALID;
1896 ring->semaphore_register[BCS] = MI_SEMAPHORE_SYNC_VB;
Ben Widawsky1950de12013-05-28 19:22:20 -07001897 ring->semaphore_register[VECS] = MI_SEMAPHORE_SYNC_VVE;
Ben Widawskyad776f82013-05-28 19:22:18 -07001898 ring->signal_mbox[RCS] = GEN6_RVSYNC;
1899 ring->signal_mbox[VCS] = GEN6_NOSYNC;
1900 ring->signal_mbox[BCS] = GEN6_BVSYNC;
Ben Widawsky1950de12013-05-28 19:22:20 -07001901 ring->signal_mbox[VECS] = GEN6_VEVSYNC;
Daniel Vetter58fa3832012-04-11 22:12:49 +02001902 } else {
1903 ring->mmio_base = BSD_RING_BASE;
Daniel Vetter58fa3832012-04-11 22:12:49 +02001904 ring->flush = bsd_ring_flush;
Daniel Vetter8620a3a2012-04-11 22:12:57 +02001905 ring->add_request = i9xx_add_request;
Daniel Vetter58fa3832012-04-11 22:12:49 +02001906 ring->get_seqno = ring_get_seqno;
Mika Kuoppalab70ec5b2012-12-19 11:13:05 +02001907 ring->set_seqno = ring_set_seqno;
Daniel Vettere48d8632012-04-11 22:12:54 +02001908 if (IS_GEN5(dev)) {
Ben Widawskycc609d52013-05-28 19:22:29 -07001909 ring->irq_enable_mask = ILK_BSD_USER_INTERRUPT;
Daniel Vettere48d8632012-04-11 22:12:54 +02001910 ring->irq_get = gen5_ring_get_irq;
1911 ring->irq_put = gen5_ring_put_irq;
1912 } else {
Daniel Vettere3670312012-04-11 22:12:53 +02001913 ring->irq_enable_mask = I915_BSD_USER_INTERRUPT;
Daniel Vettere48d8632012-04-11 22:12:54 +02001914 ring->irq_get = i9xx_ring_get_irq;
1915 ring->irq_put = i9xx_ring_put_irq;
1916 }
Daniel Vetterfb3256d2012-04-11 22:12:56 +02001917 ring->dispatch_execbuffer = i965_dispatch_execbuffer;
Daniel Vetter58fa3832012-04-11 22:12:49 +02001918 }
1919 ring->init = init_ring_common;
1920
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001921 return intel_init_ring_buffer(dev, ring);
Xiang, Haihao5c1143b2010-09-16 10:43:11 +08001922}
Chris Wilson549f7362010-10-19 11:19:32 +01001923
1924int intel_init_blt_ring_buffer(struct drm_device *dev)
1925{
1926 drm_i915_private_t *dev_priv = dev->dev_private;
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001927 struct intel_ring_buffer *ring = &dev_priv->ring[BCS];
Chris Wilson549f7362010-10-19 11:19:32 +01001928
Daniel Vetter3535d9d2012-04-11 22:12:50 +02001929 ring->name = "blitter ring";
1930 ring->id = BCS;
1931
1932 ring->mmio_base = BLT_RING_BASE;
1933 ring->write_tail = ring_write_tail;
Ben Widawskyea251322013-05-28 19:22:21 -07001934 ring->flush = gen6_ring_flush;
Daniel Vetter3535d9d2012-04-11 22:12:50 +02001935 ring->add_request = gen6_add_request;
1936 ring->get_seqno = gen6_ring_get_seqno;
Mika Kuoppalab70ec5b2012-12-19 11:13:05 +02001937 ring->set_seqno = ring_set_seqno;
Ben Widawskycc609d52013-05-28 19:22:29 -07001938 ring->irq_enable_mask = GT_BLT_USER_INTERRUPT;
Daniel Vetter3535d9d2012-04-11 22:12:50 +02001939 ring->irq_get = gen6_ring_get_irq;
1940 ring->irq_put = gen6_ring_put_irq;
1941 ring->dispatch_execbuffer = gen6_ring_dispatch_execbuffer;
Daniel Vetter686cb5f2012-04-11 22:12:52 +02001942 ring->sync_to = gen6_ring_sync;
Ben Widawsky55861812013-05-28 19:22:17 -07001943 ring->semaphore_register[RCS] = MI_SEMAPHORE_SYNC_BR;
1944 ring->semaphore_register[VCS] = MI_SEMAPHORE_SYNC_BV;
1945 ring->semaphore_register[BCS] = MI_SEMAPHORE_SYNC_INVALID;
Ben Widawsky1950de12013-05-28 19:22:20 -07001946 ring->semaphore_register[VECS] = MI_SEMAPHORE_SYNC_BVE;
Ben Widawskyad776f82013-05-28 19:22:18 -07001947 ring->signal_mbox[RCS] = GEN6_RBSYNC;
1948 ring->signal_mbox[VCS] = GEN6_VBSYNC;
1949 ring->signal_mbox[BCS] = GEN6_NOSYNC;
Ben Widawsky1950de12013-05-28 19:22:20 -07001950 ring->signal_mbox[VECS] = GEN6_VEBSYNC;
Daniel Vetter3535d9d2012-04-11 22:12:50 +02001951 ring->init = init_ring_common;
Chris Wilson549f7362010-10-19 11:19:32 +01001952
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001953 return intel_init_ring_buffer(dev, ring);
Chris Wilson549f7362010-10-19 11:19:32 +01001954}
Chris Wilsona7b97612012-07-20 12:41:08 +01001955
Ben Widawsky9a8a2212013-05-28 19:22:23 -07001956int intel_init_vebox_ring_buffer(struct drm_device *dev)
1957{
1958 drm_i915_private_t *dev_priv = dev->dev_private;
1959 struct intel_ring_buffer *ring = &dev_priv->ring[VECS];
1960
1961 ring->name = "video enhancement ring";
1962 ring->id = VECS;
1963
1964 ring->mmio_base = VEBOX_RING_BASE;
1965 ring->write_tail = ring_write_tail;
1966 ring->flush = gen6_ring_flush;
1967 ring->add_request = gen6_add_request;
1968 ring->get_seqno = gen6_ring_get_seqno;
1969 ring->set_seqno = ring_set_seqno;
Daniel Vetterc0d6a3d2013-07-04 23:35:30 +02001970 ring->irq_enable_mask = PM_VEBOX_USER_INTERRUPT;
Ben Widawskya19d2932013-05-28 19:22:30 -07001971 ring->irq_get = hsw_vebox_get_irq;
1972 ring->irq_put = hsw_vebox_put_irq;
Ben Widawsky9a8a2212013-05-28 19:22:23 -07001973 ring->dispatch_execbuffer = gen6_ring_dispatch_execbuffer;
1974 ring->sync_to = gen6_ring_sync;
1975 ring->semaphore_register[RCS] = MI_SEMAPHORE_SYNC_VER;
1976 ring->semaphore_register[VCS] = MI_SEMAPHORE_SYNC_VEV;
1977 ring->semaphore_register[BCS] = MI_SEMAPHORE_SYNC_VEB;
1978 ring->semaphore_register[VECS] = MI_SEMAPHORE_SYNC_INVALID;
1979 ring->signal_mbox[RCS] = GEN6_RVESYNC;
1980 ring->signal_mbox[VCS] = GEN6_VVESYNC;
1981 ring->signal_mbox[BCS] = GEN6_BVESYNC;
1982 ring->signal_mbox[VECS] = GEN6_NOSYNC;
1983 ring->init = init_ring_common;
1984
1985 return intel_init_ring_buffer(dev, ring);
1986}
1987
Chris Wilsona7b97612012-07-20 12:41:08 +01001988int
1989intel_ring_flush_all_caches(struct intel_ring_buffer *ring)
1990{
1991 int ret;
1992
1993 if (!ring->gpu_caches_dirty)
1994 return 0;
1995
1996 ret = ring->flush(ring, 0, I915_GEM_GPU_DOMAINS);
1997 if (ret)
1998 return ret;
1999
2000 trace_i915_gem_ring_flush(ring, 0, I915_GEM_GPU_DOMAINS);
2001
2002 ring->gpu_caches_dirty = false;
2003 return 0;
2004}
2005
2006int
2007intel_ring_invalidate_all_caches(struct intel_ring_buffer *ring)
2008{
2009 uint32_t flush_domains;
2010 int ret;
2011
2012 flush_domains = 0;
2013 if (ring->gpu_caches_dirty)
2014 flush_domains = I915_GEM_GPU_DOMAINS;
2015
2016 ret = ring->flush(ring, I915_GEM_GPU_DOMAINS, flush_domains);
2017 if (ret)
2018 return ret;
2019
2020 trace_i915_gem_ring_flush(ring, I915_GEM_GPU_DOMAINS, flush_domains);
2021
2022 ring->gpu_caches_dirty = false;
2023 return 0;
2024}