blob: 2d88d4883483c22d502bb67134561914844495f5 [file] [log] [blame]
Yuval Mintzfe56b9e2015-10-26 11:02:25 +02001/* QLogic qed NIC Driver
Mintz, Yuvale8f1cb52017-01-01 13:57:00 +02002 * Copyright (c) 2015-2017 QLogic Corporation
Yuval Mintzfe56b9e2015-10-26 11:02:25 +02003 *
Mintz, Yuvale8f1cb52017-01-01 13:57:00 +02004 * This software is available to you under a choice of one of two
5 * licenses. You may choose to be licensed under the terms of the GNU
6 * General Public License (GPL) Version 2, available from the file
7 * COPYING in the main directory of this source tree, or the
8 * OpenIB.org BSD license below:
9 *
10 * Redistribution and use in source and binary forms, with or
11 * without modification, are permitted provided that the following
12 * conditions are met:
13 *
14 * - Redistributions of source code must retain the above
15 * copyright notice, this list of conditions and the following
16 * disclaimer.
17 *
18 * - Redistributions in binary form must reproduce the above
19 * copyright notice, this list of conditions and the following
20 * disclaimer in the documentation and /or other materials
21 * provided with the distribution.
22 *
23 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND,
24 * EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
25 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND
26 * NONINFRINGEMENT. IN NO EVENT SHALL THE AUTHORS OR COPYRIGHT HOLDERS
27 * BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN
28 * ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN
29 * CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE
30 * SOFTWARE.
Yuval Mintzfe56b9e2015-10-26 11:02:25 +020031 */
32
33#include <linux/types.h>
34#include <asm/byteorder.h>
35#include <linux/io.h>
36#include <linux/delay.h>
37#include <linux/dma-mapping.h>
38#include <linux/errno.h>
39#include <linux/kernel.h>
40#include <linux/mutex.h>
41#include <linux/pci.h>
42#include <linux/slab.h>
43#include <linux/string.h>
Yuval Mintza91eb522016-06-03 14:35:32 +030044#include <linux/vmalloc.h>
Yuval Mintzfe56b9e2015-10-26 11:02:25 +020045#include <linux/etherdevice.h>
46#include <linux/qed/qed_chain.h>
47#include <linux/qed/qed_if.h>
48#include "qed.h"
49#include "qed_cxt.h"
Sudarsana Reddy Kalluru39651ab2016-05-17 06:44:26 -040050#include "qed_dcbx.h"
Yuval Mintzfe56b9e2015-10-26 11:02:25 +020051#include "qed_dev_api.h"
Arun Easi1e128c82017-02-15 06:28:22 -080052#include "qed_fcoe.h"
Yuval Mintzfe56b9e2015-10-26 11:02:25 +020053#include "qed_hsi.h"
54#include "qed_hw.h"
55#include "qed_init_ops.h"
56#include "qed_int.h"
Yuval Mintzfc831822016-12-01 00:21:06 -080057#include "qed_iscsi.h"
Yuval Mintz0a7fb112016-10-01 21:59:55 +030058#include "qed_ll2.h"
Yuval Mintzfe56b9e2015-10-26 11:02:25 +020059#include "qed_mcp.h"
Yuval Mintz1d6cff42016-12-01 00:21:07 -080060#include "qed_ooo.h"
Yuval Mintzfe56b9e2015-10-26 11:02:25 +020061#include "qed_reg_addr.h"
62#include "qed_sp.h"
Yuval Mintz32a47e72016-05-11 16:36:12 +030063#include "qed_sriov.h"
Yuval Mintz0b55e272016-05-11 16:36:15 +030064#include "qed_vf.h"
Ram Amrani51ff1722016-10-01 21:59:57 +030065#include "qed_roce.h"
Yuval Mintzfe56b9e2015-10-26 11:02:25 +020066
Wei Yongjun0caf5b22016-08-02 13:49:00 +000067static DEFINE_SPINLOCK(qm_lock);
Sudarsana Reddy Kalluru39651ab2016-05-17 06:44:26 -040068
Ram Amrani51ff1722016-10-01 21:59:57 +030069#define QED_MIN_DPIS (4)
70#define QED_MIN_PWM_REGION (QED_WID_SIZE * QED_MIN_DPIS)
71
Yuval Mintzfe56b9e2015-10-26 11:02:25 +020072/* API common to all protocols */
Ram Amranic2035ee2016-03-02 20:26:00 +020073enum BAR_ID {
74 BAR_ID_0, /* used for GRC */
75 BAR_ID_1 /* Used for doorbells */
76};
77
Rahul Verma15582962017-04-06 15:58:29 +030078static u32 qed_hw_bar_size(struct qed_hwfn *p_hwfn,
79 struct qed_ptt *p_ptt, enum BAR_ID bar_id)
Ram Amranic2035ee2016-03-02 20:26:00 +020080{
Yuval Mintz1408cc1f2016-05-11 16:36:14 +030081 u32 bar_reg = (bar_id == BAR_ID_0 ?
82 PGLUE_B_REG_PF_BAR0_SIZE : PGLUE_B_REG_PF_BAR1_SIZE);
83 u32 val;
Ram Amranic2035ee2016-03-02 20:26:00 +020084
Yuval Mintz1408cc1f2016-05-11 16:36:14 +030085 if (IS_VF(p_hwfn->cdev))
86 return 1 << 17;
87
Rahul Verma15582962017-04-06 15:58:29 +030088 val = qed_rd(p_hwfn, p_ptt, bar_reg);
Ram Amranic2035ee2016-03-02 20:26:00 +020089 if (val)
90 return 1 << (val + 15);
91
92 /* Old MFW initialized above registered only conditionally */
93 if (p_hwfn->cdev->num_hwfns > 1) {
94 DP_INFO(p_hwfn,
95 "BAR size not configured. Assuming BAR size of 256kB for GRC and 512kB for DB\n");
96 return BAR_ID_0 ? 256 * 1024 : 512 * 1024;
97 } else {
98 DP_INFO(p_hwfn,
99 "BAR size not configured. Assuming BAR size of 512kB for GRC and 512kB for DB\n");
100 return 512 * 1024;
101 }
102}
103
Yuval Mintz1a635e42016-08-15 10:42:43 +0300104void qed_init_dp(struct qed_dev *cdev, u32 dp_module, u8 dp_level)
Yuval Mintzfe56b9e2015-10-26 11:02:25 +0200105{
106 u32 i;
107
108 cdev->dp_level = dp_level;
109 cdev->dp_module = dp_module;
110 for (i = 0; i < MAX_HWFNS_PER_DEVICE; i++) {
111 struct qed_hwfn *p_hwfn = &cdev->hwfns[i];
112
113 p_hwfn->dp_level = dp_level;
114 p_hwfn->dp_module = dp_module;
115 }
116}
117
118void qed_init_struct(struct qed_dev *cdev)
119{
120 u8 i;
121
122 for (i = 0; i < MAX_HWFNS_PER_DEVICE; i++) {
123 struct qed_hwfn *p_hwfn = &cdev->hwfns[i];
124
125 p_hwfn->cdev = cdev;
126 p_hwfn->my_id = i;
127 p_hwfn->b_active = false;
128
129 mutex_init(&p_hwfn->dmae_info.mutex);
130 }
131
132 /* hwfn 0 is always active */
133 cdev->hwfns[0].b_active = true;
134
135 /* set the default cache alignment to 128 */
136 cdev->cache_shift = 7;
137}
138
139static void qed_qm_info_free(struct qed_hwfn *p_hwfn)
140{
141 struct qed_qm_info *qm_info = &p_hwfn->qm_info;
142
143 kfree(qm_info->qm_pq_params);
144 qm_info->qm_pq_params = NULL;
145 kfree(qm_info->qm_vport_params);
146 qm_info->qm_vport_params = NULL;
147 kfree(qm_info->qm_port_params);
148 qm_info->qm_port_params = NULL;
Manish Choprabcd197c2016-04-26 10:56:08 -0400149 kfree(qm_info->wfq_data);
150 qm_info->wfq_data = NULL;
Yuval Mintzfe56b9e2015-10-26 11:02:25 +0200151}
152
153void qed_resc_free(struct qed_dev *cdev)
154{
155 int i;
156
Yuval Mintz1408cc1f2016-05-11 16:36:14 +0300157 if (IS_VF(cdev))
158 return;
159
Yuval Mintzfe56b9e2015-10-26 11:02:25 +0200160 kfree(cdev->fw_data);
161 cdev->fw_data = NULL;
162
163 kfree(cdev->reset_stats);
Tomer Tayar3587cb82017-05-21 12:10:56 +0300164 cdev->reset_stats = NULL;
Yuval Mintzfe56b9e2015-10-26 11:02:25 +0200165
166 for_each_hwfn(cdev, i) {
167 struct qed_hwfn *p_hwfn = &cdev->hwfns[i];
168
169 qed_cxt_mngr_free(p_hwfn);
170 qed_qm_info_free(p_hwfn);
171 qed_spq_free(p_hwfn);
Tomer Tayar3587cb82017-05-21 12:10:56 +0300172 qed_eq_free(p_hwfn);
173 qed_consq_free(p_hwfn);
Yuval Mintzfe56b9e2015-10-26 11:02:25 +0200174 qed_int_free(p_hwfn);
Yuval Mintz0a7fb112016-10-01 21:59:55 +0300175#ifdef CONFIG_QED_LL2
Tomer Tayar3587cb82017-05-21 12:10:56 +0300176 qed_ll2_free(p_hwfn);
Yuval Mintz0a7fb112016-10-01 21:59:55 +0300177#endif
Arun Easi1e128c82017-02-15 06:28:22 -0800178 if (p_hwfn->hw_info.personality == QED_PCI_FCOE)
Tomer Tayar3587cb82017-05-21 12:10:56 +0300179 qed_fcoe_free(p_hwfn);
Arun Easi1e128c82017-02-15 06:28:22 -0800180
Yuval Mintz1d6cff42016-12-01 00:21:07 -0800181 if (p_hwfn->hw_info.personality == QED_PCI_ISCSI) {
Tomer Tayar3587cb82017-05-21 12:10:56 +0300182 qed_iscsi_free(p_hwfn);
183 qed_ooo_free(p_hwfn);
Yuval Mintz1d6cff42016-12-01 00:21:07 -0800184 }
Yuval Mintz32a47e72016-05-11 16:36:12 +0300185 qed_iov_free(p_hwfn);
Yuval Mintzfe56b9e2015-10-26 11:02:25 +0200186 qed_dmae_info_free(p_hwfn);
sudarsana.kalluru@cavium.com270837b2017-04-20 22:31:16 -0700187 qed_dcbx_info_free(p_hwfn);
Yuval Mintzfe56b9e2015-10-26 11:02:25 +0200188 }
189}
190
Ariel Eliorb5a9ee72017-04-03 12:21:09 +0300191/******************** QM initialization *******************/
192#define ACTIVE_TCS_BMAP 0x9f
193#define ACTIVE_TCS_BMAP_4PORT_K2 0xf
194
195/* determines the physical queue flags for a given PF. */
196static u32 qed_get_pq_flags(struct qed_hwfn *p_hwfn)
Yuval Mintzfe56b9e2015-10-26 11:02:25 +0200197{
Ariel Eliorb5a9ee72017-04-03 12:21:09 +0300198 u32 flags;
Yuval Mintzfe56b9e2015-10-26 11:02:25 +0200199
Ariel Eliorb5a9ee72017-04-03 12:21:09 +0300200 /* common flags */
201 flags = PQ_FLAGS_LB;
Yuval Mintzfe56b9e2015-10-26 11:02:25 +0200202
Ariel Eliorb5a9ee72017-04-03 12:21:09 +0300203 /* feature flags */
204 if (IS_QED_SRIOV(p_hwfn->cdev))
205 flags |= PQ_FLAGS_VFS;
Yuval Mintzfe56b9e2015-10-26 11:02:25 +0200206
Ariel Eliorb5a9ee72017-04-03 12:21:09 +0300207 /* protocol flags */
208 switch (p_hwfn->hw_info.personality) {
209 case QED_PCI_ETH:
210 flags |= PQ_FLAGS_MCOS;
211 break;
212 case QED_PCI_FCOE:
213 flags |= PQ_FLAGS_OFLD;
214 break;
215 case QED_PCI_ISCSI:
216 flags |= PQ_FLAGS_ACK | PQ_FLAGS_OOO | PQ_FLAGS_OFLD;
217 break;
218 case QED_PCI_ETH_ROCE:
219 flags |= PQ_FLAGS_MCOS | PQ_FLAGS_OFLD | PQ_FLAGS_LLT;
220 break;
221 default:
Yuval Mintzfe56b9e2015-10-26 11:02:25 +0200222 DP_ERR(p_hwfn,
Ariel Eliorb5a9ee72017-04-03 12:21:09 +0300223 "unknown personality %d\n", p_hwfn->hw_info.personality);
224 return 0;
Yuval Mintzfe56b9e2015-10-26 11:02:25 +0200225 }
226
Ariel Eliorb5a9ee72017-04-03 12:21:09 +0300227 return flags;
228}
229
230/* Getters for resource amounts necessary for qm initialization */
231u8 qed_init_qm_get_num_tcs(struct qed_hwfn *p_hwfn)
232{
233 return p_hwfn->hw_info.num_hw_tc;
234}
235
236u16 qed_init_qm_get_num_vfs(struct qed_hwfn *p_hwfn)
237{
238 return IS_QED_SRIOV(p_hwfn->cdev) ?
239 p_hwfn->cdev->p_iov_info->total_vfs : 0;
240}
241
242#define NUM_DEFAULT_RLS 1
243
244u16 qed_init_qm_get_num_pf_rls(struct qed_hwfn *p_hwfn)
245{
246 u16 num_pf_rls, num_vfs = qed_init_qm_get_num_vfs(p_hwfn);
247
248 /* num RLs can't exceed resource amount of rls or vports */
249 num_pf_rls = (u16) min_t(u32, RESC_NUM(p_hwfn, QED_RL),
250 RESC_NUM(p_hwfn, QED_VPORT));
251
252 /* Make sure after we reserve there's something left */
253 if (num_pf_rls < num_vfs + NUM_DEFAULT_RLS)
254 return 0;
255
256 /* subtract rls necessary for VFs and one default one for the PF */
257 num_pf_rls -= num_vfs + NUM_DEFAULT_RLS;
258
259 return num_pf_rls;
260}
261
262u16 qed_init_qm_get_num_vports(struct qed_hwfn *p_hwfn)
263{
264 u32 pq_flags = qed_get_pq_flags(p_hwfn);
265
266 /* all pqs share the same vport, except for vfs and pf_rl pqs */
267 return (!!(PQ_FLAGS_RLS & pq_flags)) *
268 qed_init_qm_get_num_pf_rls(p_hwfn) +
269 (!!(PQ_FLAGS_VFS & pq_flags)) *
270 qed_init_qm_get_num_vfs(p_hwfn) + 1;
271}
272
273/* calc amount of PQs according to the requested flags */
274u16 qed_init_qm_get_num_pqs(struct qed_hwfn *p_hwfn)
275{
276 u32 pq_flags = qed_get_pq_flags(p_hwfn);
277
278 return (!!(PQ_FLAGS_RLS & pq_flags)) *
279 qed_init_qm_get_num_pf_rls(p_hwfn) +
280 (!!(PQ_FLAGS_MCOS & pq_flags)) *
281 qed_init_qm_get_num_tcs(p_hwfn) +
282 (!!(PQ_FLAGS_LB & pq_flags)) + (!!(PQ_FLAGS_OOO & pq_flags)) +
283 (!!(PQ_FLAGS_ACK & pq_flags)) + (!!(PQ_FLAGS_OFLD & pq_flags)) +
284 (!!(PQ_FLAGS_LLT & pq_flags)) +
285 (!!(PQ_FLAGS_VFS & pq_flags)) * qed_init_qm_get_num_vfs(p_hwfn);
286}
287
288/* initialize the top level QM params */
289static void qed_init_qm_params(struct qed_hwfn *p_hwfn)
290{
291 struct qed_qm_info *qm_info = &p_hwfn->qm_info;
292 bool four_port;
293
294 /* pq and vport bases for this PF */
295 qm_info->start_pq = (u16) RESC_START(p_hwfn, QED_PQ);
296 qm_info->start_vport = (u8) RESC_START(p_hwfn, QED_VPORT);
297
298 /* rate limiting and weighted fair queueing are always enabled */
299 qm_info->vport_rl_en = 1;
300 qm_info->vport_wfq_en = 1;
301
302 /* TC config is different for AH 4 port */
Tomer Tayar78cea9f2017-05-23 09:41:22 +0300303 four_port = p_hwfn->cdev->num_ports_in_engine == MAX_NUM_PORTS_K2;
Ariel Eliorb5a9ee72017-04-03 12:21:09 +0300304
305 /* in AH 4 port we have fewer TCs per port */
306 qm_info->max_phys_tcs_per_port = four_port ? NUM_PHYS_TCS_4PORT_K2 :
307 NUM_OF_PHYS_TCS;
308
309 /* unless MFW indicated otherwise, ooo_tc == 3 for
310 * AH 4-port and 4 otherwise.
Yuval Mintzfe56b9e2015-10-26 11:02:25 +0200311 */
Ariel Eliorb5a9ee72017-04-03 12:21:09 +0300312 if (!qm_info->ooo_tc)
313 qm_info->ooo_tc = four_port ? DCBX_TCP_OOO_K2_4PORT_TC :
314 DCBX_TCP_OOO_TC;
315}
Yuval Mintzfe56b9e2015-10-26 11:02:25 +0200316
Ariel Eliorb5a9ee72017-04-03 12:21:09 +0300317/* initialize qm vport params */
318static void qed_init_qm_vport_params(struct qed_hwfn *p_hwfn)
319{
320 struct qed_qm_info *qm_info = &p_hwfn->qm_info;
321 u8 i;
Yuval Mintzfe56b9e2015-10-26 11:02:25 +0200322
Ariel Eliorb5a9ee72017-04-03 12:21:09 +0300323 /* all vports participate in weighted fair queueing */
324 for (i = 0; i < qed_init_qm_get_num_vports(p_hwfn); i++)
325 qm_info->qm_vport_params[i].vport_wfq = 1;
326}
Yuval Mintzfe56b9e2015-10-26 11:02:25 +0200327
Ariel Eliorb5a9ee72017-04-03 12:21:09 +0300328/* initialize qm port params */
329static void qed_init_qm_port_params(struct qed_hwfn *p_hwfn)
330{
Yuval Mintzfe56b9e2015-10-26 11:02:25 +0200331 /* Initialize qm port parameters */
Tomer Tayar78cea9f2017-05-23 09:41:22 +0300332 u8 i, active_phys_tcs, num_ports = p_hwfn->cdev->num_ports_in_engine;
Ariel Eliorb5a9ee72017-04-03 12:21:09 +0300333
334 /* indicate how ooo and high pri traffic is dealt with */
335 active_phys_tcs = num_ports == MAX_NUM_PORTS_K2 ?
336 ACTIVE_TCS_BMAP_4PORT_K2 :
337 ACTIVE_TCS_BMAP;
338
Yuval Mintzfe56b9e2015-10-26 11:02:25 +0200339 for (i = 0; i < num_ports; i++) {
Ariel Eliorb5a9ee72017-04-03 12:21:09 +0300340 struct init_qm_port_params *p_qm_port =
341 &p_hwfn->qm_info.qm_port_params[i];
342
Yuval Mintzfe56b9e2015-10-26 11:02:25 +0200343 p_qm_port->active = 1;
Ariel Eliorb5a9ee72017-04-03 12:21:09 +0300344 p_qm_port->active_phys_tcs = active_phys_tcs;
Yuval Mintzfe56b9e2015-10-26 11:02:25 +0200345 p_qm_port->num_pbf_cmd_lines = PBF_MAX_CMD_LINES / num_ports;
346 p_qm_port->num_btb_blocks = BTB_MAX_BLOCKS / num_ports;
347 }
Ariel Eliorb5a9ee72017-04-03 12:21:09 +0300348}
Yuval Mintzfe56b9e2015-10-26 11:02:25 +0200349
Ariel Eliorb5a9ee72017-04-03 12:21:09 +0300350/* Reset the params which must be reset for qm init. QM init may be called as
351 * a result of flows other than driver load (e.g. dcbx renegotiation). Other
352 * params may be affected by the init but would simply recalculate to the same
353 * values. The allocations made for QM init, ports, vports, pqs and vfqs are not
354 * affected as these amounts stay the same.
355 */
356static void qed_init_qm_reset_params(struct qed_hwfn *p_hwfn)
357{
358 struct qed_qm_info *qm_info = &p_hwfn->qm_info;
Yuval Mintzfe56b9e2015-10-26 11:02:25 +0200359
Ariel Eliorb5a9ee72017-04-03 12:21:09 +0300360 qm_info->num_pqs = 0;
361 qm_info->num_vports = 0;
362 qm_info->num_pf_rls = 0;
363 qm_info->num_vf_pqs = 0;
364 qm_info->first_vf_pq = 0;
365 qm_info->first_mcos_pq = 0;
366 qm_info->first_rl_pq = 0;
367}
Yuval Mintzfe56b9e2015-10-26 11:02:25 +0200368
Ariel Eliorb5a9ee72017-04-03 12:21:09 +0300369static void qed_init_qm_advance_vport(struct qed_hwfn *p_hwfn)
370{
371 struct qed_qm_info *qm_info = &p_hwfn->qm_info;
372
373 qm_info->num_vports++;
374
375 if (qm_info->num_vports > qed_init_qm_get_num_vports(p_hwfn))
376 DP_ERR(p_hwfn,
377 "vport overflow! qm_info->num_vports %d, qm_init_get_num_vports() %d\n",
378 qm_info->num_vports, qed_init_qm_get_num_vports(p_hwfn));
379}
380
381/* initialize a single pq and manage qm_info resources accounting.
382 * The pq_init_flags param determines whether the PQ is rate limited
383 * (for VF or PF) and whether a new vport is allocated to the pq or not
384 * (i.e. vport will be shared).
385 */
386
387/* flags for pq init */
388#define PQ_INIT_SHARE_VPORT (1 << 0)
389#define PQ_INIT_PF_RL (1 << 1)
390#define PQ_INIT_VF_RL (1 << 2)
391
392/* defines for pq init */
393#define PQ_INIT_DEFAULT_WRR_GROUP 1
394#define PQ_INIT_DEFAULT_TC 0
395#define PQ_INIT_OFLD_TC (p_hwfn->hw_info.offload_tc)
396
397static void qed_init_qm_pq(struct qed_hwfn *p_hwfn,
398 struct qed_qm_info *qm_info,
399 u8 tc, u32 pq_init_flags)
400{
401 u16 pq_idx = qm_info->num_pqs, max_pq = qed_init_qm_get_num_pqs(p_hwfn);
402
403 if (pq_idx > max_pq)
404 DP_ERR(p_hwfn,
405 "pq overflow! pq %d, max pq %d\n", pq_idx, max_pq);
406
407 /* init pq params */
408 qm_info->qm_pq_params[pq_idx].vport_id = qm_info->start_vport +
409 qm_info->num_vports;
410 qm_info->qm_pq_params[pq_idx].tc_id = tc;
411 qm_info->qm_pq_params[pq_idx].wrr_group = PQ_INIT_DEFAULT_WRR_GROUP;
412 qm_info->qm_pq_params[pq_idx].rl_valid =
413 (pq_init_flags & PQ_INIT_PF_RL || pq_init_flags & PQ_INIT_VF_RL);
414
415 /* qm params accounting */
416 qm_info->num_pqs++;
417 if (!(pq_init_flags & PQ_INIT_SHARE_VPORT))
418 qm_info->num_vports++;
419
420 if (pq_init_flags & PQ_INIT_PF_RL)
421 qm_info->num_pf_rls++;
422
423 if (qm_info->num_vports > qed_init_qm_get_num_vports(p_hwfn))
424 DP_ERR(p_hwfn,
425 "vport overflow! qm_info->num_vports %d, qm_init_get_num_vports() %d\n",
426 qm_info->num_vports, qed_init_qm_get_num_vports(p_hwfn));
427
428 if (qm_info->num_pf_rls > qed_init_qm_get_num_pf_rls(p_hwfn))
429 DP_ERR(p_hwfn,
430 "rl overflow! qm_info->num_pf_rls %d, qm_init_get_num_pf_rls() %d\n",
431 qm_info->num_pf_rls, qed_init_qm_get_num_pf_rls(p_hwfn));
432}
433
434/* get pq index according to PQ_FLAGS */
435static u16 *qed_init_qm_get_idx_from_flags(struct qed_hwfn *p_hwfn,
436 u32 pq_flags)
437{
438 struct qed_qm_info *qm_info = &p_hwfn->qm_info;
439
440 /* Can't have multiple flags set here */
441 if (bitmap_weight((unsigned long *)&pq_flags, sizeof(pq_flags)) > 1)
442 goto err;
443
444 switch (pq_flags) {
445 case PQ_FLAGS_RLS:
446 return &qm_info->first_rl_pq;
447 case PQ_FLAGS_MCOS:
448 return &qm_info->first_mcos_pq;
449 case PQ_FLAGS_LB:
450 return &qm_info->pure_lb_pq;
451 case PQ_FLAGS_OOO:
452 return &qm_info->ooo_pq;
453 case PQ_FLAGS_ACK:
454 return &qm_info->pure_ack_pq;
455 case PQ_FLAGS_OFLD:
456 return &qm_info->offload_pq;
457 case PQ_FLAGS_LLT:
458 return &qm_info->low_latency_pq;
459 case PQ_FLAGS_VFS:
460 return &qm_info->first_vf_pq;
461 default:
462 goto err;
463 }
464
465err:
466 DP_ERR(p_hwfn, "BAD pq flags %d\n", pq_flags);
467 return NULL;
468}
469
470/* save pq index in qm info */
471static void qed_init_qm_set_idx(struct qed_hwfn *p_hwfn,
472 u32 pq_flags, u16 pq_val)
473{
474 u16 *base_pq_idx = qed_init_qm_get_idx_from_flags(p_hwfn, pq_flags);
475
476 *base_pq_idx = p_hwfn->qm_info.start_pq + pq_val;
477}
478
479/* get tx pq index, with the PQ TX base already set (ready for context init) */
480u16 qed_get_cm_pq_idx(struct qed_hwfn *p_hwfn, u32 pq_flags)
481{
482 u16 *base_pq_idx = qed_init_qm_get_idx_from_flags(p_hwfn, pq_flags);
483
484 return *base_pq_idx + CM_TX_PQ_BASE;
485}
486
487u16 qed_get_cm_pq_idx_mcos(struct qed_hwfn *p_hwfn, u8 tc)
488{
489 u8 max_tc = qed_init_qm_get_num_tcs(p_hwfn);
490
491 if (tc > max_tc)
492 DP_ERR(p_hwfn, "tc %d must be smaller than %d\n", tc, max_tc);
493
494 return qed_get_cm_pq_idx(p_hwfn, PQ_FLAGS_MCOS) + tc;
495}
496
497u16 qed_get_cm_pq_idx_vf(struct qed_hwfn *p_hwfn, u16 vf)
498{
499 u16 max_vf = qed_init_qm_get_num_vfs(p_hwfn);
500
501 if (vf > max_vf)
502 DP_ERR(p_hwfn, "vf %d must be smaller than %d\n", vf, max_vf);
503
504 return qed_get_cm_pq_idx(p_hwfn, PQ_FLAGS_VFS) + vf;
505}
506
507u16 qed_get_cm_pq_idx_rl(struct qed_hwfn *p_hwfn, u8 rl)
508{
509 u16 max_rl = qed_init_qm_get_num_pf_rls(p_hwfn);
510
511 if (rl > max_rl)
512 DP_ERR(p_hwfn, "rl %d must be smaller than %d\n", rl, max_rl);
513
514 return qed_get_cm_pq_idx(p_hwfn, PQ_FLAGS_RLS) + rl;
515}
516
517/* Functions for creating specific types of pqs */
518static void qed_init_qm_lb_pq(struct qed_hwfn *p_hwfn)
519{
520 struct qed_qm_info *qm_info = &p_hwfn->qm_info;
521
522 if (!(qed_get_pq_flags(p_hwfn) & PQ_FLAGS_LB))
523 return;
524
525 qed_init_qm_set_idx(p_hwfn, PQ_FLAGS_LB, qm_info->num_pqs);
526 qed_init_qm_pq(p_hwfn, qm_info, PURE_LB_TC, PQ_INIT_SHARE_VPORT);
527}
528
529static void qed_init_qm_ooo_pq(struct qed_hwfn *p_hwfn)
530{
531 struct qed_qm_info *qm_info = &p_hwfn->qm_info;
532
533 if (!(qed_get_pq_flags(p_hwfn) & PQ_FLAGS_OOO))
534 return;
535
536 qed_init_qm_set_idx(p_hwfn, PQ_FLAGS_OOO, qm_info->num_pqs);
537 qed_init_qm_pq(p_hwfn, qm_info, qm_info->ooo_tc, PQ_INIT_SHARE_VPORT);
538}
539
540static void qed_init_qm_pure_ack_pq(struct qed_hwfn *p_hwfn)
541{
542 struct qed_qm_info *qm_info = &p_hwfn->qm_info;
543
544 if (!(qed_get_pq_flags(p_hwfn) & PQ_FLAGS_ACK))
545 return;
546
547 qed_init_qm_set_idx(p_hwfn, PQ_FLAGS_ACK, qm_info->num_pqs);
548 qed_init_qm_pq(p_hwfn, qm_info, PQ_INIT_OFLD_TC, PQ_INIT_SHARE_VPORT);
549}
550
551static void qed_init_qm_offload_pq(struct qed_hwfn *p_hwfn)
552{
553 struct qed_qm_info *qm_info = &p_hwfn->qm_info;
554
555 if (!(qed_get_pq_flags(p_hwfn) & PQ_FLAGS_OFLD))
556 return;
557
558 qed_init_qm_set_idx(p_hwfn, PQ_FLAGS_OFLD, qm_info->num_pqs);
559 qed_init_qm_pq(p_hwfn, qm_info, PQ_INIT_OFLD_TC, PQ_INIT_SHARE_VPORT);
560}
561
562static void qed_init_qm_low_latency_pq(struct qed_hwfn *p_hwfn)
563{
564 struct qed_qm_info *qm_info = &p_hwfn->qm_info;
565
566 if (!(qed_get_pq_flags(p_hwfn) & PQ_FLAGS_LLT))
567 return;
568
569 qed_init_qm_set_idx(p_hwfn, PQ_FLAGS_LLT, qm_info->num_pqs);
570 qed_init_qm_pq(p_hwfn, qm_info, PQ_INIT_OFLD_TC, PQ_INIT_SHARE_VPORT);
571}
572
573static void qed_init_qm_mcos_pqs(struct qed_hwfn *p_hwfn)
574{
575 struct qed_qm_info *qm_info = &p_hwfn->qm_info;
576 u8 tc_idx;
577
578 if (!(qed_get_pq_flags(p_hwfn) & PQ_FLAGS_MCOS))
579 return;
580
581 qed_init_qm_set_idx(p_hwfn, PQ_FLAGS_MCOS, qm_info->num_pqs);
582 for (tc_idx = 0; tc_idx < qed_init_qm_get_num_tcs(p_hwfn); tc_idx++)
583 qed_init_qm_pq(p_hwfn, qm_info, tc_idx, PQ_INIT_SHARE_VPORT);
584}
585
586static void qed_init_qm_vf_pqs(struct qed_hwfn *p_hwfn)
587{
588 struct qed_qm_info *qm_info = &p_hwfn->qm_info;
589 u16 vf_idx, num_vfs = qed_init_qm_get_num_vfs(p_hwfn);
590
591 if (!(qed_get_pq_flags(p_hwfn) & PQ_FLAGS_VFS))
592 return;
593
594 qed_init_qm_set_idx(p_hwfn, PQ_FLAGS_VFS, qm_info->num_pqs);
Yuval Mintz1408cc1f2016-05-11 16:36:14 +0300595 qm_info->num_vf_pqs = num_vfs;
Ariel Eliorb5a9ee72017-04-03 12:21:09 +0300596 for (vf_idx = 0; vf_idx < num_vfs; vf_idx++)
597 qed_init_qm_pq(p_hwfn,
598 qm_info, PQ_INIT_DEFAULT_TC, PQ_INIT_VF_RL);
599}
Yuval Mintzfe56b9e2015-10-26 11:02:25 +0200600
Ariel Eliorb5a9ee72017-04-03 12:21:09 +0300601static void qed_init_qm_rl_pqs(struct qed_hwfn *p_hwfn)
602{
603 u16 pf_rls_idx, num_pf_rls = qed_init_qm_get_num_pf_rls(p_hwfn);
604 struct qed_qm_info *qm_info = &p_hwfn->qm_info;
Manish Chopraa64b02d2016-04-26 10:56:10 -0400605
Ariel Eliorb5a9ee72017-04-03 12:21:09 +0300606 if (!(qed_get_pq_flags(p_hwfn) & PQ_FLAGS_RLS))
607 return;
608
609 qed_init_qm_set_idx(p_hwfn, PQ_FLAGS_RLS, qm_info->num_pqs);
610 for (pf_rls_idx = 0; pf_rls_idx < num_pf_rls; pf_rls_idx++)
611 qed_init_qm_pq(p_hwfn, qm_info, PQ_INIT_OFLD_TC, PQ_INIT_PF_RL);
612}
613
614static void qed_init_qm_pq_params(struct qed_hwfn *p_hwfn)
615{
616 /* rate limited pqs, must come first (FW assumption) */
617 qed_init_qm_rl_pqs(p_hwfn);
618
619 /* pqs for multi cos */
620 qed_init_qm_mcos_pqs(p_hwfn);
621
622 /* pure loopback pq */
623 qed_init_qm_lb_pq(p_hwfn);
624
625 /* out of order pq */
626 qed_init_qm_ooo_pq(p_hwfn);
627
628 /* pure ack pq */
629 qed_init_qm_pure_ack_pq(p_hwfn);
630
631 /* pq for offloaded protocol */
632 qed_init_qm_offload_pq(p_hwfn);
633
634 /* low latency pq */
635 qed_init_qm_low_latency_pq(p_hwfn);
636
637 /* done sharing vports */
638 qed_init_qm_advance_vport(p_hwfn);
639
640 /* pqs for vfs */
641 qed_init_qm_vf_pqs(p_hwfn);
642}
643
644/* compare values of getters against resources amounts */
645static int qed_init_qm_sanity(struct qed_hwfn *p_hwfn)
646{
647 if (qed_init_qm_get_num_vports(p_hwfn) > RESC_NUM(p_hwfn, QED_VPORT)) {
648 DP_ERR(p_hwfn, "requested amount of vports exceeds resource\n");
649 return -EINVAL;
650 }
651
652 if (qed_init_qm_get_num_pqs(p_hwfn) > RESC_NUM(p_hwfn, QED_PQ)) {
653 DP_ERR(p_hwfn, "requested amount of pqs exceeds resource\n");
654 return -EINVAL;
655 }
Yuval Mintzfe56b9e2015-10-26 11:02:25 +0200656
657 return 0;
Ariel Eliorb5a9ee72017-04-03 12:21:09 +0300658}
Yuval Mintzfe56b9e2015-10-26 11:02:25 +0200659
Ariel Eliorb5a9ee72017-04-03 12:21:09 +0300660static void qed_dp_init_qm_params(struct qed_hwfn *p_hwfn)
661{
662 struct qed_qm_info *qm_info = &p_hwfn->qm_info;
663 struct init_qm_vport_params *vport;
664 struct init_qm_port_params *port;
665 struct init_qm_pq_params *pq;
666 int i, tc;
667
668 /* top level params */
669 DP_VERBOSE(p_hwfn,
670 NETIF_MSG_HW,
671 "qm init top level params: start_pq %d, start_vport %d, pure_lb_pq %d, offload_pq %d, pure_ack_pq %d\n",
672 qm_info->start_pq,
673 qm_info->start_vport,
674 qm_info->pure_lb_pq,
675 qm_info->offload_pq, qm_info->pure_ack_pq);
676 DP_VERBOSE(p_hwfn,
677 NETIF_MSG_HW,
678 "ooo_pq %d, first_vf_pq %d, num_pqs %d, num_vf_pqs %d, num_vports %d, max_phys_tcs_per_port %d\n",
679 qm_info->ooo_pq,
680 qm_info->first_vf_pq,
681 qm_info->num_pqs,
682 qm_info->num_vf_pqs,
683 qm_info->num_vports, qm_info->max_phys_tcs_per_port);
684 DP_VERBOSE(p_hwfn,
685 NETIF_MSG_HW,
686 "pf_rl_en %d, pf_wfq_en %d, vport_rl_en %d, vport_wfq_en %d, pf_wfq %d, pf_rl %d, num_pf_rls %d, pq_flags %x\n",
687 qm_info->pf_rl_en,
688 qm_info->pf_wfq_en,
689 qm_info->vport_rl_en,
690 qm_info->vport_wfq_en,
691 qm_info->pf_wfq,
692 qm_info->pf_rl,
693 qm_info->num_pf_rls, qed_get_pq_flags(p_hwfn));
694
695 /* port table */
Tomer Tayar78cea9f2017-05-23 09:41:22 +0300696 for (i = 0; i < p_hwfn->cdev->num_ports_in_engine; i++) {
Ariel Eliorb5a9ee72017-04-03 12:21:09 +0300697 port = &(qm_info->qm_port_params[i]);
698 DP_VERBOSE(p_hwfn,
699 NETIF_MSG_HW,
700 "port idx %d, active %d, active_phys_tcs %d, num_pbf_cmd_lines %d, num_btb_blocks %d, reserved %d\n",
701 i,
702 port->active,
703 port->active_phys_tcs,
704 port->num_pbf_cmd_lines,
705 port->num_btb_blocks, port->reserved);
706 }
707
708 /* vport table */
709 for (i = 0; i < qm_info->num_vports; i++) {
710 vport = &(qm_info->qm_vport_params[i]);
711 DP_VERBOSE(p_hwfn,
712 NETIF_MSG_HW,
713 "vport idx %d, vport_rl %d, wfq %d, first_tx_pq_id [ ",
714 qm_info->start_vport + i,
715 vport->vport_rl, vport->vport_wfq);
716 for (tc = 0; tc < NUM_OF_TCS; tc++)
717 DP_VERBOSE(p_hwfn,
718 NETIF_MSG_HW,
719 "%d ", vport->first_tx_pq_id[tc]);
720 DP_VERBOSE(p_hwfn, NETIF_MSG_HW, "]\n");
721 }
722
723 /* pq table */
724 for (i = 0; i < qm_info->num_pqs; i++) {
725 pq = &(qm_info->qm_pq_params[i]);
726 DP_VERBOSE(p_hwfn,
727 NETIF_MSG_HW,
728 "pq idx %d, vport_id %d, tc %d, wrr_grp %d, rl_valid %d\n",
729 qm_info->start_pq + i,
730 pq->vport_id,
731 pq->tc_id, pq->wrr_group, pq->rl_valid);
732 }
733}
734
735static void qed_init_qm_info(struct qed_hwfn *p_hwfn)
736{
737 /* reset params required for init run */
738 qed_init_qm_reset_params(p_hwfn);
739
740 /* init QM top level params */
741 qed_init_qm_params(p_hwfn);
742
743 /* init QM port params */
744 qed_init_qm_port_params(p_hwfn);
745
746 /* init QM vport params */
747 qed_init_qm_vport_params(p_hwfn);
748
749 /* init QM physical queue params */
750 qed_init_qm_pq_params(p_hwfn);
751
752 /* display all that init */
753 qed_dp_init_qm_params(p_hwfn);
Yuval Mintzfe56b9e2015-10-26 11:02:25 +0200754}
755
Sudarsana Reddy Kalluru39651ab2016-05-17 06:44:26 -0400756/* This function reconfigures the QM pf on the fly.
757 * For this purpose we:
758 * 1. reconfigure the QM database
759 * 2. set new values to runtime arrat
760 * 3. send an sdm_qm_cmd through the rbc interface to stop the QM
761 * 4. activate init tool in QM_PF stage
762 * 5. send an sdm_qm_cmd through rbc interface to release the QM
763 */
764int qed_qm_reconf(struct qed_hwfn *p_hwfn, struct qed_ptt *p_ptt)
765{
766 struct qed_qm_info *qm_info = &p_hwfn->qm_info;
767 bool b_rc;
768 int rc;
769
Sudarsana Reddy Kalluru39651ab2016-05-17 06:44:26 -0400770 /* initialize qed's qm data structure */
Ariel Eliorb5a9ee72017-04-03 12:21:09 +0300771 qed_init_qm_info(p_hwfn);
Sudarsana Reddy Kalluru39651ab2016-05-17 06:44:26 -0400772
773 /* stop PF's qm queues */
774 spin_lock_bh(&qm_lock);
775 b_rc = qed_send_qm_stop_cmd(p_hwfn, p_ptt, false, true,
776 qm_info->start_pq, qm_info->num_pqs);
777 spin_unlock_bh(&qm_lock);
778 if (!b_rc)
779 return -EINVAL;
780
781 /* clear the QM_PF runtime phase leftovers from previous init */
782 qed_init_clear_rt_data(p_hwfn);
783
784 /* prepare QM portion of runtime array */
Rahul Verma15582962017-04-06 15:58:29 +0300785 qed_qm_init_pf(p_hwfn, p_ptt);
Sudarsana Reddy Kalluru39651ab2016-05-17 06:44:26 -0400786
787 /* activate init tool on runtime array */
788 rc = qed_init_run(p_hwfn, p_ptt, PHASE_QM_PF, p_hwfn->rel_pf_id,
789 p_hwfn->hw_info.hw_mode);
790 if (rc)
791 return rc;
792
793 /* start PF's qm queues */
794 spin_lock_bh(&qm_lock);
795 b_rc = qed_send_qm_stop_cmd(p_hwfn, p_ptt, true, true,
796 qm_info->start_pq, qm_info->num_pqs);
797 spin_unlock_bh(&qm_lock);
798 if (!b_rc)
799 return -EINVAL;
800
801 return 0;
802}
803
Ariel Eliorb5a9ee72017-04-03 12:21:09 +0300804static int qed_alloc_qm_data(struct qed_hwfn *p_hwfn)
805{
806 struct qed_qm_info *qm_info = &p_hwfn->qm_info;
807 int rc;
808
809 rc = qed_init_qm_sanity(p_hwfn);
810 if (rc)
811 goto alloc_err;
812
813 qm_info->qm_pq_params = kzalloc(sizeof(*qm_info->qm_pq_params) *
814 qed_init_qm_get_num_pqs(p_hwfn),
815 GFP_KERNEL);
816 if (!qm_info->qm_pq_params)
817 goto alloc_err;
818
819 qm_info->qm_vport_params = kzalloc(sizeof(*qm_info->qm_vport_params) *
820 qed_init_qm_get_num_vports(p_hwfn),
821 GFP_KERNEL);
822 if (!qm_info->qm_vport_params)
823 goto alloc_err;
824
Wei Yongjun2f7878c2017-04-25 07:07:18 +0000825 qm_info->qm_port_params = kzalloc(sizeof(*qm_info->qm_port_params) *
Tomer Tayar78cea9f2017-05-23 09:41:22 +0300826 p_hwfn->cdev->num_ports_in_engine,
Ariel Eliorb5a9ee72017-04-03 12:21:09 +0300827 GFP_KERNEL);
828 if (!qm_info->qm_port_params)
829 goto alloc_err;
830
831 qm_info->wfq_data = kzalloc(sizeof(*qm_info->wfq_data) *
832 qed_init_qm_get_num_vports(p_hwfn),
833 GFP_KERNEL);
834 if (!qm_info->wfq_data)
835 goto alloc_err;
836
837 return 0;
838
839alloc_err:
840 DP_NOTICE(p_hwfn, "Failed to allocate memory for QM params\n");
841 qed_qm_info_free(p_hwfn);
842 return -ENOMEM;
843}
844
Yuval Mintzfe56b9e2015-10-26 11:02:25 +0200845int qed_resc_alloc(struct qed_dev *cdev)
846{
Ram Amranif9dc4d12017-04-03 12:21:13 +0300847 u32 rdma_tasks, excess_tasks;
Ram Amranif9dc4d12017-04-03 12:21:13 +0300848 u32 line_count;
Yuval Mintzfe56b9e2015-10-26 11:02:25 +0200849 int i, rc = 0;
850
Yuval Mintz1408cc1f2016-05-11 16:36:14 +0300851 if (IS_VF(cdev))
852 return rc;
853
Yuval Mintzfe56b9e2015-10-26 11:02:25 +0200854 cdev->fw_data = kzalloc(sizeof(*cdev->fw_data), GFP_KERNEL);
855 if (!cdev->fw_data)
856 return -ENOMEM;
857
858 for_each_hwfn(cdev, i) {
859 struct qed_hwfn *p_hwfn = &cdev->hwfns[i];
Yuval Mintzdbb799c2016-06-03 14:35:35 +0300860 u32 n_eqes, num_cons;
Yuval Mintzfe56b9e2015-10-26 11:02:25 +0200861
862 /* First allocate the context manager structure */
863 rc = qed_cxt_mngr_alloc(p_hwfn);
864 if (rc)
865 goto alloc_err;
866
867 /* Set the HW cid/tid numbers (in the contest manager)
868 * Must be done prior to any further computations.
869 */
Ram Amranif9dc4d12017-04-03 12:21:13 +0300870 rc = qed_cxt_set_pf_params(p_hwfn, RDMA_MAX_TIDS);
Yuval Mintzfe56b9e2015-10-26 11:02:25 +0200871 if (rc)
872 goto alloc_err;
873
Ariel Eliorb5a9ee72017-04-03 12:21:09 +0300874 rc = qed_alloc_qm_data(p_hwfn);
Yuval Mintzfe56b9e2015-10-26 11:02:25 +0200875 if (rc)
876 goto alloc_err;
877
Ariel Eliorb5a9ee72017-04-03 12:21:09 +0300878 /* init qm info */
879 qed_init_qm_info(p_hwfn);
880
Yuval Mintzfe56b9e2015-10-26 11:02:25 +0200881 /* Compute the ILT client partition */
Ram Amranif9dc4d12017-04-03 12:21:13 +0300882 rc = qed_cxt_cfg_ilt_compute(p_hwfn, &line_count);
883 if (rc) {
884 DP_NOTICE(p_hwfn,
885 "too many ILT lines; re-computing with less lines\n");
886 /* In case there are not enough ILT lines we reduce the
887 * number of RDMA tasks and re-compute.
888 */
889 excess_tasks =
890 qed_cxt_cfg_ilt_compute_excess(p_hwfn, line_count);
891 if (!excess_tasks)
892 goto alloc_err;
893
894 rdma_tasks = RDMA_MAX_TIDS - excess_tasks;
895 rc = qed_cxt_set_pf_params(p_hwfn, rdma_tasks);
896 if (rc)
897 goto alloc_err;
898
899 rc = qed_cxt_cfg_ilt_compute(p_hwfn, &line_count);
900 if (rc) {
901 DP_ERR(p_hwfn,
902 "failed ILT compute. Requested too many lines: %u\n",
903 line_count);
904
905 goto alloc_err;
906 }
907 }
Yuval Mintzfe56b9e2015-10-26 11:02:25 +0200908
909 /* CID map / ILT shadow table / T2
910 * The talbes sizes are determined by the computations above
911 */
912 rc = qed_cxt_tables_alloc(p_hwfn);
913 if (rc)
914 goto alloc_err;
915
916 /* SPQ, must follow ILT because initializes SPQ context */
917 rc = qed_spq_alloc(p_hwfn);
918 if (rc)
919 goto alloc_err;
920
921 /* SP status block allocation */
922 p_hwfn->p_dpc_ptt = qed_get_reserved_ptt(p_hwfn,
923 RESERVED_PTT_DPC);
924
925 rc = qed_int_alloc(p_hwfn, p_hwfn->p_main_ptt);
926 if (rc)
927 goto alloc_err;
928
Yuval Mintz32a47e72016-05-11 16:36:12 +0300929 rc = qed_iov_alloc(p_hwfn);
930 if (rc)
931 goto alloc_err;
932
Yuval Mintzfe56b9e2015-10-26 11:02:25 +0200933 /* EQ */
Yuval Mintzdbb799c2016-06-03 14:35:35 +0300934 n_eqes = qed_chain_get_capacity(&p_hwfn->p_spq->chain);
935 if (p_hwfn->hw_info.personality == QED_PCI_ETH_ROCE) {
936 num_cons = qed_cxt_get_proto_cid_count(p_hwfn,
937 PROTOCOLID_ROCE,
Yuval Mintz8c93bea2016-10-13 22:57:03 +0300938 NULL) * 2;
Yuval Mintzdbb799c2016-06-03 14:35:35 +0300939 n_eqes += num_cons + 2 * MAX_NUM_VFS_BB;
940 } else if (p_hwfn->hw_info.personality == QED_PCI_ISCSI) {
941 num_cons =
942 qed_cxt_get_proto_cid_count(p_hwfn,
Yuval Mintz8c93bea2016-10-13 22:57:03 +0300943 PROTOCOLID_ISCSI,
944 NULL);
Yuval Mintzdbb799c2016-06-03 14:35:35 +0300945 n_eqes += 2 * num_cons;
946 }
947
948 if (n_eqes > 0xFFFF) {
949 DP_ERR(p_hwfn,
950 "Cannot allocate 0x%x EQ elements. The maximum of a u16 chain is 0x%x\n",
951 n_eqes, 0xFFFF);
Tomer Tayar3587cb82017-05-21 12:10:56 +0300952 goto alloc_no_mem;
Dan Carpenter9b15acb2015-11-05 11:41:28 +0300953 }
Yuval Mintzdbb799c2016-06-03 14:35:35 +0300954
Tomer Tayar3587cb82017-05-21 12:10:56 +0300955 rc = qed_eq_alloc(p_hwfn, (u16) n_eqes);
956 if (rc)
957 goto alloc_err;
Yuval Mintzfe56b9e2015-10-26 11:02:25 +0200958
Tomer Tayar3587cb82017-05-21 12:10:56 +0300959 rc = qed_consq_alloc(p_hwfn);
960 if (rc)
961 goto alloc_err;
Yuval Mintzfe56b9e2015-10-26 11:02:25 +0200962
Yuval Mintz0a7fb112016-10-01 21:59:55 +0300963#ifdef CONFIG_QED_LL2
964 if (p_hwfn->using_ll2) {
Tomer Tayar3587cb82017-05-21 12:10:56 +0300965 rc = qed_ll2_alloc(p_hwfn);
966 if (rc)
967 goto alloc_err;
Yuval Mintz0a7fb112016-10-01 21:59:55 +0300968 }
969#endif
Arun Easi1e128c82017-02-15 06:28:22 -0800970
971 if (p_hwfn->hw_info.personality == QED_PCI_FCOE) {
Tomer Tayar3587cb82017-05-21 12:10:56 +0300972 rc = qed_fcoe_alloc(p_hwfn);
973 if (rc)
974 goto alloc_err;
Arun Easi1e128c82017-02-15 06:28:22 -0800975 }
976
Yuval Mintzfc831822016-12-01 00:21:06 -0800977 if (p_hwfn->hw_info.personality == QED_PCI_ISCSI) {
Tomer Tayar3587cb82017-05-21 12:10:56 +0300978 rc = qed_iscsi_alloc(p_hwfn);
979 if (rc)
980 goto alloc_err;
981 rc = qed_ooo_alloc(p_hwfn);
982 if (rc)
983 goto alloc_err;
Yuval Mintzfc831822016-12-01 00:21:06 -0800984 }
Yuval Mintz0a7fb112016-10-01 21:59:55 +0300985
Yuval Mintzfe56b9e2015-10-26 11:02:25 +0200986 /* DMA info initialization */
987 rc = qed_dmae_info_alloc(p_hwfn);
Joe Perches2591c282016-09-04 14:24:03 -0700988 if (rc)
Yuval Mintzfe56b9e2015-10-26 11:02:25 +0200989 goto alloc_err;
Sudarsana Reddy Kalluru39651ab2016-05-17 06:44:26 -0400990
991 /* DCBX initialization */
992 rc = qed_dcbx_info_alloc(p_hwfn);
Joe Perches2591c282016-09-04 14:24:03 -0700993 if (rc)
Sudarsana Reddy Kalluru39651ab2016-05-17 06:44:26 -0400994 goto alloc_err;
Yuval Mintzfe56b9e2015-10-26 11:02:25 +0200995 }
996
997 cdev->reset_stats = kzalloc(sizeof(*cdev->reset_stats), GFP_KERNEL);
Joe Perches2591c282016-09-04 14:24:03 -0700998 if (!cdev->reset_stats)
Yuval Mintz83aeb932016-08-15 10:42:44 +0300999 goto alloc_no_mem;
Yuval Mintzfe56b9e2015-10-26 11:02:25 +02001000
1001 return 0;
1002
Yuval Mintzdbb799c2016-06-03 14:35:35 +03001003alloc_no_mem:
1004 rc = -ENOMEM;
Yuval Mintzfe56b9e2015-10-26 11:02:25 +02001005alloc_err:
1006 qed_resc_free(cdev);
1007 return rc;
1008}
1009
1010void qed_resc_setup(struct qed_dev *cdev)
1011{
1012 int i;
1013
Yuval Mintz1408cc1f2016-05-11 16:36:14 +03001014 if (IS_VF(cdev))
1015 return;
1016
Yuval Mintzfe56b9e2015-10-26 11:02:25 +02001017 for_each_hwfn(cdev, i) {
1018 struct qed_hwfn *p_hwfn = &cdev->hwfns[i];
1019
1020 qed_cxt_mngr_setup(p_hwfn);
1021 qed_spq_setup(p_hwfn);
Tomer Tayar3587cb82017-05-21 12:10:56 +03001022 qed_eq_setup(p_hwfn);
1023 qed_consq_setup(p_hwfn);
Yuval Mintzfe56b9e2015-10-26 11:02:25 +02001024
1025 /* Read shadow of current MFW mailbox */
1026 qed_mcp_read_mb(p_hwfn, p_hwfn->p_main_ptt);
1027 memcpy(p_hwfn->mcp_info->mfw_mb_shadow,
1028 p_hwfn->mcp_info->mfw_mb_cur,
1029 p_hwfn->mcp_info->mfw_mb_length);
1030
1031 qed_int_setup(p_hwfn, p_hwfn->p_main_ptt);
Yuval Mintz32a47e72016-05-11 16:36:12 +03001032
Mintz, Yuval1ee240e2017-06-01 15:29:11 +03001033 qed_iov_setup(p_hwfn);
Yuval Mintz0a7fb112016-10-01 21:59:55 +03001034#ifdef CONFIG_QED_LL2
1035 if (p_hwfn->using_ll2)
Tomer Tayar3587cb82017-05-21 12:10:56 +03001036 qed_ll2_setup(p_hwfn);
Yuval Mintz0a7fb112016-10-01 21:59:55 +03001037#endif
Arun Easi1e128c82017-02-15 06:28:22 -08001038 if (p_hwfn->hw_info.personality == QED_PCI_FCOE)
Tomer Tayar3587cb82017-05-21 12:10:56 +03001039 qed_fcoe_setup(p_hwfn);
Arun Easi1e128c82017-02-15 06:28:22 -08001040
Yuval Mintz1d6cff42016-12-01 00:21:07 -08001041 if (p_hwfn->hw_info.personality == QED_PCI_ISCSI) {
Tomer Tayar3587cb82017-05-21 12:10:56 +03001042 qed_iscsi_setup(p_hwfn);
1043 qed_ooo_setup(p_hwfn);
Yuval Mintz1d6cff42016-12-01 00:21:07 -08001044 }
Yuval Mintzfe56b9e2015-10-26 11:02:25 +02001045 }
1046}
1047
Yuval Mintzfe56b9e2015-10-26 11:02:25 +02001048#define FINAL_CLEANUP_POLL_CNT (100)
1049#define FINAL_CLEANUP_POLL_TIME (10)
1050int qed_final_cleanup(struct qed_hwfn *p_hwfn,
Yuval Mintz0b55e272016-05-11 16:36:15 +03001051 struct qed_ptt *p_ptt, u16 id, bool is_vf)
Yuval Mintzfe56b9e2015-10-26 11:02:25 +02001052{
1053 u32 command = 0, addr, count = FINAL_CLEANUP_POLL_CNT;
1054 int rc = -EBUSY;
1055
Yuval Mintzfc48b7a2016-02-15 13:22:35 -05001056 addr = GTT_BAR0_MAP_REG_USDM_RAM +
1057 USTORM_FLR_FINAL_ACK_OFFSET(p_hwfn->rel_pf_id);
Yuval Mintzfe56b9e2015-10-26 11:02:25 +02001058
Yuval Mintz0b55e272016-05-11 16:36:15 +03001059 if (is_vf)
1060 id += 0x10;
1061
Yuval Mintzfc48b7a2016-02-15 13:22:35 -05001062 command |= X_FINAL_CLEANUP_AGG_INT <<
1063 SDM_AGG_INT_COMP_PARAMS_AGG_INT_INDEX_SHIFT;
1064 command |= 1 << SDM_AGG_INT_COMP_PARAMS_AGG_VECTOR_ENABLE_SHIFT;
1065 command |= id << SDM_AGG_INT_COMP_PARAMS_AGG_VECTOR_BIT_SHIFT;
1066 command |= SDM_COMP_TYPE_AGG_INT << SDM_OP_GEN_COMP_TYPE_SHIFT;
Yuval Mintzfe56b9e2015-10-26 11:02:25 +02001067
1068 /* Make sure notification is not set before initiating final cleanup */
1069 if (REG_RD(p_hwfn, addr)) {
Yuval Mintz1a635e42016-08-15 10:42:43 +03001070 DP_NOTICE(p_hwfn,
1071 "Unexpected; Found final cleanup notification before initiating final cleanup\n");
Yuval Mintzfe56b9e2015-10-26 11:02:25 +02001072 REG_WR(p_hwfn, addr, 0);
1073 }
1074
1075 DP_VERBOSE(p_hwfn, QED_MSG_IOV,
1076 "Sending final cleanup for PFVF[%d] [Command %08x\n]",
1077 id, command);
1078
1079 qed_wr(p_hwfn, p_ptt, XSDM_REG_OPERATION_GEN, command);
1080
1081 /* Poll until completion */
1082 while (!REG_RD(p_hwfn, addr) && count--)
1083 msleep(FINAL_CLEANUP_POLL_TIME);
1084
1085 if (REG_RD(p_hwfn, addr))
1086 rc = 0;
1087 else
1088 DP_NOTICE(p_hwfn,
1089 "Failed to receive FW final cleanup notification\n");
1090
1091 /* Cleanup afterwards */
1092 REG_WR(p_hwfn, addr, 0);
1093
1094 return rc;
1095}
1096
Mintz, Yuval9c79dda2017-03-14 16:23:54 +02001097static int qed_calc_hw_mode(struct qed_hwfn *p_hwfn)
Yuval Mintzfe56b9e2015-10-26 11:02:25 +02001098{
1099 int hw_mode = 0;
1100
Mintz, Yuval9c79dda2017-03-14 16:23:54 +02001101 if (QED_IS_BB_B0(p_hwfn->cdev)) {
1102 hw_mode |= 1 << MODE_BB;
1103 } else if (QED_IS_AH(p_hwfn->cdev)) {
1104 hw_mode |= 1 << MODE_K2;
1105 } else {
1106 DP_NOTICE(p_hwfn, "Unknown chip type %#x\n",
1107 p_hwfn->cdev->type);
1108 return -EINVAL;
1109 }
Yuval Mintzfe56b9e2015-10-26 11:02:25 +02001110
Tomer Tayar78cea9f2017-05-23 09:41:22 +03001111 switch (p_hwfn->cdev->num_ports_in_engine) {
Yuval Mintzfe56b9e2015-10-26 11:02:25 +02001112 case 1:
1113 hw_mode |= 1 << MODE_PORTS_PER_ENG_1;
1114 break;
1115 case 2:
1116 hw_mode |= 1 << MODE_PORTS_PER_ENG_2;
1117 break;
1118 case 4:
1119 hw_mode |= 1 << MODE_PORTS_PER_ENG_4;
1120 break;
1121 default:
1122 DP_NOTICE(p_hwfn, "num_ports_in_engine = %d not supported\n",
Tomer Tayar78cea9f2017-05-23 09:41:22 +03001123 p_hwfn->cdev->num_ports_in_engine);
Mintz, Yuval9c79dda2017-03-14 16:23:54 +02001124 return -EINVAL;
Yuval Mintzfe56b9e2015-10-26 11:02:25 +02001125 }
1126
1127 switch (p_hwfn->cdev->mf_mode) {
Yuval Mintzfc48b7a2016-02-15 13:22:35 -05001128 case QED_MF_DEFAULT:
1129 case QED_MF_NPAR:
Yuval Mintzfe56b9e2015-10-26 11:02:25 +02001130 hw_mode |= 1 << MODE_MF_SI;
1131 break;
Yuval Mintzfc48b7a2016-02-15 13:22:35 -05001132 case QED_MF_OVLAN:
1133 hw_mode |= 1 << MODE_MF_SD;
1134 break;
Yuval Mintzfe56b9e2015-10-26 11:02:25 +02001135 default:
Yuval Mintzfc48b7a2016-02-15 13:22:35 -05001136 DP_NOTICE(p_hwfn, "Unsupported MF mode, init as DEFAULT\n");
1137 hw_mode |= 1 << MODE_MF_SI;
Yuval Mintzfe56b9e2015-10-26 11:02:25 +02001138 }
1139
1140 hw_mode |= 1 << MODE_ASIC;
1141
Yuval Mintz1af9dcf2016-05-26 11:01:22 +03001142 if (p_hwfn->cdev->num_hwfns > 1)
1143 hw_mode |= 1 << MODE_100G;
1144
Yuval Mintzfe56b9e2015-10-26 11:02:25 +02001145 p_hwfn->hw_info.hw_mode = hw_mode;
Yuval Mintz1af9dcf2016-05-26 11:01:22 +03001146
1147 DP_VERBOSE(p_hwfn, (NETIF_MSG_PROBE | NETIF_MSG_IFUP),
1148 "Configuring function for hw_mode: 0x%08x\n",
1149 p_hwfn->hw_info.hw_mode);
Mintz, Yuval9c79dda2017-03-14 16:23:54 +02001150
1151 return 0;
Yuval Mintzfe56b9e2015-10-26 11:02:25 +02001152}
1153
1154/* Init run time data for all PFs on an engine. */
1155static void qed_init_cau_rt_data(struct qed_dev *cdev)
1156{
1157 u32 offset = CAU_REG_SB_VAR_MEMORY_RT_OFFSET;
Mintz, Yuvald0315482017-06-01 15:29:04 +03001158 int i, igu_sb_id;
Yuval Mintzfe56b9e2015-10-26 11:02:25 +02001159
1160 for_each_hwfn(cdev, i) {
1161 struct qed_hwfn *p_hwfn = &cdev->hwfns[i];
1162 struct qed_igu_info *p_igu_info;
1163 struct qed_igu_block *p_block;
1164 struct cau_sb_entry sb_entry;
1165
1166 p_igu_info = p_hwfn->hw_info.p_igu_info;
1167
Mintz, Yuvald0315482017-06-01 15:29:04 +03001168 for (igu_sb_id = 0;
1169 igu_sb_id < QED_MAPPING_MEMORY_SIZE(cdev); igu_sb_id++) {
1170 p_block = &p_igu_info->entry[igu_sb_id];
1171
Yuval Mintzfe56b9e2015-10-26 11:02:25 +02001172 if (!p_block->is_pf)
1173 continue;
1174
1175 qed_init_cau_sb_entry(p_hwfn, &sb_entry,
Yuval Mintz1a635e42016-08-15 10:42:43 +03001176 p_block->function_id, 0, 0);
Mintz, Yuvald0315482017-06-01 15:29:04 +03001177 STORE_RT_REG_AGG(p_hwfn, offset + igu_sb_id * 2,
1178 sb_entry);
Yuval Mintzfe56b9e2015-10-26 11:02:25 +02001179 }
1180 }
1181}
1182
Tomer Tayar60afed72017-04-06 15:58:30 +03001183static void qed_init_cache_line_size(struct qed_hwfn *p_hwfn,
1184 struct qed_ptt *p_ptt)
1185{
1186 u32 val, wr_mbs, cache_line_size;
1187
1188 val = qed_rd(p_hwfn, p_ptt, PSWRQ2_REG_WR_MBS0);
1189 switch (val) {
1190 case 0:
1191 wr_mbs = 128;
1192 break;
1193 case 1:
1194 wr_mbs = 256;
1195 break;
1196 case 2:
1197 wr_mbs = 512;
1198 break;
1199 default:
1200 DP_INFO(p_hwfn,
1201 "Unexpected value of PSWRQ2_REG_WR_MBS0 [0x%x]. Avoid configuring PGLUE_B_REG_CACHE_LINE_SIZE.\n",
1202 val);
1203 return;
1204 }
1205
1206 cache_line_size = min_t(u32, L1_CACHE_BYTES, wr_mbs);
1207 switch (cache_line_size) {
1208 case 32:
1209 val = 0;
1210 break;
1211 case 64:
1212 val = 1;
1213 break;
1214 case 128:
1215 val = 2;
1216 break;
1217 case 256:
1218 val = 3;
1219 break;
1220 default:
1221 DP_INFO(p_hwfn,
1222 "Unexpected value of cache line size [0x%x]. Avoid configuring PGLUE_B_REG_CACHE_LINE_SIZE.\n",
1223 cache_line_size);
1224 }
1225
1226 if (L1_CACHE_BYTES > wr_mbs)
1227 DP_INFO(p_hwfn,
1228 "The cache line size for padding is suboptimal for performance [OS cache line size 0x%x, wr mbs 0x%x]\n",
1229 L1_CACHE_BYTES, wr_mbs);
1230
1231 STORE_RT_REG(p_hwfn, PGLUE_REG_B_CACHE_LINE_SIZE_RT_OFFSET, val);
Mintz, Yuvalfc6575b2017-05-29 09:53:14 +03001232 if (val > 0) {
1233 STORE_RT_REG(p_hwfn, PSWRQ2_REG_DRAM_ALIGN_WR_RT_OFFSET, val);
1234 STORE_RT_REG(p_hwfn, PSWRQ2_REG_DRAM_ALIGN_RD_RT_OFFSET, val);
1235 }
Tomer Tayar60afed72017-04-06 15:58:30 +03001236}
1237
Yuval Mintzfe56b9e2015-10-26 11:02:25 +02001238static int qed_hw_init_common(struct qed_hwfn *p_hwfn,
Yuval Mintz1a635e42016-08-15 10:42:43 +03001239 struct qed_ptt *p_ptt, int hw_mode)
Yuval Mintzfe56b9e2015-10-26 11:02:25 +02001240{
1241 struct qed_qm_info *qm_info = &p_hwfn->qm_info;
1242 struct qed_qm_common_rt_init_params params;
1243 struct qed_dev *cdev = p_hwfn->cdev;
Mintz, Yuval9c79dda2017-03-14 16:23:54 +02001244 u8 vf_id, max_num_vfs;
Yuval Mintzdbb799c2016-06-03 14:35:35 +03001245 u16 num_pfs, pf_id;
Yuval Mintz1408cc1f2016-05-11 16:36:14 +03001246 u32 concrete_fid;
Yuval Mintzfe56b9e2015-10-26 11:02:25 +02001247 int rc = 0;
1248
1249 qed_init_cau_rt_data(cdev);
1250
1251 /* Program GTT windows */
1252 qed_gtt_init(p_hwfn);
1253
1254 if (p_hwfn->mcp_info) {
1255 if (p_hwfn->mcp_info->func_info.bandwidth_max)
1256 qm_info->pf_rl_en = 1;
1257 if (p_hwfn->mcp_info->func_info.bandwidth_min)
1258 qm_info->pf_wfq_en = 1;
1259 }
1260
1261 memset(&params, 0, sizeof(params));
Tomer Tayar78cea9f2017-05-23 09:41:22 +03001262 params.max_ports_per_engine = p_hwfn->cdev->num_ports_in_engine;
Yuval Mintzfe56b9e2015-10-26 11:02:25 +02001263 params.max_phys_tcs_per_port = qm_info->max_phys_tcs_per_port;
1264 params.pf_rl_en = qm_info->pf_rl_en;
1265 params.pf_wfq_en = qm_info->pf_wfq_en;
1266 params.vport_rl_en = qm_info->vport_rl_en;
1267 params.vport_wfq_en = qm_info->vport_wfq_en;
1268 params.port_params = qm_info->qm_port_params;
1269
1270 qed_qm_common_rt_init(p_hwfn, &params);
1271
1272 qed_cxt_hw_init_common(p_hwfn);
1273
Tomer Tayar60afed72017-04-06 15:58:30 +03001274 qed_init_cache_line_size(p_hwfn, p_ptt);
1275
Yuval Mintzfe56b9e2015-10-26 11:02:25 +02001276 rc = qed_init_run(p_hwfn, p_ptt, PHASE_ENGINE, ANY_PHASE_ID, hw_mode);
Yuval Mintz1a635e42016-08-15 10:42:43 +03001277 if (rc)
Yuval Mintzfe56b9e2015-10-26 11:02:25 +02001278 return rc;
1279
1280 qed_wr(p_hwfn, p_ptt, PSWRQ2_REG_L2P_VALIDATE_VFID, 0);
1281 qed_wr(p_hwfn, p_ptt, PGLUE_B_REG_USE_CLIENTID_IN_TAG, 1);
1282
Yuval Mintzdbb799c2016-06-03 14:35:35 +03001283 if (QED_IS_BB(p_hwfn->cdev)) {
1284 num_pfs = NUM_OF_ENG_PFS(p_hwfn->cdev);
1285 for (pf_id = 0; pf_id < num_pfs; pf_id++) {
1286 qed_fid_pretend(p_hwfn, p_ptt, pf_id);
1287 qed_wr(p_hwfn, p_ptt, PRS_REG_SEARCH_ROCE, 0x0);
1288 qed_wr(p_hwfn, p_ptt, PRS_REG_SEARCH_TCP, 0x0);
1289 }
1290 /* pretend to original PF */
1291 qed_fid_pretend(p_hwfn, p_ptt, p_hwfn->rel_pf_id);
1292 }
Yuval Mintzfe56b9e2015-10-26 11:02:25 +02001293
Mintz, Yuval9c79dda2017-03-14 16:23:54 +02001294 max_num_vfs = QED_IS_AH(cdev) ? MAX_NUM_VFS_K2 : MAX_NUM_VFS_BB;
1295 for (vf_id = 0; vf_id < max_num_vfs; vf_id++) {
Yuval Mintz1408cc1f2016-05-11 16:36:14 +03001296 concrete_fid = qed_vfid_to_concrete(p_hwfn, vf_id);
1297 qed_fid_pretend(p_hwfn, p_ptt, (u16) concrete_fid);
1298 qed_wr(p_hwfn, p_ptt, CCFC_REG_STRONG_ENABLE_VF, 0x1);
Yuval Mintz05fafbf2016-08-19 09:33:31 +03001299 qed_wr(p_hwfn, p_ptt, CCFC_REG_WEAK_ENABLE_VF, 0x0);
1300 qed_wr(p_hwfn, p_ptt, TCFC_REG_STRONG_ENABLE_VF, 0x1);
1301 qed_wr(p_hwfn, p_ptt, TCFC_REG_WEAK_ENABLE_VF, 0x0);
Yuval Mintz1408cc1f2016-05-11 16:36:14 +03001302 }
1303 /* pretend to original PF */
1304 qed_fid_pretend(p_hwfn, p_ptt, p_hwfn->rel_pf_id);
1305
Yuval Mintzfe56b9e2015-10-26 11:02:25 +02001306 return rc;
1307}
1308
Ram Amrani51ff1722016-10-01 21:59:57 +03001309static int
1310qed_hw_init_dpi_size(struct qed_hwfn *p_hwfn,
1311 struct qed_ptt *p_ptt, u32 pwm_region_size, u32 n_cpus)
1312{
Ram Amrani107392b2017-04-30 11:49:09 +03001313 u32 dpi_bit_shift, dpi_count, dpi_page_size;
Ram Amrani51ff1722016-10-01 21:59:57 +03001314 u32 min_dpis;
Ram Amrani107392b2017-04-30 11:49:09 +03001315 u32 n_wids;
Ram Amrani51ff1722016-10-01 21:59:57 +03001316
1317 /* Calculate DPI size */
Ram Amrani107392b2017-04-30 11:49:09 +03001318 n_wids = max_t(u32, QED_MIN_WIDS, n_cpus);
1319 dpi_page_size = QED_WID_SIZE * roundup_pow_of_two(n_wids);
1320 dpi_page_size = (dpi_page_size + PAGE_SIZE - 1) & ~(PAGE_SIZE - 1);
Ram Amrani51ff1722016-10-01 21:59:57 +03001321 dpi_bit_shift = ilog2(dpi_page_size / 4096);
Ram Amrani51ff1722016-10-01 21:59:57 +03001322 dpi_count = pwm_region_size / dpi_page_size;
1323
1324 min_dpis = p_hwfn->pf_params.rdma_pf_params.min_dpis;
1325 min_dpis = max_t(u32, QED_MIN_DPIS, min_dpis);
1326
1327 p_hwfn->dpi_size = dpi_page_size;
1328 p_hwfn->dpi_count = dpi_count;
1329
1330 qed_wr(p_hwfn, p_ptt, DORQ_REG_PF_DPI_BIT_SHIFT, dpi_bit_shift);
1331
1332 if (dpi_count < min_dpis)
1333 return -EINVAL;
1334
1335 return 0;
1336}
1337
1338enum QED_ROCE_EDPM_MODE {
1339 QED_ROCE_EDPM_MODE_ENABLE = 0,
1340 QED_ROCE_EDPM_MODE_FORCE_ON = 1,
1341 QED_ROCE_EDPM_MODE_DISABLE = 2,
1342};
1343
1344static int
1345qed_hw_init_pf_doorbell_bar(struct qed_hwfn *p_hwfn, struct qed_ptt *p_ptt)
1346{
1347 u32 pwm_regsize, norm_regsize;
1348 u32 non_pwm_conn, min_addr_reg1;
Ram Amrani20b1bd92017-04-30 11:49:10 +03001349 u32 db_bar_size, n_cpus = 1;
Ram Amrani51ff1722016-10-01 21:59:57 +03001350 u32 roce_edpm_mode;
1351 u32 pf_dems_shift;
1352 int rc = 0;
1353 u8 cond;
1354
Rahul Verma15582962017-04-06 15:58:29 +03001355 db_bar_size = qed_hw_bar_size(p_hwfn, p_ptt, BAR_ID_1);
Ram Amrani51ff1722016-10-01 21:59:57 +03001356 if (p_hwfn->cdev->num_hwfns > 1)
1357 db_bar_size /= 2;
1358
1359 /* Calculate doorbell regions */
1360 non_pwm_conn = qed_cxt_get_proto_cid_start(p_hwfn, PROTOCOLID_CORE) +
1361 qed_cxt_get_proto_cid_count(p_hwfn, PROTOCOLID_CORE,
1362 NULL) +
1363 qed_cxt_get_proto_cid_count(p_hwfn, PROTOCOLID_ETH,
1364 NULL);
Ram Amrania82dadb2017-05-09 15:07:50 +03001365 norm_regsize = roundup(QED_PF_DEMS_SIZE * non_pwm_conn, PAGE_SIZE);
Ram Amrani51ff1722016-10-01 21:59:57 +03001366 min_addr_reg1 = norm_regsize / 4096;
1367 pwm_regsize = db_bar_size - norm_regsize;
1368
1369 /* Check that the normal and PWM sizes are valid */
1370 if (db_bar_size < norm_regsize) {
1371 DP_ERR(p_hwfn->cdev,
1372 "Doorbell BAR size 0x%x is too small (normal region is 0x%0x )\n",
1373 db_bar_size, norm_regsize);
1374 return -EINVAL;
1375 }
1376
1377 if (pwm_regsize < QED_MIN_PWM_REGION) {
1378 DP_ERR(p_hwfn->cdev,
1379 "PWM region size 0x%0x is too small. Should be at least 0x%0x (Doorbell BAR size is 0x%x and normal region size is 0x%0x)\n",
1380 pwm_regsize,
1381 QED_MIN_PWM_REGION, db_bar_size, norm_regsize);
1382 return -EINVAL;
1383 }
1384
1385 /* Calculate number of DPIs */
1386 roce_edpm_mode = p_hwfn->pf_params.rdma_pf_params.roce_edpm_mode;
1387 if ((roce_edpm_mode == QED_ROCE_EDPM_MODE_ENABLE) ||
1388 ((roce_edpm_mode == QED_ROCE_EDPM_MODE_FORCE_ON))) {
1389 /* Either EDPM is mandatory, or we are attempting to allocate a
1390 * WID per CPU.
1391 */
Ram Amranic2dedf82017-02-20 22:43:33 +02001392 n_cpus = num_present_cpus();
Ram Amrani51ff1722016-10-01 21:59:57 +03001393 rc = qed_hw_init_dpi_size(p_hwfn, p_ptt, pwm_regsize, n_cpus);
1394 }
1395
1396 cond = (rc && (roce_edpm_mode == QED_ROCE_EDPM_MODE_ENABLE)) ||
1397 (roce_edpm_mode == QED_ROCE_EDPM_MODE_DISABLE);
1398 if (cond || p_hwfn->dcbx_no_edpm) {
1399 /* Either EDPM is disabled from user configuration, or it is
1400 * disabled via DCBx, or it is not mandatory and we failed to
1401 * allocated a WID per CPU.
1402 */
1403 n_cpus = 1;
1404 rc = qed_hw_init_dpi_size(p_hwfn, p_ptt, pwm_regsize, n_cpus);
1405
1406 if (cond)
1407 qed_rdma_dpm_bar(p_hwfn, p_ptt);
1408 }
1409
Ram Amrani20b1bd92017-04-30 11:49:10 +03001410 p_hwfn->wid_count = (u16) n_cpus;
1411
Ram Amrani51ff1722016-10-01 21:59:57 +03001412 DP_INFO(p_hwfn,
1413 "doorbell bar: normal_region_size=%d, pwm_region_size=%d, dpi_size=%d, dpi_count=%d, roce_edpm=%s\n",
1414 norm_regsize,
1415 pwm_regsize,
1416 p_hwfn->dpi_size,
1417 p_hwfn->dpi_count,
1418 ((p_hwfn->dcbx_no_edpm) || (p_hwfn->db_bar_no_edpm)) ?
1419 "disabled" : "enabled");
1420
1421 if (rc) {
1422 DP_ERR(p_hwfn,
1423 "Failed to allocate enough DPIs. Allocated %d but the current minimum is %d.\n",
1424 p_hwfn->dpi_count,
1425 p_hwfn->pf_params.rdma_pf_params.min_dpis);
1426 return -EINVAL;
1427 }
1428
1429 p_hwfn->dpi_start_offset = norm_regsize;
1430
1431 /* DEMS size is configured log2 of DWORDs, hence the division by 4 */
1432 pf_dems_shift = ilog2(QED_PF_DEMS_SIZE / 4);
1433 qed_wr(p_hwfn, p_ptt, DORQ_REG_PF_ICID_BIT_SHIFT_NORM, pf_dems_shift);
1434 qed_wr(p_hwfn, p_ptt, DORQ_REG_PF_MIN_ADDR_REG1, min_addr_reg1);
1435
1436 return 0;
1437}
1438
Yuval Mintzfe56b9e2015-10-26 11:02:25 +02001439static int qed_hw_init_port(struct qed_hwfn *p_hwfn,
Yuval Mintz1a635e42016-08-15 10:42:43 +03001440 struct qed_ptt *p_ptt, int hw_mode)
Yuval Mintzfe56b9e2015-10-26 11:02:25 +02001441{
Mintz, Yuvalfc6575b2017-05-29 09:53:14 +03001442 int rc = 0;
1443
1444 rc = qed_init_run(p_hwfn, p_ptt, PHASE_PORT, p_hwfn->port_id, hw_mode);
1445 if (rc)
1446 return rc;
1447
1448 qed_wr(p_hwfn, p_ptt, PGLUE_B_REG_MASTER_WRITE_PAD_ENABLE, 0);
1449
1450 return 0;
Yuval Mintzfe56b9e2015-10-26 11:02:25 +02001451}
1452
1453static int qed_hw_init_pf(struct qed_hwfn *p_hwfn,
1454 struct qed_ptt *p_ptt,
Chopra, Manish199684302017-04-24 10:00:44 -07001455 struct qed_tunnel_info *p_tunn,
Yuval Mintzfe56b9e2015-10-26 11:02:25 +02001456 int hw_mode,
1457 bool b_hw_start,
1458 enum qed_int_mode int_mode,
1459 bool allow_npar_tx_switch)
1460{
1461 u8 rel_pf_id = p_hwfn->rel_pf_id;
1462 int rc = 0;
1463
1464 if (p_hwfn->mcp_info) {
1465 struct qed_mcp_function_info *p_info;
1466
1467 p_info = &p_hwfn->mcp_info->func_info;
1468 if (p_info->bandwidth_min)
1469 p_hwfn->qm_info.pf_wfq = p_info->bandwidth_min;
1470
1471 /* Update rate limit once we'll actually have a link */
Manish Chopra4b01e512016-04-26 10:56:09 -04001472 p_hwfn->qm_info.pf_rl = 100000;
Yuval Mintzfe56b9e2015-10-26 11:02:25 +02001473 }
1474
Rahul Verma15582962017-04-06 15:58:29 +03001475 qed_cxt_hw_init_pf(p_hwfn, p_ptt);
Yuval Mintzfe56b9e2015-10-26 11:02:25 +02001476
1477 qed_int_igu_init_rt(p_hwfn);
1478
1479 /* Set VLAN in NIG if needed */
Yuval Mintz1a635e42016-08-15 10:42:43 +03001480 if (hw_mode & BIT(MODE_MF_SD)) {
Yuval Mintzfe56b9e2015-10-26 11:02:25 +02001481 DP_VERBOSE(p_hwfn, NETIF_MSG_HW, "Configuring LLH_FUNC_TAG\n");
1482 STORE_RT_REG(p_hwfn, NIG_REG_LLH_FUNC_TAG_EN_RT_OFFSET, 1);
1483 STORE_RT_REG(p_hwfn, NIG_REG_LLH_FUNC_TAG_VALUE_RT_OFFSET,
1484 p_hwfn->hw_info.ovlan);
1485 }
1486
1487 /* Enable classification by MAC if needed */
Yuval Mintz1a635e42016-08-15 10:42:43 +03001488 if (hw_mode & BIT(MODE_MF_SI)) {
Yuval Mintzfe56b9e2015-10-26 11:02:25 +02001489 DP_VERBOSE(p_hwfn, NETIF_MSG_HW,
1490 "Configuring TAGMAC_CLS_TYPE\n");
1491 STORE_RT_REG(p_hwfn,
1492 NIG_REG_LLH_FUNC_TAGMAC_CLS_TYPE_RT_OFFSET, 1);
1493 }
1494
1495 /* Protocl Configuration */
Yuval Mintzdbb799c2016-06-03 14:35:35 +03001496 STORE_RT_REG(p_hwfn, PRS_REG_SEARCH_TCP_RT_OFFSET,
1497 (p_hwfn->hw_info.personality == QED_PCI_ISCSI) ? 1 : 0);
Arun Easi1e128c82017-02-15 06:28:22 -08001498 STORE_RT_REG(p_hwfn, PRS_REG_SEARCH_FCOE_RT_OFFSET,
1499 (p_hwfn->hw_info.personality == QED_PCI_FCOE) ? 1 : 0);
Yuval Mintzfe56b9e2015-10-26 11:02:25 +02001500 STORE_RT_REG(p_hwfn, PRS_REG_SEARCH_ROCE_RT_OFFSET, 0);
1501
1502 /* Cleanup chip from previous driver if such remains exist */
Yuval Mintz0b55e272016-05-11 16:36:15 +03001503 rc = qed_final_cleanup(p_hwfn, p_ptt, rel_pf_id, false);
Yuval Mintz1a635e42016-08-15 10:42:43 +03001504 if (rc)
Yuval Mintzfe56b9e2015-10-26 11:02:25 +02001505 return rc;
1506
1507 /* PF Init sequence */
1508 rc = qed_init_run(p_hwfn, p_ptt, PHASE_PF, rel_pf_id, hw_mode);
1509 if (rc)
1510 return rc;
1511
1512 /* QM_PF Init sequence (may be invoked separately e.g. for DCB) */
1513 rc = qed_init_run(p_hwfn, p_ptt, PHASE_QM_PF, rel_pf_id, hw_mode);
1514 if (rc)
1515 return rc;
1516
1517 /* Pure runtime initializations - directly to the HW */
1518 qed_int_igu_init_pure_rt(p_hwfn, p_ptt, true, true);
1519
Ram Amrani51ff1722016-10-01 21:59:57 +03001520 rc = qed_hw_init_pf_doorbell_bar(p_hwfn, p_ptt);
1521 if (rc)
1522 return rc;
1523
Yuval Mintzfe56b9e2015-10-26 11:02:25 +02001524 if (b_hw_start) {
1525 /* enable interrupts */
1526 qed_int_igu_enable(p_hwfn, p_ptt, int_mode);
1527
1528 /* send function start command */
Manish Chopra4f646752017-05-23 09:41:20 +03001529 rc = qed_sp_pf_start(p_hwfn, p_ptt, p_tunn,
1530 p_hwfn->cdev->mf_mode,
Yuval Mintz831bfb0e2016-05-11 16:36:25 +03001531 allow_npar_tx_switch);
Arun Easi1e128c82017-02-15 06:28:22 -08001532 if (rc) {
Yuval Mintzfe56b9e2015-10-26 11:02:25 +02001533 DP_NOTICE(p_hwfn, "Function start ramrod failed\n");
Arun Easi1e128c82017-02-15 06:28:22 -08001534 return rc;
1535 }
1536 if (p_hwfn->hw_info.personality == QED_PCI_FCOE) {
1537 qed_wr(p_hwfn, p_ptt, PRS_REG_SEARCH_TAG1, BIT(2));
1538 qed_wr(p_hwfn, p_ptt,
1539 PRS_REG_PKT_LEN_STAT_TAGS_NOT_COUNTED_FIRST,
1540 0x100);
1541 }
Yuval Mintzfe56b9e2015-10-26 11:02:25 +02001542 }
1543 return rc;
1544}
1545
1546static int qed_change_pci_hwfn(struct qed_hwfn *p_hwfn,
1547 struct qed_ptt *p_ptt,
1548 u8 enable)
1549{
1550 u32 delay_idx = 0, val, set_val = enable ? 1 : 0;
1551
1552 /* Change PF in PXP */
1553 qed_wr(p_hwfn, p_ptt,
1554 PGLUE_B_REG_INTERNAL_PFID_ENABLE_MASTER, set_val);
1555
1556 /* wait until value is set - try for 1 second every 50us */
1557 for (delay_idx = 0; delay_idx < 20000; delay_idx++) {
1558 val = qed_rd(p_hwfn, p_ptt,
1559 PGLUE_B_REG_INTERNAL_PFID_ENABLE_MASTER);
1560 if (val == set_val)
1561 break;
1562
1563 usleep_range(50, 60);
1564 }
1565
1566 if (val != set_val) {
1567 DP_NOTICE(p_hwfn,
1568 "PFID_ENABLE_MASTER wasn't changed after a second\n");
1569 return -EAGAIN;
1570 }
1571
1572 return 0;
1573}
1574
1575static void qed_reset_mb_shadow(struct qed_hwfn *p_hwfn,
1576 struct qed_ptt *p_main_ptt)
1577{
1578 /* Read shadow of current MFW mailbox */
1579 qed_mcp_read_mb(p_hwfn, p_main_ptt);
1580 memcpy(p_hwfn->mcp_info->mfw_mb_shadow,
Yuval Mintz1a635e42016-08-15 10:42:43 +03001581 p_hwfn->mcp_info->mfw_mb_cur, p_hwfn->mcp_info->mfw_mb_length);
Yuval Mintzfe56b9e2015-10-26 11:02:25 +02001582}
1583
Tomer Tayar5d24bcf2017-03-28 15:12:52 +03001584static void
1585qed_fill_load_req_params(struct qed_load_req_params *p_load_req,
1586 struct qed_drv_load_params *p_drv_load)
1587{
1588 memset(p_load_req, 0, sizeof(*p_load_req));
1589
1590 p_load_req->drv_role = p_drv_load->is_crash_kernel ?
1591 QED_DRV_ROLE_KDUMP : QED_DRV_ROLE_OS;
1592 p_load_req->timeout_val = p_drv_load->mfw_timeout_val;
1593 p_load_req->avoid_eng_reset = p_drv_load->avoid_eng_reset;
1594 p_load_req->override_force_load = p_drv_load->override_force_load;
1595}
1596
Chopra, Manisheaf3c0c2017-04-24 10:00:49 -07001597static int qed_vf_start(struct qed_hwfn *p_hwfn,
1598 struct qed_hw_init_params *p_params)
1599{
1600 if (p_params->p_tunn) {
1601 qed_vf_set_vf_start_tunn_update_param(p_params->p_tunn);
1602 qed_vf_pf_tunnel_param_update(p_hwfn, p_params->p_tunn);
1603 }
1604
1605 p_hwfn->b_int_enabled = 1;
1606
1607 return 0;
1608}
1609
Mintz, Yuvalc0c2d0b2017-03-28 15:12:51 +03001610int qed_hw_init(struct qed_dev *cdev, struct qed_hw_init_params *p_params)
Yuval Mintzfe56b9e2015-10-26 11:02:25 +02001611{
Tomer Tayar5d24bcf2017-03-28 15:12:52 +03001612 struct qed_load_req_params load_req_params;
Sudarsana Kalluru0fefbfb2016-10-31 07:14:21 +02001613 u32 load_code, param, drv_mb_param;
1614 bool b_default_mtu = true;
1615 struct qed_hwfn *p_hwfn;
1616 int rc = 0, mfw_rc, i;
Yuval Mintzfe56b9e2015-10-26 11:02:25 +02001617
Mintz, Yuvalc0c2d0b2017-03-28 15:12:51 +03001618 if ((p_params->int_mode == QED_INT_MODE_MSI) && (cdev->num_hwfns > 1)) {
Sudarsana Reddy Kallurubb13ace2016-05-26 11:01:23 +03001619 DP_NOTICE(cdev, "MSI mode is not supported for CMT devices\n");
1620 return -EINVAL;
1621 }
1622
Yuval Mintz1408cc1f2016-05-11 16:36:14 +03001623 if (IS_PF(cdev)) {
Mintz, Yuvalc0c2d0b2017-03-28 15:12:51 +03001624 rc = qed_init_fw_data(cdev, p_params->bin_fw_data);
Yuval Mintz1a635e42016-08-15 10:42:43 +03001625 if (rc)
Yuval Mintz1408cc1f2016-05-11 16:36:14 +03001626 return rc;
1627 }
Yuval Mintzfe56b9e2015-10-26 11:02:25 +02001628
1629 for_each_hwfn(cdev, i) {
1630 struct qed_hwfn *p_hwfn = &cdev->hwfns[i];
1631
Sudarsana Kalluru0fefbfb2016-10-31 07:14:21 +02001632 /* If management didn't provide a default, set one of our own */
1633 if (!p_hwfn->hw_info.mtu) {
1634 p_hwfn->hw_info.mtu = 1500;
1635 b_default_mtu = false;
1636 }
1637
Yuval Mintz1408cc1f2016-05-11 16:36:14 +03001638 if (IS_VF(cdev)) {
Chopra, Manisheaf3c0c2017-04-24 10:00:49 -07001639 qed_vf_start(p_hwfn, p_params);
Yuval Mintz1408cc1f2016-05-11 16:36:14 +03001640 continue;
1641 }
1642
Yuval Mintzfe56b9e2015-10-26 11:02:25 +02001643 /* Enable DMAE in PXP */
1644 rc = qed_change_pci_hwfn(p_hwfn, p_hwfn->p_main_ptt, true);
1645
Mintz, Yuval9c79dda2017-03-14 16:23:54 +02001646 rc = qed_calc_hw_mode(p_hwfn);
1647 if (rc)
1648 return rc;
Yuval Mintzfe56b9e2015-10-26 11:02:25 +02001649
Tomer Tayar5d24bcf2017-03-28 15:12:52 +03001650 qed_fill_load_req_params(&load_req_params,
1651 p_params->p_drv_load_params);
1652 rc = qed_mcp_load_req(p_hwfn, p_hwfn->p_main_ptt,
1653 &load_req_params);
Yuval Mintzfe56b9e2015-10-26 11:02:25 +02001654 if (rc) {
Tomer Tayar5d24bcf2017-03-28 15:12:52 +03001655 DP_NOTICE(p_hwfn, "Failed sending a LOAD_REQ command\n");
Yuval Mintzfe56b9e2015-10-26 11:02:25 +02001656 return rc;
1657 }
1658
Tomer Tayar5d24bcf2017-03-28 15:12:52 +03001659 load_code = load_req_params.load_code;
Yuval Mintzfe56b9e2015-10-26 11:02:25 +02001660 DP_VERBOSE(p_hwfn, QED_MSG_SP,
Tomer Tayar5d24bcf2017-03-28 15:12:52 +03001661 "Load request was sent. Load code: 0x%x\n",
1662 load_code);
1663
1664 qed_reset_mb_shadow(p_hwfn, p_hwfn->p_main_ptt);
Yuval Mintzfe56b9e2015-10-26 11:02:25 +02001665
1666 p_hwfn->first_on_engine = (load_code ==
1667 FW_MSG_CODE_DRV_LOAD_ENGINE);
1668
1669 switch (load_code) {
1670 case FW_MSG_CODE_DRV_LOAD_ENGINE:
1671 rc = qed_hw_init_common(p_hwfn, p_hwfn->p_main_ptt,
1672 p_hwfn->hw_info.hw_mode);
1673 if (rc)
1674 break;
1675 /* Fall into */
1676 case FW_MSG_CODE_DRV_LOAD_PORT:
1677 rc = qed_hw_init_port(p_hwfn, p_hwfn->p_main_ptt,
1678 p_hwfn->hw_info.hw_mode);
1679 if (rc)
1680 break;
1681
1682 /* Fall into */
1683 case FW_MSG_CODE_DRV_LOAD_FUNCTION:
1684 rc = qed_hw_init_pf(p_hwfn, p_hwfn->p_main_ptt,
Mintz, Yuvalc0c2d0b2017-03-28 15:12:51 +03001685 p_params->p_tunn,
1686 p_hwfn->hw_info.hw_mode,
1687 p_params->b_hw_start,
1688 p_params->int_mode,
1689 p_params->allow_npar_tx_switch);
Yuval Mintzfe56b9e2015-10-26 11:02:25 +02001690 break;
1691 default:
Mintz, Yuvalc0c2d0b2017-03-28 15:12:51 +03001692 DP_NOTICE(p_hwfn,
1693 "Unexpected load code [0x%08x]", load_code);
Yuval Mintzfe56b9e2015-10-26 11:02:25 +02001694 rc = -EINVAL;
1695 break;
1696 }
1697
1698 if (rc)
1699 DP_NOTICE(p_hwfn,
1700 "init phase failed for loadcode 0x%x (rc %d)\n",
1701 load_code, rc);
1702
1703 /* ACK mfw regardless of success or failure of initialization */
1704 mfw_rc = qed_mcp_cmd(p_hwfn, p_hwfn->p_main_ptt,
1705 DRV_MSG_CODE_LOAD_DONE,
1706 0, &load_code, &param);
1707 if (rc)
1708 return rc;
1709 if (mfw_rc) {
1710 DP_NOTICE(p_hwfn, "Failed sending LOAD_DONE command\n");
1711 return mfw_rc;
1712 }
1713
Tomer Tayarfc561c82017-05-23 09:41:21 +03001714 /* Check if there is a DID mismatch between nvm-cfg/efuse */
1715 if (param & FW_MB_PARAM_LOAD_DONE_DID_EFUSE_ERROR)
1716 DP_NOTICE(p_hwfn,
1717 "warning: device configuration is not supported on this board type. The device may not function as expected.\n");
1718
Sudarsana Reddy Kalluru39651ab2016-05-17 06:44:26 -04001719 /* send DCBX attention request command */
1720 DP_VERBOSE(p_hwfn,
1721 QED_MSG_DCB,
1722 "sending phony dcbx set command to trigger DCBx attention handling\n");
1723 mfw_rc = qed_mcp_cmd(p_hwfn, p_hwfn->p_main_ptt,
1724 DRV_MSG_CODE_SET_DCBX,
1725 1 << DRV_MB_PARAM_DCBX_NOTIFY_SHIFT,
1726 &load_code, &param);
1727 if (mfw_rc) {
1728 DP_NOTICE(p_hwfn,
1729 "Failed to send DCBX attention request\n");
1730 return mfw_rc;
1731 }
1732
Yuval Mintzfe56b9e2015-10-26 11:02:25 +02001733 p_hwfn->hw_init_done = true;
1734 }
1735
Sudarsana Kalluru0fefbfb2016-10-31 07:14:21 +02001736 if (IS_PF(cdev)) {
1737 p_hwfn = QED_LEADING_HWFN(cdev);
Tomer Tayar5d24bcf2017-03-28 15:12:52 +03001738 drv_mb_param = STORM_FW_VERSION;
Sudarsana Kalluru0fefbfb2016-10-31 07:14:21 +02001739 rc = qed_mcp_cmd(p_hwfn, p_hwfn->p_main_ptt,
1740 DRV_MSG_CODE_OV_UPDATE_STORM_FW_VER,
1741 drv_mb_param, &load_code, &param);
1742 if (rc)
1743 DP_INFO(p_hwfn, "Failed to update firmware version\n");
1744
1745 if (!b_default_mtu) {
1746 rc = qed_mcp_ov_update_mtu(p_hwfn, p_hwfn->p_main_ptt,
1747 p_hwfn->hw_info.mtu);
1748 if (rc)
1749 DP_INFO(p_hwfn,
1750 "Failed to update default mtu\n");
1751 }
1752
1753 rc = qed_mcp_ov_update_driver_state(p_hwfn,
1754 p_hwfn->p_main_ptt,
1755 QED_OV_DRIVER_STATE_DISABLED);
1756 if (rc)
1757 DP_INFO(p_hwfn, "Failed to update driver state\n");
1758
1759 rc = qed_mcp_ov_update_eswitch(p_hwfn, p_hwfn->p_main_ptt,
1760 QED_OV_ESWITCH_VEB);
1761 if (rc)
1762 DP_INFO(p_hwfn, "Failed to update eswitch mode\n");
1763 }
1764
Yuval Mintzfe56b9e2015-10-26 11:02:25 +02001765 return 0;
1766}
1767
1768#define QED_HW_STOP_RETRY_LIMIT (10)
Yuval Mintz1a635e42016-08-15 10:42:43 +03001769static void qed_hw_timers_stop(struct qed_dev *cdev,
1770 struct qed_hwfn *p_hwfn, struct qed_ptt *p_ptt)
Yuval Mintz8c925c42016-03-02 20:26:03 +02001771{
1772 int i;
1773
1774 /* close timers */
1775 qed_wr(p_hwfn, p_ptt, TM_REG_PF_ENABLE_CONN, 0x0);
1776 qed_wr(p_hwfn, p_ptt, TM_REG_PF_ENABLE_TASK, 0x0);
1777
1778 for (i = 0; i < QED_HW_STOP_RETRY_LIMIT; i++) {
1779 if ((!qed_rd(p_hwfn, p_ptt,
1780 TM_REG_PF_SCAN_ACTIVE_CONN)) &&
Yuval Mintz1a635e42016-08-15 10:42:43 +03001781 (!qed_rd(p_hwfn, p_ptt, TM_REG_PF_SCAN_ACTIVE_TASK)))
Yuval Mintz8c925c42016-03-02 20:26:03 +02001782 break;
1783
1784 /* Dependent on number of connection/tasks, possibly
1785 * 1ms sleep is required between polls
1786 */
1787 usleep_range(1000, 2000);
1788 }
1789
1790 if (i < QED_HW_STOP_RETRY_LIMIT)
1791 return;
1792
1793 DP_NOTICE(p_hwfn,
1794 "Timers linear scans are not over [Connection %02x Tasks %02x]\n",
1795 (u8)qed_rd(p_hwfn, p_ptt, TM_REG_PF_SCAN_ACTIVE_CONN),
1796 (u8)qed_rd(p_hwfn, p_ptt, TM_REG_PF_SCAN_ACTIVE_TASK));
1797}
1798
1799void qed_hw_timers_stop_all(struct qed_dev *cdev)
1800{
1801 int j;
1802
1803 for_each_hwfn(cdev, j) {
1804 struct qed_hwfn *p_hwfn = &cdev->hwfns[j];
1805 struct qed_ptt *p_ptt = p_hwfn->p_main_ptt;
1806
1807 qed_hw_timers_stop(cdev, p_hwfn, p_ptt);
1808 }
1809}
1810
Yuval Mintzfe56b9e2015-10-26 11:02:25 +02001811int qed_hw_stop(struct qed_dev *cdev)
1812{
Tomer Tayar12263372017-03-28 15:12:50 +03001813 struct qed_hwfn *p_hwfn;
1814 struct qed_ptt *p_ptt;
1815 int rc, rc2 = 0;
Yuval Mintz8c925c42016-03-02 20:26:03 +02001816 int j;
Yuval Mintzfe56b9e2015-10-26 11:02:25 +02001817
1818 for_each_hwfn(cdev, j) {
Tomer Tayar12263372017-03-28 15:12:50 +03001819 p_hwfn = &cdev->hwfns[j];
1820 p_ptt = p_hwfn->p_main_ptt;
Yuval Mintzfe56b9e2015-10-26 11:02:25 +02001821
1822 DP_VERBOSE(p_hwfn, NETIF_MSG_IFDOWN, "Stopping hw/fw\n");
1823
Yuval Mintz1408cc1f2016-05-11 16:36:14 +03001824 if (IS_VF(cdev)) {
Yuval Mintz0b55e272016-05-11 16:36:15 +03001825 qed_vf_pf_int_cleanup(p_hwfn);
Tomer Tayar12263372017-03-28 15:12:50 +03001826 rc = qed_vf_pf_reset(p_hwfn);
1827 if (rc) {
1828 DP_NOTICE(p_hwfn,
1829 "qed_vf_pf_reset failed. rc = %d.\n",
1830 rc);
1831 rc2 = -EINVAL;
1832 }
Yuval Mintz1408cc1f2016-05-11 16:36:14 +03001833 continue;
1834 }
1835
Yuval Mintzfe56b9e2015-10-26 11:02:25 +02001836 /* mark the hw as uninitialized... */
1837 p_hwfn->hw_init_done = false;
1838
Tomer Tayar12263372017-03-28 15:12:50 +03001839 /* Send unload command to MCP */
1840 rc = qed_mcp_unload_req(p_hwfn, p_ptt);
1841 if (rc) {
Yuval Mintz8c925c42016-03-02 20:26:03 +02001842 DP_NOTICE(p_hwfn,
Tomer Tayar12263372017-03-28 15:12:50 +03001843 "Failed sending a UNLOAD_REQ command. rc = %d.\n",
1844 rc);
1845 rc2 = -EINVAL;
1846 }
1847
1848 qed_slowpath_irq_sync(p_hwfn);
1849
1850 /* After this point no MFW attentions are expected, e.g. prevent
1851 * race between pf stop and dcbx pf update.
1852 */
1853 rc = qed_sp_pf_stop(p_hwfn);
1854 if (rc) {
1855 DP_NOTICE(p_hwfn,
1856 "Failed to close PF against FW [rc = %d]. Continue to stop HW to prevent illegal host access by the device.\n",
1857 rc);
1858 rc2 = -EINVAL;
1859 }
Yuval Mintzfe56b9e2015-10-26 11:02:25 +02001860
1861 qed_wr(p_hwfn, p_ptt,
1862 NIG_REG_RX_LLH_BRB_GATE_DNTFWD_PERPF, 0x1);
1863
1864 qed_wr(p_hwfn, p_ptt, PRS_REG_SEARCH_TCP, 0x0);
1865 qed_wr(p_hwfn, p_ptt, PRS_REG_SEARCH_UDP, 0x0);
1866 qed_wr(p_hwfn, p_ptt, PRS_REG_SEARCH_FCOE, 0x0);
1867 qed_wr(p_hwfn, p_ptt, PRS_REG_SEARCH_ROCE, 0x0);
1868 qed_wr(p_hwfn, p_ptt, PRS_REG_SEARCH_OPENFLOW, 0x0);
1869
Yuval Mintz8c925c42016-03-02 20:26:03 +02001870 qed_hw_timers_stop(cdev, p_hwfn, p_ptt);
Yuval Mintzfe56b9e2015-10-26 11:02:25 +02001871
1872 /* Disable Attention Generation */
1873 qed_int_igu_disable_int(p_hwfn, p_ptt);
1874
1875 qed_wr(p_hwfn, p_ptt, IGU_REG_LEADING_EDGE_LATCH, 0);
1876 qed_wr(p_hwfn, p_ptt, IGU_REG_TRAILING_EDGE_LATCH, 0);
1877
1878 qed_int_igu_init_pure_rt(p_hwfn, p_ptt, false, true);
1879
1880 /* Need to wait 1ms to guarantee SBs are cleared */
1881 usleep_range(1000, 2000);
Tomer Tayar12263372017-03-28 15:12:50 +03001882
1883 /* Disable PF in HW blocks */
1884 qed_wr(p_hwfn, p_ptt, DORQ_REG_PF_DB_ENABLE, 0);
1885 qed_wr(p_hwfn, p_ptt, QM_REG_PF_EN, 0);
1886
1887 qed_mcp_unload_done(p_hwfn, p_ptt);
1888 if (rc) {
1889 DP_NOTICE(p_hwfn,
1890 "Failed sending a UNLOAD_DONE command. rc = %d.\n",
1891 rc);
1892 rc2 = -EINVAL;
1893 }
Yuval Mintzfe56b9e2015-10-26 11:02:25 +02001894 }
1895
Yuval Mintz1408cc1f2016-05-11 16:36:14 +03001896 if (IS_PF(cdev)) {
Tomer Tayar12263372017-03-28 15:12:50 +03001897 p_hwfn = QED_LEADING_HWFN(cdev);
1898 p_ptt = QED_LEADING_HWFN(cdev)->p_main_ptt;
1899
Yuval Mintz1408cc1f2016-05-11 16:36:14 +03001900 /* Disable DMAE in PXP - in CMT, this should only be done for
1901 * first hw-function, and only after all transactions have
1902 * stopped for all active hw-functions.
1903 */
Tomer Tayar12263372017-03-28 15:12:50 +03001904 rc = qed_change_pci_hwfn(p_hwfn, p_ptt, false);
1905 if (rc) {
1906 DP_NOTICE(p_hwfn,
1907 "qed_change_pci_hwfn failed. rc = %d.\n", rc);
1908 rc2 = -EINVAL;
1909 }
Yuval Mintz1408cc1f2016-05-11 16:36:14 +03001910 }
Yuval Mintzfe56b9e2015-10-26 11:02:25 +02001911
Tomer Tayar12263372017-03-28 15:12:50 +03001912 return rc2;
Yuval Mintzfe56b9e2015-10-26 11:02:25 +02001913}
1914
Rahul Verma15582962017-04-06 15:58:29 +03001915int qed_hw_stop_fastpath(struct qed_dev *cdev)
Manish Chopracee4d262015-10-26 11:02:28 +02001916{
Yuval Mintz8c925c42016-03-02 20:26:03 +02001917 int j;
Manish Chopracee4d262015-10-26 11:02:28 +02001918
1919 for_each_hwfn(cdev, j) {
1920 struct qed_hwfn *p_hwfn = &cdev->hwfns[j];
Rahul Verma15582962017-04-06 15:58:29 +03001921 struct qed_ptt *p_ptt;
Yuval Mintzdacd88d2016-05-11 16:36:16 +03001922
1923 if (IS_VF(cdev)) {
1924 qed_vf_pf_int_cleanup(p_hwfn);
1925 continue;
1926 }
Rahul Verma15582962017-04-06 15:58:29 +03001927 p_ptt = qed_ptt_acquire(p_hwfn);
1928 if (!p_ptt)
1929 return -EAGAIN;
Manish Chopracee4d262015-10-26 11:02:28 +02001930
1931 DP_VERBOSE(p_hwfn,
Yuval Mintz1a635e42016-08-15 10:42:43 +03001932 NETIF_MSG_IFDOWN, "Shutting down the fastpath\n");
Manish Chopracee4d262015-10-26 11:02:28 +02001933
1934 qed_wr(p_hwfn, p_ptt,
1935 NIG_REG_RX_LLH_BRB_GATE_DNTFWD_PERPF, 0x1);
1936
1937 qed_wr(p_hwfn, p_ptt, PRS_REG_SEARCH_TCP, 0x0);
1938 qed_wr(p_hwfn, p_ptt, PRS_REG_SEARCH_UDP, 0x0);
1939 qed_wr(p_hwfn, p_ptt, PRS_REG_SEARCH_FCOE, 0x0);
1940 qed_wr(p_hwfn, p_ptt, PRS_REG_SEARCH_ROCE, 0x0);
1941 qed_wr(p_hwfn, p_ptt, PRS_REG_SEARCH_OPENFLOW, 0x0);
1942
Manish Chopracee4d262015-10-26 11:02:28 +02001943 qed_int_igu_init_pure_rt(p_hwfn, p_ptt, false, false);
1944
1945 /* Need to wait 1ms to guarantee SBs are cleared */
1946 usleep_range(1000, 2000);
Rahul Verma15582962017-04-06 15:58:29 +03001947 qed_ptt_release(p_hwfn, p_ptt);
Manish Chopracee4d262015-10-26 11:02:28 +02001948 }
Rahul Verma15582962017-04-06 15:58:29 +03001949
1950 return 0;
Manish Chopracee4d262015-10-26 11:02:28 +02001951}
1952
Rahul Verma15582962017-04-06 15:58:29 +03001953int qed_hw_start_fastpath(struct qed_hwfn *p_hwfn)
Manish Chopracee4d262015-10-26 11:02:28 +02001954{
Rahul Verma15582962017-04-06 15:58:29 +03001955 struct qed_ptt *p_ptt;
1956
Yuval Mintzdacd88d2016-05-11 16:36:16 +03001957 if (IS_VF(p_hwfn->cdev))
Rahul Verma15582962017-04-06 15:58:29 +03001958 return 0;
1959
1960 p_ptt = qed_ptt_acquire(p_hwfn);
1961 if (!p_ptt)
1962 return -EAGAIN;
Yuval Mintzdacd88d2016-05-11 16:36:16 +03001963
Michal Kalderonf855df22017-05-23 09:41:25 +03001964 /* If roce info is allocated it means roce is initialized and should
1965 * be enabled in searcher.
1966 */
1967 if (p_hwfn->p_rdma_info &&
1968 p_hwfn->b_rdma_enabled_in_prs)
1969 qed_wr(p_hwfn, p_ptt, p_hwfn->rdma_prs_search_reg, 0x1);
1970
Manish Chopracee4d262015-10-26 11:02:28 +02001971 /* Re-open incoming traffic */
Rahul Verma15582962017-04-06 15:58:29 +03001972 qed_wr(p_hwfn, p_ptt, NIG_REG_RX_LLH_BRB_GATE_DNTFWD_PERPF, 0x0);
1973 qed_ptt_release(p_hwfn, p_ptt);
1974
1975 return 0;
Manish Chopracee4d262015-10-26 11:02:28 +02001976}
1977
Yuval Mintzfe56b9e2015-10-26 11:02:25 +02001978/* Free hwfn memory and resources acquired in hw_hwfn_prepare */
1979static void qed_hw_hwfn_free(struct qed_hwfn *p_hwfn)
1980{
1981 qed_ptt_pool_free(p_hwfn);
1982 kfree(p_hwfn->hw_info.p_igu_info);
Tomer Tayar3587cb82017-05-21 12:10:56 +03001983 p_hwfn->hw_info.p_igu_info = NULL;
Yuval Mintzfe56b9e2015-10-26 11:02:25 +02001984}
1985
1986/* Setup bar access */
Yuval Mintz12e09c62016-03-02 20:26:01 +02001987static void qed_hw_hwfn_prepare(struct qed_hwfn *p_hwfn)
Yuval Mintzfe56b9e2015-10-26 11:02:25 +02001988{
Yuval Mintzfe56b9e2015-10-26 11:02:25 +02001989 /* clear indirect access */
Mintz, Yuval9c79dda2017-03-14 16:23:54 +02001990 if (QED_IS_AH(p_hwfn->cdev)) {
1991 qed_wr(p_hwfn, p_hwfn->p_main_ptt,
1992 PGLUE_B_REG_PGL_ADDR_E8_F0_K2, 0);
1993 qed_wr(p_hwfn, p_hwfn->p_main_ptt,
1994 PGLUE_B_REG_PGL_ADDR_EC_F0_K2, 0);
1995 qed_wr(p_hwfn, p_hwfn->p_main_ptt,
1996 PGLUE_B_REG_PGL_ADDR_F0_F0_K2, 0);
1997 qed_wr(p_hwfn, p_hwfn->p_main_ptt,
1998 PGLUE_B_REG_PGL_ADDR_F4_F0_K2, 0);
1999 } else {
2000 qed_wr(p_hwfn, p_hwfn->p_main_ptt,
2001 PGLUE_B_REG_PGL_ADDR_88_F0_BB, 0);
2002 qed_wr(p_hwfn, p_hwfn->p_main_ptt,
2003 PGLUE_B_REG_PGL_ADDR_8C_F0_BB, 0);
2004 qed_wr(p_hwfn, p_hwfn->p_main_ptt,
2005 PGLUE_B_REG_PGL_ADDR_90_F0_BB, 0);
2006 qed_wr(p_hwfn, p_hwfn->p_main_ptt,
2007 PGLUE_B_REG_PGL_ADDR_94_F0_BB, 0);
2008 }
Yuval Mintzfe56b9e2015-10-26 11:02:25 +02002009
2010 /* Clean Previous errors if such exist */
2011 qed_wr(p_hwfn, p_hwfn->p_main_ptt,
Yuval Mintz1a635e42016-08-15 10:42:43 +03002012 PGLUE_B_REG_WAS_ERROR_PF_31_0_CLR, 1 << p_hwfn->abs_pf_id);
Yuval Mintzfe56b9e2015-10-26 11:02:25 +02002013
2014 /* enable internal target-read */
2015 qed_wr(p_hwfn, p_hwfn->p_main_ptt,
2016 PGLUE_B_REG_INTERNAL_PFID_ENABLE_TARGET_READ, 1);
Yuval Mintzfe56b9e2015-10-26 11:02:25 +02002017}
2018
2019static void get_function_id(struct qed_hwfn *p_hwfn)
2020{
2021 /* ME Register */
Yuval Mintz1a635e42016-08-15 10:42:43 +03002022 p_hwfn->hw_info.opaque_fid = (u16) REG_RD(p_hwfn,
2023 PXP_PF_ME_OPAQUE_ADDR);
Yuval Mintzfe56b9e2015-10-26 11:02:25 +02002024
2025 p_hwfn->hw_info.concrete_fid = REG_RD(p_hwfn, PXP_PF_ME_CONCRETE_ADDR);
2026
2027 p_hwfn->abs_pf_id = (p_hwfn->hw_info.concrete_fid >> 16) & 0xf;
2028 p_hwfn->rel_pf_id = GET_FIELD(p_hwfn->hw_info.concrete_fid,
2029 PXP_CONCRETE_FID_PFID);
2030 p_hwfn->port_id = GET_FIELD(p_hwfn->hw_info.concrete_fid,
2031 PXP_CONCRETE_FID_PORT);
Yuval Mintz525ef5c2016-08-15 10:42:45 +03002032
2033 DP_VERBOSE(p_hwfn, NETIF_MSG_PROBE,
2034 "Read ME register: Concrete 0x%08x Opaque 0x%04x\n",
2035 p_hwfn->hw_info.concrete_fid, p_hwfn->hw_info.opaque_fid);
Yuval Mintzfe56b9e2015-10-26 11:02:25 +02002036}
2037
Yuval Mintz25c089d2015-10-26 11:02:26 +02002038static void qed_hw_set_feat(struct qed_hwfn *p_hwfn)
2039{
2040 u32 *feat_num = p_hwfn->hw_info.feat_num;
Mintz, Yuvalebbdcc62017-06-01 15:29:10 +03002041 struct qed_sb_cnt_info sb_cnt;
Mintz, Yuval810bb1f2017-03-23 15:50:19 +02002042 u32 non_l2_sbs = 0;
Yuval Mintz25c089d2015-10-26 11:02:26 +02002043
Mintz, Yuvalebbdcc62017-06-01 15:29:10 +03002044 memset(&sb_cnt, 0, sizeof(sb_cnt));
2045 qed_int_get_num_sbs(p_hwfn, &sb_cnt);
2046
Yuval Mintz0189efb2016-10-13 22:57:02 +03002047 if (IS_ENABLED(CONFIG_QED_RDMA) &&
2048 p_hwfn->hw_info.personality == QED_PCI_ETH_ROCE) {
2049 /* Roce CNQ each requires: 1 status block + 1 CNQ. We divide
2050 * the status blocks equally between L2 / RoCE but with
2051 * consideration as to how many l2 queues / cnqs we have.
2052 */
Ram Amrani51ff1722016-10-01 21:59:57 +03002053 feat_num[QED_RDMA_CNQ] =
Mintz, Yuvalebbdcc62017-06-01 15:29:10 +03002054 min_t(u32, sb_cnt.cnt / 2,
Ram Amrani51ff1722016-10-01 21:59:57 +03002055 RESC_NUM(p_hwfn, QED_RDMA_CNQ_RAM));
Mintz, Yuval810bb1f2017-03-23 15:50:19 +02002056
2057 non_l2_sbs = feat_num[QED_RDMA_CNQ];
Ram Amrani51ff1722016-10-01 21:59:57 +03002058 }
Yuval Mintz0189efb2016-10-13 22:57:02 +03002059
Mintz, Yuvaldec26532017-03-23 15:50:20 +02002060 if (p_hwfn->hw_info.personality == QED_PCI_ETH_ROCE ||
2061 p_hwfn->hw_info.personality == QED_PCI_ETH) {
2062 /* Start by allocating VF queues, then PF's */
Mintz, Yuvaldec26532017-03-23 15:50:20 +02002063 feat_num[QED_VF_L2_QUE] = min_t(u32,
2064 RESC_NUM(p_hwfn, QED_L2_QUEUE),
Mintz, Yuvalebbdcc62017-06-01 15:29:10 +03002065 sb_cnt.iov_cnt);
Mintz, Yuvaldec26532017-03-23 15:50:20 +02002066 feat_num[QED_PF_L2_QUE] = min_t(u32,
Mintz, Yuvalebbdcc62017-06-01 15:29:10 +03002067 sb_cnt.cnt - non_l2_sbs,
Mintz, Yuvaldec26532017-03-23 15:50:20 +02002068 RESC_NUM(p_hwfn,
2069 QED_L2_QUEUE) -
2070 FEAT_NUM(p_hwfn,
2071 QED_VF_L2_QUE));
2072 }
Mintz, Yuval5a1f9652016-10-31 07:14:26 +02002073
Mintz, Yuval3c5da942017-06-02 08:58:31 +03002074 if (p_hwfn->hw_info.personality == QED_PCI_FCOE)
2075 feat_num[QED_FCOE_CQ] = min_t(u32, sb_cnt.cnt,
2076 RESC_NUM(p_hwfn,
2077 QED_CMDQS_CQS));
2078
Mintz, Yuval08737a32017-04-06 15:58:33 +03002079 if (p_hwfn->hw_info.personality == QED_PCI_ISCSI)
Mintz, Yuvalebbdcc62017-06-01 15:29:10 +03002080 feat_num[QED_ISCSI_CQ] = min_t(u32, sb_cnt.cnt,
Mintz, Yuval08737a32017-04-06 15:58:33 +03002081 RESC_NUM(p_hwfn,
2082 QED_CMDQS_CQS));
Mintz, Yuval5a1f9652016-10-31 07:14:26 +02002083 DP_VERBOSE(p_hwfn,
2084 NETIF_MSG_PROBE,
Mintz, Yuval3c5da942017-06-02 08:58:31 +03002085 "#PF_L2_QUEUES=%d VF_L2_QUEUES=%d #ROCE_CNQ=%d FCOE_CQ=%d ISCSI_CQ=%d #SBS=%d\n",
Mintz, Yuval5a1f9652016-10-31 07:14:26 +02002086 (int)FEAT_NUM(p_hwfn, QED_PF_L2_QUE),
2087 (int)FEAT_NUM(p_hwfn, QED_VF_L2_QUE),
2088 (int)FEAT_NUM(p_hwfn, QED_RDMA_CNQ),
Mintz, Yuval3c5da942017-06-02 08:58:31 +03002089 (int)FEAT_NUM(p_hwfn, QED_FCOE_CQ),
Mintz, Yuval08737a32017-04-06 15:58:33 +03002090 (int)FEAT_NUM(p_hwfn, QED_ISCSI_CQ),
Mintz, Yuvalebbdcc62017-06-01 15:29:10 +03002091 (int)sb_cnt.cnt);
Yuval Mintz25c089d2015-10-26 11:02:26 +02002092}
2093
Tomer Tayar9c8517c2017-03-28 15:12:55 +03002094const char *qed_hw_get_resc_name(enum qed_resources res_id)
Tomer Tayar2edbff82016-10-31 07:14:27 +02002095{
2096 switch (res_id) {
Tomer Tayar2edbff82016-10-31 07:14:27 +02002097 case QED_L2_QUEUE:
2098 return "L2_QUEUE";
2099 case QED_VPORT:
2100 return "VPORT";
2101 case QED_RSS_ENG:
2102 return "RSS_ENG";
2103 case QED_PQ:
2104 return "PQ";
2105 case QED_RL:
2106 return "RL";
2107 case QED_MAC:
2108 return "MAC";
2109 case QED_VLAN:
2110 return "VLAN";
2111 case QED_RDMA_CNQ_RAM:
2112 return "RDMA_CNQ_RAM";
2113 case QED_ILT:
2114 return "ILT";
2115 case QED_LL2_QUEUE:
2116 return "LL2_QUEUE";
2117 case QED_CMDQS_CQS:
2118 return "CMDQS_CQS";
2119 case QED_RDMA_STATS_QUEUE:
2120 return "RDMA_STATS_QUEUE";
Tomer Tayar9c8517c2017-03-28 15:12:55 +03002121 case QED_BDQ:
2122 return "BDQ";
2123 case QED_SB:
2124 return "SB";
Tomer Tayar2edbff82016-10-31 07:14:27 +02002125 default:
2126 return "UNKNOWN_RESOURCE";
2127 }
2128}
2129
Tomer Tayar9c8517c2017-03-28 15:12:55 +03002130static int
2131__qed_hw_set_soft_resc_size(struct qed_hwfn *p_hwfn,
2132 struct qed_ptt *p_ptt,
2133 enum qed_resources res_id,
2134 u32 resc_max_val, u32 *p_mcp_resp)
Tomer Tayar2edbff82016-10-31 07:14:27 +02002135{
Tomer Tayar9c8517c2017-03-28 15:12:55 +03002136 int rc;
2137
2138 rc = qed_mcp_set_resc_max_val(p_hwfn, p_ptt, res_id,
2139 resc_max_val, p_mcp_resp);
2140 if (rc) {
2141 DP_NOTICE(p_hwfn,
2142 "MFW response failure for a max value setting of resource %d [%s]\n",
2143 res_id, qed_hw_get_resc_name(res_id));
2144 return rc;
2145 }
2146
2147 if (*p_mcp_resp != FW_MSG_CODE_RESOURCE_ALLOC_OK)
2148 DP_INFO(p_hwfn,
2149 "Failed to set the max value of resource %d [%s]. mcp_resp = 0x%08x.\n",
2150 res_id, qed_hw_get_resc_name(res_id), *p_mcp_resp);
2151
2152 return 0;
2153}
2154
2155static int
2156qed_hw_set_soft_resc_size(struct qed_hwfn *p_hwfn, struct qed_ptt *p_ptt)
2157{
2158 bool b_ah = QED_IS_AH(p_hwfn->cdev);
2159 u32 resc_max_val, mcp_resp;
2160 u8 res_id;
2161 int rc;
2162
2163 for (res_id = 0; res_id < QED_MAX_RESC; res_id++) {
2164 switch (res_id) {
2165 case QED_LL2_QUEUE:
2166 resc_max_val = MAX_NUM_LL2_RX_QUEUES;
2167 break;
2168 case QED_RDMA_CNQ_RAM:
2169 /* No need for a case for QED_CMDQS_CQS since
2170 * CNQ/CMDQS are the same resource.
2171 */
2172 resc_max_val = NUM_OF_CMDQS_CQS;
2173 break;
2174 case QED_RDMA_STATS_QUEUE:
2175 resc_max_val = b_ah ? RDMA_NUM_STATISTIC_COUNTERS_K2
2176 : RDMA_NUM_STATISTIC_COUNTERS_BB;
2177 break;
2178 case QED_BDQ:
2179 resc_max_val = BDQ_NUM_RESOURCES;
2180 break;
2181 default:
2182 continue;
2183 }
2184
2185 rc = __qed_hw_set_soft_resc_size(p_hwfn, p_ptt, res_id,
2186 resc_max_val, &mcp_resp);
2187 if (rc)
2188 return rc;
2189
2190 /* There's no point to continue to the next resource if the
2191 * command is not supported by the MFW.
2192 * We do continue if the command is supported but the resource
2193 * is unknown to the MFW. Such a resource will be later
2194 * configured with the default allocation values.
2195 */
2196 if (mcp_resp == FW_MSG_CODE_UNSUPPORTED)
2197 return -EINVAL;
2198 }
2199
2200 return 0;
2201}
2202
2203static
2204int qed_hw_get_dflt_resc(struct qed_hwfn *p_hwfn,
2205 enum qed_resources res_id,
2206 u32 *p_resc_num, u32 *p_resc_start)
2207{
2208 u8 num_funcs = p_hwfn->num_funcs_on_engine;
2209 bool b_ah = QED_IS_AH(p_hwfn->cdev);
Tomer Tayar9c8517c2017-03-28 15:12:55 +03002210
2211 switch (res_id) {
2212 case QED_L2_QUEUE:
2213 *p_resc_num = (b_ah ? MAX_NUM_L2_QUEUES_K2 :
2214 MAX_NUM_L2_QUEUES_BB) / num_funcs;
2215 break;
2216 case QED_VPORT:
2217 *p_resc_num = (b_ah ? MAX_NUM_VPORTS_K2 :
2218 MAX_NUM_VPORTS_BB) / num_funcs;
2219 break;
2220 case QED_RSS_ENG:
2221 *p_resc_num = (b_ah ? ETH_RSS_ENGINE_NUM_K2 :
2222 ETH_RSS_ENGINE_NUM_BB) / num_funcs;
2223 break;
2224 case QED_PQ:
2225 *p_resc_num = (b_ah ? MAX_QM_TX_QUEUES_K2 :
2226 MAX_QM_TX_QUEUES_BB) / num_funcs;
2227 *p_resc_num &= ~0x7; /* The granularity of the PQs is 8 */
2228 break;
2229 case QED_RL:
2230 *p_resc_num = MAX_QM_GLOBAL_RLS / num_funcs;
2231 break;
2232 case QED_MAC:
2233 case QED_VLAN:
2234 /* Each VFC resource can accommodate both a MAC and a VLAN */
2235 *p_resc_num = ETH_NUM_MAC_FILTERS / num_funcs;
2236 break;
2237 case QED_ILT:
2238 *p_resc_num = (b_ah ? PXP_NUM_ILT_RECORDS_K2 :
2239 PXP_NUM_ILT_RECORDS_BB) / num_funcs;
2240 break;
2241 case QED_LL2_QUEUE:
2242 *p_resc_num = MAX_NUM_LL2_RX_QUEUES / num_funcs;
2243 break;
2244 case QED_RDMA_CNQ_RAM:
2245 case QED_CMDQS_CQS:
2246 /* CNQ/CMDQS are the same resource */
2247 *p_resc_num = NUM_OF_CMDQS_CQS / num_funcs;
2248 break;
2249 case QED_RDMA_STATS_QUEUE:
2250 *p_resc_num = (b_ah ? RDMA_NUM_STATISTIC_COUNTERS_K2 :
2251 RDMA_NUM_STATISTIC_COUNTERS_BB) / num_funcs;
2252 break;
2253 case QED_BDQ:
2254 if (p_hwfn->hw_info.personality != QED_PCI_ISCSI &&
2255 p_hwfn->hw_info.personality != QED_PCI_FCOE)
2256 *p_resc_num = 0;
2257 else
2258 *p_resc_num = 1;
2259 break;
2260 case QED_SB:
Mintz, Yuvalebbdcc62017-06-01 15:29:10 +03002261 /* Since we want its value to reflect whether MFW supports
2262 * the new scheme, have a default of 0.
2263 */
2264 *p_resc_num = 0;
Tomer Tayar9c8517c2017-03-28 15:12:55 +03002265 break;
2266 default:
2267 return -EINVAL;
2268 }
2269
2270 switch (res_id) {
2271 case QED_BDQ:
2272 if (!*p_resc_num)
2273 *p_resc_start = 0;
Tomer Tayar78cea9f2017-05-23 09:41:22 +03002274 else if (p_hwfn->cdev->num_ports_in_engine == 4)
Tomer Tayar9c8517c2017-03-28 15:12:55 +03002275 *p_resc_start = p_hwfn->port_id;
2276 else if (p_hwfn->hw_info.personality == QED_PCI_ISCSI)
2277 *p_resc_start = p_hwfn->port_id;
2278 else if (p_hwfn->hw_info.personality == QED_PCI_FCOE)
2279 *p_resc_start = p_hwfn->port_id + 2;
2280 break;
2281 default:
2282 *p_resc_start = *p_resc_num * p_hwfn->enabled_func_idx;
2283 break;
2284 }
2285
2286 return 0;
2287}
2288
2289static int __qed_hw_set_resc_info(struct qed_hwfn *p_hwfn,
2290 enum qed_resources res_id)
2291{
2292 u32 dflt_resc_num = 0, dflt_resc_start = 0;
2293 u32 mcp_resp, *p_resc_num, *p_resc_start;
Tomer Tayar2edbff82016-10-31 07:14:27 +02002294 int rc;
2295
2296 p_resc_num = &RESC_NUM(p_hwfn, res_id);
2297 p_resc_start = &RESC_START(p_hwfn, res_id);
2298
Tomer Tayar9c8517c2017-03-28 15:12:55 +03002299 rc = qed_hw_get_dflt_resc(p_hwfn, res_id, &dflt_resc_num,
2300 &dflt_resc_start);
2301 if (rc) {
Tomer Tayar2edbff82016-10-31 07:14:27 +02002302 DP_ERR(p_hwfn,
2303 "Failed to get default amount for resource %d [%s]\n",
2304 res_id, qed_hw_get_resc_name(res_id));
Tomer Tayar9c8517c2017-03-28 15:12:55 +03002305 return rc;
Tomer Tayar2edbff82016-10-31 07:14:27 +02002306 }
2307
Tomer Tayar9c8517c2017-03-28 15:12:55 +03002308 rc = qed_mcp_get_resc_info(p_hwfn, p_hwfn->p_main_ptt, res_id,
2309 &mcp_resp, p_resc_num, p_resc_start);
Tomer Tayar2edbff82016-10-31 07:14:27 +02002310 if (rc) {
2311 DP_NOTICE(p_hwfn,
2312 "MFW response failure for an allocation request for resource %d [%s]\n",
2313 res_id, qed_hw_get_resc_name(res_id));
2314 return rc;
2315 }
2316
2317 /* Default driver values are applied in the following cases:
2318 * - The resource allocation MB command is not supported by the MFW
2319 * - There is an internal error in the MFW while processing the request
2320 * - The resource ID is unknown to the MFW
2321 */
Tomer Tayar9c8517c2017-03-28 15:12:55 +03002322 if (mcp_resp != FW_MSG_CODE_RESOURCE_ALLOC_OK) {
2323 DP_INFO(p_hwfn,
2324 "Failed to receive allocation info for resource %d [%s]. mcp_resp = 0x%x. Applying default values [%d,%d].\n",
2325 res_id,
2326 qed_hw_get_resc_name(res_id),
2327 mcp_resp, dflt_resc_num, dflt_resc_start);
Tomer Tayar2edbff82016-10-31 07:14:27 +02002328 *p_resc_num = dflt_resc_num;
2329 *p_resc_start = dflt_resc_start;
2330 goto out;
2331 }
2332
Tomer Tayar2edbff82016-10-31 07:14:27 +02002333out:
2334 /* PQs have to divide by 8 [that's the HW granularity].
2335 * Reduce number so it would fit.
2336 */
2337 if ((res_id == QED_PQ) && ((*p_resc_num % 8) || (*p_resc_start % 8))) {
2338 DP_INFO(p_hwfn,
2339 "PQs need to align by 8; Number %08x --> %08x, Start %08x --> %08x\n",
2340 *p_resc_num,
2341 (*p_resc_num) & ~0x7,
2342 *p_resc_start, (*p_resc_start) & ~0x7);
2343 *p_resc_num &= ~0x7;
2344 *p_resc_start &= ~0x7;
2345 }
2346
2347 return 0;
2348}
2349
Tomer Tayar9c8517c2017-03-28 15:12:55 +03002350static int qed_hw_set_resc_info(struct qed_hwfn *p_hwfn)
Yuval Mintzfe56b9e2015-10-26 11:02:25 +02002351{
Tomer Tayar9c8517c2017-03-28 15:12:55 +03002352 int rc;
2353 u8 res_id;
2354
2355 for (res_id = 0; res_id < QED_MAX_RESC; res_id++) {
2356 rc = __qed_hw_set_resc_info(p_hwfn, res_id);
2357 if (rc)
2358 return rc;
2359 }
2360
2361 return 0;
2362}
2363
Tomer Tayar9c8517c2017-03-28 15:12:55 +03002364static int qed_hw_get_resc(struct qed_hwfn *p_hwfn, struct qed_ptt *p_ptt)
2365{
2366 struct qed_resc_unlock_params resc_unlock_params;
2367 struct qed_resc_lock_params resc_lock_params;
Mintz, Yuval9c79dda2017-03-14 16:23:54 +02002368 bool b_ah = QED_IS_AH(p_hwfn->cdev);
Tomer Tayar2edbff82016-10-31 07:14:27 +02002369 u8 res_id;
2370 int rc;
Yuval Mintzfe56b9e2015-10-26 11:02:25 +02002371
Tomer Tayar9c8517c2017-03-28 15:12:55 +03002372 /* Setting the max values of the soft resources and the following
2373 * resources allocation queries should be atomic. Since several PFs can
2374 * run in parallel - a resource lock is needed.
2375 * If either the resource lock or resource set value commands are not
2376 * supported - skip the the max values setting, release the lock if
2377 * needed, and proceed to the queries. Other failures, including a
2378 * failure to acquire the lock, will cause this function to fail.
2379 */
sudarsana.kalluru@cavium.comf470f222017-04-26 09:00:49 -07002380 qed_mcp_resc_lock_default_init(&resc_lock_params, &resc_unlock_params,
2381 QED_RESC_LOCK_RESC_ALLOC, false);
Tomer Tayar9c8517c2017-03-28 15:12:55 +03002382
2383 rc = qed_mcp_resc_lock(p_hwfn, p_ptt, &resc_lock_params);
2384 if (rc && rc != -EINVAL) {
2385 return rc;
2386 } else if (rc == -EINVAL) {
2387 DP_INFO(p_hwfn,
2388 "Skip the max values setting of the soft resources since the resource lock is not supported by the MFW\n");
2389 } else if (!rc && !resc_lock_params.b_granted) {
2390 DP_NOTICE(p_hwfn,
2391 "Failed to acquire the resource lock for the resource allocation commands\n");
2392 return -EBUSY;
2393 } else {
2394 rc = qed_hw_set_soft_resc_size(p_hwfn, p_ptt);
2395 if (rc && rc != -EINVAL) {
2396 DP_NOTICE(p_hwfn,
2397 "Failed to set the max values of the soft resources\n");
2398 goto unlock_and_exit;
2399 } else if (rc == -EINVAL) {
2400 DP_INFO(p_hwfn,
2401 "Skip the max values setting of the soft resources since it is not supported by the MFW\n");
2402 rc = qed_mcp_resc_unlock(p_hwfn, p_ptt,
2403 &resc_unlock_params);
2404 if (rc)
2405 DP_INFO(p_hwfn,
2406 "Failed to release the resource lock for the resource allocation commands\n");
2407 }
2408 }
2409
2410 rc = qed_hw_set_resc_info(p_hwfn);
2411 if (rc)
2412 goto unlock_and_exit;
2413
2414 if (resc_lock_params.b_granted && !resc_unlock_params.b_released) {
2415 rc = qed_mcp_resc_unlock(p_hwfn, p_ptt, &resc_unlock_params);
Tomer Tayar2edbff82016-10-31 07:14:27 +02002416 if (rc)
Tomer Tayar9c8517c2017-03-28 15:12:55 +03002417 DP_INFO(p_hwfn,
2418 "Failed to release the resource lock for the resource allocation commands\n");
Tomer Tayar2edbff82016-10-31 07:14:27 +02002419 }
Yuval Mintzdbb799c2016-06-03 14:35:35 +03002420
2421 /* Sanity for ILT */
Mintz, Yuval9c79dda2017-03-14 16:23:54 +02002422 if ((b_ah && (RESC_END(p_hwfn, QED_ILT) > PXP_NUM_ILT_RECORDS_K2)) ||
2423 (!b_ah && (RESC_END(p_hwfn, QED_ILT) > PXP_NUM_ILT_RECORDS_BB))) {
Yuval Mintzdbb799c2016-06-03 14:35:35 +03002424 DP_NOTICE(p_hwfn, "Can't assign ILT pages [%08x,...,%08x]\n",
2425 RESC_START(p_hwfn, QED_ILT),
2426 RESC_END(p_hwfn, QED_ILT) - 1);
2427 return -EINVAL;
2428 }
Yuval Mintzfe56b9e2015-10-26 11:02:25 +02002429
Mintz, Yuvalebbdcc62017-06-01 15:29:10 +03002430 /* This will also learn the number of SBs from MFW */
2431 if (qed_int_igu_reset_cam(p_hwfn, p_ptt))
2432 return -EINVAL;
2433
Yuval Mintz25c089d2015-10-26 11:02:26 +02002434 qed_hw_set_feat(p_hwfn);
2435
Tomer Tayar2edbff82016-10-31 07:14:27 +02002436 for (res_id = 0; res_id < QED_MAX_RESC; res_id++)
2437 DP_VERBOSE(p_hwfn, NETIF_MSG_PROBE, "%s = %d start = %d\n",
2438 qed_hw_get_resc_name(res_id),
2439 RESC_NUM(p_hwfn, res_id),
2440 RESC_START(p_hwfn, res_id));
Yuval Mintzdbb799c2016-06-03 14:35:35 +03002441
2442 return 0;
Tomer Tayar9c8517c2017-03-28 15:12:55 +03002443
2444unlock_and_exit:
2445 if (resc_lock_params.b_granted && !resc_unlock_params.b_released)
2446 qed_mcp_resc_unlock(p_hwfn, p_ptt, &resc_unlock_params);
2447 return rc;
Yuval Mintzfe56b9e2015-10-26 11:02:25 +02002448}
2449
Yuval Mintz1a635e42016-08-15 10:42:43 +03002450static int qed_hw_get_nvm_info(struct qed_hwfn *p_hwfn, struct qed_ptt *p_ptt)
Yuval Mintzfe56b9e2015-10-26 11:02:25 +02002451{
Yuval Mintzfc48b7a2016-02-15 13:22:35 -05002452 u32 port_cfg_addr, link_temp, nvm_cfg_addr, device_capabilities;
Arun Easi1e128c82017-02-15 06:28:22 -08002453 u32 nvm_cfg1_offset, mf_mode, addr, generic_cont0, core_cfg;
Yuval Mintzcc875c22015-10-26 11:02:31 +02002454 struct qed_mcp_link_params *link;
Yuval Mintzfe56b9e2015-10-26 11:02:25 +02002455
2456 /* Read global nvm_cfg address */
2457 nvm_cfg_addr = qed_rd(p_hwfn, p_ptt, MISC_REG_GEN_PURP_CR0);
2458
2459 /* Verify MCP has initialized it */
2460 if (!nvm_cfg_addr) {
2461 DP_NOTICE(p_hwfn, "Shared memory not initialized\n");
2462 return -EINVAL;
2463 }
2464
2465 /* Read nvm_cfg1 (Notice this is just offset, and not offsize (TBD) */
2466 nvm_cfg1_offset = qed_rd(p_hwfn, p_ptt, nvm_cfg_addr + 4);
2467
Yuval Mintzcc875c22015-10-26 11:02:31 +02002468 addr = MCP_REG_SCRATCH + nvm_cfg1_offset +
2469 offsetof(struct nvm_cfg1, glob) +
2470 offsetof(struct nvm_cfg1_glob, core_cfg);
2471
2472 core_cfg = qed_rd(p_hwfn, p_ptt, addr);
2473
2474 switch ((core_cfg & NVM_CFG1_GLOB_NETWORK_PORT_MODE_MASK) >>
2475 NVM_CFG1_GLOB_NETWORK_PORT_MODE_OFFSET) {
Yuval Mintz351a4ded2016-06-02 10:23:29 +03002476 case NVM_CFG1_GLOB_NETWORK_PORT_MODE_BB_2X40G:
Yuval Mintzcc875c22015-10-26 11:02:31 +02002477 p_hwfn->hw_info.port_mode = QED_PORT_MODE_DE_2X40G;
2478 break;
Yuval Mintz351a4ded2016-06-02 10:23:29 +03002479 case NVM_CFG1_GLOB_NETWORK_PORT_MODE_2X50G:
Yuval Mintzcc875c22015-10-26 11:02:31 +02002480 p_hwfn->hw_info.port_mode = QED_PORT_MODE_DE_2X50G;
2481 break;
Yuval Mintz351a4ded2016-06-02 10:23:29 +03002482 case NVM_CFG1_GLOB_NETWORK_PORT_MODE_BB_1X100G:
Yuval Mintzcc875c22015-10-26 11:02:31 +02002483 p_hwfn->hw_info.port_mode = QED_PORT_MODE_DE_1X100G;
2484 break;
Yuval Mintz351a4ded2016-06-02 10:23:29 +03002485 case NVM_CFG1_GLOB_NETWORK_PORT_MODE_4X10G_F:
Yuval Mintzcc875c22015-10-26 11:02:31 +02002486 p_hwfn->hw_info.port_mode = QED_PORT_MODE_DE_4X10G_F;
2487 break;
Yuval Mintz351a4ded2016-06-02 10:23:29 +03002488 case NVM_CFG1_GLOB_NETWORK_PORT_MODE_BB_4X10G_E:
Yuval Mintzcc875c22015-10-26 11:02:31 +02002489 p_hwfn->hw_info.port_mode = QED_PORT_MODE_DE_4X10G_E;
2490 break;
Yuval Mintz351a4ded2016-06-02 10:23:29 +03002491 case NVM_CFG1_GLOB_NETWORK_PORT_MODE_BB_4X20G:
Yuval Mintzcc875c22015-10-26 11:02:31 +02002492 p_hwfn->hw_info.port_mode = QED_PORT_MODE_DE_4X20G;
2493 break;
Yuval Mintz351a4ded2016-06-02 10:23:29 +03002494 case NVM_CFG1_GLOB_NETWORK_PORT_MODE_1X40G:
Yuval Mintzcc875c22015-10-26 11:02:31 +02002495 p_hwfn->hw_info.port_mode = QED_PORT_MODE_DE_1X40G;
2496 break;
Yuval Mintz351a4ded2016-06-02 10:23:29 +03002497 case NVM_CFG1_GLOB_NETWORK_PORT_MODE_2X25G:
Yuval Mintzcc875c22015-10-26 11:02:31 +02002498 p_hwfn->hw_info.port_mode = QED_PORT_MODE_DE_2X25G;
2499 break;
Mintz, Yuval9c79dda2017-03-14 16:23:54 +02002500 case NVM_CFG1_GLOB_NETWORK_PORT_MODE_2X10G:
2501 p_hwfn->hw_info.port_mode = QED_PORT_MODE_DE_2X10G;
2502 break;
Yuval Mintz351a4ded2016-06-02 10:23:29 +03002503 case NVM_CFG1_GLOB_NETWORK_PORT_MODE_1X25G:
Yuval Mintzcc875c22015-10-26 11:02:31 +02002504 p_hwfn->hw_info.port_mode = QED_PORT_MODE_DE_1X25G;
2505 break;
Mintz, Yuval9c79dda2017-03-14 16:23:54 +02002506 case NVM_CFG1_GLOB_NETWORK_PORT_MODE_4X25G:
2507 p_hwfn->hw_info.port_mode = QED_PORT_MODE_DE_4X25G;
2508 break;
Yuval Mintzcc875c22015-10-26 11:02:31 +02002509 default:
Yuval Mintz1a635e42016-08-15 10:42:43 +03002510 DP_NOTICE(p_hwfn, "Unknown port mode in 0x%08x\n", core_cfg);
Yuval Mintzcc875c22015-10-26 11:02:31 +02002511 break;
2512 }
2513
Yuval Mintzcc875c22015-10-26 11:02:31 +02002514 /* Read default link configuration */
2515 link = &p_hwfn->mcp_info->link_input;
2516 port_cfg_addr = MCP_REG_SCRATCH + nvm_cfg1_offset +
2517 offsetof(struct nvm_cfg1, port[MFW_PORT(p_hwfn)]);
2518 link_temp = qed_rd(p_hwfn, p_ptt,
2519 port_cfg_addr +
2520 offsetof(struct nvm_cfg1_port, speed_cap_mask));
Yuval Mintz83aeb932016-08-15 10:42:44 +03002521 link_temp &= NVM_CFG1_PORT_DRV_SPEED_CAPABILITY_MASK_MASK;
2522 link->speed.advertised_speeds = link_temp;
Yuval Mintzcc875c22015-10-26 11:02:31 +02002523
Yuval Mintz83aeb932016-08-15 10:42:44 +03002524 link_temp = link->speed.advertised_speeds;
2525 p_hwfn->mcp_info->link_capabilities.speed_capabilities = link_temp;
Yuval Mintzcc875c22015-10-26 11:02:31 +02002526
2527 link_temp = qed_rd(p_hwfn, p_ptt,
2528 port_cfg_addr +
2529 offsetof(struct nvm_cfg1_port, link_settings));
2530 switch ((link_temp & NVM_CFG1_PORT_DRV_LINK_SPEED_MASK) >>
2531 NVM_CFG1_PORT_DRV_LINK_SPEED_OFFSET) {
2532 case NVM_CFG1_PORT_DRV_LINK_SPEED_AUTONEG:
2533 link->speed.autoneg = true;
2534 break;
2535 case NVM_CFG1_PORT_DRV_LINK_SPEED_1G:
2536 link->speed.forced_speed = 1000;
2537 break;
2538 case NVM_CFG1_PORT_DRV_LINK_SPEED_10G:
2539 link->speed.forced_speed = 10000;
2540 break;
2541 case NVM_CFG1_PORT_DRV_LINK_SPEED_25G:
2542 link->speed.forced_speed = 25000;
2543 break;
2544 case NVM_CFG1_PORT_DRV_LINK_SPEED_40G:
2545 link->speed.forced_speed = 40000;
2546 break;
2547 case NVM_CFG1_PORT_DRV_LINK_SPEED_50G:
2548 link->speed.forced_speed = 50000;
2549 break;
Yuval Mintz351a4ded2016-06-02 10:23:29 +03002550 case NVM_CFG1_PORT_DRV_LINK_SPEED_BB_100G:
Yuval Mintzcc875c22015-10-26 11:02:31 +02002551 link->speed.forced_speed = 100000;
2552 break;
2553 default:
Yuval Mintz1a635e42016-08-15 10:42:43 +03002554 DP_NOTICE(p_hwfn, "Unknown Speed in 0x%08x\n", link_temp);
Yuval Mintzcc875c22015-10-26 11:02:31 +02002555 }
2556
sudarsana.kalluru@cavium.com34f91992017-05-04 08:15:04 -07002557 p_hwfn->mcp_info->link_capabilities.default_speed_autoneg =
2558 link->speed.autoneg;
2559
Yuval Mintzcc875c22015-10-26 11:02:31 +02002560 link_temp &= NVM_CFG1_PORT_DRV_FLOW_CONTROL_MASK;
2561 link_temp >>= NVM_CFG1_PORT_DRV_FLOW_CONTROL_OFFSET;
2562 link->pause.autoneg = !!(link_temp &
2563 NVM_CFG1_PORT_DRV_FLOW_CONTROL_AUTONEG);
2564 link->pause.forced_rx = !!(link_temp &
2565 NVM_CFG1_PORT_DRV_FLOW_CONTROL_RX);
2566 link->pause.forced_tx = !!(link_temp &
2567 NVM_CFG1_PORT_DRV_FLOW_CONTROL_TX);
2568 link->loopback_mode = 0;
2569
2570 DP_VERBOSE(p_hwfn, NETIF_MSG_LINK,
2571 "Read default link: Speed 0x%08x, Adv. Speed 0x%08x, AN: 0x%02x, PAUSE AN: 0x%02x\n",
2572 link->speed.forced_speed, link->speed.advertised_speeds,
2573 link->speed.autoneg, link->pause.autoneg);
2574
Yuval Mintzfe56b9e2015-10-26 11:02:25 +02002575 /* Read Multi-function information from shmem */
2576 addr = MCP_REG_SCRATCH + nvm_cfg1_offset +
2577 offsetof(struct nvm_cfg1, glob) +
2578 offsetof(struct nvm_cfg1_glob, generic_cont0);
2579
2580 generic_cont0 = qed_rd(p_hwfn, p_ptt, addr);
2581
2582 mf_mode = (generic_cont0 & NVM_CFG1_GLOB_MF_MODE_MASK) >>
2583 NVM_CFG1_GLOB_MF_MODE_OFFSET;
2584
2585 switch (mf_mode) {
2586 case NVM_CFG1_GLOB_MF_MODE_MF_ALLOWED:
Yuval Mintzfc48b7a2016-02-15 13:22:35 -05002587 p_hwfn->cdev->mf_mode = QED_MF_OVLAN;
Yuval Mintzfe56b9e2015-10-26 11:02:25 +02002588 break;
2589 case NVM_CFG1_GLOB_MF_MODE_NPAR1_0:
Yuval Mintzfc48b7a2016-02-15 13:22:35 -05002590 p_hwfn->cdev->mf_mode = QED_MF_NPAR;
Yuval Mintzfe56b9e2015-10-26 11:02:25 +02002591 break;
Yuval Mintzfc48b7a2016-02-15 13:22:35 -05002592 case NVM_CFG1_GLOB_MF_MODE_DEFAULT:
2593 p_hwfn->cdev->mf_mode = QED_MF_DEFAULT;
Yuval Mintzfe56b9e2015-10-26 11:02:25 +02002594 break;
2595 }
2596 DP_INFO(p_hwfn, "Multi function mode is %08x\n",
2597 p_hwfn->cdev->mf_mode);
2598
Yuval Mintzfc48b7a2016-02-15 13:22:35 -05002599 /* Read Multi-function information from shmem */
2600 addr = MCP_REG_SCRATCH + nvm_cfg1_offset +
2601 offsetof(struct nvm_cfg1, glob) +
2602 offsetof(struct nvm_cfg1_glob, device_capabilities);
2603
2604 device_capabilities = qed_rd(p_hwfn, p_ptt, addr);
2605 if (device_capabilities & NVM_CFG1_GLOB_DEVICE_CAPABILITIES_ETHERNET)
2606 __set_bit(QED_DEV_CAP_ETH,
2607 &p_hwfn->hw_info.device_capabilities);
Arun Easi1e128c82017-02-15 06:28:22 -08002608 if (device_capabilities & NVM_CFG1_GLOB_DEVICE_CAPABILITIES_FCOE)
2609 __set_bit(QED_DEV_CAP_FCOE,
2610 &p_hwfn->hw_info.device_capabilities);
Yuval Mintzc5ac9312016-06-03 14:35:34 +03002611 if (device_capabilities & NVM_CFG1_GLOB_DEVICE_CAPABILITIES_ISCSI)
2612 __set_bit(QED_DEV_CAP_ISCSI,
2613 &p_hwfn->hw_info.device_capabilities);
2614 if (device_capabilities & NVM_CFG1_GLOB_DEVICE_CAPABILITIES_ROCE)
2615 __set_bit(QED_DEV_CAP_ROCE,
2616 &p_hwfn->hw_info.device_capabilities);
Yuval Mintzfc48b7a2016-02-15 13:22:35 -05002617
Yuval Mintzfe56b9e2015-10-26 11:02:25 +02002618 return qed_mcp_fill_shmem_func_info(p_hwfn, p_ptt);
2619}
2620
Yuval Mintz1408cc1f2016-05-11 16:36:14 +03002621static void qed_get_num_funcs(struct qed_hwfn *p_hwfn, struct qed_ptt *p_ptt)
2622{
Yuval Mintzdbb799c2016-06-03 14:35:35 +03002623 u8 num_funcs, enabled_func_idx = p_hwfn->rel_pf_id;
2624 u32 reg_function_hide, tmp, eng_mask, low_pfs_mask;
Mintz, Yuval9c79dda2017-03-14 16:23:54 +02002625 struct qed_dev *cdev = p_hwfn->cdev;
Yuval Mintz1408cc1f2016-05-11 16:36:14 +03002626
Mintz, Yuval9c79dda2017-03-14 16:23:54 +02002627 num_funcs = QED_IS_AH(cdev) ? MAX_NUM_PFS_K2 : MAX_NUM_PFS_BB;
Yuval Mintz1408cc1f2016-05-11 16:36:14 +03002628
2629 /* Bit 0 of MISCS_REG_FUNCTION_HIDE indicates whether the bypass values
2630 * in the other bits are selected.
2631 * Bits 1-15 are for functions 1-15, respectively, and their value is
2632 * '0' only for enabled functions (function 0 always exists and
2633 * enabled).
2634 * In case of CMT, only the "even" functions are enabled, and thus the
2635 * number of functions for both hwfns is learnt from the same bits.
2636 */
2637 reg_function_hide = qed_rd(p_hwfn, p_ptt, MISCS_REG_FUNCTION_HIDE);
2638
2639 if (reg_function_hide & 0x1) {
Mintz, Yuval9c79dda2017-03-14 16:23:54 +02002640 if (QED_IS_BB(cdev)) {
2641 if (QED_PATH_ID(p_hwfn) && cdev->num_hwfns == 1) {
2642 num_funcs = 0;
2643 eng_mask = 0xaaaa;
2644 } else {
2645 num_funcs = 1;
2646 eng_mask = 0x5554;
2647 }
Yuval Mintz1408cc1f2016-05-11 16:36:14 +03002648 } else {
2649 num_funcs = 1;
Mintz, Yuval9c79dda2017-03-14 16:23:54 +02002650 eng_mask = 0xfffe;
Yuval Mintz1408cc1f2016-05-11 16:36:14 +03002651 }
2652
2653 /* Get the number of the enabled functions on the engine */
2654 tmp = (reg_function_hide ^ 0xffffffff) & eng_mask;
2655 while (tmp) {
2656 if (tmp & 0x1)
2657 num_funcs++;
2658 tmp >>= 0x1;
2659 }
Yuval Mintzdbb799c2016-06-03 14:35:35 +03002660
2661 /* Get the PF index within the enabled functions */
2662 low_pfs_mask = (0x1 << p_hwfn->abs_pf_id) - 1;
2663 tmp = reg_function_hide & eng_mask & low_pfs_mask;
2664 while (tmp) {
2665 if (tmp & 0x1)
2666 enabled_func_idx--;
2667 tmp >>= 0x1;
2668 }
Yuval Mintz1408cc1f2016-05-11 16:36:14 +03002669 }
2670
2671 p_hwfn->num_funcs_on_engine = num_funcs;
Yuval Mintzdbb799c2016-06-03 14:35:35 +03002672 p_hwfn->enabled_func_idx = enabled_func_idx;
Yuval Mintz1408cc1f2016-05-11 16:36:14 +03002673
2674 DP_VERBOSE(p_hwfn,
2675 NETIF_MSG_PROBE,
Yuval Mintz525ef5c2016-08-15 10:42:45 +03002676 "PF [rel_id %d, abs_id %d] occupies index %d within the %d enabled functions on the engine\n",
Yuval Mintz1408cc1f2016-05-11 16:36:14 +03002677 p_hwfn->rel_pf_id,
2678 p_hwfn->abs_pf_id,
Yuval Mintz525ef5c2016-08-15 10:42:45 +03002679 p_hwfn->enabled_func_idx, p_hwfn->num_funcs_on_engine);
Yuval Mintz1408cc1f2016-05-11 16:36:14 +03002680}
2681
Mintz, Yuval9c79dda2017-03-14 16:23:54 +02002682static void qed_hw_info_port_num_bb(struct qed_hwfn *p_hwfn,
2683 struct qed_ptt *p_ptt)
Yuval Mintzfe56b9e2015-10-26 11:02:25 +02002684{
2685 u32 port_mode;
Yuval Mintzfe56b9e2015-10-26 11:02:25 +02002686
Mintz, Yuval9c79dda2017-03-14 16:23:54 +02002687 port_mode = qed_rd(p_hwfn, p_ptt, CNIG_REG_NW_PORT_MODE_BB_B0);
Yuval Mintzfe56b9e2015-10-26 11:02:25 +02002688
2689 if (port_mode < 3) {
Tomer Tayar78cea9f2017-05-23 09:41:22 +03002690 p_hwfn->cdev->num_ports_in_engine = 1;
Yuval Mintzfe56b9e2015-10-26 11:02:25 +02002691 } else if (port_mode <= 5) {
Tomer Tayar78cea9f2017-05-23 09:41:22 +03002692 p_hwfn->cdev->num_ports_in_engine = 2;
Yuval Mintzfe56b9e2015-10-26 11:02:25 +02002693 } else {
2694 DP_NOTICE(p_hwfn, "PORT MODE: %d not supported\n",
Tomer Tayar78cea9f2017-05-23 09:41:22 +03002695 p_hwfn->cdev->num_ports_in_engine);
Yuval Mintzfe56b9e2015-10-26 11:02:25 +02002696
Tomer Tayar78cea9f2017-05-23 09:41:22 +03002697 /* Default num_ports_in_engine to something */
2698 p_hwfn->cdev->num_ports_in_engine = 1;
Yuval Mintzfe56b9e2015-10-26 11:02:25 +02002699 }
Mintz, Yuval9c79dda2017-03-14 16:23:54 +02002700}
2701
2702static void qed_hw_info_port_num_ah(struct qed_hwfn *p_hwfn,
2703 struct qed_ptt *p_ptt)
2704{
2705 u32 port;
2706 int i;
2707
Tomer Tayar78cea9f2017-05-23 09:41:22 +03002708 p_hwfn->cdev->num_ports_in_engine = 0;
Mintz, Yuval9c79dda2017-03-14 16:23:54 +02002709
2710 for (i = 0; i < MAX_NUM_PORTS_K2; i++) {
2711 port = qed_rd(p_hwfn, p_ptt,
2712 CNIG_REG_NIG_PORT0_CONF_K2 + (i * 4));
2713 if (port & 1)
Tomer Tayar78cea9f2017-05-23 09:41:22 +03002714 p_hwfn->cdev->num_ports_in_engine++;
Mintz, Yuval9c79dda2017-03-14 16:23:54 +02002715 }
2716
Tomer Tayar78cea9f2017-05-23 09:41:22 +03002717 if (!p_hwfn->cdev->num_ports_in_engine) {
Mintz, Yuval9c79dda2017-03-14 16:23:54 +02002718 DP_NOTICE(p_hwfn, "All NIG ports are inactive\n");
2719
2720 /* Default num_ports_in_engine to something */
Tomer Tayar78cea9f2017-05-23 09:41:22 +03002721 p_hwfn->cdev->num_ports_in_engine = 1;
Mintz, Yuval9c79dda2017-03-14 16:23:54 +02002722 }
2723}
2724
2725static void qed_hw_info_port_num(struct qed_hwfn *p_hwfn, struct qed_ptt *p_ptt)
2726{
2727 if (QED_IS_BB(p_hwfn->cdev))
2728 qed_hw_info_port_num_bb(p_hwfn, p_ptt);
2729 else
2730 qed_hw_info_port_num_ah(p_hwfn, p_ptt);
2731}
2732
2733static int
2734qed_get_hw_info(struct qed_hwfn *p_hwfn,
2735 struct qed_ptt *p_ptt,
2736 enum qed_pci_personality personality)
2737{
2738 int rc;
2739
2740 /* Since all information is common, only first hwfns should do this */
2741 if (IS_LEAD_HWFN(p_hwfn)) {
2742 rc = qed_iov_hw_info(p_hwfn);
2743 if (rc)
2744 return rc;
2745 }
2746
2747 qed_hw_info_port_num(p_hwfn, p_ptt);
Yuval Mintzfe56b9e2015-10-26 11:02:25 +02002748
2749 qed_hw_get_nvm_info(p_hwfn, p_ptt);
2750
2751 rc = qed_int_igu_read_cam(p_hwfn, p_ptt);
2752 if (rc)
2753 return rc;
2754
2755 if (qed_mcp_is_init(p_hwfn))
2756 ether_addr_copy(p_hwfn->hw_info.hw_mac_addr,
2757 p_hwfn->mcp_info->func_info.mac);
2758 else
2759 eth_random_addr(p_hwfn->hw_info.hw_mac_addr);
2760
2761 if (qed_mcp_is_init(p_hwfn)) {
2762 if (p_hwfn->mcp_info->func_info.ovlan != QED_MCP_VLAN_UNSET)
2763 p_hwfn->hw_info.ovlan =
2764 p_hwfn->mcp_info->func_info.ovlan;
2765
2766 qed_mcp_cmd_port_init(p_hwfn, p_ptt);
2767 }
2768
2769 if (qed_mcp_is_init(p_hwfn)) {
2770 enum qed_pci_personality protocol;
2771
2772 protocol = p_hwfn->mcp_info->func_info.protocol;
2773 p_hwfn->hw_info.personality = protocol;
2774 }
2775
Ariel Eliorb5a9ee72017-04-03 12:21:09 +03002776 p_hwfn->hw_info.num_hw_tc = NUM_PHYS_TCS_4PORT_K2;
2777 p_hwfn->hw_info.num_active_tc = 1;
2778
Yuval Mintz1408cc1f2016-05-11 16:36:14 +03002779 qed_get_num_funcs(p_hwfn, p_ptt);
2780
Sudarsana Kalluru0fefbfb2016-10-31 07:14:21 +02002781 if (qed_mcp_is_init(p_hwfn))
2782 p_hwfn->hw_info.mtu = p_hwfn->mcp_info->func_info.mtu;
2783
Tomer Tayar9c8517c2017-03-28 15:12:55 +03002784 return qed_hw_get_resc(p_hwfn, p_ptt);
Yuval Mintzfe56b9e2015-10-26 11:02:25 +02002785}
2786
Rahul Verma15582962017-04-06 15:58:29 +03002787static int qed_get_dev_info(struct qed_hwfn *p_hwfn, struct qed_ptt *p_ptt)
Yuval Mintzfe56b9e2015-10-26 11:02:25 +02002788{
Rahul Verma15582962017-04-06 15:58:29 +03002789 struct qed_dev *cdev = p_hwfn->cdev;
Mintz, Yuval9c79dda2017-03-14 16:23:54 +02002790 u16 device_id_mask;
Yuval Mintzfe56b9e2015-10-26 11:02:25 +02002791 u32 tmp;
2792
Yuval Mintzfc48b7a2016-02-15 13:22:35 -05002793 /* Read Vendor Id / Device Id */
Yuval Mintz1a635e42016-08-15 10:42:43 +03002794 pci_read_config_word(cdev->pdev, PCI_VENDOR_ID, &cdev->vendor_id);
2795 pci_read_config_word(cdev->pdev, PCI_DEVICE_ID, &cdev->device_id);
2796
Mintz, Yuval9c79dda2017-03-14 16:23:54 +02002797 /* Determine type */
2798 device_id_mask = cdev->device_id & QED_DEV_ID_MASK;
2799 switch (device_id_mask) {
2800 case QED_DEV_ID_MASK_BB:
2801 cdev->type = QED_DEV_TYPE_BB;
2802 break;
2803 case QED_DEV_ID_MASK_AH:
2804 cdev->type = QED_DEV_TYPE_AH;
2805 break;
2806 default:
2807 DP_NOTICE(p_hwfn, "Unknown device id 0x%x\n", cdev->device_id);
2808 return -EBUSY;
2809 }
2810
Rahul Verma15582962017-04-06 15:58:29 +03002811 cdev->chip_num = (u16)qed_rd(p_hwfn, p_ptt, MISCS_REG_CHIP_NUM);
2812 cdev->chip_rev = (u16)qed_rd(p_hwfn, p_ptt, MISCS_REG_CHIP_REV);
2813
Yuval Mintzfe56b9e2015-10-26 11:02:25 +02002814 MASK_FIELD(CHIP_REV, cdev->chip_rev);
2815
2816 /* Learn number of HW-functions */
Rahul Verma15582962017-04-06 15:58:29 +03002817 tmp = qed_rd(p_hwfn, p_ptt, MISCS_REG_CMT_ENABLED_FOR_PAIR);
Yuval Mintzfe56b9e2015-10-26 11:02:25 +02002818
Yuval Mintzfc48b7a2016-02-15 13:22:35 -05002819 if (tmp & (1 << p_hwfn->rel_pf_id)) {
Yuval Mintzfe56b9e2015-10-26 11:02:25 +02002820 DP_NOTICE(cdev->hwfns, "device in CMT mode\n");
2821 cdev->num_hwfns = 2;
2822 } else {
2823 cdev->num_hwfns = 1;
2824 }
2825
Rahul Verma15582962017-04-06 15:58:29 +03002826 cdev->chip_bond_id = qed_rd(p_hwfn, p_ptt,
Yuval Mintzfe56b9e2015-10-26 11:02:25 +02002827 MISCS_REG_CHIP_TEST_REG) >> 4;
2828 MASK_FIELD(CHIP_BOND_ID, cdev->chip_bond_id);
Rahul Verma15582962017-04-06 15:58:29 +03002829 cdev->chip_metal = (u16)qed_rd(p_hwfn, p_ptt, MISCS_REG_CHIP_METAL);
Yuval Mintzfe56b9e2015-10-26 11:02:25 +02002830 MASK_FIELD(CHIP_METAL, cdev->chip_metal);
2831
2832 DP_INFO(cdev->hwfns,
Mintz, Yuval9c79dda2017-03-14 16:23:54 +02002833 "Chip details - %s %c%d, Num: %04x Rev: %04x Bond id: %04x Metal: %04x\n",
2834 QED_IS_BB(cdev) ? "BB" : "AH",
2835 'A' + cdev->chip_rev,
2836 (int)cdev->chip_metal,
Yuval Mintzfe56b9e2015-10-26 11:02:25 +02002837 cdev->chip_num, cdev->chip_rev,
2838 cdev->chip_bond_id, cdev->chip_metal);
Yuval Mintz12e09c62016-03-02 20:26:01 +02002839
Yuval Mintz12e09c62016-03-02 20:26:01 +02002840 return 0;
Yuval Mintzfe56b9e2015-10-26 11:02:25 +02002841}
2842
2843static int qed_hw_prepare_single(struct qed_hwfn *p_hwfn,
2844 void __iomem *p_regview,
2845 void __iomem *p_doorbells,
2846 enum qed_pci_personality personality)
2847{
2848 int rc = 0;
2849
2850 /* Split PCI bars evenly between hwfns */
2851 p_hwfn->regview = p_regview;
2852 p_hwfn->doorbells = p_doorbells;
2853
Yuval Mintz1408cc1f2016-05-11 16:36:14 +03002854 if (IS_VF(p_hwfn->cdev))
2855 return qed_vf_hw_prepare(p_hwfn);
2856
Yuval Mintzfe56b9e2015-10-26 11:02:25 +02002857 /* Validate that chip access is feasible */
2858 if (REG_RD(p_hwfn, PXP_PF_ME_OPAQUE_ADDR) == 0xffffffff) {
2859 DP_ERR(p_hwfn,
2860 "Reading the ME register returns all Fs; Preventing further chip access\n");
2861 return -EINVAL;
2862 }
2863
2864 get_function_id(p_hwfn);
2865
Yuval Mintz12e09c62016-03-02 20:26:01 +02002866 /* Allocate PTT pool */
2867 rc = qed_ptt_pool_alloc(p_hwfn);
Joe Perches2591c282016-09-04 14:24:03 -07002868 if (rc)
Yuval Mintzfe56b9e2015-10-26 11:02:25 +02002869 goto err0;
Yuval Mintzfe56b9e2015-10-26 11:02:25 +02002870
Yuval Mintz12e09c62016-03-02 20:26:01 +02002871 /* Allocate the main PTT */
2872 p_hwfn->p_main_ptt = qed_get_reserved_ptt(p_hwfn, RESERVED_PTT_MAIN);
2873
Yuval Mintzfe56b9e2015-10-26 11:02:25 +02002874 /* First hwfn learns basic information, e.g., number of hwfns */
Yuval Mintz12e09c62016-03-02 20:26:01 +02002875 if (!p_hwfn->my_id) {
Rahul Verma15582962017-04-06 15:58:29 +03002876 rc = qed_get_dev_info(p_hwfn, p_hwfn->p_main_ptt);
Yuval Mintz1a635e42016-08-15 10:42:43 +03002877 if (rc)
Yuval Mintz12e09c62016-03-02 20:26:01 +02002878 goto err1;
2879 }
2880
2881 qed_hw_hwfn_prepare(p_hwfn);
Yuval Mintzfe56b9e2015-10-26 11:02:25 +02002882
2883 /* Initialize MCP structure */
2884 rc = qed_mcp_cmd_init(p_hwfn, p_hwfn->p_main_ptt);
2885 if (rc) {
2886 DP_NOTICE(p_hwfn, "Failed initializing mcp command\n");
2887 goto err1;
2888 }
2889
2890 /* Read the device configuration information from the HW and SHMEM */
2891 rc = qed_get_hw_info(p_hwfn, p_hwfn->p_main_ptt, personality);
2892 if (rc) {
2893 DP_NOTICE(p_hwfn, "Failed to get HW information\n");
2894 goto err2;
2895 }
2896
Mintz, Yuval18a69e32017-03-28 15:12:53 +03002897 /* Sending a mailbox to the MFW should be done after qed_get_hw_info()
2898 * is called as it sets the ports number in an engine.
2899 */
2900 if (IS_LEAD_HWFN(p_hwfn)) {
2901 rc = qed_mcp_initiate_pf_flr(p_hwfn, p_hwfn->p_main_ptt);
2902 if (rc)
2903 DP_NOTICE(p_hwfn, "Failed to initiate PF FLR\n");
2904 }
2905
Yuval Mintzfe56b9e2015-10-26 11:02:25 +02002906 /* Allocate the init RT array and initialize the init-ops engine */
2907 rc = qed_init_alloc(p_hwfn);
Joe Perches2591c282016-09-04 14:24:03 -07002908 if (rc)
Yuval Mintzfe56b9e2015-10-26 11:02:25 +02002909 goto err2;
Yuval Mintzfe56b9e2015-10-26 11:02:25 +02002910
2911 return rc;
2912err2:
Yuval Mintz32a47e72016-05-11 16:36:12 +03002913 if (IS_LEAD_HWFN(p_hwfn))
2914 qed_iov_free_hw_info(p_hwfn->cdev);
Yuval Mintzfe56b9e2015-10-26 11:02:25 +02002915 qed_mcp_free(p_hwfn);
2916err1:
2917 qed_hw_hwfn_free(p_hwfn);
2918err0:
2919 return rc;
2920}
2921
Yuval Mintzfe56b9e2015-10-26 11:02:25 +02002922int qed_hw_prepare(struct qed_dev *cdev,
2923 int personality)
2924{
Ariel Eliorc78df142015-12-07 06:25:58 -05002925 struct qed_hwfn *p_hwfn = QED_LEADING_HWFN(cdev);
2926 int rc;
Yuval Mintzfe56b9e2015-10-26 11:02:25 +02002927
2928 /* Store the precompiled init data ptrs */
Yuval Mintz1408cc1f2016-05-11 16:36:14 +03002929 if (IS_PF(cdev))
2930 qed_init_iro_array(cdev);
Yuval Mintzfe56b9e2015-10-26 11:02:25 +02002931
2932 /* Initialize the first hwfn - will learn number of hwfns */
Ariel Eliorc78df142015-12-07 06:25:58 -05002933 rc = qed_hw_prepare_single(p_hwfn,
2934 cdev->regview,
Yuval Mintzfe56b9e2015-10-26 11:02:25 +02002935 cdev->doorbells, personality);
2936 if (rc)
2937 return rc;
2938
Ariel Eliorc78df142015-12-07 06:25:58 -05002939 personality = p_hwfn->hw_info.personality;
Yuval Mintzfe56b9e2015-10-26 11:02:25 +02002940
2941 /* Initialize the rest of the hwfns */
Ariel Eliorc78df142015-12-07 06:25:58 -05002942 if (cdev->num_hwfns > 1) {
Yuval Mintzfe56b9e2015-10-26 11:02:25 +02002943 void __iomem *p_regview, *p_doorbell;
Ariel Eliorc78df142015-12-07 06:25:58 -05002944 u8 __iomem *addr;
Yuval Mintzfe56b9e2015-10-26 11:02:25 +02002945
Ariel Eliorc78df142015-12-07 06:25:58 -05002946 /* adjust bar offset for second engine */
Rahul Verma15582962017-04-06 15:58:29 +03002947 addr = cdev->regview +
2948 qed_hw_bar_size(p_hwfn, p_hwfn->p_main_ptt,
2949 BAR_ID_0) / 2;
Ariel Eliorc78df142015-12-07 06:25:58 -05002950 p_regview = addr;
2951
Rahul Verma15582962017-04-06 15:58:29 +03002952 addr = cdev->doorbells +
2953 qed_hw_bar_size(p_hwfn, p_hwfn->p_main_ptt,
2954 BAR_ID_1) / 2;
Ariel Eliorc78df142015-12-07 06:25:58 -05002955 p_doorbell = addr;
2956
2957 /* prepare second hw function */
2958 rc = qed_hw_prepare_single(&cdev->hwfns[1], p_regview,
Yuval Mintzfe56b9e2015-10-26 11:02:25 +02002959 p_doorbell, personality);
Ariel Eliorc78df142015-12-07 06:25:58 -05002960
2961 /* in case of error, need to free the previously
2962 * initiliazed hwfn 0.
2963 */
Yuval Mintzfe56b9e2015-10-26 11:02:25 +02002964 if (rc) {
Yuval Mintz1408cc1f2016-05-11 16:36:14 +03002965 if (IS_PF(cdev)) {
2966 qed_init_free(p_hwfn);
2967 qed_mcp_free(p_hwfn);
2968 qed_hw_hwfn_free(p_hwfn);
2969 }
Yuval Mintzfe56b9e2015-10-26 11:02:25 +02002970 }
2971 }
2972
Ariel Eliorc78df142015-12-07 06:25:58 -05002973 return rc;
Yuval Mintzfe56b9e2015-10-26 11:02:25 +02002974}
2975
2976void qed_hw_remove(struct qed_dev *cdev)
2977{
Sudarsana Kalluru0fefbfb2016-10-31 07:14:21 +02002978 struct qed_hwfn *p_hwfn = QED_LEADING_HWFN(cdev);
Yuval Mintzfe56b9e2015-10-26 11:02:25 +02002979 int i;
2980
Sudarsana Kalluru0fefbfb2016-10-31 07:14:21 +02002981 if (IS_PF(cdev))
2982 qed_mcp_ov_update_driver_state(p_hwfn, p_hwfn->p_main_ptt,
2983 QED_OV_DRIVER_STATE_NOT_LOADED);
2984
Yuval Mintzfe56b9e2015-10-26 11:02:25 +02002985 for_each_hwfn(cdev, i) {
2986 struct qed_hwfn *p_hwfn = &cdev->hwfns[i];
2987
Yuval Mintz1408cc1f2016-05-11 16:36:14 +03002988 if (IS_VF(cdev)) {
Yuval Mintz0b55e272016-05-11 16:36:15 +03002989 qed_vf_pf_release(p_hwfn);
Yuval Mintz1408cc1f2016-05-11 16:36:14 +03002990 continue;
2991 }
2992
Yuval Mintzfe56b9e2015-10-26 11:02:25 +02002993 qed_init_free(p_hwfn);
2994 qed_hw_hwfn_free(p_hwfn);
2995 qed_mcp_free(p_hwfn);
2996 }
Yuval Mintz32a47e72016-05-11 16:36:12 +03002997
2998 qed_iov_free_hw_info(cdev);
Yuval Mintzfe56b9e2015-10-26 11:02:25 +02002999}
3000
Yuval Mintza91eb522016-06-03 14:35:32 +03003001static void qed_chain_free_next_ptr(struct qed_dev *cdev,
3002 struct qed_chain *p_chain)
3003{
3004 void *p_virt = p_chain->p_virt_addr, *p_virt_next = NULL;
3005 dma_addr_t p_phys = p_chain->p_phys_addr, p_phys_next = 0;
3006 struct qed_chain_next *p_next;
3007 u32 size, i;
3008
3009 if (!p_virt)
3010 return;
3011
3012 size = p_chain->elem_size * p_chain->usable_per_page;
3013
3014 for (i = 0; i < p_chain->page_cnt; i++) {
3015 if (!p_virt)
3016 break;
3017
3018 p_next = (struct qed_chain_next *)((u8 *)p_virt + size);
3019 p_virt_next = p_next->next_virt;
3020 p_phys_next = HILO_DMA_REGPAIR(p_next->next_phys);
3021
3022 dma_free_coherent(&cdev->pdev->dev,
3023 QED_CHAIN_PAGE_SIZE, p_virt, p_phys);
3024
3025 p_virt = p_virt_next;
3026 p_phys = p_phys_next;
3027 }
3028}
3029
3030static void qed_chain_free_single(struct qed_dev *cdev,
3031 struct qed_chain *p_chain)
3032{
3033 if (!p_chain->p_virt_addr)
3034 return;
3035
3036 dma_free_coherent(&cdev->pdev->dev,
3037 QED_CHAIN_PAGE_SIZE,
3038 p_chain->p_virt_addr, p_chain->p_phys_addr);
3039}
3040
3041static void qed_chain_free_pbl(struct qed_dev *cdev, struct qed_chain *p_chain)
3042{
3043 void **pp_virt_addr_tbl = p_chain->pbl.pp_virt_addr_tbl;
3044 u32 page_cnt = p_chain->page_cnt, i, pbl_size;
Mintz, Yuval6d937ac2016-11-29 16:47:01 +02003045 u8 *p_pbl_virt = p_chain->pbl_sp.p_virt_table;
Yuval Mintza91eb522016-06-03 14:35:32 +03003046
3047 if (!pp_virt_addr_tbl)
3048 return;
3049
Mintz, Yuval6d937ac2016-11-29 16:47:01 +02003050 if (!p_pbl_virt)
Yuval Mintza91eb522016-06-03 14:35:32 +03003051 goto out;
3052
3053 for (i = 0; i < page_cnt; i++) {
3054 if (!pp_virt_addr_tbl[i])
3055 break;
3056
3057 dma_free_coherent(&cdev->pdev->dev,
3058 QED_CHAIN_PAGE_SIZE,
3059 pp_virt_addr_tbl[i],
3060 *(dma_addr_t *)p_pbl_virt);
3061
3062 p_pbl_virt += QED_CHAIN_PBL_ENTRY_SIZE;
3063 }
3064
3065 pbl_size = page_cnt * QED_CHAIN_PBL_ENTRY_SIZE;
3066 dma_free_coherent(&cdev->pdev->dev,
3067 pbl_size,
Mintz, Yuval6d937ac2016-11-29 16:47:01 +02003068 p_chain->pbl_sp.p_virt_table,
3069 p_chain->pbl_sp.p_phys_table);
Yuval Mintza91eb522016-06-03 14:35:32 +03003070out:
3071 vfree(p_chain->pbl.pp_virt_addr_tbl);
3072}
3073
3074void qed_chain_free(struct qed_dev *cdev, struct qed_chain *p_chain)
3075{
3076 switch (p_chain->mode) {
3077 case QED_CHAIN_MODE_NEXT_PTR:
3078 qed_chain_free_next_ptr(cdev, p_chain);
3079 break;
3080 case QED_CHAIN_MODE_SINGLE:
3081 qed_chain_free_single(cdev, p_chain);
3082 break;
3083 case QED_CHAIN_MODE_PBL:
3084 qed_chain_free_pbl(cdev, p_chain);
3085 break;
3086 }
3087}
3088
3089static int
3090qed_chain_alloc_sanity_check(struct qed_dev *cdev,
3091 enum qed_chain_cnt_type cnt_type,
3092 size_t elem_size, u32 page_cnt)
3093{
3094 u64 chain_size = ELEMS_PER_PAGE(elem_size) * page_cnt;
3095
3096 /* The actual chain size can be larger than the maximal possible value
3097 * after rounding up the requested elements number to pages, and after
3098 * taking into acount the unusuable elements (next-ptr elements).
3099 * The size of a "u16" chain can be (U16_MAX + 1) since the chain
3100 * size/capacity fields are of a u32 type.
3101 */
3102 if ((cnt_type == QED_CHAIN_CNT_TYPE_U16 &&
Tomer Tayar3ef310a2017-03-14 15:25:59 +02003103 chain_size > ((u32)U16_MAX + 1)) ||
3104 (cnt_type == QED_CHAIN_CNT_TYPE_U32 && chain_size > U32_MAX)) {
Yuval Mintza91eb522016-06-03 14:35:32 +03003105 DP_NOTICE(cdev,
3106 "The actual chain size (0x%llx) is larger than the maximal possible value\n",
3107 chain_size);
3108 return -EINVAL;
3109 }
3110
3111 return 0;
3112}
3113
3114static int
3115qed_chain_alloc_next_ptr(struct qed_dev *cdev, struct qed_chain *p_chain)
3116{
3117 void *p_virt = NULL, *p_virt_prev = NULL;
3118 dma_addr_t p_phys = 0;
3119 u32 i;
3120
3121 for (i = 0; i < p_chain->page_cnt; i++) {
3122 p_virt = dma_alloc_coherent(&cdev->pdev->dev,
3123 QED_CHAIN_PAGE_SIZE,
3124 &p_phys, GFP_KERNEL);
Joe Perches2591c282016-09-04 14:24:03 -07003125 if (!p_virt)
Yuval Mintza91eb522016-06-03 14:35:32 +03003126 return -ENOMEM;
Yuval Mintza91eb522016-06-03 14:35:32 +03003127
3128 if (i == 0) {
3129 qed_chain_init_mem(p_chain, p_virt, p_phys);
3130 qed_chain_reset(p_chain);
3131 } else {
3132 qed_chain_init_next_ptr_elem(p_chain, p_virt_prev,
3133 p_virt, p_phys);
3134 }
3135
3136 p_virt_prev = p_virt;
3137 }
3138 /* Last page's next element should point to the beginning of the
3139 * chain.
3140 */
3141 qed_chain_init_next_ptr_elem(p_chain, p_virt_prev,
3142 p_chain->p_virt_addr,
3143 p_chain->p_phys_addr);
3144
3145 return 0;
3146}
3147
3148static int
3149qed_chain_alloc_single(struct qed_dev *cdev, struct qed_chain *p_chain)
3150{
3151 dma_addr_t p_phys = 0;
3152 void *p_virt = NULL;
3153
3154 p_virt = dma_alloc_coherent(&cdev->pdev->dev,
3155 QED_CHAIN_PAGE_SIZE, &p_phys, GFP_KERNEL);
Joe Perches2591c282016-09-04 14:24:03 -07003156 if (!p_virt)
Yuval Mintza91eb522016-06-03 14:35:32 +03003157 return -ENOMEM;
Yuval Mintza91eb522016-06-03 14:35:32 +03003158
3159 qed_chain_init_mem(p_chain, p_virt, p_phys);
3160 qed_chain_reset(p_chain);
3161
3162 return 0;
3163}
3164
3165static int qed_chain_alloc_pbl(struct qed_dev *cdev, struct qed_chain *p_chain)
3166{
3167 u32 page_cnt = p_chain->page_cnt, size, i;
3168 dma_addr_t p_phys = 0, p_pbl_phys = 0;
3169 void **pp_virt_addr_tbl = NULL;
3170 u8 *p_pbl_virt = NULL;
3171 void *p_virt = NULL;
3172
3173 size = page_cnt * sizeof(*pp_virt_addr_tbl);
Joe Perches2591c282016-09-04 14:24:03 -07003174 pp_virt_addr_tbl = vzalloc(size);
3175 if (!pp_virt_addr_tbl)
Yuval Mintza91eb522016-06-03 14:35:32 +03003176 return -ENOMEM;
Yuval Mintza91eb522016-06-03 14:35:32 +03003177
3178 /* The allocation of the PBL table is done with its full size, since it
3179 * is expected to be successive.
3180 * qed_chain_init_pbl_mem() is called even in a case of an allocation
3181 * failure, since pp_virt_addr_tbl was previously allocated, and it
3182 * should be saved to allow its freeing during the error flow.
3183 */
3184 size = page_cnt * QED_CHAIN_PBL_ENTRY_SIZE;
3185 p_pbl_virt = dma_alloc_coherent(&cdev->pdev->dev,
3186 size, &p_pbl_phys, GFP_KERNEL);
3187 qed_chain_init_pbl_mem(p_chain, p_pbl_virt, p_pbl_phys,
3188 pp_virt_addr_tbl);
Joe Perches2591c282016-09-04 14:24:03 -07003189 if (!p_pbl_virt)
Yuval Mintza91eb522016-06-03 14:35:32 +03003190 return -ENOMEM;
Yuval Mintza91eb522016-06-03 14:35:32 +03003191
3192 for (i = 0; i < page_cnt; i++) {
3193 p_virt = dma_alloc_coherent(&cdev->pdev->dev,
3194 QED_CHAIN_PAGE_SIZE,
3195 &p_phys, GFP_KERNEL);
Joe Perches2591c282016-09-04 14:24:03 -07003196 if (!p_virt)
Yuval Mintza91eb522016-06-03 14:35:32 +03003197 return -ENOMEM;
Yuval Mintza91eb522016-06-03 14:35:32 +03003198
3199 if (i == 0) {
3200 qed_chain_init_mem(p_chain, p_virt, p_phys);
3201 qed_chain_reset(p_chain);
3202 }
3203
3204 /* Fill the PBL table with the physical address of the page */
3205 *(dma_addr_t *)p_pbl_virt = p_phys;
3206 /* Keep the virtual address of the page */
3207 p_chain->pbl.pp_virt_addr_tbl[i] = p_virt;
3208
3209 p_pbl_virt += QED_CHAIN_PBL_ENTRY_SIZE;
3210 }
3211
3212 return 0;
3213}
3214
Yuval Mintzfe56b9e2015-10-26 11:02:25 +02003215int qed_chain_alloc(struct qed_dev *cdev,
3216 enum qed_chain_use_mode intended_use,
3217 enum qed_chain_mode mode,
Yuval Mintza91eb522016-06-03 14:35:32 +03003218 enum qed_chain_cnt_type cnt_type,
3219 u32 num_elems, size_t elem_size, struct qed_chain *p_chain)
Yuval Mintzfe56b9e2015-10-26 11:02:25 +02003220{
Yuval Mintza91eb522016-06-03 14:35:32 +03003221 u32 page_cnt;
3222 int rc = 0;
Yuval Mintzfe56b9e2015-10-26 11:02:25 +02003223
3224 if (mode == QED_CHAIN_MODE_SINGLE)
3225 page_cnt = 1;
3226 else
3227 page_cnt = QED_CHAIN_PAGE_CNT(num_elems, elem_size, mode);
3228
Yuval Mintza91eb522016-06-03 14:35:32 +03003229 rc = qed_chain_alloc_sanity_check(cdev, cnt_type, elem_size, page_cnt);
3230 if (rc) {
3231 DP_NOTICE(cdev,
Joe Perches2591c282016-09-04 14:24:03 -07003232 "Cannot allocate a chain with the given arguments:\n");
3233 DP_NOTICE(cdev,
Yuval Mintza91eb522016-06-03 14:35:32 +03003234 "[use_mode %d, mode %d, cnt_type %d, num_elems %d, elem_size %zu]\n",
3235 intended_use, mode, cnt_type, num_elems, elem_size);
3236 return rc;
3237 }
3238
3239 qed_chain_init_params(p_chain, page_cnt, (u8) elem_size, intended_use,
3240 mode, cnt_type);
3241
3242 switch (mode) {
3243 case QED_CHAIN_MODE_NEXT_PTR:
3244 rc = qed_chain_alloc_next_ptr(cdev, p_chain);
3245 break;
3246 case QED_CHAIN_MODE_SINGLE:
3247 rc = qed_chain_alloc_single(cdev, p_chain);
3248 break;
3249 case QED_CHAIN_MODE_PBL:
3250 rc = qed_chain_alloc_pbl(cdev, p_chain);
3251 break;
3252 }
3253 if (rc)
Yuval Mintzfe56b9e2015-10-26 11:02:25 +02003254 goto nomem;
Yuval Mintzfe56b9e2015-10-26 11:02:25 +02003255
3256 return 0;
3257
3258nomem:
Yuval Mintza91eb522016-06-03 14:35:32 +03003259 qed_chain_free(cdev, p_chain);
3260 return rc;
Yuval Mintzfe56b9e2015-10-26 11:02:25 +02003261}
3262
Yuval Mintza91eb522016-06-03 14:35:32 +03003263int qed_fw_l2_queue(struct qed_hwfn *p_hwfn, u16 src_id, u16 *dst_id)
Manish Chopracee4d262015-10-26 11:02:28 +02003264{
3265 if (src_id >= RESC_NUM(p_hwfn, QED_L2_QUEUE)) {
3266 u16 min, max;
3267
Yuval Mintza91eb522016-06-03 14:35:32 +03003268 min = (u16) RESC_START(p_hwfn, QED_L2_QUEUE);
Manish Chopracee4d262015-10-26 11:02:28 +02003269 max = min + RESC_NUM(p_hwfn, QED_L2_QUEUE);
3270 DP_NOTICE(p_hwfn,
3271 "l2_queue id [%d] is not valid, available indices [%d - %d]\n",
3272 src_id, min, max);
3273
3274 return -EINVAL;
3275 }
3276
3277 *dst_id = RESC_START(p_hwfn, QED_L2_QUEUE) + src_id;
3278
3279 return 0;
3280}
3281
Yuval Mintz1a635e42016-08-15 10:42:43 +03003282int qed_fw_vport(struct qed_hwfn *p_hwfn, u8 src_id, u8 *dst_id)
Manish Chopracee4d262015-10-26 11:02:28 +02003283{
3284 if (src_id >= RESC_NUM(p_hwfn, QED_VPORT)) {
3285 u8 min, max;
3286
3287 min = (u8)RESC_START(p_hwfn, QED_VPORT);
3288 max = min + RESC_NUM(p_hwfn, QED_VPORT);
3289 DP_NOTICE(p_hwfn,
3290 "vport id [%d] is not valid, available indices [%d - %d]\n",
3291 src_id, min, max);
3292
3293 return -EINVAL;
3294 }
3295
3296 *dst_id = RESC_START(p_hwfn, QED_VPORT) + src_id;
3297
3298 return 0;
3299}
3300
Yuval Mintz1a635e42016-08-15 10:42:43 +03003301int qed_fw_rss_eng(struct qed_hwfn *p_hwfn, u8 src_id, u8 *dst_id)
Manish Chopracee4d262015-10-26 11:02:28 +02003302{
3303 if (src_id >= RESC_NUM(p_hwfn, QED_RSS_ENG)) {
3304 u8 min, max;
3305
3306 min = (u8)RESC_START(p_hwfn, QED_RSS_ENG);
3307 max = min + RESC_NUM(p_hwfn, QED_RSS_ENG);
3308 DP_NOTICE(p_hwfn,
3309 "rss_eng id [%d] is not valid, available indices [%d - %d]\n",
3310 src_id, min, max);
3311
3312 return -EINVAL;
3313 }
3314
3315 *dst_id = RESC_START(p_hwfn, QED_RSS_ENG) + src_id;
3316
3317 return 0;
3318}
Manish Choprabcd197c2016-04-26 10:56:08 -04003319
Yuval Mintz0a7fb112016-10-01 21:59:55 +03003320static void qed_llh_mac_to_filter(u32 *p_high, u32 *p_low,
3321 u8 *p_filter)
3322{
3323 *p_high = p_filter[1] | (p_filter[0] << 8);
3324 *p_low = p_filter[5] | (p_filter[4] << 8) |
3325 (p_filter[3] << 16) | (p_filter[2] << 24);
3326}
3327
3328int qed_llh_add_mac_filter(struct qed_hwfn *p_hwfn,
3329 struct qed_ptt *p_ptt, u8 *p_filter)
3330{
3331 u32 high = 0, low = 0, en;
3332 int i;
3333
3334 if (!(IS_MF_SI(p_hwfn) || IS_MF_DEFAULT(p_hwfn)))
3335 return 0;
3336
3337 qed_llh_mac_to_filter(&high, &low, p_filter);
3338
3339 /* Find a free entry and utilize it */
3340 for (i = 0; i < NIG_REG_LLH_FUNC_FILTER_EN_SIZE; i++) {
3341 en = qed_rd(p_hwfn, p_ptt,
3342 NIG_REG_LLH_FUNC_FILTER_EN + i * sizeof(u32));
3343 if (en)
3344 continue;
3345 qed_wr(p_hwfn, p_ptt,
3346 NIG_REG_LLH_FUNC_FILTER_VALUE +
3347 2 * i * sizeof(u32), low);
3348 qed_wr(p_hwfn, p_ptt,
3349 NIG_REG_LLH_FUNC_FILTER_VALUE +
3350 (2 * i + 1) * sizeof(u32), high);
3351 qed_wr(p_hwfn, p_ptt,
3352 NIG_REG_LLH_FUNC_FILTER_MODE + i * sizeof(u32), 0);
3353 qed_wr(p_hwfn, p_ptt,
3354 NIG_REG_LLH_FUNC_FILTER_PROTOCOL_TYPE +
3355 i * sizeof(u32), 0);
3356 qed_wr(p_hwfn, p_ptt,
3357 NIG_REG_LLH_FUNC_FILTER_EN + i * sizeof(u32), 1);
3358 break;
3359 }
3360 if (i >= NIG_REG_LLH_FUNC_FILTER_EN_SIZE) {
3361 DP_NOTICE(p_hwfn,
3362 "Failed to find an empty LLH filter to utilize\n");
3363 return -EINVAL;
3364 }
3365
3366 DP_VERBOSE(p_hwfn, NETIF_MSG_HW,
3367 "mac: %pM is added at %d\n",
3368 p_filter, i);
3369
3370 return 0;
3371}
3372
3373void qed_llh_remove_mac_filter(struct qed_hwfn *p_hwfn,
3374 struct qed_ptt *p_ptt, u8 *p_filter)
3375{
3376 u32 high = 0, low = 0;
3377 int i;
3378
3379 if (!(IS_MF_SI(p_hwfn) || IS_MF_DEFAULT(p_hwfn)))
3380 return;
3381
3382 qed_llh_mac_to_filter(&high, &low, p_filter);
3383
3384 /* Find the entry and clean it */
3385 for (i = 0; i < NIG_REG_LLH_FUNC_FILTER_EN_SIZE; i++) {
3386 if (qed_rd(p_hwfn, p_ptt,
3387 NIG_REG_LLH_FUNC_FILTER_VALUE +
3388 2 * i * sizeof(u32)) != low)
3389 continue;
3390 if (qed_rd(p_hwfn, p_ptt,
3391 NIG_REG_LLH_FUNC_FILTER_VALUE +
3392 (2 * i + 1) * sizeof(u32)) != high)
3393 continue;
3394
3395 qed_wr(p_hwfn, p_ptt,
3396 NIG_REG_LLH_FUNC_FILTER_EN + i * sizeof(u32), 0);
3397 qed_wr(p_hwfn, p_ptt,
3398 NIG_REG_LLH_FUNC_FILTER_VALUE + 2 * i * sizeof(u32), 0);
3399 qed_wr(p_hwfn, p_ptt,
3400 NIG_REG_LLH_FUNC_FILTER_VALUE +
3401 (2 * i + 1) * sizeof(u32), 0);
3402
3403 DP_VERBOSE(p_hwfn, NETIF_MSG_HW,
3404 "mac: %pM is removed from %d\n",
3405 p_filter, i);
3406 break;
3407 }
3408 if (i >= NIG_REG_LLH_FUNC_FILTER_EN_SIZE)
3409 DP_NOTICE(p_hwfn, "Tried to remove a non-configured filter\n");
3410}
3411
Arun Easi1e128c82017-02-15 06:28:22 -08003412int
3413qed_llh_add_protocol_filter(struct qed_hwfn *p_hwfn,
3414 struct qed_ptt *p_ptt,
3415 u16 source_port_or_eth_type,
3416 u16 dest_port, enum qed_llh_port_filter_type_t type)
3417{
3418 u32 high = 0, low = 0, en;
3419 int i;
3420
3421 if (!(IS_MF_SI(p_hwfn) || IS_MF_DEFAULT(p_hwfn)))
3422 return 0;
3423
3424 switch (type) {
3425 case QED_LLH_FILTER_ETHERTYPE:
3426 high = source_port_or_eth_type;
3427 break;
3428 case QED_LLH_FILTER_TCP_SRC_PORT:
3429 case QED_LLH_FILTER_UDP_SRC_PORT:
3430 low = source_port_or_eth_type << 16;
3431 break;
3432 case QED_LLH_FILTER_TCP_DEST_PORT:
3433 case QED_LLH_FILTER_UDP_DEST_PORT:
3434 low = dest_port;
3435 break;
3436 case QED_LLH_FILTER_TCP_SRC_AND_DEST_PORT:
3437 case QED_LLH_FILTER_UDP_SRC_AND_DEST_PORT:
3438 low = (source_port_or_eth_type << 16) | dest_port;
3439 break;
3440 default:
3441 DP_NOTICE(p_hwfn,
3442 "Non valid LLH protocol filter type %d\n", type);
3443 return -EINVAL;
3444 }
3445 /* Find a free entry and utilize it */
3446 for (i = 0; i < NIG_REG_LLH_FUNC_FILTER_EN_SIZE; i++) {
3447 en = qed_rd(p_hwfn, p_ptt,
3448 NIG_REG_LLH_FUNC_FILTER_EN + i * sizeof(u32));
3449 if (en)
3450 continue;
3451 qed_wr(p_hwfn, p_ptt,
3452 NIG_REG_LLH_FUNC_FILTER_VALUE +
3453 2 * i * sizeof(u32), low);
3454 qed_wr(p_hwfn, p_ptt,
3455 NIG_REG_LLH_FUNC_FILTER_VALUE +
3456 (2 * i + 1) * sizeof(u32), high);
3457 qed_wr(p_hwfn, p_ptt,
3458 NIG_REG_LLH_FUNC_FILTER_MODE + i * sizeof(u32), 1);
3459 qed_wr(p_hwfn, p_ptt,
3460 NIG_REG_LLH_FUNC_FILTER_PROTOCOL_TYPE +
3461 i * sizeof(u32), 1 << type);
3462 qed_wr(p_hwfn, p_ptt,
3463 NIG_REG_LLH_FUNC_FILTER_EN + i * sizeof(u32), 1);
3464 break;
3465 }
3466 if (i >= NIG_REG_LLH_FUNC_FILTER_EN_SIZE) {
3467 DP_NOTICE(p_hwfn,
3468 "Failed to find an empty LLH filter to utilize\n");
3469 return -EINVAL;
3470 }
3471 switch (type) {
3472 case QED_LLH_FILTER_ETHERTYPE:
3473 DP_VERBOSE(p_hwfn, NETIF_MSG_HW,
3474 "ETH type %x is added at %d\n",
3475 source_port_or_eth_type, i);
3476 break;
3477 case QED_LLH_FILTER_TCP_SRC_PORT:
3478 DP_VERBOSE(p_hwfn, NETIF_MSG_HW,
3479 "TCP src port %x is added at %d\n",
3480 source_port_or_eth_type, i);
3481 break;
3482 case QED_LLH_FILTER_UDP_SRC_PORT:
3483 DP_VERBOSE(p_hwfn, NETIF_MSG_HW,
3484 "UDP src port %x is added at %d\n",
3485 source_port_or_eth_type, i);
3486 break;
3487 case QED_LLH_FILTER_TCP_DEST_PORT:
3488 DP_VERBOSE(p_hwfn, NETIF_MSG_HW,
3489 "TCP dst port %x is added at %d\n", dest_port, i);
3490 break;
3491 case QED_LLH_FILTER_UDP_DEST_PORT:
3492 DP_VERBOSE(p_hwfn, NETIF_MSG_HW,
3493 "UDP dst port %x is added at %d\n", dest_port, i);
3494 break;
3495 case QED_LLH_FILTER_TCP_SRC_AND_DEST_PORT:
3496 DP_VERBOSE(p_hwfn, NETIF_MSG_HW,
3497 "TCP src/dst ports %x/%x are added at %d\n",
3498 source_port_or_eth_type, dest_port, i);
3499 break;
3500 case QED_LLH_FILTER_UDP_SRC_AND_DEST_PORT:
3501 DP_VERBOSE(p_hwfn, NETIF_MSG_HW,
3502 "UDP src/dst ports %x/%x are added at %d\n",
3503 source_port_or_eth_type, dest_port, i);
3504 break;
3505 }
3506 return 0;
3507}
3508
3509void
3510qed_llh_remove_protocol_filter(struct qed_hwfn *p_hwfn,
3511 struct qed_ptt *p_ptt,
3512 u16 source_port_or_eth_type,
3513 u16 dest_port,
3514 enum qed_llh_port_filter_type_t type)
3515{
3516 u32 high = 0, low = 0;
3517 int i;
3518
3519 if (!(IS_MF_SI(p_hwfn) || IS_MF_DEFAULT(p_hwfn)))
3520 return;
3521
3522 switch (type) {
3523 case QED_LLH_FILTER_ETHERTYPE:
3524 high = source_port_or_eth_type;
3525 break;
3526 case QED_LLH_FILTER_TCP_SRC_PORT:
3527 case QED_LLH_FILTER_UDP_SRC_PORT:
3528 low = source_port_or_eth_type << 16;
3529 break;
3530 case QED_LLH_FILTER_TCP_DEST_PORT:
3531 case QED_LLH_FILTER_UDP_DEST_PORT:
3532 low = dest_port;
3533 break;
3534 case QED_LLH_FILTER_TCP_SRC_AND_DEST_PORT:
3535 case QED_LLH_FILTER_UDP_SRC_AND_DEST_PORT:
3536 low = (source_port_or_eth_type << 16) | dest_port;
3537 break;
3538 default:
3539 DP_NOTICE(p_hwfn,
3540 "Non valid LLH protocol filter type %d\n", type);
3541 return;
3542 }
3543
3544 for (i = 0; i < NIG_REG_LLH_FUNC_FILTER_EN_SIZE; i++) {
3545 if (!qed_rd(p_hwfn, p_ptt,
3546 NIG_REG_LLH_FUNC_FILTER_EN + i * sizeof(u32)))
3547 continue;
3548 if (!qed_rd(p_hwfn, p_ptt,
3549 NIG_REG_LLH_FUNC_FILTER_MODE + i * sizeof(u32)))
3550 continue;
3551 if (!(qed_rd(p_hwfn, p_ptt,
3552 NIG_REG_LLH_FUNC_FILTER_PROTOCOL_TYPE +
3553 i * sizeof(u32)) & BIT(type)))
3554 continue;
3555 if (qed_rd(p_hwfn, p_ptt,
3556 NIG_REG_LLH_FUNC_FILTER_VALUE +
3557 2 * i * sizeof(u32)) != low)
3558 continue;
3559 if (qed_rd(p_hwfn, p_ptt,
3560 NIG_REG_LLH_FUNC_FILTER_VALUE +
3561 (2 * i + 1) * sizeof(u32)) != high)
3562 continue;
3563
3564 qed_wr(p_hwfn, p_ptt,
3565 NIG_REG_LLH_FUNC_FILTER_EN + i * sizeof(u32), 0);
3566 qed_wr(p_hwfn, p_ptt,
3567 NIG_REG_LLH_FUNC_FILTER_MODE + i * sizeof(u32), 0);
3568 qed_wr(p_hwfn, p_ptt,
3569 NIG_REG_LLH_FUNC_FILTER_PROTOCOL_TYPE +
3570 i * sizeof(u32), 0);
3571 qed_wr(p_hwfn, p_ptt,
3572 NIG_REG_LLH_FUNC_FILTER_VALUE + 2 * i * sizeof(u32), 0);
3573 qed_wr(p_hwfn, p_ptt,
3574 NIG_REG_LLH_FUNC_FILTER_VALUE +
3575 (2 * i + 1) * sizeof(u32), 0);
3576 break;
3577 }
3578
3579 if (i >= NIG_REG_LLH_FUNC_FILTER_EN_SIZE)
3580 DP_NOTICE(p_hwfn, "Tried to remove a non-configured filter\n");
3581}
3582
Sudarsana Reddy Kalluru722003a2016-06-21 09:36:21 -04003583static int qed_set_coalesce(struct qed_hwfn *p_hwfn, struct qed_ptt *p_ptt,
3584 u32 hw_addr, void *p_eth_qzone,
3585 size_t eth_qzone_size, u8 timeset)
3586{
3587 struct coalescing_timeset *p_coal_timeset;
3588
3589 if (p_hwfn->cdev->int_coalescing_mode != QED_COAL_MODE_ENABLE) {
3590 DP_NOTICE(p_hwfn, "Coalescing configuration not enabled\n");
3591 return -EINVAL;
3592 }
3593
3594 p_coal_timeset = p_eth_qzone;
3595 memset(p_coal_timeset, 0, eth_qzone_size);
3596 SET_FIELD(p_coal_timeset->value, COALESCING_TIMESET_TIMESET, timeset);
3597 SET_FIELD(p_coal_timeset->value, COALESCING_TIMESET_VALID, 1);
3598 qed_memcpy_to(p_hwfn, p_ptt, hw_addr, p_eth_qzone, eth_qzone_size);
3599
3600 return 0;
3601}
3602
3603int qed_set_rxq_coalesce(struct qed_hwfn *p_hwfn, struct qed_ptt *p_ptt,
sudarsana.kalluru@cavium.comf870a3c2017-05-04 08:15:03 -07003604 u16 coalesce, u16 qid, u16 sb_id)
Sudarsana Reddy Kalluru722003a2016-06-21 09:36:21 -04003605{
3606 struct ustorm_eth_queue_zone eth_qzone;
3607 u8 timeset, timer_res;
3608 u16 fw_qid = 0;
3609 u32 address;
3610 int rc;
3611
3612 /* Coalesce = (timeset << timer-resolution), timeset is 7bit wide */
3613 if (coalesce <= 0x7F) {
3614 timer_res = 0;
3615 } else if (coalesce <= 0xFF) {
3616 timer_res = 1;
3617 } else if (coalesce <= 0x1FF) {
3618 timer_res = 2;
3619 } else {
3620 DP_ERR(p_hwfn, "Invalid coalesce value - %d\n", coalesce);
3621 return -EINVAL;
3622 }
3623 timeset = (u8)(coalesce >> timer_res);
3624
sudarsana.kalluru@cavium.comf870a3c2017-05-04 08:15:03 -07003625 rc = qed_fw_l2_queue(p_hwfn, qid, &fw_qid);
Sudarsana Reddy Kalluru722003a2016-06-21 09:36:21 -04003626 if (rc)
3627 return rc;
3628
3629 rc = qed_int_set_timer_res(p_hwfn, p_ptt, timer_res, sb_id, false);
3630 if (rc)
3631 goto out;
3632
3633 address = BAR0_MAP_REG_USDM_RAM + USTORM_ETH_QUEUE_ZONE_OFFSET(fw_qid);
3634
3635 rc = qed_set_coalesce(p_hwfn, p_ptt, address, &eth_qzone,
3636 sizeof(struct ustorm_eth_queue_zone), timeset);
3637 if (rc)
3638 goto out;
3639
3640 p_hwfn->cdev->rx_coalesce_usecs = coalesce;
3641out:
3642 return rc;
3643}
3644
3645int qed_set_txq_coalesce(struct qed_hwfn *p_hwfn, struct qed_ptt *p_ptt,
sudarsana.kalluru@cavium.comf870a3c2017-05-04 08:15:03 -07003646 u16 coalesce, u16 qid, u16 sb_id)
Sudarsana Reddy Kalluru722003a2016-06-21 09:36:21 -04003647{
3648 struct xstorm_eth_queue_zone eth_qzone;
3649 u8 timeset, timer_res;
3650 u16 fw_qid = 0;
3651 u32 address;
3652 int rc;
3653
3654 /* Coalesce = (timeset << timer-resolution), timeset is 7bit wide */
3655 if (coalesce <= 0x7F) {
3656 timer_res = 0;
3657 } else if (coalesce <= 0xFF) {
3658 timer_res = 1;
3659 } else if (coalesce <= 0x1FF) {
3660 timer_res = 2;
3661 } else {
3662 DP_ERR(p_hwfn, "Invalid coalesce value - %d\n", coalesce);
3663 return -EINVAL;
3664 }
3665 timeset = (u8)(coalesce >> timer_res);
3666
sudarsana.kalluru@cavium.comf870a3c2017-05-04 08:15:03 -07003667 rc = qed_fw_l2_queue(p_hwfn, qid, &fw_qid);
Sudarsana Reddy Kalluru722003a2016-06-21 09:36:21 -04003668 if (rc)
3669 return rc;
3670
3671 rc = qed_int_set_timer_res(p_hwfn, p_ptt, timer_res, sb_id, true);
3672 if (rc)
3673 goto out;
3674
3675 address = BAR0_MAP_REG_XSDM_RAM + XSTORM_ETH_QUEUE_ZONE_OFFSET(fw_qid);
3676
3677 rc = qed_set_coalesce(p_hwfn, p_ptt, address, &eth_qzone,
3678 sizeof(struct xstorm_eth_queue_zone), timeset);
3679 if (rc)
3680 goto out;
3681
3682 p_hwfn->cdev->tx_coalesce_usecs = coalesce;
3683out:
3684 return rc;
3685}
3686
Manish Choprabcd197c2016-04-26 10:56:08 -04003687/* Calculate final WFQ values for all vports and configure them.
3688 * After this configuration each vport will have
3689 * approx min rate = min_pf_rate * (vport_wfq / QED_WFQ_UNIT)
3690 */
3691static void qed_configure_wfq_for_all_vports(struct qed_hwfn *p_hwfn,
3692 struct qed_ptt *p_ptt,
3693 u32 min_pf_rate)
3694{
3695 struct init_qm_vport_params *vport_params;
3696 int i;
3697
3698 vport_params = p_hwfn->qm_info.qm_vport_params;
3699
3700 for (i = 0; i < p_hwfn->qm_info.num_vports; i++) {
3701 u32 wfq_speed = p_hwfn->qm_info.wfq_data[i].min_speed;
3702
3703 vport_params[i].vport_wfq = (wfq_speed * QED_WFQ_UNIT) /
3704 min_pf_rate;
3705 qed_init_vport_wfq(p_hwfn, p_ptt,
3706 vport_params[i].first_tx_pq_id,
3707 vport_params[i].vport_wfq);
3708 }
3709}
3710
3711static void qed_init_wfq_default_param(struct qed_hwfn *p_hwfn,
3712 u32 min_pf_rate)
3713
3714{
3715 int i;
3716
3717 for (i = 0; i < p_hwfn->qm_info.num_vports; i++)
3718 p_hwfn->qm_info.qm_vport_params[i].vport_wfq = 1;
3719}
3720
3721static void qed_disable_wfq_for_all_vports(struct qed_hwfn *p_hwfn,
3722 struct qed_ptt *p_ptt,
3723 u32 min_pf_rate)
3724{
3725 struct init_qm_vport_params *vport_params;
3726 int i;
3727
3728 vport_params = p_hwfn->qm_info.qm_vport_params;
3729
3730 for (i = 0; i < p_hwfn->qm_info.num_vports; i++) {
3731 qed_init_wfq_default_param(p_hwfn, min_pf_rate);
3732 qed_init_vport_wfq(p_hwfn, p_ptt,
3733 vport_params[i].first_tx_pq_id,
3734 vport_params[i].vport_wfq);
3735 }
3736}
3737
3738/* This function performs several validations for WFQ
3739 * configuration and required min rate for a given vport
3740 * 1. req_rate must be greater than one percent of min_pf_rate.
3741 * 2. req_rate should not cause other vports [not configured for WFQ explicitly]
3742 * rates to get less than one percent of min_pf_rate.
3743 * 3. total_req_min_rate [all vports min rate sum] shouldn't exceed min_pf_rate.
3744 */
3745static int qed_init_wfq_param(struct qed_hwfn *p_hwfn,
Yuval Mintz1a635e42016-08-15 10:42:43 +03003746 u16 vport_id, u32 req_rate, u32 min_pf_rate)
Manish Choprabcd197c2016-04-26 10:56:08 -04003747{
3748 u32 total_req_min_rate = 0, total_left_rate = 0, left_rate_per_vp = 0;
3749 int non_requested_count = 0, req_count = 0, i, num_vports;
3750
3751 num_vports = p_hwfn->qm_info.num_vports;
3752
3753 /* Accounting for the vports which are configured for WFQ explicitly */
3754 for (i = 0; i < num_vports; i++) {
3755 u32 tmp_speed;
3756
3757 if ((i != vport_id) &&
3758 p_hwfn->qm_info.wfq_data[i].configured) {
3759 req_count++;
3760 tmp_speed = p_hwfn->qm_info.wfq_data[i].min_speed;
3761 total_req_min_rate += tmp_speed;
3762 }
3763 }
3764
3765 /* Include current vport data as well */
3766 req_count++;
3767 total_req_min_rate += req_rate;
3768 non_requested_count = num_vports - req_count;
3769
3770 if (req_rate < min_pf_rate / QED_WFQ_UNIT) {
3771 DP_VERBOSE(p_hwfn, NETIF_MSG_LINK,
3772 "Vport [%d] - Requested rate[%d Mbps] is less than one percent of configured PF min rate[%d Mbps]\n",
3773 vport_id, req_rate, min_pf_rate);
3774 return -EINVAL;
3775 }
3776
3777 if (num_vports > QED_WFQ_UNIT) {
3778 DP_VERBOSE(p_hwfn, NETIF_MSG_LINK,
3779 "Number of vports is greater than %d\n",
3780 QED_WFQ_UNIT);
3781 return -EINVAL;
3782 }
3783
3784 if (total_req_min_rate > min_pf_rate) {
3785 DP_VERBOSE(p_hwfn, NETIF_MSG_LINK,
3786 "Total requested min rate for all vports[%d Mbps] is greater than configured PF min rate[%d Mbps]\n",
3787 total_req_min_rate, min_pf_rate);
3788 return -EINVAL;
3789 }
3790
3791 total_left_rate = min_pf_rate - total_req_min_rate;
3792
3793 left_rate_per_vp = total_left_rate / non_requested_count;
3794 if (left_rate_per_vp < min_pf_rate / QED_WFQ_UNIT) {
3795 DP_VERBOSE(p_hwfn, NETIF_MSG_LINK,
3796 "Non WFQ configured vports rate [%d Mbps] is less than one percent of configured PF min rate[%d Mbps]\n",
3797 left_rate_per_vp, min_pf_rate);
3798 return -EINVAL;
3799 }
3800
3801 p_hwfn->qm_info.wfq_data[vport_id].min_speed = req_rate;
3802 p_hwfn->qm_info.wfq_data[vport_id].configured = true;
3803
3804 for (i = 0; i < num_vports; i++) {
3805 if (p_hwfn->qm_info.wfq_data[i].configured)
3806 continue;
3807
3808 p_hwfn->qm_info.wfq_data[i].min_speed = left_rate_per_vp;
3809 }
3810
3811 return 0;
3812}
3813
Yuval Mintz733def62016-05-11 16:36:22 +03003814static int __qed_configure_vport_wfq(struct qed_hwfn *p_hwfn,
3815 struct qed_ptt *p_ptt, u16 vp_id, u32 rate)
3816{
3817 struct qed_mcp_link_state *p_link;
3818 int rc = 0;
3819
3820 p_link = &p_hwfn->cdev->hwfns[0].mcp_info->link_output;
3821
3822 if (!p_link->min_pf_rate) {
3823 p_hwfn->qm_info.wfq_data[vp_id].min_speed = rate;
3824 p_hwfn->qm_info.wfq_data[vp_id].configured = true;
3825 return rc;
3826 }
3827
3828 rc = qed_init_wfq_param(p_hwfn, vp_id, rate, p_link->min_pf_rate);
3829
Yuval Mintz1a635e42016-08-15 10:42:43 +03003830 if (!rc)
Yuval Mintz733def62016-05-11 16:36:22 +03003831 qed_configure_wfq_for_all_vports(p_hwfn, p_ptt,
3832 p_link->min_pf_rate);
3833 else
3834 DP_NOTICE(p_hwfn,
3835 "Validation failed while configuring min rate\n");
3836
3837 return rc;
3838}
3839
Manish Choprabcd197c2016-04-26 10:56:08 -04003840static int __qed_configure_vp_wfq_on_link_change(struct qed_hwfn *p_hwfn,
3841 struct qed_ptt *p_ptt,
3842 u32 min_pf_rate)
3843{
3844 bool use_wfq = false;
3845 int rc = 0;
3846 u16 i;
3847
3848 /* Validate all pre configured vports for wfq */
3849 for (i = 0; i < p_hwfn->qm_info.num_vports; i++) {
3850 u32 rate;
3851
3852 if (!p_hwfn->qm_info.wfq_data[i].configured)
3853 continue;
3854
3855 rate = p_hwfn->qm_info.wfq_data[i].min_speed;
3856 use_wfq = true;
3857
3858 rc = qed_init_wfq_param(p_hwfn, i, rate, min_pf_rate);
3859 if (rc) {
3860 DP_NOTICE(p_hwfn,
3861 "WFQ validation failed while configuring min rate\n");
3862 break;
3863 }
3864 }
3865
3866 if (!rc && use_wfq)
3867 qed_configure_wfq_for_all_vports(p_hwfn, p_ptt, min_pf_rate);
3868 else
3869 qed_disable_wfq_for_all_vports(p_hwfn, p_ptt, min_pf_rate);
3870
3871 return rc;
3872}
3873
Yuval Mintz733def62016-05-11 16:36:22 +03003874/* Main API for qed clients to configure vport min rate.
3875 * vp_id - vport id in PF Range[0 - (total_num_vports_per_pf - 1)]
3876 * rate - Speed in Mbps needs to be assigned to a given vport.
3877 */
3878int qed_configure_vport_wfq(struct qed_dev *cdev, u16 vp_id, u32 rate)
3879{
3880 int i, rc = -EINVAL;
3881
3882 /* Currently not supported; Might change in future */
3883 if (cdev->num_hwfns > 1) {
3884 DP_NOTICE(cdev,
3885 "WFQ configuration is not supported for this device\n");
3886 return rc;
3887 }
3888
3889 for_each_hwfn(cdev, i) {
3890 struct qed_hwfn *p_hwfn = &cdev->hwfns[i];
3891 struct qed_ptt *p_ptt;
3892
3893 p_ptt = qed_ptt_acquire(p_hwfn);
3894 if (!p_ptt)
3895 return -EBUSY;
3896
3897 rc = __qed_configure_vport_wfq(p_hwfn, p_ptt, vp_id, rate);
3898
Yuval Mintzd572c432016-07-27 14:45:23 +03003899 if (rc) {
Yuval Mintz733def62016-05-11 16:36:22 +03003900 qed_ptt_release(p_hwfn, p_ptt);
3901 return rc;
3902 }
3903
3904 qed_ptt_release(p_hwfn, p_ptt);
3905 }
3906
3907 return rc;
3908}
3909
Manish Choprabcd197c2016-04-26 10:56:08 -04003910/* API to configure WFQ from mcp link change */
Mintz, Yuval6f437d42017-02-27 11:06:33 +02003911void qed_configure_vp_wfq_on_link_change(struct qed_dev *cdev,
3912 struct qed_ptt *p_ptt, u32 min_pf_rate)
Manish Choprabcd197c2016-04-26 10:56:08 -04003913{
3914 int i;
3915
Yuval Mintz3e7cfce2016-05-26 11:01:24 +03003916 if (cdev->num_hwfns > 1) {
3917 DP_VERBOSE(cdev,
3918 NETIF_MSG_LINK,
3919 "WFQ configuration is not supported for this device\n");
3920 return;
3921 }
3922
Manish Choprabcd197c2016-04-26 10:56:08 -04003923 for_each_hwfn(cdev, i) {
3924 struct qed_hwfn *p_hwfn = &cdev->hwfns[i];
3925
Mintz, Yuval6f437d42017-02-27 11:06:33 +02003926 __qed_configure_vp_wfq_on_link_change(p_hwfn, p_ptt,
Manish Choprabcd197c2016-04-26 10:56:08 -04003927 min_pf_rate);
3928 }
3929}
Manish Chopra4b01e512016-04-26 10:56:09 -04003930
3931int __qed_configure_pf_max_bandwidth(struct qed_hwfn *p_hwfn,
3932 struct qed_ptt *p_ptt,
3933 struct qed_mcp_link_state *p_link,
3934 u8 max_bw)
3935{
3936 int rc = 0;
3937
3938 p_hwfn->mcp_info->func_info.bandwidth_max = max_bw;
3939
3940 if (!p_link->line_speed && (max_bw != 100))
3941 return rc;
3942
3943 p_link->speed = (p_link->line_speed * max_bw) / 100;
3944 p_hwfn->qm_info.pf_rl = p_link->speed;
3945
3946 /* Since the limiter also affects Tx-switched traffic, we don't want it
3947 * to limit such traffic in case there's no actual limit.
3948 * In that case, set limit to imaginary high boundary.
3949 */
3950 if (max_bw == 100)
3951 p_hwfn->qm_info.pf_rl = 100000;
3952
3953 rc = qed_init_pf_rl(p_hwfn, p_ptt, p_hwfn->rel_pf_id,
3954 p_hwfn->qm_info.pf_rl);
3955
3956 DP_VERBOSE(p_hwfn, NETIF_MSG_LINK,
3957 "Configured MAX bandwidth to be %08x Mb/sec\n",
3958 p_link->speed);
3959
3960 return rc;
3961}
3962
3963/* Main API to configure PF max bandwidth where bw range is [1 - 100] */
3964int qed_configure_pf_max_bandwidth(struct qed_dev *cdev, u8 max_bw)
3965{
3966 int i, rc = -EINVAL;
3967
3968 if (max_bw < 1 || max_bw > 100) {
3969 DP_NOTICE(cdev, "PF max bw valid range is [1-100]\n");
3970 return rc;
3971 }
3972
3973 for_each_hwfn(cdev, i) {
3974 struct qed_hwfn *p_hwfn = &cdev->hwfns[i];
3975 struct qed_hwfn *p_lead = QED_LEADING_HWFN(cdev);
3976 struct qed_mcp_link_state *p_link;
3977 struct qed_ptt *p_ptt;
3978
3979 p_link = &p_lead->mcp_info->link_output;
3980
3981 p_ptt = qed_ptt_acquire(p_hwfn);
3982 if (!p_ptt)
3983 return -EBUSY;
3984
3985 rc = __qed_configure_pf_max_bandwidth(p_hwfn, p_ptt,
3986 p_link, max_bw);
3987
3988 qed_ptt_release(p_hwfn, p_ptt);
3989
3990 if (rc)
3991 break;
3992 }
3993
3994 return rc;
3995}
Manish Chopraa64b02d2016-04-26 10:56:10 -04003996
3997int __qed_configure_pf_min_bandwidth(struct qed_hwfn *p_hwfn,
3998 struct qed_ptt *p_ptt,
3999 struct qed_mcp_link_state *p_link,
4000 u8 min_bw)
4001{
4002 int rc = 0;
4003
4004 p_hwfn->mcp_info->func_info.bandwidth_min = min_bw;
4005 p_hwfn->qm_info.pf_wfq = min_bw;
4006
4007 if (!p_link->line_speed)
4008 return rc;
4009
4010 p_link->min_pf_rate = (p_link->line_speed * min_bw) / 100;
4011
4012 rc = qed_init_pf_wfq(p_hwfn, p_ptt, p_hwfn->rel_pf_id, min_bw);
4013
4014 DP_VERBOSE(p_hwfn, NETIF_MSG_LINK,
4015 "Configured MIN bandwidth to be %d Mb/sec\n",
4016 p_link->min_pf_rate);
4017
4018 return rc;
4019}
4020
4021/* Main API to configure PF min bandwidth where bw range is [1-100] */
4022int qed_configure_pf_min_bandwidth(struct qed_dev *cdev, u8 min_bw)
4023{
4024 int i, rc = -EINVAL;
4025
4026 if (min_bw < 1 || min_bw > 100) {
4027 DP_NOTICE(cdev, "PF min bw valid range is [1-100]\n");
4028 return rc;
4029 }
4030
4031 for_each_hwfn(cdev, i) {
4032 struct qed_hwfn *p_hwfn = &cdev->hwfns[i];
4033 struct qed_hwfn *p_lead = QED_LEADING_HWFN(cdev);
4034 struct qed_mcp_link_state *p_link;
4035 struct qed_ptt *p_ptt;
4036
4037 p_link = &p_lead->mcp_info->link_output;
4038
4039 p_ptt = qed_ptt_acquire(p_hwfn);
4040 if (!p_ptt)
4041 return -EBUSY;
4042
4043 rc = __qed_configure_pf_min_bandwidth(p_hwfn, p_ptt,
4044 p_link, min_bw);
4045 if (rc) {
4046 qed_ptt_release(p_hwfn, p_ptt);
4047 return rc;
4048 }
4049
4050 if (p_link->min_pf_rate) {
4051 u32 min_rate = p_link->min_pf_rate;
4052
4053 rc = __qed_configure_vp_wfq_on_link_change(p_hwfn,
4054 p_ptt,
4055 min_rate);
4056 }
4057
4058 qed_ptt_release(p_hwfn, p_ptt);
4059 }
4060
4061 return rc;
4062}
Yuval Mintz733def62016-05-11 16:36:22 +03004063
4064void qed_clean_wfq_db(struct qed_hwfn *p_hwfn, struct qed_ptt *p_ptt)
4065{
4066 struct qed_mcp_link_state *p_link;
4067
4068 p_link = &p_hwfn->mcp_info->link_output;
4069
4070 if (p_link->min_pf_rate)
4071 qed_disable_wfq_for_all_vports(p_hwfn, p_ptt,
4072 p_link->min_pf_rate);
4073
4074 memset(p_hwfn->qm_info.wfq_data, 0,
4075 sizeof(*p_hwfn->qm_info.wfq_data) * p_hwfn->qm_info.num_vports);
4076}
Mintz, Yuval9c79dda2017-03-14 16:23:54 +02004077
4078int qed_device_num_engines(struct qed_dev *cdev)
4079{
4080 return QED_IS_BB(cdev) ? 2 : 1;
4081}
sudarsana.kalluru@cavium.comdb82f702017-04-26 09:00:50 -07004082
4083static int qed_device_num_ports(struct qed_dev *cdev)
4084{
4085 /* in CMT always only one port */
4086 if (cdev->num_hwfns > 1)
4087 return 1;
4088
Tomer Tayar78cea9f2017-05-23 09:41:22 +03004089 return cdev->num_ports_in_engine * qed_device_num_engines(cdev);
sudarsana.kalluru@cavium.comdb82f702017-04-26 09:00:50 -07004090}
4091
4092int qed_device_get_port_id(struct qed_dev *cdev)
4093{
4094 return (QED_LEADING_HWFN(cdev)->abs_pf_id) % qed_device_num_ports(cdev);
4095}