Yuval Mintz | fe56b9e | 2015-10-26 11:02:25 +0200 | [diff] [blame] | 1 | /* QLogic qed NIC Driver |
Mintz, Yuval | e8f1cb5 | 2017-01-01 13:57:00 +0200 | [diff] [blame] | 2 | * Copyright (c) 2015-2017 QLogic Corporation |
Yuval Mintz | fe56b9e | 2015-10-26 11:02:25 +0200 | [diff] [blame] | 3 | * |
Mintz, Yuval | e8f1cb5 | 2017-01-01 13:57:00 +0200 | [diff] [blame] | 4 | * This software is available to you under a choice of one of two |
| 5 | * licenses. You may choose to be licensed under the terms of the GNU |
| 6 | * General Public License (GPL) Version 2, available from the file |
| 7 | * COPYING in the main directory of this source tree, or the |
| 8 | * OpenIB.org BSD license below: |
| 9 | * |
| 10 | * Redistribution and use in source and binary forms, with or |
| 11 | * without modification, are permitted provided that the following |
| 12 | * conditions are met: |
| 13 | * |
| 14 | * - Redistributions of source code must retain the above |
| 15 | * copyright notice, this list of conditions and the following |
| 16 | * disclaimer. |
| 17 | * |
| 18 | * - Redistributions in binary form must reproduce the above |
| 19 | * copyright notice, this list of conditions and the following |
| 20 | * disclaimer in the documentation and /or other materials |
| 21 | * provided with the distribution. |
| 22 | * |
| 23 | * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, |
| 24 | * EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF |
| 25 | * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND |
| 26 | * NONINFRINGEMENT. IN NO EVENT SHALL THE AUTHORS OR COPYRIGHT HOLDERS |
| 27 | * BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN |
| 28 | * ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN |
| 29 | * CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE |
| 30 | * SOFTWARE. |
Yuval Mintz | fe56b9e | 2015-10-26 11:02:25 +0200 | [diff] [blame] | 31 | */ |
| 32 | |
| 33 | #include <linux/types.h> |
| 34 | #include <asm/byteorder.h> |
| 35 | #include <linux/io.h> |
| 36 | #include <linux/delay.h> |
| 37 | #include <linux/dma-mapping.h> |
| 38 | #include <linux/errno.h> |
| 39 | #include <linux/kernel.h> |
| 40 | #include <linux/mutex.h> |
| 41 | #include <linux/pci.h> |
| 42 | #include <linux/slab.h> |
| 43 | #include <linux/string.h> |
Yuval Mintz | a91eb52 | 2016-06-03 14:35:32 +0300 | [diff] [blame] | 44 | #include <linux/vmalloc.h> |
Yuval Mintz | fe56b9e | 2015-10-26 11:02:25 +0200 | [diff] [blame] | 45 | #include <linux/etherdevice.h> |
| 46 | #include <linux/qed/qed_chain.h> |
| 47 | #include <linux/qed/qed_if.h> |
| 48 | #include "qed.h" |
| 49 | #include "qed_cxt.h" |
Sudarsana Reddy Kalluru | 39651ab | 2016-05-17 06:44:26 -0400 | [diff] [blame] | 50 | #include "qed_dcbx.h" |
Yuval Mintz | fe56b9e | 2015-10-26 11:02:25 +0200 | [diff] [blame] | 51 | #include "qed_dev_api.h" |
Arun Easi | 1e128c8 | 2017-02-15 06:28:22 -0800 | [diff] [blame] | 52 | #include "qed_fcoe.h" |
Yuval Mintz | fe56b9e | 2015-10-26 11:02:25 +0200 | [diff] [blame] | 53 | #include "qed_hsi.h" |
| 54 | #include "qed_hw.h" |
| 55 | #include "qed_init_ops.h" |
| 56 | #include "qed_int.h" |
Yuval Mintz | fc83182 | 2016-12-01 00:21:06 -0800 | [diff] [blame] | 57 | #include "qed_iscsi.h" |
Yuval Mintz | 0a7fb11 | 2016-10-01 21:59:55 +0300 | [diff] [blame] | 58 | #include "qed_ll2.h" |
Yuval Mintz | fe56b9e | 2015-10-26 11:02:25 +0200 | [diff] [blame] | 59 | #include "qed_mcp.h" |
Yuval Mintz | 1d6cff4 | 2016-12-01 00:21:07 -0800 | [diff] [blame] | 60 | #include "qed_ooo.h" |
Yuval Mintz | fe56b9e | 2015-10-26 11:02:25 +0200 | [diff] [blame] | 61 | #include "qed_reg_addr.h" |
| 62 | #include "qed_sp.h" |
Yuval Mintz | 32a47e7 | 2016-05-11 16:36:12 +0300 | [diff] [blame] | 63 | #include "qed_sriov.h" |
Yuval Mintz | 0b55e27 | 2016-05-11 16:36:15 +0300 | [diff] [blame] | 64 | #include "qed_vf.h" |
Ram Amrani | 51ff172 | 2016-10-01 21:59:57 +0300 | [diff] [blame] | 65 | #include "qed_roce.h" |
Yuval Mintz | fe56b9e | 2015-10-26 11:02:25 +0200 | [diff] [blame] | 66 | |
Wei Yongjun | 0caf5b2 | 2016-08-02 13:49:00 +0000 | [diff] [blame] | 67 | static DEFINE_SPINLOCK(qm_lock); |
Sudarsana Reddy Kalluru | 39651ab | 2016-05-17 06:44:26 -0400 | [diff] [blame] | 68 | |
Ram Amrani | 51ff172 | 2016-10-01 21:59:57 +0300 | [diff] [blame] | 69 | #define QED_MIN_DPIS (4) |
| 70 | #define QED_MIN_PWM_REGION (QED_WID_SIZE * QED_MIN_DPIS) |
| 71 | |
Yuval Mintz | fe56b9e | 2015-10-26 11:02:25 +0200 | [diff] [blame] | 72 | /* API common to all protocols */ |
Ram Amrani | c2035ee | 2016-03-02 20:26:00 +0200 | [diff] [blame] | 73 | enum BAR_ID { |
| 74 | BAR_ID_0, /* used for GRC */ |
| 75 | BAR_ID_1 /* Used for doorbells */ |
| 76 | }; |
| 77 | |
Rahul Verma | 1558296 | 2017-04-06 15:58:29 +0300 | [diff] [blame] | 78 | static u32 qed_hw_bar_size(struct qed_hwfn *p_hwfn, |
| 79 | struct qed_ptt *p_ptt, enum BAR_ID bar_id) |
Ram Amrani | c2035ee | 2016-03-02 20:26:00 +0200 | [diff] [blame] | 80 | { |
Yuval Mintz | 1408cc1f | 2016-05-11 16:36:14 +0300 | [diff] [blame] | 81 | u32 bar_reg = (bar_id == BAR_ID_0 ? |
| 82 | PGLUE_B_REG_PF_BAR0_SIZE : PGLUE_B_REG_PF_BAR1_SIZE); |
| 83 | u32 val; |
Ram Amrani | c2035ee | 2016-03-02 20:26:00 +0200 | [diff] [blame] | 84 | |
Yuval Mintz | 1408cc1f | 2016-05-11 16:36:14 +0300 | [diff] [blame] | 85 | if (IS_VF(p_hwfn->cdev)) |
| 86 | return 1 << 17; |
| 87 | |
Rahul Verma | 1558296 | 2017-04-06 15:58:29 +0300 | [diff] [blame] | 88 | val = qed_rd(p_hwfn, p_ptt, bar_reg); |
Ram Amrani | c2035ee | 2016-03-02 20:26:00 +0200 | [diff] [blame] | 89 | if (val) |
| 90 | return 1 << (val + 15); |
| 91 | |
| 92 | /* Old MFW initialized above registered only conditionally */ |
| 93 | if (p_hwfn->cdev->num_hwfns > 1) { |
| 94 | DP_INFO(p_hwfn, |
| 95 | "BAR size not configured. Assuming BAR size of 256kB for GRC and 512kB for DB\n"); |
| 96 | return BAR_ID_0 ? 256 * 1024 : 512 * 1024; |
| 97 | } else { |
| 98 | DP_INFO(p_hwfn, |
| 99 | "BAR size not configured. Assuming BAR size of 512kB for GRC and 512kB for DB\n"); |
| 100 | return 512 * 1024; |
| 101 | } |
| 102 | } |
| 103 | |
Yuval Mintz | 1a635e4 | 2016-08-15 10:42:43 +0300 | [diff] [blame] | 104 | void qed_init_dp(struct qed_dev *cdev, u32 dp_module, u8 dp_level) |
Yuval Mintz | fe56b9e | 2015-10-26 11:02:25 +0200 | [diff] [blame] | 105 | { |
| 106 | u32 i; |
| 107 | |
| 108 | cdev->dp_level = dp_level; |
| 109 | cdev->dp_module = dp_module; |
| 110 | for (i = 0; i < MAX_HWFNS_PER_DEVICE; i++) { |
| 111 | struct qed_hwfn *p_hwfn = &cdev->hwfns[i]; |
| 112 | |
| 113 | p_hwfn->dp_level = dp_level; |
| 114 | p_hwfn->dp_module = dp_module; |
| 115 | } |
| 116 | } |
| 117 | |
| 118 | void qed_init_struct(struct qed_dev *cdev) |
| 119 | { |
| 120 | u8 i; |
| 121 | |
| 122 | for (i = 0; i < MAX_HWFNS_PER_DEVICE; i++) { |
| 123 | struct qed_hwfn *p_hwfn = &cdev->hwfns[i]; |
| 124 | |
| 125 | p_hwfn->cdev = cdev; |
| 126 | p_hwfn->my_id = i; |
| 127 | p_hwfn->b_active = false; |
| 128 | |
| 129 | mutex_init(&p_hwfn->dmae_info.mutex); |
| 130 | } |
| 131 | |
| 132 | /* hwfn 0 is always active */ |
| 133 | cdev->hwfns[0].b_active = true; |
| 134 | |
| 135 | /* set the default cache alignment to 128 */ |
| 136 | cdev->cache_shift = 7; |
| 137 | } |
| 138 | |
| 139 | static void qed_qm_info_free(struct qed_hwfn *p_hwfn) |
| 140 | { |
| 141 | struct qed_qm_info *qm_info = &p_hwfn->qm_info; |
| 142 | |
| 143 | kfree(qm_info->qm_pq_params); |
| 144 | qm_info->qm_pq_params = NULL; |
| 145 | kfree(qm_info->qm_vport_params); |
| 146 | qm_info->qm_vport_params = NULL; |
| 147 | kfree(qm_info->qm_port_params); |
| 148 | qm_info->qm_port_params = NULL; |
Manish Chopra | bcd197c | 2016-04-26 10:56:08 -0400 | [diff] [blame] | 149 | kfree(qm_info->wfq_data); |
| 150 | qm_info->wfq_data = NULL; |
Yuval Mintz | fe56b9e | 2015-10-26 11:02:25 +0200 | [diff] [blame] | 151 | } |
| 152 | |
| 153 | void qed_resc_free(struct qed_dev *cdev) |
| 154 | { |
| 155 | int i; |
| 156 | |
Yuval Mintz | 1408cc1f | 2016-05-11 16:36:14 +0300 | [diff] [blame] | 157 | if (IS_VF(cdev)) |
| 158 | return; |
| 159 | |
Yuval Mintz | fe56b9e | 2015-10-26 11:02:25 +0200 | [diff] [blame] | 160 | kfree(cdev->fw_data); |
| 161 | cdev->fw_data = NULL; |
| 162 | |
| 163 | kfree(cdev->reset_stats); |
Tomer Tayar | 3587cb8 | 2017-05-21 12:10:56 +0300 | [diff] [blame] | 164 | cdev->reset_stats = NULL; |
Yuval Mintz | fe56b9e | 2015-10-26 11:02:25 +0200 | [diff] [blame] | 165 | |
| 166 | for_each_hwfn(cdev, i) { |
| 167 | struct qed_hwfn *p_hwfn = &cdev->hwfns[i]; |
| 168 | |
| 169 | qed_cxt_mngr_free(p_hwfn); |
| 170 | qed_qm_info_free(p_hwfn); |
| 171 | qed_spq_free(p_hwfn); |
Tomer Tayar | 3587cb8 | 2017-05-21 12:10:56 +0300 | [diff] [blame] | 172 | qed_eq_free(p_hwfn); |
| 173 | qed_consq_free(p_hwfn); |
Yuval Mintz | fe56b9e | 2015-10-26 11:02:25 +0200 | [diff] [blame] | 174 | qed_int_free(p_hwfn); |
Yuval Mintz | 0a7fb11 | 2016-10-01 21:59:55 +0300 | [diff] [blame] | 175 | #ifdef CONFIG_QED_LL2 |
Tomer Tayar | 3587cb8 | 2017-05-21 12:10:56 +0300 | [diff] [blame] | 176 | qed_ll2_free(p_hwfn); |
Yuval Mintz | 0a7fb11 | 2016-10-01 21:59:55 +0300 | [diff] [blame] | 177 | #endif |
Arun Easi | 1e128c8 | 2017-02-15 06:28:22 -0800 | [diff] [blame] | 178 | if (p_hwfn->hw_info.personality == QED_PCI_FCOE) |
Tomer Tayar | 3587cb8 | 2017-05-21 12:10:56 +0300 | [diff] [blame] | 179 | qed_fcoe_free(p_hwfn); |
Arun Easi | 1e128c8 | 2017-02-15 06:28:22 -0800 | [diff] [blame] | 180 | |
Yuval Mintz | 1d6cff4 | 2016-12-01 00:21:07 -0800 | [diff] [blame] | 181 | if (p_hwfn->hw_info.personality == QED_PCI_ISCSI) { |
Tomer Tayar | 3587cb8 | 2017-05-21 12:10:56 +0300 | [diff] [blame] | 182 | qed_iscsi_free(p_hwfn); |
| 183 | qed_ooo_free(p_hwfn); |
Yuval Mintz | 1d6cff4 | 2016-12-01 00:21:07 -0800 | [diff] [blame] | 184 | } |
Yuval Mintz | 32a47e7 | 2016-05-11 16:36:12 +0300 | [diff] [blame] | 185 | qed_iov_free(p_hwfn); |
Yuval Mintz | fe56b9e | 2015-10-26 11:02:25 +0200 | [diff] [blame] | 186 | qed_dmae_info_free(p_hwfn); |
sudarsana.kalluru@cavium.com | 270837b | 2017-04-20 22:31:16 -0700 | [diff] [blame] | 187 | qed_dcbx_info_free(p_hwfn); |
Yuval Mintz | fe56b9e | 2015-10-26 11:02:25 +0200 | [diff] [blame] | 188 | } |
| 189 | } |
| 190 | |
Ariel Elior | b5a9ee7 | 2017-04-03 12:21:09 +0300 | [diff] [blame] | 191 | /******************** QM initialization *******************/ |
| 192 | #define ACTIVE_TCS_BMAP 0x9f |
| 193 | #define ACTIVE_TCS_BMAP_4PORT_K2 0xf |
| 194 | |
| 195 | /* determines the physical queue flags for a given PF. */ |
| 196 | static u32 qed_get_pq_flags(struct qed_hwfn *p_hwfn) |
Yuval Mintz | fe56b9e | 2015-10-26 11:02:25 +0200 | [diff] [blame] | 197 | { |
Ariel Elior | b5a9ee7 | 2017-04-03 12:21:09 +0300 | [diff] [blame] | 198 | u32 flags; |
Yuval Mintz | fe56b9e | 2015-10-26 11:02:25 +0200 | [diff] [blame] | 199 | |
Ariel Elior | b5a9ee7 | 2017-04-03 12:21:09 +0300 | [diff] [blame] | 200 | /* common flags */ |
| 201 | flags = PQ_FLAGS_LB; |
Yuval Mintz | fe56b9e | 2015-10-26 11:02:25 +0200 | [diff] [blame] | 202 | |
Ariel Elior | b5a9ee7 | 2017-04-03 12:21:09 +0300 | [diff] [blame] | 203 | /* feature flags */ |
| 204 | if (IS_QED_SRIOV(p_hwfn->cdev)) |
| 205 | flags |= PQ_FLAGS_VFS; |
Yuval Mintz | fe56b9e | 2015-10-26 11:02:25 +0200 | [diff] [blame] | 206 | |
Ariel Elior | b5a9ee7 | 2017-04-03 12:21:09 +0300 | [diff] [blame] | 207 | /* protocol flags */ |
| 208 | switch (p_hwfn->hw_info.personality) { |
| 209 | case QED_PCI_ETH: |
| 210 | flags |= PQ_FLAGS_MCOS; |
| 211 | break; |
| 212 | case QED_PCI_FCOE: |
| 213 | flags |= PQ_FLAGS_OFLD; |
| 214 | break; |
| 215 | case QED_PCI_ISCSI: |
| 216 | flags |= PQ_FLAGS_ACK | PQ_FLAGS_OOO | PQ_FLAGS_OFLD; |
| 217 | break; |
| 218 | case QED_PCI_ETH_ROCE: |
| 219 | flags |= PQ_FLAGS_MCOS | PQ_FLAGS_OFLD | PQ_FLAGS_LLT; |
| 220 | break; |
| 221 | default: |
Yuval Mintz | fe56b9e | 2015-10-26 11:02:25 +0200 | [diff] [blame] | 222 | DP_ERR(p_hwfn, |
Ariel Elior | b5a9ee7 | 2017-04-03 12:21:09 +0300 | [diff] [blame] | 223 | "unknown personality %d\n", p_hwfn->hw_info.personality); |
| 224 | return 0; |
Yuval Mintz | fe56b9e | 2015-10-26 11:02:25 +0200 | [diff] [blame] | 225 | } |
| 226 | |
Ariel Elior | b5a9ee7 | 2017-04-03 12:21:09 +0300 | [diff] [blame] | 227 | return flags; |
| 228 | } |
| 229 | |
| 230 | /* Getters for resource amounts necessary for qm initialization */ |
| 231 | u8 qed_init_qm_get_num_tcs(struct qed_hwfn *p_hwfn) |
| 232 | { |
| 233 | return p_hwfn->hw_info.num_hw_tc; |
| 234 | } |
| 235 | |
| 236 | u16 qed_init_qm_get_num_vfs(struct qed_hwfn *p_hwfn) |
| 237 | { |
| 238 | return IS_QED_SRIOV(p_hwfn->cdev) ? |
| 239 | p_hwfn->cdev->p_iov_info->total_vfs : 0; |
| 240 | } |
| 241 | |
| 242 | #define NUM_DEFAULT_RLS 1 |
| 243 | |
| 244 | u16 qed_init_qm_get_num_pf_rls(struct qed_hwfn *p_hwfn) |
| 245 | { |
| 246 | u16 num_pf_rls, num_vfs = qed_init_qm_get_num_vfs(p_hwfn); |
| 247 | |
| 248 | /* num RLs can't exceed resource amount of rls or vports */ |
| 249 | num_pf_rls = (u16) min_t(u32, RESC_NUM(p_hwfn, QED_RL), |
| 250 | RESC_NUM(p_hwfn, QED_VPORT)); |
| 251 | |
| 252 | /* Make sure after we reserve there's something left */ |
| 253 | if (num_pf_rls < num_vfs + NUM_DEFAULT_RLS) |
| 254 | return 0; |
| 255 | |
| 256 | /* subtract rls necessary for VFs and one default one for the PF */ |
| 257 | num_pf_rls -= num_vfs + NUM_DEFAULT_RLS; |
| 258 | |
| 259 | return num_pf_rls; |
| 260 | } |
| 261 | |
| 262 | u16 qed_init_qm_get_num_vports(struct qed_hwfn *p_hwfn) |
| 263 | { |
| 264 | u32 pq_flags = qed_get_pq_flags(p_hwfn); |
| 265 | |
| 266 | /* all pqs share the same vport, except for vfs and pf_rl pqs */ |
| 267 | return (!!(PQ_FLAGS_RLS & pq_flags)) * |
| 268 | qed_init_qm_get_num_pf_rls(p_hwfn) + |
| 269 | (!!(PQ_FLAGS_VFS & pq_flags)) * |
| 270 | qed_init_qm_get_num_vfs(p_hwfn) + 1; |
| 271 | } |
| 272 | |
| 273 | /* calc amount of PQs according to the requested flags */ |
| 274 | u16 qed_init_qm_get_num_pqs(struct qed_hwfn *p_hwfn) |
| 275 | { |
| 276 | u32 pq_flags = qed_get_pq_flags(p_hwfn); |
| 277 | |
| 278 | return (!!(PQ_FLAGS_RLS & pq_flags)) * |
| 279 | qed_init_qm_get_num_pf_rls(p_hwfn) + |
| 280 | (!!(PQ_FLAGS_MCOS & pq_flags)) * |
| 281 | qed_init_qm_get_num_tcs(p_hwfn) + |
| 282 | (!!(PQ_FLAGS_LB & pq_flags)) + (!!(PQ_FLAGS_OOO & pq_flags)) + |
| 283 | (!!(PQ_FLAGS_ACK & pq_flags)) + (!!(PQ_FLAGS_OFLD & pq_flags)) + |
| 284 | (!!(PQ_FLAGS_LLT & pq_flags)) + |
| 285 | (!!(PQ_FLAGS_VFS & pq_flags)) * qed_init_qm_get_num_vfs(p_hwfn); |
| 286 | } |
| 287 | |
| 288 | /* initialize the top level QM params */ |
| 289 | static void qed_init_qm_params(struct qed_hwfn *p_hwfn) |
| 290 | { |
| 291 | struct qed_qm_info *qm_info = &p_hwfn->qm_info; |
| 292 | bool four_port; |
| 293 | |
| 294 | /* pq and vport bases for this PF */ |
| 295 | qm_info->start_pq = (u16) RESC_START(p_hwfn, QED_PQ); |
| 296 | qm_info->start_vport = (u8) RESC_START(p_hwfn, QED_VPORT); |
| 297 | |
| 298 | /* rate limiting and weighted fair queueing are always enabled */ |
| 299 | qm_info->vport_rl_en = 1; |
| 300 | qm_info->vport_wfq_en = 1; |
| 301 | |
| 302 | /* TC config is different for AH 4 port */ |
Tomer Tayar | 78cea9f | 2017-05-23 09:41:22 +0300 | [diff] [blame] | 303 | four_port = p_hwfn->cdev->num_ports_in_engine == MAX_NUM_PORTS_K2; |
Ariel Elior | b5a9ee7 | 2017-04-03 12:21:09 +0300 | [diff] [blame] | 304 | |
| 305 | /* in AH 4 port we have fewer TCs per port */ |
| 306 | qm_info->max_phys_tcs_per_port = four_port ? NUM_PHYS_TCS_4PORT_K2 : |
| 307 | NUM_OF_PHYS_TCS; |
| 308 | |
| 309 | /* unless MFW indicated otherwise, ooo_tc == 3 for |
| 310 | * AH 4-port and 4 otherwise. |
Yuval Mintz | fe56b9e | 2015-10-26 11:02:25 +0200 | [diff] [blame] | 311 | */ |
Ariel Elior | b5a9ee7 | 2017-04-03 12:21:09 +0300 | [diff] [blame] | 312 | if (!qm_info->ooo_tc) |
| 313 | qm_info->ooo_tc = four_port ? DCBX_TCP_OOO_K2_4PORT_TC : |
| 314 | DCBX_TCP_OOO_TC; |
| 315 | } |
Yuval Mintz | fe56b9e | 2015-10-26 11:02:25 +0200 | [diff] [blame] | 316 | |
Ariel Elior | b5a9ee7 | 2017-04-03 12:21:09 +0300 | [diff] [blame] | 317 | /* initialize qm vport params */ |
| 318 | static void qed_init_qm_vport_params(struct qed_hwfn *p_hwfn) |
| 319 | { |
| 320 | struct qed_qm_info *qm_info = &p_hwfn->qm_info; |
| 321 | u8 i; |
Yuval Mintz | fe56b9e | 2015-10-26 11:02:25 +0200 | [diff] [blame] | 322 | |
Ariel Elior | b5a9ee7 | 2017-04-03 12:21:09 +0300 | [diff] [blame] | 323 | /* all vports participate in weighted fair queueing */ |
| 324 | for (i = 0; i < qed_init_qm_get_num_vports(p_hwfn); i++) |
| 325 | qm_info->qm_vport_params[i].vport_wfq = 1; |
| 326 | } |
Yuval Mintz | fe56b9e | 2015-10-26 11:02:25 +0200 | [diff] [blame] | 327 | |
Ariel Elior | b5a9ee7 | 2017-04-03 12:21:09 +0300 | [diff] [blame] | 328 | /* initialize qm port params */ |
| 329 | static void qed_init_qm_port_params(struct qed_hwfn *p_hwfn) |
| 330 | { |
Yuval Mintz | fe56b9e | 2015-10-26 11:02:25 +0200 | [diff] [blame] | 331 | /* Initialize qm port parameters */ |
Tomer Tayar | 78cea9f | 2017-05-23 09:41:22 +0300 | [diff] [blame] | 332 | u8 i, active_phys_tcs, num_ports = p_hwfn->cdev->num_ports_in_engine; |
Ariel Elior | b5a9ee7 | 2017-04-03 12:21:09 +0300 | [diff] [blame] | 333 | |
| 334 | /* indicate how ooo and high pri traffic is dealt with */ |
| 335 | active_phys_tcs = num_ports == MAX_NUM_PORTS_K2 ? |
| 336 | ACTIVE_TCS_BMAP_4PORT_K2 : |
| 337 | ACTIVE_TCS_BMAP; |
| 338 | |
Yuval Mintz | fe56b9e | 2015-10-26 11:02:25 +0200 | [diff] [blame] | 339 | for (i = 0; i < num_ports; i++) { |
Ariel Elior | b5a9ee7 | 2017-04-03 12:21:09 +0300 | [diff] [blame] | 340 | struct init_qm_port_params *p_qm_port = |
| 341 | &p_hwfn->qm_info.qm_port_params[i]; |
| 342 | |
Yuval Mintz | fe56b9e | 2015-10-26 11:02:25 +0200 | [diff] [blame] | 343 | p_qm_port->active = 1; |
Ariel Elior | b5a9ee7 | 2017-04-03 12:21:09 +0300 | [diff] [blame] | 344 | p_qm_port->active_phys_tcs = active_phys_tcs; |
Yuval Mintz | fe56b9e | 2015-10-26 11:02:25 +0200 | [diff] [blame] | 345 | p_qm_port->num_pbf_cmd_lines = PBF_MAX_CMD_LINES / num_ports; |
| 346 | p_qm_port->num_btb_blocks = BTB_MAX_BLOCKS / num_ports; |
| 347 | } |
Ariel Elior | b5a9ee7 | 2017-04-03 12:21:09 +0300 | [diff] [blame] | 348 | } |
Yuval Mintz | fe56b9e | 2015-10-26 11:02:25 +0200 | [diff] [blame] | 349 | |
Ariel Elior | b5a9ee7 | 2017-04-03 12:21:09 +0300 | [diff] [blame] | 350 | /* Reset the params which must be reset for qm init. QM init may be called as |
| 351 | * a result of flows other than driver load (e.g. dcbx renegotiation). Other |
| 352 | * params may be affected by the init but would simply recalculate to the same |
| 353 | * values. The allocations made for QM init, ports, vports, pqs and vfqs are not |
| 354 | * affected as these amounts stay the same. |
| 355 | */ |
| 356 | static void qed_init_qm_reset_params(struct qed_hwfn *p_hwfn) |
| 357 | { |
| 358 | struct qed_qm_info *qm_info = &p_hwfn->qm_info; |
Yuval Mintz | fe56b9e | 2015-10-26 11:02:25 +0200 | [diff] [blame] | 359 | |
Ariel Elior | b5a9ee7 | 2017-04-03 12:21:09 +0300 | [diff] [blame] | 360 | qm_info->num_pqs = 0; |
| 361 | qm_info->num_vports = 0; |
| 362 | qm_info->num_pf_rls = 0; |
| 363 | qm_info->num_vf_pqs = 0; |
| 364 | qm_info->first_vf_pq = 0; |
| 365 | qm_info->first_mcos_pq = 0; |
| 366 | qm_info->first_rl_pq = 0; |
| 367 | } |
Yuval Mintz | fe56b9e | 2015-10-26 11:02:25 +0200 | [diff] [blame] | 368 | |
Ariel Elior | b5a9ee7 | 2017-04-03 12:21:09 +0300 | [diff] [blame] | 369 | static void qed_init_qm_advance_vport(struct qed_hwfn *p_hwfn) |
| 370 | { |
| 371 | struct qed_qm_info *qm_info = &p_hwfn->qm_info; |
| 372 | |
| 373 | qm_info->num_vports++; |
| 374 | |
| 375 | if (qm_info->num_vports > qed_init_qm_get_num_vports(p_hwfn)) |
| 376 | DP_ERR(p_hwfn, |
| 377 | "vport overflow! qm_info->num_vports %d, qm_init_get_num_vports() %d\n", |
| 378 | qm_info->num_vports, qed_init_qm_get_num_vports(p_hwfn)); |
| 379 | } |
| 380 | |
| 381 | /* initialize a single pq and manage qm_info resources accounting. |
| 382 | * The pq_init_flags param determines whether the PQ is rate limited |
| 383 | * (for VF or PF) and whether a new vport is allocated to the pq or not |
| 384 | * (i.e. vport will be shared). |
| 385 | */ |
| 386 | |
| 387 | /* flags for pq init */ |
| 388 | #define PQ_INIT_SHARE_VPORT (1 << 0) |
| 389 | #define PQ_INIT_PF_RL (1 << 1) |
| 390 | #define PQ_INIT_VF_RL (1 << 2) |
| 391 | |
| 392 | /* defines for pq init */ |
| 393 | #define PQ_INIT_DEFAULT_WRR_GROUP 1 |
| 394 | #define PQ_INIT_DEFAULT_TC 0 |
| 395 | #define PQ_INIT_OFLD_TC (p_hwfn->hw_info.offload_tc) |
| 396 | |
| 397 | static void qed_init_qm_pq(struct qed_hwfn *p_hwfn, |
| 398 | struct qed_qm_info *qm_info, |
| 399 | u8 tc, u32 pq_init_flags) |
| 400 | { |
| 401 | u16 pq_idx = qm_info->num_pqs, max_pq = qed_init_qm_get_num_pqs(p_hwfn); |
| 402 | |
| 403 | if (pq_idx > max_pq) |
| 404 | DP_ERR(p_hwfn, |
| 405 | "pq overflow! pq %d, max pq %d\n", pq_idx, max_pq); |
| 406 | |
| 407 | /* init pq params */ |
| 408 | qm_info->qm_pq_params[pq_idx].vport_id = qm_info->start_vport + |
| 409 | qm_info->num_vports; |
| 410 | qm_info->qm_pq_params[pq_idx].tc_id = tc; |
| 411 | qm_info->qm_pq_params[pq_idx].wrr_group = PQ_INIT_DEFAULT_WRR_GROUP; |
| 412 | qm_info->qm_pq_params[pq_idx].rl_valid = |
| 413 | (pq_init_flags & PQ_INIT_PF_RL || pq_init_flags & PQ_INIT_VF_RL); |
| 414 | |
| 415 | /* qm params accounting */ |
| 416 | qm_info->num_pqs++; |
| 417 | if (!(pq_init_flags & PQ_INIT_SHARE_VPORT)) |
| 418 | qm_info->num_vports++; |
| 419 | |
| 420 | if (pq_init_flags & PQ_INIT_PF_RL) |
| 421 | qm_info->num_pf_rls++; |
| 422 | |
| 423 | if (qm_info->num_vports > qed_init_qm_get_num_vports(p_hwfn)) |
| 424 | DP_ERR(p_hwfn, |
| 425 | "vport overflow! qm_info->num_vports %d, qm_init_get_num_vports() %d\n", |
| 426 | qm_info->num_vports, qed_init_qm_get_num_vports(p_hwfn)); |
| 427 | |
| 428 | if (qm_info->num_pf_rls > qed_init_qm_get_num_pf_rls(p_hwfn)) |
| 429 | DP_ERR(p_hwfn, |
| 430 | "rl overflow! qm_info->num_pf_rls %d, qm_init_get_num_pf_rls() %d\n", |
| 431 | qm_info->num_pf_rls, qed_init_qm_get_num_pf_rls(p_hwfn)); |
| 432 | } |
| 433 | |
| 434 | /* get pq index according to PQ_FLAGS */ |
| 435 | static u16 *qed_init_qm_get_idx_from_flags(struct qed_hwfn *p_hwfn, |
| 436 | u32 pq_flags) |
| 437 | { |
| 438 | struct qed_qm_info *qm_info = &p_hwfn->qm_info; |
| 439 | |
| 440 | /* Can't have multiple flags set here */ |
| 441 | if (bitmap_weight((unsigned long *)&pq_flags, sizeof(pq_flags)) > 1) |
| 442 | goto err; |
| 443 | |
| 444 | switch (pq_flags) { |
| 445 | case PQ_FLAGS_RLS: |
| 446 | return &qm_info->first_rl_pq; |
| 447 | case PQ_FLAGS_MCOS: |
| 448 | return &qm_info->first_mcos_pq; |
| 449 | case PQ_FLAGS_LB: |
| 450 | return &qm_info->pure_lb_pq; |
| 451 | case PQ_FLAGS_OOO: |
| 452 | return &qm_info->ooo_pq; |
| 453 | case PQ_FLAGS_ACK: |
| 454 | return &qm_info->pure_ack_pq; |
| 455 | case PQ_FLAGS_OFLD: |
| 456 | return &qm_info->offload_pq; |
| 457 | case PQ_FLAGS_LLT: |
| 458 | return &qm_info->low_latency_pq; |
| 459 | case PQ_FLAGS_VFS: |
| 460 | return &qm_info->first_vf_pq; |
| 461 | default: |
| 462 | goto err; |
| 463 | } |
| 464 | |
| 465 | err: |
| 466 | DP_ERR(p_hwfn, "BAD pq flags %d\n", pq_flags); |
| 467 | return NULL; |
| 468 | } |
| 469 | |
| 470 | /* save pq index in qm info */ |
| 471 | static void qed_init_qm_set_idx(struct qed_hwfn *p_hwfn, |
| 472 | u32 pq_flags, u16 pq_val) |
| 473 | { |
| 474 | u16 *base_pq_idx = qed_init_qm_get_idx_from_flags(p_hwfn, pq_flags); |
| 475 | |
| 476 | *base_pq_idx = p_hwfn->qm_info.start_pq + pq_val; |
| 477 | } |
| 478 | |
| 479 | /* get tx pq index, with the PQ TX base already set (ready for context init) */ |
| 480 | u16 qed_get_cm_pq_idx(struct qed_hwfn *p_hwfn, u32 pq_flags) |
| 481 | { |
| 482 | u16 *base_pq_idx = qed_init_qm_get_idx_from_flags(p_hwfn, pq_flags); |
| 483 | |
| 484 | return *base_pq_idx + CM_TX_PQ_BASE; |
| 485 | } |
| 486 | |
| 487 | u16 qed_get_cm_pq_idx_mcos(struct qed_hwfn *p_hwfn, u8 tc) |
| 488 | { |
| 489 | u8 max_tc = qed_init_qm_get_num_tcs(p_hwfn); |
| 490 | |
| 491 | if (tc > max_tc) |
| 492 | DP_ERR(p_hwfn, "tc %d must be smaller than %d\n", tc, max_tc); |
| 493 | |
| 494 | return qed_get_cm_pq_idx(p_hwfn, PQ_FLAGS_MCOS) + tc; |
| 495 | } |
| 496 | |
| 497 | u16 qed_get_cm_pq_idx_vf(struct qed_hwfn *p_hwfn, u16 vf) |
| 498 | { |
| 499 | u16 max_vf = qed_init_qm_get_num_vfs(p_hwfn); |
| 500 | |
| 501 | if (vf > max_vf) |
| 502 | DP_ERR(p_hwfn, "vf %d must be smaller than %d\n", vf, max_vf); |
| 503 | |
| 504 | return qed_get_cm_pq_idx(p_hwfn, PQ_FLAGS_VFS) + vf; |
| 505 | } |
| 506 | |
| 507 | u16 qed_get_cm_pq_idx_rl(struct qed_hwfn *p_hwfn, u8 rl) |
| 508 | { |
| 509 | u16 max_rl = qed_init_qm_get_num_pf_rls(p_hwfn); |
| 510 | |
| 511 | if (rl > max_rl) |
| 512 | DP_ERR(p_hwfn, "rl %d must be smaller than %d\n", rl, max_rl); |
| 513 | |
| 514 | return qed_get_cm_pq_idx(p_hwfn, PQ_FLAGS_RLS) + rl; |
| 515 | } |
| 516 | |
| 517 | /* Functions for creating specific types of pqs */ |
| 518 | static void qed_init_qm_lb_pq(struct qed_hwfn *p_hwfn) |
| 519 | { |
| 520 | struct qed_qm_info *qm_info = &p_hwfn->qm_info; |
| 521 | |
| 522 | if (!(qed_get_pq_flags(p_hwfn) & PQ_FLAGS_LB)) |
| 523 | return; |
| 524 | |
| 525 | qed_init_qm_set_idx(p_hwfn, PQ_FLAGS_LB, qm_info->num_pqs); |
| 526 | qed_init_qm_pq(p_hwfn, qm_info, PURE_LB_TC, PQ_INIT_SHARE_VPORT); |
| 527 | } |
| 528 | |
| 529 | static void qed_init_qm_ooo_pq(struct qed_hwfn *p_hwfn) |
| 530 | { |
| 531 | struct qed_qm_info *qm_info = &p_hwfn->qm_info; |
| 532 | |
| 533 | if (!(qed_get_pq_flags(p_hwfn) & PQ_FLAGS_OOO)) |
| 534 | return; |
| 535 | |
| 536 | qed_init_qm_set_idx(p_hwfn, PQ_FLAGS_OOO, qm_info->num_pqs); |
| 537 | qed_init_qm_pq(p_hwfn, qm_info, qm_info->ooo_tc, PQ_INIT_SHARE_VPORT); |
| 538 | } |
| 539 | |
| 540 | static void qed_init_qm_pure_ack_pq(struct qed_hwfn *p_hwfn) |
| 541 | { |
| 542 | struct qed_qm_info *qm_info = &p_hwfn->qm_info; |
| 543 | |
| 544 | if (!(qed_get_pq_flags(p_hwfn) & PQ_FLAGS_ACK)) |
| 545 | return; |
| 546 | |
| 547 | qed_init_qm_set_idx(p_hwfn, PQ_FLAGS_ACK, qm_info->num_pqs); |
| 548 | qed_init_qm_pq(p_hwfn, qm_info, PQ_INIT_OFLD_TC, PQ_INIT_SHARE_VPORT); |
| 549 | } |
| 550 | |
| 551 | static void qed_init_qm_offload_pq(struct qed_hwfn *p_hwfn) |
| 552 | { |
| 553 | struct qed_qm_info *qm_info = &p_hwfn->qm_info; |
| 554 | |
| 555 | if (!(qed_get_pq_flags(p_hwfn) & PQ_FLAGS_OFLD)) |
| 556 | return; |
| 557 | |
| 558 | qed_init_qm_set_idx(p_hwfn, PQ_FLAGS_OFLD, qm_info->num_pqs); |
| 559 | qed_init_qm_pq(p_hwfn, qm_info, PQ_INIT_OFLD_TC, PQ_INIT_SHARE_VPORT); |
| 560 | } |
| 561 | |
| 562 | static void qed_init_qm_low_latency_pq(struct qed_hwfn *p_hwfn) |
| 563 | { |
| 564 | struct qed_qm_info *qm_info = &p_hwfn->qm_info; |
| 565 | |
| 566 | if (!(qed_get_pq_flags(p_hwfn) & PQ_FLAGS_LLT)) |
| 567 | return; |
| 568 | |
| 569 | qed_init_qm_set_idx(p_hwfn, PQ_FLAGS_LLT, qm_info->num_pqs); |
| 570 | qed_init_qm_pq(p_hwfn, qm_info, PQ_INIT_OFLD_TC, PQ_INIT_SHARE_VPORT); |
| 571 | } |
| 572 | |
| 573 | static void qed_init_qm_mcos_pqs(struct qed_hwfn *p_hwfn) |
| 574 | { |
| 575 | struct qed_qm_info *qm_info = &p_hwfn->qm_info; |
| 576 | u8 tc_idx; |
| 577 | |
| 578 | if (!(qed_get_pq_flags(p_hwfn) & PQ_FLAGS_MCOS)) |
| 579 | return; |
| 580 | |
| 581 | qed_init_qm_set_idx(p_hwfn, PQ_FLAGS_MCOS, qm_info->num_pqs); |
| 582 | for (tc_idx = 0; tc_idx < qed_init_qm_get_num_tcs(p_hwfn); tc_idx++) |
| 583 | qed_init_qm_pq(p_hwfn, qm_info, tc_idx, PQ_INIT_SHARE_VPORT); |
| 584 | } |
| 585 | |
| 586 | static void qed_init_qm_vf_pqs(struct qed_hwfn *p_hwfn) |
| 587 | { |
| 588 | struct qed_qm_info *qm_info = &p_hwfn->qm_info; |
| 589 | u16 vf_idx, num_vfs = qed_init_qm_get_num_vfs(p_hwfn); |
| 590 | |
| 591 | if (!(qed_get_pq_flags(p_hwfn) & PQ_FLAGS_VFS)) |
| 592 | return; |
| 593 | |
| 594 | qed_init_qm_set_idx(p_hwfn, PQ_FLAGS_VFS, qm_info->num_pqs); |
Yuval Mintz | 1408cc1f | 2016-05-11 16:36:14 +0300 | [diff] [blame] | 595 | qm_info->num_vf_pqs = num_vfs; |
Ariel Elior | b5a9ee7 | 2017-04-03 12:21:09 +0300 | [diff] [blame] | 596 | for (vf_idx = 0; vf_idx < num_vfs; vf_idx++) |
| 597 | qed_init_qm_pq(p_hwfn, |
| 598 | qm_info, PQ_INIT_DEFAULT_TC, PQ_INIT_VF_RL); |
| 599 | } |
Yuval Mintz | fe56b9e | 2015-10-26 11:02:25 +0200 | [diff] [blame] | 600 | |
Ariel Elior | b5a9ee7 | 2017-04-03 12:21:09 +0300 | [diff] [blame] | 601 | static void qed_init_qm_rl_pqs(struct qed_hwfn *p_hwfn) |
| 602 | { |
| 603 | u16 pf_rls_idx, num_pf_rls = qed_init_qm_get_num_pf_rls(p_hwfn); |
| 604 | struct qed_qm_info *qm_info = &p_hwfn->qm_info; |
Manish Chopra | a64b02d | 2016-04-26 10:56:10 -0400 | [diff] [blame] | 605 | |
Ariel Elior | b5a9ee7 | 2017-04-03 12:21:09 +0300 | [diff] [blame] | 606 | if (!(qed_get_pq_flags(p_hwfn) & PQ_FLAGS_RLS)) |
| 607 | return; |
| 608 | |
| 609 | qed_init_qm_set_idx(p_hwfn, PQ_FLAGS_RLS, qm_info->num_pqs); |
| 610 | for (pf_rls_idx = 0; pf_rls_idx < num_pf_rls; pf_rls_idx++) |
| 611 | qed_init_qm_pq(p_hwfn, qm_info, PQ_INIT_OFLD_TC, PQ_INIT_PF_RL); |
| 612 | } |
| 613 | |
| 614 | static void qed_init_qm_pq_params(struct qed_hwfn *p_hwfn) |
| 615 | { |
| 616 | /* rate limited pqs, must come first (FW assumption) */ |
| 617 | qed_init_qm_rl_pqs(p_hwfn); |
| 618 | |
| 619 | /* pqs for multi cos */ |
| 620 | qed_init_qm_mcos_pqs(p_hwfn); |
| 621 | |
| 622 | /* pure loopback pq */ |
| 623 | qed_init_qm_lb_pq(p_hwfn); |
| 624 | |
| 625 | /* out of order pq */ |
| 626 | qed_init_qm_ooo_pq(p_hwfn); |
| 627 | |
| 628 | /* pure ack pq */ |
| 629 | qed_init_qm_pure_ack_pq(p_hwfn); |
| 630 | |
| 631 | /* pq for offloaded protocol */ |
| 632 | qed_init_qm_offload_pq(p_hwfn); |
| 633 | |
| 634 | /* low latency pq */ |
| 635 | qed_init_qm_low_latency_pq(p_hwfn); |
| 636 | |
| 637 | /* done sharing vports */ |
| 638 | qed_init_qm_advance_vport(p_hwfn); |
| 639 | |
| 640 | /* pqs for vfs */ |
| 641 | qed_init_qm_vf_pqs(p_hwfn); |
| 642 | } |
| 643 | |
| 644 | /* compare values of getters against resources amounts */ |
| 645 | static int qed_init_qm_sanity(struct qed_hwfn *p_hwfn) |
| 646 | { |
| 647 | if (qed_init_qm_get_num_vports(p_hwfn) > RESC_NUM(p_hwfn, QED_VPORT)) { |
| 648 | DP_ERR(p_hwfn, "requested amount of vports exceeds resource\n"); |
| 649 | return -EINVAL; |
| 650 | } |
| 651 | |
| 652 | if (qed_init_qm_get_num_pqs(p_hwfn) > RESC_NUM(p_hwfn, QED_PQ)) { |
| 653 | DP_ERR(p_hwfn, "requested amount of pqs exceeds resource\n"); |
| 654 | return -EINVAL; |
| 655 | } |
Yuval Mintz | fe56b9e | 2015-10-26 11:02:25 +0200 | [diff] [blame] | 656 | |
| 657 | return 0; |
Ariel Elior | b5a9ee7 | 2017-04-03 12:21:09 +0300 | [diff] [blame] | 658 | } |
Yuval Mintz | fe56b9e | 2015-10-26 11:02:25 +0200 | [diff] [blame] | 659 | |
Ariel Elior | b5a9ee7 | 2017-04-03 12:21:09 +0300 | [diff] [blame] | 660 | static void qed_dp_init_qm_params(struct qed_hwfn *p_hwfn) |
| 661 | { |
| 662 | struct qed_qm_info *qm_info = &p_hwfn->qm_info; |
| 663 | struct init_qm_vport_params *vport; |
| 664 | struct init_qm_port_params *port; |
| 665 | struct init_qm_pq_params *pq; |
| 666 | int i, tc; |
| 667 | |
| 668 | /* top level params */ |
| 669 | DP_VERBOSE(p_hwfn, |
| 670 | NETIF_MSG_HW, |
| 671 | "qm init top level params: start_pq %d, start_vport %d, pure_lb_pq %d, offload_pq %d, pure_ack_pq %d\n", |
| 672 | qm_info->start_pq, |
| 673 | qm_info->start_vport, |
| 674 | qm_info->pure_lb_pq, |
| 675 | qm_info->offload_pq, qm_info->pure_ack_pq); |
| 676 | DP_VERBOSE(p_hwfn, |
| 677 | NETIF_MSG_HW, |
| 678 | "ooo_pq %d, first_vf_pq %d, num_pqs %d, num_vf_pqs %d, num_vports %d, max_phys_tcs_per_port %d\n", |
| 679 | qm_info->ooo_pq, |
| 680 | qm_info->first_vf_pq, |
| 681 | qm_info->num_pqs, |
| 682 | qm_info->num_vf_pqs, |
| 683 | qm_info->num_vports, qm_info->max_phys_tcs_per_port); |
| 684 | DP_VERBOSE(p_hwfn, |
| 685 | NETIF_MSG_HW, |
| 686 | "pf_rl_en %d, pf_wfq_en %d, vport_rl_en %d, vport_wfq_en %d, pf_wfq %d, pf_rl %d, num_pf_rls %d, pq_flags %x\n", |
| 687 | qm_info->pf_rl_en, |
| 688 | qm_info->pf_wfq_en, |
| 689 | qm_info->vport_rl_en, |
| 690 | qm_info->vport_wfq_en, |
| 691 | qm_info->pf_wfq, |
| 692 | qm_info->pf_rl, |
| 693 | qm_info->num_pf_rls, qed_get_pq_flags(p_hwfn)); |
| 694 | |
| 695 | /* port table */ |
Tomer Tayar | 78cea9f | 2017-05-23 09:41:22 +0300 | [diff] [blame] | 696 | for (i = 0; i < p_hwfn->cdev->num_ports_in_engine; i++) { |
Ariel Elior | b5a9ee7 | 2017-04-03 12:21:09 +0300 | [diff] [blame] | 697 | port = &(qm_info->qm_port_params[i]); |
| 698 | DP_VERBOSE(p_hwfn, |
| 699 | NETIF_MSG_HW, |
| 700 | "port idx %d, active %d, active_phys_tcs %d, num_pbf_cmd_lines %d, num_btb_blocks %d, reserved %d\n", |
| 701 | i, |
| 702 | port->active, |
| 703 | port->active_phys_tcs, |
| 704 | port->num_pbf_cmd_lines, |
| 705 | port->num_btb_blocks, port->reserved); |
| 706 | } |
| 707 | |
| 708 | /* vport table */ |
| 709 | for (i = 0; i < qm_info->num_vports; i++) { |
| 710 | vport = &(qm_info->qm_vport_params[i]); |
| 711 | DP_VERBOSE(p_hwfn, |
| 712 | NETIF_MSG_HW, |
| 713 | "vport idx %d, vport_rl %d, wfq %d, first_tx_pq_id [ ", |
| 714 | qm_info->start_vport + i, |
| 715 | vport->vport_rl, vport->vport_wfq); |
| 716 | for (tc = 0; tc < NUM_OF_TCS; tc++) |
| 717 | DP_VERBOSE(p_hwfn, |
| 718 | NETIF_MSG_HW, |
| 719 | "%d ", vport->first_tx_pq_id[tc]); |
| 720 | DP_VERBOSE(p_hwfn, NETIF_MSG_HW, "]\n"); |
| 721 | } |
| 722 | |
| 723 | /* pq table */ |
| 724 | for (i = 0; i < qm_info->num_pqs; i++) { |
| 725 | pq = &(qm_info->qm_pq_params[i]); |
| 726 | DP_VERBOSE(p_hwfn, |
| 727 | NETIF_MSG_HW, |
| 728 | "pq idx %d, vport_id %d, tc %d, wrr_grp %d, rl_valid %d\n", |
| 729 | qm_info->start_pq + i, |
| 730 | pq->vport_id, |
| 731 | pq->tc_id, pq->wrr_group, pq->rl_valid); |
| 732 | } |
| 733 | } |
| 734 | |
| 735 | static void qed_init_qm_info(struct qed_hwfn *p_hwfn) |
| 736 | { |
| 737 | /* reset params required for init run */ |
| 738 | qed_init_qm_reset_params(p_hwfn); |
| 739 | |
| 740 | /* init QM top level params */ |
| 741 | qed_init_qm_params(p_hwfn); |
| 742 | |
| 743 | /* init QM port params */ |
| 744 | qed_init_qm_port_params(p_hwfn); |
| 745 | |
| 746 | /* init QM vport params */ |
| 747 | qed_init_qm_vport_params(p_hwfn); |
| 748 | |
| 749 | /* init QM physical queue params */ |
| 750 | qed_init_qm_pq_params(p_hwfn); |
| 751 | |
| 752 | /* display all that init */ |
| 753 | qed_dp_init_qm_params(p_hwfn); |
Yuval Mintz | fe56b9e | 2015-10-26 11:02:25 +0200 | [diff] [blame] | 754 | } |
| 755 | |
Sudarsana Reddy Kalluru | 39651ab | 2016-05-17 06:44:26 -0400 | [diff] [blame] | 756 | /* This function reconfigures the QM pf on the fly. |
| 757 | * For this purpose we: |
| 758 | * 1. reconfigure the QM database |
| 759 | * 2. set new values to runtime arrat |
| 760 | * 3. send an sdm_qm_cmd through the rbc interface to stop the QM |
| 761 | * 4. activate init tool in QM_PF stage |
| 762 | * 5. send an sdm_qm_cmd through rbc interface to release the QM |
| 763 | */ |
| 764 | int qed_qm_reconf(struct qed_hwfn *p_hwfn, struct qed_ptt *p_ptt) |
| 765 | { |
| 766 | struct qed_qm_info *qm_info = &p_hwfn->qm_info; |
| 767 | bool b_rc; |
| 768 | int rc; |
| 769 | |
Sudarsana Reddy Kalluru | 39651ab | 2016-05-17 06:44:26 -0400 | [diff] [blame] | 770 | /* initialize qed's qm data structure */ |
Ariel Elior | b5a9ee7 | 2017-04-03 12:21:09 +0300 | [diff] [blame] | 771 | qed_init_qm_info(p_hwfn); |
Sudarsana Reddy Kalluru | 39651ab | 2016-05-17 06:44:26 -0400 | [diff] [blame] | 772 | |
| 773 | /* stop PF's qm queues */ |
| 774 | spin_lock_bh(&qm_lock); |
| 775 | b_rc = qed_send_qm_stop_cmd(p_hwfn, p_ptt, false, true, |
| 776 | qm_info->start_pq, qm_info->num_pqs); |
| 777 | spin_unlock_bh(&qm_lock); |
| 778 | if (!b_rc) |
| 779 | return -EINVAL; |
| 780 | |
| 781 | /* clear the QM_PF runtime phase leftovers from previous init */ |
| 782 | qed_init_clear_rt_data(p_hwfn); |
| 783 | |
| 784 | /* prepare QM portion of runtime array */ |
Rahul Verma | 1558296 | 2017-04-06 15:58:29 +0300 | [diff] [blame] | 785 | qed_qm_init_pf(p_hwfn, p_ptt); |
Sudarsana Reddy Kalluru | 39651ab | 2016-05-17 06:44:26 -0400 | [diff] [blame] | 786 | |
| 787 | /* activate init tool on runtime array */ |
| 788 | rc = qed_init_run(p_hwfn, p_ptt, PHASE_QM_PF, p_hwfn->rel_pf_id, |
| 789 | p_hwfn->hw_info.hw_mode); |
| 790 | if (rc) |
| 791 | return rc; |
| 792 | |
| 793 | /* start PF's qm queues */ |
| 794 | spin_lock_bh(&qm_lock); |
| 795 | b_rc = qed_send_qm_stop_cmd(p_hwfn, p_ptt, true, true, |
| 796 | qm_info->start_pq, qm_info->num_pqs); |
| 797 | spin_unlock_bh(&qm_lock); |
| 798 | if (!b_rc) |
| 799 | return -EINVAL; |
| 800 | |
| 801 | return 0; |
| 802 | } |
| 803 | |
Ariel Elior | b5a9ee7 | 2017-04-03 12:21:09 +0300 | [diff] [blame] | 804 | static int qed_alloc_qm_data(struct qed_hwfn *p_hwfn) |
| 805 | { |
| 806 | struct qed_qm_info *qm_info = &p_hwfn->qm_info; |
| 807 | int rc; |
| 808 | |
| 809 | rc = qed_init_qm_sanity(p_hwfn); |
| 810 | if (rc) |
| 811 | goto alloc_err; |
| 812 | |
| 813 | qm_info->qm_pq_params = kzalloc(sizeof(*qm_info->qm_pq_params) * |
| 814 | qed_init_qm_get_num_pqs(p_hwfn), |
| 815 | GFP_KERNEL); |
| 816 | if (!qm_info->qm_pq_params) |
| 817 | goto alloc_err; |
| 818 | |
| 819 | qm_info->qm_vport_params = kzalloc(sizeof(*qm_info->qm_vport_params) * |
| 820 | qed_init_qm_get_num_vports(p_hwfn), |
| 821 | GFP_KERNEL); |
| 822 | if (!qm_info->qm_vport_params) |
| 823 | goto alloc_err; |
| 824 | |
Wei Yongjun | 2f7878c | 2017-04-25 07:07:18 +0000 | [diff] [blame] | 825 | qm_info->qm_port_params = kzalloc(sizeof(*qm_info->qm_port_params) * |
Tomer Tayar | 78cea9f | 2017-05-23 09:41:22 +0300 | [diff] [blame] | 826 | p_hwfn->cdev->num_ports_in_engine, |
Ariel Elior | b5a9ee7 | 2017-04-03 12:21:09 +0300 | [diff] [blame] | 827 | GFP_KERNEL); |
| 828 | if (!qm_info->qm_port_params) |
| 829 | goto alloc_err; |
| 830 | |
| 831 | qm_info->wfq_data = kzalloc(sizeof(*qm_info->wfq_data) * |
| 832 | qed_init_qm_get_num_vports(p_hwfn), |
| 833 | GFP_KERNEL); |
| 834 | if (!qm_info->wfq_data) |
| 835 | goto alloc_err; |
| 836 | |
| 837 | return 0; |
| 838 | |
| 839 | alloc_err: |
| 840 | DP_NOTICE(p_hwfn, "Failed to allocate memory for QM params\n"); |
| 841 | qed_qm_info_free(p_hwfn); |
| 842 | return -ENOMEM; |
| 843 | } |
| 844 | |
Yuval Mintz | fe56b9e | 2015-10-26 11:02:25 +0200 | [diff] [blame] | 845 | int qed_resc_alloc(struct qed_dev *cdev) |
| 846 | { |
Ram Amrani | f9dc4d1 | 2017-04-03 12:21:13 +0300 | [diff] [blame] | 847 | u32 rdma_tasks, excess_tasks; |
Ram Amrani | f9dc4d1 | 2017-04-03 12:21:13 +0300 | [diff] [blame] | 848 | u32 line_count; |
Yuval Mintz | fe56b9e | 2015-10-26 11:02:25 +0200 | [diff] [blame] | 849 | int i, rc = 0; |
| 850 | |
Yuval Mintz | 1408cc1f | 2016-05-11 16:36:14 +0300 | [diff] [blame] | 851 | if (IS_VF(cdev)) |
| 852 | return rc; |
| 853 | |
Yuval Mintz | fe56b9e | 2015-10-26 11:02:25 +0200 | [diff] [blame] | 854 | cdev->fw_data = kzalloc(sizeof(*cdev->fw_data), GFP_KERNEL); |
| 855 | if (!cdev->fw_data) |
| 856 | return -ENOMEM; |
| 857 | |
| 858 | for_each_hwfn(cdev, i) { |
| 859 | struct qed_hwfn *p_hwfn = &cdev->hwfns[i]; |
Yuval Mintz | dbb799c | 2016-06-03 14:35:35 +0300 | [diff] [blame] | 860 | u32 n_eqes, num_cons; |
Yuval Mintz | fe56b9e | 2015-10-26 11:02:25 +0200 | [diff] [blame] | 861 | |
| 862 | /* First allocate the context manager structure */ |
| 863 | rc = qed_cxt_mngr_alloc(p_hwfn); |
| 864 | if (rc) |
| 865 | goto alloc_err; |
| 866 | |
| 867 | /* Set the HW cid/tid numbers (in the contest manager) |
| 868 | * Must be done prior to any further computations. |
| 869 | */ |
Ram Amrani | f9dc4d1 | 2017-04-03 12:21:13 +0300 | [diff] [blame] | 870 | rc = qed_cxt_set_pf_params(p_hwfn, RDMA_MAX_TIDS); |
Yuval Mintz | fe56b9e | 2015-10-26 11:02:25 +0200 | [diff] [blame] | 871 | if (rc) |
| 872 | goto alloc_err; |
| 873 | |
Ariel Elior | b5a9ee7 | 2017-04-03 12:21:09 +0300 | [diff] [blame] | 874 | rc = qed_alloc_qm_data(p_hwfn); |
Yuval Mintz | fe56b9e | 2015-10-26 11:02:25 +0200 | [diff] [blame] | 875 | if (rc) |
| 876 | goto alloc_err; |
| 877 | |
Ariel Elior | b5a9ee7 | 2017-04-03 12:21:09 +0300 | [diff] [blame] | 878 | /* init qm info */ |
| 879 | qed_init_qm_info(p_hwfn); |
| 880 | |
Yuval Mintz | fe56b9e | 2015-10-26 11:02:25 +0200 | [diff] [blame] | 881 | /* Compute the ILT client partition */ |
Ram Amrani | f9dc4d1 | 2017-04-03 12:21:13 +0300 | [diff] [blame] | 882 | rc = qed_cxt_cfg_ilt_compute(p_hwfn, &line_count); |
| 883 | if (rc) { |
| 884 | DP_NOTICE(p_hwfn, |
| 885 | "too many ILT lines; re-computing with less lines\n"); |
| 886 | /* In case there are not enough ILT lines we reduce the |
| 887 | * number of RDMA tasks and re-compute. |
| 888 | */ |
| 889 | excess_tasks = |
| 890 | qed_cxt_cfg_ilt_compute_excess(p_hwfn, line_count); |
| 891 | if (!excess_tasks) |
| 892 | goto alloc_err; |
| 893 | |
| 894 | rdma_tasks = RDMA_MAX_TIDS - excess_tasks; |
| 895 | rc = qed_cxt_set_pf_params(p_hwfn, rdma_tasks); |
| 896 | if (rc) |
| 897 | goto alloc_err; |
| 898 | |
| 899 | rc = qed_cxt_cfg_ilt_compute(p_hwfn, &line_count); |
| 900 | if (rc) { |
| 901 | DP_ERR(p_hwfn, |
| 902 | "failed ILT compute. Requested too many lines: %u\n", |
| 903 | line_count); |
| 904 | |
| 905 | goto alloc_err; |
| 906 | } |
| 907 | } |
Yuval Mintz | fe56b9e | 2015-10-26 11:02:25 +0200 | [diff] [blame] | 908 | |
| 909 | /* CID map / ILT shadow table / T2 |
| 910 | * The talbes sizes are determined by the computations above |
| 911 | */ |
| 912 | rc = qed_cxt_tables_alloc(p_hwfn); |
| 913 | if (rc) |
| 914 | goto alloc_err; |
| 915 | |
| 916 | /* SPQ, must follow ILT because initializes SPQ context */ |
| 917 | rc = qed_spq_alloc(p_hwfn); |
| 918 | if (rc) |
| 919 | goto alloc_err; |
| 920 | |
| 921 | /* SP status block allocation */ |
| 922 | p_hwfn->p_dpc_ptt = qed_get_reserved_ptt(p_hwfn, |
| 923 | RESERVED_PTT_DPC); |
| 924 | |
| 925 | rc = qed_int_alloc(p_hwfn, p_hwfn->p_main_ptt); |
| 926 | if (rc) |
| 927 | goto alloc_err; |
| 928 | |
Yuval Mintz | 32a47e7 | 2016-05-11 16:36:12 +0300 | [diff] [blame] | 929 | rc = qed_iov_alloc(p_hwfn); |
| 930 | if (rc) |
| 931 | goto alloc_err; |
| 932 | |
Yuval Mintz | fe56b9e | 2015-10-26 11:02:25 +0200 | [diff] [blame] | 933 | /* EQ */ |
Yuval Mintz | dbb799c | 2016-06-03 14:35:35 +0300 | [diff] [blame] | 934 | n_eqes = qed_chain_get_capacity(&p_hwfn->p_spq->chain); |
| 935 | if (p_hwfn->hw_info.personality == QED_PCI_ETH_ROCE) { |
| 936 | num_cons = qed_cxt_get_proto_cid_count(p_hwfn, |
| 937 | PROTOCOLID_ROCE, |
Yuval Mintz | 8c93bea | 2016-10-13 22:57:03 +0300 | [diff] [blame] | 938 | NULL) * 2; |
Yuval Mintz | dbb799c | 2016-06-03 14:35:35 +0300 | [diff] [blame] | 939 | n_eqes += num_cons + 2 * MAX_NUM_VFS_BB; |
| 940 | } else if (p_hwfn->hw_info.personality == QED_PCI_ISCSI) { |
| 941 | num_cons = |
| 942 | qed_cxt_get_proto_cid_count(p_hwfn, |
Yuval Mintz | 8c93bea | 2016-10-13 22:57:03 +0300 | [diff] [blame] | 943 | PROTOCOLID_ISCSI, |
| 944 | NULL); |
Yuval Mintz | dbb799c | 2016-06-03 14:35:35 +0300 | [diff] [blame] | 945 | n_eqes += 2 * num_cons; |
| 946 | } |
| 947 | |
| 948 | if (n_eqes > 0xFFFF) { |
| 949 | DP_ERR(p_hwfn, |
| 950 | "Cannot allocate 0x%x EQ elements. The maximum of a u16 chain is 0x%x\n", |
| 951 | n_eqes, 0xFFFF); |
Tomer Tayar | 3587cb8 | 2017-05-21 12:10:56 +0300 | [diff] [blame] | 952 | goto alloc_no_mem; |
Dan Carpenter | 9b15acb | 2015-11-05 11:41:28 +0300 | [diff] [blame] | 953 | } |
Yuval Mintz | dbb799c | 2016-06-03 14:35:35 +0300 | [diff] [blame] | 954 | |
Tomer Tayar | 3587cb8 | 2017-05-21 12:10:56 +0300 | [diff] [blame] | 955 | rc = qed_eq_alloc(p_hwfn, (u16) n_eqes); |
| 956 | if (rc) |
| 957 | goto alloc_err; |
Yuval Mintz | fe56b9e | 2015-10-26 11:02:25 +0200 | [diff] [blame] | 958 | |
Tomer Tayar | 3587cb8 | 2017-05-21 12:10:56 +0300 | [diff] [blame] | 959 | rc = qed_consq_alloc(p_hwfn); |
| 960 | if (rc) |
| 961 | goto alloc_err; |
Yuval Mintz | fe56b9e | 2015-10-26 11:02:25 +0200 | [diff] [blame] | 962 | |
Yuval Mintz | 0a7fb11 | 2016-10-01 21:59:55 +0300 | [diff] [blame] | 963 | #ifdef CONFIG_QED_LL2 |
| 964 | if (p_hwfn->using_ll2) { |
Tomer Tayar | 3587cb8 | 2017-05-21 12:10:56 +0300 | [diff] [blame] | 965 | rc = qed_ll2_alloc(p_hwfn); |
| 966 | if (rc) |
| 967 | goto alloc_err; |
Yuval Mintz | 0a7fb11 | 2016-10-01 21:59:55 +0300 | [diff] [blame] | 968 | } |
| 969 | #endif |
Arun Easi | 1e128c8 | 2017-02-15 06:28:22 -0800 | [diff] [blame] | 970 | |
| 971 | if (p_hwfn->hw_info.personality == QED_PCI_FCOE) { |
Tomer Tayar | 3587cb8 | 2017-05-21 12:10:56 +0300 | [diff] [blame] | 972 | rc = qed_fcoe_alloc(p_hwfn); |
| 973 | if (rc) |
| 974 | goto alloc_err; |
Arun Easi | 1e128c8 | 2017-02-15 06:28:22 -0800 | [diff] [blame] | 975 | } |
| 976 | |
Yuval Mintz | fc83182 | 2016-12-01 00:21:06 -0800 | [diff] [blame] | 977 | if (p_hwfn->hw_info.personality == QED_PCI_ISCSI) { |
Tomer Tayar | 3587cb8 | 2017-05-21 12:10:56 +0300 | [diff] [blame] | 978 | rc = qed_iscsi_alloc(p_hwfn); |
| 979 | if (rc) |
| 980 | goto alloc_err; |
| 981 | rc = qed_ooo_alloc(p_hwfn); |
| 982 | if (rc) |
| 983 | goto alloc_err; |
Yuval Mintz | fc83182 | 2016-12-01 00:21:06 -0800 | [diff] [blame] | 984 | } |
Yuval Mintz | 0a7fb11 | 2016-10-01 21:59:55 +0300 | [diff] [blame] | 985 | |
Yuval Mintz | fe56b9e | 2015-10-26 11:02:25 +0200 | [diff] [blame] | 986 | /* DMA info initialization */ |
| 987 | rc = qed_dmae_info_alloc(p_hwfn); |
Joe Perches | 2591c28 | 2016-09-04 14:24:03 -0700 | [diff] [blame] | 988 | if (rc) |
Yuval Mintz | fe56b9e | 2015-10-26 11:02:25 +0200 | [diff] [blame] | 989 | goto alloc_err; |
Sudarsana Reddy Kalluru | 39651ab | 2016-05-17 06:44:26 -0400 | [diff] [blame] | 990 | |
| 991 | /* DCBX initialization */ |
| 992 | rc = qed_dcbx_info_alloc(p_hwfn); |
Joe Perches | 2591c28 | 2016-09-04 14:24:03 -0700 | [diff] [blame] | 993 | if (rc) |
Sudarsana Reddy Kalluru | 39651ab | 2016-05-17 06:44:26 -0400 | [diff] [blame] | 994 | goto alloc_err; |
Yuval Mintz | fe56b9e | 2015-10-26 11:02:25 +0200 | [diff] [blame] | 995 | } |
| 996 | |
| 997 | cdev->reset_stats = kzalloc(sizeof(*cdev->reset_stats), GFP_KERNEL); |
Joe Perches | 2591c28 | 2016-09-04 14:24:03 -0700 | [diff] [blame] | 998 | if (!cdev->reset_stats) |
Yuval Mintz | 83aeb93 | 2016-08-15 10:42:44 +0300 | [diff] [blame] | 999 | goto alloc_no_mem; |
Yuval Mintz | fe56b9e | 2015-10-26 11:02:25 +0200 | [diff] [blame] | 1000 | |
| 1001 | return 0; |
| 1002 | |
Yuval Mintz | dbb799c | 2016-06-03 14:35:35 +0300 | [diff] [blame] | 1003 | alloc_no_mem: |
| 1004 | rc = -ENOMEM; |
Yuval Mintz | fe56b9e | 2015-10-26 11:02:25 +0200 | [diff] [blame] | 1005 | alloc_err: |
| 1006 | qed_resc_free(cdev); |
| 1007 | return rc; |
| 1008 | } |
| 1009 | |
| 1010 | void qed_resc_setup(struct qed_dev *cdev) |
| 1011 | { |
| 1012 | int i; |
| 1013 | |
Yuval Mintz | 1408cc1f | 2016-05-11 16:36:14 +0300 | [diff] [blame] | 1014 | if (IS_VF(cdev)) |
| 1015 | return; |
| 1016 | |
Yuval Mintz | fe56b9e | 2015-10-26 11:02:25 +0200 | [diff] [blame] | 1017 | for_each_hwfn(cdev, i) { |
| 1018 | struct qed_hwfn *p_hwfn = &cdev->hwfns[i]; |
| 1019 | |
| 1020 | qed_cxt_mngr_setup(p_hwfn); |
| 1021 | qed_spq_setup(p_hwfn); |
Tomer Tayar | 3587cb8 | 2017-05-21 12:10:56 +0300 | [diff] [blame] | 1022 | qed_eq_setup(p_hwfn); |
| 1023 | qed_consq_setup(p_hwfn); |
Yuval Mintz | fe56b9e | 2015-10-26 11:02:25 +0200 | [diff] [blame] | 1024 | |
| 1025 | /* Read shadow of current MFW mailbox */ |
| 1026 | qed_mcp_read_mb(p_hwfn, p_hwfn->p_main_ptt); |
| 1027 | memcpy(p_hwfn->mcp_info->mfw_mb_shadow, |
| 1028 | p_hwfn->mcp_info->mfw_mb_cur, |
| 1029 | p_hwfn->mcp_info->mfw_mb_length); |
| 1030 | |
| 1031 | qed_int_setup(p_hwfn, p_hwfn->p_main_ptt); |
Yuval Mintz | 32a47e7 | 2016-05-11 16:36:12 +0300 | [diff] [blame] | 1032 | |
| 1033 | qed_iov_setup(p_hwfn, p_hwfn->p_main_ptt); |
Yuval Mintz | 0a7fb11 | 2016-10-01 21:59:55 +0300 | [diff] [blame] | 1034 | #ifdef CONFIG_QED_LL2 |
| 1035 | if (p_hwfn->using_ll2) |
Tomer Tayar | 3587cb8 | 2017-05-21 12:10:56 +0300 | [diff] [blame] | 1036 | qed_ll2_setup(p_hwfn); |
Yuval Mintz | 0a7fb11 | 2016-10-01 21:59:55 +0300 | [diff] [blame] | 1037 | #endif |
Arun Easi | 1e128c8 | 2017-02-15 06:28:22 -0800 | [diff] [blame] | 1038 | if (p_hwfn->hw_info.personality == QED_PCI_FCOE) |
Tomer Tayar | 3587cb8 | 2017-05-21 12:10:56 +0300 | [diff] [blame] | 1039 | qed_fcoe_setup(p_hwfn); |
Arun Easi | 1e128c8 | 2017-02-15 06:28:22 -0800 | [diff] [blame] | 1040 | |
Yuval Mintz | 1d6cff4 | 2016-12-01 00:21:07 -0800 | [diff] [blame] | 1041 | if (p_hwfn->hw_info.personality == QED_PCI_ISCSI) { |
Tomer Tayar | 3587cb8 | 2017-05-21 12:10:56 +0300 | [diff] [blame] | 1042 | qed_iscsi_setup(p_hwfn); |
| 1043 | qed_ooo_setup(p_hwfn); |
Yuval Mintz | 1d6cff4 | 2016-12-01 00:21:07 -0800 | [diff] [blame] | 1044 | } |
Yuval Mintz | fe56b9e | 2015-10-26 11:02:25 +0200 | [diff] [blame] | 1045 | } |
| 1046 | } |
| 1047 | |
Yuval Mintz | fe56b9e | 2015-10-26 11:02:25 +0200 | [diff] [blame] | 1048 | #define FINAL_CLEANUP_POLL_CNT (100) |
| 1049 | #define FINAL_CLEANUP_POLL_TIME (10) |
| 1050 | int qed_final_cleanup(struct qed_hwfn *p_hwfn, |
Yuval Mintz | 0b55e27 | 2016-05-11 16:36:15 +0300 | [diff] [blame] | 1051 | struct qed_ptt *p_ptt, u16 id, bool is_vf) |
Yuval Mintz | fe56b9e | 2015-10-26 11:02:25 +0200 | [diff] [blame] | 1052 | { |
| 1053 | u32 command = 0, addr, count = FINAL_CLEANUP_POLL_CNT; |
| 1054 | int rc = -EBUSY; |
| 1055 | |
Yuval Mintz | fc48b7a | 2016-02-15 13:22:35 -0500 | [diff] [blame] | 1056 | addr = GTT_BAR0_MAP_REG_USDM_RAM + |
| 1057 | USTORM_FLR_FINAL_ACK_OFFSET(p_hwfn->rel_pf_id); |
Yuval Mintz | fe56b9e | 2015-10-26 11:02:25 +0200 | [diff] [blame] | 1058 | |
Yuval Mintz | 0b55e27 | 2016-05-11 16:36:15 +0300 | [diff] [blame] | 1059 | if (is_vf) |
| 1060 | id += 0x10; |
| 1061 | |
Yuval Mintz | fc48b7a | 2016-02-15 13:22:35 -0500 | [diff] [blame] | 1062 | command |= X_FINAL_CLEANUP_AGG_INT << |
| 1063 | SDM_AGG_INT_COMP_PARAMS_AGG_INT_INDEX_SHIFT; |
| 1064 | command |= 1 << SDM_AGG_INT_COMP_PARAMS_AGG_VECTOR_ENABLE_SHIFT; |
| 1065 | command |= id << SDM_AGG_INT_COMP_PARAMS_AGG_VECTOR_BIT_SHIFT; |
| 1066 | command |= SDM_COMP_TYPE_AGG_INT << SDM_OP_GEN_COMP_TYPE_SHIFT; |
Yuval Mintz | fe56b9e | 2015-10-26 11:02:25 +0200 | [diff] [blame] | 1067 | |
| 1068 | /* Make sure notification is not set before initiating final cleanup */ |
| 1069 | if (REG_RD(p_hwfn, addr)) { |
Yuval Mintz | 1a635e4 | 2016-08-15 10:42:43 +0300 | [diff] [blame] | 1070 | DP_NOTICE(p_hwfn, |
| 1071 | "Unexpected; Found final cleanup notification before initiating final cleanup\n"); |
Yuval Mintz | fe56b9e | 2015-10-26 11:02:25 +0200 | [diff] [blame] | 1072 | REG_WR(p_hwfn, addr, 0); |
| 1073 | } |
| 1074 | |
| 1075 | DP_VERBOSE(p_hwfn, QED_MSG_IOV, |
| 1076 | "Sending final cleanup for PFVF[%d] [Command %08x\n]", |
| 1077 | id, command); |
| 1078 | |
| 1079 | qed_wr(p_hwfn, p_ptt, XSDM_REG_OPERATION_GEN, command); |
| 1080 | |
| 1081 | /* Poll until completion */ |
| 1082 | while (!REG_RD(p_hwfn, addr) && count--) |
| 1083 | msleep(FINAL_CLEANUP_POLL_TIME); |
| 1084 | |
| 1085 | if (REG_RD(p_hwfn, addr)) |
| 1086 | rc = 0; |
| 1087 | else |
| 1088 | DP_NOTICE(p_hwfn, |
| 1089 | "Failed to receive FW final cleanup notification\n"); |
| 1090 | |
| 1091 | /* Cleanup afterwards */ |
| 1092 | REG_WR(p_hwfn, addr, 0); |
| 1093 | |
| 1094 | return rc; |
| 1095 | } |
| 1096 | |
Mintz, Yuval | 9c79dda | 2017-03-14 16:23:54 +0200 | [diff] [blame] | 1097 | static int qed_calc_hw_mode(struct qed_hwfn *p_hwfn) |
Yuval Mintz | fe56b9e | 2015-10-26 11:02:25 +0200 | [diff] [blame] | 1098 | { |
| 1099 | int hw_mode = 0; |
| 1100 | |
Mintz, Yuval | 9c79dda | 2017-03-14 16:23:54 +0200 | [diff] [blame] | 1101 | if (QED_IS_BB_B0(p_hwfn->cdev)) { |
| 1102 | hw_mode |= 1 << MODE_BB; |
| 1103 | } else if (QED_IS_AH(p_hwfn->cdev)) { |
| 1104 | hw_mode |= 1 << MODE_K2; |
| 1105 | } else { |
| 1106 | DP_NOTICE(p_hwfn, "Unknown chip type %#x\n", |
| 1107 | p_hwfn->cdev->type); |
| 1108 | return -EINVAL; |
| 1109 | } |
Yuval Mintz | fe56b9e | 2015-10-26 11:02:25 +0200 | [diff] [blame] | 1110 | |
Tomer Tayar | 78cea9f | 2017-05-23 09:41:22 +0300 | [diff] [blame] | 1111 | switch (p_hwfn->cdev->num_ports_in_engine) { |
Yuval Mintz | fe56b9e | 2015-10-26 11:02:25 +0200 | [diff] [blame] | 1112 | case 1: |
| 1113 | hw_mode |= 1 << MODE_PORTS_PER_ENG_1; |
| 1114 | break; |
| 1115 | case 2: |
| 1116 | hw_mode |= 1 << MODE_PORTS_PER_ENG_2; |
| 1117 | break; |
| 1118 | case 4: |
| 1119 | hw_mode |= 1 << MODE_PORTS_PER_ENG_4; |
| 1120 | break; |
| 1121 | default: |
| 1122 | DP_NOTICE(p_hwfn, "num_ports_in_engine = %d not supported\n", |
Tomer Tayar | 78cea9f | 2017-05-23 09:41:22 +0300 | [diff] [blame] | 1123 | p_hwfn->cdev->num_ports_in_engine); |
Mintz, Yuval | 9c79dda | 2017-03-14 16:23:54 +0200 | [diff] [blame] | 1124 | return -EINVAL; |
Yuval Mintz | fe56b9e | 2015-10-26 11:02:25 +0200 | [diff] [blame] | 1125 | } |
| 1126 | |
| 1127 | switch (p_hwfn->cdev->mf_mode) { |
Yuval Mintz | fc48b7a | 2016-02-15 13:22:35 -0500 | [diff] [blame] | 1128 | case QED_MF_DEFAULT: |
| 1129 | case QED_MF_NPAR: |
Yuval Mintz | fe56b9e | 2015-10-26 11:02:25 +0200 | [diff] [blame] | 1130 | hw_mode |= 1 << MODE_MF_SI; |
| 1131 | break; |
Yuval Mintz | fc48b7a | 2016-02-15 13:22:35 -0500 | [diff] [blame] | 1132 | case QED_MF_OVLAN: |
| 1133 | hw_mode |= 1 << MODE_MF_SD; |
| 1134 | break; |
Yuval Mintz | fe56b9e | 2015-10-26 11:02:25 +0200 | [diff] [blame] | 1135 | default: |
Yuval Mintz | fc48b7a | 2016-02-15 13:22:35 -0500 | [diff] [blame] | 1136 | DP_NOTICE(p_hwfn, "Unsupported MF mode, init as DEFAULT\n"); |
| 1137 | hw_mode |= 1 << MODE_MF_SI; |
Yuval Mintz | fe56b9e | 2015-10-26 11:02:25 +0200 | [diff] [blame] | 1138 | } |
| 1139 | |
| 1140 | hw_mode |= 1 << MODE_ASIC; |
| 1141 | |
Yuval Mintz | 1af9dcf | 2016-05-26 11:01:22 +0300 | [diff] [blame] | 1142 | if (p_hwfn->cdev->num_hwfns > 1) |
| 1143 | hw_mode |= 1 << MODE_100G; |
| 1144 | |
Yuval Mintz | fe56b9e | 2015-10-26 11:02:25 +0200 | [diff] [blame] | 1145 | p_hwfn->hw_info.hw_mode = hw_mode; |
Yuval Mintz | 1af9dcf | 2016-05-26 11:01:22 +0300 | [diff] [blame] | 1146 | |
| 1147 | DP_VERBOSE(p_hwfn, (NETIF_MSG_PROBE | NETIF_MSG_IFUP), |
| 1148 | "Configuring function for hw_mode: 0x%08x\n", |
| 1149 | p_hwfn->hw_info.hw_mode); |
Mintz, Yuval | 9c79dda | 2017-03-14 16:23:54 +0200 | [diff] [blame] | 1150 | |
| 1151 | return 0; |
Yuval Mintz | fe56b9e | 2015-10-26 11:02:25 +0200 | [diff] [blame] | 1152 | } |
| 1153 | |
| 1154 | /* Init run time data for all PFs on an engine. */ |
| 1155 | static void qed_init_cau_rt_data(struct qed_dev *cdev) |
| 1156 | { |
| 1157 | u32 offset = CAU_REG_SB_VAR_MEMORY_RT_OFFSET; |
| 1158 | int i, sb_id; |
| 1159 | |
| 1160 | for_each_hwfn(cdev, i) { |
| 1161 | struct qed_hwfn *p_hwfn = &cdev->hwfns[i]; |
| 1162 | struct qed_igu_info *p_igu_info; |
| 1163 | struct qed_igu_block *p_block; |
| 1164 | struct cau_sb_entry sb_entry; |
| 1165 | |
| 1166 | p_igu_info = p_hwfn->hw_info.p_igu_info; |
| 1167 | |
| 1168 | for (sb_id = 0; sb_id < QED_MAPPING_MEMORY_SIZE(cdev); |
| 1169 | sb_id++) { |
| 1170 | p_block = &p_igu_info->igu_map.igu_blocks[sb_id]; |
| 1171 | if (!p_block->is_pf) |
| 1172 | continue; |
| 1173 | |
| 1174 | qed_init_cau_sb_entry(p_hwfn, &sb_entry, |
Yuval Mintz | 1a635e4 | 2016-08-15 10:42:43 +0300 | [diff] [blame] | 1175 | p_block->function_id, 0, 0); |
| 1176 | STORE_RT_REG_AGG(p_hwfn, offset + sb_id * 2, sb_entry); |
Yuval Mintz | fe56b9e | 2015-10-26 11:02:25 +0200 | [diff] [blame] | 1177 | } |
| 1178 | } |
| 1179 | } |
| 1180 | |
Tomer Tayar | 60afed7 | 2017-04-06 15:58:30 +0300 | [diff] [blame] | 1181 | static void qed_init_cache_line_size(struct qed_hwfn *p_hwfn, |
| 1182 | struct qed_ptt *p_ptt) |
| 1183 | { |
| 1184 | u32 val, wr_mbs, cache_line_size; |
| 1185 | |
| 1186 | val = qed_rd(p_hwfn, p_ptt, PSWRQ2_REG_WR_MBS0); |
| 1187 | switch (val) { |
| 1188 | case 0: |
| 1189 | wr_mbs = 128; |
| 1190 | break; |
| 1191 | case 1: |
| 1192 | wr_mbs = 256; |
| 1193 | break; |
| 1194 | case 2: |
| 1195 | wr_mbs = 512; |
| 1196 | break; |
| 1197 | default: |
| 1198 | DP_INFO(p_hwfn, |
| 1199 | "Unexpected value of PSWRQ2_REG_WR_MBS0 [0x%x]. Avoid configuring PGLUE_B_REG_CACHE_LINE_SIZE.\n", |
| 1200 | val); |
| 1201 | return; |
| 1202 | } |
| 1203 | |
| 1204 | cache_line_size = min_t(u32, L1_CACHE_BYTES, wr_mbs); |
| 1205 | switch (cache_line_size) { |
| 1206 | case 32: |
| 1207 | val = 0; |
| 1208 | break; |
| 1209 | case 64: |
| 1210 | val = 1; |
| 1211 | break; |
| 1212 | case 128: |
| 1213 | val = 2; |
| 1214 | break; |
| 1215 | case 256: |
| 1216 | val = 3; |
| 1217 | break; |
| 1218 | default: |
| 1219 | DP_INFO(p_hwfn, |
| 1220 | "Unexpected value of cache line size [0x%x]. Avoid configuring PGLUE_B_REG_CACHE_LINE_SIZE.\n", |
| 1221 | cache_line_size); |
| 1222 | } |
| 1223 | |
| 1224 | if (L1_CACHE_BYTES > wr_mbs) |
| 1225 | DP_INFO(p_hwfn, |
| 1226 | "The cache line size for padding is suboptimal for performance [OS cache line size 0x%x, wr mbs 0x%x]\n", |
| 1227 | L1_CACHE_BYTES, wr_mbs); |
| 1228 | |
| 1229 | STORE_RT_REG(p_hwfn, PGLUE_REG_B_CACHE_LINE_SIZE_RT_OFFSET, val); |
| 1230 | } |
| 1231 | |
Yuval Mintz | fe56b9e | 2015-10-26 11:02:25 +0200 | [diff] [blame] | 1232 | static int qed_hw_init_common(struct qed_hwfn *p_hwfn, |
Yuval Mintz | 1a635e4 | 2016-08-15 10:42:43 +0300 | [diff] [blame] | 1233 | struct qed_ptt *p_ptt, int hw_mode) |
Yuval Mintz | fe56b9e | 2015-10-26 11:02:25 +0200 | [diff] [blame] | 1234 | { |
| 1235 | struct qed_qm_info *qm_info = &p_hwfn->qm_info; |
| 1236 | struct qed_qm_common_rt_init_params params; |
| 1237 | struct qed_dev *cdev = p_hwfn->cdev; |
Mintz, Yuval | 9c79dda | 2017-03-14 16:23:54 +0200 | [diff] [blame] | 1238 | u8 vf_id, max_num_vfs; |
Yuval Mintz | dbb799c | 2016-06-03 14:35:35 +0300 | [diff] [blame] | 1239 | u16 num_pfs, pf_id; |
Yuval Mintz | 1408cc1f | 2016-05-11 16:36:14 +0300 | [diff] [blame] | 1240 | u32 concrete_fid; |
Yuval Mintz | fe56b9e | 2015-10-26 11:02:25 +0200 | [diff] [blame] | 1241 | int rc = 0; |
| 1242 | |
| 1243 | qed_init_cau_rt_data(cdev); |
| 1244 | |
| 1245 | /* Program GTT windows */ |
| 1246 | qed_gtt_init(p_hwfn); |
| 1247 | |
| 1248 | if (p_hwfn->mcp_info) { |
| 1249 | if (p_hwfn->mcp_info->func_info.bandwidth_max) |
| 1250 | qm_info->pf_rl_en = 1; |
| 1251 | if (p_hwfn->mcp_info->func_info.bandwidth_min) |
| 1252 | qm_info->pf_wfq_en = 1; |
| 1253 | } |
| 1254 | |
| 1255 | memset(¶ms, 0, sizeof(params)); |
Tomer Tayar | 78cea9f | 2017-05-23 09:41:22 +0300 | [diff] [blame] | 1256 | params.max_ports_per_engine = p_hwfn->cdev->num_ports_in_engine; |
Yuval Mintz | fe56b9e | 2015-10-26 11:02:25 +0200 | [diff] [blame] | 1257 | params.max_phys_tcs_per_port = qm_info->max_phys_tcs_per_port; |
| 1258 | params.pf_rl_en = qm_info->pf_rl_en; |
| 1259 | params.pf_wfq_en = qm_info->pf_wfq_en; |
| 1260 | params.vport_rl_en = qm_info->vport_rl_en; |
| 1261 | params.vport_wfq_en = qm_info->vport_wfq_en; |
| 1262 | params.port_params = qm_info->qm_port_params; |
| 1263 | |
| 1264 | qed_qm_common_rt_init(p_hwfn, ¶ms); |
| 1265 | |
| 1266 | qed_cxt_hw_init_common(p_hwfn); |
| 1267 | |
Tomer Tayar | 60afed7 | 2017-04-06 15:58:30 +0300 | [diff] [blame] | 1268 | qed_init_cache_line_size(p_hwfn, p_ptt); |
| 1269 | |
Yuval Mintz | fe56b9e | 2015-10-26 11:02:25 +0200 | [diff] [blame] | 1270 | rc = qed_init_run(p_hwfn, p_ptt, PHASE_ENGINE, ANY_PHASE_ID, hw_mode); |
Yuval Mintz | 1a635e4 | 2016-08-15 10:42:43 +0300 | [diff] [blame] | 1271 | if (rc) |
Yuval Mintz | fe56b9e | 2015-10-26 11:02:25 +0200 | [diff] [blame] | 1272 | return rc; |
| 1273 | |
| 1274 | qed_wr(p_hwfn, p_ptt, PSWRQ2_REG_L2P_VALIDATE_VFID, 0); |
| 1275 | qed_wr(p_hwfn, p_ptt, PGLUE_B_REG_USE_CLIENTID_IN_TAG, 1); |
| 1276 | |
Yuval Mintz | dbb799c | 2016-06-03 14:35:35 +0300 | [diff] [blame] | 1277 | if (QED_IS_BB(p_hwfn->cdev)) { |
| 1278 | num_pfs = NUM_OF_ENG_PFS(p_hwfn->cdev); |
| 1279 | for (pf_id = 0; pf_id < num_pfs; pf_id++) { |
| 1280 | qed_fid_pretend(p_hwfn, p_ptt, pf_id); |
| 1281 | qed_wr(p_hwfn, p_ptt, PRS_REG_SEARCH_ROCE, 0x0); |
| 1282 | qed_wr(p_hwfn, p_ptt, PRS_REG_SEARCH_TCP, 0x0); |
| 1283 | } |
| 1284 | /* pretend to original PF */ |
| 1285 | qed_fid_pretend(p_hwfn, p_ptt, p_hwfn->rel_pf_id); |
| 1286 | } |
Yuval Mintz | fe56b9e | 2015-10-26 11:02:25 +0200 | [diff] [blame] | 1287 | |
Mintz, Yuval | 9c79dda | 2017-03-14 16:23:54 +0200 | [diff] [blame] | 1288 | max_num_vfs = QED_IS_AH(cdev) ? MAX_NUM_VFS_K2 : MAX_NUM_VFS_BB; |
| 1289 | for (vf_id = 0; vf_id < max_num_vfs; vf_id++) { |
Yuval Mintz | 1408cc1f | 2016-05-11 16:36:14 +0300 | [diff] [blame] | 1290 | concrete_fid = qed_vfid_to_concrete(p_hwfn, vf_id); |
| 1291 | qed_fid_pretend(p_hwfn, p_ptt, (u16) concrete_fid); |
| 1292 | qed_wr(p_hwfn, p_ptt, CCFC_REG_STRONG_ENABLE_VF, 0x1); |
Yuval Mintz | 05fafbf | 2016-08-19 09:33:31 +0300 | [diff] [blame] | 1293 | qed_wr(p_hwfn, p_ptt, CCFC_REG_WEAK_ENABLE_VF, 0x0); |
| 1294 | qed_wr(p_hwfn, p_ptt, TCFC_REG_STRONG_ENABLE_VF, 0x1); |
| 1295 | qed_wr(p_hwfn, p_ptt, TCFC_REG_WEAK_ENABLE_VF, 0x0); |
Yuval Mintz | 1408cc1f | 2016-05-11 16:36:14 +0300 | [diff] [blame] | 1296 | } |
| 1297 | /* pretend to original PF */ |
| 1298 | qed_fid_pretend(p_hwfn, p_ptt, p_hwfn->rel_pf_id); |
| 1299 | |
Yuval Mintz | fe56b9e | 2015-10-26 11:02:25 +0200 | [diff] [blame] | 1300 | return rc; |
| 1301 | } |
| 1302 | |
Ram Amrani | 51ff172 | 2016-10-01 21:59:57 +0300 | [diff] [blame] | 1303 | static int |
| 1304 | qed_hw_init_dpi_size(struct qed_hwfn *p_hwfn, |
| 1305 | struct qed_ptt *p_ptt, u32 pwm_region_size, u32 n_cpus) |
| 1306 | { |
Ram Amrani | 107392b | 2017-04-30 11:49:09 +0300 | [diff] [blame] | 1307 | u32 dpi_bit_shift, dpi_count, dpi_page_size; |
Ram Amrani | 51ff172 | 2016-10-01 21:59:57 +0300 | [diff] [blame] | 1308 | u32 min_dpis; |
Ram Amrani | 107392b | 2017-04-30 11:49:09 +0300 | [diff] [blame] | 1309 | u32 n_wids; |
Ram Amrani | 51ff172 | 2016-10-01 21:59:57 +0300 | [diff] [blame] | 1310 | |
| 1311 | /* Calculate DPI size */ |
Ram Amrani | 107392b | 2017-04-30 11:49:09 +0300 | [diff] [blame] | 1312 | n_wids = max_t(u32, QED_MIN_WIDS, n_cpus); |
| 1313 | dpi_page_size = QED_WID_SIZE * roundup_pow_of_two(n_wids); |
| 1314 | dpi_page_size = (dpi_page_size + PAGE_SIZE - 1) & ~(PAGE_SIZE - 1); |
Ram Amrani | 51ff172 | 2016-10-01 21:59:57 +0300 | [diff] [blame] | 1315 | dpi_bit_shift = ilog2(dpi_page_size / 4096); |
Ram Amrani | 51ff172 | 2016-10-01 21:59:57 +0300 | [diff] [blame] | 1316 | dpi_count = pwm_region_size / dpi_page_size; |
| 1317 | |
| 1318 | min_dpis = p_hwfn->pf_params.rdma_pf_params.min_dpis; |
| 1319 | min_dpis = max_t(u32, QED_MIN_DPIS, min_dpis); |
| 1320 | |
| 1321 | p_hwfn->dpi_size = dpi_page_size; |
| 1322 | p_hwfn->dpi_count = dpi_count; |
| 1323 | |
| 1324 | qed_wr(p_hwfn, p_ptt, DORQ_REG_PF_DPI_BIT_SHIFT, dpi_bit_shift); |
| 1325 | |
| 1326 | if (dpi_count < min_dpis) |
| 1327 | return -EINVAL; |
| 1328 | |
| 1329 | return 0; |
| 1330 | } |
| 1331 | |
| 1332 | enum QED_ROCE_EDPM_MODE { |
| 1333 | QED_ROCE_EDPM_MODE_ENABLE = 0, |
| 1334 | QED_ROCE_EDPM_MODE_FORCE_ON = 1, |
| 1335 | QED_ROCE_EDPM_MODE_DISABLE = 2, |
| 1336 | }; |
| 1337 | |
| 1338 | static int |
| 1339 | qed_hw_init_pf_doorbell_bar(struct qed_hwfn *p_hwfn, struct qed_ptt *p_ptt) |
| 1340 | { |
| 1341 | u32 pwm_regsize, norm_regsize; |
| 1342 | u32 non_pwm_conn, min_addr_reg1; |
Ram Amrani | 20b1bd9 | 2017-04-30 11:49:10 +0300 | [diff] [blame] | 1343 | u32 db_bar_size, n_cpus = 1; |
Ram Amrani | 51ff172 | 2016-10-01 21:59:57 +0300 | [diff] [blame] | 1344 | u32 roce_edpm_mode; |
| 1345 | u32 pf_dems_shift; |
| 1346 | int rc = 0; |
| 1347 | u8 cond; |
| 1348 | |
Rahul Verma | 1558296 | 2017-04-06 15:58:29 +0300 | [diff] [blame] | 1349 | db_bar_size = qed_hw_bar_size(p_hwfn, p_ptt, BAR_ID_1); |
Ram Amrani | 51ff172 | 2016-10-01 21:59:57 +0300 | [diff] [blame] | 1350 | if (p_hwfn->cdev->num_hwfns > 1) |
| 1351 | db_bar_size /= 2; |
| 1352 | |
| 1353 | /* Calculate doorbell regions */ |
| 1354 | non_pwm_conn = qed_cxt_get_proto_cid_start(p_hwfn, PROTOCOLID_CORE) + |
| 1355 | qed_cxt_get_proto_cid_count(p_hwfn, PROTOCOLID_CORE, |
| 1356 | NULL) + |
| 1357 | qed_cxt_get_proto_cid_count(p_hwfn, PROTOCOLID_ETH, |
| 1358 | NULL); |
Ram Amrani | a82dadb | 2017-05-09 15:07:50 +0300 | [diff] [blame] | 1359 | norm_regsize = roundup(QED_PF_DEMS_SIZE * non_pwm_conn, PAGE_SIZE); |
Ram Amrani | 51ff172 | 2016-10-01 21:59:57 +0300 | [diff] [blame] | 1360 | min_addr_reg1 = norm_regsize / 4096; |
| 1361 | pwm_regsize = db_bar_size - norm_regsize; |
| 1362 | |
| 1363 | /* Check that the normal and PWM sizes are valid */ |
| 1364 | if (db_bar_size < norm_regsize) { |
| 1365 | DP_ERR(p_hwfn->cdev, |
| 1366 | "Doorbell BAR size 0x%x is too small (normal region is 0x%0x )\n", |
| 1367 | db_bar_size, norm_regsize); |
| 1368 | return -EINVAL; |
| 1369 | } |
| 1370 | |
| 1371 | if (pwm_regsize < QED_MIN_PWM_REGION) { |
| 1372 | DP_ERR(p_hwfn->cdev, |
| 1373 | "PWM region size 0x%0x is too small. Should be at least 0x%0x (Doorbell BAR size is 0x%x and normal region size is 0x%0x)\n", |
| 1374 | pwm_regsize, |
| 1375 | QED_MIN_PWM_REGION, db_bar_size, norm_regsize); |
| 1376 | return -EINVAL; |
| 1377 | } |
| 1378 | |
| 1379 | /* Calculate number of DPIs */ |
| 1380 | roce_edpm_mode = p_hwfn->pf_params.rdma_pf_params.roce_edpm_mode; |
| 1381 | if ((roce_edpm_mode == QED_ROCE_EDPM_MODE_ENABLE) || |
| 1382 | ((roce_edpm_mode == QED_ROCE_EDPM_MODE_FORCE_ON))) { |
| 1383 | /* Either EDPM is mandatory, or we are attempting to allocate a |
| 1384 | * WID per CPU. |
| 1385 | */ |
Ram Amrani | c2dedf8 | 2017-02-20 22:43:33 +0200 | [diff] [blame] | 1386 | n_cpus = num_present_cpus(); |
Ram Amrani | 51ff172 | 2016-10-01 21:59:57 +0300 | [diff] [blame] | 1387 | rc = qed_hw_init_dpi_size(p_hwfn, p_ptt, pwm_regsize, n_cpus); |
| 1388 | } |
| 1389 | |
| 1390 | cond = (rc && (roce_edpm_mode == QED_ROCE_EDPM_MODE_ENABLE)) || |
| 1391 | (roce_edpm_mode == QED_ROCE_EDPM_MODE_DISABLE); |
| 1392 | if (cond || p_hwfn->dcbx_no_edpm) { |
| 1393 | /* Either EDPM is disabled from user configuration, or it is |
| 1394 | * disabled via DCBx, or it is not mandatory and we failed to |
| 1395 | * allocated a WID per CPU. |
| 1396 | */ |
| 1397 | n_cpus = 1; |
| 1398 | rc = qed_hw_init_dpi_size(p_hwfn, p_ptt, pwm_regsize, n_cpus); |
| 1399 | |
| 1400 | if (cond) |
| 1401 | qed_rdma_dpm_bar(p_hwfn, p_ptt); |
| 1402 | } |
| 1403 | |
Ram Amrani | 20b1bd9 | 2017-04-30 11:49:10 +0300 | [diff] [blame] | 1404 | p_hwfn->wid_count = (u16) n_cpus; |
| 1405 | |
Ram Amrani | 51ff172 | 2016-10-01 21:59:57 +0300 | [diff] [blame] | 1406 | DP_INFO(p_hwfn, |
| 1407 | "doorbell bar: normal_region_size=%d, pwm_region_size=%d, dpi_size=%d, dpi_count=%d, roce_edpm=%s\n", |
| 1408 | norm_regsize, |
| 1409 | pwm_regsize, |
| 1410 | p_hwfn->dpi_size, |
| 1411 | p_hwfn->dpi_count, |
| 1412 | ((p_hwfn->dcbx_no_edpm) || (p_hwfn->db_bar_no_edpm)) ? |
| 1413 | "disabled" : "enabled"); |
| 1414 | |
| 1415 | if (rc) { |
| 1416 | DP_ERR(p_hwfn, |
| 1417 | "Failed to allocate enough DPIs. Allocated %d but the current minimum is %d.\n", |
| 1418 | p_hwfn->dpi_count, |
| 1419 | p_hwfn->pf_params.rdma_pf_params.min_dpis); |
| 1420 | return -EINVAL; |
| 1421 | } |
| 1422 | |
| 1423 | p_hwfn->dpi_start_offset = norm_regsize; |
| 1424 | |
| 1425 | /* DEMS size is configured log2 of DWORDs, hence the division by 4 */ |
| 1426 | pf_dems_shift = ilog2(QED_PF_DEMS_SIZE / 4); |
| 1427 | qed_wr(p_hwfn, p_ptt, DORQ_REG_PF_ICID_BIT_SHIFT_NORM, pf_dems_shift); |
| 1428 | qed_wr(p_hwfn, p_ptt, DORQ_REG_PF_MIN_ADDR_REG1, min_addr_reg1); |
| 1429 | |
| 1430 | return 0; |
| 1431 | } |
| 1432 | |
Yuval Mintz | fe56b9e | 2015-10-26 11:02:25 +0200 | [diff] [blame] | 1433 | static int qed_hw_init_port(struct qed_hwfn *p_hwfn, |
Yuval Mintz | 1a635e4 | 2016-08-15 10:42:43 +0300 | [diff] [blame] | 1434 | struct qed_ptt *p_ptt, int hw_mode) |
Yuval Mintz | fe56b9e | 2015-10-26 11:02:25 +0200 | [diff] [blame] | 1435 | { |
Yuval Mintz | 05fafbf | 2016-08-19 09:33:31 +0300 | [diff] [blame] | 1436 | return qed_init_run(p_hwfn, p_ptt, PHASE_PORT, |
| 1437 | p_hwfn->port_id, hw_mode); |
Yuval Mintz | fe56b9e | 2015-10-26 11:02:25 +0200 | [diff] [blame] | 1438 | } |
| 1439 | |
| 1440 | static int qed_hw_init_pf(struct qed_hwfn *p_hwfn, |
| 1441 | struct qed_ptt *p_ptt, |
Chopra, Manish | 19968430 | 2017-04-24 10:00:44 -0700 | [diff] [blame] | 1442 | struct qed_tunnel_info *p_tunn, |
Yuval Mintz | fe56b9e | 2015-10-26 11:02:25 +0200 | [diff] [blame] | 1443 | int hw_mode, |
| 1444 | bool b_hw_start, |
| 1445 | enum qed_int_mode int_mode, |
| 1446 | bool allow_npar_tx_switch) |
| 1447 | { |
| 1448 | u8 rel_pf_id = p_hwfn->rel_pf_id; |
| 1449 | int rc = 0; |
| 1450 | |
| 1451 | if (p_hwfn->mcp_info) { |
| 1452 | struct qed_mcp_function_info *p_info; |
| 1453 | |
| 1454 | p_info = &p_hwfn->mcp_info->func_info; |
| 1455 | if (p_info->bandwidth_min) |
| 1456 | p_hwfn->qm_info.pf_wfq = p_info->bandwidth_min; |
| 1457 | |
| 1458 | /* Update rate limit once we'll actually have a link */ |
Manish Chopra | 4b01e51 | 2016-04-26 10:56:09 -0400 | [diff] [blame] | 1459 | p_hwfn->qm_info.pf_rl = 100000; |
Yuval Mintz | fe56b9e | 2015-10-26 11:02:25 +0200 | [diff] [blame] | 1460 | } |
| 1461 | |
Rahul Verma | 1558296 | 2017-04-06 15:58:29 +0300 | [diff] [blame] | 1462 | qed_cxt_hw_init_pf(p_hwfn, p_ptt); |
Yuval Mintz | fe56b9e | 2015-10-26 11:02:25 +0200 | [diff] [blame] | 1463 | |
| 1464 | qed_int_igu_init_rt(p_hwfn); |
| 1465 | |
| 1466 | /* Set VLAN in NIG if needed */ |
Yuval Mintz | 1a635e4 | 2016-08-15 10:42:43 +0300 | [diff] [blame] | 1467 | if (hw_mode & BIT(MODE_MF_SD)) { |
Yuval Mintz | fe56b9e | 2015-10-26 11:02:25 +0200 | [diff] [blame] | 1468 | DP_VERBOSE(p_hwfn, NETIF_MSG_HW, "Configuring LLH_FUNC_TAG\n"); |
| 1469 | STORE_RT_REG(p_hwfn, NIG_REG_LLH_FUNC_TAG_EN_RT_OFFSET, 1); |
| 1470 | STORE_RT_REG(p_hwfn, NIG_REG_LLH_FUNC_TAG_VALUE_RT_OFFSET, |
| 1471 | p_hwfn->hw_info.ovlan); |
| 1472 | } |
| 1473 | |
| 1474 | /* Enable classification by MAC if needed */ |
Yuval Mintz | 1a635e4 | 2016-08-15 10:42:43 +0300 | [diff] [blame] | 1475 | if (hw_mode & BIT(MODE_MF_SI)) { |
Yuval Mintz | fe56b9e | 2015-10-26 11:02:25 +0200 | [diff] [blame] | 1476 | DP_VERBOSE(p_hwfn, NETIF_MSG_HW, |
| 1477 | "Configuring TAGMAC_CLS_TYPE\n"); |
| 1478 | STORE_RT_REG(p_hwfn, |
| 1479 | NIG_REG_LLH_FUNC_TAGMAC_CLS_TYPE_RT_OFFSET, 1); |
| 1480 | } |
| 1481 | |
| 1482 | /* Protocl Configuration */ |
Yuval Mintz | dbb799c | 2016-06-03 14:35:35 +0300 | [diff] [blame] | 1483 | STORE_RT_REG(p_hwfn, PRS_REG_SEARCH_TCP_RT_OFFSET, |
| 1484 | (p_hwfn->hw_info.personality == QED_PCI_ISCSI) ? 1 : 0); |
Arun Easi | 1e128c8 | 2017-02-15 06:28:22 -0800 | [diff] [blame] | 1485 | STORE_RT_REG(p_hwfn, PRS_REG_SEARCH_FCOE_RT_OFFSET, |
| 1486 | (p_hwfn->hw_info.personality == QED_PCI_FCOE) ? 1 : 0); |
Yuval Mintz | fe56b9e | 2015-10-26 11:02:25 +0200 | [diff] [blame] | 1487 | STORE_RT_REG(p_hwfn, PRS_REG_SEARCH_ROCE_RT_OFFSET, 0); |
| 1488 | |
| 1489 | /* Cleanup chip from previous driver if such remains exist */ |
Yuval Mintz | 0b55e27 | 2016-05-11 16:36:15 +0300 | [diff] [blame] | 1490 | rc = qed_final_cleanup(p_hwfn, p_ptt, rel_pf_id, false); |
Yuval Mintz | 1a635e4 | 2016-08-15 10:42:43 +0300 | [diff] [blame] | 1491 | if (rc) |
Yuval Mintz | fe56b9e | 2015-10-26 11:02:25 +0200 | [diff] [blame] | 1492 | return rc; |
| 1493 | |
| 1494 | /* PF Init sequence */ |
| 1495 | rc = qed_init_run(p_hwfn, p_ptt, PHASE_PF, rel_pf_id, hw_mode); |
| 1496 | if (rc) |
| 1497 | return rc; |
| 1498 | |
| 1499 | /* QM_PF Init sequence (may be invoked separately e.g. for DCB) */ |
| 1500 | rc = qed_init_run(p_hwfn, p_ptt, PHASE_QM_PF, rel_pf_id, hw_mode); |
| 1501 | if (rc) |
| 1502 | return rc; |
| 1503 | |
| 1504 | /* Pure runtime initializations - directly to the HW */ |
| 1505 | qed_int_igu_init_pure_rt(p_hwfn, p_ptt, true, true); |
| 1506 | |
Ram Amrani | 51ff172 | 2016-10-01 21:59:57 +0300 | [diff] [blame] | 1507 | rc = qed_hw_init_pf_doorbell_bar(p_hwfn, p_ptt); |
| 1508 | if (rc) |
| 1509 | return rc; |
| 1510 | |
Yuval Mintz | fe56b9e | 2015-10-26 11:02:25 +0200 | [diff] [blame] | 1511 | if (b_hw_start) { |
| 1512 | /* enable interrupts */ |
| 1513 | qed_int_igu_enable(p_hwfn, p_ptt, int_mode); |
| 1514 | |
| 1515 | /* send function start command */ |
Manish Chopra | 4f64675 | 2017-05-23 09:41:20 +0300 | [diff] [blame] | 1516 | rc = qed_sp_pf_start(p_hwfn, p_ptt, p_tunn, |
| 1517 | p_hwfn->cdev->mf_mode, |
Yuval Mintz | 831bfb0e | 2016-05-11 16:36:25 +0300 | [diff] [blame] | 1518 | allow_npar_tx_switch); |
Arun Easi | 1e128c8 | 2017-02-15 06:28:22 -0800 | [diff] [blame] | 1519 | if (rc) { |
Yuval Mintz | fe56b9e | 2015-10-26 11:02:25 +0200 | [diff] [blame] | 1520 | DP_NOTICE(p_hwfn, "Function start ramrod failed\n"); |
Arun Easi | 1e128c8 | 2017-02-15 06:28:22 -0800 | [diff] [blame] | 1521 | return rc; |
| 1522 | } |
| 1523 | if (p_hwfn->hw_info.personality == QED_PCI_FCOE) { |
| 1524 | qed_wr(p_hwfn, p_ptt, PRS_REG_SEARCH_TAG1, BIT(2)); |
| 1525 | qed_wr(p_hwfn, p_ptt, |
| 1526 | PRS_REG_PKT_LEN_STAT_TAGS_NOT_COUNTED_FIRST, |
| 1527 | 0x100); |
| 1528 | } |
Yuval Mintz | fe56b9e | 2015-10-26 11:02:25 +0200 | [diff] [blame] | 1529 | } |
| 1530 | return rc; |
| 1531 | } |
| 1532 | |
| 1533 | static int qed_change_pci_hwfn(struct qed_hwfn *p_hwfn, |
| 1534 | struct qed_ptt *p_ptt, |
| 1535 | u8 enable) |
| 1536 | { |
| 1537 | u32 delay_idx = 0, val, set_val = enable ? 1 : 0; |
| 1538 | |
| 1539 | /* Change PF in PXP */ |
| 1540 | qed_wr(p_hwfn, p_ptt, |
| 1541 | PGLUE_B_REG_INTERNAL_PFID_ENABLE_MASTER, set_val); |
| 1542 | |
| 1543 | /* wait until value is set - try for 1 second every 50us */ |
| 1544 | for (delay_idx = 0; delay_idx < 20000; delay_idx++) { |
| 1545 | val = qed_rd(p_hwfn, p_ptt, |
| 1546 | PGLUE_B_REG_INTERNAL_PFID_ENABLE_MASTER); |
| 1547 | if (val == set_val) |
| 1548 | break; |
| 1549 | |
| 1550 | usleep_range(50, 60); |
| 1551 | } |
| 1552 | |
| 1553 | if (val != set_val) { |
| 1554 | DP_NOTICE(p_hwfn, |
| 1555 | "PFID_ENABLE_MASTER wasn't changed after a second\n"); |
| 1556 | return -EAGAIN; |
| 1557 | } |
| 1558 | |
| 1559 | return 0; |
| 1560 | } |
| 1561 | |
| 1562 | static void qed_reset_mb_shadow(struct qed_hwfn *p_hwfn, |
| 1563 | struct qed_ptt *p_main_ptt) |
| 1564 | { |
| 1565 | /* Read shadow of current MFW mailbox */ |
| 1566 | qed_mcp_read_mb(p_hwfn, p_main_ptt); |
| 1567 | memcpy(p_hwfn->mcp_info->mfw_mb_shadow, |
Yuval Mintz | 1a635e4 | 2016-08-15 10:42:43 +0300 | [diff] [blame] | 1568 | p_hwfn->mcp_info->mfw_mb_cur, p_hwfn->mcp_info->mfw_mb_length); |
Yuval Mintz | fe56b9e | 2015-10-26 11:02:25 +0200 | [diff] [blame] | 1569 | } |
| 1570 | |
Tomer Tayar | 5d24bcf | 2017-03-28 15:12:52 +0300 | [diff] [blame] | 1571 | static void |
| 1572 | qed_fill_load_req_params(struct qed_load_req_params *p_load_req, |
| 1573 | struct qed_drv_load_params *p_drv_load) |
| 1574 | { |
| 1575 | memset(p_load_req, 0, sizeof(*p_load_req)); |
| 1576 | |
| 1577 | p_load_req->drv_role = p_drv_load->is_crash_kernel ? |
| 1578 | QED_DRV_ROLE_KDUMP : QED_DRV_ROLE_OS; |
| 1579 | p_load_req->timeout_val = p_drv_load->mfw_timeout_val; |
| 1580 | p_load_req->avoid_eng_reset = p_drv_load->avoid_eng_reset; |
| 1581 | p_load_req->override_force_load = p_drv_load->override_force_load; |
| 1582 | } |
| 1583 | |
Chopra, Manish | eaf3c0c | 2017-04-24 10:00:49 -0700 | [diff] [blame] | 1584 | static int qed_vf_start(struct qed_hwfn *p_hwfn, |
| 1585 | struct qed_hw_init_params *p_params) |
| 1586 | { |
| 1587 | if (p_params->p_tunn) { |
| 1588 | qed_vf_set_vf_start_tunn_update_param(p_params->p_tunn); |
| 1589 | qed_vf_pf_tunnel_param_update(p_hwfn, p_params->p_tunn); |
| 1590 | } |
| 1591 | |
| 1592 | p_hwfn->b_int_enabled = 1; |
| 1593 | |
| 1594 | return 0; |
| 1595 | } |
| 1596 | |
Mintz, Yuval | c0c2d0b | 2017-03-28 15:12:51 +0300 | [diff] [blame] | 1597 | int qed_hw_init(struct qed_dev *cdev, struct qed_hw_init_params *p_params) |
Yuval Mintz | fe56b9e | 2015-10-26 11:02:25 +0200 | [diff] [blame] | 1598 | { |
Tomer Tayar | 5d24bcf | 2017-03-28 15:12:52 +0300 | [diff] [blame] | 1599 | struct qed_load_req_params load_req_params; |
Sudarsana Kalluru | 0fefbfb | 2016-10-31 07:14:21 +0200 | [diff] [blame] | 1600 | u32 load_code, param, drv_mb_param; |
| 1601 | bool b_default_mtu = true; |
| 1602 | struct qed_hwfn *p_hwfn; |
| 1603 | int rc = 0, mfw_rc, i; |
Yuval Mintz | fe56b9e | 2015-10-26 11:02:25 +0200 | [diff] [blame] | 1604 | |
Mintz, Yuval | c0c2d0b | 2017-03-28 15:12:51 +0300 | [diff] [blame] | 1605 | if ((p_params->int_mode == QED_INT_MODE_MSI) && (cdev->num_hwfns > 1)) { |
Sudarsana Reddy Kalluru | bb13ace | 2016-05-26 11:01:23 +0300 | [diff] [blame] | 1606 | DP_NOTICE(cdev, "MSI mode is not supported for CMT devices\n"); |
| 1607 | return -EINVAL; |
| 1608 | } |
| 1609 | |
Yuval Mintz | 1408cc1f | 2016-05-11 16:36:14 +0300 | [diff] [blame] | 1610 | if (IS_PF(cdev)) { |
Mintz, Yuval | c0c2d0b | 2017-03-28 15:12:51 +0300 | [diff] [blame] | 1611 | rc = qed_init_fw_data(cdev, p_params->bin_fw_data); |
Yuval Mintz | 1a635e4 | 2016-08-15 10:42:43 +0300 | [diff] [blame] | 1612 | if (rc) |
Yuval Mintz | 1408cc1f | 2016-05-11 16:36:14 +0300 | [diff] [blame] | 1613 | return rc; |
| 1614 | } |
Yuval Mintz | fe56b9e | 2015-10-26 11:02:25 +0200 | [diff] [blame] | 1615 | |
| 1616 | for_each_hwfn(cdev, i) { |
| 1617 | struct qed_hwfn *p_hwfn = &cdev->hwfns[i]; |
| 1618 | |
Sudarsana Kalluru | 0fefbfb | 2016-10-31 07:14:21 +0200 | [diff] [blame] | 1619 | /* If management didn't provide a default, set one of our own */ |
| 1620 | if (!p_hwfn->hw_info.mtu) { |
| 1621 | p_hwfn->hw_info.mtu = 1500; |
| 1622 | b_default_mtu = false; |
| 1623 | } |
| 1624 | |
Yuval Mintz | 1408cc1f | 2016-05-11 16:36:14 +0300 | [diff] [blame] | 1625 | if (IS_VF(cdev)) { |
Chopra, Manish | eaf3c0c | 2017-04-24 10:00:49 -0700 | [diff] [blame] | 1626 | qed_vf_start(p_hwfn, p_params); |
Yuval Mintz | 1408cc1f | 2016-05-11 16:36:14 +0300 | [diff] [blame] | 1627 | continue; |
| 1628 | } |
| 1629 | |
Yuval Mintz | fe56b9e | 2015-10-26 11:02:25 +0200 | [diff] [blame] | 1630 | /* Enable DMAE in PXP */ |
| 1631 | rc = qed_change_pci_hwfn(p_hwfn, p_hwfn->p_main_ptt, true); |
| 1632 | |
Mintz, Yuval | 9c79dda | 2017-03-14 16:23:54 +0200 | [diff] [blame] | 1633 | rc = qed_calc_hw_mode(p_hwfn); |
| 1634 | if (rc) |
| 1635 | return rc; |
Yuval Mintz | fe56b9e | 2015-10-26 11:02:25 +0200 | [diff] [blame] | 1636 | |
Tomer Tayar | 5d24bcf | 2017-03-28 15:12:52 +0300 | [diff] [blame] | 1637 | qed_fill_load_req_params(&load_req_params, |
| 1638 | p_params->p_drv_load_params); |
| 1639 | rc = qed_mcp_load_req(p_hwfn, p_hwfn->p_main_ptt, |
| 1640 | &load_req_params); |
Yuval Mintz | fe56b9e | 2015-10-26 11:02:25 +0200 | [diff] [blame] | 1641 | if (rc) { |
Tomer Tayar | 5d24bcf | 2017-03-28 15:12:52 +0300 | [diff] [blame] | 1642 | DP_NOTICE(p_hwfn, "Failed sending a LOAD_REQ command\n"); |
Yuval Mintz | fe56b9e | 2015-10-26 11:02:25 +0200 | [diff] [blame] | 1643 | return rc; |
| 1644 | } |
| 1645 | |
Tomer Tayar | 5d24bcf | 2017-03-28 15:12:52 +0300 | [diff] [blame] | 1646 | load_code = load_req_params.load_code; |
Yuval Mintz | fe56b9e | 2015-10-26 11:02:25 +0200 | [diff] [blame] | 1647 | DP_VERBOSE(p_hwfn, QED_MSG_SP, |
Tomer Tayar | 5d24bcf | 2017-03-28 15:12:52 +0300 | [diff] [blame] | 1648 | "Load request was sent. Load code: 0x%x\n", |
| 1649 | load_code); |
| 1650 | |
| 1651 | qed_reset_mb_shadow(p_hwfn, p_hwfn->p_main_ptt); |
Yuval Mintz | fe56b9e | 2015-10-26 11:02:25 +0200 | [diff] [blame] | 1652 | |
| 1653 | p_hwfn->first_on_engine = (load_code == |
| 1654 | FW_MSG_CODE_DRV_LOAD_ENGINE); |
| 1655 | |
| 1656 | switch (load_code) { |
| 1657 | case FW_MSG_CODE_DRV_LOAD_ENGINE: |
| 1658 | rc = qed_hw_init_common(p_hwfn, p_hwfn->p_main_ptt, |
| 1659 | p_hwfn->hw_info.hw_mode); |
| 1660 | if (rc) |
| 1661 | break; |
| 1662 | /* Fall into */ |
| 1663 | case FW_MSG_CODE_DRV_LOAD_PORT: |
| 1664 | rc = qed_hw_init_port(p_hwfn, p_hwfn->p_main_ptt, |
| 1665 | p_hwfn->hw_info.hw_mode); |
| 1666 | if (rc) |
| 1667 | break; |
| 1668 | |
| 1669 | /* Fall into */ |
| 1670 | case FW_MSG_CODE_DRV_LOAD_FUNCTION: |
| 1671 | rc = qed_hw_init_pf(p_hwfn, p_hwfn->p_main_ptt, |
Mintz, Yuval | c0c2d0b | 2017-03-28 15:12:51 +0300 | [diff] [blame] | 1672 | p_params->p_tunn, |
| 1673 | p_hwfn->hw_info.hw_mode, |
| 1674 | p_params->b_hw_start, |
| 1675 | p_params->int_mode, |
| 1676 | p_params->allow_npar_tx_switch); |
Yuval Mintz | fe56b9e | 2015-10-26 11:02:25 +0200 | [diff] [blame] | 1677 | break; |
| 1678 | default: |
Mintz, Yuval | c0c2d0b | 2017-03-28 15:12:51 +0300 | [diff] [blame] | 1679 | DP_NOTICE(p_hwfn, |
| 1680 | "Unexpected load code [0x%08x]", load_code); |
Yuval Mintz | fe56b9e | 2015-10-26 11:02:25 +0200 | [diff] [blame] | 1681 | rc = -EINVAL; |
| 1682 | break; |
| 1683 | } |
| 1684 | |
| 1685 | if (rc) |
| 1686 | DP_NOTICE(p_hwfn, |
| 1687 | "init phase failed for loadcode 0x%x (rc %d)\n", |
| 1688 | load_code, rc); |
| 1689 | |
| 1690 | /* ACK mfw regardless of success or failure of initialization */ |
| 1691 | mfw_rc = qed_mcp_cmd(p_hwfn, p_hwfn->p_main_ptt, |
| 1692 | DRV_MSG_CODE_LOAD_DONE, |
| 1693 | 0, &load_code, ¶m); |
| 1694 | if (rc) |
| 1695 | return rc; |
| 1696 | if (mfw_rc) { |
| 1697 | DP_NOTICE(p_hwfn, "Failed sending LOAD_DONE command\n"); |
| 1698 | return mfw_rc; |
| 1699 | } |
| 1700 | |
Tomer Tayar | fc561c8 | 2017-05-23 09:41:21 +0300 | [diff] [blame] | 1701 | /* Check if there is a DID mismatch between nvm-cfg/efuse */ |
| 1702 | if (param & FW_MB_PARAM_LOAD_DONE_DID_EFUSE_ERROR) |
| 1703 | DP_NOTICE(p_hwfn, |
| 1704 | "warning: device configuration is not supported on this board type. The device may not function as expected.\n"); |
| 1705 | |
Sudarsana Reddy Kalluru | 39651ab | 2016-05-17 06:44:26 -0400 | [diff] [blame] | 1706 | /* send DCBX attention request command */ |
| 1707 | DP_VERBOSE(p_hwfn, |
| 1708 | QED_MSG_DCB, |
| 1709 | "sending phony dcbx set command to trigger DCBx attention handling\n"); |
| 1710 | mfw_rc = qed_mcp_cmd(p_hwfn, p_hwfn->p_main_ptt, |
| 1711 | DRV_MSG_CODE_SET_DCBX, |
| 1712 | 1 << DRV_MB_PARAM_DCBX_NOTIFY_SHIFT, |
| 1713 | &load_code, ¶m); |
| 1714 | if (mfw_rc) { |
| 1715 | DP_NOTICE(p_hwfn, |
| 1716 | "Failed to send DCBX attention request\n"); |
| 1717 | return mfw_rc; |
| 1718 | } |
| 1719 | |
Yuval Mintz | fe56b9e | 2015-10-26 11:02:25 +0200 | [diff] [blame] | 1720 | p_hwfn->hw_init_done = true; |
| 1721 | } |
| 1722 | |
Sudarsana Kalluru | 0fefbfb | 2016-10-31 07:14:21 +0200 | [diff] [blame] | 1723 | if (IS_PF(cdev)) { |
| 1724 | p_hwfn = QED_LEADING_HWFN(cdev); |
Tomer Tayar | 5d24bcf | 2017-03-28 15:12:52 +0300 | [diff] [blame] | 1725 | drv_mb_param = STORM_FW_VERSION; |
Sudarsana Kalluru | 0fefbfb | 2016-10-31 07:14:21 +0200 | [diff] [blame] | 1726 | rc = qed_mcp_cmd(p_hwfn, p_hwfn->p_main_ptt, |
| 1727 | DRV_MSG_CODE_OV_UPDATE_STORM_FW_VER, |
| 1728 | drv_mb_param, &load_code, ¶m); |
| 1729 | if (rc) |
| 1730 | DP_INFO(p_hwfn, "Failed to update firmware version\n"); |
| 1731 | |
| 1732 | if (!b_default_mtu) { |
| 1733 | rc = qed_mcp_ov_update_mtu(p_hwfn, p_hwfn->p_main_ptt, |
| 1734 | p_hwfn->hw_info.mtu); |
| 1735 | if (rc) |
| 1736 | DP_INFO(p_hwfn, |
| 1737 | "Failed to update default mtu\n"); |
| 1738 | } |
| 1739 | |
| 1740 | rc = qed_mcp_ov_update_driver_state(p_hwfn, |
| 1741 | p_hwfn->p_main_ptt, |
| 1742 | QED_OV_DRIVER_STATE_DISABLED); |
| 1743 | if (rc) |
| 1744 | DP_INFO(p_hwfn, "Failed to update driver state\n"); |
| 1745 | |
| 1746 | rc = qed_mcp_ov_update_eswitch(p_hwfn, p_hwfn->p_main_ptt, |
| 1747 | QED_OV_ESWITCH_VEB); |
| 1748 | if (rc) |
| 1749 | DP_INFO(p_hwfn, "Failed to update eswitch mode\n"); |
| 1750 | } |
| 1751 | |
Yuval Mintz | fe56b9e | 2015-10-26 11:02:25 +0200 | [diff] [blame] | 1752 | return 0; |
| 1753 | } |
| 1754 | |
| 1755 | #define QED_HW_STOP_RETRY_LIMIT (10) |
Yuval Mintz | 1a635e4 | 2016-08-15 10:42:43 +0300 | [diff] [blame] | 1756 | static void qed_hw_timers_stop(struct qed_dev *cdev, |
| 1757 | struct qed_hwfn *p_hwfn, struct qed_ptt *p_ptt) |
Yuval Mintz | 8c925c4 | 2016-03-02 20:26:03 +0200 | [diff] [blame] | 1758 | { |
| 1759 | int i; |
| 1760 | |
| 1761 | /* close timers */ |
| 1762 | qed_wr(p_hwfn, p_ptt, TM_REG_PF_ENABLE_CONN, 0x0); |
| 1763 | qed_wr(p_hwfn, p_ptt, TM_REG_PF_ENABLE_TASK, 0x0); |
| 1764 | |
| 1765 | for (i = 0; i < QED_HW_STOP_RETRY_LIMIT; i++) { |
| 1766 | if ((!qed_rd(p_hwfn, p_ptt, |
| 1767 | TM_REG_PF_SCAN_ACTIVE_CONN)) && |
Yuval Mintz | 1a635e4 | 2016-08-15 10:42:43 +0300 | [diff] [blame] | 1768 | (!qed_rd(p_hwfn, p_ptt, TM_REG_PF_SCAN_ACTIVE_TASK))) |
Yuval Mintz | 8c925c4 | 2016-03-02 20:26:03 +0200 | [diff] [blame] | 1769 | break; |
| 1770 | |
| 1771 | /* Dependent on number of connection/tasks, possibly |
| 1772 | * 1ms sleep is required between polls |
| 1773 | */ |
| 1774 | usleep_range(1000, 2000); |
| 1775 | } |
| 1776 | |
| 1777 | if (i < QED_HW_STOP_RETRY_LIMIT) |
| 1778 | return; |
| 1779 | |
| 1780 | DP_NOTICE(p_hwfn, |
| 1781 | "Timers linear scans are not over [Connection %02x Tasks %02x]\n", |
| 1782 | (u8)qed_rd(p_hwfn, p_ptt, TM_REG_PF_SCAN_ACTIVE_CONN), |
| 1783 | (u8)qed_rd(p_hwfn, p_ptt, TM_REG_PF_SCAN_ACTIVE_TASK)); |
| 1784 | } |
| 1785 | |
| 1786 | void qed_hw_timers_stop_all(struct qed_dev *cdev) |
| 1787 | { |
| 1788 | int j; |
| 1789 | |
| 1790 | for_each_hwfn(cdev, j) { |
| 1791 | struct qed_hwfn *p_hwfn = &cdev->hwfns[j]; |
| 1792 | struct qed_ptt *p_ptt = p_hwfn->p_main_ptt; |
| 1793 | |
| 1794 | qed_hw_timers_stop(cdev, p_hwfn, p_ptt); |
| 1795 | } |
| 1796 | } |
| 1797 | |
Yuval Mintz | fe56b9e | 2015-10-26 11:02:25 +0200 | [diff] [blame] | 1798 | int qed_hw_stop(struct qed_dev *cdev) |
| 1799 | { |
Tomer Tayar | 1226337 | 2017-03-28 15:12:50 +0300 | [diff] [blame] | 1800 | struct qed_hwfn *p_hwfn; |
| 1801 | struct qed_ptt *p_ptt; |
| 1802 | int rc, rc2 = 0; |
Yuval Mintz | 8c925c4 | 2016-03-02 20:26:03 +0200 | [diff] [blame] | 1803 | int j; |
Yuval Mintz | fe56b9e | 2015-10-26 11:02:25 +0200 | [diff] [blame] | 1804 | |
| 1805 | for_each_hwfn(cdev, j) { |
Tomer Tayar | 1226337 | 2017-03-28 15:12:50 +0300 | [diff] [blame] | 1806 | p_hwfn = &cdev->hwfns[j]; |
| 1807 | p_ptt = p_hwfn->p_main_ptt; |
Yuval Mintz | fe56b9e | 2015-10-26 11:02:25 +0200 | [diff] [blame] | 1808 | |
| 1809 | DP_VERBOSE(p_hwfn, NETIF_MSG_IFDOWN, "Stopping hw/fw\n"); |
| 1810 | |
Yuval Mintz | 1408cc1f | 2016-05-11 16:36:14 +0300 | [diff] [blame] | 1811 | if (IS_VF(cdev)) { |
Yuval Mintz | 0b55e27 | 2016-05-11 16:36:15 +0300 | [diff] [blame] | 1812 | qed_vf_pf_int_cleanup(p_hwfn); |
Tomer Tayar | 1226337 | 2017-03-28 15:12:50 +0300 | [diff] [blame] | 1813 | rc = qed_vf_pf_reset(p_hwfn); |
| 1814 | if (rc) { |
| 1815 | DP_NOTICE(p_hwfn, |
| 1816 | "qed_vf_pf_reset failed. rc = %d.\n", |
| 1817 | rc); |
| 1818 | rc2 = -EINVAL; |
| 1819 | } |
Yuval Mintz | 1408cc1f | 2016-05-11 16:36:14 +0300 | [diff] [blame] | 1820 | continue; |
| 1821 | } |
| 1822 | |
Yuval Mintz | fe56b9e | 2015-10-26 11:02:25 +0200 | [diff] [blame] | 1823 | /* mark the hw as uninitialized... */ |
| 1824 | p_hwfn->hw_init_done = false; |
| 1825 | |
Tomer Tayar | 1226337 | 2017-03-28 15:12:50 +0300 | [diff] [blame] | 1826 | /* Send unload command to MCP */ |
| 1827 | rc = qed_mcp_unload_req(p_hwfn, p_ptt); |
| 1828 | if (rc) { |
Yuval Mintz | 8c925c4 | 2016-03-02 20:26:03 +0200 | [diff] [blame] | 1829 | DP_NOTICE(p_hwfn, |
Tomer Tayar | 1226337 | 2017-03-28 15:12:50 +0300 | [diff] [blame] | 1830 | "Failed sending a UNLOAD_REQ command. rc = %d.\n", |
| 1831 | rc); |
| 1832 | rc2 = -EINVAL; |
| 1833 | } |
| 1834 | |
| 1835 | qed_slowpath_irq_sync(p_hwfn); |
| 1836 | |
| 1837 | /* After this point no MFW attentions are expected, e.g. prevent |
| 1838 | * race between pf stop and dcbx pf update. |
| 1839 | */ |
| 1840 | rc = qed_sp_pf_stop(p_hwfn); |
| 1841 | if (rc) { |
| 1842 | DP_NOTICE(p_hwfn, |
| 1843 | "Failed to close PF against FW [rc = %d]. Continue to stop HW to prevent illegal host access by the device.\n", |
| 1844 | rc); |
| 1845 | rc2 = -EINVAL; |
| 1846 | } |
Yuval Mintz | fe56b9e | 2015-10-26 11:02:25 +0200 | [diff] [blame] | 1847 | |
| 1848 | qed_wr(p_hwfn, p_ptt, |
| 1849 | NIG_REG_RX_LLH_BRB_GATE_DNTFWD_PERPF, 0x1); |
| 1850 | |
| 1851 | qed_wr(p_hwfn, p_ptt, PRS_REG_SEARCH_TCP, 0x0); |
| 1852 | qed_wr(p_hwfn, p_ptt, PRS_REG_SEARCH_UDP, 0x0); |
| 1853 | qed_wr(p_hwfn, p_ptt, PRS_REG_SEARCH_FCOE, 0x0); |
| 1854 | qed_wr(p_hwfn, p_ptt, PRS_REG_SEARCH_ROCE, 0x0); |
| 1855 | qed_wr(p_hwfn, p_ptt, PRS_REG_SEARCH_OPENFLOW, 0x0); |
| 1856 | |
Yuval Mintz | 8c925c4 | 2016-03-02 20:26:03 +0200 | [diff] [blame] | 1857 | qed_hw_timers_stop(cdev, p_hwfn, p_ptt); |
Yuval Mintz | fe56b9e | 2015-10-26 11:02:25 +0200 | [diff] [blame] | 1858 | |
| 1859 | /* Disable Attention Generation */ |
| 1860 | qed_int_igu_disable_int(p_hwfn, p_ptt); |
| 1861 | |
| 1862 | qed_wr(p_hwfn, p_ptt, IGU_REG_LEADING_EDGE_LATCH, 0); |
| 1863 | qed_wr(p_hwfn, p_ptt, IGU_REG_TRAILING_EDGE_LATCH, 0); |
| 1864 | |
| 1865 | qed_int_igu_init_pure_rt(p_hwfn, p_ptt, false, true); |
| 1866 | |
| 1867 | /* Need to wait 1ms to guarantee SBs are cleared */ |
| 1868 | usleep_range(1000, 2000); |
Tomer Tayar | 1226337 | 2017-03-28 15:12:50 +0300 | [diff] [blame] | 1869 | |
| 1870 | /* Disable PF in HW blocks */ |
| 1871 | qed_wr(p_hwfn, p_ptt, DORQ_REG_PF_DB_ENABLE, 0); |
| 1872 | qed_wr(p_hwfn, p_ptt, QM_REG_PF_EN, 0); |
| 1873 | |
| 1874 | qed_mcp_unload_done(p_hwfn, p_ptt); |
| 1875 | if (rc) { |
| 1876 | DP_NOTICE(p_hwfn, |
| 1877 | "Failed sending a UNLOAD_DONE command. rc = %d.\n", |
| 1878 | rc); |
| 1879 | rc2 = -EINVAL; |
| 1880 | } |
Yuval Mintz | fe56b9e | 2015-10-26 11:02:25 +0200 | [diff] [blame] | 1881 | } |
| 1882 | |
Yuval Mintz | 1408cc1f | 2016-05-11 16:36:14 +0300 | [diff] [blame] | 1883 | if (IS_PF(cdev)) { |
Tomer Tayar | 1226337 | 2017-03-28 15:12:50 +0300 | [diff] [blame] | 1884 | p_hwfn = QED_LEADING_HWFN(cdev); |
| 1885 | p_ptt = QED_LEADING_HWFN(cdev)->p_main_ptt; |
| 1886 | |
Yuval Mintz | 1408cc1f | 2016-05-11 16:36:14 +0300 | [diff] [blame] | 1887 | /* Disable DMAE in PXP - in CMT, this should only be done for |
| 1888 | * first hw-function, and only after all transactions have |
| 1889 | * stopped for all active hw-functions. |
| 1890 | */ |
Tomer Tayar | 1226337 | 2017-03-28 15:12:50 +0300 | [diff] [blame] | 1891 | rc = qed_change_pci_hwfn(p_hwfn, p_ptt, false); |
| 1892 | if (rc) { |
| 1893 | DP_NOTICE(p_hwfn, |
| 1894 | "qed_change_pci_hwfn failed. rc = %d.\n", rc); |
| 1895 | rc2 = -EINVAL; |
| 1896 | } |
Yuval Mintz | 1408cc1f | 2016-05-11 16:36:14 +0300 | [diff] [blame] | 1897 | } |
Yuval Mintz | fe56b9e | 2015-10-26 11:02:25 +0200 | [diff] [blame] | 1898 | |
Tomer Tayar | 1226337 | 2017-03-28 15:12:50 +0300 | [diff] [blame] | 1899 | return rc2; |
Yuval Mintz | fe56b9e | 2015-10-26 11:02:25 +0200 | [diff] [blame] | 1900 | } |
| 1901 | |
Rahul Verma | 1558296 | 2017-04-06 15:58:29 +0300 | [diff] [blame] | 1902 | int qed_hw_stop_fastpath(struct qed_dev *cdev) |
Manish Chopra | cee4d26 | 2015-10-26 11:02:28 +0200 | [diff] [blame] | 1903 | { |
Yuval Mintz | 8c925c4 | 2016-03-02 20:26:03 +0200 | [diff] [blame] | 1904 | int j; |
Manish Chopra | cee4d26 | 2015-10-26 11:02:28 +0200 | [diff] [blame] | 1905 | |
| 1906 | for_each_hwfn(cdev, j) { |
| 1907 | struct qed_hwfn *p_hwfn = &cdev->hwfns[j]; |
Rahul Verma | 1558296 | 2017-04-06 15:58:29 +0300 | [diff] [blame] | 1908 | struct qed_ptt *p_ptt; |
Yuval Mintz | dacd88d | 2016-05-11 16:36:16 +0300 | [diff] [blame] | 1909 | |
| 1910 | if (IS_VF(cdev)) { |
| 1911 | qed_vf_pf_int_cleanup(p_hwfn); |
| 1912 | continue; |
| 1913 | } |
Rahul Verma | 1558296 | 2017-04-06 15:58:29 +0300 | [diff] [blame] | 1914 | p_ptt = qed_ptt_acquire(p_hwfn); |
| 1915 | if (!p_ptt) |
| 1916 | return -EAGAIN; |
Manish Chopra | cee4d26 | 2015-10-26 11:02:28 +0200 | [diff] [blame] | 1917 | |
| 1918 | DP_VERBOSE(p_hwfn, |
Yuval Mintz | 1a635e4 | 2016-08-15 10:42:43 +0300 | [diff] [blame] | 1919 | NETIF_MSG_IFDOWN, "Shutting down the fastpath\n"); |
Manish Chopra | cee4d26 | 2015-10-26 11:02:28 +0200 | [diff] [blame] | 1920 | |
| 1921 | qed_wr(p_hwfn, p_ptt, |
| 1922 | NIG_REG_RX_LLH_BRB_GATE_DNTFWD_PERPF, 0x1); |
| 1923 | |
| 1924 | qed_wr(p_hwfn, p_ptt, PRS_REG_SEARCH_TCP, 0x0); |
| 1925 | qed_wr(p_hwfn, p_ptt, PRS_REG_SEARCH_UDP, 0x0); |
| 1926 | qed_wr(p_hwfn, p_ptt, PRS_REG_SEARCH_FCOE, 0x0); |
| 1927 | qed_wr(p_hwfn, p_ptt, PRS_REG_SEARCH_ROCE, 0x0); |
| 1928 | qed_wr(p_hwfn, p_ptt, PRS_REG_SEARCH_OPENFLOW, 0x0); |
| 1929 | |
Manish Chopra | cee4d26 | 2015-10-26 11:02:28 +0200 | [diff] [blame] | 1930 | qed_int_igu_init_pure_rt(p_hwfn, p_ptt, false, false); |
| 1931 | |
| 1932 | /* Need to wait 1ms to guarantee SBs are cleared */ |
| 1933 | usleep_range(1000, 2000); |
Rahul Verma | 1558296 | 2017-04-06 15:58:29 +0300 | [diff] [blame] | 1934 | qed_ptt_release(p_hwfn, p_ptt); |
Manish Chopra | cee4d26 | 2015-10-26 11:02:28 +0200 | [diff] [blame] | 1935 | } |
Rahul Verma | 1558296 | 2017-04-06 15:58:29 +0300 | [diff] [blame] | 1936 | |
| 1937 | return 0; |
Manish Chopra | cee4d26 | 2015-10-26 11:02:28 +0200 | [diff] [blame] | 1938 | } |
| 1939 | |
Rahul Verma | 1558296 | 2017-04-06 15:58:29 +0300 | [diff] [blame] | 1940 | int qed_hw_start_fastpath(struct qed_hwfn *p_hwfn) |
Manish Chopra | cee4d26 | 2015-10-26 11:02:28 +0200 | [diff] [blame] | 1941 | { |
Rahul Verma | 1558296 | 2017-04-06 15:58:29 +0300 | [diff] [blame] | 1942 | struct qed_ptt *p_ptt; |
| 1943 | |
Yuval Mintz | dacd88d | 2016-05-11 16:36:16 +0300 | [diff] [blame] | 1944 | if (IS_VF(p_hwfn->cdev)) |
Rahul Verma | 1558296 | 2017-04-06 15:58:29 +0300 | [diff] [blame] | 1945 | return 0; |
| 1946 | |
| 1947 | p_ptt = qed_ptt_acquire(p_hwfn); |
| 1948 | if (!p_ptt) |
| 1949 | return -EAGAIN; |
Yuval Mintz | dacd88d | 2016-05-11 16:36:16 +0300 | [diff] [blame] | 1950 | |
Michal Kalderon | f855df2 | 2017-05-23 09:41:25 +0300 | [diff] [blame^] | 1951 | /* If roce info is allocated it means roce is initialized and should |
| 1952 | * be enabled in searcher. |
| 1953 | */ |
| 1954 | if (p_hwfn->p_rdma_info && |
| 1955 | p_hwfn->b_rdma_enabled_in_prs) |
| 1956 | qed_wr(p_hwfn, p_ptt, p_hwfn->rdma_prs_search_reg, 0x1); |
| 1957 | |
Manish Chopra | cee4d26 | 2015-10-26 11:02:28 +0200 | [diff] [blame] | 1958 | /* Re-open incoming traffic */ |
Rahul Verma | 1558296 | 2017-04-06 15:58:29 +0300 | [diff] [blame] | 1959 | qed_wr(p_hwfn, p_ptt, NIG_REG_RX_LLH_BRB_GATE_DNTFWD_PERPF, 0x0); |
| 1960 | qed_ptt_release(p_hwfn, p_ptt); |
| 1961 | |
| 1962 | return 0; |
Manish Chopra | cee4d26 | 2015-10-26 11:02:28 +0200 | [diff] [blame] | 1963 | } |
| 1964 | |
Yuval Mintz | fe56b9e | 2015-10-26 11:02:25 +0200 | [diff] [blame] | 1965 | /* Free hwfn memory and resources acquired in hw_hwfn_prepare */ |
| 1966 | static void qed_hw_hwfn_free(struct qed_hwfn *p_hwfn) |
| 1967 | { |
| 1968 | qed_ptt_pool_free(p_hwfn); |
| 1969 | kfree(p_hwfn->hw_info.p_igu_info); |
Tomer Tayar | 3587cb8 | 2017-05-21 12:10:56 +0300 | [diff] [blame] | 1970 | p_hwfn->hw_info.p_igu_info = NULL; |
Yuval Mintz | fe56b9e | 2015-10-26 11:02:25 +0200 | [diff] [blame] | 1971 | } |
| 1972 | |
| 1973 | /* Setup bar access */ |
Yuval Mintz | 12e09c6 | 2016-03-02 20:26:01 +0200 | [diff] [blame] | 1974 | static void qed_hw_hwfn_prepare(struct qed_hwfn *p_hwfn) |
Yuval Mintz | fe56b9e | 2015-10-26 11:02:25 +0200 | [diff] [blame] | 1975 | { |
Yuval Mintz | fe56b9e | 2015-10-26 11:02:25 +0200 | [diff] [blame] | 1976 | /* clear indirect access */ |
Mintz, Yuval | 9c79dda | 2017-03-14 16:23:54 +0200 | [diff] [blame] | 1977 | if (QED_IS_AH(p_hwfn->cdev)) { |
| 1978 | qed_wr(p_hwfn, p_hwfn->p_main_ptt, |
| 1979 | PGLUE_B_REG_PGL_ADDR_E8_F0_K2, 0); |
| 1980 | qed_wr(p_hwfn, p_hwfn->p_main_ptt, |
| 1981 | PGLUE_B_REG_PGL_ADDR_EC_F0_K2, 0); |
| 1982 | qed_wr(p_hwfn, p_hwfn->p_main_ptt, |
| 1983 | PGLUE_B_REG_PGL_ADDR_F0_F0_K2, 0); |
| 1984 | qed_wr(p_hwfn, p_hwfn->p_main_ptt, |
| 1985 | PGLUE_B_REG_PGL_ADDR_F4_F0_K2, 0); |
| 1986 | } else { |
| 1987 | qed_wr(p_hwfn, p_hwfn->p_main_ptt, |
| 1988 | PGLUE_B_REG_PGL_ADDR_88_F0_BB, 0); |
| 1989 | qed_wr(p_hwfn, p_hwfn->p_main_ptt, |
| 1990 | PGLUE_B_REG_PGL_ADDR_8C_F0_BB, 0); |
| 1991 | qed_wr(p_hwfn, p_hwfn->p_main_ptt, |
| 1992 | PGLUE_B_REG_PGL_ADDR_90_F0_BB, 0); |
| 1993 | qed_wr(p_hwfn, p_hwfn->p_main_ptt, |
| 1994 | PGLUE_B_REG_PGL_ADDR_94_F0_BB, 0); |
| 1995 | } |
Yuval Mintz | fe56b9e | 2015-10-26 11:02:25 +0200 | [diff] [blame] | 1996 | |
| 1997 | /* Clean Previous errors if such exist */ |
| 1998 | qed_wr(p_hwfn, p_hwfn->p_main_ptt, |
Yuval Mintz | 1a635e4 | 2016-08-15 10:42:43 +0300 | [diff] [blame] | 1999 | PGLUE_B_REG_WAS_ERROR_PF_31_0_CLR, 1 << p_hwfn->abs_pf_id); |
Yuval Mintz | fe56b9e | 2015-10-26 11:02:25 +0200 | [diff] [blame] | 2000 | |
| 2001 | /* enable internal target-read */ |
| 2002 | qed_wr(p_hwfn, p_hwfn->p_main_ptt, |
| 2003 | PGLUE_B_REG_INTERNAL_PFID_ENABLE_TARGET_READ, 1); |
Yuval Mintz | fe56b9e | 2015-10-26 11:02:25 +0200 | [diff] [blame] | 2004 | } |
| 2005 | |
| 2006 | static void get_function_id(struct qed_hwfn *p_hwfn) |
| 2007 | { |
| 2008 | /* ME Register */ |
Yuval Mintz | 1a635e4 | 2016-08-15 10:42:43 +0300 | [diff] [blame] | 2009 | p_hwfn->hw_info.opaque_fid = (u16) REG_RD(p_hwfn, |
| 2010 | PXP_PF_ME_OPAQUE_ADDR); |
Yuval Mintz | fe56b9e | 2015-10-26 11:02:25 +0200 | [diff] [blame] | 2011 | |
| 2012 | p_hwfn->hw_info.concrete_fid = REG_RD(p_hwfn, PXP_PF_ME_CONCRETE_ADDR); |
| 2013 | |
| 2014 | p_hwfn->abs_pf_id = (p_hwfn->hw_info.concrete_fid >> 16) & 0xf; |
| 2015 | p_hwfn->rel_pf_id = GET_FIELD(p_hwfn->hw_info.concrete_fid, |
| 2016 | PXP_CONCRETE_FID_PFID); |
| 2017 | p_hwfn->port_id = GET_FIELD(p_hwfn->hw_info.concrete_fid, |
| 2018 | PXP_CONCRETE_FID_PORT); |
Yuval Mintz | 525ef5c | 2016-08-15 10:42:45 +0300 | [diff] [blame] | 2019 | |
| 2020 | DP_VERBOSE(p_hwfn, NETIF_MSG_PROBE, |
| 2021 | "Read ME register: Concrete 0x%08x Opaque 0x%04x\n", |
| 2022 | p_hwfn->hw_info.concrete_fid, p_hwfn->hw_info.opaque_fid); |
Yuval Mintz | fe56b9e | 2015-10-26 11:02:25 +0200 | [diff] [blame] | 2023 | } |
| 2024 | |
Yuval Mintz | 25c089d | 2015-10-26 11:02:26 +0200 | [diff] [blame] | 2025 | static void qed_hw_set_feat(struct qed_hwfn *p_hwfn) |
| 2026 | { |
| 2027 | u32 *feat_num = p_hwfn->hw_info.feat_num; |
Mintz, Yuval | 5a1f965 | 2016-10-31 07:14:26 +0200 | [diff] [blame] | 2028 | struct qed_sb_cnt_info sb_cnt_info; |
Mintz, Yuval | 810bb1f | 2017-03-23 15:50:19 +0200 | [diff] [blame] | 2029 | u32 non_l2_sbs = 0; |
Yuval Mintz | 25c089d | 2015-10-26 11:02:26 +0200 | [diff] [blame] | 2030 | |
Yuval Mintz | 0189efb | 2016-10-13 22:57:02 +0300 | [diff] [blame] | 2031 | if (IS_ENABLED(CONFIG_QED_RDMA) && |
| 2032 | p_hwfn->hw_info.personality == QED_PCI_ETH_ROCE) { |
| 2033 | /* Roce CNQ each requires: 1 status block + 1 CNQ. We divide |
| 2034 | * the status blocks equally between L2 / RoCE but with |
| 2035 | * consideration as to how many l2 queues / cnqs we have. |
| 2036 | */ |
Ram Amrani | 51ff172 | 2016-10-01 21:59:57 +0300 | [diff] [blame] | 2037 | feat_num[QED_RDMA_CNQ] = |
Mintz, Yuval | 810bb1f | 2017-03-23 15:50:19 +0200 | [diff] [blame] | 2038 | min_t(u32, RESC_NUM(p_hwfn, QED_SB) / 2, |
Ram Amrani | 51ff172 | 2016-10-01 21:59:57 +0300 | [diff] [blame] | 2039 | RESC_NUM(p_hwfn, QED_RDMA_CNQ_RAM)); |
Mintz, Yuval | 810bb1f | 2017-03-23 15:50:19 +0200 | [diff] [blame] | 2040 | |
| 2041 | non_l2_sbs = feat_num[QED_RDMA_CNQ]; |
Ram Amrani | 51ff172 | 2016-10-01 21:59:57 +0300 | [diff] [blame] | 2042 | } |
Yuval Mintz | 0189efb | 2016-10-13 22:57:02 +0300 | [diff] [blame] | 2043 | |
Mintz, Yuval | dec2653 | 2017-03-23 15:50:20 +0200 | [diff] [blame] | 2044 | if (p_hwfn->hw_info.personality == QED_PCI_ETH_ROCE || |
| 2045 | p_hwfn->hw_info.personality == QED_PCI_ETH) { |
| 2046 | /* Start by allocating VF queues, then PF's */ |
| 2047 | memset(&sb_cnt_info, 0, sizeof(sb_cnt_info)); |
| 2048 | qed_int_get_num_sbs(p_hwfn, &sb_cnt_info); |
| 2049 | feat_num[QED_VF_L2_QUE] = min_t(u32, |
| 2050 | RESC_NUM(p_hwfn, QED_L2_QUEUE), |
| 2051 | sb_cnt_info.sb_iov_cnt); |
| 2052 | feat_num[QED_PF_L2_QUE] = min_t(u32, |
| 2053 | RESC_NUM(p_hwfn, QED_SB) - |
| 2054 | non_l2_sbs, |
| 2055 | RESC_NUM(p_hwfn, |
| 2056 | QED_L2_QUEUE) - |
| 2057 | FEAT_NUM(p_hwfn, |
| 2058 | QED_VF_L2_QUE)); |
| 2059 | } |
Mintz, Yuval | 5a1f965 | 2016-10-31 07:14:26 +0200 | [diff] [blame] | 2060 | |
Mintz, Yuval | 08737a3 | 2017-04-06 15:58:33 +0300 | [diff] [blame] | 2061 | if (p_hwfn->hw_info.personality == QED_PCI_ISCSI) |
| 2062 | feat_num[QED_ISCSI_CQ] = min_t(u32, RESC_NUM(p_hwfn, QED_SB), |
| 2063 | RESC_NUM(p_hwfn, |
| 2064 | QED_CMDQS_CQS)); |
Mintz, Yuval | 5a1f965 | 2016-10-31 07:14:26 +0200 | [diff] [blame] | 2065 | DP_VERBOSE(p_hwfn, |
| 2066 | NETIF_MSG_PROBE, |
Mintz, Yuval | 08737a3 | 2017-04-06 15:58:33 +0300 | [diff] [blame] | 2067 | "#PF_L2_QUEUES=%d VF_L2_QUEUES=%d #ROCE_CNQ=%d ISCSI_CQ=%d #SBS=%d\n", |
Mintz, Yuval | 5a1f965 | 2016-10-31 07:14:26 +0200 | [diff] [blame] | 2068 | (int)FEAT_NUM(p_hwfn, QED_PF_L2_QUE), |
| 2069 | (int)FEAT_NUM(p_hwfn, QED_VF_L2_QUE), |
| 2070 | (int)FEAT_NUM(p_hwfn, QED_RDMA_CNQ), |
Mintz, Yuval | 08737a3 | 2017-04-06 15:58:33 +0300 | [diff] [blame] | 2071 | (int)FEAT_NUM(p_hwfn, QED_ISCSI_CQ), |
Mintz, Yuval | 810bb1f | 2017-03-23 15:50:19 +0200 | [diff] [blame] | 2072 | RESC_NUM(p_hwfn, QED_SB)); |
Yuval Mintz | 25c089d | 2015-10-26 11:02:26 +0200 | [diff] [blame] | 2073 | } |
| 2074 | |
Tomer Tayar | 9c8517c | 2017-03-28 15:12:55 +0300 | [diff] [blame] | 2075 | const char *qed_hw_get_resc_name(enum qed_resources res_id) |
Tomer Tayar | 2edbff8 | 2016-10-31 07:14:27 +0200 | [diff] [blame] | 2076 | { |
| 2077 | switch (res_id) { |
Tomer Tayar | 2edbff8 | 2016-10-31 07:14:27 +0200 | [diff] [blame] | 2078 | case QED_L2_QUEUE: |
| 2079 | return "L2_QUEUE"; |
| 2080 | case QED_VPORT: |
| 2081 | return "VPORT"; |
| 2082 | case QED_RSS_ENG: |
| 2083 | return "RSS_ENG"; |
| 2084 | case QED_PQ: |
| 2085 | return "PQ"; |
| 2086 | case QED_RL: |
| 2087 | return "RL"; |
| 2088 | case QED_MAC: |
| 2089 | return "MAC"; |
| 2090 | case QED_VLAN: |
| 2091 | return "VLAN"; |
| 2092 | case QED_RDMA_CNQ_RAM: |
| 2093 | return "RDMA_CNQ_RAM"; |
| 2094 | case QED_ILT: |
| 2095 | return "ILT"; |
| 2096 | case QED_LL2_QUEUE: |
| 2097 | return "LL2_QUEUE"; |
| 2098 | case QED_CMDQS_CQS: |
| 2099 | return "CMDQS_CQS"; |
| 2100 | case QED_RDMA_STATS_QUEUE: |
| 2101 | return "RDMA_STATS_QUEUE"; |
Tomer Tayar | 9c8517c | 2017-03-28 15:12:55 +0300 | [diff] [blame] | 2102 | case QED_BDQ: |
| 2103 | return "BDQ"; |
| 2104 | case QED_SB: |
| 2105 | return "SB"; |
Tomer Tayar | 2edbff8 | 2016-10-31 07:14:27 +0200 | [diff] [blame] | 2106 | default: |
| 2107 | return "UNKNOWN_RESOURCE"; |
| 2108 | } |
| 2109 | } |
| 2110 | |
Tomer Tayar | 9c8517c | 2017-03-28 15:12:55 +0300 | [diff] [blame] | 2111 | static int |
| 2112 | __qed_hw_set_soft_resc_size(struct qed_hwfn *p_hwfn, |
| 2113 | struct qed_ptt *p_ptt, |
| 2114 | enum qed_resources res_id, |
| 2115 | u32 resc_max_val, u32 *p_mcp_resp) |
Tomer Tayar | 2edbff8 | 2016-10-31 07:14:27 +0200 | [diff] [blame] | 2116 | { |
Tomer Tayar | 9c8517c | 2017-03-28 15:12:55 +0300 | [diff] [blame] | 2117 | int rc; |
| 2118 | |
| 2119 | rc = qed_mcp_set_resc_max_val(p_hwfn, p_ptt, res_id, |
| 2120 | resc_max_val, p_mcp_resp); |
| 2121 | if (rc) { |
| 2122 | DP_NOTICE(p_hwfn, |
| 2123 | "MFW response failure for a max value setting of resource %d [%s]\n", |
| 2124 | res_id, qed_hw_get_resc_name(res_id)); |
| 2125 | return rc; |
| 2126 | } |
| 2127 | |
| 2128 | if (*p_mcp_resp != FW_MSG_CODE_RESOURCE_ALLOC_OK) |
| 2129 | DP_INFO(p_hwfn, |
| 2130 | "Failed to set the max value of resource %d [%s]. mcp_resp = 0x%08x.\n", |
| 2131 | res_id, qed_hw_get_resc_name(res_id), *p_mcp_resp); |
| 2132 | |
| 2133 | return 0; |
| 2134 | } |
| 2135 | |
| 2136 | static int |
| 2137 | qed_hw_set_soft_resc_size(struct qed_hwfn *p_hwfn, struct qed_ptt *p_ptt) |
| 2138 | { |
| 2139 | bool b_ah = QED_IS_AH(p_hwfn->cdev); |
| 2140 | u32 resc_max_val, mcp_resp; |
| 2141 | u8 res_id; |
| 2142 | int rc; |
| 2143 | |
| 2144 | for (res_id = 0; res_id < QED_MAX_RESC; res_id++) { |
| 2145 | switch (res_id) { |
| 2146 | case QED_LL2_QUEUE: |
| 2147 | resc_max_val = MAX_NUM_LL2_RX_QUEUES; |
| 2148 | break; |
| 2149 | case QED_RDMA_CNQ_RAM: |
| 2150 | /* No need for a case for QED_CMDQS_CQS since |
| 2151 | * CNQ/CMDQS are the same resource. |
| 2152 | */ |
| 2153 | resc_max_val = NUM_OF_CMDQS_CQS; |
| 2154 | break; |
| 2155 | case QED_RDMA_STATS_QUEUE: |
| 2156 | resc_max_val = b_ah ? RDMA_NUM_STATISTIC_COUNTERS_K2 |
| 2157 | : RDMA_NUM_STATISTIC_COUNTERS_BB; |
| 2158 | break; |
| 2159 | case QED_BDQ: |
| 2160 | resc_max_val = BDQ_NUM_RESOURCES; |
| 2161 | break; |
| 2162 | default: |
| 2163 | continue; |
| 2164 | } |
| 2165 | |
| 2166 | rc = __qed_hw_set_soft_resc_size(p_hwfn, p_ptt, res_id, |
| 2167 | resc_max_val, &mcp_resp); |
| 2168 | if (rc) |
| 2169 | return rc; |
| 2170 | |
| 2171 | /* There's no point to continue to the next resource if the |
| 2172 | * command is not supported by the MFW. |
| 2173 | * We do continue if the command is supported but the resource |
| 2174 | * is unknown to the MFW. Such a resource will be later |
| 2175 | * configured with the default allocation values. |
| 2176 | */ |
| 2177 | if (mcp_resp == FW_MSG_CODE_UNSUPPORTED) |
| 2178 | return -EINVAL; |
| 2179 | } |
| 2180 | |
| 2181 | return 0; |
| 2182 | } |
| 2183 | |
| 2184 | static |
| 2185 | int qed_hw_get_dflt_resc(struct qed_hwfn *p_hwfn, |
| 2186 | enum qed_resources res_id, |
| 2187 | u32 *p_resc_num, u32 *p_resc_start) |
| 2188 | { |
| 2189 | u8 num_funcs = p_hwfn->num_funcs_on_engine; |
| 2190 | bool b_ah = QED_IS_AH(p_hwfn->cdev); |
| 2191 | struct qed_sb_cnt_info sb_cnt_info; |
| 2192 | |
| 2193 | switch (res_id) { |
| 2194 | case QED_L2_QUEUE: |
| 2195 | *p_resc_num = (b_ah ? MAX_NUM_L2_QUEUES_K2 : |
| 2196 | MAX_NUM_L2_QUEUES_BB) / num_funcs; |
| 2197 | break; |
| 2198 | case QED_VPORT: |
| 2199 | *p_resc_num = (b_ah ? MAX_NUM_VPORTS_K2 : |
| 2200 | MAX_NUM_VPORTS_BB) / num_funcs; |
| 2201 | break; |
| 2202 | case QED_RSS_ENG: |
| 2203 | *p_resc_num = (b_ah ? ETH_RSS_ENGINE_NUM_K2 : |
| 2204 | ETH_RSS_ENGINE_NUM_BB) / num_funcs; |
| 2205 | break; |
| 2206 | case QED_PQ: |
| 2207 | *p_resc_num = (b_ah ? MAX_QM_TX_QUEUES_K2 : |
| 2208 | MAX_QM_TX_QUEUES_BB) / num_funcs; |
| 2209 | *p_resc_num &= ~0x7; /* The granularity of the PQs is 8 */ |
| 2210 | break; |
| 2211 | case QED_RL: |
| 2212 | *p_resc_num = MAX_QM_GLOBAL_RLS / num_funcs; |
| 2213 | break; |
| 2214 | case QED_MAC: |
| 2215 | case QED_VLAN: |
| 2216 | /* Each VFC resource can accommodate both a MAC and a VLAN */ |
| 2217 | *p_resc_num = ETH_NUM_MAC_FILTERS / num_funcs; |
| 2218 | break; |
| 2219 | case QED_ILT: |
| 2220 | *p_resc_num = (b_ah ? PXP_NUM_ILT_RECORDS_K2 : |
| 2221 | PXP_NUM_ILT_RECORDS_BB) / num_funcs; |
| 2222 | break; |
| 2223 | case QED_LL2_QUEUE: |
| 2224 | *p_resc_num = MAX_NUM_LL2_RX_QUEUES / num_funcs; |
| 2225 | break; |
| 2226 | case QED_RDMA_CNQ_RAM: |
| 2227 | case QED_CMDQS_CQS: |
| 2228 | /* CNQ/CMDQS are the same resource */ |
| 2229 | *p_resc_num = NUM_OF_CMDQS_CQS / num_funcs; |
| 2230 | break; |
| 2231 | case QED_RDMA_STATS_QUEUE: |
| 2232 | *p_resc_num = (b_ah ? RDMA_NUM_STATISTIC_COUNTERS_K2 : |
| 2233 | RDMA_NUM_STATISTIC_COUNTERS_BB) / num_funcs; |
| 2234 | break; |
| 2235 | case QED_BDQ: |
| 2236 | if (p_hwfn->hw_info.personality != QED_PCI_ISCSI && |
| 2237 | p_hwfn->hw_info.personality != QED_PCI_FCOE) |
| 2238 | *p_resc_num = 0; |
| 2239 | else |
| 2240 | *p_resc_num = 1; |
| 2241 | break; |
| 2242 | case QED_SB: |
| 2243 | memset(&sb_cnt_info, 0, sizeof(sb_cnt_info)); |
| 2244 | qed_int_get_num_sbs(p_hwfn, &sb_cnt_info); |
| 2245 | *p_resc_num = sb_cnt_info.sb_cnt; |
| 2246 | break; |
| 2247 | default: |
| 2248 | return -EINVAL; |
| 2249 | } |
| 2250 | |
| 2251 | switch (res_id) { |
| 2252 | case QED_BDQ: |
| 2253 | if (!*p_resc_num) |
| 2254 | *p_resc_start = 0; |
Tomer Tayar | 78cea9f | 2017-05-23 09:41:22 +0300 | [diff] [blame] | 2255 | else if (p_hwfn->cdev->num_ports_in_engine == 4) |
Tomer Tayar | 9c8517c | 2017-03-28 15:12:55 +0300 | [diff] [blame] | 2256 | *p_resc_start = p_hwfn->port_id; |
| 2257 | else if (p_hwfn->hw_info.personality == QED_PCI_ISCSI) |
| 2258 | *p_resc_start = p_hwfn->port_id; |
| 2259 | else if (p_hwfn->hw_info.personality == QED_PCI_FCOE) |
| 2260 | *p_resc_start = p_hwfn->port_id + 2; |
| 2261 | break; |
| 2262 | default: |
| 2263 | *p_resc_start = *p_resc_num * p_hwfn->enabled_func_idx; |
| 2264 | break; |
| 2265 | } |
| 2266 | |
| 2267 | return 0; |
| 2268 | } |
| 2269 | |
| 2270 | static int __qed_hw_set_resc_info(struct qed_hwfn *p_hwfn, |
| 2271 | enum qed_resources res_id) |
| 2272 | { |
| 2273 | u32 dflt_resc_num = 0, dflt_resc_start = 0; |
| 2274 | u32 mcp_resp, *p_resc_num, *p_resc_start; |
Tomer Tayar | 2edbff8 | 2016-10-31 07:14:27 +0200 | [diff] [blame] | 2275 | int rc; |
| 2276 | |
| 2277 | p_resc_num = &RESC_NUM(p_hwfn, res_id); |
| 2278 | p_resc_start = &RESC_START(p_hwfn, res_id); |
| 2279 | |
Tomer Tayar | 9c8517c | 2017-03-28 15:12:55 +0300 | [diff] [blame] | 2280 | rc = qed_hw_get_dflt_resc(p_hwfn, res_id, &dflt_resc_num, |
| 2281 | &dflt_resc_start); |
| 2282 | if (rc) { |
Tomer Tayar | 2edbff8 | 2016-10-31 07:14:27 +0200 | [diff] [blame] | 2283 | DP_ERR(p_hwfn, |
| 2284 | "Failed to get default amount for resource %d [%s]\n", |
| 2285 | res_id, qed_hw_get_resc_name(res_id)); |
Tomer Tayar | 9c8517c | 2017-03-28 15:12:55 +0300 | [diff] [blame] | 2286 | return rc; |
Tomer Tayar | 2edbff8 | 2016-10-31 07:14:27 +0200 | [diff] [blame] | 2287 | } |
| 2288 | |
Tomer Tayar | 9c8517c | 2017-03-28 15:12:55 +0300 | [diff] [blame] | 2289 | rc = qed_mcp_get_resc_info(p_hwfn, p_hwfn->p_main_ptt, res_id, |
| 2290 | &mcp_resp, p_resc_num, p_resc_start); |
Tomer Tayar | 2edbff8 | 2016-10-31 07:14:27 +0200 | [diff] [blame] | 2291 | if (rc) { |
| 2292 | DP_NOTICE(p_hwfn, |
| 2293 | "MFW response failure for an allocation request for resource %d [%s]\n", |
| 2294 | res_id, qed_hw_get_resc_name(res_id)); |
| 2295 | return rc; |
| 2296 | } |
| 2297 | |
| 2298 | /* Default driver values are applied in the following cases: |
| 2299 | * - The resource allocation MB command is not supported by the MFW |
| 2300 | * - There is an internal error in the MFW while processing the request |
| 2301 | * - The resource ID is unknown to the MFW |
| 2302 | */ |
Tomer Tayar | 9c8517c | 2017-03-28 15:12:55 +0300 | [diff] [blame] | 2303 | if (mcp_resp != FW_MSG_CODE_RESOURCE_ALLOC_OK) { |
| 2304 | DP_INFO(p_hwfn, |
| 2305 | "Failed to receive allocation info for resource %d [%s]. mcp_resp = 0x%x. Applying default values [%d,%d].\n", |
| 2306 | res_id, |
| 2307 | qed_hw_get_resc_name(res_id), |
| 2308 | mcp_resp, dflt_resc_num, dflt_resc_start); |
Tomer Tayar | 2edbff8 | 2016-10-31 07:14:27 +0200 | [diff] [blame] | 2309 | *p_resc_num = dflt_resc_num; |
| 2310 | *p_resc_start = dflt_resc_start; |
| 2311 | goto out; |
| 2312 | } |
| 2313 | |
| 2314 | /* Special handling for status blocks; Would be revised in future */ |
| 2315 | if (res_id == QED_SB) { |
Tomer Tayar | 9c8517c | 2017-03-28 15:12:55 +0300 | [diff] [blame] | 2316 | *p_resc_num -= 1; |
| 2317 | *p_resc_start -= p_hwfn->enabled_func_idx; |
Tomer Tayar | 2edbff8 | 2016-10-31 07:14:27 +0200 | [diff] [blame] | 2318 | } |
Tomer Tayar | 2edbff8 | 2016-10-31 07:14:27 +0200 | [diff] [blame] | 2319 | out: |
| 2320 | /* PQs have to divide by 8 [that's the HW granularity]. |
| 2321 | * Reduce number so it would fit. |
| 2322 | */ |
| 2323 | if ((res_id == QED_PQ) && ((*p_resc_num % 8) || (*p_resc_start % 8))) { |
| 2324 | DP_INFO(p_hwfn, |
| 2325 | "PQs need to align by 8; Number %08x --> %08x, Start %08x --> %08x\n", |
| 2326 | *p_resc_num, |
| 2327 | (*p_resc_num) & ~0x7, |
| 2328 | *p_resc_start, (*p_resc_start) & ~0x7); |
| 2329 | *p_resc_num &= ~0x7; |
| 2330 | *p_resc_start &= ~0x7; |
| 2331 | } |
| 2332 | |
| 2333 | return 0; |
| 2334 | } |
| 2335 | |
Tomer Tayar | 9c8517c | 2017-03-28 15:12:55 +0300 | [diff] [blame] | 2336 | static int qed_hw_set_resc_info(struct qed_hwfn *p_hwfn) |
Yuval Mintz | fe56b9e | 2015-10-26 11:02:25 +0200 | [diff] [blame] | 2337 | { |
Tomer Tayar | 9c8517c | 2017-03-28 15:12:55 +0300 | [diff] [blame] | 2338 | int rc; |
| 2339 | u8 res_id; |
| 2340 | |
| 2341 | for (res_id = 0; res_id < QED_MAX_RESC; res_id++) { |
| 2342 | rc = __qed_hw_set_resc_info(p_hwfn, res_id); |
| 2343 | if (rc) |
| 2344 | return rc; |
| 2345 | } |
| 2346 | |
| 2347 | return 0; |
| 2348 | } |
| 2349 | |
Tomer Tayar | 9c8517c | 2017-03-28 15:12:55 +0300 | [diff] [blame] | 2350 | static int qed_hw_get_resc(struct qed_hwfn *p_hwfn, struct qed_ptt *p_ptt) |
| 2351 | { |
| 2352 | struct qed_resc_unlock_params resc_unlock_params; |
| 2353 | struct qed_resc_lock_params resc_lock_params; |
Mintz, Yuval | 9c79dda | 2017-03-14 16:23:54 +0200 | [diff] [blame] | 2354 | bool b_ah = QED_IS_AH(p_hwfn->cdev); |
Tomer Tayar | 2edbff8 | 2016-10-31 07:14:27 +0200 | [diff] [blame] | 2355 | u8 res_id; |
| 2356 | int rc; |
Yuval Mintz | fe56b9e | 2015-10-26 11:02:25 +0200 | [diff] [blame] | 2357 | |
Tomer Tayar | 9c8517c | 2017-03-28 15:12:55 +0300 | [diff] [blame] | 2358 | /* Setting the max values of the soft resources and the following |
| 2359 | * resources allocation queries should be atomic. Since several PFs can |
| 2360 | * run in parallel - a resource lock is needed. |
| 2361 | * If either the resource lock or resource set value commands are not |
| 2362 | * supported - skip the the max values setting, release the lock if |
| 2363 | * needed, and proceed to the queries. Other failures, including a |
| 2364 | * failure to acquire the lock, will cause this function to fail. |
| 2365 | */ |
sudarsana.kalluru@cavium.com | f470f22 | 2017-04-26 09:00:49 -0700 | [diff] [blame] | 2366 | qed_mcp_resc_lock_default_init(&resc_lock_params, &resc_unlock_params, |
| 2367 | QED_RESC_LOCK_RESC_ALLOC, false); |
Tomer Tayar | 9c8517c | 2017-03-28 15:12:55 +0300 | [diff] [blame] | 2368 | |
| 2369 | rc = qed_mcp_resc_lock(p_hwfn, p_ptt, &resc_lock_params); |
| 2370 | if (rc && rc != -EINVAL) { |
| 2371 | return rc; |
| 2372 | } else if (rc == -EINVAL) { |
| 2373 | DP_INFO(p_hwfn, |
| 2374 | "Skip the max values setting of the soft resources since the resource lock is not supported by the MFW\n"); |
| 2375 | } else if (!rc && !resc_lock_params.b_granted) { |
| 2376 | DP_NOTICE(p_hwfn, |
| 2377 | "Failed to acquire the resource lock for the resource allocation commands\n"); |
| 2378 | return -EBUSY; |
| 2379 | } else { |
| 2380 | rc = qed_hw_set_soft_resc_size(p_hwfn, p_ptt); |
| 2381 | if (rc && rc != -EINVAL) { |
| 2382 | DP_NOTICE(p_hwfn, |
| 2383 | "Failed to set the max values of the soft resources\n"); |
| 2384 | goto unlock_and_exit; |
| 2385 | } else if (rc == -EINVAL) { |
| 2386 | DP_INFO(p_hwfn, |
| 2387 | "Skip the max values setting of the soft resources since it is not supported by the MFW\n"); |
| 2388 | rc = qed_mcp_resc_unlock(p_hwfn, p_ptt, |
| 2389 | &resc_unlock_params); |
| 2390 | if (rc) |
| 2391 | DP_INFO(p_hwfn, |
| 2392 | "Failed to release the resource lock for the resource allocation commands\n"); |
| 2393 | } |
| 2394 | } |
| 2395 | |
| 2396 | rc = qed_hw_set_resc_info(p_hwfn); |
| 2397 | if (rc) |
| 2398 | goto unlock_and_exit; |
| 2399 | |
| 2400 | if (resc_lock_params.b_granted && !resc_unlock_params.b_released) { |
| 2401 | rc = qed_mcp_resc_unlock(p_hwfn, p_ptt, &resc_unlock_params); |
Tomer Tayar | 2edbff8 | 2016-10-31 07:14:27 +0200 | [diff] [blame] | 2402 | if (rc) |
Tomer Tayar | 9c8517c | 2017-03-28 15:12:55 +0300 | [diff] [blame] | 2403 | DP_INFO(p_hwfn, |
| 2404 | "Failed to release the resource lock for the resource allocation commands\n"); |
Tomer Tayar | 2edbff8 | 2016-10-31 07:14:27 +0200 | [diff] [blame] | 2405 | } |
Yuval Mintz | dbb799c | 2016-06-03 14:35:35 +0300 | [diff] [blame] | 2406 | |
| 2407 | /* Sanity for ILT */ |
Mintz, Yuval | 9c79dda | 2017-03-14 16:23:54 +0200 | [diff] [blame] | 2408 | if ((b_ah && (RESC_END(p_hwfn, QED_ILT) > PXP_NUM_ILT_RECORDS_K2)) || |
| 2409 | (!b_ah && (RESC_END(p_hwfn, QED_ILT) > PXP_NUM_ILT_RECORDS_BB))) { |
Yuval Mintz | dbb799c | 2016-06-03 14:35:35 +0300 | [diff] [blame] | 2410 | DP_NOTICE(p_hwfn, "Can't assign ILT pages [%08x,...,%08x]\n", |
| 2411 | RESC_START(p_hwfn, QED_ILT), |
| 2412 | RESC_END(p_hwfn, QED_ILT) - 1); |
| 2413 | return -EINVAL; |
| 2414 | } |
Yuval Mintz | fe56b9e | 2015-10-26 11:02:25 +0200 | [diff] [blame] | 2415 | |
Yuval Mintz | 25c089d | 2015-10-26 11:02:26 +0200 | [diff] [blame] | 2416 | qed_hw_set_feat(p_hwfn); |
| 2417 | |
Tomer Tayar | 2edbff8 | 2016-10-31 07:14:27 +0200 | [diff] [blame] | 2418 | for (res_id = 0; res_id < QED_MAX_RESC; res_id++) |
| 2419 | DP_VERBOSE(p_hwfn, NETIF_MSG_PROBE, "%s = %d start = %d\n", |
| 2420 | qed_hw_get_resc_name(res_id), |
| 2421 | RESC_NUM(p_hwfn, res_id), |
| 2422 | RESC_START(p_hwfn, res_id)); |
Yuval Mintz | dbb799c | 2016-06-03 14:35:35 +0300 | [diff] [blame] | 2423 | |
| 2424 | return 0; |
Tomer Tayar | 9c8517c | 2017-03-28 15:12:55 +0300 | [diff] [blame] | 2425 | |
| 2426 | unlock_and_exit: |
| 2427 | if (resc_lock_params.b_granted && !resc_unlock_params.b_released) |
| 2428 | qed_mcp_resc_unlock(p_hwfn, p_ptt, &resc_unlock_params); |
| 2429 | return rc; |
Yuval Mintz | fe56b9e | 2015-10-26 11:02:25 +0200 | [diff] [blame] | 2430 | } |
| 2431 | |
Yuval Mintz | 1a635e4 | 2016-08-15 10:42:43 +0300 | [diff] [blame] | 2432 | static int qed_hw_get_nvm_info(struct qed_hwfn *p_hwfn, struct qed_ptt *p_ptt) |
Yuval Mintz | fe56b9e | 2015-10-26 11:02:25 +0200 | [diff] [blame] | 2433 | { |
Yuval Mintz | fc48b7a | 2016-02-15 13:22:35 -0500 | [diff] [blame] | 2434 | u32 port_cfg_addr, link_temp, nvm_cfg_addr, device_capabilities; |
Arun Easi | 1e128c8 | 2017-02-15 06:28:22 -0800 | [diff] [blame] | 2435 | u32 nvm_cfg1_offset, mf_mode, addr, generic_cont0, core_cfg; |
Yuval Mintz | cc875c2 | 2015-10-26 11:02:31 +0200 | [diff] [blame] | 2436 | struct qed_mcp_link_params *link; |
Yuval Mintz | fe56b9e | 2015-10-26 11:02:25 +0200 | [diff] [blame] | 2437 | |
| 2438 | /* Read global nvm_cfg address */ |
| 2439 | nvm_cfg_addr = qed_rd(p_hwfn, p_ptt, MISC_REG_GEN_PURP_CR0); |
| 2440 | |
| 2441 | /* Verify MCP has initialized it */ |
| 2442 | if (!nvm_cfg_addr) { |
| 2443 | DP_NOTICE(p_hwfn, "Shared memory not initialized\n"); |
| 2444 | return -EINVAL; |
| 2445 | } |
| 2446 | |
| 2447 | /* Read nvm_cfg1 (Notice this is just offset, and not offsize (TBD) */ |
| 2448 | nvm_cfg1_offset = qed_rd(p_hwfn, p_ptt, nvm_cfg_addr + 4); |
| 2449 | |
Yuval Mintz | cc875c2 | 2015-10-26 11:02:31 +0200 | [diff] [blame] | 2450 | addr = MCP_REG_SCRATCH + nvm_cfg1_offset + |
| 2451 | offsetof(struct nvm_cfg1, glob) + |
| 2452 | offsetof(struct nvm_cfg1_glob, core_cfg); |
| 2453 | |
| 2454 | core_cfg = qed_rd(p_hwfn, p_ptt, addr); |
| 2455 | |
| 2456 | switch ((core_cfg & NVM_CFG1_GLOB_NETWORK_PORT_MODE_MASK) >> |
| 2457 | NVM_CFG1_GLOB_NETWORK_PORT_MODE_OFFSET) { |
Yuval Mintz | 351a4ded | 2016-06-02 10:23:29 +0300 | [diff] [blame] | 2458 | case NVM_CFG1_GLOB_NETWORK_PORT_MODE_BB_2X40G: |
Yuval Mintz | cc875c2 | 2015-10-26 11:02:31 +0200 | [diff] [blame] | 2459 | p_hwfn->hw_info.port_mode = QED_PORT_MODE_DE_2X40G; |
| 2460 | break; |
Yuval Mintz | 351a4ded | 2016-06-02 10:23:29 +0300 | [diff] [blame] | 2461 | case NVM_CFG1_GLOB_NETWORK_PORT_MODE_2X50G: |
Yuval Mintz | cc875c2 | 2015-10-26 11:02:31 +0200 | [diff] [blame] | 2462 | p_hwfn->hw_info.port_mode = QED_PORT_MODE_DE_2X50G; |
| 2463 | break; |
Yuval Mintz | 351a4ded | 2016-06-02 10:23:29 +0300 | [diff] [blame] | 2464 | case NVM_CFG1_GLOB_NETWORK_PORT_MODE_BB_1X100G: |
Yuval Mintz | cc875c2 | 2015-10-26 11:02:31 +0200 | [diff] [blame] | 2465 | p_hwfn->hw_info.port_mode = QED_PORT_MODE_DE_1X100G; |
| 2466 | break; |
Yuval Mintz | 351a4ded | 2016-06-02 10:23:29 +0300 | [diff] [blame] | 2467 | case NVM_CFG1_GLOB_NETWORK_PORT_MODE_4X10G_F: |
Yuval Mintz | cc875c2 | 2015-10-26 11:02:31 +0200 | [diff] [blame] | 2468 | p_hwfn->hw_info.port_mode = QED_PORT_MODE_DE_4X10G_F; |
| 2469 | break; |
Yuval Mintz | 351a4ded | 2016-06-02 10:23:29 +0300 | [diff] [blame] | 2470 | case NVM_CFG1_GLOB_NETWORK_PORT_MODE_BB_4X10G_E: |
Yuval Mintz | cc875c2 | 2015-10-26 11:02:31 +0200 | [diff] [blame] | 2471 | p_hwfn->hw_info.port_mode = QED_PORT_MODE_DE_4X10G_E; |
| 2472 | break; |
Yuval Mintz | 351a4ded | 2016-06-02 10:23:29 +0300 | [diff] [blame] | 2473 | case NVM_CFG1_GLOB_NETWORK_PORT_MODE_BB_4X20G: |
Yuval Mintz | cc875c2 | 2015-10-26 11:02:31 +0200 | [diff] [blame] | 2474 | p_hwfn->hw_info.port_mode = QED_PORT_MODE_DE_4X20G; |
| 2475 | break; |
Yuval Mintz | 351a4ded | 2016-06-02 10:23:29 +0300 | [diff] [blame] | 2476 | case NVM_CFG1_GLOB_NETWORK_PORT_MODE_1X40G: |
Yuval Mintz | cc875c2 | 2015-10-26 11:02:31 +0200 | [diff] [blame] | 2477 | p_hwfn->hw_info.port_mode = QED_PORT_MODE_DE_1X40G; |
| 2478 | break; |
Yuval Mintz | 351a4ded | 2016-06-02 10:23:29 +0300 | [diff] [blame] | 2479 | case NVM_CFG1_GLOB_NETWORK_PORT_MODE_2X25G: |
Yuval Mintz | cc875c2 | 2015-10-26 11:02:31 +0200 | [diff] [blame] | 2480 | p_hwfn->hw_info.port_mode = QED_PORT_MODE_DE_2X25G; |
| 2481 | break; |
Mintz, Yuval | 9c79dda | 2017-03-14 16:23:54 +0200 | [diff] [blame] | 2482 | case NVM_CFG1_GLOB_NETWORK_PORT_MODE_2X10G: |
| 2483 | p_hwfn->hw_info.port_mode = QED_PORT_MODE_DE_2X10G; |
| 2484 | break; |
Yuval Mintz | 351a4ded | 2016-06-02 10:23:29 +0300 | [diff] [blame] | 2485 | case NVM_CFG1_GLOB_NETWORK_PORT_MODE_1X25G: |
Yuval Mintz | cc875c2 | 2015-10-26 11:02:31 +0200 | [diff] [blame] | 2486 | p_hwfn->hw_info.port_mode = QED_PORT_MODE_DE_1X25G; |
| 2487 | break; |
Mintz, Yuval | 9c79dda | 2017-03-14 16:23:54 +0200 | [diff] [blame] | 2488 | case NVM_CFG1_GLOB_NETWORK_PORT_MODE_4X25G: |
| 2489 | p_hwfn->hw_info.port_mode = QED_PORT_MODE_DE_4X25G; |
| 2490 | break; |
Yuval Mintz | cc875c2 | 2015-10-26 11:02:31 +0200 | [diff] [blame] | 2491 | default: |
Yuval Mintz | 1a635e4 | 2016-08-15 10:42:43 +0300 | [diff] [blame] | 2492 | DP_NOTICE(p_hwfn, "Unknown port mode in 0x%08x\n", core_cfg); |
Yuval Mintz | cc875c2 | 2015-10-26 11:02:31 +0200 | [diff] [blame] | 2493 | break; |
| 2494 | } |
| 2495 | |
Yuval Mintz | cc875c2 | 2015-10-26 11:02:31 +0200 | [diff] [blame] | 2496 | /* Read default link configuration */ |
| 2497 | link = &p_hwfn->mcp_info->link_input; |
| 2498 | port_cfg_addr = MCP_REG_SCRATCH + nvm_cfg1_offset + |
| 2499 | offsetof(struct nvm_cfg1, port[MFW_PORT(p_hwfn)]); |
| 2500 | link_temp = qed_rd(p_hwfn, p_ptt, |
| 2501 | port_cfg_addr + |
| 2502 | offsetof(struct nvm_cfg1_port, speed_cap_mask)); |
Yuval Mintz | 83aeb93 | 2016-08-15 10:42:44 +0300 | [diff] [blame] | 2503 | link_temp &= NVM_CFG1_PORT_DRV_SPEED_CAPABILITY_MASK_MASK; |
| 2504 | link->speed.advertised_speeds = link_temp; |
Yuval Mintz | cc875c2 | 2015-10-26 11:02:31 +0200 | [diff] [blame] | 2505 | |
Yuval Mintz | 83aeb93 | 2016-08-15 10:42:44 +0300 | [diff] [blame] | 2506 | link_temp = link->speed.advertised_speeds; |
| 2507 | p_hwfn->mcp_info->link_capabilities.speed_capabilities = link_temp; |
Yuval Mintz | cc875c2 | 2015-10-26 11:02:31 +0200 | [diff] [blame] | 2508 | |
| 2509 | link_temp = qed_rd(p_hwfn, p_ptt, |
| 2510 | port_cfg_addr + |
| 2511 | offsetof(struct nvm_cfg1_port, link_settings)); |
| 2512 | switch ((link_temp & NVM_CFG1_PORT_DRV_LINK_SPEED_MASK) >> |
| 2513 | NVM_CFG1_PORT_DRV_LINK_SPEED_OFFSET) { |
| 2514 | case NVM_CFG1_PORT_DRV_LINK_SPEED_AUTONEG: |
| 2515 | link->speed.autoneg = true; |
| 2516 | break; |
| 2517 | case NVM_CFG1_PORT_DRV_LINK_SPEED_1G: |
| 2518 | link->speed.forced_speed = 1000; |
| 2519 | break; |
| 2520 | case NVM_CFG1_PORT_DRV_LINK_SPEED_10G: |
| 2521 | link->speed.forced_speed = 10000; |
| 2522 | break; |
| 2523 | case NVM_CFG1_PORT_DRV_LINK_SPEED_25G: |
| 2524 | link->speed.forced_speed = 25000; |
| 2525 | break; |
| 2526 | case NVM_CFG1_PORT_DRV_LINK_SPEED_40G: |
| 2527 | link->speed.forced_speed = 40000; |
| 2528 | break; |
| 2529 | case NVM_CFG1_PORT_DRV_LINK_SPEED_50G: |
| 2530 | link->speed.forced_speed = 50000; |
| 2531 | break; |
Yuval Mintz | 351a4ded | 2016-06-02 10:23:29 +0300 | [diff] [blame] | 2532 | case NVM_CFG1_PORT_DRV_LINK_SPEED_BB_100G: |
Yuval Mintz | cc875c2 | 2015-10-26 11:02:31 +0200 | [diff] [blame] | 2533 | link->speed.forced_speed = 100000; |
| 2534 | break; |
| 2535 | default: |
Yuval Mintz | 1a635e4 | 2016-08-15 10:42:43 +0300 | [diff] [blame] | 2536 | DP_NOTICE(p_hwfn, "Unknown Speed in 0x%08x\n", link_temp); |
Yuval Mintz | cc875c2 | 2015-10-26 11:02:31 +0200 | [diff] [blame] | 2537 | } |
| 2538 | |
sudarsana.kalluru@cavium.com | 34f9199 | 2017-05-04 08:15:04 -0700 | [diff] [blame] | 2539 | p_hwfn->mcp_info->link_capabilities.default_speed_autoneg = |
| 2540 | link->speed.autoneg; |
| 2541 | |
Yuval Mintz | cc875c2 | 2015-10-26 11:02:31 +0200 | [diff] [blame] | 2542 | link_temp &= NVM_CFG1_PORT_DRV_FLOW_CONTROL_MASK; |
| 2543 | link_temp >>= NVM_CFG1_PORT_DRV_FLOW_CONTROL_OFFSET; |
| 2544 | link->pause.autoneg = !!(link_temp & |
| 2545 | NVM_CFG1_PORT_DRV_FLOW_CONTROL_AUTONEG); |
| 2546 | link->pause.forced_rx = !!(link_temp & |
| 2547 | NVM_CFG1_PORT_DRV_FLOW_CONTROL_RX); |
| 2548 | link->pause.forced_tx = !!(link_temp & |
| 2549 | NVM_CFG1_PORT_DRV_FLOW_CONTROL_TX); |
| 2550 | link->loopback_mode = 0; |
| 2551 | |
| 2552 | DP_VERBOSE(p_hwfn, NETIF_MSG_LINK, |
| 2553 | "Read default link: Speed 0x%08x, Adv. Speed 0x%08x, AN: 0x%02x, PAUSE AN: 0x%02x\n", |
| 2554 | link->speed.forced_speed, link->speed.advertised_speeds, |
| 2555 | link->speed.autoneg, link->pause.autoneg); |
| 2556 | |
Yuval Mintz | fe56b9e | 2015-10-26 11:02:25 +0200 | [diff] [blame] | 2557 | /* Read Multi-function information from shmem */ |
| 2558 | addr = MCP_REG_SCRATCH + nvm_cfg1_offset + |
| 2559 | offsetof(struct nvm_cfg1, glob) + |
| 2560 | offsetof(struct nvm_cfg1_glob, generic_cont0); |
| 2561 | |
| 2562 | generic_cont0 = qed_rd(p_hwfn, p_ptt, addr); |
| 2563 | |
| 2564 | mf_mode = (generic_cont0 & NVM_CFG1_GLOB_MF_MODE_MASK) >> |
| 2565 | NVM_CFG1_GLOB_MF_MODE_OFFSET; |
| 2566 | |
| 2567 | switch (mf_mode) { |
| 2568 | case NVM_CFG1_GLOB_MF_MODE_MF_ALLOWED: |
Yuval Mintz | fc48b7a | 2016-02-15 13:22:35 -0500 | [diff] [blame] | 2569 | p_hwfn->cdev->mf_mode = QED_MF_OVLAN; |
Yuval Mintz | fe56b9e | 2015-10-26 11:02:25 +0200 | [diff] [blame] | 2570 | break; |
| 2571 | case NVM_CFG1_GLOB_MF_MODE_NPAR1_0: |
Yuval Mintz | fc48b7a | 2016-02-15 13:22:35 -0500 | [diff] [blame] | 2572 | p_hwfn->cdev->mf_mode = QED_MF_NPAR; |
Yuval Mintz | fe56b9e | 2015-10-26 11:02:25 +0200 | [diff] [blame] | 2573 | break; |
Yuval Mintz | fc48b7a | 2016-02-15 13:22:35 -0500 | [diff] [blame] | 2574 | case NVM_CFG1_GLOB_MF_MODE_DEFAULT: |
| 2575 | p_hwfn->cdev->mf_mode = QED_MF_DEFAULT; |
Yuval Mintz | fe56b9e | 2015-10-26 11:02:25 +0200 | [diff] [blame] | 2576 | break; |
| 2577 | } |
| 2578 | DP_INFO(p_hwfn, "Multi function mode is %08x\n", |
| 2579 | p_hwfn->cdev->mf_mode); |
| 2580 | |
Yuval Mintz | fc48b7a | 2016-02-15 13:22:35 -0500 | [diff] [blame] | 2581 | /* Read Multi-function information from shmem */ |
| 2582 | addr = MCP_REG_SCRATCH + nvm_cfg1_offset + |
| 2583 | offsetof(struct nvm_cfg1, glob) + |
| 2584 | offsetof(struct nvm_cfg1_glob, device_capabilities); |
| 2585 | |
| 2586 | device_capabilities = qed_rd(p_hwfn, p_ptt, addr); |
| 2587 | if (device_capabilities & NVM_CFG1_GLOB_DEVICE_CAPABILITIES_ETHERNET) |
| 2588 | __set_bit(QED_DEV_CAP_ETH, |
| 2589 | &p_hwfn->hw_info.device_capabilities); |
Arun Easi | 1e128c8 | 2017-02-15 06:28:22 -0800 | [diff] [blame] | 2590 | if (device_capabilities & NVM_CFG1_GLOB_DEVICE_CAPABILITIES_FCOE) |
| 2591 | __set_bit(QED_DEV_CAP_FCOE, |
| 2592 | &p_hwfn->hw_info.device_capabilities); |
Yuval Mintz | c5ac931 | 2016-06-03 14:35:34 +0300 | [diff] [blame] | 2593 | if (device_capabilities & NVM_CFG1_GLOB_DEVICE_CAPABILITIES_ISCSI) |
| 2594 | __set_bit(QED_DEV_CAP_ISCSI, |
| 2595 | &p_hwfn->hw_info.device_capabilities); |
| 2596 | if (device_capabilities & NVM_CFG1_GLOB_DEVICE_CAPABILITIES_ROCE) |
| 2597 | __set_bit(QED_DEV_CAP_ROCE, |
| 2598 | &p_hwfn->hw_info.device_capabilities); |
Yuval Mintz | fc48b7a | 2016-02-15 13:22:35 -0500 | [diff] [blame] | 2599 | |
Yuval Mintz | fe56b9e | 2015-10-26 11:02:25 +0200 | [diff] [blame] | 2600 | return qed_mcp_fill_shmem_func_info(p_hwfn, p_ptt); |
| 2601 | } |
| 2602 | |
Yuval Mintz | 1408cc1f | 2016-05-11 16:36:14 +0300 | [diff] [blame] | 2603 | static void qed_get_num_funcs(struct qed_hwfn *p_hwfn, struct qed_ptt *p_ptt) |
| 2604 | { |
Yuval Mintz | dbb799c | 2016-06-03 14:35:35 +0300 | [diff] [blame] | 2605 | u8 num_funcs, enabled_func_idx = p_hwfn->rel_pf_id; |
| 2606 | u32 reg_function_hide, tmp, eng_mask, low_pfs_mask; |
Mintz, Yuval | 9c79dda | 2017-03-14 16:23:54 +0200 | [diff] [blame] | 2607 | struct qed_dev *cdev = p_hwfn->cdev; |
Yuval Mintz | 1408cc1f | 2016-05-11 16:36:14 +0300 | [diff] [blame] | 2608 | |
Mintz, Yuval | 9c79dda | 2017-03-14 16:23:54 +0200 | [diff] [blame] | 2609 | num_funcs = QED_IS_AH(cdev) ? MAX_NUM_PFS_K2 : MAX_NUM_PFS_BB; |
Yuval Mintz | 1408cc1f | 2016-05-11 16:36:14 +0300 | [diff] [blame] | 2610 | |
| 2611 | /* Bit 0 of MISCS_REG_FUNCTION_HIDE indicates whether the bypass values |
| 2612 | * in the other bits are selected. |
| 2613 | * Bits 1-15 are for functions 1-15, respectively, and their value is |
| 2614 | * '0' only for enabled functions (function 0 always exists and |
| 2615 | * enabled). |
| 2616 | * In case of CMT, only the "even" functions are enabled, and thus the |
| 2617 | * number of functions for both hwfns is learnt from the same bits. |
| 2618 | */ |
| 2619 | reg_function_hide = qed_rd(p_hwfn, p_ptt, MISCS_REG_FUNCTION_HIDE); |
| 2620 | |
| 2621 | if (reg_function_hide & 0x1) { |
Mintz, Yuval | 9c79dda | 2017-03-14 16:23:54 +0200 | [diff] [blame] | 2622 | if (QED_IS_BB(cdev)) { |
| 2623 | if (QED_PATH_ID(p_hwfn) && cdev->num_hwfns == 1) { |
| 2624 | num_funcs = 0; |
| 2625 | eng_mask = 0xaaaa; |
| 2626 | } else { |
| 2627 | num_funcs = 1; |
| 2628 | eng_mask = 0x5554; |
| 2629 | } |
Yuval Mintz | 1408cc1f | 2016-05-11 16:36:14 +0300 | [diff] [blame] | 2630 | } else { |
| 2631 | num_funcs = 1; |
Mintz, Yuval | 9c79dda | 2017-03-14 16:23:54 +0200 | [diff] [blame] | 2632 | eng_mask = 0xfffe; |
Yuval Mintz | 1408cc1f | 2016-05-11 16:36:14 +0300 | [diff] [blame] | 2633 | } |
| 2634 | |
| 2635 | /* Get the number of the enabled functions on the engine */ |
| 2636 | tmp = (reg_function_hide ^ 0xffffffff) & eng_mask; |
| 2637 | while (tmp) { |
| 2638 | if (tmp & 0x1) |
| 2639 | num_funcs++; |
| 2640 | tmp >>= 0x1; |
| 2641 | } |
Yuval Mintz | dbb799c | 2016-06-03 14:35:35 +0300 | [diff] [blame] | 2642 | |
| 2643 | /* Get the PF index within the enabled functions */ |
| 2644 | low_pfs_mask = (0x1 << p_hwfn->abs_pf_id) - 1; |
| 2645 | tmp = reg_function_hide & eng_mask & low_pfs_mask; |
| 2646 | while (tmp) { |
| 2647 | if (tmp & 0x1) |
| 2648 | enabled_func_idx--; |
| 2649 | tmp >>= 0x1; |
| 2650 | } |
Yuval Mintz | 1408cc1f | 2016-05-11 16:36:14 +0300 | [diff] [blame] | 2651 | } |
| 2652 | |
| 2653 | p_hwfn->num_funcs_on_engine = num_funcs; |
Yuval Mintz | dbb799c | 2016-06-03 14:35:35 +0300 | [diff] [blame] | 2654 | p_hwfn->enabled_func_idx = enabled_func_idx; |
Yuval Mintz | 1408cc1f | 2016-05-11 16:36:14 +0300 | [diff] [blame] | 2655 | |
| 2656 | DP_VERBOSE(p_hwfn, |
| 2657 | NETIF_MSG_PROBE, |
Yuval Mintz | 525ef5c | 2016-08-15 10:42:45 +0300 | [diff] [blame] | 2658 | "PF [rel_id %d, abs_id %d] occupies index %d within the %d enabled functions on the engine\n", |
Yuval Mintz | 1408cc1f | 2016-05-11 16:36:14 +0300 | [diff] [blame] | 2659 | p_hwfn->rel_pf_id, |
| 2660 | p_hwfn->abs_pf_id, |
Yuval Mintz | 525ef5c | 2016-08-15 10:42:45 +0300 | [diff] [blame] | 2661 | p_hwfn->enabled_func_idx, p_hwfn->num_funcs_on_engine); |
Yuval Mintz | 1408cc1f | 2016-05-11 16:36:14 +0300 | [diff] [blame] | 2662 | } |
| 2663 | |
Mintz, Yuval | 9c79dda | 2017-03-14 16:23:54 +0200 | [diff] [blame] | 2664 | static void qed_hw_info_port_num_bb(struct qed_hwfn *p_hwfn, |
| 2665 | struct qed_ptt *p_ptt) |
Yuval Mintz | fe56b9e | 2015-10-26 11:02:25 +0200 | [diff] [blame] | 2666 | { |
| 2667 | u32 port_mode; |
Yuval Mintz | fe56b9e | 2015-10-26 11:02:25 +0200 | [diff] [blame] | 2668 | |
Mintz, Yuval | 9c79dda | 2017-03-14 16:23:54 +0200 | [diff] [blame] | 2669 | port_mode = qed_rd(p_hwfn, p_ptt, CNIG_REG_NW_PORT_MODE_BB_B0); |
Yuval Mintz | fe56b9e | 2015-10-26 11:02:25 +0200 | [diff] [blame] | 2670 | |
| 2671 | if (port_mode < 3) { |
Tomer Tayar | 78cea9f | 2017-05-23 09:41:22 +0300 | [diff] [blame] | 2672 | p_hwfn->cdev->num_ports_in_engine = 1; |
Yuval Mintz | fe56b9e | 2015-10-26 11:02:25 +0200 | [diff] [blame] | 2673 | } else if (port_mode <= 5) { |
Tomer Tayar | 78cea9f | 2017-05-23 09:41:22 +0300 | [diff] [blame] | 2674 | p_hwfn->cdev->num_ports_in_engine = 2; |
Yuval Mintz | fe56b9e | 2015-10-26 11:02:25 +0200 | [diff] [blame] | 2675 | } else { |
| 2676 | DP_NOTICE(p_hwfn, "PORT MODE: %d not supported\n", |
Tomer Tayar | 78cea9f | 2017-05-23 09:41:22 +0300 | [diff] [blame] | 2677 | p_hwfn->cdev->num_ports_in_engine); |
Yuval Mintz | fe56b9e | 2015-10-26 11:02:25 +0200 | [diff] [blame] | 2678 | |
Tomer Tayar | 78cea9f | 2017-05-23 09:41:22 +0300 | [diff] [blame] | 2679 | /* Default num_ports_in_engine to something */ |
| 2680 | p_hwfn->cdev->num_ports_in_engine = 1; |
Yuval Mintz | fe56b9e | 2015-10-26 11:02:25 +0200 | [diff] [blame] | 2681 | } |
Mintz, Yuval | 9c79dda | 2017-03-14 16:23:54 +0200 | [diff] [blame] | 2682 | } |
| 2683 | |
| 2684 | static void qed_hw_info_port_num_ah(struct qed_hwfn *p_hwfn, |
| 2685 | struct qed_ptt *p_ptt) |
| 2686 | { |
| 2687 | u32 port; |
| 2688 | int i; |
| 2689 | |
Tomer Tayar | 78cea9f | 2017-05-23 09:41:22 +0300 | [diff] [blame] | 2690 | p_hwfn->cdev->num_ports_in_engine = 0; |
Mintz, Yuval | 9c79dda | 2017-03-14 16:23:54 +0200 | [diff] [blame] | 2691 | |
| 2692 | for (i = 0; i < MAX_NUM_PORTS_K2; i++) { |
| 2693 | port = qed_rd(p_hwfn, p_ptt, |
| 2694 | CNIG_REG_NIG_PORT0_CONF_K2 + (i * 4)); |
| 2695 | if (port & 1) |
Tomer Tayar | 78cea9f | 2017-05-23 09:41:22 +0300 | [diff] [blame] | 2696 | p_hwfn->cdev->num_ports_in_engine++; |
Mintz, Yuval | 9c79dda | 2017-03-14 16:23:54 +0200 | [diff] [blame] | 2697 | } |
| 2698 | |
Tomer Tayar | 78cea9f | 2017-05-23 09:41:22 +0300 | [diff] [blame] | 2699 | if (!p_hwfn->cdev->num_ports_in_engine) { |
Mintz, Yuval | 9c79dda | 2017-03-14 16:23:54 +0200 | [diff] [blame] | 2700 | DP_NOTICE(p_hwfn, "All NIG ports are inactive\n"); |
| 2701 | |
| 2702 | /* Default num_ports_in_engine to something */ |
Tomer Tayar | 78cea9f | 2017-05-23 09:41:22 +0300 | [diff] [blame] | 2703 | p_hwfn->cdev->num_ports_in_engine = 1; |
Mintz, Yuval | 9c79dda | 2017-03-14 16:23:54 +0200 | [diff] [blame] | 2704 | } |
| 2705 | } |
| 2706 | |
| 2707 | static void qed_hw_info_port_num(struct qed_hwfn *p_hwfn, struct qed_ptt *p_ptt) |
| 2708 | { |
| 2709 | if (QED_IS_BB(p_hwfn->cdev)) |
| 2710 | qed_hw_info_port_num_bb(p_hwfn, p_ptt); |
| 2711 | else |
| 2712 | qed_hw_info_port_num_ah(p_hwfn, p_ptt); |
| 2713 | } |
| 2714 | |
| 2715 | static int |
| 2716 | qed_get_hw_info(struct qed_hwfn *p_hwfn, |
| 2717 | struct qed_ptt *p_ptt, |
| 2718 | enum qed_pci_personality personality) |
| 2719 | { |
| 2720 | int rc; |
| 2721 | |
| 2722 | /* Since all information is common, only first hwfns should do this */ |
| 2723 | if (IS_LEAD_HWFN(p_hwfn)) { |
| 2724 | rc = qed_iov_hw_info(p_hwfn); |
| 2725 | if (rc) |
| 2726 | return rc; |
| 2727 | } |
| 2728 | |
| 2729 | qed_hw_info_port_num(p_hwfn, p_ptt); |
Yuval Mintz | fe56b9e | 2015-10-26 11:02:25 +0200 | [diff] [blame] | 2730 | |
| 2731 | qed_hw_get_nvm_info(p_hwfn, p_ptt); |
| 2732 | |
| 2733 | rc = qed_int_igu_read_cam(p_hwfn, p_ptt); |
| 2734 | if (rc) |
| 2735 | return rc; |
| 2736 | |
| 2737 | if (qed_mcp_is_init(p_hwfn)) |
| 2738 | ether_addr_copy(p_hwfn->hw_info.hw_mac_addr, |
| 2739 | p_hwfn->mcp_info->func_info.mac); |
| 2740 | else |
| 2741 | eth_random_addr(p_hwfn->hw_info.hw_mac_addr); |
| 2742 | |
| 2743 | if (qed_mcp_is_init(p_hwfn)) { |
| 2744 | if (p_hwfn->mcp_info->func_info.ovlan != QED_MCP_VLAN_UNSET) |
| 2745 | p_hwfn->hw_info.ovlan = |
| 2746 | p_hwfn->mcp_info->func_info.ovlan; |
| 2747 | |
| 2748 | qed_mcp_cmd_port_init(p_hwfn, p_ptt); |
| 2749 | } |
| 2750 | |
| 2751 | if (qed_mcp_is_init(p_hwfn)) { |
| 2752 | enum qed_pci_personality protocol; |
| 2753 | |
| 2754 | protocol = p_hwfn->mcp_info->func_info.protocol; |
| 2755 | p_hwfn->hw_info.personality = protocol; |
| 2756 | } |
| 2757 | |
Ariel Elior | b5a9ee7 | 2017-04-03 12:21:09 +0300 | [diff] [blame] | 2758 | p_hwfn->hw_info.num_hw_tc = NUM_PHYS_TCS_4PORT_K2; |
| 2759 | p_hwfn->hw_info.num_active_tc = 1; |
| 2760 | |
Yuval Mintz | 1408cc1f | 2016-05-11 16:36:14 +0300 | [diff] [blame] | 2761 | qed_get_num_funcs(p_hwfn, p_ptt); |
| 2762 | |
Sudarsana Kalluru | 0fefbfb | 2016-10-31 07:14:21 +0200 | [diff] [blame] | 2763 | if (qed_mcp_is_init(p_hwfn)) |
| 2764 | p_hwfn->hw_info.mtu = p_hwfn->mcp_info->func_info.mtu; |
| 2765 | |
Tomer Tayar | 9c8517c | 2017-03-28 15:12:55 +0300 | [diff] [blame] | 2766 | return qed_hw_get_resc(p_hwfn, p_ptt); |
Yuval Mintz | fe56b9e | 2015-10-26 11:02:25 +0200 | [diff] [blame] | 2767 | } |
| 2768 | |
Rahul Verma | 1558296 | 2017-04-06 15:58:29 +0300 | [diff] [blame] | 2769 | static int qed_get_dev_info(struct qed_hwfn *p_hwfn, struct qed_ptt *p_ptt) |
Yuval Mintz | fe56b9e | 2015-10-26 11:02:25 +0200 | [diff] [blame] | 2770 | { |
Rahul Verma | 1558296 | 2017-04-06 15:58:29 +0300 | [diff] [blame] | 2771 | struct qed_dev *cdev = p_hwfn->cdev; |
Mintz, Yuval | 9c79dda | 2017-03-14 16:23:54 +0200 | [diff] [blame] | 2772 | u16 device_id_mask; |
Yuval Mintz | fe56b9e | 2015-10-26 11:02:25 +0200 | [diff] [blame] | 2773 | u32 tmp; |
| 2774 | |
Yuval Mintz | fc48b7a | 2016-02-15 13:22:35 -0500 | [diff] [blame] | 2775 | /* Read Vendor Id / Device Id */ |
Yuval Mintz | 1a635e4 | 2016-08-15 10:42:43 +0300 | [diff] [blame] | 2776 | pci_read_config_word(cdev->pdev, PCI_VENDOR_ID, &cdev->vendor_id); |
| 2777 | pci_read_config_word(cdev->pdev, PCI_DEVICE_ID, &cdev->device_id); |
| 2778 | |
Mintz, Yuval | 9c79dda | 2017-03-14 16:23:54 +0200 | [diff] [blame] | 2779 | /* Determine type */ |
| 2780 | device_id_mask = cdev->device_id & QED_DEV_ID_MASK; |
| 2781 | switch (device_id_mask) { |
| 2782 | case QED_DEV_ID_MASK_BB: |
| 2783 | cdev->type = QED_DEV_TYPE_BB; |
| 2784 | break; |
| 2785 | case QED_DEV_ID_MASK_AH: |
| 2786 | cdev->type = QED_DEV_TYPE_AH; |
| 2787 | break; |
| 2788 | default: |
| 2789 | DP_NOTICE(p_hwfn, "Unknown device id 0x%x\n", cdev->device_id); |
| 2790 | return -EBUSY; |
| 2791 | } |
| 2792 | |
Rahul Verma | 1558296 | 2017-04-06 15:58:29 +0300 | [diff] [blame] | 2793 | cdev->chip_num = (u16)qed_rd(p_hwfn, p_ptt, MISCS_REG_CHIP_NUM); |
| 2794 | cdev->chip_rev = (u16)qed_rd(p_hwfn, p_ptt, MISCS_REG_CHIP_REV); |
| 2795 | |
Yuval Mintz | fe56b9e | 2015-10-26 11:02:25 +0200 | [diff] [blame] | 2796 | MASK_FIELD(CHIP_REV, cdev->chip_rev); |
| 2797 | |
| 2798 | /* Learn number of HW-functions */ |
Rahul Verma | 1558296 | 2017-04-06 15:58:29 +0300 | [diff] [blame] | 2799 | tmp = qed_rd(p_hwfn, p_ptt, MISCS_REG_CMT_ENABLED_FOR_PAIR); |
Yuval Mintz | fe56b9e | 2015-10-26 11:02:25 +0200 | [diff] [blame] | 2800 | |
Yuval Mintz | fc48b7a | 2016-02-15 13:22:35 -0500 | [diff] [blame] | 2801 | if (tmp & (1 << p_hwfn->rel_pf_id)) { |
Yuval Mintz | fe56b9e | 2015-10-26 11:02:25 +0200 | [diff] [blame] | 2802 | DP_NOTICE(cdev->hwfns, "device in CMT mode\n"); |
| 2803 | cdev->num_hwfns = 2; |
| 2804 | } else { |
| 2805 | cdev->num_hwfns = 1; |
| 2806 | } |
| 2807 | |
Rahul Verma | 1558296 | 2017-04-06 15:58:29 +0300 | [diff] [blame] | 2808 | cdev->chip_bond_id = qed_rd(p_hwfn, p_ptt, |
Yuval Mintz | fe56b9e | 2015-10-26 11:02:25 +0200 | [diff] [blame] | 2809 | MISCS_REG_CHIP_TEST_REG) >> 4; |
| 2810 | MASK_FIELD(CHIP_BOND_ID, cdev->chip_bond_id); |
Rahul Verma | 1558296 | 2017-04-06 15:58:29 +0300 | [diff] [blame] | 2811 | cdev->chip_metal = (u16)qed_rd(p_hwfn, p_ptt, MISCS_REG_CHIP_METAL); |
Yuval Mintz | fe56b9e | 2015-10-26 11:02:25 +0200 | [diff] [blame] | 2812 | MASK_FIELD(CHIP_METAL, cdev->chip_metal); |
| 2813 | |
| 2814 | DP_INFO(cdev->hwfns, |
Mintz, Yuval | 9c79dda | 2017-03-14 16:23:54 +0200 | [diff] [blame] | 2815 | "Chip details - %s %c%d, Num: %04x Rev: %04x Bond id: %04x Metal: %04x\n", |
| 2816 | QED_IS_BB(cdev) ? "BB" : "AH", |
| 2817 | 'A' + cdev->chip_rev, |
| 2818 | (int)cdev->chip_metal, |
Yuval Mintz | fe56b9e | 2015-10-26 11:02:25 +0200 | [diff] [blame] | 2819 | cdev->chip_num, cdev->chip_rev, |
| 2820 | cdev->chip_bond_id, cdev->chip_metal); |
Yuval Mintz | 12e09c6 | 2016-03-02 20:26:01 +0200 | [diff] [blame] | 2821 | |
Yuval Mintz | 12e09c6 | 2016-03-02 20:26:01 +0200 | [diff] [blame] | 2822 | return 0; |
Yuval Mintz | fe56b9e | 2015-10-26 11:02:25 +0200 | [diff] [blame] | 2823 | } |
| 2824 | |
| 2825 | static int qed_hw_prepare_single(struct qed_hwfn *p_hwfn, |
| 2826 | void __iomem *p_regview, |
| 2827 | void __iomem *p_doorbells, |
| 2828 | enum qed_pci_personality personality) |
| 2829 | { |
| 2830 | int rc = 0; |
| 2831 | |
| 2832 | /* Split PCI bars evenly between hwfns */ |
| 2833 | p_hwfn->regview = p_regview; |
| 2834 | p_hwfn->doorbells = p_doorbells; |
| 2835 | |
Yuval Mintz | 1408cc1f | 2016-05-11 16:36:14 +0300 | [diff] [blame] | 2836 | if (IS_VF(p_hwfn->cdev)) |
| 2837 | return qed_vf_hw_prepare(p_hwfn); |
| 2838 | |
Yuval Mintz | fe56b9e | 2015-10-26 11:02:25 +0200 | [diff] [blame] | 2839 | /* Validate that chip access is feasible */ |
| 2840 | if (REG_RD(p_hwfn, PXP_PF_ME_OPAQUE_ADDR) == 0xffffffff) { |
| 2841 | DP_ERR(p_hwfn, |
| 2842 | "Reading the ME register returns all Fs; Preventing further chip access\n"); |
| 2843 | return -EINVAL; |
| 2844 | } |
| 2845 | |
| 2846 | get_function_id(p_hwfn); |
| 2847 | |
Yuval Mintz | 12e09c6 | 2016-03-02 20:26:01 +0200 | [diff] [blame] | 2848 | /* Allocate PTT pool */ |
| 2849 | rc = qed_ptt_pool_alloc(p_hwfn); |
Joe Perches | 2591c28 | 2016-09-04 14:24:03 -0700 | [diff] [blame] | 2850 | if (rc) |
Yuval Mintz | fe56b9e | 2015-10-26 11:02:25 +0200 | [diff] [blame] | 2851 | goto err0; |
Yuval Mintz | fe56b9e | 2015-10-26 11:02:25 +0200 | [diff] [blame] | 2852 | |
Yuval Mintz | 12e09c6 | 2016-03-02 20:26:01 +0200 | [diff] [blame] | 2853 | /* Allocate the main PTT */ |
| 2854 | p_hwfn->p_main_ptt = qed_get_reserved_ptt(p_hwfn, RESERVED_PTT_MAIN); |
| 2855 | |
Yuval Mintz | fe56b9e | 2015-10-26 11:02:25 +0200 | [diff] [blame] | 2856 | /* First hwfn learns basic information, e.g., number of hwfns */ |
Yuval Mintz | 12e09c6 | 2016-03-02 20:26:01 +0200 | [diff] [blame] | 2857 | if (!p_hwfn->my_id) { |
Rahul Verma | 1558296 | 2017-04-06 15:58:29 +0300 | [diff] [blame] | 2858 | rc = qed_get_dev_info(p_hwfn, p_hwfn->p_main_ptt); |
Yuval Mintz | 1a635e4 | 2016-08-15 10:42:43 +0300 | [diff] [blame] | 2859 | if (rc) |
Yuval Mintz | 12e09c6 | 2016-03-02 20:26:01 +0200 | [diff] [blame] | 2860 | goto err1; |
| 2861 | } |
| 2862 | |
| 2863 | qed_hw_hwfn_prepare(p_hwfn); |
Yuval Mintz | fe56b9e | 2015-10-26 11:02:25 +0200 | [diff] [blame] | 2864 | |
| 2865 | /* Initialize MCP structure */ |
| 2866 | rc = qed_mcp_cmd_init(p_hwfn, p_hwfn->p_main_ptt); |
| 2867 | if (rc) { |
| 2868 | DP_NOTICE(p_hwfn, "Failed initializing mcp command\n"); |
| 2869 | goto err1; |
| 2870 | } |
| 2871 | |
| 2872 | /* Read the device configuration information from the HW and SHMEM */ |
| 2873 | rc = qed_get_hw_info(p_hwfn, p_hwfn->p_main_ptt, personality); |
| 2874 | if (rc) { |
| 2875 | DP_NOTICE(p_hwfn, "Failed to get HW information\n"); |
| 2876 | goto err2; |
| 2877 | } |
| 2878 | |
Mintz, Yuval | 18a69e3 | 2017-03-28 15:12:53 +0300 | [diff] [blame] | 2879 | /* Sending a mailbox to the MFW should be done after qed_get_hw_info() |
| 2880 | * is called as it sets the ports number in an engine. |
| 2881 | */ |
| 2882 | if (IS_LEAD_HWFN(p_hwfn)) { |
| 2883 | rc = qed_mcp_initiate_pf_flr(p_hwfn, p_hwfn->p_main_ptt); |
| 2884 | if (rc) |
| 2885 | DP_NOTICE(p_hwfn, "Failed to initiate PF FLR\n"); |
| 2886 | } |
| 2887 | |
Yuval Mintz | fe56b9e | 2015-10-26 11:02:25 +0200 | [diff] [blame] | 2888 | /* Allocate the init RT array and initialize the init-ops engine */ |
| 2889 | rc = qed_init_alloc(p_hwfn); |
Joe Perches | 2591c28 | 2016-09-04 14:24:03 -0700 | [diff] [blame] | 2890 | if (rc) |
Yuval Mintz | fe56b9e | 2015-10-26 11:02:25 +0200 | [diff] [blame] | 2891 | goto err2; |
Yuval Mintz | fe56b9e | 2015-10-26 11:02:25 +0200 | [diff] [blame] | 2892 | |
| 2893 | return rc; |
| 2894 | err2: |
Yuval Mintz | 32a47e7 | 2016-05-11 16:36:12 +0300 | [diff] [blame] | 2895 | if (IS_LEAD_HWFN(p_hwfn)) |
| 2896 | qed_iov_free_hw_info(p_hwfn->cdev); |
Yuval Mintz | fe56b9e | 2015-10-26 11:02:25 +0200 | [diff] [blame] | 2897 | qed_mcp_free(p_hwfn); |
| 2898 | err1: |
| 2899 | qed_hw_hwfn_free(p_hwfn); |
| 2900 | err0: |
| 2901 | return rc; |
| 2902 | } |
| 2903 | |
Yuval Mintz | fe56b9e | 2015-10-26 11:02:25 +0200 | [diff] [blame] | 2904 | int qed_hw_prepare(struct qed_dev *cdev, |
| 2905 | int personality) |
| 2906 | { |
Ariel Elior | c78df14 | 2015-12-07 06:25:58 -0500 | [diff] [blame] | 2907 | struct qed_hwfn *p_hwfn = QED_LEADING_HWFN(cdev); |
| 2908 | int rc; |
Yuval Mintz | fe56b9e | 2015-10-26 11:02:25 +0200 | [diff] [blame] | 2909 | |
| 2910 | /* Store the precompiled init data ptrs */ |
Yuval Mintz | 1408cc1f | 2016-05-11 16:36:14 +0300 | [diff] [blame] | 2911 | if (IS_PF(cdev)) |
| 2912 | qed_init_iro_array(cdev); |
Yuval Mintz | fe56b9e | 2015-10-26 11:02:25 +0200 | [diff] [blame] | 2913 | |
| 2914 | /* Initialize the first hwfn - will learn number of hwfns */ |
Ariel Elior | c78df14 | 2015-12-07 06:25:58 -0500 | [diff] [blame] | 2915 | rc = qed_hw_prepare_single(p_hwfn, |
| 2916 | cdev->regview, |
Yuval Mintz | fe56b9e | 2015-10-26 11:02:25 +0200 | [diff] [blame] | 2917 | cdev->doorbells, personality); |
| 2918 | if (rc) |
| 2919 | return rc; |
| 2920 | |
Ariel Elior | c78df14 | 2015-12-07 06:25:58 -0500 | [diff] [blame] | 2921 | personality = p_hwfn->hw_info.personality; |
Yuval Mintz | fe56b9e | 2015-10-26 11:02:25 +0200 | [diff] [blame] | 2922 | |
| 2923 | /* Initialize the rest of the hwfns */ |
Ariel Elior | c78df14 | 2015-12-07 06:25:58 -0500 | [diff] [blame] | 2924 | if (cdev->num_hwfns > 1) { |
Yuval Mintz | fe56b9e | 2015-10-26 11:02:25 +0200 | [diff] [blame] | 2925 | void __iomem *p_regview, *p_doorbell; |
Ariel Elior | c78df14 | 2015-12-07 06:25:58 -0500 | [diff] [blame] | 2926 | u8 __iomem *addr; |
Yuval Mintz | fe56b9e | 2015-10-26 11:02:25 +0200 | [diff] [blame] | 2927 | |
Ariel Elior | c78df14 | 2015-12-07 06:25:58 -0500 | [diff] [blame] | 2928 | /* adjust bar offset for second engine */ |
Rahul Verma | 1558296 | 2017-04-06 15:58:29 +0300 | [diff] [blame] | 2929 | addr = cdev->regview + |
| 2930 | qed_hw_bar_size(p_hwfn, p_hwfn->p_main_ptt, |
| 2931 | BAR_ID_0) / 2; |
Ariel Elior | c78df14 | 2015-12-07 06:25:58 -0500 | [diff] [blame] | 2932 | p_regview = addr; |
| 2933 | |
Rahul Verma | 1558296 | 2017-04-06 15:58:29 +0300 | [diff] [blame] | 2934 | addr = cdev->doorbells + |
| 2935 | qed_hw_bar_size(p_hwfn, p_hwfn->p_main_ptt, |
| 2936 | BAR_ID_1) / 2; |
Ariel Elior | c78df14 | 2015-12-07 06:25:58 -0500 | [diff] [blame] | 2937 | p_doorbell = addr; |
| 2938 | |
| 2939 | /* prepare second hw function */ |
| 2940 | rc = qed_hw_prepare_single(&cdev->hwfns[1], p_regview, |
Yuval Mintz | fe56b9e | 2015-10-26 11:02:25 +0200 | [diff] [blame] | 2941 | p_doorbell, personality); |
Ariel Elior | c78df14 | 2015-12-07 06:25:58 -0500 | [diff] [blame] | 2942 | |
| 2943 | /* in case of error, need to free the previously |
| 2944 | * initiliazed hwfn 0. |
| 2945 | */ |
Yuval Mintz | fe56b9e | 2015-10-26 11:02:25 +0200 | [diff] [blame] | 2946 | if (rc) { |
Yuval Mintz | 1408cc1f | 2016-05-11 16:36:14 +0300 | [diff] [blame] | 2947 | if (IS_PF(cdev)) { |
| 2948 | qed_init_free(p_hwfn); |
| 2949 | qed_mcp_free(p_hwfn); |
| 2950 | qed_hw_hwfn_free(p_hwfn); |
| 2951 | } |
Yuval Mintz | fe56b9e | 2015-10-26 11:02:25 +0200 | [diff] [blame] | 2952 | } |
| 2953 | } |
| 2954 | |
Ariel Elior | c78df14 | 2015-12-07 06:25:58 -0500 | [diff] [blame] | 2955 | return rc; |
Yuval Mintz | fe56b9e | 2015-10-26 11:02:25 +0200 | [diff] [blame] | 2956 | } |
| 2957 | |
| 2958 | void qed_hw_remove(struct qed_dev *cdev) |
| 2959 | { |
Sudarsana Kalluru | 0fefbfb | 2016-10-31 07:14:21 +0200 | [diff] [blame] | 2960 | struct qed_hwfn *p_hwfn = QED_LEADING_HWFN(cdev); |
Yuval Mintz | fe56b9e | 2015-10-26 11:02:25 +0200 | [diff] [blame] | 2961 | int i; |
| 2962 | |
Sudarsana Kalluru | 0fefbfb | 2016-10-31 07:14:21 +0200 | [diff] [blame] | 2963 | if (IS_PF(cdev)) |
| 2964 | qed_mcp_ov_update_driver_state(p_hwfn, p_hwfn->p_main_ptt, |
| 2965 | QED_OV_DRIVER_STATE_NOT_LOADED); |
| 2966 | |
Yuval Mintz | fe56b9e | 2015-10-26 11:02:25 +0200 | [diff] [blame] | 2967 | for_each_hwfn(cdev, i) { |
| 2968 | struct qed_hwfn *p_hwfn = &cdev->hwfns[i]; |
| 2969 | |
Yuval Mintz | 1408cc1f | 2016-05-11 16:36:14 +0300 | [diff] [blame] | 2970 | if (IS_VF(cdev)) { |
Yuval Mintz | 0b55e27 | 2016-05-11 16:36:15 +0300 | [diff] [blame] | 2971 | qed_vf_pf_release(p_hwfn); |
Yuval Mintz | 1408cc1f | 2016-05-11 16:36:14 +0300 | [diff] [blame] | 2972 | continue; |
| 2973 | } |
| 2974 | |
Yuval Mintz | fe56b9e | 2015-10-26 11:02:25 +0200 | [diff] [blame] | 2975 | qed_init_free(p_hwfn); |
| 2976 | qed_hw_hwfn_free(p_hwfn); |
| 2977 | qed_mcp_free(p_hwfn); |
| 2978 | } |
Yuval Mintz | 32a47e7 | 2016-05-11 16:36:12 +0300 | [diff] [blame] | 2979 | |
| 2980 | qed_iov_free_hw_info(cdev); |
Yuval Mintz | fe56b9e | 2015-10-26 11:02:25 +0200 | [diff] [blame] | 2981 | } |
| 2982 | |
Yuval Mintz | a91eb52 | 2016-06-03 14:35:32 +0300 | [diff] [blame] | 2983 | static void qed_chain_free_next_ptr(struct qed_dev *cdev, |
| 2984 | struct qed_chain *p_chain) |
| 2985 | { |
| 2986 | void *p_virt = p_chain->p_virt_addr, *p_virt_next = NULL; |
| 2987 | dma_addr_t p_phys = p_chain->p_phys_addr, p_phys_next = 0; |
| 2988 | struct qed_chain_next *p_next; |
| 2989 | u32 size, i; |
| 2990 | |
| 2991 | if (!p_virt) |
| 2992 | return; |
| 2993 | |
| 2994 | size = p_chain->elem_size * p_chain->usable_per_page; |
| 2995 | |
| 2996 | for (i = 0; i < p_chain->page_cnt; i++) { |
| 2997 | if (!p_virt) |
| 2998 | break; |
| 2999 | |
| 3000 | p_next = (struct qed_chain_next *)((u8 *)p_virt + size); |
| 3001 | p_virt_next = p_next->next_virt; |
| 3002 | p_phys_next = HILO_DMA_REGPAIR(p_next->next_phys); |
| 3003 | |
| 3004 | dma_free_coherent(&cdev->pdev->dev, |
| 3005 | QED_CHAIN_PAGE_SIZE, p_virt, p_phys); |
| 3006 | |
| 3007 | p_virt = p_virt_next; |
| 3008 | p_phys = p_phys_next; |
| 3009 | } |
| 3010 | } |
| 3011 | |
| 3012 | static void qed_chain_free_single(struct qed_dev *cdev, |
| 3013 | struct qed_chain *p_chain) |
| 3014 | { |
| 3015 | if (!p_chain->p_virt_addr) |
| 3016 | return; |
| 3017 | |
| 3018 | dma_free_coherent(&cdev->pdev->dev, |
| 3019 | QED_CHAIN_PAGE_SIZE, |
| 3020 | p_chain->p_virt_addr, p_chain->p_phys_addr); |
| 3021 | } |
| 3022 | |
| 3023 | static void qed_chain_free_pbl(struct qed_dev *cdev, struct qed_chain *p_chain) |
| 3024 | { |
| 3025 | void **pp_virt_addr_tbl = p_chain->pbl.pp_virt_addr_tbl; |
| 3026 | u32 page_cnt = p_chain->page_cnt, i, pbl_size; |
Mintz, Yuval | 6d937ac | 2016-11-29 16:47:01 +0200 | [diff] [blame] | 3027 | u8 *p_pbl_virt = p_chain->pbl_sp.p_virt_table; |
Yuval Mintz | a91eb52 | 2016-06-03 14:35:32 +0300 | [diff] [blame] | 3028 | |
| 3029 | if (!pp_virt_addr_tbl) |
| 3030 | return; |
| 3031 | |
Mintz, Yuval | 6d937ac | 2016-11-29 16:47:01 +0200 | [diff] [blame] | 3032 | if (!p_pbl_virt) |
Yuval Mintz | a91eb52 | 2016-06-03 14:35:32 +0300 | [diff] [blame] | 3033 | goto out; |
| 3034 | |
| 3035 | for (i = 0; i < page_cnt; i++) { |
| 3036 | if (!pp_virt_addr_tbl[i]) |
| 3037 | break; |
| 3038 | |
| 3039 | dma_free_coherent(&cdev->pdev->dev, |
| 3040 | QED_CHAIN_PAGE_SIZE, |
| 3041 | pp_virt_addr_tbl[i], |
| 3042 | *(dma_addr_t *)p_pbl_virt); |
| 3043 | |
| 3044 | p_pbl_virt += QED_CHAIN_PBL_ENTRY_SIZE; |
| 3045 | } |
| 3046 | |
| 3047 | pbl_size = page_cnt * QED_CHAIN_PBL_ENTRY_SIZE; |
| 3048 | dma_free_coherent(&cdev->pdev->dev, |
| 3049 | pbl_size, |
Mintz, Yuval | 6d937ac | 2016-11-29 16:47:01 +0200 | [diff] [blame] | 3050 | p_chain->pbl_sp.p_virt_table, |
| 3051 | p_chain->pbl_sp.p_phys_table); |
Yuval Mintz | a91eb52 | 2016-06-03 14:35:32 +0300 | [diff] [blame] | 3052 | out: |
| 3053 | vfree(p_chain->pbl.pp_virt_addr_tbl); |
| 3054 | } |
| 3055 | |
| 3056 | void qed_chain_free(struct qed_dev *cdev, struct qed_chain *p_chain) |
| 3057 | { |
| 3058 | switch (p_chain->mode) { |
| 3059 | case QED_CHAIN_MODE_NEXT_PTR: |
| 3060 | qed_chain_free_next_ptr(cdev, p_chain); |
| 3061 | break; |
| 3062 | case QED_CHAIN_MODE_SINGLE: |
| 3063 | qed_chain_free_single(cdev, p_chain); |
| 3064 | break; |
| 3065 | case QED_CHAIN_MODE_PBL: |
| 3066 | qed_chain_free_pbl(cdev, p_chain); |
| 3067 | break; |
| 3068 | } |
| 3069 | } |
| 3070 | |
| 3071 | static int |
| 3072 | qed_chain_alloc_sanity_check(struct qed_dev *cdev, |
| 3073 | enum qed_chain_cnt_type cnt_type, |
| 3074 | size_t elem_size, u32 page_cnt) |
| 3075 | { |
| 3076 | u64 chain_size = ELEMS_PER_PAGE(elem_size) * page_cnt; |
| 3077 | |
| 3078 | /* The actual chain size can be larger than the maximal possible value |
| 3079 | * after rounding up the requested elements number to pages, and after |
| 3080 | * taking into acount the unusuable elements (next-ptr elements). |
| 3081 | * The size of a "u16" chain can be (U16_MAX + 1) since the chain |
| 3082 | * size/capacity fields are of a u32 type. |
| 3083 | */ |
| 3084 | if ((cnt_type == QED_CHAIN_CNT_TYPE_U16 && |
Tomer Tayar | 3ef310a | 2017-03-14 15:25:59 +0200 | [diff] [blame] | 3085 | chain_size > ((u32)U16_MAX + 1)) || |
| 3086 | (cnt_type == QED_CHAIN_CNT_TYPE_U32 && chain_size > U32_MAX)) { |
Yuval Mintz | a91eb52 | 2016-06-03 14:35:32 +0300 | [diff] [blame] | 3087 | DP_NOTICE(cdev, |
| 3088 | "The actual chain size (0x%llx) is larger than the maximal possible value\n", |
| 3089 | chain_size); |
| 3090 | return -EINVAL; |
| 3091 | } |
| 3092 | |
| 3093 | return 0; |
| 3094 | } |
| 3095 | |
| 3096 | static int |
| 3097 | qed_chain_alloc_next_ptr(struct qed_dev *cdev, struct qed_chain *p_chain) |
| 3098 | { |
| 3099 | void *p_virt = NULL, *p_virt_prev = NULL; |
| 3100 | dma_addr_t p_phys = 0; |
| 3101 | u32 i; |
| 3102 | |
| 3103 | for (i = 0; i < p_chain->page_cnt; i++) { |
| 3104 | p_virt = dma_alloc_coherent(&cdev->pdev->dev, |
| 3105 | QED_CHAIN_PAGE_SIZE, |
| 3106 | &p_phys, GFP_KERNEL); |
Joe Perches | 2591c28 | 2016-09-04 14:24:03 -0700 | [diff] [blame] | 3107 | if (!p_virt) |
Yuval Mintz | a91eb52 | 2016-06-03 14:35:32 +0300 | [diff] [blame] | 3108 | return -ENOMEM; |
Yuval Mintz | a91eb52 | 2016-06-03 14:35:32 +0300 | [diff] [blame] | 3109 | |
| 3110 | if (i == 0) { |
| 3111 | qed_chain_init_mem(p_chain, p_virt, p_phys); |
| 3112 | qed_chain_reset(p_chain); |
| 3113 | } else { |
| 3114 | qed_chain_init_next_ptr_elem(p_chain, p_virt_prev, |
| 3115 | p_virt, p_phys); |
| 3116 | } |
| 3117 | |
| 3118 | p_virt_prev = p_virt; |
| 3119 | } |
| 3120 | /* Last page's next element should point to the beginning of the |
| 3121 | * chain. |
| 3122 | */ |
| 3123 | qed_chain_init_next_ptr_elem(p_chain, p_virt_prev, |
| 3124 | p_chain->p_virt_addr, |
| 3125 | p_chain->p_phys_addr); |
| 3126 | |
| 3127 | return 0; |
| 3128 | } |
| 3129 | |
| 3130 | static int |
| 3131 | qed_chain_alloc_single(struct qed_dev *cdev, struct qed_chain *p_chain) |
| 3132 | { |
| 3133 | dma_addr_t p_phys = 0; |
| 3134 | void *p_virt = NULL; |
| 3135 | |
| 3136 | p_virt = dma_alloc_coherent(&cdev->pdev->dev, |
| 3137 | QED_CHAIN_PAGE_SIZE, &p_phys, GFP_KERNEL); |
Joe Perches | 2591c28 | 2016-09-04 14:24:03 -0700 | [diff] [blame] | 3138 | if (!p_virt) |
Yuval Mintz | a91eb52 | 2016-06-03 14:35:32 +0300 | [diff] [blame] | 3139 | return -ENOMEM; |
Yuval Mintz | a91eb52 | 2016-06-03 14:35:32 +0300 | [diff] [blame] | 3140 | |
| 3141 | qed_chain_init_mem(p_chain, p_virt, p_phys); |
| 3142 | qed_chain_reset(p_chain); |
| 3143 | |
| 3144 | return 0; |
| 3145 | } |
| 3146 | |
| 3147 | static int qed_chain_alloc_pbl(struct qed_dev *cdev, struct qed_chain *p_chain) |
| 3148 | { |
| 3149 | u32 page_cnt = p_chain->page_cnt, size, i; |
| 3150 | dma_addr_t p_phys = 0, p_pbl_phys = 0; |
| 3151 | void **pp_virt_addr_tbl = NULL; |
| 3152 | u8 *p_pbl_virt = NULL; |
| 3153 | void *p_virt = NULL; |
| 3154 | |
| 3155 | size = page_cnt * sizeof(*pp_virt_addr_tbl); |
Joe Perches | 2591c28 | 2016-09-04 14:24:03 -0700 | [diff] [blame] | 3156 | pp_virt_addr_tbl = vzalloc(size); |
| 3157 | if (!pp_virt_addr_tbl) |
Yuval Mintz | a91eb52 | 2016-06-03 14:35:32 +0300 | [diff] [blame] | 3158 | return -ENOMEM; |
Yuval Mintz | a91eb52 | 2016-06-03 14:35:32 +0300 | [diff] [blame] | 3159 | |
| 3160 | /* The allocation of the PBL table is done with its full size, since it |
| 3161 | * is expected to be successive. |
| 3162 | * qed_chain_init_pbl_mem() is called even in a case of an allocation |
| 3163 | * failure, since pp_virt_addr_tbl was previously allocated, and it |
| 3164 | * should be saved to allow its freeing during the error flow. |
| 3165 | */ |
| 3166 | size = page_cnt * QED_CHAIN_PBL_ENTRY_SIZE; |
| 3167 | p_pbl_virt = dma_alloc_coherent(&cdev->pdev->dev, |
| 3168 | size, &p_pbl_phys, GFP_KERNEL); |
| 3169 | qed_chain_init_pbl_mem(p_chain, p_pbl_virt, p_pbl_phys, |
| 3170 | pp_virt_addr_tbl); |
Joe Perches | 2591c28 | 2016-09-04 14:24:03 -0700 | [diff] [blame] | 3171 | if (!p_pbl_virt) |
Yuval Mintz | a91eb52 | 2016-06-03 14:35:32 +0300 | [diff] [blame] | 3172 | return -ENOMEM; |
Yuval Mintz | a91eb52 | 2016-06-03 14:35:32 +0300 | [diff] [blame] | 3173 | |
| 3174 | for (i = 0; i < page_cnt; i++) { |
| 3175 | p_virt = dma_alloc_coherent(&cdev->pdev->dev, |
| 3176 | QED_CHAIN_PAGE_SIZE, |
| 3177 | &p_phys, GFP_KERNEL); |
Joe Perches | 2591c28 | 2016-09-04 14:24:03 -0700 | [diff] [blame] | 3178 | if (!p_virt) |
Yuval Mintz | a91eb52 | 2016-06-03 14:35:32 +0300 | [diff] [blame] | 3179 | return -ENOMEM; |
Yuval Mintz | a91eb52 | 2016-06-03 14:35:32 +0300 | [diff] [blame] | 3180 | |
| 3181 | if (i == 0) { |
| 3182 | qed_chain_init_mem(p_chain, p_virt, p_phys); |
| 3183 | qed_chain_reset(p_chain); |
| 3184 | } |
| 3185 | |
| 3186 | /* Fill the PBL table with the physical address of the page */ |
| 3187 | *(dma_addr_t *)p_pbl_virt = p_phys; |
| 3188 | /* Keep the virtual address of the page */ |
| 3189 | p_chain->pbl.pp_virt_addr_tbl[i] = p_virt; |
| 3190 | |
| 3191 | p_pbl_virt += QED_CHAIN_PBL_ENTRY_SIZE; |
| 3192 | } |
| 3193 | |
| 3194 | return 0; |
| 3195 | } |
| 3196 | |
Yuval Mintz | fe56b9e | 2015-10-26 11:02:25 +0200 | [diff] [blame] | 3197 | int qed_chain_alloc(struct qed_dev *cdev, |
| 3198 | enum qed_chain_use_mode intended_use, |
| 3199 | enum qed_chain_mode mode, |
Yuval Mintz | a91eb52 | 2016-06-03 14:35:32 +0300 | [diff] [blame] | 3200 | enum qed_chain_cnt_type cnt_type, |
| 3201 | u32 num_elems, size_t elem_size, struct qed_chain *p_chain) |
Yuval Mintz | fe56b9e | 2015-10-26 11:02:25 +0200 | [diff] [blame] | 3202 | { |
Yuval Mintz | a91eb52 | 2016-06-03 14:35:32 +0300 | [diff] [blame] | 3203 | u32 page_cnt; |
| 3204 | int rc = 0; |
Yuval Mintz | fe56b9e | 2015-10-26 11:02:25 +0200 | [diff] [blame] | 3205 | |
| 3206 | if (mode == QED_CHAIN_MODE_SINGLE) |
| 3207 | page_cnt = 1; |
| 3208 | else |
| 3209 | page_cnt = QED_CHAIN_PAGE_CNT(num_elems, elem_size, mode); |
| 3210 | |
Yuval Mintz | a91eb52 | 2016-06-03 14:35:32 +0300 | [diff] [blame] | 3211 | rc = qed_chain_alloc_sanity_check(cdev, cnt_type, elem_size, page_cnt); |
| 3212 | if (rc) { |
| 3213 | DP_NOTICE(cdev, |
Joe Perches | 2591c28 | 2016-09-04 14:24:03 -0700 | [diff] [blame] | 3214 | "Cannot allocate a chain with the given arguments:\n"); |
| 3215 | DP_NOTICE(cdev, |
Yuval Mintz | a91eb52 | 2016-06-03 14:35:32 +0300 | [diff] [blame] | 3216 | "[use_mode %d, mode %d, cnt_type %d, num_elems %d, elem_size %zu]\n", |
| 3217 | intended_use, mode, cnt_type, num_elems, elem_size); |
| 3218 | return rc; |
| 3219 | } |
| 3220 | |
| 3221 | qed_chain_init_params(p_chain, page_cnt, (u8) elem_size, intended_use, |
| 3222 | mode, cnt_type); |
| 3223 | |
| 3224 | switch (mode) { |
| 3225 | case QED_CHAIN_MODE_NEXT_PTR: |
| 3226 | rc = qed_chain_alloc_next_ptr(cdev, p_chain); |
| 3227 | break; |
| 3228 | case QED_CHAIN_MODE_SINGLE: |
| 3229 | rc = qed_chain_alloc_single(cdev, p_chain); |
| 3230 | break; |
| 3231 | case QED_CHAIN_MODE_PBL: |
| 3232 | rc = qed_chain_alloc_pbl(cdev, p_chain); |
| 3233 | break; |
| 3234 | } |
| 3235 | if (rc) |
Yuval Mintz | fe56b9e | 2015-10-26 11:02:25 +0200 | [diff] [blame] | 3236 | goto nomem; |
Yuval Mintz | fe56b9e | 2015-10-26 11:02:25 +0200 | [diff] [blame] | 3237 | |
| 3238 | return 0; |
| 3239 | |
| 3240 | nomem: |
Yuval Mintz | a91eb52 | 2016-06-03 14:35:32 +0300 | [diff] [blame] | 3241 | qed_chain_free(cdev, p_chain); |
| 3242 | return rc; |
Yuval Mintz | fe56b9e | 2015-10-26 11:02:25 +0200 | [diff] [blame] | 3243 | } |
| 3244 | |
Yuval Mintz | a91eb52 | 2016-06-03 14:35:32 +0300 | [diff] [blame] | 3245 | int qed_fw_l2_queue(struct qed_hwfn *p_hwfn, u16 src_id, u16 *dst_id) |
Manish Chopra | cee4d26 | 2015-10-26 11:02:28 +0200 | [diff] [blame] | 3246 | { |
| 3247 | if (src_id >= RESC_NUM(p_hwfn, QED_L2_QUEUE)) { |
| 3248 | u16 min, max; |
| 3249 | |
Yuval Mintz | a91eb52 | 2016-06-03 14:35:32 +0300 | [diff] [blame] | 3250 | min = (u16) RESC_START(p_hwfn, QED_L2_QUEUE); |
Manish Chopra | cee4d26 | 2015-10-26 11:02:28 +0200 | [diff] [blame] | 3251 | max = min + RESC_NUM(p_hwfn, QED_L2_QUEUE); |
| 3252 | DP_NOTICE(p_hwfn, |
| 3253 | "l2_queue id [%d] is not valid, available indices [%d - %d]\n", |
| 3254 | src_id, min, max); |
| 3255 | |
| 3256 | return -EINVAL; |
| 3257 | } |
| 3258 | |
| 3259 | *dst_id = RESC_START(p_hwfn, QED_L2_QUEUE) + src_id; |
| 3260 | |
| 3261 | return 0; |
| 3262 | } |
| 3263 | |
Yuval Mintz | 1a635e4 | 2016-08-15 10:42:43 +0300 | [diff] [blame] | 3264 | int qed_fw_vport(struct qed_hwfn *p_hwfn, u8 src_id, u8 *dst_id) |
Manish Chopra | cee4d26 | 2015-10-26 11:02:28 +0200 | [diff] [blame] | 3265 | { |
| 3266 | if (src_id >= RESC_NUM(p_hwfn, QED_VPORT)) { |
| 3267 | u8 min, max; |
| 3268 | |
| 3269 | min = (u8)RESC_START(p_hwfn, QED_VPORT); |
| 3270 | max = min + RESC_NUM(p_hwfn, QED_VPORT); |
| 3271 | DP_NOTICE(p_hwfn, |
| 3272 | "vport id [%d] is not valid, available indices [%d - %d]\n", |
| 3273 | src_id, min, max); |
| 3274 | |
| 3275 | return -EINVAL; |
| 3276 | } |
| 3277 | |
| 3278 | *dst_id = RESC_START(p_hwfn, QED_VPORT) + src_id; |
| 3279 | |
| 3280 | return 0; |
| 3281 | } |
| 3282 | |
Yuval Mintz | 1a635e4 | 2016-08-15 10:42:43 +0300 | [diff] [blame] | 3283 | int qed_fw_rss_eng(struct qed_hwfn *p_hwfn, u8 src_id, u8 *dst_id) |
Manish Chopra | cee4d26 | 2015-10-26 11:02:28 +0200 | [diff] [blame] | 3284 | { |
| 3285 | if (src_id >= RESC_NUM(p_hwfn, QED_RSS_ENG)) { |
| 3286 | u8 min, max; |
| 3287 | |
| 3288 | min = (u8)RESC_START(p_hwfn, QED_RSS_ENG); |
| 3289 | max = min + RESC_NUM(p_hwfn, QED_RSS_ENG); |
| 3290 | DP_NOTICE(p_hwfn, |
| 3291 | "rss_eng id [%d] is not valid, available indices [%d - %d]\n", |
| 3292 | src_id, min, max); |
| 3293 | |
| 3294 | return -EINVAL; |
| 3295 | } |
| 3296 | |
| 3297 | *dst_id = RESC_START(p_hwfn, QED_RSS_ENG) + src_id; |
| 3298 | |
| 3299 | return 0; |
| 3300 | } |
Manish Chopra | bcd197c | 2016-04-26 10:56:08 -0400 | [diff] [blame] | 3301 | |
Yuval Mintz | 0a7fb11 | 2016-10-01 21:59:55 +0300 | [diff] [blame] | 3302 | static void qed_llh_mac_to_filter(u32 *p_high, u32 *p_low, |
| 3303 | u8 *p_filter) |
| 3304 | { |
| 3305 | *p_high = p_filter[1] | (p_filter[0] << 8); |
| 3306 | *p_low = p_filter[5] | (p_filter[4] << 8) | |
| 3307 | (p_filter[3] << 16) | (p_filter[2] << 24); |
| 3308 | } |
| 3309 | |
| 3310 | int qed_llh_add_mac_filter(struct qed_hwfn *p_hwfn, |
| 3311 | struct qed_ptt *p_ptt, u8 *p_filter) |
| 3312 | { |
| 3313 | u32 high = 0, low = 0, en; |
| 3314 | int i; |
| 3315 | |
| 3316 | if (!(IS_MF_SI(p_hwfn) || IS_MF_DEFAULT(p_hwfn))) |
| 3317 | return 0; |
| 3318 | |
| 3319 | qed_llh_mac_to_filter(&high, &low, p_filter); |
| 3320 | |
| 3321 | /* Find a free entry and utilize it */ |
| 3322 | for (i = 0; i < NIG_REG_LLH_FUNC_FILTER_EN_SIZE; i++) { |
| 3323 | en = qed_rd(p_hwfn, p_ptt, |
| 3324 | NIG_REG_LLH_FUNC_FILTER_EN + i * sizeof(u32)); |
| 3325 | if (en) |
| 3326 | continue; |
| 3327 | qed_wr(p_hwfn, p_ptt, |
| 3328 | NIG_REG_LLH_FUNC_FILTER_VALUE + |
| 3329 | 2 * i * sizeof(u32), low); |
| 3330 | qed_wr(p_hwfn, p_ptt, |
| 3331 | NIG_REG_LLH_FUNC_FILTER_VALUE + |
| 3332 | (2 * i + 1) * sizeof(u32), high); |
| 3333 | qed_wr(p_hwfn, p_ptt, |
| 3334 | NIG_REG_LLH_FUNC_FILTER_MODE + i * sizeof(u32), 0); |
| 3335 | qed_wr(p_hwfn, p_ptt, |
| 3336 | NIG_REG_LLH_FUNC_FILTER_PROTOCOL_TYPE + |
| 3337 | i * sizeof(u32), 0); |
| 3338 | qed_wr(p_hwfn, p_ptt, |
| 3339 | NIG_REG_LLH_FUNC_FILTER_EN + i * sizeof(u32), 1); |
| 3340 | break; |
| 3341 | } |
| 3342 | if (i >= NIG_REG_LLH_FUNC_FILTER_EN_SIZE) { |
| 3343 | DP_NOTICE(p_hwfn, |
| 3344 | "Failed to find an empty LLH filter to utilize\n"); |
| 3345 | return -EINVAL; |
| 3346 | } |
| 3347 | |
| 3348 | DP_VERBOSE(p_hwfn, NETIF_MSG_HW, |
| 3349 | "mac: %pM is added at %d\n", |
| 3350 | p_filter, i); |
| 3351 | |
| 3352 | return 0; |
| 3353 | } |
| 3354 | |
| 3355 | void qed_llh_remove_mac_filter(struct qed_hwfn *p_hwfn, |
| 3356 | struct qed_ptt *p_ptt, u8 *p_filter) |
| 3357 | { |
| 3358 | u32 high = 0, low = 0; |
| 3359 | int i; |
| 3360 | |
| 3361 | if (!(IS_MF_SI(p_hwfn) || IS_MF_DEFAULT(p_hwfn))) |
| 3362 | return; |
| 3363 | |
| 3364 | qed_llh_mac_to_filter(&high, &low, p_filter); |
| 3365 | |
| 3366 | /* Find the entry and clean it */ |
| 3367 | for (i = 0; i < NIG_REG_LLH_FUNC_FILTER_EN_SIZE; i++) { |
| 3368 | if (qed_rd(p_hwfn, p_ptt, |
| 3369 | NIG_REG_LLH_FUNC_FILTER_VALUE + |
| 3370 | 2 * i * sizeof(u32)) != low) |
| 3371 | continue; |
| 3372 | if (qed_rd(p_hwfn, p_ptt, |
| 3373 | NIG_REG_LLH_FUNC_FILTER_VALUE + |
| 3374 | (2 * i + 1) * sizeof(u32)) != high) |
| 3375 | continue; |
| 3376 | |
| 3377 | qed_wr(p_hwfn, p_ptt, |
| 3378 | NIG_REG_LLH_FUNC_FILTER_EN + i * sizeof(u32), 0); |
| 3379 | qed_wr(p_hwfn, p_ptt, |
| 3380 | NIG_REG_LLH_FUNC_FILTER_VALUE + 2 * i * sizeof(u32), 0); |
| 3381 | qed_wr(p_hwfn, p_ptt, |
| 3382 | NIG_REG_LLH_FUNC_FILTER_VALUE + |
| 3383 | (2 * i + 1) * sizeof(u32), 0); |
| 3384 | |
| 3385 | DP_VERBOSE(p_hwfn, NETIF_MSG_HW, |
| 3386 | "mac: %pM is removed from %d\n", |
| 3387 | p_filter, i); |
| 3388 | break; |
| 3389 | } |
| 3390 | if (i >= NIG_REG_LLH_FUNC_FILTER_EN_SIZE) |
| 3391 | DP_NOTICE(p_hwfn, "Tried to remove a non-configured filter\n"); |
| 3392 | } |
| 3393 | |
Arun Easi | 1e128c8 | 2017-02-15 06:28:22 -0800 | [diff] [blame] | 3394 | int |
| 3395 | qed_llh_add_protocol_filter(struct qed_hwfn *p_hwfn, |
| 3396 | struct qed_ptt *p_ptt, |
| 3397 | u16 source_port_or_eth_type, |
| 3398 | u16 dest_port, enum qed_llh_port_filter_type_t type) |
| 3399 | { |
| 3400 | u32 high = 0, low = 0, en; |
| 3401 | int i; |
| 3402 | |
| 3403 | if (!(IS_MF_SI(p_hwfn) || IS_MF_DEFAULT(p_hwfn))) |
| 3404 | return 0; |
| 3405 | |
| 3406 | switch (type) { |
| 3407 | case QED_LLH_FILTER_ETHERTYPE: |
| 3408 | high = source_port_or_eth_type; |
| 3409 | break; |
| 3410 | case QED_LLH_FILTER_TCP_SRC_PORT: |
| 3411 | case QED_LLH_FILTER_UDP_SRC_PORT: |
| 3412 | low = source_port_or_eth_type << 16; |
| 3413 | break; |
| 3414 | case QED_LLH_FILTER_TCP_DEST_PORT: |
| 3415 | case QED_LLH_FILTER_UDP_DEST_PORT: |
| 3416 | low = dest_port; |
| 3417 | break; |
| 3418 | case QED_LLH_FILTER_TCP_SRC_AND_DEST_PORT: |
| 3419 | case QED_LLH_FILTER_UDP_SRC_AND_DEST_PORT: |
| 3420 | low = (source_port_or_eth_type << 16) | dest_port; |
| 3421 | break; |
| 3422 | default: |
| 3423 | DP_NOTICE(p_hwfn, |
| 3424 | "Non valid LLH protocol filter type %d\n", type); |
| 3425 | return -EINVAL; |
| 3426 | } |
| 3427 | /* Find a free entry and utilize it */ |
| 3428 | for (i = 0; i < NIG_REG_LLH_FUNC_FILTER_EN_SIZE; i++) { |
| 3429 | en = qed_rd(p_hwfn, p_ptt, |
| 3430 | NIG_REG_LLH_FUNC_FILTER_EN + i * sizeof(u32)); |
| 3431 | if (en) |
| 3432 | continue; |
| 3433 | qed_wr(p_hwfn, p_ptt, |
| 3434 | NIG_REG_LLH_FUNC_FILTER_VALUE + |
| 3435 | 2 * i * sizeof(u32), low); |
| 3436 | qed_wr(p_hwfn, p_ptt, |
| 3437 | NIG_REG_LLH_FUNC_FILTER_VALUE + |
| 3438 | (2 * i + 1) * sizeof(u32), high); |
| 3439 | qed_wr(p_hwfn, p_ptt, |
| 3440 | NIG_REG_LLH_FUNC_FILTER_MODE + i * sizeof(u32), 1); |
| 3441 | qed_wr(p_hwfn, p_ptt, |
| 3442 | NIG_REG_LLH_FUNC_FILTER_PROTOCOL_TYPE + |
| 3443 | i * sizeof(u32), 1 << type); |
| 3444 | qed_wr(p_hwfn, p_ptt, |
| 3445 | NIG_REG_LLH_FUNC_FILTER_EN + i * sizeof(u32), 1); |
| 3446 | break; |
| 3447 | } |
| 3448 | if (i >= NIG_REG_LLH_FUNC_FILTER_EN_SIZE) { |
| 3449 | DP_NOTICE(p_hwfn, |
| 3450 | "Failed to find an empty LLH filter to utilize\n"); |
| 3451 | return -EINVAL; |
| 3452 | } |
| 3453 | switch (type) { |
| 3454 | case QED_LLH_FILTER_ETHERTYPE: |
| 3455 | DP_VERBOSE(p_hwfn, NETIF_MSG_HW, |
| 3456 | "ETH type %x is added at %d\n", |
| 3457 | source_port_or_eth_type, i); |
| 3458 | break; |
| 3459 | case QED_LLH_FILTER_TCP_SRC_PORT: |
| 3460 | DP_VERBOSE(p_hwfn, NETIF_MSG_HW, |
| 3461 | "TCP src port %x is added at %d\n", |
| 3462 | source_port_or_eth_type, i); |
| 3463 | break; |
| 3464 | case QED_LLH_FILTER_UDP_SRC_PORT: |
| 3465 | DP_VERBOSE(p_hwfn, NETIF_MSG_HW, |
| 3466 | "UDP src port %x is added at %d\n", |
| 3467 | source_port_or_eth_type, i); |
| 3468 | break; |
| 3469 | case QED_LLH_FILTER_TCP_DEST_PORT: |
| 3470 | DP_VERBOSE(p_hwfn, NETIF_MSG_HW, |
| 3471 | "TCP dst port %x is added at %d\n", dest_port, i); |
| 3472 | break; |
| 3473 | case QED_LLH_FILTER_UDP_DEST_PORT: |
| 3474 | DP_VERBOSE(p_hwfn, NETIF_MSG_HW, |
| 3475 | "UDP dst port %x is added at %d\n", dest_port, i); |
| 3476 | break; |
| 3477 | case QED_LLH_FILTER_TCP_SRC_AND_DEST_PORT: |
| 3478 | DP_VERBOSE(p_hwfn, NETIF_MSG_HW, |
| 3479 | "TCP src/dst ports %x/%x are added at %d\n", |
| 3480 | source_port_or_eth_type, dest_port, i); |
| 3481 | break; |
| 3482 | case QED_LLH_FILTER_UDP_SRC_AND_DEST_PORT: |
| 3483 | DP_VERBOSE(p_hwfn, NETIF_MSG_HW, |
| 3484 | "UDP src/dst ports %x/%x are added at %d\n", |
| 3485 | source_port_or_eth_type, dest_port, i); |
| 3486 | break; |
| 3487 | } |
| 3488 | return 0; |
| 3489 | } |
| 3490 | |
| 3491 | void |
| 3492 | qed_llh_remove_protocol_filter(struct qed_hwfn *p_hwfn, |
| 3493 | struct qed_ptt *p_ptt, |
| 3494 | u16 source_port_or_eth_type, |
| 3495 | u16 dest_port, |
| 3496 | enum qed_llh_port_filter_type_t type) |
| 3497 | { |
| 3498 | u32 high = 0, low = 0; |
| 3499 | int i; |
| 3500 | |
| 3501 | if (!(IS_MF_SI(p_hwfn) || IS_MF_DEFAULT(p_hwfn))) |
| 3502 | return; |
| 3503 | |
| 3504 | switch (type) { |
| 3505 | case QED_LLH_FILTER_ETHERTYPE: |
| 3506 | high = source_port_or_eth_type; |
| 3507 | break; |
| 3508 | case QED_LLH_FILTER_TCP_SRC_PORT: |
| 3509 | case QED_LLH_FILTER_UDP_SRC_PORT: |
| 3510 | low = source_port_or_eth_type << 16; |
| 3511 | break; |
| 3512 | case QED_LLH_FILTER_TCP_DEST_PORT: |
| 3513 | case QED_LLH_FILTER_UDP_DEST_PORT: |
| 3514 | low = dest_port; |
| 3515 | break; |
| 3516 | case QED_LLH_FILTER_TCP_SRC_AND_DEST_PORT: |
| 3517 | case QED_LLH_FILTER_UDP_SRC_AND_DEST_PORT: |
| 3518 | low = (source_port_or_eth_type << 16) | dest_port; |
| 3519 | break; |
| 3520 | default: |
| 3521 | DP_NOTICE(p_hwfn, |
| 3522 | "Non valid LLH protocol filter type %d\n", type); |
| 3523 | return; |
| 3524 | } |
| 3525 | |
| 3526 | for (i = 0; i < NIG_REG_LLH_FUNC_FILTER_EN_SIZE; i++) { |
| 3527 | if (!qed_rd(p_hwfn, p_ptt, |
| 3528 | NIG_REG_LLH_FUNC_FILTER_EN + i * sizeof(u32))) |
| 3529 | continue; |
| 3530 | if (!qed_rd(p_hwfn, p_ptt, |
| 3531 | NIG_REG_LLH_FUNC_FILTER_MODE + i * sizeof(u32))) |
| 3532 | continue; |
| 3533 | if (!(qed_rd(p_hwfn, p_ptt, |
| 3534 | NIG_REG_LLH_FUNC_FILTER_PROTOCOL_TYPE + |
| 3535 | i * sizeof(u32)) & BIT(type))) |
| 3536 | continue; |
| 3537 | if (qed_rd(p_hwfn, p_ptt, |
| 3538 | NIG_REG_LLH_FUNC_FILTER_VALUE + |
| 3539 | 2 * i * sizeof(u32)) != low) |
| 3540 | continue; |
| 3541 | if (qed_rd(p_hwfn, p_ptt, |
| 3542 | NIG_REG_LLH_FUNC_FILTER_VALUE + |
| 3543 | (2 * i + 1) * sizeof(u32)) != high) |
| 3544 | continue; |
| 3545 | |
| 3546 | qed_wr(p_hwfn, p_ptt, |
| 3547 | NIG_REG_LLH_FUNC_FILTER_EN + i * sizeof(u32), 0); |
| 3548 | qed_wr(p_hwfn, p_ptt, |
| 3549 | NIG_REG_LLH_FUNC_FILTER_MODE + i * sizeof(u32), 0); |
| 3550 | qed_wr(p_hwfn, p_ptt, |
| 3551 | NIG_REG_LLH_FUNC_FILTER_PROTOCOL_TYPE + |
| 3552 | i * sizeof(u32), 0); |
| 3553 | qed_wr(p_hwfn, p_ptt, |
| 3554 | NIG_REG_LLH_FUNC_FILTER_VALUE + 2 * i * sizeof(u32), 0); |
| 3555 | qed_wr(p_hwfn, p_ptt, |
| 3556 | NIG_REG_LLH_FUNC_FILTER_VALUE + |
| 3557 | (2 * i + 1) * sizeof(u32), 0); |
| 3558 | break; |
| 3559 | } |
| 3560 | |
| 3561 | if (i >= NIG_REG_LLH_FUNC_FILTER_EN_SIZE) |
| 3562 | DP_NOTICE(p_hwfn, "Tried to remove a non-configured filter\n"); |
| 3563 | } |
| 3564 | |
Sudarsana Reddy Kalluru | 722003a | 2016-06-21 09:36:21 -0400 | [diff] [blame] | 3565 | static int qed_set_coalesce(struct qed_hwfn *p_hwfn, struct qed_ptt *p_ptt, |
| 3566 | u32 hw_addr, void *p_eth_qzone, |
| 3567 | size_t eth_qzone_size, u8 timeset) |
| 3568 | { |
| 3569 | struct coalescing_timeset *p_coal_timeset; |
| 3570 | |
| 3571 | if (p_hwfn->cdev->int_coalescing_mode != QED_COAL_MODE_ENABLE) { |
| 3572 | DP_NOTICE(p_hwfn, "Coalescing configuration not enabled\n"); |
| 3573 | return -EINVAL; |
| 3574 | } |
| 3575 | |
| 3576 | p_coal_timeset = p_eth_qzone; |
| 3577 | memset(p_coal_timeset, 0, eth_qzone_size); |
| 3578 | SET_FIELD(p_coal_timeset->value, COALESCING_TIMESET_TIMESET, timeset); |
| 3579 | SET_FIELD(p_coal_timeset->value, COALESCING_TIMESET_VALID, 1); |
| 3580 | qed_memcpy_to(p_hwfn, p_ptt, hw_addr, p_eth_qzone, eth_qzone_size); |
| 3581 | |
| 3582 | return 0; |
| 3583 | } |
| 3584 | |
| 3585 | int qed_set_rxq_coalesce(struct qed_hwfn *p_hwfn, struct qed_ptt *p_ptt, |
sudarsana.kalluru@cavium.com | f870a3c | 2017-05-04 08:15:03 -0700 | [diff] [blame] | 3586 | u16 coalesce, u16 qid, u16 sb_id) |
Sudarsana Reddy Kalluru | 722003a | 2016-06-21 09:36:21 -0400 | [diff] [blame] | 3587 | { |
| 3588 | struct ustorm_eth_queue_zone eth_qzone; |
| 3589 | u8 timeset, timer_res; |
| 3590 | u16 fw_qid = 0; |
| 3591 | u32 address; |
| 3592 | int rc; |
| 3593 | |
| 3594 | /* Coalesce = (timeset << timer-resolution), timeset is 7bit wide */ |
| 3595 | if (coalesce <= 0x7F) { |
| 3596 | timer_res = 0; |
| 3597 | } else if (coalesce <= 0xFF) { |
| 3598 | timer_res = 1; |
| 3599 | } else if (coalesce <= 0x1FF) { |
| 3600 | timer_res = 2; |
| 3601 | } else { |
| 3602 | DP_ERR(p_hwfn, "Invalid coalesce value - %d\n", coalesce); |
| 3603 | return -EINVAL; |
| 3604 | } |
| 3605 | timeset = (u8)(coalesce >> timer_res); |
| 3606 | |
sudarsana.kalluru@cavium.com | f870a3c | 2017-05-04 08:15:03 -0700 | [diff] [blame] | 3607 | rc = qed_fw_l2_queue(p_hwfn, qid, &fw_qid); |
Sudarsana Reddy Kalluru | 722003a | 2016-06-21 09:36:21 -0400 | [diff] [blame] | 3608 | if (rc) |
| 3609 | return rc; |
| 3610 | |
| 3611 | rc = qed_int_set_timer_res(p_hwfn, p_ptt, timer_res, sb_id, false); |
| 3612 | if (rc) |
| 3613 | goto out; |
| 3614 | |
| 3615 | address = BAR0_MAP_REG_USDM_RAM + USTORM_ETH_QUEUE_ZONE_OFFSET(fw_qid); |
| 3616 | |
| 3617 | rc = qed_set_coalesce(p_hwfn, p_ptt, address, ð_qzone, |
| 3618 | sizeof(struct ustorm_eth_queue_zone), timeset); |
| 3619 | if (rc) |
| 3620 | goto out; |
| 3621 | |
| 3622 | p_hwfn->cdev->rx_coalesce_usecs = coalesce; |
| 3623 | out: |
| 3624 | return rc; |
| 3625 | } |
| 3626 | |
| 3627 | int qed_set_txq_coalesce(struct qed_hwfn *p_hwfn, struct qed_ptt *p_ptt, |
sudarsana.kalluru@cavium.com | f870a3c | 2017-05-04 08:15:03 -0700 | [diff] [blame] | 3628 | u16 coalesce, u16 qid, u16 sb_id) |
Sudarsana Reddy Kalluru | 722003a | 2016-06-21 09:36:21 -0400 | [diff] [blame] | 3629 | { |
| 3630 | struct xstorm_eth_queue_zone eth_qzone; |
| 3631 | u8 timeset, timer_res; |
| 3632 | u16 fw_qid = 0; |
| 3633 | u32 address; |
| 3634 | int rc; |
| 3635 | |
| 3636 | /* Coalesce = (timeset << timer-resolution), timeset is 7bit wide */ |
| 3637 | if (coalesce <= 0x7F) { |
| 3638 | timer_res = 0; |
| 3639 | } else if (coalesce <= 0xFF) { |
| 3640 | timer_res = 1; |
| 3641 | } else if (coalesce <= 0x1FF) { |
| 3642 | timer_res = 2; |
| 3643 | } else { |
| 3644 | DP_ERR(p_hwfn, "Invalid coalesce value - %d\n", coalesce); |
| 3645 | return -EINVAL; |
| 3646 | } |
| 3647 | timeset = (u8)(coalesce >> timer_res); |
| 3648 | |
sudarsana.kalluru@cavium.com | f870a3c | 2017-05-04 08:15:03 -0700 | [diff] [blame] | 3649 | rc = qed_fw_l2_queue(p_hwfn, qid, &fw_qid); |
Sudarsana Reddy Kalluru | 722003a | 2016-06-21 09:36:21 -0400 | [diff] [blame] | 3650 | if (rc) |
| 3651 | return rc; |
| 3652 | |
| 3653 | rc = qed_int_set_timer_res(p_hwfn, p_ptt, timer_res, sb_id, true); |
| 3654 | if (rc) |
| 3655 | goto out; |
| 3656 | |
| 3657 | address = BAR0_MAP_REG_XSDM_RAM + XSTORM_ETH_QUEUE_ZONE_OFFSET(fw_qid); |
| 3658 | |
| 3659 | rc = qed_set_coalesce(p_hwfn, p_ptt, address, ð_qzone, |
| 3660 | sizeof(struct xstorm_eth_queue_zone), timeset); |
| 3661 | if (rc) |
| 3662 | goto out; |
| 3663 | |
| 3664 | p_hwfn->cdev->tx_coalesce_usecs = coalesce; |
| 3665 | out: |
| 3666 | return rc; |
| 3667 | } |
| 3668 | |
Manish Chopra | bcd197c | 2016-04-26 10:56:08 -0400 | [diff] [blame] | 3669 | /* Calculate final WFQ values for all vports and configure them. |
| 3670 | * After this configuration each vport will have |
| 3671 | * approx min rate = min_pf_rate * (vport_wfq / QED_WFQ_UNIT) |
| 3672 | */ |
| 3673 | static void qed_configure_wfq_for_all_vports(struct qed_hwfn *p_hwfn, |
| 3674 | struct qed_ptt *p_ptt, |
| 3675 | u32 min_pf_rate) |
| 3676 | { |
| 3677 | struct init_qm_vport_params *vport_params; |
| 3678 | int i; |
| 3679 | |
| 3680 | vport_params = p_hwfn->qm_info.qm_vport_params; |
| 3681 | |
| 3682 | for (i = 0; i < p_hwfn->qm_info.num_vports; i++) { |
| 3683 | u32 wfq_speed = p_hwfn->qm_info.wfq_data[i].min_speed; |
| 3684 | |
| 3685 | vport_params[i].vport_wfq = (wfq_speed * QED_WFQ_UNIT) / |
| 3686 | min_pf_rate; |
| 3687 | qed_init_vport_wfq(p_hwfn, p_ptt, |
| 3688 | vport_params[i].first_tx_pq_id, |
| 3689 | vport_params[i].vport_wfq); |
| 3690 | } |
| 3691 | } |
| 3692 | |
| 3693 | static void qed_init_wfq_default_param(struct qed_hwfn *p_hwfn, |
| 3694 | u32 min_pf_rate) |
| 3695 | |
| 3696 | { |
| 3697 | int i; |
| 3698 | |
| 3699 | for (i = 0; i < p_hwfn->qm_info.num_vports; i++) |
| 3700 | p_hwfn->qm_info.qm_vport_params[i].vport_wfq = 1; |
| 3701 | } |
| 3702 | |
| 3703 | static void qed_disable_wfq_for_all_vports(struct qed_hwfn *p_hwfn, |
| 3704 | struct qed_ptt *p_ptt, |
| 3705 | u32 min_pf_rate) |
| 3706 | { |
| 3707 | struct init_qm_vport_params *vport_params; |
| 3708 | int i; |
| 3709 | |
| 3710 | vport_params = p_hwfn->qm_info.qm_vport_params; |
| 3711 | |
| 3712 | for (i = 0; i < p_hwfn->qm_info.num_vports; i++) { |
| 3713 | qed_init_wfq_default_param(p_hwfn, min_pf_rate); |
| 3714 | qed_init_vport_wfq(p_hwfn, p_ptt, |
| 3715 | vport_params[i].first_tx_pq_id, |
| 3716 | vport_params[i].vport_wfq); |
| 3717 | } |
| 3718 | } |
| 3719 | |
| 3720 | /* This function performs several validations for WFQ |
| 3721 | * configuration and required min rate for a given vport |
| 3722 | * 1. req_rate must be greater than one percent of min_pf_rate. |
| 3723 | * 2. req_rate should not cause other vports [not configured for WFQ explicitly] |
| 3724 | * rates to get less than one percent of min_pf_rate. |
| 3725 | * 3. total_req_min_rate [all vports min rate sum] shouldn't exceed min_pf_rate. |
| 3726 | */ |
| 3727 | static int qed_init_wfq_param(struct qed_hwfn *p_hwfn, |
Yuval Mintz | 1a635e4 | 2016-08-15 10:42:43 +0300 | [diff] [blame] | 3728 | u16 vport_id, u32 req_rate, u32 min_pf_rate) |
Manish Chopra | bcd197c | 2016-04-26 10:56:08 -0400 | [diff] [blame] | 3729 | { |
| 3730 | u32 total_req_min_rate = 0, total_left_rate = 0, left_rate_per_vp = 0; |
| 3731 | int non_requested_count = 0, req_count = 0, i, num_vports; |
| 3732 | |
| 3733 | num_vports = p_hwfn->qm_info.num_vports; |
| 3734 | |
| 3735 | /* Accounting for the vports which are configured for WFQ explicitly */ |
| 3736 | for (i = 0; i < num_vports; i++) { |
| 3737 | u32 tmp_speed; |
| 3738 | |
| 3739 | if ((i != vport_id) && |
| 3740 | p_hwfn->qm_info.wfq_data[i].configured) { |
| 3741 | req_count++; |
| 3742 | tmp_speed = p_hwfn->qm_info.wfq_data[i].min_speed; |
| 3743 | total_req_min_rate += tmp_speed; |
| 3744 | } |
| 3745 | } |
| 3746 | |
| 3747 | /* Include current vport data as well */ |
| 3748 | req_count++; |
| 3749 | total_req_min_rate += req_rate; |
| 3750 | non_requested_count = num_vports - req_count; |
| 3751 | |
| 3752 | if (req_rate < min_pf_rate / QED_WFQ_UNIT) { |
| 3753 | DP_VERBOSE(p_hwfn, NETIF_MSG_LINK, |
| 3754 | "Vport [%d] - Requested rate[%d Mbps] is less than one percent of configured PF min rate[%d Mbps]\n", |
| 3755 | vport_id, req_rate, min_pf_rate); |
| 3756 | return -EINVAL; |
| 3757 | } |
| 3758 | |
| 3759 | if (num_vports > QED_WFQ_UNIT) { |
| 3760 | DP_VERBOSE(p_hwfn, NETIF_MSG_LINK, |
| 3761 | "Number of vports is greater than %d\n", |
| 3762 | QED_WFQ_UNIT); |
| 3763 | return -EINVAL; |
| 3764 | } |
| 3765 | |
| 3766 | if (total_req_min_rate > min_pf_rate) { |
| 3767 | DP_VERBOSE(p_hwfn, NETIF_MSG_LINK, |
| 3768 | "Total requested min rate for all vports[%d Mbps] is greater than configured PF min rate[%d Mbps]\n", |
| 3769 | total_req_min_rate, min_pf_rate); |
| 3770 | return -EINVAL; |
| 3771 | } |
| 3772 | |
| 3773 | total_left_rate = min_pf_rate - total_req_min_rate; |
| 3774 | |
| 3775 | left_rate_per_vp = total_left_rate / non_requested_count; |
| 3776 | if (left_rate_per_vp < min_pf_rate / QED_WFQ_UNIT) { |
| 3777 | DP_VERBOSE(p_hwfn, NETIF_MSG_LINK, |
| 3778 | "Non WFQ configured vports rate [%d Mbps] is less than one percent of configured PF min rate[%d Mbps]\n", |
| 3779 | left_rate_per_vp, min_pf_rate); |
| 3780 | return -EINVAL; |
| 3781 | } |
| 3782 | |
| 3783 | p_hwfn->qm_info.wfq_data[vport_id].min_speed = req_rate; |
| 3784 | p_hwfn->qm_info.wfq_data[vport_id].configured = true; |
| 3785 | |
| 3786 | for (i = 0; i < num_vports; i++) { |
| 3787 | if (p_hwfn->qm_info.wfq_data[i].configured) |
| 3788 | continue; |
| 3789 | |
| 3790 | p_hwfn->qm_info.wfq_data[i].min_speed = left_rate_per_vp; |
| 3791 | } |
| 3792 | |
| 3793 | return 0; |
| 3794 | } |
| 3795 | |
Yuval Mintz | 733def6 | 2016-05-11 16:36:22 +0300 | [diff] [blame] | 3796 | static int __qed_configure_vport_wfq(struct qed_hwfn *p_hwfn, |
| 3797 | struct qed_ptt *p_ptt, u16 vp_id, u32 rate) |
| 3798 | { |
| 3799 | struct qed_mcp_link_state *p_link; |
| 3800 | int rc = 0; |
| 3801 | |
| 3802 | p_link = &p_hwfn->cdev->hwfns[0].mcp_info->link_output; |
| 3803 | |
| 3804 | if (!p_link->min_pf_rate) { |
| 3805 | p_hwfn->qm_info.wfq_data[vp_id].min_speed = rate; |
| 3806 | p_hwfn->qm_info.wfq_data[vp_id].configured = true; |
| 3807 | return rc; |
| 3808 | } |
| 3809 | |
| 3810 | rc = qed_init_wfq_param(p_hwfn, vp_id, rate, p_link->min_pf_rate); |
| 3811 | |
Yuval Mintz | 1a635e4 | 2016-08-15 10:42:43 +0300 | [diff] [blame] | 3812 | if (!rc) |
Yuval Mintz | 733def6 | 2016-05-11 16:36:22 +0300 | [diff] [blame] | 3813 | qed_configure_wfq_for_all_vports(p_hwfn, p_ptt, |
| 3814 | p_link->min_pf_rate); |
| 3815 | else |
| 3816 | DP_NOTICE(p_hwfn, |
| 3817 | "Validation failed while configuring min rate\n"); |
| 3818 | |
| 3819 | return rc; |
| 3820 | } |
| 3821 | |
Manish Chopra | bcd197c | 2016-04-26 10:56:08 -0400 | [diff] [blame] | 3822 | static int __qed_configure_vp_wfq_on_link_change(struct qed_hwfn *p_hwfn, |
| 3823 | struct qed_ptt *p_ptt, |
| 3824 | u32 min_pf_rate) |
| 3825 | { |
| 3826 | bool use_wfq = false; |
| 3827 | int rc = 0; |
| 3828 | u16 i; |
| 3829 | |
| 3830 | /* Validate all pre configured vports for wfq */ |
| 3831 | for (i = 0; i < p_hwfn->qm_info.num_vports; i++) { |
| 3832 | u32 rate; |
| 3833 | |
| 3834 | if (!p_hwfn->qm_info.wfq_data[i].configured) |
| 3835 | continue; |
| 3836 | |
| 3837 | rate = p_hwfn->qm_info.wfq_data[i].min_speed; |
| 3838 | use_wfq = true; |
| 3839 | |
| 3840 | rc = qed_init_wfq_param(p_hwfn, i, rate, min_pf_rate); |
| 3841 | if (rc) { |
| 3842 | DP_NOTICE(p_hwfn, |
| 3843 | "WFQ validation failed while configuring min rate\n"); |
| 3844 | break; |
| 3845 | } |
| 3846 | } |
| 3847 | |
| 3848 | if (!rc && use_wfq) |
| 3849 | qed_configure_wfq_for_all_vports(p_hwfn, p_ptt, min_pf_rate); |
| 3850 | else |
| 3851 | qed_disable_wfq_for_all_vports(p_hwfn, p_ptt, min_pf_rate); |
| 3852 | |
| 3853 | return rc; |
| 3854 | } |
| 3855 | |
Yuval Mintz | 733def6 | 2016-05-11 16:36:22 +0300 | [diff] [blame] | 3856 | /* Main API for qed clients to configure vport min rate. |
| 3857 | * vp_id - vport id in PF Range[0 - (total_num_vports_per_pf - 1)] |
| 3858 | * rate - Speed in Mbps needs to be assigned to a given vport. |
| 3859 | */ |
| 3860 | int qed_configure_vport_wfq(struct qed_dev *cdev, u16 vp_id, u32 rate) |
| 3861 | { |
| 3862 | int i, rc = -EINVAL; |
| 3863 | |
| 3864 | /* Currently not supported; Might change in future */ |
| 3865 | if (cdev->num_hwfns > 1) { |
| 3866 | DP_NOTICE(cdev, |
| 3867 | "WFQ configuration is not supported for this device\n"); |
| 3868 | return rc; |
| 3869 | } |
| 3870 | |
| 3871 | for_each_hwfn(cdev, i) { |
| 3872 | struct qed_hwfn *p_hwfn = &cdev->hwfns[i]; |
| 3873 | struct qed_ptt *p_ptt; |
| 3874 | |
| 3875 | p_ptt = qed_ptt_acquire(p_hwfn); |
| 3876 | if (!p_ptt) |
| 3877 | return -EBUSY; |
| 3878 | |
| 3879 | rc = __qed_configure_vport_wfq(p_hwfn, p_ptt, vp_id, rate); |
| 3880 | |
Yuval Mintz | d572c43 | 2016-07-27 14:45:23 +0300 | [diff] [blame] | 3881 | if (rc) { |
Yuval Mintz | 733def6 | 2016-05-11 16:36:22 +0300 | [diff] [blame] | 3882 | qed_ptt_release(p_hwfn, p_ptt); |
| 3883 | return rc; |
| 3884 | } |
| 3885 | |
| 3886 | qed_ptt_release(p_hwfn, p_ptt); |
| 3887 | } |
| 3888 | |
| 3889 | return rc; |
| 3890 | } |
| 3891 | |
Manish Chopra | bcd197c | 2016-04-26 10:56:08 -0400 | [diff] [blame] | 3892 | /* API to configure WFQ from mcp link change */ |
Mintz, Yuval | 6f437d4 | 2017-02-27 11:06:33 +0200 | [diff] [blame] | 3893 | void qed_configure_vp_wfq_on_link_change(struct qed_dev *cdev, |
| 3894 | struct qed_ptt *p_ptt, u32 min_pf_rate) |
Manish Chopra | bcd197c | 2016-04-26 10:56:08 -0400 | [diff] [blame] | 3895 | { |
| 3896 | int i; |
| 3897 | |
Yuval Mintz | 3e7cfce | 2016-05-26 11:01:24 +0300 | [diff] [blame] | 3898 | if (cdev->num_hwfns > 1) { |
| 3899 | DP_VERBOSE(cdev, |
| 3900 | NETIF_MSG_LINK, |
| 3901 | "WFQ configuration is not supported for this device\n"); |
| 3902 | return; |
| 3903 | } |
| 3904 | |
Manish Chopra | bcd197c | 2016-04-26 10:56:08 -0400 | [diff] [blame] | 3905 | for_each_hwfn(cdev, i) { |
| 3906 | struct qed_hwfn *p_hwfn = &cdev->hwfns[i]; |
| 3907 | |
Mintz, Yuval | 6f437d4 | 2017-02-27 11:06:33 +0200 | [diff] [blame] | 3908 | __qed_configure_vp_wfq_on_link_change(p_hwfn, p_ptt, |
Manish Chopra | bcd197c | 2016-04-26 10:56:08 -0400 | [diff] [blame] | 3909 | min_pf_rate); |
| 3910 | } |
| 3911 | } |
Manish Chopra | 4b01e51 | 2016-04-26 10:56:09 -0400 | [diff] [blame] | 3912 | |
| 3913 | int __qed_configure_pf_max_bandwidth(struct qed_hwfn *p_hwfn, |
| 3914 | struct qed_ptt *p_ptt, |
| 3915 | struct qed_mcp_link_state *p_link, |
| 3916 | u8 max_bw) |
| 3917 | { |
| 3918 | int rc = 0; |
| 3919 | |
| 3920 | p_hwfn->mcp_info->func_info.bandwidth_max = max_bw; |
| 3921 | |
| 3922 | if (!p_link->line_speed && (max_bw != 100)) |
| 3923 | return rc; |
| 3924 | |
| 3925 | p_link->speed = (p_link->line_speed * max_bw) / 100; |
| 3926 | p_hwfn->qm_info.pf_rl = p_link->speed; |
| 3927 | |
| 3928 | /* Since the limiter also affects Tx-switched traffic, we don't want it |
| 3929 | * to limit such traffic in case there's no actual limit. |
| 3930 | * In that case, set limit to imaginary high boundary. |
| 3931 | */ |
| 3932 | if (max_bw == 100) |
| 3933 | p_hwfn->qm_info.pf_rl = 100000; |
| 3934 | |
| 3935 | rc = qed_init_pf_rl(p_hwfn, p_ptt, p_hwfn->rel_pf_id, |
| 3936 | p_hwfn->qm_info.pf_rl); |
| 3937 | |
| 3938 | DP_VERBOSE(p_hwfn, NETIF_MSG_LINK, |
| 3939 | "Configured MAX bandwidth to be %08x Mb/sec\n", |
| 3940 | p_link->speed); |
| 3941 | |
| 3942 | return rc; |
| 3943 | } |
| 3944 | |
| 3945 | /* Main API to configure PF max bandwidth where bw range is [1 - 100] */ |
| 3946 | int qed_configure_pf_max_bandwidth(struct qed_dev *cdev, u8 max_bw) |
| 3947 | { |
| 3948 | int i, rc = -EINVAL; |
| 3949 | |
| 3950 | if (max_bw < 1 || max_bw > 100) { |
| 3951 | DP_NOTICE(cdev, "PF max bw valid range is [1-100]\n"); |
| 3952 | return rc; |
| 3953 | } |
| 3954 | |
| 3955 | for_each_hwfn(cdev, i) { |
| 3956 | struct qed_hwfn *p_hwfn = &cdev->hwfns[i]; |
| 3957 | struct qed_hwfn *p_lead = QED_LEADING_HWFN(cdev); |
| 3958 | struct qed_mcp_link_state *p_link; |
| 3959 | struct qed_ptt *p_ptt; |
| 3960 | |
| 3961 | p_link = &p_lead->mcp_info->link_output; |
| 3962 | |
| 3963 | p_ptt = qed_ptt_acquire(p_hwfn); |
| 3964 | if (!p_ptt) |
| 3965 | return -EBUSY; |
| 3966 | |
| 3967 | rc = __qed_configure_pf_max_bandwidth(p_hwfn, p_ptt, |
| 3968 | p_link, max_bw); |
| 3969 | |
| 3970 | qed_ptt_release(p_hwfn, p_ptt); |
| 3971 | |
| 3972 | if (rc) |
| 3973 | break; |
| 3974 | } |
| 3975 | |
| 3976 | return rc; |
| 3977 | } |
Manish Chopra | a64b02d | 2016-04-26 10:56:10 -0400 | [diff] [blame] | 3978 | |
| 3979 | int __qed_configure_pf_min_bandwidth(struct qed_hwfn *p_hwfn, |
| 3980 | struct qed_ptt *p_ptt, |
| 3981 | struct qed_mcp_link_state *p_link, |
| 3982 | u8 min_bw) |
| 3983 | { |
| 3984 | int rc = 0; |
| 3985 | |
| 3986 | p_hwfn->mcp_info->func_info.bandwidth_min = min_bw; |
| 3987 | p_hwfn->qm_info.pf_wfq = min_bw; |
| 3988 | |
| 3989 | if (!p_link->line_speed) |
| 3990 | return rc; |
| 3991 | |
| 3992 | p_link->min_pf_rate = (p_link->line_speed * min_bw) / 100; |
| 3993 | |
| 3994 | rc = qed_init_pf_wfq(p_hwfn, p_ptt, p_hwfn->rel_pf_id, min_bw); |
| 3995 | |
| 3996 | DP_VERBOSE(p_hwfn, NETIF_MSG_LINK, |
| 3997 | "Configured MIN bandwidth to be %d Mb/sec\n", |
| 3998 | p_link->min_pf_rate); |
| 3999 | |
| 4000 | return rc; |
| 4001 | } |
| 4002 | |
| 4003 | /* Main API to configure PF min bandwidth where bw range is [1-100] */ |
| 4004 | int qed_configure_pf_min_bandwidth(struct qed_dev *cdev, u8 min_bw) |
| 4005 | { |
| 4006 | int i, rc = -EINVAL; |
| 4007 | |
| 4008 | if (min_bw < 1 || min_bw > 100) { |
| 4009 | DP_NOTICE(cdev, "PF min bw valid range is [1-100]\n"); |
| 4010 | return rc; |
| 4011 | } |
| 4012 | |
| 4013 | for_each_hwfn(cdev, i) { |
| 4014 | struct qed_hwfn *p_hwfn = &cdev->hwfns[i]; |
| 4015 | struct qed_hwfn *p_lead = QED_LEADING_HWFN(cdev); |
| 4016 | struct qed_mcp_link_state *p_link; |
| 4017 | struct qed_ptt *p_ptt; |
| 4018 | |
| 4019 | p_link = &p_lead->mcp_info->link_output; |
| 4020 | |
| 4021 | p_ptt = qed_ptt_acquire(p_hwfn); |
| 4022 | if (!p_ptt) |
| 4023 | return -EBUSY; |
| 4024 | |
| 4025 | rc = __qed_configure_pf_min_bandwidth(p_hwfn, p_ptt, |
| 4026 | p_link, min_bw); |
| 4027 | if (rc) { |
| 4028 | qed_ptt_release(p_hwfn, p_ptt); |
| 4029 | return rc; |
| 4030 | } |
| 4031 | |
| 4032 | if (p_link->min_pf_rate) { |
| 4033 | u32 min_rate = p_link->min_pf_rate; |
| 4034 | |
| 4035 | rc = __qed_configure_vp_wfq_on_link_change(p_hwfn, |
| 4036 | p_ptt, |
| 4037 | min_rate); |
| 4038 | } |
| 4039 | |
| 4040 | qed_ptt_release(p_hwfn, p_ptt); |
| 4041 | } |
| 4042 | |
| 4043 | return rc; |
| 4044 | } |
Yuval Mintz | 733def6 | 2016-05-11 16:36:22 +0300 | [diff] [blame] | 4045 | |
| 4046 | void qed_clean_wfq_db(struct qed_hwfn *p_hwfn, struct qed_ptt *p_ptt) |
| 4047 | { |
| 4048 | struct qed_mcp_link_state *p_link; |
| 4049 | |
| 4050 | p_link = &p_hwfn->mcp_info->link_output; |
| 4051 | |
| 4052 | if (p_link->min_pf_rate) |
| 4053 | qed_disable_wfq_for_all_vports(p_hwfn, p_ptt, |
| 4054 | p_link->min_pf_rate); |
| 4055 | |
| 4056 | memset(p_hwfn->qm_info.wfq_data, 0, |
| 4057 | sizeof(*p_hwfn->qm_info.wfq_data) * p_hwfn->qm_info.num_vports); |
| 4058 | } |
Mintz, Yuval | 9c79dda | 2017-03-14 16:23:54 +0200 | [diff] [blame] | 4059 | |
| 4060 | int qed_device_num_engines(struct qed_dev *cdev) |
| 4061 | { |
| 4062 | return QED_IS_BB(cdev) ? 2 : 1; |
| 4063 | } |
sudarsana.kalluru@cavium.com | db82f70 | 2017-04-26 09:00:50 -0700 | [diff] [blame] | 4064 | |
| 4065 | static int qed_device_num_ports(struct qed_dev *cdev) |
| 4066 | { |
| 4067 | /* in CMT always only one port */ |
| 4068 | if (cdev->num_hwfns > 1) |
| 4069 | return 1; |
| 4070 | |
Tomer Tayar | 78cea9f | 2017-05-23 09:41:22 +0300 | [diff] [blame] | 4071 | return cdev->num_ports_in_engine * qed_device_num_engines(cdev); |
sudarsana.kalluru@cavium.com | db82f70 | 2017-04-26 09:00:50 -0700 | [diff] [blame] | 4072 | } |
| 4073 | |
| 4074 | int qed_device_get_port_id(struct qed_dev *cdev) |
| 4075 | { |
| 4076 | return (QED_LEADING_HWFN(cdev)->abs_pf_id) % qed_device_num_ports(cdev); |
| 4077 | } |