blob: 58d3f649905cfb078d518ccc46c998b727c1561a [file] [log] [blame]
Emmanuel Grumbachab697a92011-07-11 07:35:34 -07001/******************************************************************************
2 *
Johannes Berg128e63e2013-01-21 21:39:26 +01003 * Copyright(c) 2003 - 2013 Intel Corporation. All rights reserved.
Emmanuel Grumbachab697a92011-07-11 07:35:34 -07004 *
5 * Portions of this file are derived from the ipw3945 project, as well
6 * as portions of the ieee80211 subsystem header files.
7 *
8 * This program is free software; you can redistribute it and/or modify it
9 * under the terms of version 2 of the GNU General Public License as
10 * published by the Free Software Foundation.
11 *
12 * This program is distributed in the hope that it will be useful, but WITHOUT
13 * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
14 * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
15 * more details.
16 *
17 * You should have received a copy of the GNU General Public License along with
18 * this program; if not, write to the Free Software Foundation, Inc.,
19 * 51 Franklin Street, Fifth Floor, Boston, MA 02110, USA
20 *
21 * The full GNU General Public License is included in this distribution in the
22 * file called LICENSE.
23 *
24 * Contact Information:
25 * Intel Linux Wireless <ilw@linux.intel.com>
26 * Intel Corporation, 5200 N.E. Elam Young Parkway, Hillsboro, OR 97124-6497
27 *
28 *****************************************************************************/
29#include <linux/sched.h>
30#include <linux/wait.h>
Emmanuel Grumbach1a361cd2011-07-11 07:44:57 -070031#include <linux/gfp.h>
Emmanuel Grumbachab697a92011-07-11 07:35:34 -070032
Johannes Berg1b29dc92012-03-06 13:30:50 -080033#include "iwl-prph.h"
Emmanuel Grumbachab697a92011-07-11 07:35:34 -070034#include "iwl-io.h"
Johannes Berg6468a012012-05-16 19:13:54 +020035#include "internal.h"
Emmanuel Grumbachdb70f292012-02-09 16:08:15 +020036#include "iwl-op-mode.h"
Emmanuel Grumbachab697a92011-07-11 07:35:34 -070037
38/******************************************************************************
39 *
40 * RX path functions
41 *
42 ******************************************************************************/
43
44/*
45 * Rx theory of operation
46 *
47 * Driver allocates a circular buffer of Receive Buffer Descriptors (RBDs),
48 * each of which point to Receive Buffers to be filled by the NIC. These get
49 * used not only for Rx frames, but for any command response or notification
50 * from the NIC. The driver and NIC manage the Rx buffers by means
51 * of indexes into the circular buffer.
52 *
53 * Rx Queue Indexes
54 * The host/firmware share two index registers for managing the Rx buffers.
55 *
56 * The READ index maps to the first position that the firmware may be writing
57 * to -- the driver can read up to (but not including) this position and get
58 * good data.
59 * The READ index is managed by the firmware once the card is enabled.
60 *
61 * The WRITE index maps to the last position the driver has read from -- the
62 * position preceding WRITE is the last slot the firmware can place a packet.
63 *
64 * The queue is empty (no good data) if WRITE = READ - 1, and is full if
65 * WRITE = READ.
66 *
67 * During initialization, the host sets up the READ queue position to the first
68 * INDEX position, and WRITE to the last (READ - 1 wrapped)
69 *
70 * When the firmware places a packet in a buffer, it will advance the READ index
71 * and fire the RX interrupt. The driver can then query the READ index and
72 * process as many packets as possible, moving the WRITE index forward as it
73 * resets the Rx queue buffers with new memory.
74 *
75 * The management in the driver is as follows:
76 * + A list of pre-allocated SKBs is stored in iwl->rxq->rx_free. When
77 * iwl->rxq->free_count drops to or below RX_LOW_WATERMARK, work is scheduled
78 * to replenish the iwl->rxq->rx_free.
Emmanuel Grumbach990aa6d2012-11-14 12:39:52 +020079 * + In iwl_pcie_rx_replenish (scheduled) if 'processed' != 'read' then the
Emmanuel Grumbachab697a92011-07-11 07:35:34 -070080 * iwl->rxq is replenished and the READ INDEX is updated (updating the
81 * 'processed' and 'read' driver indexes as well)
82 * + A received packet is processed and handed to the kernel network stack,
83 * detached from the iwl->rxq. The driver 'processed' index is updated.
Johannes Berg2bfb5092012-12-27 21:43:48 +010084 * + The Host/Firmware iwl->rxq is replenished at irq thread time from the
85 * rx_free list. If there are no allocated buffers in iwl->rxq->rx_free,
86 * the READ INDEX is not incremented and iwl->status(RX_STALLED) is set.
87 * If there were enough free buffers and RX_STALLED is set it is cleared.
Emmanuel Grumbachab697a92011-07-11 07:35:34 -070088 *
89 *
90 * Driver sequence:
91 *
Emmanuel Grumbach990aa6d2012-11-14 12:39:52 +020092 * iwl_rxq_alloc() Allocates rx_free
93 * iwl_pcie_rx_replenish() Replenishes rx_free list from rx_used, and calls
94 * iwl_pcie_rxq_restock
95 * iwl_pcie_rxq_restock() Moves available buffers from rx_free into Rx
Emmanuel Grumbachab697a92011-07-11 07:35:34 -070096 * queue, updates firmware pointers, and updates
97 * the WRITE index. If insufficient rx_free buffers
Emmanuel Grumbach990aa6d2012-11-14 12:39:52 +020098 * are available, schedules iwl_pcie_rx_replenish
Emmanuel Grumbachab697a92011-07-11 07:35:34 -070099 *
100 * -- enable interrupts --
Emmanuel Grumbach990aa6d2012-11-14 12:39:52 +0200101 * ISR - iwl_rx() Detach iwl_rx_mem_buffers from pool up to the
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700102 * READ INDEX, detaching the SKB from the pool.
103 * Moves the packet buffer from queue to rx_used.
Emmanuel Grumbach990aa6d2012-11-14 12:39:52 +0200104 * Calls iwl_pcie_rxq_restock to refill any empty
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700105 * slots.
106 * ...
107 *
108 */
109
Emmanuel Grumbach990aa6d2012-11-14 12:39:52 +0200110/*
111 * iwl_rxq_space - Return number of free slots available in queue.
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700112 */
Johannes Bergfecba092013-06-20 21:56:49 +0200113static int iwl_rxq_space(const struct iwl_rxq *rxq)
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700114{
Ido Yariv351746c2013-07-15 12:41:27 -0400115 /* Make sure RX_QUEUE_SIZE is a power of 2 */
116 BUILD_BUG_ON(RX_QUEUE_SIZE & (RX_QUEUE_SIZE - 1));
Johannes Bergfecba092013-06-20 21:56:49 +0200117
Ido Yariv351746c2013-07-15 12:41:27 -0400118 /*
119 * There can be up to (RX_QUEUE_SIZE - 1) free slots, to avoid ambiguity
120 * between empty and completely full queues.
121 * The following is equivalent to modulo by RX_QUEUE_SIZE and is well
122 * defined for negative dividends.
123 */
124 return (rxq->read - rxq->write - 1) & (RX_QUEUE_SIZE - 1);
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700125}
126
Emmanuel Grumbach990aa6d2012-11-14 12:39:52 +0200127/*
Emmanuel Grumbach9805c4462012-11-14 14:44:18 +0200128 * iwl_dma_addr2rbd_ptr - convert a DMA address to a uCode read buffer ptr
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700129 */
Emmanuel Grumbach9805c4462012-11-14 14:44:18 +0200130static inline __le32 iwl_pcie_dma_addr2rbd_ptr(dma_addr_t dma_addr)
131{
132 return cpu_to_le32((u32)(dma_addr >> 8));
133}
134
Emmanuel Grumbach49bd072d2012-11-18 13:14:51 +0200135/*
136 * iwl_pcie_rx_stop - stops the Rx DMA
137 */
Emmanuel Grumbach9805c4462012-11-14 14:44:18 +0200138int iwl_pcie_rx_stop(struct iwl_trans *trans)
139{
Emmanuel Grumbach9805c4462012-11-14 14:44:18 +0200140 iwl_write_direct32(trans, FH_MEM_RCSR_CHNL0_CONFIG_REG, 0);
141 return iwl_poll_direct_bit(trans, FH_MEM_RSSR_RX_STATUS_REG,
142 FH_RSSR_CHNL0_RX_STATUS_CHNL_IDLE, 1000);
143}
144
145/*
Emmanuel Grumbach990aa6d2012-11-14 12:39:52 +0200146 * iwl_pcie_rxq_inc_wr_ptr - Update the write pointer for the RX queue
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700147 */
Johannes Bergfecba092013-06-20 21:56:49 +0200148static void iwl_pcie_rxq_inc_wr_ptr(struct iwl_trans *trans,
149 struct iwl_rxq *rxq)
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700150{
151 unsigned long flags;
152 u32 reg;
153
Johannes Bergfecba092013-06-20 21:56:49 +0200154 spin_lock_irqsave(&rxq->lock, flags);
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700155
Johannes Bergfecba092013-06-20 21:56:49 +0200156 if (rxq->need_update == 0)
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700157 goto exit_unlock;
158
Emmanuel Grumbach035f7ff2012-03-26 08:57:01 -0700159 if (trans->cfg->base_params->shadow_reg_enable) {
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700160 /* shadow register enabled */
161 /* Device expects a multiple of 8 */
Johannes Bergfecba092013-06-20 21:56:49 +0200162 rxq->write_actual = (rxq->write & ~0x7);
163 iwl_write32(trans, FH_RSCSR_CHNL0_WPTR, rxq->write_actual);
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700164 } else {
165 /* If power-saving is in use, make sure device is awake */
Arik Nemtsoveb7ff772013-12-01 12:30:38 +0200166 if (test_bit(STATUS_TPOWER_PMI, &trans->status)) {
Emmanuel Grumbach1042db22012-01-03 16:56:15 +0200167 reg = iwl_read32(trans, CSR_UCODE_DRV_GP1);
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700168
169 if (reg & CSR_UCODE_DRV_GP1_BIT_MAC_SLEEP) {
Emmanuel Grumbach5a878bf2011-08-25 23:10:51 -0700170 IWL_DEBUG_INFO(trans,
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700171 "Rx queue requesting wakeup,"
172 " GP1 = 0x%x\n", reg);
Emmanuel Grumbach1042db22012-01-03 16:56:15 +0200173 iwl_set_bit(trans, CSR_GP_CNTRL,
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700174 CSR_GP_CNTRL_REG_FLAG_MAC_ACCESS_REQ);
175 goto exit_unlock;
176 }
177
Johannes Bergfecba092013-06-20 21:56:49 +0200178 rxq->write_actual = (rxq->write & ~0x7);
Emmanuel Grumbach1042db22012-01-03 16:56:15 +0200179 iwl_write_direct32(trans, FH_RSCSR_CHNL0_WPTR,
Johannes Bergfecba092013-06-20 21:56:49 +0200180 rxq->write_actual);
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700181
182 /* Else device is assumed to be awake */
183 } else {
184 /* Device expects a multiple of 8 */
Johannes Bergfecba092013-06-20 21:56:49 +0200185 rxq->write_actual = (rxq->write & ~0x7);
Emmanuel Grumbach1042db22012-01-03 16:56:15 +0200186 iwl_write_direct32(trans, FH_RSCSR_CHNL0_WPTR,
Johannes Bergfecba092013-06-20 21:56:49 +0200187 rxq->write_actual);
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700188 }
189 }
Johannes Bergfecba092013-06-20 21:56:49 +0200190 rxq->need_update = 0;
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700191
192 exit_unlock:
Johannes Bergfecba092013-06-20 21:56:49 +0200193 spin_unlock_irqrestore(&rxq->lock, flags);
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700194}
195
Emmanuel Grumbach990aa6d2012-11-14 12:39:52 +0200196/*
Emmanuel Grumbach990aa6d2012-11-14 12:39:52 +0200197 * iwl_pcie_rxq_restock - refill RX queue from pre-allocated pool
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700198 *
199 * If there are slots in the RX queue that need to be restocked,
200 * and we have free pre-allocated buffers, fill the ranks as much
201 * as we can, pulling from rx_free.
202 *
203 * This moves the 'write' index forward to catch up with 'processed', and
204 * also updates the memory address in the firmware to reference the new
205 * target buffer.
206 */
Emmanuel Grumbach990aa6d2012-11-14 12:39:52 +0200207static void iwl_pcie_rxq_restock(struct iwl_trans *trans)
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700208{
Johannes Berg20d3b642012-05-16 22:54:29 +0200209 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
Emmanuel Grumbach990aa6d2012-11-14 12:39:52 +0200210 struct iwl_rxq *rxq = &trans_pcie->rxq;
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700211 struct iwl_rx_mem_buffer *rxb;
212 unsigned long flags;
213
Emmanuel Grumbach74390462012-09-09 16:58:07 +0300214 /*
215 * If the device isn't enabled - not need to try to add buffers...
216 * This can happen when we stop the device and still have an interrupt
Johannes Berg2bfb5092012-12-27 21:43:48 +0100217 * pending. We stop the APM before we sync the interrupts because we
218 * have to (see comment there). On the other hand, since the APM is
219 * stopped, we cannot access the HW (in particular not prph).
Emmanuel Grumbach74390462012-09-09 16:58:07 +0300220 * So don't try to restock if the APM has been already stopped.
221 */
Arik Nemtsoveb7ff772013-12-01 12:30:38 +0200222 if (!test_bit(STATUS_DEVICE_ENABLED, &trans->status))
Emmanuel Grumbach74390462012-09-09 16:58:07 +0300223 return;
224
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700225 spin_lock_irqsave(&rxq->lock, flags);
Emmanuel Grumbach990aa6d2012-11-14 12:39:52 +0200226 while ((iwl_rxq_space(rxq) > 0) && (rxq->free_count)) {
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700227 /* The overwritten rxb must be a used one */
228 rxb = rxq->queue[rxq->write];
229 BUG_ON(rxb && rxb->page);
230
231 /* Get next free Rx buffer, remove from free list */
Johannes Berge2b19302012-11-04 09:31:25 +0100232 rxb = list_first_entry(&rxq->rx_free, struct iwl_rx_mem_buffer,
233 list);
234 list_del(&rxb->list);
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700235
236 /* Point to Rx buffer via next RBD in circular buffer */
Emmanuel Grumbach9805c4462012-11-14 14:44:18 +0200237 rxq->bd[rxq->write] = iwl_pcie_dma_addr2rbd_ptr(rxb->page_dma);
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700238 rxq->queue[rxq->write] = rxb;
239 rxq->write = (rxq->write + 1) & RX_QUEUE_MASK;
240 rxq->free_count--;
241 }
242 spin_unlock_irqrestore(&rxq->lock, flags);
243 /* If the pre-allocated buffer pool is dropping low, schedule to
244 * refill it */
245 if (rxq->free_count <= RX_LOW_WATERMARK)
Johannes Berg1ee158d2012-02-17 10:07:44 -0800246 schedule_work(&trans_pcie->rx_replenish);
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700247
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700248 /* If we've added more space for the firmware to place data, tell it.
249 * Increment device's write pointer in multiples of 8. */
250 if (rxq->write_actual != (rxq->write & ~0x7)) {
251 spin_lock_irqsave(&rxq->lock, flags);
252 rxq->need_update = 1;
253 spin_unlock_irqrestore(&rxq->lock, flags);
Emmanuel Grumbach990aa6d2012-11-14 12:39:52 +0200254 iwl_pcie_rxq_inc_wr_ptr(trans, rxq);
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700255 }
256}
257
Emmanuel Grumbach358a46d2012-09-09 16:39:18 +0300258/*
Emmanuel Grumbach9805c4462012-11-14 14:44:18 +0200259 * iwl_pcie_rxq_alloc_rbs - allocate a page for each used RBD
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700260 *
Emmanuel Grumbach358a46d2012-09-09 16:39:18 +0300261 * A used RBD is an Rx buffer that has been given to the stack. To use it again
262 * a page must be allocated and the RBD must point to the page. This function
263 * doesn't change the HW pointer but handles the list of pages that is used by
Emmanuel Grumbach990aa6d2012-11-14 12:39:52 +0200264 * iwl_pcie_rxq_restock. The latter function will update the HW to use the newly
Emmanuel Grumbach358a46d2012-09-09 16:39:18 +0300265 * allocated buffers.
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700266 */
Emmanuel Grumbach9805c4462012-11-14 14:44:18 +0200267static void iwl_pcie_rxq_alloc_rbs(struct iwl_trans *trans, gfp_t priority)
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700268{
Johannes Berg20d3b642012-05-16 22:54:29 +0200269 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
Emmanuel Grumbach990aa6d2012-11-14 12:39:52 +0200270 struct iwl_rxq *rxq = &trans_pcie->rxq;
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700271 struct iwl_rx_mem_buffer *rxb;
272 struct page *page;
273 unsigned long flags;
274 gfp_t gfp_mask = priority;
275
276 while (1) {
277 spin_lock_irqsave(&rxq->lock, flags);
278 if (list_empty(&rxq->rx_used)) {
279 spin_unlock_irqrestore(&rxq->lock, flags);
280 return;
281 }
282 spin_unlock_irqrestore(&rxq->lock, flags);
283
284 if (rxq->free_count > RX_LOW_WATERMARK)
285 gfp_mask |= __GFP_NOWARN;
286
Johannes Bergb2cf4102012-04-09 17:46:51 -0700287 if (trans_pcie->rx_page_order > 0)
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700288 gfp_mask |= __GFP_COMP;
289
290 /* Alloc a new receive buffer */
Johannes Berg20d3b642012-05-16 22:54:29 +0200291 page = alloc_pages(gfp_mask, trans_pcie->rx_page_order);
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700292 if (!page) {
293 if (net_ratelimit())
Emmanuel Grumbach5a878bf2011-08-25 23:10:51 -0700294 IWL_DEBUG_INFO(trans, "alloc_pages failed, "
Emmanuel Grumbachd6189122011-08-25 23:10:39 -0700295 "order: %d\n",
Johannes Bergb2cf4102012-04-09 17:46:51 -0700296 trans_pcie->rx_page_order);
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700297
298 if ((rxq->free_count <= RX_LOW_WATERMARK) &&
299 net_ratelimit())
Emmanuel Grumbach5a878bf2011-08-25 23:10:51 -0700300 IWL_CRIT(trans, "Failed to alloc_pages with %s."
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700301 "Only %u free buffers remaining.\n",
302 priority == GFP_ATOMIC ?
303 "GFP_ATOMIC" : "GFP_KERNEL",
304 rxq->free_count);
305 /* We don't reschedule replenish work here -- we will
306 * call the restock method and if it still needs
307 * more buffers it will schedule replenish */
308 return;
309 }
310
311 spin_lock_irqsave(&rxq->lock, flags);
312
313 if (list_empty(&rxq->rx_used)) {
314 spin_unlock_irqrestore(&rxq->lock, flags);
Johannes Bergb2cf4102012-04-09 17:46:51 -0700315 __free_pages(page, trans_pcie->rx_page_order);
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700316 return;
317 }
Johannes Berge2b19302012-11-04 09:31:25 +0100318 rxb = list_first_entry(&rxq->rx_used, struct iwl_rx_mem_buffer,
319 list);
320 list_del(&rxb->list);
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700321 spin_unlock_irqrestore(&rxq->lock, flags);
322
323 BUG_ON(rxb->page);
324 rxb->page = page;
325 /* Get physical address of the RB */
Johannes Berg20d3b642012-05-16 22:54:29 +0200326 rxb->page_dma =
327 dma_map_page(trans->dev, page, 0,
328 PAGE_SIZE << trans_pcie->rx_page_order,
329 DMA_FROM_DEVICE);
Johannes Berg7c3415822012-11-04 09:29:17 +0100330 if (dma_mapping_error(trans->dev, rxb->page_dma)) {
331 rxb->page = NULL;
332 spin_lock_irqsave(&rxq->lock, flags);
333 list_add(&rxb->list, &rxq->rx_used);
334 spin_unlock_irqrestore(&rxq->lock, flags);
335 __free_pages(page, trans_pcie->rx_page_order);
336 return;
337 }
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700338 /* dma address must be no more than 36 bits */
339 BUG_ON(rxb->page_dma & ~DMA_BIT_MASK(36));
340 /* and also 256 byte aligned! */
341 BUG_ON(rxb->page_dma & DMA_BIT_MASK(8));
342
343 spin_lock_irqsave(&rxq->lock, flags);
344
345 list_add_tail(&rxb->list, &rxq->rx_free);
346 rxq->free_count++;
347
348 spin_unlock_irqrestore(&rxq->lock, flags);
349 }
350}
351
Emmanuel Grumbach9805c4462012-11-14 14:44:18 +0200352static void iwl_pcie_rxq_free_rbs(struct iwl_trans *trans)
353{
354 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
355 struct iwl_rxq *rxq = &trans_pcie->rxq;
356 int i;
357
Johannes Bergc7df1f42013-06-20 20:59:34 +0200358 lockdep_assert_held(&rxq->lock);
359
Emmanuel Grumbach9805c4462012-11-14 14:44:18 +0200360 for (i = 0; i < RX_FREE_BUFFERS + RX_QUEUE_SIZE; i++) {
Johannes Bergc7df1f42013-06-20 20:59:34 +0200361 if (!rxq->pool[i].page)
362 continue;
363 dma_unmap_page(trans->dev, rxq->pool[i].page_dma,
364 PAGE_SIZE << trans_pcie->rx_page_order,
365 DMA_FROM_DEVICE);
366 __free_pages(rxq->pool[i].page, trans_pcie->rx_page_order);
367 rxq->pool[i].page = NULL;
Emmanuel Grumbach9805c4462012-11-14 14:44:18 +0200368 }
369}
370
Emmanuel Grumbach358a46d2012-09-09 16:39:18 +0300371/*
Emmanuel Grumbach990aa6d2012-11-14 12:39:52 +0200372 * iwl_pcie_rx_replenish - Move all used buffers from rx_used to rx_free
Emmanuel Grumbach358a46d2012-09-09 16:39:18 +0300373 *
374 * When moving to rx_free an page is allocated for the slot.
375 *
Emmanuel Grumbach990aa6d2012-11-14 12:39:52 +0200376 * Also restock the Rx queue via iwl_pcie_rxq_restock.
Emmanuel Grumbach358a46d2012-09-09 16:39:18 +0300377 * This is called as a scheduled work item (except for during initialization)
378 */
Emmanuel Grumbach9805c4462012-11-14 14:44:18 +0200379static void iwl_pcie_rx_replenish(struct iwl_trans *trans)
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700380{
Johannes Berg7b114882012-02-05 13:55:11 -0800381 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700382 unsigned long flags;
383
Emmanuel Grumbach9805c4462012-11-14 14:44:18 +0200384 iwl_pcie_rxq_alloc_rbs(trans, GFP_KERNEL);
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700385
Johannes Berg7b114882012-02-05 13:55:11 -0800386 spin_lock_irqsave(&trans_pcie->irq_lock, flags);
Emmanuel Grumbach990aa6d2012-11-14 12:39:52 +0200387 iwl_pcie_rxq_restock(trans);
Johannes Berg7b114882012-02-05 13:55:11 -0800388 spin_unlock_irqrestore(&trans_pcie->irq_lock, flags);
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700389}
390
Emmanuel Grumbach990aa6d2012-11-14 12:39:52 +0200391static void iwl_pcie_rx_replenish_now(struct iwl_trans *trans)
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700392{
Emmanuel Grumbach9805c4462012-11-14 14:44:18 +0200393 iwl_pcie_rxq_alloc_rbs(trans, GFP_ATOMIC);
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700394
Emmanuel Grumbach990aa6d2012-11-14 12:39:52 +0200395 iwl_pcie_rxq_restock(trans);
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700396}
397
Emmanuel Grumbach9805c4462012-11-14 14:44:18 +0200398static void iwl_pcie_rx_replenish_work(struct work_struct *data)
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700399{
Emmanuel Grumbach5a878bf2011-08-25 23:10:51 -0700400 struct iwl_trans_pcie *trans_pcie =
401 container_of(data, struct iwl_trans_pcie, rx_replenish);
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700402
Emmanuel Grumbach990aa6d2012-11-14 12:39:52 +0200403 iwl_pcie_rx_replenish(trans_pcie->trans);
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700404}
405
Emmanuel Grumbach9805c4462012-11-14 14:44:18 +0200406static int iwl_pcie_rx_alloc(struct iwl_trans *trans)
407{
408 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
409 struct iwl_rxq *rxq = &trans_pcie->rxq;
410 struct device *dev = trans->dev;
411
412 memset(&trans_pcie->rxq, 0, sizeof(trans_pcie->rxq));
413
414 spin_lock_init(&rxq->lock);
415
416 if (WARN_ON(rxq->bd || rxq->rb_stts))
417 return -EINVAL;
418
419 /* Allocate the circular buffer of Read Buffer Descriptors (RBDs) */
420 rxq->bd = dma_zalloc_coherent(dev, sizeof(__le32) * RX_QUEUE_SIZE,
421 &rxq->bd_dma, GFP_KERNEL);
422 if (!rxq->bd)
423 goto err_bd;
424
425 /*Allocate the driver's pointer to receive buffer status */
426 rxq->rb_stts = dma_zalloc_coherent(dev, sizeof(*rxq->rb_stts),
427 &rxq->rb_stts_dma, GFP_KERNEL);
428 if (!rxq->rb_stts)
429 goto err_rb_stts;
430
431 return 0;
432
433err_rb_stts:
434 dma_free_coherent(dev, sizeof(__le32) * RX_QUEUE_SIZE,
435 rxq->bd, rxq->bd_dma);
Johannes Bergd21fa2d2013-01-08 00:25:21 +0100436 rxq->bd_dma = 0;
Emmanuel Grumbach9805c4462012-11-14 14:44:18 +0200437 rxq->bd = NULL;
438err_bd:
439 return -ENOMEM;
440}
441
442static void iwl_pcie_rx_hw_init(struct iwl_trans *trans, struct iwl_rxq *rxq)
443{
444 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
445 u32 rb_size;
446 const u32 rfdnlog = RX_QUEUE_SIZE_LOG; /* 256 RBDs */
447
Emmanuel Grumbach9805c4462012-11-14 14:44:18 +0200448 if (trans_pcie->rx_buf_size_8k)
449 rb_size = FH_RCSR_RX_CONFIG_REG_VAL_RB_SIZE_8K;
450 else
451 rb_size = FH_RCSR_RX_CONFIG_REG_VAL_RB_SIZE_4K;
452
453 /* Stop Rx DMA */
454 iwl_write_direct32(trans, FH_MEM_RCSR_CHNL0_CONFIG_REG, 0);
Johannes Bergddaf5a52013-01-08 11:25:44 +0100455 /* reset and flush pointers */
456 iwl_write_direct32(trans, FH_MEM_RCSR_CHNL0_RBDCB_WPTR, 0);
457 iwl_write_direct32(trans, FH_MEM_RCSR_CHNL0_FLUSH_RB_REQ, 0);
458 iwl_write_direct32(trans, FH_RSCSR_CHNL0_RDPTR, 0);
Emmanuel Grumbach9805c4462012-11-14 14:44:18 +0200459
460 /* Reset driver's Rx queue write index */
461 iwl_write_direct32(trans, FH_RSCSR_CHNL0_RBDCB_WPTR_REG, 0);
462
463 /* Tell device where to find RBD circular buffer in DRAM */
464 iwl_write_direct32(trans, FH_RSCSR_CHNL0_RBDCB_BASE_REG,
465 (u32)(rxq->bd_dma >> 8));
466
467 /* Tell device where in DRAM to update its Rx status */
468 iwl_write_direct32(trans, FH_RSCSR_CHNL0_STTS_WPTR_REG,
469 rxq->rb_stts_dma >> 4);
470
471 /* Enable Rx DMA
472 * FH_RCSR_CHNL0_RX_IGNORE_RXF_EMPTY is set because of HW bug in
473 * the credit mechanism in 5000 HW RX FIFO
474 * Direct rx interrupts to hosts
475 * Rx buffer size 4 or 8k
476 * RB timeout 0x10
477 * 256 RBDs
478 */
479 iwl_write_direct32(trans, FH_MEM_RCSR_CHNL0_CONFIG_REG,
480 FH_RCSR_RX_CONFIG_CHNL_EN_ENABLE_VAL |
481 FH_RCSR_CHNL0_RX_IGNORE_RXF_EMPTY |
482 FH_RCSR_CHNL0_RX_CONFIG_IRQ_DEST_INT_HOST_VAL |
483 rb_size|
Emmanuel Grumbach49bd072d2012-11-18 13:14:51 +0200484 (RX_RB_TIMEOUT << FH_RCSR_RX_CONFIG_REG_IRQ_RBTH_POS)|
Emmanuel Grumbach9805c4462012-11-14 14:44:18 +0200485 (rfdnlog << FH_RCSR_RX_CONFIG_RBDCB_SIZE_POS));
486
487 /* Set interrupt coalescing timer to default (2048 usecs) */
488 iwl_write8(trans, CSR_INT_COALESCING, IWL_HOST_INT_TIMEOUT_DEF);
Emmanuel Grumbach6960a052013-11-11 15:23:01 +0200489
490 /* W/A for interrupt coalescing bug in 7260 and 3160 */
491 if (trans->cfg->host_interrupt_operation_mode)
492 iwl_set_bit(trans, CSR_INT_COALESCING, IWL_HOST_INT_OPER_MODE);
Emmanuel Grumbach9805c4462012-11-14 14:44:18 +0200493}
494
Johannes Bergc7df1f42013-06-20 20:59:34 +0200495static void iwl_pcie_rx_init_rxb_lists(struct iwl_rxq *rxq)
496{
497 int i;
498
499 lockdep_assert_held(&rxq->lock);
500
501 INIT_LIST_HEAD(&rxq->rx_free);
502 INIT_LIST_HEAD(&rxq->rx_used);
503 rxq->free_count = 0;
504
505 for (i = 0; i < RX_FREE_BUFFERS + RX_QUEUE_SIZE; i++)
506 list_add(&rxq->pool[i].list, &rxq->rx_used);
507}
508
Emmanuel Grumbach9805c4462012-11-14 14:44:18 +0200509int iwl_pcie_rx_init(struct iwl_trans *trans)
510{
511 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
512 struct iwl_rxq *rxq = &trans_pcie->rxq;
Emmanuel Grumbach9805c4462012-11-14 14:44:18 +0200513 int i, err;
514 unsigned long flags;
515
516 if (!rxq->bd) {
517 err = iwl_pcie_rx_alloc(trans);
518 if (err)
519 return err;
520 }
521
522 spin_lock_irqsave(&rxq->lock, flags);
Emmanuel Grumbach9805c4462012-11-14 14:44:18 +0200523
Johannes Bergc7df1f42013-06-20 20:59:34 +0200524 INIT_WORK(&trans_pcie->rx_replenish, iwl_pcie_rx_replenish_work);
Emmanuel Grumbach9805c4462012-11-14 14:44:18 +0200525
Johannes Bergc7df1f42013-06-20 20:59:34 +0200526 /* free all first - we might be reconfigured for a different size */
Emmanuel Grumbach9805c4462012-11-14 14:44:18 +0200527 iwl_pcie_rxq_free_rbs(trans);
Johannes Bergc7df1f42013-06-20 20:59:34 +0200528 iwl_pcie_rx_init_rxb_lists(rxq);
Emmanuel Grumbach9805c4462012-11-14 14:44:18 +0200529
530 for (i = 0; i < RX_QUEUE_SIZE; i++)
531 rxq->queue[i] = NULL;
532
533 /* Set us so that we have processed and used all buffers, but have
534 * not restocked the Rx queue with fresh buffers */
535 rxq->read = rxq->write = 0;
536 rxq->write_actual = 0;
Johannes Bergddaf5a52013-01-08 11:25:44 +0100537 memset(rxq->rb_stts, 0, sizeof(*rxq->rb_stts));
Emmanuel Grumbach9805c4462012-11-14 14:44:18 +0200538 spin_unlock_irqrestore(&rxq->lock, flags);
539
540 iwl_pcie_rx_replenish(trans);
541
542 iwl_pcie_rx_hw_init(trans, rxq);
543
544 spin_lock_irqsave(&trans_pcie->irq_lock, flags);
545 rxq->need_update = 1;
546 iwl_pcie_rxq_inc_wr_ptr(trans, rxq);
547 spin_unlock_irqrestore(&trans_pcie->irq_lock, flags);
548
549 return 0;
550}
551
552void iwl_pcie_rx_free(struct iwl_trans *trans)
553{
554 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
555 struct iwl_rxq *rxq = &trans_pcie->rxq;
556 unsigned long flags;
557
558 /*if rxq->bd is NULL, it means that nothing has been allocated,
559 * exit now */
560 if (!rxq->bd) {
561 IWL_DEBUG_INFO(trans, "Free NULL rx context\n");
562 return;
563 }
564
Johannes Berg0aa86df2012-12-27 22:58:21 +0100565 cancel_work_sync(&trans_pcie->rx_replenish);
566
Emmanuel Grumbach9805c4462012-11-14 14:44:18 +0200567 spin_lock_irqsave(&rxq->lock, flags);
568 iwl_pcie_rxq_free_rbs(trans);
569 spin_unlock_irqrestore(&rxq->lock, flags);
570
571 dma_free_coherent(trans->dev, sizeof(__le32) * RX_QUEUE_SIZE,
572 rxq->bd, rxq->bd_dma);
Johannes Bergd21fa2d2013-01-08 00:25:21 +0100573 rxq->bd_dma = 0;
Emmanuel Grumbach9805c4462012-11-14 14:44:18 +0200574 rxq->bd = NULL;
575
576 if (rxq->rb_stts)
577 dma_free_coherent(trans->dev,
578 sizeof(struct iwl_rb_status),
579 rxq->rb_stts, rxq->rb_stts_dma);
580 else
581 IWL_DEBUG_INFO(trans, "Free rxq->rb_stts which is NULL\n");
Johannes Bergd21fa2d2013-01-08 00:25:21 +0100582 rxq->rb_stts_dma = 0;
Emmanuel Grumbach9805c4462012-11-14 14:44:18 +0200583 rxq->rb_stts = NULL;
584}
585
586static void iwl_pcie_rx_handle_rb(struct iwl_trans *trans,
Johannes Bergdf2f3212012-03-05 11:24:40 -0800587 struct iwl_rx_mem_buffer *rxb)
588{
589 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
Emmanuel Grumbach990aa6d2012-11-14 12:39:52 +0200590 struct iwl_rxq *rxq = &trans_pcie->rxq;
591 struct iwl_txq *txq = &trans_pcie->txq[trans_pcie->cmd_queue];
Johannes Bergdf2f3212012-03-05 11:24:40 -0800592 unsigned long flags;
Johannes Berg0c197442012-03-15 13:26:43 -0700593 bool page_stolen = false;
Johannes Bergb2cf4102012-04-09 17:46:51 -0700594 int max_len = PAGE_SIZE << trans_pcie->rx_page_order;
Johannes Berg0c197442012-03-15 13:26:43 -0700595 u32 offset = 0;
Johannes Bergdf2f3212012-03-05 11:24:40 -0800596
597 if (WARN_ON(!rxb))
598 return;
599
Johannes Berg0c197442012-03-15 13:26:43 -0700600 dma_unmap_page(trans->dev, rxb->page_dma, max_len, DMA_FROM_DEVICE);
Johannes Bergdf2f3212012-03-05 11:24:40 -0800601
Johannes Berg0c197442012-03-15 13:26:43 -0700602 while (offset + sizeof(u32) + sizeof(struct iwl_cmd_header) < max_len) {
603 struct iwl_rx_packet *pkt;
604 struct iwl_device_cmd *cmd;
605 u16 sequence;
606 bool reclaim;
607 int index, cmd_index, err, len;
608 struct iwl_rx_cmd_buffer rxcb = {
609 ._offset = offset,
Emmanuel Grumbachd13f1862013-01-23 10:59:29 +0200610 ._rx_page_order = trans_pcie->rx_page_order,
Johannes Berg0c197442012-03-15 13:26:43 -0700611 ._page = rxb->page,
612 ._page_stolen = false,
David S. Miller0d6c4a22012-05-07 23:35:40 -0400613 .truesize = max_len,
Johannes Berg0c197442012-03-15 13:26:43 -0700614 };
Johannes Bergdf2f3212012-03-05 11:24:40 -0800615
Johannes Berg0c197442012-03-15 13:26:43 -0700616 pkt = rxb_addr(&rxcb);
Johannes Bergdf2f3212012-03-05 11:24:40 -0800617
Johannes Berg0c197442012-03-15 13:26:43 -0700618 if (pkt->len_n_flags == cpu_to_le32(FH_RSCSR_FRAME_INVALID))
619 break;
Johannes Bergdf2f3212012-03-05 11:24:40 -0800620
Johannes Berg0c197442012-03-15 13:26:43 -0700621 IWL_DEBUG_RX(trans, "cmd at offset %d: %s (0x%.2x)\n",
Emmanuel Grumbach990aa6d2012-11-14 12:39:52 +0200622 rxcb._offset, get_cmd_string(trans_pcie, pkt->hdr.cmd),
Johannes Bergd9fb6462012-03-26 08:23:39 -0700623 pkt->hdr.cmd);
Johannes Bergdf2f3212012-03-05 11:24:40 -0800624
Johannes Berg0c197442012-03-15 13:26:43 -0700625 len = le32_to_cpu(pkt->len_n_flags) & FH_RSCSR_FRAME_SIZE_MSK;
626 len += sizeof(u32); /* account for status word */
Johannes Bergf042c2e2012-09-05 22:34:44 +0200627 trace_iwlwifi_dev_rx(trans->dev, trans, pkt, len);
628 trace_iwlwifi_dev_rx_data(trans->dev, trans, pkt, len);
Johannes Bergd663ee72012-03-10 13:00:07 -0800629
Johannes Berg0c197442012-03-15 13:26:43 -0700630 /* Reclaim a command buffer only if this packet is a response
631 * to a (driver-originated) command.
632 * If the packet (e.g. Rx frame) originated from uCode,
633 * there is no command buffer to reclaim.
634 * Ucode should set SEQ_RX_FRAME bit if ucode-originated,
635 * but apparently a few don't get set; catch them here. */
636 reclaim = !(pkt->hdr.sequence & SEQ_RX_FRAME);
637 if (reclaim) {
638 int i;
639
640 for (i = 0; i < trans_pcie->n_no_reclaim_cmds; i++) {
641 if (trans_pcie->no_reclaim_cmds[i] ==
642 pkt->hdr.cmd) {
643 reclaim = false;
644 break;
645 }
Johannes Bergd663ee72012-03-10 13:00:07 -0800646 }
647 }
Johannes Bergdf2f3212012-03-05 11:24:40 -0800648
Johannes Berg0c197442012-03-15 13:26:43 -0700649 sequence = le16_to_cpu(pkt->hdr.sequence);
650 index = SEQ_TO_INDEX(sequence);
651 cmd_index = get_cmd_index(&txq->q, index);
Johannes Bergdf2f3212012-03-05 11:24:40 -0800652
Johannes Berg38c0f3342013-02-27 13:18:50 +0100653 if (reclaim)
654 cmd = txq->entries[cmd_index].cmd;
655 else
Johannes Berg0c197442012-03-15 13:26:43 -0700656 cmd = NULL;
657
658 err = iwl_op_mode_rx(trans->op_mode, &rxcb, cmd);
659
Emmanuel Grumbach96791422012-07-24 01:58:32 +0300660 if (reclaim) {
Johannes Bergf4feb8a2012-10-19 14:24:43 +0200661 kfree(txq->entries[cmd_index].free_buf);
662 txq->entries[cmd_index].free_buf = NULL;
Emmanuel Grumbach96791422012-07-24 01:58:32 +0300663 }
664
Johannes Berg0c197442012-03-15 13:26:43 -0700665 /*
666 * After here, we should always check rxcb._page_stolen,
667 * if it is true then one of the handlers took the page.
668 */
669
670 if (reclaim) {
671 /* Invoke any callbacks, transfer the buffer to caller,
672 * and fire off the (possibly) blocking
673 * iwl_trans_send_cmd()
674 * as we reclaim the driver command queue */
675 if (!rxcb._page_stolen)
Emmanuel Grumbach990aa6d2012-11-14 12:39:52 +0200676 iwl_pcie_hcmd_complete(trans, &rxcb, err);
Johannes Berg0c197442012-03-15 13:26:43 -0700677 else
678 IWL_WARN(trans, "Claim null rxb?\n");
679 }
680
681 page_stolen |= rxcb._page_stolen;
682 offset += ALIGN(len, FH_RSCSR_FRAME_ALIGN);
Johannes Bergdf2f3212012-03-05 11:24:40 -0800683 }
684
Johannes Berg0c197442012-03-15 13:26:43 -0700685 /* page was stolen from us -- free our reference */
686 if (page_stolen) {
Johannes Bergb2cf4102012-04-09 17:46:51 -0700687 __free_pages(rxb->page, trans_pcie->rx_page_order);
Johannes Bergdf2f3212012-03-05 11:24:40 -0800688 rxb->page = NULL;
Johannes Berg0c197442012-03-15 13:26:43 -0700689 }
Johannes Bergdf2f3212012-03-05 11:24:40 -0800690
691 /* Reuse the page if possible. For notification packets and
692 * SKBs that fail to Rx correctly, add them back into the
693 * rx_free list for reuse later. */
694 spin_lock_irqsave(&rxq->lock, flags);
695 if (rxb->page != NULL) {
696 rxb->page_dma =
697 dma_map_page(trans->dev, rxb->page, 0,
Johannes Berg20d3b642012-05-16 22:54:29 +0200698 PAGE_SIZE << trans_pcie->rx_page_order,
699 DMA_FROM_DEVICE);
Johannes Berg7c3415822012-11-04 09:29:17 +0100700 if (dma_mapping_error(trans->dev, rxb->page_dma)) {
701 /*
702 * free the page(s) as well to not break
703 * the invariant that the items on the used
704 * list have no page(s)
705 */
706 __free_pages(rxb->page, trans_pcie->rx_page_order);
707 rxb->page = NULL;
708 list_add_tail(&rxb->list, &rxq->rx_used);
709 } else {
710 list_add_tail(&rxb->list, &rxq->rx_free);
711 rxq->free_count++;
712 }
Johannes Bergdf2f3212012-03-05 11:24:40 -0800713 } else
714 list_add_tail(&rxb->list, &rxq->rx_used);
715 spin_unlock_irqrestore(&rxq->lock, flags);
716}
717
Emmanuel Grumbach990aa6d2012-11-14 12:39:52 +0200718/*
719 * iwl_pcie_rx_handle - Main entry function for receiving responses from fw
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700720 */
Emmanuel Grumbach990aa6d2012-11-14 12:39:52 +0200721static void iwl_pcie_rx_handle(struct iwl_trans *trans)
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700722{
Johannes Bergdf2f3212012-03-05 11:24:40 -0800723 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
Emmanuel Grumbach990aa6d2012-11-14 12:39:52 +0200724 struct iwl_rxq *rxq = &trans_pcie->rxq;
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700725 u32 r, i;
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700726 u8 fill_rx = 0;
727 u32 count = 8;
728 int total_empty;
729
730 /* uCode's read index (stored in shared DRAM) indicates the last Rx
731 * buffer that the driver may process (last buffer filled by ucode). */
Emmanuel Grumbach52e2a992012-11-25 14:42:25 +0200732 r = le16_to_cpu(ACCESS_ONCE(rxq->rb_stts->closed_rb_num)) & 0x0FFF;
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700733 i = rxq->read;
734
735 /* Rx interrupt, but nothing sent from uCode */
736 if (i == r)
Emmanuel Grumbach726f23f2012-05-16 22:40:49 +0200737 IWL_DEBUG_RX(trans, "HW = SW = %d\n", r);
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700738
739 /* calculate total frames need to be restock after handling RX */
740 total_empty = r - rxq->write_actual;
741 if (total_empty < 0)
742 total_empty += RX_QUEUE_SIZE;
743
744 if (total_empty > (RX_QUEUE_SIZE / 2))
745 fill_rx = 1;
746
747 while (i != r) {
Johannes Berg48a2d662012-03-05 11:24:39 -0800748 struct iwl_rx_mem_buffer *rxb;
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700749
750 rxb = rxq->queue[i];
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700751 rxq->queue[i] = NULL;
752
Emmanuel Grumbach726f23f2012-05-16 22:40:49 +0200753 IWL_DEBUG_RX(trans, "rxbuf: HW = %d, SW = %d (%p)\n",
754 r, i, rxb);
Emmanuel Grumbach9805c4462012-11-14 14:44:18 +0200755 iwl_pcie_rx_handle_rb(trans, rxb);
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700756
757 i = (i + 1) & RX_QUEUE_MASK;
758 /* If there are a lot of unused frames,
759 * restock the Rx queue so ucode wont assert. */
760 if (fill_rx) {
761 count++;
762 if (count >= 8) {
763 rxq->read = i;
Emmanuel Grumbach990aa6d2012-11-14 12:39:52 +0200764 iwl_pcie_rx_replenish_now(trans);
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700765 count = 0;
766 }
767 }
768 }
769
770 /* Backtrack one entry */
771 rxq->read = i;
772 if (fill_rx)
Emmanuel Grumbach990aa6d2012-11-14 12:39:52 +0200773 iwl_pcie_rx_replenish_now(trans);
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700774 else
Emmanuel Grumbach990aa6d2012-11-14 12:39:52 +0200775 iwl_pcie_rxq_restock(trans);
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700776}
777
Emmanuel Grumbach990aa6d2012-11-14 12:39:52 +0200778/*
779 * iwl_pcie_irq_handle_error - called for HW or SW error interrupt from card
Emmanuel Grumbach7ff94702011-08-25 23:10:54 -0700780 */
Emmanuel Grumbach990aa6d2012-11-14 12:39:52 +0200781static void iwl_pcie_irq_handle_error(struct iwl_trans *trans)
Emmanuel Grumbach7ff94702011-08-25 23:10:54 -0700782{
Emmanuel Grumbachf946b522012-10-25 17:25:52 +0200783 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
784
Emmanuel Grumbach7ff94702011-08-25 23:10:54 -0700785 /* W/A for WiFi/WiMAX coex and WiMAX own the RF */
Emmanuel Grumbach035f7ff2012-03-26 08:57:01 -0700786 if (trans->cfg->internal_wimax_coex &&
Emmanuel Grumbach1042db22012-01-03 16:56:15 +0200787 (!(iwl_read_prph(trans, APMG_CLK_CTRL_REG) &
Johannes Berg20d3b642012-05-16 22:54:29 +0200788 APMS_CLK_VAL_MRB_FUNC_MODE) ||
Emmanuel Grumbach1042db22012-01-03 16:56:15 +0200789 (iwl_read_prph(trans, APMG_PS_CTRL_REG) &
Johannes Berg20d3b642012-05-16 22:54:29 +0200790 APMG_PS_CTRL_VAL_RESET_REQ))) {
Arik Nemtsoveb7ff772013-12-01 12:30:38 +0200791 clear_bit(STATUS_SYNC_HCMD_ACTIVE, &trans->status);
Don Fry8a8bbdb2012-03-20 10:33:34 -0700792 iwl_op_mode_wimax_active(trans->op_mode);
Emmanuel Grumbachf946b522012-10-25 17:25:52 +0200793 wake_up(&trans_pcie->wait_command_queue);
Emmanuel Grumbach7ff94702011-08-25 23:10:54 -0700794 return;
795 }
796
Emmanuel Grumbach990aa6d2012-11-14 12:39:52 +0200797 iwl_pcie_dump_csr(trans);
Inbal Hacohen313b0a22013-06-24 10:35:53 +0300798 iwl_dump_fh(trans, NULL);
Emmanuel Grumbach7ff94702011-08-25 23:10:54 -0700799
Arik Nemtsov2a988e92013-12-01 13:50:40 +0200800 local_bh_disable();
801 /* The STATUS_FW_ERROR bit is set in this function. This must happen
802 * before we wake up the command caller, to ensure a proper cleanup. */
803 iwl_trans_fw_error(trans);
804 local_bh_enable();
805
Arik Nemtsoveb7ff772013-12-01 12:30:38 +0200806 clear_bit(STATUS_SYNC_HCMD_ACTIVE, &trans->status);
Emmanuel Grumbachf946b522012-10-25 17:25:52 +0200807 wake_up(&trans_pcie->wait_command_queue);
Emmanuel Grumbach7ff94702011-08-25 23:10:54 -0700808}
809
Emmanuel Grumbach0fec9542013-12-11 09:02:25 +0200810static irqreturn_t iwl_pcie_int_cause_non_ict(struct iwl_trans *trans)
Emmanuel Grumbachfc844722013-12-09 14:27:44 +0200811{
812 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
813 u32 inta;
814
815 lockdep_assert_held(&trans_pcie->irq_lock);
816
817 trace_iwlwifi_dev_irq(trans->dev);
818
819 /* Discover which interrupts are active/pending */
820 inta = iwl_read32(trans, CSR_INT);
821
822 if (inta & (~trans_pcie->inta_mask)) {
823 IWL_DEBUG_ISR(trans,
824 "We got a masked interrupt (0x%08x)...Ack and ignore\n",
825 inta & (~trans_pcie->inta_mask));
826 iwl_write32(trans, CSR_INT, inta & (~trans_pcie->inta_mask));
827 inta &= trans_pcie->inta_mask;
828 }
829
830 /* Ignore interrupt if there's nothing in NIC to service.
831 * This may be due to IRQ shared with another device,
832 * or due to sporadic interrupts thrown from our NIC. */
833 if (!inta) {
834 IWL_DEBUG_ISR(trans, "Ignore interrupt, inta == 0\n");
835 /*
836 * Re-enable interrupts here since we don't have anything to
837 * service, but only in case the handler won't run. Note that
838 * the handler can be scheduled because of a previous
839 * interrupt.
840 */
841 if (test_bit(STATUS_INT_ENABLED, &trans->status) &&
842 !trans_pcie->inta)
843 iwl_enable_interrupts(trans);
844 return IRQ_NONE;
845 }
846
847 if ((inta == 0xFFFFFFFF) || ((inta & 0xFFFFFFF0) == 0xa5a5a5a0)) {
848 /* Hardware disappeared. It might have already raised
849 * an interrupt */
850 IWL_WARN(trans, "HARDWARE GONE?? INTA == 0x%08x\n", inta);
851 return IRQ_HANDLED;
852 }
853
854 if (iwl_have_debug_level(IWL_DL_ISR))
855 IWL_DEBUG_ISR(trans,
856 "ISR inta 0x%08x, enabled 0x%08x, fh 0x%08x\n",
857 inta, trans_pcie->inta_mask,
858 iwl_read32(trans, CSR_FH_INT_STATUS));
859
860 trans_pcie->inta |= inta;
861 /* the thread will service interrupts and re-enable them */
862 return IRQ_WAKE_THREAD;
863}
864
865/* a device (PCI-E) page is 4096 bytes long */
866#define ICT_SHIFT 12
867#define ICT_SIZE (1 << ICT_SHIFT)
868#define ICT_COUNT (ICT_SIZE / sizeof(u32))
869
870/* interrupt handler using ict table, with this interrupt driver will
871 * stop using INTA register to get device's interrupt, reading this register
872 * is expensive, device will write interrupts in ICT dram table, increment
873 * index then will fire interrupt to driver, driver will OR all ICT table
874 * entries from current index up to table entry with 0 value. the result is
875 * the interrupt we need to service, driver will set the entries back to 0 and
876 * set index.
877 */
Emmanuel Grumbach0fec9542013-12-11 09:02:25 +0200878static irqreturn_t iwl_pcie_int_cause_ict(struct iwl_trans *trans)
Emmanuel Grumbachfc844722013-12-09 14:27:44 +0200879{
880 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
Emmanuel Grumbachfc844722013-12-09 14:27:44 +0200881 irqreturn_t ret;
882 u32 inta;
883 u32 val = 0;
884 u32 read;
885
Emmanuel Grumbachfc844722013-12-09 14:27:44 +0200886 trace_iwlwifi_dev_irq(trans->dev);
887
888 /* Ignore interrupt if there's nothing in NIC to service.
889 * This may be due to IRQ shared with another device,
890 * or due to sporadic interrupts thrown from our NIC. */
891 read = le32_to_cpu(trans_pcie->ict_tbl[trans_pcie->ict_index]);
892 trace_iwlwifi_dev_ict_read(trans->dev, trans_pcie->ict_index, read);
893 if (!read) {
894 IWL_DEBUG_ISR(trans, "Ignore interrupt, inta == 0\n");
895 goto none;
896 }
897
898 /*
899 * Collect all entries up to the first 0, starting from ict_index;
900 * note we already read at ict_index.
901 */
902 do {
903 val |= read;
904 IWL_DEBUG_ISR(trans, "ICT index %d value 0x%08X\n",
905 trans_pcie->ict_index, read);
906 trans_pcie->ict_tbl[trans_pcie->ict_index] = 0;
907 trans_pcie->ict_index =
908 iwl_queue_inc_wrap(trans_pcie->ict_index, ICT_COUNT);
909
910 read = le32_to_cpu(trans_pcie->ict_tbl[trans_pcie->ict_index]);
911 trace_iwlwifi_dev_ict_read(trans->dev, trans_pcie->ict_index,
912 read);
913 } while (read);
914
915 /* We should not get this value, just ignore it. */
916 if (val == 0xffffffff)
917 val = 0;
918
919 /*
920 * this is a w/a for a h/w bug. the h/w bug may cause the Rx bit
921 * (bit 15 before shifting it to 31) to clear when using interrupt
922 * coalescing. fortunately, bits 18 and 19 stay set when this happens
923 * so we use them to decide on the real state of the Rx bit.
924 * In order words, bit 15 is set if bit 18 or bit 19 are set.
925 */
926 if (val & 0xC0000)
927 val |= 0x8000;
928
929 inta = (0xff & val) | ((0xff00 & val) << 16);
930 IWL_DEBUG_ISR(trans, "ISR inta 0x%08x, enabled(sw) 0x%08x ict 0x%08x\n",
931 inta, trans_pcie->inta_mask, val);
932 if (iwl_have_debug_level(IWL_DL_ISR))
933 IWL_DEBUG_ISR(trans, "enabled(hw) 0x%08x\n",
934 iwl_read32(trans, CSR_INT_MASK));
935
936 inta &= trans_pcie->inta_mask;
937 trans_pcie->inta |= inta;
938
939 /* iwl_pcie_tasklet() will service interrupts and re-enable them */
Emmanuel Grumbacha0f337c2013-12-11 09:00:03 +0200940 if (likely(inta))
Emmanuel Grumbachfc844722013-12-09 14:27:44 +0200941 return IRQ_WAKE_THREAD;
Emmanuel Grumbachfc844722013-12-09 14:27:44 +0200942
943 ret = IRQ_HANDLED;
944
945 none:
946 /* re-enable interrupts here since we don't have anything to service.
947 * only Re-enable if disabled by irq.
948 */
949 if (test_bit(STATUS_INT_ENABLED, &trans->status) &&
950 !trans_pcie->inta)
951 iwl_enable_interrupts(trans);
952
Emmanuel Grumbachfc844722013-12-09 14:27:44 +0200953 return ret;
954}
955
Johannes Berg2bfb5092012-12-27 21:43:48 +0100956irqreturn_t iwl_pcie_irq_handler(int irq, void *dev_id)
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700957{
Johannes Berg2bfb5092012-12-27 21:43:48 +0100958 struct iwl_trans *trans = dev_id;
Johannes Berg20d3b642012-05-16 22:54:29 +0200959 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
960 struct isr_statistics *isr_stats = &trans_pcie->isr_stats;
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700961 u32 inta = 0;
962 u32 handled = 0;
963 unsigned long flags;
Emmanuel Grumbacha0f337c2013-12-11 09:00:03 +0200964 irqreturn_t ret;
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700965 u32 i;
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700966
Johannes Berg2bfb5092012-12-27 21:43:48 +0100967 lock_map_acquire(&trans->sync_cmd_lockdep_map);
968
Johannes Berg7b114882012-02-05 13:55:11 -0800969 spin_lock_irqsave(&trans_pcie->irq_lock, flags);
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700970
Emmanuel Grumbach0fec9542013-12-11 09:02:25 +0200971 /* dram interrupt table not set yet,
972 * use legacy interrupt.
973 */
974 if (likely(trans_pcie->use_ict))
975 ret = iwl_pcie_int_cause_ict(trans);
976 else
977 ret = iwl_pcie_int_cause_non_ict(trans);
978
Emmanuel Grumbacha0f337c2013-12-11 09:00:03 +0200979 if (ret != IRQ_WAKE_THREAD) {
980 spin_unlock_irqrestore(&trans_pcie->irq_lock, flags);
981 return ret;
982 }
983
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700984 /* Ack/clear/reset pending uCode interrupts.
985 * Note: Some bits in CSR_INT are "OR" of bits in CSR_FH_INT_STATUS,
986 */
987 /* There is a hardware bug in the interrupt mask function that some
988 * interrupts (i.e. CSR_INT_BIT_SCD) can still be generated even if
989 * they are disabled in the CSR_INT_MASK register. Furthermore the
990 * ICT interrupt handling mechanism has another bug that might cause
991 * these unmasked interrupts fail to be detected. We workaround the
992 * hardware bugs here by ACKing all the possible interrupts so that
993 * interrupt coalescing can still be achieved.
994 */
Emmanuel Grumbach1042db22012-01-03 16:56:15 +0200995 iwl_write32(trans, CSR_INT,
Johannes Berg20d3b642012-05-16 22:54:29 +0200996 trans_pcie->inta | ~trans_pcie->inta_mask);
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700997
Emmanuel Grumbach0c325762011-08-25 23:10:53 -0700998 inta = trans_pcie->inta;
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700999
Johannes Berg51cd53a2013-06-12 09:56:51 +02001000 if (iwl_have_debug_level(IWL_DL_ISR))
Johannes Berg0ca24da2012-03-15 13:26:46 -07001001 IWL_DEBUG_ISR(trans, "inta 0x%08x, enabled 0x%08x\n",
Johannes Berg51cd53a2013-06-12 09:56:51 +02001002 inta, iwl_read32(trans, CSR_INT_MASK));
Emmanuel Grumbachab697a92011-07-11 07:35:34 -07001003
Emmanuel Grumbach0c325762011-08-25 23:10:53 -07001004 /* saved interrupt in inta variable now we can reset trans_pcie->inta */
1005 trans_pcie->inta = 0;
Emmanuel Grumbachab697a92011-07-11 07:35:34 -07001006
Johannes Berg7b114882012-02-05 13:55:11 -08001007 spin_unlock_irqrestore(&trans_pcie->irq_lock, flags);
Johannes Bergb49ba042012-01-19 08:20:57 -08001008
Emmanuel Grumbachab697a92011-07-11 07:35:34 -07001009 /* Now service all interrupt bits discovered above. */
1010 if (inta & CSR_INT_BIT_HW_ERR) {
Emmanuel Grumbach0c325762011-08-25 23:10:53 -07001011 IWL_ERR(trans, "Hardware error detected. Restarting.\n");
Emmanuel Grumbachab697a92011-07-11 07:35:34 -07001012
1013 /* Tell the device to stop sending interrupts */
Emmanuel Grumbach0c325762011-08-25 23:10:53 -07001014 iwl_disable_interrupts(trans);
Emmanuel Grumbachab697a92011-07-11 07:35:34 -07001015
Emmanuel Grumbach1f7b6172011-08-25 23:10:59 -07001016 isr_stats->hw++;
Emmanuel Grumbach990aa6d2012-11-14 12:39:52 +02001017 iwl_pcie_irq_handle_error(trans);
Emmanuel Grumbachab697a92011-07-11 07:35:34 -07001018
1019 handled |= CSR_INT_BIT_HW_ERR;
1020
Johannes Berg2bfb5092012-12-27 21:43:48 +01001021 goto out;
Emmanuel Grumbachab697a92011-07-11 07:35:34 -07001022 }
1023
Johannes Berga8bceb32012-03-05 11:24:30 -08001024 if (iwl_have_debug_level(IWL_DL_ISR)) {
Emmanuel Grumbachab697a92011-07-11 07:35:34 -07001025 /* NIC fires this, but we don't use it, redundant with WAKEUP */
1026 if (inta & CSR_INT_BIT_SCD) {
Johannes Berg51cd53a2013-06-12 09:56:51 +02001027 IWL_DEBUG_ISR(trans,
1028 "Scheduler finished to transmit the frame/frames.\n");
Emmanuel Grumbach1f7b6172011-08-25 23:10:59 -07001029 isr_stats->sch++;
Emmanuel Grumbachab697a92011-07-11 07:35:34 -07001030 }
1031
1032 /* Alive notification via Rx interrupt will do the real work */
1033 if (inta & CSR_INT_BIT_ALIVE) {
Emmanuel Grumbach0c325762011-08-25 23:10:53 -07001034 IWL_DEBUG_ISR(trans, "Alive interrupt\n");
Emmanuel Grumbach1f7b6172011-08-25 23:10:59 -07001035 isr_stats->alive++;
Emmanuel Grumbachab697a92011-07-11 07:35:34 -07001036 }
1037 }
Johannes Berg51cd53a2013-06-12 09:56:51 +02001038
Emmanuel Grumbachab697a92011-07-11 07:35:34 -07001039 /* Safely ignore these bits for debug checks below */
1040 inta &= ~(CSR_INT_BIT_SCD | CSR_INT_BIT_ALIVE);
1041
1042 /* HW RF KILL switch toggled */
1043 if (inta & CSR_INT_BIT_RF_KILL) {
Johannes Bergc9eec952012-03-06 13:30:43 -08001044 bool hw_rfkill;
Emmanuel Grumbachab697a92011-07-11 07:35:34 -07001045
Emmanuel Grumbach8d425512012-03-28 11:00:58 +02001046 hw_rfkill = iwl_is_rfkill_set(trans);
Emmanuel Grumbach0c325762011-08-25 23:10:53 -07001047 IWL_WARN(trans, "RF_KILL bit toggled to %s.\n",
Johannes Berg20d3b642012-05-16 22:54:29 +02001048 hw_rfkill ? "disable radio" : "enable radio");
Emmanuel Grumbachab697a92011-07-11 07:35:34 -07001049
Emmanuel Grumbach1f7b6172011-08-25 23:10:59 -07001050 isr_stats->rfkill++;
Emmanuel Grumbachab697a92011-07-11 07:35:34 -07001051
Johannes Bergc9eec952012-03-06 13:30:43 -08001052 iwl_op_mode_hw_rf_kill(trans->op_mode, hw_rfkill);
Emmanuel Grumbachf946b522012-10-25 17:25:52 +02001053 if (hw_rfkill) {
Arik Nemtsoveb7ff772013-12-01 12:30:38 +02001054 set_bit(STATUS_RFKILL, &trans->status);
1055 if (test_and_clear_bit(STATUS_SYNC_HCMD_ACTIVE,
1056 &trans->status))
Emmanuel Grumbachf946b522012-10-25 17:25:52 +02001057 IWL_DEBUG_RF_KILL(trans,
1058 "Rfkill while SYNC HCMD in flight\n");
1059 wake_up(&trans_pcie->wait_command_queue);
1060 } else {
Arik Nemtsoveb7ff772013-12-01 12:30:38 +02001061 clear_bit(STATUS_RFKILL, &trans->status);
Emmanuel Grumbachf946b522012-10-25 17:25:52 +02001062 }
Emmanuel Grumbachab697a92011-07-11 07:35:34 -07001063
1064 handled |= CSR_INT_BIT_RF_KILL;
1065 }
1066
1067 /* Chip got too hot and stopped itself */
1068 if (inta & CSR_INT_BIT_CT_KILL) {
Emmanuel Grumbach0c325762011-08-25 23:10:53 -07001069 IWL_ERR(trans, "Microcode CT kill error detected.\n");
Emmanuel Grumbach1f7b6172011-08-25 23:10:59 -07001070 isr_stats->ctkill++;
Emmanuel Grumbachab697a92011-07-11 07:35:34 -07001071 handled |= CSR_INT_BIT_CT_KILL;
1072 }
1073
1074 /* Error detected by uCode */
1075 if (inta & CSR_INT_BIT_SW_ERR) {
Emmanuel Grumbach0c325762011-08-25 23:10:53 -07001076 IWL_ERR(trans, "Microcode SW error detected. "
Emmanuel Grumbachab697a92011-07-11 07:35:34 -07001077 " Restarting 0x%X.\n", inta);
Emmanuel Grumbach1f7b6172011-08-25 23:10:59 -07001078 isr_stats->sw++;
Emmanuel Grumbach990aa6d2012-11-14 12:39:52 +02001079 iwl_pcie_irq_handle_error(trans);
Emmanuel Grumbachab697a92011-07-11 07:35:34 -07001080 handled |= CSR_INT_BIT_SW_ERR;
1081 }
1082
1083 /* uCode wakes up after power-down sleep */
1084 if (inta & CSR_INT_BIT_WAKEUP) {
Emmanuel Grumbach0c325762011-08-25 23:10:53 -07001085 IWL_DEBUG_ISR(trans, "Wakeup interrupt\n");
Emmanuel Grumbach990aa6d2012-11-14 12:39:52 +02001086 iwl_pcie_rxq_inc_wr_ptr(trans, &trans_pcie->rxq);
Emmanuel Grumbach035f7ff2012-03-26 08:57:01 -07001087 for (i = 0; i < trans->cfg->base_params->num_of_queues; i++)
Emmanuel Grumbach990aa6d2012-11-14 12:39:52 +02001088 iwl_pcie_txq_inc_wr_ptr(trans, &trans_pcie->txq[i]);
Emmanuel Grumbachab697a92011-07-11 07:35:34 -07001089
Emmanuel Grumbach1f7b6172011-08-25 23:10:59 -07001090 isr_stats->wakeup++;
Emmanuel Grumbachab697a92011-07-11 07:35:34 -07001091
1092 handled |= CSR_INT_BIT_WAKEUP;
1093 }
1094
1095 /* All uCode command responses, including Tx command responses,
1096 * Rx "responses" (frame-received notification), and other
1097 * notifications from uCode come through here*/
1098 if (inta & (CSR_INT_BIT_FH_RX | CSR_INT_BIT_SW_RX |
Johannes Berg20d3b642012-05-16 22:54:29 +02001099 CSR_INT_BIT_RX_PERIODIC)) {
Emmanuel Grumbach0c325762011-08-25 23:10:53 -07001100 IWL_DEBUG_ISR(trans, "Rx interrupt\n");
Emmanuel Grumbachab697a92011-07-11 07:35:34 -07001101 if (inta & (CSR_INT_BIT_FH_RX | CSR_INT_BIT_SW_RX)) {
1102 handled |= (CSR_INT_BIT_FH_RX | CSR_INT_BIT_SW_RX);
Emmanuel Grumbach1042db22012-01-03 16:56:15 +02001103 iwl_write32(trans, CSR_FH_INT_STATUS,
Emmanuel Grumbachab697a92011-07-11 07:35:34 -07001104 CSR_FH_INT_RX_MASK);
1105 }
1106 if (inta & CSR_INT_BIT_RX_PERIODIC) {
1107 handled |= CSR_INT_BIT_RX_PERIODIC;
Emmanuel Grumbach1042db22012-01-03 16:56:15 +02001108 iwl_write32(trans,
Emmanuel Grumbach0c325762011-08-25 23:10:53 -07001109 CSR_INT, CSR_INT_BIT_RX_PERIODIC);
Emmanuel Grumbachab697a92011-07-11 07:35:34 -07001110 }
1111 /* Sending RX interrupt require many steps to be done in the
1112 * the device:
1113 * 1- write interrupt to current index in ICT table.
1114 * 2- dma RX frame.
1115 * 3- update RX shared data to indicate last write index.
1116 * 4- send interrupt.
1117 * This could lead to RX race, driver could receive RX interrupt
1118 * but the shared data changes does not reflect this;
1119 * periodic interrupt will detect any dangling Rx activity.
1120 */
1121
1122 /* Disable periodic interrupt; we use it as just a one-shot. */
Emmanuel Grumbach1042db22012-01-03 16:56:15 +02001123 iwl_write8(trans, CSR_INT_PERIODIC_REG,
Emmanuel Grumbachab697a92011-07-11 07:35:34 -07001124 CSR_INT_PERIODIC_DIS);
Johannes Berg63791032012-09-06 15:33:42 +02001125
Emmanuel Grumbach990aa6d2012-11-14 12:39:52 +02001126 iwl_pcie_rx_handle(trans);
Johannes Berg63791032012-09-06 15:33:42 +02001127
Emmanuel Grumbachab697a92011-07-11 07:35:34 -07001128 /*
1129 * Enable periodic interrupt in 8 msec only if we received
1130 * real RX interrupt (instead of just periodic int), to catch
1131 * any dangling Rx interrupt. If it was just the periodic
1132 * interrupt, there was no dangling Rx activity, and no need
1133 * to extend the periodic interrupt; one-shot is enough.
1134 */
1135 if (inta & (CSR_INT_BIT_FH_RX | CSR_INT_BIT_SW_RX))
Emmanuel Grumbach1042db22012-01-03 16:56:15 +02001136 iwl_write8(trans, CSR_INT_PERIODIC_REG,
Johannes Berg20d3b642012-05-16 22:54:29 +02001137 CSR_INT_PERIODIC_ENA);
Emmanuel Grumbachab697a92011-07-11 07:35:34 -07001138
Emmanuel Grumbach1f7b6172011-08-25 23:10:59 -07001139 isr_stats->rx++;
Emmanuel Grumbachab697a92011-07-11 07:35:34 -07001140 }
1141
1142 /* This "Tx" DMA channel is used only for loading uCode */
1143 if (inta & CSR_INT_BIT_FH_TX) {
Emmanuel Grumbach1042db22012-01-03 16:56:15 +02001144 iwl_write32(trans, CSR_FH_INT_STATUS, CSR_FH_INT_TX_MASK);
Emmanuel Grumbach0c325762011-08-25 23:10:53 -07001145 IWL_DEBUG_ISR(trans, "uCode load interrupt\n");
Emmanuel Grumbach1f7b6172011-08-25 23:10:59 -07001146 isr_stats->tx++;
Emmanuel Grumbachab697a92011-07-11 07:35:34 -07001147 handled |= CSR_INT_BIT_FH_TX;
1148 /* Wake up uCode load routine, now that load is complete */
Johannes Berg13df1aa2012-03-06 13:31:00 -08001149 trans_pcie->ucode_write_complete = true;
1150 wake_up(&trans_pcie->ucode_write_waitq);
Emmanuel Grumbachab697a92011-07-11 07:35:34 -07001151 }
1152
1153 if (inta & ~handled) {
Emmanuel Grumbach0c325762011-08-25 23:10:53 -07001154 IWL_ERR(trans, "Unhandled INTA bits 0x%08x\n", inta & ~handled);
Emmanuel Grumbach1f7b6172011-08-25 23:10:59 -07001155 isr_stats->unhandled++;
Emmanuel Grumbachab697a92011-07-11 07:35:34 -07001156 }
1157
Emmanuel Grumbach0c325762011-08-25 23:10:53 -07001158 if (inta & ~(trans_pcie->inta_mask)) {
1159 IWL_WARN(trans, "Disabled INTA bits 0x%08x were pending\n",
1160 inta & ~trans_pcie->inta_mask);
Emmanuel Grumbachab697a92011-07-11 07:35:34 -07001161 }
1162
1163 /* Re-enable all interrupts */
1164 /* only Re-enable if disabled by irq */
Arik Nemtsoveb7ff772013-12-01 12:30:38 +02001165 if (test_bit(STATUS_INT_ENABLED, &trans->status))
Emmanuel Grumbach0c325762011-08-25 23:10:53 -07001166 iwl_enable_interrupts(trans);
Emmanuel Grumbachab697a92011-07-11 07:35:34 -07001167 /* Re-enable RF_KILL if it occurred */
Stanislaw Gruszka8722c892012-03-07 09:52:28 -08001168 else if (handled & CSR_INT_BIT_RF_KILL)
1169 iwl_enable_rfkill_int(trans);
Johannes Berg2bfb5092012-12-27 21:43:48 +01001170
1171out:
1172 lock_map_release(&trans->sync_cmd_lockdep_map);
1173 return IRQ_HANDLED;
Emmanuel Grumbachab697a92011-07-11 07:35:34 -07001174}
1175
Emmanuel Grumbach1a361cd2011-07-11 07:44:57 -07001176/******************************************************************************
1177 *
1178 * ICT functions
1179 *
1180 ******************************************************************************/
Johannes Berg10667132011-12-19 14:00:59 -08001181
Emmanuel Grumbach1a361cd2011-07-11 07:44:57 -07001182/* Free dram table */
Emmanuel Grumbach990aa6d2012-11-14 12:39:52 +02001183void iwl_pcie_free_ict(struct iwl_trans *trans)
Emmanuel Grumbach1a361cd2011-07-11 07:44:57 -07001184{
Johannes Berg20d3b642012-05-16 22:54:29 +02001185 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
Emmanuel Grumbach0c325762011-08-25 23:10:53 -07001186
Johannes Berg10667132011-12-19 14:00:59 -08001187 if (trans_pcie->ict_tbl) {
Emmanuel Grumbach1042db22012-01-03 16:56:15 +02001188 dma_free_coherent(trans->dev, ICT_SIZE,
Johannes Berg10667132011-12-19 14:00:59 -08001189 trans_pcie->ict_tbl,
Emmanuel Grumbach0c325762011-08-25 23:10:53 -07001190 trans_pcie->ict_tbl_dma);
Johannes Berg10667132011-12-19 14:00:59 -08001191 trans_pcie->ict_tbl = NULL;
1192 trans_pcie->ict_tbl_dma = 0;
Emmanuel Grumbach1a361cd2011-07-11 07:44:57 -07001193 }
1194}
1195
Johannes Berg10667132011-12-19 14:00:59 -08001196/*
1197 * allocate dram shared table, it is an aligned memory
1198 * block of ICT_SIZE.
Emmanuel Grumbach1a361cd2011-07-11 07:44:57 -07001199 * also reset all data related to ICT table interrupt.
1200 */
Emmanuel Grumbach990aa6d2012-11-14 12:39:52 +02001201int iwl_pcie_alloc_ict(struct iwl_trans *trans)
Emmanuel Grumbach1a361cd2011-07-11 07:44:57 -07001202{
Johannes Berg20d3b642012-05-16 22:54:29 +02001203 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
Emmanuel Grumbach1a361cd2011-07-11 07:44:57 -07001204
Johannes Berg10667132011-12-19 14:00:59 -08001205 trans_pcie->ict_tbl =
Emmanuel Grumbacheef31712013-12-09 09:47:46 +02001206 dma_zalloc_coherent(trans->dev, ICT_SIZE,
Johannes Berg10667132011-12-19 14:00:59 -08001207 &trans_pcie->ict_tbl_dma,
1208 GFP_KERNEL);
1209 if (!trans_pcie->ict_tbl)
Emmanuel Grumbach1a361cd2011-07-11 07:44:57 -07001210 return -ENOMEM;
1211
Johannes Berg10667132011-12-19 14:00:59 -08001212 /* just an API sanity check ... it is guaranteed to be aligned */
1213 if (WARN_ON(trans_pcie->ict_tbl_dma & (ICT_SIZE - 1))) {
Emmanuel Grumbach990aa6d2012-11-14 12:39:52 +02001214 iwl_pcie_free_ict(trans);
Johannes Berg10667132011-12-19 14:00:59 -08001215 return -EINVAL;
1216 }
Emmanuel Grumbach1a361cd2011-07-11 07:44:57 -07001217
Emmanuel Grumbacheef31712013-12-09 09:47:46 +02001218 IWL_DEBUG_ISR(trans, "ict dma addr %Lx ict vir addr %p\n",
1219 (unsigned long long)trans_pcie->ict_tbl_dma,
1220 trans_pcie->ict_tbl);
Emmanuel Grumbach1a361cd2011-07-11 07:44:57 -07001221
Emmanuel Grumbach1a361cd2011-07-11 07:44:57 -07001222 return 0;
1223}
1224
1225/* Device is going up inform it about using ICT interrupt table,
1226 * also we need to tell the driver to start using ICT interrupt.
1227 */
Emmanuel Grumbach990aa6d2012-11-14 12:39:52 +02001228void iwl_pcie_reset_ict(struct iwl_trans *trans)
Emmanuel Grumbach1a361cd2011-07-11 07:44:57 -07001229{
Johannes Berg20d3b642012-05-16 22:54:29 +02001230 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
Emmanuel Grumbach1a361cd2011-07-11 07:44:57 -07001231 u32 val;
1232 unsigned long flags;
1233
Johannes Berg10667132011-12-19 14:00:59 -08001234 if (!trans_pcie->ict_tbl)
Emmanuel Grumbached6a3802012-01-02 16:10:08 +02001235 return;
Emmanuel Grumbach1a361cd2011-07-11 07:44:57 -07001236
Johannes Berg7b114882012-02-05 13:55:11 -08001237 spin_lock_irqsave(&trans_pcie->irq_lock, flags);
Emmanuel Grumbach0c325762011-08-25 23:10:53 -07001238 iwl_disable_interrupts(trans);
Emmanuel Grumbach1a361cd2011-07-11 07:44:57 -07001239
Johannes Berg10667132011-12-19 14:00:59 -08001240 memset(trans_pcie->ict_tbl, 0, ICT_SIZE);
Emmanuel Grumbach1a361cd2011-07-11 07:44:57 -07001241
Johannes Berg10667132011-12-19 14:00:59 -08001242 val = trans_pcie->ict_tbl_dma >> ICT_SHIFT;
Emmanuel Grumbach1a361cd2011-07-11 07:44:57 -07001243
1244 val |= CSR_DRAM_INT_TBL_ENABLE;
1245 val |= CSR_DRAM_INIT_TBL_WRAP_CHECK;
1246
Johannes Berg10667132011-12-19 14:00:59 -08001247 IWL_DEBUG_ISR(trans, "CSR_DRAM_INT_TBL_REG =0x%x\n", val);
Emmanuel Grumbach1a361cd2011-07-11 07:44:57 -07001248
Emmanuel Grumbach1042db22012-01-03 16:56:15 +02001249 iwl_write32(trans, CSR_DRAM_INT_TBL_REG, val);
Emmanuel Grumbach0c325762011-08-25 23:10:53 -07001250 trans_pcie->use_ict = true;
1251 trans_pcie->ict_index = 0;
Emmanuel Grumbach1042db22012-01-03 16:56:15 +02001252 iwl_write32(trans, CSR_INT, trans_pcie->inta_mask);
Emmanuel Grumbach0c325762011-08-25 23:10:53 -07001253 iwl_enable_interrupts(trans);
Johannes Berg7b114882012-02-05 13:55:11 -08001254 spin_unlock_irqrestore(&trans_pcie->irq_lock, flags);
Emmanuel Grumbach1a361cd2011-07-11 07:44:57 -07001255}
1256
1257/* Device is going down disable ict interrupt usage */
Emmanuel Grumbach990aa6d2012-11-14 12:39:52 +02001258void iwl_pcie_disable_ict(struct iwl_trans *trans)
Emmanuel Grumbach1a361cd2011-07-11 07:44:57 -07001259{
Johannes Berg20d3b642012-05-16 22:54:29 +02001260 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
Emmanuel Grumbach1a361cd2011-07-11 07:44:57 -07001261 unsigned long flags;
1262
Johannes Berg7b114882012-02-05 13:55:11 -08001263 spin_lock_irqsave(&trans_pcie->irq_lock, flags);
Emmanuel Grumbach0c325762011-08-25 23:10:53 -07001264 trans_pcie->use_ict = false;
Johannes Berg7b114882012-02-05 13:55:11 -08001265 spin_unlock_irqrestore(&trans_pcie->irq_lock, flags);
Emmanuel Grumbach1a361cd2011-07-11 07:44:57 -07001266}
1267
Emmanuel Grumbach85bf9da2013-12-09 11:48:30 +02001268irqreturn_t iwl_pcie_isr(int irq, void *data)
1269{
1270 struct iwl_trans *trans = data;
1271
1272 if (!trans)
1273 return IRQ_NONE;
1274
1275 /* Disable (but don't clear!) interrupts here to avoid
1276 * back-to-back ISRs and sporadic interrupts from our NIC.
1277 * If we have something to service, the tasklet will re-enable ints.
1278 * If we *don't* have something, we'll re-enable before leaving here.
1279 */
1280 iwl_write32(trans, CSR_INT_MASK, 0x00000000);
1281
Emmanuel Grumbacha0f337c2013-12-11 09:00:03 +02001282 return IRQ_WAKE_THREAD;
Emmanuel Grumbach85bf9da2013-12-09 11:48:30 +02001283}