blob: c3dc5499d1b728ead02c212c414a6d917a955d8f [file] [log] [blame]
Bjorn Helgaas8cfab3c2018-01-26 12:50:27 -06001// SPDX-License-Identifier: GPL-2.0
Ryder Lee637cfaca2017-05-21 11:42:24 +08002/*
3 * MediaTek PCIe host controller driver.
4 *
5 * Copyright (c) 2017 MediaTek Inc.
6 * Author: Ryder Lee <ryder.lee@mediatek.com>
Ryder Leeb0996312017-08-10 14:34:59 +08007 * Honghui Zhang <honghui.zhang@mediatek.com>
Ryder Lee637cfaca2017-05-21 11:42:24 +08008 */
9
10#include <linux/clk.h>
11#include <linux/delay.h>
Ryder Leee10b7a12017-08-10 14:34:54 +080012#include <linux/iopoll.h>
Ryder Leeb0996312017-08-10 14:34:59 +080013#include <linux/irq.h>
14#include <linux/irqdomain.h>
Ryder Lee637cfaca2017-05-21 11:42:24 +080015#include <linux/kernel.h>
16#include <linux/of_address.h>
17#include <linux/of_pci.h>
18#include <linux/of_platform.h>
19#include <linux/pci.h>
20#include <linux/phy/phy.h>
21#include <linux/platform_device.h>
22#include <linux/pm_runtime.h>
23#include <linux/reset.h>
24
25/* PCIe shared registers */
26#define PCIE_SYS_CFG 0x00
27#define PCIE_INT_ENABLE 0x0c
28#define PCIE_CFG_ADDR 0x20
29#define PCIE_CFG_DATA 0x24
30
31/* PCIe per port registers */
32#define PCIE_BAR0_SETUP 0x10
33#define PCIE_CLASS 0x34
34#define PCIE_LINK_STATUS 0x50
35
36#define PCIE_PORT_INT_EN(x) BIT(20 + (x))
37#define PCIE_PORT_PERST(x) BIT(1 + (x))
38#define PCIE_PORT_LINKUP BIT(0)
39#define PCIE_BAR_MAP_MAX GENMASK(31, 16)
40
41#define PCIE_BAR_ENABLE BIT(0)
42#define PCIE_REVISION_ID BIT(0)
43#define PCIE_CLASS_CODE (0x60400 << 8)
44#define PCIE_CONF_REG(regn) (((regn) & GENMASK(7, 2)) | \
45 ((((regn) >> 8) & GENMASK(3, 0)) << 24))
46#define PCIE_CONF_FUN(fun) (((fun) << 8) & GENMASK(10, 8))
47#define PCIE_CONF_DEV(dev) (((dev) << 11) & GENMASK(15, 11))
48#define PCIE_CONF_BUS(bus) (((bus) << 16) & GENMASK(23, 16))
49#define PCIE_CONF_ADDR(regn, fun, dev, bus) \
50 (PCIE_CONF_REG(regn) | PCIE_CONF_FUN(fun) | \
51 PCIE_CONF_DEV(dev) | PCIE_CONF_BUS(bus))
52
53/* MediaTek specific configuration registers */
54#define PCIE_FTS_NUM 0x70c
55#define PCIE_FTS_NUM_MASK GENMASK(15, 8)
56#define PCIE_FTS_NUM_L0(x) ((x) & 0xff << 8)
57
58#define PCIE_FC_CREDIT 0x73c
59#define PCIE_FC_CREDIT_MASK (GENMASK(31, 31) | GENMASK(28, 16))
60#define PCIE_FC_CREDIT_VAL(x) ((x) << 16)
61
Ryder Leeb0996312017-08-10 14:34:59 +080062/* PCIe V2 share registers */
63#define PCIE_SYS_CFG_V2 0x0
64#define PCIE_CSR_LTSSM_EN(x) BIT(0 + (x) * 8)
65#define PCIE_CSR_ASPM_L1_EN(x) BIT(1 + (x) * 8)
66
67/* PCIe V2 per-port registers */
Honghui Zhang43e64092017-08-14 21:04:28 +080068#define PCIE_MSI_VECTOR 0x0c0
Honghui Zhang101c92d2018-05-04 13:47:32 +080069
70#define PCIE_CONF_VEND_ID 0x100
71#define PCIE_CONF_CLASS_ID 0x106
72
Ryder Leeb0996312017-08-10 14:34:59 +080073#define PCIE_INT_MASK 0x420
74#define INTX_MASK GENMASK(19, 16)
75#define INTX_SHIFT 16
Ryder Leeb0996312017-08-10 14:34:59 +080076#define PCIE_INT_STATUS 0x424
Honghui Zhang43e64092017-08-14 21:04:28 +080077#define MSI_STATUS BIT(23)
78#define PCIE_IMSI_STATUS 0x42c
79#define PCIE_IMSI_ADDR 0x430
80#define MSI_MASK BIT(23)
81#define MTK_MSI_IRQS_NUM 32
Ryder Leeb0996312017-08-10 14:34:59 +080082
83#define PCIE_AHB_TRANS_BASE0_L 0x438
84#define PCIE_AHB_TRANS_BASE0_H 0x43c
85#define AHB2PCIE_SIZE(x) ((x) & GENMASK(4, 0))
86#define PCIE_AXI_WINDOW0 0x448
87#define WIN_ENABLE BIT(7)
88
89/* PCIe V2 configuration transaction header */
90#define PCIE_CFG_HEADER0 0x460
91#define PCIE_CFG_HEADER1 0x464
92#define PCIE_CFG_HEADER2 0x468
93#define PCIE_CFG_WDATA 0x470
94#define PCIE_APP_TLP_REQ 0x488
95#define PCIE_CFG_RDATA 0x48c
96#define APP_CFG_REQ BIT(0)
97#define APP_CPL_STATUS GENMASK(7, 5)
98
99#define CFG_WRRD_TYPE_0 4
100#define CFG_WR_FMT 2
101#define CFG_RD_FMT 0
102
103#define CFG_DW0_LENGTH(length) ((length) & GENMASK(9, 0))
104#define CFG_DW0_TYPE(type) (((type) << 24) & GENMASK(28, 24))
105#define CFG_DW0_FMT(fmt) (((fmt) << 29) & GENMASK(31, 29))
106#define CFG_DW2_REGN(regn) ((regn) & GENMASK(11, 2))
107#define CFG_DW2_FUN(fun) (((fun) << 16) & GENMASK(18, 16))
108#define CFG_DW2_DEV(dev) (((dev) << 19) & GENMASK(23, 19))
109#define CFG_DW2_BUS(bus) (((bus) << 24) & GENMASK(31, 24))
110#define CFG_HEADER_DW0(type, fmt) \
111 (CFG_DW0_LENGTH(1) | CFG_DW0_TYPE(type) | CFG_DW0_FMT(fmt))
112#define CFG_HEADER_DW1(where, size) \
113 (GENMASK(((size) - 1), 0) << ((where) & 0x3))
114#define CFG_HEADER_DW2(regn, fun, dev, bus) \
115 (CFG_DW2_REGN(regn) | CFG_DW2_FUN(fun) | \
116 CFG_DW2_DEV(dev) | CFG_DW2_BUS(bus))
117
118#define PCIE_RST_CTRL 0x510
119#define PCIE_PHY_RSTB BIT(0)
120#define PCIE_PIPE_SRSTB BIT(1)
121#define PCIE_MAC_SRSTB BIT(2)
122#define PCIE_CRSTB BIT(3)
123#define PCIE_PERSTB BIT(8)
124#define PCIE_LINKDOWN_RST_EN GENMASK(15, 13)
125#define PCIE_LINK_STATUS_V2 0x804
126#define PCIE_PORT_LINKUP_V2 BIT(10)
127
Honghui Zhangc681c932017-08-10 14:34:56 +0800128struct mtk_pcie_port;
129
130/**
131 * struct mtk_pcie_soc - differentiate between host generations
Honghui Zhang101c92d2018-05-04 13:47:32 +0800132 * @need_fix_class_id: whether this host's class ID needed to be fixed or not
Honghui Zhang43e64092017-08-14 21:04:28 +0800133 * @has_msi: whether this host supports MSI interrupts or not
Honghui Zhangc681c932017-08-10 14:34:56 +0800134 * @ops: pointer to configuration access functions
135 * @startup: pointer to controller setting functions
Ryder Leeb0996312017-08-10 14:34:59 +0800136 * @setup_irq: pointer to initialize IRQ functions
Honghui Zhangc681c932017-08-10 14:34:56 +0800137 */
138struct mtk_pcie_soc {
Honghui Zhang101c92d2018-05-04 13:47:32 +0800139 bool need_fix_class_id;
Honghui Zhang43e64092017-08-14 21:04:28 +0800140 bool has_msi;
Honghui Zhangc681c932017-08-10 14:34:56 +0800141 struct pci_ops *ops;
142 int (*startup)(struct mtk_pcie_port *port);
Ryder Leeb0996312017-08-10 14:34:59 +0800143 int (*setup_irq)(struct mtk_pcie_port *port, struct device_node *node);
Honghui Zhangc681c932017-08-10 14:34:56 +0800144};
145
Ryder Lee637cfaca2017-05-21 11:42:24 +0800146/**
147 * struct mtk_pcie_port - PCIe port information
148 * @base: IO mapped register base
149 * @list: port list
150 * @pcie: pointer to PCIe host info
151 * @reset: pointer to port reset control
Ryder Leeb0996312017-08-10 14:34:59 +0800152 * @sys_ck: pointer to transaction/data link layer clock
153 * @ahb_ck: pointer to AHB slave interface operating clock for CSR access
154 * and RC initiated MMIO access
155 * @axi_ck: pointer to application layer MMIO channel operating clock
156 * @aux_ck: pointer to pe2_mac_bridge and pe2_mac_core operating clock
157 * when pcie_mac_ck/pcie_pipe_ck is turned off
158 * @obff_ck: pointer to OBFF functional block operating clock
159 * @pipe_ck: pointer to LTSSM and PHY/MAC layer operating clock
160 * @phy: pointer to PHY control block
Ryder Lee637cfaca2017-05-21 11:42:24 +0800161 * @lane: lane count
Honghui Zhang4f6f0462017-08-10 14:34:55 +0800162 * @slot: port slot
Ryder Leeb0996312017-08-10 14:34:59 +0800163 * @irq_domain: legacy INTx IRQ domain
Honghui Zhang43e64092017-08-14 21:04:28 +0800164 * @msi_domain: MSI IRQ domain
165 * @msi_irq_in_use: bit map for assigned MSI IRQ
Ryder Lee637cfaca2017-05-21 11:42:24 +0800166 */
167struct mtk_pcie_port {
168 void __iomem *base;
169 struct list_head list;
170 struct mtk_pcie *pcie;
171 struct reset_control *reset;
172 struct clk *sys_ck;
Ryder Leeb0996312017-08-10 14:34:59 +0800173 struct clk *ahb_ck;
174 struct clk *axi_ck;
175 struct clk *aux_ck;
176 struct clk *obff_ck;
177 struct clk *pipe_ck;
Ryder Lee637cfaca2017-05-21 11:42:24 +0800178 struct phy *phy;
179 u32 lane;
Honghui Zhang4f6f0462017-08-10 14:34:55 +0800180 u32 slot;
Ryder Leeb0996312017-08-10 14:34:59 +0800181 struct irq_domain *irq_domain;
Honghui Zhang43e64092017-08-14 21:04:28 +0800182 struct irq_domain *msi_domain;
183 DECLARE_BITMAP(msi_irq_in_use, MTK_MSI_IRQS_NUM);
Ryder Lee637cfaca2017-05-21 11:42:24 +0800184};
185
186/**
187 * struct mtk_pcie - PCIe host information
188 * @dev: pointer to PCIe device
189 * @base: IO mapped register base
190 * @free_ck: free-run reference clock
191 * @io: IO resource
192 * @pio: PIO resource
193 * @mem: non-prefetchable memory resource
194 * @busn: bus range
195 * @offset: IO / Memory offset
196 * @ports: pointer to PCIe port information
Honghui Zhangc681c932017-08-10 14:34:56 +0800197 * @soc: pointer to SoC-dependent operations
Ryder Lee637cfaca2017-05-21 11:42:24 +0800198 */
199struct mtk_pcie {
200 struct device *dev;
201 void __iomem *base;
202 struct clk *free_ck;
203
204 struct resource io;
205 struct resource pio;
206 struct resource mem;
207 struct resource busn;
208 struct {
209 resource_size_t mem;
210 resource_size_t io;
211 } offset;
212 struct list_head ports;
Honghui Zhangc681c932017-08-10 14:34:56 +0800213 const struct mtk_pcie_soc *soc;
Ryder Lee637cfaca2017-05-21 11:42:24 +0800214};
215
Ryder Lee637cfaca2017-05-21 11:42:24 +0800216static void mtk_pcie_subsys_powerdown(struct mtk_pcie *pcie)
217{
218 struct device *dev = pcie->dev;
219
220 clk_disable_unprepare(pcie->free_ck);
221
222 if (dev->pm_domain) {
223 pm_runtime_put_sync(dev);
224 pm_runtime_disable(dev);
225 }
226}
227
228static void mtk_pcie_port_free(struct mtk_pcie_port *port)
229{
230 struct mtk_pcie *pcie = port->pcie;
231 struct device *dev = pcie->dev;
232
233 devm_iounmap(dev, port->base);
234 list_del(&port->list);
235 devm_kfree(dev, port);
236}
237
238static void mtk_pcie_put_resources(struct mtk_pcie *pcie)
239{
240 struct mtk_pcie_port *port, *tmp;
241
242 list_for_each_entry_safe(port, tmp, &pcie->ports, list) {
243 phy_power_off(port->phy);
Ryder Leeb0996312017-08-10 14:34:59 +0800244 phy_exit(port->phy);
245 clk_disable_unprepare(port->pipe_ck);
246 clk_disable_unprepare(port->obff_ck);
247 clk_disable_unprepare(port->axi_ck);
248 clk_disable_unprepare(port->aux_ck);
249 clk_disable_unprepare(port->ahb_ck);
Ryder Lee637cfaca2017-05-21 11:42:24 +0800250 clk_disable_unprepare(port->sys_ck);
251 mtk_pcie_port_free(port);
252 }
253
254 mtk_pcie_subsys_powerdown(pcie);
255}
256
Ryder Leeb0996312017-08-10 14:34:59 +0800257static int mtk_pcie_check_cfg_cpld(struct mtk_pcie_port *port)
258{
259 u32 val;
260 int err;
261
262 err = readl_poll_timeout_atomic(port->base + PCIE_APP_TLP_REQ, val,
263 !(val & APP_CFG_REQ), 10,
264 100 * USEC_PER_MSEC);
265 if (err)
266 return PCIBIOS_SET_FAILED;
267
268 if (readl(port->base + PCIE_APP_TLP_REQ) & APP_CPL_STATUS)
269 return PCIBIOS_SET_FAILED;
270
271 return PCIBIOS_SUCCESSFUL;
272}
273
274static int mtk_pcie_hw_rd_cfg(struct mtk_pcie_port *port, u32 bus, u32 devfn,
275 int where, int size, u32 *val)
276{
277 u32 tmp;
278
279 /* Write PCIe configuration transaction header for Cfgrd */
280 writel(CFG_HEADER_DW0(CFG_WRRD_TYPE_0, CFG_RD_FMT),
281 port->base + PCIE_CFG_HEADER0);
282 writel(CFG_HEADER_DW1(where, size), port->base + PCIE_CFG_HEADER1);
283 writel(CFG_HEADER_DW2(where, PCI_FUNC(devfn), PCI_SLOT(devfn), bus),
284 port->base + PCIE_CFG_HEADER2);
285
286 /* Trigger h/w to transmit Cfgrd TLP */
287 tmp = readl(port->base + PCIE_APP_TLP_REQ);
288 tmp |= APP_CFG_REQ;
289 writel(tmp, port->base + PCIE_APP_TLP_REQ);
290
291 /* Check completion status */
292 if (mtk_pcie_check_cfg_cpld(port))
293 return PCIBIOS_SET_FAILED;
294
295 /* Read cpld payload of Cfgrd */
296 *val = readl(port->base + PCIE_CFG_RDATA);
297
298 if (size == 1)
299 *val = (*val >> (8 * (where & 3))) & 0xff;
300 else if (size == 2)
301 *val = (*val >> (8 * (where & 3))) & 0xffff;
302
303 return PCIBIOS_SUCCESSFUL;
304}
305
306static int mtk_pcie_hw_wr_cfg(struct mtk_pcie_port *port, u32 bus, u32 devfn,
307 int where, int size, u32 val)
308{
309 /* Write PCIe configuration transaction header for Cfgwr */
310 writel(CFG_HEADER_DW0(CFG_WRRD_TYPE_0, CFG_WR_FMT),
311 port->base + PCIE_CFG_HEADER0);
312 writel(CFG_HEADER_DW1(where, size), port->base + PCIE_CFG_HEADER1);
313 writel(CFG_HEADER_DW2(where, PCI_FUNC(devfn), PCI_SLOT(devfn), bus),
314 port->base + PCIE_CFG_HEADER2);
315
316 /* Write Cfgwr data */
317 val = val << 8 * (where & 3);
318 writel(val, port->base + PCIE_CFG_WDATA);
319
320 /* Trigger h/w to transmit Cfgwr TLP */
321 val = readl(port->base + PCIE_APP_TLP_REQ);
322 val |= APP_CFG_REQ;
323 writel(val, port->base + PCIE_APP_TLP_REQ);
324
325 /* Check completion status */
326 return mtk_pcie_check_cfg_cpld(port);
327}
328
329static struct mtk_pcie_port *mtk_pcie_find_port(struct pci_bus *bus,
330 unsigned int devfn)
331{
332 struct mtk_pcie *pcie = bus->sysdata;
333 struct mtk_pcie_port *port;
334
335 list_for_each_entry(port, &pcie->ports, list)
336 if (port->slot == PCI_SLOT(devfn))
337 return port;
338
339 return NULL;
340}
341
342static int mtk_pcie_config_read(struct pci_bus *bus, unsigned int devfn,
343 int where, int size, u32 *val)
344{
345 struct mtk_pcie_port *port;
346 u32 bn = bus->number;
347 int ret;
348
349 port = mtk_pcie_find_port(bus, devfn);
350 if (!port) {
351 *val = ~0;
352 return PCIBIOS_DEVICE_NOT_FOUND;
353 }
354
355 ret = mtk_pcie_hw_rd_cfg(port, bn, devfn, where, size, val);
356 if (ret)
357 *val = ~0;
358
359 return ret;
360}
361
362static int mtk_pcie_config_write(struct pci_bus *bus, unsigned int devfn,
363 int where, int size, u32 val)
364{
365 struct mtk_pcie_port *port;
366 u32 bn = bus->number;
367
368 port = mtk_pcie_find_port(bus, devfn);
369 if (!port)
370 return PCIBIOS_DEVICE_NOT_FOUND;
371
372 return mtk_pcie_hw_wr_cfg(port, bn, devfn, where, size, val);
373}
374
375static struct pci_ops mtk_pcie_ops_v2 = {
376 .read = mtk_pcie_config_read,
377 .write = mtk_pcie_config_write,
378};
379
380static int mtk_pcie_startup_port_v2(struct mtk_pcie_port *port)
381{
382 struct mtk_pcie *pcie = port->pcie;
383 struct resource *mem = &pcie->mem;
Honghui Zhang101c92d2018-05-04 13:47:32 +0800384 const struct mtk_pcie_soc *soc = port->pcie->soc;
Ryder Leeb0996312017-08-10 14:34:59 +0800385 u32 val;
386 size_t size;
387 int err;
388
389 /* MT7622 platforms need to enable LTSSM and ASPM from PCIe subsys */
390 if (pcie->base) {
391 val = readl(pcie->base + PCIE_SYS_CFG_V2);
392 val |= PCIE_CSR_LTSSM_EN(port->slot) |
393 PCIE_CSR_ASPM_L1_EN(port->slot);
394 writel(val, pcie->base + PCIE_SYS_CFG_V2);
395 }
396
397 /* Assert all reset signals */
398 writel(0, port->base + PCIE_RST_CTRL);
399
400 /*
401 * Enable PCIe link down reset, if link status changed from link up to
402 * link down, this will reset MAC control registers and configuration
403 * space.
404 */
405 writel(PCIE_LINKDOWN_RST_EN, port->base + PCIE_RST_CTRL);
406
407 /* De-assert PHY, PE, PIPE, MAC and configuration reset */
408 val = readl(port->base + PCIE_RST_CTRL);
409 val |= PCIE_PHY_RSTB | PCIE_PERSTB | PCIE_PIPE_SRSTB |
410 PCIE_MAC_SRSTB | PCIE_CRSTB;
411 writel(val, port->base + PCIE_RST_CTRL);
412
Honghui Zhang101c92d2018-05-04 13:47:32 +0800413 /* Set up vendor ID and class code */
414 if (soc->need_fix_class_id) {
415 val = PCI_VENDOR_ID_MEDIATEK;
416 writew(val, port->base + PCIE_CONF_VEND_ID);
417
418 val = PCI_CLASS_BRIDGE_HOST;
419 writew(val, port->base + PCIE_CONF_CLASS_ID);
420 }
421
Ryder Leeb0996312017-08-10 14:34:59 +0800422 /* 100ms timeout value should be enough for Gen1/2 training */
423 err = readl_poll_timeout(port->base + PCIE_LINK_STATUS_V2, val,
424 !!(val & PCIE_PORT_LINKUP_V2), 20,
425 100 * USEC_PER_MSEC);
426 if (err)
427 return -ETIMEDOUT;
428
429 /* Set INTx mask */
430 val = readl(port->base + PCIE_INT_MASK);
431 val &= ~INTX_MASK;
432 writel(val, port->base + PCIE_INT_MASK);
433
434 /* Set AHB to PCIe translation windows */
435 size = mem->end - mem->start;
436 val = lower_32_bits(mem->start) | AHB2PCIE_SIZE(fls(size));
437 writel(val, port->base + PCIE_AHB_TRANS_BASE0_L);
438
439 val = upper_32_bits(mem->start);
440 writel(val, port->base + PCIE_AHB_TRANS_BASE0_H);
441
442 /* Set PCIe to AXI translation memory space.*/
443 val = fls(0xffffffff) | WIN_ENABLE;
444 writel(val, port->base + PCIE_AXI_WINDOW0);
445
446 return 0;
447}
448
Honghui Zhang43e64092017-08-14 21:04:28 +0800449static int mtk_pcie_msi_alloc(struct mtk_pcie_port *port)
450{
451 int msi;
452
453 msi = find_first_zero_bit(port->msi_irq_in_use, MTK_MSI_IRQS_NUM);
454 if (msi < MTK_MSI_IRQS_NUM)
455 set_bit(msi, port->msi_irq_in_use);
456 else
457 return -ENOSPC;
458
459 return msi;
460}
461
462static void mtk_pcie_msi_free(struct mtk_pcie_port *port, unsigned long hwirq)
463{
464 clear_bit(hwirq, port->msi_irq_in_use);
465}
466
467static int mtk_pcie_msi_setup_irq(struct msi_controller *chip,
468 struct pci_dev *pdev, struct msi_desc *desc)
469{
470 struct mtk_pcie_port *port;
471 struct msi_msg msg;
472 unsigned int irq;
473 int hwirq;
474 phys_addr_t msg_addr;
475
476 port = mtk_pcie_find_port(pdev->bus, pdev->devfn);
477 if (!port)
478 return -EINVAL;
479
480 hwirq = mtk_pcie_msi_alloc(port);
481 if (hwirq < 0)
482 return hwirq;
483
484 irq = irq_create_mapping(port->msi_domain, hwirq);
485 if (!irq) {
486 mtk_pcie_msi_free(port, hwirq);
487 return -EINVAL;
488 }
489
490 chip->dev = &pdev->dev;
491
492 irq_set_msi_desc(irq, desc);
493
494 /* MT2712/MT7622 only support 32-bit MSI addresses */
495 msg_addr = virt_to_phys(port->base + PCIE_MSI_VECTOR);
496 msg.address_hi = 0;
497 msg.address_lo = lower_32_bits(msg_addr);
498 msg.data = hwirq;
499
500 pci_write_msi_msg(irq, &msg);
501
502 return 0;
503}
504
505static void mtk_msi_teardown_irq(struct msi_controller *chip, unsigned int irq)
506{
507 struct pci_dev *pdev = to_pci_dev(chip->dev);
508 struct irq_data *d = irq_get_irq_data(irq);
509 irq_hw_number_t hwirq = irqd_to_hwirq(d);
510 struct mtk_pcie_port *port;
511
512 port = mtk_pcie_find_port(pdev->bus, pdev->devfn);
513 if (!port)
514 return;
515
516 irq_dispose_mapping(irq);
517 mtk_pcie_msi_free(port, hwirq);
518}
519
520static struct msi_controller mtk_pcie_msi_chip = {
521 .setup_irq = mtk_pcie_msi_setup_irq,
522 .teardown_irq = mtk_msi_teardown_irq,
523};
524
525static struct irq_chip mtk_msi_irq_chip = {
526 .name = "MTK PCIe MSI",
527 .irq_enable = pci_msi_unmask_irq,
528 .irq_disable = pci_msi_mask_irq,
529 .irq_mask = pci_msi_mask_irq,
530 .irq_unmask = pci_msi_unmask_irq,
531};
532
533static int mtk_pcie_msi_map(struct irq_domain *domain, unsigned int irq,
534 irq_hw_number_t hwirq)
535{
536 irq_set_chip_and_handler(irq, &mtk_msi_irq_chip, handle_simple_irq);
537 irq_set_chip_data(irq, domain->host_data);
538
539 return 0;
540}
541
542static const struct irq_domain_ops msi_domain_ops = {
543 .map = mtk_pcie_msi_map,
544};
545
546static void mtk_pcie_enable_msi(struct mtk_pcie_port *port)
547{
548 u32 val;
549 phys_addr_t msg_addr;
550
551 msg_addr = virt_to_phys(port->base + PCIE_MSI_VECTOR);
552 val = lower_32_bits(msg_addr);
553 writel(val, port->base + PCIE_IMSI_ADDR);
554
555 val = readl(port->base + PCIE_INT_MASK);
556 val &= ~MSI_MASK;
557 writel(val, port->base + PCIE_INT_MASK);
558}
559
Ryder Leeb0996312017-08-10 14:34:59 +0800560static int mtk_pcie_intx_map(struct irq_domain *domain, unsigned int irq,
561 irq_hw_number_t hwirq)
562{
563 irq_set_chip_and_handler(irq, &dummy_irq_chip, handle_simple_irq);
564 irq_set_chip_data(irq, domain->host_data);
565
566 return 0;
567}
568
569static const struct irq_domain_ops intx_domain_ops = {
570 .map = mtk_pcie_intx_map,
571};
572
573static int mtk_pcie_init_irq_domain(struct mtk_pcie_port *port,
574 struct device_node *node)
575{
576 struct device *dev = port->pcie->dev;
577 struct device_node *pcie_intc_node;
578
579 /* Setup INTx */
580 pcie_intc_node = of_get_next_child(node, NULL);
581 if (!pcie_intc_node) {
582 dev_err(dev, "no PCIe Intc node found\n");
583 return -ENODEV;
584 }
585
Honghui Zhangd84c2462017-08-30 09:19:14 +0800586 port->irq_domain = irq_domain_add_linear(pcie_intc_node, PCI_NUM_INTX,
Ryder Leeb0996312017-08-10 14:34:59 +0800587 &intx_domain_ops, port);
588 if (!port->irq_domain) {
589 dev_err(dev, "failed to get INTx IRQ domain\n");
590 return -ENODEV;
591 }
592
Honghui Zhang43e64092017-08-14 21:04:28 +0800593 if (IS_ENABLED(CONFIG_PCI_MSI)) {
594 port->msi_domain = irq_domain_add_linear(node, MTK_MSI_IRQS_NUM,
595 &msi_domain_ops,
596 &mtk_pcie_msi_chip);
597 if (!port->msi_domain) {
598 dev_err(dev, "failed to create MSI IRQ domain\n");
599 return -ENODEV;
600 }
601 mtk_pcie_enable_msi(port);
602 }
603
Ryder Leeb0996312017-08-10 14:34:59 +0800604 return 0;
605}
606
607static irqreturn_t mtk_pcie_intr_handler(int irq, void *data)
608{
609 struct mtk_pcie_port *port = (struct mtk_pcie_port *)data;
610 unsigned long status;
611 u32 virq;
612 u32 bit = INTX_SHIFT;
613
614 while ((status = readl(port->base + PCIE_INT_STATUS)) & INTX_MASK) {
Honghui Zhangd84c2462017-08-30 09:19:14 +0800615 for_each_set_bit_from(bit, &status, PCI_NUM_INTX + INTX_SHIFT) {
Ryder Leeb0996312017-08-10 14:34:59 +0800616 /* Clear the INTx */
617 writel(1 << bit, port->base + PCIE_INT_STATUS);
618 virq = irq_find_mapping(port->irq_domain,
619 bit - INTX_SHIFT);
620 generic_handle_irq(virq);
621 }
622 }
623
Honghui Zhang43e64092017-08-14 21:04:28 +0800624 if (IS_ENABLED(CONFIG_PCI_MSI)) {
625 while ((status = readl(port->base + PCIE_INT_STATUS)) & MSI_STATUS) {
626 unsigned long imsi_status;
627
628 while ((imsi_status = readl(port->base + PCIE_IMSI_STATUS))) {
629 for_each_set_bit(bit, &imsi_status, MTK_MSI_IRQS_NUM) {
630 /* Clear the MSI */
631 writel(1 << bit, port->base + PCIE_IMSI_STATUS);
632 virq = irq_find_mapping(port->msi_domain, bit);
633 generic_handle_irq(virq);
634 }
635 }
636 /* Clear MSI interrupt status */
637 writel(MSI_STATUS, port->base + PCIE_INT_STATUS);
638 }
639 }
640
Ryder Leeb0996312017-08-10 14:34:59 +0800641 return IRQ_HANDLED;
642}
643
644static int mtk_pcie_setup_irq(struct mtk_pcie_port *port,
645 struct device_node *node)
646{
647 struct mtk_pcie *pcie = port->pcie;
648 struct device *dev = pcie->dev;
649 struct platform_device *pdev = to_platform_device(dev);
650 int err, irq;
651
652 irq = platform_get_irq(pdev, port->slot);
653 err = devm_request_irq(dev, irq, mtk_pcie_intr_handler,
654 IRQF_SHARED, "mtk-pcie", port);
655 if (err) {
656 dev_err(dev, "unable to request IRQ %d\n", irq);
657 return err;
658 }
659
660 err = mtk_pcie_init_irq_domain(port, node);
661 if (err) {
Honghui Zhang43e64092017-08-14 21:04:28 +0800662 dev_err(dev, "failed to init PCIe IRQ domain\n");
Ryder Leeb0996312017-08-10 14:34:59 +0800663 return err;
664 }
665
666 return 0;
667}
668
Ryder Lee637cfaca2017-05-21 11:42:24 +0800669static void __iomem *mtk_pcie_map_bus(struct pci_bus *bus,
670 unsigned int devfn, int where)
671{
Honghui Zhangdb271742017-08-14 21:04:27 +0800672 struct mtk_pcie *pcie = bus->sysdata;
Ryder Lee637cfaca2017-05-21 11:42:24 +0800673
674 writel(PCIE_CONF_ADDR(where, PCI_FUNC(devfn), PCI_SLOT(devfn),
675 bus->number), pcie->base + PCIE_CFG_ADDR);
676
677 return pcie->base + PCIE_CFG_DATA + (where & 3);
678}
679
680static struct pci_ops mtk_pcie_ops = {
681 .map_bus = mtk_pcie_map_bus,
682 .read = pci_generic_config_read,
683 .write = pci_generic_config_write,
684};
685
Ryder Leee10b7a12017-08-10 14:34:54 +0800686static int mtk_pcie_startup_port(struct mtk_pcie_port *port)
Ryder Lee637cfaca2017-05-21 11:42:24 +0800687{
688 struct mtk_pcie *pcie = port->pcie;
Honghui Zhang4f6f0462017-08-10 14:34:55 +0800689 u32 func = PCI_FUNC(port->slot << 3);
690 u32 slot = PCI_SLOT(port->slot << 3);
Ryder Lee637cfaca2017-05-21 11:42:24 +0800691 u32 val;
Ryder Leee10b7a12017-08-10 14:34:54 +0800692 int err;
693
694 /* assert port PERST_N */
695 val = readl(pcie->base + PCIE_SYS_CFG);
Honghui Zhang4f6f0462017-08-10 14:34:55 +0800696 val |= PCIE_PORT_PERST(port->slot);
Ryder Leee10b7a12017-08-10 14:34:54 +0800697 writel(val, pcie->base + PCIE_SYS_CFG);
698
699 /* de-assert port PERST_N */
700 val = readl(pcie->base + PCIE_SYS_CFG);
Honghui Zhang4f6f0462017-08-10 14:34:55 +0800701 val &= ~PCIE_PORT_PERST(port->slot);
Ryder Leee10b7a12017-08-10 14:34:54 +0800702 writel(val, pcie->base + PCIE_SYS_CFG);
703
704 /* 100ms timeout value should be enough for Gen1/2 training */
705 err = readl_poll_timeout(port->base + PCIE_LINK_STATUS, val,
706 !!(val & PCIE_PORT_LINKUP), 20,
707 100 * USEC_PER_MSEC);
708 if (err)
709 return -ETIMEDOUT;
Ryder Lee637cfaca2017-05-21 11:42:24 +0800710
711 /* enable interrupt */
712 val = readl(pcie->base + PCIE_INT_ENABLE);
Honghui Zhang4f6f0462017-08-10 14:34:55 +0800713 val |= PCIE_PORT_INT_EN(port->slot);
Ryder Lee637cfaca2017-05-21 11:42:24 +0800714 writel(val, pcie->base + PCIE_INT_ENABLE);
715
716 /* map to all DDR region. We need to set it before cfg operation. */
717 writel(PCIE_BAR_MAP_MAX | PCIE_BAR_ENABLE,
718 port->base + PCIE_BAR0_SETUP);
719
720 /* configure class code and revision ID */
721 writel(PCIE_CLASS_CODE | PCIE_REVISION_ID, port->base + PCIE_CLASS);
722
723 /* configure FC credit */
724 writel(PCIE_CONF_ADDR(PCIE_FC_CREDIT, func, slot, 0),
725 pcie->base + PCIE_CFG_ADDR);
726 val = readl(pcie->base + PCIE_CFG_DATA);
727 val &= ~PCIE_FC_CREDIT_MASK;
728 val |= PCIE_FC_CREDIT_VAL(0x806c);
729 writel(PCIE_CONF_ADDR(PCIE_FC_CREDIT, func, slot, 0),
730 pcie->base + PCIE_CFG_ADDR);
731 writel(val, pcie->base + PCIE_CFG_DATA);
732
733 /* configure RC FTS number to 250 when it leaves L0s */
734 writel(PCIE_CONF_ADDR(PCIE_FTS_NUM, func, slot, 0),
735 pcie->base + PCIE_CFG_ADDR);
736 val = readl(pcie->base + PCIE_CFG_DATA);
737 val &= ~PCIE_FTS_NUM_MASK;
738 val |= PCIE_FTS_NUM_L0(0x50);
739 writel(PCIE_CONF_ADDR(PCIE_FTS_NUM, func, slot, 0),
740 pcie->base + PCIE_CFG_ADDR);
741 writel(val, pcie->base + PCIE_CFG_DATA);
Ryder Lee637cfaca2017-05-21 11:42:24 +0800742
Ryder Leee10b7a12017-08-10 14:34:54 +0800743 return 0;
Ryder Lee637cfaca2017-05-21 11:42:24 +0800744}
745
Honghui Zhang4f6f0462017-08-10 14:34:55 +0800746static void mtk_pcie_enable_port(struct mtk_pcie_port *port)
Ryder Lee637cfaca2017-05-21 11:42:24 +0800747{
Honghui Zhangc681c932017-08-10 14:34:56 +0800748 struct mtk_pcie *pcie = port->pcie;
749 struct device *dev = pcie->dev;
Ryder Lee637cfaca2017-05-21 11:42:24 +0800750 int err;
751
752 err = clk_prepare_enable(port->sys_ck);
753 if (err) {
Ryder Leeb0996312017-08-10 14:34:59 +0800754 dev_err(dev, "failed to enable sys_ck%d clock\n", port->slot);
Ryder Lee637cfaca2017-05-21 11:42:24 +0800755 goto err_sys_clk;
756 }
757
Ryder Leeb0996312017-08-10 14:34:59 +0800758 err = clk_prepare_enable(port->ahb_ck);
759 if (err) {
760 dev_err(dev, "failed to enable ahb_ck%d\n", port->slot);
761 goto err_ahb_clk;
762 }
763
764 err = clk_prepare_enable(port->aux_ck);
765 if (err) {
766 dev_err(dev, "failed to enable aux_ck%d\n", port->slot);
767 goto err_aux_clk;
768 }
769
770 err = clk_prepare_enable(port->axi_ck);
771 if (err) {
772 dev_err(dev, "failed to enable axi_ck%d\n", port->slot);
773 goto err_axi_clk;
774 }
775
776 err = clk_prepare_enable(port->obff_ck);
777 if (err) {
778 dev_err(dev, "failed to enable obff_ck%d\n", port->slot);
779 goto err_obff_clk;
780 }
781
782 err = clk_prepare_enable(port->pipe_ck);
783 if (err) {
784 dev_err(dev, "failed to enable pipe_ck%d\n", port->slot);
785 goto err_pipe_clk;
786 }
787
Ryder Lee637cfaca2017-05-21 11:42:24 +0800788 reset_control_assert(port->reset);
789 reset_control_deassert(port->reset);
790
Ryder Leeb0996312017-08-10 14:34:59 +0800791 err = phy_init(port->phy);
792 if (err) {
793 dev_err(dev, "failed to initialize port%d phy\n", port->slot);
794 goto err_phy_init;
795 }
796
Ryder Lee637cfaca2017-05-21 11:42:24 +0800797 err = phy_power_on(port->phy);
798 if (err) {
Honghui Zhang4f6f0462017-08-10 14:34:55 +0800799 dev_err(dev, "failed to power on port%d phy\n", port->slot);
Ryder Lee637cfaca2017-05-21 11:42:24 +0800800 goto err_phy_on;
801 }
802
Honghui Zhangc681c932017-08-10 14:34:56 +0800803 if (!pcie->soc->startup(port))
Ryder Lee637cfaca2017-05-21 11:42:24 +0800804 return;
Ryder Lee637cfaca2017-05-21 11:42:24 +0800805
Honghui Zhang4f6f0462017-08-10 14:34:55 +0800806 dev_info(dev, "Port%d link down\n", port->slot);
Ryder Lee637cfaca2017-05-21 11:42:24 +0800807
808 phy_power_off(port->phy);
809err_phy_on:
Ryder Leeb0996312017-08-10 14:34:59 +0800810 phy_exit(port->phy);
811err_phy_init:
812 clk_disable_unprepare(port->pipe_ck);
813err_pipe_clk:
814 clk_disable_unprepare(port->obff_ck);
815err_obff_clk:
816 clk_disable_unprepare(port->axi_ck);
817err_axi_clk:
818 clk_disable_unprepare(port->aux_ck);
819err_aux_clk:
820 clk_disable_unprepare(port->ahb_ck);
821err_ahb_clk:
Ryder Lee637cfaca2017-05-21 11:42:24 +0800822 clk_disable_unprepare(port->sys_ck);
823err_sys_clk:
824 mtk_pcie_port_free(port);
825}
826
Honghui Zhang4f6f0462017-08-10 14:34:55 +0800827static int mtk_pcie_parse_port(struct mtk_pcie *pcie,
828 struct device_node *node,
829 int slot)
Ryder Lee637cfaca2017-05-21 11:42:24 +0800830{
831 struct mtk_pcie_port *port;
832 struct resource *regs;
833 struct device *dev = pcie->dev;
834 struct platform_device *pdev = to_platform_device(dev);
835 char name[10];
836 int err;
837
838 port = devm_kzalloc(dev, sizeof(*port), GFP_KERNEL);
839 if (!port)
840 return -ENOMEM;
841
842 err = of_property_read_u32(node, "num-lanes", &port->lane);
843 if (err) {
844 dev_err(dev, "missing num-lanes property\n");
845 return err;
846 }
847
Ryder Lee1eacd7b2017-08-10 14:34:57 +0800848 snprintf(name, sizeof(name), "port%d", slot);
849 regs = platform_get_resource_byname(pdev, IORESOURCE_MEM, name);
Ryder Lee637cfaca2017-05-21 11:42:24 +0800850 port->base = devm_ioremap_resource(dev, regs);
851 if (IS_ERR(port->base)) {
Honghui Zhang4f6f0462017-08-10 14:34:55 +0800852 dev_err(dev, "failed to map port%d base\n", slot);
Ryder Lee637cfaca2017-05-21 11:42:24 +0800853 return PTR_ERR(port->base);
854 }
855
Honghui Zhang4f6f0462017-08-10 14:34:55 +0800856 snprintf(name, sizeof(name), "sys_ck%d", slot);
Ryder Lee637cfaca2017-05-21 11:42:24 +0800857 port->sys_ck = devm_clk_get(dev, name);
858 if (IS_ERR(port->sys_ck)) {
Ryder Leeb0996312017-08-10 14:34:59 +0800859 dev_err(dev, "failed to get sys_ck%d clock\n", slot);
Ryder Lee637cfaca2017-05-21 11:42:24 +0800860 return PTR_ERR(port->sys_ck);
861 }
862
Ryder Leeb0996312017-08-10 14:34:59 +0800863 /* sys_ck might be divided into the following parts in some chips */
864 snprintf(name, sizeof(name), "ahb_ck%d", slot);
865 port->ahb_ck = devm_clk_get(dev, name);
866 if (IS_ERR(port->ahb_ck)) {
867 if (PTR_ERR(port->ahb_ck) == -EPROBE_DEFER)
868 return -EPROBE_DEFER;
869
870 port->ahb_ck = NULL;
871 }
872
873 snprintf(name, sizeof(name), "axi_ck%d", slot);
874 port->axi_ck = devm_clk_get(dev, name);
875 if (IS_ERR(port->axi_ck)) {
876 if (PTR_ERR(port->axi_ck) == -EPROBE_DEFER)
877 return -EPROBE_DEFER;
878
879 port->axi_ck = NULL;
880 }
881
882 snprintf(name, sizeof(name), "aux_ck%d", slot);
883 port->aux_ck = devm_clk_get(dev, name);
884 if (IS_ERR(port->aux_ck)) {
885 if (PTR_ERR(port->aux_ck) == -EPROBE_DEFER)
886 return -EPROBE_DEFER;
887
888 port->aux_ck = NULL;
889 }
890
891 snprintf(name, sizeof(name), "obff_ck%d", slot);
892 port->obff_ck = devm_clk_get(dev, name);
893 if (IS_ERR(port->obff_ck)) {
894 if (PTR_ERR(port->obff_ck) == -EPROBE_DEFER)
895 return -EPROBE_DEFER;
896
897 port->obff_ck = NULL;
898 }
899
900 snprintf(name, sizeof(name), "pipe_ck%d", slot);
901 port->pipe_ck = devm_clk_get(dev, name);
902 if (IS_ERR(port->pipe_ck)) {
903 if (PTR_ERR(port->pipe_ck) == -EPROBE_DEFER)
904 return -EPROBE_DEFER;
905
906 port->pipe_ck = NULL;
907 }
908
Honghui Zhang4f6f0462017-08-10 14:34:55 +0800909 snprintf(name, sizeof(name), "pcie-rst%d", slot);
Philipp Zabel608fcac2017-07-19 17:26:00 +0200910 port->reset = devm_reset_control_get_optional_exclusive(dev, name);
Ryder Lee637cfaca2017-05-21 11:42:24 +0800911 if (PTR_ERR(port->reset) == -EPROBE_DEFER)
912 return PTR_ERR(port->reset);
913
914 /* some platforms may use default PHY setting */
Honghui Zhang4f6f0462017-08-10 14:34:55 +0800915 snprintf(name, sizeof(name), "pcie-phy%d", slot);
Ryder Lee637cfaca2017-05-21 11:42:24 +0800916 port->phy = devm_phy_optional_get(dev, name);
917 if (IS_ERR(port->phy))
918 return PTR_ERR(port->phy);
919
Honghui Zhang4f6f0462017-08-10 14:34:55 +0800920 port->slot = slot;
Ryder Lee637cfaca2017-05-21 11:42:24 +0800921 port->pcie = pcie;
922
Ryder Leeb0996312017-08-10 14:34:59 +0800923 if (pcie->soc->setup_irq) {
924 err = pcie->soc->setup_irq(port, node);
925 if (err)
926 return err;
927 }
928
Ryder Lee637cfaca2017-05-21 11:42:24 +0800929 INIT_LIST_HEAD(&port->list);
930 list_add_tail(&port->list, &pcie->ports);
931
932 return 0;
933}
934
935static int mtk_pcie_subsys_powerup(struct mtk_pcie *pcie)
936{
937 struct device *dev = pcie->dev;
938 struct platform_device *pdev = to_platform_device(dev);
939 struct resource *regs;
940 int err;
941
Ryder Lee1eacd7b2017-08-10 14:34:57 +0800942 /* get shared registers, which are optional */
943 regs = platform_get_resource_byname(pdev, IORESOURCE_MEM, "subsys");
944 if (regs) {
945 pcie->base = devm_ioremap_resource(dev, regs);
946 if (IS_ERR(pcie->base)) {
947 dev_err(dev, "failed to map shared register\n");
948 return PTR_ERR(pcie->base);
949 }
Ryder Lee637cfaca2017-05-21 11:42:24 +0800950 }
951
952 pcie->free_ck = devm_clk_get(dev, "free_ck");
953 if (IS_ERR(pcie->free_ck)) {
954 if (PTR_ERR(pcie->free_ck) == -EPROBE_DEFER)
955 return -EPROBE_DEFER;
956
957 pcie->free_ck = NULL;
958 }
959
960 if (dev->pm_domain) {
961 pm_runtime_enable(dev);
962 pm_runtime_get_sync(dev);
963 }
964
965 /* enable top level clock */
966 err = clk_prepare_enable(pcie->free_ck);
967 if (err) {
968 dev_err(dev, "failed to enable free_ck\n");
969 goto err_free_ck;
970 }
971
972 return 0;
973
974err_free_ck:
975 if (dev->pm_domain) {
976 pm_runtime_put_sync(dev);
977 pm_runtime_disable(dev);
978 }
979
980 return err;
981}
982
983static int mtk_pcie_setup(struct mtk_pcie *pcie)
984{
985 struct device *dev = pcie->dev;
986 struct device_node *node = dev->of_node, *child;
987 struct of_pci_range_parser parser;
988 struct of_pci_range range;
989 struct resource res;
990 struct mtk_pcie_port *port, *tmp;
991 int err;
992
993 if (of_pci_range_parser_init(&parser, node)) {
994 dev_err(dev, "missing \"ranges\" property\n");
995 return -EINVAL;
996 }
997
998 for_each_of_pci_range(&parser, &range) {
999 err = of_pci_range_to_resource(&range, node, &res);
1000 if (err < 0)
1001 return err;
1002
1003 switch (res.flags & IORESOURCE_TYPE_BITS) {
1004 case IORESOURCE_IO:
1005 pcie->offset.io = res.start - range.pci_addr;
1006
1007 memcpy(&pcie->pio, &res, sizeof(res));
1008 pcie->pio.name = node->full_name;
1009
1010 pcie->io.start = range.cpu_addr;
1011 pcie->io.end = range.cpu_addr + range.size - 1;
1012 pcie->io.flags = IORESOURCE_MEM;
1013 pcie->io.name = "I/O";
1014
1015 memcpy(&res, &pcie->io, sizeof(res));
1016 break;
1017
1018 case IORESOURCE_MEM:
1019 pcie->offset.mem = res.start - range.pci_addr;
1020
1021 memcpy(&pcie->mem, &res, sizeof(res));
1022 pcie->mem.name = "non-prefetchable";
1023 break;
1024 }
1025 }
1026
1027 err = of_pci_parse_bus_range(node, &pcie->busn);
1028 if (err < 0) {
1029 dev_err(dev, "failed to parse bus ranges property: %d\n", err);
1030 pcie->busn.name = node->name;
1031 pcie->busn.start = 0;
1032 pcie->busn.end = 0xff;
1033 pcie->busn.flags = IORESOURCE_BUS;
1034 }
1035
1036 for_each_available_child_of_node(node, child) {
Honghui Zhang4f6f0462017-08-10 14:34:55 +08001037 int slot;
Ryder Lee637cfaca2017-05-21 11:42:24 +08001038
1039 err = of_pci_get_devfn(child);
1040 if (err < 0) {
1041 dev_err(dev, "failed to parse devfn: %d\n", err);
1042 return err;
1043 }
1044
Honghui Zhang4f6f0462017-08-10 14:34:55 +08001045 slot = PCI_SLOT(err);
Ryder Lee637cfaca2017-05-21 11:42:24 +08001046
Honghui Zhang4f6f0462017-08-10 14:34:55 +08001047 err = mtk_pcie_parse_port(pcie, child, slot);
Ryder Lee637cfaca2017-05-21 11:42:24 +08001048 if (err)
1049 return err;
1050 }
1051
1052 err = mtk_pcie_subsys_powerup(pcie);
1053 if (err)
1054 return err;
1055
1056 /* enable each port, and then check link status */
1057 list_for_each_entry_safe(port, tmp, &pcie->ports, list)
Honghui Zhang4f6f0462017-08-10 14:34:55 +08001058 mtk_pcie_enable_port(port);
Ryder Lee637cfaca2017-05-21 11:42:24 +08001059
1060 /* power down PCIe subsys if slots are all empty (link down) */
1061 if (list_empty(&pcie->ports))
1062 mtk_pcie_subsys_powerdown(pcie);
1063
1064 return 0;
1065}
1066
1067static int mtk_pcie_request_resources(struct mtk_pcie *pcie)
1068{
1069 struct pci_host_bridge *host = pci_host_bridge_from_priv(pcie);
1070 struct list_head *windows = &host->windows;
1071 struct device *dev = pcie->dev;
1072 int err;
1073
1074 pci_add_resource_offset(windows, &pcie->pio, pcie->offset.io);
1075 pci_add_resource_offset(windows, &pcie->mem, pcie->offset.mem);
1076 pci_add_resource(windows, &pcie->busn);
1077
1078 err = devm_request_pci_bus_resources(dev, windows);
1079 if (err < 0)
1080 return err;
1081
1082 pci_remap_iospace(&pcie->pio, pcie->io.start);
1083
1084 return 0;
1085}
1086
1087static int mtk_pcie_register_host(struct pci_host_bridge *host)
1088{
1089 struct mtk_pcie *pcie = pci_host_bridge_priv(host);
1090 struct pci_bus *child;
1091 int err;
1092
1093 host->busnr = pcie->busn.start;
1094 host->dev.parent = pcie->dev;
Honghui Zhangc681c932017-08-10 14:34:56 +08001095 host->ops = pcie->soc->ops;
Ryder Lee637cfaca2017-05-21 11:42:24 +08001096 host->map_irq = of_irq_parse_and_map_pci;
1097 host->swizzle_irq = pci_common_swizzle;
Ryder Leeb0996312017-08-10 14:34:59 +08001098 host->sysdata = pcie;
Honghui Zhang43e64092017-08-14 21:04:28 +08001099 if (IS_ENABLED(CONFIG_PCI_MSI) && pcie->soc->has_msi)
1100 host->msi = &mtk_pcie_msi_chip;
Ryder Lee637cfaca2017-05-21 11:42:24 +08001101
1102 err = pci_scan_root_bus_bridge(host);
1103 if (err < 0)
1104 return err;
1105
1106 pci_bus_size_bridges(host->bus);
1107 pci_bus_assign_resources(host->bus);
1108
1109 list_for_each_entry(child, &host->bus->children, node)
1110 pcie_bus_configure_settings(child);
1111
1112 pci_bus_add_devices(host->bus);
1113
1114 return 0;
1115}
1116
1117static int mtk_pcie_probe(struct platform_device *pdev)
1118{
1119 struct device *dev = &pdev->dev;
1120 struct mtk_pcie *pcie;
1121 struct pci_host_bridge *host;
1122 int err;
1123
1124 host = devm_pci_alloc_host_bridge(dev, sizeof(*pcie));
1125 if (!host)
1126 return -ENOMEM;
1127
1128 pcie = pci_host_bridge_priv(host);
1129
1130 pcie->dev = dev;
Honghui Zhangc681c932017-08-10 14:34:56 +08001131 pcie->soc = of_device_get_match_data(dev);
Ryder Lee637cfaca2017-05-21 11:42:24 +08001132 platform_set_drvdata(pdev, pcie);
1133 INIT_LIST_HEAD(&pcie->ports);
1134
1135 err = mtk_pcie_setup(pcie);
1136 if (err)
1137 return err;
1138
1139 err = mtk_pcie_request_resources(pcie);
1140 if (err)
1141 goto put_resources;
1142
1143 err = mtk_pcie_register_host(host);
1144 if (err)
1145 goto put_resources;
1146
1147 return 0;
1148
1149put_resources:
1150 if (!list_empty(&pcie->ports))
1151 mtk_pcie_put_resources(pcie);
1152
1153 return err;
1154}
1155
Honghui Zhangc681c932017-08-10 14:34:56 +08001156static const struct mtk_pcie_soc mtk_pcie_soc_v1 = {
1157 .ops = &mtk_pcie_ops,
1158 .startup = mtk_pcie_startup_port,
1159};
1160
Honghui Zhang101c92d2018-05-04 13:47:32 +08001161static const struct mtk_pcie_soc mtk_pcie_soc_mt2712 = {
1162 .has_msi = true,
1163 .ops = &mtk_pcie_ops_v2,
1164 .startup = mtk_pcie_startup_port_v2,
1165 .setup_irq = mtk_pcie_setup_irq,
1166};
1167
1168static const struct mtk_pcie_soc mtk_pcie_soc_mt7622 = {
1169 .need_fix_class_id = true,
Honghui Zhang43e64092017-08-14 21:04:28 +08001170 .has_msi = true,
Ryder Leeb0996312017-08-10 14:34:59 +08001171 .ops = &mtk_pcie_ops_v2,
1172 .startup = mtk_pcie_startup_port_v2,
1173 .setup_irq = mtk_pcie_setup_irq,
1174};
1175
Ryder Lee637cfaca2017-05-21 11:42:24 +08001176static const struct of_device_id mtk_pcie_ids[] = {
Honghui Zhangc681c932017-08-10 14:34:56 +08001177 { .compatible = "mediatek,mt2701-pcie", .data = &mtk_pcie_soc_v1 },
1178 { .compatible = "mediatek,mt7623-pcie", .data = &mtk_pcie_soc_v1 },
Honghui Zhang101c92d2018-05-04 13:47:32 +08001179 { .compatible = "mediatek,mt2712-pcie", .data = &mtk_pcie_soc_mt2712 },
1180 { .compatible = "mediatek,mt7622-pcie", .data = &mtk_pcie_soc_mt7622 },
Ryder Lee637cfaca2017-05-21 11:42:24 +08001181 {},
1182};
1183
1184static struct platform_driver mtk_pcie_driver = {
1185 .probe = mtk_pcie_probe,
1186 .driver = {
1187 .name = "mtk-pcie",
1188 .of_match_table = mtk_pcie_ids,
1189 .suppress_bind_attrs = true,
1190 },
1191};
1192builtin_platform_driver(mtk_pcie_driver);